blob: e6add99cc31cb9e78c8c8b4d2a8eccb3e0531be0 [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
Andrew Lunnc6e970a2017-03-28 23:45:06 +020025#include <net/dsa.h>
Florian Fainelli80105be2014-04-24 18:08:57 -070026#include <net/ip.h>
27#include <net/ipv6.h>
28
29#include "bcmsysport.h"
30
31/* I/O accessors register helpers */
32#define BCM_SYSPORT_IO_MACRO(name, offset) \
33static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
34{ \
35 u32 reg = __raw_readl(priv->base + offset + off); \
36 return reg; \
37} \
38static inline void name##_writel(struct bcm_sysport_priv *priv, \
39 u32 val, u32 off) \
40{ \
41 __raw_writel(val, priv->base + offset + off); \
42} \
43
44BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
45BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
46BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
Florian Fainelli44a45242017-01-20 11:08:27 -080047BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070048BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070049BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
51BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
53BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
54
Florian Fainelli44a45242017-01-20 11:08:27 -080055/* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
56 * same layout, except it has been moved by 4 bytes up, *sigh*
57 */
58static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
59{
60 if (priv->is_lite && off >= RDMA_STATUS)
61 off += 4;
62 return __raw_readl(priv->base + SYS_PORT_RDMA_OFFSET + off);
63}
64
65static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
66{
67 if (priv->is_lite && off >= RDMA_STATUS)
68 off += 4;
69 __raw_writel(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
70}
71
72static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
73{
74 if (!priv->is_lite) {
75 return BIT(bit);
76 } else {
77 if (bit >= ACB_ALGO)
78 return BIT(bit + 1);
79 else
80 return BIT(bit);
81 }
82}
83
Florian Fainelli80105be2014-04-24 18:08:57 -070084/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
85 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
86 */
87#define BCM_SYSPORT_INTR_L2(which) \
88static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
89 u32 mask) \
90{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070091 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070092 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070093} \
94static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
95 u32 mask) \
96{ \
97 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
98 priv->irq##which##_mask |= (mask); \
99} \
100
101BCM_SYSPORT_INTR_L2(0)
102BCM_SYSPORT_INTR_L2(1)
103
104/* Register accesses to GISB/RBUS registers are expensive (few hundred
105 * nanoseconds), so keep the check for 64-bits explicit here to save
106 * one register write per-packet on 32-bits platforms.
107 */
108static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
109 void __iomem *d,
110 dma_addr_t addr)
111{
112#ifdef CONFIG_PHYS_ADDR_T_64BIT
113 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700114 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700115#endif
116 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
117}
118
119static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700120 struct dma_desc *desc,
121 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -0700122{
123 /* Ports are latched, so write upper address first */
124 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
125 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
126}
127
128/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -0700129static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700130 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700131{
132 struct bcm_sysport_priv *priv = netdev_priv(dev);
133 u32 reg;
134
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700135 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700136 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700137 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700138 reg |= RXCHK_EN;
139 else
140 reg &= ~RXCHK_EN;
141
142 /* If UniMAC forwards CRC, we need to skip over it to get
143 * a valid CHK bit to be set in the per-packet status word
144 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700145 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700146 reg |= RXCHK_SKIP_FCS;
147 else
148 reg &= ~RXCHK_SKIP_FCS;
149
Florian Fainellid09d3032014-08-28 15:11:03 -0700150 /* If Broadcom tags are enabled (e.g: using a switch), make
151 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
152 * tag after the Ethernet MAC Source Address.
153 */
154 if (netdev_uses_dsa(dev))
155 reg |= RXCHK_BRCM_TAG_EN;
156 else
157 reg &= ~RXCHK_BRCM_TAG_EN;
158
Florian Fainelli80105be2014-04-24 18:08:57 -0700159 rxchk_writel(priv, reg, RXCHK_CONTROL);
160
161 return 0;
162}
163
164static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700165 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700166{
167 struct bcm_sysport_priv *priv = netdev_priv(dev);
168 u32 reg;
169
170 /* Hardware transmit checksum requires us to enable the Transmit status
171 * block prepended to the packet contents
172 */
173 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
174 reg = tdma_readl(priv, TDMA_CONTROL);
175 if (priv->tsb_en)
Florian Fainelli44a45242017-01-20 11:08:27 -0800176 reg |= tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700177 else
Florian Fainelli44a45242017-01-20 11:08:27 -0800178 reg &= ~tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700179 tdma_writel(priv, reg, TDMA_CONTROL);
180
181 return 0;
182}
183
184static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700185 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700186{
187 netdev_features_t changed = features ^ dev->features;
188 netdev_features_t wanted = dev->wanted_features;
189 int ret = 0;
190
191 if (changed & NETIF_F_RXCSUM)
192 ret = bcm_sysport_set_rx_csum(dev, wanted);
193 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
194 ret = bcm_sysport_set_tx_csum(dev, wanted);
195
196 return ret;
197}
198
199/* Hardware counters must be kept in sync because the order/offset
200 * is important here (order in structure declaration = order in hardware)
201 */
202static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
203 /* general stats */
204 STAT_NETDEV(rx_packets),
205 STAT_NETDEV(tx_packets),
206 STAT_NETDEV(rx_bytes),
207 STAT_NETDEV(tx_bytes),
208 STAT_NETDEV(rx_errors),
209 STAT_NETDEV(tx_errors),
210 STAT_NETDEV(rx_dropped),
211 STAT_NETDEV(tx_dropped),
212 STAT_NETDEV(multicast),
213 /* UniMAC RSV counters */
214 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
215 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
216 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
217 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
218 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
219 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
220 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
221 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
222 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
223 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
224 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
225 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
226 STAT_MIB_RX("rx_multicast", mib.rx.mca),
227 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
228 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
229 STAT_MIB_RX("rx_control", mib.rx.cf),
230 STAT_MIB_RX("rx_pause", mib.rx.pf),
231 STAT_MIB_RX("rx_unknown", mib.rx.uo),
232 STAT_MIB_RX("rx_align", mib.rx.aln),
233 STAT_MIB_RX("rx_outrange", mib.rx.flr),
234 STAT_MIB_RX("rx_code", mib.rx.cde),
235 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
236 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
237 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
238 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
239 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
240 STAT_MIB_RX("rx_unicast", mib.rx.uc),
241 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
242 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
243 /* UniMAC TSV counters */
244 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
245 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
246 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
247 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
248 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
249 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
250 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
251 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
252 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
253 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
254 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
255 STAT_MIB_TX("tx_multicast", mib.tx.mca),
256 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
257 STAT_MIB_TX("tx_pause", mib.tx.pf),
258 STAT_MIB_TX("tx_control", mib.tx.cf),
259 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
260 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
261 STAT_MIB_TX("tx_defer", mib.tx.drf),
262 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
263 STAT_MIB_TX("tx_single_col", mib.tx.scl),
264 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
265 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
266 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
267 STAT_MIB_TX("tx_frags", mib.tx.frg),
268 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
269 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
270 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
271 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
272 STAT_MIB_TX("tx_unicast", mib.tx.uc),
273 /* UniMAC RUNT counters */
274 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
275 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
276 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
277 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
278 /* RXCHK misc statistics */
279 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
280 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700281 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700282 /* RBUF misc statistics */
283 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
284 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800285 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
286 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
287 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli30defeb2017-03-23 10:36:46 -0700288 /* Per TX-queue statistics are dynamically appended */
Florian Fainelli80105be2014-04-24 18:08:57 -0700289};
290
291#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
292
293static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700294 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700295{
296 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
297 strlcpy(info->version, "0.1", sizeof(info->version));
298 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700299}
300
301static u32 bcm_sysport_get_msglvl(struct net_device *dev)
302{
303 struct bcm_sysport_priv *priv = netdev_priv(dev);
304
305 return priv->msg_enable;
306}
307
308static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
309{
310 struct bcm_sysport_priv *priv = netdev_priv(dev);
311
312 priv->msg_enable = enable;
313}
314
Florian Fainelli44a45242017-01-20 11:08:27 -0800315static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
316{
317 switch (type) {
318 case BCM_SYSPORT_STAT_NETDEV:
319 case BCM_SYSPORT_STAT_RXCHK:
320 case BCM_SYSPORT_STAT_RBUF:
321 case BCM_SYSPORT_STAT_SOFT:
322 return true;
323 default:
324 return false;
325 }
326}
327
Florian Fainelli80105be2014-04-24 18:08:57 -0700328static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
329{
Florian Fainelli44a45242017-01-20 11:08:27 -0800330 struct bcm_sysport_priv *priv = netdev_priv(dev);
331 const struct bcm_sysport_stats *s;
332 unsigned int i, j;
333
Florian Fainelli80105be2014-04-24 18:08:57 -0700334 switch (string_set) {
335 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800336 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
337 s = &bcm_sysport_gstrings_stats[i];
338 if (priv->is_lite &&
339 !bcm_sysport_lite_stat_valid(s->type))
340 continue;
341 j++;
342 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700343 /* Include per-queue statistics */
344 return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700345 default:
346 return -EOPNOTSUPP;
347 }
348}
349
350static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700351 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700352{
Florian Fainelli44a45242017-01-20 11:08:27 -0800353 struct bcm_sysport_priv *priv = netdev_priv(dev);
354 const struct bcm_sysport_stats *s;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700355 char buf[128];
Florian Fainelli44a45242017-01-20 11:08:27 -0800356 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700357
358 switch (stringset) {
359 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800360 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
361 s = &bcm_sysport_gstrings_stats[i];
362 if (priv->is_lite &&
363 !bcm_sysport_lite_stat_valid(s->type))
364 continue;
365
366 memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700367 ETH_GSTRING_LEN);
Florian Fainelli44a45242017-01-20 11:08:27 -0800368 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700369 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700370
371 for (i = 0; i < dev->num_tx_queues; i++) {
372 snprintf(buf, sizeof(buf), "txq%d_packets", i);
373 memcpy(data + j * ETH_GSTRING_LEN, buf,
374 ETH_GSTRING_LEN);
375 j++;
376
377 snprintf(buf, sizeof(buf), "txq%d_bytes", i);
378 memcpy(data + j * ETH_GSTRING_LEN, buf,
379 ETH_GSTRING_LEN);
380 j++;
381 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700382 break;
383 default:
384 break;
385 }
386}
387
388static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
389{
390 int i, j = 0;
391
392 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
393 const struct bcm_sysport_stats *s;
394 u8 offset = 0;
395 u32 val = 0;
396 char *p;
397
398 s = &bcm_sysport_gstrings_stats[i];
399 switch (s->type) {
400 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800401 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700402 continue;
403 case BCM_SYSPORT_STAT_MIB_RX:
404 case BCM_SYSPORT_STAT_MIB_TX:
405 case BCM_SYSPORT_STAT_RUNT:
Florian Fainelli44a45242017-01-20 11:08:27 -0800406 if (priv->is_lite)
407 continue;
408
Florian Fainelli80105be2014-04-24 18:08:57 -0700409 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
410 offset = UMAC_MIB_STAT_OFFSET;
411 val = umac_readl(priv, UMAC_MIB_START + j + offset);
412 break;
413 case BCM_SYSPORT_STAT_RXCHK:
414 val = rxchk_readl(priv, s->reg_offset);
415 if (val == ~0)
416 rxchk_writel(priv, 0, s->reg_offset);
417 break;
418 case BCM_SYSPORT_STAT_RBUF:
419 val = rbuf_readl(priv, s->reg_offset);
420 if (val == ~0)
421 rbuf_writel(priv, 0, s->reg_offset);
422 break;
423 }
424
425 j += s->stat_sizeof;
426 p = (char *)priv + s->stat_offset;
427 *(u32 *)p = val;
428 }
429
430 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
431}
432
433static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700434 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700435{
436 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700437 struct bcm_sysport_tx_ring *ring;
Florian Fainelli44a45242017-01-20 11:08:27 -0800438 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700439
440 if (netif_running(dev))
441 bcm_sysport_update_mib_counters(priv);
442
Florian Fainelli44a45242017-01-20 11:08:27 -0800443 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700444 const struct bcm_sysport_stats *s;
445 char *p;
446
447 s = &bcm_sysport_gstrings_stats[i];
448 if (s->type == BCM_SYSPORT_STAT_NETDEV)
449 p = (char *)&dev->stats;
450 else
451 p = (char *)priv;
Florian Fainelli50ddfba2017-08-08 14:45:09 -0700452
453 if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type))
454 continue;
455
Florian Fainelli80105be2014-04-24 18:08:57 -0700456 p += s->stat_offset;
Florian Fainelli44a45242017-01-20 11:08:27 -0800457 data[j] = *(unsigned long *)p;
458 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700459 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700460
461 /* For SYSTEMPORT Lite since we have holes in our statistics, j would
462 * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
463 * needs to point to how many total statistics we have minus the
464 * number of per TX queue statistics
465 */
466 j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
467 dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
468
469 for (i = 0; i < dev->num_tx_queues; i++) {
470 ring = &priv->tx_rings[i];
471 data[j] = ring->packets;
472 j++;
473 data[j] = ring->bytes;
474 j++;
475 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700476}
477
Florian Fainelli83e82f42014-07-01 21:08:40 -0700478static void bcm_sysport_get_wol(struct net_device *dev,
479 struct ethtool_wolinfo *wol)
480{
481 struct bcm_sysport_priv *priv = netdev_priv(dev);
482 u32 reg;
483
484 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
485 wol->wolopts = priv->wolopts;
486
487 if (!(priv->wolopts & WAKE_MAGICSECURE))
488 return;
489
490 /* Return the programmed SecureOn password */
491 reg = umac_readl(priv, UMAC_PSW_MS);
492 put_unaligned_be16(reg, &wol->sopass[0]);
493 reg = umac_readl(priv, UMAC_PSW_LS);
494 put_unaligned_be32(reg, &wol->sopass[2]);
495}
496
497static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700498 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700499{
500 struct bcm_sysport_priv *priv = netdev_priv(dev);
501 struct device *kdev = &priv->pdev->dev;
502 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
503
504 if (!device_can_wakeup(kdev))
505 return -ENOTSUPP;
506
507 if (wol->wolopts & ~supported)
508 return -EINVAL;
509
510 /* Program the SecureOn password */
511 if (wol->wolopts & WAKE_MAGICSECURE) {
512 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700513 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700514 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700515 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700516 }
517
518 /* Flag the device and relevant IRQ as wakeup capable */
519 if (wol->wolopts) {
520 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700521 if (priv->wol_irq_disabled)
522 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700523 priv->wol_irq_disabled = 0;
524 } else {
525 device_set_wakeup_enable(kdev, 0);
526 /* Avoid unbalanced disable_irq_wake calls */
527 if (!priv->wol_irq_disabled)
528 disable_irq_wake(priv->wol_irq);
529 priv->wol_irq_disabled = 1;
530 }
531
532 priv->wolopts = wol->wolopts;
533
534 return 0;
535}
536
Florian Fainellib1a15e82015-05-11 15:12:41 -0700537static int bcm_sysport_get_coalesce(struct net_device *dev,
538 struct ethtool_coalesce *ec)
539{
540 struct bcm_sysport_priv *priv = netdev_priv(dev);
541 u32 reg;
542
543 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
544
545 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
546 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
547
Florian Fainellid0634862015-05-11 15:12:42 -0700548 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
549
550 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
551 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
552
Florian Fainellib1a15e82015-05-11 15:12:41 -0700553 return 0;
554}
555
556static int bcm_sysport_set_coalesce(struct net_device *dev,
557 struct ethtool_coalesce *ec)
558{
559 struct bcm_sysport_priv *priv = netdev_priv(dev);
560 unsigned int i;
561 u32 reg;
562
Florian Fainellid0634862015-05-11 15:12:42 -0700563 /* Base system clock is 125Mhz, DMA timeout is this reference clock
564 * divided by 1024, which yield roughly 8.192 us, our maximum value has
565 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700566 */
567 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700568 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
569 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
570 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700571 return -EINVAL;
572
Florian Fainellid0634862015-05-11 15:12:42 -0700573 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
574 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700575 return -EINVAL;
576
577 for (i = 0; i < dev->num_tx_queues; i++) {
578 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
579 reg &= ~(RING_INTR_THRESH_MASK |
580 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
581 reg |= ec->tx_max_coalesced_frames;
582 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
583 RING_TIMEOUT_SHIFT;
584 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
585 }
586
Florian Fainellid0634862015-05-11 15:12:42 -0700587 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
588 reg &= ~(RDMA_INTR_THRESH_MASK |
589 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
590 reg |= ec->rx_max_coalesced_frames;
591 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
592 RDMA_TIMEOUT_SHIFT;
593 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
594
Florian Fainellib1a15e82015-05-11 15:12:41 -0700595 return 0;
596}
597
Florian Fainelli80105be2014-04-24 18:08:57 -0700598static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
599{
Florian Fainellic45182e2017-08-24 15:20:41 -0700600 dev_consume_skb_any(cb->skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700601 cb->skb = NULL;
602 dma_unmap_addr_set(cb, dma_addr, 0);
603}
604
Florian Fainellic73b0182015-05-28 15:24:43 -0700605static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
606 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700607{
608 struct device *kdev = &priv->pdev->dev;
609 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700610 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700611 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700612
Florian Fainellic73b0182015-05-28 15:24:43 -0700613 /* Allocate a new SKB for a new packet */
614 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
615 if (!skb) {
616 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700617 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700618 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700619 }
620
Florian Fainellic73b0182015-05-28 15:24:43 -0700621 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700622 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700623 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800624 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700625 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700626 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700627 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700628 }
629
Florian Fainellic73b0182015-05-28 15:24:43 -0700630 /* Grab the current SKB on the ring */
631 rx_skb = cb->skb;
632 if (likely(rx_skb))
633 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
634 RX_BUF_LENGTH, DMA_FROM_DEVICE);
635
636 /* Put the new SKB on the ring */
637 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700638 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700639 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700640
641 netif_dbg(priv, rx_status, ndev, "RX refill\n");
642
Florian Fainellic73b0182015-05-28 15:24:43 -0700643 /* Return the current SKB to the caller */
644 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700645}
646
647static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
648{
649 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700650 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700651 unsigned int i;
652
653 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700654 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700655 skb = bcm_sysport_rx_refill(priv, cb);
656 if (skb)
657 dev_kfree_skb(skb);
658 if (!cb->skb)
659 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700660 }
661
Florian Fainellic73b0182015-05-28 15:24:43 -0700662 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700663}
664
665/* Poll the hardware for up to budget packets to process */
666static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
667 unsigned int budget)
668{
Florian Fainelli80105be2014-04-24 18:08:57 -0700669 struct net_device *ndev = priv->netdev;
670 unsigned int processed = 0, to_process;
671 struct bcm_sysport_cb *cb;
672 struct sk_buff *skb;
673 unsigned int p_index;
674 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400675 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700676
Florian Fainelli6baa7852017-03-23 10:36:47 -0700677 /* Clear status before servicing to reduce spurious interrupts */
678 intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
679
Florian Fainelli44a45242017-01-20 11:08:27 -0800680 /* Determine how much we should process since last call, SYSTEMPORT Lite
681 * groups the producer and consumer indexes into the same 32-bit
682 * which we access using RDMA_CONS_INDEX
683 */
684 if (!priv->is_lite)
685 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
686 else
687 p_index = rdma_readl(priv, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700688 p_index &= RDMA_PROD_INDEX_MASK;
689
Florian Fainellie9d7af72017-03-23 10:36:48 -0700690 to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700691
692 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700693 "p_index=%d rx_c_index=%d to_process=%d\n",
694 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700695
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700696 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700697 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700698 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700699
Florian Fainellife24ba02014-09-08 11:37:51 -0700700
701 /* We do not have a backing SKB, so we do not a corresponding
702 * DMA mapping for this incoming packet since
703 * bcm_sysport_rx_refill always either has both skb and mapping
704 * or none.
705 */
706 if (unlikely(!skb)) {
707 netif_err(priv, rx_err, ndev, "out of memory!\n");
708 ndev->stats.rx_dropped++;
709 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700710 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700711 }
712
Florian Fainelli80105be2014-04-24 18:08:57 -0700713 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400714 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700715 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
716 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700717 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700718
Florian Fainelli80105be2014-04-24 18:08:57 -0700719 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700720 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
721 p_index, priv->rx_c_index, priv->rx_read_ptr,
722 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700723
Florian Fainelli25977ac2015-05-28 15:24:44 -0700724 if (unlikely(len > RX_BUF_LENGTH)) {
725 netif_err(priv, rx_status, ndev, "oversized packet\n");
726 ndev->stats.rx_length_errors++;
727 ndev->stats.rx_errors++;
728 dev_kfree_skb_any(skb);
729 goto next;
730 }
731
Florian Fainelli80105be2014-04-24 18:08:57 -0700732 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
733 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
734 ndev->stats.rx_dropped++;
735 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700736 dev_kfree_skb_any(skb);
737 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700738 }
739
740 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
741 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700742 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700743 ndev->stats.rx_over_errors++;
744 ndev->stats.rx_dropped++;
745 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700746 dev_kfree_skb_any(skb);
747 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700748 }
749
750 skb_put(skb, len);
751
752 /* Hardware validated our checksum */
753 if (likely(status & DESC_L4_CSUM))
754 skb->ip_summed = CHECKSUM_UNNECESSARY;
755
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700756 /* Hardware pre-pends packets with 2bytes before Ethernet
757 * header plus we have the Receive Status Block, strip off all
758 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700759 */
760 skb_pull(skb, sizeof(*rsb) + 2);
761 len -= (sizeof(*rsb) + 2);
762
763 /* UniMAC may forward CRC */
764 if (priv->crc_fwd) {
765 skb_trim(skb, len - ETH_FCS_LEN);
766 len -= ETH_FCS_LEN;
767 }
768
769 skb->protocol = eth_type_trans(skb, ndev);
770 ndev->stats.rx_packets++;
771 ndev->stats.rx_bytes += len;
772
773 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700774next:
775 processed++;
776 priv->rx_read_ptr++;
777
778 if (priv->rx_read_ptr == priv->num_rx_bds)
779 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700780 }
781
782 return processed;
783}
784
Florian Fainelli30defeb2017-03-23 10:36:46 -0700785static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700786 struct bcm_sysport_cb *cb,
787 unsigned int *bytes_compl,
788 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700789{
Florian Fainelli30defeb2017-03-23 10:36:46 -0700790 struct bcm_sysport_priv *priv = ring->priv;
Florian Fainelli80105be2014-04-24 18:08:57 -0700791 struct device *kdev = &priv->pdev->dev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700792
793 if (cb->skb) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700794 ring->bytes += cb->skb->len;
Florian Fainelli80105be2014-04-24 18:08:57 -0700795 *bytes_compl += cb->skb->len;
796 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700797 dma_unmap_len(cb, dma_len),
798 DMA_TO_DEVICE);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700799 ring->packets++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700800 (*pkts_compl)++;
801 bcm_sysport_free_cb(cb);
802 /* SKB fragment */
803 } else if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700804 ring->bytes += dma_unmap_len(cb, dma_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700805 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700806 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700807 dma_unmap_addr_set(cb, dma_addr, 0);
808 }
809}
810
811/* Reclaim queued SKBs for transmission completion, lockless version */
812static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
813 struct bcm_sysport_tx_ring *ring)
814{
815 struct net_device *ndev = priv->netdev;
816 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
817 unsigned int pkts_compl = 0, bytes_compl = 0;
818 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700819 u32 hw_ind;
820
Florian Fainelli6baa7852017-03-23 10:36:47 -0700821 /* Clear status before servicing to reduce spurious interrupts */
822 if (!ring->priv->is_lite)
823 intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
824 else
825 intrl2_0_writel(ring->priv, BIT(ring->index +
826 INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
827
Florian Fainelli80105be2014-04-24 18:08:57 -0700828 /* Compute how many descriptors have been processed since last call */
829 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
830 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
831 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
832
833 last_c_index = ring->c_index;
834 num_tx_cbs = ring->size;
835
836 c_index &= (num_tx_cbs - 1);
837
838 if (c_index >= last_c_index)
839 last_tx_cn = c_index - last_c_index;
840 else
841 last_tx_cn = num_tx_cbs - last_c_index + c_index;
842
843 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700844 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
845 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700846
847 while (last_tx_cn-- > 0) {
848 cb = ring->cbs + last_c_index;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700849 bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700850
851 ring->desc_count++;
852 last_c_index++;
853 last_c_index &= (num_tx_cbs - 1);
854 }
855
856 ring->c_index = c_index;
857
Florian Fainelli80105be2014-04-24 18:08:57 -0700858 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700859 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
860 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700861
862 return pkts_compl;
863}
864
865/* Locked version of the per-ring TX reclaim routine */
866static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
867 struct bcm_sysport_tx_ring *ring)
868{
Florian Fainelli148d3d02017-01-12 12:09:09 -0800869 struct netdev_queue *txq;
Florian Fainelli80105be2014-04-24 18:08:57 -0700870 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700871 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700872
Florian Fainelli148d3d02017-01-12 12:09:09 -0800873 txq = netdev_get_tx_queue(priv->netdev, ring->index);
874
Florian Fainellid8498082014-06-05 10:22:15 -0700875 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700876 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainelli148d3d02017-01-12 12:09:09 -0800877 if (released)
878 netif_tx_wake_queue(txq);
879
Florian Fainellid8498082014-06-05 10:22:15 -0700880 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700881
882 return released;
883}
884
Florian Fainelli148d3d02017-01-12 12:09:09 -0800885/* Locked version of the per-ring TX reclaim, but does not wake the queue */
886static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
887 struct bcm_sysport_tx_ring *ring)
888{
889 unsigned long flags;
890
891 spin_lock_irqsave(&ring->lock, flags);
892 __bcm_sysport_tx_reclaim(priv, ring);
893 spin_unlock_irqrestore(&ring->lock, flags);
894}
895
Florian Fainelli80105be2014-04-24 18:08:57 -0700896static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
897{
898 struct bcm_sysport_tx_ring *ring =
899 container_of(napi, struct bcm_sysport_tx_ring, napi);
900 unsigned int work_done = 0;
901
902 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
903
Florian Fainelli16f62d92014-06-26 10:06:46 -0700904 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700905 napi_complete(napi);
906 /* re-enable TX interrupt */
Florian Fainelli44a45242017-01-20 11:08:27 -0800907 if (!ring->priv->is_lite)
908 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
909 else
910 intrl2_0_mask_clear(ring->priv, BIT(ring->index +
911 INTRL2_0_TDMA_MBDONE_SHIFT));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800912
913 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700914 }
915
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800916 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700917}
918
919static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
920{
921 unsigned int q;
922
923 for (q = 0; q < priv->netdev->num_tx_queues; q++)
924 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
925}
926
927static int bcm_sysport_poll(struct napi_struct *napi, int budget)
928{
929 struct bcm_sysport_priv *priv =
930 container_of(napi, struct bcm_sysport_priv, napi);
931 unsigned int work_done = 0;
932
933 work_done = bcm_sysport_desc_rx(priv, budget);
934
935 priv->rx_c_index += work_done;
936 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
Florian Fainelli44a45242017-01-20 11:08:27 -0800937
938 /* SYSTEMPORT Lite groups the producer/consumer index, producer is
939 * maintained by HW, but writes to it will be ignore while RDMA
940 * is active
941 */
942 if (!priv->is_lite)
943 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
944 else
945 rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700946
947 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -0700948 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -0700949 /* re-enable RX interrupts */
950 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
951 }
952
953 return work_done;
954}
955
Florian Fainelli83e82f42014-07-01 21:08:40 -0700956static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
957{
958 u32 reg;
959
960 /* Stop monitoring MPD interrupt */
961 intrl2_0_mask_set(priv, INTRL2_0_MPD);
962
963 /* Clear the MagicPacket detection logic */
964 reg = umac_readl(priv, UMAC_MPD_CTRL);
965 reg &= ~MPD_EN;
966 umac_writel(priv, reg, UMAC_MPD_CTRL);
967
968 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
969}
Florian Fainelli80105be2014-04-24 18:08:57 -0700970
971/* RX and misc interrupt routine */
972static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
973{
974 struct net_device *dev = dev_id;
975 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli44a45242017-01-20 11:08:27 -0800976 struct bcm_sysport_tx_ring *txr;
977 unsigned int ring, ring_bit;
Florian Fainelli80105be2014-04-24 18:08:57 -0700978
979 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
980 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
981 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
982
983 if (unlikely(priv->irq0_stat == 0)) {
984 netdev_warn(priv->netdev, "spurious RX interrupt\n");
985 return IRQ_NONE;
986 }
987
988 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
989 if (likely(napi_schedule_prep(&priv->napi))) {
990 /* disable RX interrupts */
991 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -0700992 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -0700993 }
994 }
995
996 /* TX ring is full, perform a full reclaim since we do not know
997 * which one would trigger this interrupt
998 */
999 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
1000 bcm_sysport_tx_reclaim_all(priv);
1001
Florian Fainelli83e82f42014-07-01 21:08:40 -07001002 if (priv->irq0_stat & INTRL2_0_MPD) {
1003 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
1004 bcm_sysport_resume_from_wol(priv);
1005 }
1006
Florian Fainelli44a45242017-01-20 11:08:27 -08001007 if (!priv->is_lite)
1008 goto out;
1009
1010 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1011 ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
1012 if (!(priv->irq0_stat & ring_bit))
1013 continue;
1014
1015 txr = &priv->tx_rings[ring];
1016
1017 if (likely(napi_schedule_prep(&txr->napi))) {
1018 intrl2_0_mask_set(priv, ring_bit);
1019 __napi_schedule(&txr->napi);
1020 }
1021 }
1022out:
Florian Fainelli80105be2014-04-24 18:08:57 -07001023 return IRQ_HANDLED;
1024}
1025
1026/* TX interrupt service routine */
1027static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
1028{
1029 struct net_device *dev = dev_id;
1030 struct bcm_sysport_priv *priv = netdev_priv(dev);
1031 struct bcm_sysport_tx_ring *txr;
1032 unsigned int ring;
1033
1034 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
1035 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
1036 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1037
1038 if (unlikely(priv->irq1_stat == 0)) {
1039 netdev_warn(priv->netdev, "spurious TX interrupt\n");
1040 return IRQ_NONE;
1041 }
1042
1043 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1044 if (!(priv->irq1_stat & BIT(ring)))
1045 continue;
1046
1047 txr = &priv->tx_rings[ring];
1048
1049 if (likely(napi_schedule_prep(&txr->napi))) {
1050 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -07001051 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001052 }
1053 }
1054
1055 return IRQ_HANDLED;
1056}
1057
Florian Fainelli83e82f42014-07-01 21:08:40 -07001058static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
1059{
1060 struct bcm_sysport_priv *priv = dev_id;
1061
1062 pm_wakeup_event(&priv->pdev->dev, 0);
1063
1064 return IRQ_HANDLED;
1065}
1066
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001067#ifdef CONFIG_NET_POLL_CONTROLLER
1068static void bcm_sysport_poll_controller(struct net_device *dev)
1069{
1070 struct bcm_sysport_priv *priv = netdev_priv(dev);
1071
1072 disable_irq(priv->irq0);
1073 bcm_sysport_rx_isr(priv->irq0, priv);
1074 enable_irq(priv->irq0);
1075
Florian Fainelli44a45242017-01-20 11:08:27 -08001076 if (!priv->is_lite) {
1077 disable_irq(priv->irq1);
1078 bcm_sysport_tx_isr(priv->irq1, priv);
1079 enable_irq(priv->irq1);
1080 }
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001081}
1082#endif
1083
Florian Fainellie87474a2014-10-02 09:43:16 -07001084static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
1085 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001086{
1087 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001088 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001089 u32 csum_info;
1090 u8 ip_proto;
1091 u16 csum_start;
1092 u16 ip_ver;
1093
1094 /* Re-allocate SKB if needed */
1095 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
1096 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
1097 dev_kfree_skb(skb);
1098 if (!nskb) {
1099 dev->stats.tx_errors++;
1100 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -07001101 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001102 }
1103 skb = nskb;
1104 }
1105
Johannes Bergd58ff352017-06-16 14:29:23 +02001106 tsb = skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -07001107 /* Zero-out TSB by default */
1108 memset(tsb, 0, sizeof(*tsb));
1109
1110 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1111 ip_ver = htons(skb->protocol);
1112 switch (ip_ver) {
1113 case ETH_P_IP:
1114 ip_proto = ip_hdr(skb)->protocol;
1115 break;
1116 case ETH_P_IPV6:
1117 ip_proto = ipv6_hdr(skb)->nexthdr;
1118 break;
1119 default:
Florian Fainellie87474a2014-10-02 09:43:16 -07001120 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001121 }
1122
1123 /* Get the checksum offset and the L4 (transport) offset */
1124 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
1125 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
1126 csum_info |= (csum_start << L4_PTR_SHIFT);
1127
1128 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1129 csum_info |= L4_LENGTH_VALID;
1130 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1131 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001132 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -07001133 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001134 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001135
1136 tsb->l4_ptr_dest_map = csum_info;
1137 }
1138
Florian Fainellie87474a2014-10-02 09:43:16 -07001139 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001140}
1141
1142static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
1143 struct net_device *dev)
1144{
1145 struct bcm_sysport_priv *priv = netdev_priv(dev);
1146 struct device *kdev = &priv->pdev->dev;
1147 struct bcm_sysport_tx_ring *ring;
1148 struct bcm_sysport_cb *cb;
1149 struct netdev_queue *txq;
1150 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -07001151 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -07001152 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -07001153 dma_addr_t mapping;
1154 u32 len_status;
1155 u16 queue;
1156 int ret;
1157
1158 queue = skb_get_queue_mapping(skb);
1159 txq = netdev_get_tx_queue(dev, queue);
1160 ring = &priv->tx_rings[queue];
1161
Florian Fainellid8498082014-06-05 10:22:15 -07001162 /* lock against tx reclaim in BH context and TX ring full interrupt */
1163 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001164 if (unlikely(ring->desc_count == 0)) {
1165 netif_tx_stop_queue(txq);
1166 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1167 ret = NETDEV_TX_BUSY;
1168 goto out;
1169 }
1170
Florian Fainellidab531b2014-05-14 19:32:14 -07001171 /* The Ethernet switch we are interfaced with needs packets to be at
1172 * least 64 bytes (including FCS) otherwise they will be discarded when
1173 * they enter the switch port logic. When Broadcom tags are enabled, we
1174 * need to make sure that packets are at least 68 bytes
1175 * (including FCS and tag) because the length verification is done after
1176 * the Broadcom tag is stripped off the ingress packet.
1177 */
Florian Fainellibb7da332017-01-03 16:34:48 -08001178 if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
Florian Fainellidab531b2014-05-14 19:32:14 -07001179 ret = NETDEV_TX_OK;
1180 goto out;
1181 }
1182
Florian Fainelli38e5a852017-01-03 16:34:49 -08001183 /* Insert TSB and checksum infos */
1184 if (priv->tsb_en) {
1185 skb = bcm_sysport_insert_tsb(skb, dev);
1186 if (!skb) {
1187 ret = NETDEV_TX_OK;
1188 goto out;
1189 }
1190 }
1191
Florian Fainellibb7da332017-01-03 16:34:48 -08001192 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001193
1194 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001195 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001196 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001197 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001198 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001199 ret = NETDEV_TX_OK;
1200 goto out;
1201 }
1202
1203 /* Remember the SKB for future freeing */
1204 cb = &ring->cbs[ring->curr_desc];
1205 cb->skb = skb;
1206 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001207 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001208
1209 /* Fetch a descriptor entry from our pool */
1210 desc = ring->desc_cpu;
1211
1212 desc->addr_lo = lower_32_bits(mapping);
1213 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001214 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001215 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001216 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001217 if (skb->ip_summed == CHECKSUM_PARTIAL)
1218 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1219
1220 ring->curr_desc++;
1221 if (ring->curr_desc == ring->size)
1222 ring->curr_desc = 0;
1223 ring->desc_count--;
1224
1225 /* Ensure write completion of the descriptor status/length
1226 * in DRAM before the System Port WRITE_PORT register latches
1227 * the value
1228 */
1229 wmb();
1230 desc->addr_status_len = len_status;
1231 wmb();
1232
1233 /* Write this descriptor address to the RING write port */
1234 tdma_port_write_desc_addr(priv, desc, ring->index);
1235
1236 /* Check ring space and update SW control flow */
1237 if (ring->desc_count == 0)
1238 netif_tx_stop_queue(txq);
1239
1240 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001241 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001242
1243 ret = NETDEV_TX_OK;
1244out:
Florian Fainellid8498082014-06-05 10:22:15 -07001245 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001246 return ret;
1247}
1248
1249static void bcm_sysport_tx_timeout(struct net_device *dev)
1250{
1251 netdev_warn(dev, "transmit timeout!\n");
1252
Florian Westphal860e9532016-05-03 16:33:13 +02001253 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001254 dev->stats.tx_errors++;
1255
1256 netif_tx_wake_all_queues(dev);
1257}
1258
1259/* phylib adjust link callback */
1260static void bcm_sysport_adj_link(struct net_device *dev)
1261{
1262 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001263 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001264 unsigned int changed = 0;
1265 u32 cmd_bits = 0, reg;
1266
1267 if (priv->old_link != phydev->link) {
1268 changed = 1;
1269 priv->old_link = phydev->link;
1270 }
1271
1272 if (priv->old_duplex != phydev->duplex) {
1273 changed = 1;
1274 priv->old_duplex = phydev->duplex;
1275 }
1276
Florian Fainelli44a45242017-01-20 11:08:27 -08001277 if (priv->is_lite)
1278 goto out;
1279
Florian Fainelli80105be2014-04-24 18:08:57 -07001280 switch (phydev->speed) {
1281 case SPEED_2500:
1282 cmd_bits = CMD_SPEED_2500;
1283 break;
1284 case SPEED_1000:
1285 cmd_bits = CMD_SPEED_1000;
1286 break;
1287 case SPEED_100:
1288 cmd_bits = CMD_SPEED_100;
1289 break;
1290 case SPEED_10:
1291 cmd_bits = CMD_SPEED_10;
1292 break;
1293 default:
1294 break;
1295 }
1296 cmd_bits <<= CMD_SPEED_SHIFT;
1297
1298 if (phydev->duplex == DUPLEX_HALF)
1299 cmd_bits |= CMD_HD_EN;
1300
1301 if (priv->old_pause != phydev->pause) {
1302 changed = 1;
1303 priv->old_pause = phydev->pause;
1304 }
1305
1306 if (!phydev->pause)
1307 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1308
Florian Fainelli4a804c02014-09-02 11:17:07 -07001309 if (!changed)
1310 return;
1311
1312 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001313 reg = umac_readl(priv, UMAC_CMD);
1314 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001315 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1316 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001317 reg |= cmd_bits;
1318 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001319 }
Florian Fainelli44a45242017-01-20 11:08:27 -08001320out:
1321 if (changed)
1322 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001323}
1324
1325static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1326 unsigned int index)
1327{
1328 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1329 struct device *kdev = &priv->pdev->dev;
1330 size_t size;
1331 void *p;
1332 u32 reg;
1333
1334 /* Simple descriptors partitioning for now */
1335 size = 256;
1336
1337 /* We just need one DMA descriptor which is DMA-able, since writing to
1338 * the port will allocate a new descriptor in its internal linked-list
1339 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001340 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1341 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001342 if (!p) {
1343 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1344 return -ENOMEM;
1345 }
1346
Florian Fainelli40a8a312014-07-09 17:36:47 -07001347 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001348 if (!ring->cbs) {
1349 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1350 return -ENOMEM;
1351 }
1352
1353 /* Initialize SW view of the ring */
1354 spin_lock_init(&ring->lock);
1355 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001356 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001357 ring->index = index;
1358 ring->size = size;
1359 ring->alloc_size = ring->size;
1360 ring->desc_cpu = p;
1361 ring->desc_count = ring->size;
1362 ring->curr_desc = 0;
1363
1364 /* Initialize HW ring */
1365 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1366 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1367 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1368 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1369 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1370 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1371
1372 /* Program the number of descriptors as MAX_THRESHOLD and half of
1373 * its size for the hysteresis trigger
1374 */
1375 tdma_writel(priv, ring->size |
1376 1 << RING_HYST_THRESH_SHIFT,
1377 TDMA_DESC_RING_MAX_HYST(index));
1378
1379 /* Enable the ring queue in the arbiter */
1380 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1381 reg |= (1 << index);
1382 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1383
1384 napi_enable(&ring->napi);
1385
1386 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001387 "TDMA cfg, size=%d, desc_cpu=%p\n",
1388 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001389
1390 return 0;
1391}
1392
1393static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001394 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001395{
1396 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1397 struct device *kdev = &priv->pdev->dev;
1398 u32 reg;
1399
1400 /* Caller should stop the TDMA engine */
1401 reg = tdma_readl(priv, TDMA_STATUS);
1402 if (!(reg & TDMA_DISABLED))
1403 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1404
Florian Fainelli914adb52014-10-31 15:51:35 -07001405 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1406 * fail, so by checking this pointer we know whether the TX ring was
1407 * fully initialized or not.
1408 */
1409 if (!ring->cbs)
1410 return;
1411
Florian Fainelli80105be2014-04-24 18:08:57 -07001412 napi_disable(&ring->napi);
1413 netif_napi_del(&ring->napi);
1414
Florian Fainelli148d3d02017-01-12 12:09:09 -08001415 bcm_sysport_tx_clean(priv, ring);
Florian Fainelli80105be2014-04-24 18:08:57 -07001416
1417 kfree(ring->cbs);
1418 ring->cbs = NULL;
1419
1420 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001421 dma_free_coherent(kdev, sizeof(struct dma_desc),
1422 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001423 ring->desc_dma = 0;
1424 }
1425 ring->size = 0;
1426 ring->alloc_size = 0;
1427
1428 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1429}
1430
1431/* RDMA helper */
1432static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001433 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001434{
1435 unsigned int timeout = 1000;
1436 u32 reg;
1437
1438 reg = rdma_readl(priv, RDMA_CONTROL);
1439 if (enable)
1440 reg |= RDMA_EN;
1441 else
1442 reg &= ~RDMA_EN;
1443 rdma_writel(priv, reg, RDMA_CONTROL);
1444
1445 /* Poll for RMDA disabling completion */
1446 do {
1447 reg = rdma_readl(priv, RDMA_STATUS);
1448 if (!!(reg & RDMA_DISABLED) == !enable)
1449 return 0;
1450 usleep_range(1000, 2000);
1451 } while (timeout-- > 0);
1452
1453 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1454
1455 return -ETIMEDOUT;
1456}
1457
1458/* TDMA helper */
1459static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001460 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001461{
1462 unsigned int timeout = 1000;
1463 u32 reg;
1464
1465 reg = tdma_readl(priv, TDMA_CONTROL);
1466 if (enable)
Florian Fainelli44a45242017-01-20 11:08:27 -08001467 reg |= tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001468 else
Florian Fainelli44a45242017-01-20 11:08:27 -08001469 reg &= ~tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001470 tdma_writel(priv, reg, TDMA_CONTROL);
1471
1472 /* Poll for TMDA disabling completion */
1473 do {
1474 reg = tdma_readl(priv, TDMA_STATUS);
1475 if (!!(reg & TDMA_DISABLED) == !enable)
1476 return 0;
1477
1478 usleep_range(1000, 2000);
1479 } while (timeout-- > 0);
1480
1481 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1482
1483 return -ETIMEDOUT;
1484}
1485
1486static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1487{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001488 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001489 u32 reg;
1490 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001491 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001492
1493 /* Initialize SW view of the RX ring */
Florian Fainelli44a45242017-01-20 11:08:27 -08001494 priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
Florian Fainelli80105be2014-04-24 18:08:57 -07001495 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001496 priv->rx_c_index = 0;
1497 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001498 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1499 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001500 if (!priv->rx_cbs) {
1501 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1502 return -ENOMEM;
1503 }
1504
Florian Fainellibaf387a2015-05-28 15:24:42 -07001505 for (i = 0; i < priv->num_rx_bds; i++) {
1506 cb = priv->rx_cbs + i;
1507 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1508 }
1509
Florian Fainelli80105be2014-04-24 18:08:57 -07001510 ret = bcm_sysport_alloc_rx_bufs(priv);
1511 if (ret) {
1512 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1513 return ret;
1514 }
1515
1516 /* Initialize HW, ensure RDMA is disabled */
1517 reg = rdma_readl(priv, RDMA_STATUS);
1518 if (!(reg & RDMA_DISABLED))
1519 rdma_enable_set(priv, 0);
1520
1521 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1522 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1523 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1524 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1525 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1526 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1527 /* Operate the queue in ring mode */
1528 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1529 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1530 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
Florian Fainelli44a45242017-01-20 11:08:27 -08001531 rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -07001532
1533 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1534
1535 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001536 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1537 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001538
1539 return 0;
1540}
1541
1542static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1543{
1544 struct bcm_sysport_cb *cb;
1545 unsigned int i;
1546 u32 reg;
1547
1548 /* Caller should ensure RDMA is disabled */
1549 reg = rdma_readl(priv, RDMA_STATUS);
1550 if (!(reg & RDMA_DISABLED))
1551 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1552
1553 for (i = 0; i < priv->num_rx_bds; i++) {
1554 cb = &priv->rx_cbs[i];
1555 if (dma_unmap_addr(cb, dma_addr))
1556 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001557 dma_unmap_addr(cb, dma_addr),
1558 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001559 bcm_sysport_free_cb(cb);
1560 }
1561
1562 kfree(priv->rx_cbs);
1563 priv->rx_cbs = NULL;
1564
1565 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1566}
1567
1568static void bcm_sysport_set_rx_mode(struct net_device *dev)
1569{
1570 struct bcm_sysport_priv *priv = netdev_priv(dev);
1571 u32 reg;
1572
Florian Fainelli44a45242017-01-20 11:08:27 -08001573 if (priv->is_lite)
1574 return;
1575
Florian Fainelli80105be2014-04-24 18:08:57 -07001576 reg = umac_readl(priv, UMAC_CMD);
1577 if (dev->flags & IFF_PROMISC)
1578 reg |= CMD_PROMISC;
1579 else
1580 reg &= ~CMD_PROMISC;
1581 umac_writel(priv, reg, UMAC_CMD);
1582
1583 /* No support for ALLMULTI */
1584 if (dev->flags & IFF_ALLMULTI)
1585 return;
1586}
1587
1588static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001589 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001590{
1591 u32 reg;
1592
Florian Fainelli44a45242017-01-20 11:08:27 -08001593 if (!priv->is_lite) {
1594 reg = umac_readl(priv, UMAC_CMD);
1595 if (enable)
1596 reg |= mask;
1597 else
1598 reg &= ~mask;
1599 umac_writel(priv, reg, UMAC_CMD);
1600 } else {
1601 reg = gib_readl(priv, GIB_CONTROL);
1602 if (enable)
1603 reg |= mask;
1604 else
1605 reg &= ~mask;
1606 gib_writel(priv, reg, GIB_CONTROL);
1607 }
Florian Fainelli00b91c62014-05-15 14:33:53 -07001608
1609 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1610 * to be processed (1 msec).
1611 */
1612 if (enable == 0)
1613 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001614}
1615
Florian Fainelli412bce82014-06-26 10:06:45 -07001616static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001617{
Florian Fainelli80105be2014-04-24 18:08:57 -07001618 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001619
Florian Fainelli44a45242017-01-20 11:08:27 -08001620 if (priv->is_lite)
1621 return;
1622
Florian Fainelli412bce82014-06-26 10:06:45 -07001623 reg = umac_readl(priv, UMAC_CMD);
1624 reg |= CMD_SW_RESET;
1625 umac_writel(priv, reg, UMAC_CMD);
1626 udelay(10);
1627 reg = umac_readl(priv, UMAC_CMD);
1628 reg &= ~CMD_SW_RESET;
1629 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001630}
1631
1632static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001633 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001634{
Florian Fainelli44a45242017-01-20 11:08:27 -08001635 u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
1636 addr[3];
1637 u32 mac1 = (addr[4] << 8) | addr[5];
1638
1639 if (!priv->is_lite) {
1640 umac_writel(priv, mac0, UMAC_MAC0);
1641 umac_writel(priv, mac1, UMAC_MAC1);
1642 } else {
1643 gib_writel(priv, mac0, GIB_MAC0);
1644 gib_writel(priv, mac1, GIB_MAC1);
1645 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001646}
1647
1648static void topctrl_flush(struct bcm_sysport_priv *priv)
1649{
1650 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1651 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1652 mdelay(1);
1653 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1654 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1655}
1656
Florian Fainellifb3b5962014-12-08 15:59:18 -08001657static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1658{
1659 struct bcm_sysport_priv *priv = netdev_priv(dev);
1660 struct sockaddr *addr = p;
1661
1662 if (!is_valid_ether_addr(addr->sa_data))
1663 return -EINVAL;
1664
1665 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1666
1667 /* interface is disabled, changes to MAC will be reflected on next
1668 * open call
1669 */
1670 if (!netif_running(dev))
1671 return 0;
1672
1673 umac_set_hw_addr(priv, dev->dev_addr);
1674
1675 return 0;
1676}
1677
Florian Fainelli30defeb2017-03-23 10:36:46 -07001678static struct net_device_stats *bcm_sysport_get_nstats(struct net_device *dev)
1679{
1680 struct bcm_sysport_priv *priv = netdev_priv(dev);
1681 unsigned long tx_bytes = 0, tx_packets = 0;
1682 struct bcm_sysport_tx_ring *ring;
1683 unsigned int q;
1684
1685 for (q = 0; q < dev->num_tx_queues; q++) {
1686 ring = &priv->tx_rings[q];
1687 tx_bytes += ring->bytes;
1688 tx_packets += ring->packets;
1689 }
1690
1691 dev->stats.tx_bytes = tx_bytes;
1692 dev->stats.tx_packets = tx_packets;
1693 return &dev->stats;
1694}
1695
Florian Fainellib02e6d92014-07-01 21:08:37 -07001696static void bcm_sysport_netif_start(struct net_device *dev)
1697{
1698 struct bcm_sysport_priv *priv = netdev_priv(dev);
1699
1700 /* Enable NAPI */
1701 napi_enable(&priv->napi);
1702
Florian Fainelli8edf0042014-10-28 11:12:00 -07001703 /* Enable RX interrupt and TX ring full interrupt */
1704 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1705
Philippe Reynes715a0222016-06-19 20:39:08 +02001706 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001707
Florian Fainelli44a45242017-01-20 11:08:27 -08001708 /* Enable TX interrupts for the TXQs */
1709 if (!priv->is_lite)
1710 intrl2_1_mask_clear(priv, 0xffffffff);
1711 else
1712 intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001713
1714 /* Last call before we start the real business */
1715 netif_tx_start_all_queues(dev);
1716}
1717
Florian Fainelli40755a02014-07-01 21:08:38 -07001718static void rbuf_init(struct bcm_sysport_priv *priv)
1719{
1720 u32 reg;
1721
1722 reg = rbuf_readl(priv, RBUF_CONTROL);
1723 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
Florian Fainelli44a45242017-01-20 11:08:27 -08001724 /* Set a correct RSB format on SYSTEMPORT Lite */
1725 if (priv->is_lite) {
1726 reg &= ~RBUF_RSB_SWAP1;
1727 reg |= RBUF_RSB_SWAP0;
1728 }
Florian Fainelli40755a02014-07-01 21:08:38 -07001729 rbuf_writel(priv, reg, RBUF_CONTROL);
1730}
1731
Florian Fainelli44a45242017-01-20 11:08:27 -08001732static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
1733{
1734 intrl2_0_mask_set(priv, 0xffffffff);
1735 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1736 if (!priv->is_lite) {
1737 intrl2_1_mask_set(priv, 0xffffffff);
1738 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1739 }
1740}
1741
1742static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
1743{
1744 u32 __maybe_unused reg;
1745
1746 /* Include Broadcom tag in pad extension */
1747 if (netdev_uses_dsa(priv->netdev)) {
1748 reg = gib_readl(priv, GIB_CONTROL);
1749 reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
1750 reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
1751 gib_writel(priv, reg, GIB_CONTROL);
1752 }
1753}
1754
Florian Fainelli80105be2014-04-24 18:08:57 -07001755static int bcm_sysport_open(struct net_device *dev)
1756{
1757 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001758 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001759 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001760 int ret;
1761
1762 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001763 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001764
1765 /* Flush TX and RX FIFOs at TOPCTRL level */
1766 topctrl_flush(priv);
1767
1768 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001769 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001770
1771 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001772 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001773
1774 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08001775 if (!priv->is_lite)
1776 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1777 else
1778 gib_set_pad_extension(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001779
1780 /* Set MAC address */
1781 umac_set_hw_addr(priv, dev->dev_addr);
1782
1783 /* Read CRC forward */
Florian Fainelli44a45242017-01-20 11:08:27 -08001784 if (!priv->is_lite)
1785 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1786 else
1787 priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
1788 GIB_FCS_STRIP);
Florian Fainelli80105be2014-04-24 18:08:57 -07001789
Philippe Reynes715a0222016-06-19 20:39:08 +02001790 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1791 0, priv->phy_interface);
1792 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001793 netdev_err(dev, "could not attach to PHY\n");
1794 return -ENODEV;
1795 }
1796
1797 /* Reset house keeping link status */
1798 priv->old_duplex = -1;
1799 priv->old_link = -1;
1800 priv->old_pause = -1;
1801
1802 /* mask all interrupts and request them */
Florian Fainelli44a45242017-01-20 11:08:27 -08001803 bcm_sysport_mask_all_intrs(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001804
1805 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1806 if (ret) {
1807 netdev_err(dev, "failed to request RX interrupt\n");
1808 goto out_phy_disconnect;
1809 }
1810
Florian Fainelli44a45242017-01-20 11:08:27 -08001811 if (!priv->is_lite) {
1812 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
1813 dev->name, dev);
1814 if (ret) {
1815 netdev_err(dev, "failed to request TX interrupt\n");
1816 goto out_free_irq0;
1817 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001818 }
1819
1820 /* Initialize both hardware and software ring */
1821 for (i = 0; i < dev->num_tx_queues; i++) {
1822 ret = bcm_sysport_init_tx_ring(priv, i);
1823 if (ret) {
1824 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001825 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001826 goto out_free_tx_ring;
1827 }
1828 }
1829
1830 /* Initialize linked-list */
1831 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1832
1833 /* Initialize RX ring */
1834 ret = bcm_sysport_init_rx_ring(priv);
1835 if (ret) {
1836 netdev_err(dev, "failed to initialize RX ring\n");
1837 goto out_free_rx_ring;
1838 }
1839
1840 /* Turn on RDMA */
1841 ret = rdma_enable_set(priv, 1);
1842 if (ret)
1843 goto out_free_rx_ring;
1844
Florian Fainelli80105be2014-04-24 18:08:57 -07001845 /* Turn on TDMA */
1846 ret = tdma_enable_set(priv, 1);
1847 if (ret)
1848 goto out_clear_rx_int;
1849
Florian Fainelli80105be2014-04-24 18:08:57 -07001850 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001851 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001852
Florian Fainellib02e6d92014-07-01 21:08:37 -07001853 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001854
1855 return 0;
1856
1857out_clear_rx_int:
1858 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1859out_free_rx_ring:
1860 bcm_sysport_fini_rx_ring(priv);
1861out_free_tx_ring:
1862 for (i = 0; i < dev->num_tx_queues; i++)
1863 bcm_sysport_fini_tx_ring(priv, i);
Florian Fainelli44a45242017-01-20 11:08:27 -08001864 if (!priv->is_lite)
1865 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001866out_free_irq0:
1867 free_irq(priv->irq0, dev);
1868out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02001869 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001870 return ret;
1871}
1872
Florian Fainellib02e6d92014-07-01 21:08:37 -07001873static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001874{
1875 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001876
1877 /* stop all software from updating hardware */
1878 netif_tx_stop_all_queues(dev);
1879 napi_disable(&priv->napi);
Philippe Reynes715a0222016-06-19 20:39:08 +02001880 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001881
1882 /* mask all interrupts */
Florian Fainelli44a45242017-01-20 11:08:27 -08001883 bcm_sysport_mask_all_intrs(priv);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001884}
1885
1886static int bcm_sysport_stop(struct net_device *dev)
1887{
1888 struct bcm_sysport_priv *priv = netdev_priv(dev);
1889 unsigned int i;
1890 int ret;
1891
1892 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001893
1894 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001895 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001896
1897 ret = tdma_enable_set(priv, 0);
1898 if (ret) {
1899 netdev_err(dev, "timeout disabling RDMA\n");
1900 return ret;
1901 }
1902
1903 /* Wait for a maximum packet size to be drained */
1904 usleep_range(2000, 3000);
1905
1906 ret = rdma_enable_set(priv, 0);
1907 if (ret) {
1908 netdev_err(dev, "timeout disabling TDMA\n");
1909 return ret;
1910 }
1911
1912 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001913 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001914
1915 /* Free RX/TX rings SW structures */
1916 for (i = 0; i < dev->num_tx_queues; i++)
1917 bcm_sysport_fini_tx_ring(priv, i);
1918 bcm_sysport_fini_rx_ring(priv);
1919
1920 free_irq(priv->irq0, dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08001921 if (!priv->is_lite)
1922 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001923
1924 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02001925 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001926
1927 return 0;
1928}
1929
Julia Lawallc1ab0e92016-08-31 09:30:48 +02001930static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07001931 .get_drvinfo = bcm_sysport_get_drvinfo,
1932 .get_msglevel = bcm_sysport_get_msglvl,
1933 .set_msglevel = bcm_sysport_set_msglvl,
1934 .get_link = ethtool_op_get_link,
1935 .get_strings = bcm_sysport_get_strings,
1936 .get_ethtool_stats = bcm_sysport_get_stats,
1937 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001938 .get_wol = bcm_sysport_get_wol,
1939 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001940 .get_coalesce = bcm_sysport_get_coalesce,
1941 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02001942 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1943 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07001944};
1945
1946static const struct net_device_ops bcm_sysport_netdev_ops = {
1947 .ndo_start_xmit = bcm_sysport_xmit,
1948 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1949 .ndo_open = bcm_sysport_open,
1950 .ndo_stop = bcm_sysport_stop,
1951 .ndo_set_features = bcm_sysport_set_features,
1952 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001953 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001954#ifdef CONFIG_NET_POLL_CONTROLLER
1955 .ndo_poll_controller = bcm_sysport_poll_controller,
1956#endif
Florian Fainelli30defeb2017-03-23 10:36:46 -07001957 .ndo_get_stats = bcm_sysport_get_nstats,
Florian Fainelli80105be2014-04-24 18:08:57 -07001958};
1959
1960#define REV_FMT "v%2x.%02x"
1961
Florian Fainelli44a45242017-01-20 11:08:27 -08001962static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
1963 [SYSTEMPORT] = {
1964 .is_lite = false,
1965 .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
1966 },
1967 [SYSTEMPORT_LITE] = {
1968 .is_lite = true,
1969 .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
1970 },
1971};
1972
1973static const struct of_device_id bcm_sysport_of_match[] = {
1974 { .compatible = "brcm,systemportlite-v1.00",
1975 .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
1976 { .compatible = "brcm,systemport-v1.00",
1977 .data = &bcm_sysport_params[SYSTEMPORT] },
1978 { .compatible = "brcm,systemport",
1979 .data = &bcm_sysport_params[SYSTEMPORT] },
1980 { /* sentinel */ }
1981};
1982MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
1983
Florian Fainelli80105be2014-04-24 18:08:57 -07001984static int bcm_sysport_probe(struct platform_device *pdev)
1985{
Florian Fainelli44a45242017-01-20 11:08:27 -08001986 const struct bcm_sysport_hw_params *params;
1987 const struct of_device_id *of_id = NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001988 struct bcm_sysport_priv *priv;
1989 struct device_node *dn;
1990 struct net_device *dev;
1991 const void *macaddr;
1992 struct resource *r;
1993 u32 txq, rxq;
1994 int ret;
1995
1996 dn = pdev->dev.of_node;
1997 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08001998 of_id = of_match_node(bcm_sysport_of_match, dn);
1999 if (!of_id || !of_id->data)
2000 return -EINVAL;
2001
2002 /* Fairly quickly we need to know the type of adapter we have */
2003 params = of_id->data;
Florian Fainelli80105be2014-04-24 18:08:57 -07002004
2005 /* Read the Transmit/Receive Queue properties */
2006 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
2007 txq = TDMA_NUM_RINGS;
2008 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
2009 rxq = 1;
2010
Florian Fainelli7b78be42017-01-20 11:08:26 -08002011 /* Sanity check the number of transmit queues */
2012 if (!txq || txq > TDMA_NUM_RINGS)
2013 return -EINVAL;
2014
Florian Fainelli80105be2014-04-24 18:08:57 -07002015 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
2016 if (!dev)
2017 return -ENOMEM;
2018
2019 /* Initialize private members */
2020 priv = netdev_priv(dev);
2021
Florian Fainelli7b78be42017-01-20 11:08:26 -08002022 /* Allocate number of TX rings */
2023 priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
2024 sizeof(struct bcm_sysport_tx_ring),
2025 GFP_KERNEL);
2026 if (!priv->tx_rings)
2027 return -ENOMEM;
2028
Florian Fainelli44a45242017-01-20 11:08:27 -08002029 priv->is_lite = params->is_lite;
2030 priv->num_rx_desc_words = params->num_rx_desc_words;
2031
Florian Fainelli80105be2014-04-24 18:08:57 -07002032 priv->irq0 = platform_get_irq(pdev, 0);
Florian Fainellid31353c2017-06-01 18:02:39 -07002033 if (!priv->is_lite) {
Florian Fainelli44a45242017-01-20 11:08:27 -08002034 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainellid31353c2017-06-01 18:02:39 -07002035 priv->wol_irq = platform_get_irq(pdev, 2);
2036 } else {
2037 priv->wol_irq = platform_get_irq(pdev, 1);
2038 }
Florian Fainelli44a45242017-01-20 11:08:27 -08002039 if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
Florian Fainelli80105be2014-04-24 18:08:57 -07002040 dev_err(&pdev->dev, "invalid interrupts\n");
2041 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002042 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002043 }
2044
Jingoo Han126e6122014-05-14 12:15:42 +09002045 priv->base = devm_ioremap_resource(&pdev->dev, r);
2046 if (IS_ERR(priv->base)) {
2047 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002048 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002049 }
2050
2051 priv->netdev = dev;
2052 priv->pdev = pdev;
2053
2054 priv->phy_interface = of_get_phy_mode(dn);
2055 /* Default to GMII interface mode */
2056 if (priv->phy_interface < 0)
2057 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
2058
Florian Fainelli186534a2014-05-22 09:47:46 -07002059 /* In the case of a fixed PHY, the DT node associated
2060 * to the PHY is the Ethernet MAC DT node.
2061 */
2062 if (of_phy_is_fixed_link(dn)) {
2063 ret = of_phy_register_fixed_link(dn);
2064 if (ret) {
2065 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002066 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07002067 }
2068
2069 priv->phy_dn = dn;
2070 }
2071
Florian Fainelli80105be2014-04-24 18:08:57 -07002072 /* Initialize netdevice members */
2073 macaddr = of_get_mac_address(dn);
2074 if (!macaddr || !is_valid_ether_addr(macaddr)) {
2075 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05302076 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002077 } else {
2078 ether_addr_copy(dev->dev_addr, macaddr);
2079 }
2080
2081 SET_NETDEV_DEV(dev, &pdev->dev);
2082 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002083 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07002084 dev->netdev_ops = &bcm_sysport_netdev_ops;
2085 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
2086
2087 /* HW supported features, none enabled by default */
2088 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
2089 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2090
Florian Fainelli83e82f42014-07-01 21:08:40 -07002091 /* Request the WOL interrupt and advertise suspend if available */
2092 priv->wol_irq_disabled = 1;
2093 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002094 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002095 if (!ret)
2096 device_set_wakeup_capable(&pdev->dev, 1);
2097
Florian Fainelli80105be2014-04-24 18:08:57 -07002098 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04002099 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
2100 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07002101
Florian Fainellif532e742014-06-05 10:22:18 -07002102 /* libphy will adjust the link state accordingly */
2103 netif_carrier_off(dev);
2104
Florian Fainelli80105be2014-04-24 18:08:57 -07002105 ret = register_netdev(dev);
2106 if (ret) {
2107 dev_err(&pdev->dev, "failed to register net_device\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002108 goto err_deregister_fixed_link;
Florian Fainelli80105be2014-04-24 18:08:57 -07002109 }
2110
2111 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
2112 dev_info(&pdev->dev,
Florian Fainelli44a45242017-01-20 11:08:27 -08002113 "Broadcom SYSTEMPORT%s" REV_FMT
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002114 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
Florian Fainelli44a45242017-01-20 11:08:27 -08002115 priv->is_lite ? " Lite" : "",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002116 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
2117 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07002118
2119 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002120
2121err_deregister_fixed_link:
2122 if (of_phy_is_fixed_link(dn))
2123 of_phy_deregister_fixed_link(dn);
2124err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07002125 free_netdev(dev);
2126 return ret;
2127}
2128
2129static int bcm_sysport_remove(struct platform_device *pdev)
2130{
2131 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002132 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07002133
2134 /* Not much to do, ndo_close has been called
2135 * and we use managed allocations
2136 */
2137 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002138 if (of_phy_is_fixed_link(dn))
2139 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07002140 free_netdev(dev);
2141 dev_set_drvdata(&pdev->dev, NULL);
2142
2143 return 0;
2144}
2145
Florian Fainelli40755a02014-07-01 21:08:38 -07002146#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07002147static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
2148{
2149 struct net_device *ndev = priv->netdev;
2150 unsigned int timeout = 1000;
2151 u32 reg;
2152
2153 /* Password has already been programmed */
2154 reg = umac_readl(priv, UMAC_MPD_CTRL);
2155 reg |= MPD_EN;
2156 reg &= ~PSW_EN;
2157 if (priv->wolopts & WAKE_MAGICSECURE)
2158 reg |= PSW_EN;
2159 umac_writel(priv, reg, UMAC_MPD_CTRL);
2160
2161 /* Make sure RBUF entered WoL mode as result */
2162 do {
2163 reg = rbuf_readl(priv, RBUF_STATUS);
2164 if (reg & RBUF_WOL_MODE)
2165 break;
2166
2167 udelay(10);
2168 } while (timeout-- > 0);
2169
2170 /* Do not leave the UniMAC RBUF matching only MPD packets */
2171 if (!timeout) {
2172 reg = umac_readl(priv, UMAC_MPD_CTRL);
2173 reg &= ~MPD_EN;
2174 umac_writel(priv, reg, UMAC_MPD_CTRL);
2175 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
2176 return -ETIMEDOUT;
2177 }
2178
2179 /* UniMAC receive needs to be turned on */
2180 umac_enable_set(priv, CMD_RX_EN, 1);
2181
2182 /* Enable the interrupt wake-up source */
2183 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
2184
2185 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
2186
2187 return 0;
2188}
2189
Florian Fainelli40755a02014-07-01 21:08:38 -07002190static int bcm_sysport_suspend(struct device *d)
2191{
2192 struct net_device *dev = dev_get_drvdata(d);
2193 struct bcm_sysport_priv *priv = netdev_priv(dev);
2194 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07002195 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07002196 u32 reg;
2197
2198 if (!netif_running(dev))
2199 return 0;
2200
2201 bcm_sysport_netif_stop(dev);
2202
Philippe Reynes715a0222016-06-19 20:39:08 +02002203 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002204
2205 netif_device_detach(dev);
2206
2207 /* Disable UniMAC RX */
2208 umac_enable_set(priv, CMD_RX_EN, 0);
2209
2210 ret = rdma_enable_set(priv, 0);
2211 if (ret) {
2212 netdev_err(dev, "RDMA timeout!\n");
2213 return ret;
2214 }
2215
2216 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002217 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002218 reg = rxchk_readl(priv, RXCHK_CONTROL);
2219 reg &= ~RXCHK_EN;
2220 rxchk_writel(priv, reg, RXCHK_CONTROL);
2221 }
2222
2223 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07002224 if (!priv->wolopts)
2225 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07002226
2227 ret = tdma_enable_set(priv, 0);
2228 if (ret) {
2229 netdev_err(dev, "TDMA timeout!\n");
2230 return ret;
2231 }
2232
2233 /* Wait for a packet boundary */
2234 usleep_range(2000, 3000);
2235
2236 umac_enable_set(priv, CMD_TX_EN, 0);
2237
2238 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
2239
2240 /* Free RX/TX rings SW structures */
2241 for (i = 0; i < dev->num_tx_queues; i++)
2242 bcm_sysport_fini_tx_ring(priv, i);
2243 bcm_sysport_fini_rx_ring(priv);
2244
Florian Fainelli83e82f42014-07-01 21:08:40 -07002245 /* Get prepared for Wake-on-LAN */
2246 if (device_may_wakeup(d) && priv->wolopts)
2247 ret = bcm_sysport_suspend_to_wol(priv);
2248
2249 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07002250}
2251
2252static int bcm_sysport_resume(struct device *d)
2253{
2254 struct net_device *dev = dev_get_drvdata(d);
2255 struct bcm_sysport_priv *priv = netdev_priv(dev);
2256 unsigned int i;
2257 u32 reg;
2258 int ret;
2259
2260 if (!netif_running(dev))
2261 return 0;
2262
Florian Fainelli704d33e2014-10-28 11:12:01 -07002263 umac_reset(priv);
2264
Florian Fainelli83e82f42014-07-01 21:08:40 -07002265 /* We may have been suspended and never received a WOL event that
2266 * would turn off MPD detection, take care of that now
2267 */
2268 bcm_sysport_resume_from_wol(priv);
2269
Florian Fainelli40755a02014-07-01 21:08:38 -07002270 /* Initialize both hardware and software ring */
2271 for (i = 0; i < dev->num_tx_queues; i++) {
2272 ret = bcm_sysport_init_tx_ring(priv, i);
2273 if (ret) {
2274 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002275 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07002276 goto out_free_tx_rings;
2277 }
2278 }
2279
2280 /* Initialize linked-list */
2281 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2282
2283 /* Initialize RX ring */
2284 ret = bcm_sysport_init_rx_ring(priv);
2285 if (ret) {
2286 netdev_err(dev, "failed to initialize RX ring\n");
2287 goto out_free_rx_ring;
2288 }
2289
2290 netif_device_attach(dev);
2291
Florian Fainelli40755a02014-07-01 21:08:38 -07002292 /* RX pipe enable */
2293 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2294
2295 ret = rdma_enable_set(priv, 1);
2296 if (ret) {
2297 netdev_err(dev, "failed to enable RDMA\n");
2298 goto out_free_rx_ring;
2299 }
2300
2301 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002302 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002303 reg = rxchk_readl(priv, RXCHK_CONTROL);
2304 reg |= RXCHK_EN;
2305 rxchk_writel(priv, reg, RXCHK_CONTROL);
2306 }
2307
2308 rbuf_init(priv);
2309
2310 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08002311 if (!priv->is_lite)
2312 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2313 else
2314 gib_set_pad_extension(priv);
Florian Fainelli40755a02014-07-01 21:08:38 -07002315
2316 /* Set MAC address */
2317 umac_set_hw_addr(priv, dev->dev_addr);
2318
2319 umac_enable_set(priv, CMD_RX_EN, 1);
2320
2321 /* TX pipe enable */
2322 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2323
2324 umac_enable_set(priv, CMD_TX_EN, 1);
2325
2326 ret = tdma_enable_set(priv, 1);
2327 if (ret) {
2328 netdev_err(dev, "TDMA timeout!\n");
2329 goto out_free_rx_ring;
2330 }
2331
Philippe Reynes715a0222016-06-19 20:39:08 +02002332 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002333
2334 bcm_sysport_netif_start(dev);
2335
2336 return 0;
2337
2338out_free_rx_ring:
2339 bcm_sysport_fini_rx_ring(priv);
2340out_free_tx_rings:
2341 for (i = 0; i < dev->num_tx_queues; i++)
2342 bcm_sysport_fini_tx_ring(priv, i);
2343 return ret;
2344}
2345#endif
2346
2347static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2348 bcm_sysport_suspend, bcm_sysport_resume);
2349
Florian Fainelli80105be2014-04-24 18:08:57 -07002350static struct platform_driver bcm_sysport_driver = {
2351 .probe = bcm_sysport_probe,
2352 .remove = bcm_sysport_remove,
2353 .driver = {
2354 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002355 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002356 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002357 },
2358};
2359module_platform_driver(bcm_sysport_driver);
2360
2361MODULE_AUTHOR("Broadcom Corporation");
2362MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2363MODULE_ALIAS("platform:brcm-systemport");
2364MODULE_LICENSE("GPL");