Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1 | /* |
| 2 | * drivers/net/ethernet/mellanox/mlxsw/spectrum.c |
| 3 | * Copyright (c) 2015 Mellanox Technologies. All rights reserved. |
| 4 | * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com> |
| 5 | * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com> |
| 6 | * Copyright (c) 2015 Elad Raz <eladr@mellanox.com> |
| 7 | * |
| 8 | * Redistribution and use in source and binary forms, with or without |
| 9 | * modification, are permitted provided that the following conditions are met: |
| 10 | * |
| 11 | * 1. Redistributions of source code must retain the above copyright |
| 12 | * notice, this list of conditions and the following disclaimer. |
| 13 | * 2. Redistributions in binary form must reproduce the above copyright |
| 14 | * notice, this list of conditions and the following disclaimer in the |
| 15 | * documentation and/or other materials provided with the distribution. |
| 16 | * 3. Neither the names of the copyright holders nor the names of its |
| 17 | * contributors may be used to endorse or promote products derived from |
| 18 | * this software without specific prior written permission. |
| 19 | * |
| 20 | * Alternatively, this software may be distributed under the terms of the |
| 21 | * GNU General Public License ("GPL") version 2 as published by the Free |
| 22 | * Software Foundation. |
| 23 | * |
| 24 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 25 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 26 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 27 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE |
| 28 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 29 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 30 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 31 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 32 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 33 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 34 | * POSSIBILITY OF SUCH DAMAGE. |
| 35 | */ |
| 36 | |
| 37 | #include <linux/kernel.h> |
| 38 | #include <linux/module.h> |
| 39 | #include <linux/types.h> |
| 40 | #include <linux/netdevice.h> |
| 41 | #include <linux/etherdevice.h> |
| 42 | #include <linux/ethtool.h> |
| 43 | #include <linux/slab.h> |
| 44 | #include <linux/device.h> |
| 45 | #include <linux/skbuff.h> |
| 46 | #include <linux/if_vlan.h> |
| 47 | #include <linux/if_bridge.h> |
| 48 | #include <linux/workqueue.h> |
| 49 | #include <linux/jiffies.h> |
| 50 | #include <linux/bitops.h> |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 51 | #include <linux/list.h> |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 52 | #include <linux/notifier.h> |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 53 | #include <linux/dcbnl.h> |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 54 | #include <linux/inetdevice.h> |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 55 | #include <net/switchdev.h> |
| 56 | #include <generated/utsrelease.h> |
| 57 | |
| 58 | #include "spectrum.h" |
| 59 | #include "core.h" |
| 60 | #include "reg.h" |
| 61 | #include "port.h" |
| 62 | #include "trap.h" |
| 63 | #include "txheader.h" |
| 64 | |
| 65 | static const char mlxsw_sp_driver_name[] = "mlxsw_spectrum"; |
| 66 | static const char mlxsw_sp_driver_version[] = "1.0"; |
| 67 | |
| 68 | /* tx_hdr_version |
| 69 | * Tx header version. |
| 70 | * Must be set to 1. |
| 71 | */ |
| 72 | MLXSW_ITEM32(tx, hdr, version, 0x00, 28, 4); |
| 73 | |
| 74 | /* tx_hdr_ctl |
| 75 | * Packet control type. |
| 76 | * 0 - Ethernet control (e.g. EMADs, LACP) |
| 77 | * 1 - Ethernet data |
| 78 | */ |
| 79 | MLXSW_ITEM32(tx, hdr, ctl, 0x00, 26, 2); |
| 80 | |
| 81 | /* tx_hdr_proto |
| 82 | * Packet protocol type. Must be set to 1 (Ethernet). |
| 83 | */ |
| 84 | MLXSW_ITEM32(tx, hdr, proto, 0x00, 21, 3); |
| 85 | |
| 86 | /* tx_hdr_rx_is_router |
| 87 | * Packet is sent from the router. Valid for data packets only. |
| 88 | */ |
| 89 | MLXSW_ITEM32(tx, hdr, rx_is_router, 0x00, 19, 1); |
| 90 | |
| 91 | /* tx_hdr_fid_valid |
| 92 | * Indicates if the 'fid' field is valid and should be used for |
| 93 | * forwarding lookup. Valid for data packets only. |
| 94 | */ |
| 95 | MLXSW_ITEM32(tx, hdr, fid_valid, 0x00, 16, 1); |
| 96 | |
| 97 | /* tx_hdr_swid |
| 98 | * Switch partition ID. Must be set to 0. |
| 99 | */ |
| 100 | MLXSW_ITEM32(tx, hdr, swid, 0x00, 12, 3); |
| 101 | |
| 102 | /* tx_hdr_control_tclass |
| 103 | * Indicates if the packet should use the control TClass and not one |
| 104 | * of the data TClasses. |
| 105 | */ |
| 106 | MLXSW_ITEM32(tx, hdr, control_tclass, 0x00, 6, 1); |
| 107 | |
| 108 | /* tx_hdr_etclass |
| 109 | * Egress TClass to be used on the egress device on the egress port. |
| 110 | */ |
| 111 | MLXSW_ITEM32(tx, hdr, etclass, 0x00, 0, 4); |
| 112 | |
| 113 | /* tx_hdr_port_mid |
| 114 | * Destination local port for unicast packets. |
| 115 | * Destination multicast ID for multicast packets. |
| 116 | * |
| 117 | * Control packets are directed to a specific egress port, while data |
| 118 | * packets are transmitted through the CPU port (0) into the switch partition, |
| 119 | * where forwarding rules are applied. |
| 120 | */ |
| 121 | MLXSW_ITEM32(tx, hdr, port_mid, 0x04, 16, 16); |
| 122 | |
| 123 | /* tx_hdr_fid |
| 124 | * Forwarding ID used for L2 forwarding lookup. Valid only if 'fid_valid' is |
| 125 | * set, otherwise calculated based on the packet's VID using VID to FID mapping. |
| 126 | * Valid for data packets only. |
| 127 | */ |
| 128 | MLXSW_ITEM32(tx, hdr, fid, 0x08, 0, 16); |
| 129 | |
| 130 | /* tx_hdr_type |
| 131 | * 0 - Data packets |
| 132 | * 6 - Control packets |
| 133 | */ |
| 134 | MLXSW_ITEM32(tx, hdr, type, 0x0C, 0, 4); |
| 135 | |
| 136 | static void mlxsw_sp_txhdr_construct(struct sk_buff *skb, |
| 137 | const struct mlxsw_tx_info *tx_info) |
| 138 | { |
| 139 | char *txhdr = skb_push(skb, MLXSW_TXHDR_LEN); |
| 140 | |
| 141 | memset(txhdr, 0, MLXSW_TXHDR_LEN); |
| 142 | |
| 143 | mlxsw_tx_hdr_version_set(txhdr, MLXSW_TXHDR_VERSION_1); |
| 144 | mlxsw_tx_hdr_ctl_set(txhdr, MLXSW_TXHDR_ETH_CTL); |
| 145 | mlxsw_tx_hdr_proto_set(txhdr, MLXSW_TXHDR_PROTO_ETH); |
| 146 | mlxsw_tx_hdr_swid_set(txhdr, 0); |
| 147 | mlxsw_tx_hdr_control_tclass_set(txhdr, 1); |
| 148 | mlxsw_tx_hdr_port_mid_set(txhdr, tx_info->local_port); |
| 149 | mlxsw_tx_hdr_type_set(txhdr, MLXSW_TXHDR_TYPE_CONTROL); |
| 150 | } |
| 151 | |
| 152 | static int mlxsw_sp_base_mac_get(struct mlxsw_sp *mlxsw_sp) |
| 153 | { |
| 154 | char spad_pl[MLXSW_REG_SPAD_LEN]; |
| 155 | int err; |
| 156 | |
| 157 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(spad), spad_pl); |
| 158 | if (err) |
| 159 | return err; |
| 160 | mlxsw_reg_spad_base_mac_memcpy_from(spad_pl, mlxsw_sp->base_mac); |
| 161 | return 0; |
| 162 | } |
| 163 | |
| 164 | static int mlxsw_sp_port_admin_status_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 165 | bool is_up) |
| 166 | { |
| 167 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 168 | char paos_pl[MLXSW_REG_PAOS_LEN]; |
| 169 | |
| 170 | mlxsw_reg_paos_pack(paos_pl, mlxsw_sp_port->local_port, |
| 171 | is_up ? MLXSW_PORT_ADMIN_STATUS_UP : |
| 172 | MLXSW_PORT_ADMIN_STATUS_DOWN); |
| 173 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(paos), paos_pl); |
| 174 | } |
| 175 | |
| 176 | static int mlxsw_sp_port_oper_status_get(struct mlxsw_sp_port *mlxsw_sp_port, |
| 177 | bool *p_is_up) |
| 178 | { |
| 179 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 180 | char paos_pl[MLXSW_REG_PAOS_LEN]; |
| 181 | u8 oper_status; |
| 182 | int err; |
| 183 | |
| 184 | mlxsw_reg_paos_pack(paos_pl, mlxsw_sp_port->local_port, 0); |
| 185 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(paos), paos_pl); |
| 186 | if (err) |
| 187 | return err; |
| 188 | oper_status = mlxsw_reg_paos_oper_status_get(paos_pl); |
| 189 | *p_is_up = oper_status == MLXSW_PORT_ADMIN_STATUS_UP ? true : false; |
| 190 | return 0; |
| 191 | } |
| 192 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 193 | static int mlxsw_sp_port_dev_addr_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 194 | unsigned char *addr) |
| 195 | { |
| 196 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 197 | char ppad_pl[MLXSW_REG_PPAD_LEN]; |
| 198 | |
| 199 | mlxsw_reg_ppad_pack(ppad_pl, true, mlxsw_sp_port->local_port); |
| 200 | mlxsw_reg_ppad_mac_memcpy_to(ppad_pl, addr); |
| 201 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ppad), ppad_pl); |
| 202 | } |
| 203 | |
| 204 | static int mlxsw_sp_port_dev_addr_init(struct mlxsw_sp_port *mlxsw_sp_port) |
| 205 | { |
| 206 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 207 | unsigned char *addr = mlxsw_sp_port->dev->dev_addr; |
| 208 | |
| 209 | ether_addr_copy(addr, mlxsw_sp->base_mac); |
| 210 | addr[ETH_ALEN - 1] += mlxsw_sp_port->local_port; |
| 211 | return mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr); |
| 212 | } |
| 213 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 214 | static int mlxsw_sp_port_mtu_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 mtu) |
| 215 | { |
| 216 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 217 | char pmtu_pl[MLXSW_REG_PMTU_LEN]; |
| 218 | int max_mtu; |
| 219 | int err; |
| 220 | |
| 221 | mtu += MLXSW_TXHDR_LEN + ETH_HLEN; |
| 222 | mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, 0); |
| 223 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl); |
| 224 | if (err) |
| 225 | return err; |
| 226 | max_mtu = mlxsw_reg_pmtu_max_mtu_get(pmtu_pl); |
| 227 | |
| 228 | if (mtu > max_mtu) |
| 229 | return -EINVAL; |
| 230 | |
| 231 | mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, mtu); |
| 232 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl); |
| 233 | } |
| 234 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 235 | static int __mlxsw_sp_port_swid_set(struct mlxsw_sp *mlxsw_sp, u8 local_port, |
| 236 | u8 swid) |
| 237 | { |
| 238 | char pspa_pl[MLXSW_REG_PSPA_LEN]; |
| 239 | |
| 240 | mlxsw_reg_pspa_pack(pspa_pl, swid, local_port); |
| 241 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pspa), pspa_pl); |
| 242 | } |
| 243 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 244 | static int mlxsw_sp_port_swid_set(struct mlxsw_sp_port *mlxsw_sp_port, u8 swid) |
| 245 | { |
| 246 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 247 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 248 | return __mlxsw_sp_port_swid_set(mlxsw_sp, mlxsw_sp_port->local_port, |
| 249 | swid); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 250 | } |
| 251 | |
| 252 | static int mlxsw_sp_port_vp_mode_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 253 | bool enable) |
| 254 | { |
| 255 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 256 | char svpe_pl[MLXSW_REG_SVPE_LEN]; |
| 257 | |
| 258 | mlxsw_reg_svpe_pack(svpe_pl, mlxsw_sp_port->local_port, enable); |
| 259 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(svpe), svpe_pl); |
| 260 | } |
| 261 | |
| 262 | int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 263 | enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid, |
| 264 | u16 vid) |
| 265 | { |
| 266 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 267 | char svfa_pl[MLXSW_REG_SVFA_LEN]; |
| 268 | |
| 269 | mlxsw_reg_svfa_pack(svfa_pl, mlxsw_sp_port->local_port, mt, valid, |
| 270 | fid, vid); |
| 271 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(svfa), svfa_pl); |
| 272 | } |
| 273 | |
| 274 | static int mlxsw_sp_port_vid_learning_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 275 | u16 vid, bool learn_enable) |
| 276 | { |
| 277 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 278 | char *spvmlr_pl; |
| 279 | int err; |
| 280 | |
| 281 | spvmlr_pl = kmalloc(MLXSW_REG_SPVMLR_LEN, GFP_KERNEL); |
| 282 | if (!spvmlr_pl) |
| 283 | return -ENOMEM; |
| 284 | mlxsw_reg_spvmlr_pack(spvmlr_pl, mlxsw_sp_port->local_port, vid, vid, |
| 285 | learn_enable); |
| 286 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvmlr), spvmlr_pl); |
| 287 | kfree(spvmlr_pl); |
| 288 | return err; |
| 289 | } |
| 290 | |
| 291 | static int |
| 292 | mlxsw_sp_port_system_port_mapping_set(struct mlxsw_sp_port *mlxsw_sp_port) |
| 293 | { |
| 294 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 295 | char sspr_pl[MLXSW_REG_SSPR_LEN]; |
| 296 | |
| 297 | mlxsw_reg_sspr_pack(sspr_pl, mlxsw_sp_port->local_port); |
| 298 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sspr), sspr_pl); |
| 299 | } |
| 300 | |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 301 | static int mlxsw_sp_port_module_info_get(struct mlxsw_sp *mlxsw_sp, |
| 302 | u8 local_port, u8 *p_module, |
| 303 | u8 *p_width, u8 *p_lane) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 304 | { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 305 | char pmlp_pl[MLXSW_REG_PMLP_LEN]; |
| 306 | int err; |
| 307 | |
Ido Schimmel | 558c2d5 | 2016-02-26 17:32:29 +0100 | [diff] [blame] | 308 | mlxsw_reg_pmlp_pack(pmlp_pl, local_port); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 309 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl); |
| 310 | if (err) |
| 311 | return err; |
Ido Schimmel | 558c2d5 | 2016-02-26 17:32:29 +0100 | [diff] [blame] | 312 | *p_module = mlxsw_reg_pmlp_module_get(pmlp_pl, 0); |
| 313 | *p_width = mlxsw_reg_pmlp_width_get(pmlp_pl); |
Ido Schimmel | 2bf9a58 | 2016-04-05 10:20:04 +0200 | [diff] [blame] | 314 | *p_lane = mlxsw_reg_pmlp_tx_lane_get(pmlp_pl, 0); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 315 | return 0; |
| 316 | } |
| 317 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 318 | static int mlxsw_sp_port_module_map(struct mlxsw_sp *mlxsw_sp, u8 local_port, |
| 319 | u8 module, u8 width, u8 lane) |
| 320 | { |
| 321 | char pmlp_pl[MLXSW_REG_PMLP_LEN]; |
| 322 | int i; |
| 323 | |
| 324 | mlxsw_reg_pmlp_pack(pmlp_pl, local_port); |
| 325 | mlxsw_reg_pmlp_width_set(pmlp_pl, width); |
| 326 | for (i = 0; i < width; i++) { |
| 327 | mlxsw_reg_pmlp_module_set(pmlp_pl, i, module); |
| 328 | mlxsw_reg_pmlp_tx_lane_set(pmlp_pl, i, lane + i); /* Rx & Tx */ |
| 329 | } |
| 330 | |
| 331 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl); |
| 332 | } |
| 333 | |
Ido Schimmel | 3e9b27b | 2016-02-26 17:32:28 +0100 | [diff] [blame] | 334 | static int mlxsw_sp_port_module_unmap(struct mlxsw_sp *mlxsw_sp, u8 local_port) |
| 335 | { |
| 336 | char pmlp_pl[MLXSW_REG_PMLP_LEN]; |
| 337 | |
| 338 | mlxsw_reg_pmlp_pack(pmlp_pl, local_port); |
| 339 | mlxsw_reg_pmlp_width_set(pmlp_pl, 0); |
| 340 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl); |
| 341 | } |
| 342 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 343 | static int mlxsw_sp_port_open(struct net_device *dev) |
| 344 | { |
| 345 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 346 | int err; |
| 347 | |
| 348 | err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true); |
| 349 | if (err) |
| 350 | return err; |
| 351 | netif_start_queue(dev); |
| 352 | return 0; |
| 353 | } |
| 354 | |
| 355 | static int mlxsw_sp_port_stop(struct net_device *dev) |
| 356 | { |
| 357 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 358 | |
| 359 | netif_stop_queue(dev); |
| 360 | return mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false); |
| 361 | } |
| 362 | |
| 363 | static netdev_tx_t mlxsw_sp_port_xmit(struct sk_buff *skb, |
| 364 | struct net_device *dev) |
| 365 | { |
| 366 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 367 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 368 | struct mlxsw_sp_port_pcpu_stats *pcpu_stats; |
| 369 | const struct mlxsw_tx_info tx_info = { |
| 370 | .local_port = mlxsw_sp_port->local_port, |
| 371 | .is_emad = false, |
| 372 | }; |
| 373 | u64 len; |
| 374 | int err; |
| 375 | |
Jiri Pirko | 307c243 | 2016-04-08 19:11:22 +0200 | [diff] [blame] | 376 | if (mlxsw_core_skb_transmit_busy(mlxsw_sp->core, &tx_info)) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 377 | return NETDEV_TX_BUSY; |
| 378 | |
| 379 | if (unlikely(skb_headroom(skb) < MLXSW_TXHDR_LEN)) { |
| 380 | struct sk_buff *skb_orig = skb; |
| 381 | |
| 382 | skb = skb_realloc_headroom(skb, MLXSW_TXHDR_LEN); |
| 383 | if (!skb) { |
| 384 | this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped); |
| 385 | dev_kfree_skb_any(skb_orig); |
| 386 | return NETDEV_TX_OK; |
| 387 | } |
| 388 | } |
| 389 | |
| 390 | if (eth_skb_pad(skb)) { |
| 391 | this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped); |
| 392 | return NETDEV_TX_OK; |
| 393 | } |
| 394 | |
| 395 | mlxsw_sp_txhdr_construct(skb, &tx_info); |
Nogah Frankel | 63dcdd3 | 2016-06-17 15:09:05 +0200 | [diff] [blame] | 396 | /* TX header is consumed by HW on the way so we shouldn't count its |
| 397 | * bytes as being sent. |
| 398 | */ |
| 399 | len = skb->len - MLXSW_TXHDR_LEN; |
| 400 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 401 | /* Due to a race we might fail here because of a full queue. In that |
| 402 | * unlikely case we simply drop the packet. |
| 403 | */ |
Jiri Pirko | 307c243 | 2016-04-08 19:11:22 +0200 | [diff] [blame] | 404 | err = mlxsw_core_skb_transmit(mlxsw_sp->core, skb, &tx_info); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 405 | |
| 406 | if (!err) { |
| 407 | pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats); |
| 408 | u64_stats_update_begin(&pcpu_stats->syncp); |
| 409 | pcpu_stats->tx_packets++; |
| 410 | pcpu_stats->tx_bytes += len; |
| 411 | u64_stats_update_end(&pcpu_stats->syncp); |
| 412 | } else { |
| 413 | this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped); |
| 414 | dev_kfree_skb_any(skb); |
| 415 | } |
| 416 | return NETDEV_TX_OK; |
| 417 | } |
| 418 | |
Jiri Pirko | c5b9b51 | 2015-12-03 12:12:22 +0100 | [diff] [blame] | 419 | static void mlxsw_sp_set_rx_mode(struct net_device *dev) |
| 420 | { |
| 421 | } |
| 422 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 423 | static int mlxsw_sp_port_set_mac_address(struct net_device *dev, void *p) |
| 424 | { |
| 425 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 426 | struct sockaddr *addr = p; |
| 427 | int err; |
| 428 | |
| 429 | if (!is_valid_ether_addr(addr->sa_data)) |
| 430 | return -EADDRNOTAVAIL; |
| 431 | |
| 432 | err = mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr->sa_data); |
| 433 | if (err) |
| 434 | return err; |
| 435 | memcpy(dev->dev_addr, addr->sa_data, dev->addr_len); |
| 436 | return 0; |
| 437 | } |
| 438 | |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 439 | static void mlxsw_sp_pg_buf_pack(char *pbmc_pl, int pg_index, int mtu, |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 440 | bool pause_en, bool pfc_en, u16 delay) |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 441 | { |
| 442 | u16 pg_size = 2 * MLXSW_SP_BYTES_TO_CELLS(mtu); |
| 443 | |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 444 | delay = pfc_en ? mlxsw_sp_pfc_delay_get(mtu, delay) : |
| 445 | MLXSW_SP_PAUSE_DELAY; |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 446 | |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 447 | if (pause_en || pfc_en) |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 448 | mlxsw_reg_pbmc_lossless_buffer_pack(pbmc_pl, pg_index, |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 449 | pg_size + delay, pg_size); |
| 450 | else |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 451 | mlxsw_reg_pbmc_lossy_buffer_pack(pbmc_pl, pg_index, pg_size); |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu, |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 455 | u8 *prio_tc, bool pause_en, |
| 456 | struct ieee_pfc *my_pfc) |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 457 | { |
| 458 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 459 | u8 pfc_en = !!my_pfc ? my_pfc->pfc_en : 0; |
| 460 | u16 delay = !!my_pfc ? my_pfc->delay : 0; |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 461 | char pbmc_pl[MLXSW_REG_PBMC_LEN]; |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 462 | int i, j, err; |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 463 | |
| 464 | mlxsw_reg_pbmc_pack(pbmc_pl, mlxsw_sp_port->local_port, 0, 0); |
| 465 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl); |
| 466 | if (err) |
| 467 | return err; |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 468 | |
| 469 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 470 | bool configure = false; |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 471 | bool pfc = false; |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 472 | |
| 473 | for (j = 0; j < IEEE_8021QAZ_MAX_TCS; j++) { |
| 474 | if (prio_tc[j] == i) { |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 475 | pfc = pfc_en & BIT(j); |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 476 | configure = true; |
| 477 | break; |
| 478 | } |
| 479 | } |
| 480 | |
| 481 | if (!configure) |
| 482 | continue; |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 483 | mlxsw_sp_pg_buf_pack(pbmc_pl, i, mtu, pause_en, pfc, delay); |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 484 | } |
| 485 | |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 486 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl); |
| 487 | } |
| 488 | |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 489 | static int mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 490 | int mtu, bool pause_en) |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 491 | { |
| 492 | u8 def_prio_tc[IEEE_8021QAZ_MAX_TCS] = {0}; |
| 493 | bool dcb_en = !!mlxsw_sp_port->dcb.ets; |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 494 | struct ieee_pfc *my_pfc; |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 495 | u8 *prio_tc; |
| 496 | |
| 497 | prio_tc = dcb_en ? mlxsw_sp_port->dcb.ets->prio_tc : def_prio_tc; |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 498 | my_pfc = dcb_en ? mlxsw_sp_port->dcb.pfc : NULL; |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 499 | |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 500 | return __mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, prio_tc, |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 501 | pause_en, my_pfc); |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 502 | } |
| 503 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 504 | static int mlxsw_sp_port_change_mtu(struct net_device *dev, int mtu) |
| 505 | { |
| 506 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 507 | bool pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 508 | int err; |
| 509 | |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 510 | err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, pause_en); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 511 | if (err) |
| 512 | return err; |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 513 | err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, mtu); |
| 514 | if (err) |
| 515 | goto err_port_mtu_set; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 516 | dev->mtu = mtu; |
| 517 | return 0; |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 518 | |
| 519 | err_port_mtu_set: |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 520 | mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en); |
Ido Schimmel | ff6551e | 2016-04-06 17:10:03 +0200 | [diff] [blame] | 521 | return err; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | static struct rtnl_link_stats64 * |
| 525 | mlxsw_sp_port_get_stats64(struct net_device *dev, |
| 526 | struct rtnl_link_stats64 *stats) |
| 527 | { |
| 528 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 529 | struct mlxsw_sp_port_pcpu_stats *p; |
| 530 | u64 rx_packets, rx_bytes, tx_packets, tx_bytes; |
| 531 | u32 tx_dropped = 0; |
| 532 | unsigned int start; |
| 533 | int i; |
| 534 | |
| 535 | for_each_possible_cpu(i) { |
| 536 | p = per_cpu_ptr(mlxsw_sp_port->pcpu_stats, i); |
| 537 | do { |
| 538 | start = u64_stats_fetch_begin_irq(&p->syncp); |
| 539 | rx_packets = p->rx_packets; |
| 540 | rx_bytes = p->rx_bytes; |
| 541 | tx_packets = p->tx_packets; |
| 542 | tx_bytes = p->tx_bytes; |
| 543 | } while (u64_stats_fetch_retry_irq(&p->syncp, start)); |
| 544 | |
| 545 | stats->rx_packets += rx_packets; |
| 546 | stats->rx_bytes += rx_bytes; |
| 547 | stats->tx_packets += tx_packets; |
| 548 | stats->tx_bytes += tx_bytes; |
| 549 | /* tx_dropped is u32, updated without syncp protection. */ |
| 550 | tx_dropped += p->tx_dropped; |
| 551 | } |
| 552 | stats->tx_dropped = tx_dropped; |
| 553 | return stats; |
| 554 | } |
| 555 | |
| 556 | int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin, |
| 557 | u16 vid_end, bool is_member, bool untagged) |
| 558 | { |
| 559 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 560 | char *spvm_pl; |
| 561 | int err; |
| 562 | |
| 563 | spvm_pl = kmalloc(MLXSW_REG_SPVM_LEN, GFP_KERNEL); |
| 564 | if (!spvm_pl) |
| 565 | return -ENOMEM; |
| 566 | |
| 567 | mlxsw_reg_spvm_pack(spvm_pl, mlxsw_sp_port->local_port, vid_begin, |
| 568 | vid_end, is_member, untagged); |
| 569 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvm), spvm_pl); |
| 570 | kfree(spvm_pl); |
| 571 | return err; |
| 572 | } |
| 573 | |
| 574 | static int mlxsw_sp_port_vp_mode_trans(struct mlxsw_sp_port *mlxsw_sp_port) |
| 575 | { |
| 576 | enum mlxsw_reg_svfa_mt mt = MLXSW_REG_SVFA_MT_PORT_VID_TO_FID; |
| 577 | u16 vid, last_visited_vid; |
| 578 | int err; |
| 579 | |
| 580 | for_each_set_bit(vid, mlxsw_sp_port->active_vlans, VLAN_N_VID) { |
| 581 | err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, true, vid, |
| 582 | vid); |
| 583 | if (err) { |
| 584 | last_visited_vid = vid; |
| 585 | goto err_port_vid_to_fid_set; |
| 586 | } |
| 587 | } |
| 588 | |
| 589 | err = mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, true); |
| 590 | if (err) { |
| 591 | last_visited_vid = VLAN_N_VID; |
| 592 | goto err_port_vid_to_fid_set; |
| 593 | } |
| 594 | |
| 595 | return 0; |
| 596 | |
| 597 | err_port_vid_to_fid_set: |
| 598 | for_each_set_bit(vid, mlxsw_sp_port->active_vlans, last_visited_vid) |
| 599 | mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, false, vid, |
| 600 | vid); |
| 601 | return err; |
| 602 | } |
| 603 | |
| 604 | static int mlxsw_sp_port_vlan_mode_trans(struct mlxsw_sp_port *mlxsw_sp_port) |
| 605 | { |
| 606 | enum mlxsw_reg_svfa_mt mt = MLXSW_REG_SVFA_MT_PORT_VID_TO_FID; |
| 607 | u16 vid; |
| 608 | int err; |
| 609 | |
| 610 | err = mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, false); |
| 611 | if (err) |
| 612 | return err; |
| 613 | |
| 614 | for_each_set_bit(vid, mlxsw_sp_port->active_vlans, VLAN_N_VID) { |
| 615 | err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, false, |
| 616 | vid, vid); |
| 617 | if (err) |
| 618 | return err; |
| 619 | } |
| 620 | |
| 621 | return 0; |
| 622 | } |
| 623 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 624 | static struct mlxsw_sp_port * |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 625 | mlxsw_sp_port_vport_create(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid) |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 626 | { |
| 627 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 628 | |
| 629 | mlxsw_sp_vport = kzalloc(sizeof(*mlxsw_sp_vport), GFP_KERNEL); |
| 630 | if (!mlxsw_sp_vport) |
| 631 | return NULL; |
| 632 | |
| 633 | /* dev will be set correctly after the VLAN device is linked |
| 634 | * with the real device. In case of bridge SELF invocation, dev |
| 635 | * will remain as is. |
| 636 | */ |
| 637 | mlxsw_sp_vport->dev = mlxsw_sp_port->dev; |
| 638 | mlxsw_sp_vport->mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 639 | mlxsw_sp_vport->local_port = mlxsw_sp_port->local_port; |
| 640 | mlxsw_sp_vport->stp_state = BR_STATE_FORWARDING; |
Ido Schimmel | 272c447 | 2015-12-15 16:03:47 +0100 | [diff] [blame] | 641 | mlxsw_sp_vport->lagged = mlxsw_sp_port->lagged; |
| 642 | mlxsw_sp_vport->lag_id = mlxsw_sp_port->lag_id; |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 643 | mlxsw_sp_vport->vport.vid = vid; |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 644 | |
| 645 | list_add(&mlxsw_sp_vport->vport.list, &mlxsw_sp_port->vports_list); |
| 646 | |
| 647 | return mlxsw_sp_vport; |
| 648 | } |
| 649 | |
| 650 | static void mlxsw_sp_port_vport_destroy(struct mlxsw_sp_port *mlxsw_sp_vport) |
| 651 | { |
| 652 | list_del(&mlxsw_sp_vport->vport.list); |
| 653 | kfree(mlxsw_sp_vport); |
| 654 | } |
| 655 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 656 | int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto, |
| 657 | u16 vid) |
| 658 | { |
| 659 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 660 | struct mlxsw_sp_port *mlxsw_sp_vport; |
Ido Schimmel | 52697a9 | 2016-07-02 11:00:09 +0200 | [diff] [blame] | 661 | bool untagged = vid == 1; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 662 | int err; |
| 663 | |
| 664 | /* VLAN 0 is added to HW filter when device goes up, but it is |
| 665 | * reserved in our case, so simply return. |
| 666 | */ |
| 667 | if (!vid) |
| 668 | return 0; |
| 669 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 670 | if (mlxsw_sp_port_vport_find(mlxsw_sp_port, vid)) { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 671 | netdev_warn(dev, "VID=%d already configured\n", vid); |
| 672 | return 0; |
| 673 | } |
| 674 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 675 | mlxsw_sp_vport = mlxsw_sp_port_vport_create(mlxsw_sp_port, vid); |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 676 | if (!mlxsw_sp_vport) { |
| 677 | netdev_err(dev, "Failed to create vPort for VID=%d\n", vid); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 678 | return -ENOMEM; |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 679 | } |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 680 | |
| 681 | /* When adding the first VLAN interface on a bridged port we need to |
| 682 | * transition all the active 802.1Q bridge VLANs to use explicit |
| 683 | * {Port, VID} to FID mappings and set the port's mode to Virtual mode. |
| 684 | */ |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 685 | if (list_is_singular(&mlxsw_sp_port->vports_list)) { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 686 | err = mlxsw_sp_port_vp_mode_trans(mlxsw_sp_port); |
| 687 | if (err) { |
| 688 | netdev_err(dev, "Failed to set to Virtual mode\n"); |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 689 | goto err_port_vp_mode_trans; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 690 | } |
| 691 | } |
| 692 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 693 | err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, false); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 694 | if (err) { |
| 695 | netdev_err(dev, "Failed to disable learning for VID=%d\n", vid); |
| 696 | goto err_port_vid_learning_set; |
| 697 | } |
| 698 | |
Ido Schimmel | 52697a9 | 2016-07-02 11:00:09 +0200 | [diff] [blame] | 699 | err = mlxsw_sp_port_vlan_set(mlxsw_sp_vport, vid, vid, true, untagged); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 700 | if (err) { |
| 701 | netdev_err(dev, "Failed to set VLAN membership for VID=%d\n", |
| 702 | vid); |
| 703 | goto err_port_add_vid; |
| 704 | } |
| 705 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 706 | return 0; |
| 707 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 708 | err_port_add_vid: |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 709 | mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 710 | err_port_vid_learning_set: |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 711 | if (list_is_singular(&mlxsw_sp_port->vports_list)) |
| 712 | mlxsw_sp_port_vlan_mode_trans(mlxsw_sp_port); |
| 713 | err_port_vp_mode_trans: |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 714 | mlxsw_sp_port_vport_destroy(mlxsw_sp_vport); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 715 | return err; |
| 716 | } |
| 717 | |
Ido Schimmel | 32d863f | 2016-07-02 11:00:10 +0200 | [diff] [blame] | 718 | static int mlxsw_sp_port_kill_vid(struct net_device *dev, |
| 719 | __be16 __always_unused proto, u16 vid) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 720 | { |
| 721 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 722 | struct mlxsw_sp_port *mlxsw_sp_vport; |
Ido Schimmel | 1c80075 | 2016-06-20 23:04:20 +0200 | [diff] [blame] | 723 | struct mlxsw_sp_fid *f; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 724 | int err; |
| 725 | |
| 726 | /* VLAN 0 is removed from HW filter when device goes down, but |
| 727 | * it is reserved in our case, so simply return. |
| 728 | */ |
| 729 | if (!vid) |
| 730 | return 0; |
| 731 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 732 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid); |
| 733 | if (!mlxsw_sp_vport) { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 734 | netdev_warn(dev, "VID=%d does not exist\n", vid); |
| 735 | return 0; |
| 736 | } |
| 737 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 738 | err = mlxsw_sp_port_vlan_set(mlxsw_sp_vport, vid, vid, false, false); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 739 | if (err) { |
| 740 | netdev_err(dev, "Failed to set VLAN membership for VID=%d\n", |
| 741 | vid); |
| 742 | return err; |
| 743 | } |
| 744 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 745 | err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 746 | if (err) { |
| 747 | netdev_err(dev, "Failed to enable learning for VID=%d\n", vid); |
| 748 | return err; |
| 749 | } |
| 750 | |
Ido Schimmel | 1c80075 | 2016-06-20 23:04:20 +0200 | [diff] [blame] | 751 | /* Drop FID reference. If this was the last reference the |
| 752 | * resources will be freed. |
| 753 | */ |
| 754 | f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
| 755 | if (f && !WARN_ON(!f->leave)) |
| 756 | f->leave(mlxsw_sp_vport); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 757 | |
| 758 | /* When removing the last VLAN interface on a bridged port we need to |
| 759 | * transition all active 802.1Q bridge VLANs to use VID to FID |
| 760 | * mappings and set port's mode to VLAN mode. |
| 761 | */ |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 762 | if (list_is_singular(&mlxsw_sp_port->vports_list)) { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 763 | err = mlxsw_sp_port_vlan_mode_trans(mlxsw_sp_port); |
| 764 | if (err) { |
| 765 | netdev_err(dev, "Failed to set to VLAN mode\n"); |
| 766 | return err; |
| 767 | } |
| 768 | } |
| 769 | |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 770 | mlxsw_sp_port_vport_destroy(mlxsw_sp_vport); |
| 771 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 772 | return 0; |
| 773 | } |
| 774 | |
Ido Schimmel | 2bf9a58 | 2016-04-05 10:20:04 +0200 | [diff] [blame] | 775 | static int mlxsw_sp_port_get_phys_port_name(struct net_device *dev, char *name, |
| 776 | size_t len) |
| 777 | { |
| 778 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 779 | u8 module = mlxsw_sp_port->mapping.module; |
| 780 | u8 width = mlxsw_sp_port->mapping.width; |
| 781 | u8 lane = mlxsw_sp_port->mapping.lane; |
Ido Schimmel | 2bf9a58 | 2016-04-05 10:20:04 +0200 | [diff] [blame] | 782 | int err; |
| 783 | |
Ido Schimmel | 2bf9a58 | 2016-04-05 10:20:04 +0200 | [diff] [blame] | 784 | if (!mlxsw_sp_port->split) |
| 785 | err = snprintf(name, len, "p%d", module + 1); |
| 786 | else |
| 787 | err = snprintf(name, len, "p%ds%d", module + 1, |
| 788 | lane / width); |
| 789 | |
| 790 | if (err >= len) |
| 791 | return -EINVAL; |
| 792 | |
| 793 | return 0; |
| 794 | } |
| 795 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 796 | static const struct net_device_ops mlxsw_sp_port_netdev_ops = { |
| 797 | .ndo_open = mlxsw_sp_port_open, |
| 798 | .ndo_stop = mlxsw_sp_port_stop, |
| 799 | .ndo_start_xmit = mlxsw_sp_port_xmit, |
Jiri Pirko | c5b9b51 | 2015-12-03 12:12:22 +0100 | [diff] [blame] | 800 | .ndo_set_rx_mode = mlxsw_sp_set_rx_mode, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 801 | .ndo_set_mac_address = mlxsw_sp_port_set_mac_address, |
| 802 | .ndo_change_mtu = mlxsw_sp_port_change_mtu, |
| 803 | .ndo_get_stats64 = mlxsw_sp_port_get_stats64, |
| 804 | .ndo_vlan_rx_add_vid = mlxsw_sp_port_add_vid, |
| 805 | .ndo_vlan_rx_kill_vid = mlxsw_sp_port_kill_vid, |
Jiri Pirko | 6cf3c97 | 2016-07-05 11:27:39 +0200 | [diff] [blame] | 806 | .ndo_neigh_construct = mlxsw_sp_router_neigh_construct, |
| 807 | .ndo_neigh_destroy = mlxsw_sp_router_neigh_destroy, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 808 | .ndo_fdb_add = switchdev_port_fdb_add, |
| 809 | .ndo_fdb_del = switchdev_port_fdb_del, |
| 810 | .ndo_fdb_dump = switchdev_port_fdb_dump, |
| 811 | .ndo_bridge_setlink = switchdev_port_bridge_setlink, |
| 812 | .ndo_bridge_getlink = switchdev_port_bridge_getlink, |
| 813 | .ndo_bridge_dellink = switchdev_port_bridge_dellink, |
Ido Schimmel | 2bf9a58 | 2016-04-05 10:20:04 +0200 | [diff] [blame] | 814 | .ndo_get_phys_port_name = mlxsw_sp_port_get_phys_port_name, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 815 | }; |
| 816 | |
| 817 | static void mlxsw_sp_port_get_drvinfo(struct net_device *dev, |
| 818 | struct ethtool_drvinfo *drvinfo) |
| 819 | { |
| 820 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 821 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 822 | |
| 823 | strlcpy(drvinfo->driver, mlxsw_sp_driver_name, sizeof(drvinfo->driver)); |
| 824 | strlcpy(drvinfo->version, mlxsw_sp_driver_version, |
| 825 | sizeof(drvinfo->version)); |
| 826 | snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), |
| 827 | "%d.%d.%d", |
| 828 | mlxsw_sp->bus_info->fw_rev.major, |
| 829 | mlxsw_sp->bus_info->fw_rev.minor, |
| 830 | mlxsw_sp->bus_info->fw_rev.subminor); |
| 831 | strlcpy(drvinfo->bus_info, mlxsw_sp->bus_info->device_name, |
| 832 | sizeof(drvinfo->bus_info)); |
| 833 | } |
| 834 | |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 835 | static void mlxsw_sp_port_get_pauseparam(struct net_device *dev, |
| 836 | struct ethtool_pauseparam *pause) |
| 837 | { |
| 838 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 839 | |
| 840 | pause->rx_pause = mlxsw_sp_port->link.rx_pause; |
| 841 | pause->tx_pause = mlxsw_sp_port->link.tx_pause; |
| 842 | } |
| 843 | |
| 844 | static int mlxsw_sp_port_pause_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 845 | struct ethtool_pauseparam *pause) |
| 846 | { |
| 847 | char pfcc_pl[MLXSW_REG_PFCC_LEN]; |
| 848 | |
| 849 | mlxsw_reg_pfcc_pack(pfcc_pl, mlxsw_sp_port->local_port); |
| 850 | mlxsw_reg_pfcc_pprx_set(pfcc_pl, pause->rx_pause); |
| 851 | mlxsw_reg_pfcc_pptx_set(pfcc_pl, pause->tx_pause); |
| 852 | |
| 853 | return mlxsw_reg_write(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pfcc), |
| 854 | pfcc_pl); |
| 855 | } |
| 856 | |
| 857 | static int mlxsw_sp_port_set_pauseparam(struct net_device *dev, |
| 858 | struct ethtool_pauseparam *pause) |
| 859 | { |
| 860 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 861 | bool pause_en = pause->tx_pause || pause->rx_pause; |
| 862 | int err; |
| 863 | |
Ido Schimmel | d81a6bd | 2016-04-06 17:10:16 +0200 | [diff] [blame] | 864 | if (mlxsw_sp_port->dcb.pfc && mlxsw_sp_port->dcb.pfc->pfc_en) { |
| 865 | netdev_err(dev, "PFC already enabled on port\n"); |
| 866 | return -EINVAL; |
| 867 | } |
| 868 | |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 869 | if (pause->autoneg) { |
| 870 | netdev_err(dev, "PAUSE frames autonegotiation isn't supported\n"); |
| 871 | return -EINVAL; |
| 872 | } |
| 873 | |
| 874 | err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en); |
| 875 | if (err) { |
| 876 | netdev_err(dev, "Failed to configure port's headroom\n"); |
| 877 | return err; |
| 878 | } |
| 879 | |
| 880 | err = mlxsw_sp_port_pause_set(mlxsw_sp_port, pause); |
| 881 | if (err) { |
| 882 | netdev_err(dev, "Failed to set PAUSE parameters\n"); |
| 883 | goto err_port_pause_configure; |
| 884 | } |
| 885 | |
| 886 | mlxsw_sp_port->link.rx_pause = pause->rx_pause; |
| 887 | mlxsw_sp_port->link.tx_pause = pause->tx_pause; |
| 888 | |
| 889 | return 0; |
| 890 | |
| 891 | err_port_pause_configure: |
| 892 | pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port); |
| 893 | mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en); |
| 894 | return err; |
| 895 | } |
| 896 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 897 | struct mlxsw_sp_port_hw_stats { |
| 898 | char str[ETH_GSTRING_LEN]; |
| 899 | u64 (*getter)(char *payload); |
| 900 | }; |
| 901 | |
| 902 | static const struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_stats[] = { |
| 903 | { |
| 904 | .str = "a_frames_transmitted_ok", |
| 905 | .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get, |
| 906 | }, |
| 907 | { |
| 908 | .str = "a_frames_received_ok", |
| 909 | .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get, |
| 910 | }, |
| 911 | { |
| 912 | .str = "a_frame_check_sequence_errors", |
| 913 | .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get, |
| 914 | }, |
| 915 | { |
| 916 | .str = "a_alignment_errors", |
| 917 | .getter = mlxsw_reg_ppcnt_a_alignment_errors_get, |
| 918 | }, |
| 919 | { |
| 920 | .str = "a_octets_transmitted_ok", |
| 921 | .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get, |
| 922 | }, |
| 923 | { |
| 924 | .str = "a_octets_received_ok", |
| 925 | .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get, |
| 926 | }, |
| 927 | { |
| 928 | .str = "a_multicast_frames_xmitted_ok", |
| 929 | .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get, |
| 930 | }, |
| 931 | { |
| 932 | .str = "a_broadcast_frames_xmitted_ok", |
| 933 | .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get, |
| 934 | }, |
| 935 | { |
| 936 | .str = "a_multicast_frames_received_ok", |
| 937 | .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get, |
| 938 | }, |
| 939 | { |
| 940 | .str = "a_broadcast_frames_received_ok", |
| 941 | .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get, |
| 942 | }, |
| 943 | { |
| 944 | .str = "a_in_range_length_errors", |
| 945 | .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get, |
| 946 | }, |
| 947 | { |
| 948 | .str = "a_out_of_range_length_field", |
| 949 | .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get, |
| 950 | }, |
| 951 | { |
| 952 | .str = "a_frame_too_long_errors", |
| 953 | .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get, |
| 954 | }, |
| 955 | { |
| 956 | .str = "a_symbol_error_during_carrier", |
| 957 | .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get, |
| 958 | }, |
| 959 | { |
| 960 | .str = "a_mac_control_frames_transmitted", |
| 961 | .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get, |
| 962 | }, |
| 963 | { |
| 964 | .str = "a_mac_control_frames_received", |
| 965 | .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get, |
| 966 | }, |
| 967 | { |
| 968 | .str = "a_unsupported_opcodes_received", |
| 969 | .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get, |
| 970 | }, |
| 971 | { |
| 972 | .str = "a_pause_mac_ctrl_frames_received", |
| 973 | .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get, |
| 974 | }, |
| 975 | { |
| 976 | .str = "a_pause_mac_ctrl_frames_xmitted", |
| 977 | .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get, |
| 978 | }, |
| 979 | }; |
| 980 | |
| 981 | #define MLXSW_SP_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_stats) |
| 982 | |
| 983 | static void mlxsw_sp_port_get_strings(struct net_device *dev, |
| 984 | u32 stringset, u8 *data) |
| 985 | { |
| 986 | u8 *p = data; |
| 987 | int i; |
| 988 | |
| 989 | switch (stringset) { |
| 990 | case ETH_SS_STATS: |
| 991 | for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++) { |
| 992 | memcpy(p, mlxsw_sp_port_hw_stats[i].str, |
| 993 | ETH_GSTRING_LEN); |
| 994 | p += ETH_GSTRING_LEN; |
| 995 | } |
| 996 | break; |
| 997 | } |
| 998 | } |
| 999 | |
Ido Schimmel | 3a66ee3 | 2015-11-27 13:45:55 +0100 | [diff] [blame] | 1000 | static int mlxsw_sp_port_set_phys_id(struct net_device *dev, |
| 1001 | enum ethtool_phys_id_state state) |
| 1002 | { |
| 1003 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 1004 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1005 | char mlcr_pl[MLXSW_REG_MLCR_LEN]; |
| 1006 | bool active; |
| 1007 | |
| 1008 | switch (state) { |
| 1009 | case ETHTOOL_ID_ACTIVE: |
| 1010 | active = true; |
| 1011 | break; |
| 1012 | case ETHTOOL_ID_INACTIVE: |
| 1013 | active = false; |
| 1014 | break; |
| 1015 | default: |
| 1016 | return -EOPNOTSUPP; |
| 1017 | } |
| 1018 | |
| 1019 | mlxsw_reg_mlcr_pack(mlcr_pl, mlxsw_sp_port->local_port, active); |
| 1020 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mlcr), mlcr_pl); |
| 1021 | } |
| 1022 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1023 | static void mlxsw_sp_port_get_stats(struct net_device *dev, |
| 1024 | struct ethtool_stats *stats, u64 *data) |
| 1025 | { |
| 1026 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 1027 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1028 | char ppcnt_pl[MLXSW_REG_PPCNT_LEN]; |
| 1029 | int i; |
| 1030 | int err; |
| 1031 | |
Ido Schimmel | 34dba0a | 2016-04-06 17:10:15 +0200 | [diff] [blame] | 1032 | mlxsw_reg_ppcnt_pack(ppcnt_pl, mlxsw_sp_port->local_port, |
| 1033 | MLXSW_REG_PPCNT_IEEE_8023_CNT, 0); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1034 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ppcnt), ppcnt_pl); |
| 1035 | for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++) |
| 1036 | data[i] = !err ? mlxsw_sp_port_hw_stats[i].getter(ppcnt_pl) : 0; |
| 1037 | } |
| 1038 | |
| 1039 | static int mlxsw_sp_port_get_sset_count(struct net_device *dev, int sset) |
| 1040 | { |
| 1041 | switch (sset) { |
| 1042 | case ETH_SS_STATS: |
| 1043 | return MLXSW_SP_PORT_HW_STATS_LEN; |
| 1044 | default: |
| 1045 | return -EOPNOTSUPP; |
| 1046 | } |
| 1047 | } |
| 1048 | |
| 1049 | struct mlxsw_sp_port_link_mode { |
| 1050 | u32 mask; |
| 1051 | u32 supported; |
| 1052 | u32 advertised; |
| 1053 | u32 speed; |
| 1054 | }; |
| 1055 | |
| 1056 | static const struct mlxsw_sp_port_link_mode mlxsw_sp_port_link_mode[] = { |
| 1057 | { |
| 1058 | .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_T, |
| 1059 | .supported = SUPPORTED_100baseT_Full, |
| 1060 | .advertised = ADVERTISED_100baseT_Full, |
| 1061 | .speed = 100, |
| 1062 | }, |
| 1063 | { |
| 1064 | .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX, |
| 1065 | .speed = 100, |
| 1066 | }, |
| 1067 | { |
| 1068 | .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII | |
| 1069 | MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX, |
| 1070 | .supported = SUPPORTED_1000baseKX_Full, |
| 1071 | .advertised = ADVERTISED_1000baseKX_Full, |
| 1072 | .speed = 1000, |
| 1073 | }, |
| 1074 | { |
| 1075 | .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T, |
| 1076 | .supported = SUPPORTED_10000baseT_Full, |
| 1077 | .advertised = ADVERTISED_10000baseT_Full, |
| 1078 | .speed = 10000, |
| 1079 | }, |
| 1080 | { |
| 1081 | .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 | |
| 1082 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4, |
| 1083 | .supported = SUPPORTED_10000baseKX4_Full, |
| 1084 | .advertised = ADVERTISED_10000baseKX4_Full, |
| 1085 | .speed = 10000, |
| 1086 | }, |
| 1087 | { |
| 1088 | .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR | |
| 1089 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR | |
| 1090 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR | |
| 1091 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR, |
| 1092 | .supported = SUPPORTED_10000baseKR_Full, |
| 1093 | .advertised = ADVERTISED_10000baseKR_Full, |
| 1094 | .speed = 10000, |
| 1095 | }, |
| 1096 | { |
| 1097 | .mask = MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2, |
| 1098 | .supported = SUPPORTED_20000baseKR2_Full, |
| 1099 | .advertised = ADVERTISED_20000baseKR2_Full, |
| 1100 | .speed = 20000, |
| 1101 | }, |
| 1102 | { |
| 1103 | .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4, |
| 1104 | .supported = SUPPORTED_40000baseCR4_Full, |
| 1105 | .advertised = ADVERTISED_40000baseCR4_Full, |
| 1106 | .speed = 40000, |
| 1107 | }, |
| 1108 | { |
| 1109 | .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4, |
| 1110 | .supported = SUPPORTED_40000baseKR4_Full, |
| 1111 | .advertised = ADVERTISED_40000baseKR4_Full, |
| 1112 | .speed = 40000, |
| 1113 | }, |
| 1114 | { |
| 1115 | .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4, |
| 1116 | .supported = SUPPORTED_40000baseSR4_Full, |
| 1117 | .advertised = ADVERTISED_40000baseSR4_Full, |
| 1118 | .speed = 40000, |
| 1119 | }, |
| 1120 | { |
| 1121 | .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4, |
| 1122 | .supported = SUPPORTED_40000baseLR4_Full, |
| 1123 | .advertised = ADVERTISED_40000baseLR4_Full, |
| 1124 | .speed = 40000, |
| 1125 | }, |
| 1126 | { |
| 1127 | .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR | |
| 1128 | MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR | |
| 1129 | MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR, |
| 1130 | .speed = 25000, |
| 1131 | }, |
| 1132 | { |
| 1133 | .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 | |
| 1134 | MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 | |
| 1135 | MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2, |
| 1136 | .speed = 50000, |
| 1137 | }, |
| 1138 | { |
| 1139 | .mask = MLXSW_REG_PTYS_ETH_SPEED_56GBASE_R4, |
| 1140 | .supported = SUPPORTED_56000baseKR4_Full, |
| 1141 | .advertised = ADVERTISED_56000baseKR4_Full, |
| 1142 | .speed = 56000, |
| 1143 | }, |
| 1144 | { |
| 1145 | .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 | |
| 1146 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 | |
| 1147 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 | |
| 1148 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4, |
| 1149 | .speed = 100000, |
| 1150 | }, |
| 1151 | }; |
| 1152 | |
| 1153 | #define MLXSW_SP_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp_port_link_mode) |
| 1154 | |
| 1155 | static u32 mlxsw_sp_from_ptys_supported_port(u32 ptys_eth_proto) |
| 1156 | { |
| 1157 | if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR | |
| 1158 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR | |
| 1159 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 | |
| 1160 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 | |
| 1161 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 | |
| 1162 | MLXSW_REG_PTYS_ETH_SPEED_SGMII)) |
| 1163 | return SUPPORTED_FIBRE; |
| 1164 | |
| 1165 | if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR | |
| 1166 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 | |
| 1167 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 | |
| 1168 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 | |
| 1169 | MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX)) |
| 1170 | return SUPPORTED_Backplane; |
| 1171 | return 0; |
| 1172 | } |
| 1173 | |
| 1174 | static u32 mlxsw_sp_from_ptys_supported_link(u32 ptys_eth_proto) |
| 1175 | { |
| 1176 | u32 modes = 0; |
| 1177 | int i; |
| 1178 | |
| 1179 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1180 | if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask) |
| 1181 | modes |= mlxsw_sp_port_link_mode[i].supported; |
| 1182 | } |
| 1183 | return modes; |
| 1184 | } |
| 1185 | |
| 1186 | static u32 mlxsw_sp_from_ptys_advert_link(u32 ptys_eth_proto) |
| 1187 | { |
| 1188 | u32 modes = 0; |
| 1189 | int i; |
| 1190 | |
| 1191 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1192 | if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask) |
| 1193 | modes |= mlxsw_sp_port_link_mode[i].advertised; |
| 1194 | } |
| 1195 | return modes; |
| 1196 | } |
| 1197 | |
| 1198 | static void mlxsw_sp_from_ptys_speed_duplex(bool carrier_ok, u32 ptys_eth_proto, |
| 1199 | struct ethtool_cmd *cmd) |
| 1200 | { |
| 1201 | u32 speed = SPEED_UNKNOWN; |
| 1202 | u8 duplex = DUPLEX_UNKNOWN; |
| 1203 | int i; |
| 1204 | |
| 1205 | if (!carrier_ok) |
| 1206 | goto out; |
| 1207 | |
| 1208 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1209 | if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask) { |
| 1210 | speed = mlxsw_sp_port_link_mode[i].speed; |
| 1211 | duplex = DUPLEX_FULL; |
| 1212 | break; |
| 1213 | } |
| 1214 | } |
| 1215 | out: |
| 1216 | ethtool_cmd_speed_set(cmd, speed); |
| 1217 | cmd->duplex = duplex; |
| 1218 | } |
| 1219 | |
| 1220 | static u8 mlxsw_sp_port_connector_port(u32 ptys_eth_proto) |
| 1221 | { |
| 1222 | if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR | |
| 1223 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 | |
| 1224 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 | |
| 1225 | MLXSW_REG_PTYS_ETH_SPEED_SGMII)) |
| 1226 | return PORT_FIBRE; |
| 1227 | |
| 1228 | if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR | |
| 1229 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 | |
| 1230 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4)) |
| 1231 | return PORT_DA; |
| 1232 | |
| 1233 | if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR | |
| 1234 | MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 | |
| 1235 | MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 | |
| 1236 | MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4)) |
| 1237 | return PORT_NONE; |
| 1238 | |
| 1239 | return PORT_OTHER; |
| 1240 | } |
| 1241 | |
| 1242 | static int mlxsw_sp_port_get_settings(struct net_device *dev, |
| 1243 | struct ethtool_cmd *cmd) |
| 1244 | { |
| 1245 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 1246 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1247 | char ptys_pl[MLXSW_REG_PTYS_LEN]; |
| 1248 | u32 eth_proto_cap; |
| 1249 | u32 eth_proto_admin; |
| 1250 | u32 eth_proto_oper; |
| 1251 | int err; |
| 1252 | |
| 1253 | mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, 0); |
| 1254 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl); |
| 1255 | if (err) { |
| 1256 | netdev_err(dev, "Failed to get proto"); |
| 1257 | return err; |
| 1258 | } |
| 1259 | mlxsw_reg_ptys_unpack(ptys_pl, ð_proto_cap, |
| 1260 | ð_proto_admin, ð_proto_oper); |
| 1261 | |
| 1262 | cmd->supported = mlxsw_sp_from_ptys_supported_port(eth_proto_cap) | |
| 1263 | mlxsw_sp_from_ptys_supported_link(eth_proto_cap) | |
| 1264 | SUPPORTED_Pause | SUPPORTED_Asym_Pause; |
| 1265 | cmd->advertising = mlxsw_sp_from_ptys_advert_link(eth_proto_admin); |
| 1266 | mlxsw_sp_from_ptys_speed_duplex(netif_carrier_ok(dev), |
| 1267 | eth_proto_oper, cmd); |
| 1268 | |
| 1269 | eth_proto_oper = eth_proto_oper ? eth_proto_oper : eth_proto_cap; |
| 1270 | cmd->port = mlxsw_sp_port_connector_port(eth_proto_oper); |
| 1271 | cmd->lp_advertising = mlxsw_sp_from_ptys_advert_link(eth_proto_oper); |
| 1272 | |
| 1273 | cmd->transceiver = XCVR_INTERNAL; |
| 1274 | return 0; |
| 1275 | } |
| 1276 | |
| 1277 | static u32 mlxsw_sp_to_ptys_advert_link(u32 advertising) |
| 1278 | { |
| 1279 | u32 ptys_proto = 0; |
| 1280 | int i; |
| 1281 | |
| 1282 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1283 | if (advertising & mlxsw_sp_port_link_mode[i].advertised) |
| 1284 | ptys_proto |= mlxsw_sp_port_link_mode[i].mask; |
| 1285 | } |
| 1286 | return ptys_proto; |
| 1287 | } |
| 1288 | |
| 1289 | static u32 mlxsw_sp_to_ptys_speed(u32 speed) |
| 1290 | { |
| 1291 | u32 ptys_proto = 0; |
| 1292 | int i; |
| 1293 | |
| 1294 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1295 | if (speed == mlxsw_sp_port_link_mode[i].speed) |
| 1296 | ptys_proto |= mlxsw_sp_port_link_mode[i].mask; |
| 1297 | } |
| 1298 | return ptys_proto; |
| 1299 | } |
| 1300 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1301 | static u32 mlxsw_sp_to_ptys_upper_speed(u32 upper_speed) |
| 1302 | { |
| 1303 | u32 ptys_proto = 0; |
| 1304 | int i; |
| 1305 | |
| 1306 | for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) { |
| 1307 | if (mlxsw_sp_port_link_mode[i].speed <= upper_speed) |
| 1308 | ptys_proto |= mlxsw_sp_port_link_mode[i].mask; |
| 1309 | } |
| 1310 | return ptys_proto; |
| 1311 | } |
| 1312 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1313 | static int mlxsw_sp_port_set_settings(struct net_device *dev, |
| 1314 | struct ethtool_cmd *cmd) |
| 1315 | { |
| 1316 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 1317 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1318 | char ptys_pl[MLXSW_REG_PTYS_LEN]; |
| 1319 | u32 speed; |
| 1320 | u32 eth_proto_new; |
| 1321 | u32 eth_proto_cap; |
| 1322 | u32 eth_proto_admin; |
| 1323 | bool is_up; |
| 1324 | int err; |
| 1325 | |
| 1326 | speed = ethtool_cmd_speed(cmd); |
| 1327 | |
| 1328 | eth_proto_new = cmd->autoneg == AUTONEG_ENABLE ? |
| 1329 | mlxsw_sp_to_ptys_advert_link(cmd->advertising) : |
| 1330 | mlxsw_sp_to_ptys_speed(speed); |
| 1331 | |
| 1332 | mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, 0); |
| 1333 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl); |
| 1334 | if (err) { |
| 1335 | netdev_err(dev, "Failed to get proto"); |
| 1336 | return err; |
| 1337 | } |
| 1338 | mlxsw_reg_ptys_unpack(ptys_pl, ð_proto_cap, ð_proto_admin, NULL); |
| 1339 | |
| 1340 | eth_proto_new = eth_proto_new & eth_proto_cap; |
| 1341 | if (!eth_proto_new) { |
| 1342 | netdev_err(dev, "Not supported proto admin requested"); |
| 1343 | return -EINVAL; |
| 1344 | } |
| 1345 | if (eth_proto_new == eth_proto_admin) |
| 1346 | return 0; |
| 1347 | |
| 1348 | mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, eth_proto_new); |
| 1349 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl); |
| 1350 | if (err) { |
| 1351 | netdev_err(dev, "Failed to set proto admin"); |
| 1352 | return err; |
| 1353 | } |
| 1354 | |
| 1355 | err = mlxsw_sp_port_oper_status_get(mlxsw_sp_port, &is_up); |
| 1356 | if (err) { |
| 1357 | netdev_err(dev, "Failed to get oper status"); |
| 1358 | return err; |
| 1359 | } |
| 1360 | if (!is_up) |
| 1361 | return 0; |
| 1362 | |
| 1363 | err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false); |
| 1364 | if (err) { |
| 1365 | netdev_err(dev, "Failed to set admin status"); |
| 1366 | return err; |
| 1367 | } |
| 1368 | |
| 1369 | err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true); |
| 1370 | if (err) { |
| 1371 | netdev_err(dev, "Failed to set admin status"); |
| 1372 | return err; |
| 1373 | } |
| 1374 | |
| 1375 | return 0; |
| 1376 | } |
| 1377 | |
| 1378 | static const struct ethtool_ops mlxsw_sp_port_ethtool_ops = { |
| 1379 | .get_drvinfo = mlxsw_sp_port_get_drvinfo, |
| 1380 | .get_link = ethtool_op_get_link, |
Ido Schimmel | 9f7ec05 | 2016-04-06 17:10:14 +0200 | [diff] [blame] | 1381 | .get_pauseparam = mlxsw_sp_port_get_pauseparam, |
| 1382 | .set_pauseparam = mlxsw_sp_port_set_pauseparam, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1383 | .get_strings = mlxsw_sp_port_get_strings, |
Ido Schimmel | 3a66ee3 | 2015-11-27 13:45:55 +0100 | [diff] [blame] | 1384 | .set_phys_id = mlxsw_sp_port_set_phys_id, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1385 | .get_ethtool_stats = mlxsw_sp_port_get_stats, |
| 1386 | .get_sset_count = mlxsw_sp_port_get_sset_count, |
| 1387 | .get_settings = mlxsw_sp_port_get_settings, |
| 1388 | .set_settings = mlxsw_sp_port_set_settings, |
| 1389 | }; |
| 1390 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1391 | static int |
| 1392 | mlxsw_sp_port_speed_by_width_set(struct mlxsw_sp_port *mlxsw_sp_port, u8 width) |
| 1393 | { |
| 1394 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1395 | u32 upper_speed = MLXSW_SP_PORT_BASE_SPEED * width; |
| 1396 | char ptys_pl[MLXSW_REG_PTYS_LEN]; |
| 1397 | u32 eth_proto_admin; |
| 1398 | |
| 1399 | eth_proto_admin = mlxsw_sp_to_ptys_upper_speed(upper_speed); |
| 1400 | mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, |
| 1401 | eth_proto_admin); |
| 1402 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl); |
| 1403 | } |
| 1404 | |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 1405 | int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 1406 | enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index, |
| 1407 | bool dwrr, u8 dwrr_weight) |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 1408 | { |
| 1409 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1410 | char qeec_pl[MLXSW_REG_QEEC_LEN]; |
| 1411 | |
| 1412 | mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index, |
| 1413 | next_index); |
| 1414 | mlxsw_reg_qeec_de_set(qeec_pl, true); |
| 1415 | mlxsw_reg_qeec_dwrr_set(qeec_pl, dwrr); |
| 1416 | mlxsw_reg_qeec_dwrr_weight_set(qeec_pl, dwrr_weight); |
| 1417 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl); |
| 1418 | } |
| 1419 | |
Ido Schimmel | cc7cf51 | 2016-04-06 17:10:11 +0200 | [diff] [blame] | 1420 | int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 1421 | enum mlxsw_reg_qeec_hr hr, u8 index, |
| 1422 | u8 next_index, u32 maxrate) |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 1423 | { |
| 1424 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1425 | char qeec_pl[MLXSW_REG_QEEC_LEN]; |
| 1426 | |
| 1427 | mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index, |
| 1428 | next_index); |
| 1429 | mlxsw_reg_qeec_mase_set(qeec_pl, true); |
| 1430 | mlxsw_reg_qeec_max_shaper_rate_set(qeec_pl, maxrate); |
| 1431 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl); |
| 1432 | } |
| 1433 | |
Ido Schimmel | 8e8dfe9 | 2016-04-06 17:10:10 +0200 | [diff] [blame] | 1434 | int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 1435 | u8 switch_prio, u8 tclass) |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 1436 | { |
| 1437 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 1438 | char qtct_pl[MLXSW_REG_QTCT_LEN]; |
| 1439 | |
| 1440 | mlxsw_reg_qtct_pack(qtct_pl, mlxsw_sp_port->local_port, switch_prio, |
| 1441 | tclass); |
| 1442 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qtct), qtct_pl); |
| 1443 | } |
| 1444 | |
| 1445 | static int mlxsw_sp_port_ets_init(struct mlxsw_sp_port *mlxsw_sp_port) |
| 1446 | { |
| 1447 | int err, i; |
| 1448 | |
| 1449 | /* Setup the elements hierarcy, so that each TC is linked to |
| 1450 | * one subgroup, which are all member in the same group. |
| 1451 | */ |
| 1452 | err = mlxsw_sp_port_ets_set(mlxsw_sp_port, |
| 1453 | MLXSW_REG_QEEC_HIERARCY_GROUP, 0, 0, false, |
| 1454 | 0); |
| 1455 | if (err) |
| 1456 | return err; |
| 1457 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 1458 | err = mlxsw_sp_port_ets_set(mlxsw_sp_port, |
| 1459 | MLXSW_REG_QEEC_HIERARCY_SUBGROUP, i, |
| 1460 | 0, false, 0); |
| 1461 | if (err) |
| 1462 | return err; |
| 1463 | } |
| 1464 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 1465 | err = mlxsw_sp_port_ets_set(mlxsw_sp_port, |
| 1466 | MLXSW_REG_QEEC_HIERARCY_TC, i, i, |
| 1467 | false, 0); |
| 1468 | if (err) |
| 1469 | return err; |
| 1470 | } |
| 1471 | |
| 1472 | /* Make sure the max shaper is disabled in all hierarcies that |
| 1473 | * support it. |
| 1474 | */ |
| 1475 | err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port, |
| 1476 | MLXSW_REG_QEEC_HIERARCY_PORT, 0, 0, |
| 1477 | MLXSW_REG_QEEC_MAS_DIS); |
| 1478 | if (err) |
| 1479 | return err; |
| 1480 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 1481 | err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port, |
| 1482 | MLXSW_REG_QEEC_HIERARCY_SUBGROUP, |
| 1483 | i, 0, |
| 1484 | MLXSW_REG_QEEC_MAS_DIS); |
| 1485 | if (err) |
| 1486 | return err; |
| 1487 | } |
| 1488 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 1489 | err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port, |
| 1490 | MLXSW_REG_QEEC_HIERARCY_TC, |
| 1491 | i, i, |
| 1492 | MLXSW_REG_QEEC_MAS_DIS); |
| 1493 | if (err) |
| 1494 | return err; |
| 1495 | } |
| 1496 | |
| 1497 | /* Map all priorities to traffic class 0. */ |
| 1498 | for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) { |
| 1499 | err = mlxsw_sp_port_prio_tc_set(mlxsw_sp_port, i, 0); |
| 1500 | if (err) |
| 1501 | return err; |
| 1502 | } |
| 1503 | |
| 1504 | return 0; |
| 1505 | } |
| 1506 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1507 | static int mlxsw_sp_port_create(struct mlxsw_sp *mlxsw_sp, u8 local_port, |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1508 | bool split, u8 module, u8 width, u8 lane) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1509 | { |
| 1510 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 1511 | struct net_device *dev; |
Ido Schimmel | bd40e9d | 2015-12-15 16:03:36 +0100 | [diff] [blame] | 1512 | size_t bytes; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1513 | int err; |
| 1514 | |
| 1515 | dev = alloc_etherdev(sizeof(struct mlxsw_sp_port)); |
| 1516 | if (!dev) |
| 1517 | return -ENOMEM; |
| 1518 | mlxsw_sp_port = netdev_priv(dev); |
| 1519 | mlxsw_sp_port->dev = dev; |
| 1520 | mlxsw_sp_port->mlxsw_sp = mlxsw_sp; |
| 1521 | mlxsw_sp_port->local_port = local_port; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1522 | mlxsw_sp_port->split = split; |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1523 | mlxsw_sp_port->mapping.module = module; |
| 1524 | mlxsw_sp_port->mapping.width = width; |
| 1525 | mlxsw_sp_port->mapping.lane = lane; |
Ido Schimmel | bd40e9d | 2015-12-15 16:03:36 +0100 | [diff] [blame] | 1526 | bytes = DIV_ROUND_UP(VLAN_N_VID, BITS_PER_BYTE); |
| 1527 | mlxsw_sp_port->active_vlans = kzalloc(bytes, GFP_KERNEL); |
| 1528 | if (!mlxsw_sp_port->active_vlans) { |
| 1529 | err = -ENOMEM; |
| 1530 | goto err_port_active_vlans_alloc; |
| 1531 | } |
Elad Raz | fc1273a | 2016-01-06 13:01:11 +0100 | [diff] [blame] | 1532 | mlxsw_sp_port->untagged_vlans = kzalloc(bytes, GFP_KERNEL); |
| 1533 | if (!mlxsw_sp_port->untagged_vlans) { |
| 1534 | err = -ENOMEM; |
| 1535 | goto err_port_untagged_vlans_alloc; |
| 1536 | } |
Ido Schimmel | 7f71eb4 | 2015-12-15 16:03:37 +0100 | [diff] [blame] | 1537 | INIT_LIST_HEAD(&mlxsw_sp_port->vports_list); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1538 | |
| 1539 | mlxsw_sp_port->pcpu_stats = |
| 1540 | netdev_alloc_pcpu_stats(struct mlxsw_sp_port_pcpu_stats); |
| 1541 | if (!mlxsw_sp_port->pcpu_stats) { |
| 1542 | err = -ENOMEM; |
| 1543 | goto err_alloc_stats; |
| 1544 | } |
| 1545 | |
| 1546 | dev->netdev_ops = &mlxsw_sp_port_netdev_ops; |
| 1547 | dev->ethtool_ops = &mlxsw_sp_port_ethtool_ops; |
| 1548 | |
| 1549 | err = mlxsw_sp_port_dev_addr_init(mlxsw_sp_port); |
| 1550 | if (err) { |
| 1551 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unable to init port mac address\n", |
| 1552 | mlxsw_sp_port->local_port); |
| 1553 | goto err_dev_addr_init; |
| 1554 | } |
| 1555 | |
| 1556 | netif_carrier_off(dev); |
| 1557 | |
| 1558 | dev->features |= NETIF_F_NETNS_LOCAL | NETIF_F_LLTX | NETIF_F_SG | |
| 1559 | NETIF_F_HW_VLAN_CTAG_FILTER; |
| 1560 | |
| 1561 | /* Each packet needs to have a Tx header (metadata) on top all other |
| 1562 | * headers. |
| 1563 | */ |
| 1564 | dev->hard_header_len += MLXSW_TXHDR_LEN; |
| 1565 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1566 | err = mlxsw_sp_port_system_port_mapping_set(mlxsw_sp_port); |
| 1567 | if (err) { |
| 1568 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set system port mapping\n", |
| 1569 | mlxsw_sp_port->local_port); |
| 1570 | goto err_port_system_port_mapping_set; |
| 1571 | } |
| 1572 | |
| 1573 | err = mlxsw_sp_port_swid_set(mlxsw_sp_port, 0); |
| 1574 | if (err) { |
| 1575 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set SWID\n", |
| 1576 | mlxsw_sp_port->local_port); |
| 1577 | goto err_port_swid_set; |
| 1578 | } |
| 1579 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1580 | err = mlxsw_sp_port_speed_by_width_set(mlxsw_sp_port, width); |
| 1581 | if (err) { |
| 1582 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to enable speeds\n", |
| 1583 | mlxsw_sp_port->local_port); |
| 1584 | goto err_port_speed_by_width_set; |
| 1585 | } |
| 1586 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1587 | err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, ETH_DATA_LEN); |
| 1588 | if (err) { |
| 1589 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set MTU\n", |
| 1590 | mlxsw_sp_port->local_port); |
| 1591 | goto err_port_mtu_set; |
| 1592 | } |
| 1593 | |
| 1594 | err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false); |
| 1595 | if (err) |
| 1596 | goto err_port_admin_status_set; |
| 1597 | |
| 1598 | err = mlxsw_sp_port_buffers_init(mlxsw_sp_port); |
| 1599 | if (err) { |
| 1600 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize buffers\n", |
| 1601 | mlxsw_sp_port->local_port); |
| 1602 | goto err_port_buffers_init; |
| 1603 | } |
| 1604 | |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 1605 | err = mlxsw_sp_port_ets_init(mlxsw_sp_port); |
| 1606 | if (err) { |
| 1607 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize ETS\n", |
| 1608 | mlxsw_sp_port->local_port); |
| 1609 | goto err_port_ets_init; |
| 1610 | } |
| 1611 | |
Ido Schimmel | f00817d | 2016-04-06 17:10:09 +0200 | [diff] [blame] | 1612 | /* ETS and buffers must be initialized before DCB. */ |
| 1613 | err = mlxsw_sp_port_dcb_init(mlxsw_sp_port); |
| 1614 | if (err) { |
| 1615 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize DCB\n", |
| 1616 | mlxsw_sp_port->local_port); |
| 1617 | goto err_port_dcb_init; |
| 1618 | } |
| 1619 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1620 | mlxsw_sp_port_switchdev_init(mlxsw_sp_port); |
| 1621 | err = register_netdev(dev); |
| 1622 | if (err) { |
| 1623 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to register netdev\n", |
| 1624 | mlxsw_sp_port->local_port); |
| 1625 | goto err_register_netdev; |
| 1626 | } |
| 1627 | |
Jiri Pirko | 932762b | 2016-04-08 19:11:21 +0200 | [diff] [blame] | 1628 | err = mlxsw_core_port_init(mlxsw_sp->core, &mlxsw_sp_port->core_port, |
| 1629 | mlxsw_sp_port->local_port, dev, |
| 1630 | mlxsw_sp_port->split, module); |
| 1631 | if (err) { |
| 1632 | dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to init core port\n", |
| 1633 | mlxsw_sp_port->local_port); |
| 1634 | goto err_core_port_init; |
| 1635 | } |
Jiri Pirko | c474550 | 2016-02-26 17:32:26 +0100 | [diff] [blame] | 1636 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1637 | err = mlxsw_sp_port_vlan_init(mlxsw_sp_port); |
| 1638 | if (err) |
| 1639 | goto err_port_vlan_init; |
| 1640 | |
| 1641 | mlxsw_sp->ports[local_port] = mlxsw_sp_port; |
| 1642 | return 0; |
| 1643 | |
| 1644 | err_port_vlan_init: |
Jiri Pirko | 932762b | 2016-04-08 19:11:21 +0200 | [diff] [blame] | 1645 | mlxsw_core_port_fini(&mlxsw_sp_port->core_port); |
| 1646 | err_core_port_init: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1647 | unregister_netdev(dev); |
| 1648 | err_register_netdev: |
Ido Schimmel | f00817d | 2016-04-06 17:10:09 +0200 | [diff] [blame] | 1649 | err_port_dcb_init: |
Ido Schimmel | 90183b9 | 2016-04-06 17:10:08 +0200 | [diff] [blame] | 1650 | err_port_ets_init: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1651 | err_port_buffers_init: |
| 1652 | err_port_admin_status_set: |
| 1653 | err_port_mtu_set: |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1654 | err_port_speed_by_width_set: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1655 | err_port_swid_set: |
| 1656 | err_port_system_port_mapping_set: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1657 | err_dev_addr_init: |
| 1658 | free_percpu(mlxsw_sp_port->pcpu_stats); |
| 1659 | err_alloc_stats: |
Elad Raz | fc1273a | 2016-01-06 13:01:11 +0100 | [diff] [blame] | 1660 | kfree(mlxsw_sp_port->untagged_vlans); |
| 1661 | err_port_untagged_vlans_alloc: |
Ido Schimmel | bd40e9d | 2015-12-15 16:03:36 +0100 | [diff] [blame] | 1662 | kfree(mlxsw_sp_port->active_vlans); |
| 1663 | err_port_active_vlans_alloc: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1664 | free_netdev(dev); |
| 1665 | return err; |
| 1666 | } |
| 1667 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1668 | static void mlxsw_sp_port_remove(struct mlxsw_sp *mlxsw_sp, u8 local_port) |
| 1669 | { |
| 1670 | struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port]; |
| 1671 | |
| 1672 | if (!mlxsw_sp_port) |
| 1673 | return; |
Ido Schimmel | a133318 | 2016-02-26 17:32:30 +0100 | [diff] [blame] | 1674 | mlxsw_sp->ports[local_port] = NULL; |
Jiri Pirko | 932762b | 2016-04-08 19:11:21 +0200 | [diff] [blame] | 1675 | mlxsw_core_port_fini(&mlxsw_sp_port->core_port); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1676 | unregister_netdev(mlxsw_sp_port->dev); /* This calls ndo_stop */ |
Ido Schimmel | f00817d | 2016-04-06 17:10:09 +0200 | [diff] [blame] | 1677 | mlxsw_sp_port_dcb_fini(mlxsw_sp_port); |
Ido Schimmel | 32d863f | 2016-07-02 11:00:10 +0200 | [diff] [blame] | 1678 | mlxsw_sp_port_kill_vid(mlxsw_sp_port->dev, 0, 1); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1679 | mlxsw_sp_port_switchdev_fini(mlxsw_sp_port); |
Ido Schimmel | 3e9b27b | 2016-02-26 17:32:28 +0100 | [diff] [blame] | 1680 | mlxsw_sp_port_swid_set(mlxsw_sp_port, MLXSW_PORT_SWID_DISABLED_PORT); |
| 1681 | mlxsw_sp_port_module_unmap(mlxsw_sp, mlxsw_sp_port->local_port); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1682 | free_percpu(mlxsw_sp_port->pcpu_stats); |
Elad Raz | fc1273a | 2016-01-06 13:01:11 +0100 | [diff] [blame] | 1683 | kfree(mlxsw_sp_port->untagged_vlans); |
Ido Schimmel | bd40e9d | 2015-12-15 16:03:36 +0100 | [diff] [blame] | 1684 | kfree(mlxsw_sp_port->active_vlans); |
Ido Schimmel | 32d863f | 2016-07-02 11:00:10 +0200 | [diff] [blame] | 1685 | WARN_ON_ONCE(!list_empty(&mlxsw_sp_port->vports_list)); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1686 | free_netdev(mlxsw_sp_port->dev); |
| 1687 | } |
| 1688 | |
| 1689 | static void mlxsw_sp_ports_remove(struct mlxsw_sp *mlxsw_sp) |
| 1690 | { |
| 1691 | int i; |
| 1692 | |
| 1693 | for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++) |
| 1694 | mlxsw_sp_port_remove(mlxsw_sp, i); |
| 1695 | kfree(mlxsw_sp->ports); |
| 1696 | } |
| 1697 | |
| 1698 | static int mlxsw_sp_ports_create(struct mlxsw_sp *mlxsw_sp) |
| 1699 | { |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1700 | u8 module, width, lane; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1701 | size_t alloc_size; |
| 1702 | int i; |
| 1703 | int err; |
| 1704 | |
| 1705 | alloc_size = sizeof(struct mlxsw_sp_port *) * MLXSW_PORT_MAX_PORTS; |
| 1706 | mlxsw_sp->ports = kzalloc(alloc_size, GFP_KERNEL); |
| 1707 | if (!mlxsw_sp->ports) |
| 1708 | return -ENOMEM; |
| 1709 | |
| 1710 | for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++) { |
Ido Schimmel | 558c2d5 | 2016-02-26 17:32:29 +0100 | [diff] [blame] | 1711 | err = mlxsw_sp_port_module_info_get(mlxsw_sp, i, &module, |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1712 | &width, &lane); |
Ido Schimmel | 558c2d5 | 2016-02-26 17:32:29 +0100 | [diff] [blame] | 1713 | if (err) |
| 1714 | goto err_port_module_info_get; |
| 1715 | if (!width) |
| 1716 | continue; |
| 1717 | mlxsw_sp->port_to_module[i] = module; |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1718 | err = mlxsw_sp_port_create(mlxsw_sp, i, false, module, width, |
| 1719 | lane); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1720 | if (err) |
| 1721 | goto err_port_create; |
| 1722 | } |
| 1723 | return 0; |
| 1724 | |
| 1725 | err_port_create: |
Ido Schimmel | 558c2d5 | 2016-02-26 17:32:29 +0100 | [diff] [blame] | 1726 | err_port_module_info_get: |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1727 | for (i--; i >= 1; i--) |
| 1728 | mlxsw_sp_port_remove(mlxsw_sp, i); |
| 1729 | kfree(mlxsw_sp->ports); |
| 1730 | return err; |
| 1731 | } |
| 1732 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1733 | static u8 mlxsw_sp_cluster_base_port_get(u8 local_port) |
| 1734 | { |
| 1735 | u8 offset = (local_port - 1) % MLXSW_SP_PORTS_PER_CLUSTER_MAX; |
| 1736 | |
| 1737 | return local_port - offset; |
| 1738 | } |
| 1739 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1740 | static int mlxsw_sp_port_split_create(struct mlxsw_sp *mlxsw_sp, u8 base_port, |
| 1741 | u8 module, unsigned int count) |
| 1742 | { |
| 1743 | u8 width = MLXSW_PORT_MODULE_MAX_WIDTH / count; |
| 1744 | int err, i; |
| 1745 | |
| 1746 | for (i = 0; i < count; i++) { |
| 1747 | err = mlxsw_sp_port_module_map(mlxsw_sp, base_port + i, module, |
| 1748 | width, i * width); |
| 1749 | if (err) |
| 1750 | goto err_port_module_map; |
| 1751 | } |
| 1752 | |
| 1753 | for (i = 0; i < count; i++) { |
| 1754 | err = __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i, 0); |
| 1755 | if (err) |
| 1756 | goto err_port_swid_set; |
| 1757 | } |
| 1758 | |
| 1759 | for (i = 0; i < count; i++) { |
| 1760 | err = mlxsw_sp_port_create(mlxsw_sp, base_port + i, true, |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1761 | module, width, i * width); |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1762 | if (err) |
| 1763 | goto err_port_create; |
| 1764 | } |
| 1765 | |
| 1766 | return 0; |
| 1767 | |
| 1768 | err_port_create: |
| 1769 | for (i--; i >= 0; i--) |
| 1770 | mlxsw_sp_port_remove(mlxsw_sp, base_port + i); |
| 1771 | i = count; |
| 1772 | err_port_swid_set: |
| 1773 | for (i--; i >= 0; i--) |
| 1774 | __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i, |
| 1775 | MLXSW_PORT_SWID_DISABLED_PORT); |
| 1776 | i = count; |
| 1777 | err_port_module_map: |
| 1778 | for (i--; i >= 0; i--) |
| 1779 | mlxsw_sp_port_module_unmap(mlxsw_sp, base_port + i); |
| 1780 | return err; |
| 1781 | } |
| 1782 | |
| 1783 | static void mlxsw_sp_port_unsplit_create(struct mlxsw_sp *mlxsw_sp, |
| 1784 | u8 base_port, unsigned int count) |
| 1785 | { |
| 1786 | u8 local_port, module, width = MLXSW_PORT_MODULE_MAX_WIDTH; |
| 1787 | int i; |
| 1788 | |
| 1789 | /* Split by four means we need to re-create two ports, otherwise |
| 1790 | * only one. |
| 1791 | */ |
| 1792 | count = count / 2; |
| 1793 | |
| 1794 | for (i = 0; i < count; i++) { |
| 1795 | local_port = base_port + i * 2; |
| 1796 | module = mlxsw_sp->port_to_module[local_port]; |
| 1797 | |
| 1798 | mlxsw_sp_port_module_map(mlxsw_sp, local_port, module, width, |
| 1799 | 0); |
| 1800 | } |
| 1801 | |
| 1802 | for (i = 0; i < count; i++) |
| 1803 | __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i * 2, 0); |
| 1804 | |
| 1805 | for (i = 0; i < count; i++) { |
| 1806 | local_port = base_port + i * 2; |
| 1807 | module = mlxsw_sp->port_to_module[local_port]; |
| 1808 | |
| 1809 | mlxsw_sp_port_create(mlxsw_sp, local_port, false, module, |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1810 | width, 0); |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1811 | } |
| 1812 | } |
| 1813 | |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 1814 | static int mlxsw_sp_port_split(struct mlxsw_core *mlxsw_core, u8 local_port, |
| 1815 | unsigned int count) |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1816 | { |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 1817 | struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core); |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1818 | struct mlxsw_sp_port *mlxsw_sp_port; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1819 | u8 module, cur_width, base_port; |
| 1820 | int i; |
| 1821 | int err; |
| 1822 | |
| 1823 | mlxsw_sp_port = mlxsw_sp->ports[local_port]; |
| 1824 | if (!mlxsw_sp_port) { |
| 1825 | dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n", |
| 1826 | local_port); |
| 1827 | return -EINVAL; |
| 1828 | } |
| 1829 | |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1830 | module = mlxsw_sp_port->mapping.module; |
| 1831 | cur_width = mlxsw_sp_port->mapping.width; |
| 1832 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1833 | if (count != 2 && count != 4) { |
| 1834 | netdev_err(mlxsw_sp_port->dev, "Port can only be split into 2 or 4 ports\n"); |
| 1835 | return -EINVAL; |
| 1836 | } |
| 1837 | |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1838 | if (cur_width != MLXSW_PORT_MODULE_MAX_WIDTH) { |
| 1839 | netdev_err(mlxsw_sp_port->dev, "Port cannot be split further\n"); |
| 1840 | return -EINVAL; |
| 1841 | } |
| 1842 | |
| 1843 | /* Make sure we have enough slave (even) ports for the split. */ |
| 1844 | if (count == 2) { |
| 1845 | base_port = local_port; |
| 1846 | if (mlxsw_sp->ports[base_port + 1]) { |
| 1847 | netdev_err(mlxsw_sp_port->dev, "Invalid split configuration\n"); |
| 1848 | return -EINVAL; |
| 1849 | } |
| 1850 | } else { |
| 1851 | base_port = mlxsw_sp_cluster_base_port_get(local_port); |
| 1852 | if (mlxsw_sp->ports[base_port + 1] || |
| 1853 | mlxsw_sp->ports[base_port + 3]) { |
| 1854 | netdev_err(mlxsw_sp_port->dev, "Invalid split configuration\n"); |
| 1855 | return -EINVAL; |
| 1856 | } |
| 1857 | } |
| 1858 | |
| 1859 | for (i = 0; i < count; i++) |
| 1860 | mlxsw_sp_port_remove(mlxsw_sp, base_port + i); |
| 1861 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1862 | err = mlxsw_sp_port_split_create(mlxsw_sp, base_port, module, count); |
| 1863 | if (err) { |
| 1864 | dev_err(mlxsw_sp->bus_info->dev, "Failed to create split ports\n"); |
| 1865 | goto err_port_split_create; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1866 | } |
| 1867 | |
| 1868 | return 0; |
| 1869 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1870 | err_port_split_create: |
| 1871 | mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count); |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1872 | return err; |
| 1873 | } |
| 1874 | |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 1875 | static int mlxsw_sp_port_unsplit(struct mlxsw_core *mlxsw_core, u8 local_port) |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1876 | { |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 1877 | struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core); |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1878 | struct mlxsw_sp_port *mlxsw_sp_port; |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1879 | u8 cur_width, base_port; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1880 | unsigned int count; |
| 1881 | int i; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1882 | |
| 1883 | mlxsw_sp_port = mlxsw_sp->ports[local_port]; |
| 1884 | if (!mlxsw_sp_port) { |
| 1885 | dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n", |
| 1886 | local_port); |
| 1887 | return -EINVAL; |
| 1888 | } |
| 1889 | |
| 1890 | if (!mlxsw_sp_port->split) { |
| 1891 | netdev_err(mlxsw_sp_port->dev, "Port wasn't split\n"); |
| 1892 | return -EINVAL; |
| 1893 | } |
| 1894 | |
Ido Schimmel | d664b41 | 2016-06-09 09:51:40 +0200 | [diff] [blame] | 1895 | cur_width = mlxsw_sp_port->mapping.width; |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1896 | count = cur_width == 1 ? 4 : 2; |
| 1897 | |
| 1898 | base_port = mlxsw_sp_cluster_base_port_get(local_port); |
| 1899 | |
| 1900 | /* Determine which ports to remove. */ |
| 1901 | if (count == 2 && local_port >= base_port + 2) |
| 1902 | base_port = base_port + 2; |
| 1903 | |
| 1904 | for (i = 0; i < count; i++) |
| 1905 | mlxsw_sp_port_remove(mlxsw_sp, base_port + i); |
| 1906 | |
Ido Schimmel | be94535 | 2016-06-09 09:51:39 +0200 | [diff] [blame] | 1907 | mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count); |
Ido Schimmel | 18f1e70 | 2016-02-26 17:32:31 +0100 | [diff] [blame] | 1908 | |
| 1909 | return 0; |
| 1910 | } |
| 1911 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1912 | static void mlxsw_sp_pude_event_func(const struct mlxsw_reg_info *reg, |
| 1913 | char *pude_pl, void *priv) |
| 1914 | { |
| 1915 | struct mlxsw_sp *mlxsw_sp = priv; |
| 1916 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 1917 | enum mlxsw_reg_pude_oper_status status; |
| 1918 | u8 local_port; |
| 1919 | |
| 1920 | local_port = mlxsw_reg_pude_local_port_get(pude_pl); |
| 1921 | mlxsw_sp_port = mlxsw_sp->ports[local_port]; |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 1922 | if (!mlxsw_sp_port) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1923 | return; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 1924 | |
| 1925 | status = mlxsw_reg_pude_oper_status_get(pude_pl); |
| 1926 | if (status == MLXSW_PORT_OPER_STATUS_UP) { |
| 1927 | netdev_info(mlxsw_sp_port->dev, "link up\n"); |
| 1928 | netif_carrier_on(mlxsw_sp_port->dev); |
| 1929 | } else { |
| 1930 | netdev_info(mlxsw_sp_port->dev, "link down\n"); |
| 1931 | netif_carrier_off(mlxsw_sp_port->dev); |
| 1932 | } |
| 1933 | } |
| 1934 | |
| 1935 | static struct mlxsw_event_listener mlxsw_sp_pude_event = { |
| 1936 | .func = mlxsw_sp_pude_event_func, |
| 1937 | .trap_id = MLXSW_TRAP_ID_PUDE, |
| 1938 | }; |
| 1939 | |
| 1940 | static int mlxsw_sp_event_register(struct mlxsw_sp *mlxsw_sp, |
| 1941 | enum mlxsw_event_trap_id trap_id) |
| 1942 | { |
| 1943 | struct mlxsw_event_listener *el; |
| 1944 | char hpkt_pl[MLXSW_REG_HPKT_LEN]; |
| 1945 | int err; |
| 1946 | |
| 1947 | switch (trap_id) { |
| 1948 | case MLXSW_TRAP_ID_PUDE: |
| 1949 | el = &mlxsw_sp_pude_event; |
| 1950 | break; |
| 1951 | } |
| 1952 | err = mlxsw_core_event_listener_register(mlxsw_sp->core, el, mlxsw_sp); |
| 1953 | if (err) |
| 1954 | return err; |
| 1955 | |
| 1956 | mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD, trap_id); |
| 1957 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl); |
| 1958 | if (err) |
| 1959 | goto err_event_trap_set; |
| 1960 | |
| 1961 | return 0; |
| 1962 | |
| 1963 | err_event_trap_set: |
| 1964 | mlxsw_core_event_listener_unregister(mlxsw_sp->core, el, mlxsw_sp); |
| 1965 | return err; |
| 1966 | } |
| 1967 | |
| 1968 | static void mlxsw_sp_event_unregister(struct mlxsw_sp *mlxsw_sp, |
| 1969 | enum mlxsw_event_trap_id trap_id) |
| 1970 | { |
| 1971 | struct mlxsw_event_listener *el; |
| 1972 | |
| 1973 | switch (trap_id) { |
| 1974 | case MLXSW_TRAP_ID_PUDE: |
| 1975 | el = &mlxsw_sp_pude_event; |
| 1976 | break; |
| 1977 | } |
| 1978 | mlxsw_core_event_listener_unregister(mlxsw_sp->core, el, mlxsw_sp); |
| 1979 | } |
| 1980 | |
| 1981 | static void mlxsw_sp_rx_listener_func(struct sk_buff *skb, u8 local_port, |
| 1982 | void *priv) |
| 1983 | { |
| 1984 | struct mlxsw_sp *mlxsw_sp = priv; |
| 1985 | struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port]; |
| 1986 | struct mlxsw_sp_port_pcpu_stats *pcpu_stats; |
| 1987 | |
| 1988 | if (unlikely(!mlxsw_sp_port)) { |
| 1989 | dev_warn_ratelimited(mlxsw_sp->bus_info->dev, "Port %d: skb received for non-existent port\n", |
| 1990 | local_port); |
| 1991 | return; |
| 1992 | } |
| 1993 | |
| 1994 | skb->dev = mlxsw_sp_port->dev; |
| 1995 | |
| 1996 | pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats); |
| 1997 | u64_stats_update_begin(&pcpu_stats->syncp); |
| 1998 | pcpu_stats->rx_packets++; |
| 1999 | pcpu_stats->rx_bytes += skb->len; |
| 2000 | u64_stats_update_end(&pcpu_stats->syncp); |
| 2001 | |
| 2002 | skb->protocol = eth_type_trans(skb, skb->dev); |
| 2003 | netif_receive_skb(skb); |
| 2004 | } |
| 2005 | |
| 2006 | static const struct mlxsw_rx_listener mlxsw_sp_rx_listener[] = { |
| 2007 | { |
| 2008 | .func = mlxsw_sp_rx_listener_func, |
| 2009 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2010 | .trap_id = MLXSW_TRAP_ID_FDB_MC, |
| 2011 | }, |
| 2012 | /* Traps for specific L2 packet types, not trapped as FDB MC */ |
| 2013 | { |
| 2014 | .func = mlxsw_sp_rx_listener_func, |
| 2015 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2016 | .trap_id = MLXSW_TRAP_ID_STP, |
| 2017 | }, |
| 2018 | { |
| 2019 | .func = mlxsw_sp_rx_listener_func, |
| 2020 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2021 | .trap_id = MLXSW_TRAP_ID_LACP, |
| 2022 | }, |
| 2023 | { |
| 2024 | .func = mlxsw_sp_rx_listener_func, |
| 2025 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2026 | .trap_id = MLXSW_TRAP_ID_EAPOL, |
| 2027 | }, |
| 2028 | { |
| 2029 | .func = mlxsw_sp_rx_listener_func, |
| 2030 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2031 | .trap_id = MLXSW_TRAP_ID_LLDP, |
| 2032 | }, |
| 2033 | { |
| 2034 | .func = mlxsw_sp_rx_listener_func, |
| 2035 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2036 | .trap_id = MLXSW_TRAP_ID_MMRP, |
| 2037 | }, |
| 2038 | { |
| 2039 | .func = mlxsw_sp_rx_listener_func, |
| 2040 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2041 | .trap_id = MLXSW_TRAP_ID_MVRP, |
| 2042 | }, |
| 2043 | { |
| 2044 | .func = mlxsw_sp_rx_listener_func, |
| 2045 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2046 | .trap_id = MLXSW_TRAP_ID_RPVST, |
| 2047 | }, |
| 2048 | { |
| 2049 | .func = mlxsw_sp_rx_listener_func, |
| 2050 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2051 | .trap_id = MLXSW_TRAP_ID_DHCP, |
| 2052 | }, |
| 2053 | { |
| 2054 | .func = mlxsw_sp_rx_listener_func, |
| 2055 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2056 | .trap_id = MLXSW_TRAP_ID_IGMP_QUERY, |
| 2057 | }, |
| 2058 | { |
| 2059 | .func = mlxsw_sp_rx_listener_func, |
| 2060 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2061 | .trap_id = MLXSW_TRAP_ID_IGMP_V1_REPORT, |
| 2062 | }, |
| 2063 | { |
| 2064 | .func = mlxsw_sp_rx_listener_func, |
| 2065 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2066 | .trap_id = MLXSW_TRAP_ID_IGMP_V2_REPORT, |
| 2067 | }, |
| 2068 | { |
| 2069 | .func = mlxsw_sp_rx_listener_func, |
| 2070 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2071 | .trap_id = MLXSW_TRAP_ID_IGMP_V2_LEAVE, |
| 2072 | }, |
| 2073 | { |
| 2074 | .func = mlxsw_sp_rx_listener_func, |
| 2075 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2076 | .trap_id = MLXSW_TRAP_ID_IGMP_V3_REPORT, |
| 2077 | }, |
Jiri Pirko | 7b27ce7 | 2016-07-02 11:00:20 +0200 | [diff] [blame] | 2078 | { |
| 2079 | .func = mlxsw_sp_rx_listener_func, |
| 2080 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2081 | .trap_id = MLXSW_TRAP_ID_ARPBC, |
| 2082 | }, |
| 2083 | { |
| 2084 | .func = mlxsw_sp_rx_listener_func, |
| 2085 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2086 | .trap_id = MLXSW_TRAP_ID_ARPUC, |
| 2087 | }, |
| 2088 | { |
| 2089 | .func = mlxsw_sp_rx_listener_func, |
| 2090 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2091 | .trap_id = MLXSW_TRAP_ID_IP2ME, |
| 2092 | }, |
| 2093 | { |
| 2094 | .func = mlxsw_sp_rx_listener_func, |
| 2095 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2096 | .trap_id = MLXSW_TRAP_ID_RTR_INGRESS0, |
| 2097 | }, |
| 2098 | { |
| 2099 | .func = mlxsw_sp_rx_listener_func, |
| 2100 | .local_port = MLXSW_PORT_DONT_CARE, |
| 2101 | .trap_id = MLXSW_TRAP_ID_HOST_MISS_IPV4, |
| 2102 | }, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2103 | }; |
| 2104 | |
| 2105 | static int mlxsw_sp_traps_init(struct mlxsw_sp *mlxsw_sp) |
| 2106 | { |
| 2107 | char htgt_pl[MLXSW_REG_HTGT_LEN]; |
| 2108 | char hpkt_pl[MLXSW_REG_HPKT_LEN]; |
| 2109 | int i; |
| 2110 | int err; |
| 2111 | |
| 2112 | mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_RX); |
| 2113 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(htgt), htgt_pl); |
| 2114 | if (err) |
| 2115 | return err; |
| 2116 | |
| 2117 | mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_CTRL); |
| 2118 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(htgt), htgt_pl); |
| 2119 | if (err) |
| 2120 | return err; |
| 2121 | |
| 2122 | for (i = 0; i < ARRAY_SIZE(mlxsw_sp_rx_listener); i++) { |
| 2123 | err = mlxsw_core_rx_listener_register(mlxsw_sp->core, |
| 2124 | &mlxsw_sp_rx_listener[i], |
| 2125 | mlxsw_sp); |
| 2126 | if (err) |
| 2127 | goto err_rx_listener_register; |
| 2128 | |
| 2129 | mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU, |
| 2130 | mlxsw_sp_rx_listener[i].trap_id); |
| 2131 | err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl); |
| 2132 | if (err) |
| 2133 | goto err_rx_trap_set; |
| 2134 | } |
| 2135 | return 0; |
| 2136 | |
| 2137 | err_rx_trap_set: |
| 2138 | mlxsw_core_rx_listener_unregister(mlxsw_sp->core, |
| 2139 | &mlxsw_sp_rx_listener[i], |
| 2140 | mlxsw_sp); |
| 2141 | err_rx_listener_register: |
| 2142 | for (i--; i >= 0; i--) { |
Ido Schimmel | 10f00aa | 2016-07-02 11:00:19 +0200 | [diff] [blame] | 2143 | mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_DISCARD, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2144 | mlxsw_sp_rx_listener[i].trap_id); |
| 2145 | mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl); |
| 2146 | |
| 2147 | mlxsw_core_rx_listener_unregister(mlxsw_sp->core, |
| 2148 | &mlxsw_sp_rx_listener[i], |
| 2149 | mlxsw_sp); |
| 2150 | } |
| 2151 | return err; |
| 2152 | } |
| 2153 | |
| 2154 | static void mlxsw_sp_traps_fini(struct mlxsw_sp *mlxsw_sp) |
| 2155 | { |
| 2156 | char hpkt_pl[MLXSW_REG_HPKT_LEN]; |
| 2157 | int i; |
| 2158 | |
| 2159 | for (i = 0; i < ARRAY_SIZE(mlxsw_sp_rx_listener); i++) { |
Ido Schimmel | 10f00aa | 2016-07-02 11:00:19 +0200 | [diff] [blame] | 2160 | mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_DISCARD, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2161 | mlxsw_sp_rx_listener[i].trap_id); |
| 2162 | mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl); |
| 2163 | |
| 2164 | mlxsw_core_rx_listener_unregister(mlxsw_sp->core, |
| 2165 | &mlxsw_sp_rx_listener[i], |
| 2166 | mlxsw_sp); |
| 2167 | } |
| 2168 | } |
| 2169 | |
| 2170 | static int __mlxsw_sp_flood_init(struct mlxsw_core *mlxsw_core, |
| 2171 | enum mlxsw_reg_sfgc_type type, |
| 2172 | enum mlxsw_reg_sfgc_bridge_type bridge_type) |
| 2173 | { |
| 2174 | enum mlxsw_flood_table_type table_type; |
| 2175 | enum mlxsw_sp_flood_table flood_table; |
| 2176 | char sfgc_pl[MLXSW_REG_SFGC_LEN]; |
| 2177 | |
Ido Schimmel | 19ae612 | 2015-12-15 16:03:39 +0100 | [diff] [blame] | 2178 | if (bridge_type == MLXSW_REG_SFGC_BRIDGE_TYPE_VFID) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2179 | table_type = MLXSW_REG_SFGC_TABLE_TYPE_FID; |
Ido Schimmel | 19ae612 | 2015-12-15 16:03:39 +0100 | [diff] [blame] | 2180 | else |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2181 | table_type = MLXSW_REG_SFGC_TABLE_TYPE_FID_OFFEST; |
Ido Schimmel | 19ae612 | 2015-12-15 16:03:39 +0100 | [diff] [blame] | 2182 | |
| 2183 | if (type == MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST) |
| 2184 | flood_table = MLXSW_SP_FLOOD_TABLE_UC; |
| 2185 | else |
| 2186 | flood_table = MLXSW_SP_FLOOD_TABLE_BM; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2187 | |
| 2188 | mlxsw_reg_sfgc_pack(sfgc_pl, type, bridge_type, table_type, |
| 2189 | flood_table); |
| 2190 | return mlxsw_reg_write(mlxsw_core, MLXSW_REG(sfgc), sfgc_pl); |
| 2191 | } |
| 2192 | |
| 2193 | static int mlxsw_sp_flood_init(struct mlxsw_sp *mlxsw_sp) |
| 2194 | { |
| 2195 | int type, err; |
| 2196 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2197 | for (type = 0; type < MLXSW_REG_SFGC_TYPE_MAX; type++) { |
| 2198 | if (type == MLXSW_REG_SFGC_TYPE_RESERVED) |
| 2199 | continue; |
| 2200 | |
| 2201 | err = __mlxsw_sp_flood_init(mlxsw_sp->core, type, |
| 2202 | MLXSW_REG_SFGC_BRIDGE_TYPE_VFID); |
| 2203 | if (err) |
| 2204 | return err; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2205 | |
| 2206 | err = __mlxsw_sp_flood_init(mlxsw_sp->core, type, |
| 2207 | MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID); |
| 2208 | if (err) |
| 2209 | return err; |
| 2210 | } |
| 2211 | |
| 2212 | return 0; |
| 2213 | } |
| 2214 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 2215 | static int mlxsw_sp_lag_init(struct mlxsw_sp *mlxsw_sp) |
| 2216 | { |
| 2217 | char slcr_pl[MLXSW_REG_SLCR_LEN]; |
| 2218 | |
| 2219 | mlxsw_reg_slcr_pack(slcr_pl, MLXSW_REG_SLCR_LAG_HASH_SMAC | |
| 2220 | MLXSW_REG_SLCR_LAG_HASH_DMAC | |
| 2221 | MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE | |
| 2222 | MLXSW_REG_SLCR_LAG_HASH_VLANID | |
| 2223 | MLXSW_REG_SLCR_LAG_HASH_SIP | |
| 2224 | MLXSW_REG_SLCR_LAG_HASH_DIP | |
| 2225 | MLXSW_REG_SLCR_LAG_HASH_SPORT | |
| 2226 | MLXSW_REG_SLCR_LAG_HASH_DPORT | |
| 2227 | MLXSW_REG_SLCR_LAG_HASH_IPPROTO); |
| 2228 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcr), slcr_pl); |
| 2229 | } |
| 2230 | |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 2231 | static int mlxsw_sp_init(struct mlxsw_core *mlxsw_core, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2232 | const struct mlxsw_bus_info *mlxsw_bus_info) |
| 2233 | { |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 2234 | struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2235 | int err; |
| 2236 | |
| 2237 | mlxsw_sp->core = mlxsw_core; |
| 2238 | mlxsw_sp->bus_info = mlxsw_bus_info; |
Ido Schimmel | 14d3946 | 2016-06-20 23:04:15 +0200 | [diff] [blame] | 2239 | INIT_LIST_HEAD(&mlxsw_sp->fids); |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 2240 | INIT_LIST_HEAD(&mlxsw_sp->vfids.list); |
Elad Raz | 3a49b4f | 2016-01-10 21:06:28 +0100 | [diff] [blame] | 2241 | INIT_LIST_HEAD(&mlxsw_sp->br_mids.list); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2242 | |
| 2243 | err = mlxsw_sp_base_mac_get(mlxsw_sp); |
| 2244 | if (err) { |
| 2245 | dev_err(mlxsw_sp->bus_info->dev, "Failed to get base mac\n"); |
| 2246 | return err; |
| 2247 | } |
| 2248 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2249 | err = mlxsw_sp_event_register(mlxsw_sp, MLXSW_TRAP_ID_PUDE); |
| 2250 | if (err) { |
| 2251 | dev_err(mlxsw_sp->bus_info->dev, "Failed to register for PUDE events\n"); |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 2252 | return err; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2253 | } |
| 2254 | |
| 2255 | err = mlxsw_sp_traps_init(mlxsw_sp); |
| 2256 | if (err) { |
| 2257 | dev_err(mlxsw_sp->bus_info->dev, "Failed to set traps for RX\n"); |
| 2258 | goto err_rx_listener_register; |
| 2259 | } |
| 2260 | |
| 2261 | err = mlxsw_sp_flood_init(mlxsw_sp); |
| 2262 | if (err) { |
| 2263 | dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize flood tables\n"); |
| 2264 | goto err_flood_init; |
| 2265 | } |
| 2266 | |
| 2267 | err = mlxsw_sp_buffers_init(mlxsw_sp); |
| 2268 | if (err) { |
| 2269 | dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize buffers\n"); |
| 2270 | goto err_buffers_init; |
| 2271 | } |
| 2272 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 2273 | err = mlxsw_sp_lag_init(mlxsw_sp); |
| 2274 | if (err) { |
| 2275 | dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize LAG\n"); |
| 2276 | goto err_lag_init; |
| 2277 | } |
| 2278 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2279 | err = mlxsw_sp_switchdev_init(mlxsw_sp); |
| 2280 | if (err) { |
| 2281 | dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize switchdev\n"); |
| 2282 | goto err_switchdev_init; |
| 2283 | } |
| 2284 | |
Ido Schimmel | 464dce1 | 2016-07-02 11:00:15 +0200 | [diff] [blame] | 2285 | err = mlxsw_sp_router_init(mlxsw_sp); |
| 2286 | if (err) { |
| 2287 | dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize router\n"); |
| 2288 | goto err_router_init; |
| 2289 | } |
| 2290 | |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 2291 | err = mlxsw_sp_ports_create(mlxsw_sp); |
| 2292 | if (err) { |
| 2293 | dev_err(mlxsw_sp->bus_info->dev, "Failed to create ports\n"); |
| 2294 | goto err_ports_create; |
| 2295 | } |
| 2296 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2297 | return 0; |
| 2298 | |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 2299 | err_ports_create: |
Ido Schimmel | 464dce1 | 2016-07-02 11:00:15 +0200 | [diff] [blame] | 2300 | mlxsw_sp_router_fini(mlxsw_sp); |
| 2301 | err_router_init: |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 2302 | mlxsw_sp_switchdev_fini(mlxsw_sp); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2303 | err_switchdev_init: |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 2304 | err_lag_init: |
Jiri Pirko | 0f433fa | 2016-04-14 18:19:24 +0200 | [diff] [blame] | 2305 | mlxsw_sp_buffers_fini(mlxsw_sp); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2306 | err_buffers_init: |
| 2307 | err_flood_init: |
| 2308 | mlxsw_sp_traps_fini(mlxsw_sp); |
| 2309 | err_rx_listener_register: |
| 2310 | mlxsw_sp_event_unregister(mlxsw_sp, MLXSW_TRAP_ID_PUDE); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2311 | return err; |
| 2312 | } |
| 2313 | |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 2314 | static void mlxsw_sp_fini(struct mlxsw_core *mlxsw_core) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2315 | { |
Jiri Pirko | b2f1057 | 2016-04-08 19:11:23 +0200 | [diff] [blame] | 2316 | struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core); |
Ido Schimmel | fa3054f | 2016-07-02 11:00:16 +0200 | [diff] [blame] | 2317 | int i; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2318 | |
Ido Schimmel | bbf2a47 | 2016-07-02 11:00:14 +0200 | [diff] [blame] | 2319 | mlxsw_sp_ports_remove(mlxsw_sp); |
Ido Schimmel | 464dce1 | 2016-07-02 11:00:15 +0200 | [diff] [blame] | 2320 | mlxsw_sp_router_fini(mlxsw_sp); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2321 | mlxsw_sp_switchdev_fini(mlxsw_sp); |
Jiri Pirko | 5113bfd | 2016-05-06 22:20:59 +0200 | [diff] [blame] | 2322 | mlxsw_sp_buffers_fini(mlxsw_sp); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2323 | mlxsw_sp_traps_fini(mlxsw_sp); |
| 2324 | mlxsw_sp_event_unregister(mlxsw_sp, MLXSW_TRAP_ID_PUDE); |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 2325 | WARN_ON(!list_empty(&mlxsw_sp->vfids.list)); |
Ido Schimmel | 14d3946 | 2016-06-20 23:04:15 +0200 | [diff] [blame] | 2326 | WARN_ON(!list_empty(&mlxsw_sp->fids)); |
Ido Schimmel | fa3054f | 2016-07-02 11:00:16 +0200 | [diff] [blame] | 2327 | for (i = 0; i < MLXSW_SP_RIF_MAX; i++) |
| 2328 | WARN_ON_ONCE(mlxsw_sp->rifs[i]); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2329 | } |
| 2330 | |
| 2331 | static struct mlxsw_config_profile mlxsw_sp_config_profile = { |
| 2332 | .used_max_vepa_channels = 1, |
| 2333 | .max_vepa_channels = 0, |
| 2334 | .used_max_lag = 1, |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 2335 | .max_lag = MLXSW_SP_LAG_MAX, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2336 | .used_max_port_per_lag = 1, |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 2337 | .max_port_per_lag = MLXSW_SP_PORT_PER_LAG_MAX, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2338 | .used_max_mid = 1, |
Elad Raz | 53ae628 | 2016-01-10 21:06:26 +0100 | [diff] [blame] | 2339 | .max_mid = MLXSW_SP_MID_MAX, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2340 | .used_max_pgt = 1, |
| 2341 | .max_pgt = 0, |
| 2342 | .used_max_system_port = 1, |
| 2343 | .max_system_port = 64, |
| 2344 | .used_max_vlan_groups = 1, |
| 2345 | .max_vlan_groups = 127, |
| 2346 | .used_max_regions = 1, |
| 2347 | .max_regions = 400, |
| 2348 | .used_flood_tables = 1, |
| 2349 | .used_flood_mode = 1, |
| 2350 | .flood_mode = 3, |
| 2351 | .max_fid_offset_flood_tables = 2, |
| 2352 | .fid_offset_flood_table_size = VLAN_N_VID - 1, |
Ido Schimmel | 19ae612 | 2015-12-15 16:03:39 +0100 | [diff] [blame] | 2353 | .max_fid_flood_tables = 2, |
| 2354 | .fid_flood_table_size = MLXSW_SP_VFID_MAX, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2355 | .used_max_ib_mc = 1, |
| 2356 | .max_ib_mc = 0, |
| 2357 | .used_max_pkey = 1, |
| 2358 | .max_pkey = 0, |
| 2359 | .swid_config = { |
| 2360 | { |
| 2361 | .used_type = 1, |
| 2362 | .type = MLXSW_PORT_SWID_TYPE_ETH, |
| 2363 | } |
| 2364 | }, |
| 2365 | }; |
| 2366 | |
| 2367 | static struct mlxsw_driver mlxsw_sp_driver = { |
Jiri Pirko | 2d0ed39 | 2016-04-14 18:19:30 +0200 | [diff] [blame] | 2368 | .kind = MLXSW_DEVICE_KIND_SPECTRUM, |
| 2369 | .owner = THIS_MODULE, |
| 2370 | .priv_size = sizeof(struct mlxsw_sp), |
| 2371 | .init = mlxsw_sp_init, |
| 2372 | .fini = mlxsw_sp_fini, |
| 2373 | .port_split = mlxsw_sp_port_split, |
| 2374 | .port_unsplit = mlxsw_sp_port_unsplit, |
| 2375 | .sb_pool_get = mlxsw_sp_sb_pool_get, |
| 2376 | .sb_pool_set = mlxsw_sp_sb_pool_set, |
| 2377 | .sb_port_pool_get = mlxsw_sp_sb_port_pool_get, |
| 2378 | .sb_port_pool_set = mlxsw_sp_sb_port_pool_set, |
| 2379 | .sb_tc_pool_bind_get = mlxsw_sp_sb_tc_pool_bind_get, |
| 2380 | .sb_tc_pool_bind_set = mlxsw_sp_sb_tc_pool_bind_set, |
| 2381 | .sb_occ_snapshot = mlxsw_sp_sb_occ_snapshot, |
| 2382 | .sb_occ_max_clear = mlxsw_sp_sb_occ_max_clear, |
| 2383 | .sb_occ_port_pool_get = mlxsw_sp_sb_occ_port_pool_get, |
| 2384 | .sb_occ_tc_port_bind_get = mlxsw_sp_sb_occ_tc_port_bind_get, |
| 2385 | .txhdr_construct = mlxsw_sp_txhdr_construct, |
| 2386 | .txhdr_len = MLXSW_TXHDR_LEN, |
| 2387 | .profile = &mlxsw_sp_config_profile, |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 2388 | }; |
| 2389 | |
Jiri Pirko | 7ce856a | 2016-07-04 08:23:12 +0200 | [diff] [blame] | 2390 | static bool mlxsw_sp_port_dev_check(const struct net_device *dev) |
| 2391 | { |
| 2392 | return dev->netdev_ops == &mlxsw_sp_port_netdev_ops; |
| 2393 | } |
| 2394 | |
| 2395 | static struct mlxsw_sp_port *mlxsw_sp_port_dev_lower_find(struct net_device *dev) |
| 2396 | { |
| 2397 | struct net_device *lower_dev; |
| 2398 | struct list_head *iter; |
| 2399 | |
| 2400 | if (mlxsw_sp_port_dev_check(dev)) |
| 2401 | return netdev_priv(dev); |
| 2402 | |
| 2403 | netdev_for_each_all_lower_dev(dev, lower_dev, iter) { |
| 2404 | if (mlxsw_sp_port_dev_check(lower_dev)) |
| 2405 | return netdev_priv(lower_dev); |
| 2406 | } |
| 2407 | return NULL; |
| 2408 | } |
| 2409 | |
| 2410 | static struct mlxsw_sp *mlxsw_sp_lower_get(struct net_device *dev) |
| 2411 | { |
| 2412 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 2413 | |
| 2414 | mlxsw_sp_port = mlxsw_sp_port_dev_lower_find(dev); |
| 2415 | return mlxsw_sp_port ? mlxsw_sp_port->mlxsw_sp : NULL; |
| 2416 | } |
| 2417 | |
| 2418 | static struct mlxsw_sp_port *mlxsw_sp_port_dev_lower_find_rcu(struct net_device *dev) |
| 2419 | { |
| 2420 | struct net_device *lower_dev; |
| 2421 | struct list_head *iter; |
| 2422 | |
| 2423 | if (mlxsw_sp_port_dev_check(dev)) |
| 2424 | return netdev_priv(dev); |
| 2425 | |
| 2426 | netdev_for_each_all_lower_dev_rcu(dev, lower_dev, iter) { |
| 2427 | if (mlxsw_sp_port_dev_check(lower_dev)) |
| 2428 | return netdev_priv(lower_dev); |
| 2429 | } |
| 2430 | return NULL; |
| 2431 | } |
| 2432 | |
| 2433 | struct mlxsw_sp_port *mlxsw_sp_port_lower_dev_hold(struct net_device *dev) |
| 2434 | { |
| 2435 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 2436 | |
| 2437 | rcu_read_lock(); |
| 2438 | mlxsw_sp_port = mlxsw_sp_port_dev_lower_find_rcu(dev); |
| 2439 | if (mlxsw_sp_port) |
| 2440 | dev_hold(mlxsw_sp_port->dev); |
| 2441 | rcu_read_unlock(); |
| 2442 | return mlxsw_sp_port; |
| 2443 | } |
| 2444 | |
| 2445 | void mlxsw_sp_port_dev_put(struct mlxsw_sp_port *mlxsw_sp_port) |
| 2446 | { |
| 2447 | dev_put(mlxsw_sp_port->dev); |
| 2448 | } |
| 2449 | |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 2450 | static bool mlxsw_sp_rif_should_config(struct mlxsw_sp_rif *r, |
| 2451 | unsigned long event) |
| 2452 | { |
| 2453 | switch (event) { |
| 2454 | case NETDEV_UP: |
| 2455 | if (!r) |
| 2456 | return true; |
| 2457 | r->ref_count++; |
| 2458 | return false; |
| 2459 | case NETDEV_DOWN: |
| 2460 | if (r && --r->ref_count == 0) |
| 2461 | return true; |
| 2462 | /* It is possible we already removed the RIF ourselves |
| 2463 | * if it was assigned to a netdev that is now a bridge |
| 2464 | * or LAG slave. |
| 2465 | */ |
| 2466 | return false; |
| 2467 | } |
| 2468 | |
| 2469 | return false; |
| 2470 | } |
| 2471 | |
| 2472 | static int mlxsw_sp_avail_rif_get(struct mlxsw_sp *mlxsw_sp) |
| 2473 | { |
| 2474 | int i; |
| 2475 | |
| 2476 | for (i = 0; i < MLXSW_SP_RIF_MAX; i++) |
| 2477 | if (!mlxsw_sp->rifs[i]) |
| 2478 | return i; |
| 2479 | |
| 2480 | return MLXSW_SP_RIF_MAX; |
| 2481 | } |
| 2482 | |
| 2483 | static void mlxsw_sp_vport_rif_sp_attr_get(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 2484 | bool *p_lagged, u16 *p_system_port) |
| 2485 | { |
| 2486 | u8 local_port = mlxsw_sp_vport->local_port; |
| 2487 | |
| 2488 | *p_lagged = mlxsw_sp_vport->lagged; |
| 2489 | *p_system_port = *p_lagged ? mlxsw_sp_vport->lag_id : local_port; |
| 2490 | } |
| 2491 | |
| 2492 | static int mlxsw_sp_vport_rif_sp_op(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 2493 | struct net_device *l3_dev, u16 rif, |
| 2494 | bool create) |
| 2495 | { |
| 2496 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp; |
| 2497 | bool lagged = mlxsw_sp_vport->lagged; |
| 2498 | char ritr_pl[MLXSW_REG_RITR_LEN]; |
| 2499 | u16 system_port; |
| 2500 | |
| 2501 | mlxsw_reg_ritr_pack(ritr_pl, create, MLXSW_REG_RITR_SP_IF, rif, |
| 2502 | l3_dev->mtu, l3_dev->dev_addr); |
| 2503 | |
| 2504 | mlxsw_sp_vport_rif_sp_attr_get(mlxsw_sp_vport, &lagged, &system_port); |
| 2505 | mlxsw_reg_ritr_sp_if_pack(ritr_pl, lagged, system_port, |
| 2506 | mlxsw_sp_vport_vid_get(mlxsw_sp_vport)); |
| 2507 | |
| 2508 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ritr), ritr_pl); |
| 2509 | } |
| 2510 | |
| 2511 | static void mlxsw_sp_vport_rif_sp_leave(struct mlxsw_sp_port *mlxsw_sp_vport); |
| 2512 | |
| 2513 | static struct mlxsw_sp_fid * |
| 2514 | mlxsw_sp_rfid_alloc(u16 fid, struct net_device *l3_dev) |
| 2515 | { |
| 2516 | struct mlxsw_sp_fid *f; |
| 2517 | |
| 2518 | f = kzalloc(sizeof(*f), GFP_KERNEL); |
| 2519 | if (!f) |
| 2520 | return NULL; |
| 2521 | |
| 2522 | f->leave = mlxsw_sp_vport_rif_sp_leave; |
| 2523 | f->ref_count = 0; |
| 2524 | f->dev = l3_dev; |
| 2525 | f->fid = fid; |
| 2526 | |
| 2527 | return f; |
| 2528 | } |
| 2529 | |
| 2530 | static struct mlxsw_sp_rif * |
| 2531 | mlxsw_sp_rif_alloc(u16 rif, struct net_device *l3_dev, struct mlxsw_sp_fid *f) |
| 2532 | { |
| 2533 | struct mlxsw_sp_rif *r; |
| 2534 | |
| 2535 | r = kzalloc(sizeof(*r), GFP_KERNEL); |
| 2536 | if (!r) |
| 2537 | return NULL; |
| 2538 | |
| 2539 | ether_addr_copy(r->addr, l3_dev->dev_addr); |
| 2540 | r->mtu = l3_dev->mtu; |
| 2541 | r->ref_count = 1; |
| 2542 | r->dev = l3_dev; |
| 2543 | r->rif = rif; |
| 2544 | r->f = f; |
| 2545 | |
| 2546 | return r; |
| 2547 | } |
| 2548 | |
| 2549 | static struct mlxsw_sp_rif * |
| 2550 | mlxsw_sp_vport_rif_sp_create(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 2551 | struct net_device *l3_dev) |
| 2552 | { |
| 2553 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp; |
| 2554 | struct mlxsw_sp_fid *f; |
| 2555 | struct mlxsw_sp_rif *r; |
| 2556 | u16 fid, rif; |
| 2557 | int err; |
| 2558 | |
| 2559 | rif = mlxsw_sp_avail_rif_get(mlxsw_sp); |
| 2560 | if (rif == MLXSW_SP_RIF_MAX) |
| 2561 | return ERR_PTR(-ERANGE); |
| 2562 | |
| 2563 | err = mlxsw_sp_vport_rif_sp_op(mlxsw_sp_vport, l3_dev, rif, true); |
| 2564 | if (err) |
| 2565 | return ERR_PTR(err); |
| 2566 | |
| 2567 | fid = mlxsw_sp_rif_sp_to_fid(rif); |
| 2568 | err = mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, fid, true); |
| 2569 | if (err) |
| 2570 | goto err_rif_fdb_op; |
| 2571 | |
| 2572 | f = mlxsw_sp_rfid_alloc(fid, l3_dev); |
| 2573 | if (!f) { |
| 2574 | err = -ENOMEM; |
| 2575 | goto err_rfid_alloc; |
| 2576 | } |
| 2577 | |
| 2578 | r = mlxsw_sp_rif_alloc(rif, l3_dev, f); |
| 2579 | if (!r) { |
| 2580 | err = -ENOMEM; |
| 2581 | goto err_rif_alloc; |
| 2582 | } |
| 2583 | |
| 2584 | f->r = r; |
| 2585 | mlxsw_sp->rifs[rif] = r; |
| 2586 | |
| 2587 | return r; |
| 2588 | |
| 2589 | err_rif_alloc: |
| 2590 | kfree(f); |
| 2591 | err_rfid_alloc: |
| 2592 | mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, fid, false); |
| 2593 | err_rif_fdb_op: |
| 2594 | mlxsw_sp_vport_rif_sp_op(mlxsw_sp_vport, l3_dev, rif, false); |
| 2595 | return ERR_PTR(err); |
| 2596 | } |
| 2597 | |
| 2598 | static void mlxsw_sp_vport_rif_sp_destroy(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 2599 | struct mlxsw_sp_rif *r) |
| 2600 | { |
| 2601 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp; |
| 2602 | struct net_device *l3_dev = r->dev; |
| 2603 | struct mlxsw_sp_fid *f = r->f; |
| 2604 | u16 fid = f->fid; |
| 2605 | u16 rif = r->rif; |
| 2606 | |
| 2607 | mlxsw_sp->rifs[rif] = NULL; |
| 2608 | f->r = NULL; |
| 2609 | |
| 2610 | kfree(r); |
| 2611 | |
| 2612 | kfree(f); |
| 2613 | |
| 2614 | mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, fid, false); |
| 2615 | |
| 2616 | mlxsw_sp_vport_rif_sp_op(mlxsw_sp_vport, l3_dev, rif, false); |
| 2617 | } |
| 2618 | |
| 2619 | static int mlxsw_sp_vport_rif_sp_join(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 2620 | struct net_device *l3_dev) |
| 2621 | { |
| 2622 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp; |
| 2623 | struct mlxsw_sp_rif *r; |
| 2624 | |
| 2625 | r = mlxsw_sp_rif_find_by_dev(mlxsw_sp, l3_dev); |
| 2626 | if (!r) { |
| 2627 | r = mlxsw_sp_vport_rif_sp_create(mlxsw_sp_vport, l3_dev); |
| 2628 | if (IS_ERR(r)) |
| 2629 | return PTR_ERR(r); |
| 2630 | } |
| 2631 | |
| 2632 | mlxsw_sp_vport_fid_set(mlxsw_sp_vport, r->f); |
| 2633 | r->f->ref_count++; |
| 2634 | |
| 2635 | netdev_dbg(mlxsw_sp_vport->dev, "Joined FID=%d\n", r->f->fid); |
| 2636 | |
| 2637 | return 0; |
| 2638 | } |
| 2639 | |
| 2640 | static void mlxsw_sp_vport_rif_sp_leave(struct mlxsw_sp_port *mlxsw_sp_vport) |
| 2641 | { |
| 2642 | struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
| 2643 | |
| 2644 | netdev_dbg(mlxsw_sp_vport->dev, "Left FID=%d\n", f->fid); |
| 2645 | |
| 2646 | mlxsw_sp_vport_fid_set(mlxsw_sp_vport, NULL); |
| 2647 | if (--f->ref_count == 0) |
| 2648 | mlxsw_sp_vport_rif_sp_destroy(mlxsw_sp_vport, f->r); |
| 2649 | } |
| 2650 | |
| 2651 | static int mlxsw_sp_inetaddr_vport_event(struct net_device *l3_dev, |
| 2652 | struct net_device *port_dev, |
| 2653 | unsigned long event, u16 vid) |
| 2654 | { |
| 2655 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(port_dev); |
| 2656 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 2657 | |
| 2658 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid); |
| 2659 | if (WARN_ON(!mlxsw_sp_vport)) |
| 2660 | return -EINVAL; |
| 2661 | |
| 2662 | switch (event) { |
| 2663 | case NETDEV_UP: |
| 2664 | return mlxsw_sp_vport_rif_sp_join(mlxsw_sp_vport, l3_dev); |
| 2665 | case NETDEV_DOWN: |
| 2666 | mlxsw_sp_vport_rif_sp_leave(mlxsw_sp_vport); |
| 2667 | break; |
| 2668 | } |
| 2669 | |
| 2670 | return 0; |
| 2671 | } |
| 2672 | |
| 2673 | static int mlxsw_sp_inetaddr_port_event(struct net_device *port_dev, |
| 2674 | unsigned long event) |
| 2675 | { |
| 2676 | if (netif_is_bridge_port(port_dev) || netif_is_lag_port(port_dev)) |
| 2677 | return 0; |
| 2678 | |
| 2679 | return mlxsw_sp_inetaddr_vport_event(port_dev, port_dev, event, 1); |
| 2680 | } |
| 2681 | |
| 2682 | static int __mlxsw_sp_inetaddr_lag_event(struct net_device *l3_dev, |
| 2683 | struct net_device *lag_dev, |
| 2684 | unsigned long event, u16 vid) |
| 2685 | { |
| 2686 | struct net_device *port_dev; |
| 2687 | struct list_head *iter; |
| 2688 | int err; |
| 2689 | |
| 2690 | netdev_for_each_lower_dev(lag_dev, port_dev, iter) { |
| 2691 | if (mlxsw_sp_port_dev_check(port_dev)) { |
| 2692 | err = mlxsw_sp_inetaddr_vport_event(l3_dev, port_dev, |
| 2693 | event, vid); |
| 2694 | if (err) |
| 2695 | return err; |
| 2696 | } |
| 2697 | } |
| 2698 | |
| 2699 | return 0; |
| 2700 | } |
| 2701 | |
| 2702 | static int mlxsw_sp_inetaddr_lag_event(struct net_device *lag_dev, |
| 2703 | unsigned long event) |
| 2704 | { |
| 2705 | if (netif_is_bridge_port(lag_dev)) |
| 2706 | return 0; |
| 2707 | |
| 2708 | return __mlxsw_sp_inetaddr_lag_event(lag_dev, lag_dev, event, 1); |
| 2709 | } |
| 2710 | |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 2711 | static struct mlxsw_sp_fid *mlxsw_sp_bridge_fid_get(struct mlxsw_sp *mlxsw_sp, |
| 2712 | struct net_device *l3_dev) |
| 2713 | { |
| 2714 | u16 fid; |
| 2715 | |
| 2716 | if (is_vlan_dev(l3_dev)) |
| 2717 | fid = vlan_dev_vlan_id(l3_dev); |
| 2718 | else if (mlxsw_sp->master_bridge.dev == l3_dev) |
| 2719 | fid = 1; |
| 2720 | else |
| 2721 | return mlxsw_sp_vfid_find(mlxsw_sp, l3_dev); |
| 2722 | |
| 2723 | return mlxsw_sp_fid_find(mlxsw_sp, fid); |
| 2724 | } |
| 2725 | |
| 2726 | static enum mlxsw_reg_ritr_if_type mlxsw_sp_rif_type_get(u16 fid) |
| 2727 | { |
| 2728 | if (mlxsw_sp_fid_is_vfid(fid)) |
| 2729 | return MLXSW_REG_RITR_FID_IF; |
| 2730 | else |
| 2731 | return MLXSW_REG_RITR_VLAN_IF; |
| 2732 | } |
| 2733 | |
| 2734 | static int mlxsw_sp_rif_bridge_op(struct mlxsw_sp *mlxsw_sp, |
| 2735 | struct net_device *l3_dev, |
| 2736 | u16 fid, u16 rif, |
| 2737 | bool create) |
| 2738 | { |
| 2739 | enum mlxsw_reg_ritr_if_type rif_type; |
| 2740 | char ritr_pl[MLXSW_REG_RITR_LEN]; |
| 2741 | |
| 2742 | rif_type = mlxsw_sp_rif_type_get(fid); |
| 2743 | mlxsw_reg_ritr_pack(ritr_pl, create, rif_type, rif, l3_dev->mtu, |
| 2744 | l3_dev->dev_addr); |
| 2745 | mlxsw_reg_ritr_fid_set(ritr_pl, rif_type, fid); |
| 2746 | |
| 2747 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ritr), ritr_pl); |
| 2748 | } |
| 2749 | |
| 2750 | static int mlxsw_sp_rif_bridge_create(struct mlxsw_sp *mlxsw_sp, |
| 2751 | struct net_device *l3_dev, |
| 2752 | struct mlxsw_sp_fid *f) |
| 2753 | { |
| 2754 | struct mlxsw_sp_rif *r; |
| 2755 | u16 rif; |
| 2756 | int err; |
| 2757 | |
| 2758 | rif = mlxsw_sp_avail_rif_get(mlxsw_sp); |
| 2759 | if (rif == MLXSW_SP_RIF_MAX) |
| 2760 | return -ERANGE; |
| 2761 | |
| 2762 | err = mlxsw_sp_rif_bridge_op(mlxsw_sp, l3_dev, f->fid, rif, true); |
| 2763 | if (err) |
| 2764 | return err; |
| 2765 | |
| 2766 | err = mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, f->fid, true); |
| 2767 | if (err) |
| 2768 | goto err_rif_fdb_op; |
| 2769 | |
| 2770 | r = mlxsw_sp_rif_alloc(rif, l3_dev, f); |
| 2771 | if (!r) { |
| 2772 | err = -ENOMEM; |
| 2773 | goto err_rif_alloc; |
| 2774 | } |
| 2775 | |
| 2776 | f->r = r; |
| 2777 | mlxsw_sp->rifs[rif] = r; |
| 2778 | |
| 2779 | netdev_dbg(l3_dev, "RIF=%d created\n", rif); |
| 2780 | |
| 2781 | return 0; |
| 2782 | |
| 2783 | err_rif_alloc: |
| 2784 | mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, f->fid, false); |
| 2785 | err_rif_fdb_op: |
| 2786 | mlxsw_sp_rif_bridge_op(mlxsw_sp, l3_dev, f->fid, rif, false); |
| 2787 | return err; |
| 2788 | } |
| 2789 | |
| 2790 | void mlxsw_sp_rif_bridge_destroy(struct mlxsw_sp *mlxsw_sp, |
| 2791 | struct mlxsw_sp_rif *r) |
| 2792 | { |
| 2793 | struct net_device *l3_dev = r->dev; |
| 2794 | struct mlxsw_sp_fid *f = r->f; |
| 2795 | u16 rif = r->rif; |
| 2796 | |
| 2797 | mlxsw_sp->rifs[rif] = NULL; |
| 2798 | f->r = NULL; |
| 2799 | |
| 2800 | kfree(r); |
| 2801 | |
| 2802 | mlxsw_sp_rif_fdb_op(mlxsw_sp, l3_dev->dev_addr, f->fid, false); |
| 2803 | |
| 2804 | mlxsw_sp_rif_bridge_op(mlxsw_sp, l3_dev, f->fid, rif, false); |
| 2805 | |
| 2806 | netdev_dbg(l3_dev, "RIF=%d destroyed\n", rif); |
| 2807 | } |
| 2808 | |
| 2809 | static int mlxsw_sp_inetaddr_bridge_event(struct net_device *l3_dev, |
| 2810 | struct net_device *br_dev, |
| 2811 | unsigned long event) |
| 2812 | { |
| 2813 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_lower_get(l3_dev); |
| 2814 | struct mlxsw_sp_fid *f; |
| 2815 | |
| 2816 | /* FID can either be an actual FID if the L3 device is the |
| 2817 | * VLAN-aware bridge or a VLAN device on top. Otherwise, the |
| 2818 | * L3 device is a VLAN-unaware bridge and we get a vFID. |
| 2819 | */ |
| 2820 | f = mlxsw_sp_bridge_fid_get(mlxsw_sp, l3_dev); |
| 2821 | if (WARN_ON(!f)) |
| 2822 | return -EINVAL; |
| 2823 | |
| 2824 | switch (event) { |
| 2825 | case NETDEV_UP: |
| 2826 | return mlxsw_sp_rif_bridge_create(mlxsw_sp, l3_dev, f); |
| 2827 | case NETDEV_DOWN: |
| 2828 | mlxsw_sp_rif_bridge_destroy(mlxsw_sp, f->r); |
| 2829 | break; |
| 2830 | } |
| 2831 | |
| 2832 | return 0; |
| 2833 | } |
| 2834 | |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 2835 | static int mlxsw_sp_inetaddr_vlan_event(struct net_device *vlan_dev, |
| 2836 | unsigned long event) |
| 2837 | { |
| 2838 | struct net_device *real_dev = vlan_dev_real_dev(vlan_dev); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 2839 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_lower_get(vlan_dev); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 2840 | u16 vid = vlan_dev_vlan_id(vlan_dev); |
| 2841 | |
| 2842 | if (mlxsw_sp_port_dev_check(real_dev)) |
| 2843 | return mlxsw_sp_inetaddr_vport_event(vlan_dev, real_dev, event, |
| 2844 | vid); |
| 2845 | else if (netif_is_lag_master(real_dev)) |
| 2846 | return __mlxsw_sp_inetaddr_lag_event(vlan_dev, real_dev, event, |
| 2847 | vid); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 2848 | else if (netif_is_bridge_master(real_dev) && |
| 2849 | mlxsw_sp->master_bridge.dev == real_dev) |
| 2850 | return mlxsw_sp_inetaddr_bridge_event(vlan_dev, real_dev, |
| 2851 | event); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 2852 | |
| 2853 | return 0; |
| 2854 | } |
| 2855 | |
| 2856 | static int mlxsw_sp_inetaddr_event(struct notifier_block *unused, |
| 2857 | unsigned long event, void *ptr) |
| 2858 | { |
| 2859 | struct in_ifaddr *ifa = (struct in_ifaddr *) ptr; |
| 2860 | struct net_device *dev = ifa->ifa_dev->dev; |
| 2861 | struct mlxsw_sp *mlxsw_sp; |
| 2862 | struct mlxsw_sp_rif *r; |
| 2863 | int err = 0; |
| 2864 | |
| 2865 | mlxsw_sp = mlxsw_sp_lower_get(dev); |
| 2866 | if (!mlxsw_sp) |
| 2867 | goto out; |
| 2868 | |
| 2869 | r = mlxsw_sp_rif_find_by_dev(mlxsw_sp, dev); |
| 2870 | if (!mlxsw_sp_rif_should_config(r, event)) |
| 2871 | goto out; |
| 2872 | |
| 2873 | if (mlxsw_sp_port_dev_check(dev)) |
| 2874 | err = mlxsw_sp_inetaddr_port_event(dev, event); |
| 2875 | else if (netif_is_lag_master(dev)) |
| 2876 | err = mlxsw_sp_inetaddr_lag_event(dev, event); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 2877 | else if (netif_is_bridge_master(dev)) |
| 2878 | err = mlxsw_sp_inetaddr_bridge_event(dev, dev, event); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 2879 | else if (is_vlan_dev(dev)) |
| 2880 | err = mlxsw_sp_inetaddr_vlan_event(dev, event); |
| 2881 | |
| 2882 | out: |
| 2883 | return notifier_from_errno(err); |
| 2884 | } |
| 2885 | |
Ido Schimmel | 6e095fd | 2016-07-04 08:23:13 +0200 | [diff] [blame] | 2886 | static int mlxsw_sp_rif_edit(struct mlxsw_sp *mlxsw_sp, u16 rif, |
| 2887 | const char *mac, int mtu) |
| 2888 | { |
| 2889 | char ritr_pl[MLXSW_REG_RITR_LEN]; |
| 2890 | int err; |
| 2891 | |
| 2892 | mlxsw_reg_ritr_rif_pack(ritr_pl, rif); |
| 2893 | err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ritr), ritr_pl); |
| 2894 | if (err) |
| 2895 | return err; |
| 2896 | |
| 2897 | mlxsw_reg_ritr_mtu_set(ritr_pl, mtu); |
| 2898 | mlxsw_reg_ritr_if_mac_memcpy_to(ritr_pl, mac); |
| 2899 | mlxsw_reg_ritr_op_set(ritr_pl, MLXSW_REG_RITR_RIF_CREATE); |
| 2900 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ritr), ritr_pl); |
| 2901 | } |
| 2902 | |
| 2903 | static int mlxsw_sp_netdevice_router_port_event(struct net_device *dev) |
| 2904 | { |
| 2905 | struct mlxsw_sp *mlxsw_sp; |
| 2906 | struct mlxsw_sp_rif *r; |
| 2907 | int err; |
| 2908 | |
| 2909 | mlxsw_sp = mlxsw_sp_lower_get(dev); |
| 2910 | if (!mlxsw_sp) |
| 2911 | return 0; |
| 2912 | |
| 2913 | r = mlxsw_sp_rif_find_by_dev(mlxsw_sp, dev); |
| 2914 | if (!r) |
| 2915 | return 0; |
| 2916 | |
| 2917 | err = mlxsw_sp_rif_fdb_op(mlxsw_sp, r->addr, r->f->fid, false); |
| 2918 | if (err) |
| 2919 | return err; |
| 2920 | |
| 2921 | err = mlxsw_sp_rif_edit(mlxsw_sp, r->rif, dev->dev_addr, dev->mtu); |
| 2922 | if (err) |
| 2923 | goto err_rif_edit; |
| 2924 | |
| 2925 | err = mlxsw_sp_rif_fdb_op(mlxsw_sp, dev->dev_addr, r->f->fid, true); |
| 2926 | if (err) |
| 2927 | goto err_rif_fdb_op; |
| 2928 | |
| 2929 | ether_addr_copy(r->addr, dev->dev_addr); |
| 2930 | r->mtu = dev->mtu; |
| 2931 | |
| 2932 | netdev_dbg(dev, "Updated RIF=%d\n", r->rif); |
| 2933 | |
| 2934 | return 0; |
| 2935 | |
| 2936 | err_rif_fdb_op: |
| 2937 | mlxsw_sp_rif_edit(mlxsw_sp, r->rif, r->addr, r->mtu); |
| 2938 | err_rif_edit: |
| 2939 | mlxsw_sp_rif_fdb_op(mlxsw_sp, r->addr, r->f->fid, true); |
| 2940 | return err; |
| 2941 | } |
| 2942 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 2943 | static bool mlxsw_sp_lag_port_fid_member(struct mlxsw_sp_port *lag_port, |
| 2944 | u16 fid) |
| 2945 | { |
| 2946 | if (mlxsw_sp_fid_is_vfid(fid)) |
| 2947 | return mlxsw_sp_port_vport_find_by_fid(lag_port, fid); |
| 2948 | else |
| 2949 | return test_bit(fid, lag_port->active_vlans); |
| 2950 | } |
| 2951 | |
| 2952 | static bool mlxsw_sp_port_fdb_should_flush(struct mlxsw_sp_port *mlxsw_sp_port, |
| 2953 | u16 fid) |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2954 | { |
| 2955 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 2956 | u8 local_port = mlxsw_sp_port->local_port; |
| 2957 | u16 lag_id = mlxsw_sp_port->lag_id; |
| 2958 | int i, count = 0; |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2959 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 2960 | if (!mlxsw_sp_port->lagged) |
| 2961 | return true; |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2962 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 2963 | for (i = 0; i < MLXSW_SP_PORT_PER_LAG_MAX; i++) { |
| 2964 | struct mlxsw_sp_port *lag_port; |
| 2965 | |
| 2966 | lag_port = mlxsw_sp_port_lagged_get(mlxsw_sp, lag_id, i); |
| 2967 | if (!lag_port || lag_port->local_port == local_port) |
| 2968 | continue; |
| 2969 | if (mlxsw_sp_lag_port_fid_member(lag_port, fid)) |
| 2970 | count++; |
| 2971 | } |
| 2972 | |
| 2973 | return !count; |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2974 | } |
| 2975 | |
| 2976 | static int |
| 2977 | mlxsw_sp_port_fdb_flush_by_port_fid(const struct mlxsw_sp_port *mlxsw_sp_port, |
| 2978 | u16 fid) |
| 2979 | { |
| 2980 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 2981 | char sfdf_pl[MLXSW_REG_SFDF_LEN]; |
| 2982 | |
| 2983 | mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_PORT_AND_FID); |
| 2984 | mlxsw_reg_sfdf_fid_set(sfdf_pl, fid); |
| 2985 | mlxsw_reg_sfdf_port_fid_system_port_set(sfdf_pl, |
| 2986 | mlxsw_sp_port->local_port); |
| 2987 | |
Ido Schimmel | 2230537 | 2016-06-20 23:04:21 +0200 | [diff] [blame] | 2988 | netdev_dbg(mlxsw_sp_port->dev, "FDB flushed using Port=%d, FID=%d\n", |
| 2989 | mlxsw_sp_port->local_port, fid); |
| 2990 | |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2991 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl); |
| 2992 | } |
| 2993 | |
| 2994 | static int |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 2995 | mlxsw_sp_port_fdb_flush_by_lag_id_fid(const struct mlxsw_sp_port *mlxsw_sp_port, |
| 2996 | u16 fid) |
| 2997 | { |
| 2998 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 2999 | char sfdf_pl[MLXSW_REG_SFDF_LEN]; |
| 3000 | |
| 3001 | mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_LAG_AND_FID); |
| 3002 | mlxsw_reg_sfdf_fid_set(sfdf_pl, fid); |
| 3003 | mlxsw_reg_sfdf_lag_fid_lag_id_set(sfdf_pl, mlxsw_sp_port->lag_id); |
| 3004 | |
Ido Schimmel | 2230537 | 2016-06-20 23:04:21 +0200 | [diff] [blame] | 3005 | netdev_dbg(mlxsw_sp_port->dev, "FDB flushed using LAG ID=%d, FID=%d\n", |
| 3006 | mlxsw_sp_port->lag_id, fid); |
| 3007 | |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3008 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl); |
| 3009 | } |
| 3010 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3011 | int mlxsw_sp_port_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_port, u16 fid) |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3012 | { |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3013 | if (!mlxsw_sp_port_fdb_should_flush(mlxsw_sp_port, fid)) |
| 3014 | return 0; |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3015 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3016 | if (mlxsw_sp_port->lagged) |
| 3017 | return mlxsw_sp_port_fdb_flush_by_lag_id_fid(mlxsw_sp_port, |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3018 | fid); |
| 3019 | else |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3020 | return mlxsw_sp_port_fdb_flush_by_port_fid(mlxsw_sp_port, fid); |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3021 | } |
| 3022 | |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3023 | static void mlxsw_sp_master_bridge_gone_sync(struct mlxsw_sp *mlxsw_sp) |
| 3024 | { |
| 3025 | struct mlxsw_sp_fid *f, *tmp; |
| 3026 | |
| 3027 | list_for_each_entry_safe(f, tmp, &mlxsw_sp->fids, list) |
| 3028 | if (--f->ref_count == 0) |
| 3029 | mlxsw_sp_fid_destroy(mlxsw_sp, f); |
| 3030 | else |
| 3031 | WARN_ON_ONCE(1); |
| 3032 | } |
| 3033 | |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3034 | static bool mlxsw_sp_master_bridge_check(struct mlxsw_sp *mlxsw_sp, |
| 3035 | struct net_device *br_dev) |
| 3036 | { |
| 3037 | return !mlxsw_sp->master_bridge.dev || |
| 3038 | mlxsw_sp->master_bridge.dev == br_dev; |
| 3039 | } |
| 3040 | |
| 3041 | static void mlxsw_sp_master_bridge_inc(struct mlxsw_sp *mlxsw_sp, |
| 3042 | struct net_device *br_dev) |
| 3043 | { |
| 3044 | mlxsw_sp->master_bridge.dev = br_dev; |
| 3045 | mlxsw_sp->master_bridge.ref_count++; |
| 3046 | } |
| 3047 | |
| 3048 | static void mlxsw_sp_master_bridge_dec(struct mlxsw_sp *mlxsw_sp) |
| 3049 | { |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3050 | if (--mlxsw_sp->master_bridge.ref_count == 0) { |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3051 | mlxsw_sp->master_bridge.dev = NULL; |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3052 | /* It's possible upper VLAN devices are still holding |
| 3053 | * references to underlying FIDs. Drop the reference |
| 3054 | * and release the resources if it was the last one. |
| 3055 | * If it wasn't, then something bad happened. |
| 3056 | */ |
| 3057 | mlxsw_sp_master_bridge_gone_sync(mlxsw_sp); |
| 3058 | } |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3059 | } |
| 3060 | |
| 3061 | static int mlxsw_sp_port_bridge_join(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3062 | struct net_device *br_dev) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3063 | { |
| 3064 | struct net_device *dev = mlxsw_sp_port->dev; |
| 3065 | int err; |
| 3066 | |
| 3067 | /* When port is not bridged untagged packets are tagged with |
| 3068 | * PVID=VID=1, thereby creating an implicit VLAN interface in |
| 3069 | * the device. Remove it and let bridge code take care of its |
| 3070 | * own VLANs. |
| 3071 | */ |
| 3072 | err = mlxsw_sp_port_kill_vid(dev, 0, 1); |
Ido Schimmel | 6c72a3d | 2016-01-04 10:42:26 +0100 | [diff] [blame] | 3073 | if (err) |
| 3074 | return err; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3075 | |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3076 | mlxsw_sp_master_bridge_inc(mlxsw_sp_port->mlxsw_sp, br_dev); |
| 3077 | |
Ido Schimmel | 6c72a3d | 2016-01-04 10:42:26 +0100 | [diff] [blame] | 3078 | mlxsw_sp_port->learning = 1; |
| 3079 | mlxsw_sp_port->learning_sync = 1; |
| 3080 | mlxsw_sp_port->uc_flood = 1; |
| 3081 | mlxsw_sp_port->bridged = 1; |
| 3082 | |
| 3083 | return 0; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3084 | } |
| 3085 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3086 | static void mlxsw_sp_port_bridge_leave(struct mlxsw_sp_port *mlxsw_sp_port) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3087 | { |
| 3088 | struct net_device *dev = mlxsw_sp_port->dev; |
Ido Schimmel | 5a8f452 | 2016-01-04 10:42:25 +0100 | [diff] [blame] | 3089 | |
Ido Schimmel | 28a01d2 | 2016-02-18 11:30:02 +0100 | [diff] [blame] | 3090 | mlxsw_sp_port_pvid_set(mlxsw_sp_port, 1); |
| 3091 | |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3092 | mlxsw_sp_master_bridge_dec(mlxsw_sp_port->mlxsw_sp); |
| 3093 | |
Ido Schimmel | 6c72a3d | 2016-01-04 10:42:26 +0100 | [diff] [blame] | 3094 | mlxsw_sp_port->learning = 0; |
| 3095 | mlxsw_sp_port->learning_sync = 0; |
| 3096 | mlxsw_sp_port->uc_flood = 0; |
Ido Schimmel | 5a8f452 | 2016-01-04 10:42:25 +0100 | [diff] [blame] | 3097 | mlxsw_sp_port->bridged = 0; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3098 | |
| 3099 | /* Add implicit VLAN interface in the device, so that untagged |
| 3100 | * packets will be classified to the default vFID. |
| 3101 | */ |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3102 | mlxsw_sp_port_add_vid(dev, 0, 1); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3103 | } |
| 3104 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3105 | static int mlxsw_sp_lag_create(struct mlxsw_sp *mlxsw_sp, u16 lag_id) |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3106 | { |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3107 | char sldr_pl[MLXSW_REG_SLDR_LEN]; |
| 3108 | |
| 3109 | mlxsw_reg_sldr_lag_create_pack(sldr_pl, lag_id); |
| 3110 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl); |
| 3111 | } |
| 3112 | |
| 3113 | static int mlxsw_sp_lag_destroy(struct mlxsw_sp *mlxsw_sp, u16 lag_id) |
| 3114 | { |
| 3115 | char sldr_pl[MLXSW_REG_SLDR_LEN]; |
| 3116 | |
| 3117 | mlxsw_reg_sldr_lag_destroy_pack(sldr_pl, lag_id); |
| 3118 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl); |
| 3119 | } |
| 3120 | |
| 3121 | static int mlxsw_sp_lag_col_port_add(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3122 | u16 lag_id, u8 port_index) |
| 3123 | { |
| 3124 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3125 | char slcor_pl[MLXSW_REG_SLCOR_LEN]; |
| 3126 | |
| 3127 | mlxsw_reg_slcor_port_add_pack(slcor_pl, mlxsw_sp_port->local_port, |
| 3128 | lag_id, port_index); |
| 3129 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl); |
| 3130 | } |
| 3131 | |
| 3132 | static int mlxsw_sp_lag_col_port_remove(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3133 | u16 lag_id) |
| 3134 | { |
| 3135 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3136 | char slcor_pl[MLXSW_REG_SLCOR_LEN]; |
| 3137 | |
| 3138 | mlxsw_reg_slcor_port_remove_pack(slcor_pl, mlxsw_sp_port->local_port, |
| 3139 | lag_id); |
| 3140 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl); |
| 3141 | } |
| 3142 | |
| 3143 | static int mlxsw_sp_lag_col_port_enable(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3144 | u16 lag_id) |
| 3145 | { |
| 3146 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3147 | char slcor_pl[MLXSW_REG_SLCOR_LEN]; |
| 3148 | |
| 3149 | mlxsw_reg_slcor_col_enable_pack(slcor_pl, mlxsw_sp_port->local_port, |
| 3150 | lag_id); |
| 3151 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl); |
| 3152 | } |
| 3153 | |
| 3154 | static int mlxsw_sp_lag_col_port_disable(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3155 | u16 lag_id) |
| 3156 | { |
| 3157 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3158 | char slcor_pl[MLXSW_REG_SLCOR_LEN]; |
| 3159 | |
| 3160 | mlxsw_reg_slcor_col_disable_pack(slcor_pl, mlxsw_sp_port->local_port, |
| 3161 | lag_id); |
| 3162 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl); |
| 3163 | } |
| 3164 | |
| 3165 | static int mlxsw_sp_lag_index_get(struct mlxsw_sp *mlxsw_sp, |
| 3166 | struct net_device *lag_dev, |
| 3167 | u16 *p_lag_id) |
| 3168 | { |
| 3169 | struct mlxsw_sp_upper *lag; |
| 3170 | int free_lag_id = -1; |
| 3171 | int i; |
| 3172 | |
| 3173 | for (i = 0; i < MLXSW_SP_LAG_MAX; i++) { |
| 3174 | lag = mlxsw_sp_lag_get(mlxsw_sp, i); |
| 3175 | if (lag->ref_count) { |
| 3176 | if (lag->dev == lag_dev) { |
| 3177 | *p_lag_id = i; |
| 3178 | return 0; |
| 3179 | } |
| 3180 | } else if (free_lag_id < 0) { |
| 3181 | free_lag_id = i; |
| 3182 | } |
| 3183 | } |
| 3184 | if (free_lag_id < 0) |
| 3185 | return -EBUSY; |
| 3186 | *p_lag_id = free_lag_id; |
| 3187 | return 0; |
| 3188 | } |
| 3189 | |
| 3190 | static bool |
| 3191 | mlxsw_sp_master_lag_check(struct mlxsw_sp *mlxsw_sp, |
| 3192 | struct net_device *lag_dev, |
| 3193 | struct netdev_lag_upper_info *lag_upper_info) |
| 3194 | { |
| 3195 | u16 lag_id; |
| 3196 | |
| 3197 | if (mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id) != 0) |
| 3198 | return false; |
| 3199 | if (lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) |
| 3200 | return false; |
| 3201 | return true; |
| 3202 | } |
| 3203 | |
| 3204 | static int mlxsw_sp_port_lag_index_get(struct mlxsw_sp *mlxsw_sp, |
| 3205 | u16 lag_id, u8 *p_port_index) |
| 3206 | { |
| 3207 | int i; |
| 3208 | |
| 3209 | for (i = 0; i < MLXSW_SP_PORT_PER_LAG_MAX; i++) { |
| 3210 | if (!mlxsw_sp_port_lagged_get(mlxsw_sp, lag_id, i)) { |
| 3211 | *p_port_index = i; |
| 3212 | return 0; |
| 3213 | } |
| 3214 | } |
| 3215 | return -EBUSY; |
| 3216 | } |
| 3217 | |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3218 | static void |
| 3219 | mlxsw_sp_port_pvid_vport_lag_join(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3220 | u16 lag_id) |
| 3221 | { |
| 3222 | struct mlxsw_sp_port *mlxsw_sp_vport; |
Ido Schimmel | 11943ff | 2016-07-02 11:00:12 +0200 | [diff] [blame] | 3223 | struct mlxsw_sp_fid *f; |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3224 | |
| 3225 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, 1); |
| 3226 | if (WARN_ON(!mlxsw_sp_vport)) |
| 3227 | return; |
| 3228 | |
Ido Schimmel | 11943ff | 2016-07-02 11:00:12 +0200 | [diff] [blame] | 3229 | /* If vPort is assigned a RIF, then leave it since it's no |
| 3230 | * longer valid. |
| 3231 | */ |
| 3232 | f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
| 3233 | if (f) |
| 3234 | f->leave(mlxsw_sp_vport); |
| 3235 | |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3236 | mlxsw_sp_vport->lag_id = lag_id; |
| 3237 | mlxsw_sp_vport->lagged = 1; |
| 3238 | } |
| 3239 | |
| 3240 | static void |
| 3241 | mlxsw_sp_port_pvid_vport_lag_leave(struct mlxsw_sp_port *mlxsw_sp_port) |
| 3242 | { |
| 3243 | struct mlxsw_sp_port *mlxsw_sp_vport; |
Ido Schimmel | 11943ff | 2016-07-02 11:00:12 +0200 | [diff] [blame] | 3244 | struct mlxsw_sp_fid *f; |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3245 | |
| 3246 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, 1); |
| 3247 | if (WARN_ON(!mlxsw_sp_vport)) |
| 3248 | return; |
| 3249 | |
Ido Schimmel | 11943ff | 2016-07-02 11:00:12 +0200 | [diff] [blame] | 3250 | f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
| 3251 | if (f) |
| 3252 | f->leave(mlxsw_sp_vport); |
| 3253 | |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3254 | mlxsw_sp_vport->lagged = 0; |
| 3255 | } |
| 3256 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3257 | static int mlxsw_sp_port_lag_join(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3258 | struct net_device *lag_dev) |
| 3259 | { |
| 3260 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3261 | struct mlxsw_sp_upper *lag; |
| 3262 | u16 lag_id; |
| 3263 | u8 port_index; |
| 3264 | int err; |
| 3265 | |
| 3266 | err = mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id); |
| 3267 | if (err) |
| 3268 | return err; |
| 3269 | lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id); |
| 3270 | if (!lag->ref_count) { |
| 3271 | err = mlxsw_sp_lag_create(mlxsw_sp, lag_id); |
| 3272 | if (err) |
| 3273 | return err; |
| 3274 | lag->dev = lag_dev; |
| 3275 | } |
| 3276 | |
| 3277 | err = mlxsw_sp_port_lag_index_get(mlxsw_sp, lag_id, &port_index); |
| 3278 | if (err) |
| 3279 | return err; |
| 3280 | err = mlxsw_sp_lag_col_port_add(mlxsw_sp_port, lag_id, port_index); |
| 3281 | if (err) |
| 3282 | goto err_col_port_add; |
| 3283 | err = mlxsw_sp_lag_col_port_enable(mlxsw_sp_port, lag_id); |
| 3284 | if (err) |
| 3285 | goto err_col_port_enable; |
| 3286 | |
| 3287 | mlxsw_core_lag_mapping_set(mlxsw_sp->core, lag_id, port_index, |
| 3288 | mlxsw_sp_port->local_port); |
| 3289 | mlxsw_sp_port->lag_id = lag_id; |
| 3290 | mlxsw_sp_port->lagged = 1; |
| 3291 | lag->ref_count++; |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3292 | |
| 3293 | mlxsw_sp_port_pvid_vport_lag_join(mlxsw_sp_port, lag_id); |
| 3294 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3295 | return 0; |
| 3296 | |
Ido Schimmel | 51554db | 2016-05-06 22:18:39 +0200 | [diff] [blame] | 3297 | err_col_port_enable: |
| 3298 | mlxsw_sp_lag_col_port_remove(mlxsw_sp_port, lag_id); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3299 | err_col_port_add: |
| 3300 | if (!lag->ref_count) |
| 3301 | mlxsw_sp_lag_destroy(mlxsw_sp, lag_id); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3302 | return err; |
| 3303 | } |
| 3304 | |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3305 | static void mlxsw_sp_port_lag_leave(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3306 | struct net_device *lag_dev) |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3307 | { |
| 3308 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3309 | u16 lag_id = mlxsw_sp_port->lag_id; |
Ido Schimmel | 1c80075 | 2016-06-20 23:04:20 +0200 | [diff] [blame] | 3310 | struct mlxsw_sp_upper *lag; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3311 | |
| 3312 | if (!mlxsw_sp_port->lagged) |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3313 | return; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3314 | lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id); |
| 3315 | WARN_ON(lag->ref_count == 0); |
| 3316 | |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3317 | mlxsw_sp_lag_col_port_disable(mlxsw_sp_port, lag_id); |
| 3318 | mlxsw_sp_lag_col_port_remove(mlxsw_sp_port, lag_id); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3319 | |
Ido Schimmel | 4dc236c | 2016-01-27 15:20:16 +0100 | [diff] [blame] | 3320 | if (mlxsw_sp_port->bridged) { |
| 3321 | mlxsw_sp_port_active_vlans_del(mlxsw_sp_port); |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3322 | mlxsw_sp_port_bridge_leave(mlxsw_sp_port); |
Ido Schimmel | 4dc236c | 2016-01-27 15:20:16 +0100 | [diff] [blame] | 3323 | } |
| 3324 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3325 | if (lag->ref_count == 1) |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3326 | mlxsw_sp_lag_destroy(mlxsw_sp, lag_id); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3327 | |
| 3328 | mlxsw_core_lag_mapping_clear(mlxsw_sp->core, lag_id, |
| 3329 | mlxsw_sp_port->local_port); |
| 3330 | mlxsw_sp_port->lagged = 0; |
| 3331 | lag->ref_count--; |
Ido Schimmel | 86bf95b | 2016-07-02 11:00:11 +0200 | [diff] [blame] | 3332 | |
| 3333 | mlxsw_sp_port_pvid_vport_lag_leave(mlxsw_sp_port); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3334 | } |
| 3335 | |
Jiri Pirko | 7458120 | 2015-12-03 12:12:30 +0100 | [diff] [blame] | 3336 | static int mlxsw_sp_lag_dist_port_add(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3337 | u16 lag_id) |
| 3338 | { |
| 3339 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3340 | char sldr_pl[MLXSW_REG_SLDR_LEN]; |
| 3341 | |
| 3342 | mlxsw_reg_sldr_lag_add_port_pack(sldr_pl, lag_id, |
| 3343 | mlxsw_sp_port->local_port); |
| 3344 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl); |
| 3345 | } |
| 3346 | |
| 3347 | static int mlxsw_sp_lag_dist_port_remove(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3348 | u16 lag_id) |
| 3349 | { |
| 3350 | struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3351 | char sldr_pl[MLXSW_REG_SLDR_LEN]; |
| 3352 | |
| 3353 | mlxsw_reg_sldr_lag_remove_port_pack(sldr_pl, lag_id, |
| 3354 | mlxsw_sp_port->local_port); |
| 3355 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl); |
| 3356 | } |
| 3357 | |
| 3358 | static int mlxsw_sp_port_lag_tx_en_set(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3359 | bool lag_tx_enabled) |
| 3360 | { |
| 3361 | if (lag_tx_enabled) |
| 3362 | return mlxsw_sp_lag_dist_port_add(mlxsw_sp_port, |
| 3363 | mlxsw_sp_port->lag_id); |
| 3364 | else |
| 3365 | return mlxsw_sp_lag_dist_port_remove(mlxsw_sp_port, |
| 3366 | mlxsw_sp_port->lag_id); |
| 3367 | } |
| 3368 | |
| 3369 | static int mlxsw_sp_port_lag_changed(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3370 | struct netdev_lag_lower_state_info *info) |
| 3371 | { |
| 3372 | return mlxsw_sp_port_lag_tx_en_set(mlxsw_sp_port, info->tx_enabled); |
| 3373 | } |
| 3374 | |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3375 | static int mlxsw_sp_port_vlan_link(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3376 | struct net_device *vlan_dev) |
| 3377 | { |
| 3378 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 3379 | u16 vid = vlan_dev_vlan_id(vlan_dev); |
| 3380 | |
| 3381 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid); |
Ido Schimmel | 423b937 | 2016-06-20 23:04:03 +0200 | [diff] [blame] | 3382 | if (WARN_ON(!mlxsw_sp_vport)) |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3383 | return -EINVAL; |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3384 | |
| 3385 | mlxsw_sp_vport->dev = vlan_dev; |
| 3386 | |
| 3387 | return 0; |
| 3388 | } |
| 3389 | |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3390 | static void mlxsw_sp_port_vlan_unlink(struct mlxsw_sp_port *mlxsw_sp_port, |
| 3391 | struct net_device *vlan_dev) |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3392 | { |
| 3393 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 3394 | u16 vid = vlan_dev_vlan_id(vlan_dev); |
| 3395 | |
| 3396 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid); |
Ido Schimmel | 423b937 | 2016-06-20 23:04:03 +0200 | [diff] [blame] | 3397 | if (WARN_ON(!mlxsw_sp_vport)) |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3398 | return; |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3399 | |
| 3400 | mlxsw_sp_vport->dev = mlxsw_sp_port->dev; |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3401 | } |
| 3402 | |
Jiri Pirko | 7458120 | 2015-12-03 12:12:30 +0100 | [diff] [blame] | 3403 | static int mlxsw_sp_netdevice_port_upper_event(struct net_device *dev, |
| 3404 | unsigned long event, void *ptr) |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3405 | { |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3406 | struct netdev_notifier_changeupper_info *info; |
| 3407 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 3408 | struct net_device *upper_dev; |
| 3409 | struct mlxsw_sp *mlxsw_sp; |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3410 | int err = 0; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3411 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3412 | mlxsw_sp_port = netdev_priv(dev); |
| 3413 | mlxsw_sp = mlxsw_sp_port->mlxsw_sp; |
| 3414 | info = ptr; |
| 3415 | |
| 3416 | switch (event) { |
| 3417 | case NETDEV_PRECHANGEUPPER: |
| 3418 | upper_dev = info->upper_dev; |
Ido Schimmel | 59fe9b3 | 2016-06-20 23:04:00 +0200 | [diff] [blame] | 3419 | if (!is_vlan_dev(upper_dev) && |
| 3420 | !netif_is_lag_master(upper_dev) && |
| 3421 | !netif_is_bridge_master(upper_dev)) |
| 3422 | return -EINVAL; |
Ido Schimmel | 6ec4390 | 2016-06-20 23:04:01 +0200 | [diff] [blame] | 3423 | if (!info->linking) |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3424 | break; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3425 | /* HW limitation forbids to put ports to multiple bridges. */ |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3426 | if (netif_is_bridge_master(upper_dev) && |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3427 | !mlxsw_sp_master_bridge_check(mlxsw_sp, upper_dev)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3428 | return -EINVAL; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3429 | if (netif_is_lag_master(upper_dev) && |
| 3430 | !mlxsw_sp_master_lag_check(mlxsw_sp, upper_dev, |
| 3431 | info->upper_info)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3432 | return -EINVAL; |
Ido Schimmel | 6ec4390 | 2016-06-20 23:04:01 +0200 | [diff] [blame] | 3433 | if (netif_is_lag_master(upper_dev) && vlan_uses_dev(dev)) |
| 3434 | return -EINVAL; |
| 3435 | if (netif_is_lag_port(dev) && is_vlan_dev(upper_dev) && |
| 3436 | !netif_is_lag_master(vlan_dev_real_dev(upper_dev))) |
| 3437 | return -EINVAL; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3438 | break; |
| 3439 | case NETDEV_CHANGEUPPER: |
| 3440 | upper_dev = info->upper_dev; |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3441 | if (is_vlan_dev(upper_dev)) { |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3442 | if (info->linking) |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3443 | err = mlxsw_sp_port_vlan_link(mlxsw_sp_port, |
| 3444 | upper_dev); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3445 | else |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3446 | mlxsw_sp_port_vlan_unlink(mlxsw_sp_port, |
| 3447 | upper_dev); |
Ido Schimmel | 9589a7b5 | 2015-12-15 16:03:43 +0100 | [diff] [blame] | 3448 | } else if (netif_is_bridge_master(upper_dev)) { |
Ido Schimmel | 7117a57 | 2016-06-20 23:04:06 +0200 | [diff] [blame] | 3449 | if (info->linking) |
| 3450 | err = mlxsw_sp_port_bridge_join(mlxsw_sp_port, |
| 3451 | upper_dev); |
| 3452 | else |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3453 | mlxsw_sp_port_bridge_leave(mlxsw_sp_port); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3454 | } else if (netif_is_lag_master(upper_dev)) { |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3455 | if (info->linking) |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3456 | err = mlxsw_sp_port_lag_join(mlxsw_sp_port, |
| 3457 | upper_dev); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3458 | else |
Ido Schimmel | 82e6db0 | 2016-06-20 23:04:04 +0200 | [diff] [blame] | 3459 | mlxsw_sp_port_lag_leave(mlxsw_sp_port, |
| 3460 | upper_dev); |
Ido Schimmel | 59fe9b3 | 2016-06-20 23:04:00 +0200 | [diff] [blame] | 3461 | } else { |
| 3462 | err = -EINVAL; |
| 3463 | WARN_ON(1); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3464 | } |
| 3465 | break; |
| 3466 | } |
| 3467 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3468 | return err; |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3469 | } |
| 3470 | |
Jiri Pirko | 7458120 | 2015-12-03 12:12:30 +0100 | [diff] [blame] | 3471 | static int mlxsw_sp_netdevice_port_lower_event(struct net_device *dev, |
| 3472 | unsigned long event, void *ptr) |
| 3473 | { |
| 3474 | struct netdev_notifier_changelowerstate_info *info; |
| 3475 | struct mlxsw_sp_port *mlxsw_sp_port; |
| 3476 | int err; |
| 3477 | |
| 3478 | mlxsw_sp_port = netdev_priv(dev); |
| 3479 | info = ptr; |
| 3480 | |
| 3481 | switch (event) { |
| 3482 | case NETDEV_CHANGELOWERSTATE: |
| 3483 | if (netif_is_lag_port(dev) && mlxsw_sp_port->lagged) { |
| 3484 | err = mlxsw_sp_port_lag_changed(mlxsw_sp_port, |
| 3485 | info->lower_state_info); |
| 3486 | if (err) |
| 3487 | netdev_err(dev, "Failed to reflect link aggregation lower state change\n"); |
| 3488 | } |
| 3489 | break; |
| 3490 | } |
| 3491 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3492 | return 0; |
Jiri Pirko | 7458120 | 2015-12-03 12:12:30 +0100 | [diff] [blame] | 3493 | } |
| 3494 | |
| 3495 | static int mlxsw_sp_netdevice_port_event(struct net_device *dev, |
| 3496 | unsigned long event, void *ptr) |
| 3497 | { |
| 3498 | switch (event) { |
| 3499 | case NETDEV_PRECHANGEUPPER: |
| 3500 | case NETDEV_CHANGEUPPER: |
| 3501 | return mlxsw_sp_netdevice_port_upper_event(dev, event, ptr); |
| 3502 | case NETDEV_CHANGELOWERSTATE: |
| 3503 | return mlxsw_sp_netdevice_port_lower_event(dev, event, ptr); |
| 3504 | } |
| 3505 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3506 | return 0; |
Jiri Pirko | 7458120 | 2015-12-03 12:12:30 +0100 | [diff] [blame] | 3507 | } |
| 3508 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3509 | static int mlxsw_sp_netdevice_lag_event(struct net_device *lag_dev, |
| 3510 | unsigned long event, void *ptr) |
| 3511 | { |
| 3512 | struct net_device *dev; |
| 3513 | struct list_head *iter; |
| 3514 | int ret; |
| 3515 | |
| 3516 | netdev_for_each_lower_dev(lag_dev, dev, iter) { |
| 3517 | if (mlxsw_sp_port_dev_check(dev)) { |
| 3518 | ret = mlxsw_sp_netdevice_port_event(dev, event, ptr); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3519 | if (ret) |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3520 | return ret; |
| 3521 | } |
| 3522 | } |
| 3523 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3524 | return 0; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3525 | } |
| 3526 | |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3527 | static int mlxsw_sp_master_bridge_vlan_link(struct mlxsw_sp *mlxsw_sp, |
| 3528 | struct net_device *vlan_dev) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3529 | { |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3530 | u16 fid = vlan_dev_vlan_id(vlan_dev); |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3531 | struct mlxsw_sp_fid *f; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3532 | |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3533 | f = mlxsw_sp_fid_find(mlxsw_sp, fid); |
| 3534 | if (!f) { |
| 3535 | f = mlxsw_sp_fid_create(mlxsw_sp, fid); |
| 3536 | if (IS_ERR(f)) |
| 3537 | return PTR_ERR(f); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3538 | } |
| 3539 | |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3540 | f->ref_count++; |
| 3541 | |
| 3542 | return 0; |
| 3543 | } |
| 3544 | |
| 3545 | static void mlxsw_sp_master_bridge_vlan_unlink(struct mlxsw_sp *mlxsw_sp, |
| 3546 | struct net_device *vlan_dev) |
| 3547 | { |
| 3548 | u16 fid = vlan_dev_vlan_id(vlan_dev); |
| 3549 | struct mlxsw_sp_fid *f; |
| 3550 | |
| 3551 | f = mlxsw_sp_fid_find(mlxsw_sp, fid); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 3552 | if (f && f->r) |
| 3553 | mlxsw_sp_rif_bridge_destroy(mlxsw_sp, f->r); |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3554 | if (f && --f->ref_count == 0) |
| 3555 | mlxsw_sp_fid_destroy(mlxsw_sp, f); |
| 3556 | } |
| 3557 | |
| 3558 | static int mlxsw_sp_netdevice_bridge_event(struct net_device *br_dev, |
| 3559 | unsigned long event, void *ptr) |
| 3560 | { |
| 3561 | struct netdev_notifier_changeupper_info *info; |
| 3562 | struct net_device *upper_dev; |
| 3563 | struct mlxsw_sp *mlxsw_sp; |
| 3564 | int err; |
| 3565 | |
| 3566 | mlxsw_sp = mlxsw_sp_lower_get(br_dev); |
| 3567 | if (!mlxsw_sp) |
| 3568 | return 0; |
| 3569 | if (br_dev != mlxsw_sp->master_bridge.dev) |
| 3570 | return 0; |
| 3571 | |
| 3572 | info = ptr; |
| 3573 | |
| 3574 | switch (event) { |
| 3575 | case NETDEV_CHANGEUPPER: |
| 3576 | upper_dev = info->upper_dev; |
| 3577 | if (!is_vlan_dev(upper_dev)) |
| 3578 | break; |
| 3579 | if (info->linking) { |
| 3580 | err = mlxsw_sp_master_bridge_vlan_link(mlxsw_sp, |
| 3581 | upper_dev); |
| 3582 | if (err) |
| 3583 | return err; |
| 3584 | } else { |
| 3585 | mlxsw_sp_master_bridge_vlan_unlink(mlxsw_sp, upper_dev); |
| 3586 | } |
| 3587 | break; |
| 3588 | } |
| 3589 | |
| 3590 | return 0; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3591 | } |
| 3592 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3593 | static u16 mlxsw_sp_avail_vfid_get(const struct mlxsw_sp *mlxsw_sp) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3594 | { |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3595 | return find_first_zero_bit(mlxsw_sp->vfids.mapped, |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3596 | MLXSW_SP_VFID_MAX); |
| 3597 | } |
| 3598 | |
| 3599 | static int mlxsw_sp_vfid_op(struct mlxsw_sp *mlxsw_sp, u16 fid, bool create) |
| 3600 | { |
| 3601 | char sfmr_pl[MLXSW_REG_SFMR_LEN]; |
| 3602 | |
| 3603 | mlxsw_reg_sfmr_pack(sfmr_pl, !create, fid, 0); |
| 3604 | return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfmr), sfmr_pl); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3605 | } |
| 3606 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3607 | static void mlxsw_sp_vport_vfid_leave(struct mlxsw_sp_port *mlxsw_sp_vport); |
Ido Schimmel | 1c80075 | 2016-06-20 23:04:20 +0200 | [diff] [blame] | 3608 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3609 | static struct mlxsw_sp_fid *mlxsw_sp_vfid_create(struct mlxsw_sp *mlxsw_sp, |
| 3610 | struct net_device *br_dev) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3611 | { |
| 3612 | struct device *dev = mlxsw_sp->bus_info->dev; |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3613 | struct mlxsw_sp_fid *f; |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3614 | u16 vfid, fid; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3615 | int err; |
| 3616 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3617 | vfid = mlxsw_sp_avail_vfid_get(mlxsw_sp); |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3618 | if (vfid == MLXSW_SP_VFID_MAX) { |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3619 | dev_err(dev, "No available vFIDs\n"); |
| 3620 | return ERR_PTR(-ERANGE); |
| 3621 | } |
| 3622 | |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3623 | fid = mlxsw_sp_vfid_to_fid(vfid); |
| 3624 | err = mlxsw_sp_vfid_op(mlxsw_sp, fid, true); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3625 | if (err) { |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3626 | dev_err(dev, "Failed to create FID=%d\n", fid); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3627 | return ERR_PTR(err); |
| 3628 | } |
| 3629 | |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3630 | f = kzalloc(sizeof(*f), GFP_KERNEL); |
| 3631 | if (!f) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3632 | goto err_allocate_vfid; |
| 3633 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3634 | f->leave = mlxsw_sp_vport_vfid_leave; |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3635 | f->fid = fid; |
| 3636 | f->dev = br_dev; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3637 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3638 | list_add(&f->list, &mlxsw_sp->vfids.list); |
| 3639 | set_bit(vfid, mlxsw_sp->vfids.mapped); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3640 | |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3641 | return f; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3642 | |
| 3643 | err_allocate_vfid: |
Ido Schimmel | c7e920b | 2016-06-20 23:04:09 +0200 | [diff] [blame] | 3644 | mlxsw_sp_vfid_op(mlxsw_sp, fid, false); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3645 | return ERR_PTR(-ENOMEM); |
| 3646 | } |
| 3647 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3648 | static void mlxsw_sp_vfid_destroy(struct mlxsw_sp *mlxsw_sp, |
| 3649 | struct mlxsw_sp_fid *f) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3650 | { |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3651 | u16 vfid = mlxsw_sp_fid_to_vfid(f->fid); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 3652 | u16 fid = f->fid; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3653 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3654 | clear_bit(vfid, mlxsw_sp->vfids.mapped); |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3655 | list_del(&f->list); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3656 | |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 3657 | if (f->r) |
| 3658 | mlxsw_sp_rif_bridge_destroy(mlxsw_sp, f->r); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3659 | |
Ido Schimmel | d0ec875 | 2016-06-20 23:04:12 +0200 | [diff] [blame] | 3660 | kfree(f); |
Ido Schimmel | 99f44bb | 2016-07-04 08:23:17 +0200 | [diff] [blame] | 3661 | |
| 3662 | mlxsw_sp_vfid_op(mlxsw_sp, fid, false); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3663 | } |
| 3664 | |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3665 | static int mlxsw_sp_vport_fid_map(struct mlxsw_sp_port *mlxsw_sp_vport, u16 fid, |
| 3666 | bool valid) |
| 3667 | { |
| 3668 | enum mlxsw_reg_svfa_mt mt = MLXSW_REG_SVFA_MT_PORT_VID_TO_FID; |
| 3669 | u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport); |
| 3670 | |
| 3671 | return mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport, mt, valid, fid, |
| 3672 | vid); |
| 3673 | } |
| 3674 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3675 | static int mlxsw_sp_vport_vfid_join(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 3676 | struct net_device *br_dev) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3677 | { |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3678 | struct mlxsw_sp_fid *f; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3679 | int err; |
| 3680 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3681 | f = mlxsw_sp_vfid_find(mlxsw_sp_vport->mlxsw_sp, br_dev); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3682 | if (!f) { |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3683 | f = mlxsw_sp_vfid_create(mlxsw_sp_vport->mlxsw_sp, br_dev); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3684 | if (IS_ERR(f)) |
| 3685 | return PTR_ERR(f); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3686 | } |
| 3687 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3688 | err = mlxsw_sp_vport_flood_set(mlxsw_sp_vport, f->fid, true); |
| 3689 | if (err) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3690 | goto err_vport_flood_set; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3691 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3692 | err = mlxsw_sp_vport_fid_map(mlxsw_sp_vport, f->fid, true); |
| 3693 | if (err) |
| 3694 | goto err_vport_fid_map; |
Ido Schimmel | 6a9863a | 2016-02-15 13:19:54 +0100 | [diff] [blame] | 3695 | |
Ido Schimmel | 41b996c | 2016-06-20 23:04:17 +0200 | [diff] [blame] | 3696 | mlxsw_sp_vport_fid_set(mlxsw_sp_vport, f); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3697 | f->ref_count++; |
Ido Schimmel | 039c49a | 2016-01-27 15:20:18 +0100 | [diff] [blame] | 3698 | |
Ido Schimmel | 2230537 | 2016-06-20 23:04:21 +0200 | [diff] [blame] | 3699 | netdev_dbg(mlxsw_sp_vport->dev, "Joined FID=%d\n", f->fid); |
| 3700 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3701 | return 0; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3702 | |
Ido Schimmel | 9c4d442 | 2016-06-20 23:04:10 +0200 | [diff] [blame] | 3703 | err_vport_fid_map: |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3704 | mlxsw_sp_vport_flood_set(mlxsw_sp_vport, f->fid, false); |
| 3705 | err_vport_flood_set: |
| 3706 | if (!f->ref_count) |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3707 | mlxsw_sp_vfid_destroy(mlxsw_sp_vport->mlxsw_sp, f); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3708 | return err; |
| 3709 | } |
| 3710 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3711 | static void mlxsw_sp_vport_vfid_leave(struct mlxsw_sp_port *mlxsw_sp_vport) |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3712 | { |
Ido Schimmel | 41b996c | 2016-06-20 23:04:17 +0200 | [diff] [blame] | 3713 | struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3714 | |
Ido Schimmel | 2230537 | 2016-06-20 23:04:21 +0200 | [diff] [blame] | 3715 | netdev_dbg(mlxsw_sp_vport->dev, "Left FID=%d\n", f->fid); |
| 3716 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3717 | mlxsw_sp_vport_fid_map(mlxsw_sp_vport, f->fid, false); |
| 3718 | |
| 3719 | mlxsw_sp_vport_flood_set(mlxsw_sp_vport, f->fid, false); |
| 3720 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3721 | mlxsw_sp_port_fdb_flush(mlxsw_sp_vport, f->fid); |
| 3722 | |
Ido Schimmel | 41b996c | 2016-06-20 23:04:17 +0200 | [diff] [blame] | 3723 | mlxsw_sp_vport_fid_set(mlxsw_sp_vport, NULL); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3724 | if (--f->ref_count == 0) |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3725 | mlxsw_sp_vfid_destroy(mlxsw_sp_vport->mlxsw_sp, f); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3726 | } |
| 3727 | |
| 3728 | static int mlxsw_sp_vport_bridge_join(struct mlxsw_sp_port *mlxsw_sp_vport, |
| 3729 | struct net_device *br_dev) |
| 3730 | { |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3731 | struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3732 | u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport); |
| 3733 | struct net_device *dev = mlxsw_sp_vport->dev; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3734 | int err; |
| 3735 | |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3736 | if (f && !WARN_ON(!f->leave)) |
| 3737 | f->leave(mlxsw_sp_vport); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3738 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3739 | err = mlxsw_sp_vport_vfid_join(mlxsw_sp_vport, br_dev); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3740 | if (err) { |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3741 | netdev_err(dev, "Failed to join vFID\n"); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3742 | return err; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3743 | } |
| 3744 | |
| 3745 | err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true); |
| 3746 | if (err) { |
| 3747 | netdev_err(dev, "Failed to enable learning\n"); |
| 3748 | goto err_port_vid_learning_set; |
| 3749 | } |
| 3750 | |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3751 | mlxsw_sp_vport->learning = 1; |
| 3752 | mlxsw_sp_vport->learning_sync = 1; |
| 3753 | mlxsw_sp_vport->uc_flood = 1; |
| 3754 | mlxsw_sp_vport->bridged = 1; |
| 3755 | |
| 3756 | return 0; |
| 3757 | |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3758 | err_port_vid_learning_set: |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3759 | mlxsw_sp_vport_vfid_leave(mlxsw_sp_vport); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3760 | return err; |
| 3761 | } |
| 3762 | |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3763 | static void mlxsw_sp_vport_bridge_leave(struct mlxsw_sp_port *mlxsw_sp_vport) |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3764 | { |
| 3765 | u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3766 | |
| 3767 | mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, false); |
| 3768 | |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3769 | mlxsw_sp_vport_vfid_leave(mlxsw_sp_vport); |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3770 | |
Ido Schimmel | 0355b59 | 2016-06-20 23:04:13 +0200 | [diff] [blame] | 3771 | mlxsw_sp_vport->learning = 0; |
| 3772 | mlxsw_sp_vport->learning_sync = 0; |
| 3773 | mlxsw_sp_vport->uc_flood = 0; |
| 3774 | mlxsw_sp_vport->bridged = 0; |
| 3775 | } |
| 3776 | |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3777 | static bool |
| 3778 | mlxsw_sp_port_master_bridge_check(const struct mlxsw_sp_port *mlxsw_sp_port, |
| 3779 | const struct net_device *br_dev) |
| 3780 | { |
| 3781 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 3782 | |
| 3783 | list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list, |
| 3784 | vport.list) { |
Ido Schimmel | 3ba2ebf | 2016-07-04 08:23:15 +0200 | [diff] [blame] | 3785 | struct net_device *dev = mlxsw_sp_vport_dev_get(mlxsw_sp_vport); |
Ido Schimmel | 56918b6 | 2016-06-20 23:04:18 +0200 | [diff] [blame] | 3786 | |
| 3787 | if (dev && dev == br_dev) |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3788 | return false; |
| 3789 | } |
| 3790 | |
| 3791 | return true; |
| 3792 | } |
| 3793 | |
| 3794 | static int mlxsw_sp_netdevice_vport_event(struct net_device *dev, |
| 3795 | unsigned long event, void *ptr, |
| 3796 | u16 vid) |
| 3797 | { |
| 3798 | struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev); |
| 3799 | struct netdev_notifier_changeupper_info *info = ptr; |
| 3800 | struct mlxsw_sp_port *mlxsw_sp_vport; |
| 3801 | struct net_device *upper_dev; |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3802 | int err = 0; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3803 | |
| 3804 | mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid); |
| 3805 | |
| 3806 | switch (event) { |
| 3807 | case NETDEV_PRECHANGEUPPER: |
| 3808 | upper_dev = info->upper_dev; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3809 | if (!netif_is_bridge_master(upper_dev)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3810 | return -EINVAL; |
Ido Schimmel | ddbe993 | 2016-06-20 23:04:02 +0200 | [diff] [blame] | 3811 | if (!info->linking) |
| 3812 | break; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3813 | /* We can't have multiple VLAN interfaces configured on |
| 3814 | * the same port and being members in the same bridge. |
| 3815 | */ |
| 3816 | if (!mlxsw_sp_port_master_bridge_check(mlxsw_sp_port, |
| 3817 | upper_dev)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3818 | return -EINVAL; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3819 | break; |
| 3820 | case NETDEV_CHANGEUPPER: |
| 3821 | upper_dev = info->upper_dev; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3822 | if (info->linking) { |
Ido Schimmel | 423b937 | 2016-06-20 23:04:03 +0200 | [diff] [blame] | 3823 | if (WARN_ON(!mlxsw_sp_vport)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3824 | return -EINVAL; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3825 | err = mlxsw_sp_vport_bridge_join(mlxsw_sp_vport, |
| 3826 | upper_dev); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3827 | } else { |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3828 | if (!mlxsw_sp_vport) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3829 | return 0; |
Ido Schimmel | fe3f6d1 | 2016-06-20 23:04:19 +0200 | [diff] [blame] | 3830 | mlxsw_sp_vport_bridge_leave(mlxsw_sp_vport); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3831 | } |
| 3832 | } |
| 3833 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3834 | return err; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3835 | } |
| 3836 | |
Ido Schimmel | 272c447 | 2015-12-15 16:03:47 +0100 | [diff] [blame] | 3837 | static int mlxsw_sp_netdevice_lag_vport_event(struct net_device *lag_dev, |
| 3838 | unsigned long event, void *ptr, |
| 3839 | u16 vid) |
| 3840 | { |
| 3841 | struct net_device *dev; |
| 3842 | struct list_head *iter; |
| 3843 | int ret; |
| 3844 | |
| 3845 | netdev_for_each_lower_dev(lag_dev, dev, iter) { |
| 3846 | if (mlxsw_sp_port_dev_check(dev)) { |
| 3847 | ret = mlxsw_sp_netdevice_vport_event(dev, event, ptr, |
| 3848 | vid); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3849 | if (ret) |
Ido Schimmel | 272c447 | 2015-12-15 16:03:47 +0100 | [diff] [blame] | 3850 | return ret; |
| 3851 | } |
| 3852 | } |
| 3853 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3854 | return 0; |
Ido Schimmel | 272c447 | 2015-12-15 16:03:47 +0100 | [diff] [blame] | 3855 | } |
| 3856 | |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3857 | static int mlxsw_sp_netdevice_vlan_event(struct net_device *vlan_dev, |
| 3858 | unsigned long event, void *ptr) |
| 3859 | { |
| 3860 | struct net_device *real_dev = vlan_dev_real_dev(vlan_dev); |
| 3861 | u16 vid = vlan_dev_vlan_id(vlan_dev); |
| 3862 | |
Ido Schimmel | 272c447 | 2015-12-15 16:03:47 +0100 | [diff] [blame] | 3863 | if (mlxsw_sp_port_dev_check(real_dev)) |
| 3864 | return mlxsw_sp_netdevice_vport_event(real_dev, event, ptr, |
| 3865 | vid); |
| 3866 | else if (netif_is_lag_master(real_dev)) |
| 3867 | return mlxsw_sp_netdevice_lag_vport_event(real_dev, event, ptr, |
| 3868 | vid); |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3869 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3870 | return 0; |
Ido Schimmel | 26f0e7f | 2015-12-15 16:03:44 +0100 | [diff] [blame] | 3871 | } |
| 3872 | |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3873 | static int mlxsw_sp_netdevice_event(struct notifier_block *unused, |
| 3874 | unsigned long event, void *ptr) |
| 3875 | { |
| 3876 | struct net_device *dev = netdev_notifier_info_to_dev(ptr); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3877 | int err = 0; |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3878 | |
Ido Schimmel | 6e095fd | 2016-07-04 08:23:13 +0200 | [diff] [blame] | 3879 | if (event == NETDEV_CHANGEADDR || event == NETDEV_CHANGEMTU) |
| 3880 | err = mlxsw_sp_netdevice_router_port_event(dev); |
| 3881 | else if (mlxsw_sp_port_dev_check(dev)) |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3882 | err = mlxsw_sp_netdevice_port_event(dev, event, ptr); |
| 3883 | else if (netif_is_lag_master(dev)) |
| 3884 | err = mlxsw_sp_netdevice_lag_event(dev, event, ptr); |
Ido Schimmel | 701b186 | 2016-07-04 08:23:16 +0200 | [diff] [blame] | 3885 | else if (netif_is_bridge_master(dev)) |
| 3886 | err = mlxsw_sp_netdevice_bridge_event(dev, event, ptr); |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3887 | else if (is_vlan_dev(dev)) |
| 3888 | err = mlxsw_sp_netdevice_vlan_event(dev, event, ptr); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3889 | |
Ido Schimmel | 80bedf1 | 2016-06-20 23:03:59 +0200 | [diff] [blame] | 3890 | return notifier_from_errno(err); |
Jiri Pirko | 0d65fc1 | 2015-12-03 12:12:28 +0100 | [diff] [blame] | 3891 | } |
| 3892 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3893 | static struct notifier_block mlxsw_sp_netdevice_nb __read_mostly = { |
| 3894 | .notifier_call = mlxsw_sp_netdevice_event, |
| 3895 | }; |
| 3896 | |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3897 | static struct notifier_block mlxsw_sp_inetaddr_nb __read_mostly = { |
| 3898 | .notifier_call = mlxsw_sp_inetaddr_event, |
| 3899 | .priority = 10, /* Must be called before FIB notifier block */ |
| 3900 | }; |
| 3901 | |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3902 | static int __init mlxsw_sp_module_init(void) |
| 3903 | { |
| 3904 | int err; |
| 3905 | |
| 3906 | register_netdevice_notifier(&mlxsw_sp_netdevice_nb); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3907 | register_inetaddr_notifier(&mlxsw_sp_inetaddr_nb); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3908 | err = mlxsw_core_driver_register(&mlxsw_sp_driver); |
| 3909 | if (err) |
| 3910 | goto err_core_driver_register; |
| 3911 | return 0; |
| 3912 | |
| 3913 | err_core_driver_register: |
| 3914 | unregister_netdevice_notifier(&mlxsw_sp_netdevice_nb); |
| 3915 | return err; |
| 3916 | } |
| 3917 | |
| 3918 | static void __exit mlxsw_sp_module_exit(void) |
| 3919 | { |
| 3920 | mlxsw_core_driver_unregister(&mlxsw_sp_driver); |
Ido Schimmel | 99724c1 | 2016-07-04 08:23:14 +0200 | [diff] [blame] | 3921 | unregister_inetaddr_notifier(&mlxsw_sp_inetaddr_nb); |
Jiri Pirko | 56ade8f | 2015-10-16 14:01:37 +0200 | [diff] [blame] | 3922 | unregister_netdevice_notifier(&mlxsw_sp_netdevice_nb); |
| 3923 | } |
| 3924 | |
| 3925 | module_init(mlxsw_sp_module_init); |
| 3926 | module_exit(mlxsw_sp_module_exit); |
| 3927 | |
| 3928 | MODULE_LICENSE("Dual BSD/GPL"); |
| 3929 | MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>"); |
| 3930 | MODULE_DESCRIPTION("Mellanox Spectrum driver"); |
| 3931 | MODULE_MLXSW_DRIVER_ALIAS(MLXSW_DEVICE_KIND_SPECTRUM); |