blob: 35df947e738c97e40965bd3df3a1fbe13e2d6023 [file] [log] [blame]
Florian Fainelliaa096772014-02-13 16:08:48 -08001/*
2 * Broadcom GENET MDIO routines
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelliaa096772014-02-13 16:08:48 -08009 */
10
11
12#include <linux/types.h>
13#include <linux/delay.h>
14#include <linux/wait.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/bitops.h>
18#include <linux/netdevice.h>
19#include <linux/platform_device.h>
20#include <linux/phy.h>
21#include <linux/phy_fixed.h>
22#include <linux/brcmphy.h>
23#include <linux/of.h>
24#include <linux/of_net.h>
25#include <linux/of_mdio.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080026#include <linux/platform_data/bcmgenet.h>
Florian Fainelliaa096772014-02-13 16:08:48 -080027
28#include "bcmgenet.h"
29
30/* read a value from the MII */
31static int bcmgenet_mii_read(struct mii_bus *bus, int phy_id, int location)
32{
33 int ret;
34 struct net_device *dev = bus->priv;
35 struct bcmgenet_priv *priv = netdev_priv(dev);
36 u32 reg;
37
38 bcmgenet_umac_writel(priv, (MDIO_RD | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070039 (location << MDIO_REG_SHIFT)), UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080040 /* Start MDIO transaction*/
41 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
42 reg |= MDIO_START_BUSY;
43 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
44 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070045 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
46 & MDIO_START_BUSY),
47 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080048 ret = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
49
Florian Fainelli9d3366e2015-06-10 12:24:10 -070050 /* Some broken devices are known not to release the line during
51 * turn-around, e.g: Broadcom BCM53125 external switches, so check for
52 * that condition here and ignore the MDIO controller read failure
53 * indication.
54 */
55 if (!(bus->phy_ignore_ta_mask & 1 << phy_id) && (ret & MDIO_READ_FAIL))
Florian Fainelliaa096772014-02-13 16:08:48 -080056 return -EIO;
57
58 return ret & 0xffff;
59}
60
61/* write a value to the MII */
62static int bcmgenet_mii_write(struct mii_bus *bus, int phy_id,
Florian Fainellic91b7f62014-07-23 10:42:12 -070063 int location, u16 val)
Florian Fainelliaa096772014-02-13 16:08:48 -080064{
65 struct net_device *dev = bus->priv;
66 struct bcmgenet_priv *priv = netdev_priv(dev);
67 u32 reg;
68
69 bcmgenet_umac_writel(priv, (MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070070 (location << MDIO_REG_SHIFT) | (0xffff & val)),
71 UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080072 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
73 reg |= MDIO_START_BUSY;
74 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
75 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD) &
77 MDIO_START_BUSY),
78 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080079
80 return 0;
81}
82
83/* setup netdev link state when PHY link status change and
84 * update UMAC and RGMII block when link up
85 */
Florian Fainellic96e7312014-11-10 18:06:20 -080086void bcmgenet_mii_setup(struct net_device *dev)
Florian Fainelliaa096772014-02-13 16:08:48 -080087{
88 struct bcmgenet_priv *priv = netdev_priv(dev);
89 struct phy_device *phydev = priv->phydev;
90 u32 reg, cmd_bits = 0;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070091 bool status_changed = false;
Florian Fainelliaa096772014-02-13 16:08:48 -080092
93 if (priv->old_link != phydev->link) {
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070094 status_changed = true;
Florian Fainelliaa096772014-02-13 16:08:48 -080095 priv->old_link = phydev->link;
96 }
97
98 if (phydev->link) {
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070099 /* check speed/duplex/pause changes */
100 if (priv->old_speed != phydev->speed) {
101 status_changed = true;
102 priv->old_speed = phydev->speed;
103 }
104
105 if (priv->old_duplex != phydev->duplex) {
106 status_changed = true;
107 priv->old_duplex = phydev->duplex;
108 }
109
110 if (priv->old_pause != phydev->pause) {
111 status_changed = true;
112 priv->old_pause = phydev->pause;
113 }
114
115 /* done if nothing has changed */
116 if (!status_changed)
117 return;
Florian Fainelliaa096772014-02-13 16:08:48 -0800118
119 /* speed */
120 if (phydev->speed == SPEED_1000)
121 cmd_bits = UMAC_SPEED_1000;
122 else if (phydev->speed == SPEED_100)
123 cmd_bits = UMAC_SPEED_100;
124 else
125 cmd_bits = UMAC_SPEED_10;
126 cmd_bits <<= CMD_SPEED_SHIFT;
127
Florian Fainelliaa096772014-02-13 16:08:48 -0800128 /* duplex */
129 if (phydev->duplex != DUPLEX_FULL)
130 cmd_bits |= CMD_HD_EN;
131
Florian Fainelliaa096772014-02-13 16:08:48 -0800132 /* pause capability */
133 if (!phydev->pause)
134 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
135
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700136 /*
137 * Program UMAC and RGMII block based on established
138 * link speed, duplex, and pause. The speed set in
139 * umac->cmd tell RGMII block which clock to use for
140 * transmit -- 25MHz(100Mbps) or 125MHz(1Gbps).
141 * Receive clock is provided by the PHY.
142 */
143 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
144 reg &= ~OOB_DISABLE;
145 reg |= RGMII_LINK;
146 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
Florian Fainellic677ba82014-08-11 14:50:44 -0700147
Florian Fainelliaa096772014-02-13 16:08:48 -0800148 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
149 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
150 CMD_HD_EN |
151 CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
152 reg |= cmd_bits;
153 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700154 } else {
155 /* done if nothing has changed */
156 if (!status_changed)
157 return;
Florian Fainelliaa096772014-02-13 16:08:48 -0800158
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700159 /* needed for MoCA fixed PHY to reflect correct link status */
160 netif_carrier_off(dev);
Florian Fainelli24052402014-07-21 17:42:39 -0700161 }
Florian Fainellic677ba82014-08-11 14:50:44 -0700162
163 phy_print_status(phydev);
Florian Fainelliaa096772014-02-13 16:08:48 -0800164}
165
Florian Fainellia642c4f2015-03-23 15:09:56 -0700166void bcmgenet_phy_power_set(struct net_device *dev, bool enable)
Florian Fainelliaa096772014-02-13 16:08:48 -0800167{
168 struct bcmgenet_priv *priv = netdev_priv(dev);
169 u32 reg = 0;
170
171 /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
172 if (!GENET_IS_V4(priv))
173 return;
174
Florian Fainellia9d608c2015-03-23 15:09:55 -0700175 reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
Florian Fainelli8212c982015-03-23 15:09:53 -0700176 if (enable) {
Florian Fainelli0c81a8e2015-03-23 15:09:54 -0700177 reg &= ~EXT_CK25_DIS;
178 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
179 mdelay(1);
180
181 reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
Florian Fainelli8212c982015-03-23 15:09:53 -0700182 reg |= EXT_GPHY_RESET;
183 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
Florian Fainelli0c81a8e2015-03-23 15:09:54 -0700184 mdelay(1);
Florian Fainelliaa096772014-02-13 16:08:48 -0800185
Florian Fainelli8212c982015-03-23 15:09:53 -0700186 reg &= ~EXT_GPHY_RESET;
Florian Fainellia9d608c2015-03-23 15:09:55 -0700187 } else {
188 reg |= EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN | EXT_GPHY_RESET;
Florian Fainelli8212c982015-03-23 15:09:53 -0700189 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
Florian Fainellia9d608c2015-03-23 15:09:55 -0700190 mdelay(1);
191 reg |= EXT_CK25_DIS;
Florian Fainelli8212c982015-03-23 15:09:53 -0700192 }
Florian Fainellia9d608c2015-03-23 15:09:55 -0700193 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
194 udelay(60);
Florian Fainelliaa096772014-02-13 16:08:48 -0800195}
196
197static void bcmgenet_internal_phy_setup(struct net_device *dev)
198{
199 struct bcmgenet_priv *priv = netdev_priv(dev);
200 u32 reg;
201
Florian Fainelli8212c982015-03-23 15:09:53 -0700202 /* Power up PHY */
203 bcmgenet_phy_power_set(dev, true);
Florian Fainelliaa096772014-02-13 16:08:48 -0800204 /* enable APD */
205 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
206 reg |= EXT_PWR_DN_EN_LD;
207 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelliaa096772014-02-13 16:08:48 -0800208}
209
210static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
211{
212 u32 reg;
213
214 /* Speed settings are set in bcmgenet_mii_setup() */
215 reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
216 reg |= LED_ACT_SOURCE_MAC;
217 bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
218}
219
Florian Fainellidbd479d2014-11-10 18:06:21 -0800220int bcmgenet_mii_config(struct net_device *dev, bool init)
Florian Fainelliaa096772014-02-13 16:08:48 -0800221{
222 struct bcmgenet_priv *priv = netdev_priv(dev);
223 struct phy_device *phydev = priv->phydev;
224 struct device *kdev = &priv->pdev->dev;
225 const char *phy_name = NULL;
226 u32 id_mode_dis = 0;
227 u32 port_ctrl;
228 u32 reg;
229
Florian Fainellic624f892015-07-16 15:51:17 -0700230 priv->ext_phy = !priv->internal_phy &&
Florian Fainelliaa096772014-02-13 16:08:48 -0800231 (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
232
Florian Fainellic624f892015-07-16 15:51:17 -0700233 if (priv->internal_phy)
Florian Fainelliaa096772014-02-13 16:08:48 -0800234 priv->phy_interface = PHY_INTERFACE_MODE_NA;
235
236 switch (priv->phy_interface) {
237 case PHY_INTERFACE_MODE_NA:
238 case PHY_INTERFACE_MODE_MOCA:
239 /* Irrespective of the actually configured PHY speed (100 or
240 * 1000) GENETv4 only has an internal GPHY so we will just end
241 * up masking the Gigabit features from what we support, not
242 * switching to the EPHY
243 */
244 if (GENET_IS_V4(priv))
245 port_ctrl = PORT_MODE_INT_GPHY;
246 else
247 port_ctrl = PORT_MODE_INT_EPHY;
248
249 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
250
Florian Fainellic624f892015-07-16 15:51:17 -0700251 if (priv->internal_phy) {
Florian Fainelliaa096772014-02-13 16:08:48 -0800252 phy_name = "internal PHY";
253 bcmgenet_internal_phy_setup(dev);
254 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
255 phy_name = "MoCA";
256 bcmgenet_moca_phy_setup(priv);
257 }
258 break;
259
260 case PHY_INTERFACE_MODE_MII:
261 phy_name = "external MII";
262 phydev->supported &= PHY_BASIC_FEATURES;
263 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700264 PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800265 break;
266
267 case PHY_INTERFACE_MODE_REVMII:
268 phy_name = "external RvMII";
269 /* of_mdiobus_register took care of reading the 'max-speed'
270 * PHY property for us, effectively limiting the PHY supported
271 * capabilities, use that knowledge to also configure the
272 * Reverse MII interface correctly.
273 */
274 if ((priv->phydev->supported & PHY_BASIC_FEATURES) ==
275 PHY_BASIC_FEATURES)
276 port_ctrl = PORT_MODE_EXT_RVMII_25;
277 else
278 port_ctrl = PORT_MODE_EXT_RVMII_50;
279 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
280 break;
281
282 case PHY_INTERFACE_MODE_RGMII:
283 /* RGMII_NO_ID: TXC transitions at the same time as TXD
284 * (requires PCB or receiver-side delay)
285 * RGMII: Add 2ns delay on TXC (90 degree shift)
286 *
287 * ID is implicitly disabled for 100Mbps (RG)MII operation.
288 */
289 id_mode_dis = BIT(16);
290 /* fall through */
291 case PHY_INTERFACE_MODE_RGMII_TXID:
292 if (id_mode_dis)
293 phy_name = "external RGMII (no delay)";
294 else
295 phy_name = "external RGMII (TX delay)";
Florian Fainelliaa096772014-02-13 16:08:48 -0800296 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700297 PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800298 break;
299 default:
300 dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
301 return -EINVAL;
302 }
303
Florian Fainelliafe3f902015-06-08 10:47:57 -0700304 /* This is an external PHY (xMII), so we need to enable the RGMII
305 * block for the interface to work
306 */
307 if (priv->ext_phy) {
308 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
309 reg |= RGMII_MODE_EN | id_mode_dis;
310 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
311 }
312
Florian Fainellidbd479d2014-11-10 18:06:21 -0800313 if (init)
314 dev_info(kdev, "configuring instance for %s\n", phy_name);
Florian Fainelliaa096772014-02-13 16:08:48 -0800315
316 return 0;
317}
318
319static int bcmgenet_mii_probe(struct net_device *dev)
320{
321 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700322 struct device_node *dn = priv->pdev->dev.of_node;
Florian Fainelliaa096772014-02-13 16:08:48 -0800323 struct phy_device *phydev;
Florian Fainelli487320c2014-09-19 13:07:53 -0700324 u32 phy_flags;
Florian Fainelliaa096772014-02-13 16:08:48 -0800325 int ret;
326
Florian Fainelli487320c2014-09-19 13:07:53 -0700327 /* Communicate the integrated PHY revision */
328 phy_flags = priv->gphy_rev;
329
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700330 /* Initialize link state variables that bcmgenet_mii_setup() uses */
331 priv->old_link = -1;
332 priv->old_speed = -1;
333 priv->old_duplex = -1;
334 priv->old_pause = -1;
335
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800336 if (dn) {
337 if (priv->phydev) {
338 pr_info("PHY already attached\n");
339 return 0;
340 }
341
342 /* In the case of a fixed PHY, the DT node associated
343 * to the PHY is the Ethernet MAC DT node.
344 */
345 if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
346 ret = of_phy_register_fixed_link(dn);
347 if (ret)
348 return ret;
349
350 priv->phy_dn = of_node_get(dn);
351 }
352
353 phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
354 phy_flags, priv->phy_interface);
355 if (!phydev) {
356 pr_err("could not attach to PHY\n");
357 return -ENODEV;
358 }
359 } else {
360 phydev = priv->phydev;
361 phydev->dev_flags = phy_flags;
362
363 ret = phy_connect_direct(dev, phydev, bcmgenet_mii_setup,
364 priv->phy_interface);
365 if (ret) {
366 pr_err("could not attach to PHY\n");
367 return -ENODEV;
368 }
Florian Fainelliaa096772014-02-13 16:08:48 -0800369 }
370
Florian Fainelliaa096772014-02-13 16:08:48 -0800371 priv->phydev = phydev;
372
373 /* Configure port multiplexer based on what the probed PHY device since
374 * reading the 'max-speed' property determines the maximum supported
375 * PHY speed which is needed for bcmgenet_mii_config() to configure
376 * things appropriately.
377 */
Florian Fainellidbd479d2014-11-10 18:06:21 -0800378 ret = bcmgenet_mii_config(dev, true);
Florian Fainelliaa096772014-02-13 16:08:48 -0800379 if (ret) {
380 phy_disconnect(priv->phydev);
381 return ret;
382 }
383
Florian Fainelliaa096772014-02-13 16:08:48 -0800384 phydev->advertising = phydev->supported;
385
386 /* The internal PHY has its link interrupts routed to the
387 * Ethernet MAC ISRs
388 */
Florian Fainellic624f892015-07-16 15:51:17 -0700389 if (priv->internal_phy)
Florian Fainelliaa096772014-02-13 16:08:48 -0800390 priv->mii_bus->irq[phydev->addr] = PHY_IGNORE_INTERRUPT;
391 else
392 priv->mii_bus->irq[phydev->addr] = PHY_POLL;
393
394 pr_info("attached PHY at address %d [%s]\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700395 phydev->addr, phydev->drv->name);
Florian Fainelliaa096772014-02-13 16:08:48 -0800396
397 return 0;
398}
399
Florian Fainelli7b635da2015-06-26 10:39:05 -0700400/* Workaround for integrated BCM7xxx Gigabit PHYs which have a problem with
401 * their internal MDIO management controller making them fail to successfully
402 * be read from or written to for the first transaction. We insert a dummy
403 * BMSR read here to make sure that phy_get_device() and get_phy_id() can
404 * correctly read the PHY MII_PHYSID1/2 registers and successfully register a
405 * PHY device for this peripheral.
406 *
407 * Once the PHY driver is registered, we can workaround subsequent reads from
408 * there (e.g: during system-wide power management).
409 *
410 * bus->reset is invoked before mdiobus_scan during mdiobus_register and is
411 * therefore the right location to stick that workaround. Since we do not want
412 * to read from non-existing PHYs, we either use bus->phy_mask or do a manual
413 * Device Tree scan to limit the search area.
414 */
415static int bcmgenet_mii_bus_reset(struct mii_bus *bus)
416{
417 struct net_device *dev = bus->priv;
418 struct bcmgenet_priv *priv = netdev_priv(dev);
419 struct device_node *np = priv->mdio_dn;
420 struct device_node *child = NULL;
421 u32 read_mask = 0;
422 int addr = 0;
423
424 if (!np) {
425 read_mask = 1 << priv->phy_addr;
426 } else {
427 for_each_available_child_of_node(np, child) {
428 addr = of_mdio_parse_addr(&dev->dev, child);
429 if (addr < 0)
430 continue;
431
432 read_mask |= 1 << addr;
433 }
434 }
435
436 for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
437 if (read_mask & 1 << addr) {
438 dev_dbg(&dev->dev, "Workaround for PHY @ %d\n", addr);
439 mdiobus_read(bus, addr, MII_BMSR);
440 }
441 }
442
443 return 0;
444}
445
Florian Fainelliaa096772014-02-13 16:08:48 -0800446static int bcmgenet_mii_alloc(struct bcmgenet_priv *priv)
447{
448 struct mii_bus *bus;
449
450 if (priv->mii_bus)
451 return 0;
452
453 priv->mii_bus = mdiobus_alloc();
454 if (!priv->mii_bus) {
455 pr_err("failed to allocate\n");
456 return -ENOMEM;
457 }
458
459 bus = priv->mii_bus;
460 bus->priv = priv->dev;
461 bus->name = "bcmgenet MII bus";
462 bus->parent = &priv->pdev->dev;
463 bus->read = bcmgenet_mii_read;
464 bus->write = bcmgenet_mii_write;
Florian Fainelli7b635da2015-06-26 10:39:05 -0700465 bus->reset = bcmgenet_mii_bus_reset;
Florian Fainelliaa096772014-02-13 16:08:48 -0800466 snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700467 priv->pdev->name, priv->pdev->id);
Florian Fainelliaa096772014-02-13 16:08:48 -0800468
Florian Fainellic489be02014-07-23 10:42:15 -0700469 bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800470 if (!bus->irq) {
471 mdiobus_free(priv->mii_bus);
472 return -ENOMEM;
473 }
474
475 return 0;
476}
477
478static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
479{
480 struct device_node *dn = priv->pdev->dev.of_node;
481 struct device *kdev = &priv->pdev->dev;
Florian Fainellic624f892015-07-16 15:51:17 -0700482 const char *phy_mode_str = NULL;
Florian Fainelliaa096772014-02-13 16:08:48 -0800483 char *compat;
Florian Fainellic624f892015-07-16 15:51:17 -0700484 int phy_mode;
Florian Fainelliaa096772014-02-13 16:08:48 -0800485 int ret;
486
487 compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
488 if (!compat)
489 return -ENOMEM;
490
Florian Fainelli7b635da2015-06-26 10:39:05 -0700491 priv->mdio_dn = of_find_compatible_node(dn, NULL, compat);
Florian Fainelliaa096772014-02-13 16:08:48 -0800492 kfree(compat);
Florian Fainelli7b635da2015-06-26 10:39:05 -0700493 if (!priv->mdio_dn) {
Florian Fainelliaa096772014-02-13 16:08:48 -0800494 dev_err(kdev, "unable to find MDIO bus node\n");
495 return -ENODEV;
496 }
497
Florian Fainelli7b635da2015-06-26 10:39:05 -0700498 ret = of_mdiobus_register(priv->mii_bus, priv->mdio_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800499 if (ret) {
500 dev_err(kdev, "failed to register MDIO bus\n");
501 return ret;
502 }
503
504 /* Fetch the PHY phandle */
505 priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
506
507 /* Get the link mode */
Florian Fainellic624f892015-07-16 15:51:17 -0700508 phy_mode = of_get_phy_mode(dn);
509 priv->phy_interface = phy_mode;
510
511 /* We need to specifically look up whether this PHY interface is internal
512 * or not *before* we even try to probe the PHY driver over MDIO as we
513 * may have shut down the internal PHY for power saving purposes.
514 */
515 if (phy_mode < 0) {
516 ret = of_property_read_string(dn, "phy-mode", &phy_mode_str);
517 if (ret < 0) {
518 dev_err(kdev, "invalid PHY mode property\n");
519 return ret;
520 }
521
522 priv->phy_interface = PHY_INTERFACE_MODE_NA;
523 if (!strcasecmp(phy_mode_str, "internal"))
524 priv->internal_phy = true;
525 }
Florian Fainelliaa096772014-02-13 16:08:48 -0800526
527 return 0;
528}
529
Petri Gynther8d88c6e2015-04-01 00:40:00 -0700530static int bcmgenet_fixed_phy_link_update(struct net_device *dev,
531 struct fixed_phy_status *status)
532{
533 if (dev && dev->phydev && status)
534 status->link = dev->phydev->link;
535
536 return 0;
537}
538
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800539static int bcmgenet_mii_pd_init(struct bcmgenet_priv *priv)
540{
541 struct device *kdev = &priv->pdev->dev;
542 struct bcmgenet_platform_data *pd = kdev->platform_data;
543 struct mii_bus *mdio = priv->mii_bus;
544 struct phy_device *phydev;
545 int ret;
546
547 if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
548 /*
549 * Internal or external PHY with MDIO access
550 */
551 if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
552 mdio->phy_mask = ~(1 << pd->phy_address);
553 else
554 mdio->phy_mask = 0;
555
556 ret = mdiobus_register(mdio);
557 if (ret) {
558 dev_err(kdev, "failed to register MDIO bus\n");
559 return ret;
560 }
561
562 if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
563 phydev = mdio->phy_map[pd->phy_address];
564 else
565 phydev = phy_find_first(mdio);
566
567 if (!phydev) {
568 dev_err(kdev, "failed to register PHY device\n");
569 mdiobus_unregister(mdio);
570 return -ENODEV;
571 }
572 } else {
573 /*
574 * MoCA port or no MDIO access.
575 * Use fixed PHY to represent the link layer.
576 */
577 struct fixed_phy_status fphy_status = {
578 .link = 1,
579 .speed = pd->phy_speed,
580 .duplex = pd->phy_duplex,
581 .pause = 0,
582 .asym_pause = 0,
583 };
584
585 phydev = fixed_phy_register(PHY_POLL, &fphy_status, NULL);
586 if (!phydev || IS_ERR(phydev)) {
587 dev_err(kdev, "failed to register fixed PHY device\n");
588 return -ENODEV;
589 }
Petri Gynther8d88c6e2015-04-01 00:40:00 -0700590
591 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET) {
592 ret = fixed_phy_set_link_update(
593 phydev, bcmgenet_fixed_phy_link_update);
594 if (!ret)
595 phydev->link = 0;
596 }
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800597 }
598
599 priv->phydev = phydev;
600 priv->phy_interface = pd->phy_interface;
601
602 return 0;
603}
604
605static int bcmgenet_mii_bus_init(struct bcmgenet_priv *priv)
606{
607 struct device_node *dn = priv->pdev->dev.of_node;
608
609 if (dn)
610 return bcmgenet_mii_of_init(priv);
611 else
612 return bcmgenet_mii_pd_init(priv);
613}
614
Florian Fainelliaa096772014-02-13 16:08:48 -0800615int bcmgenet_mii_init(struct net_device *dev)
616{
617 struct bcmgenet_priv *priv = netdev_priv(dev);
618 int ret;
619
620 ret = bcmgenet_mii_alloc(priv);
621 if (ret)
622 return ret;
623
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800624 ret = bcmgenet_mii_bus_init(priv);
Florian Fainelliaa096772014-02-13 16:08:48 -0800625 if (ret)
626 goto out_free;
627
628 ret = bcmgenet_mii_probe(dev);
629 if (ret)
630 goto out;
631
632 return 0;
633
634out:
Uwe Kleine-König95182592014-08-07 22:53:40 +0200635 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800636 mdiobus_unregister(priv->mii_bus);
637out_free:
638 kfree(priv->mii_bus->irq);
639 mdiobus_free(priv->mii_bus);
640 return ret;
641}
642
643void bcmgenet_mii_exit(struct net_device *dev)
644{
645 struct bcmgenet_priv *priv = netdev_priv(dev);
646
Uwe Kleine-König95182592014-08-07 22:53:40 +0200647 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800648 mdiobus_unregister(priv->mii_bus);
649 kfree(priv->mii_bus->irq);
650 mdiobus_free(priv->mii_bus);
651}