blob: d0ac8fabd423d3fcfc7fef3f506ffa5875063f32 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040033
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
35
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070036#define MASK(n) ((1ULL<<(n))-1)
37#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
38#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
39#define MS_WIN(addr) (addr & 0x0ffc0000)
40
41#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
42
43#define CRB_BLK(off) ((off >> 20) & 0x3f)
44#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
45#define CRB_WINDOW_2M (0x130060)
46#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
47#define CRB_INDIRECT_2M (0x1e0000UL)
48
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000049#ifndef readq
50static inline u64 readq(void __iomem *addr)
51{
52 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
53}
54#endif
55
56#ifndef writeq
57static inline void writeq(u64 val, void __iomem *addr)
58{
59 writel(((u32) (val)), (addr));
60 writel(((u32) (val >> 32)), (addr + 4));
61}
62#endif
63
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000064#define ADDR_IN_RANGE(addr, low, high) \
65 (((addr) < (high)) && ((addr) >= (low)))
66
67#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
68 ((adapter)->ahw.pci_base0 + (off))
69#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
71#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
72 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
73
74static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
75 unsigned long off)
76{
77 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
78 return PCI_OFFSET_FIRST_RANGE(adapter, off);
79
80 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
81 return PCI_OFFSET_SECOND_RANGE(adapter, off);
82
83 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
84 return PCI_OFFSET_THIRD_RANGE(adapter, off);
85
86 return NULL;
87}
88
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000089static crb_128M_2M_block_map_t
90crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070091 {{{0, 0, 0, 0} } }, /* 0: PCI */
92 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
93 {1, 0x0110000, 0x0120000, 0x130000},
94 {1, 0x0120000, 0x0122000, 0x124000},
95 {1, 0x0130000, 0x0132000, 0x126000},
96 {1, 0x0140000, 0x0142000, 0x128000},
97 {1, 0x0150000, 0x0152000, 0x12a000},
98 {1, 0x0160000, 0x0170000, 0x110000},
99 {1, 0x0170000, 0x0172000, 0x12e000},
100 {0, 0x0000000, 0x0000000, 0x000000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {1, 0x01e0000, 0x01e0800, 0x122000},
107 {0, 0x0000000, 0x0000000, 0x000000} } },
108 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
109 {{{0, 0, 0, 0} } }, /* 3: */
110 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
111 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
112 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
113 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
114 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {1, 0x08f0000, 0x08f2000, 0x172000} } },
130 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {1, 0x09f0000, 0x09f2000, 0x176000} } },
146 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
147 {0, 0x0000000, 0x0000000, 0x000000},
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
162 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
163 {0, 0x0000000, 0x0000000, 0x000000},
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
178 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
179 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
180 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
181 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
182 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
183 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
184 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
185 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
186 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
187 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
188 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
189 {{{0, 0, 0, 0} } }, /* 23: */
190 {{{0, 0, 0, 0} } }, /* 24: */
191 {{{0, 0, 0, 0} } }, /* 25: */
192 {{{0, 0, 0, 0} } }, /* 26: */
193 {{{0, 0, 0, 0} } }, /* 27: */
194 {{{0, 0, 0, 0} } }, /* 28: */
195 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
196 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
197 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
198 {{{0} } }, /* 32: PCI */
199 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
200 {1, 0x2110000, 0x2120000, 0x130000},
201 {1, 0x2120000, 0x2122000, 0x124000},
202 {1, 0x2130000, 0x2132000, 0x126000},
203 {1, 0x2140000, 0x2142000, 0x128000},
204 {1, 0x2150000, 0x2152000, 0x12a000},
205 {1, 0x2160000, 0x2170000, 0x110000},
206 {1, 0x2170000, 0x2172000, 0x12e000},
207 {0, 0x0000000, 0x0000000, 0x000000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000} } },
215 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
216 {{{0} } }, /* 35: */
217 {{{0} } }, /* 36: */
218 {{{0} } }, /* 37: */
219 {{{0} } }, /* 38: */
220 {{{0} } }, /* 39: */
221 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
222 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
223 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
224 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
225 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
226 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
227 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
228 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
229 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
230 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
231 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
232 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
233 {{{0} } }, /* 52: */
234 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
235 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
236 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
237 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
238 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
239 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
240 {{{0} } }, /* 59: I2C0 */
241 {{{0} } }, /* 60: I2C1 */
242 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
243 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
244 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
245};
246
247/*
248 * top 12 bits of crb internal address (hub, agent)
249 */
250static unsigned crb_hub_agt[64] =
251{
252 0,
253 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
254 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
255 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
256 0,
257 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
258 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
259 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
260 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
261 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
264 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
265 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
266 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
267 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
268 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
279 0,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
281 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
282 0,
283 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
286 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
287 0,
288 0,
289 0,
290 0,
291 0,
292 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
301 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
302 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
303 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
304 0,
305 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
306 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
308 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
309 0,
310 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
311 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
313 0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
315 0,
316};
317
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400318/* PCI Windowing for DDR regions. */
319
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700320#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400321
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000322#define NETXEN_PCIE_SEM_TIMEOUT 10000
323
324int
325netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
326{
327 int done = 0, timeout = 0;
328
329 while (!done) {
330 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
331 if (done == 1)
332 break;
333 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
334 return -1;
335 msleep(1);
336 }
337
338 if (id_reg)
339 NXWR32(adapter, id_reg, adapter->portnum);
340
341 return 0;
342}
343
344void
345netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
346{
347 int val;
348 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
349}
350
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000351int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
352{
353 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
354 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
355 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
356 }
357
358 return 0;
359}
360
361/* Disable an XG interface */
362int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
363{
364 __u32 mac_cfg;
365 u32 port = adapter->physical_port;
366
367 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
368 return 0;
369
370 if (port > NETXEN_NIU_MAX_XG_PORTS)
371 return -EINVAL;
372
373 mac_cfg = 0;
374 if (NXWR32(adapter,
375 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
376 return -EIO;
377 return 0;
378}
379
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700380#define NETXEN_UNICAST_ADDR(port, index) \
381 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
382#define NETXEN_MCAST_ADDR(port, index) \
383 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
384#define MAC_HI(addr) \
385 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
386#define MAC_LO(addr) \
387 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
388
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000389int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
390{
391 __u32 reg;
392 u32 port = adapter->physical_port;
393
394 if (port > NETXEN_NIU_MAX_XG_PORTS)
395 return -EINVAL;
396
397 reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
398 if (mode == NETXEN_NIU_PROMISC_MODE)
399 reg = (reg | 0x2000UL);
400 else
401 reg = (reg & ~0x2000UL);
402
403 if (mode == NETXEN_NIU_ALLMULTI_MODE)
404 reg = (reg | 0x1000UL);
405 else
406 reg = (reg & ~0x1000UL);
407
408 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
409
410 return 0;
411}
412
413int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
414{
415 u32 mac_hi, mac_lo;
416 u32 reg_hi, reg_lo;
417
418 u8 phy = adapter->physical_port;
419
420 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
421 return -EINVAL;
422
423 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
424 mac_hi = addr[2] | ((u32)addr[3] << 8) |
425 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
426
427 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
428 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
429
430 /* write twice to flush */
431 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
432 return -EIO;
433 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
434 return -EIO;
435
436 return 0;
437}
438
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700439static int
440netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
441{
442 u32 val = 0;
443 u16 port = adapter->physical_port;
444 u8 *addr = adapter->netdev->dev_addr;
445
446 if (adapter->mc_enabled)
447 return 0;
448
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000449 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700450 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000451 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700452
453 /* add broadcast addr to filter */
454 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000455 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
456 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700457
458 /* add station addr to filter */
459 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000460 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700461 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000462 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700463
464 adapter->mc_enabled = 1;
465 return 0;
466}
467
468static int
469netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
470{
471 u32 val = 0;
472 u16 port = adapter->physical_port;
473 u8 *addr = adapter->netdev->dev_addr;
474
475 if (!adapter->mc_enabled)
476 return 0;
477
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000478 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700479 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000480 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700481
482 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000483 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700484 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000485 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700486
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000487 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
488 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700489
490 adapter->mc_enabled = 0;
491 return 0;
492}
493
494static int
495netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
496 int index, u8 *addr)
497{
498 u32 hi = 0, lo = 0;
499 u16 port = adapter->physical_port;
500
501 lo = MAC_LO(addr);
502 hi = MAC_HI(addr);
503
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000504 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
505 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700506
507 return 0;
508}
509
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700510void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400511{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700512 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400513 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700514 u8 null_addr[6];
515 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400516
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700517 memset(null_addr, 0, 6);
518
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400519 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700520
521 adapter->set_promisc(adapter,
522 NETXEN_NIU_PROMISC_MODE);
523
524 /* Full promiscuous mode */
525 netxen_nic_disable_mcast_filter(adapter);
526
527 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400528 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700529
530 if (netdev->mc_count == 0) {
531 adapter->set_promisc(adapter,
532 NETXEN_NIU_NON_PROMISC_MODE);
533 netxen_nic_disable_mcast_filter(adapter);
534 return;
535 }
536
537 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
538 if (netdev->flags & IFF_ALLMULTI ||
539 netdev->mc_count > adapter->max_mc_count) {
540 netxen_nic_disable_mcast_filter(adapter);
541 return;
542 }
543
544 netxen_nic_enable_mcast_filter(adapter);
545
546 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
547 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
548
549 if (index != netdev->mc_count)
550 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
551 netxen_nic_driver_name, netdev->name);
552
553 /* Clear out remaining addresses */
554 for (; index < adapter->max_mc_count; index++)
555 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400556}
557
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700558static int
559netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000560 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700561{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000562 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700563 struct netxen_cmd_buffer *pbuf;
564 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000565 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700566
567 i = 0;
568
Dhananjay Phadkedb4cfd82009-09-05 17:43:07 +0000569 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
570 return -EIO;
571
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000572 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000573 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800574
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000575 producer = tx_ring->producer;
576 consumer = tx_ring->sw_consumer;
577
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000578 if (nr_desc >= netxen_tx_avail(tx_ring)) {
579 netif_tx_stop_queue(tx_ring->txq);
580 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000581 return -EBUSY;
582 }
583
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700584 do {
585 cmd_desc = &cmd_desc_arr[i];
586
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000587 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700588 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700589 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700590
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000591 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700592 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
593
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000594 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700595 i++;
596
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000597 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700598
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000599 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700600
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000601 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700602
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000603 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800604
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700605 return 0;
606}
607
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000608static int
609nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700610{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700611 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800612 nx_mac_req_t *mac_req;
613 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700614
615 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800616 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
617
618 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
619 req.req_hdr = cpu_to_le64(word);
620
621 mac_req = (nx_mac_req_t *)&req.words[0];
622 mac_req->op = op;
623 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700624
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000625 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
626}
627
628static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
629 u8 *addr, struct list_head *del_list)
630{
631 struct list_head *head;
632 nx_mac_list_t *cur;
633
634 /* look up if already exists */
635 list_for_each(head, del_list) {
636 cur = list_entry(head, nx_mac_list_t, list);
637
638 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
639 list_move_tail(head, &adapter->mac_list);
640 return 0;
641 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700642 }
643
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000644 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
645 if (cur == NULL) {
646 printk(KERN_ERR "%s: failed to add mac address filter\n",
647 adapter->netdev->name);
648 return -ENOMEM;
649 }
650 memcpy(cur->mac_addr, addr, ETH_ALEN);
651 list_add_tail(&cur->list, &adapter->mac_list);
652 return nx_p3_sre_macaddr_change(adapter,
653 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700654}
655
656void netxen_p3_nic_set_multi(struct net_device *netdev)
657{
658 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700659 struct dev_mc_list *mc_ptr;
660 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700661 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000662 LIST_HEAD(del_list);
663 struct list_head *head;
664 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700665
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000666 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700667
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000668 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
669 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700670
671 if (netdev->flags & IFF_PROMISC) {
672 mode = VPORT_MISS_MODE_ACCEPT_ALL;
673 goto send_fw_cmd;
674 }
675
676 if ((netdev->flags & IFF_ALLMULTI) ||
677 (netdev->mc_count > adapter->max_mc_count)) {
678 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
679 goto send_fw_cmd;
680 }
681
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700682 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700683 for (mc_ptr = netdev->mc_list; mc_ptr;
684 mc_ptr = mc_ptr->next) {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000685 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700686 }
687 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700688
689send_fw_cmd:
690 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000691 head = &del_list;
692 while (!list_empty(head)) {
693 cur = list_entry(head->next, nx_mac_list_t, list);
694
695 nx_p3_sre_macaddr_change(adapter,
696 cur->mac_addr, NETXEN_MAC_DEL);
697 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700698 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700699 }
700}
701
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700702int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
703{
704 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800705 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700706
707 memset(&req, 0, sizeof(nx_nic_req_t));
708
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800709 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
710
711 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
712 ((u64)adapter->portnum << 16);
713 req.req_hdr = cpu_to_le64(word);
714
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700715 req.words[0] = cpu_to_le64(mode);
716
717 return netxen_send_cmd_descs(adapter,
718 (struct cmd_desc_type0 *)&req, 1);
719}
720
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800721void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
722{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000723 nx_mac_list_t *cur;
724 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800725
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000726 while (!list_empty(head)) {
727 cur = list_entry(head->next, nx_mac_list_t, list);
728 nx_p3_sre_macaddr_change(adapter,
729 cur->mac_addr, NETXEN_MAC_DEL);
730 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800731 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800732 }
733}
734
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000735int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
736{
737 /* assuming caller has already copied new addr to netdev */
738 netxen_p3_nic_set_multi(adapter->netdev);
739 return 0;
740}
741
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700742#define NETXEN_CONFIG_INTR_COALESCE 3
743
744/*
745 * Send the interrupt coalescing parameter set by ethtool to the card.
746 */
747int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
748{
749 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800750 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700751 int rv;
752
753 memset(&req, 0, sizeof(nx_nic_req_t));
754
Narender Kumar1bb482f2009-08-23 08:35:09 +0000755 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800756
757 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
758 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700759
760 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
761
762 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
763 if (rv != 0) {
764 printk(KERN_ERR "ERROR. Could not send "
765 "interrupt coalescing parameters\n");
766 }
767
768 return rv;
769}
770
Narender Kumar1bb482f2009-08-23 08:35:09 +0000771int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
772{
773 nx_nic_req_t req;
774 u64 word;
775 int rv = 0;
776
777 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
778 return 0;
779
780 memset(&req, 0, sizeof(nx_nic_req_t));
781
782 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
783
784 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
785 req.req_hdr = cpu_to_le64(word);
786
787 req.words[0] = cpu_to_le64(enable);
788
789 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
790 if (rv != 0) {
791 printk(KERN_ERR "ERROR. Could not send "
792 "configure hw lro request\n");
793 }
794
795 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
796
797 return rv;
798}
799
Narender Kumarfa3ce352009-08-24 19:23:28 +0000800int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
801{
802 nx_nic_req_t req;
803 u64 word;
804 int rv = 0;
805
806 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
807 return rv;
808
809 memset(&req, 0, sizeof(nx_nic_req_t));
810
811 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
812
813 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
814 ((u64)adapter->portnum << 16);
815 req.req_hdr = cpu_to_le64(word);
816
817 req.words[0] = cpu_to_le64(enable);
818
819 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
820 if (rv != 0) {
821 printk(KERN_ERR "ERROR. Could not send "
822 "configure bridge mode request\n");
823 }
824
825 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
826
827 return rv;
828}
829
830
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000831#define RSS_HASHTYPE_IP_TCP 0x3
832
833int netxen_config_rss(struct netxen_adapter *adapter, int enable)
834{
835 nx_nic_req_t req;
836 u64 word;
837 int i, rv;
838
839 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
840 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
841 0x255b0ec26d5a56daULL };
842
843
844 memset(&req, 0, sizeof(nx_nic_req_t));
845 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
846
847 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
848 req.req_hdr = cpu_to_le64(word);
849
850 /*
851 * RSS request:
852 * bits 3-0: hash_method
853 * 5-4: hash_type_ipv4
854 * 7-6: hash_type_ipv6
855 * 8: enable
856 * 9: use indirection table
857 * 47-10: reserved
858 * 63-48: indirection table mask
859 */
860 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
861 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
862 ((u64)(enable & 0x1) << 8) |
863 ((0x7ULL) << 48);
864 req.words[0] = cpu_to_le64(word);
865 for (i = 0; i < 5; i++)
866 req.words[i+1] = cpu_to_le64(key[i]);
867
868
869 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
870 if (rv != 0) {
871 printk(KERN_ERR "%s: could not configure RSS\n",
872 adapter->netdev->name);
873 }
874
875 return rv;
876}
877
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000878int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
879{
880 nx_nic_req_t req;
881 u64 word;
882 int rv;
883
884 memset(&req, 0, sizeof(nx_nic_req_t));
885 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
886
887 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
888 req.req_hdr = cpu_to_le64(word);
889
890 req.words[0] = cpu_to_le64(cmd);
891 req.words[1] = cpu_to_le64(ip);
892
893 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
894 if (rv != 0) {
895 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
896 adapter->netdev->name,
897 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
898 }
899 return rv;
900}
901
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000902int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
903{
904 nx_nic_req_t req;
905 u64 word;
906 int rv;
907
908 memset(&req, 0, sizeof(nx_nic_req_t));
909 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
910
911 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
912 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000913 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000914
915 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
916 if (rv != 0) {
917 printk(KERN_ERR "%s: could not configure link notification\n",
918 adapter->netdev->name);
919 }
920
921 return rv;
922}
923
Narender Kumar1bb482f2009-08-23 08:35:09 +0000924int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
925{
926 nx_nic_req_t req;
927 u64 word;
928 int rv;
929
930 memset(&req, 0, sizeof(nx_nic_req_t));
931 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
932
933 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
934 ((u64)adapter->portnum << 16) |
935 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
936
937 req.req_hdr = cpu_to_le64(word);
938
939 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
940 if (rv != 0) {
941 printk(KERN_ERR "%s: could not cleanup lro flows\n",
942 adapter->netdev->name);
943 }
944 return rv;
945}
946
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400947/*
948 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
949 * @returns 0 on success, negative on failure
950 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700951
952#define MTU_FUDGE_FACTOR 100
953
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400954int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
955{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700956 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700957 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700958 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400959
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700960 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
961 max_mtu = P3_MAX_MTU;
962 else
963 max_mtu = P2_MAX_MTU;
964
965 if (mtu > max_mtu) {
966 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
967 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400968 return -EINVAL;
969 }
970
Amit S. Kale80922fb2006-12-04 09:18:00 -0800971 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700972 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400973
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700974 if (!rc)
975 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700976
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700977 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400978}
979
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400980static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000981 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400982{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000983 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000984 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400985
986 addr = base;
987 ptr32 = buf;
988 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000989 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400990 return -1;
Al Virof305f782007-12-22 19:44:00 +0000991 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400992 ptr32++;
993 addr += sizeof(u32);
994 }
995 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000996 __le32 local;
997 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400998 return -1;
Al Virof305f782007-12-22 19:44:00 +0000999 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001000 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
1001 }
1002
1003 return 0;
1004}
1005
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001006int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001007{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001008 __le32 *pmac = (__le32 *) mac;
1009 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001010
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001011 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001012
1013 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001014 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001015
Al Virof305f782007-12-22 19:44:00 +00001016 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001017
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001018 offset = NX_OLD_MAC_ADDR_OFFSET +
1019 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001020
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001021 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001022 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001023 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001024
Al Virof305f782007-12-22 19:44:00 +00001025 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001026 return -1;
1027 }
1028 return 0;
1029}
1030
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001031int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
1032{
1033 uint32_t crbaddr, mac_hi, mac_lo;
1034 int pci_func = adapter->ahw.pci_func;
1035
1036 crbaddr = CRB_MAC_BLOCK_START +
1037 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1038
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001039 mac_lo = NXRD32(adapter, crbaddr);
1040 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001041
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001042 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001043 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001044 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001045 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001046
1047 return 0;
1048}
1049
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001050/*
1051 * Changes the CRB window to the specified window.
1052 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001053void
1054netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001055{
1056 void __iomem *offset;
1057 u32 tmp;
1058 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001059 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001060
1061 if (adapter->curr_window == wndw)
1062 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001063 /*
1064 * Move the CRB window.
1065 * We need to write to the "direct access" region of PCI
1066 * to avoid a race condition where the window register has
1067 * not been successfully written across CRB before the target
1068 * register address is received by PCI. The direct region bypasses
1069 * the CRB bus.
1070 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001071 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1072 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001073
1074 if (wndw & 0x1)
1075 wndw = NETXEN_WINDOW_ONE;
1076
1077 writel(wndw, offset);
1078
1079 /* MUST make sure window is set before we forge on... */
1080 while ((tmp = readl(offset)) != wndw) {
1081 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
1082 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001083 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001084 mdelay(1);
1085 if (count >= 10)
1086 break;
1087 count++;
1088 }
1089
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001090 if (wndw == NETXEN_WINDOW_ONE)
1091 adapter->curr_window = 1;
1092 else
1093 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001094}
1095
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001096/*
1097 * Return -1 if off is not valid,
1098 * 1 if window access is needed. 'off' is set to offset from
1099 * CRB space in 128M pci map
1100 * 0 if no window access is needed. 'off' is set to 2M addr
1101 * In: 'off' is offset from base in 128M pci map
1102 */
1103static int
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001104netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001105{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001106 crb_128M_2M_sub_block_map_t *m;
1107
1108
1109 if (*off >= NETXEN_CRB_MAX)
1110 return -1;
1111
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001112 if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001113 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
1114 (ulong)adapter->ahw.pci_base0;
1115 return 0;
1116 }
1117
1118 if (*off < NETXEN_PCI_CRBSPACE)
1119 return -1;
1120
1121 *off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001122
1123 /*
1124 * Try direct map
1125 */
1126 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
1127
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001128 if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001129 *off = *off + m->start_2M - m->start_128M +
1130 (ulong)adapter->ahw.pci_base0;
1131 return 0;
1132 }
1133
1134 /*
1135 * Not in direct map, use crb window
1136 */
1137 return 1;
1138}
1139
1140/*
1141 * In: 'off' is offset from CRB space in 128M pci map
1142 * Out: 'off' is 2M pci map addr
1143 * side effect: lock crb window
1144 */
1145static void
1146netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
1147{
1148 u32 win_read;
1149
1150 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001151 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001152 /*
1153 * Read back value to make sure write has gone through before trying
1154 * to use it.
1155 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001156 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001157 if (win_read != adapter->crb_win) {
1158 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
1159 "Read crbwin (0x%x), off=0x%lx\n",
1160 __func__, adapter->crb_win, win_read, *off);
1161 }
1162 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1163 (ulong)adapter->ahw.pci_base0;
1164}
1165
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001166int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001167netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001168{
1169 void __iomem *addr;
1170
1171 if (ADDR_IN_WINDOW1(off)) {
1172 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1173 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001174 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001175 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001176 }
1177
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001178 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001179 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001180 return 1;
1181 }
1182
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001183 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001184
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001185 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001186 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001187
1188 return 0;
1189}
1190
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001191u32
1192netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001193{
1194 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001195 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001196
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001197 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1198 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1199 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001200 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001201 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001202 }
1203
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001204 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001205 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001206 return 1;
1207 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001208
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001209 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001210
1211 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001212 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1213
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001214 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001215}
1216
1217int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001218netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001219{
1220 unsigned long flags = 0;
1221 int rv;
1222
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001223 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001224
1225 if (rv == -1) {
1226 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1227 __func__, off);
1228 dump_stack();
1229 return -1;
1230 }
1231
1232 if (rv == 1) {
1233 write_lock_irqsave(&adapter->adapter_lock, flags);
1234 crb_win_lock(adapter);
1235 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001236 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001237 crb_win_unlock(adapter);
1238 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001239 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001240 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001241
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001242
1243 return 0;
1244}
1245
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001246u32
1247netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001248{
1249 unsigned long flags = 0;
1250 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001251 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001252
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001253 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001254
1255 if (rv == -1) {
1256 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1257 __func__, off);
1258 dump_stack();
1259 return -1;
1260 }
1261
1262 if (rv == 1) {
1263 write_lock_irqsave(&adapter->adapter_lock, flags);
1264 crb_win_lock(adapter);
1265 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001266 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001267 crb_win_unlock(adapter);
1268 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001269 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001270 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001271
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001272 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001273}
1274
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001275/*
1276 * check memory access boundary.
1277 * used by test agent. support ddr access only for now
1278 */
1279static unsigned long
1280netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1281 unsigned long long addr, int size)
1282{
1283 if (!ADDR_IN_RANGE(addr,
1284 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1285 !ADDR_IN_RANGE(addr+size-1,
1286 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1287 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1288 return 0;
1289 }
1290
1291 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001292}
1293
Jeff Garzik47906542007-11-23 21:23:36 -05001294static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001295
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001296unsigned long
1297netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1298 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001299{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001300 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001301 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001302 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001303 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001304
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001305 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1306 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1307 } else {
1308 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1309 }
1310
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001311 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1312 /* DDR network side */
1313 addr -= NETXEN_ADDR_DDR_NET;
1314 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001315 if (adapter->ahw.ddr_mn_window != window) {
1316 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001317 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1318 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1319 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001320 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001321 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001322 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001323 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001324 addr += NETXEN_PCI_DDR_NET;
1325 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1326 addr -= NETXEN_ADDR_OCM0;
1327 addr += NETXEN_PCI_OCM0;
1328 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1329 addr -= NETXEN_ADDR_OCM1;
1330 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001331 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001332 /* QDR network side */
1333 addr -= NETXEN_ADDR_QDR_NET;
1334 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001335 if (adapter->ahw.qdr_sn_window != window) {
1336 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001337 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1338 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1339 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001340 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001341 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001342 }
1343 addr -= (window * 0x400000);
1344 addr += NETXEN_PCI_QDR_NET;
1345 } else {
1346 /*
1347 * peg gdb frequently accesses memory that doesn't exist,
1348 * this limits the chit chat so debugging isn't slowed down.
1349 */
1350 if ((netxen_pci_set_window_warning_count++ < 8)
1351 || (netxen_pci_set_window_warning_count % 64 == 0))
1352 printk("%s: Warning:netxen_nic_pci_set_window()"
1353 " Unknown address range!\n",
1354 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001355 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001356 }
1357 return addr;
1358}
1359
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001360/*
1361 * Note : only 32-bit writes!
1362 */
1363int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1364 u64 off, u32 data)
1365{
1366 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1367 return 0;
1368}
1369
1370u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1371{
1372 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1373}
1374
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001375unsigned long
1376netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1377 unsigned long long addr)
1378{
1379 int window;
1380 u32 win_read;
1381
1382 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1383 /* DDR network side */
1384 window = MN_WIN(addr);
1385 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001386 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001387 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001388 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001389 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001390 if ((win_read << 17) != window) {
1391 printk(KERN_INFO "Written MNwin (0x%x) != "
1392 "Read MNwin (0x%x)\n", window, win_read);
1393 }
1394 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1395 } else if (ADDR_IN_RANGE(addr,
1396 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1397 if ((addr & 0x00ff800) == 0xff800) {
1398 printk("%s: QM access not handled.\n", __func__);
1399 addr = -1UL;
1400 }
1401
1402 window = OCM_WIN(addr);
1403 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001404 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001405 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001406 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001407 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001408 if ((win_read >> 7) != window) {
1409 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1410 "Read OCMwin (0x%x)\n",
1411 __func__, window, win_read);
1412 }
1413 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1414
1415 } else if (ADDR_IN_RANGE(addr,
1416 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1417 /* QDR network side */
1418 window = MS_WIN(addr);
1419 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001420 NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001421 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001422 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001423 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001424 if (win_read != window) {
1425 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1426 "Read MSwin (0x%x)\n",
1427 __func__, window, win_read);
1428 }
1429 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1430
1431 } else {
1432 /*
1433 * peg gdb frequently accesses memory that doesn't exist,
1434 * this limits the chit chat so debugging isn't slowed down.
1435 */
1436 if ((netxen_pci_set_window_warning_count++ < 8)
1437 || (netxen_pci_set_window_warning_count%64 == 0)) {
1438 printk("%s: Warning:%s Unknown address range!\n",
1439 __func__, netxen_nic_driver_name);
1440}
1441 addr = -1UL;
1442 }
1443 return addr;
1444}
1445
1446static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1447 unsigned long long addr)
1448{
1449 int window;
1450 unsigned long long qdr_max;
1451
1452 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1453 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1454 else
1455 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1456
1457 if (ADDR_IN_RANGE(addr,
1458 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1459 /* DDR network side */
1460 BUG(); /* MN access can not come here */
1461 } else if (ADDR_IN_RANGE(addr,
1462 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1463 return 1;
1464 } else if (ADDR_IN_RANGE(addr,
1465 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1466 return 1;
1467 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1468 /* QDR network side */
1469 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1470 if (adapter->ahw.qdr_sn_window == window)
1471 return 1;
1472 }
1473
1474 return 0;
1475}
1476
1477static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1478 u64 off, void *data, int size)
1479{
1480 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001481 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001482 int ret = 0;
1483 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001484 unsigned long mem_base;
1485 unsigned long mem_page;
1486
1487 write_lock_irqsave(&adapter->adapter_lock, flags);
1488
1489 /*
1490 * If attempting to access unknown address or straddle hw windows,
1491 * do not access.
1492 */
1493 start = adapter->pci_set_window(adapter, off);
1494 if ((start == -1UL) ||
1495 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1496 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1497 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001498 "offset is 0x%llx\n", netxen_nic_driver_name,
1499 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001500 return -1;
1501 }
1502
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001503 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001504 if (!addr) {
1505 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1506 mem_base = pci_resource_start(adapter->pdev, 0);
1507 mem_page = start & PAGE_MASK;
1508 /* Map two pages whenever user tries to access addresses in two
1509 consecutive pages.
1510 */
1511 if (mem_page != ((start + size - 1) & PAGE_MASK))
1512 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1513 else
1514 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001515 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001516 *(uint8_t *)data = 0;
1517 return -1;
1518 }
1519 addr = mem_ptr;
1520 addr += start & (PAGE_SIZE - 1);
1521 write_lock_irqsave(&adapter->adapter_lock, flags);
1522 }
1523
1524 switch (size) {
1525 case 1:
1526 *(uint8_t *)data = readb(addr);
1527 break;
1528 case 2:
1529 *(uint16_t *)data = readw(addr);
1530 break;
1531 case 4:
1532 *(uint32_t *)data = readl(addr);
1533 break;
1534 case 8:
1535 *(uint64_t *)data = readq(addr);
1536 break;
1537 default:
1538 ret = -1;
1539 break;
1540 }
1541 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001542
1543 if (mem_ptr)
1544 iounmap(mem_ptr);
1545 return ret;
1546}
1547
1548static int
1549netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1550 void *data, int size)
1551{
1552 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001553 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001554 int ret = 0;
1555 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001556 unsigned long mem_base;
1557 unsigned long mem_page;
1558
1559 write_lock_irqsave(&adapter->adapter_lock, flags);
1560
1561 /*
1562 * If attempting to access unknown address or straddle hw windows,
1563 * do not access.
1564 */
1565 start = adapter->pci_set_window(adapter, off);
1566 if ((start == -1UL) ||
1567 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1568 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1569 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001570 "offset is 0x%llx\n", netxen_nic_driver_name,
1571 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001572 return -1;
1573 }
1574
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001575 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001576 if (!addr) {
1577 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1578 mem_base = pci_resource_start(adapter->pdev, 0);
1579 mem_page = start & PAGE_MASK;
1580 /* Map two pages whenever user tries to access addresses in two
1581 * consecutive pages.
1582 */
1583 if (mem_page != ((start + size - 1) & PAGE_MASK))
1584 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1585 else
1586 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001587 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588 return -1;
1589 addr = mem_ptr;
1590 addr += start & (PAGE_SIZE - 1);
1591 write_lock_irqsave(&adapter->adapter_lock, flags);
1592 }
1593
1594 switch (size) {
1595 case 1:
1596 writeb(*(uint8_t *)data, addr);
1597 break;
1598 case 2:
1599 writew(*(uint16_t *)data, addr);
1600 break;
1601 case 4:
1602 writel(*(uint32_t *)data, addr);
1603 break;
1604 case 8:
1605 writeq(*(uint64_t *)data, addr);
1606 break;
1607 default:
1608 ret = -1;
1609 break;
1610 }
1611 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001612 if (mem_ptr)
1613 iounmap(mem_ptr);
1614 return ret;
1615}
1616
1617#define MAX_CTL_CHECK 1000
1618
1619int
1620netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1621 u64 off, void *data, int size)
1622{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001623 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001624 int i, j, ret = 0, loop, sz[2], off0;
1625 uint32_t temp;
1626 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001627 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001628
1629 /*
1630 * If not MN, go check for MS or invalid.
1631 */
1632 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1633 return netxen_nic_pci_mem_write_direct(adapter,
1634 off, data, size);
1635
1636 off8 = off & 0xfffffff8;
1637 off0 = off & 0x7;
1638 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1639 sz[1] = size - sz[0];
1640 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001641 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001642
1643 if ((size != 8) || (off0 != 0)) {
1644 for (i = 0; i < loop; i++) {
1645 if (adapter->pci_mem_read(adapter,
1646 off8 + (i << 3), &word[i], 8))
1647 return -1;
1648 }
1649 }
1650
1651 switch (size) {
1652 case 1:
1653 tmpw = *((uint8_t *)data);
1654 break;
1655 case 2:
1656 tmpw = *((uint16_t *)data);
1657 break;
1658 case 4:
1659 tmpw = *((uint32_t *)data);
1660 break;
1661 case 8:
1662 default:
1663 tmpw = *((uint64_t *)data);
1664 break;
1665 }
1666 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1667 word[0] |= tmpw << (off0 * 8);
1668
1669 if (loop == 2) {
1670 word[1] &= ~(~0ULL << (sz[1] * 8));
1671 word[1] |= tmpw >> (sz[0] * 8);
1672 }
1673
1674 write_lock_irqsave(&adapter->adapter_lock, flags);
1675 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1676
1677 for (i = 0; i < loop; i++) {
1678 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001679 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001680 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001681 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001682 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001683 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001684 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001685 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001686 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001687 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001688 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001689 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001690
1691 for (j = 0; j < MAX_CTL_CHECK; j++) {
1692 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001693 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001694 if ((temp & MIU_TA_CTL_BUSY) == 0)
1695 break;
1696 }
1697
1698 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001699 if (printk_ratelimit())
1700 dev_err(&adapter->pdev->dev,
1701 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001702 ret = -1;
1703 break;
1704 }
1705 }
1706
1707 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1708 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1709 return ret;
1710}
1711
1712int
1713netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1714 u64 off, void *data, int size)
1715{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001716 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001717 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1718 uint32_t temp;
1719 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001720 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001721
1722
1723 /*
1724 * If not MN, go check for MS or invalid.
1725 */
1726 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1727 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1728
1729 off8 = off & 0xfffffff8;
1730 off0[0] = off & 0x7;
1731 off0[1] = 0;
1732 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1733 sz[1] = size - sz[0];
1734 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001735 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001736
1737 write_lock_irqsave(&adapter->adapter_lock, flags);
1738 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1739
1740 for (i = 0; i < loop; i++) {
1741 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001742 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001743 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001744 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001745 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001746 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001747 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001748 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001749
1750 for (j = 0; j < MAX_CTL_CHECK; j++) {
1751 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001752 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001753 if ((temp & MIU_TA_CTL_BUSY) == 0)
1754 break;
1755 }
1756
1757 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001758 if (printk_ratelimit())
1759 dev_err(&adapter->pdev->dev,
1760 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001761 break;
1762 }
1763
1764 start = off0[i] >> 2;
1765 end = (off0[i] + sz[i] - 1) >> 2;
1766 for (k = start; k <= end; k++) {
1767 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001768 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001769 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1770 }
1771 }
1772
1773 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1774 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1775
1776 if (j >= MAX_CTL_CHECK)
1777 return -1;
1778
1779 if (sz[0] == 8) {
1780 val = word[0];
1781 } else {
1782 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1783 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1784 }
1785
1786 switch (size) {
1787 case 1:
1788 *(uint8_t *)data = val;
1789 break;
1790 case 2:
1791 *(uint16_t *)data = val;
1792 break;
1793 case 4:
1794 *(uint32_t *)data = val;
1795 break;
1796 case 8:
1797 *(uint64_t *)data = val;
1798 break;
1799 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001800 return 0;
1801}
1802
1803int
1804netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1805 u64 off, void *data, int size)
1806{
1807 int i, j, ret = 0, loop, sz[2], off0;
1808 uint32_t temp;
1809 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1810
1811 /*
1812 * If not MN, go check for MS or invalid.
1813 */
1814 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1815 mem_crb = NETXEN_CRB_QDR_NET;
1816 else {
1817 mem_crb = NETXEN_CRB_DDR_NET;
1818 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1819 return netxen_nic_pci_mem_write_direct(adapter,
1820 off, data, size);
1821 }
1822
1823 off8 = off & 0xfffffff8;
1824 off0 = off & 0x7;
1825 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1826 sz[1] = size - sz[0];
1827 loop = ((off0 + size - 1) >> 3) + 1;
1828
1829 if ((size != 8) || (off0 != 0)) {
1830 for (i = 0; i < loop; i++) {
1831 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1832 &word[i], 8))
1833 return -1;
1834 }
1835 }
1836
1837 switch (size) {
1838 case 1:
1839 tmpw = *((uint8_t *)data);
1840 break;
1841 case 2:
1842 tmpw = *((uint16_t *)data);
1843 break;
1844 case 4:
1845 tmpw = *((uint32_t *)data);
1846 break;
1847 case 8:
1848 default:
1849 tmpw = *((uint64_t *)data);
1850 break;
1851 }
1852
1853 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1854 word[0] |= tmpw << (off0 * 8);
1855
1856 if (loop == 2) {
1857 word[1] &= ~(~0ULL << (sz[1] * 8));
1858 word[1] |= tmpw >> (sz[0] * 8);
1859 }
1860
1861 /*
1862 * don't lock here - write_wx gets the lock if each time
1863 * write_lock_irqsave(&adapter->adapter_lock, flags);
1864 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1865 */
1866
1867 for (i = 0; i < loop; i++) {
1868 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001869 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001870 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001871 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001872 temp = word[i] & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001873 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001874 temp = (word[i] >> 32) & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001875 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001876 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001877 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001878 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001879 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001880
1881 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001882 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001883 if ((temp & MIU_TA_CTL_BUSY) == 0)
1884 break;
1885 }
1886
1887 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001888 if (printk_ratelimit())
1889 dev_err(&adapter->pdev->dev,
1890 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001891 ret = -1;
1892 break;
1893 }
1894 }
1895
1896 /*
1897 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1898 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1899 */
1900 return ret;
1901}
1902
1903int
1904netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1905 u64 off, void *data, int size)
1906{
1907 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1908 uint32_t temp;
1909 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1910
1911 /*
1912 * If not MN, go check for MS or invalid.
1913 */
1914
1915 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1916 mem_crb = NETXEN_CRB_QDR_NET;
1917 else {
1918 mem_crb = NETXEN_CRB_DDR_NET;
1919 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1920 return netxen_nic_pci_mem_read_direct(adapter,
1921 off, data, size);
1922 }
1923
1924 off8 = off & 0xfffffff8;
1925 off0[0] = off & 0x7;
1926 off0[1] = 0;
1927 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1928 sz[1] = size - sz[0];
1929 loop = ((off0[0] + size - 1) >> 3) + 1;
1930
1931 /*
1932 * don't lock here - write_wx gets the lock if each time
1933 * write_lock_irqsave(&adapter->adapter_lock, flags);
1934 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1935 */
1936
1937 for (i = 0; i < loop; i++) {
1938 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001939 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001940 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001941 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001942 temp = MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001943 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001944 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001945 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001946
1947 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001948 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001949 if ((temp & MIU_TA_CTL_BUSY) == 0)
1950 break;
1951 }
1952
1953 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001954 if (printk_ratelimit())
1955 dev_err(&adapter->pdev->dev,
1956 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001957 break;
1958 }
1959
1960 start = off0[i] >> 2;
1961 end = (off0[i] + sz[i] - 1) >> 2;
1962 for (k = start; k <= end; k++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001963 temp = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001964 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001965 word[i] |= ((uint64_t)temp << (32 * k));
1966 }
1967 }
1968
1969 /*
1970 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1971 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1972 */
1973
1974 if (j >= MAX_CTL_CHECK)
1975 return -1;
1976
1977 if (sz[0] == 8) {
1978 val = word[0];
1979 } else {
1980 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1981 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1982 }
1983
1984 switch (size) {
1985 case 1:
1986 *(uint8_t *)data = val;
1987 break;
1988 case 2:
1989 *(uint16_t *)data = val;
1990 break;
1991 case 4:
1992 *(uint32_t *)data = val;
1993 break;
1994 case 8:
1995 *(uint64_t *)data = val;
1996 break;
1997 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001998 return 0;
1999}
2000
2001/*
2002 * Note : only 32-bit writes!
2003 */
2004int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
2005 u64 off, u32 data)
2006{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002007 NXWR32(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002008
2009 return 0;
2010}
2011
2012u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
2013{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002014 return NXRD32(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002015}
2016
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002017int netxen_nic_get_board_info(struct netxen_adapter *adapter)
2018{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002019 int offset, board_type, magic, header_version;
2020 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002021
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002022 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002023 if (netxen_rom_fast_read(adapter, offset, &magic))
2024 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002025
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002026 offset = NX_HDR_VERSION_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002027 if (netxen_rom_fast_read(adapter, offset, &header_version))
2028 return -EIO;
2029
2030 if (magic != NETXEN_BDINFO_MAGIC ||
2031 header_version != NETXEN_BDINFO_VERSION) {
2032 dev_err(&pdev->dev,
2033 "invalid board config, magic=%08x, version=%08x\n",
2034 magic, header_version);
2035 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002036 }
2037
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002038 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002039 if (netxen_rom_fast_read(adapter, offset, &board_type))
2040 return -EIO;
2041
2042 adapter->ahw.board_type = board_type;
2043
2044 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002045 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002046 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002047 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002048 }
2049
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00002050 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002051 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002052 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002053 break;
2054 case NETXEN_BRDTYPE_P2_SB31_10G:
2055 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
2056 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
2057 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002058 case NETXEN_BRDTYPE_P3_HMEZ:
2059 case NETXEN_BRDTYPE_P3_XG_LOM:
2060 case NETXEN_BRDTYPE_P3_10G_CX4:
2061 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
2062 case NETXEN_BRDTYPE_P3_IMEZ:
2063 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07002064 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
2065 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002066 case NETXEN_BRDTYPE_P3_10G_XFP:
2067 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002068 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002069 break;
2070 case NETXEN_BRDTYPE_P1_BD:
2071 case NETXEN_BRDTYPE_P1_SB:
2072 case NETXEN_BRDTYPE_P1_SMAX:
2073 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002074 case NETXEN_BRDTYPE_P3_REF_QG:
2075 case NETXEN_BRDTYPE_P3_4_GB:
2076 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002077 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002078 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002079 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002080 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002081 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
2082 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002083 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002084 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
2085 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002086 break;
2087 }
2088
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002089 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002090}
2091
2092/* NIU access sections */
2093
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002094int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002095{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002096 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002097 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002098 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002099 return 0;
2100}
2101
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002102int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002103{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002104 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002105 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002106 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05002107 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002108 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002109 return 0;
2110}
2111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002112void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002113{
Al Viroa608ab9c2007-01-02 10:39:10 +00002114 __u32 status;
2115 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002116 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002117
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002118 if (!netif_carrier_ok(adapter->netdev)) {
2119 adapter->link_speed = 0;
2120 adapter->link_duplex = -1;
2121 adapter->link_autoneg = AUTONEG_ENABLE;
2122 return;
2123 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002124
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002125 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002126 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002127 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
2128 adapter->link_speed = SPEED_1000;
2129 adapter->link_duplex = DUPLEX_FULL;
2130 adapter->link_autoneg = AUTONEG_DISABLE;
2131 return;
2132 }
2133
Amit S. Kale80922fb2006-12-04 09:18:00 -08002134 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002135 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002136 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
2137 &status) == 0) {
2138 if (netxen_get_phy_link(status)) {
2139 switch (netxen_get_phy_speed(status)) {
2140 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002141 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002142 break;
2143 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002144 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002145 break;
2146 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002147 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002148 break;
2149 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002150 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002151 break;
2152 }
2153 switch (netxen_get_phy_duplex(status)) {
2154 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002155 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002156 break;
2157 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002158 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002159 break;
2160 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002161 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002162 break;
2163 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002164 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002165 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002166 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002167 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002168 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002169 } else
2170 goto link_down;
2171 } else {
2172 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002173 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002174 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002175 }
2176 }
2177}
2178
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002179void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002180{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002181 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002182 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002183 char serial_num[32];
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002184 int i, offset, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002185 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002186 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002187
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002188 adapter->driver_mismatch = 0;
2189
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002190 ptr32 = (int *)&serial_num;
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002191 offset = NX_FW_SERIAL_NUM_OFFSET;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002192 for (i = 0; i < 8; i++) {
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002193 if (netxen_rom_fast_read(adapter, offset, &val) == -1) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002194 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002195 adapter->driver_mismatch = 1;
2196 return;
2197 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002198 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002199 offset += sizeof(u32);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002200 }
2201
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002202 fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
2203 fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
2204 fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002205
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002206 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002207
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002208 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002209 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002210
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002211 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2212 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002213 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002214
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002215 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002216 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002217 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002218 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002219 return;
2220 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002221
2222 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2223 fw_major, fw_minor, fw_build);
2224
2225 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadked1733462009-06-17 17:27:24 +00002226 i = NXRD32(adapter, NETXEN_SRE_MISC);
2227 adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002228 dev_info(&pdev->dev, "firmware running in %s mode\n",
2229 adapter->ahw.cut_through ? "cut-through" : "legacy");
2230 }
Dhananjay Phadke68b3cae2009-07-26 20:07:36 +00002231
2232 if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
2233 adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
Narender Kumar1bb482f2009-08-23 08:35:09 +00002234
2235 adapter->flags &= ~NETXEN_NIC_LRO_ENABLED;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002236}
2237
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002238int
2239netxen_nic_wol_supported(struct netxen_adapter *adapter)
2240{
2241 u32 wol_cfg;
2242
2243 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2244 return 0;
2245
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002246 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002247 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002248 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002249 if (wol_cfg & (1 << adapter->portnum))
2250 return 1;
2251 }
2252
2253 return 0;
2254}