blob: d205e9246f991b8e329bb7c662710a0a7dc05c4e [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Feng Wu28b835d2015-09-18 22:29:54 +080041#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080042#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080043#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020044#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020045#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080046#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020047#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020048#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010049#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080050#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010051#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080052#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070053#include <asm/mmu_context.h>
David Woodhouse117cc7a2018-01-12 11:11:27 +000054#include <asm/nospec-branch.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010055#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080056
Marcelo Tosatti229456f2009-06-17 09:22:14 -030057#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020058#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010059#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030060
Avi Kivity4ecac3f2008-05-13 13:23:38 +030061#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040062#define __ex_clear(x, reg) \
63 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030064
Avi Kivity6aa8b732006-12-10 02:21:36 -080065MODULE_AUTHOR("Qumranet");
66MODULE_LICENSE("GPL");
67
Josh Triplette9bda3b2012-03-20 23:33:51 -070068static const struct x86_cpu_id vmx_cpu_id[] = {
69 X86_FEATURE_MATCH(X86_FEATURE_VMX),
70 {}
71};
72MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
73
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080076
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010077static bool __read_mostly enable_vnmi = 1;
78module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
79
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070087module_param_named(unrestricted_guest,
88 enable_unrestricted_guest, bool, S_IRUGO);
89
Xudong Hao83c3a332012-05-28 19:33:35 +080090static bool __read_mostly enable_ept_ad_bits = 1;
91module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
92
Avi Kivitya27685c2012-06-12 20:30:18 +030093static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020094module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030095
Rusty Russell476bc002012-01-13 09:32:18 +103096static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030097module_param(fasteoi, bool, S_IRUGO);
98
Yang Zhang5a717852013-04-11 19:25:16 +080099static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800100module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800101
Abel Gordonabc4fc52013-04-18 14:35:25 +0300102static bool __read_mostly enable_shadow_vmcs = 1;
103module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Rusty Russell476bc002012-01-13 09:32:18 +1030109static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Kai Huang843e4332015-01-28 10:54:28 +0800114static bool __read_mostly enable_pml = 1;
115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_TYPE_R 1
118#define MSR_TYPE_W 2
119#define MSR_TYPE_RW 3
120
121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
123#define MSR_BITMAP_MODE_LM 4
124
Haozhong Zhang64903d62015-10-20 15:39:09 +0800125#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
126
Yunhong Jiang64672c92016-06-13 14:19:59 -0700127/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
128static int __read_mostly cpu_preemption_timer_multi;
129static bool __read_mostly enable_preemption_timer = 1;
130#ifdef CONFIG_X86_64
131module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
132#endif
133
Gleb Natapov50378782013-02-04 16:00:28 +0200134#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800135#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
136#define KVM_VM_CR0_ALWAYS_ON \
137 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
138 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200139#define KVM_CR4_GUEST_OWNED_BITS \
140 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800141 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200142
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800143#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200144#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
145#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
146
Avi Kivity78ac8b42010-04-08 18:19:35 +0300147#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
148
Jan Kiszkaf4124502014-03-07 20:03:13 +0100149#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
150
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800151/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300152 * Hyper-V requires all of these, so mark them as supported even though
153 * they are just treated the same as all-context.
154 */
155#define VMX_VPID_EXTENT_SUPPORTED_MASK \
156 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
157 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
158 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
159 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
160
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800161/*
162 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
163 * ple_gap: upper bound on the amount of time between two successive
164 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500165 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166 * ple_window: upper bound on the amount of time a guest is allowed to execute
167 * in a PAUSE loop. Tests indicate that most spinlocks are held for
168 * less than 2^12 cycles
169 * Time is measured based on a counter that runs at the same rate as the TSC,
170 * refer SDM volume 3b section 21.6.13 & 22.1.3.
171 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200173
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
175module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800176
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200177/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400178static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400179module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
181/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400182static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400183module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200184
185/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
187module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200188
Avi Kivity83287ea422012-09-16 15:10:57 +0300189extern const ulong vmx_return;
190
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700191struct kvm_vmx {
192 struct kvm kvm;
193
194 unsigned int tss_addr;
195 bool ept_identity_pagetable_done;
196 gpa_t ept_identity_map_addr;
197};
198
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200199#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300200
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400201struct vmcs {
202 u32 revision_id;
203 u32 abort;
204 char data[0];
205};
206
Nadav Har'Eld462b812011-05-24 15:26:10 +0300207/*
208 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
209 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
210 * loaded on this CPU (so we can clear them if the CPU goes down).
211 */
212struct loaded_vmcs {
213 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700214 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300215 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200216 bool launched;
217 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200218 unsigned long vmcs_host_cr3; /* May not match real cr3 */
219 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100220 /* Support for vnmi-less CPUs */
221 int soft_vnmi_blocked;
222 ktime_t entry_time;
223 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100224 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300225 struct list_head loaded_vmcss_on_cpu_link;
226};
227
Avi Kivity26bb0982009-09-07 11:14:12 +0300228struct shared_msr_entry {
229 unsigned index;
230 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200231 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300232};
233
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300234/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300235 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
236 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
237 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
238 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
239 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
240 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600241 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300242 * underlying hardware which will be used to run L2.
243 * This structure is packed to ensure that its layout is identical across
244 * machines (necessary for live migration).
Jim Mattsonb348e792018-05-01 15:40:27 -0700245 *
246 * IMPORTANT: Changing the layout of existing fields in this structure
247 * will break save/restore compatibility with older kvm releases. When
248 * adding new fields, either use space in the reserved padding* arrays
249 * or add the new fields to the end of the structure.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300250 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300251typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300252struct __packed vmcs12 {
253 /* According to the Intel spec, a VMCS region must start with the
254 * following two fields. Then follow implementation-specific data.
255 */
256 u32 revision_id;
257 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300258
Nadav Har'El27d6c862011-05-25 23:06:59 +0300259 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
260 u32 padding[7]; /* room for future expansion */
261
Nadav Har'El22bd0352011-05-25 23:05:57 +0300262 u64 io_bitmap_a;
263 u64 io_bitmap_b;
264 u64 msr_bitmap;
265 u64 vm_exit_msr_store_addr;
266 u64 vm_exit_msr_load_addr;
267 u64 vm_entry_msr_load_addr;
268 u64 tsc_offset;
269 u64 virtual_apic_page_addr;
270 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800271 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300272 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800273 u64 eoi_exit_bitmap0;
274 u64 eoi_exit_bitmap1;
275 u64 eoi_exit_bitmap2;
276 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800277 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300278 u64 guest_physical_address;
279 u64 vmcs_link_pointer;
280 u64 guest_ia32_debugctl;
281 u64 guest_ia32_pat;
282 u64 guest_ia32_efer;
283 u64 guest_ia32_perf_global_ctrl;
284 u64 guest_pdptr0;
285 u64 guest_pdptr1;
286 u64 guest_pdptr2;
287 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100288 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300289 u64 host_ia32_pat;
290 u64 host_ia32_efer;
291 u64 host_ia32_perf_global_ctrl;
Jim Mattsonb348e792018-05-01 15:40:27 -0700292 u64 vmread_bitmap;
293 u64 vmwrite_bitmap;
294 u64 vm_function_control;
295 u64 eptp_list_address;
296 u64 pml_address;
297 u64 padding64[3]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300298 /*
299 * To allow migration of L1 (complete with its L2 guests) between
300 * machines of different natural widths (32 or 64 bit), we cannot have
301 * unsigned long fields with no explict size. We use u64 (aliased
302 * natural_width) instead. Luckily, x86 is little-endian.
303 */
304 natural_width cr0_guest_host_mask;
305 natural_width cr4_guest_host_mask;
306 natural_width cr0_read_shadow;
307 natural_width cr4_read_shadow;
308 natural_width cr3_target_value0;
309 natural_width cr3_target_value1;
310 natural_width cr3_target_value2;
311 natural_width cr3_target_value3;
312 natural_width exit_qualification;
313 natural_width guest_linear_address;
314 natural_width guest_cr0;
315 natural_width guest_cr3;
316 natural_width guest_cr4;
317 natural_width guest_es_base;
318 natural_width guest_cs_base;
319 natural_width guest_ss_base;
320 natural_width guest_ds_base;
321 natural_width guest_fs_base;
322 natural_width guest_gs_base;
323 natural_width guest_ldtr_base;
324 natural_width guest_tr_base;
325 natural_width guest_gdtr_base;
326 natural_width guest_idtr_base;
327 natural_width guest_dr7;
328 natural_width guest_rsp;
329 natural_width guest_rip;
330 natural_width guest_rflags;
331 natural_width guest_pending_dbg_exceptions;
332 natural_width guest_sysenter_esp;
333 natural_width guest_sysenter_eip;
334 natural_width host_cr0;
335 natural_width host_cr3;
336 natural_width host_cr4;
337 natural_width host_fs_base;
338 natural_width host_gs_base;
339 natural_width host_tr_base;
340 natural_width host_gdtr_base;
341 natural_width host_idtr_base;
342 natural_width host_ia32_sysenter_esp;
343 natural_width host_ia32_sysenter_eip;
344 natural_width host_rsp;
345 natural_width host_rip;
346 natural_width paddingl[8]; /* room for future expansion */
347 u32 pin_based_vm_exec_control;
348 u32 cpu_based_vm_exec_control;
349 u32 exception_bitmap;
350 u32 page_fault_error_code_mask;
351 u32 page_fault_error_code_match;
352 u32 cr3_target_count;
353 u32 vm_exit_controls;
354 u32 vm_exit_msr_store_count;
355 u32 vm_exit_msr_load_count;
356 u32 vm_entry_controls;
357 u32 vm_entry_msr_load_count;
358 u32 vm_entry_intr_info_field;
359 u32 vm_entry_exception_error_code;
360 u32 vm_entry_instruction_len;
361 u32 tpr_threshold;
362 u32 secondary_vm_exec_control;
363 u32 vm_instruction_error;
364 u32 vm_exit_reason;
365 u32 vm_exit_intr_info;
366 u32 vm_exit_intr_error_code;
367 u32 idt_vectoring_info_field;
368 u32 idt_vectoring_error_code;
369 u32 vm_exit_instruction_len;
370 u32 vmx_instruction_info;
371 u32 guest_es_limit;
372 u32 guest_cs_limit;
373 u32 guest_ss_limit;
374 u32 guest_ds_limit;
375 u32 guest_fs_limit;
376 u32 guest_gs_limit;
377 u32 guest_ldtr_limit;
378 u32 guest_tr_limit;
379 u32 guest_gdtr_limit;
380 u32 guest_idtr_limit;
381 u32 guest_es_ar_bytes;
382 u32 guest_cs_ar_bytes;
383 u32 guest_ss_ar_bytes;
384 u32 guest_ds_ar_bytes;
385 u32 guest_fs_ar_bytes;
386 u32 guest_gs_ar_bytes;
387 u32 guest_ldtr_ar_bytes;
388 u32 guest_tr_ar_bytes;
389 u32 guest_interruptibility_info;
390 u32 guest_activity_state;
391 u32 guest_sysenter_cs;
392 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100393 u32 vmx_preemption_timer_value;
394 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300395 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800396 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300397 u16 guest_es_selector;
398 u16 guest_cs_selector;
399 u16 guest_ss_selector;
400 u16 guest_ds_selector;
401 u16 guest_fs_selector;
402 u16 guest_gs_selector;
403 u16 guest_ldtr_selector;
404 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800405 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300406 u16 host_es_selector;
407 u16 host_cs_selector;
408 u16 host_ss_selector;
409 u16 host_ds_selector;
410 u16 host_fs_selector;
411 u16 host_gs_selector;
412 u16 host_tr_selector;
Jim Mattsonb348e792018-05-01 15:40:27 -0700413 u16 guest_pml_index;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300414};
415
416/*
Jim Mattson21ebf532018-05-01 15:40:28 -0700417 * For save/restore compatibility, the vmcs12 field offsets must not change.
418 */
419#define CHECK_OFFSET(field, loc) \
420 BUILD_BUG_ON_MSG(offsetof(struct vmcs12, field) != (loc), \
421 "Offset of " #field " in struct vmcs12 has changed.")
422
423static inline void vmx_check_vmcs12_offsets(void) {
424 CHECK_OFFSET(revision_id, 0);
425 CHECK_OFFSET(abort, 4);
426 CHECK_OFFSET(launch_state, 8);
427 CHECK_OFFSET(io_bitmap_a, 40);
428 CHECK_OFFSET(io_bitmap_b, 48);
429 CHECK_OFFSET(msr_bitmap, 56);
430 CHECK_OFFSET(vm_exit_msr_store_addr, 64);
431 CHECK_OFFSET(vm_exit_msr_load_addr, 72);
432 CHECK_OFFSET(vm_entry_msr_load_addr, 80);
433 CHECK_OFFSET(tsc_offset, 88);
434 CHECK_OFFSET(virtual_apic_page_addr, 96);
435 CHECK_OFFSET(apic_access_addr, 104);
436 CHECK_OFFSET(posted_intr_desc_addr, 112);
437 CHECK_OFFSET(ept_pointer, 120);
438 CHECK_OFFSET(eoi_exit_bitmap0, 128);
439 CHECK_OFFSET(eoi_exit_bitmap1, 136);
440 CHECK_OFFSET(eoi_exit_bitmap2, 144);
441 CHECK_OFFSET(eoi_exit_bitmap3, 152);
442 CHECK_OFFSET(xss_exit_bitmap, 160);
443 CHECK_OFFSET(guest_physical_address, 168);
444 CHECK_OFFSET(vmcs_link_pointer, 176);
445 CHECK_OFFSET(guest_ia32_debugctl, 184);
446 CHECK_OFFSET(guest_ia32_pat, 192);
447 CHECK_OFFSET(guest_ia32_efer, 200);
448 CHECK_OFFSET(guest_ia32_perf_global_ctrl, 208);
449 CHECK_OFFSET(guest_pdptr0, 216);
450 CHECK_OFFSET(guest_pdptr1, 224);
451 CHECK_OFFSET(guest_pdptr2, 232);
452 CHECK_OFFSET(guest_pdptr3, 240);
453 CHECK_OFFSET(guest_bndcfgs, 248);
454 CHECK_OFFSET(host_ia32_pat, 256);
455 CHECK_OFFSET(host_ia32_efer, 264);
456 CHECK_OFFSET(host_ia32_perf_global_ctrl, 272);
457 CHECK_OFFSET(vmread_bitmap, 280);
458 CHECK_OFFSET(vmwrite_bitmap, 288);
459 CHECK_OFFSET(vm_function_control, 296);
460 CHECK_OFFSET(eptp_list_address, 304);
461 CHECK_OFFSET(pml_address, 312);
462 CHECK_OFFSET(cr0_guest_host_mask, 344);
463 CHECK_OFFSET(cr4_guest_host_mask, 352);
464 CHECK_OFFSET(cr0_read_shadow, 360);
465 CHECK_OFFSET(cr4_read_shadow, 368);
466 CHECK_OFFSET(cr3_target_value0, 376);
467 CHECK_OFFSET(cr3_target_value1, 384);
468 CHECK_OFFSET(cr3_target_value2, 392);
469 CHECK_OFFSET(cr3_target_value3, 400);
470 CHECK_OFFSET(exit_qualification, 408);
471 CHECK_OFFSET(guest_linear_address, 416);
472 CHECK_OFFSET(guest_cr0, 424);
473 CHECK_OFFSET(guest_cr3, 432);
474 CHECK_OFFSET(guest_cr4, 440);
475 CHECK_OFFSET(guest_es_base, 448);
476 CHECK_OFFSET(guest_cs_base, 456);
477 CHECK_OFFSET(guest_ss_base, 464);
478 CHECK_OFFSET(guest_ds_base, 472);
479 CHECK_OFFSET(guest_fs_base, 480);
480 CHECK_OFFSET(guest_gs_base, 488);
481 CHECK_OFFSET(guest_ldtr_base, 496);
482 CHECK_OFFSET(guest_tr_base, 504);
483 CHECK_OFFSET(guest_gdtr_base, 512);
484 CHECK_OFFSET(guest_idtr_base, 520);
485 CHECK_OFFSET(guest_dr7, 528);
486 CHECK_OFFSET(guest_rsp, 536);
487 CHECK_OFFSET(guest_rip, 544);
488 CHECK_OFFSET(guest_rflags, 552);
489 CHECK_OFFSET(guest_pending_dbg_exceptions, 560);
490 CHECK_OFFSET(guest_sysenter_esp, 568);
491 CHECK_OFFSET(guest_sysenter_eip, 576);
492 CHECK_OFFSET(host_cr0, 584);
493 CHECK_OFFSET(host_cr3, 592);
494 CHECK_OFFSET(host_cr4, 600);
495 CHECK_OFFSET(host_fs_base, 608);
496 CHECK_OFFSET(host_gs_base, 616);
497 CHECK_OFFSET(host_tr_base, 624);
498 CHECK_OFFSET(host_gdtr_base, 632);
499 CHECK_OFFSET(host_idtr_base, 640);
500 CHECK_OFFSET(host_ia32_sysenter_esp, 648);
501 CHECK_OFFSET(host_ia32_sysenter_eip, 656);
502 CHECK_OFFSET(host_rsp, 664);
503 CHECK_OFFSET(host_rip, 672);
504 CHECK_OFFSET(pin_based_vm_exec_control, 744);
505 CHECK_OFFSET(cpu_based_vm_exec_control, 748);
506 CHECK_OFFSET(exception_bitmap, 752);
507 CHECK_OFFSET(page_fault_error_code_mask, 756);
508 CHECK_OFFSET(page_fault_error_code_match, 760);
509 CHECK_OFFSET(cr3_target_count, 764);
510 CHECK_OFFSET(vm_exit_controls, 768);
511 CHECK_OFFSET(vm_exit_msr_store_count, 772);
512 CHECK_OFFSET(vm_exit_msr_load_count, 776);
513 CHECK_OFFSET(vm_entry_controls, 780);
514 CHECK_OFFSET(vm_entry_msr_load_count, 784);
515 CHECK_OFFSET(vm_entry_intr_info_field, 788);
516 CHECK_OFFSET(vm_entry_exception_error_code, 792);
517 CHECK_OFFSET(vm_entry_instruction_len, 796);
518 CHECK_OFFSET(tpr_threshold, 800);
519 CHECK_OFFSET(secondary_vm_exec_control, 804);
520 CHECK_OFFSET(vm_instruction_error, 808);
521 CHECK_OFFSET(vm_exit_reason, 812);
522 CHECK_OFFSET(vm_exit_intr_info, 816);
523 CHECK_OFFSET(vm_exit_intr_error_code, 820);
524 CHECK_OFFSET(idt_vectoring_info_field, 824);
525 CHECK_OFFSET(idt_vectoring_error_code, 828);
526 CHECK_OFFSET(vm_exit_instruction_len, 832);
527 CHECK_OFFSET(vmx_instruction_info, 836);
528 CHECK_OFFSET(guest_es_limit, 840);
529 CHECK_OFFSET(guest_cs_limit, 844);
530 CHECK_OFFSET(guest_ss_limit, 848);
531 CHECK_OFFSET(guest_ds_limit, 852);
532 CHECK_OFFSET(guest_fs_limit, 856);
533 CHECK_OFFSET(guest_gs_limit, 860);
534 CHECK_OFFSET(guest_ldtr_limit, 864);
535 CHECK_OFFSET(guest_tr_limit, 868);
536 CHECK_OFFSET(guest_gdtr_limit, 872);
537 CHECK_OFFSET(guest_idtr_limit, 876);
538 CHECK_OFFSET(guest_es_ar_bytes, 880);
539 CHECK_OFFSET(guest_cs_ar_bytes, 884);
540 CHECK_OFFSET(guest_ss_ar_bytes, 888);
541 CHECK_OFFSET(guest_ds_ar_bytes, 892);
542 CHECK_OFFSET(guest_fs_ar_bytes, 896);
543 CHECK_OFFSET(guest_gs_ar_bytes, 900);
544 CHECK_OFFSET(guest_ldtr_ar_bytes, 904);
545 CHECK_OFFSET(guest_tr_ar_bytes, 908);
546 CHECK_OFFSET(guest_interruptibility_info, 912);
547 CHECK_OFFSET(guest_activity_state, 916);
548 CHECK_OFFSET(guest_sysenter_cs, 920);
549 CHECK_OFFSET(host_ia32_sysenter_cs, 924);
550 CHECK_OFFSET(vmx_preemption_timer_value, 928);
551 CHECK_OFFSET(virtual_processor_id, 960);
552 CHECK_OFFSET(posted_intr_nv, 962);
553 CHECK_OFFSET(guest_es_selector, 964);
554 CHECK_OFFSET(guest_cs_selector, 966);
555 CHECK_OFFSET(guest_ss_selector, 968);
556 CHECK_OFFSET(guest_ds_selector, 970);
557 CHECK_OFFSET(guest_fs_selector, 972);
558 CHECK_OFFSET(guest_gs_selector, 974);
559 CHECK_OFFSET(guest_ldtr_selector, 976);
560 CHECK_OFFSET(guest_tr_selector, 978);
561 CHECK_OFFSET(guest_intr_status, 980);
562 CHECK_OFFSET(host_es_selector, 982);
563 CHECK_OFFSET(host_cs_selector, 984);
564 CHECK_OFFSET(host_ss_selector, 986);
565 CHECK_OFFSET(host_ds_selector, 988);
566 CHECK_OFFSET(host_fs_selector, 990);
567 CHECK_OFFSET(host_gs_selector, 992);
568 CHECK_OFFSET(host_tr_selector, 994);
569 CHECK_OFFSET(guest_pml_index, 996);
570}
571
572/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300573 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
574 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
575 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
Jim Mattsonb348e792018-05-01 15:40:27 -0700576 *
577 * IMPORTANT: Changing this value will break save/restore compatibility with
578 * older kvm releases.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300579 */
580#define VMCS12_REVISION 0x11e57ed0
581
582/*
583 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
584 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
585 * current implementation, 4K are reserved to avoid future complications.
586 */
587#define VMCS12_SIZE 0x1000
588
589/*
Jim Mattson5b157062017-12-22 12:11:12 -0800590 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
591 * supported VMCS12 field encoding.
592 */
593#define VMCS12_MAX_FIELD_INDEX 0x17
594
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100595struct nested_vmx_msrs {
596 /*
597 * We only store the "true" versions of the VMX capability MSRs. We
598 * generate the "non-true" versions by setting the must-be-1 bits
599 * according to the SDM.
600 */
601 u32 procbased_ctls_low;
602 u32 procbased_ctls_high;
603 u32 secondary_ctls_low;
604 u32 secondary_ctls_high;
605 u32 pinbased_ctls_low;
606 u32 pinbased_ctls_high;
607 u32 exit_ctls_low;
608 u32 exit_ctls_high;
609 u32 entry_ctls_low;
610 u32 entry_ctls_high;
611 u32 misc_low;
612 u32 misc_high;
613 u32 ept_caps;
614 u32 vpid_caps;
615 u64 basic;
616 u64 cr0_fixed0;
617 u64 cr0_fixed1;
618 u64 cr4_fixed0;
619 u64 cr4_fixed1;
620 u64 vmcs_enum;
621 u64 vmfunc_controls;
622};
623
Jim Mattson5b157062017-12-22 12:11:12 -0800624/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300625 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
626 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
627 */
628struct nested_vmx {
629 /* Has the level1 guest done vmxon? */
630 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400631 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400632 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300633
634 /* The guest-physical address of the current VMCS L1 keeps for L2 */
635 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700636 /*
637 * Cache of the guest's VMCS, existing outside of guest memory.
638 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700639 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700640 */
641 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300642 /*
643 * Indicates if the shadow vmcs must be updated with the
644 * data hold by vmcs12
645 */
646 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100647 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300648
Jim Mattson8d860bb2018-05-09 16:56:05 -0400649 bool change_vmcs01_virtual_apic_mode;
650
Nadav Har'El644d7112011-05-25 23:12:35 +0300651 /* L2 must run next, and mustn't decide to exit to L1. */
652 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600653
654 struct loaded_vmcs vmcs02;
655
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300656 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600657 * Guest pages referred to in the vmcs02 with host-physical
658 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300659 */
660 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800661 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800662 struct page *pi_desc_page;
663 struct pi_desc *pi_desc;
664 bool pi_pending;
665 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100666
667 struct hrtimer preemption_timer;
668 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200669
670 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
671 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800672
Wanpeng Li5c614b32015-10-13 09:18:36 -0700673 u16 vpid02;
674 u16 last_vpid;
675
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100676 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200677
678 /* SMM related state */
679 struct {
680 /* in VMX operation on SMM entry? */
681 bool vmxon;
682 /* in guest mode on SMM entry? */
683 bool guest_mode;
684 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300685};
686
Yang Zhang01e439b2013-04-11 19:25:12 +0800687#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800688#define POSTED_INTR_SN 1
689
Yang Zhang01e439b2013-04-11 19:25:12 +0800690/* Posted-Interrupt Descriptor */
691struct pi_desc {
692 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800693 union {
694 struct {
695 /* bit 256 - Outstanding Notification */
696 u16 on : 1,
697 /* bit 257 - Suppress Notification */
698 sn : 1,
699 /* bit 271:258 - Reserved */
700 rsvd_1 : 14;
701 /* bit 279:272 - Notification Vector */
702 u8 nv;
703 /* bit 287:280 - Reserved */
704 u8 rsvd_2;
705 /* bit 319:288 - Notification Destination */
706 u32 ndst;
707 };
708 u64 control;
709 };
710 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800711} __aligned(64);
712
Yang Zhanga20ed542013-04-11 19:25:15 +0800713static bool pi_test_and_set_on(struct pi_desc *pi_desc)
714{
715 return test_and_set_bit(POSTED_INTR_ON,
716 (unsigned long *)&pi_desc->control);
717}
718
719static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
720{
721 return test_and_clear_bit(POSTED_INTR_ON,
722 (unsigned long *)&pi_desc->control);
723}
724
725static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
726{
727 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
728}
729
Feng Wuebbfc762015-09-18 22:29:46 +0800730static inline void pi_clear_sn(struct pi_desc *pi_desc)
731{
732 return clear_bit(POSTED_INTR_SN,
733 (unsigned long *)&pi_desc->control);
734}
735
736static inline void pi_set_sn(struct pi_desc *pi_desc)
737{
738 return set_bit(POSTED_INTR_SN,
739 (unsigned long *)&pi_desc->control);
740}
741
Paolo Bonziniad361092016-09-20 16:15:05 +0200742static inline void pi_clear_on(struct pi_desc *pi_desc)
743{
744 clear_bit(POSTED_INTR_ON,
745 (unsigned long *)&pi_desc->control);
746}
747
Feng Wuebbfc762015-09-18 22:29:46 +0800748static inline int pi_test_on(struct pi_desc *pi_desc)
749{
750 return test_bit(POSTED_INTR_ON,
751 (unsigned long *)&pi_desc->control);
752}
753
754static inline int pi_test_sn(struct pi_desc *pi_desc)
755{
756 return test_bit(POSTED_INTR_SN,
757 (unsigned long *)&pi_desc->control);
758}
759
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400760struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000761 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300762 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300763 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100764 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300765 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200766 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200767 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300768 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400769 int nmsrs;
770 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800771 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400772#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300773 u64 msr_host_kernel_gs_base;
774 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400775#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100776
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100777 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100778 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100779
Gleb Natapov2961e8762013-11-25 15:37:13 +0200780 u32 vm_entry_controls_shadow;
781 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200782 u32 secondary_exec_control;
783
Nadav Har'Eld462b812011-05-24 15:26:10 +0300784 /*
785 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
786 * non-nested (L1) guest, it always points to vmcs01. For a nested
787 * guest (L2), it points to a different VMCS.
788 */
789 struct loaded_vmcs vmcs01;
790 struct loaded_vmcs *loaded_vmcs;
791 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300792 struct msr_autoload {
793 unsigned nr;
794 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
795 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
796 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400797 struct {
798 int loaded;
799 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300800#ifdef CONFIG_X86_64
801 u16 ds_sel, es_sel;
802#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200803 int gs_ldt_reload_needed;
804 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000805 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400806 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200807 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300809 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300810 struct kvm_segment segs[8];
811 } rmode;
812 struct {
813 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300814 struct kvm_save_segment {
815 u16 selector;
816 unsigned long base;
817 u32 limit;
818 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300819 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300820 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800821 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300822 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200823
Andi Kleena0861c02009-06-08 17:37:09 +0800824 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800825
Yang Zhang01e439b2013-04-11 19:25:12 +0800826 /* Posted interrupt descriptor */
827 struct pi_desc pi_desc;
828
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300829 /* Support for a guest hypervisor (nested VMX) */
830 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200831
832 /* Dynamic PLE window. */
833 int ple_window;
834 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800835
836 /* Support for PML */
837#define PML_ENTITY_NUM 512
838 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800839
Yunhong Jiang64672c92016-06-13 14:19:59 -0700840 /* apic deadline value in host tsc */
841 u64 hv_deadline_tsc;
842
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800843 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800844
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800845 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800846
Wanpeng Li74c55932017-11-29 01:31:20 -0800847 unsigned long host_debugctlmsr;
848
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800849 /*
850 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
851 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
852 * in msr_ia32_feature_control_valid_bits.
853 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800854 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800855 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400856};
857
Avi Kivity2fb92db2011-04-27 19:42:18 +0300858enum segment_cache_field {
859 SEG_FIELD_SEL = 0,
860 SEG_FIELD_BASE = 1,
861 SEG_FIELD_LIMIT = 2,
862 SEG_FIELD_AR = 3,
863
864 SEG_FIELD_NR = 4
865};
866
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700867static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
868{
869 return container_of(kvm, struct kvm_vmx, kvm);
870}
871
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400872static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
873{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000874 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400875}
876
Feng Wuefc64402015-09-18 22:29:51 +0800877static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
878{
879 return &(to_vmx(vcpu)->pi_desc);
880}
881
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800882#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +0300883#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800884#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
885#define FIELD64(number, name) \
886 FIELD(number, name), \
887 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +0300888
Abel Gordon4607c2d2013-04-18 14:35:55 +0300889
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100890static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100891#define SHADOW_FIELD_RO(x) x,
892#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300893};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400894static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300895 ARRAY_SIZE(shadow_read_only_fields);
896
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100897static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100898#define SHADOW_FIELD_RW(x) x,
899#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300900};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400901static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300902 ARRAY_SIZE(shadow_read_write_fields);
903
Mathias Krause772e0312012-08-30 01:30:19 +0200904static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300905 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800906 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300907 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
908 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
909 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
910 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
911 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
912 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
913 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
914 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800915 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400916 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300917 FIELD(HOST_ES_SELECTOR, host_es_selector),
918 FIELD(HOST_CS_SELECTOR, host_cs_selector),
919 FIELD(HOST_SS_SELECTOR, host_ss_selector),
920 FIELD(HOST_DS_SELECTOR, host_ds_selector),
921 FIELD(HOST_FS_SELECTOR, host_fs_selector),
922 FIELD(HOST_GS_SELECTOR, host_gs_selector),
923 FIELD(HOST_TR_SELECTOR, host_tr_selector),
924 FIELD64(IO_BITMAP_A, io_bitmap_a),
925 FIELD64(IO_BITMAP_B, io_bitmap_b),
926 FIELD64(MSR_BITMAP, msr_bitmap),
927 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
928 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
929 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
Jim Mattsonb348e792018-05-01 15:40:27 -0700930 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300931 FIELD64(TSC_OFFSET, tsc_offset),
932 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
933 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800934 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400935 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300936 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800937 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
938 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
939 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
940 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400941 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Jim Mattsonb348e792018-05-01 15:40:27 -0700942 FIELD64(VMREAD_BITMAP, vmread_bitmap),
943 FIELD64(VMWRITE_BITMAP, vmwrite_bitmap),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800944 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300945 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
946 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
947 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
948 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
949 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
950 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
951 FIELD64(GUEST_PDPTR0, guest_pdptr0),
952 FIELD64(GUEST_PDPTR1, guest_pdptr1),
953 FIELD64(GUEST_PDPTR2, guest_pdptr2),
954 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100955 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300956 FIELD64(HOST_IA32_PAT, host_ia32_pat),
957 FIELD64(HOST_IA32_EFER, host_ia32_efer),
958 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
959 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
960 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
961 FIELD(EXCEPTION_BITMAP, exception_bitmap),
962 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
963 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
964 FIELD(CR3_TARGET_COUNT, cr3_target_count),
965 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
966 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
967 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
968 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
969 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
970 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
971 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
972 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
973 FIELD(TPR_THRESHOLD, tpr_threshold),
974 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
975 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
976 FIELD(VM_EXIT_REASON, vm_exit_reason),
977 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
978 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
979 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
980 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
981 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
982 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
983 FIELD(GUEST_ES_LIMIT, guest_es_limit),
984 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
985 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
986 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
987 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
988 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
989 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
990 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
991 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
992 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
993 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
994 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
995 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
996 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
997 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
998 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
999 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
1000 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
1001 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
1002 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
1003 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
1004 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +01001005 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001006 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
1007 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
1008 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
1009 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
1010 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
1011 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
1012 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
1013 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
1014 FIELD(EXIT_QUALIFICATION, exit_qualification),
1015 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
1016 FIELD(GUEST_CR0, guest_cr0),
1017 FIELD(GUEST_CR3, guest_cr3),
1018 FIELD(GUEST_CR4, guest_cr4),
1019 FIELD(GUEST_ES_BASE, guest_es_base),
1020 FIELD(GUEST_CS_BASE, guest_cs_base),
1021 FIELD(GUEST_SS_BASE, guest_ss_base),
1022 FIELD(GUEST_DS_BASE, guest_ds_base),
1023 FIELD(GUEST_FS_BASE, guest_fs_base),
1024 FIELD(GUEST_GS_BASE, guest_gs_base),
1025 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
1026 FIELD(GUEST_TR_BASE, guest_tr_base),
1027 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
1028 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
1029 FIELD(GUEST_DR7, guest_dr7),
1030 FIELD(GUEST_RSP, guest_rsp),
1031 FIELD(GUEST_RIP, guest_rip),
1032 FIELD(GUEST_RFLAGS, guest_rflags),
1033 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
1034 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
1035 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
1036 FIELD(HOST_CR0, host_cr0),
1037 FIELD(HOST_CR3, host_cr3),
1038 FIELD(HOST_CR4, host_cr4),
1039 FIELD(HOST_FS_BASE, host_fs_base),
1040 FIELD(HOST_GS_BASE, host_gs_base),
1041 FIELD(HOST_TR_BASE, host_tr_base),
1042 FIELD(HOST_GDTR_BASE, host_gdtr_base),
1043 FIELD(HOST_IDTR_BASE, host_idtr_base),
1044 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
1045 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
1046 FIELD(HOST_RSP, host_rsp),
1047 FIELD(HOST_RIP, host_rip),
1048};
Nadav Har'El22bd0352011-05-25 23:05:57 +03001049
1050static inline short vmcs_field_to_offset(unsigned long field)
1051{
Dan Williams085331d2018-01-31 17:47:03 -08001052 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
1053 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001054 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001055
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001056 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -08001057 return -ENOENT;
1058
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001059 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -08001060 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -08001061 return -ENOENT;
1062
Linus Torvalds15303ba2018-02-10 13:16:35 -08001063 index = array_index_nospec(index, size);
1064 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -08001065 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001066 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -08001067 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +03001068}
1069
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001070static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
1071{
David Matlack4f2777b2016-07-13 17:16:37 -07001072 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001073}
1074
Peter Feiner995f00a2017-06-30 17:26:32 -07001075static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03001076static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -07001077static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +08001078static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +03001079static void vmx_set_segment(struct kvm_vcpu *vcpu,
1080 struct kvm_segment *var, int seg);
1081static void vmx_get_segment(struct kvm_vcpu *vcpu,
1082 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +02001083static bool guest_state_valid(struct kvm_vcpu *vcpu);
1084static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +03001085static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +02001086static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
1087static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
1088static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
1089 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001090static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +01001091static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
1092 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +03001093
Avi Kivity6aa8b732006-12-10 02:21:36 -08001094static DEFINE_PER_CPU(struct vmcs *, vmxarea);
1095static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001096/*
1097 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
1098 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
1099 */
1100static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001101
Feng Wubf9f6ac2015-09-18 22:29:55 +08001102/*
1103 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
1104 * can find which vCPU should be waken up.
1105 */
1106static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
1107static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
1108
Radim Krčmář23611332016-09-29 22:41:33 +02001109enum {
Radim Krčmář23611332016-09-29 22:41:33 +02001110 VMX_VMREAD_BITMAP,
1111 VMX_VMWRITE_BITMAP,
1112 VMX_BITMAP_NR
1113};
1114
1115static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
1116
Radim Krčmář23611332016-09-29 22:41:33 +02001117#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
1118#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +03001119
Avi Kivity110312c2010-12-21 12:54:20 +02001120static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001121static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +02001122
Sheng Yang2384d2b2008-01-17 15:14:33 +08001123static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
1124static DEFINE_SPINLOCK(vmx_vpid_lock);
1125
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001126static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127 int size;
1128 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001129 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001131 u32 pin_based_exec_ctrl;
1132 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001133 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001134 u32 vmexit_ctrl;
1135 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +01001136 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001137} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001138
Hannes Ederefff9e52008-11-28 17:02:06 +01001139static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +08001140 u32 ept;
1141 u32 vpid;
1142} vmx_capability;
1143
Avi Kivity6aa8b732006-12-10 02:21:36 -08001144#define VMX_SEGMENT_FIELD(seg) \
1145 [VCPU_SREG_##seg] = { \
1146 .selector = GUEST_##seg##_SELECTOR, \
1147 .base = GUEST_##seg##_BASE, \
1148 .limit = GUEST_##seg##_LIMIT, \
1149 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1150 }
1151
Mathias Krause772e0312012-08-30 01:30:19 +02001152static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 unsigned selector;
1154 unsigned base;
1155 unsigned limit;
1156 unsigned ar_bytes;
1157} kvm_vmx_segment_fields[] = {
1158 VMX_SEGMENT_FIELD(CS),
1159 VMX_SEGMENT_FIELD(DS),
1160 VMX_SEGMENT_FIELD(ES),
1161 VMX_SEGMENT_FIELD(FS),
1162 VMX_SEGMENT_FIELD(GS),
1163 VMX_SEGMENT_FIELD(SS),
1164 VMX_SEGMENT_FIELD(TR),
1165 VMX_SEGMENT_FIELD(LDTR),
1166};
1167
Avi Kivity26bb0982009-09-07 11:14:12 +03001168static u64 host_efer;
1169
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001170static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1171
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001172/*
Brian Gerst8c065852010-07-17 09:03:26 -04001173 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001174 * away by decrementing the array size.
1175 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001176static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001177#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001178 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001180 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001181};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001182
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001183DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1184
1185#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1186
1187#define KVM_EVMCS_VERSION 1
1188
1189#if IS_ENABLED(CONFIG_HYPERV)
1190static bool __read_mostly enlightened_vmcs = true;
1191module_param(enlightened_vmcs, bool, 0444);
1192
1193static inline void evmcs_write64(unsigned long field, u64 value)
1194{
1195 u16 clean_field;
1196 int offset = get_evmcs_offset(field, &clean_field);
1197
1198 if (offset < 0)
1199 return;
1200
1201 *(u64 *)((char *)current_evmcs + offset) = value;
1202
1203 current_evmcs->hv_clean_fields &= ~clean_field;
1204}
1205
1206static inline void evmcs_write32(unsigned long field, u32 value)
1207{
1208 u16 clean_field;
1209 int offset = get_evmcs_offset(field, &clean_field);
1210
1211 if (offset < 0)
1212 return;
1213
1214 *(u32 *)((char *)current_evmcs + offset) = value;
1215 current_evmcs->hv_clean_fields &= ~clean_field;
1216}
1217
1218static inline void evmcs_write16(unsigned long field, u16 value)
1219{
1220 u16 clean_field;
1221 int offset = get_evmcs_offset(field, &clean_field);
1222
1223 if (offset < 0)
1224 return;
1225
1226 *(u16 *)((char *)current_evmcs + offset) = value;
1227 current_evmcs->hv_clean_fields &= ~clean_field;
1228}
1229
1230static inline u64 evmcs_read64(unsigned long field)
1231{
1232 int offset = get_evmcs_offset(field, NULL);
1233
1234 if (offset < 0)
1235 return 0;
1236
1237 return *(u64 *)((char *)current_evmcs + offset);
1238}
1239
1240static inline u32 evmcs_read32(unsigned long field)
1241{
1242 int offset = get_evmcs_offset(field, NULL);
1243
1244 if (offset < 0)
1245 return 0;
1246
1247 return *(u32 *)((char *)current_evmcs + offset);
1248}
1249
1250static inline u16 evmcs_read16(unsigned long field)
1251{
1252 int offset = get_evmcs_offset(field, NULL);
1253
1254 if (offset < 0)
1255 return 0;
1256
1257 return *(u16 *)((char *)current_evmcs + offset);
1258}
1259
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001260static inline void evmcs_touch_msr_bitmap(void)
1261{
1262 if (unlikely(!current_evmcs))
1263 return;
1264
1265 if (current_evmcs->hv_enlightenments_control.msr_bitmap)
1266 current_evmcs->hv_clean_fields &=
1267 ~HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP;
1268}
1269
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001270static void evmcs_load(u64 phys_addr)
1271{
1272 struct hv_vp_assist_page *vp_ap =
1273 hv_get_vp_assist_page(smp_processor_id());
1274
1275 vp_ap->current_nested_vmcs = phys_addr;
1276 vp_ap->enlighten_vmentry = 1;
1277}
1278
1279static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1280{
1281 /*
1282 * Enlightened VMCSv1 doesn't support these:
1283 *
1284 * POSTED_INTR_NV = 0x00000002,
1285 * GUEST_INTR_STATUS = 0x00000810,
1286 * APIC_ACCESS_ADDR = 0x00002014,
1287 * POSTED_INTR_DESC_ADDR = 0x00002016,
1288 * EOI_EXIT_BITMAP0 = 0x0000201c,
1289 * EOI_EXIT_BITMAP1 = 0x0000201e,
1290 * EOI_EXIT_BITMAP2 = 0x00002020,
1291 * EOI_EXIT_BITMAP3 = 0x00002022,
1292 */
1293 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1294 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1295 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1296 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1297 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1298 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1299 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1300
1301 /*
1302 * GUEST_PML_INDEX = 0x00000812,
1303 * PML_ADDRESS = 0x0000200e,
1304 */
1305 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1306
1307 /* VM_FUNCTION_CONTROL = 0x00002018, */
1308 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1309
1310 /*
1311 * EPTP_LIST_ADDRESS = 0x00002024,
1312 * VMREAD_BITMAP = 0x00002026,
1313 * VMWRITE_BITMAP = 0x00002028,
1314 */
1315 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1316
1317 /*
1318 * TSC_MULTIPLIER = 0x00002032,
1319 */
1320 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1321
1322 /*
1323 * PLE_GAP = 0x00004020,
1324 * PLE_WINDOW = 0x00004022,
1325 */
1326 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1327
1328 /*
1329 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1330 */
1331 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1332
1333 /*
1334 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1335 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1336 */
1337 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1338 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1339
1340 /*
1341 * Currently unsupported in KVM:
1342 * GUEST_IA32_RTIT_CTL = 0x00002814,
1343 */
1344}
1345#else /* !IS_ENABLED(CONFIG_HYPERV) */
1346static inline void evmcs_write64(unsigned long field, u64 value) {}
1347static inline void evmcs_write32(unsigned long field, u32 value) {}
1348static inline void evmcs_write16(unsigned long field, u16 value) {}
1349static inline u64 evmcs_read64(unsigned long field) { return 0; }
1350static inline u32 evmcs_read32(unsigned long field) { return 0; }
1351static inline u16 evmcs_read16(unsigned long field) { return 0; }
1352static inline void evmcs_load(u64 phys_addr) {}
1353static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001354static inline void evmcs_touch_msr_bitmap(void) {}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001355#endif /* IS_ENABLED(CONFIG_HYPERV) */
1356
Jan Kiszka5bb16012016-02-09 20:14:21 +01001357static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001358{
1359 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1360 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001361 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1362}
1363
Jan Kiszka6f054852016-02-09 20:15:18 +01001364static inline bool is_debug(u32 intr_info)
1365{
1366 return is_exception_n(intr_info, DB_VECTOR);
1367}
1368
1369static inline bool is_breakpoint(u32 intr_info)
1370{
1371 return is_exception_n(intr_info, BP_VECTOR);
1372}
1373
Jan Kiszka5bb16012016-02-09 20:14:21 +01001374static inline bool is_page_fault(u32 intr_info)
1375{
1376 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001377}
1378
Gui Jianfeng31299942010-03-15 17:29:09 +08001379static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001380{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001381 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001382}
1383
Gui Jianfeng31299942010-03-15 17:29:09 +08001384static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001385{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001386 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001387}
1388
Liran Alon9e869482018-03-12 13:12:51 +02001389static inline bool is_gp_fault(u32 intr_info)
1390{
1391 return is_exception_n(intr_info, GP_VECTOR);
1392}
1393
Gui Jianfeng31299942010-03-15 17:29:09 +08001394static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
1396 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1397 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1398}
1399
Gui Jianfeng31299942010-03-15 17:29:09 +08001400static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001401{
1402 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1403 INTR_INFO_VALID_MASK)) ==
1404 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1405}
1406
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001407/* Undocumented: icebp/int1 */
1408static inline bool is_icebp(u32 intr_info)
1409{
1410 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1411 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1412}
1413
Gui Jianfeng31299942010-03-15 17:29:09 +08001414static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001415{
Sheng Yang04547152009-04-01 15:52:31 +08001416 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001417}
1418
Gui Jianfeng31299942010-03-15 17:29:09 +08001419static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001420{
Sheng Yang04547152009-04-01 15:52:31 +08001421 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001422}
1423
Paolo Bonzini35754c92015-07-29 12:05:37 +02001424static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001425{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001426 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001427}
1428
Gui Jianfeng31299942010-03-15 17:29:09 +08001429static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001430{
Sheng Yang04547152009-04-01 15:52:31 +08001431 return vmcs_config.cpu_based_exec_ctrl &
1432 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001433}
1434
Avi Kivity774ead32007-12-26 13:57:04 +02001435static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001436{
Sheng Yang04547152009-04-01 15:52:31 +08001437 return vmcs_config.cpu_based_2nd_exec_ctrl &
1438 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1439}
1440
Yang Zhang8d146952013-01-25 10:18:50 +08001441static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1442{
1443 return vmcs_config.cpu_based_2nd_exec_ctrl &
1444 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1445}
1446
Yang Zhang83d4c282013-01-25 10:18:49 +08001447static inline bool cpu_has_vmx_apic_register_virt(void)
1448{
1449 return vmcs_config.cpu_based_2nd_exec_ctrl &
1450 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1451}
1452
Yang Zhangc7c9c562013-01-25 10:18:51 +08001453static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1454{
1455 return vmcs_config.cpu_based_2nd_exec_ctrl &
1456 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1457}
1458
Yunhong Jiang64672c92016-06-13 14:19:59 -07001459/*
1460 * Comment's format: document - errata name - stepping - processor name.
1461 * Refer from
1462 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1463 */
1464static u32 vmx_preemption_cpu_tfms[] = {
1465/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
14660x000206E6,
1467/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1468/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1469/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
14700x00020652,
1471/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
14720x00020655,
1473/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1474/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1475/*
1476 * 320767.pdf - AAP86 - B1 -
1477 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1478 */
14790x000106E5,
1480/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
14810x000106A0,
1482/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
14830x000106A1,
1484/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
14850x000106A4,
1486 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1487 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1488 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
14890x000106A5,
1490};
1491
1492static inline bool cpu_has_broken_vmx_preemption_timer(void)
1493{
1494 u32 eax = cpuid_eax(0x00000001), i;
1495
1496 /* Clear the reserved bits */
1497 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001498 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001499 if (eax == vmx_preemption_cpu_tfms[i])
1500 return true;
1501
1502 return false;
1503}
1504
1505static inline bool cpu_has_vmx_preemption_timer(void)
1506{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001507 return vmcs_config.pin_based_exec_ctrl &
1508 PIN_BASED_VMX_PREEMPTION_TIMER;
1509}
1510
Yang Zhang01e439b2013-04-11 19:25:12 +08001511static inline bool cpu_has_vmx_posted_intr(void)
1512{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001513 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1514 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001515}
1516
1517static inline bool cpu_has_vmx_apicv(void)
1518{
1519 return cpu_has_vmx_apic_register_virt() &&
1520 cpu_has_vmx_virtual_intr_delivery() &&
1521 cpu_has_vmx_posted_intr();
1522}
1523
Sheng Yang04547152009-04-01 15:52:31 +08001524static inline bool cpu_has_vmx_flexpriority(void)
1525{
1526 return cpu_has_vmx_tpr_shadow() &&
1527 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001528}
1529
Marcelo Tosattie7997942009-06-11 12:07:40 -03001530static inline bool cpu_has_vmx_ept_execute_only(void)
1531{
Gui Jianfeng31299942010-03-15 17:29:09 +08001532 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001533}
1534
Marcelo Tosattie7997942009-06-11 12:07:40 -03001535static inline bool cpu_has_vmx_ept_2m_page(void)
1536{
Gui Jianfeng31299942010-03-15 17:29:09 +08001537 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001538}
1539
Sheng Yang878403b2010-01-05 19:02:29 +08001540static inline bool cpu_has_vmx_ept_1g_page(void)
1541{
Gui Jianfeng31299942010-03-15 17:29:09 +08001542 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001543}
1544
Sheng Yang4bc9b982010-06-02 14:05:24 +08001545static inline bool cpu_has_vmx_ept_4levels(void)
1546{
1547 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1548}
1549
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001550static inline bool cpu_has_vmx_ept_mt_wb(void)
1551{
1552 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1553}
1554
Yu Zhang855feb62017-08-24 20:27:55 +08001555static inline bool cpu_has_vmx_ept_5levels(void)
1556{
1557 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1558}
1559
Xudong Hao83c3a332012-05-28 19:33:35 +08001560static inline bool cpu_has_vmx_ept_ad_bits(void)
1561{
1562 return vmx_capability.ept & VMX_EPT_AD_BIT;
1563}
1564
Gui Jianfeng31299942010-03-15 17:29:09 +08001565static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001566{
Gui Jianfeng31299942010-03-15 17:29:09 +08001567 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001568}
1569
Gui Jianfeng31299942010-03-15 17:29:09 +08001570static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001571{
Gui Jianfeng31299942010-03-15 17:29:09 +08001572 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001573}
1574
Liran Aloncd9a4912018-05-22 17:16:15 +03001575static inline bool cpu_has_vmx_invvpid_individual_addr(void)
1576{
1577 return vmx_capability.vpid & VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT;
1578}
1579
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001580static inline bool cpu_has_vmx_invvpid_single(void)
1581{
1582 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1583}
1584
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001585static inline bool cpu_has_vmx_invvpid_global(void)
1586{
1587 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1588}
1589
Wanpeng Li08d839c2017-03-23 05:30:08 -07001590static inline bool cpu_has_vmx_invvpid(void)
1591{
1592 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1593}
1594
Gui Jianfeng31299942010-03-15 17:29:09 +08001595static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001596{
Sheng Yang04547152009-04-01 15:52:31 +08001597 return vmcs_config.cpu_based_2nd_exec_ctrl &
1598 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001599}
1600
Gui Jianfeng31299942010-03-15 17:29:09 +08001601static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001602{
1603 return vmcs_config.cpu_based_2nd_exec_ctrl &
1604 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1605}
1606
Gui Jianfeng31299942010-03-15 17:29:09 +08001607static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001608{
1609 return vmcs_config.cpu_based_2nd_exec_ctrl &
1610 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1611}
1612
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001613static inline bool cpu_has_vmx_basic_inout(void)
1614{
1615 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1616}
1617
Paolo Bonzini35754c92015-07-29 12:05:37 +02001618static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001619{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001620 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001621}
1622
Gui Jianfeng31299942010-03-15 17:29:09 +08001623static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001624{
Sheng Yang04547152009-04-01 15:52:31 +08001625 return vmcs_config.cpu_based_2nd_exec_ctrl &
1626 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001627}
1628
Gui Jianfeng31299942010-03-15 17:29:09 +08001629static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001630{
1631 return vmcs_config.cpu_based_2nd_exec_ctrl &
1632 SECONDARY_EXEC_RDTSCP;
1633}
1634
Mao, Junjiead756a12012-07-02 01:18:48 +00001635static inline bool cpu_has_vmx_invpcid(void)
1636{
1637 return vmcs_config.cpu_based_2nd_exec_ctrl &
1638 SECONDARY_EXEC_ENABLE_INVPCID;
1639}
1640
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001641static inline bool cpu_has_virtual_nmis(void)
1642{
1643 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1644}
1645
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001646static inline bool cpu_has_vmx_wbinvd_exit(void)
1647{
1648 return vmcs_config.cpu_based_2nd_exec_ctrl &
1649 SECONDARY_EXEC_WBINVD_EXITING;
1650}
1651
Abel Gordonabc4fc52013-04-18 14:35:25 +03001652static inline bool cpu_has_vmx_shadow_vmcs(void)
1653{
1654 u64 vmx_msr;
1655 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1656 /* check if the cpu supports writing r/o exit information fields */
1657 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1658 return false;
1659
1660 return vmcs_config.cpu_based_2nd_exec_ctrl &
1661 SECONDARY_EXEC_SHADOW_VMCS;
1662}
1663
Kai Huang843e4332015-01-28 10:54:28 +08001664static inline bool cpu_has_vmx_pml(void)
1665{
1666 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1667}
1668
Haozhong Zhang64903d62015-10-20 15:39:09 +08001669static inline bool cpu_has_vmx_tsc_scaling(void)
1670{
1671 return vmcs_config.cpu_based_2nd_exec_ctrl &
1672 SECONDARY_EXEC_TSC_SCALING;
1673}
1674
Bandan Das2a499e42017-08-03 15:54:41 -04001675static inline bool cpu_has_vmx_vmfunc(void)
1676{
1677 return vmcs_config.cpu_based_2nd_exec_ctrl &
1678 SECONDARY_EXEC_ENABLE_VMFUNC;
1679}
1680
Sean Christopherson64f7a112018-04-30 10:01:06 -07001681static bool vmx_umip_emulated(void)
1682{
1683 return vmcs_config.cpu_based_2nd_exec_ctrl &
1684 SECONDARY_EXEC_DESC;
1685}
1686
Sheng Yang04547152009-04-01 15:52:31 +08001687static inline bool report_flexpriority(void)
1688{
1689 return flexpriority_enabled;
1690}
1691
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001692static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1693{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001694 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001695}
1696
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001697static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1698{
1699 return vmcs12->cpu_based_vm_exec_control & bit;
1700}
1701
1702static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1703{
1704 return (vmcs12->cpu_based_vm_exec_control &
1705 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1706 (vmcs12->secondary_vm_exec_control & bit);
1707}
1708
Jan Kiszkaf4124502014-03-07 20:03:13 +01001709static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1710{
1711 return vmcs12->pin_based_vm_exec_control &
1712 PIN_BASED_VMX_PREEMPTION_TIMER;
1713}
1714
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001715static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1716{
1717 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1718}
1719
1720static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1721{
1722 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1723}
1724
Nadav Har'El155a97a2013-08-05 11:07:16 +03001725static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1726{
1727 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1728}
1729
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001730static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1731{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001732 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001733}
1734
Bandan Dasc5f983f2017-05-05 15:25:14 -04001735static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1736{
1737 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1738}
1739
Wincy Vanf2b93282015-02-03 23:56:03 +08001740static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1741{
1742 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1743}
1744
Wanpeng Li5c614b32015-10-13 09:18:36 -07001745static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1746{
1747 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1748}
1749
Wincy Van82f0dd42015-02-03 23:57:18 +08001750static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1751{
1752 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1753}
1754
Wincy Van608406e2015-02-03 23:57:51 +08001755static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1756{
1757 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1758}
1759
Wincy Van705699a2015-02-03 23:58:17 +08001760static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1761{
1762 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1763}
1764
Bandan Das27c42a12017-08-03 15:54:42 -04001765static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1766{
1767 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1768}
1769
Bandan Das41ab9372017-08-03 15:54:43 -04001770static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1771{
1772 return nested_cpu_has_vmfunc(vmcs12) &&
1773 (vmcs12->vm_function_control &
1774 VMX_VMFUNC_EPTP_SWITCHING);
1775}
1776
Jim Mattsonef85b672016-12-12 11:01:37 -08001777static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001778{
1779 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001780 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001781}
1782
Jan Kiszka533558b2014-01-04 18:47:20 +01001783static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1784 u32 exit_intr_info,
1785 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001786static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1787 struct vmcs12 *vmcs12,
1788 u32 reason, unsigned long qualification);
1789
Rusty Russell8b9cf982007-07-30 16:31:43 +10001790static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001791{
1792 int i;
1793
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001794 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001795 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001796 return i;
1797 return -1;
1798}
1799
Sheng Yang2384d2b2008-01-17 15:14:33 +08001800static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1801{
1802 struct {
1803 u64 vpid : 16;
1804 u64 rsvd : 48;
1805 u64 gva;
1806 } operand = { vpid, 0, gva };
1807
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001808 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001809 /* CF==1 or ZF==1 --> rc = -1 */
1810 "; ja 1f ; ud2 ; 1:"
1811 : : "a"(&operand), "c"(ext) : "cc", "memory");
1812}
1813
Sheng Yang14394422008-04-28 12:24:45 +08001814static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1815{
1816 struct {
1817 u64 eptp, gpa;
1818 } operand = {eptp, gpa};
1819
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001820 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001821 /* CF==1 or ZF==1 --> rc = -1 */
1822 "; ja 1f ; ud2 ; 1:\n"
1823 : : "a" (&operand), "c" (ext) : "cc", "memory");
1824}
1825
Avi Kivity26bb0982009-09-07 11:14:12 +03001826static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001827{
1828 int i;
1829
Rusty Russell8b9cf982007-07-30 16:31:43 +10001830 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001831 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001832 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001833 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001834}
1835
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836static void vmcs_clear(struct vmcs *vmcs)
1837{
1838 u64 phys_addr = __pa(vmcs);
1839 u8 error;
1840
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001841 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001842 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001843 : "cc", "memory");
1844 if (error)
1845 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1846 vmcs, phys_addr);
1847}
1848
Nadav Har'Eld462b812011-05-24 15:26:10 +03001849static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1850{
1851 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001852 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1853 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001854 loaded_vmcs->cpu = -1;
1855 loaded_vmcs->launched = 0;
1856}
1857
Dongxiao Xu7725b892010-05-11 18:29:38 +08001858static void vmcs_load(struct vmcs *vmcs)
1859{
1860 u64 phys_addr = __pa(vmcs);
1861 u8 error;
1862
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001863 if (static_branch_unlikely(&enable_evmcs))
1864 return evmcs_load(phys_addr);
1865
Dongxiao Xu7725b892010-05-11 18:29:38 +08001866 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001867 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001868 : "cc", "memory");
1869 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001870 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001871 vmcs, phys_addr);
1872}
1873
Dave Young2965faa2015-09-09 15:38:55 -07001874#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001875/*
1876 * This bitmap is used to indicate whether the vmclear
1877 * operation is enabled on all cpus. All disabled by
1878 * default.
1879 */
1880static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1881
1882static inline void crash_enable_local_vmclear(int cpu)
1883{
1884 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1885}
1886
1887static inline void crash_disable_local_vmclear(int cpu)
1888{
1889 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1890}
1891
1892static inline int crash_local_vmclear_enabled(int cpu)
1893{
1894 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1895}
1896
1897static void crash_vmclear_local_loaded_vmcss(void)
1898{
1899 int cpu = raw_smp_processor_id();
1900 struct loaded_vmcs *v;
1901
1902 if (!crash_local_vmclear_enabled(cpu))
1903 return;
1904
1905 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1906 loaded_vmcss_on_cpu_link)
1907 vmcs_clear(v->vmcs);
1908}
1909#else
1910static inline void crash_enable_local_vmclear(int cpu) { }
1911static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001912#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001913
Nadav Har'Eld462b812011-05-24 15:26:10 +03001914static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001916 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001917 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001918
Nadav Har'Eld462b812011-05-24 15:26:10 +03001919 if (loaded_vmcs->cpu != cpu)
1920 return; /* vcpu migration can race with cpu offline */
1921 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001922 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001923 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001924 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001925
1926 /*
1927 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1928 * is before setting loaded_vmcs->vcpu to -1 which is done in
1929 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1930 * then adds the vmcs into percpu list before it is deleted.
1931 */
1932 smp_wmb();
1933
Nadav Har'Eld462b812011-05-24 15:26:10 +03001934 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001935 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001936}
1937
Nadav Har'Eld462b812011-05-24 15:26:10 +03001938static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001939{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001940 int cpu = loaded_vmcs->cpu;
1941
1942 if (cpu != -1)
1943 smp_call_function_single(cpu,
1944 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001945}
1946
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001947static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001948{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001949 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001950 return;
1951
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001952 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001953 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001954}
1955
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001956static inline void vpid_sync_vcpu_global(void)
1957{
1958 if (cpu_has_vmx_invvpid_global())
1959 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1960}
1961
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001962static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001963{
1964 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001965 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001966 else
1967 vpid_sync_vcpu_global();
1968}
1969
Sheng Yang14394422008-04-28 12:24:45 +08001970static inline void ept_sync_global(void)
1971{
David Hildenbrandf5f51582017-08-24 20:51:30 +02001972 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08001973}
1974
1975static inline void ept_sync_context(u64 eptp)
1976{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02001977 if (cpu_has_vmx_invept_context())
1978 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1979 else
1980 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08001981}
1982
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001983static __always_inline void vmcs_check16(unsigned long field)
1984{
1985 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1986 "16-bit accessor invalid for 64-bit field");
1987 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1988 "16-bit accessor invalid for 64-bit high field");
1989 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1990 "16-bit accessor invalid for 32-bit high field");
1991 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1992 "16-bit accessor invalid for natural width field");
1993}
1994
1995static __always_inline void vmcs_check32(unsigned long field)
1996{
1997 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1998 "32-bit accessor invalid for 16-bit field");
1999 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2000 "32-bit accessor invalid for natural width field");
2001}
2002
2003static __always_inline void vmcs_check64(unsigned long field)
2004{
2005 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2006 "64-bit accessor invalid for 16-bit field");
2007 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2008 "64-bit accessor invalid for 64-bit high field");
2009 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2010 "64-bit accessor invalid for 32-bit field");
2011 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2012 "64-bit accessor invalid for natural width field");
2013}
2014
2015static __always_inline void vmcs_checkl(unsigned long field)
2016{
2017 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2018 "Natural width accessor invalid for 16-bit field");
2019 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2020 "Natural width accessor invalid for 64-bit field");
2021 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2022 "Natural width accessor invalid for 64-bit high field");
2023 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2024 "Natural width accessor invalid for 32-bit field");
2025}
2026
2027static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002028{
Avi Kivity5e520e62011-05-15 10:13:12 -04002029 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002030
Avi Kivity5e520e62011-05-15 10:13:12 -04002031 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
2032 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08002033 return value;
2034}
2035
Avi Kivity96304212011-05-15 10:13:13 -04002036static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002037{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002038 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002039 if (static_branch_unlikely(&enable_evmcs))
2040 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002041 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002042}
2043
Avi Kivity96304212011-05-15 10:13:13 -04002044static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002045{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002046 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002047 if (static_branch_unlikely(&enable_evmcs))
2048 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002049 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002050}
2051
Avi Kivity96304212011-05-15 10:13:13 -04002052static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002054 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002055 if (static_branch_unlikely(&enable_evmcs))
2056 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002057#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002058 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002059#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002060 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002061#endif
2062}
2063
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002064static __always_inline unsigned long vmcs_readl(unsigned long field)
2065{
2066 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002067 if (static_branch_unlikely(&enable_evmcs))
2068 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002069 return __vmcs_readl(field);
2070}
2071
Avi Kivitye52de1b2007-01-05 16:36:56 -08002072static noinline void vmwrite_error(unsigned long field, unsigned long value)
2073{
2074 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
2075 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
2076 dump_stack();
2077}
2078
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002079static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002080{
2081 u8 error;
2082
Avi Kivity4ecac3f2008-05-13 13:23:38 +03002083 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04002084 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08002085 if (unlikely(error))
2086 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002087}
2088
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002089static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002090{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002091 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002092 if (static_branch_unlikely(&enable_evmcs))
2093 return evmcs_write16(field, value);
2094
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002095 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002096}
2097
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002098static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002099{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002100 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002101 if (static_branch_unlikely(&enable_evmcs))
2102 return evmcs_write32(field, value);
2103
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002104 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002105}
2106
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002107static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002108{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002109 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002110 if (static_branch_unlikely(&enable_evmcs))
2111 return evmcs_write64(field, value);
2112
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002113 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03002114#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002116 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002117#endif
2118}
2119
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002120static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002121{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002122 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002123 if (static_branch_unlikely(&enable_evmcs))
2124 return evmcs_write64(field, value);
2125
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002126 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002127}
2128
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002129static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002130{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002131 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2132 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002133 if (static_branch_unlikely(&enable_evmcs))
2134 return evmcs_write32(field, evmcs_read32(field) & ~mask);
2135
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002136 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
2137}
2138
2139static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
2140{
2141 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2142 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002143 if (static_branch_unlikely(&enable_evmcs))
2144 return evmcs_write32(field, evmcs_read32(field) | mask);
2145
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002146 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002147}
2148
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002149static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
2150{
2151 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
2152}
2153
Gleb Natapov2961e8762013-11-25 15:37:13 +02002154static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
2155{
2156 vmcs_write32(VM_ENTRY_CONTROLS, val);
2157 vmx->vm_entry_controls_shadow = val;
2158}
2159
2160static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
2161{
2162 if (vmx->vm_entry_controls_shadow != val)
2163 vm_entry_controls_init(vmx, val);
2164}
2165
2166static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
2167{
2168 return vmx->vm_entry_controls_shadow;
2169}
2170
2171
2172static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2173{
2174 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
2175}
2176
2177static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2178{
2179 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
2180}
2181
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002182static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
2183{
2184 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2185}
2186
Gleb Natapov2961e8762013-11-25 15:37:13 +02002187static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2188{
2189 vmcs_write32(VM_EXIT_CONTROLS, val);
2190 vmx->vm_exit_controls_shadow = val;
2191}
2192
2193static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2194{
2195 if (vmx->vm_exit_controls_shadow != val)
2196 vm_exit_controls_init(vmx, val);
2197}
2198
2199static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2200{
2201 return vmx->vm_exit_controls_shadow;
2202}
2203
2204
2205static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2206{
2207 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2208}
2209
2210static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2211{
2212 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2213}
2214
Avi Kivity2fb92db2011-04-27 19:42:18 +03002215static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2216{
2217 vmx->segment_cache.bitmask = 0;
2218}
2219
2220static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2221 unsigned field)
2222{
2223 bool ret;
2224 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2225
2226 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2227 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2228 vmx->segment_cache.bitmask = 0;
2229 }
2230 ret = vmx->segment_cache.bitmask & mask;
2231 vmx->segment_cache.bitmask |= mask;
2232 return ret;
2233}
2234
2235static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2236{
2237 u16 *p = &vmx->segment_cache.seg[seg].selector;
2238
2239 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2240 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2241 return *p;
2242}
2243
2244static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2245{
2246 ulong *p = &vmx->segment_cache.seg[seg].base;
2247
2248 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2249 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2250 return *p;
2251}
2252
2253static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2254{
2255 u32 *p = &vmx->segment_cache.seg[seg].limit;
2256
2257 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2258 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2259 return *p;
2260}
2261
2262static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2263{
2264 u32 *p = &vmx->segment_cache.seg[seg].ar;
2265
2266 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2267 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2268 return *p;
2269}
2270
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002271static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2272{
2273 u32 eb;
2274
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002275 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002276 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002277 /*
2278 * Guest access to VMware backdoor ports could legitimately
2279 * trigger #GP because of TSS I/O permission bitmap.
2280 * We intercept those #GP and allow access to them anyway
2281 * as VMware does.
2282 */
2283 if (enable_vmware_backdoor)
2284 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002285 if ((vcpu->guest_debug &
2286 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2287 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2288 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002289 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002290 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002291 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002292 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002293
2294 /* When we are running a nested L2 guest and L1 specified for it a
2295 * certain exception bitmap, we must trap the same exceptions and pass
2296 * them to L1. When running L2, we will only handle the exceptions
2297 * specified above if L1 did not want them.
2298 */
2299 if (is_guest_mode(vcpu))
2300 eb |= get_vmcs12(vcpu)->exception_bitmap;
2301
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002302 vmcs_write32(EXCEPTION_BITMAP, eb);
2303}
2304
Ashok Raj15d45072018-02-01 22:59:43 +01002305/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002306 * Check if MSR is intercepted for currently loaded MSR bitmap.
2307 */
2308static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2309{
2310 unsigned long *msr_bitmap;
2311 int f = sizeof(unsigned long);
2312
2313 if (!cpu_has_vmx_msr_bitmap())
2314 return true;
2315
2316 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2317
2318 if (msr <= 0x1fff) {
2319 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2320 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2321 msr &= 0x1fff;
2322 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2323 }
2324
2325 return true;
2326}
2327
2328/*
Ashok Raj15d45072018-02-01 22:59:43 +01002329 * Check if MSR is intercepted for L01 MSR bitmap.
2330 */
2331static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2332{
2333 unsigned long *msr_bitmap;
2334 int f = sizeof(unsigned long);
2335
2336 if (!cpu_has_vmx_msr_bitmap())
2337 return true;
2338
2339 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2340
2341 if (msr <= 0x1fff) {
2342 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2343 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2344 msr &= 0x1fff;
2345 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2346 }
2347
2348 return true;
2349}
2350
Gleb Natapov2961e8762013-11-25 15:37:13 +02002351static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2352 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002353{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002354 vm_entry_controls_clearbit(vmx, entry);
2355 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002356}
2357
Avi Kivity61d2ef22010-04-28 16:40:38 +03002358static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2359{
2360 unsigned i;
2361 struct msr_autoload *m = &vmx->msr_autoload;
2362
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002363 switch (msr) {
2364 case MSR_EFER:
2365 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002366 clear_atomic_switch_msr_special(vmx,
2367 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002368 VM_EXIT_LOAD_IA32_EFER);
2369 return;
2370 }
2371 break;
2372 case MSR_CORE_PERF_GLOBAL_CTRL:
2373 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002374 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002375 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2376 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2377 return;
2378 }
2379 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002380 }
2381
Avi Kivity61d2ef22010-04-28 16:40:38 +03002382 for (i = 0; i < m->nr; ++i)
2383 if (m->guest[i].index == msr)
2384 break;
2385
2386 if (i == m->nr)
2387 return;
2388 --m->nr;
2389 m->guest[i] = m->guest[m->nr];
2390 m->host[i] = m->host[m->nr];
2391 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2392 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2393}
2394
Gleb Natapov2961e8762013-11-25 15:37:13 +02002395static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2396 unsigned long entry, unsigned long exit,
2397 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2398 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002399{
2400 vmcs_write64(guest_val_vmcs, guest_val);
2401 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002402 vm_entry_controls_setbit(vmx, entry);
2403 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002404}
2405
Avi Kivity61d2ef22010-04-28 16:40:38 +03002406static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
2407 u64 guest_val, u64 host_val)
2408{
2409 unsigned i;
2410 struct msr_autoload *m = &vmx->msr_autoload;
2411
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002412 switch (msr) {
2413 case MSR_EFER:
2414 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002415 add_atomic_switch_msr_special(vmx,
2416 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002417 VM_EXIT_LOAD_IA32_EFER,
2418 GUEST_IA32_EFER,
2419 HOST_IA32_EFER,
2420 guest_val, host_val);
2421 return;
2422 }
2423 break;
2424 case MSR_CORE_PERF_GLOBAL_CTRL:
2425 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002426 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002427 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2428 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2429 GUEST_IA32_PERF_GLOBAL_CTRL,
2430 HOST_IA32_PERF_GLOBAL_CTRL,
2431 guest_val, host_val);
2432 return;
2433 }
2434 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002435 case MSR_IA32_PEBS_ENABLE:
2436 /* PEBS needs a quiescent period after being disabled (to write
2437 * a record). Disabling PEBS through VMX MSR swapping doesn't
2438 * provide that period, so a CPU could write host's record into
2439 * guest's memory.
2440 */
2441 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002442 }
2443
Avi Kivity61d2ef22010-04-28 16:40:38 +03002444 for (i = 0; i < m->nr; ++i)
2445 if (m->guest[i].index == msr)
2446 break;
2447
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002448 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002449 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002450 "Can't add msr %x\n", msr);
2451 return;
2452 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002453 ++m->nr;
2454 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2455 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2456 }
2457
2458 m->guest[i].index = msr;
2459 m->guest[i].value = guest_val;
2460 m->host[i].index = msr;
2461 m->host[i].value = host_val;
2462}
2463
Avi Kivity92c0d902009-10-29 11:00:16 +02002464static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002465{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002466 u64 guest_efer = vmx->vcpu.arch.efer;
2467 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002468
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002469 if (!enable_ept) {
2470 /*
2471 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2472 * host CPUID is more efficient than testing guest CPUID
2473 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2474 */
2475 if (boot_cpu_has(X86_FEATURE_SMEP))
2476 guest_efer |= EFER_NX;
2477 else if (!(guest_efer & EFER_NX))
2478 ignore_bits |= EFER_NX;
2479 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002480
Avi Kivity51c6cf62007-08-29 03:48:05 +03002481 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002482 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002483 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002484 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002485#ifdef CONFIG_X86_64
2486 ignore_bits |= EFER_LMA | EFER_LME;
2487 /* SCE is meaningful only in long mode on Intel */
2488 if (guest_efer & EFER_LMA)
2489 ignore_bits &= ~(u64)EFER_SCE;
2490#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002491
2492 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002493
2494 /*
2495 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2496 * On CPUs that support "load IA32_EFER", always switch EFER
2497 * atomically, since it's faster than switching it manually.
2498 */
2499 if (cpu_has_load_ia32_efer ||
2500 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002501 if (!(guest_efer & EFER_LMA))
2502 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002503 if (guest_efer != host_efer)
2504 add_atomic_switch_msr(vmx, MSR_EFER,
2505 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002506 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002507 } else {
2508 guest_efer &= ~ignore_bits;
2509 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002510
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002511 vmx->guest_msrs[efer_offset].data = guest_efer;
2512 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2513
2514 return true;
2515 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002516}
2517
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002518#ifdef CONFIG_X86_32
2519/*
2520 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2521 * VMCS rather than the segment table. KVM uses this helper to figure
2522 * out the current bases to poke them into the VMCS before entry.
2523 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002524static unsigned long segment_base(u16 selector)
2525{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002526 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002527 unsigned long v;
2528
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002529 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002530 return 0;
2531
Thomas Garnier45fc8752017-03-14 10:05:08 -07002532 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002533
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002534 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002535 u16 ldt_selector = kvm_read_ldt();
2536
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002537 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002538 return 0;
2539
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002540 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002541 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002542 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002543 return v;
2544}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002545#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002546
Avi Kivity04d2cc72007-09-10 18:10:54 +03002547static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002548{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002549 struct vcpu_vmx *vmx = to_vmx(vcpu);
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002550#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002551 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002552#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03002553 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002554
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002555 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002556 return;
2557
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002558 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002559 /*
2560 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2561 * allow segment selectors with cpl > 0 or ti == 1.
2562 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002563 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002564 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002565
2566#ifdef CONFIG_X86_64
2567 save_fsgs_for_kvm();
2568 vmx->host_state.fs_sel = current->thread.fsindex;
2569 vmx->host_state.gs_sel = current->thread.gsindex;
2570#else
Avi Kivity9581d442010-10-19 16:46:55 +02002571 savesegment(fs, vmx->host_state.fs_sel);
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002572 savesegment(gs, vmx->host_state.gs_sel);
2573#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002574 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002575 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002576 vmx->host_state.fs_reload_needed = 0;
2577 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002578 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002579 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002580 }
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002581 if (!(vmx->host_state.gs_sel & 7))
2582 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002583 else {
2584 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002585 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002586 }
2587
2588#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002589 savesegment(ds, vmx->host_state.ds_sel);
2590 savesegment(es, vmx->host_state.es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002591
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002592 vmcs_writel(HOST_FS_BASE, current->thread.fsbase);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002593 vmcs_writel(HOST_GS_BASE, cpu_kernelmode_gs_base(cpu));
Avi Kivity707c0872007-05-02 17:33:43 +03002594
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002595 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Avi Kivityc8770e72010-11-11 12:37:26 +02002596 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002597 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002598#else
2599 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2600 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2601#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002602 if (boot_cpu_has(X86_FEATURE_MPX))
2603 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002604 for (i = 0; i < vmx->save_nmsrs; ++i)
2605 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002606 vmx->guest_msrs[i].data,
2607 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002608}
2609
Avi Kivitya9b21b62008-06-24 11:48:49 +03002610static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002611{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002612 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002613 return;
2614
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002615 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002616 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002617#ifdef CONFIG_X86_64
2618 if (is_long_mode(&vmx->vcpu))
2619 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2620#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002621 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002622 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002623#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002624 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002625#else
2626 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002627#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002628 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002629 if (vmx->host_state.fs_reload_needed)
2630 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002631#ifdef CONFIG_X86_64
2632 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2633 loadsegment(ds, vmx->host_state.ds_sel);
2634 loadsegment(es, vmx->host_state.es_sel);
2635 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002636#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002637 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002638#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002639 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002640#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002641 if (vmx->host_state.msr_host_bndcfgs)
2642 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002643 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002644}
2645
Avi Kivitya9b21b62008-06-24 11:48:49 +03002646static void vmx_load_host_state(struct vcpu_vmx *vmx)
2647{
2648 preempt_disable();
2649 __vmx_load_host_state(vmx);
2650 preempt_enable();
2651}
2652
Feng Wu28b835d2015-09-18 22:29:54 +08002653static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2654{
2655 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2656 struct pi_desc old, new;
2657 unsigned int dest;
2658
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002659 /*
2660 * In case of hot-plug or hot-unplug, we may have to undo
2661 * vmx_vcpu_pi_put even if there is no assigned device. And we
2662 * always keep PI.NDST up to date for simplicity: it makes the
2663 * code easier, and CPU migration is not a fast path.
2664 */
2665 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002666 return;
2667
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002668 /*
2669 * First handle the simple case where no cmpxchg is necessary; just
2670 * allow posting non-urgent interrupts.
2671 *
2672 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2673 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2674 * expects the VCPU to be on the blocked_vcpu_list that matches
2675 * PI.NDST.
2676 */
2677 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2678 vcpu->cpu == cpu) {
2679 pi_clear_sn(pi_desc);
2680 return;
2681 }
2682
2683 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002684 do {
2685 old.control = new.control = pi_desc->control;
2686
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002687 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002688
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002689 if (x2apic_enabled())
2690 new.ndst = dest;
2691 else
2692 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002693
Feng Wu28b835d2015-09-18 22:29:54 +08002694 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002695 } while (cmpxchg64(&pi_desc->control, old.control,
2696 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002697}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002698
Peter Feinerc95ba922016-08-17 09:36:47 -07002699static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2700{
2701 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2702 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2703}
2704
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705/*
2706 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2707 * vcpu mutex is already taken.
2708 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002709static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002710{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002712 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002714 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002715 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002716 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002717 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002718
2719 /*
2720 * Read loaded_vmcs->cpu should be before fetching
2721 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2722 * See the comments in __loaded_vmcs_clear().
2723 */
2724 smp_rmb();
2725
Nadav Har'Eld462b812011-05-24 15:26:10 +03002726 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2727 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002728 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002729 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002730 }
2731
2732 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2733 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2734 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01002735 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002736 }
2737
2738 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002739 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002740 unsigned long sysenter_esp;
2741
2742 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002743
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744 /*
2745 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002746 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002747 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002748 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01002749 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002750 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002752 /*
2753 * VM exits change the host TR limit to 0x67 after a VM
2754 * exit. This is okay, since 0x67 covers everything except
2755 * the IO bitmap and have have code to handle the IO bitmap
2756 * being lost after a VM exit.
2757 */
2758 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2759
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2761 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002762
Nadav Har'Eld462b812011-05-24 15:26:10 +03002763 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 }
Feng Wu28b835d2015-09-18 22:29:54 +08002765
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002766 /* Setup TSC multiplier */
2767 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002768 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2769 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002770
Feng Wu28b835d2015-09-18 22:29:54 +08002771 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002772 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08002773 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08002774}
2775
2776static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2777{
2778 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2779
2780 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002781 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2782 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002783 return;
2784
2785 /* Set SN when the vCPU is preempted */
2786 if (vcpu->preempted)
2787 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788}
2789
2790static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2791{
Feng Wu28b835d2015-09-18 22:29:54 +08002792 vmx_vcpu_pi_put(vcpu);
2793
Avi Kivitya9b21b62008-06-24 11:48:49 +03002794 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795}
2796
Wanpeng Lif244dee2017-07-20 01:11:54 -07002797static bool emulation_required(struct kvm_vcpu *vcpu)
2798{
2799 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2800}
2801
Avi Kivityedcafe32009-12-30 18:07:40 +02002802static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2803
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002804/*
2805 * Return the cr0 value that a nested guest would read. This is a combination
2806 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2807 * its hypervisor (cr0_read_shadow).
2808 */
2809static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2810{
2811 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2812 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2813}
2814static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2815{
2816 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2817 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2818}
2819
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2821{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002822 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002823
Avi Kivity6de12732011-03-07 12:51:22 +02002824 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2825 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2826 rflags = vmcs_readl(GUEST_RFLAGS);
2827 if (to_vmx(vcpu)->rmode.vm86_active) {
2828 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2829 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2830 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2831 }
2832 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002833 }
Avi Kivity6de12732011-03-07 12:51:22 +02002834 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002835}
2836
2837static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2838{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002839 unsigned long old_rflags = vmx_get_rflags(vcpu);
2840
Avi Kivity6de12732011-03-07 12:51:22 +02002841 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2842 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002843 if (to_vmx(vcpu)->rmode.vm86_active) {
2844 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002845 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002846 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002848
2849 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2850 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002851}
2852
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002853static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002854{
2855 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2856 int ret = 0;
2857
2858 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002859 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002860 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002861 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002862
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002863 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002864}
2865
2866static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2867{
2868 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2869 u32 interruptibility = interruptibility_old;
2870
2871 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2872
Jan Kiszka48005f62010-02-19 19:38:07 +01002873 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002874 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002875 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002876 interruptibility |= GUEST_INTR_STATE_STI;
2877
2878 if ((interruptibility != interruptibility_old))
2879 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2880}
2881
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2883{
2884 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002886 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002888 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002889
Glauber Costa2809f5d2009-05-12 16:21:05 -04002890 /* skipping an emulated instruction also counts */
2891 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892}
2893
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002894static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2895 unsigned long exit_qual)
2896{
2897 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2898 unsigned int nr = vcpu->arch.exception.nr;
2899 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2900
2901 if (vcpu->arch.exception.has_error_code) {
2902 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2903 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2904 }
2905
2906 if (kvm_exception_is_soft(nr))
2907 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2908 else
2909 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2910
2911 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2912 vmx_get_nmi_mask(vcpu))
2913 intr_info |= INTR_INFO_UNBLOCK_NMI;
2914
2915 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2916}
2917
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002918/*
2919 * KVM wants to inject page-faults which it got to the guest. This function
2920 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002921 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002922static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002923{
2924 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002925 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002926
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002927 if (nr == PF_VECTOR) {
2928 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002929 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002930 return 1;
2931 }
2932 /*
2933 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2934 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2935 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2936 * can be written only when inject_pending_event runs. This should be
2937 * conditional on a new capability---if the capability is disabled,
2938 * kvm_multiple_exception would write the ancillary information to
2939 * CR2 or DR6, for backwards ABI-compatibility.
2940 */
2941 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2942 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002943 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002944 return 1;
2945 }
2946 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002947 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002948 if (nr == DB_VECTOR)
2949 *exit_qual = vcpu->arch.dr6;
2950 else
2951 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002952 return 1;
2953 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002954 }
2955
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002956 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002957}
2958
Wanpeng Licaa057a2018-03-12 04:53:03 -07002959static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
2960{
2961 /*
2962 * Ensure that we clear the HLT state in the VMCS. We don't need to
2963 * explicitly skip the instruction because if the HLT state is set,
2964 * then the instruction is already executing and RIP has already been
2965 * advanced.
2966 */
2967 if (kvm_hlt_in_guest(vcpu->kvm) &&
2968 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
2969 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
2970}
2971
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002972static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002973{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002974 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002975 unsigned nr = vcpu->arch.exception.nr;
2976 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002977 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002978 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002979
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002980 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002981 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002982 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2983 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002984
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002985 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002986 int inc_eip = 0;
2987 if (kvm_exception_is_soft(nr))
2988 inc_eip = vcpu->arch.event_exit_inst_len;
2989 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002990 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002991 return;
2992 }
2993
Sean Christophersonadd5ff72018-03-23 09:34:00 -07002994 WARN_ON_ONCE(vmx->emulation_required);
2995
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002996 if (kvm_exception_is_soft(nr)) {
2997 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2998 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002999 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3000 } else
3001 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3002
3003 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07003004
3005 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02003006}
3007
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003008static bool vmx_rdtscp_supported(void)
3009{
3010 return cpu_has_vmx_rdtscp();
3011}
3012
Mao, Junjiead756a12012-07-02 01:18:48 +00003013static bool vmx_invpcid_supported(void)
3014{
3015 return cpu_has_vmx_invpcid() && enable_ept;
3016}
3017
Avi Kivity6aa8b732006-12-10 02:21:36 -08003018/*
Eddie Donga75beee2007-05-17 18:55:15 +03003019 * Swap MSR entry in host/guest MSR entry array.
3020 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003021static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03003022{
Avi Kivity26bb0982009-09-07 11:14:12 +03003023 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003024
3025 tmp = vmx->guest_msrs[to];
3026 vmx->guest_msrs[to] = vmx->guest_msrs[from];
3027 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03003028}
3029
3030/*
Avi Kivitye38aea32007-04-19 13:22:48 +03003031 * Set up the vmcs to automatically save and restore system
3032 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
3033 * mode, as fiddling with msrs is very expensive.
3034 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003035static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03003036{
Avi Kivity26bb0982009-09-07 11:14:12 +03003037 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03003038
Eddie Donga75beee2007-05-17 18:55:15 +03003039 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003040#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10003041 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10003042 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03003043 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003044 move_msr_up(vmx, index, save_nmsrs++);
3045 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003046 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003047 move_msr_up(vmx, index, save_nmsrs++);
3048 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003049 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003050 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003051 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02003052 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003053 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03003054 /*
Brian Gerst8c065852010-07-17 09:03:26 -04003055 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03003056 * if efer.sce is enabled.
3057 */
Brian Gerst8c065852010-07-17 09:03:26 -04003058 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02003059 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10003060 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003061 }
Eddie Donga75beee2007-05-17 18:55:15 +03003062#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02003063 index = __find_msr_index(vmx, MSR_EFER);
3064 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03003065 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003066
Avi Kivity26bb0982009-09-07 11:14:12 +03003067 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02003068
Yang Zhang8d146952013-01-25 10:18:50 +08003069 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003070 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03003071}
3072
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003073static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003074{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003075 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003077 if (is_guest_mode(vcpu) &&
3078 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
3079 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
3080
3081 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003082}
3083
3084/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10003085 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08003086 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10003087static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003089 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03003090 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003091 * We're here if L1 chose not to trap WRMSR to TSC. According
3092 * to the spec, this should set L1's TSC; The offset that L1
3093 * set for L2 remains unchanged, and still needs to be added
3094 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03003095 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003096 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003097 /* recalculate vmcs02.TSC_OFFSET: */
3098 vmcs12 = get_vmcs12(vcpu);
3099 vmcs_write64(TSC_OFFSET, offset +
3100 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
3101 vmcs12->tsc_offset : 0));
3102 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09003103 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
3104 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003105 vmcs_write64(TSC_OFFSET, offset);
3106 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107}
3108
Nadav Har'El801d3422011-05-25 23:02:23 +03003109/*
3110 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
3111 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
3112 * all guests if the "nested" module option is off, and can also be disabled
3113 * for a single guest by disabling its VMX cpuid bit.
3114 */
3115static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
3116{
Radim Krčmářd6321d42017-08-05 00:12:49 +02003117 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03003118}
3119
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003121 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
3122 * returned for the various VMX controls MSRs when nested VMX is enabled.
3123 * The same values should also be used to verify that vmcs12 control fields are
3124 * valid during nested entry from L1 to L2.
3125 * Each of these control msrs has a low and high 32-bit half: A low bit is on
3126 * if the corresponding bit in the (32-bit) control field *must* be on, and a
3127 * bit in the high half is on if the corresponding bit in the control field
3128 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003129 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003130static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003131{
Paolo Bonzini13893092018-02-26 13:40:09 +01003132 if (!nested) {
3133 memset(msrs, 0, sizeof(*msrs));
3134 return;
3135 }
3136
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003137 /*
3138 * Note that as a general rule, the high half of the MSRs (bits in
3139 * the control fields which may be 1) should be initialized by the
3140 * intersection of the underlying hardware's MSR (i.e., features which
3141 * can be supported) and the list of features we want to expose -
3142 * because they are known to be properly supported in our code.
3143 * Also, usually, the low half of the MSRs (bits which must be 1) can
3144 * be set to 0, meaning that L1 may turn off any of these bits. The
3145 * reason is that if one of these bits is necessary, it will appear
3146 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
3147 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02003148 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003149 * These rules have exceptions below.
3150 */
3151
3152 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01003153 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003154 msrs->pinbased_ctls_low,
3155 msrs->pinbased_ctls_high);
3156 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003157 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003158 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003159 PIN_BASED_EXT_INTR_MASK |
3160 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01003161 PIN_BASED_VIRTUAL_NMIS |
3162 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003163 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003164 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01003165 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003166
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02003167 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003168 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003169 msrs->exit_ctls_low,
3170 msrs->exit_ctls_high);
3171 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003172 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04003173
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003174 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003175#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003176 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003177#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01003178 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003179 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003180 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003181 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003182 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3183
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003184 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003185 msrs->exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003186
Jan Kiszka2996fca2014-06-16 13:59:43 +02003187 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003188 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003189
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003190 /* entry controls */
3191 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003192 msrs->entry_ctls_low,
3193 msrs->entry_ctls_high);
3194 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003195 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003196 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003197#ifdef CONFIG_X86_64
3198 VM_ENTRY_IA32E_MODE |
3199#endif
3200 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003201 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003202 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003203 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003204 msrs->entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02003205
Jan Kiszka2996fca2014-06-16 13:59:43 +02003206 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003207 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003208
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 /* cpu-based controls */
3210 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003211 msrs->procbased_ctls_low,
3212 msrs->procbased_ctls_high);
3213 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003214 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003215 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003216 CPU_BASED_VIRTUAL_INTR_PENDING |
3217 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003218 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3219 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3220 CPU_BASED_CR3_STORE_EXITING |
3221#ifdef CONFIG_X86_64
3222 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3223#endif
3224 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003225 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3226 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3227 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3228 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003229 /*
3230 * We can allow some features even when not supported by the
3231 * hardware. For example, L1 can specify an MSR bitmap - and we
3232 * can use it to avoid exits to L1 - even when L0 runs L2
3233 * without MSR bitmaps.
3234 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003235 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003236 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003237 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003238
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003239 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003240 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003241 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3242
Paolo Bonzini80154d72017-08-24 13:55:35 +02003243 /*
3244 * secondary cpu-based controls. Do not include those that
3245 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3246 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003247 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003248 msrs->secondary_ctls_low,
3249 msrs->secondary_ctls_high);
3250 msrs->secondary_ctls_low = 0;
3251 msrs->secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01003252 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02003253 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003254 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003255 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003256 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003257 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003258
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003259 if (enable_ept) {
3260 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003261 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003262 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003263 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003264 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003265 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003266 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003267 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003268 msrs->ept_caps &= vmx_capability.ept;
3269 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003270 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3271 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003272 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003273 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003274 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003275 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003276 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003277 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003278
Bandan Das27c42a12017-08-03 15:54:42 -04003279 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003280 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003281 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003282 /*
3283 * Advertise EPTP switching unconditionally
3284 * since we emulate it
3285 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003286 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003287 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003288 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003289 }
3290
Paolo Bonzinief697a72016-03-18 16:58:38 +01003291 /*
3292 * Old versions of KVM use the single-context version without
3293 * checking for support, so declare that it is supported even
3294 * though it is treated as global context. The alternative is
3295 * not failing the single-context invvpid, and it is worse.
3296 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003297 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003298 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003299 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003300 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003301 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003302 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003303
Radim Krčmář0790ec12015-03-17 14:02:32 +01003304 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003305 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003306 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3307
Jan Kiszkac18911a2013-03-13 16:06:41 +01003308 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003309 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003310 msrs->misc_low,
3311 msrs->misc_high);
3312 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3313 msrs->misc_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003314 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003315 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003316 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003317
3318 /*
3319 * This MSR reports some information about VMX support. We
3320 * should return information about the VMX we emulate for the
3321 * guest, and the VMCS structure we give it - not about the
3322 * VMX support of the underlying hardware.
3323 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003324 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003325 VMCS12_REVISION |
3326 VMX_BASIC_TRUE_CTLS |
3327 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3328 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3329
3330 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003331 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003332
3333 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003334 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003335 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3336 * We picked the standard core2 setting.
3337 */
3338#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3339#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003340 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3341 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003342
3343 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003344 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3345 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003346
3347 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003348 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003349}
3350
David Matlack38991522016-11-29 18:14:08 -08003351/*
3352 * if fixed0[i] == 1: val[i] must be 1
3353 * if fixed1[i] == 0: val[i] must be 0
3354 */
3355static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3356{
3357 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003358}
3359
3360static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3361{
David Matlack38991522016-11-29 18:14:08 -08003362 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003363}
3364
3365static inline u64 vmx_control_msr(u32 low, u32 high)
3366{
3367 return low | ((u64)high << 32);
3368}
3369
David Matlack62cc6b9d2016-11-29 18:14:07 -08003370static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3371{
3372 superset &= mask;
3373 subset &= mask;
3374
3375 return (superset | subset) == superset;
3376}
3377
3378static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3379{
3380 const u64 feature_and_reserved =
3381 /* feature (except bit 48; see below) */
3382 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3383 /* reserved */
3384 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003385 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003386
3387 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3388 return -EINVAL;
3389
3390 /*
3391 * KVM does not emulate a version of VMX that constrains physical
3392 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3393 */
3394 if (data & BIT_ULL(48))
3395 return -EINVAL;
3396
3397 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3398 vmx_basic_vmcs_revision_id(data))
3399 return -EINVAL;
3400
3401 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3402 return -EINVAL;
3403
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003404 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003405 return 0;
3406}
3407
3408static int
3409vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3410{
3411 u64 supported;
3412 u32 *lowp, *highp;
3413
3414 switch (msr_index) {
3415 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003416 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3417 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003418 break;
3419 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003420 lowp = &vmx->nested.msrs.procbased_ctls_low;
3421 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003422 break;
3423 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003424 lowp = &vmx->nested.msrs.exit_ctls_low;
3425 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003426 break;
3427 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003428 lowp = &vmx->nested.msrs.entry_ctls_low;
3429 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003430 break;
3431 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003432 lowp = &vmx->nested.msrs.secondary_ctls_low;
3433 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003434 break;
3435 default:
3436 BUG();
3437 }
3438
3439 supported = vmx_control_msr(*lowp, *highp);
3440
3441 /* Check must-be-1 bits are still 1. */
3442 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3443 return -EINVAL;
3444
3445 /* Check must-be-0 bits are still 0. */
3446 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3447 return -EINVAL;
3448
3449 *lowp = data;
3450 *highp = data >> 32;
3451 return 0;
3452}
3453
3454static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3455{
3456 const u64 feature_and_reserved_bits =
3457 /* feature */
3458 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3459 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3460 /* reserved */
3461 GENMASK_ULL(13, 9) | BIT_ULL(31);
3462 u64 vmx_misc;
3463
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003464 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3465 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003466
3467 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3468 return -EINVAL;
3469
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003470 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003471 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3472 vmx_misc_preemption_timer_rate(data) !=
3473 vmx_misc_preemption_timer_rate(vmx_misc))
3474 return -EINVAL;
3475
3476 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3477 return -EINVAL;
3478
3479 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3480 return -EINVAL;
3481
3482 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3483 return -EINVAL;
3484
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003485 vmx->nested.msrs.misc_low = data;
3486 vmx->nested.msrs.misc_high = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003487 return 0;
3488}
3489
3490static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3491{
3492 u64 vmx_ept_vpid_cap;
3493
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003494 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3495 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003496
3497 /* Every bit is either reserved or a feature bit. */
3498 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3499 return -EINVAL;
3500
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003501 vmx->nested.msrs.ept_caps = data;
3502 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003503 return 0;
3504}
3505
3506static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3507{
3508 u64 *msr;
3509
3510 switch (msr_index) {
3511 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003512 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003513 break;
3514 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003515 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003516 break;
3517 default:
3518 BUG();
3519 }
3520
3521 /*
3522 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3523 * must be 1 in the restored value.
3524 */
3525 if (!is_bitwise_subset(data, *msr, -1ULL))
3526 return -EINVAL;
3527
3528 *msr = data;
3529 return 0;
3530}
3531
3532/*
3533 * Called when userspace is restoring VMX MSRs.
3534 *
3535 * Returns 0 on success, non-0 otherwise.
3536 */
3537static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3538{
3539 struct vcpu_vmx *vmx = to_vmx(vcpu);
3540
3541 switch (msr_index) {
3542 case MSR_IA32_VMX_BASIC:
3543 return vmx_restore_vmx_basic(vmx, data);
3544 case MSR_IA32_VMX_PINBASED_CTLS:
3545 case MSR_IA32_VMX_PROCBASED_CTLS:
3546 case MSR_IA32_VMX_EXIT_CTLS:
3547 case MSR_IA32_VMX_ENTRY_CTLS:
3548 /*
3549 * The "non-true" VMX capability MSRs are generated from the
3550 * "true" MSRs, so we do not support restoring them directly.
3551 *
3552 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3553 * should restore the "true" MSRs with the must-be-1 bits
3554 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3555 * DEFAULT SETTINGS".
3556 */
3557 return -EINVAL;
3558 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3559 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3560 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3561 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3562 case MSR_IA32_VMX_PROCBASED_CTLS2:
3563 return vmx_restore_control_msr(vmx, msr_index, data);
3564 case MSR_IA32_VMX_MISC:
3565 return vmx_restore_vmx_misc(vmx, data);
3566 case MSR_IA32_VMX_CR0_FIXED0:
3567 case MSR_IA32_VMX_CR4_FIXED0:
3568 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3569 case MSR_IA32_VMX_CR0_FIXED1:
3570 case MSR_IA32_VMX_CR4_FIXED1:
3571 /*
3572 * These MSRs are generated based on the vCPU's CPUID, so we
3573 * do not support restoring them directly.
3574 */
3575 return -EINVAL;
3576 case MSR_IA32_VMX_EPT_VPID_CAP:
3577 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3578 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003579 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003580 return 0;
3581 default:
3582 /*
3583 * The rest of the VMX capability MSRs do not support restore.
3584 */
3585 return -EINVAL;
3586 }
3587}
3588
Jan Kiszkacae50132014-01-04 18:47:22 +01003589/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003590static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003591{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003592 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003593 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003594 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003595 break;
3596 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3597 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003598 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003599 msrs->pinbased_ctls_low,
3600 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003601 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3602 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003603 break;
3604 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3605 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003606 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003607 msrs->procbased_ctls_low,
3608 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003609 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3610 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003611 break;
3612 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3613 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003614 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003615 msrs->exit_ctls_low,
3616 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003617 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3618 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003619 break;
3620 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3621 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003622 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003623 msrs->entry_ctls_low,
3624 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003625 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3626 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003627 break;
3628 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003629 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003630 msrs->misc_low,
3631 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003632 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003633 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003634 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003635 break;
3636 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003637 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003638 break;
3639 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003640 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003641 break;
3642 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003643 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003644 break;
3645 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003646 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003647 break;
3648 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003649 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003650 msrs->secondary_ctls_low,
3651 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003652 break;
3653 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003654 *pdata = msrs->ept_caps |
3655 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003656 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003657 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003658 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04003659 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003660 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003661 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003662 }
3663
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003664 return 0;
3665}
3666
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003667static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3668 uint64_t val)
3669{
3670 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3671
3672 return !(val & ~valid_bits);
3673}
3674
Tom Lendacky801e4592018-02-21 13:39:51 -06003675static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
3676{
Paolo Bonzini13893092018-02-26 13:40:09 +01003677 switch (msr->index) {
3678 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3679 if (!nested)
3680 return 1;
3681 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
3682 default:
3683 return 1;
3684 }
3685
3686 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06003687}
3688
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003689/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003690 * Reads an msr value (of 'msr_index') into 'pdata'.
3691 * Returns 0 on success, non-0 otherwise.
3692 * Assumes vcpu_load() was already called.
3693 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003694static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003695{
Borislav Petkova6cb0992017-12-20 12:50:28 +01003696 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003697 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003699 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003700#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003702 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003703 break;
3704 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003705 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003706 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003707 case MSR_KERNEL_GS_BASE:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003708 vmx_load_host_state(vmx);
3709 msr_info->data = vmx->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003710 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003711#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003712 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003713 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003714 case MSR_IA32_SPEC_CTRL:
3715 if (!msr_info->host_initiated &&
3716 !guest_cpuid_has(vcpu, X86_FEATURE_IBRS) &&
3717 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3718 return 1;
3719
3720 msr_info->data = to_vmx(vcpu)->spec_ctrl;
3721 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003722 case MSR_IA32_ARCH_CAPABILITIES:
3723 if (!msr_info->host_initiated &&
3724 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3725 return 1;
3726 msr_info->data = to_vmx(vcpu)->arch_capabilities;
3727 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003729 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730 break;
3731 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003732 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003733 break;
3734 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003735 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003737 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003738 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003739 (!msr_info->host_initiated &&
3740 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003741 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003742 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003743 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003744 case MSR_IA32_MCG_EXT_CTL:
3745 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01003746 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08003747 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003748 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003749 msr_info->data = vcpu->arch.mcg_ext_ctl;
3750 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003751 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003752 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003753 break;
3754 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3755 if (!nested_vmx_allowed(vcpu))
3756 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003757 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
3758 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003759 case MSR_IA32_XSS:
3760 if (!vmx_xsaves_supported())
3761 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003762 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003763 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003764 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003765 if (!msr_info->host_initiated &&
3766 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003767 return 1;
3768 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003769 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003770 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003771 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003772 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003773 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003774 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003775 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003776 }
3777
Avi Kivity6aa8b732006-12-10 02:21:36 -08003778 return 0;
3779}
3780
Jan Kiszkacae50132014-01-04 18:47:22 +01003781static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3782
Avi Kivity6aa8b732006-12-10 02:21:36 -08003783/*
3784 * Writes msr value into into the appropriate "register".
3785 * Returns 0 on success, non-0 otherwise.
3786 * Assumes vcpu_load() was already called.
3787 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003788static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003789{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003790 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003791 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003792 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003793 u32 msr_index = msr_info->index;
3794 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003795
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003797 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003798 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003799 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003800#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003801 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003802 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803 vmcs_writel(GUEST_FS_BASE, data);
3804 break;
3805 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003806 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003807 vmcs_writel(GUEST_GS_BASE, data);
3808 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003809 case MSR_KERNEL_GS_BASE:
3810 vmx_load_host_state(vmx);
3811 vmx->msr_guest_kernel_gs_base = data;
3812 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003813#endif
3814 case MSR_IA32_SYSENTER_CS:
3815 vmcs_write32(GUEST_SYSENTER_CS, data);
3816 break;
3817 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003818 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003819 break;
3820 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003821 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003822 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003823 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003824 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003825 (!msr_info->host_initiated &&
3826 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003827 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003828 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003829 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003831 vmcs_write64(GUEST_BNDCFGS, data);
3832 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003833 case MSR_IA32_SPEC_CTRL:
3834 if (!msr_info->host_initiated &&
3835 !guest_cpuid_has(vcpu, X86_FEATURE_IBRS) &&
3836 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3837 return 1;
3838
3839 /* The STIBP bit doesn't fault even if it's not advertised */
3840 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP))
3841 return 1;
3842
3843 vmx->spec_ctrl = data;
3844
3845 if (!data)
3846 break;
3847
3848 /*
3849 * For non-nested:
3850 * When it's written (to non-zero) for the first time, pass
3851 * it through.
3852 *
3853 * For nested:
3854 * The handling of the MSR bitmap for L2 guests is done in
3855 * nested_vmx_merge_msr_bitmap. We should not touch the
3856 * vmcs02.msr_bitmap here since it gets completely overwritten
3857 * in the merging. We update the vmcs01 here for L1 as well
3858 * since it will end up touching the MSR anyway now.
3859 */
3860 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
3861 MSR_IA32_SPEC_CTRL,
3862 MSR_TYPE_RW);
3863 break;
Ashok Raj15d45072018-02-01 22:59:43 +01003864 case MSR_IA32_PRED_CMD:
3865 if (!msr_info->host_initiated &&
3866 !guest_cpuid_has(vcpu, X86_FEATURE_IBPB) &&
3867 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3868 return 1;
3869
3870 if (data & ~PRED_CMD_IBPB)
3871 return 1;
3872
3873 if (!data)
3874 break;
3875
3876 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
3877
3878 /*
3879 * For non-nested:
3880 * When it's written (to non-zero) for the first time, pass
3881 * it through.
3882 *
3883 * For nested:
3884 * The handling of the MSR bitmap for L2 guests is done in
3885 * nested_vmx_merge_msr_bitmap. We should not touch the
3886 * vmcs02.msr_bitmap here since it gets completely overwritten
3887 * in the merging.
3888 */
3889 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
3890 MSR_TYPE_W);
3891 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003892 case MSR_IA32_ARCH_CAPABILITIES:
3893 if (!msr_info->host_initiated)
3894 return 1;
3895 vmx->arch_capabilities = data;
3896 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003897 case MSR_IA32_CR_PAT:
3898 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003899 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3900 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003901 vmcs_write64(GUEST_IA32_PAT, data);
3902 vcpu->arch.pat = data;
3903 break;
3904 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003905 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003906 break;
Will Auldba904632012-11-29 12:42:50 -08003907 case MSR_IA32_TSC_ADJUST:
3908 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003909 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003910 case MSR_IA32_MCG_EXT_CTL:
3911 if ((!msr_info->host_initiated &&
3912 !(to_vmx(vcpu)->msr_ia32_feature_control &
3913 FEATURE_CONTROL_LMCE)) ||
3914 (data & ~MCG_EXT_CTL_LMCE_EN))
3915 return 1;
3916 vcpu->arch.mcg_ext_ctl = data;
3917 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003918 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003919 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003920 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003921 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3922 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003923 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003924 if (msr_info->host_initiated && data == 0)
3925 vmx_leave_nested(vcpu);
3926 break;
3927 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003928 if (!msr_info->host_initiated)
3929 return 1; /* they are read-only */
3930 if (!nested_vmx_allowed(vcpu))
3931 return 1;
3932 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003933 case MSR_IA32_XSS:
3934 if (!vmx_xsaves_supported())
3935 return 1;
3936 /*
3937 * The only supported bit as of Skylake is bit 8, but
3938 * it is not supported on KVM.
3939 */
3940 if (data != 0)
3941 return 1;
3942 vcpu->arch.ia32_xss = data;
3943 if (vcpu->arch.ia32_xss != host_xss)
3944 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3945 vcpu->arch.ia32_xss, host_xss);
3946 else
3947 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3948 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003949 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003950 if (!msr_info->host_initiated &&
3951 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003952 return 1;
3953 /* Check reserved bit, higher 32 bits should be zero */
3954 if ((data >> 32) != 0)
3955 return 1;
3956 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003958 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003959 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003960 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003961 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003962 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3963 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003964 ret = kvm_set_shared_msr(msr->index, msr->data,
3965 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003966 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003967 if (ret)
3968 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003969 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003970 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003972 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003973 }
3974
Eddie Dong2cc51562007-05-21 07:28:09 +03003975 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003976}
3977
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003978static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003979{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003980 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3981 switch (reg) {
3982 case VCPU_REGS_RSP:
3983 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3984 break;
3985 case VCPU_REGS_RIP:
3986 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3987 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003988 case VCPU_EXREG_PDPTR:
3989 if (enable_ept)
3990 ept_save_pdptrs(vcpu);
3991 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003992 default:
3993 break;
3994 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003995}
3996
Avi Kivity6aa8b732006-12-10 02:21:36 -08003997static __init int cpu_has_kvm_support(void)
3998{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003999 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004000}
4001
4002static __init int vmx_disabled_by_bios(void)
4003{
4004 u64 msr;
4005
4006 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04004007 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08004008 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04004009 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
4010 && tboot_enabled())
4011 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08004012 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04004013 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08004014 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08004015 && !tboot_enabled()) {
4016 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08004017 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04004018 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08004019 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08004020 /* launched w/o TXT and VMX disabled */
4021 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
4022 && !tboot_enabled())
4023 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04004024 }
4025
4026 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004027}
4028
Dongxiao Xu7725b892010-05-11 18:29:38 +08004029static void kvm_cpu_vmxon(u64 addr)
4030{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004031 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004032 intel_pt_handle_vmx(1);
4033
Dongxiao Xu7725b892010-05-11 18:29:38 +08004034 asm volatile (ASM_VMX_VMXON_RAX
4035 : : "a"(&addr), "m"(addr)
4036 : "memory", "cc");
4037}
4038
Radim Krčmář13a34e02014-08-28 15:13:03 +02004039static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040{
4041 int cpu = raw_smp_processor_id();
4042 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04004043 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004045 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02004046 return -EBUSY;
4047
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004048 /*
4049 * This can happen if we hot-added a CPU but failed to allocate
4050 * VP assist page for it.
4051 */
4052 if (static_branch_unlikely(&enable_evmcs) &&
4053 !hv_get_vp_assist_page(cpu))
4054 return -EFAULT;
4055
Nadav Har'Eld462b812011-05-24 15:26:10 +03004056 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08004057 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
4058 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08004059
4060 /*
4061 * Now we can enable the vmclear operation in kdump
4062 * since the loaded_vmcss_on_cpu list on this cpu
4063 * has been initialized.
4064 *
4065 * Though the cpu is not in VMX operation now, there
4066 * is no problem to enable the vmclear operation
4067 * for the loaded_vmcss_on_cpu list is empty!
4068 */
4069 crash_enable_local_vmclear(cpu);
4070
Avi Kivity6aa8b732006-12-10 02:21:36 -08004071 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04004072
4073 test_bits = FEATURE_CONTROL_LOCKED;
4074 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
4075 if (tboot_enabled())
4076 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
4077
4078 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004079 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04004080 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
4081 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004082 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02004083 if (enable_ept)
4084 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02004085
4086 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087}
4088
Nadav Har'Eld462b812011-05-24 15:26:10 +03004089static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03004090{
4091 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03004092 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03004093
Nadav Har'Eld462b812011-05-24 15:26:10 +03004094 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
4095 loaded_vmcss_on_cpu_link)
4096 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03004097}
4098
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004099
4100/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
4101 * tricks.
4102 */
4103static void kvm_cpu_vmxoff(void)
4104{
4105 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004106
4107 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004108 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004109}
4110
Radim Krčmář13a34e02014-08-28 15:13:03 +02004111static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004112{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004113 vmclear_local_loaded_vmcss();
4114 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004115}
4116
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004117static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04004118 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004119{
4120 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004121 u32 ctl = ctl_min | ctl_opt;
4122
4123 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4124
4125 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
4126 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
4127
4128 /* Ensure minimum (required) set of control bits are supported. */
4129 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004130 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004131
4132 *result = ctl;
4133 return 0;
4134}
4135
Avi Kivity110312c2010-12-21 12:54:20 +02004136static __init bool allow_1_setting(u32 msr, u32 ctl)
4137{
4138 u32 vmx_msr_low, vmx_msr_high;
4139
4140 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4141 return vmx_msr_high & ctl;
4142}
4143
Yang, Sheng002c7f72007-07-31 14:23:01 +03004144static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004145{
4146 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08004147 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004148 u32 _pin_based_exec_control = 0;
4149 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004150 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004151 u32 _vmexit_control = 0;
4152 u32 _vmentry_control = 0;
4153
Paolo Bonzini13893092018-02-26 13:40:09 +01004154 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05304155 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004156#ifdef CONFIG_X86_64
4157 CPU_BASED_CR8_LOAD_EXITING |
4158 CPU_BASED_CR8_STORE_EXITING |
4159#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08004160 CPU_BASED_CR3_LOAD_EXITING |
4161 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08004162 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004163 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03004164 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07004165 CPU_BASED_MWAIT_EXITING |
4166 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02004167 CPU_BASED_INVLPG_EXITING |
4168 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06004169
Sheng Yangf78e0e22007-10-29 09:40:42 +08004170 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08004171 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08004172 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004173 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
4174 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004175 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004176#ifdef CONFIG_X86_64
4177 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4178 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4179 ~CPU_BASED_CR8_STORE_EXITING;
4180#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004181 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004182 min2 = 0;
4183 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004184 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004185 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004186 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004187 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004188 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004189 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004190 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004191 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004192 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004193 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004194 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004195 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004196 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004197 SECONDARY_EXEC_RDSEED_EXITING |
4198 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004199 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004200 SECONDARY_EXEC_TSC_SCALING |
4201 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08004202 if (adjust_vmx_controls(min2, opt2,
4203 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004204 &_cpu_based_2nd_exec_control) < 0)
4205 return -EIO;
4206 }
4207#ifndef CONFIG_X86_64
4208 if (!(_cpu_based_2nd_exec_control &
4209 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4210 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4211#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004212
4213 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4214 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004215 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004216 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4217 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004218
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004219 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4220 &vmx_capability.ept, &vmx_capability.vpid);
4221
Sheng Yangd56f5462008-04-25 10:13:16 +08004222 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004223 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4224 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004225 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4226 CPU_BASED_CR3_STORE_EXITING |
4227 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004228 } else if (vmx_capability.ept) {
4229 vmx_capability.ept = 0;
4230 pr_warn_once("EPT CAP should not exist if not support "
4231 "1-setting enable EPT VM-execution control\n");
4232 }
4233 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4234 vmx_capability.vpid) {
4235 vmx_capability.vpid = 0;
4236 pr_warn_once("VPID CAP should not exist if not support "
4237 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004238 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004239
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004240 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004241#ifdef CONFIG_X86_64
4242 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4243#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004244 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004245 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004246 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4247 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004248 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004249
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004250 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4251 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4252 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004253 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4254 &_pin_based_exec_control) < 0)
4255 return -EIO;
4256
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004257 if (cpu_has_broken_vmx_preemption_timer())
4258 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004259 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004260 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004261 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4262
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004263 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004264 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004265 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4266 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004267 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004268
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004269 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004270
4271 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4272 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004273 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004274
4275#ifdef CONFIG_X86_64
4276 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4277 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004278 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004279#endif
4280
4281 /* Require Write-Back (WB) memory type for VMCS accesses. */
4282 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004283 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004284
Yang, Sheng002c7f72007-07-31 14:23:01 +03004285 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004286 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004287 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004288
4289 /* KVM supports Enlightened VMCS v1 only */
4290 if (static_branch_unlikely(&enable_evmcs))
4291 vmcs_conf->revision_id = KVM_EVMCS_VERSION;
4292 else
4293 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004294
Yang, Sheng002c7f72007-07-31 14:23:01 +03004295 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4296 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004297 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004298 vmcs_conf->vmexit_ctrl = _vmexit_control;
4299 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004300
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004301 if (static_branch_unlikely(&enable_evmcs))
4302 evmcs_sanitize_exec_ctrls(vmcs_conf);
4303
Avi Kivity110312c2010-12-21 12:54:20 +02004304 cpu_has_load_ia32_efer =
4305 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4306 VM_ENTRY_LOAD_IA32_EFER)
4307 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4308 VM_EXIT_LOAD_IA32_EFER);
4309
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004310 cpu_has_load_perf_global_ctrl =
4311 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4312 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4313 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4314 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4315
4316 /*
4317 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004318 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004319 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4320 *
4321 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4322 *
4323 * AAK155 (model 26)
4324 * AAP115 (model 30)
4325 * AAT100 (model 37)
4326 * BC86,AAY89,BD102 (model 44)
4327 * BA97 (model 46)
4328 *
4329 */
4330 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4331 switch (boot_cpu_data.x86_model) {
4332 case 26:
4333 case 30:
4334 case 37:
4335 case 44:
4336 case 46:
4337 cpu_has_load_perf_global_ctrl = false;
4338 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4339 "does not work properly. Using workaround\n");
4340 break;
4341 default:
4342 break;
4343 }
4344 }
4345
Borislav Petkov782511b2016-04-04 22:25:03 +02004346 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004347 rdmsrl(MSR_IA32_XSS, host_xss);
4348
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004349 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004350}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004351
4352static struct vmcs *alloc_vmcs_cpu(int cpu)
4353{
4354 int node = cpu_to_node(cpu);
4355 struct page *pages;
4356 struct vmcs *vmcs;
4357
Vlastimil Babka96db8002015-09-08 15:03:50 -07004358 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359 if (!pages)
4360 return NULL;
4361 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004362 memset(vmcs, 0, vmcs_config.size);
4363 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004364 return vmcs;
4365}
4366
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367static void free_vmcs(struct vmcs *vmcs)
4368{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004369 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004370}
4371
Nadav Har'Eld462b812011-05-24 15:26:10 +03004372/*
4373 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4374 */
4375static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4376{
4377 if (!loaded_vmcs->vmcs)
4378 return;
4379 loaded_vmcs_clear(loaded_vmcs);
4380 free_vmcs(loaded_vmcs->vmcs);
4381 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004382 if (loaded_vmcs->msr_bitmap)
4383 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004384 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004385}
4386
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004387static struct vmcs *alloc_vmcs(void)
4388{
4389 return alloc_vmcs_cpu(raw_smp_processor_id());
4390}
4391
4392static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4393{
4394 loaded_vmcs->vmcs = alloc_vmcs();
4395 if (!loaded_vmcs->vmcs)
4396 return -ENOMEM;
4397
4398 loaded_vmcs->shadow_vmcs = NULL;
4399 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004400
4401 if (cpu_has_vmx_msr_bitmap()) {
4402 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4403 if (!loaded_vmcs->msr_bitmap)
4404 goto out_vmcs;
4405 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004406
4407 if (static_branch_unlikely(&enable_evmcs) &&
4408 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
4409 struct hv_enlightened_vmcs *evmcs =
4410 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
4411
4412 evmcs->hv_enlightenments_control.msr_bitmap = 1;
4413 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004414 }
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004415 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004416
4417out_vmcs:
4418 free_loaded_vmcs(loaded_vmcs);
4419 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004420}
4421
Sam Ravnborg39959582007-06-01 00:47:13 -07004422static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423{
4424 int cpu;
4425
Zachary Amsden3230bb42009-09-29 11:38:37 -10004426 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004428 per_cpu(vmxarea, cpu) = NULL;
4429 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430}
4431
Jim Mattsond37f4262017-12-22 12:12:16 -08004432enum vmcs_field_width {
4433 VMCS_FIELD_WIDTH_U16 = 0,
4434 VMCS_FIELD_WIDTH_U64 = 1,
4435 VMCS_FIELD_WIDTH_U32 = 2,
4436 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004437};
4438
Jim Mattsond37f4262017-12-22 12:12:16 -08004439static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004440{
4441 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004442 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004443 return (field >> 13) & 0x3 ;
4444}
4445
4446static inline int vmcs_field_readonly(unsigned long field)
4447{
4448 return (((field >> 10) & 0x3) == 1);
4449}
4450
Bandan Dasfe2b2012014-04-21 15:20:14 -04004451static void init_vmcs_shadow_fields(void)
4452{
4453 int i, j;
4454
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004455 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4456 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004457 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004458 (i + 1 == max_shadow_read_only_fields ||
4459 shadow_read_only_fields[i + 1] != field + 1))
4460 pr_err("Missing field from shadow_read_only_field %x\n",
4461 field + 1);
4462
4463 clear_bit(field, vmx_vmread_bitmap);
4464#ifdef CONFIG_X86_64
4465 if (field & 1)
4466 continue;
4467#endif
4468 if (j < i)
4469 shadow_read_only_fields[j] = field;
4470 j++;
4471 }
4472 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004473
4474 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004475 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004476 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004477 (i + 1 == max_shadow_read_write_fields ||
4478 shadow_read_write_fields[i + 1] != field + 1))
4479 pr_err("Missing field from shadow_read_write_field %x\n",
4480 field + 1);
4481
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004482 /*
4483 * PML and the preemption timer can be emulated, but the
4484 * processor cannot vmwrite to fields that don't exist
4485 * on bare metal.
4486 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004487 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004488 case GUEST_PML_INDEX:
4489 if (!cpu_has_vmx_pml())
4490 continue;
4491 break;
4492 case VMX_PREEMPTION_TIMER_VALUE:
4493 if (!cpu_has_vmx_preemption_timer())
4494 continue;
4495 break;
4496 case GUEST_INTR_STATUS:
4497 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004498 continue;
4499 break;
4500 default:
4501 break;
4502 }
4503
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004504 clear_bit(field, vmx_vmwrite_bitmap);
4505 clear_bit(field, vmx_vmread_bitmap);
4506#ifdef CONFIG_X86_64
4507 if (field & 1)
4508 continue;
4509#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004510 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004511 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004512 j++;
4513 }
4514 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004515}
4516
Avi Kivity6aa8b732006-12-10 02:21:36 -08004517static __init int alloc_kvm_area(void)
4518{
4519 int cpu;
4520
Zachary Amsden3230bb42009-09-29 11:38:37 -10004521 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004522 struct vmcs *vmcs;
4523
4524 vmcs = alloc_vmcs_cpu(cpu);
4525 if (!vmcs) {
4526 free_kvm_area();
4527 return -ENOMEM;
4528 }
4529
4530 per_cpu(vmxarea, cpu) = vmcs;
4531 }
4532 return 0;
4533}
4534
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004535static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004536 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004537{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004538 if (!emulate_invalid_guest_state) {
4539 /*
4540 * CS and SS RPL should be equal during guest entry according
4541 * to VMX spec, but in reality it is not always so. Since vcpu
4542 * is in the middle of the transition from real mode to
4543 * protected mode it is safe to assume that RPL 0 is a good
4544 * default value.
4545 */
4546 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004547 save->selector &= ~SEGMENT_RPL_MASK;
4548 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004549 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004550 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004551 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004552}
4553
4554static void enter_pmode(struct kvm_vcpu *vcpu)
4555{
4556 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004557 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004558
Gleb Natapovd99e4152012-12-20 16:57:45 +02004559 /*
4560 * Update real mode segment cache. It may be not up-to-date if sement
4561 * register was written while vcpu was in a guest mode.
4562 */
4563 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4564 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4565 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4566 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4567 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4568 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4569
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004570 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004571
Avi Kivity2fb92db2011-04-27 19:42:18 +03004572 vmx_segment_cache_clear(vmx);
4573
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004574 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004575
4576 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004577 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4578 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004579 vmcs_writel(GUEST_RFLAGS, flags);
4580
Rusty Russell66aee912007-07-17 23:34:16 +10004581 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4582 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004583
4584 update_exception_bitmap(vcpu);
4585
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004586 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4587 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4588 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4589 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4590 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4591 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004592}
4593
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004594static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595{
Mathias Krause772e0312012-08-30 01:30:19 +02004596 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004597 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598
Gleb Natapovd99e4152012-12-20 16:57:45 +02004599 var.dpl = 0x3;
4600 if (seg == VCPU_SREG_CS)
4601 var.type = 0x3;
4602
4603 if (!emulate_invalid_guest_state) {
4604 var.selector = var.base >> 4;
4605 var.base = var.base & 0xffff0;
4606 var.limit = 0xffff;
4607 var.g = 0;
4608 var.db = 0;
4609 var.present = 1;
4610 var.s = 1;
4611 var.l = 0;
4612 var.unusable = 0;
4613 var.type = 0x3;
4614 var.avl = 0;
4615 if (save->base & 0xf)
4616 printk_once(KERN_WARNING "kvm: segment base is not "
4617 "paragraph aligned when entering "
4618 "protected mode (seg=%d)", seg);
4619 }
4620
4621 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004622 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004623 vmcs_write32(sf->limit, var.limit);
4624 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004625}
4626
4627static void enter_rmode(struct kvm_vcpu *vcpu)
4628{
4629 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004630 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004631 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004632
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004633 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4634 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4635 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4636 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4637 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004638 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4639 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004640
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004641 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004642
Gleb Natapov776e58e2011-03-13 12:34:27 +02004643 /*
4644 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004645 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004646 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004647 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004648 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4649 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004650
Avi Kivity2fb92db2011-04-27 19:42:18 +03004651 vmx_segment_cache_clear(vmx);
4652
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004653 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004654 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004655 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4656
4657 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004658 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004659
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004660 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004661
4662 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004663 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004664 update_exception_bitmap(vcpu);
4665
Gleb Natapovd99e4152012-12-20 16:57:45 +02004666 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4667 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4668 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4669 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4670 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4671 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004672
Eddie Dong8668a3c2007-10-10 14:26:45 +08004673 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004674}
4675
Amit Shah401d10d2009-02-20 22:53:37 +05304676static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4677{
4678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004679 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4680
4681 if (!msr)
4682 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304683
Avi Kivity44ea2b12009-09-06 15:55:37 +03004684 /*
4685 * Force kernel_gs_base reloading before EFER changes, as control
4686 * of this msr depends on is_long_mode().
4687 */
4688 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004689 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304690 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004691 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304692 msr->data = efer;
4693 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004694 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304695
4696 msr->data = efer & ~EFER_LME;
4697 }
4698 setup_msrs(vmx);
4699}
4700
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004701#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004702
4703static void enter_lmode(struct kvm_vcpu *vcpu)
4704{
4705 u32 guest_tr_ar;
4706
Avi Kivity2fb92db2011-04-27 19:42:18 +03004707 vmx_segment_cache_clear(to_vmx(vcpu));
4708
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004710 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004711 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4712 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004714 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4715 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716 }
Avi Kivityda38f432010-07-06 11:30:49 +03004717 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718}
4719
4720static void exit_lmode(struct kvm_vcpu *vcpu)
4721{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004722 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004723 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724}
4725
4726#endif
4727
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004728static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
4729 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004730{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004731 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004732 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4733 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004734 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004735 } else {
4736 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004737 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004738}
4739
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004740static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004741{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004742 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004743}
4744
Avi Kivitye8467fd2009-12-29 18:43:06 +02004745static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4746{
4747 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4748
4749 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4750 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4751}
4752
Avi Kivityaff48ba2010-12-05 18:56:11 +02004753static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4754{
Sean Christophersonb4d18512018-03-05 12:04:40 -08004755 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02004756 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4757 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4758}
4759
Anthony Liguori25c4c272007-04-27 09:29:21 +03004760static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004761{
Avi Kivityfc78f512009-12-07 12:16:48 +02004762 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4763
4764 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4765 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004766}
4767
Sheng Yang14394422008-04-28 12:24:45 +08004768static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4769{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004770 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4771
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004772 if (!test_bit(VCPU_EXREG_PDPTR,
4773 (unsigned long *)&vcpu->arch.regs_dirty))
4774 return;
4775
Sheng Yang14394422008-04-28 12:24:45 +08004776 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004777 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4778 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4779 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4780 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004781 }
4782}
4783
Avi Kivity8f5d5492009-05-31 18:41:29 +03004784static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4785{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004786 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4787
Avi Kivity8f5d5492009-05-31 18:41:29 +03004788 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004789 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4790 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4791 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4792 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004793 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004794
4795 __set_bit(VCPU_EXREG_PDPTR,
4796 (unsigned long *)&vcpu->arch.regs_avail);
4797 __set_bit(VCPU_EXREG_PDPTR,
4798 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004799}
4800
David Matlack38991522016-11-29 18:14:08 -08004801static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4802{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004803 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4804 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004805 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4806
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004807 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08004808 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4809 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4810 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4811
4812 return fixed_bits_valid(val, fixed0, fixed1);
4813}
4814
4815static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4816{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004817 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4818 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004819
4820 return fixed_bits_valid(val, fixed0, fixed1);
4821}
4822
4823static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4824{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004825 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
4826 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004827
4828 return fixed_bits_valid(val, fixed0, fixed1);
4829}
4830
4831/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4832#define nested_guest_cr4_valid nested_cr4_valid
4833#define nested_host_cr4_valid nested_cr4_valid
4834
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004835static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004836
4837static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4838 unsigned long cr0,
4839 struct kvm_vcpu *vcpu)
4840{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004841 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4842 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004843 if (!(cr0 & X86_CR0_PG)) {
4844 /* From paging/starting to nonpaging */
4845 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004846 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004847 (CPU_BASED_CR3_LOAD_EXITING |
4848 CPU_BASED_CR3_STORE_EXITING));
4849 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004850 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004851 } else if (!is_paging(vcpu)) {
4852 /* From nonpaging to paging */
4853 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004854 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004855 ~(CPU_BASED_CR3_LOAD_EXITING |
4856 CPU_BASED_CR3_STORE_EXITING));
4857 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004858 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004859 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004860
4861 if (!(cr0 & X86_CR0_WP))
4862 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004863}
4864
Avi Kivity6aa8b732006-12-10 02:21:36 -08004865static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4866{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004867 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004868 unsigned long hw_cr0;
4869
Gleb Natapov50378782013-02-04 16:00:28 +02004870 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004871 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004872 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004873 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004874 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004875
Gleb Natapov218e7632013-01-21 15:36:45 +02004876 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4877 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004878
Gleb Natapov218e7632013-01-21 15:36:45 +02004879 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4880 enter_rmode(vcpu);
4881 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004883#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004884 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004885 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004887 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888 exit_lmode(vcpu);
4889 }
4890#endif
4891
Sean Christophersonb4d18512018-03-05 12:04:40 -08004892 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08004893 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4894
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004896 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004897 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004898
4899 /* depends on vcpu->arch.cr0 to be set to a new value */
4900 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004901}
4902
Yu Zhang855feb62017-08-24 20:27:55 +08004903static int get_ept_level(struct kvm_vcpu *vcpu)
4904{
4905 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4906 return 5;
4907 return 4;
4908}
4909
Peter Feiner995f00a2017-06-30 17:26:32 -07004910static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004911{
Yu Zhang855feb62017-08-24 20:27:55 +08004912 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004913
Yu Zhang855feb62017-08-24 20:27:55 +08004914 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004915
Peter Feiner995f00a2017-06-30 17:26:32 -07004916 if (enable_ept_ad_bits &&
4917 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004918 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004919 eptp |= (root_hpa & PAGE_MASK);
4920
4921 return eptp;
4922}
4923
Avi Kivity6aa8b732006-12-10 02:21:36 -08004924static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4925{
Sheng Yang14394422008-04-28 12:24:45 +08004926 unsigned long guest_cr3;
4927 u64 eptp;
4928
4929 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004930 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004931 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004932 vmcs_write64(EPT_POINTER, eptp);
Sean Christophersone90008d2018-03-05 12:04:37 -08004933 if (enable_unrestricted_guest || is_paging(vcpu) ||
4934 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004935 guest_cr3 = kvm_read_cr3(vcpu);
4936 else
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004937 guest_cr3 = to_kvm_vmx(vcpu->kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004938 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004939 }
4940
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004941 vmx_flush_tlb(vcpu, true);
Sheng Yang14394422008-04-28 12:24:45 +08004942 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943}
4944
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004945static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004946{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004947 /*
4948 * Pass through host's Machine Check Enable value to hw_cr4, which
4949 * is in force while we are in guest mode. Do not let guests control
4950 * this bit, even if host CR4.MCE == 0.
4951 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004952 unsigned long hw_cr4;
4953
4954 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
4955 if (enable_unrestricted_guest)
4956 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
4957 else if (to_vmx(vcpu)->rmode.vm86_active)
4958 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
4959 else
4960 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004961
Sean Christopherson64f7a112018-04-30 10:01:06 -07004962 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
4963 if (cr4 & X86_CR4_UMIP) {
4964 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02004965 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07004966 hw_cr4 &= ~X86_CR4_UMIP;
4967 } else if (!is_guest_mode(vcpu) ||
4968 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
4969 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4970 SECONDARY_EXEC_DESC);
4971 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02004972
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004973 if (cr4 & X86_CR4_VMXE) {
4974 /*
4975 * To use VMXON (and later other VMX instructions), a guest
4976 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4977 * So basically the check on whether to allow nested VMX
4978 * is here.
4979 */
4980 if (!nested_vmx_allowed(vcpu))
4981 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004982 }
David Matlack38991522016-11-29 18:14:08 -08004983
4984 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004985 return 1;
4986
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004987 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08004988
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004989 if (!enable_unrestricted_guest) {
4990 if (enable_ept) {
4991 if (!is_paging(vcpu)) {
4992 hw_cr4 &= ~X86_CR4_PAE;
4993 hw_cr4 |= X86_CR4_PSE;
4994 } else if (!(cr4 & X86_CR4_PAE)) {
4995 hw_cr4 &= ~X86_CR4_PAE;
4996 }
4997 }
4998
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004999 /*
Huaitong Handdba2622016-03-22 16:51:15 +08005000 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
5001 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
5002 * to be manually disabled when guest switches to non-paging
5003 * mode.
5004 *
5005 * If !enable_unrestricted_guest, the CPU is always running
5006 * with CR0.PG=1 and CR4 needs to be modified.
5007 * If enable_unrestricted_guest, the CPU automatically
5008 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005009 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005010 if (!is_paging(vcpu))
5011 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
5012 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005013
Sheng Yang14394422008-04-28 12:24:45 +08005014 vmcs_writel(CR4_READ_SHADOW, cr4);
5015 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005016 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005017}
5018
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019static void vmx_get_segment(struct kvm_vcpu *vcpu,
5020 struct kvm_segment *var, int seg)
5021{
Avi Kivitya9179492011-01-03 14:28:52 +02005022 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005023 u32 ar;
5024
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005025 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005026 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02005027 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03005028 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005029 return;
Avi Kivity1390a282012-08-21 17:07:08 +03005030 var->base = vmx_read_guest_seg_base(vmx, seg);
5031 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5032 return;
Avi Kivitya9179492011-01-03 14:28:52 +02005033 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005034 var->base = vmx_read_guest_seg_base(vmx, seg);
5035 var->limit = vmx_read_guest_seg_limit(vmx, seg);
5036 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5037 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03005038 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005039 var->type = ar & 15;
5040 var->s = (ar >> 4) & 1;
5041 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03005042 /*
5043 * Some userspaces do not preserve unusable property. Since usable
5044 * segment has to be present according to VMX spec we can use present
5045 * property to amend userspace bug by making unusable segment always
5046 * nonpresent. vmx_segment_access_rights() already marks nonpresent
5047 * segment as unusable.
5048 */
5049 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005050 var->avl = (ar >> 12) & 1;
5051 var->l = (ar >> 13) & 1;
5052 var->db = (ar >> 14) & 1;
5053 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005054}
5055
Avi Kivitya9179492011-01-03 14:28:52 +02005056static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
5057{
Avi Kivitya9179492011-01-03 14:28:52 +02005058 struct kvm_segment s;
5059
5060 if (to_vmx(vcpu)->rmode.vm86_active) {
5061 vmx_get_segment(vcpu, &s, seg);
5062 return s.base;
5063 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005064 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02005065}
5066
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005067static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02005068{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005069 struct vcpu_vmx *vmx = to_vmx(vcpu);
5070
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005071 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02005072 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005073 else {
5074 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005075 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02005076 }
Avi Kivity69c73022011-03-07 15:26:44 +02005077}
5078
Avi Kivity653e3102007-05-07 10:55:37 +03005079static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005080{
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081 u32 ar;
5082
Avi Kivityf0495f92012-06-07 17:06:10 +03005083 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005084 ar = 1 << 16;
5085 else {
5086 ar = var->type & 15;
5087 ar |= (var->s & 1) << 4;
5088 ar |= (var->dpl & 3) << 5;
5089 ar |= (var->present & 1) << 7;
5090 ar |= (var->avl & 1) << 12;
5091 ar |= (var->l & 1) << 13;
5092 ar |= (var->db & 1) << 14;
5093 ar |= (var->g & 1) << 15;
5094 }
Avi Kivity653e3102007-05-07 10:55:37 +03005095
5096 return ar;
5097}
5098
5099static void vmx_set_segment(struct kvm_vcpu *vcpu,
5100 struct kvm_segment *var, int seg)
5101{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005102 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02005103 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03005104
Avi Kivity2fb92db2011-04-27 19:42:18 +03005105 vmx_segment_cache_clear(vmx);
5106
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005107 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
5108 vmx->rmode.segs[seg] = *var;
5109 if (seg == VCPU_SREG_TR)
5110 vmcs_write16(sf->selector, var->selector);
5111 else if (var->s)
5112 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005113 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03005114 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005115
Avi Kivity653e3102007-05-07 10:55:37 +03005116 vmcs_writel(sf->base, var->base);
5117 vmcs_write32(sf->limit, var->limit);
5118 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005119
5120 /*
5121 * Fix the "Accessed" bit in AR field of segment registers for older
5122 * qemu binaries.
5123 * IA32 arch specifies that at the time of processor reset the
5124 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08005125 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005126 * state vmexit when "unrestricted guest" mode is turned on.
5127 * Fix for this setup issue in cpu_reset is being pushed in the qemu
5128 * tree. Newer qemu binaries with that qemu fix would not need this
5129 * kvm hack.
5130 */
5131 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02005132 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005133
Gleb Natapovf924d662012-12-12 19:10:55 +02005134 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02005135
5136out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005137 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005138}
5139
Avi Kivity6aa8b732006-12-10 02:21:36 -08005140static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
5141{
Avi Kivity2fb92db2011-04-27 19:42:18 +03005142 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005143
5144 *db = (ar >> 14) & 1;
5145 *l = (ar >> 13) & 1;
5146}
5147
Gleb Natapov89a27f42010-02-16 10:51:48 +02005148static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005149{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005150 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
5151 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005152}
5153
Gleb Natapov89a27f42010-02-16 10:51:48 +02005154static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005155{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005156 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
5157 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005158}
5159
Gleb Natapov89a27f42010-02-16 10:51:48 +02005160static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005162 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
5163 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005164}
5165
Gleb Natapov89a27f42010-02-16 10:51:48 +02005166static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005167{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005168 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
5169 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005170}
5171
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005172static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5173{
5174 struct kvm_segment var;
5175 u32 ar;
5176
5177 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005178 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005179 if (seg == VCPU_SREG_CS)
5180 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005181 ar = vmx_segment_access_rights(&var);
5182
5183 if (var.base != (var.selector << 4))
5184 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005185 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005186 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005187 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005188 return false;
5189
5190 return true;
5191}
5192
5193static bool code_segment_valid(struct kvm_vcpu *vcpu)
5194{
5195 struct kvm_segment cs;
5196 unsigned int cs_rpl;
5197
5198 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005199 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005200
Avi Kivity1872a3f2009-01-04 23:26:52 +02005201 if (cs.unusable)
5202 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005203 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005204 return false;
5205 if (!cs.s)
5206 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005207 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005208 if (cs.dpl > cs_rpl)
5209 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005210 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005211 if (cs.dpl != cs_rpl)
5212 return false;
5213 }
5214 if (!cs.present)
5215 return false;
5216
5217 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5218 return true;
5219}
5220
5221static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5222{
5223 struct kvm_segment ss;
5224 unsigned int ss_rpl;
5225
5226 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005227 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005228
Avi Kivity1872a3f2009-01-04 23:26:52 +02005229 if (ss.unusable)
5230 return true;
5231 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005232 return false;
5233 if (!ss.s)
5234 return false;
5235 if (ss.dpl != ss_rpl) /* DPL != RPL */
5236 return false;
5237 if (!ss.present)
5238 return false;
5239
5240 return true;
5241}
5242
5243static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5244{
5245 struct kvm_segment var;
5246 unsigned int rpl;
5247
5248 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005249 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005250
Avi Kivity1872a3f2009-01-04 23:26:52 +02005251 if (var.unusable)
5252 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005253 if (!var.s)
5254 return false;
5255 if (!var.present)
5256 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005257 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005258 if (var.dpl < rpl) /* DPL < RPL */
5259 return false;
5260 }
5261
5262 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5263 * rights flags
5264 */
5265 return true;
5266}
5267
5268static bool tr_valid(struct kvm_vcpu *vcpu)
5269{
5270 struct kvm_segment tr;
5271
5272 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5273
Avi Kivity1872a3f2009-01-04 23:26:52 +02005274 if (tr.unusable)
5275 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005276 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005277 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005278 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005279 return false;
5280 if (!tr.present)
5281 return false;
5282
5283 return true;
5284}
5285
5286static bool ldtr_valid(struct kvm_vcpu *vcpu)
5287{
5288 struct kvm_segment ldtr;
5289
5290 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5291
Avi Kivity1872a3f2009-01-04 23:26:52 +02005292 if (ldtr.unusable)
5293 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005294 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005295 return false;
5296 if (ldtr.type != 2)
5297 return false;
5298 if (!ldtr.present)
5299 return false;
5300
5301 return true;
5302}
5303
5304static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5305{
5306 struct kvm_segment cs, ss;
5307
5308 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5309 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5310
Nadav Amitb32a9912015-03-29 16:33:04 +03005311 return ((cs.selector & SEGMENT_RPL_MASK) ==
5312 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005313}
5314
5315/*
5316 * Check if guest state is valid. Returns true if valid, false if
5317 * not.
5318 * We assume that registers are always usable
5319 */
5320static bool guest_state_valid(struct kvm_vcpu *vcpu)
5321{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005322 if (enable_unrestricted_guest)
5323 return true;
5324
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005325 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005326 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005327 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5328 return false;
5329 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5330 return false;
5331 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5332 return false;
5333 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5334 return false;
5335 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5336 return false;
5337 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5338 return false;
5339 } else {
5340 /* protected mode guest state checks */
5341 if (!cs_ss_rpl_check(vcpu))
5342 return false;
5343 if (!code_segment_valid(vcpu))
5344 return false;
5345 if (!stack_segment_valid(vcpu))
5346 return false;
5347 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5348 return false;
5349 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5350 return false;
5351 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5352 return false;
5353 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5354 return false;
5355 if (!tr_valid(vcpu))
5356 return false;
5357 if (!ldtr_valid(vcpu))
5358 return false;
5359 }
5360 /* TODO:
5361 * - Add checks on RIP
5362 * - Add checks on RFLAGS
5363 */
5364
5365 return true;
5366}
5367
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005368static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5369{
5370 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5371}
5372
Mike Dayd77c26f2007-10-08 09:02:08 -04005373static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005374{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005375 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005376 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005377 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005378
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005379 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005380 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005381 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5382 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005383 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005384 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005385 r = kvm_write_guest_page(kvm, fn++, &data,
5386 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005387 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005388 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005389 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5390 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005391 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005392 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5393 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005394 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005395 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005396 r = kvm_write_guest_page(kvm, fn, &data,
5397 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5398 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005399out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005400 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005401 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005402}
5403
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005404static int init_rmode_identity_map(struct kvm *kvm)
5405{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005406 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005407 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005408 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005409 u32 tmp;
5410
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005411 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005412 mutex_lock(&kvm->slots_lock);
5413
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005414 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005415 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005416
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005417 if (!kvm_vmx->ept_identity_map_addr)
5418 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5419 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005420
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005421 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005422 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005423 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005424 goto out2;
5425
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005426 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005427 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5428 if (r < 0)
5429 goto out;
5430 /* Set up identity-mapping pagetable for EPT in real mode */
5431 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5432 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5433 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5434 r = kvm_write_guest_page(kvm, identity_map_pfn,
5435 &tmp, i * sizeof(tmp), sizeof(tmp));
5436 if (r < 0)
5437 goto out;
5438 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005439 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005440
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005441out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005442 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005443
5444out2:
5445 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005446 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005447}
5448
Avi Kivity6aa8b732006-12-10 02:21:36 -08005449static void seg_setup(int seg)
5450{
Mathias Krause772e0312012-08-30 01:30:19 +02005451 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005452 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005453
5454 vmcs_write16(sf->selector, 0);
5455 vmcs_writel(sf->base, 0);
5456 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005457 ar = 0x93;
5458 if (seg == VCPU_SREG_CS)
5459 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005460
5461 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005462}
5463
Sheng Yangf78e0e22007-10-29 09:40:42 +08005464static int alloc_apic_access_page(struct kvm *kvm)
5465{
Xiao Guangrong44841412012-09-07 14:14:20 +08005466 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005467 int r = 0;
5468
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005469 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005470 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005471 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005472 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5473 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005474 if (r)
5475 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005476
Tang Chen73a6d942014-09-11 13:38:00 +08005477 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005478 if (is_error_page(page)) {
5479 r = -EFAULT;
5480 goto out;
5481 }
5482
Tang Chenc24ae0d2014-09-24 15:57:58 +08005483 /*
5484 * Do not pin the page in memory, so that memory hot-unplug
5485 * is able to migrate it.
5486 */
5487 put_page(page);
5488 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005489out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005490 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005491 return r;
5492}
5493
Wanpeng Li991e7a02015-09-16 17:30:05 +08005494static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005495{
5496 int vpid;
5497
Avi Kivity919818a2009-03-23 18:01:29 +02005498 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005499 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005500 spin_lock(&vmx_vpid_lock);
5501 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005502 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005503 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005504 else
5505 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005506 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005507 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005508}
5509
Wanpeng Li991e7a02015-09-16 17:30:05 +08005510static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005511{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005512 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005513 return;
5514 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005515 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005516 spin_unlock(&vmx_vpid_lock);
5517}
5518
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005519static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5520 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005521{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005522 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005523
5524 if (!cpu_has_vmx_msr_bitmap())
5525 return;
5526
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005527 if (static_branch_unlikely(&enable_evmcs))
5528 evmcs_touch_msr_bitmap();
5529
Sheng Yang25c5f222008-03-28 13:18:56 +08005530 /*
5531 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5532 * have the write-low and read-high bitmap offsets the wrong way round.
5533 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5534 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005535 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005536 if (type & MSR_TYPE_R)
5537 /* read-low */
5538 __clear_bit(msr, msr_bitmap + 0x000 / f);
5539
5540 if (type & MSR_TYPE_W)
5541 /* write-low */
5542 __clear_bit(msr, msr_bitmap + 0x800 / f);
5543
Sheng Yang25c5f222008-03-28 13:18:56 +08005544 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5545 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005546 if (type & MSR_TYPE_R)
5547 /* read-high */
5548 __clear_bit(msr, msr_bitmap + 0x400 / f);
5549
5550 if (type & MSR_TYPE_W)
5551 /* write-high */
5552 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5553
5554 }
5555}
5556
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005557static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5558 u32 msr, int type)
5559{
5560 int f = sizeof(unsigned long);
5561
5562 if (!cpu_has_vmx_msr_bitmap())
5563 return;
5564
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005565 if (static_branch_unlikely(&enable_evmcs))
5566 evmcs_touch_msr_bitmap();
5567
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005568 /*
5569 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5570 * have the write-low and read-high bitmap offsets the wrong way round.
5571 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5572 */
5573 if (msr <= 0x1fff) {
5574 if (type & MSR_TYPE_R)
5575 /* read-low */
5576 __set_bit(msr, msr_bitmap + 0x000 / f);
5577
5578 if (type & MSR_TYPE_W)
5579 /* write-low */
5580 __set_bit(msr, msr_bitmap + 0x800 / f);
5581
5582 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5583 msr &= 0x1fff;
5584 if (type & MSR_TYPE_R)
5585 /* read-high */
5586 __set_bit(msr, msr_bitmap + 0x400 / f);
5587
5588 if (type & MSR_TYPE_W)
5589 /* write-high */
5590 __set_bit(msr, msr_bitmap + 0xc00 / f);
5591
5592 }
5593}
5594
5595static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5596 u32 msr, int type, bool value)
5597{
5598 if (value)
5599 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
5600 else
5601 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
5602}
5603
Wincy Vanf2b93282015-02-03 23:56:03 +08005604/*
5605 * If a msr is allowed by L0, we should check whether it is allowed by L1.
5606 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
5607 */
5608static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
5609 unsigned long *msr_bitmap_nested,
5610 u32 msr, int type)
5611{
5612 int f = sizeof(unsigned long);
5613
Wincy Vanf2b93282015-02-03 23:56:03 +08005614 /*
5615 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5616 * have the write-low and read-high bitmap offsets the wrong way round.
5617 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5618 */
5619 if (msr <= 0x1fff) {
5620 if (type & MSR_TYPE_R &&
5621 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
5622 /* read-low */
5623 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
5624
5625 if (type & MSR_TYPE_W &&
5626 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
5627 /* write-low */
5628 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
5629
5630 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5631 msr &= 0x1fff;
5632 if (type & MSR_TYPE_R &&
5633 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
5634 /* read-high */
5635 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
5636
5637 if (type & MSR_TYPE_W &&
5638 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
5639 /* write-high */
5640 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
5641
5642 }
5643}
5644
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005645static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02005646{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005647 u8 mode = 0;
5648
5649 if (cpu_has_secondary_exec_ctrls() &&
5650 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
5651 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
5652 mode |= MSR_BITMAP_MODE_X2APIC;
5653 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
5654 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
5655 }
5656
5657 if (is_long_mode(vcpu))
5658 mode |= MSR_BITMAP_MODE_LM;
5659
5660 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08005661}
5662
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005663#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
5664
5665static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
5666 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08005667{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005668 int msr;
5669
5670 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
5671 unsigned word = msr / BITS_PER_LONG;
5672 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
5673 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005674 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005675
5676 if (mode & MSR_BITMAP_MODE_X2APIC) {
5677 /*
5678 * TPR reads and writes can be virtualized even if virtual interrupt
5679 * delivery is not in use.
5680 */
5681 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
5682 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
5683 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
5684 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
5685 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
5686 }
5687 }
5688}
5689
5690static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
5691{
5692 struct vcpu_vmx *vmx = to_vmx(vcpu);
5693 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
5694 u8 mode = vmx_msr_bitmap_mode(vcpu);
5695 u8 changed = mode ^ vmx->msr_bitmap_mode;
5696
5697 if (!changed)
5698 return;
5699
5700 vmx_set_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW,
5701 !(mode & MSR_BITMAP_MODE_LM));
5702
5703 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
5704 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
5705
5706 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02005707}
5708
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005709static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005710{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005711 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005712}
5713
David Matlackc9f04402017-08-01 14:00:40 -07005714static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5715{
5716 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5717 gfn_t gfn;
5718
5719 /*
5720 * Don't need to mark the APIC access page dirty; it is never
5721 * written to by the CPU during APIC virtualization.
5722 */
5723
5724 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5725 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5726 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5727 }
5728
5729 if (nested_cpu_has_posted_intr(vmcs12)) {
5730 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5731 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5732 }
5733}
5734
5735
David Hildenbrand6342c502017-01-25 11:58:58 +01005736static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005737{
5738 struct vcpu_vmx *vmx = to_vmx(vcpu);
5739 int max_irr;
5740 void *vapic_page;
5741 u16 status;
5742
David Matlackc9f04402017-08-01 14:00:40 -07005743 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5744 return;
Wincy Van705699a2015-02-03 23:58:17 +08005745
David Matlackc9f04402017-08-01 14:00:40 -07005746 vmx->nested.pi_pending = false;
5747 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5748 return;
Wincy Van705699a2015-02-03 23:58:17 +08005749
David Matlackc9f04402017-08-01 14:00:40 -07005750 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5751 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005752 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02005753 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
5754 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08005755 kunmap(vmx->nested.virtual_apic_page);
5756
5757 status = vmcs_read16(GUEST_INTR_STATUS);
5758 if ((u8)max_irr > ((u8)status & 0xff)) {
5759 status &= ~0xff;
5760 status |= (u8)max_irr;
5761 vmcs_write16(GUEST_INTR_STATUS, status);
5762 }
5763 }
David Matlackc9f04402017-08-01 14:00:40 -07005764
5765 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005766}
5767
Wincy Van06a55242017-04-28 13:13:59 +08005768static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5769 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005770{
5771#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005772 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5773
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005774 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005775 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005776 * The vector of interrupt to be delivered to vcpu had
5777 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005778 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005779 * Following cases will be reached in this block, and
5780 * we always send a notification event in all cases as
5781 * explained below.
5782 *
5783 * Case 1: vcpu keeps in non-root mode. Sending a
5784 * notification event posts the interrupt to vcpu.
5785 *
5786 * Case 2: vcpu exits to root mode and is still
5787 * runnable. PIR will be synced to vIRR before the
5788 * next vcpu entry. Sending a notification event in
5789 * this case has no effect, as vcpu is not in root
5790 * mode.
5791 *
5792 * Case 3: vcpu exits to root mode and is blocked.
5793 * vcpu_block() has already synced PIR to vIRR and
5794 * never blocks vcpu if vIRR is not cleared. Therefore,
5795 * a blocked vcpu here does not wait for any requested
5796 * interrupts in PIR, and sending a notification event
5797 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005798 */
Feng Wu28b835d2015-09-18 22:29:54 +08005799
Wincy Van06a55242017-04-28 13:13:59 +08005800 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005801 return true;
5802 }
5803#endif
5804 return false;
5805}
5806
Wincy Van705699a2015-02-03 23:58:17 +08005807static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5808 int vector)
5809{
5810 struct vcpu_vmx *vmx = to_vmx(vcpu);
5811
5812 if (is_guest_mode(vcpu) &&
5813 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08005814 /*
5815 * If a posted intr is not recognized by hardware,
5816 * we will accomplish it in the next vmentry.
5817 */
5818 vmx->nested.pi_pending = true;
5819 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02005820 /* the PIR and ON have been set by L1. */
5821 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
5822 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005823 return 0;
5824 }
5825 return -1;
5826}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005827/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005828 * Send interrupt to vcpu via posted interrupt way.
5829 * 1. If target vcpu is running(non-root mode), send posted interrupt
5830 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5831 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5832 * interrupt from PIR in next vmentry.
5833 */
5834static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5835{
5836 struct vcpu_vmx *vmx = to_vmx(vcpu);
5837 int r;
5838
Wincy Van705699a2015-02-03 23:58:17 +08005839 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5840 if (!r)
5841 return;
5842
Yang Zhanga20ed542013-04-11 19:25:15 +08005843 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5844 return;
5845
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005846 /* If a previous notification has sent the IPI, nothing to do. */
5847 if (pi_test_and_set_on(&vmx->pi_desc))
5848 return;
5849
Wincy Van06a55242017-04-28 13:13:59 +08005850 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005851 kvm_vcpu_kick(vcpu);
5852}
5853
Avi Kivity6aa8b732006-12-10 02:21:36 -08005854/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005855 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5856 * will not change in the lifetime of the guest.
5857 * Note that host-state that does change is set elsewhere. E.g., host-state
5858 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5859 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005860static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005861{
5862 u32 low32, high32;
5863 unsigned long tmpl;
5864 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005865 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005866
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005867 cr0 = read_cr0();
5868 WARN_ON(cr0 & X86_CR0_TS);
5869 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005870
5871 /*
5872 * Save the most likely value for this task's CR3 in the VMCS.
5873 * We can't use __get_current_cr3_fast() because we're not atomic.
5874 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005875 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005876 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005877 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005878
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005879 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005880 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005881 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005882 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005883
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005884 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005885#ifdef CONFIG_X86_64
5886 /*
5887 * Load null selectors, so we can avoid reloading them in
5888 * __vmx_load_host_state(), in case userspace uses the null selectors
5889 * too (the expected case).
5890 */
5891 vmcs_write16(HOST_DS_SELECTOR, 0);
5892 vmcs_write16(HOST_ES_SELECTOR, 0);
5893#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005894 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5895 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005896#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005897 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5898 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5899
Juergen Gross87930012017-09-04 12:25:27 +02005900 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005901 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005902 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005903
Avi Kivity83287ea422012-09-16 15:10:57 +03005904 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005905
5906 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5907 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5908 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5909 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5910
5911 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5912 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5913 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5914 }
5915}
5916
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005917static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5918{
5919 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5920 if (enable_ept)
5921 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005922 if (is_guest_mode(&vmx->vcpu))
5923 vmx->vcpu.arch.cr4_guest_owned_bits &=
5924 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005925 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5926}
5927
Yang Zhang01e439b2013-04-11 19:25:12 +08005928static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5929{
5930 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5931
Andrey Smetanind62caab2015-11-10 15:36:33 +03005932 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005933 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005934
5935 if (!enable_vnmi)
5936 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
5937
Yunhong Jiang64672c92016-06-13 14:19:59 -07005938 /* Enable the preemption timer dynamically */
5939 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005940 return pin_based_exec_ctrl;
5941}
5942
Andrey Smetanind62caab2015-11-10 15:36:33 +03005943static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5944{
5945 struct vcpu_vmx *vmx = to_vmx(vcpu);
5946
5947 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005948 if (cpu_has_secondary_exec_ctrls()) {
5949 if (kvm_vcpu_apicv_active(vcpu))
5950 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5951 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5952 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5953 else
5954 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5955 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5956 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5957 }
5958
5959 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005960 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005961}
5962
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005963static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5964{
5965 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005966
5967 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5968 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5969
Paolo Bonzini35754c92015-07-29 12:05:37 +02005970 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005971 exec_control &= ~CPU_BASED_TPR_SHADOW;
5972#ifdef CONFIG_X86_64
5973 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5974 CPU_BASED_CR8_LOAD_EXITING;
5975#endif
5976 }
5977 if (!enable_ept)
5978 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5979 CPU_BASED_CR3_LOAD_EXITING |
5980 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07005981 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
5982 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
5983 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07005984 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
5985 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005986 return exec_control;
5987}
5988
Jim Mattson45ec3682017-08-23 16:32:04 -07005989static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005990{
Jim Mattson45ec3682017-08-23 16:32:04 -07005991 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005992 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005993}
5994
Jim Mattson75f4fc82017-08-23 16:32:03 -07005995static bool vmx_rdseed_supported(void)
5996{
5997 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005998 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005999}
6000
Paolo Bonzini80154d72017-08-24 13:55:35 +02006001static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006002{
Paolo Bonzini80154d72017-08-24 13:55:35 +02006003 struct kvm_vcpu *vcpu = &vmx->vcpu;
6004
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006005 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006006
Paolo Bonzini80154d72017-08-24 13:55:35 +02006007 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006008 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6009 if (vmx->vpid == 0)
6010 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
6011 if (!enable_ept) {
6012 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
6013 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00006014 /* Enable INVPCID for non-ept guests may cause performance regression. */
6015 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006016 }
6017 if (!enable_unrestricted_guest)
6018 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07006019 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006020 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02006021 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08006022 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
6023 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08006024 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006025
6026 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
6027 * in vmx_set_cr4. */
6028 exec_control &= ~SECONDARY_EXEC_DESC;
6029
Abel Gordonabc4fc52013-04-18 14:35:25 +03006030 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
6031 (handle_vmptrld).
6032 We can NOT enable shadow_vmcs here because we don't have yet
6033 a current VMCS12
6034 */
6035 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08006036
6037 if (!enable_pml)
6038 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08006039
Paolo Bonzini3db13482017-08-24 14:48:03 +02006040 if (vmx_xsaves_supported()) {
6041 /* Exposing XSAVES only when XSAVE is exposed */
6042 bool xsaves_enabled =
6043 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
6044 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
6045
6046 if (!xsaves_enabled)
6047 exec_control &= ~SECONDARY_EXEC_XSAVES;
6048
6049 if (nested) {
6050 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006051 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006052 SECONDARY_EXEC_XSAVES;
6053 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006054 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006055 ~SECONDARY_EXEC_XSAVES;
6056 }
6057 }
6058
Paolo Bonzini80154d72017-08-24 13:55:35 +02006059 if (vmx_rdtscp_supported()) {
6060 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
6061 if (!rdtscp_enabled)
6062 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6063
6064 if (nested) {
6065 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006066 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006067 SECONDARY_EXEC_RDTSCP;
6068 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006069 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006070 ~SECONDARY_EXEC_RDTSCP;
6071 }
6072 }
6073
6074 if (vmx_invpcid_supported()) {
6075 /* Exposing INVPCID only when PCID is exposed */
6076 bool invpcid_enabled =
6077 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
6078 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
6079
6080 if (!invpcid_enabled) {
6081 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6082 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
6083 }
6084
6085 if (nested) {
6086 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006087 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006088 SECONDARY_EXEC_ENABLE_INVPCID;
6089 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006090 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006091 ~SECONDARY_EXEC_ENABLE_INVPCID;
6092 }
6093 }
6094
Jim Mattson45ec3682017-08-23 16:32:04 -07006095 if (vmx_rdrand_supported()) {
6096 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
6097 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006098 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006099
6100 if (nested) {
6101 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006102 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006103 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006104 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006105 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006106 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006107 }
6108 }
6109
Jim Mattson75f4fc82017-08-23 16:32:03 -07006110 if (vmx_rdseed_supported()) {
6111 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
6112 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006113 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006114
6115 if (nested) {
6116 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006117 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006118 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006119 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006120 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006121 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006122 }
6123 }
6124
Paolo Bonzini80154d72017-08-24 13:55:35 +02006125 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006126}
6127
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006128static void ept_set_mmio_spte_mask(void)
6129{
6130 /*
6131 * EPT Misconfigurations can be generated if the value of bits 2:0
6132 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006133 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07006134 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
6135 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006136}
6137
Wanpeng Lif53cd632014-12-02 19:14:58 +08006138#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006139/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006140 * Sets up the vmcs for emulated real mode.
6141 */
David Hildenbrand12d79912017-08-24 20:51:26 +02006142static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006143{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02006144#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006145 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02006146#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08006147 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006148
Abel Gordon4607c2d2013-04-18 14:35:55 +03006149 if (enable_shadow_vmcs) {
6150 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
6151 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
6152 }
Sheng Yang25c5f222008-03-28 13:18:56 +08006153 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006154 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08006155
Avi Kivity6aa8b732006-12-10 02:21:36 -08006156 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
6157
Avi Kivity6aa8b732006-12-10 02:21:36 -08006158 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08006159 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07006160 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006161
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006162 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006163
Dan Williamsdfa169b2016-06-02 11:17:24 -07006164 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02006165 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006166 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02006167 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07006168 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08006169
Andrey Smetanind62caab2015-11-10 15:36:33 +03006170 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006171 vmcs_write64(EOI_EXIT_BITMAP0, 0);
6172 vmcs_write64(EOI_EXIT_BITMAP1, 0);
6173 vmcs_write64(EOI_EXIT_BITMAP2, 0);
6174 vmcs_write64(EOI_EXIT_BITMAP3, 0);
6175
6176 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006177
Li RongQing0bcf2612015-12-03 13:29:34 +08006178 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006179 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006180 }
6181
Wanpeng Lib31c1142018-03-12 04:53:04 -07006182 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006183 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006184 vmx->ple_window = ple_window;
6185 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006186 }
6187
Xiao Guangrongc3707952011-07-12 03:28:04 +08006188 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6189 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006190 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6191
Avi Kivity9581d442010-10-19 16:46:55 +02006192 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6193 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006194 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006195#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006196 rdmsrl(MSR_FS_BASE, a);
6197 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
6198 rdmsrl(MSR_GS_BASE, a);
6199 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
6200#else
6201 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6202 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
6203#endif
6204
Bandan Das2a499e42017-08-03 15:54:41 -04006205 if (cpu_has_vmx_vmfunc())
6206 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6207
Eddie Dong2cc51562007-05-21 07:28:09 +03006208 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6209 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006210 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03006211 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006212 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006213
Radim Krčmář74545702015-04-27 15:11:25 +02006214 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6215 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006216
Paolo Bonzini03916db2014-07-24 14:21:57 +02006217 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006218 u32 index = vmx_msr_index[i];
6219 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006220 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006221
6222 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6223 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006224 if (wrmsr_safe(index, data_low, data_high) < 0)
6225 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006226 vmx->guest_msrs[j].index = i;
6227 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006228 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006229 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006230 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006231
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01006232 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
6233 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, vmx->arch_capabilities);
Gleb Natapov2961e8762013-11-25 15:37:13 +02006234
6235 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006236
6237 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006238 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006239
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006240 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6241 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6242
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006243 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006244
Wanpeng Lif53cd632014-12-02 19:14:58 +08006245 if (vmx_xsaves_supported())
6246 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6247
Peter Feiner4e595162016-07-07 14:49:58 -07006248 if (enable_pml) {
6249 ASSERT(vmx->pml_pg);
6250 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6251 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6252 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006253}
6254
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006255static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006256{
6257 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006258 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006259 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006260
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006261 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006262 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006263
Wanpeng Li518e7b92018-02-28 14:03:31 +08006264 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006265 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006266 kvm_set_cr8(vcpu, 0);
6267
6268 if (!init_event) {
6269 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6270 MSR_IA32_APICBASE_ENABLE;
6271 if (kvm_vcpu_is_reset_bsp(vcpu))
6272 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6273 apic_base_msr.host_initiated = true;
6274 kvm_set_apic_base(vcpu, &apic_base_msr);
6275 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006276
Avi Kivity2fb92db2011-04-27 19:42:18 +03006277 vmx_segment_cache_clear(vmx);
6278
Avi Kivity5706be02008-08-20 15:07:31 +03006279 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006280 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006281 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006282
6283 seg_setup(VCPU_SREG_DS);
6284 seg_setup(VCPU_SREG_ES);
6285 seg_setup(VCPU_SREG_FS);
6286 seg_setup(VCPU_SREG_GS);
6287 seg_setup(VCPU_SREG_SS);
6288
6289 vmcs_write16(GUEST_TR_SELECTOR, 0);
6290 vmcs_writel(GUEST_TR_BASE, 0);
6291 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6292 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6293
6294 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6295 vmcs_writel(GUEST_LDTR_BASE, 0);
6296 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6297 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6298
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006299 if (!init_event) {
6300 vmcs_write32(GUEST_SYSENTER_CS, 0);
6301 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6302 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6303 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6304 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006305
Wanpeng Lic37c2872017-11-20 14:52:21 -08006306 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006307 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006308
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006309 vmcs_writel(GUEST_GDTR_BASE, 0);
6310 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6311
6312 vmcs_writel(GUEST_IDTR_BASE, 0);
6313 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6314
Anthony Liguori443381a2010-12-06 10:53:38 -06006315 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006316 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006317 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006318 if (kvm_mpx_supported())
6319 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006320
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006321 setup_msrs(vmx);
6322
Avi Kivity6aa8b732006-12-10 02:21:36 -08006323 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6324
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006325 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006326 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006327 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006328 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006329 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006330 vmcs_write32(TPR_THRESHOLD, 0);
6331 }
6332
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006333 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006334
Sheng Yang2384d2b2008-01-17 15:14:33 +08006335 if (vmx->vpid != 0)
6336 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6337
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006338 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006339 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006340 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006341 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006342 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006343
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006344 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006345
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006346 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006347 if (init_event)
6348 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006349}
6350
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006351/*
6352 * In nested virtualization, check if L1 asked to exit on external interrupts.
6353 * For most existing hypervisors, this will always return true.
6354 */
6355static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6356{
6357 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6358 PIN_BASED_EXT_INTR_MASK;
6359}
6360
Bandan Das77b0f5d2014-04-19 18:17:45 -04006361/*
6362 * In nested virtualization, check if L1 has set
6363 * VM_EXIT_ACK_INTR_ON_EXIT
6364 */
6365static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6366{
6367 return get_vmcs12(vcpu)->vm_exit_controls &
6368 VM_EXIT_ACK_INTR_ON_EXIT;
6369}
6370
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006371static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6372{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006373 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006374}
6375
Jan Kiszkac9a79532014-03-07 20:03:15 +01006376static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006377{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006378 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6379 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006380}
6381
Jan Kiszkac9a79532014-03-07 20:03:15 +01006382static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006383{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006384 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006385 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006386 enable_irq_window(vcpu);
6387 return;
6388 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006389
Paolo Bonzini47c01522016-12-19 11:44:07 +01006390 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6391 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006392}
6393
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006394static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006395{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006396 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006397 uint32_t intr;
6398 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006399
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006400 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006401
Avi Kivityfa89a812008-09-01 15:57:51 +03006402 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006403 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006404 int inc_eip = 0;
6405 if (vcpu->arch.interrupt.soft)
6406 inc_eip = vcpu->arch.event_exit_inst_len;
6407 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006408 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006409 return;
6410 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006411 intr = irq | INTR_INFO_VALID_MASK;
6412 if (vcpu->arch.interrupt.soft) {
6413 intr |= INTR_TYPE_SOFT_INTR;
6414 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6415 vmx->vcpu.arch.event_exit_inst_len);
6416 } else
6417 intr |= INTR_TYPE_EXT_INTR;
6418 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006419
6420 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006421}
6422
Sheng Yangf08864b2008-05-15 18:23:25 +08006423static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6424{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006425 struct vcpu_vmx *vmx = to_vmx(vcpu);
6426
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006427 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006428 /*
6429 * Tracking the NMI-blocked state in software is built upon
6430 * finding the next open IRQ window. This, in turn, depends on
6431 * well-behaving guests: They have to keep IRQs disabled at
6432 * least as long as the NMI handler runs. Otherwise we may
6433 * cause NMI nesting, maybe breaking the guest. But as this is
6434 * highly unlikely, we can live with the residual risk.
6435 */
6436 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6437 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6438 }
6439
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006440 ++vcpu->stat.nmi_injections;
6441 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006442
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006443 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006444 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006445 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006446 return;
6447 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006448
Sheng Yangf08864b2008-05-15 18:23:25 +08006449 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6450 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006451
6452 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006453}
6454
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006455static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6456{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006457 struct vcpu_vmx *vmx = to_vmx(vcpu);
6458 bool masked;
6459
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006460 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006461 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006462 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006463 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006464 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6465 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6466 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006467}
6468
6469static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6470{
6471 struct vcpu_vmx *vmx = to_vmx(vcpu);
6472
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006473 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006474 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6475 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6476 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6477 }
6478 } else {
6479 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6480 if (masked)
6481 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6482 GUEST_INTR_STATE_NMI);
6483 else
6484 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6485 GUEST_INTR_STATE_NMI);
6486 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006487}
6488
Jan Kiszka2505dc92013-04-14 12:12:47 +02006489static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6490{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006491 if (to_vmx(vcpu)->nested.nested_run_pending)
6492 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006493
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006494 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006495 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6496 return 0;
6497
Jan Kiszka2505dc92013-04-14 12:12:47 +02006498 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6499 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6500 | GUEST_INTR_STATE_NMI));
6501}
6502
Gleb Natapov78646122009-03-23 12:12:11 +02006503static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6504{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006505 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6506 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006507 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6508 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006509}
6510
Izik Eiduscbc94022007-10-25 00:29:55 +02006511static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6512{
6513 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006514
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006515 if (enable_unrestricted_guest)
6516 return 0;
6517
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006518 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6519 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006520 if (ret)
6521 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006522 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006523 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006524}
6525
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006526static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6527{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006528 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006529 return 0;
6530}
6531
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006532static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006533{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006534 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006535 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006536 /*
6537 * Update instruction length as we may reinject the exception
6538 * from user space while in guest debugging mode.
6539 */
6540 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6541 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006542 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006543 return false;
6544 /* fall through */
6545 case DB_VECTOR:
6546 if (vcpu->guest_debug &
6547 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6548 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006549 /* fall through */
6550 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006551 case OF_VECTOR:
6552 case BR_VECTOR:
6553 case UD_VECTOR:
6554 case DF_VECTOR:
6555 case SS_VECTOR:
6556 case GP_VECTOR:
6557 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006558 return true;
6559 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006560 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006561 return false;
6562}
6563
6564static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6565 int vec, u32 err_code)
6566{
6567 /*
6568 * Instruction with address size override prefix opcode 0x67
6569 * Cause the #SS fault with 0 error code in VM86 mode.
6570 */
6571 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
6572 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
6573 if (vcpu->arch.halt_request) {
6574 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006575 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006576 }
6577 return 1;
6578 }
6579 return 0;
6580 }
6581
6582 /*
6583 * Forward all other exceptions that are valid in real mode.
6584 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
6585 * the required debugging infrastructure rework.
6586 */
6587 kvm_queue_exception(vcpu, vec);
6588 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006589}
6590
Andi Kleena0861c02009-06-08 17:37:09 +08006591/*
6592 * Trigger machine check on the host. We assume all the MSRs are already set up
6593 * by the CPU and that we still run on the same CPU as the MCE occurred on.
6594 * We pass a fake environment to the machine check handler because we want
6595 * the guest to be always treated like user space, no matter what context
6596 * it used internally.
6597 */
6598static void kvm_machine_check(void)
6599{
6600#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
6601 struct pt_regs regs = {
6602 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
6603 .flags = X86_EFLAGS_IF,
6604 };
6605
6606 do_machine_check(&regs, 0);
6607#endif
6608}
6609
Avi Kivity851ba692009-08-24 11:10:17 +03006610static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08006611{
6612 /* already handled by vcpu_run */
6613 return 1;
6614}
6615
Avi Kivity851ba692009-08-24 11:10:17 +03006616static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006617{
Avi Kivity1155f762007-11-22 11:30:47 +02006618 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006619 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006620 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006621 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006622 u32 vect_info;
6623 enum emulation_result er;
6624
Avi Kivity1155f762007-11-22 11:30:47 +02006625 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02006626 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006627
Andi Kleena0861c02009-06-08 17:37:09 +08006628 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03006629 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006630
Jim Mattsonef85b672016-12-12 11:01:37 -08006631 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02006632 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03006633
Wanpeng Li082d06e2018-04-03 16:28:48 -07006634 if (is_invalid_opcode(intr_info))
6635 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05006636
Avi Kivity6aa8b732006-12-10 02:21:36 -08006637 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06006638 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006639 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006640
Liran Alon9e869482018-03-12 13:12:51 +02006641 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
6642 WARN_ON_ONCE(!enable_vmware_backdoor);
6643 er = emulate_instruction(vcpu,
6644 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
6645 if (er == EMULATE_USER_EXIT)
6646 return 0;
6647 else if (er != EMULATE_DONE)
6648 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
6649 return 1;
6650 }
6651
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006652 /*
6653 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
6654 * MMIO, it is better to report an internal error.
6655 * See the comments in vmx_handle_exit.
6656 */
6657 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
6658 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
6659 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6660 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006661 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006662 vcpu->run->internal.data[0] = vect_info;
6663 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006664 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006665 return 0;
6666 }
6667
Avi Kivity6aa8b732006-12-10 02:21:36 -08006668 if (is_page_fault(intr_info)) {
6669 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006670 /* EPT won't cause page fault directly */
6671 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02006672 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006673 }
6674
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006675 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006676
6677 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
6678 return handle_rmode_exception(vcpu, ex_no, error_code);
6679
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006680 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01006681 case AC_VECTOR:
6682 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
6683 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006684 case DB_VECTOR:
6685 dr6 = vmcs_readl(EXIT_QUALIFICATION);
6686 if (!(vcpu->guest_debug &
6687 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01006688 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006689 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07006690 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01006691 skip_emulated_instruction(vcpu);
6692
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006693 kvm_queue_exception(vcpu, DB_VECTOR);
6694 return 1;
6695 }
6696 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
6697 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
6698 /* fall through */
6699 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006700 /*
6701 * Update instruction length as we may reinject #BP from
6702 * user space while in guest debugging mode. Reading it for
6703 * #DB as well causes no harm, it is not used in that case.
6704 */
6705 vmx->vcpu.arch.event_exit_inst_len =
6706 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006707 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03006708 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006709 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
6710 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006711 break;
6712 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006713 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
6714 kvm_run->ex.exception = ex_no;
6715 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006716 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006717 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006718 return 0;
6719}
6720
Avi Kivity851ba692009-08-24 11:10:17 +03006721static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006722{
Avi Kivity1165f5f2007-04-19 17:27:43 +03006723 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006724 return 1;
6725}
6726
Avi Kivity851ba692009-08-24 11:10:17 +03006727static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08006728{
Avi Kivity851ba692009-08-24 11:10:17 +03006729 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07006730 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08006731 return 0;
6732}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006733
Avi Kivity851ba692009-08-24 11:10:17 +03006734static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006735{
He, Qingbfdaab02007-09-12 14:18:28 +08006736 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08006737 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02006738 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006739
He, Qingbfdaab02007-09-12 14:18:28 +08006740 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02006741 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03006742
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006743 ++vcpu->stat.io_exits;
6744
Sean Christopherson432baf62018-03-08 08:57:26 -08006745 if (string)
Andre Przywara51d8b662010-12-21 11:12:02 +01006746 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006747
6748 port = exit_qualification >> 16;
6749 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08006750 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006751
Sean Christophersondca7f122018-03-08 08:57:27 -08006752 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006753}
6754
Ingo Molnar102d8322007-02-19 14:37:47 +02006755static void
6756vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6757{
6758 /*
6759 * Patch in the VMCALL instruction:
6760 */
6761 hypercall[0] = 0x0f;
6762 hypercall[1] = 0x01;
6763 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006764}
6765
Guo Chao0fa06072012-06-28 15:16:19 +08006766/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006767static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6768{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006769 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006770 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6771 unsigned long orig_val = val;
6772
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006773 /*
6774 * We get here when L2 changed cr0 in a way that did not change
6775 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006776 * but did change L0 shadowed bits. So we first calculate the
6777 * effective cr0 value that L1 would like to write into the
6778 * hardware. It consists of the L2-owned bits from the new
6779 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006780 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006781 val = (val & ~vmcs12->cr0_guest_host_mask) |
6782 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6783
David Matlack38991522016-11-29 18:14:08 -08006784 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006785 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006786
6787 if (kvm_set_cr0(vcpu, val))
6788 return 1;
6789 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006790 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006791 } else {
6792 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006793 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006794 return 1;
David Matlack38991522016-11-29 18:14:08 -08006795
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006796 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006797 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006798}
6799
6800static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6801{
6802 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006803 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6804 unsigned long orig_val = val;
6805
6806 /* analogously to handle_set_cr0 */
6807 val = (val & ~vmcs12->cr4_guest_host_mask) |
6808 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6809 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006810 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006811 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006812 return 0;
6813 } else
6814 return kvm_set_cr4(vcpu, val);
6815}
6816
Paolo Bonzini0367f202016-07-12 10:44:55 +02006817static int handle_desc(struct kvm_vcpu *vcpu)
6818{
6819 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
6820 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6821}
6822
Avi Kivity851ba692009-08-24 11:10:17 +03006823static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006824{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006825 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006826 int cr;
6827 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006828 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006829 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006830
He, Qingbfdaab02007-09-12 14:18:28 +08006831 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006832 cr = exit_qualification & 15;
6833 reg = (exit_qualification >> 8) & 15;
6834 switch ((exit_qualification >> 4) & 3) {
6835 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006836 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006837 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006838 switch (cr) {
6839 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006840 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006841 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006842 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006843 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03006844 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006845 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006846 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006847 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006848 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006849 case 8: {
6850 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006851 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006852 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006853 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006854 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006855 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006856 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006857 return ret;
6858 /*
6859 * TODO: we might be squashing a
6860 * KVM_GUESTDBG_SINGLESTEP-triggered
6861 * KVM_EXIT_DEBUG here.
6862 */
Avi Kivity851ba692009-08-24 11:10:17 +03006863 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006864 return 0;
6865 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006866 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006867 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006868 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006869 WARN_ONCE(1, "Guest should always own CR0.TS");
6870 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006871 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006872 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006873 case 1: /*mov from cr*/
6874 switch (cr) {
6875 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006876 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02006877 val = kvm_read_cr3(vcpu);
6878 kvm_register_write(vcpu, reg, val);
6879 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006880 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006881 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006882 val = kvm_get_cr8(vcpu);
6883 kvm_register_write(vcpu, reg, val);
6884 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006885 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006886 }
6887 break;
6888 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006889 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006890 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006891 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006892
Kyle Huey6affcbe2016-11-29 12:40:40 -08006893 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006894 default:
6895 break;
6896 }
Avi Kivity851ba692009-08-24 11:10:17 +03006897 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006898 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006899 (int)(exit_qualification >> 4) & 3, cr);
6900 return 0;
6901}
6902
Avi Kivity851ba692009-08-24 11:10:17 +03006903static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006904{
He, Qingbfdaab02007-09-12 14:18:28 +08006905 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006906 int dr, dr7, reg;
6907
6908 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6909 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6910
6911 /* First, if DR does not exist, trigger UD */
6912 if (!kvm_require_dr(vcpu, dr))
6913 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006914
Jan Kiszkaf2483412010-01-20 18:20:20 +01006915 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006916 if (!kvm_require_cpl(vcpu, 0))
6917 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006918 dr7 = vmcs_readl(GUEST_DR7);
6919 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006920 /*
6921 * As the vm-exit takes precedence over the debug trap, we
6922 * need to emulate the latter, either for the host or the
6923 * guest debugging itself.
6924 */
6925 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006926 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006927 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006928 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006929 vcpu->run->debug.arch.exception = DB_VECTOR;
6930 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006931 return 0;
6932 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006933 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006934 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006935 kvm_queue_exception(vcpu, DB_VECTOR);
6936 return 1;
6937 }
6938 }
6939
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006940 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006941 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6942 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006943
6944 /*
6945 * No more DR vmexits; force a reload of the debug registers
6946 * and reenter on this instruction. The next vmexit will
6947 * retrieve the full state of the debug registers.
6948 */
6949 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6950 return 1;
6951 }
6952
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006953 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6954 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006955 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006956
6957 if (kvm_get_dr(vcpu, dr, &val))
6958 return 1;
6959 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006960 } else
Nadav Amit57773922014-06-18 17:19:23 +03006961 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006962 return 1;
6963
Kyle Huey6affcbe2016-11-29 12:40:40 -08006964 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006965}
6966
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006967static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6968{
6969 return vcpu->arch.dr6;
6970}
6971
6972static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6973{
6974}
6975
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006976static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6977{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006978 get_debugreg(vcpu->arch.db[0], 0);
6979 get_debugreg(vcpu->arch.db[1], 1);
6980 get_debugreg(vcpu->arch.db[2], 2);
6981 get_debugreg(vcpu->arch.db[3], 3);
6982 get_debugreg(vcpu->arch.dr6, 6);
6983 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6984
6985 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006986 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006987}
6988
Gleb Natapov020df072010-04-13 10:05:23 +03006989static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6990{
6991 vmcs_writel(GUEST_DR7, val);
6992}
6993
Avi Kivity851ba692009-08-24 11:10:17 +03006994static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006995{
Kyle Huey6a908b62016-11-29 12:40:37 -08006996 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006997}
6998
Avi Kivity851ba692009-08-24 11:10:17 +03006999static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007000{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007001 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007002 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007003
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007004 msr_info.index = ecx;
7005 msr_info.host_initiated = false;
7006 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02007007 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007008 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007009 return 1;
7010 }
7011
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007012 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007013
Avi Kivity6aa8b732006-12-10 02:21:36 -08007014 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007015 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
7016 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007017 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007018}
7019
Avi Kivity851ba692009-08-24 11:10:17 +03007020static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007021{
Will Auld8fe8ab42012-11-29 12:42:12 -08007022 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007023 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
7024 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
7025 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007026
Will Auld8fe8ab42012-11-29 12:42:12 -08007027 msr.data = data;
7028 msr.index = ecx;
7029 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03007030 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02007031 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007032 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007033 return 1;
7034 }
7035
Avi Kivity59200272010-01-25 19:47:02 +02007036 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007037 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007038}
7039
Avi Kivity851ba692009-08-24 11:10:17 +03007040static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007041{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01007042 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007043 return 1;
7044}
7045
Avi Kivity851ba692009-08-24 11:10:17 +03007046static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007047{
Paolo Bonzini47c01522016-12-19 11:44:07 +01007048 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7049 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007050
Avi Kivity3842d132010-07-27 12:30:24 +03007051 kvm_make_request(KVM_REQ_EVENT, vcpu);
7052
Jan Kiszkaa26bf122008-09-26 09:30:45 +02007053 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007054 return 1;
7055}
7056
Avi Kivity851ba692009-08-24 11:10:17 +03007057static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007058{
Avi Kivityd3bef152007-06-05 15:53:05 +03007059 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007060}
7061
Avi Kivity851ba692009-08-24 11:10:17 +03007062static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02007063{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03007064 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02007065}
7066
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007067static int handle_invd(struct kvm_vcpu *vcpu)
7068{
Andre Przywara51d8b662010-12-21 11:12:02 +01007069 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007070}
7071
Avi Kivity851ba692009-08-24 11:10:17 +03007072static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03007073{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007074 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007075
7076 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007077 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007078}
7079
Avi Kivityfee84b02011-11-10 14:57:25 +02007080static int handle_rdpmc(struct kvm_vcpu *vcpu)
7081{
7082 int err;
7083
7084 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007085 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02007086}
7087
Avi Kivity851ba692009-08-24 11:10:17 +03007088static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02007089{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007090 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02007091}
7092
Dexuan Cui2acf9232010-06-10 11:27:12 +08007093static int handle_xsetbv(struct kvm_vcpu *vcpu)
7094{
7095 u64 new_bv = kvm_read_edx_eax(vcpu);
7096 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
7097
7098 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007099 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08007100 return 1;
7101}
7102
Wanpeng Lif53cd632014-12-02 19:14:58 +08007103static int handle_xsaves(struct kvm_vcpu *vcpu)
7104{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007105 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007106 WARN(1, "this should never happen\n");
7107 return 1;
7108}
7109
7110static int handle_xrstors(struct kvm_vcpu *vcpu)
7111{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007112 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007113 WARN(1, "this should never happen\n");
7114 return 1;
7115}
7116
Avi Kivity851ba692009-08-24 11:10:17 +03007117static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08007118{
Kevin Tian58fbbf22011-08-30 13:56:17 +03007119 if (likely(fasteoi)) {
7120 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7121 int access_type, offset;
7122
7123 access_type = exit_qualification & APIC_ACCESS_TYPE;
7124 offset = exit_qualification & APIC_ACCESS_OFFSET;
7125 /*
7126 * Sane guest uses MOV to write EOI, with written value
7127 * not cared. So make a short-circuit here by avoiding
7128 * heavy instruction emulation.
7129 */
7130 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
7131 (offset == APIC_EOI)) {
7132 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007133 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03007134 }
7135 }
Andre Przywara51d8b662010-12-21 11:12:02 +01007136 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08007137}
7138
Yang Zhangc7c9c562013-01-25 10:18:51 +08007139static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
7140{
7141 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7142 int vector = exit_qualification & 0xff;
7143
7144 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
7145 kvm_apic_set_eoi_accelerated(vcpu, vector);
7146 return 1;
7147}
7148
Yang Zhang83d4c282013-01-25 10:18:49 +08007149static int handle_apic_write(struct kvm_vcpu *vcpu)
7150{
7151 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7152 u32 offset = exit_qualification & 0xfff;
7153
7154 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
7155 kvm_apic_write_nodecode(vcpu, offset);
7156 return 1;
7157}
7158
Avi Kivity851ba692009-08-24 11:10:17 +03007159static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02007160{
Jan Kiszka60637aa2008-09-26 09:30:47 +02007161 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02007162 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02007163 bool has_error_code = false;
7164 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02007165 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007166 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007167
7168 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007169 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007170 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02007171
7172 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7173
7174 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007175 if (reason == TASK_SWITCH_GATE && idt_v) {
7176 switch (type) {
7177 case INTR_TYPE_NMI_INTR:
7178 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007179 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007180 break;
7181 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007182 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007183 kvm_clear_interrupt_queue(vcpu);
7184 break;
7185 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007186 if (vmx->idt_vectoring_info &
7187 VECTORING_INFO_DELIVER_CODE_MASK) {
7188 has_error_code = true;
7189 error_code =
7190 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7191 }
7192 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007193 case INTR_TYPE_SOFT_EXCEPTION:
7194 kvm_clear_exception_queue(vcpu);
7195 break;
7196 default:
7197 break;
7198 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007199 }
Izik Eidus37817f22008-03-24 23:14:53 +02007200 tss_selector = exit_qualification;
7201
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007202 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7203 type != INTR_TYPE_EXT_INTR &&
7204 type != INTR_TYPE_NMI_INTR))
7205 skip_emulated_instruction(vcpu);
7206
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007207 if (kvm_task_switch(vcpu, tss_selector,
7208 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7209 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007210 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7211 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7212 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007213 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007214 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007215
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007216 /*
7217 * TODO: What about debug traps on tss switch?
7218 * Are we supposed to inject them and update dr6?
7219 */
7220
7221 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007222}
7223
Avi Kivity851ba692009-08-24 11:10:17 +03007224static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007225{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007226 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007227 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007228 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007229
Sheng Yangf9c617f2009-03-25 10:08:52 +08007230 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007231
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007232 /*
7233 * EPT violation happened while executing iret from NMI,
7234 * "blocked by NMI" bit has to be set before next VM entry.
7235 * There are errata that may cause this bit to not be set:
7236 * AAK134, BY25.
7237 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007238 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007239 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007240 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007241 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7242
Sheng Yang14394422008-04-28 12:24:45 +08007243 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007244 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007245
Junaid Shahid27959a42016-12-06 16:46:10 -08007246 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007247 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007248 ? PFERR_USER_MASK : 0;
7249 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007250 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007251 ? PFERR_WRITE_MASK : 0;
7252 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007253 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007254 ? PFERR_FETCH_MASK : 0;
7255 /* ept page table entry is present? */
7256 error_code |= (exit_qualification &
7257 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7258 EPT_VIOLATION_EXECUTABLE))
7259 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007260
Paolo Bonzinieebed242016-11-28 14:39:58 +01007261 error_code |= (exit_qualification & 0x100) != 0 ?
7262 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007263
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007264 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007265 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007266}
7267
Avi Kivity851ba692009-08-24 11:10:17 +03007268static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007269{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007270 gpa_t gpa;
7271
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007272 /*
7273 * A nested guest cannot optimize MMIO vmexits, because we have an
7274 * nGPA here instead of the required GPA.
7275 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007276 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007277 if (!is_guest_mode(vcpu) &&
7278 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007279 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007280 /*
7281 * Doing kvm_skip_emulated_instruction() depends on undefined
7282 * behavior: Intel's manual doesn't mandate
7283 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7284 * occurs and while on real hardware it was observed to be set,
7285 * other hypervisors (namely Hyper-V) don't set it, we end up
7286 * advancing IP with some random value. Disable fast mmio when
7287 * running nested and keep it for real hardware in hope that
7288 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7289 */
7290 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7291 return kvm_skip_emulated_instruction(vcpu);
7292 else
7293 return x86_emulate_instruction(vcpu, gpa, EMULTYPE_SKIP,
7294 NULL, 0) == EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007295 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007296
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007297 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007298}
7299
Avi Kivity851ba692009-08-24 11:10:17 +03007300static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007301{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007302 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007303 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7304 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007305 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007306 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007307
7308 return 1;
7309}
7310
Mohammed Gamal80ced182009-09-01 12:48:18 +02007311static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007312{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007313 struct vcpu_vmx *vmx = to_vmx(vcpu);
7314 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007315 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007316 u32 cpu_exec_ctrl;
7317 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007318 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007319
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007320 /*
7321 * We should never reach the point where we are emulating L2
7322 * due to invalid guest state as that means we incorrectly
7323 * allowed a nested VMEntry with an invalid vmcs12.
7324 */
7325 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7326
Avi Kivity49e9d552010-09-19 14:34:08 +02007327 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7328 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007329
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007330 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007331 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007332 return handle_interrupt_window(&vmx->vcpu);
7333
Radim Krčmář72875d82017-04-26 22:32:19 +02007334 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007335 return 1;
7336
Liran Alon9b8ae632017-11-05 16:56:34 +02007337 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007338
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007339 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007340 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007341 ret = 0;
7342 goto out;
7343 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007344
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007345 if (err != EMULATE_DONE)
7346 goto emulation_error;
7347
7348 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7349 vcpu->arch.exception.pending)
7350 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007351
Gleb Natapov8d76c492013-05-08 18:38:44 +03007352 if (vcpu->arch.halt_request) {
7353 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007354 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007355 goto out;
7356 }
7357
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007358 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007359 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007360 if (need_resched())
7361 schedule();
7362 }
7363
Mohammed Gamal80ced182009-09-01 12:48:18 +02007364out:
7365 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007366
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007367emulation_error:
7368 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7369 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7370 vcpu->run->internal.ndata = 0;
7371 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007372}
7373
7374static void grow_ple_window(struct kvm_vcpu *vcpu)
7375{
7376 struct vcpu_vmx *vmx = to_vmx(vcpu);
7377 int old = vmx->ple_window;
7378
Babu Mogerc8e88712018-03-16 16:37:24 -04007379 vmx->ple_window = __grow_ple_window(old, ple_window,
7380 ple_window_grow,
7381 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007382
7383 if (vmx->ple_window != old)
7384 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007385
7386 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007387}
7388
7389static void shrink_ple_window(struct kvm_vcpu *vcpu)
7390{
7391 struct vcpu_vmx *vmx = to_vmx(vcpu);
7392 int old = vmx->ple_window;
7393
Babu Mogerc8e88712018-03-16 16:37:24 -04007394 vmx->ple_window = __shrink_ple_window(old, ple_window,
7395 ple_window_shrink,
7396 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007397
7398 if (vmx->ple_window != old)
7399 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007400
7401 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007402}
7403
7404/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007405 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7406 */
7407static void wakeup_handler(void)
7408{
7409 struct kvm_vcpu *vcpu;
7410 int cpu = smp_processor_id();
7411
7412 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7413 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7414 blocked_vcpu_list) {
7415 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7416
7417 if (pi_test_on(pi_desc) == 1)
7418 kvm_vcpu_kick(vcpu);
7419 }
7420 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7421}
7422
Peng Haoe01bca22018-04-07 05:47:32 +08007423static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007424{
7425 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7426 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7427 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7428 0ull, VMX_EPT_EXECUTABLE_MASK,
7429 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007430 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007431
7432 ept_set_mmio_spte_mask();
7433 kvm_enable_tdp();
7434}
7435
Tiejun Chenf2c76482014-10-28 10:14:47 +08007436static __init int hardware_setup(void)
7437{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007438 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007439
7440 rdmsrl_safe(MSR_EFER, &host_efer);
7441
7442 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7443 kvm_define_shared_msr(i, vmx_msr_index[i]);
7444
Radim Krčmář23611332016-09-29 22:41:33 +02007445 for (i = 0; i < VMX_BITMAP_NR; i++) {
7446 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7447 if (!vmx_bitmap[i])
7448 goto out;
7449 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007450
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007451 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7452 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7453
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007454 if (setup_vmcs_config(&vmcs_config) < 0) {
7455 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007456 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007457 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007458
7459 if (boot_cpu_has(X86_FEATURE_NX))
7460 kvm_enable_efer_bits(EFER_NX);
7461
Wanpeng Li08d839c2017-03-23 05:30:08 -07007462 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7463 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007464 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007465
Tiejun Chenf2c76482014-10-28 10:14:47 +08007466 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007467 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007468 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007469 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007470 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007471
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007472 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007473 enable_ept_ad_bits = 0;
7474
Wanpeng Li8ad81822017-10-09 15:51:53 -07007475 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007476 enable_unrestricted_guest = 0;
7477
Paolo Bonziniad15a292015-01-30 16:18:49 +01007478 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007479 flexpriority_enabled = 0;
7480
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007481 if (!cpu_has_virtual_nmis())
7482 enable_vnmi = 0;
7483
Paolo Bonziniad15a292015-01-30 16:18:49 +01007484 /*
7485 * set_apic_access_page_addr() is used to reload apic access
7486 * page upon invalidation. No need to do anything if not
7487 * using the APIC_ACCESS_ADDR VMCS field.
7488 */
7489 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007490 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007491
7492 if (!cpu_has_vmx_tpr_shadow())
7493 kvm_x86_ops->update_cr8_intercept = NULL;
7494
7495 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7496 kvm_disable_largepages();
7497
Wanpeng Li0f107682017-09-28 18:06:24 -07007498 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007499 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007500 ple_window = 0;
7501 ple_window_grow = 0;
7502 ple_window_max = 0;
7503 ple_window_shrink = 0;
7504 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007505
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007506 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007507 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007508 kvm_x86_ops->sync_pir_to_irr = NULL;
7509 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007510
Haozhong Zhang64903d62015-10-20 15:39:09 +08007511 if (cpu_has_vmx_tsc_scaling()) {
7512 kvm_has_tsc_control = true;
7513 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7514 kvm_tsc_scaling_ratio_frac_bits = 48;
7515 }
7516
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007517 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7518
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007519 if (enable_ept)
7520 vmx_enable_tdp();
7521 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007522 kvm_disable_tdp();
7523
Kai Huang843e4332015-01-28 10:54:28 +08007524 /*
7525 * Only enable PML when hardware supports PML feature, and both EPT
7526 * and EPT A/D bit features are enabled -- PML depends on them to work.
7527 */
7528 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7529 enable_pml = 0;
7530
7531 if (!enable_pml) {
7532 kvm_x86_ops->slot_enable_log_dirty = NULL;
7533 kvm_x86_ops->slot_disable_log_dirty = NULL;
7534 kvm_x86_ops->flush_log_dirty = NULL;
7535 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7536 }
7537
Yunhong Jiang64672c92016-06-13 14:19:59 -07007538 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7539 u64 vmx_msr;
7540
7541 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7542 cpu_preemption_timer_multi =
7543 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7544 } else {
7545 kvm_x86_ops->set_hv_timer = NULL;
7546 kvm_x86_ops->cancel_hv_timer = NULL;
7547 }
7548
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007549 if (!cpu_has_vmx_shadow_vmcs())
7550 enable_shadow_vmcs = 0;
7551 if (enable_shadow_vmcs)
7552 init_vmcs_shadow_fields();
7553
Feng Wubf9f6ac2015-09-18 22:29:55 +08007554 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007555 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007556
Ashok Rajc45dcc72016-06-22 14:59:56 +08007557 kvm_mce_cap_supported |= MCG_LMCE_P;
7558
Tiejun Chenf2c76482014-10-28 10:14:47 +08007559 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007560
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007561out:
Radim Krčmář23611332016-09-29 22:41:33 +02007562 for (i = 0; i < VMX_BITMAP_NR; i++)
7563 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007564
7565 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007566}
7567
7568static __exit void hardware_unsetup(void)
7569{
Radim Krčmář23611332016-09-29 22:41:33 +02007570 int i;
7571
7572 for (i = 0; i < VMX_BITMAP_NR; i++)
7573 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007574
Tiejun Chenf2c76482014-10-28 10:14:47 +08007575 free_kvm_area();
7576}
7577
Avi Kivity6aa8b732006-12-10 02:21:36 -08007578/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007579 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
7580 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
7581 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03007582static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007583{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007584 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007585 grow_ple_window(vcpu);
7586
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08007587 /*
7588 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
7589 * VM-execution control is ignored if CPL > 0. OTOH, KVM
7590 * never set PAUSE_EXITING and just set PLE if supported,
7591 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
7592 */
7593 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007594 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007595}
7596
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007597static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08007598{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007599 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08007600}
7601
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007602static int handle_mwait(struct kvm_vcpu *vcpu)
7603{
7604 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
7605 return handle_nop(vcpu);
7606}
7607
Jim Mattson45ec3682017-08-23 16:32:04 -07007608static int handle_invalid_op(struct kvm_vcpu *vcpu)
7609{
7610 kvm_queue_exception(vcpu, UD_VECTOR);
7611 return 1;
7612}
7613
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007614static int handle_monitor_trap(struct kvm_vcpu *vcpu)
7615{
7616 return 1;
7617}
7618
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007619static int handle_monitor(struct kvm_vcpu *vcpu)
7620{
7621 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
7622 return handle_nop(vcpu);
7623}
7624
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007625/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007626 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7627 * set the success or error code of an emulated VMX instruction, as specified
7628 * by Vol 2B, VMX Instruction Reference, "Conventions".
7629 */
7630static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7631{
7632 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7633 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7634 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7635}
7636
7637static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7638{
7639 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7640 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7641 X86_EFLAGS_SF | X86_EFLAGS_OF))
7642 | X86_EFLAGS_CF);
7643}
7644
Abel Gordon145c28d2013-04-18 14:36:55 +03007645static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007646 u32 vm_instruction_error)
7647{
7648 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7649 /*
7650 * failValid writes the error number to the current VMCS, which
7651 * can't be done there isn't a current VMCS.
7652 */
7653 nested_vmx_failInvalid(vcpu);
7654 return;
7655 }
7656 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7657 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7658 X86_EFLAGS_SF | X86_EFLAGS_OF))
7659 | X86_EFLAGS_ZF);
7660 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7661 /*
7662 * We don't need to force a shadow sync because
7663 * VM_INSTRUCTION_ERROR is not shadowed
7664 */
7665}
Abel Gordon145c28d2013-04-18 14:36:55 +03007666
Wincy Vanff651cb2014-12-11 08:52:58 +03007667static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7668{
7669 /* TODO: not to reset guest simply here. */
7670 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007671 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007672}
7673
Jan Kiszkaf4124502014-03-07 20:03:13 +01007674static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7675{
7676 struct vcpu_vmx *vmx =
7677 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7678
7679 vmx->nested.preemption_timer_expired = true;
7680 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7681 kvm_vcpu_kick(&vmx->vcpu);
7682
7683 return HRTIMER_NORESTART;
7684}
7685
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007686/*
Bandan Das19677e32014-05-06 02:19:15 -04007687 * Decode the memory-address operand of a vmx instruction, as recorded on an
7688 * exit caused by such an instruction (run by a guest hypervisor).
7689 * On success, returns 0. When the operand is invalid, returns 1 and throws
7690 * #UD or #GP.
7691 */
7692static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7693 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007694 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007695{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007696 gva_t off;
7697 bool exn;
7698 struct kvm_segment s;
7699
Bandan Das19677e32014-05-06 02:19:15 -04007700 /*
7701 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7702 * Execution", on an exit, vmx_instruction_info holds most of the
7703 * addressing components of the operand. Only the displacement part
7704 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7705 * For how an actual address is calculated from all these components,
7706 * refer to Vol. 1, "Operand Addressing".
7707 */
7708 int scaling = vmx_instruction_info & 3;
7709 int addr_size = (vmx_instruction_info >> 7) & 7;
7710 bool is_reg = vmx_instruction_info & (1u << 10);
7711 int seg_reg = (vmx_instruction_info >> 15) & 7;
7712 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7713 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7714 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7715 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7716
7717 if (is_reg) {
7718 kvm_queue_exception(vcpu, UD_VECTOR);
7719 return 1;
7720 }
7721
7722 /* Addr = segment_base + offset */
7723 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007724 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007725 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007726 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007727 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007728 off += kvm_register_read(vcpu, index_reg)<<scaling;
7729 vmx_get_segment(vcpu, &s, seg_reg);
7730 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007731
7732 if (addr_size == 1) /* 32 bit */
7733 *ret &= 0xffffffff;
7734
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007735 /* Checks for #GP/#SS exceptions. */
7736 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007737 if (is_long_mode(vcpu)) {
7738 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7739 * non-canonical form. This is the only check on the memory
7740 * destination for long mode!
7741 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007742 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007743 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007744 /* Protected mode: apply checks for segment validity in the
7745 * following order:
7746 * - segment type check (#GP(0) may be thrown)
7747 * - usability check (#GP(0)/#SS(0))
7748 * - limit check (#GP(0)/#SS(0))
7749 */
7750 if (wr)
7751 /* #GP(0) if the destination operand is located in a
7752 * read-only data segment or any code segment.
7753 */
7754 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7755 else
7756 /* #GP(0) if the source operand is located in an
7757 * execute-only code segment
7758 */
7759 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007760 if (exn) {
7761 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7762 return 1;
7763 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007764 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7765 */
7766 exn = (s.unusable != 0);
7767 /* Protected mode: #GP(0)/#SS(0) if the memory
7768 * operand is outside the segment limit.
7769 */
7770 exn = exn || (off + sizeof(u64) > s.limit);
7771 }
7772 if (exn) {
7773 kvm_queue_exception_e(vcpu,
7774 seg_reg == VCPU_SREG_SS ?
7775 SS_VECTOR : GP_VECTOR,
7776 0);
7777 return 1;
7778 }
7779
Bandan Das19677e32014-05-06 02:19:15 -04007780 return 0;
7781}
7782
Radim Krčmářcbf71272017-05-19 15:48:51 +02007783static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007784{
7785 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007786 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007787
7788 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007789 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007790 return 1;
7791
Radim Krčmářcbf71272017-05-19 15:48:51 +02007792 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7793 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007794 kvm_inject_page_fault(vcpu, &e);
7795 return 1;
7796 }
7797
Bandan Das3573e222014-05-06 02:19:16 -04007798 return 0;
7799}
7800
Jim Mattsone29acc52016-11-30 12:03:43 -08007801static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7802{
7803 struct vcpu_vmx *vmx = to_vmx(vcpu);
7804 struct vmcs *shadow_vmcs;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007805 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08007806
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007807 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
7808 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06007809 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08007810
7811 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7812 if (!vmx->nested.cached_vmcs12)
7813 goto out_cached_vmcs12;
7814
7815 if (enable_shadow_vmcs) {
7816 shadow_vmcs = alloc_vmcs();
7817 if (!shadow_vmcs)
7818 goto out_shadow_vmcs;
7819 /* mark vmcs as shadow */
7820 shadow_vmcs->revision_id |= (1u << 31);
7821 /* init shadow vmcs */
7822 vmcs_clear(shadow_vmcs);
7823 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7824 }
7825
Jim Mattsone29acc52016-11-30 12:03:43 -08007826 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7827 HRTIMER_MODE_REL_PINNED);
7828 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7829
7830 vmx->nested.vmxon = true;
7831 return 0;
7832
7833out_shadow_vmcs:
7834 kfree(vmx->nested.cached_vmcs12);
7835
7836out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06007837 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08007838
Jim Mattsonde3a0022017-11-27 17:22:25 -06007839out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08007840 return -ENOMEM;
7841}
7842
Bandan Das3573e222014-05-06 02:19:16 -04007843/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007844 * Emulate the VMXON instruction.
7845 * Currently, we just remember that VMX is active, and do not save or even
7846 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7847 * do not currently need to store anything in that guest-allocated memory
7848 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7849 * argument is different from the VMXON pointer (which the spec says they do).
7850 */
7851static int handle_vmon(struct kvm_vcpu *vcpu)
7852{
Jim Mattsone29acc52016-11-30 12:03:43 -08007853 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007854 gpa_t vmptr;
7855 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007856 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007857 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7858 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007859
Jim Mattson70f3aac2017-04-26 08:53:46 -07007860 /*
7861 * The Intel VMX Instruction Reference lists a bunch of bits that are
7862 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7863 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7864 * Otherwise, we should fail with #UD. But most faulting conditions
7865 * have already been checked by hardware, prior to the VM-exit for
7866 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7867 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007868 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007869 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007870 kvm_queue_exception(vcpu, UD_VECTOR);
7871 return 1;
7872 }
7873
Abel Gordon145c28d2013-04-18 14:36:55 +03007874 if (vmx->nested.vmxon) {
7875 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007876 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007877 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007878
Haozhong Zhang3b840802016-06-22 14:59:54 +08007879 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007880 != VMXON_NEEDED_FEATURES) {
7881 kvm_inject_gp(vcpu, 0);
7882 return 1;
7883 }
7884
Radim Krčmářcbf71272017-05-19 15:48:51 +02007885 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007886 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007887
7888 /*
7889 * SDM 3: 24.11.5
7890 * The first 4 bytes of VMXON region contain the supported
7891 * VMCS revision identifier
7892 *
7893 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7894 * which replaces physical address width with 32
7895 */
7896 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7897 nested_vmx_failInvalid(vcpu);
7898 return kvm_skip_emulated_instruction(vcpu);
7899 }
7900
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007901 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7902 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007903 nested_vmx_failInvalid(vcpu);
7904 return kvm_skip_emulated_instruction(vcpu);
7905 }
7906 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7907 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007908 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007909 nested_vmx_failInvalid(vcpu);
7910 return kvm_skip_emulated_instruction(vcpu);
7911 }
7912 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007913 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007914
7915 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007916 ret = enter_vmx_operation(vcpu);
7917 if (ret)
7918 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007919
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007920 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007921 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007922}
7923
7924/*
7925 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7926 * for running VMX instructions (except VMXON, whose prerequisites are
7927 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007928 * Note that many of these exceptions have priority over VM exits, so they
7929 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007930 */
7931static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7932{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007933 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007934 kvm_queue_exception(vcpu, UD_VECTOR);
7935 return 0;
7936 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007937 return 1;
7938}
7939
David Matlack8ca44e82017-08-01 14:00:39 -07007940static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7941{
7942 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7943 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7944}
7945
Abel Gordone7953d72013-04-18 14:37:55 +03007946static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7947{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007948 if (vmx->nested.current_vmptr == -1ull)
7949 return;
7950
Abel Gordon012f83c2013-04-18 14:39:25 +03007951 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007952 /* copy to memory all shadowed fields in case
7953 they were modified */
7954 copy_shadow_to_vmcs12(vmx);
7955 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007956 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007957 }
Wincy Van705699a2015-02-03 23:58:17 +08007958 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007959
7960 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007961 kvm_vcpu_write_guest_page(&vmx->vcpu,
7962 vmx->nested.current_vmptr >> PAGE_SHIFT,
7963 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007964
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007965 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007966}
7967
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007968/*
7969 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7970 * just stops using VMX.
7971 */
7972static void free_nested(struct vcpu_vmx *vmx)
7973{
Wanpeng Lib7455822017-11-22 14:04:00 -08007974 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007975 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007976
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007977 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08007978 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007979 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007980 vmx->nested.posted_intr_nv = -1;
7981 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007982 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007983 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007984 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7985 free_vmcs(vmx->vmcs01.shadow_vmcs);
7986 vmx->vmcs01.shadow_vmcs = NULL;
7987 }
David Matlack4f2777b2016-07-13 17:16:37 -07007988 kfree(vmx->nested.cached_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06007989 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007990 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007991 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007992 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007993 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007994 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007995 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007996 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007997 }
Wincy Van705699a2015-02-03 23:58:17 +08007998 if (vmx->nested.pi_desc_page) {
7999 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008000 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08008001 vmx->nested.pi_desc_page = NULL;
8002 vmx->nested.pi_desc = NULL;
8003 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008004
Jim Mattsonde3a0022017-11-27 17:22:25 -06008005 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008006}
8007
8008/* Emulate the VMXOFF instruction */
8009static int handle_vmoff(struct kvm_vcpu *vcpu)
8010{
8011 if (!nested_vmx_check_permission(vcpu))
8012 return 1;
8013 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08008014 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008015 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008016}
8017
Nadav Har'El27d6c862011-05-25 23:06:59 +03008018/* Emulate the VMCLEAR instruction */
8019static int handle_vmclear(struct kvm_vcpu *vcpu)
8020{
8021 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08008022 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008023 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008024
8025 if (!nested_vmx_check_permission(vcpu))
8026 return 1;
8027
Radim Krčmářcbf71272017-05-19 15:48:51 +02008028 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03008029 return 1;
8030
Radim Krčmářcbf71272017-05-19 15:48:51 +02008031 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8032 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
8033 return kvm_skip_emulated_instruction(vcpu);
8034 }
8035
8036 if (vmptr == vmx->nested.vmxon_ptr) {
8037 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
8038 return kvm_skip_emulated_instruction(vcpu);
8039 }
8040
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008041 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03008042 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008043
Jim Mattson587d7e722017-03-02 12:41:48 -08008044 kvm_vcpu_write_guest(vcpu,
8045 vmptr + offsetof(struct vmcs12, launch_state),
8046 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03008047
Nadav Har'El27d6c862011-05-25 23:06:59 +03008048 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008049 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008050}
8051
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008052static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
8053
8054/* Emulate the VMLAUNCH instruction */
8055static int handle_vmlaunch(struct kvm_vcpu *vcpu)
8056{
8057 return nested_vmx_run(vcpu, true);
8058}
8059
8060/* Emulate the VMRESUME instruction */
8061static int handle_vmresume(struct kvm_vcpu *vcpu)
8062{
8063
8064 return nested_vmx_run(vcpu, false);
8065}
8066
Nadav Har'El49f705c2011-05-25 23:08:30 +03008067/*
8068 * Read a vmcs12 field. Since these can have varying lengths and we return
8069 * one type, we chose the biggest type (u64) and zero-extend the return value
8070 * to that size. Note that the caller, handle_vmread, might need to use only
8071 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
8072 * 64-bit fields are to be returned).
8073 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008074static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
8075 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03008076{
8077 short offset = vmcs_field_to_offset(field);
8078 char *p;
8079
8080 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008081 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008082
8083 p = ((char *)(get_vmcs12(vcpu))) + offset;
8084
Jim Mattsond37f4262017-12-22 12:12:16 -08008085 switch (vmcs_field_width(field)) {
8086 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008087 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008088 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008089 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008090 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008091 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008092 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008093 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008094 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008095 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008096 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008097 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008098 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008099 WARN_ON(1);
8100 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008101 }
8102}
8103
Abel Gordon20b97fe2013-04-18 14:36:25 +03008104
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008105static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
8106 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03008107 short offset = vmcs_field_to_offset(field);
8108 char *p = ((char *) get_vmcs12(vcpu)) + offset;
8109 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008110 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008111
Jim Mattsond37f4262017-12-22 12:12:16 -08008112 switch (vmcs_field_width(field)) {
8113 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008114 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008115 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008116 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008117 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008118 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008119 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008120 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008121 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008122 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008123 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008124 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008125 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008126 WARN_ON(1);
8127 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008128 }
8129
8130}
8131
Abel Gordon16f5b902013-04-18 14:38:25 +03008132static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
8133{
8134 int i;
8135 unsigned long field;
8136 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008137 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008138 const u16 *fields = shadow_read_write_fields;
Mathias Krausec2bae892013-06-26 20:36:21 +02008139 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03008140
Jan Kiszka282da872014-10-08 18:05:39 +02008141 preempt_disable();
8142
Abel Gordon16f5b902013-04-18 14:38:25 +03008143 vmcs_load(shadow_vmcs);
8144
8145 for (i = 0; i < num_fields; i++) {
8146 field = fields[i];
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008147 field_value = __vmcs_readl(field);
Abel Gordon16f5b902013-04-18 14:38:25 +03008148 vmcs12_write_any(&vmx->vcpu, field, field_value);
8149 }
8150
8151 vmcs_clear(shadow_vmcs);
8152 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02008153
8154 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03008155}
8156
Abel Gordonc3114422013-04-18 14:38:55 +03008157static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
8158{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008159 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02008160 shadow_read_write_fields,
8161 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03008162 };
Mathias Krausec2bae892013-06-26 20:36:21 +02008163 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03008164 max_shadow_read_write_fields,
8165 max_shadow_read_only_fields
8166 };
8167 int i, q;
8168 unsigned long field;
8169 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008170 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03008171
8172 vmcs_load(shadow_vmcs);
8173
Mathias Krausec2bae892013-06-26 20:36:21 +02008174 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03008175 for (i = 0; i < max_fields[q]; i++) {
8176 field = fields[q][i];
8177 vmcs12_read_any(&vmx->vcpu, field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008178 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008179 }
8180 }
8181
8182 vmcs_clear(shadow_vmcs);
8183 vmcs_load(vmx->loaded_vmcs->vmcs);
8184}
8185
Nadav Har'El49f705c2011-05-25 23:08:30 +03008186/*
8187 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
8188 * used before) all generate the same failure when it is missing.
8189 */
8190static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
8191{
8192 struct vcpu_vmx *vmx = to_vmx(vcpu);
8193 if (vmx->nested.current_vmptr == -1ull) {
8194 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008195 return 0;
8196 }
8197 return 1;
8198}
8199
8200static int handle_vmread(struct kvm_vcpu *vcpu)
8201{
8202 unsigned long field;
8203 u64 field_value;
8204 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8205 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8206 gva_t gva = 0;
8207
Kyle Hueyeb277562016-11-29 12:40:39 -08008208 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008209 return 1;
8210
Kyle Huey6affcbe2016-11-29 12:40:40 -08008211 if (!nested_vmx_check_vmcs12(vcpu))
8212 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008213
Nadav Har'El49f705c2011-05-25 23:08:30 +03008214 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008215 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008216 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008217 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008218 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008219 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008220 }
8221 /*
8222 * Now copy part of this value to register or memory, as requested.
8223 * Note that the number of bits actually copied is 32 or 64 depending
8224 * on the guest's mode (32 or 64 bit), not on the given field's length.
8225 */
8226 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008227 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008228 field_value);
8229 } else {
8230 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008231 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008232 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008233 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03008234 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
8235 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
8236 }
8237
8238 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008239 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008240}
8241
8242
8243static int handle_vmwrite(struct kvm_vcpu *vcpu)
8244{
8245 unsigned long field;
8246 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008247 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008248 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8249 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008250
Nadav Har'El49f705c2011-05-25 23:08:30 +03008251 /* The value to write might be 32 or 64 bits, depending on L1's long
8252 * mode, and eventually we need to write that into a field of several
8253 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008254 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008255 * bits into the vmcs12 field.
8256 */
8257 u64 field_value = 0;
8258 struct x86_exception e;
8259
Kyle Hueyeb277562016-11-29 12:40:39 -08008260 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008261 return 1;
8262
Kyle Huey6affcbe2016-11-29 12:40:40 -08008263 if (!nested_vmx_check_vmcs12(vcpu))
8264 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008265
Nadav Har'El49f705c2011-05-25 23:08:30 +03008266 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008267 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008268 (((vmx_instruction_info) >> 3) & 0xf));
8269 else {
8270 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008271 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008272 return 1;
8273 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03008274 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008275 kvm_inject_page_fault(vcpu, &e);
8276 return 1;
8277 }
8278 }
8279
8280
Nadav Amit27e6fb52014-06-18 17:19:26 +03008281 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008282 if (vmcs_field_readonly(field)) {
8283 nested_vmx_failValid(vcpu,
8284 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008285 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008286 }
8287
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008288 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008289 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008290 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008291 }
8292
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008293 switch (field) {
8294#define SHADOW_FIELD_RW(x) case x:
8295#include "vmx_shadow_fields.h"
8296 /*
8297 * The fields that can be updated by L1 without a vmexit are
8298 * always updated in the vmcs02, the others go down the slow
8299 * path of prepare_vmcs02.
8300 */
8301 break;
8302 default:
8303 vmx->nested.dirty_vmcs12 = true;
8304 break;
8305 }
8306
Nadav Har'El49f705c2011-05-25 23:08:30 +03008307 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008308 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008309}
8310
Jim Mattsona8bc2842016-11-30 12:03:44 -08008311static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8312{
8313 vmx->nested.current_vmptr = vmptr;
8314 if (enable_shadow_vmcs) {
8315 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8316 SECONDARY_EXEC_SHADOW_VMCS);
8317 vmcs_write64(VMCS_LINK_POINTER,
8318 __pa(vmx->vmcs01.shadow_vmcs));
8319 vmx->nested.sync_shadow_vmcs = true;
8320 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008321 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008322}
8323
Nadav Har'El63846662011-05-25 23:07:29 +03008324/* Emulate the VMPTRLD instruction */
8325static int handle_vmptrld(struct kvm_vcpu *vcpu)
8326{
8327 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008328 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008329
8330 if (!nested_vmx_check_permission(vcpu))
8331 return 1;
8332
Radim Krčmářcbf71272017-05-19 15:48:51 +02008333 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008334 return 1;
8335
Radim Krčmářcbf71272017-05-19 15:48:51 +02008336 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8337 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
8338 return kvm_skip_emulated_instruction(vcpu);
8339 }
8340
8341 if (vmptr == vmx->nested.vmxon_ptr) {
8342 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
8343 return kvm_skip_emulated_instruction(vcpu);
8344 }
8345
Nadav Har'El63846662011-05-25 23:07:29 +03008346 if (vmx->nested.current_vmptr != vmptr) {
8347 struct vmcs12 *new_vmcs12;
8348 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008349 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
8350 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03008351 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008352 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008353 }
8354 new_vmcs12 = kmap(page);
8355 if (new_vmcs12->revision_id != VMCS12_REVISION) {
8356 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008357 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03008358 nested_vmx_failValid(vcpu,
8359 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008360 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008361 }
Nadav Har'El63846662011-05-25 23:07:29 +03008362
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008363 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07008364 /*
8365 * Load VMCS12 from guest memory since it is not already
8366 * cached.
8367 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008368 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8369 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008370 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008371
Jim Mattsona8bc2842016-11-30 12:03:44 -08008372 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008373 }
8374
8375 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008376 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008377}
8378
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008379/* Emulate the VMPTRST instruction */
8380static int handle_vmptrst(struct kvm_vcpu *vcpu)
8381{
8382 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8383 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8384 gva_t vmcs_gva;
8385 struct x86_exception e;
8386
8387 if (!nested_vmx_check_permission(vcpu))
8388 return 1;
8389
8390 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008391 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008392 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008393 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008394 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
8395 (void *)&to_vmx(vcpu)->nested.current_vmptr,
8396 sizeof(u64), &e)) {
8397 kvm_inject_page_fault(vcpu, &e);
8398 return 1;
8399 }
8400 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008401 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008402}
8403
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008404/* Emulate the INVEPT instruction */
8405static int handle_invept(struct kvm_vcpu *vcpu)
8406{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008407 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008408 u32 vmx_instruction_info, types;
8409 unsigned long type;
8410 gva_t gva;
8411 struct x86_exception e;
8412 struct {
8413 u64 eptp, gpa;
8414 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008415
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008416 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008417 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008418 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008419 kvm_queue_exception(vcpu, UD_VECTOR);
8420 return 1;
8421 }
8422
8423 if (!nested_vmx_check_permission(vcpu))
8424 return 1;
8425
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008426 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008427 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008428
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008429 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008430
Jim Mattson85c856b2016-10-26 08:38:38 -07008431 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008432 nested_vmx_failValid(vcpu,
8433 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008434 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008435 }
8436
8437 /* According to the Intel VMX instruction reference, the memory
8438 * operand is read even if it isn't needed (e.g., for type==global)
8439 */
8440 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008441 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008442 return 1;
8443 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8444 sizeof(operand), &e)) {
8445 kvm_inject_page_fault(vcpu, &e);
8446 return 1;
8447 }
8448
8449 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008450 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008451 /*
8452 * TODO: track mappings and invalidate
8453 * single context requests appropriately
8454 */
8455 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008456 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008457 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008458 nested_vmx_succeed(vcpu);
8459 break;
8460 default:
8461 BUG_ON(1);
8462 break;
8463 }
8464
Kyle Huey6affcbe2016-11-29 12:40:40 -08008465 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008466}
8467
Petr Matouseka642fc32014-09-23 20:22:30 +02008468static int handle_invvpid(struct kvm_vcpu *vcpu)
8469{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008470 struct vcpu_vmx *vmx = to_vmx(vcpu);
8471 u32 vmx_instruction_info;
8472 unsigned long type, types;
8473 gva_t gva;
8474 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008475 struct {
8476 u64 vpid;
8477 u64 gla;
8478 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008479
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008480 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008481 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008482 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008483 kvm_queue_exception(vcpu, UD_VECTOR);
8484 return 1;
8485 }
8486
8487 if (!nested_vmx_check_permission(vcpu))
8488 return 1;
8489
8490 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8491 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
8492
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008493 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008494 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008495
Jim Mattson85c856b2016-10-26 08:38:38 -07008496 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008497 nested_vmx_failValid(vcpu,
8498 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008499 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008500 }
8501
8502 /* according to the intel vmx instruction reference, the memory
8503 * operand is read even if it isn't needed (e.g., for type==global)
8504 */
8505 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
8506 vmx_instruction_info, false, &gva))
8507 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07008508 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8509 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008510 kvm_inject_page_fault(vcpu, &e);
8511 return 1;
8512 }
Jim Mattson40352602017-06-28 09:37:37 -07008513 if (operand.vpid >> 16) {
8514 nested_vmx_failValid(vcpu,
8515 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8516 return kvm_skip_emulated_instruction(vcpu);
8517 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008518
8519 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008520 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Liran Aloncd9a4912018-05-22 17:16:15 +03008521 if (!operand.vpid ||
8522 is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07008523 nested_vmx_failValid(vcpu,
8524 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8525 return kvm_skip_emulated_instruction(vcpu);
8526 }
Liran Aloncd9a4912018-05-22 17:16:15 +03008527 if (cpu_has_vmx_invvpid_individual_addr() &&
8528 vmx->nested.vpid02) {
8529 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR,
8530 vmx->nested.vpid02, operand.gla);
8531 } else
8532 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
8533 break;
Paolo Bonzinief697a72016-03-18 16:58:38 +01008534 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008535 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07008536 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008537 nested_vmx_failValid(vcpu,
8538 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008539 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008540 }
Liran Aloncd9a4912018-05-22 17:16:15 +03008541 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008542 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008543 case VMX_VPID_EXTENT_ALL_CONTEXT:
Liran Aloncd9a4912018-05-22 17:16:15 +03008544 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008545 break;
8546 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008547 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008548 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008549 }
8550
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008551 nested_vmx_succeed(vcpu);
8552
Kyle Huey6affcbe2016-11-29 12:40:40 -08008553 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02008554}
8555
Kai Huang843e4332015-01-28 10:54:28 +08008556static int handle_pml_full(struct kvm_vcpu *vcpu)
8557{
8558 unsigned long exit_qualification;
8559
8560 trace_kvm_pml_full(vcpu->vcpu_id);
8561
8562 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8563
8564 /*
8565 * PML buffer FULL happened while executing iret from NMI,
8566 * "blocked by NMI" bit has to be set before next VM entry.
8567 */
8568 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01008569 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08008570 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
8571 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8572 GUEST_INTR_STATE_NMI);
8573
8574 /*
8575 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
8576 * here.., and there's no userspace involvement needed for PML.
8577 */
8578 return 1;
8579}
8580
Yunhong Jiang64672c92016-06-13 14:19:59 -07008581static int handle_preemption_timer(struct kvm_vcpu *vcpu)
8582{
8583 kvm_lapic_expired_hv_timer(vcpu);
8584 return 1;
8585}
8586
Bandan Das41ab9372017-08-03 15:54:43 -04008587static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
8588{
8589 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04008590 int maxphyaddr = cpuid_maxphyaddr(vcpu);
8591
8592 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008593 switch (address & VMX_EPTP_MT_MASK) {
8594 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008595 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008596 return false;
8597 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008598 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008599 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008600 return false;
8601 break;
8602 default:
8603 return false;
8604 }
8605
David Hildenbrandbb97a012017-08-10 23:15:28 +02008606 /* only 4 levels page-walk length are valid */
8607 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008608 return false;
8609
8610 /* Reserved bits should not be set */
8611 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8612 return false;
8613
8614 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008615 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008616 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008617 return false;
8618 }
8619
8620 return true;
8621}
8622
8623static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8624 struct vmcs12 *vmcs12)
8625{
8626 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8627 u64 address;
8628 bool accessed_dirty;
8629 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8630
8631 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8632 !nested_cpu_has_ept(vmcs12))
8633 return 1;
8634
8635 if (index >= VMFUNC_EPTP_ENTRIES)
8636 return 1;
8637
8638
8639 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8640 &address, index * 8, 8))
8641 return 1;
8642
David Hildenbrandbb97a012017-08-10 23:15:28 +02008643 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008644
8645 /*
8646 * If the (L2) guest does a vmfunc to the currently
8647 * active ept pointer, we don't have to do anything else
8648 */
8649 if (vmcs12->ept_pointer != address) {
8650 if (!valid_ept_address(vcpu, address))
8651 return 1;
8652
8653 kvm_mmu_unload(vcpu);
8654 mmu->ept_ad = accessed_dirty;
8655 mmu->base_role.ad_disabled = !accessed_dirty;
8656 vmcs12->ept_pointer = address;
8657 /*
8658 * TODO: Check what's the correct approach in case
8659 * mmu reload fails. Currently, we just let the next
8660 * reload potentially fail
8661 */
8662 kvm_mmu_reload(vcpu);
8663 }
8664
8665 return 0;
8666}
8667
Bandan Das2a499e42017-08-03 15:54:41 -04008668static int handle_vmfunc(struct kvm_vcpu *vcpu)
8669{
Bandan Das27c42a12017-08-03 15:54:42 -04008670 struct vcpu_vmx *vmx = to_vmx(vcpu);
8671 struct vmcs12 *vmcs12;
8672 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8673
8674 /*
8675 * VMFUNC is only supported for nested guests, but we always enable the
8676 * secondary control for simplicity; for non-nested mode, fake that we
8677 * didn't by injecting #UD.
8678 */
8679 if (!is_guest_mode(vcpu)) {
8680 kvm_queue_exception(vcpu, UD_VECTOR);
8681 return 1;
8682 }
8683
8684 vmcs12 = get_vmcs12(vcpu);
8685 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8686 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008687
8688 switch (function) {
8689 case 0:
8690 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8691 goto fail;
8692 break;
8693 default:
8694 goto fail;
8695 }
8696 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008697
8698fail:
8699 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8700 vmcs_read32(VM_EXIT_INTR_INFO),
8701 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008702 return 1;
8703}
8704
Nadav Har'El0140cae2011-05-25 23:06:28 +03008705/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008706 * The exit handlers return 1 if the exit was handled fully and guest execution
8707 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8708 * to be done to userspace and return 0.
8709 */
Mathias Krause772e0312012-08-30 01:30:19 +02008710static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008711 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8712 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008713 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008714 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008715 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008716 [EXIT_REASON_CR_ACCESS] = handle_cr,
8717 [EXIT_REASON_DR_ACCESS] = handle_dr,
8718 [EXIT_REASON_CPUID] = handle_cpuid,
8719 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8720 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8721 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8722 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008723 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008724 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008725 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008726 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008727 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008728 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008729 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008730 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008731 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008732 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008733 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008734 [EXIT_REASON_VMOFF] = handle_vmoff,
8735 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008736 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8737 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008738 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008739 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008740 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008741 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008742 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008743 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02008744 [EXIT_REASON_GDTR_IDTR] = handle_desc,
8745 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008746 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8747 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008748 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008749 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008750 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008751 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008752 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008753 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008754 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008755 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008756 [EXIT_REASON_XSAVES] = handle_xsaves,
8757 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008758 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008759 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008760 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008761};
8762
8763static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008764 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008765
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008766static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8767 struct vmcs12 *vmcs12)
8768{
8769 unsigned long exit_qualification;
8770 gpa_t bitmap, last_bitmap;
8771 unsigned int port;
8772 int size;
8773 u8 b;
8774
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008775 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008776 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008777
8778 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8779
8780 port = exit_qualification >> 16;
8781 size = (exit_qualification & 7) + 1;
8782
8783 last_bitmap = (gpa_t)-1;
8784 b = -1;
8785
8786 while (size > 0) {
8787 if (port < 0x8000)
8788 bitmap = vmcs12->io_bitmap_a;
8789 else if (port < 0x10000)
8790 bitmap = vmcs12->io_bitmap_b;
8791 else
Joe Perches1d804d02015-03-30 16:46:09 -07008792 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008793 bitmap += (port & 0x7fff) / 8;
8794
8795 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008796 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008797 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008798 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008799 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008800
8801 port++;
8802 size--;
8803 last_bitmap = bitmap;
8804 }
8805
Joe Perches1d804d02015-03-30 16:46:09 -07008806 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008807}
8808
Nadav Har'El644d7112011-05-25 23:12:35 +03008809/*
8810 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8811 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8812 * disinterest in the current event (read or write a specific MSR) by using an
8813 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8814 */
8815static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8816 struct vmcs12 *vmcs12, u32 exit_reason)
8817{
8818 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8819 gpa_t bitmap;
8820
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008821 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008822 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008823
8824 /*
8825 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8826 * for the four combinations of read/write and low/high MSR numbers.
8827 * First we need to figure out which of the four to use:
8828 */
8829 bitmap = vmcs12->msr_bitmap;
8830 if (exit_reason == EXIT_REASON_MSR_WRITE)
8831 bitmap += 2048;
8832 if (msr_index >= 0xc0000000) {
8833 msr_index -= 0xc0000000;
8834 bitmap += 1024;
8835 }
8836
8837 /* Then read the msr_index'th bit from this bitmap: */
8838 if (msr_index < 1024*8) {
8839 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008840 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008841 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008842 return 1 & (b >> (msr_index & 7));
8843 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008844 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008845}
8846
8847/*
8848 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8849 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8850 * intercept (via guest_host_mask etc.) the current event.
8851 */
8852static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8853 struct vmcs12 *vmcs12)
8854{
8855 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8856 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008857 int reg;
8858 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008859
8860 switch ((exit_qualification >> 4) & 3) {
8861 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008862 reg = (exit_qualification >> 8) & 15;
8863 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008864 switch (cr) {
8865 case 0:
8866 if (vmcs12->cr0_guest_host_mask &
8867 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008868 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008869 break;
8870 case 3:
8871 if ((vmcs12->cr3_target_count >= 1 &&
8872 vmcs12->cr3_target_value0 == val) ||
8873 (vmcs12->cr3_target_count >= 2 &&
8874 vmcs12->cr3_target_value1 == val) ||
8875 (vmcs12->cr3_target_count >= 3 &&
8876 vmcs12->cr3_target_value2 == val) ||
8877 (vmcs12->cr3_target_count >= 4 &&
8878 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008879 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008880 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008881 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008882 break;
8883 case 4:
8884 if (vmcs12->cr4_guest_host_mask &
8885 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008886 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008887 break;
8888 case 8:
8889 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008890 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008891 break;
8892 }
8893 break;
8894 case 2: /* clts */
8895 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8896 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008897 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008898 break;
8899 case 1: /* mov from cr */
8900 switch (cr) {
8901 case 3:
8902 if (vmcs12->cpu_based_vm_exec_control &
8903 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008904 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008905 break;
8906 case 8:
8907 if (vmcs12->cpu_based_vm_exec_control &
8908 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008909 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008910 break;
8911 }
8912 break;
8913 case 3: /* lmsw */
8914 /*
8915 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8916 * cr0. Other attempted changes are ignored, with no exit.
8917 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008918 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008919 if (vmcs12->cr0_guest_host_mask & 0xe &
8920 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008921 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008922 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8923 !(vmcs12->cr0_read_shadow & 0x1) &&
8924 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008925 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008926 break;
8927 }
Joe Perches1d804d02015-03-30 16:46:09 -07008928 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008929}
8930
8931/*
8932 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8933 * should handle it ourselves in L0 (and then continue L2). Only call this
8934 * when in is_guest_mode (L2).
8935 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008936static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008937{
Nadav Har'El644d7112011-05-25 23:12:35 +03008938 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8939 struct vcpu_vmx *vmx = to_vmx(vcpu);
8940 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8941
Jim Mattson4f350c62017-09-14 16:31:44 -07008942 if (vmx->nested.nested_run_pending)
8943 return false;
8944
8945 if (unlikely(vmx->fail)) {
8946 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8947 vmcs_read32(VM_INSTRUCTION_ERROR));
8948 return true;
8949 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008950
David Matlackc9f04402017-08-01 14:00:40 -07008951 /*
8952 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06008953 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
8954 * Page). The CPU may write to these pages via their host
8955 * physical address while L2 is running, bypassing any
8956 * address-translation-based dirty tracking (e.g. EPT write
8957 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07008958 *
8959 * Mark them dirty on every exit from L2 to prevent them from
8960 * getting out of sync with dirty tracking.
8961 */
8962 nested_mark_vmcs12_pages_dirty(vcpu);
8963
Jim Mattson4f350c62017-09-14 16:31:44 -07008964 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8965 vmcs_readl(EXIT_QUALIFICATION),
8966 vmx->idt_vectoring_info,
8967 intr_info,
8968 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8969 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008970
8971 switch (exit_reason) {
8972 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008973 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008974 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008975 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008976 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008977 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008978 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008979 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008980 else if (is_debug(intr_info) &&
8981 vcpu->guest_debug &
8982 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8983 return false;
8984 else if (is_breakpoint(intr_info) &&
8985 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8986 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008987 return vmcs12->exception_bitmap &
8988 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8989 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008990 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008991 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008992 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008993 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008994 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008995 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008996 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008997 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008998 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008999 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07009000 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009001 case EXIT_REASON_HLT:
9002 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
9003 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07009004 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009005 case EXIT_REASON_INVLPG:
9006 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
9007 case EXIT_REASON_RDPMC:
9008 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009009 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009010 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009011 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009012 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009013 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03009014 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
9015 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
9016 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
9017 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
9018 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
9019 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02009020 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03009021 /*
9022 * VMX instructions trap unconditionally. This allows L1 to
9023 * emulate them for its L2 guest, i.e., allows 3-level nesting!
9024 */
Joe Perches1d804d02015-03-30 16:46:09 -07009025 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009026 case EXIT_REASON_CR_ACCESS:
9027 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
9028 case EXIT_REASON_DR_ACCESS:
9029 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
9030 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009031 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02009032 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
9033 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03009034 case EXIT_REASON_MSR_READ:
9035 case EXIT_REASON_MSR_WRITE:
9036 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
9037 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07009038 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009039 case EXIT_REASON_MWAIT_INSTRUCTION:
9040 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009041 case EXIT_REASON_MONITOR_TRAP_FLAG:
9042 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03009043 case EXIT_REASON_MONITOR_INSTRUCTION:
9044 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
9045 case EXIT_REASON_PAUSE_INSTRUCTION:
9046 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
9047 nested_cpu_has2(vmcs12,
9048 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
9049 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07009050 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009051 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009052 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03009053 case EXIT_REASON_APIC_ACCESS:
Wincy Van82f0dd42015-02-03 23:57:18 +08009054 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08009055 case EXIT_REASON_EOI_INDUCED:
Jim Mattsonab5df312018-05-09 17:02:03 -04009056 /*
9057 * The controls for "virtualize APIC accesses," "APIC-
9058 * register virtualization," and "virtual-interrupt
9059 * delivery" only come from vmcs12.
9060 */
Joe Perches1d804d02015-03-30 16:46:09 -07009061 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009062 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009063 /*
9064 * L0 always deals with the EPT violation. If nested EPT is
9065 * used, and the nested mmu code discovers that the address is
9066 * missing in the guest EPT table (EPT12), the EPT violation
9067 * will be injected with nested_ept_inject_page_fault()
9068 */
Joe Perches1d804d02015-03-30 16:46:09 -07009069 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009070 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009071 /*
9072 * L2 never uses directly L1's EPT, but rather L0's own EPT
9073 * table (shadow on EPT) or a merged EPT table that L0 built
9074 * (EPT on EPT). So any problems with the structure of the
9075 * table is L0's fault.
9076 */
Joe Perches1d804d02015-03-30 16:46:09 -07009077 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009078 case EXIT_REASON_INVPCID:
9079 return
9080 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
9081 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009082 case EXIT_REASON_WBINVD:
9083 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
9084 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07009085 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009086 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
9087 /*
9088 * This should never happen, since it is not possible to
9089 * set XSS to a non-zero value---neither in L1 nor in L2.
9090 * If if it were, XSS would have to be checked against
9091 * the XSS exit bitmap in vmcs12.
9092 */
9093 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08009094 case EXIT_REASON_PREEMPTION_TIMER:
9095 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02009096 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04009097 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02009098 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04009099 case EXIT_REASON_VMFUNC:
9100 /* VM functions are emulated through L2->L0 vmexits. */
9101 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009102 default:
Joe Perches1d804d02015-03-30 16:46:09 -07009103 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009104 }
9105}
9106
Paolo Bonzini7313c692017-07-27 10:31:25 +02009107static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
9108{
9109 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9110
9111 /*
9112 * At this point, the exit interruption info in exit_intr_info
9113 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
9114 * we need to query the in-kernel LAPIC.
9115 */
9116 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
9117 if ((exit_intr_info &
9118 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9119 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
9120 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9121 vmcs12->vm_exit_intr_error_code =
9122 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
9123 }
9124
9125 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
9126 vmcs_readl(EXIT_QUALIFICATION));
9127 return 1;
9128}
9129
Avi Kivity586f9602010-11-18 13:09:54 +02009130static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
9131{
9132 *info1 = vmcs_readl(EXIT_QUALIFICATION);
9133 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
9134}
9135
Kai Huanga3eaa862015-11-04 13:46:05 +08009136static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08009137{
Kai Huanga3eaa862015-11-04 13:46:05 +08009138 if (vmx->pml_pg) {
9139 __free_page(vmx->pml_pg);
9140 vmx->pml_pg = NULL;
9141 }
Kai Huang843e4332015-01-28 10:54:28 +08009142}
9143
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009144static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08009145{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009146 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009147 u64 *pml_buf;
9148 u16 pml_idx;
9149
9150 pml_idx = vmcs_read16(GUEST_PML_INDEX);
9151
9152 /* Do nothing if PML buffer is empty */
9153 if (pml_idx == (PML_ENTITY_NUM - 1))
9154 return;
9155
9156 /* PML index always points to next available PML buffer entity */
9157 if (pml_idx >= PML_ENTITY_NUM)
9158 pml_idx = 0;
9159 else
9160 pml_idx++;
9161
9162 pml_buf = page_address(vmx->pml_pg);
9163 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
9164 u64 gpa;
9165
9166 gpa = pml_buf[pml_idx];
9167 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009168 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08009169 }
9170
9171 /* reset PML index */
9172 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
9173}
9174
9175/*
9176 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
9177 * Called before reporting dirty_bitmap to userspace.
9178 */
9179static void kvm_flush_pml_buffers(struct kvm *kvm)
9180{
9181 int i;
9182 struct kvm_vcpu *vcpu;
9183 /*
9184 * We only need to kick vcpu out of guest mode here, as PML buffer
9185 * is flushed at beginning of all VMEXITs, and it's obvious that only
9186 * vcpus running in guest are possible to have unflushed GPAs in PML
9187 * buffer.
9188 */
9189 kvm_for_each_vcpu(i, vcpu, kvm)
9190 kvm_vcpu_kick(vcpu);
9191}
9192
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009193static void vmx_dump_sel(char *name, uint32_t sel)
9194{
9195 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009196 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009197 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9198 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9199 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9200}
9201
9202static void vmx_dump_dtsel(char *name, uint32_t limit)
9203{
9204 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9205 name, vmcs_read32(limit),
9206 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9207}
9208
9209static void dump_vmcs(void)
9210{
9211 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9212 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9213 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9214 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9215 u32 secondary_exec_control = 0;
9216 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009217 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009218 int i, n;
9219
9220 if (cpu_has_secondary_exec_ctrls())
9221 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9222
9223 pr_err("*** Guest State ***\n");
9224 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9225 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9226 vmcs_readl(CR0_GUEST_HOST_MASK));
9227 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9228 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9229 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9230 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9231 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9232 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009233 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9234 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9235 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9236 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009237 }
9238 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9239 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9240 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9241 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9242 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9243 vmcs_readl(GUEST_SYSENTER_ESP),
9244 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9245 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9246 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9247 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9248 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9249 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9250 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9251 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9252 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9253 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9254 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9255 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9256 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009257 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9258 efer, vmcs_read64(GUEST_IA32_PAT));
9259 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9260 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009261 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009262 if (cpu_has_load_perf_global_ctrl &&
9263 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009264 pr_err("PerfGlobCtl = 0x%016llx\n",
9265 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009266 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009267 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009268 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9269 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9270 vmcs_read32(GUEST_ACTIVITY_STATE));
9271 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9272 pr_err("InterruptStatus = %04x\n",
9273 vmcs_read16(GUEST_INTR_STATUS));
9274
9275 pr_err("*** Host State ***\n");
9276 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9277 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9278 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9279 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9280 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9281 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9282 vmcs_read16(HOST_TR_SELECTOR));
9283 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9284 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9285 vmcs_readl(HOST_TR_BASE));
9286 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9287 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9288 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9289 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9290 vmcs_readl(HOST_CR4));
9291 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9292 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9293 vmcs_read32(HOST_IA32_SYSENTER_CS),
9294 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9295 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009296 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9297 vmcs_read64(HOST_IA32_EFER),
9298 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009299 if (cpu_has_load_perf_global_ctrl &&
9300 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009301 pr_err("PerfGlobCtl = 0x%016llx\n",
9302 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009303
9304 pr_err("*** Control State ***\n");
9305 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9306 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9307 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9308 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9309 vmcs_read32(EXCEPTION_BITMAP),
9310 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9311 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9312 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9313 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9314 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9315 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9316 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9317 vmcs_read32(VM_EXIT_INTR_INFO),
9318 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9319 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9320 pr_err(" reason=%08x qualification=%016lx\n",
9321 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9322 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9323 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9324 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009325 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009326 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009327 pr_err("TSC Multiplier = 0x%016llx\n",
9328 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009329 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9330 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9331 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9332 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9333 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009334 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009335 n = vmcs_read32(CR3_TARGET_COUNT);
9336 for (i = 0; i + 1 < n; i += 4)
9337 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9338 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9339 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9340 if (i < n)
9341 pr_err("CR3 target%u=%016lx\n",
9342 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9343 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9344 pr_err("PLE Gap=%08x Window=%08x\n",
9345 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9346 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9347 pr_err("Virtual processor ID = 0x%04x\n",
9348 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9349}
9350
Avi Kivity6aa8b732006-12-10 02:21:36 -08009351/*
9352 * The guest has exited. See if we can fix it or if we need userspace
9353 * assistance.
9354 */
Avi Kivity851ba692009-08-24 11:10:17 +03009355static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009356{
Avi Kivity29bd8a72007-09-10 17:27:03 +03009357 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08009358 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02009359 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03009360
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01009361 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
9362
Kai Huang843e4332015-01-28 10:54:28 +08009363 /*
9364 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
9365 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
9366 * querying dirty_bitmap, we only need to kick all vcpus out of guest
9367 * mode as if vcpus is in root mode, the PML buffer must has been
9368 * flushed already.
9369 */
9370 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009371 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009372
Mohammed Gamal80ced182009-09-01 12:48:18 +02009373 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02009374 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02009375 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01009376
Paolo Bonzini7313c692017-07-27 10:31:25 +02009377 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
9378 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03009379
Mohammed Gamal51207022010-05-31 22:40:54 +03009380 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009381 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03009382 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9383 vcpu->run->fail_entry.hardware_entry_failure_reason
9384 = exit_reason;
9385 return 0;
9386 }
9387
Avi Kivity29bd8a72007-09-10 17:27:03 +03009388 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03009389 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9390 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03009391 = vmcs_read32(VM_INSTRUCTION_ERROR);
9392 return 0;
9393 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009394
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009395 /*
9396 * Note:
9397 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
9398 * delivery event since it indicates guest is accessing MMIO.
9399 * The vm-exit can be triggered again after return to guest that
9400 * will cause infinite loop.
9401 */
Mike Dayd77c26f2007-10-08 09:02:08 -04009402 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08009403 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02009404 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00009405 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009406 exit_reason != EXIT_REASON_TASK_SWITCH)) {
9407 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9408 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009409 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009410 vcpu->run->internal.data[0] = vectoring_info;
9411 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009412 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
9413 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
9414 vcpu->run->internal.ndata++;
9415 vcpu->run->internal.data[3] =
9416 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
9417 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009418 return 0;
9419 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02009420
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009421 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009422 vmx->loaded_vmcs->soft_vnmi_blocked)) {
9423 if (vmx_interrupt_allowed(vcpu)) {
9424 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9425 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
9426 vcpu->arch.nmi_pending) {
9427 /*
9428 * This CPU don't support us in finding the end of an
9429 * NMI-blocked window if the guest runs with IRQs
9430 * disabled. So we pull the trigger after 1 s of
9431 * futile waiting, but inform the user about this.
9432 */
9433 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
9434 "state on VCPU %d after 1 s timeout\n",
9435 __func__, vcpu->vcpu_id);
9436 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9437 }
9438 }
9439
Avi Kivity6aa8b732006-12-10 02:21:36 -08009440 if (exit_reason < kvm_vmx_max_exit_handlers
9441 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03009442 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009443 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01009444 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
9445 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03009446 kvm_queue_exception(vcpu, UD_VECTOR);
9447 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009448 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009449}
9450
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009451static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009452{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009453 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9454
9455 if (is_guest_mode(vcpu) &&
9456 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9457 return;
9458
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009459 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009460 vmcs_write32(TPR_THRESHOLD, 0);
9461 return;
9462 }
9463
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009464 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009465}
9466
Jim Mattson8d860bb2018-05-09 16:56:05 -04009467static void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08009468{
9469 u32 sec_exec_control;
9470
Jim Mattson8d860bb2018-05-09 16:56:05 -04009471 if (!lapic_in_kernel(vcpu))
9472 return;
9473
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009474 /* Postpone execution until vmcs01 is the current VMCS. */
9475 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -04009476 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009477 return;
9478 }
9479
Paolo Bonzini35754c92015-07-29 12:05:37 +02009480 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08009481 return;
9482
9483 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -04009484 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
9485 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08009486
Jim Mattson8d860bb2018-05-09 16:56:05 -04009487 switch (kvm_get_apic_mode(vcpu)) {
9488 case LAPIC_MODE_INVALID:
9489 WARN_ONCE(true, "Invalid local APIC state");
9490 case LAPIC_MODE_DISABLED:
9491 break;
9492 case LAPIC_MODE_XAPIC:
9493 if (flexpriority_enabled) {
9494 sec_exec_control |=
9495 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9496 vmx_flush_tlb(vcpu, true);
9497 }
9498 break;
9499 case LAPIC_MODE_X2APIC:
9500 if (cpu_has_vmx_virtualize_x2apic_mode())
9501 sec_exec_control |=
9502 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9503 break;
Yang Zhang8d146952013-01-25 10:18:50 +08009504 }
9505 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
9506
Paolo Bonzini904e14f2018-01-16 16:51:18 +01009507 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08009508}
9509
Tang Chen38b99172014-09-24 15:57:54 +08009510static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
9511{
Jim Mattsonab5df312018-05-09 17:02:03 -04009512 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08009513 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07009514 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009515 }
Tang Chen38b99172014-09-24 15:57:54 +08009516}
9517
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009518static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009519{
9520 u16 status;
9521 u8 old;
9522
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009523 if (max_isr == -1)
9524 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009525
9526 status = vmcs_read16(GUEST_INTR_STATUS);
9527 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009528 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08009529 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009530 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009531 vmcs_write16(GUEST_INTR_STATUS, status);
9532 }
9533}
9534
9535static void vmx_set_rvi(int vector)
9536{
9537 u16 status;
9538 u8 old;
9539
Wei Wang4114c272014-11-05 10:53:43 +08009540 if (vector == -1)
9541 vector = 0;
9542
Yang Zhangc7c9c562013-01-25 10:18:51 +08009543 status = vmcs_read16(GUEST_INTR_STATUS);
9544 old = (u8)status & 0xff;
9545 if ((u8)vector != old) {
9546 status &= ~0xff;
9547 status |= (u8)vector;
9548 vmcs_write16(GUEST_INTR_STATUS, status);
9549 }
9550}
9551
9552static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
9553{
Liran Alon851c1a182017-12-24 18:12:56 +02009554 /*
9555 * When running L2, updating RVI is only relevant when
9556 * vmcs12 virtual-interrupt-delivery enabled.
9557 * However, it can be enabled only when L1 also
9558 * intercepts external-interrupts and in that case
9559 * we should not update vmcs02 RVI but instead intercept
9560 * interrupt. Therefore, do nothing when running L2.
9561 */
9562 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08009563 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009564}
9565
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009566static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009567{
9568 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009569 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02009570 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009571
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009572 WARN_ON(!vcpu->arch.apicv_active);
9573 if (pi_test_on(&vmx->pi_desc)) {
9574 pi_clear_on(&vmx->pi_desc);
9575 /*
9576 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
9577 * But on x86 this is just a compiler barrier anyway.
9578 */
9579 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02009580 max_irr_updated =
9581 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
9582
9583 /*
9584 * If we are running L2 and L1 has a new pending interrupt
9585 * which can be injected, we should re-evaluate
9586 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02009587 * If L1 intercepts external-interrupts, we should
9588 * exit from L2 to L1. Otherwise, interrupt should be
9589 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02009590 */
Liran Alon851c1a182017-12-24 18:12:56 +02009591 if (is_guest_mode(vcpu) && max_irr_updated) {
9592 if (nested_exit_on_intr(vcpu))
9593 kvm_vcpu_exiting_guest_mode(vcpu);
9594 else
9595 kvm_make_request(KVM_REQ_EVENT, vcpu);
9596 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009597 } else {
9598 max_irr = kvm_lapic_find_highest_irr(vcpu);
9599 }
9600 vmx_hwapic_irr_update(vcpu, max_irr);
9601 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009602}
9603
Andrey Smetanin63086302015-11-10 15:36:32 +03009604static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009605{
Andrey Smetanind62caab2015-11-10 15:36:33 +03009606 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08009607 return;
9608
Yang Zhangc7c9c562013-01-25 10:18:51 +08009609 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
9610 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
9611 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
9612 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
9613}
9614
Paolo Bonzini967235d2016-12-19 14:03:45 +01009615static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
9616{
9617 struct vcpu_vmx *vmx = to_vmx(vcpu);
9618
9619 pi_clear_on(&vmx->pi_desc);
9620 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9621}
9622
Avi Kivity51aa01d2010-07-20 14:31:20 +03009623static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009624{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009625 u32 exit_intr_info = 0;
9626 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009627
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009628 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9629 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009630 return;
9631
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009632 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9633 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9634 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009635
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009636 /* if exit due to PF check for async PF */
9637 if (is_page_fault(exit_intr_info))
9638 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9639
Andi Kleena0861c02009-06-08 17:37:09 +08009640 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009641 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9642 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009643 kvm_machine_check();
9644
Gleb Natapov20f65982009-05-11 13:35:55 +03009645 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009646 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07009647 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009648 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07009649 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009650 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009651}
Gleb Natapov20f65982009-05-11 13:35:55 +03009652
Yang Zhanga547c6d2013-04-11 19:25:10 +08009653static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9654{
9655 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9656
Yang Zhanga547c6d2013-04-11 19:25:10 +08009657 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9658 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9659 unsigned int vector;
9660 unsigned long entry;
9661 gate_desc *desc;
9662 struct vcpu_vmx *vmx = to_vmx(vcpu);
9663#ifdef CONFIG_X86_64
9664 unsigned long tmp;
9665#endif
9666
9667 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9668 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009669 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009670 asm volatile(
9671#ifdef CONFIG_X86_64
9672 "mov %%" _ASM_SP ", %[sp]\n\t"
9673 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9674 "push $%c[ss]\n\t"
9675 "push %[sp]\n\t"
9676#endif
9677 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009678 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009679 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08009680 :
9681#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009682 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009683#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009684 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009685 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009686 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009687 [ss]"i"(__KERNEL_DS),
9688 [cs]"i"(__KERNEL_CS)
9689 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009690 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009691}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009692STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009693
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009694static bool vmx_has_high_real_mode_segbase(void)
9695{
9696 return enable_unrestricted_guest || emulate_invalid_guest_state;
9697}
9698
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009699static bool vmx_mpx_supported(void)
9700{
9701 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9702 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9703}
9704
Wanpeng Li55412b22014-12-02 19:21:30 +08009705static bool vmx_xsaves_supported(void)
9706{
9707 return vmcs_config.cpu_based_2nd_exec_ctrl &
9708 SECONDARY_EXEC_XSAVES;
9709}
9710
Avi Kivity51aa01d2010-07-20 14:31:20 +03009711static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9712{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009713 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009714 bool unblock_nmi;
9715 u8 vector;
9716 bool idtv_info_valid;
9717
9718 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009719
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009720 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009721 if (vmx->loaded_vmcs->nmi_known_unmasked)
9722 return;
9723 /*
9724 * Can't use vmx->exit_intr_info since we're not sure what
9725 * the exit reason is.
9726 */
9727 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9728 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9729 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9730 /*
9731 * SDM 3: 27.7.1.2 (September 2008)
9732 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9733 * a guest IRET fault.
9734 * SDM 3: 23.2.2 (September 2008)
9735 * Bit 12 is undefined in any of the following cases:
9736 * If the VM exit sets the valid bit in the IDT-vectoring
9737 * information field.
9738 * If the VM exit is due to a double fault.
9739 */
9740 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9741 vector != DF_VECTOR && !idtv_info_valid)
9742 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9743 GUEST_INTR_STATE_NMI);
9744 else
9745 vmx->loaded_vmcs->nmi_known_unmasked =
9746 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9747 & GUEST_INTR_STATE_NMI);
9748 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
9749 vmx->loaded_vmcs->vnmi_blocked_time +=
9750 ktime_to_ns(ktime_sub(ktime_get(),
9751 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03009752}
9753
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009754static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009755 u32 idt_vectoring_info,
9756 int instr_len_field,
9757 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009758{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009759 u8 vector;
9760 int type;
9761 bool idtv_info_valid;
9762
9763 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009764
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009765 vcpu->arch.nmi_injected = false;
9766 kvm_clear_exception_queue(vcpu);
9767 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009768
9769 if (!idtv_info_valid)
9770 return;
9771
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009772 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009773
Avi Kivity668f6122008-07-02 09:28:55 +03009774 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9775 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009776
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009777 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009778 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009779 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009780 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009781 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009782 * Clear bit "block by NMI" before VM entry if a NMI
9783 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009784 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009785 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009786 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009787 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009788 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009789 /* fall through */
9790 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009791 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009792 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009793 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009794 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009795 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009796 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009797 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009798 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009799 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009800 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009801 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009802 break;
9803 default:
9804 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009805 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009806}
9807
Avi Kivity83422e12010-07-20 14:43:23 +03009808static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9809{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009810 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009811 VM_EXIT_INSTRUCTION_LEN,
9812 IDT_VECTORING_ERROR_CODE);
9813}
9814
Avi Kivityb463a6f2010-07-20 15:06:17 +03009815static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9816{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009817 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009818 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9819 VM_ENTRY_INSTRUCTION_LEN,
9820 VM_ENTRY_EXCEPTION_ERROR_CODE);
9821
9822 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9823}
9824
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009825static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9826{
9827 int i, nr_msrs;
9828 struct perf_guest_switch_msr *msrs;
9829
9830 msrs = perf_guest_get_msrs(&nr_msrs);
9831
9832 if (!msrs)
9833 return;
9834
9835 for (i = 0; i < nr_msrs; i++)
9836 if (msrs[i].host == msrs[i].guest)
9837 clear_atomic_switch_msr(vmx, msrs[i].msr);
9838 else
9839 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9840 msrs[i].host);
9841}
9842
Jiang Biao33365e72016-11-03 15:03:37 +08009843static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009844{
9845 struct vcpu_vmx *vmx = to_vmx(vcpu);
9846 u64 tscl;
9847 u32 delta_tsc;
9848
9849 if (vmx->hv_deadline_tsc == -1)
9850 return;
9851
9852 tscl = rdtsc();
9853 if (vmx->hv_deadline_tsc > tscl)
9854 /* sure to be 32 bit only because checked on set_hv_timer */
9855 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9856 cpu_preemption_timer_multi);
9857 else
9858 delta_tsc = 0;
9859
9860 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9861}
9862
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009863static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009864{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009865 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009866 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +02009867
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009868 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009869 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009870 vmx->loaded_vmcs->soft_vnmi_blocked))
9871 vmx->loaded_vmcs->entry_time = ktime_get();
9872
Avi Kivity104f2262010-11-18 13:12:52 +02009873 /* Don't enter VMX if guest state is invalid, let the exit handler
9874 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009875 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009876 return;
9877
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009878 if (vmx->ple_window_dirty) {
9879 vmx->ple_window_dirty = false;
9880 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9881 }
9882
Abel Gordon012f83c2013-04-18 14:39:25 +03009883 if (vmx->nested.sync_shadow_vmcs) {
9884 copy_vmcs12_to_shadow(vmx);
9885 vmx->nested.sync_shadow_vmcs = false;
9886 }
9887
Avi Kivity104f2262010-11-18 13:12:52 +02009888 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9889 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9890 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9891 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9892
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009893 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009894 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009895 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009896 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009897 }
9898
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009899 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009900 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009901 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009902 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009903 }
9904
Avi Kivity104f2262010-11-18 13:12:52 +02009905 /* When single-stepping over STI and MOV SS, we must clear the
9906 * corresponding interruptibility bits in the guest state. Otherwise
9907 * vmentry fails as it then expects bit 14 (BS) in pending debug
9908 * exceptions being set, but that's not correct for the guest debugging
9909 * case. */
9910 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9911 vmx_set_interrupt_shadow(vcpu, 0);
9912
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009913 if (static_cpu_has(X86_FEATURE_PKU) &&
9914 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9915 vcpu->arch.pkru != vmx->host_pkru)
9916 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009917
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009918 atomic_switch_perf_msrs(vmx);
9919
Yunhong Jiang64672c92016-06-13 14:19:59 -07009920 vmx_arm_hv_timer(vcpu);
9921
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009922 /*
9923 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
9924 * it's non-zero. Since vmentry is serialising on affected CPUs, there
9925 * is no need to worry about the conditional branch over the wrmsr
9926 * being speculatively taken.
9927 */
9928 if (vmx->spec_ctrl)
Paolo Bonziniecb586b2018-02-22 16:43:17 +01009929 native_wrmsrl(MSR_IA32_SPEC_CTRL, vmx->spec_ctrl);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009930
Nadav Har'Eld462b812011-05-24 15:26:10 +03009931 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009932
9933 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
9934 (unsigned long)&current_evmcs->host_rsp : 0;
9935
Avi Kivity104f2262010-11-18 13:12:52 +02009936 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009937 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009938 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9939 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9940 "push %%" _ASM_CX " \n\t"
9941 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009942 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009943 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009944 /* Avoid VMWRITE when Enlightened VMCS is in use */
9945 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
9946 "jz 2f \n\t"
9947 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
9948 "jmp 1f \n\t"
9949 "2: \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009950 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009951 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009952 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009953 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9954 "mov %%cr2, %%" _ASM_DX " \n\t"
9955 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009956 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009957 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009958 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009959 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009960 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009961 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009962 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9963 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9964 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9965 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9966 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9967 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009968#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009969 "mov %c[r8](%0), %%r8 \n\t"
9970 "mov %c[r9](%0), %%r9 \n\t"
9971 "mov %c[r10](%0), %%r10 \n\t"
9972 "mov %c[r11](%0), %%r11 \n\t"
9973 "mov %c[r12](%0), %%r12 \n\t"
9974 "mov %c[r13](%0), %%r13 \n\t"
9975 "mov %c[r14](%0), %%r14 \n\t"
9976 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009977#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009978 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009979
Avi Kivity6aa8b732006-12-10 02:21:36 -08009980 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009981 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009982 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009983 "jmp 2f \n\t"
9984 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9985 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009986 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009987 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009988 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08009989 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009990 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9991 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9992 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9993 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9994 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9995 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9996 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009997#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009998 "mov %%r8, %c[r8](%0) \n\t"
9999 "mov %%r9, %c[r9](%0) \n\t"
10000 "mov %%r10, %c[r10](%0) \n\t"
10001 "mov %%r11, %c[r11](%0) \n\t"
10002 "mov %%r12, %c[r12](%0) \n\t"
10003 "mov %%r13, %c[r13](%0) \n\t"
10004 "mov %%r14, %c[r14](%0) \n\t"
10005 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010006 "xor %%r8d, %%r8d \n\t"
10007 "xor %%r9d, %%r9d \n\t"
10008 "xor %%r10d, %%r10d \n\t"
10009 "xor %%r11d, %%r11d \n\t"
10010 "xor %%r12d, %%r12d \n\t"
10011 "xor %%r13d, %%r13d \n\t"
10012 "xor %%r14d, %%r14d \n\t"
10013 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010014#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010015 "mov %%cr2, %%" _ASM_AX " \n\t"
10016 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +030010017
Jim Mattson0cb5b302018-01-03 14:31:38 -080010018 "xor %%eax, %%eax \n\t"
10019 "xor %%ebx, %%ebx \n\t"
10020 "xor %%esi, %%esi \n\t"
10021 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010022 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010023 ".pushsection .rodata \n\t"
10024 ".global vmx_return \n\t"
10025 "vmx_return: " _ASM_PTR " 2b \n\t"
10026 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010027 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +030010028 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +020010029 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +030010030 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010031 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
10032 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
10033 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
10034 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
10035 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
10036 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
10037 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010038#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010039 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
10040 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
10041 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
10042 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
10043 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
10044 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
10045 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
10046 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -080010047#endif
Avi Kivity40712fa2011-01-06 18:09:12 +020010048 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
10049 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +020010050 : "cc", "memory"
10051#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010052 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010053 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010054#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010055 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010056#endif
10057 );
Avi Kivity6aa8b732006-12-10 02:21:36 -080010058
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010059 /*
10060 * We do not use IBRS in the kernel. If this vCPU has used the
10061 * SPEC_CTRL MSR it may have left it on; save the value and
10062 * turn it off. This is much more efficient than blindly adding
10063 * it to the atomic save/restore list. Especially as the former
10064 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
10065 *
10066 * For non-nested case:
10067 * If the L01 MSR bitmap does not intercept the MSR, then we need to
10068 * save it.
10069 *
10070 * For nested case:
10071 * If the L02 MSR bitmap does not intercept the MSR, then we need to
10072 * save it.
10073 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +010010074 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +010010075 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010076
10077 if (vmx->spec_ctrl)
Paolo Bonziniecb586b2018-02-22 16:43:17 +010010078 native_wrmsrl(MSR_IA32_SPEC_CTRL, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010079
David Woodhouse117cc7a2018-01-12 11:11:27 +000010080 /* Eliminate branch target predictions from guest mode */
10081 vmexit_fill_RSB();
10082
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010083 /* All fields are clean at this point */
10084 if (static_branch_unlikely(&enable_evmcs))
10085 current_evmcs->hv_clean_fields |=
10086 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
10087
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010088 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -080010089 if (vmx->host_debugctlmsr)
10090 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010091
Avi Kivityaa67f602012-08-01 16:48:03 +030010092#ifndef CONFIG_X86_64
10093 /*
10094 * The sysexit path does not restore ds/es, so we must set them to
10095 * a reasonable value ourselves.
10096 *
10097 * We can't defer this to vmx_load_host_state() since that function
10098 * may be executed in interrupt context, which saves and restore segments
10099 * around it, nullifying its effect.
10100 */
10101 loadsegment(ds, __USER_DS);
10102 loadsegment(es, __USER_DS);
10103#endif
10104
Avi Kivity6de4f3a2009-05-31 22:58:47 +030010105 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +020010106 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010107 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +030010108 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010109 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010110 vcpu->arch.regs_dirty = 0;
10111
Gleb Natapove0b890d2013-09-25 12:51:33 +030010112 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010113 * eager fpu is enabled if PKEY is supported and CR4 is switched
10114 * back on host, so it is safe to read guest PKRU from current
10115 * XSAVE.
10116 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010117 if (static_cpu_has(X86_FEATURE_PKU) &&
10118 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
10119 vcpu->arch.pkru = __read_pkru();
10120 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010121 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010122 }
10123
Gleb Natapove0b890d2013-09-25 12:51:33 +030010124 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -070010125 vmx->idt_vectoring_info = 0;
10126
10127 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
10128 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10129 return;
10130
10131 vmx->loaded_vmcs->launched = 1;
10132 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +030010133
Avi Kivity51aa01d2010-07-20 14:31:20 +030010134 vmx_complete_atomic_exit(vmx);
10135 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +030010136 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010137}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010138STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010139
Sean Christopherson434a1e92018-03-20 12:17:18 -070010140static struct kvm *vmx_vm_alloc(void)
10141{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010142 struct kvm_vmx *kvm_vmx = vzalloc(sizeof(struct kvm_vmx));
Sean Christopherson40bbb9d2018-03-20 12:17:20 -070010143 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -070010144}
10145
10146static void vmx_vm_free(struct kvm *kvm)
10147{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010148 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -070010149}
10150
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010151static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010152{
10153 struct vcpu_vmx *vmx = to_vmx(vcpu);
10154 int cpu;
10155
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010156 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010157 return;
10158
10159 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010160 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010161 vmx_vcpu_put(vcpu);
10162 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010163 put_cpu();
10164}
10165
Jim Mattson2f1fe812016-07-08 15:36:06 -070010166/*
10167 * Ensure that the current vmcs of the logical processor is the
10168 * vmcs01 of the vcpu before calling free_nested().
10169 */
10170static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
10171{
10172 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010173
Christoffer Dallec7660c2017-12-04 21:35:23 +010010174 vcpu_load(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010175 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010176 free_nested(vmx);
10177 vcpu_put(vcpu);
10178}
10179
Avi Kivity6aa8b732006-12-10 02:21:36 -080010180static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10181{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010182 struct vcpu_vmx *vmx = to_vmx(vcpu);
10183
Kai Huang843e4332015-01-28 10:54:28 +080010184 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010185 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010186 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010187 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010188 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010189 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010190 kfree(vmx->guest_msrs);
10191 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010192 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010193}
10194
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010195static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010196{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010197 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010198 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010199 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010200 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010201
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010202 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010203 return ERR_PTR(-ENOMEM);
10204
Wanpeng Li991e7a02015-09-16 17:30:05 +080010205 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010206
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010207 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10208 if (err)
10209 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010210
Peter Feiner4e595162016-07-07 14:49:58 -070010211 err = -ENOMEM;
10212
10213 /*
10214 * If PML is turned on, failure on enabling PML just results in failure
10215 * of creating the vcpu, therefore we can simplify PML logic (by
10216 * avoiding dealing with cases, such as enabling PML partially on vcpus
10217 * for the guest, etc.
10218 */
10219 if (enable_pml) {
10220 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10221 if (!vmx->pml_pg)
10222 goto uninit_vcpu;
10223 }
10224
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010225 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010226 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10227 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010228
Peter Feiner4e595162016-07-07 14:49:58 -070010229 if (!vmx->guest_msrs)
10230 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010231
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010232 err = alloc_loaded_vmcs(&vmx->vmcs01);
10233 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010234 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010235
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010236 msr_bitmap = vmx->vmcs01.msr_bitmap;
10237 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10238 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10239 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
10240 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
10241 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
10242 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
10243 vmx->msr_bitmap_mode = 0;
10244
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010245 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030010246 cpu = get_cpu();
10247 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100010248 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020010249 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010250 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030010251 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020010252 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020010253 err = alloc_apic_access_page(kvm);
10254 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020010255 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020010256 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080010257
Sean Christophersone90008d2018-03-05 12:04:37 -080010258 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080010259 err = init_rmode_identity_map(kvm);
10260 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020010261 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080010262 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080010263
Wanpeng Li5c614b32015-10-13 09:18:36 -070010264 if (nested) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010265 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
10266 kvm_vcpu_apicv_active(&vmx->vcpu));
Wanpeng Li5c614b32015-10-13 09:18:36 -070010267 vmx->nested.vpid02 = allocate_vpid();
10268 }
Wincy Vanb9c237b2015-02-03 23:56:30 +080010269
Wincy Van705699a2015-02-03 23:58:17 +080010270 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010271 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010272
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010273 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
10274
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020010275 /*
10276 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
10277 * or POSTED_INTR_WAKEUP_VECTOR.
10278 */
10279 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
10280 vmx->pi_desc.sn = 1;
10281
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010282 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010283
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010284free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -070010285 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080010286 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010287free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010288 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070010289free_pml:
10290 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010291uninit_vcpu:
10292 kvm_vcpu_uninit(&vmx->vcpu);
10293free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080010294 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100010295 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010296 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010297}
10298
Wanpeng Lib31c1142018-03-12 04:53:04 -070010299static int vmx_vm_init(struct kvm *kvm)
10300{
10301 if (!ple_gap)
10302 kvm->arch.pause_in_guest = true;
10303 return 0;
10304}
10305
Yang, Sheng002c7f72007-07-31 14:23:01 +030010306static void __init vmx_check_processor_compat(void *rtn)
10307{
10308 struct vmcs_config vmcs_conf;
10309
10310 *(int *)rtn = 0;
10311 if (setup_vmcs_config(&vmcs_conf) < 0)
10312 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010010313 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030010314 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
10315 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
10316 smp_processor_id());
10317 *(int *)rtn = -EIO;
10318 }
10319}
10320
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010321static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080010322{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010323 u8 cache;
10324 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010325
Sheng Yang522c68c2009-04-27 20:35:43 +080010326 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020010327 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080010328 * 2. EPT with VT-d:
10329 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020010330 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080010331 * b. VT-d with snooping control feature: snooping control feature of
10332 * VT-d engine can guarantee the cache correctness. Just set it
10333 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080010334 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080010335 * consistent with host MTRR
10336 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020010337 if (is_mmio) {
10338 cache = MTRR_TYPE_UNCACHABLE;
10339 goto exit;
10340 }
10341
10342 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010343 ipat = VMX_EPT_IPAT_BIT;
10344 cache = MTRR_TYPE_WRBACK;
10345 goto exit;
10346 }
10347
10348 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
10349 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020010350 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080010351 cache = MTRR_TYPE_WRBACK;
10352 else
10353 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010354 goto exit;
10355 }
10356
Xiao Guangrongff536042015-06-15 16:55:22 +080010357 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010358
10359exit:
10360 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080010361}
10362
Sheng Yang17cc3932010-01-05 19:02:27 +080010363static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020010364{
Sheng Yang878403b2010-01-05 19:02:29 +080010365 if (enable_ept && !cpu_has_vmx_ept_1g_page())
10366 return PT_DIRECTORY_LEVEL;
10367 else
10368 /* For shadow and EPT supported 1GB page */
10369 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020010370}
10371
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010372static void vmcs_set_secondary_exec_control(u32 new_ctl)
10373{
10374 /*
10375 * These bits in the secondary execution controls field
10376 * are dynamic, the others are mostly based on the hypervisor
10377 * architecture and the guest's CPUID. Do not touch the
10378 * dynamic bits.
10379 */
10380 u32 mask =
10381 SECONDARY_EXEC_SHADOW_VMCS |
10382 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020010383 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10384 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010385
10386 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
10387
10388 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
10389 (new_ctl & ~mask) | (cur_ctl & mask));
10390}
10391
David Matlack8322ebb2016-11-29 18:14:09 -080010392/*
10393 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
10394 * (indicating "allowed-1") if they are supported in the guest's CPUID.
10395 */
10396static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
10397{
10398 struct vcpu_vmx *vmx = to_vmx(vcpu);
10399 struct kvm_cpuid_entry2 *entry;
10400
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010401 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
10402 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080010403
10404#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
10405 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010406 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080010407} while (0)
10408
10409 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
10410 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
10411 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
10412 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
10413 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
10414 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
10415 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
10416 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
10417 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
10418 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
10419 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
10420 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
10421 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
10422 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
10423 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
10424
10425 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
10426 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
10427 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
10428 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
10429 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010010430 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080010431
10432#undef cr4_fixed1_update
10433}
10434
Sheng Yang0e851882009-12-18 16:48:46 +080010435static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
10436{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010437 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010438
Paolo Bonzini80154d72017-08-24 13:55:35 +020010439 if (cpu_has_secondary_exec_ctrls()) {
10440 vmx_compute_secondary_exec_control(vmx);
10441 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010442 }
Mao, Junjiead756a12012-07-02 01:18:48 +000010443
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010444 if (nested_vmx_allowed(vcpu))
10445 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
10446 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
10447 else
10448 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
10449 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080010450
10451 if (nested_vmx_allowed(vcpu))
10452 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +080010453}
10454
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010455static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
10456{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030010457 if (func == 1 && nested)
10458 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010459}
10460
Yang Zhang25d92082013-08-06 12:00:32 +030010461static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
10462 struct x86_exception *fault)
10463{
Jan Kiszka533558b2014-01-04 18:47:20 +010010464 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040010465 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010466 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010467 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030010468
Bandan Dasc5f983f2017-05-05 15:25:14 -040010469 if (vmx->nested.pml_full) {
10470 exit_reason = EXIT_REASON_PML_FULL;
10471 vmx->nested.pml_full = false;
10472 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
10473 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010010474 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030010475 else
Jan Kiszka533558b2014-01-04 18:47:20 +010010476 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010477
10478 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030010479 vmcs12->guest_physical_address = fault->address;
10480}
10481
Peter Feiner995f00a2017-06-30 17:26:32 -070010482static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
10483{
David Hildenbrandbb97a012017-08-10 23:15:28 +020010484 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070010485}
10486
Nadav Har'El155a97a2013-08-05 11:07:16 +030010487/* Callbacks for nested_ept_init_mmu_context: */
10488
10489static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
10490{
10491 /* return the page table to be shadowed - in our case, EPT12 */
10492 return get_vmcs12(vcpu)->ept_pointer;
10493}
10494
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010495static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030010496{
Paolo Bonziniad896af2013-10-02 16:56:14 +020010497 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +020010498 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010499 return 1;
10500
10501 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +020010502 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010503 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010504 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +020010505 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +030010506 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
10507 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
10508 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
10509
10510 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010511 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +030010512}
10513
10514static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
10515{
10516 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
10517}
10518
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030010519static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
10520 u16 error_code)
10521{
10522 bool inequality, bit;
10523
10524 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
10525 inequality =
10526 (error_code & vmcs12->page_fault_error_code_mask) !=
10527 vmcs12->page_fault_error_code_match;
10528 return inequality ^ bit;
10529}
10530
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010531static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
10532 struct x86_exception *fault)
10533{
10534 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10535
10536 WARN_ON(!is_guest_mode(vcpu));
10537
Wanpeng Li305d0ab2017-09-28 18:16:44 -070010538 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
10539 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020010540 vmcs12->vm_exit_intr_error_code = fault->error_code;
10541 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10542 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
10543 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
10544 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010545 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010546 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010547 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010548}
10549
Paolo Bonzinic9923842017-12-13 14:16:30 +010010550static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10551 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010552
10553static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010554 struct vmcs12 *vmcs12)
10555{
10556 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010557 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010558 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010559
10560 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010561 /*
10562 * Translate L1 physical address to host physical
10563 * address for vmcs02. Keep the page pinned, so this
10564 * physical address remains valid. We keep a reference
10565 * to it so we can release it later.
10566 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010567 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010568 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010569 vmx->nested.apic_access_page = NULL;
10570 }
10571 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010572 /*
10573 * If translation failed, no matter: This feature asks
10574 * to exit when accessing the given address, and if it
10575 * can never be accessed, this feature won't do
10576 * anything anyway.
10577 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010578 if (!is_error_page(page)) {
10579 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010580 hpa = page_to_phys(vmx->nested.apic_access_page);
10581 vmcs_write64(APIC_ACCESS_ADDR, hpa);
10582 } else {
10583 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
10584 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10585 }
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010586 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010587
10588 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010589 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010590 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010591 vmx->nested.virtual_apic_page = NULL;
10592 }
10593 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010594
10595 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010596 * If translation failed, VM entry will fail because
10597 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
10598 * Failing the vm entry is _not_ what the processor
10599 * does but it's basically the only possibility we
10600 * have. We could still enter the guest if CR8 load
10601 * exits are enabled, CR8 store exits are enabled, and
10602 * virtualize APIC access is disabled; in this case
10603 * the processor would never use the TPR shadow and we
10604 * could simply clear the bit from the execution
10605 * control. But such a configuration is useless, so
10606 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010607 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010608 if (!is_error_page(page)) {
10609 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010610 hpa = page_to_phys(vmx->nested.virtual_apic_page);
10611 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
10612 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010613 }
10614
Wincy Van705699a2015-02-03 23:58:17 +080010615 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010616 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
10617 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010618 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010619 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080010620 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010621 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
10622 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010623 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010624 vmx->nested.pi_desc_page = page;
10625 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080010626 vmx->nested.pi_desc =
10627 (struct pi_desc *)((void *)vmx->nested.pi_desc +
10628 (unsigned long)(vmcs12->posted_intr_desc_addr &
10629 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010630 vmcs_write64(POSTED_INTR_DESC_ADDR,
10631 page_to_phys(vmx->nested.pi_desc_page) +
10632 (unsigned long)(vmcs12->posted_intr_desc_addr &
10633 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080010634 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080010635 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000010636 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
10637 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010638 else
10639 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
10640 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010641}
10642
Jan Kiszkaf4124502014-03-07 20:03:13 +010010643static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
10644{
10645 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
10646 struct vcpu_vmx *vmx = to_vmx(vcpu);
10647
10648 if (vcpu->arch.virtual_tsc_khz == 0)
10649 return;
10650
10651 /* Make sure short timeouts reliably trigger an immediate vmexit.
10652 * hrtimer_start does not guarantee this. */
10653 if (preemption_timeout <= 1) {
10654 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
10655 return;
10656 }
10657
10658 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10659 preemption_timeout *= 1000000;
10660 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
10661 hrtimer_start(&vmx->nested.preemption_timer,
10662 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
10663}
10664
Jim Mattson56a20512017-07-06 16:33:06 -070010665static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
10666 struct vmcs12 *vmcs12)
10667{
10668 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
10669 return 0;
10670
10671 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
10672 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
10673 return -EINVAL;
10674
10675 return 0;
10676}
10677
Wincy Van3af18d92015-02-03 23:49:31 +080010678static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
10679 struct vmcs12 *vmcs12)
10680{
Wincy Van3af18d92015-02-03 23:49:31 +080010681 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10682 return 0;
10683
Jim Mattson5fa99cb2017-07-06 16:33:07 -070010684 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080010685 return -EINVAL;
10686
10687 return 0;
10688}
10689
Jim Mattson712b12d2017-08-24 13:24:47 -070010690static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
10691 struct vmcs12 *vmcs12)
10692{
10693 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10694 return 0;
10695
10696 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
10697 return -EINVAL;
10698
10699 return 0;
10700}
10701
Wincy Van3af18d92015-02-03 23:49:31 +080010702/*
10703 * Merge L0's and L1's MSR bitmap, return false to indicate that
10704 * we do not use the hardware.
10705 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010010706static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10707 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080010708{
Wincy Van82f0dd42015-02-03 23:57:18 +080010709 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010710 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010711 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010712 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010010713 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010714 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010010715 *
10716 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
10717 * ensures that we do not accidentally generate an L02 MSR bitmap
10718 * from the L12 MSR bitmap that is too permissive.
10719 * 2. That L1 or L2s have actually used the MSR. This avoids
10720 * unnecessarily merging of the bitmap if the MSR is unused. This
10721 * works properly because we only update the L01 MSR bitmap lazily.
10722 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
10723 * updated to reflect this when L1 (or its L2s) actually write to
10724 * the MSR.
10725 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000010726 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
10727 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080010728
Paolo Bonzinic9923842017-12-13 14:16:30 +010010729 /* Nothing to do if the MSR bitmap is not in use. */
10730 if (!cpu_has_vmx_msr_bitmap() ||
10731 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10732 return false;
10733
Ashok Raj15d45072018-02-01 22:59:43 +010010734 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010735 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080010736 return false;
10737
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010738 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10739 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010740 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010010741
Radim Krčmářd048c092016-08-08 20:16:22 +020010742 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010010743 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
10744 /*
10745 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
10746 * just lets the processor take the value from the virtual-APIC page;
10747 * take those 256 bits directly from the L1 bitmap.
10748 */
10749 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10750 unsigned word = msr / BITS_PER_LONG;
10751 msr_bitmap_l0[word] = msr_bitmap_l1[word];
10752 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080010753 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010010754 } else {
10755 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10756 unsigned word = msr / BITS_PER_LONG;
10757 msr_bitmap_l0[word] = ~0;
10758 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
10759 }
10760 }
10761
10762 nested_vmx_disable_intercept_for_msr(
10763 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010764 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010765 MSR_TYPE_W);
10766
10767 if (nested_cpu_has_vid(vmcs12)) {
10768 nested_vmx_disable_intercept_for_msr(
10769 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010770 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010771 MSR_TYPE_W);
10772 nested_vmx_disable_intercept_for_msr(
10773 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010774 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010775 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080010776 }
Ashok Raj15d45072018-02-01 22:59:43 +010010777
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010778 if (spec_ctrl)
10779 nested_vmx_disable_intercept_for_msr(
10780 msr_bitmap_l1, msr_bitmap_l0,
10781 MSR_IA32_SPEC_CTRL,
10782 MSR_TYPE_R | MSR_TYPE_W);
10783
Ashok Raj15d45072018-02-01 22:59:43 +010010784 if (pred_cmd)
10785 nested_vmx_disable_intercept_for_msr(
10786 msr_bitmap_l1, msr_bitmap_l0,
10787 MSR_IA32_PRED_CMD,
10788 MSR_TYPE_W);
10789
Wincy Vanf2b93282015-02-03 23:56:03 +080010790 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010791 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010792
10793 return true;
10794}
10795
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040010796static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
10797 struct vmcs12 *vmcs12)
10798{
10799 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
10800 !page_address_valid(vcpu, vmcs12->apic_access_addr))
10801 return -EINVAL;
10802 else
10803 return 0;
10804}
10805
Wincy Vanf2b93282015-02-03 23:56:03 +080010806static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10807 struct vmcs12 *vmcs12)
10808{
Wincy Van82f0dd42015-02-03 23:57:18 +080010809 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010810 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010811 !nested_cpu_has_vid(vmcs12) &&
10812 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010813 return 0;
10814
10815 /*
10816 * If virtualize x2apic mode is enabled,
10817 * virtualize apic access must be disabled.
10818 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010819 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10820 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010821 return -EINVAL;
10822
Wincy Van608406e2015-02-03 23:57:51 +080010823 /*
10824 * If virtual interrupt delivery is enabled,
10825 * we must exit on external interrupts.
10826 */
10827 if (nested_cpu_has_vid(vmcs12) &&
10828 !nested_exit_on_intr(vcpu))
10829 return -EINVAL;
10830
Wincy Van705699a2015-02-03 23:58:17 +080010831 /*
10832 * bits 15:8 should be zero in posted_intr_nv,
10833 * the descriptor address has been already checked
10834 * in nested_get_vmcs12_pages.
10835 */
10836 if (nested_cpu_has_posted_intr(vmcs12) &&
10837 (!nested_cpu_has_vid(vmcs12) ||
10838 !nested_exit_intr_ack_set(vcpu) ||
10839 vmcs12->posted_intr_nv & 0xff00))
10840 return -EINVAL;
10841
Wincy Vanf2b93282015-02-03 23:56:03 +080010842 /* tpr shadow is needed by all apicv features. */
10843 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10844 return -EINVAL;
10845
10846 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010847}
10848
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010849static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10850 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010851 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010852{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010853 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010854 u64 count, addr;
10855
10856 if (vmcs12_read_any(vcpu, count_field, &count) ||
10857 vmcs12_read_any(vcpu, addr_field, &addr)) {
10858 WARN_ON(1);
10859 return -EINVAL;
10860 }
10861 if (count == 0)
10862 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010863 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010864 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10865 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010866 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010867 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10868 addr_field, maxphyaddr, count, addr);
10869 return -EINVAL;
10870 }
10871 return 0;
10872}
10873
10874static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10875 struct vmcs12 *vmcs12)
10876{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010877 if (vmcs12->vm_exit_msr_load_count == 0 &&
10878 vmcs12->vm_exit_msr_store_count == 0 &&
10879 vmcs12->vm_entry_msr_load_count == 0)
10880 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010881 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010882 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010883 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010884 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010885 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010886 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010887 return -EINVAL;
10888 return 0;
10889}
10890
Bandan Dasc5f983f2017-05-05 15:25:14 -040010891static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10892 struct vmcs12 *vmcs12)
10893{
10894 u64 address = vmcs12->pml_address;
10895 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10896
10897 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10898 if (!nested_cpu_has_ept(vmcs12) ||
10899 !IS_ALIGNED(address, 4096) ||
10900 address >> maxphyaddr)
10901 return -EINVAL;
10902 }
10903
10904 return 0;
10905}
10906
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010907static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10908 struct vmx_msr_entry *e)
10909{
10910 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010911 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010912 return -EINVAL;
10913 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10914 e->index == MSR_IA32_UCODE_REV)
10915 return -EINVAL;
10916 if (e->reserved != 0)
10917 return -EINVAL;
10918 return 0;
10919}
10920
10921static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10922 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010923{
10924 if (e->index == MSR_FS_BASE ||
10925 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010926 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10927 nested_vmx_msr_check_common(vcpu, e))
10928 return -EINVAL;
10929 return 0;
10930}
10931
10932static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10933 struct vmx_msr_entry *e)
10934{
10935 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10936 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010937 return -EINVAL;
10938 return 0;
10939}
10940
10941/*
10942 * Load guest's/host's msr at nested entry/exit.
10943 * return 0 for success, entry index for failure.
10944 */
10945static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10946{
10947 u32 i;
10948 struct vmx_msr_entry e;
10949 struct msr_data msr;
10950
10951 msr.host_initiated = false;
10952 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010953 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10954 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010955 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010956 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10957 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010958 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010959 }
10960 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010961 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010962 "%s check failed (%u, 0x%x, 0x%x)\n",
10963 __func__, i, e.index, e.reserved);
10964 goto fail;
10965 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010966 msr.index = e.index;
10967 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010968 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010969 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010970 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10971 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010972 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010973 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010974 }
10975 return 0;
10976fail:
10977 return i + 1;
10978}
10979
10980static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10981{
10982 u32 i;
10983 struct vmx_msr_entry e;
10984
10985 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010986 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010987 if (kvm_vcpu_read_guest(vcpu,
10988 gpa + i * sizeof(e),
10989 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010990 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010991 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10992 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010993 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010994 }
10995 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010996 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010997 "%s check failed (%u, 0x%x, 0x%x)\n",
10998 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010999 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011000 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011001 msr_info.host_initiated = false;
11002 msr_info.index = e.index;
11003 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011004 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011005 "%s cannot read MSR (%u, 0x%x)\n",
11006 __func__, i, e.index);
11007 return -EINVAL;
11008 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011009 if (kvm_vcpu_write_guest(vcpu,
11010 gpa + i * sizeof(e) +
11011 offsetof(struct vmx_msr_entry, value),
11012 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011013 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011014 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011015 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011016 return -EINVAL;
11017 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011018 }
11019 return 0;
11020}
11021
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011022static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
11023{
11024 unsigned long invalid_mask;
11025
11026 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
11027 return (val & invalid_mask) == 0;
11028}
11029
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011030/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011031 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
11032 * emulating VM entry into a guest with EPT enabled.
11033 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11034 * is assigned to entry_failure_code on failure.
11035 */
11036static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011037 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011038{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011039 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011040 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011041 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11042 return 1;
11043 }
11044
11045 /*
11046 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
11047 * must not be dereferenced.
11048 */
11049 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
11050 !nested_ept) {
11051 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
11052 *entry_failure_code = ENTRY_FAIL_PDPTE;
11053 return 1;
11054 }
11055 }
11056
11057 vcpu->arch.cr3 = cr3;
11058 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
11059 }
11060
11061 kvm_mmu_reset_context(vcpu);
11062 return 0;
11063}
11064
Jim Mattson6514dc32018-04-26 16:09:12 -070011065static void prepare_vmcs02_full(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011066{
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011067 struct vcpu_vmx *vmx = to_vmx(vcpu);
11068
11069 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
11070 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
11071 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
11072 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
11073 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
11074 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
11075 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
11076 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
11077 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
11078 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
11079 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
11080 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
11081 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
11082 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
11083 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
11084 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
11085 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
11086 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
11087 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
11088 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
11089 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
11090 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
11091 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
11092 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
11093 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
11094 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
11095 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
11096 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
11097 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
11098 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
11099 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011100
11101 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
11102 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
11103 vmcs12->guest_pending_dbg_exceptions);
11104 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
11105 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
11106
11107 if (nested_cpu_has_xsaves(vmcs12))
11108 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
11109 vmcs_write64(VMCS_LINK_POINTER, -1ull);
11110
11111 if (cpu_has_vmx_posted_intr())
11112 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
11113
11114 /*
11115 * Whether page-faults are trapped is determined by a combination of
11116 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
11117 * If enable_ept, L0 doesn't care about page faults and we should
11118 * set all of these to L1's desires. However, if !enable_ept, L0 does
11119 * care about (at least some) page faults, and because it is not easy
11120 * (if at all possible?) to merge L0 and L1's desires, we simply ask
11121 * to exit on each and every L2 page fault. This is done by setting
11122 * MASK=MATCH=0 and (see below) EB.PF=1.
11123 * Note that below we don't need special code to set EB.PF beyond the
11124 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
11125 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
11126 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
11127 */
11128 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
11129 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
11130 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
11131 enable_ept ? vmcs12->page_fault_error_code_match : 0);
11132
11133 /* All VMFUNCs are currently emulated through L0 vmexits. */
11134 if (cpu_has_vmx_vmfunc())
11135 vmcs_write64(VM_FUNCTION_CONTROL, 0);
11136
11137 if (cpu_has_vmx_apicv()) {
11138 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
11139 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
11140 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
11141 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
11142 }
11143
11144 /*
11145 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
11146 * Some constant fields are set here by vmx_set_constant_host_state().
11147 * Other fields are different per CPU, and will be set later when
11148 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
11149 */
11150 vmx_set_constant_host_state(vmx);
11151
11152 /*
11153 * Set the MSR load/store lists to match L0's settings.
11154 */
11155 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
11156 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11157 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
11158 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11159 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
11160
11161 set_cr4_guest_host_mask(vmx);
11162
11163 if (vmx_mpx_supported())
11164 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
11165
11166 if (enable_vpid) {
11167 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
11168 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
11169 else
11170 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
11171 }
11172
11173 /*
11174 * L1 may access the L2's PDPTR, so save them to construct vmcs12
11175 */
11176 if (enable_ept) {
11177 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
11178 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
11179 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
11180 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
11181 }
Radim Krčmář80132f42018-02-02 18:26:58 +010011182
11183 if (cpu_has_vmx_msr_bitmap())
11184 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011185}
11186
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011187/*
11188 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
11189 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080011190 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011191 * guest in a way that will both be appropriate to L1's requests, and our
11192 * needs. In addition to modifying the active vmcs (which is vmcs02), this
11193 * function also has additional necessary side-effects, like setting various
11194 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010011195 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11196 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011197 */
Ladi Prosekee146c12016-11-30 16:03:09 +010011198static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattson6514dc32018-04-26 16:09:12 -070011199 u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011200{
11201 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040011202 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011203
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011204 if (vmx->nested.dirty_vmcs12) {
Jim Mattson6514dc32018-04-26 16:09:12 -070011205 prepare_vmcs02_full(vcpu, vmcs12);
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011206 vmx->nested.dirty_vmcs12 = false;
11207 }
11208
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011209 /*
11210 * First, the fields that are shadowed. This must be kept in sync
11211 * with vmx_shadow_fields.h.
11212 */
11213
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011214 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011215 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011216 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011217 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
11218 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011219
11220 /*
11221 * Not in vmcs02: GUEST_PML_INDEX, HOST_FS_SELECTOR, HOST_GS_SELECTOR,
11222 * HOST_FS_BASE, HOST_GS_BASE.
11223 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011224
Jim Mattson6514dc32018-04-26 16:09:12 -070011225 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011226 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020011227 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
11228 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
11229 } else {
11230 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
11231 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
11232 }
Jim Mattson6514dc32018-04-26 16:09:12 -070011233 if (vmx->nested.nested_run_pending) {
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011234 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
11235 vmcs12->vm_entry_intr_info_field);
11236 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
11237 vmcs12->vm_entry_exception_error_code);
11238 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
11239 vmcs12->vm_entry_instruction_len);
11240 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
11241 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070011242 vmx->loaded_vmcs->nmi_known_unmasked =
11243 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011244 } else {
11245 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
11246 }
Gleb Natapov63fbf592013-07-28 18:31:06 +030011247 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011248
Jan Kiszkaf4124502014-03-07 20:03:13 +010011249 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080011250
Paolo Bonzini93140062016-07-06 13:23:51 +020011251 /* Preemption timer setting is only taken from vmcs01. */
11252 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11253 exec_control |= vmcs_config.pin_based_exec_ctrl;
11254 if (vmx->hv_deadline_tsc == -1)
11255 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11256
11257 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080011258 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011259 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
11260 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011261 } else {
Wincy Van705699a2015-02-03 23:58:17 +080011262 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011263 }
Wincy Van705699a2015-02-03 23:58:17 +080011264
Jan Kiszkaf4124502014-03-07 20:03:13 +010011265 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011266
Jan Kiszkaf4124502014-03-07 20:03:13 +010011267 vmx->nested.preemption_timer_expired = false;
11268 if (nested_cpu_has_preemption_timer(vmcs12))
11269 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010011270
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011271 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020011272 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080011273
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011274 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011275 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020011276 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010011277 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020011278 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011279 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040011280 SECONDARY_EXEC_APIC_REGISTER_VIRT |
11281 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011282 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040011283 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
11284 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
11285 ~SECONDARY_EXEC_ENABLE_PML;
11286 exec_control |= vmcs12_exec_ctrl;
11287 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011288
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011289 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080011290 vmcs_write16(GUEST_INTR_STATUS,
11291 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080011292
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011293 /*
11294 * Write an illegal value to APIC_ACCESS_ADDR. Later,
11295 * nested_get_vmcs12_pages will either fix it up or
11296 * remove the VM execution control.
11297 */
11298 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
11299 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
11300
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011301 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
11302 }
11303
Jim Mattson83bafef2016-10-04 10:48:38 -070011304 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011305 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
11306 * entry, but only if the current (host) sp changed from the value
11307 * we wrote last (vmx->host_rsp). This cache is no longer relevant
11308 * if we switch vmcs, and rather than hold a separate cache per vmcs,
11309 * here we just force the write to happen on entry.
11310 */
11311 vmx->host_rsp = 0;
11312
11313 exec_control = vmx_exec_control(vmx); /* L0's desires */
11314 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
11315 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
11316 exec_control &= ~CPU_BASED_TPR_SHADOW;
11317 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011318
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011319 /*
11320 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
11321 * nested_get_vmcs12_pages can't fix it up, the illegal value
11322 * will result in a VM entry failure.
11323 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011324 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011325 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011326 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070011327 } else {
11328#ifdef CONFIG_X86_64
11329 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
11330 CPU_BASED_CR8_STORE_EXITING;
11331#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011332 }
11333
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011334 /*
Quan Xu8eb73e22017-12-12 16:44:21 +080011335 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
11336 * for I/O port accesses.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011337 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011338 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
11339 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
11340
11341 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
11342
11343 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
11344 * bitwise-or of what L1 wants to trap for L2, and what we want to
11345 * trap. Note that CR0.TS also needs updating - we do this later.
11346 */
11347 update_exception_bitmap(vcpu);
11348 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
11349 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
11350
Nadav Har'El8049d652013-08-05 11:07:06 +030011351 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
11352 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
11353 * bits are further modified by vmx_set_efer() below.
11354 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010011355 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030011356
11357 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
11358 * emulated by vmx_set_efer(), below.
11359 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020011360 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030011361 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
11362 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011363 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
11364
Jim Mattson6514dc32018-04-26 16:09:12 -070011365 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011366 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011367 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011368 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011369 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011370 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011371 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011372
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011373 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11374
Peter Feinerc95ba922016-08-17 09:36:47 -070011375 if (kvm_has_tsc_control)
11376 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011377
11378 if (enable_vpid) {
11379 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070011380 * There is no direct mapping between vpid02 and vpid12, the
11381 * vpid02 is per-vCPU for L0 and reused while the value of
11382 * vpid12 is changed w/ one invvpid during nested vmentry.
11383 * The vpid12 is allocated by L1 for L2, so it will not
11384 * influence global bitmap(for vpid01 and vpid02 allocation)
11385 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011386 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070011387 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070011388 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
11389 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Liran Alon6bce30c2018-05-22 17:16:12 +030011390 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011391 }
11392 } else {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011393 vmx_flush_tlb(vcpu, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011394 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011395 }
11396
Ladi Prosek1fb883b2017-04-04 14:18:53 +020011397 if (enable_pml) {
11398 /*
11399 * Conceptually we want to copy the PML address and index from
11400 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
11401 * since we always flush the log on each vmexit, this happens
11402 * to be equivalent to simply resetting the fields in vmcs02.
11403 */
11404 ASSERT(vmx->pml_pg);
11405 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
11406 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
11407 }
11408
Nadav Har'El155a97a2013-08-05 11:07:16 +030011409 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011410 if (nested_ept_init_mmu_context(vcpu)) {
11411 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11412 return 1;
11413 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011414 } else if (nested_cpu_has2(vmcs12,
11415 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070011416 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011417 }
11418
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011419 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011420 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
11421 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011422 * The CR0_READ_SHADOW is what L2 should have expected to read given
11423 * the specifications by L1; It's not enough to take
11424 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
11425 * have more bits than L1 expected.
11426 */
11427 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
11428 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
11429
11430 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
11431 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
11432
Jim Mattson6514dc32018-04-26 16:09:12 -070011433 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011434 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080011435 vcpu->arch.efer = vmcs12->guest_ia32_efer;
11436 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11437 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11438 else
11439 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11440 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
11441 vmx_set_efer(vcpu, vcpu->arch.efer);
11442
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011443 /*
11444 * Guest state is invalid and unrestricted guest is disabled,
11445 * which means L1 attempted VMEntry to L2 with invalid state.
11446 * Fail the VMEntry.
11447 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010011448 if (vmx->emulation_required) {
11449 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011450 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010011451 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011452
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011453 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010011454 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011455 entry_failure_code))
11456 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010011457
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011458 if (!enable_ept)
11459 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
11460
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011461 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
11462 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010011463 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011464}
11465
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011466static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
11467{
11468 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
11469 nested_cpu_has_virtual_nmis(vmcs12))
11470 return -EINVAL;
11471
11472 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
11473 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
11474 return -EINVAL;
11475
11476 return 0;
11477}
11478
Jim Mattsonca0bde22016-11-30 12:03:46 -080011479static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11480{
11481 struct vcpu_vmx *vmx = to_vmx(vcpu);
11482
11483 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
11484 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
11485 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11486
Jim Mattson56a20512017-07-06 16:33:06 -070011487 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
11488 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11489
Jim Mattsonca0bde22016-11-30 12:03:46 -080011490 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
11491 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11492
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011493 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
11494 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11495
Jim Mattson712b12d2017-08-24 13:24:47 -070011496 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
11497 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11498
Jim Mattsonca0bde22016-11-30 12:03:46 -080011499 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
11500 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11501
11502 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
11503 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11504
Bandan Dasc5f983f2017-05-05 15:25:14 -040011505 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
11506 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11507
Jim Mattsonca0bde22016-11-30 12:03:46 -080011508 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011509 vmx->nested.msrs.procbased_ctls_low,
11510 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070011511 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
11512 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011513 vmx->nested.msrs.secondary_ctls_low,
11514 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011515 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011516 vmx->nested.msrs.pinbased_ctls_low,
11517 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011518 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011519 vmx->nested.msrs.exit_ctls_low,
11520 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011521 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011522 vmx->nested.msrs.entry_ctls_low,
11523 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011524 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11525
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011526 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011527 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11528
Bandan Das41ab9372017-08-03 15:54:43 -040011529 if (nested_cpu_has_vmfunc(vmcs12)) {
11530 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011531 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040011532 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11533
11534 if (nested_cpu_has_eptp_switching(vmcs12)) {
11535 if (!nested_cpu_has_ept(vmcs12) ||
11536 !page_address_valid(vcpu, vmcs12->eptp_list_address))
11537 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11538 }
11539 }
Bandan Das27c42a12017-08-03 15:54:42 -040011540
Jim Mattsonc7c2c702017-05-05 11:28:09 -070011541 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
11542 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11543
Jim Mattsonca0bde22016-11-30 12:03:46 -080011544 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
11545 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
11546 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
11547 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
11548
11549 return 0;
11550}
11551
11552static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11553 u32 *exit_qual)
11554{
11555 bool ia32e;
11556
11557 *exit_qual = ENTRY_FAIL_DEFAULT;
11558
11559 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
11560 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
11561 return 1;
11562
11563 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
11564 vmcs12->vmcs_link_pointer != -1ull) {
11565 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
11566 return 1;
11567 }
11568
11569 /*
11570 * If the load IA32_EFER VM-entry control is 1, the following checks
11571 * are performed on the field for the IA32_EFER MSR:
11572 * - Bits reserved in the IA32_EFER MSR must be 0.
11573 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
11574 * the IA-32e mode guest VM-exit control. It must also be identical
11575 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
11576 * CR0.PG) is 1.
11577 */
11578 if (to_vmx(vcpu)->nested.nested_run_pending &&
11579 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
11580 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
11581 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
11582 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
11583 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
11584 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
11585 return 1;
11586 }
11587
11588 /*
11589 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
11590 * IA32_EFER MSR must be 0 in the field for that register. In addition,
11591 * the values of the LMA and LME bits in the field must each be that of
11592 * the host address-space size VM-exit control.
11593 */
11594 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
11595 ia32e = (vmcs12->vm_exit_controls &
11596 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
11597 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
11598 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
11599 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
11600 return 1;
11601 }
11602
Wanpeng Lif1b026a2017-11-05 16:54:48 -080011603 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
11604 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
11605 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
11606 return 1;
11607
Jim Mattsonca0bde22016-11-30 12:03:46 -080011608 return 0;
11609}
11610
Jim Mattson6514dc32018-04-26 16:09:12 -070011611static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu)
Jim Mattson858e25c2016-11-30 12:03:47 -080011612{
11613 struct vcpu_vmx *vmx = to_vmx(vcpu);
11614 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattson858e25c2016-11-30 12:03:47 -080011615 u32 msr_entry_idx;
11616 u32 exit_qual;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011617 int r;
Jim Mattson858e25c2016-11-30 12:03:47 -080011618
Jim Mattson858e25c2016-11-30 12:03:47 -080011619 enter_guest_mode(vcpu);
11620
11621 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
11622 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11623
Jim Mattsonde3a0022017-11-27 17:22:25 -060011624 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080011625 vmx_segment_cache_clear(vmx);
11626
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011627 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11628 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
11629
11630 r = EXIT_REASON_INVALID_STATE;
Jim Mattson6514dc32018-04-26 16:09:12 -070011631 if (prepare_vmcs02(vcpu, vmcs12, &exit_qual))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011632 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011633
11634 nested_get_vmcs12_pages(vcpu, vmcs12);
11635
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011636 r = EXIT_REASON_MSR_LOAD_FAIL;
Jim Mattson858e25c2016-11-30 12:03:47 -080011637 msr_entry_idx = nested_vmx_load_msr(vcpu,
11638 vmcs12->vm_entry_msr_load_addr,
11639 vmcs12->vm_entry_msr_load_count);
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011640 if (msr_entry_idx)
11641 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011642
Jim Mattson858e25c2016-11-30 12:03:47 -080011643 /*
11644 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
11645 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
11646 * returned as far as L1 is concerned. It will only return (and set
11647 * the success flag) when L2 exits (see nested_vmx_vmexit()).
11648 */
11649 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011650
11651fail:
11652 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11653 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
11654 leave_guest_mode(vcpu);
11655 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
11656 nested_vmx_entry_failure(vcpu, vmcs12, r, exit_qual);
11657 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080011658}
11659
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011660/*
11661 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
11662 * for running an L2 nested guest.
11663 */
11664static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
11665{
11666 struct vmcs12 *vmcs12;
11667 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011668 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080011669 u32 exit_qual;
11670 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011671
Kyle Hueyeb277562016-11-29 12:40:39 -080011672 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011673 return 1;
11674
Kyle Hueyeb277562016-11-29 12:40:39 -080011675 if (!nested_vmx_check_vmcs12(vcpu))
11676 goto out;
11677
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011678 vmcs12 = get_vmcs12(vcpu);
11679
Abel Gordon012f83c2013-04-18 14:39:25 +030011680 if (enable_shadow_vmcs)
11681 copy_shadow_to_vmcs12(vmx);
11682
Nadav Har'El7c177932011-05-25 23:12:04 +030011683 /*
11684 * The nested entry process starts with enforcing various prerequisites
11685 * on vmcs12 as required by the Intel SDM, and act appropriately when
11686 * they fail: As the SDM explains, some conditions should cause the
11687 * instruction to fail, while others will cause the instruction to seem
11688 * to succeed, but return an EXIT_REASON_INVALID_STATE.
11689 * To speed up the normal (success) code path, we should avoid checking
11690 * for misconfigurations which will anyway be caught by the processor
11691 * when using the merged vmcs02.
11692 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011693 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
11694 nested_vmx_failValid(vcpu,
11695 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
11696 goto out;
11697 }
11698
Nadav Har'El7c177932011-05-25 23:12:04 +030011699 if (vmcs12->launch_state == launch) {
11700 nested_vmx_failValid(vcpu,
11701 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
11702 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080011703 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030011704 }
11705
Jim Mattsonca0bde22016-11-30 12:03:46 -080011706 ret = check_vmentry_prereqs(vcpu, vmcs12);
11707 if (ret) {
11708 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080011709 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020011710 }
11711
Nadav Har'El7c177932011-05-25 23:12:04 +030011712 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080011713 * After this point, the trap flag no longer triggers a singlestep trap
11714 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
11715 * This is not 100% correct; for performance reasons, we delegate most
11716 * of the checks on host state to the processor. If those fail,
11717 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020011718 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080011719 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020011720
Jim Mattsonca0bde22016-11-30 12:03:46 -080011721 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
11722 if (ret) {
11723 nested_vmx_entry_failure(vcpu, vmcs12,
11724 EXIT_REASON_INVALID_STATE, exit_qual);
11725 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020011726 }
11727
11728 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030011729 * We're finally done with prerequisite checking, and can start with
11730 * the nested entry.
11731 */
11732
Jim Mattson6514dc32018-04-26 16:09:12 -070011733 vmx->nested.nested_run_pending = 1;
11734 ret = enter_vmx_non_root_mode(vcpu);
11735 if (ret) {
11736 vmx->nested.nested_run_pending = 0;
Jim Mattson858e25c2016-11-30 12:03:47 -080011737 return ret;
Jim Mattson6514dc32018-04-26 16:09:12 -070011738 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011739
Chao Gao135a06c2018-02-11 10:06:30 +080011740 /*
11741 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
11742 * by event injection, halt vcpu.
11743 */
11744 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
Jim Mattson6514dc32018-04-26 16:09:12 -070011745 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK)) {
11746 vmx->nested.nested_run_pending = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -060011747 return kvm_vcpu_halt(vcpu);
Jim Mattson6514dc32018-04-26 16:09:12 -070011748 }
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011749 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080011750
11751out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080011752 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011753}
11754
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011755/*
11756 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
11757 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
11758 * This function returns the new value we should put in vmcs12.guest_cr0.
11759 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
11760 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
11761 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
11762 * didn't trap the bit, because if L1 did, so would L0).
11763 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
11764 * been modified by L2, and L1 knows it. So just leave the old value of
11765 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
11766 * isn't relevant, because if L0 traps this bit it can set it to anything.
11767 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
11768 * changed these bits, and therefore they need to be updated, but L0
11769 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
11770 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
11771 */
11772static inline unsigned long
11773vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11774{
11775 return
11776 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
11777 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
11778 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
11779 vcpu->arch.cr0_guest_owned_bits));
11780}
11781
11782static inline unsigned long
11783vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11784{
11785 return
11786 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
11787 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
11788 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
11789 vcpu->arch.cr4_guest_owned_bits));
11790}
11791
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011792static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
11793 struct vmcs12 *vmcs12)
11794{
11795 u32 idt_vectoring;
11796 unsigned int nr;
11797
Wanpeng Li664f8e22017-08-24 03:35:09 -070011798 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011799 nr = vcpu->arch.exception.nr;
11800 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11801
11802 if (kvm_exception_is_soft(nr)) {
11803 vmcs12->vm_exit_instruction_len =
11804 vcpu->arch.event_exit_inst_len;
11805 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
11806 } else
11807 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
11808
11809 if (vcpu->arch.exception.has_error_code) {
11810 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
11811 vmcs12->idt_vectoring_error_code =
11812 vcpu->arch.exception.error_code;
11813 }
11814
11815 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011816 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011817 vmcs12->idt_vectoring_info_field =
11818 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030011819 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011820 nr = vcpu->arch.interrupt.nr;
11821 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11822
11823 if (vcpu->arch.interrupt.soft) {
11824 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11825 vmcs12->vm_entry_instruction_len =
11826 vcpu->arch.event_exit_inst_len;
11827 } else
11828 idt_vectoring |= INTR_TYPE_EXT_INTR;
11829
11830 vmcs12->idt_vectoring_info_field = idt_vectoring;
11831 }
11832}
11833
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011834static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11835{
11836 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011837 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020011838 bool block_nested_events =
11839 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011840
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011841 if (vcpu->arch.exception.pending &&
11842 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020011843 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011844 return -EBUSY;
11845 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011846 return 0;
11847 }
11848
Jan Kiszkaf4124502014-03-07 20:03:13 +010011849 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11850 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020011851 if (block_nested_events)
Jan Kiszkaf4124502014-03-07 20:03:13 +010011852 return -EBUSY;
11853 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11854 return 0;
11855 }
11856
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011857 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011858 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011859 return -EBUSY;
11860 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11861 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11862 INTR_INFO_VALID_MASK, 0);
11863 /*
11864 * The NMI-triggered VM exit counts as injection:
11865 * clear this one and block further NMIs.
11866 */
11867 vcpu->arch.nmi_pending = 0;
11868 vmx_set_nmi_mask(vcpu, true);
11869 return 0;
11870 }
11871
11872 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11873 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011874 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011875 return -EBUSY;
11876 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011877 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011878 }
11879
David Hildenbrand6342c502017-01-25 11:58:58 +010011880 vmx_complete_nested_posted_interrupt(vcpu);
11881 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011882}
11883
Jan Kiszkaf4124502014-03-07 20:03:13 +010011884static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11885{
11886 ktime_t remaining =
11887 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11888 u64 value;
11889
11890 if (ktime_to_ns(remaining) <= 0)
11891 return 0;
11892
11893 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11894 do_div(value, 1000000);
11895 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11896}
11897
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011898/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011899 * Update the guest state fields of vmcs12 to reflect changes that
11900 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11901 * VM-entry controls is also updated, since this is really a guest
11902 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011903 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011904static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011905{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011906 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11907 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11908
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011909 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11910 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11911 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11912
11913 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11914 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11915 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11916 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11917 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11918 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11919 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11920 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11921 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11922 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11923 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11924 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11925 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11926 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11927 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11928 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11929 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11930 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11931 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11932 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11933 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11934 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11935 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11936 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11937 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11938 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11939 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11940 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11941 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11942 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11943 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11944 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11945 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11946 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11947 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11948 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11949
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011950 vmcs12->guest_interruptibility_info =
11951 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11952 vmcs12->guest_pending_dbg_exceptions =
11953 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011954 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11955 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11956 else
11957 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011958
Jan Kiszkaf4124502014-03-07 20:03:13 +010011959 if (nested_cpu_has_preemption_timer(vmcs12)) {
11960 if (vmcs12->vm_exit_controls &
11961 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11962 vmcs12->vmx_preemption_timer_value =
11963 vmx_get_preemption_timer_value(vcpu);
11964 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11965 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011966
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011967 /*
11968 * In some cases (usually, nested EPT), L2 is allowed to change its
11969 * own CR3 without exiting. If it has changed it, we must keep it.
11970 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11971 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11972 *
11973 * Additionally, restore L2's PDPTR to vmcs12.
11974 */
11975 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011976 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011977 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11978 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11979 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11980 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11981 }
11982
Jim Mattsond281e132017-06-01 12:44:46 -070011983 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011984
Wincy Van608406e2015-02-03 23:57:51 +080011985 if (nested_cpu_has_vid(vmcs12))
11986 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11987
Jan Kiszkac18911a2013-03-13 16:06:41 +010011988 vmcs12->vm_entry_controls =
11989 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011990 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011991
Jan Kiszka2996fca2014-06-16 13:59:43 +020011992 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11993 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11994 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11995 }
11996
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011997 /* TODO: These cannot have changed unless we have MSR bitmaps and
11998 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011999 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012000 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020012001 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
12002 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012003 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
12004 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
12005 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010012006 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010012007 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012008}
12009
12010/*
12011 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
12012 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
12013 * and this function updates it to reflect the changes to the guest state while
12014 * L2 was running (and perhaps made some exits which were handled directly by L0
12015 * without going back to L1), and to reflect the exit reason.
12016 * Note that we do not have to copy here all VMCS fields, just those that
12017 * could have changed by the L2 guest or the exit - i.e., the guest-state and
12018 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
12019 * which already writes to vmcs12 directly.
12020 */
12021static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12022 u32 exit_reason, u32 exit_intr_info,
12023 unsigned long exit_qualification)
12024{
12025 /* update guest state fields: */
12026 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012027
12028 /* update exit information fields: */
12029
Jan Kiszka533558b2014-01-04 18:47:20 +010012030 vmcs12->vm_exit_reason = exit_reason;
12031 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010012032 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020012033
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012034 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012035 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
12036 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
12037
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012038 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070012039 vmcs12->launch_state = 1;
12040
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012041 /* vm_entry_intr_info_field is cleared on exit. Emulate this
12042 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012043 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012044
12045 /*
12046 * Transfer the event that L0 or L1 may wanted to inject into
12047 * L2 to IDT_VECTORING_INFO_FIELD.
12048 */
12049 vmcs12_save_pending_event(vcpu, vmcs12);
12050 }
12051
12052 /*
12053 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
12054 * preserved above and would only end up incorrectly in L1.
12055 */
12056 vcpu->arch.nmi_injected = false;
12057 kvm_clear_exception_queue(vcpu);
12058 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012059}
12060
Wanpeng Li5af41572017-11-05 16:54:49 -080012061static void load_vmcs12_mmu_host_state(struct kvm_vcpu *vcpu,
12062 struct vmcs12 *vmcs12)
12063{
12064 u32 entry_failure_code;
12065
12066 nested_ept_uninit_mmu_context(vcpu);
12067
12068 /*
12069 * Only PDPTE load can fail as the value of cr3 was checked on entry and
12070 * couldn't have changed.
12071 */
12072 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
12073 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
12074
12075 if (!enable_ept)
12076 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
12077}
12078
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012079/*
12080 * A part of what we need to when the nested L2 guest exits and we want to
12081 * run its L1 parent, is to reset L1's guest state to the host state specified
12082 * in vmcs12.
12083 * This function is to be called not only on normal nested exit, but also on
12084 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
12085 * Failures During or After Loading Guest State").
12086 * This function should be called when the active VMCS is L1's (vmcs01).
12087 */
Jan Kiszka733568f2013-02-23 15:07:47 +010012088static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
12089 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012090{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012091 struct kvm_segment seg;
12092
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012093 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
12094 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020012095 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012096 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
12097 else
12098 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
12099 vmx_set_efer(vcpu, vcpu->arch.efer);
12100
12101 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
12102 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070012103 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012104 /*
12105 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012106 * actually changed, because vmx_set_cr0 refers to efer set above.
12107 *
12108 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
12109 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012110 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012111 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020012112 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012113
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012114 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012115 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080012116 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012117
Wanpeng Li5af41572017-11-05 16:54:49 -080012118 load_vmcs12_mmu_host_state(vcpu, vmcs12);
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030012119
Liran Alon6f1e03b2018-05-22 17:16:14 +030012120 /*
12121 * If vmcs01 don't use VPID, CPU flushes TLB on every
12122 * VMEntry/VMExit. Thus, no need to flush TLB.
12123 *
12124 * If vmcs12 uses VPID, TLB entries populated by L2 are
12125 * tagged with vmx->nested.vpid02 while L1 entries are tagged
12126 * with vmx->vpid. Thus, no need to flush TLB.
12127 *
12128 * Therefore, flush TLB only in case vmcs01 uses VPID and
12129 * vmcs12 don't use VPID as in this case L1 & L2 TLB entries
12130 * are both tagged with vmx->vpid.
12131 */
12132 if (enable_vpid &&
12133 !(nested_cpu_has_vpid(vmcs12) && to_vmx(vcpu)->nested.vpid02)) {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080012134 vmx_flush_tlb(vcpu, true);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012135 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012136
12137 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
12138 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
12139 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
12140 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
12141 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020012142 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
12143 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012144
Paolo Bonzini36be0b92014-02-24 12:30:04 +010012145 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
12146 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
12147 vmcs_write64(GUEST_BNDCFGS, 0);
12148
Jan Kiszka44811c02013-08-04 17:17:27 +020012149 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012150 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020012151 vcpu->arch.pat = vmcs12->host_ia32_pat;
12152 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012153 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
12154 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
12155 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012156
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012157 /* Set L1 segment info according to Intel SDM
12158 27.5.2 Loading Host Segment and Descriptor-Table Registers */
12159 seg = (struct kvm_segment) {
12160 .base = 0,
12161 .limit = 0xFFFFFFFF,
12162 .selector = vmcs12->host_cs_selector,
12163 .type = 11,
12164 .present = 1,
12165 .s = 1,
12166 .g = 1
12167 };
12168 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
12169 seg.l = 1;
12170 else
12171 seg.db = 1;
12172 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
12173 seg = (struct kvm_segment) {
12174 .base = 0,
12175 .limit = 0xFFFFFFFF,
12176 .type = 3,
12177 .present = 1,
12178 .s = 1,
12179 .db = 1,
12180 .g = 1
12181 };
12182 seg.selector = vmcs12->host_ds_selector;
12183 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
12184 seg.selector = vmcs12->host_es_selector;
12185 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
12186 seg.selector = vmcs12->host_ss_selector;
12187 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
12188 seg.selector = vmcs12->host_fs_selector;
12189 seg.base = vmcs12->host_fs_base;
12190 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
12191 seg.selector = vmcs12->host_gs_selector;
12192 seg.base = vmcs12->host_gs_base;
12193 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
12194 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030012195 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012196 .limit = 0x67,
12197 .selector = vmcs12->host_tr_selector,
12198 .type = 11,
12199 .present = 1
12200 };
12201 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
12202
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012203 kvm_set_dr(vcpu, 7, 0x400);
12204 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030012205
Wincy Van3af18d92015-02-03 23:49:31 +080012206 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010012207 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080012208
Wincy Vanff651cb2014-12-11 08:52:58 +030012209 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
12210 vmcs12->vm_exit_msr_load_count))
12211 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012212}
12213
12214/*
12215 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
12216 * and modify vmcs12 to make it see what it would expect to see there if
12217 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
12218 */
Jan Kiszka533558b2014-01-04 18:47:20 +010012219static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
12220 u32 exit_intr_info,
12221 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012222{
12223 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012224 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12225
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012226 /* trying to cancel vmlaunch/vmresume is a bug */
12227 WARN_ON_ONCE(vmx->nested.nested_run_pending);
12228
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012229 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070012230 * The only expected VM-instruction error is "VM entry with
12231 * invalid control field(s)." Anything else indicates a
12232 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012233 */
Jim Mattson4f350c62017-09-14 16:31:44 -070012234 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
12235 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
12236
12237 leave_guest_mode(vcpu);
12238
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012239 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12240 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12241
Jim Mattson4f350c62017-09-14 16:31:44 -070012242 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012243 if (exit_reason == -1)
12244 sync_vmcs12(vcpu, vmcs12);
12245 else
12246 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
12247 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070012248
12249 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
12250 vmcs12->vm_exit_msr_store_count))
12251 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040012252 }
12253
Jim Mattson4f350c62017-09-14 16:31:44 -070012254 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020012255 vm_entry_controls_reset_shadow(vmx);
12256 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010012257 vmx_segment_cache_clear(vmx);
12258
Paolo Bonzini93140062016-07-06 13:23:51 +020012259 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070012260 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
12261 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010012262 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020012263 if (vmx->hv_deadline_tsc == -1)
12264 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12265 PIN_BASED_VMX_PREEMPTION_TIMER);
12266 else
12267 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12268 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070012269 if (kvm_has_tsc_control)
12270 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012271
Jim Mattson8d860bb2018-05-09 16:56:05 -040012272 if (vmx->nested.change_vmcs01_virtual_apic_mode) {
12273 vmx->nested.change_vmcs01_virtual_apic_mode = false;
12274 vmx_set_virtual_apic_mode(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070012275 } else if (!nested_cpu_has_ept(vmcs12) &&
12276 nested_cpu_has2(vmcs12,
12277 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070012278 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012279 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012280
12281 /* This is needed for same reason as it was needed in prepare_vmcs02 */
12282 vmx->host_rsp = 0;
12283
12284 /* Unpin physical memory we referred to in vmcs02 */
12285 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012286 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012287 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012288 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012289 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012290 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012291 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012292 }
Wincy Van705699a2015-02-03 23:58:17 +080012293 if (vmx->nested.pi_desc_page) {
12294 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012295 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080012296 vmx->nested.pi_desc_page = NULL;
12297 vmx->nested.pi_desc = NULL;
12298 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012299
12300 /*
Tang Chen38b99172014-09-24 15:57:54 +080012301 * We are now running in L2, mmu_notifier will force to reload the
12302 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
12303 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080012304 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080012305
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012306 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030012307 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012308
12309 /* in case we halted in L2 */
12310 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070012311
12312 if (likely(!vmx->fail)) {
12313 /*
12314 * TODO: SDM says that with acknowledge interrupt on
12315 * exit, bit 31 of the VM-exit interrupt information
12316 * (valid interrupt) is always set to 1 on
12317 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
12318 * need kvm_cpu_has_interrupt(). See the commit
12319 * message for details.
12320 */
12321 if (nested_exit_intr_ack_set(vcpu) &&
12322 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
12323 kvm_cpu_has_interrupt(vcpu)) {
12324 int irq = kvm_cpu_get_interrupt(vcpu);
12325 WARN_ON(irq < 0);
12326 vmcs12->vm_exit_intr_info = irq |
12327 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
12328 }
12329
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012330 if (exit_reason != -1)
12331 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
12332 vmcs12->exit_qualification,
12333 vmcs12->idt_vectoring_info_field,
12334 vmcs12->vm_exit_intr_info,
12335 vmcs12->vm_exit_intr_error_code,
12336 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070012337
12338 load_vmcs12_host_state(vcpu, vmcs12);
12339
12340 return;
12341 }
12342
12343 /*
12344 * After an early L2 VM-entry failure, we're now back
12345 * in L1 which thinks it just finished a VMLAUNCH or
12346 * VMRESUME instruction, so we need to set the failure
12347 * flag and the VM-instruction error field of the VMCS
12348 * accordingly.
12349 */
12350 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Wanpeng Li5af41572017-11-05 16:54:49 -080012351
12352 load_vmcs12_mmu_host_state(vcpu, vmcs12);
12353
Jim Mattson4f350c62017-09-14 16:31:44 -070012354 /*
12355 * The emulated instruction was already skipped in
12356 * nested_vmx_run, but the updated RIP was never
12357 * written back to the vmcs01.
12358 */
12359 skip_emulated_instruction(vcpu);
12360 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012361}
12362
Nadav Har'El7c177932011-05-25 23:12:04 +030012363/*
Jan Kiszka42124922014-01-04 18:47:19 +010012364 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
12365 */
12366static void vmx_leave_nested(struct kvm_vcpu *vcpu)
12367{
Wanpeng Li2f707d92017-03-06 04:03:28 -080012368 if (is_guest_mode(vcpu)) {
12369 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010012370 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080012371 }
Jan Kiszka42124922014-01-04 18:47:19 +010012372 free_nested(to_vmx(vcpu));
12373}
12374
12375/*
Nadav Har'El7c177932011-05-25 23:12:04 +030012376 * L1's failure to enter L2 is a subset of a normal exit, as explained in
12377 * 23.7 "VM-entry failures during or after loading guest state" (this also
12378 * lists the acceptable exit-reason and exit-qualification parameters).
12379 * It should only be called before L2 actually succeeded to run, and when
12380 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
12381 */
12382static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
12383 struct vmcs12 *vmcs12,
12384 u32 reason, unsigned long qualification)
12385{
12386 load_vmcs12_host_state(vcpu, vmcs12);
12387 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12388 vmcs12->exit_qualification = qualification;
12389 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030012390 if (enable_shadow_vmcs)
12391 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030012392}
12393
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012394static int vmx_check_intercept(struct kvm_vcpu *vcpu,
12395 struct x86_instruction_info *info,
12396 enum x86_intercept_stage stage)
12397{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020012398 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12399 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
12400
12401 /*
12402 * RDPID causes #UD if disabled through secondary execution controls.
12403 * Because it is marked as EmulateOnUD, we need to intercept it here.
12404 */
12405 if (info->intercept == x86_intercept_rdtscp &&
12406 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
12407 ctxt->exception.vector = UD_VECTOR;
12408 ctxt->exception.error_code_valid = false;
12409 return X86EMUL_PROPAGATE_FAULT;
12410 }
12411
12412 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012413 return X86EMUL_CONTINUE;
12414}
12415
Yunhong Jiang64672c92016-06-13 14:19:59 -070012416#ifdef CONFIG_X86_64
12417/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
12418static inline int u64_shl_div_u64(u64 a, unsigned int shift,
12419 u64 divisor, u64 *result)
12420{
12421 u64 low = a << shift, high = a >> (64 - shift);
12422
12423 /* To avoid the overflow on divq */
12424 if (high >= divisor)
12425 return 1;
12426
12427 /* Low hold the result, high hold rem which is discarded */
12428 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
12429 "rm" (divisor), "0" (low), "1" (high));
12430 *result = low;
12431
12432 return 0;
12433}
12434
12435static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
12436{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020012437 struct vcpu_vmx *vmx;
12438 u64 tscl, guest_tscl, delta_tsc;
12439
12440 if (kvm_mwait_in_guest(vcpu->kvm))
12441 return -EOPNOTSUPP;
12442
12443 vmx = to_vmx(vcpu);
12444 tscl = rdtsc();
12445 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
12446 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012447
12448 /* Convert to host delta tsc if tsc scaling is enabled */
12449 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
12450 u64_shl_div_u64(delta_tsc,
12451 kvm_tsc_scaling_ratio_frac_bits,
12452 vcpu->arch.tsc_scaling_ratio,
12453 &delta_tsc))
12454 return -ERANGE;
12455
12456 /*
12457 * If the delta tsc can't fit in the 32 bit after the multi shift,
12458 * we can't use the preemption timer.
12459 * It's possible that it fits on later vmentries, but checking
12460 * on every vmentry is costly so we just use an hrtimer.
12461 */
12462 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
12463 return -ERANGE;
12464
12465 vmx->hv_deadline_tsc = tscl + delta_tsc;
12466 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12467 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070012468
12469 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012470}
12471
12472static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
12473{
12474 struct vcpu_vmx *vmx = to_vmx(vcpu);
12475 vmx->hv_deadline_tsc = -1;
12476 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12477 PIN_BASED_VMX_PREEMPTION_TIMER);
12478}
12479#endif
12480
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012481static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012482{
Wanpeng Lib31c1142018-03-12 04:53:04 -070012483 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020012484 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012485}
12486
Kai Huang843e4332015-01-28 10:54:28 +080012487static void vmx_slot_enable_log_dirty(struct kvm *kvm,
12488 struct kvm_memory_slot *slot)
12489{
12490 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
12491 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
12492}
12493
12494static void vmx_slot_disable_log_dirty(struct kvm *kvm,
12495 struct kvm_memory_slot *slot)
12496{
12497 kvm_mmu_slot_set_dirty(kvm, slot);
12498}
12499
12500static void vmx_flush_log_dirty(struct kvm *kvm)
12501{
12502 kvm_flush_pml_buffers(kvm);
12503}
12504
Bandan Dasc5f983f2017-05-05 15:25:14 -040012505static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
12506{
12507 struct vmcs12 *vmcs12;
12508 struct vcpu_vmx *vmx = to_vmx(vcpu);
12509 gpa_t gpa;
12510 struct page *page = NULL;
12511 u64 *pml_address;
12512
12513 if (is_guest_mode(vcpu)) {
12514 WARN_ON_ONCE(vmx->nested.pml_full);
12515
12516 /*
12517 * Check if PML is enabled for the nested guest.
12518 * Whether eptp bit 6 is set is already checked
12519 * as part of A/D emulation.
12520 */
12521 vmcs12 = get_vmcs12(vcpu);
12522 if (!nested_cpu_has_pml(vmcs12))
12523 return 0;
12524
Dan Carpenter47698862017-05-10 22:43:17 +030012525 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040012526 vmx->nested.pml_full = true;
12527 return 1;
12528 }
12529
12530 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
12531
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020012532 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
12533 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040012534 return 0;
12535
12536 pml_address = kmap(page);
12537 pml_address[vmcs12->guest_pml_index--] = gpa;
12538 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012539 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040012540 }
12541
12542 return 0;
12543}
12544
Kai Huang843e4332015-01-28 10:54:28 +080012545static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
12546 struct kvm_memory_slot *memslot,
12547 gfn_t offset, unsigned long mask)
12548{
12549 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
12550}
12551
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012552static void __pi_post_block(struct kvm_vcpu *vcpu)
12553{
12554 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12555 struct pi_desc old, new;
12556 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012557
12558 do {
12559 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012560 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
12561 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012562
12563 dest = cpu_physical_id(vcpu->cpu);
12564
12565 if (x2apic_enabled())
12566 new.ndst = dest;
12567 else
12568 new.ndst = (dest << 8) & 0xFF00;
12569
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012570 /* set 'NV' to 'notification vector' */
12571 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012572 } while (cmpxchg64(&pi_desc->control, old.control,
12573 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012574
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012575 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
12576 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012577 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012578 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012579 vcpu->pre_pcpu = -1;
12580 }
12581}
12582
Feng Wuefc64402015-09-18 22:29:51 +080012583/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080012584 * This routine does the following things for vCPU which is going
12585 * to be blocked if VT-d PI is enabled.
12586 * - Store the vCPU to the wakeup list, so when interrupts happen
12587 * we can find the right vCPU to wake up.
12588 * - Change the Posted-interrupt descriptor as below:
12589 * 'NDST' <-- vcpu->pre_pcpu
12590 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
12591 * - If 'ON' is set during this process, which means at least one
12592 * interrupt is posted for this vCPU, we cannot block it, in
12593 * this case, return 1, otherwise, return 0.
12594 *
12595 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070012596static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012597{
Feng Wubf9f6ac2015-09-18 22:29:55 +080012598 unsigned int dest;
12599 struct pi_desc old, new;
12600 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12601
12602 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012603 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12604 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080012605 return 0;
12606
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012607 WARN_ON(irqs_disabled());
12608 local_irq_disable();
12609 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
12610 vcpu->pre_pcpu = vcpu->cpu;
12611 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12612 list_add_tail(&vcpu->blocked_vcpu_list,
12613 &per_cpu(blocked_vcpu_on_cpu,
12614 vcpu->pre_pcpu));
12615 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12616 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080012617
12618 do {
12619 old.control = new.control = pi_desc->control;
12620
Feng Wubf9f6ac2015-09-18 22:29:55 +080012621 WARN((pi_desc->sn == 1),
12622 "Warning: SN field of posted-interrupts "
12623 "is set before blocking\n");
12624
12625 /*
12626 * Since vCPU can be preempted during this process,
12627 * vcpu->cpu could be different with pre_pcpu, we
12628 * need to set pre_pcpu as the destination of wakeup
12629 * notification event, then we can find the right vCPU
12630 * to wakeup in wakeup handler if interrupts happen
12631 * when the vCPU is in blocked state.
12632 */
12633 dest = cpu_physical_id(vcpu->pre_pcpu);
12634
12635 if (x2apic_enabled())
12636 new.ndst = dest;
12637 else
12638 new.ndst = (dest << 8) & 0xFF00;
12639
12640 /* set 'NV' to 'wakeup vector' */
12641 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012642 } while (cmpxchg64(&pi_desc->control, old.control,
12643 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012644
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012645 /* We should not block the vCPU if an interrupt is posted for it. */
12646 if (pi_test_on(pi_desc) == 1)
12647 __pi_post_block(vcpu);
12648
12649 local_irq_enable();
12650 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012651}
12652
Yunhong Jiangbc225122016-06-13 14:19:58 -070012653static int vmx_pre_block(struct kvm_vcpu *vcpu)
12654{
12655 if (pi_pre_block(vcpu))
12656 return 1;
12657
Yunhong Jiang64672c92016-06-13 14:19:59 -070012658 if (kvm_lapic_hv_timer_in_use(vcpu))
12659 kvm_lapic_switch_to_sw_timer(vcpu);
12660
Yunhong Jiangbc225122016-06-13 14:19:58 -070012661 return 0;
12662}
12663
12664static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012665{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012666 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012667 return;
12668
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012669 WARN_ON(irqs_disabled());
12670 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012671 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012672 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080012673}
12674
Yunhong Jiangbc225122016-06-13 14:19:58 -070012675static void vmx_post_block(struct kvm_vcpu *vcpu)
12676{
Yunhong Jiang64672c92016-06-13 14:19:59 -070012677 if (kvm_x86_ops->set_hv_timer)
12678 kvm_lapic_switch_to_hv_timer(vcpu);
12679
Yunhong Jiangbc225122016-06-13 14:19:58 -070012680 pi_post_block(vcpu);
12681}
12682
Feng Wubf9f6ac2015-09-18 22:29:55 +080012683/*
Feng Wuefc64402015-09-18 22:29:51 +080012684 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
12685 *
12686 * @kvm: kvm
12687 * @host_irq: host irq of the interrupt
12688 * @guest_irq: gsi of the interrupt
12689 * @set: set or unset PI
12690 * returns 0 on success, < 0 on failure
12691 */
12692static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
12693 uint32_t guest_irq, bool set)
12694{
12695 struct kvm_kernel_irq_routing_entry *e;
12696 struct kvm_irq_routing_table *irq_rt;
12697 struct kvm_lapic_irq irq;
12698 struct kvm_vcpu *vcpu;
12699 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012700 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080012701
12702 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012703 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12704 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080012705 return 0;
12706
12707 idx = srcu_read_lock(&kvm->irq_srcu);
12708 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012709 if (guest_irq >= irq_rt->nr_rt_entries ||
12710 hlist_empty(&irq_rt->map[guest_irq])) {
12711 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
12712 guest_irq, irq_rt->nr_rt_entries);
12713 goto out;
12714 }
Feng Wuefc64402015-09-18 22:29:51 +080012715
12716 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
12717 if (e->type != KVM_IRQ_ROUTING_MSI)
12718 continue;
12719 /*
12720 * VT-d PI cannot support posting multicast/broadcast
12721 * interrupts to a vCPU, we still use interrupt remapping
12722 * for these kind of interrupts.
12723 *
12724 * For lowest-priority interrupts, we only support
12725 * those with single CPU as the destination, e.g. user
12726 * configures the interrupts via /proc/irq or uses
12727 * irqbalance to make the interrupts single-CPU.
12728 *
12729 * We will support full lowest-priority interrupt later.
12730 */
12731
Radim Krčmář371313132016-07-12 22:09:27 +020012732 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080012733 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
12734 /*
12735 * Make sure the IRTE is in remapped mode if
12736 * we don't handle it in posted mode.
12737 */
12738 ret = irq_set_vcpu_affinity(host_irq, NULL);
12739 if (ret < 0) {
12740 printk(KERN_INFO
12741 "failed to back to remapped mode, irq: %u\n",
12742 host_irq);
12743 goto out;
12744 }
12745
Feng Wuefc64402015-09-18 22:29:51 +080012746 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080012747 }
Feng Wuefc64402015-09-18 22:29:51 +080012748
12749 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
12750 vcpu_info.vector = irq.vector;
12751
hu huajun2698d822018-04-11 15:16:40 +080012752 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080012753 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
12754
12755 if (set)
12756 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080012757 else
Feng Wuefc64402015-09-18 22:29:51 +080012758 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080012759
12760 if (ret < 0) {
12761 printk(KERN_INFO "%s: failed to update PI IRTE\n",
12762 __func__);
12763 goto out;
12764 }
12765 }
12766
12767 ret = 0;
12768out:
12769 srcu_read_unlock(&kvm->irq_srcu, idx);
12770 return ret;
12771}
12772
Ashok Rajc45dcc72016-06-22 14:59:56 +080012773static void vmx_setup_mce(struct kvm_vcpu *vcpu)
12774{
12775 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
12776 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
12777 FEATURE_CONTROL_LMCE;
12778 else
12779 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
12780 ~FEATURE_CONTROL_LMCE;
12781}
12782
Ladi Prosek72d7b372017-10-11 16:54:41 +020012783static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
12784{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012785 /* we need a nested vmexit to enter SMM, postpone if run is pending */
12786 if (to_vmx(vcpu)->nested.nested_run_pending)
12787 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020012788 return 1;
12789}
12790
Ladi Prosek0234bf82017-10-11 16:54:40 +020012791static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
12792{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012793 struct vcpu_vmx *vmx = to_vmx(vcpu);
12794
12795 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
12796 if (vmx->nested.smm.guest_mode)
12797 nested_vmx_vmexit(vcpu, -1, 0, 0);
12798
12799 vmx->nested.smm.vmxon = vmx->nested.vmxon;
12800 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070012801 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020012802 return 0;
12803}
12804
12805static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
12806{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012807 struct vcpu_vmx *vmx = to_vmx(vcpu);
12808 int ret;
12809
12810 if (vmx->nested.smm.vmxon) {
12811 vmx->nested.vmxon = true;
12812 vmx->nested.smm.vmxon = false;
12813 }
12814
12815 if (vmx->nested.smm.guest_mode) {
12816 vcpu->arch.hflags &= ~HF_SMM_MASK;
Jim Mattson6514dc32018-04-26 16:09:12 -070012817 ret = enter_vmx_non_root_mode(vcpu);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012818 vcpu->arch.hflags |= HF_SMM_MASK;
12819 if (ret)
12820 return ret;
12821
12822 vmx->nested.smm.guest_mode = false;
12823 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020012824 return 0;
12825}
12826
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012827static int enable_smi_window(struct kvm_vcpu *vcpu)
12828{
12829 return 0;
12830}
12831
Kees Cook404f6aa2016-08-08 16:29:06 -070012832static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080012833 .cpu_has_kvm_support = cpu_has_kvm_support,
12834 .disabled_by_bios = vmx_disabled_by_bios,
12835 .hardware_setup = hardware_setup,
12836 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030012837 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012838 .hardware_enable = hardware_enable,
12839 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080012840 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020012841 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012842
Wanpeng Lib31c1142018-03-12 04:53:04 -070012843 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070012844 .vm_alloc = vmx_vm_alloc,
12845 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070012846
Avi Kivity6aa8b732006-12-10 02:21:36 -080012847 .vcpu_create = vmx_create_vcpu,
12848 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030012849 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012850
Avi Kivity04d2cc72007-09-10 18:10:54 +030012851 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012852 .vcpu_load = vmx_vcpu_load,
12853 .vcpu_put = vmx_vcpu_put,
12854
Paolo Bonzinia96036b2015-11-10 11:55:36 +010012855 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060012856 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012857 .get_msr = vmx_get_msr,
12858 .set_msr = vmx_set_msr,
12859 .get_segment_base = vmx_get_segment_base,
12860 .get_segment = vmx_get_segment,
12861 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020012862 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012863 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020012864 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020012865 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030012866 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012867 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012868 .set_cr3 = vmx_set_cr3,
12869 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012870 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012871 .get_idt = vmx_get_idt,
12872 .set_idt = vmx_set_idt,
12873 .get_gdt = vmx_get_gdt,
12874 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010012875 .get_dr6 = vmx_get_dr6,
12876 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030012877 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010012878 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030012879 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012880 .get_rflags = vmx_get_rflags,
12881 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080012882
Avi Kivity6aa8b732006-12-10 02:21:36 -080012883 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012884
Avi Kivity6aa8b732006-12-10 02:21:36 -080012885 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020012886 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012887 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040012888 .set_interrupt_shadow = vmx_set_interrupt_shadow,
12889 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020012890 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030012891 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012892 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020012893 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030012894 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020012895 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012896 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012897 .get_nmi_mask = vmx_get_nmi_mask,
12898 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012899 .enable_nmi_window = enable_nmi_window,
12900 .enable_irq_window = enable_irq_window,
12901 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -040012902 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012903 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012904 .get_enable_apicv = vmx_get_enable_apicv,
12905 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012906 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012907 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012908 .hwapic_irr_update = vmx_hwapic_irr_update,
12909 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012910 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12911 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012912
Izik Eiduscbc94022007-10-25 00:29:55 +020012913 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070012914 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012915 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012916 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012917
Avi Kivity586f9602010-11-18 13:09:54 +020012918 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012919
Sheng Yang17cc3932010-01-05 19:02:27 +080012920 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012921
12922 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012923
12924 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012925 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012926
12927 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012928
12929 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012930
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012931 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012932 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012933
12934 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012935
12936 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012937 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012938 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012939 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020012940 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012941
12942 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012943
12944 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012945
12946 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12947 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12948 .flush_log_dirty = vmx_flush_log_dirty,
12949 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012950 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020012951
Feng Wubf9f6ac2015-09-18 22:29:55 +080012952 .pre_block = vmx_pre_block,
12953 .post_block = vmx_post_block,
12954
Wei Huang25462f72015-06-19 15:45:05 +020012955 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012956
12957 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012958
12959#ifdef CONFIG_X86_64
12960 .set_hv_timer = vmx_set_hv_timer,
12961 .cancel_hv_timer = vmx_cancel_hv_timer,
12962#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012963
12964 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012965
Ladi Prosek72d7b372017-10-11 16:54:41 +020012966 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012967 .pre_enter_smm = vmx_pre_enter_smm,
12968 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012969 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012970};
12971
12972static int __init vmx_init(void)
12973{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010012974 int r;
12975
12976#if IS_ENABLED(CONFIG_HYPERV)
12977 /*
12978 * Enlightened VMCS usage should be recommended and the host needs
12979 * to support eVMCS v1 or above. We can also disable eVMCS support
12980 * with module parameter.
12981 */
12982 if (enlightened_vmcs &&
12983 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
12984 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
12985 KVM_EVMCS_VERSION) {
12986 int cpu;
12987
12988 /* Check that we have assist pages on all online CPUs */
12989 for_each_online_cpu(cpu) {
12990 if (!hv_get_vp_assist_page(cpu)) {
12991 enlightened_vmcs = false;
12992 break;
12993 }
12994 }
12995
12996 if (enlightened_vmcs) {
12997 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
12998 static_branch_enable(&enable_evmcs);
12999 }
13000 } else {
13001 enlightened_vmcs = false;
13002 }
13003#endif
13004
13005 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Tiejun Chen34a1cd62014-10-28 10:14:48 +080013006 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030013007 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080013008 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080013009
Dave Young2965faa2015-09-09 15:38:55 -070013010#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013011 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
13012 crash_vmclear_local_loaded_vmcss);
13013#endif
Jim Mattson21ebf532018-05-01 15:40:28 -070013014 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013015
He, Qingfdef3ad2007-04-30 09:45:24 +030013016 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080013017}
13018
13019static void __exit vmx_exit(void)
13020{
Dave Young2965faa2015-09-09 15:38:55 -070013021#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053013022 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013023 synchronize_rcu();
13024#endif
13025
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080013026 kvm_exit();
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010013027
13028#if IS_ENABLED(CONFIG_HYPERV)
13029 if (static_branch_unlikely(&enable_evmcs)) {
13030 int cpu;
13031 struct hv_vp_assist_page *vp_ap;
13032 /*
13033 * Reset everything to support using non-enlightened VMCS
13034 * access later (e.g. when we reload the module with
13035 * enlightened_vmcs=0)
13036 */
13037 for_each_online_cpu(cpu) {
13038 vp_ap = hv_get_vp_assist_page(cpu);
13039
13040 if (!vp_ap)
13041 continue;
13042
13043 vp_ap->current_nested_vmcs = 0;
13044 vp_ap->enlighten_vmentry = 0;
13045 }
13046
13047 static_branch_disable(&enable_evmcs);
13048 }
13049#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080013050}
13051
13052module_init(vmx_init)
13053module_exit(vmx_exit)