blob: 2ca9fdba7cb7d6f198e3e772b2795beffce4e1cf [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
Rodrigo Vivi342e36c2014-09-17 16:59:20 -0400342 /* If it wasn't never enabled by kernel parameter or platform default
343 * we can avoid reading registers so many times in vain
344 */
345 if (!i915.enable_fbc)
346 return false;
347
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300348 if (!dev_priv->display.fbc_enabled)
349 return false;
350
351 return dev_priv->display.fbc_enabled(dev);
352}
353
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700354void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
355{
356 struct drm_i915_private *dev_priv = dev->dev_private;
357
358 if (!IS_GEN8(dev))
359 return;
360
Rodrigo Vivi01d06e92014-09-05 16:57:20 -0400361 if (!intel_fbc_enabled(dev))
362 return;
363
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700364 I915_WRITE(MSG_FBC_REND_STATE, value);
365}
366
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300367static void intel_fbc_work_fn(struct work_struct *__work)
368{
369 struct intel_fbc_work *work =
370 container_of(to_delayed_work(__work),
371 struct intel_fbc_work, work);
372 struct drm_device *dev = work->crtc->dev;
373 struct drm_i915_private *dev_priv = dev->dev_private;
374
375 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700376 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300377 /* Double check that we haven't switched fb without cancelling
378 * the prior work.
379 */
Matt Roperf4510a22014-04-01 15:22:40 -0700380 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200381 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300382
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700383 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700384 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700385 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300386 }
387
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700388 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300389 }
390 mutex_unlock(&dev->struct_mutex);
391
392 kfree(work);
393}
394
395static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
396{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700397 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300398 return;
399
400 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
401
402 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700403 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300404 * entirely asynchronously.
405 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700406 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700408 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300409
410 /* Mark the work as no longer wanted so that if it does
411 * wake-up (because the work was already running and waiting
412 * for our mutex), it will discover that is no longer
413 * necessary to run.
414 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700415 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300416}
417
Ville Syrjälä993495a2013-12-12 17:27:40 +0200418static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300419{
420 struct intel_fbc_work *work;
421 struct drm_device *dev = crtc->dev;
422 struct drm_i915_private *dev_priv = dev->dev_private;
423
424 if (!dev_priv->display.enable_fbc)
425 return;
426
427 intel_cancel_fbc_work(dev_priv);
428
Daniel Vetterb14c5672013-09-19 12:18:32 +0200429 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300430 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300431 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200432 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300433 return;
434 }
435
436 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700437 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300438 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
439
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700440 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300441
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300442 /* Delay the actual enabling to let pageflipping cease and the
443 * display to settle before starting the compression. Note that
444 * this delay also serves a second purpose: it allows for a
445 * vblank to pass after disabling the FBC before we attempt
446 * to modify the control registers.
447 *
448 * A more complicated solution would involve tracking vblanks
449 * following the termination of the page-flipping sequence
450 * and indeed performing the enable as a co-routine and not
451 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100452 *
453 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300454 */
455 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
456}
457
458void intel_disable_fbc(struct drm_device *dev)
459{
460 struct drm_i915_private *dev_priv = dev->dev_private;
461
462 intel_cancel_fbc_work(dev_priv);
463
464 if (!dev_priv->display.disable_fbc)
465 return;
466
467 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700468 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300469}
470
Chris Wilson29ebf902013-07-27 17:23:55 +0100471static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
472 enum no_fbc_reason reason)
473{
474 if (dev_priv->fbc.no_fbc_reason == reason)
475 return false;
476
477 dev_priv->fbc.no_fbc_reason = reason;
478 return true;
479}
480
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300481/**
482 * intel_update_fbc - enable/disable FBC as needed
483 * @dev: the drm_device
484 *
485 * Set up the framebuffer compression hardware at mode set time. We
486 * enable it if possible:
487 * - plane A only (on pre-965)
488 * - no pixel mulitply/line duplication
489 * - no alpha buffer discard
490 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300491 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300492 *
493 * We can't assume that any compression will take place (worst case),
494 * so the compressed buffer has to be the same size as the uncompressed
495 * one. It also must reside (along with the line length buffer) in
496 * stolen memory.
497 *
498 * We need to enable/disable FBC on a global basis.
499 */
500void intel_update_fbc(struct drm_device *dev)
501{
502 struct drm_i915_private *dev_priv = dev->dev_private;
503 struct drm_crtc *crtc = NULL, *tmp_crtc;
504 struct intel_crtc *intel_crtc;
505 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300506 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300507 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300508 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300509
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100510 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100511 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300512 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100513 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514
Jani Nikulad330a952014-01-21 11:24:25 +0200515 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100516 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
517 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300518 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100519 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300520
521 /*
522 * If FBC is already on, we just have to verify that we can
523 * keep it that way...
524 * Need to disable if:
525 * - more than one pipe is active
526 * - changing FBC params (stride, fence, mode)
527 * - new fb is too large to fit in compressed buffer
528 * - going to an unsupported config (interlace, pixel multiply, etc.)
529 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100530 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000531 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300532 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300533 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
535 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
538 crtc = tmp_crtc;
539 }
540 }
541
Matt Roperf4510a22014-04-01 15:22:40 -0700542 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100543 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
544 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300545 goto out_disable;
546 }
547
548 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700549 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700550 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300551 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552
Chris Wilson03689202014-06-06 10:37:11 +0100553 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100554 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
555 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100556 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300557 }
Jani Nikulad330a952014-01-21 11:24:25 +0200558 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100559 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
560 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300561 goto out_disable;
562 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300563 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
564 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100565 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
566 DRM_DEBUG_KMS("mode incompatible with compression, "
567 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300568 goto out_disable;
569 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300570
Daisy Sun032843a2014-06-16 15:48:18 -0700571 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
572 max_width = 4096;
573 max_height = 4096;
574 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300575 max_width = 4096;
576 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300577 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300578 max_width = 2048;
579 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300580 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300581 if (intel_crtc->config.pipe_src_w > max_width ||
582 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100583 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
584 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300585 goto out_disable;
586 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800587 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200588 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100589 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200590 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300591 goto out_disable;
592 }
593
594 /* The use of a CPU fence is mandatory in order to detect writes
595 * by the CPU to the scanout and trigger updates to the FBC.
596 */
597 if (obj->tiling_mode != I915_TILING_X ||
598 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100599 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
600 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300601 goto out_disable;
602 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530603 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
604 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
605 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
606 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
607 goto out_disable;
608 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300609
610 /* If the kernel debugger is active, always disable compression */
611 if (in_dbg_master())
612 goto out_disable;
613
Matt Roper2ff8fde2014-07-08 07:50:07 -0700614 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700615 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100616 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
617 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000618 goto out_disable;
619 }
620
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300621 /* If the scanout has not changed, don't modify the FBC settings.
622 * Note that we make the fundamental assumption that the fb->obj
623 * cannot be unpinned (and have its GTT offset and fence revoked)
624 * without first being decoupled from the scanout and FBC disabled.
625 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700626 if (dev_priv->fbc.plane == intel_crtc->plane &&
627 dev_priv->fbc.fb_id == fb->base.id &&
628 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300629 return;
630
631 if (intel_fbc_enabled(dev)) {
632 /* We update FBC along two paths, after changing fb/crtc
633 * configuration (modeswitching) and after page-flipping
634 * finishes. For the latter, we know that not only did
635 * we disable the FBC at the start of the page-flip
636 * sequence, but also more than one vblank has passed.
637 *
638 * For the former case of modeswitching, it is possible
639 * to switch between two FBC valid configurations
640 * instantaneously so we do need to disable the FBC
641 * before we can modify its control registers. We also
642 * have to wait for the next vblank for that to take
643 * effect. However, since we delay enabling FBC we can
644 * assume that a vblank has passed since disabling and
645 * that we can safely alter the registers in the deferred
646 * callback.
647 *
648 * In the scenario that we go from a valid to invalid
649 * and then back to valid FBC configuration we have
650 * no strict enforcement that a vblank occurred since
651 * disabling the FBC. However, along all current pipe
652 * disabling paths we do need to wait for a vblank at
653 * some point. And we wait before enabling FBC anyway.
654 */
655 DRM_DEBUG_KMS("disabling active FBC for update\n");
656 intel_disable_fbc(dev);
657 }
658
Ville Syrjälä993495a2013-12-12 17:27:40 +0200659 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100660 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300661 return;
662
663out_disable:
664 /* Multiple disables should be harmless */
665 if (intel_fbc_enabled(dev)) {
666 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
667 intel_disable_fbc(dev);
668 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000669 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300670}
671
Daniel Vetterc921aba2012-04-26 23:28:17 +0200672static void i915_pineview_get_mem_freq(struct drm_device *dev)
673{
Jani Nikula50227e12014-03-31 14:27:21 +0300674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200675 u32 tmp;
676
677 tmp = I915_READ(CLKCFG);
678
679 switch (tmp & CLKCFG_FSB_MASK) {
680 case CLKCFG_FSB_533:
681 dev_priv->fsb_freq = 533; /* 133*4 */
682 break;
683 case CLKCFG_FSB_800:
684 dev_priv->fsb_freq = 800; /* 200*4 */
685 break;
686 case CLKCFG_FSB_667:
687 dev_priv->fsb_freq = 667; /* 167*4 */
688 break;
689 case CLKCFG_FSB_400:
690 dev_priv->fsb_freq = 400; /* 100*4 */
691 break;
692 }
693
694 switch (tmp & CLKCFG_MEM_MASK) {
695 case CLKCFG_MEM_533:
696 dev_priv->mem_freq = 533;
697 break;
698 case CLKCFG_MEM_667:
699 dev_priv->mem_freq = 667;
700 break;
701 case CLKCFG_MEM_800:
702 dev_priv->mem_freq = 800;
703 break;
704 }
705
706 /* detect pineview DDR3 setting */
707 tmp = I915_READ(CSHRDDR3CTL);
708 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
709}
710
711static void i915_ironlake_get_mem_freq(struct drm_device *dev)
712{
Jani Nikula50227e12014-03-31 14:27:21 +0300713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200714 u16 ddrpll, csipll;
715
716 ddrpll = I915_READ16(DDRMPLL1);
717 csipll = I915_READ16(CSIPLL0);
718
719 switch (ddrpll & 0xff) {
720 case 0xc:
721 dev_priv->mem_freq = 800;
722 break;
723 case 0x10:
724 dev_priv->mem_freq = 1066;
725 break;
726 case 0x14:
727 dev_priv->mem_freq = 1333;
728 break;
729 case 0x18:
730 dev_priv->mem_freq = 1600;
731 break;
732 default:
733 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
734 ddrpll & 0xff);
735 dev_priv->mem_freq = 0;
736 break;
737 }
738
Daniel Vetter20e4d402012-08-08 23:35:39 +0200739 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200740
741 switch (csipll & 0x3ff) {
742 case 0x00c:
743 dev_priv->fsb_freq = 3200;
744 break;
745 case 0x00e:
746 dev_priv->fsb_freq = 3733;
747 break;
748 case 0x010:
749 dev_priv->fsb_freq = 4266;
750 break;
751 case 0x012:
752 dev_priv->fsb_freq = 4800;
753 break;
754 case 0x014:
755 dev_priv->fsb_freq = 5333;
756 break;
757 case 0x016:
758 dev_priv->fsb_freq = 5866;
759 break;
760 case 0x018:
761 dev_priv->fsb_freq = 6400;
762 break;
763 default:
764 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
765 csipll & 0x3ff);
766 dev_priv->fsb_freq = 0;
767 break;
768 }
769
770 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200771 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200772 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200773 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200774 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200775 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200776 }
777}
778
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300779static const struct cxsr_latency cxsr_latency_table[] = {
780 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
781 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
782 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
783 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
784 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
785
786 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
787 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
788 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
789 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
790 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
791
792 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
793 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
794 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
795 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
796 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
797
798 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
799 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
800 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
801 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
802 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
803
804 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
805 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
806 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
807 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
808 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
809
810 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
811 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
812 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
813 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
814 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
815};
816
Daniel Vetter63c62272012-04-21 23:17:55 +0200817static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300818 int is_ddr3,
819 int fsb,
820 int mem)
821{
822 const struct cxsr_latency *latency;
823 int i;
824
825 if (fsb == 0 || mem == 0)
826 return NULL;
827
828 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
829 latency = &cxsr_latency_table[i];
830 if (is_desktop == latency->is_desktop &&
831 is_ddr3 == latency->is_ddr3 &&
832 fsb == latency->fsb_freq && mem == latency->mem_freq)
833 return latency;
834 }
835
836 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
837
838 return NULL;
839}
840
Imre Deak5209b1f2014-07-01 12:36:17 +0300841void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Imre Deak5209b1f2014-07-01 12:36:17 +0300843 struct drm_device *dev = dev_priv->dev;
844 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845
Imre Deak5209b1f2014-07-01 12:36:17 +0300846 if (IS_VALLEYVIEW(dev)) {
847 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
848 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
849 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
850 } else if (IS_PINEVIEW(dev)) {
851 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
852 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
853 I915_WRITE(DSPFW3, val);
854 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
855 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
856 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
857 I915_WRITE(FW_BLC_SELF, val);
858 } else if (IS_I915GM(dev)) {
859 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
860 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
861 I915_WRITE(INSTPM, val);
862 } else {
863 return;
864 }
865
866 DRM_DEBUG_KMS("memory self-refresh is %s\n",
867 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868}
869
870/*
871 * Latency for FIFO fetches is dependent on several factors:
872 * - memory configuration (speed, channels)
873 * - chipset
874 * - current MCH state
875 * It can be fairly high in some situations, so here we assume a fairly
876 * pessimal value. It's a tradeoff between extra memory fetches (if we
877 * set this value too high, the FIFO will fetch frequently to stay full)
878 * and power consumption (set it too low to save power and we might see
879 * FIFO underruns and display "flicker").
880 *
881 * A value of 5us seems to be a good balance; safe for very low end
882 * platforms but not overly aggressive on lower latency configs.
883 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100884static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300886static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
889 uint32_t dsparb = I915_READ(DSPARB);
890 int size;
891
892 size = dsparb & 0x7f;
893 if (plane)
894 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
895
896 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
897 plane ? "B" : "A", size);
898
899 return size;
900}
901
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200902static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903{
904 struct drm_i915_private *dev_priv = dev->dev_private;
905 uint32_t dsparb = I915_READ(DSPARB);
906 int size;
907
908 size = dsparb & 0x1ff;
909 if (plane)
910 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
911 size >>= 1; /* Convert to cachelines */
912
913 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
914 plane ? "B" : "A", size);
915
916 return size;
917}
918
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300919static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300920{
921 struct drm_i915_private *dev_priv = dev->dev_private;
922 uint32_t dsparb = I915_READ(DSPARB);
923 int size;
924
925 size = dsparb & 0x7f;
926 size >>= 2; /* Convert to cachelines */
927
928 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
929 plane ? "B" : "A",
930 size);
931
932 return size;
933}
934
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300935/* Pineview has different values for various configs */
936static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300937 .fifo_size = PINEVIEW_DISPLAY_FIFO,
938 .max_wm = PINEVIEW_MAX_WM,
939 .default_wm = PINEVIEW_DFT_WM,
940 .guard_size = PINEVIEW_GUARD_WM,
941 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300942};
943static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300944 .fifo_size = PINEVIEW_DISPLAY_FIFO,
945 .max_wm = PINEVIEW_MAX_WM,
946 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
947 .guard_size = PINEVIEW_GUARD_WM,
948 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949};
950static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300951 .fifo_size = PINEVIEW_CURSOR_FIFO,
952 .max_wm = PINEVIEW_CURSOR_MAX_WM,
953 .default_wm = PINEVIEW_CURSOR_DFT_WM,
954 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
955 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956};
957static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300958 .fifo_size = PINEVIEW_CURSOR_FIFO,
959 .max_wm = PINEVIEW_CURSOR_MAX_WM,
960 .default_wm = PINEVIEW_CURSOR_DFT_WM,
961 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
962 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300963};
964static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300965 .fifo_size = G4X_FIFO_SIZE,
966 .max_wm = G4X_MAX_WM,
967 .default_wm = G4X_MAX_WM,
968 .guard_size = 2,
969 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300970};
971static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300972 .fifo_size = I965_CURSOR_FIFO,
973 .max_wm = I965_CURSOR_MAX_WM,
974 .default_wm = I965_CURSOR_DFT_WM,
975 .guard_size = 2,
976 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300977};
978static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300979 .fifo_size = VALLEYVIEW_FIFO_SIZE,
980 .max_wm = VALLEYVIEW_MAX_WM,
981 .default_wm = VALLEYVIEW_MAX_WM,
982 .guard_size = 2,
983 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300984};
985static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300986 .fifo_size = I965_CURSOR_FIFO,
987 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
988 .default_wm = I965_CURSOR_DFT_WM,
989 .guard_size = 2,
990 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300991};
992static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300993 .fifo_size = I965_CURSOR_FIFO,
994 .max_wm = I965_CURSOR_MAX_WM,
995 .default_wm = I965_CURSOR_DFT_WM,
996 .guard_size = 2,
997 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300998};
999static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001000 .fifo_size = I945_FIFO_SIZE,
1001 .max_wm = I915_MAX_WM,
1002 .default_wm = 1,
1003 .guard_size = 2,
1004 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001005};
1006static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001007 .fifo_size = I915_FIFO_SIZE,
1008 .max_wm = I915_MAX_WM,
1009 .default_wm = 1,
1010 .guard_size = 2,
1011 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001012};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001013static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001014 .fifo_size = I855GM_FIFO_SIZE,
1015 .max_wm = I915_MAX_WM,
1016 .default_wm = 1,
1017 .guard_size = 2,
1018 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001019};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001020static const struct intel_watermark_params i830_bc_wm_info = {
1021 .fifo_size = I855GM_FIFO_SIZE,
1022 .max_wm = I915_MAX_WM/2,
1023 .default_wm = 1,
1024 .guard_size = 2,
1025 .cacheline_size = I830_FIFO_LINE_SIZE,
1026};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001027static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001028 .fifo_size = I830_FIFO_SIZE,
1029 .max_wm = I915_MAX_WM,
1030 .default_wm = 1,
1031 .guard_size = 2,
1032 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001033};
1034
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001035/**
1036 * intel_calculate_wm - calculate watermark level
1037 * @clock_in_khz: pixel clock
1038 * @wm: chip FIFO params
1039 * @pixel_size: display pixel size
1040 * @latency_ns: memory latency for the platform
1041 *
1042 * Calculate the watermark level (the level at which the display plane will
1043 * start fetching from memory again). Each chip has a different display
1044 * FIFO size and allocation, so the caller needs to figure that out and pass
1045 * in the correct intel_watermark_params structure.
1046 *
1047 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1048 * on the pixel size. When it reaches the watermark level, it'll start
1049 * fetching FIFO line sized based chunks from memory until the FIFO fills
1050 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1051 * will occur, and a display engine hang could result.
1052 */
1053static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1054 const struct intel_watermark_params *wm,
1055 int fifo_size,
1056 int pixel_size,
1057 unsigned long latency_ns)
1058{
1059 long entries_required, wm_size;
1060
1061 /*
1062 * Note: we need to make sure we don't overflow for various clock &
1063 * latency values.
1064 * clocks go from a few thousand to several hundred thousand.
1065 * latency is usually a few thousand
1066 */
1067 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1068 1000;
1069 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1070
1071 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1072
1073 wm_size = fifo_size - (entries_required + wm->guard_size);
1074
1075 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1076
1077 /* Don't promote wm_size to unsigned... */
1078 if (wm_size > (long)wm->max_wm)
1079 wm_size = wm->max_wm;
1080 if (wm_size <= 0)
1081 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +03001082
1083 /*
1084 * Bspec seems to indicate that the value shouldn't be lower than
1085 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1086 * Lets go for 8 which is the burst size since certain platforms
1087 * already use a hardcoded 8 (which is what the spec says should be
1088 * done).
1089 */
1090 if (wm_size <= 8)
1091 wm_size = 8;
1092
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093 return wm_size;
1094}
1095
1096static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1097{
1098 struct drm_crtc *crtc, *enabled = NULL;
1099
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001100 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001101 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001102 if (enabled)
1103 return NULL;
1104 enabled = crtc;
1105 }
1106 }
1107
1108 return enabled;
1109}
1110
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001111static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001112{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001113 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 struct drm_crtc *crtc;
1116 const struct cxsr_latency *latency;
1117 u32 reg;
1118 unsigned long wm;
1119
1120 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1121 dev_priv->fsb_freq, dev_priv->mem_freq);
1122 if (!latency) {
1123 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001124 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001125 return;
1126 }
1127
1128 crtc = single_enabled_crtc(dev);
1129 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001130 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001131 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001132 int clock;
1133
1134 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1135 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001136
1137 /* Display SR */
1138 wm = intel_calculate_wm(clock, &pineview_display_wm,
1139 pineview_display_wm.fifo_size,
1140 pixel_size, latency->display_sr);
1141 reg = I915_READ(DSPFW1);
1142 reg &= ~DSPFW_SR_MASK;
1143 reg |= wm << DSPFW_SR_SHIFT;
1144 I915_WRITE(DSPFW1, reg);
1145 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1146
1147 /* cursor SR */
1148 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1149 pineview_display_wm.fifo_size,
1150 pixel_size, latency->cursor_sr);
1151 reg = I915_READ(DSPFW3);
1152 reg &= ~DSPFW_CURSOR_SR_MASK;
1153 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1154 I915_WRITE(DSPFW3, reg);
1155
1156 /* Display HPLL off SR */
1157 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1158 pineview_display_hplloff_wm.fifo_size,
1159 pixel_size, latency->display_hpll_disable);
1160 reg = I915_READ(DSPFW3);
1161 reg &= ~DSPFW_HPLL_SR_MASK;
1162 reg |= wm & DSPFW_HPLL_SR_MASK;
1163 I915_WRITE(DSPFW3, reg);
1164
1165 /* cursor HPLL off SR */
1166 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1167 pineview_display_hplloff_wm.fifo_size,
1168 pixel_size, latency->cursor_hpll_disable);
1169 reg = I915_READ(DSPFW3);
1170 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1171 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1172 I915_WRITE(DSPFW3, reg);
1173 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1174
Imre Deak5209b1f2014-07-01 12:36:17 +03001175 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001176 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001177 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001178 }
1179}
1180
1181static bool g4x_compute_wm0(struct drm_device *dev,
1182 int plane,
1183 const struct intel_watermark_params *display,
1184 int display_latency_ns,
1185 const struct intel_watermark_params *cursor,
1186 int cursor_latency_ns,
1187 int *plane_wm,
1188 int *cursor_wm)
1189{
1190 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001191 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001192 int htotal, hdisplay, clock, pixel_size;
1193 int line_time_us, line_count;
1194 int entries, tlb_miss;
1195
1196 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001197 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001198 *cursor_wm = cursor->guard_size;
1199 *plane_wm = display->guard_size;
1200 return false;
1201 }
1202
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001203 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001204 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001205 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001206 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001207 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001208
1209 /* Use the small buffer method to calculate plane watermark */
1210 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1211 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1212 if (tlb_miss > 0)
1213 entries += tlb_miss;
1214 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1215 *plane_wm = entries + display->guard_size;
1216 if (*plane_wm > (int)display->max_wm)
1217 *plane_wm = display->max_wm;
1218
1219 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001220 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001221 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001222 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001223 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1224 if (tlb_miss > 0)
1225 entries += tlb_miss;
1226 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1227 *cursor_wm = entries + cursor->guard_size;
1228 if (*cursor_wm > (int)cursor->max_wm)
1229 *cursor_wm = (int)cursor->max_wm;
1230
1231 return true;
1232}
1233
1234/*
1235 * Check the wm result.
1236 *
1237 * If any calculated watermark values is larger than the maximum value that
1238 * can be programmed into the associated watermark register, that watermark
1239 * must be disabled.
1240 */
1241static bool g4x_check_srwm(struct drm_device *dev,
1242 int display_wm, int cursor_wm,
1243 const struct intel_watermark_params *display,
1244 const struct intel_watermark_params *cursor)
1245{
1246 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1247 display_wm, cursor_wm);
1248
1249 if (display_wm > display->max_wm) {
1250 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1251 display_wm, display->max_wm);
1252 return false;
1253 }
1254
1255 if (cursor_wm > cursor->max_wm) {
1256 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1257 cursor_wm, cursor->max_wm);
1258 return false;
1259 }
1260
1261 if (!(display_wm || cursor_wm)) {
1262 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1263 return false;
1264 }
1265
1266 return true;
1267}
1268
1269static bool g4x_compute_srwm(struct drm_device *dev,
1270 int plane,
1271 int latency_ns,
1272 const struct intel_watermark_params *display,
1273 const struct intel_watermark_params *cursor,
1274 int *display_wm, int *cursor_wm)
1275{
1276 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001277 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001278 int hdisplay, htotal, pixel_size, clock;
1279 unsigned long line_time_us;
1280 int line_count, line_size;
1281 int small, large;
1282 int entries;
1283
1284 if (!latency_ns) {
1285 *display_wm = *cursor_wm = 0;
1286 return false;
1287 }
1288
1289 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001290 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001291 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001292 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001293 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001294 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001295
Ville Syrjälä922044c2014-02-14 14:18:57 +02001296 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001297 line_count = (latency_ns / line_time_us + 1000) / 1000;
1298 line_size = hdisplay * pixel_size;
1299
1300 /* Use the minimum of the small and large buffer method for primary */
1301 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1302 large = line_count * line_size;
1303
1304 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1305 *display_wm = entries + display->guard_size;
1306
1307 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001308 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001309 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1310 *cursor_wm = entries + cursor->guard_size;
1311
1312 return g4x_check_srwm(dev,
1313 *display_wm, *cursor_wm,
1314 display, cursor);
1315}
1316
Gajanan Bhat0948c262014-08-07 01:58:24 +05301317static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1318 int pixel_size,
1319 int *prec_mult,
1320 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001321{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001322 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301323 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001324
Gajanan Bhat0948c262014-08-07 01:58:24 +05301325 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001326 return false;
1327
Gajanan Bhat0948c262014-08-07 01:58:24 +05301328 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1329 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001330
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301331 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301332 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1333 DRAIN_LATENCY_PRECISION_32;
1334 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001335
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301336 if (*drain_latency > DRAIN_LATENCY_MASK)
1337 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001338
1339 return true;
1340}
1341
1342/*
1343 * Update drain latency registers of memory arbiter
1344 *
1345 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1346 * to be programmed. Each plane has a drain latency multiplier and a drain
1347 * latency value.
1348 */
1349
Gajanan Bhat41aad812014-07-16 18:24:03 +05301350static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001351{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301352 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1354 int pixel_size;
1355 int drain_latency;
1356 enum pipe pipe = intel_crtc->pipe;
1357 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001358
Gajanan Bhat0948c262014-08-07 01:58:24 +05301359 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1360 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1361 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001362
Gajanan Bhat0948c262014-08-07 01:58:24 +05301363 if (!intel_crtc_active(crtc)) {
1364 I915_WRITE(VLV_DDL(pipe), plane_dl);
1365 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001366 }
1367
Gajanan Bhat0948c262014-08-07 01:58:24 +05301368 /* Primary plane Drain Latency */
1369 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1370 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1371 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1372 DDL_PLANE_PRECISION_64 :
1373 DDL_PLANE_PRECISION_32;
1374 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301376
1377 /* Cursor Drain Latency
1378 * BPP is always 4 for cursor
1379 */
1380 pixel_size = 4;
1381
1382 /* Program cursor DL only if it is enabled */
1383 if (intel_crtc->cursor_base &&
1384 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1385 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1386 DDL_CURSOR_PRECISION_64 :
1387 DDL_CURSOR_PRECISION_32;
1388 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1389 }
1390
1391 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392}
1393
1394#define single_plane_enabled(mask) is_power_of_2(mask)
1395
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001396static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001398 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001399 static const int sr_latency_ns = 12000;
1400 struct drm_i915_private *dev_priv = dev->dev_private;
1401 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1402 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001403 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001405 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406
Gajanan Bhat41aad812014-07-16 18:24:03 +05301407 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001409 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001410 &valleyview_wm_info, pessimal_latency_ns,
1411 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001413 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001415 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001416 &valleyview_wm_info, pessimal_latency_ns,
1417 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001418 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001419 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421 if (single_plane_enabled(enabled) &&
1422 g4x_compute_srwm(dev, ffs(enabled) - 1,
1423 sr_latency_ns,
1424 &valleyview_wm_info,
1425 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001426 &plane_sr, &ignore_cursor_sr) &&
1427 g4x_compute_srwm(dev, ffs(enabled) - 1,
1428 2*sr_latency_ns,
1429 &valleyview_wm_info,
1430 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001431 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001432 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001433 } else {
Imre Deak98584252014-06-13 14:54:20 +03001434 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001435 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001436 plane_sr = cursor_sr = 0;
1437 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001438
Ville Syrjäläa5043452014-06-28 02:04:18 +03001439 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1440 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441 planea_wm, cursora_wm,
1442 planeb_wm, cursorb_wm,
1443 plane_sr, cursor_sr);
1444
1445 I915_WRITE(DSPFW1,
1446 (plane_sr << DSPFW_SR_SHIFT) |
1447 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1448 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001449 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001451 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001452 (cursora_wm << DSPFW_CURSORA_SHIFT));
1453 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001454 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1455 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001456
1457 if (cxsr_enabled)
1458 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459}
1460
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001461static void cherryview_update_wm(struct drm_crtc *crtc)
1462{
1463 struct drm_device *dev = crtc->dev;
1464 static const int sr_latency_ns = 12000;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466 int planea_wm, planeb_wm, planec_wm;
1467 int cursora_wm, cursorb_wm, cursorc_wm;
1468 int plane_sr, cursor_sr;
1469 int ignore_plane_sr, ignore_cursor_sr;
1470 unsigned int enabled = 0;
1471 bool cxsr_enabled;
1472
1473 vlv_update_drain_latency(crtc);
1474
1475 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001476 &valleyview_wm_info, pessimal_latency_ns,
1477 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001478 &planea_wm, &cursora_wm))
1479 enabled |= 1 << PIPE_A;
1480
1481 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001482 &valleyview_wm_info, pessimal_latency_ns,
1483 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001484 &planeb_wm, &cursorb_wm))
1485 enabled |= 1 << PIPE_B;
1486
1487 if (g4x_compute_wm0(dev, PIPE_C,
Chris Wilson5aef6002014-09-03 11:56:07 +01001488 &valleyview_wm_info, pessimal_latency_ns,
1489 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001490 &planec_wm, &cursorc_wm))
1491 enabled |= 1 << PIPE_C;
1492
1493 if (single_plane_enabled(enabled) &&
1494 g4x_compute_srwm(dev, ffs(enabled) - 1,
1495 sr_latency_ns,
1496 &valleyview_wm_info,
1497 &valleyview_cursor_wm_info,
1498 &plane_sr, &ignore_cursor_sr) &&
1499 g4x_compute_srwm(dev, ffs(enabled) - 1,
1500 2*sr_latency_ns,
1501 &valleyview_wm_info,
1502 &valleyview_cursor_wm_info,
1503 &ignore_plane_sr, &cursor_sr)) {
1504 cxsr_enabled = true;
1505 } else {
1506 cxsr_enabled = false;
1507 intel_set_memory_cxsr(dev_priv, false);
1508 plane_sr = cursor_sr = 0;
1509 }
1510
1511 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1512 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1513 "SR: plane=%d, cursor=%d\n",
1514 planea_wm, cursora_wm,
1515 planeb_wm, cursorb_wm,
1516 planec_wm, cursorc_wm,
1517 plane_sr, cursor_sr);
1518
1519 I915_WRITE(DSPFW1,
1520 (plane_sr << DSPFW_SR_SHIFT) |
1521 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1522 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1523 (planea_wm << DSPFW_PLANEA_SHIFT));
1524 I915_WRITE(DSPFW2,
1525 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1526 (cursora_wm << DSPFW_CURSORA_SHIFT));
1527 I915_WRITE(DSPFW3,
1528 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1529 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1530 I915_WRITE(DSPFW9_CHV,
1531 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1532 DSPFW_CURSORC_MASK)) |
1533 (planec_wm << DSPFW_PLANEC_SHIFT) |
1534 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1535
1536 if (cxsr_enabled)
1537 intel_set_memory_cxsr(dev_priv, true);
1538}
1539
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301540static void valleyview_update_sprite_wm(struct drm_plane *plane,
1541 struct drm_crtc *crtc,
1542 uint32_t sprite_width,
1543 uint32_t sprite_height,
1544 int pixel_size,
1545 bool enabled, bool scaled)
1546{
1547 struct drm_device *dev = crtc->dev;
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 int pipe = to_intel_plane(plane)->pipe;
1550 int sprite = to_intel_plane(plane)->plane;
1551 int drain_latency;
1552 int plane_prec;
1553 int sprite_dl;
1554 int prec_mult;
1555
1556 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1557 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1558
1559 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1560 &drain_latency)) {
1561 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1562 DDL_SPRITE_PRECISION_64(sprite) :
1563 DDL_SPRITE_PRECISION_32(sprite);
1564 sprite_dl |= plane_prec |
1565 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1566 }
1567
1568 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1569}
1570
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001571static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001573 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001574 static const int sr_latency_ns = 12000;
1575 struct drm_i915_private *dev_priv = dev->dev_private;
1576 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1577 int plane_sr, cursor_sr;
1578 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001579 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001581 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001582 &g4x_wm_info, pessimal_latency_ns,
1583 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001585 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001587 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001588 &g4x_wm_info, pessimal_latency_ns,
1589 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001591 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001593 if (single_plane_enabled(enabled) &&
1594 g4x_compute_srwm(dev, ffs(enabled) - 1,
1595 sr_latency_ns,
1596 &g4x_wm_info,
1597 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001598 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001599 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001600 } else {
Imre Deak98584252014-06-13 14:54:20 +03001601 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001602 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001603 plane_sr = cursor_sr = 0;
1604 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001605
Ville Syrjäläa5043452014-06-28 02:04:18 +03001606 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1607 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608 planea_wm, cursora_wm,
1609 planeb_wm, cursorb_wm,
1610 plane_sr, cursor_sr);
1611
1612 I915_WRITE(DSPFW1,
1613 (plane_sr << DSPFW_SR_SHIFT) |
1614 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1615 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001616 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001618 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 (cursora_wm << DSPFW_CURSORA_SHIFT));
1620 /* HPLL off in SR has some issues on G4x... disable it */
1621 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001622 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001624
1625 if (cxsr_enabled)
1626 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627}
1628
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001629static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001631 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 struct drm_crtc *crtc;
1634 int srwm = 1;
1635 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001636 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637
1638 /* Calc sr entries for one plane configs */
1639 crtc = single_enabled_crtc(dev);
1640 if (crtc) {
1641 /* self-refresh has much higher latency */
1642 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001643 const struct drm_display_mode *adjusted_mode =
1644 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001645 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001646 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001647 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001648 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 unsigned long line_time_us;
1650 int entries;
1651
Ville Syrjälä922044c2014-02-14 14:18:57 +02001652 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653
1654 /* Use ns/us then divide to preserve precision */
1655 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1656 pixel_size * hdisplay;
1657 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1658 srwm = I965_FIFO_SIZE - entries;
1659 if (srwm < 0)
1660 srwm = 1;
1661 srwm &= 0x1ff;
1662 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1663 entries, srwm);
1664
1665 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001666 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667 entries = DIV_ROUND_UP(entries,
1668 i965_cursor_wm_info.cacheline_size);
1669 cursor_sr = i965_cursor_wm_info.fifo_size -
1670 (entries + i965_cursor_wm_info.guard_size);
1671
1672 if (cursor_sr > i965_cursor_wm_info.max_wm)
1673 cursor_sr = i965_cursor_wm_info.max_wm;
1674
1675 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1676 "cursor %d\n", srwm, cursor_sr);
1677
Imre Deak98584252014-06-13 14:54:20 +03001678 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001679 } else {
Imre Deak98584252014-06-13 14:54:20 +03001680 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001682 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001683 }
1684
1685 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1686 srwm);
1687
1688 /* 965 has limitations... */
1689 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001690 (8 << DSPFW_CURSORB_SHIFT) |
1691 (8 << DSPFW_PLANEB_SHIFT) |
1692 (8 << DSPFW_PLANEA_SHIFT));
1693 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1694 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001695 /* update cursor SR watermark */
1696 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001697
1698 if (cxsr_enabled)
1699 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001700}
1701
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001702static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001703{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001704 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 const struct intel_watermark_params *wm_info;
1707 uint32_t fwater_lo;
1708 uint32_t fwater_hi;
1709 int cwm, srwm = 1;
1710 int fifo_size;
1711 int planea_wm, planeb_wm;
1712 struct drm_crtc *crtc, *enabled = NULL;
1713
1714 if (IS_I945GM(dev))
1715 wm_info = &i945_wm_info;
1716 else if (!IS_GEN2(dev))
1717 wm_info = &i915_wm_info;
1718 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001719 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001720
1721 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1722 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001723 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001724 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001725 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001726 if (IS_GEN2(dev))
1727 cpp = 4;
1728
Damien Lespiau241bfc32013-09-25 16:45:37 +01001729 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1730 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001731 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001732 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001733 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001734 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001735 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001736 if (planea_wm > (long)wm_info->max_wm)
1737 planea_wm = wm_info->max_wm;
1738 }
1739
1740 if (IS_GEN2(dev))
1741 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001742
1743 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1744 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001745 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001746 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001747 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001748 if (IS_GEN2(dev))
1749 cpp = 4;
1750
Damien Lespiau241bfc32013-09-25 16:45:37 +01001751 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1752 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001753 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001754 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001755 if (enabled == NULL)
1756 enabled = crtc;
1757 else
1758 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001759 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001760 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001761 if (planeb_wm > (long)wm_info->max_wm)
1762 planeb_wm = wm_info->max_wm;
1763 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001764
1765 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1766
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001767 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001768 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001769
Matt Roper2ff8fde2014-07-08 07:50:07 -07001770 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001771
1772 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001773 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001774 enabled = NULL;
1775 }
1776
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001777 /*
1778 * Overlay gets an aggressive default since video jitter is bad.
1779 */
1780 cwm = 2;
1781
1782 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001783 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001784
1785 /* Calc sr entries for one plane configs */
1786 if (HAS_FW_BLC(dev) && enabled) {
1787 /* self-refresh has much higher latency */
1788 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001789 const struct drm_display_mode *adjusted_mode =
1790 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001791 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001792 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001793 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001794 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001795 unsigned long line_time_us;
1796 int entries;
1797
Ville Syrjälä922044c2014-02-14 14:18:57 +02001798 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001799
1800 /* Use ns/us then divide to preserve precision */
1801 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1802 pixel_size * hdisplay;
1803 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1804 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1805 srwm = wm_info->fifo_size - entries;
1806 if (srwm < 0)
1807 srwm = 1;
1808
1809 if (IS_I945G(dev) || IS_I945GM(dev))
1810 I915_WRITE(FW_BLC_SELF,
1811 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1812 else if (IS_I915GM(dev))
1813 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1814 }
1815
1816 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1817 planea_wm, planeb_wm, cwm, srwm);
1818
1819 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1820 fwater_hi = (cwm & 0x1f);
1821
1822 /* Set request length to 8 cachelines per fetch */
1823 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1824 fwater_hi = fwater_hi | (1 << 8);
1825
1826 I915_WRITE(FW_BLC, fwater_lo);
1827 I915_WRITE(FW_BLC2, fwater_hi);
1828
Imre Deak5209b1f2014-07-01 12:36:17 +03001829 if (enabled)
1830 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001831}
1832
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001833static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001834{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001835 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001836 struct drm_i915_private *dev_priv = dev->dev_private;
1837 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001838 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001839 uint32_t fwater_lo;
1840 int planea_wm;
1841
1842 crtc = single_enabled_crtc(dev);
1843 if (crtc == NULL)
1844 return;
1845
Damien Lespiau241bfc32013-09-25 16:45:37 +01001846 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1847 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001848 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001849 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001850 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001851 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1852 fwater_lo |= (3<<8) | planea_wm;
1853
1854 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1855
1856 I915_WRITE(FW_BLC, fwater_lo);
1857}
1858
Ville Syrjälä36587292013-07-05 11:57:16 +03001859static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1860 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001861{
1862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001863 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001864
Damien Lespiau241bfc32013-09-25 16:45:37 +01001865 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001866
1867 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1868 * adjust the pixel_rate here. */
1869
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001870 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001871 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001872 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001873
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001874 pipe_w = intel_crtc->config.pipe_src_w;
1875 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001876 pfit_w = (pfit_size >> 16) & 0xFFFF;
1877 pfit_h = pfit_size & 0xFFFF;
1878 if (pipe_w < pfit_w)
1879 pipe_w = pfit_w;
1880 if (pipe_h < pfit_h)
1881 pipe_h = pfit_h;
1882
1883 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1884 pfit_w * pfit_h);
1885 }
1886
1887 return pixel_rate;
1888}
1889
Ville Syrjälä37126462013-08-01 16:18:55 +03001890/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001891static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001892 uint32_t latency)
1893{
1894 uint64_t ret;
1895
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001896 if (WARN(latency == 0, "Latency value missing\n"))
1897 return UINT_MAX;
1898
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001899 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1900 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1901
1902 return ret;
1903}
1904
Ville Syrjälä37126462013-08-01 16:18:55 +03001905/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001906static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001907 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1908 uint32_t latency)
1909{
1910 uint32_t ret;
1911
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001912 if (WARN(latency == 0, "Latency value missing\n"))
1913 return UINT_MAX;
1914
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001915 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1916 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1917 ret = DIV_ROUND_UP(ret, 64) + 2;
1918 return ret;
1919}
1920
Ville Syrjälä23297042013-07-05 11:57:17 +03001921static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001922 uint8_t bytes_per_pixel)
1923{
1924 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1925}
1926
Imre Deak820c1982013-12-17 14:46:36 +02001927struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001928 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001929 uint32_t pipe_htotal;
1930 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001931 struct intel_plane_wm_parameters pri;
1932 struct intel_plane_wm_parameters spr;
1933 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001934};
1935
Imre Deak820c1982013-12-17 14:46:36 +02001936struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001937 uint16_t pri;
1938 uint16_t spr;
1939 uint16_t cur;
1940 uint16_t fbc;
1941};
1942
Ville Syrjälä240264f2013-08-07 13:29:12 +03001943/* used in computing the new watermarks state */
1944struct intel_wm_config {
1945 unsigned int num_pipes_active;
1946 bool sprites_enabled;
1947 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948};
1949
Ville Syrjälä37126462013-08-01 16:18:55 +03001950/*
1951 * For both WM_PIPE and WM_LP.
1952 * mem_value must be in 0.1us units.
1953 */
Imre Deak820c1982013-12-17 14:46:36 +02001954static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001955 uint32_t mem_value,
1956 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001957{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001958 uint32_t method1, method2;
1959
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001960 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001961 return 0;
1962
Ville Syrjälä23297042013-07-05 11:57:17 +03001963 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001964 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001965 mem_value);
1966
1967 if (!is_lp)
1968 return method1;
1969
Ville Syrjälä23297042013-07-05 11:57:17 +03001970 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001971 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001972 params->pri.horiz_pixels,
1973 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001974 mem_value);
1975
1976 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001977}
1978
Ville Syrjälä37126462013-08-01 16:18:55 +03001979/*
1980 * For both WM_PIPE and WM_LP.
1981 * mem_value must be in 0.1us units.
1982 */
Imre Deak820c1982013-12-17 14:46:36 +02001983static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001984 uint32_t mem_value)
1985{
1986 uint32_t method1, method2;
1987
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001988 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001989 return 0;
1990
Ville Syrjälä23297042013-07-05 11:57:17 +03001991 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001992 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001993 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001994 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001995 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001996 params->spr.horiz_pixels,
1997 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001998 mem_value);
1999 return min(method1, method2);
2000}
2001
Ville Syrjälä37126462013-08-01 16:18:55 +03002002/*
2003 * For both WM_PIPE and WM_LP.
2004 * mem_value must be in 0.1us units.
2005 */
Imre Deak820c1982013-12-17 14:46:36 +02002006static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002007 uint32_t mem_value)
2008{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002009 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002010 return 0;
2011
Ville Syrjälä23297042013-07-05 11:57:17 +03002012 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002013 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002014 params->cur.horiz_pixels,
2015 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002016 mem_value);
2017}
2018
Paulo Zanonicca32e92013-05-31 11:45:06 -03002019/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02002020static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002021 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002022{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002023 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002024 return 0;
2025
Ville Syrjälä23297042013-07-05 11:57:17 +03002026 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002027 params->pri.horiz_pixels,
2028 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002029}
2030
Ville Syrjälä158ae642013-08-07 13:28:19 +03002031static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2032{
Ville Syrjälä416f4722013-11-02 21:07:46 -07002033 if (INTEL_INFO(dev)->gen >= 8)
2034 return 3072;
2035 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002036 return 768;
2037 else
2038 return 512;
2039}
2040
Ville Syrjälä4e975082014-03-07 18:32:11 +02002041static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2042 int level, bool is_sprite)
2043{
2044 if (INTEL_INFO(dev)->gen >= 8)
2045 /* BDW primary/sprite plane watermarks */
2046 return level == 0 ? 255 : 2047;
2047 else if (INTEL_INFO(dev)->gen >= 7)
2048 /* IVB/HSW primary/sprite plane watermarks */
2049 return level == 0 ? 127 : 1023;
2050 else if (!is_sprite)
2051 /* ILK/SNB primary plane watermarks */
2052 return level == 0 ? 127 : 511;
2053 else
2054 /* ILK/SNB sprite plane watermarks */
2055 return level == 0 ? 63 : 255;
2056}
2057
2058static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2059 int level)
2060{
2061 if (INTEL_INFO(dev)->gen >= 7)
2062 return level == 0 ? 63 : 255;
2063 else
2064 return level == 0 ? 31 : 63;
2065}
2066
2067static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2068{
2069 if (INTEL_INFO(dev)->gen >= 8)
2070 return 31;
2071 else
2072 return 15;
2073}
2074
Ville Syrjälä158ae642013-08-07 13:28:19 +03002075/* Calculate the maximum primary/sprite plane watermark */
2076static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2077 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002078 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002079 enum intel_ddb_partitioning ddb_partitioning,
2080 bool is_sprite)
2081{
2082 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002083
2084 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002085 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002086 return 0;
2087
2088 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002089 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002090 fifo_size /= INTEL_INFO(dev)->num_pipes;
2091
2092 /*
2093 * For some reason the non self refresh
2094 * FIFO size is only half of the self
2095 * refresh FIFO size on ILK/SNB.
2096 */
2097 if (INTEL_INFO(dev)->gen <= 6)
2098 fifo_size /= 2;
2099 }
2100
Ville Syrjälä240264f2013-08-07 13:29:12 +03002101 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002102 /* level 0 is always calculated with 1:1 split */
2103 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2104 if (is_sprite)
2105 fifo_size *= 5;
2106 fifo_size /= 6;
2107 } else {
2108 fifo_size /= 2;
2109 }
2110 }
2111
2112 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002113 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114}
2115
2116/* Calculate the maximum cursor plane watermark */
2117static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002118 int level,
2119 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002120{
2121 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002122 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002123 return 64;
2124
2125 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002126 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002127}
2128
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002129static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002130 int level,
2131 const struct intel_wm_config *config,
2132 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002133 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002134{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002135 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2136 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2137 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002138 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002139}
2140
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002141static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2142 int level,
2143 struct ilk_wm_maximums *max)
2144{
2145 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2146 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2147 max->cur = ilk_cursor_wm_reg_max(dev, level);
2148 max->fbc = ilk_fbc_wm_reg_max(dev);
2149}
2150
Ville Syrjäläd9395652013-10-09 19:18:10 +03002151static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002152 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002153 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002154{
2155 bool ret;
2156
2157 /* already determined to be invalid? */
2158 if (!result->enable)
2159 return false;
2160
2161 result->enable = result->pri_val <= max->pri &&
2162 result->spr_val <= max->spr &&
2163 result->cur_val <= max->cur;
2164
2165 ret = result->enable;
2166
2167 /*
2168 * HACK until we can pre-compute everything,
2169 * and thus fail gracefully if LP0 watermarks
2170 * are exceeded...
2171 */
2172 if (level == 0 && !result->enable) {
2173 if (result->pri_val > max->pri)
2174 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2175 level, result->pri_val, max->pri);
2176 if (result->spr_val > max->spr)
2177 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2178 level, result->spr_val, max->spr);
2179 if (result->cur_val > max->cur)
2180 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2181 level, result->cur_val, max->cur);
2182
2183 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2184 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2185 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2186 result->enable = true;
2187 }
2188
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002189 return ret;
2190}
2191
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002192static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002193 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002194 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002195 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002196{
2197 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2198 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2199 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2200
2201 /* WM1+ latency values stored in 0.5us units */
2202 if (level > 0) {
2203 pri_latency *= 5;
2204 spr_latency *= 5;
2205 cur_latency *= 5;
2206 }
2207
2208 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2209 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2210 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2211 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2212 result->enable = true;
2213}
2214
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002215static uint32_t
2216hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002217{
2218 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002220 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002221 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002222
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002223 if (!intel_crtc_active(crtc))
2224 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002225
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002226 /* The WM are computed with base on how long it takes to fill a single
2227 * row at the given clock rate, multiplied by 8.
2228 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002229 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2230 mode->crtc_clock);
2231 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002232 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002233
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002234 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2235 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002236}
2237
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002238static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2239{
2240 struct drm_i915_private *dev_priv = dev->dev_private;
2241
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002242 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002243 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2244
2245 wm[0] = (sskpd >> 56) & 0xFF;
2246 if (wm[0] == 0)
2247 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002248 wm[1] = (sskpd >> 4) & 0xFF;
2249 wm[2] = (sskpd >> 12) & 0xFF;
2250 wm[3] = (sskpd >> 20) & 0x1FF;
2251 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002252 } else if (INTEL_INFO(dev)->gen >= 6) {
2253 uint32_t sskpd = I915_READ(MCH_SSKPD);
2254
2255 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2256 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2257 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2258 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002259 } else if (INTEL_INFO(dev)->gen >= 5) {
2260 uint32_t mltr = I915_READ(MLTR_ILK);
2261
2262 /* ILK primary LP0 latency is 700 ns */
2263 wm[0] = 7;
2264 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2265 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002266 }
2267}
2268
Ville Syrjälä53615a52013-08-01 16:18:50 +03002269static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2270{
2271 /* ILK sprite LP0 latency is 1300 ns */
2272 if (INTEL_INFO(dev)->gen == 5)
2273 wm[0] = 13;
2274}
2275
2276static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2277{
2278 /* ILK cursor LP0 latency is 1300 ns */
2279 if (INTEL_INFO(dev)->gen == 5)
2280 wm[0] = 13;
2281
2282 /* WaDoubleCursorLP3Latency:ivb */
2283 if (IS_IVYBRIDGE(dev))
2284 wm[3] *= 2;
2285}
2286
Damien Lespiau546c81f2014-05-13 15:30:26 +01002287int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002288{
2289 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002291 return 4;
2292 else if (INTEL_INFO(dev)->gen >= 6)
2293 return 3;
2294 else
2295 return 2;
2296}
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002297static void intel_print_wm_latency(struct drm_device *dev,
2298 const char *name,
2299 const uint16_t wm[5])
2300{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002301 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002302
2303 for (level = 0; level <= max_level; level++) {
2304 unsigned int latency = wm[level];
2305
2306 if (latency == 0) {
2307 DRM_ERROR("%s WM%d latency not provided\n",
2308 name, level);
2309 continue;
2310 }
2311
2312 /* WM1+ latency values in 0.5us units */
2313 if (level > 0)
2314 latency *= 5;
2315
2316 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2317 name, level, wm[level],
2318 latency / 10, latency % 10);
2319 }
2320}
2321
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002322static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2323 uint16_t wm[5], uint16_t min)
2324{
2325 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2326
2327 if (wm[0] >= min)
2328 return false;
2329
2330 wm[0] = max(wm[0], min);
2331 for (level = 1; level <= max_level; level++)
2332 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2333
2334 return true;
2335}
2336
2337static void snb_wm_latency_quirk(struct drm_device *dev)
2338{
2339 struct drm_i915_private *dev_priv = dev->dev_private;
2340 bool changed;
2341
2342 /*
2343 * The BIOS provided WM memory latency values are often
2344 * inadequate for high resolution displays. Adjust them.
2345 */
2346 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2347 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2348 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2349
2350 if (!changed)
2351 return;
2352
2353 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2354 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2355 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2356 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2357}
2358
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002359static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002360{
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362
2363 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2364
2365 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2366 sizeof(dev_priv->wm.pri_latency));
2367 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2368 sizeof(dev_priv->wm.pri_latency));
2369
2370 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2371 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002372
2373 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2374 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2375 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002376
2377 if (IS_GEN6(dev))
2378 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002379}
2380
Imre Deak820c1982013-12-17 14:46:36 +02002381static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002382 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002383{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002384 struct drm_device *dev = crtc->dev;
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002387 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002388
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002389 if (!intel_crtc_active(crtc))
2390 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002391
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002392 p->active = true;
2393 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2394 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2395 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2396 p->cur.bytes_per_pixel = 4;
2397 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2398 p->cur.horiz_pixels = intel_crtc->cursor_width;
2399 /* TODO: for now, assume primary and cursor planes are always enabled. */
2400 p->pri.enabled = true;
2401 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002402
Matt Roperaf2b6532014-04-01 15:22:32 -07002403 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002404 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002405
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002406 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002407 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002408 break;
2409 }
2410 }
2411}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002412
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002413static void ilk_compute_wm_config(struct drm_device *dev,
2414 struct intel_wm_config *config)
2415{
2416 struct intel_crtc *intel_crtc;
2417
2418 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002419 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002420 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2421
2422 if (!wm->pipe_enabled)
2423 continue;
2424
2425 config->sprites_enabled |= wm->sprites_enabled;
2426 config->sprites_scaled |= wm->sprites_scaled;
2427 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002428 }
2429}
2430
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002431/* Compute new watermarks for the pipe */
2432static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002433 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002434 struct intel_pipe_wm *pipe_wm)
2435{
2436 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002437 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002438 int level, max_level = ilk_wm_max_level(dev);
2439 /* LP0 watermark maximums depend on this pipe alone */
2440 struct intel_wm_config config = {
2441 .num_pipes_active = 1,
2442 .sprites_enabled = params->spr.enabled,
2443 .sprites_scaled = params->spr.scaled,
2444 };
Imre Deak820c1982013-12-17 14:46:36 +02002445 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002446
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002447 pipe_wm->pipe_enabled = params->active;
2448 pipe_wm->sprites_enabled = params->spr.enabled;
2449 pipe_wm->sprites_scaled = params->spr.scaled;
2450
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002451 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2452 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2453 max_level = 1;
2454
2455 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2456 if (params->spr.scaled)
2457 max_level = 0;
2458
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002459 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002460
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002461 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002462 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002463
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002464 /* LP0 watermarks always use 1/2 DDB partitioning */
2465 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2466
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002467 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002468 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2469 return false;
2470
2471 ilk_compute_wm_reg_maximums(dev, 1, &max);
2472
2473 for (level = 1; level <= max_level; level++) {
2474 struct intel_wm_level wm = {};
2475
2476 ilk_compute_wm_level(dev_priv, level, params, &wm);
2477
2478 /*
2479 * Disable any watermark level that exceeds the
2480 * register maximums since such watermarks are
2481 * always invalid.
2482 */
2483 if (!ilk_validate_wm_level(level, &max, &wm))
2484 break;
2485
2486 pipe_wm->wm[level] = wm;
2487 }
2488
2489 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002490}
2491
2492/*
2493 * Merge the watermarks from all active pipes for a specific level.
2494 */
2495static void ilk_merge_wm_level(struct drm_device *dev,
2496 int level,
2497 struct intel_wm_level *ret_wm)
2498{
2499 const struct intel_crtc *intel_crtc;
2500
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002501 ret_wm->enable = true;
2502
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002503 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002504 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2505 const struct intel_wm_level *wm = &active->wm[level];
2506
2507 if (!active->pipe_enabled)
2508 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002510 /*
2511 * The watermark values may have been used in the past,
2512 * so we must maintain them in the registers for some
2513 * time even if the level is now disabled.
2514 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002516 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002517
2518 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2519 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2520 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2521 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2522 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523}
2524
2525/*
2526 * Merge all low power watermarks for all active pipes.
2527 */
2528static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002530 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002531 struct intel_pipe_wm *merged)
2532{
2533 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002534 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002536 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2537 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2538 config->num_pipes_active > 1)
2539 return;
2540
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002541 /* ILK: FBC WM must be disabled always */
2542 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543
2544 /* merge each WM1+ level */
2545 for (level = 1; level <= max_level; level++) {
2546 struct intel_wm_level *wm = &merged->wm[level];
2547
2548 ilk_merge_wm_level(dev, level, wm);
2549
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002550 if (level > last_enabled_level)
2551 wm->enable = false;
2552 else if (!ilk_validate_wm_level(level, max, wm))
2553 /* make sure all following levels get disabled */
2554 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002555
2556 /*
2557 * The spec says it is preferred to disable
2558 * FBC WMs instead of disabling a WM level.
2559 */
2560 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002561 if (wm->enable)
2562 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002563 wm->fbc_val = 0;
2564 }
2565 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002566
2567 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2568 /*
2569 * FIXME this is racy. FBC might get enabled later.
2570 * What we should check here is whether FBC can be
2571 * enabled sometime later.
2572 */
2573 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2574 for (level = 2; level <= max_level; level++) {
2575 struct intel_wm_level *wm = &merged->wm[level];
2576
2577 wm->enable = false;
2578 }
2579 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002580}
2581
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002582static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2583{
2584 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2585 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2586}
2587
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002588/* The value we need to program into the WM_LPx latency field */
2589static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2590{
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002594 return 2 * level;
2595 else
2596 return dev_priv->wm.pri_latency[level];
2597}
2598
Imre Deak820c1982013-12-17 14:46:36 +02002599static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002600 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002601 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002602 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002603{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002604 struct intel_crtc *intel_crtc;
2605 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002606
Ville Syrjälä0362c782013-10-09 19:17:57 +03002607 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002608 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002610 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002611 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002612 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002613
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002614 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002615
Ville Syrjälä0362c782013-10-09 19:17:57 +03002616 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002617
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002618 /*
2619 * Maintain the watermark values even if the level is
2620 * disabled. Doing otherwise could cause underruns.
2621 */
2622 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002623 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002624 (r->pri_val << WM1_LP_SR_SHIFT) |
2625 r->cur_val;
2626
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002627 if (r->enable)
2628 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2629
Ville Syrjälä416f4722013-11-02 21:07:46 -07002630 if (INTEL_INFO(dev)->gen >= 8)
2631 results->wm_lp[wm_lp - 1] |=
2632 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2633 else
2634 results->wm_lp[wm_lp - 1] |=
2635 r->fbc_val << WM1_LP_FBC_SHIFT;
2636
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002637 /*
2638 * Always set WM1S_LP_EN when spr_val != 0, even if the
2639 * level is disabled. Doing otherwise could cause underruns.
2640 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002641 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2642 WARN_ON(wm_lp != 1);
2643 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2644 } else
2645 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002646 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002647
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002649 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002650 enum pipe pipe = intel_crtc->pipe;
2651 const struct intel_wm_level *r =
2652 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002653
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002654 if (WARN_ON(!r->enable))
2655 continue;
2656
2657 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2658
2659 results->wm_pipe[pipe] =
2660 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2661 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2662 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002663 }
2664}
2665
Paulo Zanoni861f3382013-05-31 10:19:21 -03002666/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2667 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002668static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002669 struct intel_pipe_wm *r1,
2670 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002672 int level, max_level = ilk_wm_max_level(dev);
2673 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002675 for (level = 1; level <= max_level; level++) {
2676 if (r1->wm[level].enable)
2677 level1 = level;
2678 if (r2->wm[level].enable)
2679 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 }
2681
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002682 if (level1 == level2) {
2683 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002684 return r2;
2685 else
2686 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002687 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002688 return r1;
2689 } else {
2690 return r2;
2691 }
2692}
2693
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002694/* dirty bits used to track which watermarks need changes */
2695#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2696#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2697#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2698#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2699#define WM_DIRTY_FBC (1 << 24)
2700#define WM_DIRTY_DDB (1 << 25)
2701
Damien Lespiau055e3932014-08-18 13:49:10 +01002702static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002703 const struct ilk_wm_values *old,
2704 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002705{
2706 unsigned int dirty = 0;
2707 enum pipe pipe;
2708 int wm_lp;
2709
Damien Lespiau055e3932014-08-18 13:49:10 +01002710 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002711 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2712 dirty |= WM_DIRTY_LINETIME(pipe);
2713 /* Must disable LP1+ watermarks too */
2714 dirty |= WM_DIRTY_LP_ALL;
2715 }
2716
2717 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2718 dirty |= WM_DIRTY_PIPE(pipe);
2719 /* Must disable LP1+ watermarks too */
2720 dirty |= WM_DIRTY_LP_ALL;
2721 }
2722 }
2723
2724 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2725 dirty |= WM_DIRTY_FBC;
2726 /* Must disable LP1+ watermarks too */
2727 dirty |= WM_DIRTY_LP_ALL;
2728 }
2729
2730 if (old->partitioning != new->partitioning) {
2731 dirty |= WM_DIRTY_DDB;
2732 /* Must disable LP1+ watermarks too */
2733 dirty |= WM_DIRTY_LP_ALL;
2734 }
2735
2736 /* LP1+ watermarks already deemed dirty, no need to continue */
2737 if (dirty & WM_DIRTY_LP_ALL)
2738 return dirty;
2739
2740 /* Find the lowest numbered LP1+ watermark in need of an update... */
2741 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2742 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2743 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2744 break;
2745 }
2746
2747 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2748 for (; wm_lp <= 3; wm_lp++)
2749 dirty |= WM_DIRTY_LP(wm_lp);
2750
2751 return dirty;
2752}
2753
Ville Syrjälä8553c182013-12-05 15:51:39 +02002754static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2755 unsigned int dirty)
2756{
Imre Deak820c1982013-12-17 14:46:36 +02002757 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002758 bool changed = false;
2759
2760 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2761 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2762 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2763 changed = true;
2764 }
2765 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2766 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2767 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2768 changed = true;
2769 }
2770 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2771 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2772 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2773 changed = true;
2774 }
2775
2776 /*
2777 * Don't touch WM1S_LP_EN here.
2778 * Doing so could cause underruns.
2779 */
2780
2781 return changed;
2782}
2783
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784/*
2785 * The spec says we shouldn't write when we don't need, because every write
2786 * causes WMs to be re-evaluated, expending some power.
2787 */
Imre Deak820c1982013-12-17 14:46:36 +02002788static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2789 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002791 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002792 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795
Damien Lespiau055e3932014-08-18 13:49:10 +01002796 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002797 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798 return;
2799
Ville Syrjälä8553c182013-12-05 15:51:39 +02002800 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002801
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002802 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002804 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002806 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002807 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2808
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002809 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002810 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002811 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002812 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002813 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002814 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2815
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002816 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002817 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002818 val = I915_READ(WM_MISC);
2819 if (results->partitioning == INTEL_DDB_PART_1_2)
2820 val &= ~WM_MISC_DATA_PARTITION_5_6;
2821 else
2822 val |= WM_MISC_DATA_PARTITION_5_6;
2823 I915_WRITE(WM_MISC, val);
2824 } else {
2825 val = I915_READ(DISP_ARB_CTL2);
2826 if (results->partitioning == INTEL_DDB_PART_1_2)
2827 val &= ~DISP_DATA_PARTITION_5_6;
2828 else
2829 val |= DISP_DATA_PARTITION_5_6;
2830 I915_WRITE(DISP_ARB_CTL2, val);
2831 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002832 }
2833
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002834 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002835 val = I915_READ(DISP_ARB_CTL);
2836 if (results->enable_fbc_wm)
2837 val &= ~DISP_FBC_WM_DIS;
2838 else
2839 val |= DISP_FBC_WM_DIS;
2840 I915_WRITE(DISP_ARB_CTL, val);
2841 }
2842
Imre Deak954911e2013-12-17 14:46:34 +02002843 if (dirty & WM_DIRTY_LP(1) &&
2844 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2845 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2846
2847 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002848 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2849 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2850 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2851 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2852 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002854 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002855 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002856 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002857 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002858 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002859 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002860
2861 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002862}
2863
Ville Syrjälä8553c182013-12-05 15:51:39 +02002864static bool ilk_disable_lp_wm(struct drm_device *dev)
2865{
2866 struct drm_i915_private *dev_priv = dev->dev_private;
2867
2868 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2869}
2870
Imre Deak820c1982013-12-17 14:46:36 +02002871static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002872{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002874 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002875 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002876 struct ilk_wm_maximums max;
2877 struct ilk_pipe_wm_parameters params = {};
2878 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002879 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002880 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002881 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002882 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002883
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002884 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002885
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002886 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2887
2888 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2889 return;
2890
2891 intel_crtc->wm.active = pipe_wm;
2892
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002893 ilk_compute_wm_config(dev, &config);
2894
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002895 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002896 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002897
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002898 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002899 if (INTEL_INFO(dev)->gen >= 7 &&
2900 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002901 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002902 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002903
Imre Deak820c1982013-12-17 14:46:36 +02002904 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002905 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002906 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002907 }
2908
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002909 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002910 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002911
Imre Deak820c1982013-12-17 14:46:36 +02002912 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002913
Imre Deak820c1982013-12-17 14:46:36 +02002914 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002915}
2916
Damien Lespiaued57cb82014-07-15 09:21:24 +02002917static void
2918ilk_update_sprite_wm(struct drm_plane *plane,
2919 struct drm_crtc *crtc,
2920 uint32_t sprite_width, uint32_t sprite_height,
2921 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002922{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002923 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002924 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002925
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002926 intel_plane->wm.enabled = enabled;
2927 intel_plane->wm.scaled = scaled;
2928 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002929 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002930 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002931
Ville Syrjälä8553c182013-12-05 15:51:39 +02002932 /*
2933 * IVB workaround: must disable low power watermarks for at least
2934 * one frame before enabling scaling. LP watermarks can be re-enabled
2935 * when scaling is disabled.
2936 *
2937 * WaCxSRDisabledForSpriteScaling:ivb
2938 */
2939 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2940 intel_wait_for_vblank(dev, intel_plane->pipe);
2941
Imre Deak820c1982013-12-17 14:46:36 +02002942 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002943}
2944
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002945static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2946{
2947 struct drm_device *dev = crtc->dev;
2948 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002949 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2951 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2952 enum pipe pipe = intel_crtc->pipe;
2953 static const unsigned int wm0_pipe_reg[] = {
2954 [PIPE_A] = WM0_PIPEA_ILK,
2955 [PIPE_B] = WM0_PIPEB_ILK,
2956 [PIPE_C] = WM0_PIPEC_IVB,
2957 };
2958
2959 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002960 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002961 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002962
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002963 active->pipe_enabled = intel_crtc_active(crtc);
2964
2965 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002966 u32 tmp = hw->wm_pipe[pipe];
2967
2968 /*
2969 * For active pipes LP0 watermark is marked as
2970 * enabled, and LP1+ watermaks as disabled since
2971 * we can't really reverse compute them in case
2972 * multiple pipes are active.
2973 */
2974 active->wm[0].enable = true;
2975 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2976 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2977 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2978 active->linetime = hw->wm_linetime[pipe];
2979 } else {
2980 int level, max_level = ilk_wm_max_level(dev);
2981
2982 /*
2983 * For inactive pipes, all watermark levels
2984 * should be marked as enabled but zeroed,
2985 * which is what we'd compute them to.
2986 */
2987 for (level = 0; level <= max_level; level++)
2988 active->wm[level].enable = true;
2989 }
2990}
2991
2992void ilk_wm_get_hw_state(struct drm_device *dev)
2993{
2994 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002995 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002996 struct drm_crtc *crtc;
2997
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002998 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002999 ilk_pipe_wm_get_hw_state(crtc);
3000
3001 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3002 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3003 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3004
3005 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02003006 if (INTEL_INFO(dev)->gen >= 7) {
3007 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3008 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3009 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003010
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003011 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003012 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3013 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3014 else if (IS_IVYBRIDGE(dev))
3015 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3016 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003017
3018 hw->enable_fbc_wm =
3019 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3020}
3021
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003022/**
3023 * intel_update_watermarks - update FIFO watermark values based on current modes
3024 *
3025 * Calculate watermark values for the various WM regs based on current mode
3026 * and plane configuration.
3027 *
3028 * There are several cases to deal with here:
3029 * - normal (i.e. non-self-refresh)
3030 * - self-refresh (SR) mode
3031 * - lines are large relative to FIFO size (buffer can hold up to 2)
3032 * - lines are small relative to FIFO size (buffer can hold more than 2
3033 * lines), so need to account for TLB latency
3034 *
3035 * The normal calculation is:
3036 * watermark = dotclock * bytes per pixel * latency
3037 * where latency is platform & configuration dependent (we assume pessimal
3038 * values here).
3039 *
3040 * The SR calculation is:
3041 * watermark = (trunc(latency/line time)+1) * surface width *
3042 * bytes per pixel
3043 * where
3044 * line time = htotal / dotclock
3045 * surface width = hdisplay for normal plane and 64 for cursor
3046 * and latency is assumed to be high, as above.
3047 *
3048 * The final value programmed to the register should always be rounded up,
3049 * and include an extra 2 entries to account for clock crossings.
3050 *
3051 * We don't use the sprite, so we can ignore that. And on Crestline we have
3052 * to set the non-SR watermarks to 8.
3053 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003054void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003055{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003056 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003057
3058 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003059 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003060}
3061
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003062void intel_update_sprite_watermarks(struct drm_plane *plane,
3063 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003064 uint32_t sprite_width,
3065 uint32_t sprite_height,
3066 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003067 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003068{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003069 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003070
3071 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003072 dev_priv->display.update_sprite_wm(plane, crtc,
3073 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003074 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003075}
3076
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003077static struct drm_i915_gem_object *
3078intel_alloc_context_page(struct drm_device *dev)
3079{
3080 struct drm_i915_gem_object *ctx;
3081 int ret;
3082
3083 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3084
3085 ctx = i915_gem_alloc_object(dev, 4096);
3086 if (!ctx) {
3087 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3088 return NULL;
3089 }
3090
Daniel Vetterc69766f2014-02-14 14:01:17 +01003091 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003092 if (ret) {
3093 DRM_ERROR("failed to pin power context: %d\n", ret);
3094 goto err_unref;
3095 }
3096
3097 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3098 if (ret) {
3099 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3100 goto err_unpin;
3101 }
3102
3103 return ctx;
3104
3105err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003106 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003107err_unref:
3108 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003109 return NULL;
3110}
3111
Daniel Vetter92703882012-08-09 16:46:01 +02003112/**
3113 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003114 */
3115DEFINE_SPINLOCK(mchdev_lock);
3116
3117/* Global for IPS driver to get at the current i915 device. Protected by
3118 * mchdev_lock. */
3119static struct drm_i915_private *i915_mch_dev;
3120
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003121bool ironlake_set_drps(struct drm_device *dev, u8 val)
3122{
3123 struct drm_i915_private *dev_priv = dev->dev_private;
3124 u16 rgvswctl;
3125
Daniel Vetter92703882012-08-09 16:46:01 +02003126 assert_spin_locked(&mchdev_lock);
3127
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003128 rgvswctl = I915_READ16(MEMSWCTL);
3129 if (rgvswctl & MEMCTL_CMD_STS) {
3130 DRM_DEBUG("gpu busy, RCS change rejected\n");
3131 return false; /* still busy with another command */
3132 }
3133
3134 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3135 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3136 I915_WRITE16(MEMSWCTL, rgvswctl);
3137 POSTING_READ16(MEMSWCTL);
3138
3139 rgvswctl |= MEMCTL_CMD_STS;
3140 I915_WRITE16(MEMSWCTL, rgvswctl);
3141
3142 return true;
3143}
3144
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003145static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003146{
3147 struct drm_i915_private *dev_priv = dev->dev_private;
3148 u32 rgvmodectl = I915_READ(MEMMODECTL);
3149 u8 fmax, fmin, fstart, vstart;
3150
Daniel Vetter92703882012-08-09 16:46:01 +02003151 spin_lock_irq(&mchdev_lock);
3152
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003153 /* Enable temp reporting */
3154 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3155 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3156
3157 /* 100ms RC evaluation intervals */
3158 I915_WRITE(RCUPEI, 100000);
3159 I915_WRITE(RCDNEI, 100000);
3160
3161 /* Set max/min thresholds to 90ms and 80ms respectively */
3162 I915_WRITE(RCBMAXAVG, 90000);
3163 I915_WRITE(RCBMINAVG, 80000);
3164
3165 I915_WRITE(MEMIHYST, 1);
3166
3167 /* Set up min, max, and cur for interrupt handling */
3168 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3169 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3170 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3171 MEMMODE_FSTART_SHIFT;
3172
3173 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3174 PXVFREQ_PX_SHIFT;
3175
Daniel Vetter20e4d402012-08-08 23:35:39 +02003176 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3177 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003178
Daniel Vetter20e4d402012-08-08 23:35:39 +02003179 dev_priv->ips.max_delay = fstart;
3180 dev_priv->ips.min_delay = fmin;
3181 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003182
3183 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3184 fmax, fmin, fstart);
3185
3186 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3187
3188 /*
3189 * Interrupts will be enabled in ironlake_irq_postinstall
3190 */
3191
3192 I915_WRITE(VIDSTART, vstart);
3193 POSTING_READ(VIDSTART);
3194
3195 rgvmodectl |= MEMMODE_SWMODE_EN;
3196 I915_WRITE(MEMMODECTL, rgvmodectl);
3197
Daniel Vetter92703882012-08-09 16:46:01 +02003198 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003199 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003200 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003201
3202 ironlake_set_drps(dev, fstart);
3203
Daniel Vetter20e4d402012-08-08 23:35:39 +02003204 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003205 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003206 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3207 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003208 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003209
3210 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003211}
3212
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003213static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003214{
3215 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003216 u16 rgvswctl;
3217
3218 spin_lock_irq(&mchdev_lock);
3219
3220 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003221
3222 /* Ack interrupts, disable EFC interrupt */
3223 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3224 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3225 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3226 I915_WRITE(DEIIR, DE_PCU_EVENT);
3227 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3228
3229 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003230 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003231 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003232 rgvswctl |= MEMCTL_CMD_STS;
3233 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003234 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003235
Daniel Vetter92703882012-08-09 16:46:01 +02003236 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003237}
3238
Daniel Vetteracbe9472012-07-26 11:50:05 +02003239/* There's a funny hw issue where the hw returns all 0 when reading from
3240 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3241 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3242 * all limits and the gpu stuck at whatever frequency it is at atm).
3243 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003244static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003245{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003246 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003247
Daniel Vetter20b46e52012-07-26 11:16:14 +02003248 /* Only set the down limit when we've reached the lowest level to avoid
3249 * getting more interrupts, otherwise leave this clear. This prevents a
3250 * race in the hw when coming out of rc6: There's a tiny window where
3251 * the hw runs at the minimal clock before selecting the desired
3252 * frequency, if the down threshold expires in that window we will not
3253 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003254 limits = dev_priv->rps.max_freq_softlimit << 24;
3255 if (val <= dev_priv->rps.min_freq_softlimit)
3256 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003257
3258 return limits;
3259}
3260
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003261static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3262{
3263 int new_power;
3264
Daisy Sunc76bb612014-08-11 11:08:38 -07003265 if (dev_priv->rps.is_bdw_sw_turbo)
3266 return;
3267
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003268 new_power = dev_priv->rps.power;
3269 switch (dev_priv->rps.power) {
3270 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003271 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003272 new_power = BETWEEN;
3273 break;
3274
3275 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003276 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003277 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003278 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003279 new_power = HIGH_POWER;
3280 break;
3281
3282 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003283 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003284 new_power = BETWEEN;
3285 break;
3286 }
3287 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003288 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003289 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003290 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003291 new_power = HIGH_POWER;
3292 if (new_power == dev_priv->rps.power)
3293 return;
3294
3295 /* Note the units here are not exactly 1us, but 1280ns. */
3296 switch (new_power) {
3297 case LOW_POWER:
3298 /* Upclock if more than 95% busy over 16ms */
3299 I915_WRITE(GEN6_RP_UP_EI, 12500);
3300 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3301
3302 /* Downclock if less than 85% busy over 32ms */
3303 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3304 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3305
3306 I915_WRITE(GEN6_RP_CONTROL,
3307 GEN6_RP_MEDIA_TURBO |
3308 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3309 GEN6_RP_MEDIA_IS_GFX |
3310 GEN6_RP_ENABLE |
3311 GEN6_RP_UP_BUSY_AVG |
3312 GEN6_RP_DOWN_IDLE_AVG);
3313 break;
3314
3315 case BETWEEN:
3316 /* Upclock if more than 90% busy over 13ms */
3317 I915_WRITE(GEN6_RP_UP_EI, 10250);
3318 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3319
3320 /* Downclock if less than 75% busy over 32ms */
3321 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3322 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3323
3324 I915_WRITE(GEN6_RP_CONTROL,
3325 GEN6_RP_MEDIA_TURBO |
3326 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3327 GEN6_RP_MEDIA_IS_GFX |
3328 GEN6_RP_ENABLE |
3329 GEN6_RP_UP_BUSY_AVG |
3330 GEN6_RP_DOWN_IDLE_AVG);
3331 break;
3332
3333 case HIGH_POWER:
3334 /* Upclock if more than 85% busy over 10ms */
3335 I915_WRITE(GEN6_RP_UP_EI, 8000);
3336 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3337
3338 /* Downclock if less than 60% busy over 32ms */
3339 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3340 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3341
3342 I915_WRITE(GEN6_RP_CONTROL,
3343 GEN6_RP_MEDIA_TURBO |
3344 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3345 GEN6_RP_MEDIA_IS_GFX |
3346 GEN6_RP_ENABLE |
3347 GEN6_RP_UP_BUSY_AVG |
3348 GEN6_RP_DOWN_IDLE_AVG);
3349 break;
3350 }
3351
3352 dev_priv->rps.power = new_power;
3353 dev_priv->rps.last_adj = 0;
3354}
3355
Chris Wilson2876ce72014-03-28 08:03:34 +00003356static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3357{
3358 u32 mask = 0;
3359
3360 if (val > dev_priv->rps.min_freq_softlimit)
3361 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3362 if (val < dev_priv->rps.max_freq_softlimit)
3363 mask |= GEN6_PM_RP_UP_THRESHOLD;
3364
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003365 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3366 mask &= dev_priv->pm_rps_events;
3367
Chris Wilson2876ce72014-03-28 08:03:34 +00003368 /* IVB and SNB hard hangs on looping batchbuffer
3369 * if GEN6_PM_UP_EI_EXPIRED is masked.
3370 */
3371 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3372 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3373
Deepak Sbaccd452014-05-15 20:58:09 +03003374 if (IS_GEN8(dev_priv->dev))
3375 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3376
Chris Wilson2876ce72014-03-28 08:03:34 +00003377 return ~mask;
3378}
3379
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003380/* gen6_set_rps is called to update the frequency request, but should also be
3381 * called when the range (min_delay and max_delay) is modified so that we can
3382 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003383void gen6_set_rps(struct drm_device *dev, u8 val)
3384{
3385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003386
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003387 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003388 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3389 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003390
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003391 /* min/max delay may still have been modified so be sure to
3392 * write the limits value.
3393 */
3394 if (val != dev_priv->rps.cur_freq) {
3395 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003396
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003397 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003398 I915_WRITE(GEN6_RPNSWREQ,
3399 HSW_FREQUENCY(val));
3400 else
3401 I915_WRITE(GEN6_RPNSWREQ,
3402 GEN6_FREQUENCY(val) |
3403 GEN6_OFFSET(0) |
3404 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003405 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003406
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003407 /* Make sure we continue to get interrupts
3408 * until we hit the minimum or maximum frequencies.
3409 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003410 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003411 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003412
Ben Widawskyd5570a72012-09-07 19:43:41 -07003413 POSTING_READ(GEN6_RPNSWREQ);
3414
Ben Widawskyb39fb292014-03-19 18:31:11 -07003415 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003416 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003417}
3418
Deepak S76c3552f2014-01-30 23:08:16 +05303419/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3420 *
3421 * * If Gfx is Idle, then
3422 * 1. Mask Turbo interrupts
3423 * 2. Bring up Gfx clock
3424 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3425 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3426 * 5. Unmask Turbo interrupts
3427*/
3428static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3429{
Deepak S5549d252014-06-28 11:26:11 +05303430 struct drm_device *dev = dev_priv->dev;
3431
3432 /* Latest VLV doesn't need to force the gfx clock */
3433 if (dev->pdev->revision >= 0xd) {
3434 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3435 return;
3436 }
3437
Deepak S76c3552f2014-01-30 23:08:16 +05303438 /*
3439 * When we are idle. Drop to min voltage state.
3440 */
3441
Ben Widawskyb39fb292014-03-19 18:31:11 -07003442 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303443 return;
3444
3445 /* Mask turbo interrupt so that they will not come in between */
3446 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3447
Imre Deak650ad972014-04-18 16:35:02 +03003448 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303449
Ben Widawskyb39fb292014-03-19 18:31:11 -07003450 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303451
3452 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003453 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303454
3455 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3456 & GENFREQSTATUS) == 0, 5))
3457 DRM_ERROR("timed out waiting for Punit\n");
3458
Imre Deak650ad972014-04-18 16:35:02 +03003459 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303460
Chris Wilson2876ce72014-03-28 08:03:34 +00003461 I915_WRITE(GEN6_PMINTRMSK,
3462 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303463}
3464
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003465void gen6_rps_idle(struct drm_i915_private *dev_priv)
3466{
Damien Lespiau691bb712013-12-12 14:36:36 +00003467 struct drm_device *dev = dev_priv->dev;
3468
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003469 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003470 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303471 if (IS_CHERRYVIEW(dev))
3472 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3473 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303474 vlv_set_rps_idle(dev_priv);
Daisy Sunc76bb612014-08-11 11:08:38 -07003475 else if (!dev_priv->rps.is_bdw_sw_turbo
3476 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003477 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003478 }
3479
Chris Wilsonc0951f02013-10-10 21:58:50 +01003480 dev_priv->rps.last_adj = 0;
3481 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003482 mutex_unlock(&dev_priv->rps.hw_lock);
3483}
3484
3485void gen6_rps_boost(struct drm_i915_private *dev_priv)
3486{
Damien Lespiau691bb712013-12-12 14:36:36 +00003487 struct drm_device *dev = dev_priv->dev;
3488
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003489 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003490 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003491 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003492 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003493 else if (!dev_priv->rps.is_bdw_sw_turbo
3494 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003495 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003496 }
3497
Chris Wilsonc0951f02013-10-10 21:58:50 +01003498 dev_priv->rps.last_adj = 0;
3499 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003500 mutex_unlock(&dev_priv->rps.hw_lock);
3501}
3502
Jesse Barnes0a073b82013-04-17 15:54:58 -07003503void valleyview_set_rps(struct drm_device *dev, u8 val)
3504{
3505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003506
Jesse Barnes0a073b82013-04-17 15:54:58 -07003507 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003508 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3509 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003510
Ville Syrjälä73008b92013-06-25 19:21:01 +03003511 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003512 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3513 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003514 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003515
Ville Syrjälä1c147622014-08-18 14:42:43 +03003516 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3517 "Odd GPU freq value\n"))
3518 val &= ~1;
3519
Chris Wilson2876ce72014-03-28 08:03:34 +00003520 if (val != dev_priv->rps.cur_freq)
3521 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003522
Imre Deak09c87db2014-04-03 20:02:42 +03003523 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003524
Ben Widawskyb39fb292014-03-19 18:31:11 -07003525 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003526 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003527}
3528
Ben Widawsky09610212014-05-15 20:58:08 +03003529static void gen8_disable_rps_interrupts(struct drm_device *dev)
3530{
3531 struct drm_i915_private *dev_priv = dev->dev_private;
Daisy Sunc76bb612014-08-11 11:08:38 -07003532 if (IS_BROADWELL(dev) && dev_priv->rps.is_bdw_sw_turbo){
3533 if (atomic_read(&dev_priv->rps.sw_turbo.flip_received))
3534 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3535 dev_priv-> rps.is_bdw_sw_turbo = false;
3536 } else {
3537 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3538 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3539 ~dev_priv->pm_rps_events);
3540 /* Complete PM interrupt masking here doesn't race with the rps work
3541 * item again unmasking PM interrupts because that is using a different
3542 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3543 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3544 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003545
Daisy Sunc76bb612014-08-11 11:08:38 -07003546 spin_lock_irq(&dev_priv->irq_lock);
3547 dev_priv->rps.pm_iir = 0;
3548 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky09610212014-05-15 20:58:08 +03003549
Daisy Sunc76bb612014-08-11 11:08:38 -07003550 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3551 }
Ben Widawsky09610212014-05-15 20:58:08 +03003552}
3553
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003554static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003555{
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003558 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303559 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3560 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003561 /* Complete PM interrupt masking here doesn't race with the rps work
3562 * item again unmasking PM interrupts because that is using a different
3563 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3564 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3565
Daniel Vetter59cdb632013-07-04 23:35:28 +02003566 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003567 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003568 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003569
Deepak Sa6706b42014-03-15 20:23:22 +05303570 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003571}
3572
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003573static void gen6_disable_rps(struct drm_device *dev)
3574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
3576
3577 I915_WRITE(GEN6_RC_CONTROL, 0);
3578 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3579
Ben Widawsky09610212014-05-15 20:58:08 +03003580 if (IS_BROADWELL(dev))
3581 gen8_disable_rps_interrupts(dev);
3582 else
3583 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003584}
3585
Deepak S38807742014-05-23 21:00:15 +05303586static void cherryview_disable_rps(struct drm_device *dev)
3587{
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589
3590 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303591
3592 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303593}
3594
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003595static void valleyview_disable_rps(struct drm_device *dev)
3596{
3597 struct drm_i915_private *dev_priv = dev->dev_private;
3598
Deepak S98a2e5f2014-08-18 10:35:27 -07003599 /* we're doing forcewake before Disabling RC6,
3600 * This what the BIOS expects when going into suspend */
3601 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3602
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003603 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003604
Deepak S98a2e5f2014-08-18 10:35:27 -07003605 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3606
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003607 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003608}
3609
Ben Widawskydc39fff2013-10-18 12:32:07 -07003610static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3611{
Imre Deak91ca6892014-04-14 20:24:25 +03003612 if (IS_VALLEYVIEW(dev)) {
3613 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3614 mode = GEN6_RC_CTL_RC6_ENABLE;
3615 else
3616 mode = 0;
3617 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003618 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3619 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3620 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3621 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003622}
3623
Imre Deake6069ca2014-04-18 16:01:02 +03003624static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003625{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003626 /* No RC6 before Ironlake */
3627 if (INTEL_INFO(dev)->gen < 5)
3628 return 0;
3629
Imre Deake6069ca2014-04-18 16:01:02 +03003630 /* RC6 is only on Ironlake mobile not on desktop */
3631 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3632 return 0;
3633
Daniel Vetter456470e2012-08-08 23:35:40 +02003634 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003635 if (enable_rc6 >= 0) {
3636 int mask;
3637
3638 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3639 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3640 INTEL_RC6pp_ENABLE;
3641 else
3642 mask = INTEL_RC6_ENABLE;
3643
3644 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003645 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3646 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003647
3648 return enable_rc6 & mask;
3649 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003650
Chris Wilson6567d742012-11-10 10:00:06 +00003651 /* Disable RC6 on Ironlake */
3652 if (INTEL_INFO(dev)->gen == 5)
3653 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003654
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003655 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003656 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003657
3658 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003659}
3660
Imre Deake6069ca2014-04-18 16:01:02 +03003661int intel_enable_rc6(const struct drm_device *dev)
3662{
3663 return i915.enable_rc6;
3664}
3665
Ben Widawsky09610212014-05-15 20:58:08 +03003666static void gen8_enable_rps_interrupts(struct drm_device *dev)
3667{
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669
3670 spin_lock_irq(&dev_priv->irq_lock);
3671 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003672 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003673 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3674 spin_unlock_irq(&dev_priv->irq_lock);
3675}
3676
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003677static void gen6_enable_rps_interrupts(struct drm_device *dev)
3678{
3679 struct drm_i915_private *dev_priv = dev->dev_private;
3680
3681 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003682 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003683 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303684 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003685 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003686}
3687
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003688static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3689{
3690 /* All of these values are in units of 50MHz */
3691 dev_priv->rps.cur_freq = 0;
3692 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3693 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3694 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3695 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3696 /* XXX: only BYT has a special efficient freq */
3697 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3698 /* hw_max = RP0 until we check for overclocking */
3699 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3700
3701 /* Preserve min/max settings in case of re-init */
3702 if (dev_priv->rps.max_freq_softlimit == 0)
3703 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3704
3705 if (dev_priv->rps.min_freq_softlimit == 0)
3706 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3707}
3708
Daisy Sunc76bb612014-08-11 11:08:38 -07003709static void bdw_sw_calculate_freq(struct drm_device *dev,
3710 struct intel_rps_bdw_cal *c, u32 *cur_time, u32 *c0)
3711{
3712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 u64 busy = 0;
3714 u32 busyness_pct = 0;
3715 u32 elapsed_time = 0;
3716 u16 new_freq = 0;
3717
3718 if (!c || !cur_time || !c0)
3719 return;
3720
3721 if (0 == c->last_c0)
3722 goto out;
3723
3724 /* Check Evaluation interval */
3725 elapsed_time = *cur_time - c->last_ts;
3726 if (elapsed_time < c->eval_interval)
3727 return;
3728
3729 mutex_lock(&dev_priv->rps.hw_lock);
3730
3731 /*
3732 * c0 unit in 32*1.28 usec, elapsed_time unit in 1 usec.
3733 * Whole busyness_pct calculation should be
3734 * busy = ((u64)(*c0 - c->last_c0) << 5 << 7) / 100;
3735 * busyness_pct = (u32)(busy * 100 / elapsed_time);
3736 * The final formula is to simplify CPU calculation
3737 */
3738 busy = (u64)(*c0 - c->last_c0) << 12;
3739 do_div(busy, elapsed_time);
3740 busyness_pct = (u32)busy;
3741
3742 if (c->is_up && busyness_pct >= c->it_threshold_pct)
3743 new_freq = (u16)dev_priv->rps.cur_freq + 3;
3744 if (!c->is_up && busyness_pct <= c->it_threshold_pct)
3745 new_freq = (u16)dev_priv->rps.cur_freq - 1;
3746
3747 /* Adjust to new frequency busyness and compare with threshold */
3748 if (0 != new_freq) {
3749 if (new_freq > dev_priv->rps.max_freq_softlimit)
3750 new_freq = dev_priv->rps.max_freq_softlimit;
3751 else if (new_freq < dev_priv->rps.min_freq_softlimit)
3752 new_freq = dev_priv->rps.min_freq_softlimit;
3753
3754 gen6_set_rps(dev, new_freq);
3755 }
3756
3757 mutex_unlock(&dev_priv->rps.hw_lock);
3758
3759out:
3760 c->last_c0 = *c0;
3761 c->last_ts = *cur_time;
3762}
3763
3764static void gen8_set_frequency_RP0(struct work_struct *work)
3765{
3766 struct intel_rps_bdw_turbo *p_bdw_turbo =
3767 container_of(work, struct intel_rps_bdw_turbo, work_max_freq);
3768 struct intel_gen6_power_mgmt *p_power_mgmt =
3769 container_of(p_bdw_turbo, struct intel_gen6_power_mgmt, sw_turbo);
3770 struct drm_i915_private *dev_priv =
3771 container_of(p_power_mgmt, struct drm_i915_private, rps);
3772
3773 mutex_lock(&dev_priv->rps.hw_lock);
3774 gen6_set_rps(dev_priv->dev, dev_priv->rps.rp0_freq);
3775 mutex_unlock(&dev_priv->rps.hw_lock);
3776}
3777
3778static void flip_active_timeout_handler(unsigned long var)
3779{
3780 struct drm_i915_private *dev_priv = (struct drm_i915_private *) var;
3781
3782 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3783 atomic_set(&dev_priv->rps.sw_turbo.flip_received, false);
3784
3785 queue_work(dev_priv->wq, &dev_priv->rps.sw_turbo.work_max_freq);
3786}
3787
3788void bdw_software_turbo(struct drm_device *dev)
3789{
3790 struct drm_i915_private *dev_priv = dev->dev_private;
3791
3792 u32 current_time = I915_READ(TIMESTAMP_CTR); /* unit in usec */
3793 u32 current_c0 = I915_READ(MCHBAR_PCU_C0); /* unit in 32*1.28 usec */
3794
3795 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.up,
3796 &current_time, &current_c0);
3797 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.down,
3798 &current_time, &current_c0);
3799}
3800
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003801static void gen8_enable_rps(struct drm_device *dev)
3802{
3803 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003804 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003805 uint32_t rc6_mask = 0, rp_state_cap;
Daisy Sunc76bb612014-08-11 11:08:38 -07003806 uint32_t threshold_up_pct, threshold_down_pct;
3807 uint32_t ei_up, ei_down; /* up and down evaluation interval */
3808 u32 rp_ctl_flag;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003809 int unused;
3810
Daisy Sunc76bb612014-08-11 11:08:38 -07003811 /* Use software Turbo for BDW */
3812 dev_priv->rps.is_bdw_sw_turbo = IS_BROADWELL(dev);
3813
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003814 /* 1a: Software RC state - RC0 */
3815 I915_WRITE(GEN6_RC_STATE, 0);
3816
3817 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3818 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303819 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003820
3821 /* 2a: Disable RC states. */
3822 I915_WRITE(GEN6_RC_CONTROL, 0);
3823
3824 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003825 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003826
3827 /* 2b: Program RC6 thresholds.*/
3828 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3829 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3830 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3831 for_each_ring(ring, dev_priv, unused)
3832 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3833 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003834 if (IS_BROADWELL(dev))
3835 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3836 else
3837 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003838
3839 /* 3: Enable RC6 */
3840 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3841 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003842 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003843 if (IS_BROADWELL(dev))
3844 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3845 GEN7_RC_CTL_TO_MODE |
3846 rc6_mask);
3847 else
3848 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3849 GEN6_RC_CTL_EI_MODE(1) |
3850 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003851
3852 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003853 I915_WRITE(GEN6_RPNSWREQ,
3854 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3855 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3856 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daisy Sunc76bb612014-08-11 11:08:38 -07003857 ei_up = 84480; /* 84.48ms */
3858 ei_down = 448000;
3859 threshold_up_pct = 90; /* x percent busy */
3860 threshold_down_pct = 70;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003861
Daisy Sunc76bb612014-08-11 11:08:38 -07003862 if (dev_priv->rps.is_bdw_sw_turbo) {
3863 dev_priv->rps.sw_turbo.up.it_threshold_pct = threshold_up_pct;
3864 dev_priv->rps.sw_turbo.up.eval_interval = ei_up;
3865 dev_priv->rps.sw_turbo.up.is_up = true;
3866 dev_priv->rps.sw_turbo.up.last_ts = 0;
3867 dev_priv->rps.sw_turbo.up.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003868
Daisy Sunc76bb612014-08-11 11:08:38 -07003869 dev_priv->rps.sw_turbo.down.it_threshold_pct = threshold_down_pct;
3870 dev_priv->rps.sw_turbo.down.eval_interval = ei_down;
3871 dev_priv->rps.sw_turbo.down.is_up = false;
3872 dev_priv->rps.sw_turbo.down.last_ts = 0;
3873 dev_priv->rps.sw_turbo.down.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003874
Daisy Sunc76bb612014-08-11 11:08:38 -07003875 /* Start the timer to track if flip comes*/
3876 dev_priv->rps.sw_turbo.timeout = 200*1000; /* in us */
3877
3878 init_timer(&dev_priv->rps.sw_turbo.flip_timer);
3879 dev_priv->rps.sw_turbo.flip_timer.function = flip_active_timeout_handler;
3880 dev_priv->rps.sw_turbo.flip_timer.data = (unsigned long) dev_priv;
3881 dev_priv->rps.sw_turbo.flip_timer.expires =
3882 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
3883 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
3884 INIT_WORK(&dev_priv->rps.sw_turbo.work_max_freq, gen8_set_frequency_RP0);
3885
3886 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
3887 } else {
3888 /* NB: Docs say 1s, and 1000000 - which aren't equivalent
3889 * 1 second timeout*/
3890 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, FREQ_1_28_US(1000000));
3891
3892 /* Docs recommend 900MHz, and 300 MHz respectively */
3893 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3894 dev_priv->rps.max_freq_softlimit << 24 |
3895 dev_priv->rps.min_freq_softlimit << 16);
3896
3897 I915_WRITE(GEN6_RP_UP_THRESHOLD,
3898 FREQ_1_28_US(ei_up * threshold_up_pct / 100));
3899 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
3900 FREQ_1_28_US(ei_down * threshold_down_pct / 100));
3901 I915_WRITE(GEN6_RP_UP_EI,
3902 FREQ_1_28_US(ei_up));
3903 I915_WRITE(GEN6_RP_DOWN_EI,
3904 FREQ_1_28_US(ei_down));
3905
3906 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3907 }
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003908
3909 /* 5: Enable RPS */
Daisy Sunc76bb612014-08-11 11:08:38 -07003910 rp_ctl_flag = GEN6_RP_MEDIA_TURBO |
3911 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3912 GEN6_RP_MEDIA_IS_GFX |
3913 GEN6_RP_UP_BUSY_AVG |
3914 GEN6_RP_DOWN_IDLE_AVG;
3915 if (!dev_priv->rps.is_bdw_sw_turbo)
3916 rp_ctl_flag |= GEN6_RP_ENABLE;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003917
Daisy Sunc76bb612014-08-11 11:08:38 -07003918 I915_WRITE(GEN6_RP_CONTROL, rp_ctl_flag);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003919
Daisy Sunc76bb612014-08-11 11:08:38 -07003920 /* 6: Ring frequency + overclocking
3921 * (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003922 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daisy Sunc76bb612014-08-11 11:08:38 -07003923 if (!dev_priv->rps.is_bdw_sw_turbo)
3924 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003925
Deepak Sc8d9a592013-11-23 14:55:42 +05303926 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003927}
3928
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003929static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003930{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003931 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003932 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003933 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003934 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003935 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003936 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003937 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003938
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003939 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003940
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003941 /* Here begins a magic sequence of register writes to enable
3942 * auto-downclocking.
3943 *
3944 * Perhaps there might be some value in exposing these to
3945 * userspace...
3946 */
3947 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003948
3949 /* Clear the DBG now so we don't confuse earlier errors */
3950 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3951 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3952 I915_WRITE(GTFIFODBG, gtfifodbg);
3953 }
3954
Deepak Sc8d9a592013-11-23 14:55:42 +05303955 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003956
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003957 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003958
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003959 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003960
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003961 /* disable the counters and set deterministic thresholds */
3962 I915_WRITE(GEN6_RC_CONTROL, 0);
3963
3964 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3965 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3966 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3967 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3968 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3969
Chris Wilsonb4519512012-05-11 14:29:30 +01003970 for_each_ring(ring, dev_priv, i)
3971 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003972
3973 I915_WRITE(GEN6_RC_SLEEP, 0);
3974 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003975 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003976 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3977 else
3978 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003979 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003980 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3981
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003982 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003983 rc6_mode = intel_enable_rc6(dev_priv->dev);
3984 if (rc6_mode & INTEL_RC6_ENABLE)
3985 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3986
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003987 /* We don't use those on Haswell */
3988 if (!IS_HASWELL(dev)) {
3989 if (rc6_mode & INTEL_RC6p_ENABLE)
3990 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003991
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003992 if (rc6_mode & INTEL_RC6pp_ENABLE)
3993 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3994 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003995
Ben Widawskydc39fff2013-10-18 12:32:07 -07003996 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003997
3998 I915_WRITE(GEN6_RC_CONTROL,
3999 rc6_mask |
4000 GEN6_RC_CTL_EI_MODE(1) |
4001 GEN6_RC_CTL_HW_ENABLE);
4002
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004003 /* Power down if completely idle for over 50ms */
4004 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004005 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004006
Ben Widawsky42c05262012-09-26 10:34:00 -07004007 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004008 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004009 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004010
4011 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4012 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4013 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004014 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004015 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004016 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004017 }
4018
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004019 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004020 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004021
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004022 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004023
Ben Widawsky31643d52012-09-26 10:34:01 -07004024 rc6vids = 0;
4025 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4026 if (IS_GEN6(dev) && ret) {
4027 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4028 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4029 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4030 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4031 rc6vids &= 0xffff00;
4032 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4033 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4034 if (ret)
4035 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4036 }
4037
Deepak Sc8d9a592013-11-23 14:55:42 +05304038 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004039}
4040
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004041static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004042{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004043 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004044 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004045 unsigned int gpu_freq;
4046 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004047 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004048 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004049
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004050 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004051
Ben Widawskyeda79642013-10-07 17:15:48 -03004052 policy = cpufreq_cpu_get(0);
4053 if (policy) {
4054 max_ia_freq = policy->cpuinfo.max_freq;
4055 cpufreq_cpu_put(policy);
4056 } else {
4057 /*
4058 * Default to measured freq if none found, PCU will ensure we
4059 * don't go over
4060 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004061 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004062 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004063
4064 /* Convert from kHz to MHz */
4065 max_ia_freq /= 1000;
4066
Ben Widawsky153b4b952013-10-22 22:05:09 -07004067 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004068 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4069 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004070
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004071 /*
4072 * For each potential GPU frequency, load a ring frequency we'd like
4073 * to use for memory access. We do this by specifying the IA frequency
4074 * the PCU should use as a reference to determine the ring frequency.
4075 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004076 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004077 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07004078 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004079 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004080
Ben Widawsky46c764d2013-11-02 21:07:49 -07004081 if (INTEL_INFO(dev)->gen >= 8) {
4082 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4083 ring_freq = max(min_ring_freq, gpu_freq);
4084 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004085 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004086 ring_freq = max(min_ring_freq, ring_freq);
4087 /* leave ia_freq as the default, chosen by cpufreq */
4088 } else {
4089 /* On older processors, there is no separate ring
4090 * clock domain, so in order to boost the bandwidth
4091 * of the ring, we need to upclock the CPU (ia_freq).
4092 *
4093 * For GPU frequencies less than 750MHz,
4094 * just use the lowest ring freq.
4095 */
4096 if (gpu_freq < min_freq)
4097 ia_freq = 800;
4098 else
4099 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4100 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4101 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004102
Ben Widawsky42c05262012-09-26 10:34:00 -07004103 sandybridge_pcode_write(dev_priv,
4104 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004105 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4106 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4107 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004108 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004109}
4110
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004111void gen6_update_ring_freq(struct drm_device *dev)
4112{
4113 struct drm_i915_private *dev_priv = dev->dev_private;
4114
4115 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4116 return;
4117
4118 mutex_lock(&dev_priv->rps.hw_lock);
4119 __gen6_update_ring_freq(dev);
4120 mutex_unlock(&dev_priv->rps.hw_lock);
4121}
4122
Ville Syrjälä03af2042014-06-28 02:03:53 +03004123static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304124{
4125 u32 val, rp0;
4126
4127 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4128 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4129
4130 return rp0;
4131}
4132
4133static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4134{
4135 u32 val, rpe;
4136
4137 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4138 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4139
4140 return rpe;
4141}
4142
Deepak S7707df42014-07-12 18:46:14 +05304143static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4144{
4145 u32 val, rp1;
4146
4147 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4148 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4149
4150 return rp1;
4151}
4152
Ville Syrjälä03af2042014-06-28 02:03:53 +03004153static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304154{
4155 u32 val, rpn;
4156
4157 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4158 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4159 return rpn;
4160}
4161
Deepak Sf8f2b002014-07-10 13:16:21 +05304162static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4163{
4164 u32 val, rp1;
4165
4166 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4167
4168 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4169
4170 return rp1;
4171}
4172
Ville Syrjälä03af2042014-06-28 02:03:53 +03004173static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004174{
4175 u32 val, rp0;
4176
Jani Nikula64936252013-05-22 15:36:20 +03004177 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004178
4179 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4180 /* Clamp to max */
4181 rp0 = min_t(u32, rp0, 0xea);
4182
4183 return rp0;
4184}
4185
4186static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4187{
4188 u32 val, rpe;
4189
Jani Nikula64936252013-05-22 15:36:20 +03004190 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004191 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004192 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004193 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4194
4195 return rpe;
4196}
4197
Ville Syrjälä03af2042014-06-28 02:03:53 +03004198static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004199{
Jani Nikula64936252013-05-22 15:36:20 +03004200 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004201}
4202
Imre Deakae484342014-03-31 15:10:44 +03004203/* Check that the pctx buffer wasn't move under us. */
4204static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4205{
4206 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4207
4208 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4209 dev_priv->vlv_pctx->stolen->start);
4210}
4211
Deepak S38807742014-05-23 21:00:15 +05304212
4213/* Check that the pcbr address is not empty. */
4214static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4215{
4216 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4217
4218 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4219}
4220
4221static void cherryview_setup_pctx(struct drm_device *dev)
4222{
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 unsigned long pctx_paddr, paddr;
4225 struct i915_gtt *gtt = &dev_priv->gtt;
4226 u32 pcbr;
4227 int pctx_size = 32*1024;
4228
4229 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4230
4231 pcbr = I915_READ(VLV_PCBR);
4232 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4233 paddr = (dev_priv->mm.stolen_base +
4234 (gtt->stolen_size - pctx_size));
4235
4236 pctx_paddr = (paddr & (~4095));
4237 I915_WRITE(VLV_PCBR, pctx_paddr);
4238 }
4239}
4240
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004241static void valleyview_setup_pctx(struct drm_device *dev)
4242{
4243 struct drm_i915_private *dev_priv = dev->dev_private;
4244 struct drm_i915_gem_object *pctx;
4245 unsigned long pctx_paddr;
4246 u32 pcbr;
4247 int pctx_size = 24*1024;
4248
Imre Deak17b0c1f2014-02-11 21:39:06 +02004249 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4250
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004251 pcbr = I915_READ(VLV_PCBR);
4252 if (pcbr) {
4253 /* BIOS set it up already, grab the pre-alloc'd space */
4254 int pcbr_offset;
4255
4256 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4257 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4258 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004259 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004260 pctx_size);
4261 goto out;
4262 }
4263
4264 /*
4265 * From the Gunit register HAS:
4266 * The Gfx driver is expected to program this register and ensure
4267 * proper allocation within Gfx stolen memory. For example, this
4268 * register should be programmed such than the PCBR range does not
4269 * overlap with other ranges, such as the frame buffer, protected
4270 * memory, or any other relevant ranges.
4271 */
4272 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4273 if (!pctx) {
4274 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4275 return;
4276 }
4277
4278 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4279 I915_WRITE(VLV_PCBR, pctx_paddr);
4280
4281out:
4282 dev_priv->vlv_pctx = pctx;
4283}
4284
Imre Deakae484342014-03-31 15:10:44 +03004285static void valleyview_cleanup_pctx(struct drm_device *dev)
4286{
4287 struct drm_i915_private *dev_priv = dev->dev_private;
4288
4289 if (WARN_ON(!dev_priv->vlv_pctx))
4290 return;
4291
4292 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4293 dev_priv->vlv_pctx = NULL;
4294}
4295
Imre Deak4e805192014-04-14 20:24:41 +03004296static void valleyview_init_gt_powersave(struct drm_device *dev)
4297{
4298 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004299 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004300
4301 valleyview_setup_pctx(dev);
4302
4303 mutex_lock(&dev_priv->rps.hw_lock);
4304
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004305 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4306 switch ((val >> 6) & 3) {
4307 case 0:
4308 case 1:
4309 dev_priv->mem_freq = 800;
4310 break;
4311 case 2:
4312 dev_priv->mem_freq = 1066;
4313 break;
4314 case 3:
4315 dev_priv->mem_freq = 1333;
4316 break;
4317 }
4318 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4319
Imre Deak4e805192014-04-14 20:24:41 +03004320 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4321 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4322 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4323 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4324 dev_priv->rps.max_freq);
4325
4326 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4327 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4328 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4329 dev_priv->rps.efficient_freq);
4330
Deepak Sf8f2b002014-07-10 13:16:21 +05304331 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4332 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4333 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4334 dev_priv->rps.rp1_freq);
4335
Imre Deak4e805192014-04-14 20:24:41 +03004336 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4337 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4338 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4339 dev_priv->rps.min_freq);
4340
4341 /* Preserve min/max settings in case of re-init */
4342 if (dev_priv->rps.max_freq_softlimit == 0)
4343 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4344
4345 if (dev_priv->rps.min_freq_softlimit == 0)
4346 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4347
4348 mutex_unlock(&dev_priv->rps.hw_lock);
4349}
4350
Deepak S38807742014-05-23 21:00:15 +05304351static void cherryview_init_gt_powersave(struct drm_device *dev)
4352{
Deepak S2b6b3a02014-05-27 15:59:30 +05304353 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004354 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304355
Deepak S38807742014-05-23 21:00:15 +05304356 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304357
4358 mutex_lock(&dev_priv->rps.hw_lock);
4359
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004360 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4361 switch ((val >> 2) & 0x7) {
4362 case 0:
4363 case 1:
4364 dev_priv->rps.cz_freq = 200;
4365 dev_priv->mem_freq = 1600;
4366 break;
4367 case 2:
4368 dev_priv->rps.cz_freq = 267;
4369 dev_priv->mem_freq = 1600;
4370 break;
4371 case 3:
4372 dev_priv->rps.cz_freq = 333;
4373 dev_priv->mem_freq = 2000;
4374 break;
4375 case 4:
4376 dev_priv->rps.cz_freq = 320;
4377 dev_priv->mem_freq = 1600;
4378 break;
4379 case 5:
4380 dev_priv->rps.cz_freq = 400;
4381 dev_priv->mem_freq = 1600;
4382 break;
4383 }
4384 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4385
Deepak S2b6b3a02014-05-27 15:59:30 +05304386 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4387 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4388 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4389 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4390 dev_priv->rps.max_freq);
4391
4392 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4393 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4394 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4395 dev_priv->rps.efficient_freq);
4396
Deepak S7707df42014-07-12 18:46:14 +05304397 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4398 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4399 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4400 dev_priv->rps.rp1_freq);
4401
Deepak S2b6b3a02014-05-27 15:59:30 +05304402 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4403 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4404 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4405 dev_priv->rps.min_freq);
4406
Ville Syrjälä1c147622014-08-18 14:42:43 +03004407 WARN_ONCE((dev_priv->rps.max_freq |
4408 dev_priv->rps.efficient_freq |
4409 dev_priv->rps.rp1_freq |
4410 dev_priv->rps.min_freq) & 1,
4411 "Odd GPU freq values\n");
4412
Deepak S2b6b3a02014-05-27 15:59:30 +05304413 /* Preserve min/max settings in case of re-init */
4414 if (dev_priv->rps.max_freq_softlimit == 0)
4415 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4416
4417 if (dev_priv->rps.min_freq_softlimit == 0)
4418 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4419
4420 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304421}
4422
Imre Deak4e805192014-04-14 20:24:41 +03004423static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4424{
4425 valleyview_cleanup_pctx(dev);
4426}
4427
Deepak S38807742014-05-23 21:00:15 +05304428static void cherryview_enable_rps(struct drm_device *dev)
4429{
4430 struct drm_i915_private *dev_priv = dev->dev_private;
4431 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304432 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304433 int i;
4434
4435 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4436
4437 gtfifodbg = I915_READ(GTFIFODBG);
4438 if (gtfifodbg) {
4439 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4440 gtfifodbg);
4441 I915_WRITE(GTFIFODBG, gtfifodbg);
4442 }
4443
4444 cherryview_check_pctx(dev_priv);
4445
4446 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4447 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4448 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4449
4450 /* 2a: Program RC6 thresholds.*/
4451 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4452 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4453 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4454
4455 for_each_ring(ring, dev_priv, i)
4456 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4457 I915_WRITE(GEN6_RC_SLEEP, 0);
4458
4459 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4460
4461 /* allows RC6 residency counter to work */
4462 I915_WRITE(VLV_COUNTER_CONTROL,
4463 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4464 VLV_MEDIA_RC6_COUNT_EN |
4465 VLV_RENDER_RC6_COUNT_EN));
4466
4467 /* For now we assume BIOS is allocating and populating the PCBR */
4468 pcbr = I915_READ(VLV_PCBR);
4469
4470 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4471
4472 /* 3: Enable RC6 */
4473 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4474 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4475 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4476
4477 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4478
Deepak S2b6b3a02014-05-27 15:59:30 +05304479 /* 4 Program defaults and thresholds for RPS*/
4480 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4481 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4482 I915_WRITE(GEN6_RP_UP_EI, 66000);
4483 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4484
4485 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4486
Tom O'Rourke7405f422014-06-10 16:26:34 -07004487 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4488 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4489 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4490
Deepak S2b6b3a02014-05-27 15:59:30 +05304491 /* 5: Enable RPS */
4492 I915_WRITE(GEN6_RP_CONTROL,
4493 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004494 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304495 GEN6_RP_ENABLE |
4496 GEN6_RP_UP_BUSY_AVG |
4497 GEN6_RP_DOWN_IDLE_AVG);
4498
4499 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4500
4501 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4502 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4503
4504 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4505 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4506 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4507 dev_priv->rps.cur_freq);
4508
4509 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4510 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4511 dev_priv->rps.efficient_freq);
4512
4513 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4514
Deepak S3497a562014-07-10 13:16:26 +05304515 gen8_enable_rps_interrupts(dev);
4516
Deepak S38807742014-05-23 21:00:15 +05304517 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4518}
4519
Jesse Barnes0a073b82013-04-17 15:54:58 -07004520static void valleyview_enable_rps(struct drm_device *dev)
4521{
4522 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004523 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004524 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004525 int i;
4526
4527 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4528
Imre Deakae484342014-03-31 15:10:44 +03004529 valleyview_check_pctx(dev_priv);
4530
Jesse Barnes0a073b82013-04-17 15:54:58 -07004531 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004532 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4533 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004534 I915_WRITE(GTFIFODBG, gtfifodbg);
4535 }
4536
Deepak Sc8d9a592013-11-23 14:55:42 +05304537 /* If VLV, Forcewake all wells, else re-direct to regular path */
4538 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004539
4540 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4541 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4542 I915_WRITE(GEN6_RP_UP_EI, 66000);
4543 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4544
4545 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004546 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004547
4548 I915_WRITE(GEN6_RP_CONTROL,
4549 GEN6_RP_MEDIA_TURBO |
4550 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4551 GEN6_RP_MEDIA_IS_GFX |
4552 GEN6_RP_ENABLE |
4553 GEN6_RP_UP_BUSY_AVG |
4554 GEN6_RP_DOWN_IDLE_CONT);
4555
4556 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4557 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4558 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4559
4560 for_each_ring(ring, dev_priv, i)
4561 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4562
Jesse Barnes2f0aa302013-11-15 09:32:11 -08004563 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004564
4565 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004566 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004567 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4568 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004569 VLV_MEDIA_RC6_COUNT_EN |
4570 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004571
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004572 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004573 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004574
4575 intel_print_rc6_info(dev, rc6_mode);
4576
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004577 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004578
Jani Nikula64936252013-05-22 15:36:20 +03004579 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004580
4581 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4582 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4583
Ben Widawskyb39fb292014-03-19 18:31:11 -07004584 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004585 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004586 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4587 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004588
Ville Syrjälä73008b92013-06-25 19:21:01 +03004589 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004590 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4591 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004592
Ben Widawskyb39fb292014-03-19 18:31:11 -07004593 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004594
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004595 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004596
Deepak Sc8d9a592013-11-23 14:55:42 +05304597 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004598}
4599
Daniel Vetter930ebb42012-06-29 23:32:16 +02004600void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004601{
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603
Daniel Vetter3e373942012-11-02 19:55:04 +01004604 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004605 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004606 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4607 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004608 }
4609
Daniel Vetter3e373942012-11-02 19:55:04 +01004610 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004611 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004612 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4613 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004614 }
4615}
4616
Daniel Vetter930ebb42012-06-29 23:32:16 +02004617static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004618{
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620
4621 if (I915_READ(PWRCTXA)) {
4622 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4623 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4624 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4625 50);
4626
4627 I915_WRITE(PWRCTXA, 0);
4628 POSTING_READ(PWRCTXA);
4629
4630 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4631 POSTING_READ(RSTDBYCTL);
4632 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004633}
4634
4635static int ironlake_setup_rc6(struct drm_device *dev)
4636{
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638
Daniel Vetter3e373942012-11-02 19:55:04 +01004639 if (dev_priv->ips.renderctx == NULL)
4640 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4641 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004642 return -ENOMEM;
4643
Daniel Vetter3e373942012-11-02 19:55:04 +01004644 if (dev_priv->ips.pwrctx == NULL)
4645 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4646 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004647 ironlake_teardown_rc6(dev);
4648 return -ENOMEM;
4649 }
4650
4651 return 0;
4652}
4653
Daniel Vetter930ebb42012-06-29 23:32:16 +02004654static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004655{
4656 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004657 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004658 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004659 int ret;
4660
4661 /* rc6 disabled by default due to repeated reports of hanging during
4662 * boot and resume.
4663 */
4664 if (!intel_enable_rc6(dev))
4665 return;
4666
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004667 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4668
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004669 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004670 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004671 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004672
Chris Wilson3e960502012-11-27 16:22:54 +00004673 was_interruptible = dev_priv->mm.interruptible;
4674 dev_priv->mm.interruptible = false;
4675
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004676 /*
4677 * GPU can automatically power down the render unit if given a page
4678 * to save state.
4679 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004680 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004681 if (ret) {
4682 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004683 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004684 return;
4685 }
4686
Daniel Vetter6d90c952012-04-26 23:28:05 +02004687 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4688 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004689 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004690 MI_MM_SPACE_GTT |
4691 MI_SAVE_EXT_STATE_EN |
4692 MI_RESTORE_EXT_STATE_EN |
4693 MI_RESTORE_INHIBIT);
4694 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4695 intel_ring_emit(ring, MI_NOOP);
4696 intel_ring_emit(ring, MI_FLUSH);
4697 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004698
4699 /*
4700 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4701 * does an implicit flush, combined with MI_FLUSH above, it should be
4702 * safe to assume that renderctx is valid
4703 */
Chris Wilson3e960502012-11-27 16:22:54 +00004704 ret = intel_ring_idle(ring);
4705 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004706 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004707 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004708 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004709 return;
4710 }
4711
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004712 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004713 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004714
Imre Deak91ca6892014-04-14 20:24:25 +03004715 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004716}
4717
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004718static unsigned long intel_pxfreq(u32 vidfreq)
4719{
4720 unsigned long freq;
4721 int div = (vidfreq & 0x3f0000) >> 16;
4722 int post = (vidfreq & 0x3000) >> 12;
4723 int pre = (vidfreq & 0x7);
4724
4725 if (!pre)
4726 return 0;
4727
4728 freq = ((div * 133333) / ((1<<post) * pre));
4729
4730 return freq;
4731}
4732
Daniel Vettereb48eb02012-04-26 23:28:12 +02004733static const struct cparams {
4734 u16 i;
4735 u16 t;
4736 u16 m;
4737 u16 c;
4738} cparams[] = {
4739 { 1, 1333, 301, 28664 },
4740 { 1, 1066, 294, 24460 },
4741 { 1, 800, 294, 25192 },
4742 { 0, 1333, 276, 27605 },
4743 { 0, 1066, 276, 27605 },
4744 { 0, 800, 231, 23784 },
4745};
4746
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004747static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004748{
4749 u64 total_count, diff, ret;
4750 u32 count1, count2, count3, m = 0, c = 0;
4751 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4752 int i;
4753
Daniel Vetter02d71952012-08-09 16:44:54 +02004754 assert_spin_locked(&mchdev_lock);
4755
Daniel Vetter20e4d402012-08-08 23:35:39 +02004756 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004757
4758 /* Prevent division-by-zero if we are asking too fast.
4759 * Also, we don't get interesting results if we are polling
4760 * faster than once in 10ms, so just return the saved value
4761 * in such cases.
4762 */
4763 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004764 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004765
4766 count1 = I915_READ(DMIEC);
4767 count2 = I915_READ(DDREC);
4768 count3 = I915_READ(CSIEC);
4769
4770 total_count = count1 + count2 + count3;
4771
4772 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004773 if (total_count < dev_priv->ips.last_count1) {
4774 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004775 diff += total_count;
4776 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004777 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004778 }
4779
4780 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004781 if (cparams[i].i == dev_priv->ips.c_m &&
4782 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004783 m = cparams[i].m;
4784 c = cparams[i].c;
4785 break;
4786 }
4787 }
4788
4789 diff = div_u64(diff, diff1);
4790 ret = ((m * diff) + c);
4791 ret = div_u64(ret, 10);
4792
Daniel Vetter20e4d402012-08-08 23:35:39 +02004793 dev_priv->ips.last_count1 = total_count;
4794 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004795
Daniel Vetter20e4d402012-08-08 23:35:39 +02004796 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004797
4798 return ret;
4799}
4800
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004801unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4802{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004803 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004804 unsigned long val;
4805
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004806 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004807 return 0;
4808
4809 spin_lock_irq(&mchdev_lock);
4810
4811 val = __i915_chipset_val(dev_priv);
4812
4813 spin_unlock_irq(&mchdev_lock);
4814
4815 return val;
4816}
4817
Daniel Vettereb48eb02012-04-26 23:28:12 +02004818unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4819{
4820 unsigned long m, x, b;
4821 u32 tsfs;
4822
4823 tsfs = I915_READ(TSFS);
4824
4825 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4826 x = I915_READ8(TR1);
4827
4828 b = tsfs & TSFS_INTR_MASK;
4829
4830 return ((m * x) / 127) - b;
4831}
4832
4833static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004835 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004836 static const struct v_table {
4837 u16 vd; /* in .1 mil */
4838 u16 vm; /* in .1 mil */
4839 } v_table[] = {
4840 { 0, 0, },
4841 { 375, 0, },
4842 { 500, 0, },
4843 { 625, 0, },
4844 { 750, 0, },
4845 { 875, 0, },
4846 { 1000, 0, },
4847 { 1125, 0, },
4848 { 4125, 3000, },
4849 { 4125, 3000, },
4850 { 4125, 3000, },
4851 { 4125, 3000, },
4852 { 4125, 3000, },
4853 { 4125, 3000, },
4854 { 4125, 3000, },
4855 { 4125, 3000, },
4856 { 4125, 3000, },
4857 { 4125, 3000, },
4858 { 4125, 3000, },
4859 { 4125, 3000, },
4860 { 4125, 3000, },
4861 { 4125, 3000, },
4862 { 4125, 3000, },
4863 { 4125, 3000, },
4864 { 4125, 3000, },
4865 { 4125, 3000, },
4866 { 4125, 3000, },
4867 { 4125, 3000, },
4868 { 4125, 3000, },
4869 { 4125, 3000, },
4870 { 4125, 3000, },
4871 { 4125, 3000, },
4872 { 4250, 3125, },
4873 { 4375, 3250, },
4874 { 4500, 3375, },
4875 { 4625, 3500, },
4876 { 4750, 3625, },
4877 { 4875, 3750, },
4878 { 5000, 3875, },
4879 { 5125, 4000, },
4880 { 5250, 4125, },
4881 { 5375, 4250, },
4882 { 5500, 4375, },
4883 { 5625, 4500, },
4884 { 5750, 4625, },
4885 { 5875, 4750, },
4886 { 6000, 4875, },
4887 { 6125, 5000, },
4888 { 6250, 5125, },
4889 { 6375, 5250, },
4890 { 6500, 5375, },
4891 { 6625, 5500, },
4892 { 6750, 5625, },
4893 { 6875, 5750, },
4894 { 7000, 5875, },
4895 { 7125, 6000, },
4896 { 7250, 6125, },
4897 { 7375, 6250, },
4898 { 7500, 6375, },
4899 { 7625, 6500, },
4900 { 7750, 6625, },
4901 { 7875, 6750, },
4902 { 8000, 6875, },
4903 { 8125, 7000, },
4904 { 8250, 7125, },
4905 { 8375, 7250, },
4906 { 8500, 7375, },
4907 { 8625, 7500, },
4908 { 8750, 7625, },
4909 { 8875, 7750, },
4910 { 9000, 7875, },
4911 { 9125, 8000, },
4912 { 9250, 8125, },
4913 { 9375, 8250, },
4914 { 9500, 8375, },
4915 { 9625, 8500, },
4916 { 9750, 8625, },
4917 { 9875, 8750, },
4918 { 10000, 8875, },
4919 { 10125, 9000, },
4920 { 10250, 9125, },
4921 { 10375, 9250, },
4922 { 10500, 9375, },
4923 { 10625, 9500, },
4924 { 10750, 9625, },
4925 { 10875, 9750, },
4926 { 11000, 9875, },
4927 { 11125, 10000, },
4928 { 11250, 10125, },
4929 { 11375, 10250, },
4930 { 11500, 10375, },
4931 { 11625, 10500, },
4932 { 11750, 10625, },
4933 { 11875, 10750, },
4934 { 12000, 10875, },
4935 { 12125, 11000, },
4936 { 12250, 11125, },
4937 { 12375, 11250, },
4938 { 12500, 11375, },
4939 { 12625, 11500, },
4940 { 12750, 11625, },
4941 { 12875, 11750, },
4942 { 13000, 11875, },
4943 { 13125, 12000, },
4944 { 13250, 12125, },
4945 { 13375, 12250, },
4946 { 13500, 12375, },
4947 { 13625, 12500, },
4948 { 13750, 12625, },
4949 { 13875, 12750, },
4950 { 14000, 12875, },
4951 { 14125, 13000, },
4952 { 14250, 13125, },
4953 { 14375, 13250, },
4954 { 14500, 13375, },
4955 { 14625, 13500, },
4956 { 14750, 13625, },
4957 { 14875, 13750, },
4958 { 15000, 13875, },
4959 { 15125, 14000, },
4960 { 15250, 14125, },
4961 { 15375, 14250, },
4962 { 15500, 14375, },
4963 { 15625, 14500, },
4964 { 15750, 14625, },
4965 { 15875, 14750, },
4966 { 16000, 14875, },
4967 { 16125, 15000, },
4968 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004969 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004970 return v_table[pxvid].vm;
4971 else
4972 return v_table[pxvid].vd;
4973}
4974
Daniel Vetter02d71952012-08-09 16:44:54 +02004975static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004976{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004977 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004978 u32 count;
4979
Daniel Vetter02d71952012-08-09 16:44:54 +02004980 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004981
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004982 now = ktime_get_raw_ns();
4983 diffms = now - dev_priv->ips.last_time2;
4984 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004985
4986 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004987 if (!diffms)
4988 return;
4989
4990 count = I915_READ(GFXEC);
4991
Daniel Vetter20e4d402012-08-08 23:35:39 +02004992 if (count < dev_priv->ips.last_count2) {
4993 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004994 diff += count;
4995 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004996 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004997 }
4998
Daniel Vetter20e4d402012-08-08 23:35:39 +02004999 dev_priv->ips.last_count2 = count;
5000 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005001
5002 /* More magic constants... */
5003 diff = diff * 1181;
5004 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005005 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005006}
5007
Daniel Vetter02d71952012-08-09 16:44:54 +02005008void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5009{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005010 struct drm_device *dev = dev_priv->dev;
5011
5012 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005013 return;
5014
Daniel Vetter92703882012-08-09 16:46:01 +02005015 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005016
5017 __i915_update_gfx_val(dev_priv);
5018
Daniel Vetter92703882012-08-09 16:46:01 +02005019 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005020}
5021
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005022static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005023{
5024 unsigned long t, corr, state1, corr2, state2;
5025 u32 pxvid, ext_v;
5026
Daniel Vetter02d71952012-08-09 16:44:54 +02005027 assert_spin_locked(&mchdev_lock);
5028
Ben Widawskyb39fb292014-03-19 18:31:11 -07005029 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005030 pxvid = (pxvid >> 24) & 0x7f;
5031 ext_v = pvid_to_extvid(dev_priv, pxvid);
5032
5033 state1 = ext_v;
5034
5035 t = i915_mch_val(dev_priv);
5036
5037 /* Revel in the empirically derived constants */
5038
5039 /* Correction factor in 1/100000 units */
5040 if (t > 80)
5041 corr = ((t * 2349) + 135940);
5042 else if (t >= 50)
5043 corr = ((t * 964) + 29317);
5044 else /* < 50 */
5045 corr = ((t * 301) + 1004);
5046
5047 corr = corr * ((150142 * state1) / 10000 - 78642);
5048 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005049 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005050
5051 state2 = (corr2 * state1) / 10000;
5052 state2 /= 100; /* convert to mW */
5053
Daniel Vetter02d71952012-08-09 16:44:54 +02005054 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005055
Daniel Vetter20e4d402012-08-08 23:35:39 +02005056 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005057}
5058
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005059unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5060{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005061 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005062 unsigned long val;
5063
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005064 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005065 return 0;
5066
5067 spin_lock_irq(&mchdev_lock);
5068
5069 val = __i915_gfx_val(dev_priv);
5070
5071 spin_unlock_irq(&mchdev_lock);
5072
5073 return val;
5074}
5075
Daniel Vettereb48eb02012-04-26 23:28:12 +02005076/**
5077 * i915_read_mch_val - return value for IPS use
5078 *
5079 * Calculate and return a value for the IPS driver to use when deciding whether
5080 * we have thermal and power headroom to increase CPU or GPU power budget.
5081 */
5082unsigned long i915_read_mch_val(void)
5083{
5084 struct drm_i915_private *dev_priv;
5085 unsigned long chipset_val, graphics_val, ret = 0;
5086
Daniel Vetter92703882012-08-09 16:46:01 +02005087 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005088 if (!i915_mch_dev)
5089 goto out_unlock;
5090 dev_priv = i915_mch_dev;
5091
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005092 chipset_val = __i915_chipset_val(dev_priv);
5093 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005094
5095 ret = chipset_val + graphics_val;
5096
5097out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005098 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005099
5100 return ret;
5101}
5102EXPORT_SYMBOL_GPL(i915_read_mch_val);
5103
5104/**
5105 * i915_gpu_raise - raise GPU frequency limit
5106 *
5107 * Raise the limit; IPS indicates we have thermal headroom.
5108 */
5109bool i915_gpu_raise(void)
5110{
5111 struct drm_i915_private *dev_priv;
5112 bool ret = true;
5113
Daniel Vetter92703882012-08-09 16:46:01 +02005114 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005115 if (!i915_mch_dev) {
5116 ret = false;
5117 goto out_unlock;
5118 }
5119 dev_priv = i915_mch_dev;
5120
Daniel Vetter20e4d402012-08-08 23:35:39 +02005121 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5122 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005123
5124out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005125 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005126
5127 return ret;
5128}
5129EXPORT_SYMBOL_GPL(i915_gpu_raise);
5130
5131/**
5132 * i915_gpu_lower - lower GPU frequency limit
5133 *
5134 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5135 * frequency maximum.
5136 */
5137bool i915_gpu_lower(void)
5138{
5139 struct drm_i915_private *dev_priv;
5140 bool ret = true;
5141
Daniel Vetter92703882012-08-09 16:46:01 +02005142 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005143 if (!i915_mch_dev) {
5144 ret = false;
5145 goto out_unlock;
5146 }
5147 dev_priv = i915_mch_dev;
5148
Daniel Vetter20e4d402012-08-08 23:35:39 +02005149 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5150 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005151
5152out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005153 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005154
5155 return ret;
5156}
5157EXPORT_SYMBOL_GPL(i915_gpu_lower);
5158
5159/**
5160 * i915_gpu_busy - indicate GPU business to IPS
5161 *
5162 * Tell the IPS driver whether or not the GPU is busy.
5163 */
5164bool i915_gpu_busy(void)
5165{
5166 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005167 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005168 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005169 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005170
Daniel Vetter92703882012-08-09 16:46:01 +02005171 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005172 if (!i915_mch_dev)
5173 goto out_unlock;
5174 dev_priv = i915_mch_dev;
5175
Chris Wilsonf047e392012-07-21 12:31:41 +01005176 for_each_ring(ring, dev_priv, i)
5177 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005178
5179out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005180 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005181
5182 return ret;
5183}
5184EXPORT_SYMBOL_GPL(i915_gpu_busy);
5185
5186/**
5187 * i915_gpu_turbo_disable - disable graphics turbo
5188 *
5189 * Disable graphics turbo by resetting the max frequency and setting the
5190 * current frequency to the default.
5191 */
5192bool i915_gpu_turbo_disable(void)
5193{
5194 struct drm_i915_private *dev_priv;
5195 bool ret = true;
5196
Daniel Vetter92703882012-08-09 16:46:01 +02005197 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005198 if (!i915_mch_dev) {
5199 ret = false;
5200 goto out_unlock;
5201 }
5202 dev_priv = i915_mch_dev;
5203
Daniel Vetter20e4d402012-08-08 23:35:39 +02005204 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005205
Daniel Vetter20e4d402012-08-08 23:35:39 +02005206 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005207 ret = false;
5208
5209out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005210 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005211
5212 return ret;
5213}
5214EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5215
5216/**
5217 * Tells the intel_ips driver that the i915 driver is now loaded, if
5218 * IPS got loaded first.
5219 *
5220 * This awkward dance is so that neither module has to depend on the
5221 * other in order for IPS to do the appropriate communication of
5222 * GPU turbo limits to i915.
5223 */
5224static void
5225ips_ping_for_i915_load(void)
5226{
5227 void (*link)(void);
5228
5229 link = symbol_get(ips_link_to_i915_driver);
5230 if (link) {
5231 link();
5232 symbol_put(ips_link_to_i915_driver);
5233 }
5234}
5235
5236void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5237{
Daniel Vetter02d71952012-08-09 16:44:54 +02005238 /* We only register the i915 ips part with intel-ips once everything is
5239 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005240 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005241 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005242 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005243
5244 ips_ping_for_i915_load();
5245}
5246
5247void intel_gpu_ips_teardown(void)
5248{
Daniel Vetter92703882012-08-09 16:46:01 +02005249 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005250 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005251 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005252}
Deepak S76c3552f2014-01-30 23:08:16 +05305253
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005254static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005255{
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257 u32 lcfuse;
5258 u8 pxw[16];
5259 int i;
5260
5261 /* Disable to program */
5262 I915_WRITE(ECR, 0);
5263 POSTING_READ(ECR);
5264
5265 /* Program energy weights for various events */
5266 I915_WRITE(SDEW, 0x15040d00);
5267 I915_WRITE(CSIEW0, 0x007f0000);
5268 I915_WRITE(CSIEW1, 0x1e220004);
5269 I915_WRITE(CSIEW2, 0x04000004);
5270
5271 for (i = 0; i < 5; i++)
5272 I915_WRITE(PEW + (i * 4), 0);
5273 for (i = 0; i < 3; i++)
5274 I915_WRITE(DEW + (i * 4), 0);
5275
5276 /* Program P-state weights to account for frequency power adjustment */
5277 for (i = 0; i < 16; i++) {
5278 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5279 unsigned long freq = intel_pxfreq(pxvidfreq);
5280 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5281 PXVFREQ_PX_SHIFT;
5282 unsigned long val;
5283
5284 val = vid * vid;
5285 val *= (freq / 1000);
5286 val *= 255;
5287 val /= (127*127*900);
5288 if (val > 0xff)
5289 DRM_ERROR("bad pxval: %ld\n", val);
5290 pxw[i] = val;
5291 }
5292 /* Render standby states get 0 weight */
5293 pxw[14] = 0;
5294 pxw[15] = 0;
5295
5296 for (i = 0; i < 4; i++) {
5297 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5298 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5299 I915_WRITE(PXW + (i * 4), val);
5300 }
5301
5302 /* Adjust magic regs to magic values (more experimental results) */
5303 I915_WRITE(OGW0, 0);
5304 I915_WRITE(OGW1, 0);
5305 I915_WRITE(EG0, 0x00007f00);
5306 I915_WRITE(EG1, 0x0000000e);
5307 I915_WRITE(EG2, 0x000e0000);
5308 I915_WRITE(EG3, 0x68000300);
5309 I915_WRITE(EG4, 0x42000000);
5310 I915_WRITE(EG5, 0x00140031);
5311 I915_WRITE(EG6, 0);
5312 I915_WRITE(EG7, 0);
5313
5314 for (i = 0; i < 8; i++)
5315 I915_WRITE(PXWL + (i * 4), 0);
5316
5317 /* Enable PMON + select events */
5318 I915_WRITE(ECR, 0x80000019);
5319
5320 lcfuse = I915_READ(LCFUSE02);
5321
Daniel Vetter20e4d402012-08-08 23:35:39 +02005322 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005323}
5324
Imre Deakae484342014-03-31 15:10:44 +03005325void intel_init_gt_powersave(struct drm_device *dev)
5326{
Imre Deake6069ca2014-04-18 16:01:02 +03005327 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5328
Deepak S38807742014-05-23 21:00:15 +05305329 if (IS_CHERRYVIEW(dev))
5330 cherryview_init_gt_powersave(dev);
5331 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005332 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005333}
5334
5335void intel_cleanup_gt_powersave(struct drm_device *dev)
5336{
Deepak S38807742014-05-23 21:00:15 +05305337 if (IS_CHERRYVIEW(dev))
5338 return;
5339 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005340 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005341}
5342
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005343/**
5344 * intel_suspend_gt_powersave - suspend PM work and helper threads
5345 * @dev: drm device
5346 *
5347 * We don't want to disable RC6 or other features here, we just want
5348 * to make sure any work we've queued has finished and won't bother
5349 * us while we're suspended.
5350 */
5351void intel_suspend_gt_powersave(struct drm_device *dev)
5352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354
5355 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005356 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005357
5358 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5359
5360 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305361
5362 /* Force GPU to min freq during suspend */
5363 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005364}
5365
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005366void intel_disable_gt_powersave(struct drm_device *dev)
5367{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005368 struct drm_i915_private *dev_priv = dev->dev_private;
5369
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005370 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005371 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005372
Daniel Vetter930ebb42012-06-29 23:32:16 +02005373 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005374 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005375 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305376 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005377 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005378
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005379 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305380 if (IS_CHERRYVIEW(dev))
5381 cherryview_disable_rps(dev);
5382 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005383 valleyview_disable_rps(dev);
5384 else
5385 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005386 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005387 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005388 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005389}
5390
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005391static void intel_gen6_powersave_work(struct work_struct *work)
5392{
5393 struct drm_i915_private *dev_priv =
5394 container_of(work, struct drm_i915_private,
5395 rps.delayed_resume_work.work);
5396 struct drm_device *dev = dev_priv->dev;
5397
Daisy Sunc76bb612014-08-11 11:08:38 -07005398 dev_priv->rps.is_bdw_sw_turbo = false;
5399
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005400 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005401
Deepak S38807742014-05-23 21:00:15 +05305402 if (IS_CHERRYVIEW(dev)) {
5403 cherryview_enable_rps(dev);
5404 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005405 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005406 } else if (IS_BROADWELL(dev)) {
5407 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005408 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005409 } else {
5410 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005411 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005412 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005413 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005414 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005415
5416 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005417}
5418
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005419void intel_enable_gt_powersave(struct drm_device *dev)
5420{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005421 struct drm_i915_private *dev_priv = dev->dev_private;
5422
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005423 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005424 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005425 ironlake_enable_drps(dev);
5426 ironlake_enable_rc6(dev);
5427 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005428 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305429 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005430 /*
5431 * PCU communication is slow and this doesn't need to be
5432 * done at any specific time, so do this out of our fast path
5433 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005434 *
5435 * We depend on the HW RC6 power context save/restore
5436 * mechanism when entering D3 through runtime PM suspend. So
5437 * disable RPM until RPS/RC6 is properly setup. We can only
5438 * get here via the driver load/system resume/runtime resume
5439 * paths, so the _noresume version is enough (and in case of
5440 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005441 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005442 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5443 round_jiffies_up_relative(HZ)))
5444 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005445 }
5446}
5447
Imre Deakc6df39b2014-04-14 20:24:29 +03005448void intel_reset_gt_powersave(struct drm_device *dev)
5449{
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451
5452 dev_priv->rps.enabled = false;
5453 intel_enable_gt_powersave(dev);
5454}
5455
Daniel Vetter3107bd42012-10-31 22:52:31 +01005456static void ibx_init_clock_gating(struct drm_device *dev)
5457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459
5460 /*
5461 * On Ibex Peak and Cougar Point, we need to disable clock
5462 * gating for the panel power sequencer or it will fail to
5463 * start up when no ports are active.
5464 */
5465 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5466}
5467
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005468static void g4x_disable_trickle_feed(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471 int pipe;
5472
Damien Lespiau055e3932014-08-18 13:49:10 +01005473 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005474 I915_WRITE(DSPCNTR(pipe),
5475 I915_READ(DSPCNTR(pipe)) |
5476 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005477 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005478 }
5479}
5480
Ville Syrjälä017636c2013-12-05 15:51:37 +02005481static void ilk_init_lp_watermarks(struct drm_device *dev)
5482{
5483 struct drm_i915_private *dev_priv = dev->dev_private;
5484
5485 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5486 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5487 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5488
5489 /*
5490 * Don't touch WM1S_LP_EN here.
5491 * Doing so could cause underruns.
5492 */
5493}
5494
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005495static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005496{
5497 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005498 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005499
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005500 /*
5501 * Required for FBC
5502 * WaFbcDisableDpfcClockGating:ilk
5503 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005504 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5505 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5506 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005507
5508 I915_WRITE(PCH_3DCGDIS0,
5509 MARIUNIT_CLOCK_GATE_DISABLE |
5510 SVSMUNIT_CLOCK_GATE_DISABLE);
5511 I915_WRITE(PCH_3DCGDIS1,
5512 VFMUNIT_CLOCK_GATE_DISABLE);
5513
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005514 /*
5515 * According to the spec the following bits should be set in
5516 * order to enable memory self-refresh
5517 * The bit 22/21 of 0x42004
5518 * The bit 5 of 0x42020
5519 * The bit 15 of 0x45000
5520 */
5521 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5522 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5523 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005524 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005525 I915_WRITE(DISP_ARB_CTL,
5526 (I915_READ(DISP_ARB_CTL) |
5527 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005528
5529 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005530
5531 /*
5532 * Based on the document from hardware guys the following bits
5533 * should be set unconditionally in order to enable FBC.
5534 * The bit 22 of 0x42000
5535 * The bit 22 of 0x42004
5536 * The bit 7,8,9 of 0x42020.
5537 */
5538 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005539 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005540 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5541 I915_READ(ILK_DISPLAY_CHICKEN1) |
5542 ILK_FBCQ_DIS);
5543 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5544 I915_READ(ILK_DISPLAY_CHICKEN2) |
5545 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005546 }
5547
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005548 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5549
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005550 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5551 I915_READ(ILK_DISPLAY_CHICKEN2) |
5552 ILK_ELPIN_409_SELECT);
5553 I915_WRITE(_3D_CHICKEN2,
5554 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5555 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005556
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005557 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005558 I915_WRITE(CACHE_MODE_0,
5559 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005560
Akash Goel4e046322014-04-04 17:14:38 +05305561 /* WaDisable_RenderCache_OperationalFlush:ilk */
5562 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5563
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005564 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005565
Daniel Vetter3107bd42012-10-31 22:52:31 +01005566 ibx_init_clock_gating(dev);
5567}
5568
5569static void cpt_init_clock_gating(struct drm_device *dev)
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005573 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005574
5575 /*
5576 * On Ibex Peak and Cougar Point, we need to disable clock
5577 * gating for the panel power sequencer or it will fail to
5578 * start up when no ports are active.
5579 */
Jesse Barnescd664072013-10-02 10:34:19 -07005580 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5581 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5582 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005583 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5584 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005585 /* The below fixes the weird display corruption, a few pixels shifted
5586 * downward, on (only) LVDS of some HP laptops with IVY.
5587 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005588 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005589 val = I915_READ(TRANS_CHICKEN2(pipe));
5590 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5591 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005592 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005593 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005594 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5595 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5596 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005597 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5598 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005599 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005600 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005601 I915_WRITE(TRANS_CHICKEN1(pipe),
5602 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5603 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005604}
5605
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005606static void gen6_check_mch_setup(struct drm_device *dev)
5607{
5608 struct drm_i915_private *dev_priv = dev->dev_private;
5609 uint32_t tmp;
5610
5611 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005612 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5613 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5614 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005615}
5616
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005617static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005618{
5619 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005620 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005621
Damien Lespiau231e54f2012-10-19 17:55:41 +01005622 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005623
5624 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5625 I915_READ(ILK_DISPLAY_CHICKEN2) |
5626 ILK_ELPIN_409_SELECT);
5627
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005628 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005629 I915_WRITE(_3D_CHICKEN,
5630 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5631
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005632 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005633 if (IS_SNB_GT1(dev))
5634 I915_WRITE(GEN6_GT_MODE,
5635 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5636
Akash Goel4e046322014-04-04 17:14:38 +05305637 /* WaDisable_RenderCache_OperationalFlush:snb */
5638 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5639
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005640 /*
5641 * BSpec recoomends 8x4 when MSAA is used,
5642 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005643 *
5644 * Note that PS/WM thread counts depend on the WIZ hashing
5645 * disable bit, which we don't touch here, but it's good
5646 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005647 */
5648 I915_WRITE(GEN6_GT_MODE,
5649 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5650
Ville Syrjälä017636c2013-12-05 15:51:37 +02005651 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005652
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005653 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005654 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005655
5656 I915_WRITE(GEN6_UCGCTL1,
5657 I915_READ(GEN6_UCGCTL1) |
5658 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5659 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5660
5661 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5662 * gating disable must be set. Failure to set it results in
5663 * flickering pixels due to Z write ordering failures after
5664 * some amount of runtime in the Mesa "fire" demo, and Unigine
5665 * Sanctuary and Tropics, and apparently anything else with
5666 * alpha test or pixel discard.
5667 *
5668 * According to the spec, bit 11 (RCCUNIT) must also be set,
5669 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005670 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005671 * WaDisableRCCUnitClockGating:snb
5672 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005673 */
5674 I915_WRITE(GEN6_UCGCTL2,
5675 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5676 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5677
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005678 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005679 I915_WRITE(_3D_CHICKEN3,
5680 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005681
5682 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005683 * Bspec says:
5684 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5685 * 3DSTATE_SF number of SF output attributes is more than 16."
5686 */
5687 I915_WRITE(_3D_CHICKEN3,
5688 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5689
5690 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005691 * According to the spec the following bits should be
5692 * set in order to enable memory self-refresh and fbc:
5693 * The bit21 and bit22 of 0x42000
5694 * The bit21 and bit22 of 0x42004
5695 * The bit5 and bit7 of 0x42020
5696 * The bit14 of 0x70180
5697 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005698 *
5699 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005700 */
5701 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5702 I915_READ(ILK_DISPLAY_CHICKEN1) |
5703 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5704 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5705 I915_READ(ILK_DISPLAY_CHICKEN2) |
5706 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005707 I915_WRITE(ILK_DSPCLK_GATE_D,
5708 I915_READ(ILK_DSPCLK_GATE_D) |
5709 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5710 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005711
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005712 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005713
Daniel Vetter3107bd42012-10-31 22:52:31 +01005714 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005715
5716 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005717}
5718
5719static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5720{
5721 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5722
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005723 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005724 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005725 *
5726 * This actually overrides the dispatch
5727 * mode for all thread types.
5728 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005729 reg &= ~GEN7_FF_SCHED_MASK;
5730 reg |= GEN7_FF_TS_SCHED_HW;
5731 reg |= GEN7_FF_VS_SCHED_HW;
5732 reg |= GEN7_FF_DS_SCHED_HW;
5733
5734 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5735}
5736
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005737static void lpt_init_clock_gating(struct drm_device *dev)
5738{
5739 struct drm_i915_private *dev_priv = dev->dev_private;
5740
5741 /*
5742 * TODO: this bit should only be enabled when really needed, then
5743 * disabled when not needed anymore in order to save power.
5744 */
5745 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5746 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5747 I915_READ(SOUTH_DSPCLK_GATE_D) |
5748 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005749
5750 /* WADPOClockGatingDisable:hsw */
5751 I915_WRITE(_TRANSA_CHICKEN1,
5752 I915_READ(_TRANSA_CHICKEN1) |
5753 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005754}
5755
Imre Deak7d708ee2013-04-17 14:04:50 +03005756static void lpt_suspend_hw(struct drm_device *dev)
5757{
5758 struct drm_i915_private *dev_priv = dev->dev_private;
5759
5760 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5761 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5762
5763 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5764 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5765 }
5766}
5767
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005768static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005769{
5770 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005771 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005772
5773 I915_WRITE(WM3_LP_ILK, 0);
5774 I915_WRITE(WM2_LP_ILK, 0);
5775 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005776
5777 /* FIXME(BDW): Check all the w/a, some might only apply to
5778 * pre-production hw. */
5779
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005780
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005781 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5782
Ben Widawsky7f88da02013-11-02 21:07:58 -07005783 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005784 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005785
Ben Widawsky242a4012014-04-18 18:04:29 -03005786
Ben Widawskyab57fff2013-12-12 15:28:04 -08005787 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005788 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005789
Ben Widawskyab57fff2013-12-12 15:28:04 -08005790 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005791 I915_WRITE(CHICKEN_PAR1_1,
5792 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5793
Ben Widawskyab57fff2013-12-12 15:28:04 -08005794 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005795 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005796 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005797 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005798 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005799 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005800
Ben Widawskyab57fff2013-12-12 15:28:04 -08005801 /* WaVSRefCountFullforceMissDisable:bdw */
5802 /* WaDSRefCountFullforceMissDisable:bdw */
5803 I915_WRITE(GEN7_FF_THREAD_MODE,
5804 I915_READ(GEN7_FF_THREAD_MODE) &
5805 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005806
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005807 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5808 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005809
5810 /* WaDisableSDEUnitClockGating:bdw */
5811 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5812 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005813
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005814 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005815}
5816
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005817static void haswell_init_clock_gating(struct drm_device *dev)
5818{
5819 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005820
Ville Syrjälä017636c2013-12-05 15:51:37 +02005821 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005822
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005823 /* L3 caching of data atomics doesn't work -- disable it. */
5824 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5825 I915_WRITE(HSW_ROW_CHICKEN3,
5826 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5827
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005828 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005829 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5830 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5831 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5832
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005833 /* WaVSRefCountFullforceMissDisable:hsw */
5834 I915_WRITE(GEN7_FF_THREAD_MODE,
5835 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005836
Akash Goel4e046322014-04-04 17:14:38 +05305837 /* WaDisable_RenderCache_OperationalFlush:hsw */
5838 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5839
Chia-I Wufe27c602014-01-28 13:29:33 +08005840 /* enable HiZ Raw Stall Optimization */
5841 I915_WRITE(CACHE_MODE_0_GEN7,
5842 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5843
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005844 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005845 I915_WRITE(CACHE_MODE_1,
5846 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005847
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005848 /*
5849 * BSpec recommends 8x4 when MSAA is used,
5850 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005851 *
5852 * Note that PS/WM thread counts depend on the WIZ hashing
5853 * disable bit, which we don't touch here, but it's good
5854 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005855 */
5856 I915_WRITE(GEN7_GT_MODE,
5857 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5858
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005859 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005860 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5861
Paulo Zanoni90a88642013-05-03 17:23:45 -03005862 /* WaRsPkgCStateDisplayPMReq:hsw */
5863 I915_WRITE(CHICKEN_PAR1_1,
5864 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005865
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005866 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005867}
5868
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005869static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005870{
5871 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005872 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005873
Ville Syrjälä017636c2013-12-05 15:51:37 +02005874 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005875
Damien Lespiau231e54f2012-10-19 17:55:41 +01005876 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005878 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005879 I915_WRITE(_3D_CHICKEN3,
5880 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5881
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005882 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005883 I915_WRITE(IVB_CHICKEN3,
5884 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5885 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5886
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005887 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005888 if (IS_IVB_GT1(dev))
5889 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5890 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005891
Akash Goel4e046322014-04-04 17:14:38 +05305892 /* WaDisable_RenderCache_OperationalFlush:ivb */
5893 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5894
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005895 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005896 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5897 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5898
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005899 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005900 I915_WRITE(GEN7_L3CNTLREG1,
5901 GEN7_WA_FOR_GEN7_L3_CONTROL);
5902 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005903 GEN7_WA_L3_CHICKEN_MODE);
5904 if (IS_IVB_GT1(dev))
5905 I915_WRITE(GEN7_ROW_CHICKEN2,
5906 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005907 else {
5908 /* must write both registers */
5909 I915_WRITE(GEN7_ROW_CHICKEN2,
5910 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005911 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5912 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005913 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005914
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005915 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005916 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5917 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5918
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005919 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005920 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005921 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005922 */
5923 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005924 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005925
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005926 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005927 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5928 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5929 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5930
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005931 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005932
5933 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005934
Chris Wilson22721342014-03-04 09:41:43 +00005935 if (0) { /* causes HiZ corruption on ivb:gt1 */
5936 /* enable HiZ Raw Stall Optimization */
5937 I915_WRITE(CACHE_MODE_0_GEN7,
5938 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5939 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005940
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005941 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005942 I915_WRITE(CACHE_MODE_1,
5943 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005944
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005945 /*
5946 * BSpec recommends 8x4 when MSAA is used,
5947 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005948 *
5949 * Note that PS/WM thread counts depend on the WIZ hashing
5950 * disable bit, which we don't touch here, but it's good
5951 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005952 */
5953 I915_WRITE(GEN7_GT_MODE,
5954 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5955
Ben Widawsky20848222012-05-04 18:58:59 -07005956 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5957 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5958 snpcr |= GEN6_MBC_SNPCR_MED;
5959 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005960
Ben Widawskyab5c6082013-04-05 13:12:41 -07005961 if (!HAS_PCH_NOP(dev))
5962 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005963
5964 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005965}
5966
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005967static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005968{
5969 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005970
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005971 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005972
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005973 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005974 I915_WRITE(_3D_CHICKEN3,
5975 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5976
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005977 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005978 I915_WRITE(IVB_CHICKEN3,
5979 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5980 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5981
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005982 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005983 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005984 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005985 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5986 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005987
Akash Goel4e046322014-04-04 17:14:38 +05305988 /* WaDisable_RenderCache_OperationalFlush:vlv */
5989 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5990
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005991 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005992 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5993 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5994
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005995 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005996 I915_WRITE(GEN7_ROW_CHICKEN2,
5997 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5998
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005999 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006000 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6001 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6002 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6003
Ville Syrjälä46680e02014-01-22 21:33:01 +02006004 gen7_setup_fixed_func_scheduler(dev_priv);
6005
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006006 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006007 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006008 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006009 */
6010 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006011 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006012
Akash Goelc98f5062014-03-24 23:00:07 +05306013 /* WaDisableL3Bank2xClockGate:vlv
6014 * Disabling L3 clock gating- MMIO 940c[25] = 1
6015 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6016 I915_WRITE(GEN7_UCGCTL4,
6017 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006018
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03006019 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006020
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006021 /*
6022 * BSpec says this must be set, even though
6023 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6024 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006025 I915_WRITE(CACHE_MODE_1,
6026 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006027
6028 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006029 * WaIncreaseL3CreditsForVLVB0:vlv
6030 * This is the hardware default actually.
6031 */
6032 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6033
6034 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006035 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006036 * Disable clock gating on th GCFG unit to prevent a delay
6037 * in the reporting of vblank events.
6038 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006039 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006040}
6041
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006042static void cherryview_init_clock_gating(struct drm_device *dev)
6043{
6044 struct drm_i915_private *dev_priv = dev->dev_private;
6045
6046 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6047
6048 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006049
Ville Syrjälä232ce332014-04-09 13:28:35 +03006050 /* WaVSRefCountFullforceMissDisable:chv */
6051 /* WaDSRefCountFullforceMissDisable:chv */
6052 I915_WRITE(GEN7_FF_THREAD_MODE,
6053 I915_READ(GEN7_FF_THREAD_MODE) &
6054 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006055
6056 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6057 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6058 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006059
6060 /* WaDisableCSUnitClockGating:chv */
6061 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6062 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006063
6064 /* WaDisableSDEUnitClockGating:chv */
6065 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6066 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03006067
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006068 /* WaDisableGunitClockGating:chv (pre-production hw) */
6069 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6070 GINT_DIS);
6071
6072 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6073 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6074 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6075
6076 /* WaDisableDopClockGating:chv (pre-production hw) */
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006077 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6078 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006079}
6080
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006081static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006082{
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084 uint32_t dspclk_gate;
6085
6086 I915_WRITE(RENCLK_GATE_D1, 0);
6087 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6088 GS_UNIT_CLOCK_GATE_DISABLE |
6089 CL_UNIT_CLOCK_GATE_DISABLE);
6090 I915_WRITE(RAMCLK_GATE_D, 0);
6091 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6092 OVRUNIT_CLOCK_GATE_DISABLE |
6093 OVCUNIT_CLOCK_GATE_DISABLE;
6094 if (IS_GM45(dev))
6095 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6096 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006097
6098 /* WaDisableRenderCachePipelinedFlush */
6099 I915_WRITE(CACHE_MODE_0,
6100 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006101
Akash Goel4e046322014-04-04 17:14:38 +05306102 /* WaDisable_RenderCache_OperationalFlush:g4x */
6103 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6104
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006105 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006106}
6107
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006108static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006109{
6110 struct drm_i915_private *dev_priv = dev->dev_private;
6111
6112 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6113 I915_WRITE(RENCLK_GATE_D2, 0);
6114 I915_WRITE(DSPCLK_GATE_D, 0);
6115 I915_WRITE(RAMCLK_GATE_D, 0);
6116 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006117 I915_WRITE(MI_ARB_STATE,
6118 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306119
6120 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6121 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006122}
6123
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006124static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006125{
6126 struct drm_i915_private *dev_priv = dev->dev_private;
6127
6128 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6129 I965_RCC_CLOCK_GATE_DISABLE |
6130 I965_RCPB_CLOCK_GATE_DISABLE |
6131 I965_ISC_CLOCK_GATE_DISABLE |
6132 I965_FBC_CLOCK_GATE_DISABLE);
6133 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006134 I915_WRITE(MI_ARB_STATE,
6135 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306136
6137 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6138 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006139}
6140
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006141static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006142{
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144 u32 dstate = I915_READ(D_STATE);
6145
6146 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6147 DSTATE_DOT_CLOCK_GATING;
6148 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006149
6150 if (IS_PINEVIEW(dev))
6151 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006152
6153 /* IIR "flip pending" means done if this bit is set */
6154 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006155
6156 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006157 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006158
6159 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6160 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006161
6162 I915_WRITE(MI_ARB_STATE,
6163 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006164}
6165
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006166static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006167{
6168 struct drm_i915_private *dev_priv = dev->dev_private;
6169
6170 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006171
6172 /* interrupts should cause a wake up from C3 */
6173 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6174 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006175
6176 I915_WRITE(MEM_MODE,
6177 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006178}
6179
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006180static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006181{
6182 struct drm_i915_private *dev_priv = dev->dev_private;
6183
6184 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006185
6186 I915_WRITE(MEM_MODE,
6187 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6188 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006189}
6190
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006191void intel_init_clock_gating(struct drm_device *dev)
6192{
6193 struct drm_i915_private *dev_priv = dev->dev_private;
6194
6195 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006196}
6197
Imre Deak7d708ee2013-04-17 14:04:50 +03006198void intel_suspend_hw(struct drm_device *dev)
6199{
6200 if (HAS_PCH_LPT(dev))
6201 lpt_suspend_hw(dev);
6202}
6203
Imre Deakc1ca7272013-11-25 17:15:29 +02006204#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6205 for (i = 0; \
6206 i < (power_domains)->power_well_count && \
6207 ((power_well) = &(power_domains)->power_wells[i]); \
6208 i++) \
6209 if ((power_well)->domains & (domain_mask))
6210
6211#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6212 for (i = (power_domains)->power_well_count - 1; \
6213 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6214 i--) \
6215 if ((power_well)->domains & (domain_mask))
6216
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006217/**
6218 * We should only use the power well if we explicitly asked the hardware to
6219 * enable it, so check if it's enabled and also check if we've requested it to
6220 * be enabled.
6221 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006222static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006223 struct i915_power_well *power_well)
6224{
Imre Deakc1ca7272013-11-25 17:15:29 +02006225 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6226 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6227}
6228
Imre Deakbfafe932014-06-05 20:31:47 +03006229bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6230 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006231{
Imre Deakddf9c532013-11-27 22:02:02 +02006232 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006233 struct i915_power_well *power_well;
6234 bool is_enabled;
6235 int i;
6236
6237 if (dev_priv->pm.suspended)
6238 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006239
6240 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006241
Imre Deakb8c000d2014-06-02 14:21:10 +03006242 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006243
Imre Deakb8c000d2014-06-02 14:21:10 +03006244 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6245 if (power_well->always_on)
6246 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006247
Imre Deakbfafe932014-06-05 20:31:47 +03006248 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006249 is_enabled = false;
6250 break;
6251 }
6252 }
Imre Deakbfafe932014-06-05 20:31:47 +03006253
Imre Deakb8c000d2014-06-02 14:21:10 +03006254 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006255}
6256
Imre Deakda7e29b2014-02-18 00:02:02 +02006257bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006258 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006259{
Imre Deakc1ca7272013-11-25 17:15:29 +02006260 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006261 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006262
Imre Deakc1ca7272013-11-25 17:15:29 +02006263 power_domains = &dev_priv->power_domains;
6264
Imre Deakc1ca7272013-11-25 17:15:29 +02006265 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006266 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006267 mutex_unlock(&power_domains->lock);
6268
Imre Deakbfafe932014-06-05 20:31:47 +03006269 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006270}
6271
Imre Deak93c73e82014-02-18 00:02:19 +02006272/*
6273 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6274 * when not needed anymore. We have 4 registers that can request the power well
6275 * to be enabled, and it will only be disabled if none of the registers is
6276 * requesting it to be enabled.
6277 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006278static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6279{
6280 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006281
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006282 /*
6283 * After we re-enable the power well, if we touch VGA register 0x3d5
6284 * we'll get unclaimed register interrupts. This stops after we write
6285 * anything to the VGA MSR register. The vgacon module uses this
6286 * register all the time, so if we unbind our driver and, as a
6287 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6288 * console_unlock(). So make here we touch the VGA MSR register, making
6289 * sure vgacon can keep working normally without triggering interrupts
6290 * and error messages.
6291 */
6292 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6293 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6294 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6295
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006296 if (IS_BROADWELL(dev))
6297 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006298}
6299
Imre Deakda7e29b2014-02-18 00:02:02 +02006300static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006301 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006302{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006303 bool is_enabled, enable_requested;
6304 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006305
Paulo Zanonifa42e232013-01-25 16:59:11 -02006306 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006307 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6308 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006309
Paulo Zanonifa42e232013-01-25 16:59:11 -02006310 if (enable) {
6311 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006312 I915_WRITE(HSW_PWR_WELL_DRIVER,
6313 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006314
Paulo Zanonifa42e232013-01-25 16:59:11 -02006315 if (!is_enabled) {
6316 DRM_DEBUG_KMS("Enabling power well\n");
6317 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006318 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006319 DRM_ERROR("Timeout enabling power well\n");
6320 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006321
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006322 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006323 } else {
6324 if (enable_requested) {
6325 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006326 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006327 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006328 }
6329 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006330}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006331
Imre Deakc6cb5822014-03-04 19:22:55 +02006332static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6333 struct i915_power_well *power_well)
6334{
6335 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6336
6337 /*
6338 * We're taking over the BIOS, so clear any requests made by it since
6339 * the driver is in charge now.
6340 */
6341 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6342 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6343}
6344
6345static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6346 struct i915_power_well *power_well)
6347{
Imre Deakc6cb5822014-03-04 19:22:55 +02006348 hsw_set_power_well(dev_priv, power_well, true);
6349}
6350
6351static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6352 struct i915_power_well *power_well)
6353{
6354 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006355}
6356
Imre Deaka45f44662014-03-04 19:22:56 +02006357static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6358 struct i915_power_well *power_well)
6359{
6360}
6361
6362static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6363 struct i915_power_well *power_well)
6364{
6365 return true;
6366}
6367
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006368static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6369 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006370{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006371 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006372 u32 mask;
6373 u32 state;
6374 u32 ctrl;
6375
6376 mask = PUNIT_PWRGT_MASK(power_well_id);
6377 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6378 PUNIT_PWRGT_PWR_GATE(power_well_id);
6379
6380 mutex_lock(&dev_priv->rps.hw_lock);
6381
6382#define COND \
6383 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6384
6385 if (COND)
6386 goto out;
6387
6388 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6389 ctrl &= ~mask;
6390 ctrl |= state;
6391 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6392
6393 if (wait_for(COND, 100))
6394 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6395 state,
6396 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6397
6398#undef COND
6399
6400out:
6401 mutex_unlock(&dev_priv->rps.hw_lock);
6402}
6403
6404static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6405 struct i915_power_well *power_well)
6406{
6407 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6408}
6409
6410static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6411 struct i915_power_well *power_well)
6412{
6413 vlv_set_power_well(dev_priv, power_well, true);
6414}
6415
6416static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6417 struct i915_power_well *power_well)
6418{
6419 vlv_set_power_well(dev_priv, power_well, false);
6420}
6421
6422static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6423 struct i915_power_well *power_well)
6424{
6425 int power_well_id = power_well->data;
6426 bool enabled = false;
6427 u32 mask;
6428 u32 state;
6429 u32 ctrl;
6430
6431 mask = PUNIT_PWRGT_MASK(power_well_id);
6432 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6433
6434 mutex_lock(&dev_priv->rps.hw_lock);
6435
6436 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6437 /*
6438 * We only ever set the power-on and power-gate states, anything
6439 * else is unexpected.
6440 */
6441 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6442 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6443 if (state == ctrl)
6444 enabled = true;
6445
6446 /*
6447 * A transient state at this point would mean some unexpected party
6448 * is poking at the power controls too.
6449 */
6450 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6451 WARN_ON(ctrl != state);
6452
6453 mutex_unlock(&dev_priv->rps.hw_lock);
6454
6455 return enabled;
6456}
6457
6458static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6459 struct i915_power_well *power_well)
6460{
6461 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6462
6463 vlv_set_power_well(dev_priv, power_well, true);
6464
6465 spin_lock_irq(&dev_priv->irq_lock);
6466 valleyview_enable_display_irqs(dev_priv);
6467 spin_unlock_irq(&dev_priv->irq_lock);
6468
6469 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006470 * During driver initialization/resume we can avoid restoring the
6471 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006472 */
Imre Deak0d116a22014-04-25 13:19:05 +03006473 if (dev_priv->power_domains.initializing)
6474 return;
6475
6476 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006477
6478 i915_redisable_vga_power_on(dev_priv->dev);
6479}
6480
6481static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6482 struct i915_power_well *power_well)
6483{
Imre Deak77961eb2014-03-05 16:20:56 +02006484 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6485
6486 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006487 valleyview_disable_display_irqs(dev_priv);
6488 spin_unlock_irq(&dev_priv->irq_lock);
6489
Imre Deak77961eb2014-03-05 16:20:56 +02006490 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006491
6492 vlv_power_sequencer_reset(dev_priv);
Imre Deak77961eb2014-03-05 16:20:56 +02006493}
6494
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006495static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6496 struct i915_power_well *power_well)
6497{
6498 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6499
6500 /*
6501 * Enable the CRI clock source so we can get at the
6502 * display and the reference clock for VGA
6503 * hotplug / manual detection.
6504 */
6505 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6506 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6507 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6508
6509 vlv_set_power_well(dev_priv, power_well, true);
6510
6511 /*
6512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6515 * b. The other bits such as sfr settings / modesel may all
6516 * be set to 0.
6517 *
6518 * This should only be done on init and resume from S3 with
6519 * both PLLs disabled, or we risk losing DPIO and PLL
6520 * synchronization.
6521 */
6522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6523}
6524
6525static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6526 struct i915_power_well *power_well)
6527{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006528 enum pipe pipe;
6529
6530 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6531
Damien Lespiau055e3932014-08-18 13:49:10 +01006532 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006533 assert_pll_disabled(dev_priv, pipe);
6534
6535 /* Assert common reset */
6536 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6537
6538 vlv_set_power_well(dev_priv, power_well, false);
6539}
6540
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006541static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6542 struct i915_power_well *power_well)
6543{
6544 enum dpio_phy phy;
6545
6546 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6547 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6548
6549 /*
6550 * Enable the CRI clock source so we can get at the
6551 * display and the reference clock for VGA
6552 * hotplug / manual detection.
6553 */
6554 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6555 phy = DPIO_PHY0;
6556 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6557 DPLL_REFA_CLK_ENABLE_VLV);
6558 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6559 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6560 } else {
6561 phy = DPIO_PHY1;
6562 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6563 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6564 }
6565 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6566 vlv_set_power_well(dev_priv, power_well, true);
6567
6568 /* Poll for phypwrgood signal */
6569 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6570 DRM_ERROR("Display PHY %d is not power up\n", phy);
6571
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006572 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6573 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006574}
6575
6576static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6577 struct i915_power_well *power_well)
6578{
6579 enum dpio_phy phy;
6580
6581 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6582 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6583
6584 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6585 phy = DPIO_PHY0;
6586 assert_pll_disabled(dev_priv, PIPE_A);
6587 assert_pll_disabled(dev_priv, PIPE_B);
6588 } else {
6589 phy = DPIO_PHY1;
6590 assert_pll_disabled(dev_priv, PIPE_C);
6591 }
6592
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006593 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6594 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006595
6596 vlv_set_power_well(dev_priv, power_well, false);
6597}
6598
Ville Syrjälä26972b02014-06-28 02:04:11 +03006599static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6600 struct i915_power_well *power_well)
6601{
6602 enum pipe pipe = power_well->data;
6603 bool enabled;
6604 u32 state, ctrl;
6605
6606 mutex_lock(&dev_priv->rps.hw_lock);
6607
6608 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6609 /*
6610 * We only ever set the power-on and power-gate states, anything
6611 * else is unexpected.
6612 */
6613 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6614 enabled = state == DP_SSS_PWR_ON(pipe);
6615
6616 /*
6617 * A transient state at this point would mean some unexpected party
6618 * is poking at the power controls too.
6619 */
6620 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6621 WARN_ON(ctrl << 16 != state);
6622
6623 mutex_unlock(&dev_priv->rps.hw_lock);
6624
6625 return enabled;
6626}
6627
6628static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6629 struct i915_power_well *power_well,
6630 bool enable)
6631{
6632 enum pipe pipe = power_well->data;
6633 u32 state;
6634 u32 ctrl;
6635
6636 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6637
6638 mutex_lock(&dev_priv->rps.hw_lock);
6639
6640#define COND \
6641 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6642
6643 if (COND)
6644 goto out;
6645
6646 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6647 ctrl &= ~DP_SSC_MASK(pipe);
6648 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6649 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6650
6651 if (wait_for(COND, 100))
6652 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6653 state,
6654 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6655
6656#undef COND
6657
6658out:
6659 mutex_unlock(&dev_priv->rps.hw_lock);
6660}
6661
6662static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6663 struct i915_power_well *power_well)
6664{
6665 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6666}
6667
6668static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6669 struct i915_power_well *power_well)
6670{
6671 WARN_ON_ONCE(power_well->data != PIPE_A &&
6672 power_well->data != PIPE_B &&
6673 power_well->data != PIPE_C);
6674
6675 chv_set_pipe_power_well(dev_priv, power_well, true);
6676}
6677
6678static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6679 struct i915_power_well *power_well)
6680{
6681 WARN_ON_ONCE(power_well->data != PIPE_A &&
6682 power_well->data != PIPE_B &&
6683 power_well->data != PIPE_C);
6684
6685 chv_set_pipe_power_well(dev_priv, power_well, false);
6686}
6687
Imre Deak25eaa002014-03-04 19:23:06 +02006688static void check_power_well_state(struct drm_i915_private *dev_priv,
6689 struct i915_power_well *power_well)
6690{
6691 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6692
6693 if (power_well->always_on || !i915.disable_power_well) {
6694 if (!enabled)
6695 goto mismatch;
6696
6697 return;
6698 }
6699
6700 if (enabled != (power_well->count > 0))
6701 goto mismatch;
6702
6703 return;
6704
6705mismatch:
6706 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6707 power_well->name, power_well->always_on, enabled,
6708 power_well->count, i915.disable_power_well);
6709}
6710
Imre Deakda7e29b2014-02-18 00:02:02 +02006711void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006712 enum intel_display_power_domain domain)
6713{
Imre Deak83c00f52013-10-25 17:36:47 +03006714 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006715 struct i915_power_well *power_well;
6716 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006717
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006718 intel_runtime_pm_get(dev_priv);
6719
Imre Deak83c00f52013-10-25 17:36:47 +03006720 power_domains = &dev_priv->power_domains;
6721
6722 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006723
Imre Deak25eaa002014-03-04 19:23:06 +02006724 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6725 if (!power_well->count++) {
6726 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006727 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006728 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006729 }
6730
6731 check_power_well_state(dev_priv, power_well);
6732 }
Imre Deak1da51582013-11-25 17:15:35 +02006733
Imre Deakddf9c532013-11-27 22:02:02 +02006734 power_domains->domain_use_count[domain]++;
6735
Imre Deak83c00f52013-10-25 17:36:47 +03006736 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006737}
6738
Imre Deakda7e29b2014-02-18 00:02:02 +02006739void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006740 enum intel_display_power_domain domain)
6741{
Imre Deak83c00f52013-10-25 17:36:47 +03006742 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006743 struct i915_power_well *power_well;
6744 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006745
Imre Deak83c00f52013-10-25 17:36:47 +03006746 power_domains = &dev_priv->power_domains;
6747
6748 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006749
Imre Deak1da51582013-11-25 17:15:35 +02006750 WARN_ON(!power_domains->domain_use_count[domain]);
6751 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006752
Imre Deak70bf4072014-03-04 19:22:51 +02006753 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6754 WARN_ON(!power_well->count);
6755
Imre Deak25eaa002014-03-04 19:23:06 +02006756 if (!--power_well->count && i915.disable_power_well) {
6757 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006758 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006759 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006760 }
6761
6762 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006763 }
Imre Deak1da51582013-11-25 17:15:35 +02006764
Imre Deak83c00f52013-10-25 17:36:47 +03006765 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006766
6767 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006768}
6769
Imre Deak83c00f52013-10-25 17:36:47 +03006770static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006771
6772/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006773int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006774{
Imre Deakb4ed4482013-10-25 17:36:49 +03006775 struct drm_i915_private *dev_priv;
6776
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006777 if (!hsw_pwr)
6778 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006779
Imre Deakb4ed4482013-10-25 17:36:49 +03006780 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6781 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006782 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006783 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006784}
6785EXPORT_SYMBOL_GPL(i915_request_power_well);
6786
6787/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006788int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006789{
Imre Deakb4ed4482013-10-25 17:36:49 +03006790 struct drm_i915_private *dev_priv;
6791
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006792 if (!hsw_pwr)
6793 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006794
Imre Deakb4ed4482013-10-25 17:36:49 +03006795 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6796 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006797 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006798 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006799}
6800EXPORT_SYMBOL_GPL(i915_release_power_well);
6801
Jani Nikulac149dcb2014-07-04 10:00:37 +08006802/*
6803 * Private interface for the audio driver to get CDCLK in kHz.
6804 *
6805 * Caller must request power well using i915_request_power_well() prior to
6806 * making the call.
6807 */
6808int i915_get_cdclk_freq(void)
6809{
6810 struct drm_i915_private *dev_priv;
6811
6812 if (!hsw_pwr)
6813 return -ENODEV;
6814
6815 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6816 power_domains);
6817
6818 return intel_ddi_get_cdclk_freq(dev_priv);
6819}
6820EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6821
6822
Imre Deakefcad912014-03-04 19:22:53 +02006823#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6824
6825#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6826 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006827 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006828 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6829 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6830 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6831 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6832 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6833 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6834 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6835 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6836 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006837 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006838 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006839#define HSW_DISPLAY_POWER_DOMAINS ( \
6840 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6841 BIT(POWER_DOMAIN_INIT))
6842
6843#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6844 HSW_ALWAYS_ON_POWER_DOMAINS | \
6845 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6846#define BDW_DISPLAY_POWER_DOMAINS ( \
6847 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6848 BIT(POWER_DOMAIN_INIT))
6849
Imre Deak77961eb2014-03-05 16:20:56 +02006850#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6851#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6852
6853#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6854 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6855 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6856 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6857 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6858 BIT(POWER_DOMAIN_PORT_CRT) | \
6859 BIT(POWER_DOMAIN_INIT))
6860
6861#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6862 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6863 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6864 BIT(POWER_DOMAIN_INIT))
6865
6866#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6867 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6868 BIT(POWER_DOMAIN_INIT))
6869
6870#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6871 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6872 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6873 BIT(POWER_DOMAIN_INIT))
6874
6875#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6876 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6877 BIT(POWER_DOMAIN_INIT))
6878
Ville Syrjälä26972b02014-06-28 02:04:11 +03006879#define CHV_PIPE_A_POWER_DOMAINS ( \
6880 BIT(POWER_DOMAIN_PIPE_A) | \
6881 BIT(POWER_DOMAIN_INIT))
6882
6883#define CHV_PIPE_B_POWER_DOMAINS ( \
6884 BIT(POWER_DOMAIN_PIPE_B) | \
6885 BIT(POWER_DOMAIN_INIT))
6886
6887#define CHV_PIPE_C_POWER_DOMAINS ( \
6888 BIT(POWER_DOMAIN_PIPE_C) | \
6889 BIT(POWER_DOMAIN_INIT))
6890
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006891#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6892 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6893 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6894 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6895 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6896 BIT(POWER_DOMAIN_INIT))
6897
6898#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6899 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6900 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6901 BIT(POWER_DOMAIN_INIT))
6902
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006903#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6904 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6905 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6906 BIT(POWER_DOMAIN_INIT))
6907
6908#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6909 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6910 BIT(POWER_DOMAIN_INIT))
6911
Imre Deaka45f44662014-03-04 19:22:56 +02006912static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6913 .sync_hw = i9xx_always_on_power_well_noop,
6914 .enable = i9xx_always_on_power_well_noop,
6915 .disable = i9xx_always_on_power_well_noop,
6916 .is_enabled = i9xx_always_on_power_well_enabled,
6917};
Imre Deakc6cb5822014-03-04 19:22:55 +02006918
Ville Syrjälä26972b02014-06-28 02:04:11 +03006919static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6920 .sync_hw = chv_pipe_power_well_sync_hw,
6921 .enable = chv_pipe_power_well_enable,
6922 .disable = chv_pipe_power_well_disable,
6923 .is_enabled = chv_pipe_power_well_enabled,
6924};
6925
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006926static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6927 .sync_hw = vlv_power_well_sync_hw,
6928 .enable = chv_dpio_cmn_power_well_enable,
6929 .disable = chv_dpio_cmn_power_well_disable,
6930 .is_enabled = vlv_power_well_enabled,
6931};
6932
Imre Deak1c2256d2013-11-25 17:15:34 +02006933static struct i915_power_well i9xx_always_on_power_well[] = {
6934 {
6935 .name = "always-on",
6936 .always_on = 1,
6937 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006938 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006939 },
6940};
6941
Imre Deakc6cb5822014-03-04 19:22:55 +02006942static const struct i915_power_well_ops hsw_power_well_ops = {
6943 .sync_hw = hsw_power_well_sync_hw,
6944 .enable = hsw_power_well_enable,
6945 .disable = hsw_power_well_disable,
6946 .is_enabled = hsw_power_well_enabled,
6947};
6948
Imre Deakc1ca7272013-11-25 17:15:29 +02006949static struct i915_power_well hsw_power_wells[] = {
6950 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006951 .name = "always-on",
6952 .always_on = 1,
6953 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006954 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006955 },
6956 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006957 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006958 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006959 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006960 },
6961};
6962
6963static struct i915_power_well bdw_power_wells[] = {
6964 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006965 .name = "always-on",
6966 .always_on = 1,
6967 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006968 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006969 },
6970 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006971 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006972 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006973 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006974 },
6975};
6976
Imre Deak77961eb2014-03-05 16:20:56 +02006977static const struct i915_power_well_ops vlv_display_power_well_ops = {
6978 .sync_hw = vlv_power_well_sync_hw,
6979 .enable = vlv_display_power_well_enable,
6980 .disable = vlv_display_power_well_disable,
6981 .is_enabled = vlv_power_well_enabled,
6982};
6983
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006984static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6985 .sync_hw = vlv_power_well_sync_hw,
6986 .enable = vlv_dpio_cmn_power_well_enable,
6987 .disable = vlv_dpio_cmn_power_well_disable,
6988 .is_enabled = vlv_power_well_enabled,
6989};
6990
Imre Deak77961eb2014-03-05 16:20:56 +02006991static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6992 .sync_hw = vlv_power_well_sync_hw,
6993 .enable = vlv_power_well_enable,
6994 .disable = vlv_power_well_disable,
6995 .is_enabled = vlv_power_well_enabled,
6996};
6997
6998static struct i915_power_well vlv_power_wells[] = {
6999 {
7000 .name = "always-on",
7001 .always_on = 1,
7002 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
7003 .ops = &i9xx_always_on_power_well_ops,
7004 },
7005 {
7006 .name = "display",
7007 .domains = VLV_DISPLAY_POWER_DOMAINS,
7008 .data = PUNIT_POWER_WELL_DISP2D,
7009 .ops = &vlv_display_power_well_ops,
7010 },
7011 {
Imre Deak77961eb2014-03-05 16:20:56 +02007012 .name = "dpio-tx-b-01",
7013 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7014 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7015 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7016 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7017 .ops = &vlv_dpio_power_well_ops,
7018 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7019 },
7020 {
7021 .name = "dpio-tx-b-23",
7022 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7023 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7024 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7025 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7026 .ops = &vlv_dpio_power_well_ops,
7027 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7028 },
7029 {
7030 .name = "dpio-tx-c-01",
7031 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7032 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7033 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7034 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7035 .ops = &vlv_dpio_power_well_ops,
7036 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7037 },
7038 {
7039 .name = "dpio-tx-c-23",
7040 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7041 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7042 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7043 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7044 .ops = &vlv_dpio_power_well_ops,
7045 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7046 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007047 {
7048 .name = "dpio-common",
7049 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
7050 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03007051 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007052 },
Imre Deak77961eb2014-03-05 16:20:56 +02007053};
7054
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007055static struct i915_power_well chv_power_wells[] = {
7056 {
7057 .name = "always-on",
7058 .always_on = 1,
7059 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
7060 .ops = &i9xx_always_on_power_well_ops,
7061 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007062#if 0
7063 {
7064 .name = "display",
7065 .domains = VLV_DISPLAY_POWER_DOMAINS,
7066 .data = PUNIT_POWER_WELL_DISP2D,
7067 .ops = &vlv_display_power_well_ops,
7068 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03007069 {
7070 .name = "pipe-a",
7071 .domains = CHV_PIPE_A_POWER_DOMAINS,
7072 .data = PIPE_A,
7073 .ops = &chv_pipe_power_well_ops,
7074 },
7075 {
7076 .name = "pipe-b",
7077 .domains = CHV_PIPE_B_POWER_DOMAINS,
7078 .data = PIPE_B,
7079 .ops = &chv_pipe_power_well_ops,
7080 },
7081 {
7082 .name = "pipe-c",
7083 .domains = CHV_PIPE_C_POWER_DOMAINS,
7084 .data = PIPE_C,
7085 .ops = &chv_pipe_power_well_ops,
7086 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007087#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007088 {
7089 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007090 /*
7091 * XXX: cmnreset for one PHY seems to disturb the other.
7092 * As a workaround keep both powered on at the same
7093 * time for now.
7094 */
7095 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007096 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
7097 .ops = &chv_dpio_cmn_power_well_ops,
7098 },
7099 {
7100 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007101 /*
7102 * XXX: cmnreset for one PHY seems to disturb the other.
7103 * As a workaround keep both powered on at the same
7104 * time for now.
7105 */
7106 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007107 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
7108 .ops = &chv_dpio_cmn_power_well_ops,
7109 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007110#if 0
7111 {
7112 .name = "dpio-tx-b-01",
7113 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7114 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7115 .ops = &vlv_dpio_power_well_ops,
7116 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7117 },
7118 {
7119 .name = "dpio-tx-b-23",
7120 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7121 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7122 .ops = &vlv_dpio_power_well_ops,
7123 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7124 },
7125 {
7126 .name = "dpio-tx-c-01",
7127 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7128 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7129 .ops = &vlv_dpio_power_well_ops,
7130 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7131 },
7132 {
7133 .name = "dpio-tx-c-23",
7134 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7135 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7136 .ops = &vlv_dpio_power_well_ops,
7137 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7138 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03007139 {
7140 .name = "dpio-tx-d-01",
7141 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7142 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7143 .ops = &vlv_dpio_power_well_ops,
7144 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
7145 },
7146 {
7147 .name = "dpio-tx-d-23",
7148 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7149 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7150 .ops = &vlv_dpio_power_well_ops,
7151 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
7152 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007153#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007154};
7155
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007156static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
7157 enum punit_power_well power_well_id)
7158{
7159 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7160 struct i915_power_well *power_well;
7161 int i;
7162
7163 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7164 if (power_well->data == power_well_id)
7165 return power_well;
7166 }
7167
7168 return NULL;
7169}
7170
Imre Deakc1ca7272013-11-25 17:15:29 +02007171#define set_power_wells(power_domains, __power_wells) ({ \
7172 (power_domains)->power_wells = (__power_wells); \
7173 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7174})
7175
Imre Deakda7e29b2014-02-18 00:02:02 +02007176int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007177{
Imre Deak83c00f52013-10-25 17:36:47 +03007178 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007179
Imre Deak83c00f52013-10-25 17:36:47 +03007180 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007181
Imre Deakc1ca7272013-11-25 17:15:29 +02007182 /*
7183 * The enabling order will be from lower to higher indexed wells,
7184 * the disabling order is reversed.
7185 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007186 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007187 set_power_wells(power_domains, hsw_power_wells);
7188 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007189 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007190 set_power_wells(power_domains, bdw_power_wells);
7191 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007192 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7193 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007194 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7195 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007196 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007197 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007198 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007199
7200 return 0;
7201}
7202
Imre Deakda7e29b2014-02-18 00:02:02 +02007203void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007204{
7205 hsw_pwr = NULL;
7206}
7207
Imre Deakda7e29b2014-02-18 00:02:02 +02007208static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007209{
Imre Deak83c00f52013-10-25 17:36:47 +03007210 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7211 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007212 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007213
Imre Deak83c00f52013-10-25 17:36:47 +03007214 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007215 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007216 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007217 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7218 power_well);
7219 }
Imre Deak83c00f52013-10-25 17:36:47 +03007220 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007221}
7222
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007223static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7224{
7225 struct i915_power_well *cmn =
7226 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7227 struct i915_power_well *disp2d =
7228 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7229
7230 /* nothing to do if common lane is already off */
7231 if (!cmn->ops->is_enabled(dev_priv, cmn))
7232 return;
7233
7234 /* If the display might be already active skip this */
7235 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7236 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7237 return;
7238
7239 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7240
7241 /* cmnlane needs DPLL registers */
7242 disp2d->ops->enable(dev_priv, disp2d);
7243
7244 /*
7245 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7246 * Need to assert and de-assert PHY SB reset by gating the
7247 * common lane power, then un-gating it.
7248 * Simply ungating isn't enough to reset the PHY enough to get
7249 * ports and lanes running.
7250 */
7251 cmn->ops->disable(dev_priv, cmn);
7252}
7253
Imre Deakda7e29b2014-02-18 00:02:02 +02007254void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007255{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007256 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007257 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7258
7259 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007260
7261 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7262 mutex_lock(&power_domains->lock);
7263 vlv_cmnlane_wa(dev_priv);
7264 mutex_unlock(&power_domains->lock);
7265 }
7266
Paulo Zanonifa42e232013-01-25 16:59:11 -02007267 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007268 intel_display_set_init_power(dev_priv, true);
7269 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007270 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007271}
7272
Paulo Zanonic67a4702013-08-19 13:18:09 -03007273void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7274{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007275 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007276}
7277
7278void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7279{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007280 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007281}
7282
Paulo Zanoni8a187452013-12-06 20:32:13 -02007283void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7284{
7285 struct drm_device *dev = dev_priv->dev;
7286 struct device *device = &dev->pdev->dev;
7287
7288 if (!HAS_RUNTIME_PM(dev))
7289 return;
7290
7291 pm_runtime_get_sync(device);
7292 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7293}
7294
Imre Deakc6df39b2014-04-14 20:24:29 +03007295void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7296{
7297 struct drm_device *dev = dev_priv->dev;
7298 struct device *device = &dev->pdev->dev;
7299
7300 if (!HAS_RUNTIME_PM(dev))
7301 return;
7302
7303 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7304 pm_runtime_get_noresume(device);
7305}
7306
Paulo Zanoni8a187452013-12-06 20:32:13 -02007307void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7308{
7309 struct drm_device *dev = dev_priv->dev;
7310 struct device *device = &dev->pdev->dev;
7311
7312 if (!HAS_RUNTIME_PM(dev))
7313 return;
7314
7315 pm_runtime_mark_last_busy(device);
7316 pm_runtime_put_autosuspend(device);
7317}
7318
7319void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7320{
7321 struct drm_device *dev = dev_priv->dev;
7322 struct device *device = &dev->pdev->dev;
7323
Paulo Zanoni8a187452013-12-06 20:32:13 -02007324 if (!HAS_RUNTIME_PM(dev))
7325 return;
7326
7327 pm_runtime_set_active(device);
7328
Imre Deakaeab0b52014-04-14 20:24:36 +03007329 /*
7330 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7331 * requirement.
7332 */
7333 if (!intel_enable_rc6(dev)) {
7334 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7335 return;
7336 }
7337
Paulo Zanoni8a187452013-12-06 20:32:13 -02007338 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7339 pm_runtime_mark_last_busy(device);
7340 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007341
7342 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007343}
7344
7345void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7346{
7347 struct drm_device *dev = dev_priv->dev;
7348 struct device *device = &dev->pdev->dev;
7349
7350 if (!HAS_RUNTIME_PM(dev))
7351 return;
7352
Imre Deakaeab0b52014-04-14 20:24:36 +03007353 if (!intel_enable_rc6(dev))
7354 return;
7355
Paulo Zanoni8a187452013-12-06 20:32:13 -02007356 /* Make sure we're not suspended first. */
7357 pm_runtime_get_sync(device);
7358 pm_runtime_disable(device);
7359}
7360
Paulo Zanonid2dee862014-09-19 16:04:54 -03007361static void intel_init_fbc(struct drm_i915_private *dev_priv)
7362{
7363 if (!HAS_FBC(dev_priv))
7364 return;
7365
7366 if (INTEL_INFO(dev_priv)->gen >= 7) {
7367 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7368 dev_priv->display.enable_fbc = gen7_enable_fbc;
7369 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7370 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
7371 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7372 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7373 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7374 } else if (IS_GM45(dev_priv)) {
7375 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7376 dev_priv->display.enable_fbc = g4x_enable_fbc;
7377 dev_priv->display.disable_fbc = g4x_disable_fbc;
7378 } else {
7379 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7380 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7381 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7382
7383 /* This value was pulled out of someone's hat */
7384 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
7385 }
7386}
7387
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007388/* Set up chip specific power management-related functions */
7389void intel_init_pm(struct drm_device *dev)
7390{
7391 struct drm_i915_private *dev_priv = dev->dev_private;
7392
Paulo Zanonid2dee862014-09-19 16:04:54 -03007393 intel_init_fbc(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007394
Daniel Vetterc921aba2012-04-26 23:28:17 +02007395 /* For cxsr */
7396 if (IS_PINEVIEW(dev))
7397 i915_pineview_get_mem_freq(dev);
7398 else if (IS_GEN5(dev))
7399 i915_ironlake_get_mem_freq(dev);
7400
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007401 /* For FIFO watermark updates */
7402 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007403 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007404
Ville Syrjäläbd602542014-01-07 16:14:10 +02007405 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7406 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7407 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7408 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7409 dev_priv->display.update_wm = ilk_update_wm;
7410 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7411 } else {
7412 DRM_DEBUG_KMS("Failed to read display plane latency. "
7413 "Disable CxSR\n");
7414 }
7415
7416 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007417 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007418 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007419 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007420 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007421 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007422 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007423 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007424 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007425 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007426 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007427 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307428 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007429 dev_priv->display.init_clock_gating =
7430 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007431 } else if (IS_VALLEYVIEW(dev)) {
7432 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307433 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007434 dev_priv->display.init_clock_gating =
7435 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007436 } else if (IS_PINEVIEW(dev)) {
7437 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7438 dev_priv->is_ddr3,
7439 dev_priv->fsb_freq,
7440 dev_priv->mem_freq)) {
7441 DRM_INFO("failed to find known CxSR latency "
7442 "(found ddr%s fsb freq %d, mem freq %d), "
7443 "disabling CxSR\n",
7444 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7445 dev_priv->fsb_freq, dev_priv->mem_freq);
7446 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007447 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007448 dev_priv->display.update_wm = NULL;
7449 } else
7450 dev_priv->display.update_wm = pineview_update_wm;
7451 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7452 } else if (IS_G4X(dev)) {
7453 dev_priv->display.update_wm = g4x_update_wm;
7454 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7455 } else if (IS_GEN4(dev)) {
7456 dev_priv->display.update_wm = i965_update_wm;
7457 if (IS_CRESTLINE(dev))
7458 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7459 else if (IS_BROADWATER(dev))
7460 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7461 } else if (IS_GEN3(dev)) {
7462 dev_priv->display.update_wm = i9xx_update_wm;
7463 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7464 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007465 } else if (IS_GEN2(dev)) {
7466 if (INTEL_INFO(dev)->num_pipes == 1) {
7467 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007468 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007469 } else {
7470 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007471 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007472 }
7473
7474 if (IS_I85X(dev) || IS_I865G(dev))
7475 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7476 else
7477 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7478 } else {
7479 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007480 }
7481}
7482
Ben Widawsky42c05262012-09-26 10:34:00 -07007483int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7484{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007485 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007486
7487 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7488 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7489 return -EAGAIN;
7490 }
7491
7492 I915_WRITE(GEN6_PCODE_DATA, *val);
7493 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7494
7495 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7496 500)) {
7497 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7498 return -ETIMEDOUT;
7499 }
7500
7501 *val = I915_READ(GEN6_PCODE_DATA);
7502 I915_WRITE(GEN6_PCODE_DATA, 0);
7503
7504 return 0;
7505}
7506
7507int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7508{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007509 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007510
7511 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7512 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7513 return -EAGAIN;
7514 }
7515
7516 I915_WRITE(GEN6_PCODE_DATA, val);
7517 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7518
7519 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7520 500)) {
7521 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7522 return -ETIMEDOUT;
7523 }
7524
7525 I915_WRITE(GEN6_PCODE_DATA, 0);
7526
7527 return 0;
7528}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007529
Fengguang Wub55dd642014-07-12 11:21:39 +02007530static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007531{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007532 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007533
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007534 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007535 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007536 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007537 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007538 break;
7539 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007540 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007541 break;
7542 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007543 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007544 break;
7545 default:
7546 return -1;
7547 }
7548
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007549 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007550}
7551
Fengguang Wub55dd642014-07-12 11:21:39 +02007552static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007553{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007554 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007555
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007556 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007557 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007558 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007559 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007560 break;
7561 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007562 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007563 break;
7564 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007565 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007566 break;
7567 default:
7568 return -1;
7569 }
7570
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007571 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007572}
7573
Fengguang Wub55dd642014-07-12 11:21:39 +02007574static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307575{
7576 int div, freq;
7577
7578 switch (dev_priv->rps.cz_freq) {
7579 case 200:
7580 div = 5;
7581 break;
7582 case 267:
7583 div = 6;
7584 break;
7585 case 320:
7586 case 333:
7587 case 400:
7588 div = 8;
7589 break;
7590 default:
7591 return -1;
7592 }
7593
7594 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7595
7596 return freq;
7597}
7598
Fengguang Wub55dd642014-07-12 11:21:39 +02007599static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307600{
7601 int mul, opcode;
7602
7603 switch (dev_priv->rps.cz_freq) {
7604 case 200:
7605 mul = 5;
7606 break;
7607 case 267:
7608 mul = 6;
7609 break;
7610 case 320:
7611 case 333:
7612 case 400:
7613 mul = 8;
7614 break;
7615 default:
7616 return -1;
7617 }
7618
Ville Syrjälä1c147622014-08-18 14:42:43 +03007619 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05307620 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7621
7622 return opcode;
7623}
7624
7625int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7626{
7627 int ret = -1;
7628
7629 if (IS_CHERRYVIEW(dev_priv->dev))
7630 ret = chv_gpu_freq(dev_priv, val);
7631 else if (IS_VALLEYVIEW(dev_priv->dev))
7632 ret = byt_gpu_freq(dev_priv, val);
7633
7634 return ret;
7635}
7636
7637int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7638{
7639 int ret = -1;
7640
7641 if (IS_CHERRYVIEW(dev_priv->dev))
7642 ret = chv_freq_opcode(dev_priv, val);
7643 else if (IS_VALLEYVIEW(dev_priv->dev))
7644 ret = byt_freq_opcode(dev_priv, val);
7645
7646 return ret;
7647}
7648
Daniel Vetterf742a552013-12-06 10:17:53 +01007649void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007650{
7651 struct drm_i915_private *dev_priv = dev->dev_private;
7652
Daniel Vetterf742a552013-12-06 10:17:53 +01007653 mutex_init(&dev_priv->rps.hw_lock);
7654
Chris Wilson907b28c2013-07-19 20:36:52 +01007655 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7656 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007657
Paulo Zanoni33688d92014-03-07 20:08:19 -03007658 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007659 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007660}