blob: 7c6d5081242e1c1e1e62a8207f9e5e3420d5b0ee [file] [log] [blame]
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001/*
2 * Ethernet driver for the WIZnet W5100 chip.
3 *
4 * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
5 * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
6 *
7 * Licensed under the GPL-2 or later.
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/kconfig.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/platform_device.h>
16#include <linux/platform_data/wiznet.h>
17#include <linux/ethtool.h>
18#include <linux/skbuff.h>
19#include <linux/types.h>
20#include <linux/errno.h>
21#include <linux/delay.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/interrupt.h>
Geert Uytterhoeven64d176f2012-04-12 09:19:23 +000027#include <linux/irq.h>
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000028#include <linux/gpio.h>
29
Akinobu Mita850576c2016-04-15 00:11:30 +090030#include "w5100.h"
31
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000032#define DRV_NAME "w5100"
33#define DRV_VERSION "2012-04-04"
34
35MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
36MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
37MODULE_ALIAS("platform:"DRV_NAME);
38MODULE_LICENSE("GPL");
39
40/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +090041 * W5100/W5200/W5500 common registers
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000042 */
43#define W5100_COMMON_REGS 0x0000
44#define W5100_MR 0x0000 /* Mode Register */
45#define MR_RST 0x80 /* S/W reset */
46#define MR_PB 0x10 /* Ping block */
47#define MR_AI 0x02 /* Address Auto-Increment */
48#define MR_IND 0x01 /* Indirect mode */
49#define W5100_SHAR 0x0009 /* Source MAC address */
50#define W5100_IR 0x0015 /* Interrupt Register */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000051#define W5100_COMMON_REGS_LEN 0x0040
52
Akinobu Mita0c165ff2016-04-15 00:11:33 +090053#define W5100_Sn_MR 0x0000 /* Sn Mode Register */
54#define W5100_Sn_CR 0x0001 /* Sn Command Register */
55#define W5100_Sn_IR 0x0002 /* Sn Interrupt Register */
56#define W5100_Sn_SR 0x0003 /* Sn Status Register */
57#define W5100_Sn_TX_FSR 0x0020 /* Sn Transmit free memory size */
58#define W5100_Sn_TX_RD 0x0022 /* Sn Transmit memory read pointer */
59#define W5100_Sn_TX_WR 0x0024 /* Sn Transmit memory write pointer */
60#define W5100_Sn_RX_RSR 0x0026 /* Sn Receive free memory size */
61#define W5100_Sn_RX_RD 0x0028 /* Sn Receive memory read pointer */
62
Akinobu Mita35ef7d62016-04-27 05:43:48 +090063#define S0_REGS(priv) ((priv)->s0_regs)
Akinobu Mita0c165ff2016-04-15 00:11:33 +090064
65#define W5100_S0_MR(priv) (S0_REGS(priv) + W5100_Sn_MR)
Akinobu Mitad41cd5f2016-05-14 14:55:48 +090066#define S0_MR_MACRAW 0x04 /* MAC RAW mode */
67#define S0_MR_MF 0x40 /* MAC Filter for W5100 and W5200 */
68#define W5500_S0_MR_MF 0x80 /* MAC Filter for W5500 */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090069#define W5100_S0_CR(priv) (S0_REGS(priv) + W5100_Sn_CR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000070#define S0_CR_OPEN 0x01 /* OPEN command */
71#define S0_CR_CLOSE 0x10 /* CLOSE command */
72#define S0_CR_SEND 0x20 /* SEND command */
73#define S0_CR_RECV 0x40 /* RECV command */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090074#define W5100_S0_IR(priv) (S0_REGS(priv) + W5100_Sn_IR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000075#define S0_IR_SENDOK 0x10 /* complete sending */
76#define S0_IR_RECV 0x04 /* receiving data */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090077#define W5100_S0_SR(priv) (S0_REGS(priv) + W5100_Sn_SR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000078#define S0_SR_MACRAW 0x42 /* mac raw mode */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090079#define W5100_S0_TX_FSR(priv) (S0_REGS(priv) + W5100_Sn_TX_FSR)
80#define W5100_S0_TX_RD(priv) (S0_REGS(priv) + W5100_Sn_TX_RD)
81#define W5100_S0_TX_WR(priv) (S0_REGS(priv) + W5100_Sn_TX_WR)
82#define W5100_S0_RX_RSR(priv) (S0_REGS(priv) + W5100_Sn_RX_RSR)
83#define W5100_S0_RX_RD(priv) (S0_REGS(priv) + W5100_Sn_RX_RD)
84
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000085#define W5100_S0_REGS_LEN 0x0040
86
Akinobu Mita0c165ff2016-04-15 00:11:33 +090087/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +090088 * W5100 and W5200 common registers
89 */
90#define W5100_IMR 0x0016 /* Interrupt Mask Register */
91#define IR_S0 0x01 /* S0 interrupt */
92#define W5100_RTR 0x0017 /* Retry Time-value Register */
93#define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
94
95/*
96 * W5100 specific register and memory
Akinobu Mita0c165ff2016-04-15 00:11:33 +090097 */
98#define W5100_RMSR 0x001a /* Receive Memory Size */
99#define W5100_TMSR 0x001b /* Transmit Memory Size */
100
101#define W5100_S0_REGS 0x0400
102
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000103#define W5100_TX_MEM_START 0x4000
Akinobu Mita850576c2016-04-15 00:11:30 +0900104#define W5100_TX_MEM_SIZE 0x2000
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000105#define W5100_RX_MEM_START 0x6000
Akinobu Mita850576c2016-04-15 00:11:30 +0900106#define W5100_RX_MEM_SIZE 0x2000
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000107
108/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900109 * W5200 specific register and memory
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900110 */
111#define W5200_S0_REGS 0x4000
112
113#define W5200_Sn_RXMEM_SIZE(n) (0x401e + (n) * 0x0100) /* Sn RX Memory Size */
114#define W5200_Sn_TXMEM_SIZE(n) (0x401f + (n) * 0x0100) /* Sn TX Memory Size */
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900115
116#define W5200_TX_MEM_START 0x8000
117#define W5200_TX_MEM_SIZE 0x4000
118#define W5200_RX_MEM_START 0xc000
119#define W5200_RX_MEM_SIZE 0x4000
120
121/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900122 * W5500 specific register and memory
123 *
124 * W5500 register and memory are organized by multiple blocks. Each one is
125 * selected by 16bits offset address and 5bits block select bits. So we
126 * encode it into 32bits address. (lower 16bits is offset address and
127 * upper 16bits is block select bits)
128 */
129#define W5500_SIMR 0x0018 /* Socket Interrupt Mask Register */
130#define W5500_RTR 0x0019 /* Retry Time-value Register */
131
132#define W5500_S0_REGS 0x10000
133
134#define W5500_Sn_RXMEM_SIZE(n) \
135 (0x1001e + (n) * 0x40000) /* Sn RX Memory Size */
136#define W5500_Sn_TXMEM_SIZE(n) \
137 (0x1001f + (n) * 0x40000) /* Sn TX Memory Size */
138
139#define W5500_TX_MEM_START 0x20000
140#define W5500_TX_MEM_SIZE 0x04000
141#define W5500_RX_MEM_START 0x30000
142#define W5500_RX_MEM_SIZE 0x04000
143
144/*
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000145 * Device driver private data structure
146 */
Akinobu Mita850576c2016-04-15 00:11:30 +0900147
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000148struct w5100_priv {
Akinobu Mita850576c2016-04-15 00:11:30 +0900149 const struct w5100_ops *ops;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900150
151 /* Socket 0 register offset address */
152 u32 s0_regs;
153 /* Socket 0 TX buffer offset address and size */
154 u32 s0_tx_buf;
155 u16 s0_tx_buf_size;
156 /* Socket 0 RX buffer offset address and size */
157 u32 s0_rx_buf;
158 u16 s0_rx_buf_size;
159
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000160 int irq;
161 int link_irq;
162 int link_gpio;
163
164 struct napi_struct napi;
165 struct net_device *ndev;
166 bool promisc;
167 u32 msg_enable;
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900168
169 struct workqueue_struct *xfer_wq;
170 struct work_struct rx_work;
171 struct sk_buff *tx_skb;
172 struct work_struct tx_work;
173 struct work_struct setrx_work;
174 struct work_struct restart_work;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000175};
176
177/************************************************************************
178 *
179 * Lowlevel I/O functions
180 *
181 ***********************************************************************/
182
Akinobu Mita850576c2016-04-15 00:11:30 +0900183struct w5100_mmio_priv {
184 void __iomem *base;
185 /* Serialize access in indirect address mode */
186 spinlock_t reg_lock;
187};
188
189static inline struct w5100_mmio_priv *w5100_mmio_priv(struct net_device *dev)
190{
191 return w5100_ops_priv(dev);
192}
193
194static inline void __iomem *w5100_mmio(struct net_device *ndev)
195{
196 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
197
198 return mmio_priv->base;
199}
200
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000201/*
202 * In direct address mode host system can directly access W5100 registers
203 * after mapping to Memory-Mapped I/O space.
204 *
205 * 0x8000 bytes are required for memory space.
206 */
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900207static inline int w5100_read_direct(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000208{
Akinobu Mita850576c2016-04-15 00:11:30 +0900209 return ioread8(w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000210}
211
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900212static inline int __w5100_write_direct(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900213 u8 data)
Akinobu Mitad6586d22016-04-15 00:11:29 +0900214{
Akinobu Mita850576c2016-04-15 00:11:30 +0900215 iowrite8(data, w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
216
217 return 0;
Akinobu Mitad6586d22016-04-15 00:11:29 +0900218}
219
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900220static inline int w5100_write_direct(struct net_device *ndev, u32 addr, u8 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000221{
Akinobu Mita850576c2016-04-15 00:11:30 +0900222 __w5100_write_direct(ndev, addr, data);
Akinobu Mitad6586d22016-04-15 00:11:29 +0900223 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900224
225 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000226}
227
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900228static int w5100_read16_direct(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000229{
230 u16 data;
Akinobu Mita850576c2016-04-15 00:11:30 +0900231 data = w5100_read_direct(ndev, addr) << 8;
232 data |= w5100_read_direct(ndev, addr + 1);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000233 return data;
234}
235
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900236static int w5100_write16_direct(struct net_device *ndev, u32 addr, u16 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000237{
Akinobu Mita850576c2016-04-15 00:11:30 +0900238 __w5100_write_direct(ndev, addr, data >> 8);
239 __w5100_write_direct(ndev, addr + 1, data);
Akinobu Mitad6586d22016-04-15 00:11:29 +0900240 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900241
242 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000243}
244
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900245static int w5100_readbulk_direct(struct net_device *ndev, u32 addr, u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900246 int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000247{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000248 int i;
249
Akinobu Mita850576c2016-04-15 00:11:30 +0900250 for (i = 0; i < len; i++, addr++)
251 *buf++ = w5100_read_direct(ndev, addr);
252
253 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000254}
255
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900256static int w5100_writebulk_direct(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900257 const u8 *buf, int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000258{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000259 int i;
260
Akinobu Mita850576c2016-04-15 00:11:30 +0900261 for (i = 0; i < len; i++, addr++)
262 __w5100_write_direct(ndev, addr, *buf++);
263
Akinobu Mitad6586d22016-04-15 00:11:29 +0900264 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900265
266 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000267}
268
Akinobu Mita850576c2016-04-15 00:11:30 +0900269static int w5100_mmio_init(struct net_device *ndev)
270{
271 struct platform_device *pdev = to_platform_device(ndev->dev.parent);
272 struct w5100_priv *priv = netdev_priv(ndev);
273 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
274 struct resource *mem;
275
276 spin_lock_init(&mmio_priv->reg_lock);
277
278 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
279 mmio_priv->base = devm_ioremap_resource(&pdev->dev, mem);
280 if (IS_ERR(mmio_priv->base))
281 return PTR_ERR(mmio_priv->base);
282
283 netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, priv->irq);
284
285 return 0;
286}
287
288static const struct w5100_ops w5100_mmio_direct_ops = {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900289 .chip_id = W5100,
Akinobu Mita850576c2016-04-15 00:11:30 +0900290 .read = w5100_read_direct,
291 .write = w5100_write_direct,
292 .read16 = w5100_read16_direct,
293 .write16 = w5100_write16_direct,
294 .readbulk = w5100_readbulk_direct,
295 .writebulk = w5100_writebulk_direct,
296 .init = w5100_mmio_init,
297};
298
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000299/*
300 * In indirect address mode host system indirectly accesses registers by
301 * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
302 * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
303 * Mode Register (MR) is directly accessible.
304 *
305 * Only 0x04 bytes are required for memory space.
306 */
307#define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
308#define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
309
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900310static int w5100_read_indirect(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000311{
Akinobu Mita850576c2016-04-15 00:11:30 +0900312 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000313 unsigned long flags;
314 u8 data;
315
Akinobu Mita850576c2016-04-15 00:11:30 +0900316 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
317 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
318 data = w5100_read_direct(ndev, W5100_IDM_DR);
319 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000320
321 return data;
322}
323
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900324static int w5100_write_indirect(struct net_device *ndev, u32 addr, u8 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000325{
Akinobu Mita850576c2016-04-15 00:11:30 +0900326 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000327 unsigned long flags;
328
Akinobu Mita850576c2016-04-15 00:11:30 +0900329 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
330 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
331 w5100_write_direct(ndev, W5100_IDM_DR, data);
332 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
333
334 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000335}
336
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900337static int w5100_read16_indirect(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000338{
Akinobu Mita850576c2016-04-15 00:11:30 +0900339 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000340 unsigned long flags;
341 u16 data;
342
Akinobu Mita850576c2016-04-15 00:11:30 +0900343 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
344 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
345 data = w5100_read_direct(ndev, W5100_IDM_DR) << 8;
346 data |= w5100_read_direct(ndev, W5100_IDM_DR);
347 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000348
349 return data;
350}
351
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900352static int w5100_write16_indirect(struct net_device *ndev, u32 addr, u16 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000353{
Akinobu Mita850576c2016-04-15 00:11:30 +0900354 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000355 unsigned long flags;
356
Akinobu Mita850576c2016-04-15 00:11:30 +0900357 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
358 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
359 __w5100_write_direct(ndev, W5100_IDM_DR, data >> 8);
360 w5100_write_direct(ndev, W5100_IDM_DR, data);
361 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
362
363 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000364}
365
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900366static int w5100_readbulk_indirect(struct net_device *ndev, u32 addr, u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900367 int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000368{
Akinobu Mita850576c2016-04-15 00:11:30 +0900369 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000370 unsigned long flags;
371 int i;
372
Akinobu Mita850576c2016-04-15 00:11:30 +0900373 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
374 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000375
Akinobu Mita850576c2016-04-15 00:11:30 +0900376 for (i = 0; i < len; i++)
377 *buf++ = w5100_read_direct(ndev, W5100_IDM_DR);
378
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000379 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900380 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
381
382 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000383}
384
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900385static int w5100_writebulk_indirect(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900386 const u8 *buf, int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000387{
Akinobu Mita850576c2016-04-15 00:11:30 +0900388 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000389 unsigned long flags;
390 int i;
391
Akinobu Mita850576c2016-04-15 00:11:30 +0900392 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
393 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000394
Akinobu Mita850576c2016-04-15 00:11:30 +0900395 for (i = 0; i < len; i++)
396 __w5100_write_direct(ndev, W5100_IDM_DR, *buf++);
397
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000398 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900399 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
400
401 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000402}
403
Akinobu Mita850576c2016-04-15 00:11:30 +0900404static int w5100_reset_indirect(struct net_device *ndev)
405{
406 w5100_write_direct(ndev, W5100_MR, MR_RST);
407 mdelay(5);
408 w5100_write_direct(ndev, W5100_MR, MR_PB | MR_AI | MR_IND);
409
410 return 0;
411}
412
413static const struct w5100_ops w5100_mmio_indirect_ops = {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900414 .chip_id = W5100,
Akinobu Mita850576c2016-04-15 00:11:30 +0900415 .read = w5100_read_indirect,
416 .write = w5100_write_indirect,
417 .read16 = w5100_read16_indirect,
418 .write16 = w5100_write16_indirect,
419 .readbulk = w5100_readbulk_indirect,
420 .writebulk = w5100_writebulk_indirect,
421 .init = w5100_mmio_init,
422 .reset = w5100_reset_indirect,
423};
424
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000425#if defined(CONFIG_WIZNET_BUS_DIRECT)
Akinobu Mita850576c2016-04-15 00:11:30 +0900426
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900427static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900428{
429 return w5100_read_direct(priv->ndev, addr);
430}
431
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900432static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900433{
434 return w5100_write_direct(priv->ndev, addr, data);
435}
436
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900437static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900438{
439 return w5100_read16_direct(priv->ndev, addr);
440}
441
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900442static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900443{
444 return w5100_write16_direct(priv->ndev, addr, data);
445}
446
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900447static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900448{
449 return w5100_readbulk_direct(priv->ndev, addr, buf, len);
450}
451
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900452static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900453 int len)
454{
455 return w5100_writebulk_direct(priv->ndev, addr, buf, len);
456}
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000457
458#elif defined(CONFIG_WIZNET_BUS_INDIRECT)
Akinobu Mita850576c2016-04-15 00:11:30 +0900459
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900460static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900461{
462 return w5100_read_indirect(priv->ndev, addr);
463}
464
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900465static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900466{
467 return w5100_write_indirect(priv->ndev, addr, data);
468}
469
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900470static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900471{
472 return w5100_read16_indirect(priv->ndev, addr);
473}
474
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900475static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900476{
477 return w5100_write16_indirect(priv->ndev, addr, data);
478}
479
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900480static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900481{
482 return w5100_readbulk_indirect(priv->ndev, addr, buf, len);
483}
484
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900485static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900486 int len)
487{
488 return w5100_writebulk_indirect(priv->ndev, addr, buf, len);
489}
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000490
491#else /* CONFIG_WIZNET_BUS_ANY */
Akinobu Mita850576c2016-04-15 00:11:30 +0900492
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900493static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900494{
495 return priv->ops->read(priv->ndev, addr);
496}
497
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900498static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900499{
500 return priv->ops->write(priv->ndev, addr, data);
501}
502
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900503static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900504{
505 return priv->ops->read16(priv->ndev, addr);
506}
507
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900508static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900509{
510 return priv->ops->write16(priv->ndev, addr, data);
511}
512
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900513static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900514{
515 return priv->ops->readbulk(priv->ndev, addr, buf, len);
516}
517
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900518static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900519 int len)
520{
521 return priv->ops->writebulk(priv->ndev, addr, buf, len);
522}
523
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000524#endif
525
Akinobu Mita850576c2016-04-15 00:11:30 +0900526static int w5100_readbuf(struct w5100_priv *priv, u16 offset, u8 *buf, int len)
527{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900528 u32 addr;
Akinobu Mita850576c2016-04-15 00:11:30 +0900529 int remain = 0;
530 int ret;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900531 const u32 mem_start = priv->s0_rx_buf;
532 const u16 mem_size = priv->s0_rx_buf_size;
Akinobu Mita850576c2016-04-15 00:11:30 +0900533
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900534 offset %= mem_size;
535 addr = mem_start + offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900536
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900537 if (offset + len > mem_size) {
538 remain = (offset + len) % mem_size;
539 len = mem_size - offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900540 }
541
542 ret = w5100_readbulk(priv, addr, buf, len);
543 if (ret || !remain)
544 return ret;
545
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900546 return w5100_readbulk(priv, mem_start, buf + len, remain);
Akinobu Mita850576c2016-04-15 00:11:30 +0900547}
548
549static int w5100_writebuf(struct w5100_priv *priv, u16 offset, const u8 *buf,
550 int len)
551{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900552 u32 addr;
Akinobu Mita850576c2016-04-15 00:11:30 +0900553 int ret;
554 int remain = 0;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900555 const u32 mem_start = priv->s0_tx_buf;
556 const u16 mem_size = priv->s0_tx_buf_size;
Akinobu Mita850576c2016-04-15 00:11:30 +0900557
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900558 offset %= mem_size;
559 addr = mem_start + offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900560
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900561 if (offset + len > mem_size) {
562 remain = (offset + len) % mem_size;
563 len = mem_size - offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900564 }
565
566 ret = w5100_writebulk(priv, addr, buf, len);
567 if (ret || !remain)
568 return ret;
569
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900570 return w5100_writebulk(priv, mem_start, buf + len, remain);
Akinobu Mita850576c2016-04-15 00:11:30 +0900571}
572
573static int w5100_reset(struct w5100_priv *priv)
574{
575 if (priv->ops->reset)
576 return priv->ops->reset(priv->ndev);
577
578 w5100_write(priv, W5100_MR, MR_RST);
579 mdelay(5);
580 w5100_write(priv, W5100_MR, MR_PB);
581
582 return 0;
583}
584
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000585static int w5100_command(struct w5100_priv *priv, u16 cmd)
586{
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900587 unsigned long timeout;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000588
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900589 w5100_write(priv, W5100_S0_CR(priv), cmd);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000590
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900591 timeout = jiffies + msecs_to_jiffies(100);
592
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900593 while (w5100_read(priv, W5100_S0_CR(priv)) != 0) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000594 if (time_after(jiffies, timeout))
595 return -EIO;
596 cpu_relax();
597 }
598
599 return 0;
600}
601
602static void w5100_write_macaddr(struct w5100_priv *priv)
603{
604 struct net_device *ndev = priv->ndev;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000605
Akinobu Mita850576c2016-04-15 00:11:30 +0900606 w5100_writebulk(priv, W5100_SHAR, ndev->dev_addr, ETH_ALEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000607}
608
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900609static void w5100_socket_intr_mask(struct w5100_priv *priv, u8 mask)
610{
611 u32 imr;
612
613 if (priv->ops->chip_id == W5500)
614 imr = W5500_SIMR;
615 else
616 imr = W5100_IMR;
617
618 w5100_write(priv, imr, mask);
619}
620
621static void w5100_enable_intr(struct w5100_priv *priv)
622{
623 w5100_socket_intr_mask(priv, IR_S0);
624}
625
626static void w5100_disable_intr(struct w5100_priv *priv)
627{
628 w5100_socket_intr_mask(priv, 0);
629}
630
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900631static void w5100_memory_configure(struct w5100_priv *priv)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000632{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000633 /* Configure 16K of internal memory
634 * as 8K RX buffer and 8K TX buffer
635 */
636 w5100_write(priv, W5100_RMSR, 0x03);
637 w5100_write(priv, W5100_TMSR, 0x03);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000638}
639
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900640static void w5200_memory_configure(struct w5100_priv *priv)
641{
642 int i;
643
644 /* Configure internal RX memory as 16K RX buffer and
645 * internal TX memory as 16K TX buffer
646 */
647 w5100_write(priv, W5200_Sn_RXMEM_SIZE(0), 0x10);
648 w5100_write(priv, W5200_Sn_TXMEM_SIZE(0), 0x10);
649
650 for (i = 1; i < 8; i++) {
651 w5100_write(priv, W5200_Sn_RXMEM_SIZE(i), 0);
652 w5100_write(priv, W5200_Sn_TXMEM_SIZE(i), 0);
653 }
654}
655
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900656static void w5500_memory_configure(struct w5100_priv *priv)
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900657{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900658 int i;
659
660 /* Configure internal RX memory as 16K RX buffer and
661 * internal TX memory as 16K TX buffer
662 */
663 w5100_write(priv, W5500_Sn_RXMEM_SIZE(0), 0x10);
664 w5100_write(priv, W5500_Sn_TXMEM_SIZE(0), 0x10);
665
666 for (i = 1; i < 8; i++) {
667 w5100_write(priv, W5500_Sn_RXMEM_SIZE(i), 0);
668 w5100_write(priv, W5500_Sn_TXMEM_SIZE(i), 0);
669 }
670}
671
672static int w5100_hw_reset(struct w5100_priv *priv)
673{
674 u32 rtr;
675
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900676 w5100_reset(priv);
677
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900678 w5100_disable_intr(priv);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900679 w5100_write_macaddr(priv);
680
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900681 switch (priv->ops->chip_id) {
682 case W5100:
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900683 w5100_memory_configure(priv);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900684 rtr = W5100_RTR;
685 break;
686 case W5200:
687 w5200_memory_configure(priv);
688 rtr = W5100_RTR;
689 break;
690 case W5500:
691 w5500_memory_configure(priv);
692 rtr = W5500_RTR;
693 break;
694 default:
695 return -EINVAL;
696 }
697
698 if (w5100_read16(priv, rtr) != RTR_DEFAULT)
699 return -ENODEV;
700
701 return 0;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900702}
703
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000704static void w5100_hw_start(struct w5100_priv *priv)
705{
Akinobu Mitad41cd5f2016-05-14 14:55:48 +0900706 u8 mode = S0_MR_MACRAW;
707
708 if (!priv->promisc) {
709 if (priv->ops->chip_id == W5500)
710 mode |= W5500_S0_MR_MF;
711 else
712 mode |= S0_MR_MF;
713 }
714
715 w5100_write(priv, W5100_S0_MR(priv), mode);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000716 w5100_command(priv, S0_CR_OPEN);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900717 w5100_enable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000718}
719
720static void w5100_hw_close(struct w5100_priv *priv)
721{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900722 w5100_disable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000723 w5100_command(priv, S0_CR_CLOSE);
724}
725
726/***********************************************************************
727 *
728 * Device driver functions / callbacks
729 *
730 ***********************************************************************/
731
732static void w5100_get_drvinfo(struct net_device *ndev,
733 struct ethtool_drvinfo *info)
734{
735 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
736 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
737 strlcpy(info->bus_info, dev_name(ndev->dev.parent),
738 sizeof(info->bus_info));
739}
740
741static u32 w5100_get_link(struct net_device *ndev)
742{
743 struct w5100_priv *priv = netdev_priv(ndev);
744
745 if (gpio_is_valid(priv->link_gpio))
746 return !!gpio_get_value(priv->link_gpio);
747
748 return 1;
749}
750
751static u32 w5100_get_msglevel(struct net_device *ndev)
752{
753 struct w5100_priv *priv = netdev_priv(ndev);
754
755 return priv->msg_enable;
756}
757
758static void w5100_set_msglevel(struct net_device *ndev, u32 value)
759{
760 struct w5100_priv *priv = netdev_priv(ndev);
761
762 priv->msg_enable = value;
763}
764
765static int w5100_get_regs_len(struct net_device *ndev)
766{
767 return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
768}
769
770static void w5100_get_regs(struct net_device *ndev,
Akinobu Mita850576c2016-04-15 00:11:30 +0900771 struct ethtool_regs *regs, void *buf)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000772{
773 struct w5100_priv *priv = netdev_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000774
775 regs->version = 1;
Akinobu Mita850576c2016-04-15 00:11:30 +0900776 w5100_readbulk(priv, W5100_COMMON_REGS, buf, W5100_COMMON_REGS_LEN);
777 buf += W5100_COMMON_REGS_LEN;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900778 w5100_readbulk(priv, S0_REGS(priv), buf, W5100_S0_REGS_LEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000779}
780
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900781static void w5100_restart(struct net_device *ndev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000782{
783 struct w5100_priv *priv = netdev_priv(ndev);
784
785 netif_stop_queue(ndev);
786 w5100_hw_reset(priv);
787 w5100_hw_start(priv);
788 ndev->stats.tx_errors++;
Florian Westphal860e9532016-05-03 16:33:13 +0200789 netif_trans_update(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000790 netif_wake_queue(ndev);
791}
792
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900793static void w5100_restart_work(struct work_struct *work)
794{
795 struct w5100_priv *priv = container_of(work, struct w5100_priv,
796 restart_work);
797
798 w5100_restart(priv->ndev);
799}
800
801static void w5100_tx_timeout(struct net_device *ndev)
802{
803 struct w5100_priv *priv = netdev_priv(ndev);
804
805 if (priv->ops->may_sleep)
806 schedule_work(&priv->restart_work);
807 else
808 w5100_restart(ndev);
809}
810
811static void w5100_tx_skb(struct net_device *ndev, struct sk_buff *skb)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000812{
813 struct w5100_priv *priv = netdev_priv(ndev);
814 u16 offset;
815
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900816 offset = w5100_read16(priv, W5100_S0_TX_WR(priv));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000817 w5100_writebuf(priv, offset, skb->data, skb->len);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900818 w5100_write16(priv, W5100_S0_TX_WR(priv), offset + skb->len);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000819 ndev->stats.tx_bytes += skb->len;
820 ndev->stats.tx_packets++;
821 dev_kfree_skb(skb);
822
823 w5100_command(priv, S0_CR_SEND);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900824}
825
826static void w5100_tx_work(struct work_struct *work)
827{
828 struct w5100_priv *priv = container_of(work, struct w5100_priv,
829 tx_work);
830 struct sk_buff *skb = priv->tx_skb;
831
832 priv->tx_skb = NULL;
833
834 if (WARN_ON(!skb))
835 return;
836 w5100_tx_skb(priv->ndev, skb);
837}
838
839static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
840{
841 struct w5100_priv *priv = netdev_priv(ndev);
842
843 netif_stop_queue(ndev);
844
845 if (priv->ops->may_sleep) {
846 WARN_ON(priv->tx_skb);
847 priv->tx_skb = skb;
848 queue_work(priv->xfer_wq, &priv->tx_work);
849 } else {
850 w5100_tx_skb(ndev, skb);
851 }
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000852
853 return NETDEV_TX_OK;
854}
855
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900856static struct sk_buff *w5100_rx_skb(struct net_device *ndev)
857{
858 struct w5100_priv *priv = netdev_priv(ndev);
859 struct sk_buff *skb;
860 u16 rx_len;
861 u16 offset;
862 u8 header[2];
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900863 u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR(priv));
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900864
865 if (rx_buf_len == 0)
866 return NULL;
867
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900868 offset = w5100_read16(priv, W5100_S0_RX_RD(priv));
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900869 w5100_readbuf(priv, offset, header, 2);
870 rx_len = get_unaligned_be16(header) - 2;
871
872 skb = netdev_alloc_skb_ip_align(ndev, rx_len);
873 if (unlikely(!skb)) {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900874 w5100_write16(priv, W5100_S0_RX_RD(priv), offset + rx_buf_len);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900875 w5100_command(priv, S0_CR_RECV);
876 ndev->stats.rx_dropped++;
877 return NULL;
878 }
879
880 skb_put(skb, rx_len);
881 w5100_readbuf(priv, offset + 2, skb->data, rx_len);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900882 w5100_write16(priv, W5100_S0_RX_RD(priv), offset + 2 + rx_len);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900883 w5100_command(priv, S0_CR_RECV);
884 skb->protocol = eth_type_trans(skb, ndev);
885
886 ndev->stats.rx_packets++;
887 ndev->stats.rx_bytes += rx_len;
888
889 return skb;
890}
891
892static void w5100_rx_work(struct work_struct *work)
893{
894 struct w5100_priv *priv = container_of(work, struct w5100_priv,
895 rx_work);
896 struct sk_buff *skb;
897
898 while ((skb = w5100_rx_skb(priv->ndev)))
899 netif_rx_ni(skb);
900
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900901 w5100_enable_intr(priv);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900902}
903
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000904static int w5100_napi_poll(struct napi_struct *napi, int budget)
905{
906 struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000907 int rx_count;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000908
909 for (rx_count = 0; rx_count < budget; rx_count++) {
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900910 struct sk_buff *skb = w5100_rx_skb(priv->ndev);
911
912 if (skb)
913 netif_receive_skb(skb);
914 else
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000915 break;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000916 }
917
918 if (rx_count < budget) {
Yongbae Park5a3dba72015-03-10 11:35:07 +0900919 napi_complete(napi);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900920 w5100_enable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000921 }
922
923 return rx_count;
924}
925
926static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
927{
928 struct net_device *ndev = ndev_instance;
929 struct w5100_priv *priv = netdev_priv(ndev);
930
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900931 int ir = w5100_read(priv, W5100_S0_IR(priv));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000932 if (!ir)
933 return IRQ_NONE;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900934 w5100_write(priv, W5100_S0_IR(priv), ir);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000935
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000936 if (ir & S0_IR_SENDOK) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000937 netif_dbg(priv, tx_done, ndev, "tx done\n");
938 netif_wake_queue(ndev);
939 }
940
941 if (ir & S0_IR_RECV) {
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900942 w5100_disable_intr(priv);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900943
944 if (priv->ops->may_sleep)
945 queue_work(priv->xfer_wq, &priv->rx_work);
946 else if (napi_schedule_prep(&priv->napi))
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000947 __napi_schedule(&priv->napi);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000948 }
949
950 return IRQ_HANDLED;
951}
952
953static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
954{
955 struct net_device *ndev = ndev_instance;
956 struct w5100_priv *priv = netdev_priv(ndev);
957
958 if (netif_running(ndev)) {
959 if (gpio_get_value(priv->link_gpio) != 0) {
960 netif_info(priv, link, ndev, "link is up\n");
961 netif_carrier_on(ndev);
962 } else {
963 netif_info(priv, link, ndev, "link is down\n");
964 netif_carrier_off(ndev);
965 }
966 }
967
968 return IRQ_HANDLED;
969}
970
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900971static void w5100_setrx_work(struct work_struct *work)
972{
973 struct w5100_priv *priv = container_of(work, struct w5100_priv,
974 setrx_work);
975
976 w5100_hw_start(priv);
977}
978
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000979static void w5100_set_rx_mode(struct net_device *ndev)
980{
981 struct w5100_priv *priv = netdev_priv(ndev);
982 bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
983
984 if (priv->promisc != set_promisc) {
985 priv->promisc = set_promisc;
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900986
987 if (priv->ops->may_sleep)
988 schedule_work(&priv->setrx_work);
989 else
990 w5100_hw_start(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000991 }
992}
993
994static int w5100_set_macaddr(struct net_device *ndev, void *addr)
995{
996 struct w5100_priv *priv = netdev_priv(ndev);
997 struct sockaddr *sock_addr = addr;
998
999 if (!is_valid_ether_addr(sock_addr->sa_data))
1000 return -EADDRNOTAVAIL;
1001 memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001002 w5100_write_macaddr(priv);
1003 return 0;
1004}
1005
1006static int w5100_open(struct net_device *ndev)
1007{
1008 struct w5100_priv *priv = netdev_priv(ndev);
1009
1010 netif_info(priv, ifup, ndev, "enabling\n");
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001011 w5100_hw_start(priv);
1012 napi_enable(&priv->napi);
1013 netif_start_queue(ndev);
1014 if (!gpio_is_valid(priv->link_gpio) ||
1015 gpio_get_value(priv->link_gpio) != 0)
1016 netif_carrier_on(ndev);
1017 return 0;
1018}
1019
1020static int w5100_stop(struct net_device *ndev)
1021{
1022 struct w5100_priv *priv = netdev_priv(ndev);
1023
1024 netif_info(priv, ifdown, ndev, "shutting down\n");
1025 w5100_hw_close(priv);
1026 netif_carrier_off(ndev);
1027 netif_stop_queue(ndev);
1028 napi_disable(&priv->napi);
1029 return 0;
1030}
1031
1032static const struct ethtool_ops w5100_ethtool_ops = {
1033 .get_drvinfo = w5100_get_drvinfo,
1034 .get_msglevel = w5100_get_msglevel,
1035 .set_msglevel = w5100_set_msglevel,
1036 .get_link = w5100_get_link,
1037 .get_regs_len = w5100_get_regs_len,
1038 .get_regs = w5100_get_regs,
1039};
1040
1041static const struct net_device_ops w5100_netdev_ops = {
1042 .ndo_open = w5100_open,
1043 .ndo_stop = w5100_stop,
1044 .ndo_start_xmit = w5100_start_tx,
1045 .ndo_tx_timeout = w5100_tx_timeout,
1046 .ndo_set_rx_mode = w5100_set_rx_mode,
1047 .ndo_set_mac_address = w5100_set_macaddr,
1048 .ndo_validate_addr = eth_validate_addr,
1049 .ndo_change_mtu = eth_change_mtu,
1050};
1051
Akinobu Mita850576c2016-04-15 00:11:30 +09001052static int w5100_mmio_probe(struct platform_device *pdev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001053{
Jingoo Han5988aa62013-08-30 14:07:38 +09001054 struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
Akinobu Mita850576c2016-04-15 00:11:30 +09001055 u8 *mac_addr = NULL;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001056 struct resource *mem;
Akinobu Mita850576c2016-04-15 00:11:30 +09001057 const struct w5100_ops *ops;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001058 int irq;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001059
Akinobu Mita850576c2016-04-15 00:11:30 +09001060 if (data && is_valid_ether_addr(data->mac_addr))
1061 mac_addr = data->mac_addr;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001062
1063 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Akinobu Mita850576c2016-04-15 00:11:30 +09001064 if (resource_size(mem) < W5100_BUS_DIRECT_SIZE)
1065 ops = &w5100_mmio_indirect_ops;
1066 else
1067 ops = &w5100_mmio_direct_ops;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001068
1069 irq = platform_get_irq(pdev, 0);
1070 if (irq < 0)
1071 return irq;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001072
Akinobu Mita850576c2016-04-15 00:11:30 +09001073 return w5100_probe(&pdev->dev, ops, sizeof(struct w5100_mmio_priv),
1074 mac_addr, irq, data ? data->link_gpio : -EINVAL);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001075}
1076
Akinobu Mita850576c2016-04-15 00:11:30 +09001077static int w5100_mmio_remove(struct platform_device *pdev)
1078{
1079 return w5100_remove(&pdev->dev);
1080}
1081
1082void *w5100_ops_priv(const struct net_device *ndev)
1083{
1084 return netdev_priv(ndev) +
1085 ALIGN(sizeof(struct w5100_priv), NETDEV_ALIGN);
1086}
1087EXPORT_SYMBOL_GPL(w5100_ops_priv);
1088
1089int w5100_probe(struct device *dev, const struct w5100_ops *ops,
1090 int sizeof_ops_priv, u8 *mac_addr, int irq, int link_gpio)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001091{
1092 struct w5100_priv *priv;
1093 struct net_device *ndev;
1094 int err;
Akinobu Mita850576c2016-04-15 00:11:30 +09001095 size_t alloc_size;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001096
Akinobu Mita850576c2016-04-15 00:11:30 +09001097 alloc_size = sizeof(*priv);
1098 if (sizeof_ops_priv) {
1099 alloc_size = ALIGN(alloc_size, NETDEV_ALIGN);
1100 alloc_size += sizeof_ops_priv;
1101 }
1102 alloc_size += NETDEV_ALIGN - 1;
1103
1104 ndev = alloc_etherdev(alloc_size);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001105 if (!ndev)
1106 return -ENOMEM;
Akinobu Mita850576c2016-04-15 00:11:30 +09001107 SET_NETDEV_DEV(ndev, dev);
1108 dev_set_drvdata(dev, ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001109 priv = netdev_priv(ndev);
Akinobu Mita35ef7d62016-04-27 05:43:48 +09001110
1111 switch (ops->chip_id) {
1112 case W5100:
1113 priv->s0_regs = W5100_S0_REGS;
1114 priv->s0_tx_buf = W5100_TX_MEM_START;
1115 priv->s0_tx_buf_size = W5100_TX_MEM_SIZE;
1116 priv->s0_rx_buf = W5100_RX_MEM_START;
1117 priv->s0_rx_buf_size = W5100_RX_MEM_SIZE;
1118 break;
1119 case W5200:
1120 priv->s0_regs = W5200_S0_REGS;
1121 priv->s0_tx_buf = W5200_TX_MEM_START;
1122 priv->s0_tx_buf_size = W5200_TX_MEM_SIZE;
1123 priv->s0_rx_buf = W5200_RX_MEM_START;
1124 priv->s0_rx_buf_size = W5200_RX_MEM_SIZE;
1125 break;
1126 case W5500:
1127 priv->s0_regs = W5500_S0_REGS;
1128 priv->s0_tx_buf = W5500_TX_MEM_START;
1129 priv->s0_tx_buf_size = W5500_TX_MEM_SIZE;
1130 priv->s0_rx_buf = W5500_RX_MEM_START;
1131 priv->s0_rx_buf_size = W5500_RX_MEM_SIZE;
1132 break;
1133 default:
1134 err = -EINVAL;
1135 goto err_register;
1136 }
1137
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001138 priv->ndev = ndev;
Akinobu Mita850576c2016-04-15 00:11:30 +09001139 priv->ops = ops;
1140 priv->irq = irq;
1141 priv->link_gpio = link_gpio;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001142
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001143 ndev->netdev_ops = &w5100_netdev_ops;
1144 ndev->ethtool_ops = &w5100_ethtool_ops;
1145 ndev->watchdog_timeo = HZ;
1146 netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
1147
1148 /* This chip doesn't support VLAN packets with normal MTU,
1149 * so disable VLAN for this device.
1150 */
1151 ndev->features |= NETIF_F_VLAN_CHALLENGED;
1152
1153 err = register_netdev(ndev);
1154 if (err < 0)
1155 goto err_register;
1156
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001157 priv->xfer_wq = create_workqueue(netdev_name(ndev));
1158 if (!priv->xfer_wq) {
1159 err = -ENOMEM;
1160 goto err_wq;
1161 }
1162
1163 INIT_WORK(&priv->rx_work, w5100_rx_work);
1164 INIT_WORK(&priv->tx_work, w5100_tx_work);
1165 INIT_WORK(&priv->setrx_work, w5100_setrx_work);
1166 INIT_WORK(&priv->restart_work, w5100_restart_work);
1167
Akinobu Mita850576c2016-04-15 00:11:30 +09001168 if (mac_addr)
1169 memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
1170 else
1171 eth_hw_addr_random(ndev);
1172
1173 if (priv->ops->init) {
1174 err = priv->ops->init(priv->ndev);
1175 if (err)
1176 goto err_hw;
1177 }
1178
Akinobu Mita35ef7d62016-04-27 05:43:48 +09001179 err = w5100_hw_reset(priv);
1180 if (err)
Akinobu Mita850576c2016-04-15 00:11:30 +09001181 goto err_hw;
Akinobu Mita850576c2016-04-15 00:11:30 +09001182
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001183 if (ops->may_sleep) {
1184 err = request_threaded_irq(priv->irq, NULL, w5100_interrupt,
1185 IRQF_TRIGGER_LOW | IRQF_ONESHOT,
1186 netdev_name(ndev), ndev);
1187 } else {
1188 err = request_irq(priv->irq, w5100_interrupt,
1189 IRQF_TRIGGER_LOW, netdev_name(ndev), ndev);
1190 }
Akinobu Mita850576c2016-04-15 00:11:30 +09001191 if (err)
1192 goto err_hw;
1193
1194 if (gpio_is_valid(priv->link_gpio)) {
1195 char *link_name = devm_kzalloc(dev, 16, GFP_KERNEL);
1196
1197 if (!link_name) {
1198 err = -ENOMEM;
1199 goto err_gpio;
1200 }
1201 snprintf(link_name, 16, "%s-link", netdev_name(ndev));
1202 priv->link_irq = gpio_to_irq(priv->link_gpio);
1203 if (request_any_context_irq(priv->link_irq, w5100_detect_link,
1204 IRQF_TRIGGER_RISING |
1205 IRQF_TRIGGER_FALLING,
1206 link_name, priv->ndev) < 0)
1207 priv->link_gpio = -EINVAL;
1208 }
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001209
1210 return 0;
1211
Akinobu Mita850576c2016-04-15 00:11:30 +09001212err_gpio:
1213 free_irq(priv->irq, ndev);
1214err_hw:
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001215 destroy_workqueue(priv->xfer_wq);
1216err_wq:
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001217 unregister_netdev(ndev);
1218err_register:
1219 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001220 return err;
1221}
Akinobu Mita850576c2016-04-15 00:11:30 +09001222EXPORT_SYMBOL_GPL(w5100_probe);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001223
Akinobu Mita850576c2016-04-15 00:11:30 +09001224int w5100_remove(struct device *dev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001225{
Akinobu Mita850576c2016-04-15 00:11:30 +09001226 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001227 struct w5100_priv *priv = netdev_priv(ndev);
1228
1229 w5100_hw_reset(priv);
1230 free_irq(priv->irq, ndev);
1231 if (gpio_is_valid(priv->link_gpio))
1232 free_irq(priv->link_irq, ndev);
1233
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001234 flush_work(&priv->setrx_work);
1235 flush_work(&priv->restart_work);
1236 flush_workqueue(priv->xfer_wq);
1237 destroy_workqueue(priv->xfer_wq);
1238
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001239 unregister_netdev(ndev);
1240 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001241 return 0;
1242}
Akinobu Mita850576c2016-04-15 00:11:30 +09001243EXPORT_SYMBOL_GPL(w5100_remove);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001244
Jingoo Han4294beb2013-03-25 21:02:55 +00001245#ifdef CONFIG_PM_SLEEP
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001246static int w5100_suspend(struct device *dev)
1247{
Akinobu Mita850576c2016-04-15 00:11:30 +09001248 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001249 struct w5100_priv *priv = netdev_priv(ndev);
1250
1251 if (netif_running(ndev)) {
1252 netif_carrier_off(ndev);
1253 netif_device_detach(ndev);
1254
1255 w5100_hw_close(priv);
1256 }
1257 return 0;
1258}
1259
1260static int w5100_resume(struct device *dev)
1261{
Akinobu Mita850576c2016-04-15 00:11:30 +09001262 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001263 struct w5100_priv *priv = netdev_priv(ndev);
1264
1265 if (netif_running(ndev)) {
1266 w5100_hw_reset(priv);
1267 w5100_hw_start(priv);
1268
1269 netif_device_attach(ndev);
1270 if (!gpio_is_valid(priv->link_gpio) ||
1271 gpio_get_value(priv->link_gpio) != 0)
1272 netif_carrier_on(ndev);
1273 }
1274 return 0;
1275}
Jingoo Han4294beb2013-03-25 21:02:55 +00001276#endif /* CONFIG_PM_SLEEP */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001277
Akinobu Mita850576c2016-04-15 00:11:30 +09001278SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
1279EXPORT_SYMBOL_GPL(w5100_pm_ops);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001280
Akinobu Mita850576c2016-04-15 00:11:30 +09001281static struct platform_driver w5100_mmio_driver = {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001282 .driver = {
1283 .name = DRV_NAME,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001284 .pm = &w5100_pm_ops,
1285 },
Akinobu Mita850576c2016-04-15 00:11:30 +09001286 .probe = w5100_mmio_probe,
1287 .remove = w5100_mmio_remove,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001288};
Akinobu Mita850576c2016-04-15 00:11:30 +09001289module_platform_driver(w5100_mmio_driver);