blob: ad3a0187d306b364d6ee4e6e5ce151e53c1c7a69 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041
42#include "drm_crtc_helper.h"
43
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78 int, int, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 int target, int refclk, intel_clock_t *best_clock);
87static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080090
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091static bool
92intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
93 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080094static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
96 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
Chris Wilson021357a2010-09-07 20:54:59 +010098static inline u32 /* units of 100MHz */
99intel_fdi_link_freq(struct drm_device *dev)
100{
Chris Wilson8b99e682010-10-13 09:59:17 +0100101 if (IS_GEN5(dev)) {
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
104 } else
105 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100106}
107
Keith Packarde4b36692009-06-05 19:22:17 -0700108static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800119 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700120};
121
122static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 .dot = { .min = 25000, .max = 350000 },
124 .vco = { .min = 930000, .max = 1400000 },
125 .n = { .min = 3, .max = 16 },
126 .m = { .min = 96, .max = 140 },
127 .m1 = { .min = 18, .max = 26 },
128 .m2 = { .min = 6, .max = 16 },
129 .p = { .min = 4, .max = 128 },
130 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700131 .p2 = { .dot_limit = 165000,
132 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800133 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
141 .m1 = { .min = 10, .max = 22 },
142 .m2 = { .min = 5, .max = 9 },
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800147 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700148};
149
150static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 20000, .max = 400000 },
152 .vco = { .min = 1400000, .max = 2800000 },
153 .n = { .min = 1, .max = 6 },
154 .m = { .min = 70, .max = 120 },
155 .m1 = { .min = 10, .max = 22 },
156 .m2 = { .min = 5, .max = 9 },
157 .p = { .min = 7, .max = 98 },
158 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 112000,
160 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800161 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700162};
163
Eric Anholt273e27c2011-03-30 13:01:10 -0700164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700166 .dot = { .min = 25000, .max = 270000 },
167 .vco = { .min = 1750000, .max = 3500000},
168 .n = { .min = 1, .max = 4 },
169 .m = { .min = 104, .max = 138 },
170 .m1 = { .min = 17, .max = 23 },
171 .m2 = { .min = 5, .max = 11 },
172 .p = { .min = 10, .max = 30 },
173 .p1 = { .min = 1, .max = 3},
174 .p2 = { .dot_limit = 270000,
175 .p2_slow = 10,
176 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800177 },
Ma Lingd4906092009-03-18 20:13:27 +0800178 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700179};
180
181static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 22000, .max = 400000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 16, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 5, .max = 80 },
189 .p1 = { .min = 1, .max = 8},
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800192 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .dot = { .min = 20000, .max = 115000 },
197 .vco = { .min = 1750000, .max = 3500000 },
198 .n = { .min = 1, .max = 3 },
199 .m = { .min = 104, .max = 138 },
200 .m1 = { .min = 17, .max = 23 },
201 .m2 = { .min = 5, .max = 11 },
202 .p = { .min = 28, .max = 112 },
203 .p1 = { .min = 2, .max = 8 },
204 .p2 = { .dot_limit = 0,
205 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800206 },
Ma Lingd4906092009-03-18 20:13:27 +0800207 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .dot = { .min = 80000, .max = 224000 },
212 .vco = { .min = 1750000, .max = 3500000 },
213 .n = { .min = 1, .max = 3 },
214 .m = { .min = 104, .max = 138 },
215 .m1 = { .min = 17, .max = 23 },
216 .m2 = { .min = 5, .max = 11 },
217 .p = { .min = 14, .max = 42 },
218 .p1 = { .min = 2, .max = 6 },
219 .p2 = { .dot_limit = 0,
220 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Ma Lingd4906092009-03-18 20:13:27 +0800222 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700223};
224
225static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .dot = { .min = 161670, .max = 227000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 2 },
229 .m = { .min = 97, .max = 108 },
230 .m1 = { .min = 0x10, .max = 0x12 },
231 .m2 = { .min = 0x05, .max = 0x06 },
232 .p = { .min = 10, .max = 20 },
233 .p1 = { .min = 1, .max = 2},
234 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500239static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .dot = { .min = 20000, .max = 400000},
241 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .n = { .min = 3, .max = 6 },
244 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m1 = { .min = 0, .max = 0 },
247 .m2 = { .min = 0, .max = 254 },
248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800252 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1700000, .max = 3500000 },
258 .n = { .min = 3, .max = 6 },
259 .m = { .min = 2, .max = 256 },
260 .m1 = { .min = 0, .max = 0 },
261 .m2 = { .min = 0, .max = 254 },
262 .p = { .min = 7, .max = 112 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800266 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269/* Ironlake / Sandybridge
270 *
271 * We calculate clock using (register_value + 2) for N/M1/M2, so here
272 * the range value for them is (actual_value - 2).
273 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 5 },
278 .m = { .min = 79, .max = 127 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800285 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800288static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .dot = { .min = 25000, .max = 350000 },
290 .vco = { .min = 1760000, .max = 3510000 },
291 .n = { .min = 1, .max = 3 },
292 .m = { .min = 79, .max = 118 },
293 .m1 = { .min = 12, .max = 22 },
294 .m2 = { .min = 5, .max = 9 },
295 .p = { .min = 28, .max = 112 },
296 .p1 = { .min = 2, .max = 8 },
297 .p2 = { .dot_limit = 225000,
298 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800299 .find_pll = intel_g4x_find_best_PLL,
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 56 },
310 .p1 = { .min = 2, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313 .find_pll = intel_g4x_find_best_PLL,
314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 2 },
321 .m = { .min = 79, .max = 126 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328 .find_pll = intel_g4x_find_best_PLL,
329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 126 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800342 .find_pll = intel_g4x_find_best_PLL,
343};
344
345static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000},
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 81, .max = 90 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 10, .max = 20 },
353 .p1 = { .min = 1, .max = 2},
354 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800357};
358
Chris Wilson1b894b52010-12-14 20:04:54 +0000359static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
360 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 struct drm_device *dev = crtc->dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365
366 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
368 LVDS_CLKB_POWER_UP) {
369 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000370 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dual_lvds_100m;
372 else
373 limit = &intel_limits_ironlake_dual_lvds;
374 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000375 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800376 limit = &intel_limits_ironlake_single_lvds_100m;
377 else
378 limit = &intel_limits_ironlake_single_lvds;
379 }
380 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800381 HAS_eDP)
382 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
386 return limit;
387}
388
Ma Ling044c7c42009-03-18 20:13:23 +0800389static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
390{
391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 const intel_limit_t *limit;
394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
396 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
397 LVDS_CLKB_POWER_UP)
398 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700399 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800400 else
401 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700402 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800403 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800406 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800412
413 return limit;
414}
415
Chris Wilson1b894b52010-12-14 20:04:54 +0000416static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
418 struct drm_device *dev = crtc->dev;
419 const intel_limit_t *limit;
420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800424 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800428 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100430 } else if (!IS_GEN2(dev)) {
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
432 limit = &intel_limits_i9xx_lvds;
433 else
434 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800435 } else {
436 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 else
Keith Packarde4b36692009-06-05 19:22:17 -0700439 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 }
441 return limit;
442}
443
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500444/* m1 is reserved as 0 in Pineview, n is a ring counter */
445static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800446{
Shaohua Li21778322009-02-23 15:19:16 +0800447 clock->m = clock->m2 + 2;
448 clock->p = clock->p1 * clock->p2;
449 clock->vco = refclk * clock->m / clock->n;
450 clock->dot = clock->vco / clock->p;
451}
452
453static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
454{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500455 if (IS_PINEVIEW(dev)) {
456 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800457 return;
458 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
460 clock->p = clock->p1 * clock->p2;
461 clock->vco = refclk * clock->m / (clock->n + 2);
462 clock->dot = clock->vco / clock->p;
463}
464
Jesse Barnes79e53942008-11-07 14:24:08 -0800465/**
466 * Returns whether any output on the specified pipe is of the specified type
467 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470 struct drm_device *dev = crtc->dev;
471 struct drm_mode_config *mode_config = &dev->mode_config;
472 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
475 if (encoder->base.crtc == crtc && encoder->type == type)
476 return true;
477
478 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800479}
480
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800481#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800482/**
483 * Returns whether the given set of divisors are valid for a given refclk with
484 * the given connectors.
485 */
486
Chris Wilson1b894b52010-12-14 20:04:54 +0000487static bool intel_PLL_is_valid(struct drm_device *dev,
488 const intel_limit_t *limit,
489 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
508 * connector, etc., rather than just a single range.
509 */
510 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
513 return true;
514}
515
Ma Lingd4906092009-03-18 20:13:27 +0800516static bool
517intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
518 int target, int refclk, intel_clock_t *best_clock)
519
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int err = target;
525
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800527 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 /*
529 * For LVDS, if the panel is on, just rely on its current
530 * settings for dual-channel. We haven't figured out how to
531 * reliably set up different single/dual channel state, if we
532 * even can.
533 */
534 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
535 LVDS_CLKB_POWER_UP)
536 clock.p2 = limit->p2.p2_fast;
537 else
538 clock.p2 = limit->p2.p2_slow;
539 } else {
540 if (target < limit->p2.dot_limit)
541 clock.p2 = limit->p2.p2_slow;
542 else
543 clock.p2 = limit->p2.p2_fast;
544 }
545
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
Zhao Yakui42158662009-11-20 11:24:18 +0800548 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
549 clock.m1++) {
550 for (clock.m2 = limit->m2.min;
551 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 /* m1 is always 0 in Pineview */
553 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800554 break;
555 for (clock.n = limit->n.min;
556 clock.n <= limit->n.max; clock.n++) {
557 for (clock.p1 = limit->p1.min;
558 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 int this_err;
560
Shaohua Li21778322009-02-23 15:19:16 +0800561 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (!intel_PLL_is_valid(dev, limit,
563 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 continue;
565
566 this_err = abs(clock.dot - target);
567 if (this_err < err) {
568 *best_clock = clock;
569 err = this_err;
570 }
571 }
572 }
573 }
574 }
575
576 return (err != target);
577}
578
Ma Lingd4906092009-03-18 20:13:27 +0800579static bool
580intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
581 int target, int refclk, intel_clock_t *best_clock)
582{
583 struct drm_device *dev = crtc->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
585 intel_clock_t clock;
586 int max_n;
587 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400588 /* approximately equals target * 0.00585 */
589 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800590 found = false;
591
592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800593 int lvds_reg;
594
Eric Anholtc619eed2010-01-28 16:45:52 -0800595 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800596 lvds_reg = PCH_LVDS;
597 else
598 lvds_reg = LVDS;
599 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800600 LVDS_CLKB_POWER_UP)
601 clock.p2 = limit->p2.p2_fast;
602 else
603 clock.p2 = limit->p2.p2_slow;
604 } else {
605 if (target < limit->p2.dot_limit)
606 clock.p2 = limit->p2.p2_slow;
607 else
608 clock.p2 = limit->p2.p2_fast;
609 }
610
611 memset(best_clock, 0, sizeof(*best_clock));
612 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200615 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800616 for (clock.m1 = limit->m1.max;
617 clock.m1 >= limit->m1.min; clock.m1--) {
618 for (clock.m2 = limit->m2.max;
619 clock.m2 >= limit->m2.min; clock.m2--) {
620 for (clock.p1 = limit->p1.max;
621 clock.p1 >= limit->p1.min; clock.p1--) {
622 int this_err;
623
Shaohua Li21778322009-02-23 15:19:16 +0800624 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000625 if (!intel_PLL_is_valid(dev, limit,
626 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800627 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000628
629 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800630 if (this_err < err_most) {
631 *best_clock = clock;
632 err_most = this_err;
633 max_n = clock.n;
634 found = true;
635 }
636 }
637 }
638 }
639 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800640 return found;
641}
Ma Lingd4906092009-03-18 20:13:27 +0800642
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800649
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800650 if (target < 200000) {
651 clock.n = 1;
652 clock.p1 = 2;
653 clock.p2 = 10;
654 clock.m1 = 12;
655 clock.m2 = 9;
656 } else {
657 clock.n = 2;
658 clock.p1 = 1;
659 clock.p2 = 10;
660 clock.m1 = 14;
661 clock.m2 = 8;
662 }
663 intel_clock(dev, refclk, &clock);
664 memcpy(best_clock, &clock, sizeof(intel_clock_t));
665 return true;
666}
667
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668/* DisplayPort has only two frequencies, 162MHz and 270MHz */
669static bool
670intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
671 int target, int refclk, intel_clock_t *best_clock)
672{
Chris Wilson5eddb702010-09-11 13:48:45 +0100673 intel_clock_t clock;
674 if (target < 200000) {
675 clock.p1 = 2;
676 clock.p2 = 10;
677 clock.n = 2;
678 clock.m1 = 23;
679 clock.m2 = 8;
680 } else {
681 clock.p1 = 1;
682 clock.p2 = 10;
683 clock.n = 1;
684 clock.m1 = 14;
685 clock.m2 = 2;
686 }
687 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
688 clock.p = (clock.p1 * clock.p2);
689 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
690 clock.vco = 0;
691 memcpy(best_clock, &clock, sizeof(intel_clock_t));
692 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693}
694
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700695/**
696 * intel_wait_for_vblank - wait for vblank on a given pipe
697 * @dev: drm device
698 * @pipe: pipe to wait for
699 *
700 * Wait for vblank to occur on a given pipe. Needed for various bits of
701 * mode setting code.
702 */
703void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800704{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700707
Chris Wilson300387c2010-09-05 20:25:43 +0100708 /* Clear existing vblank status. Note this will clear any other
709 * sticky status fields as well.
710 *
711 * This races with i915_driver_irq_handler() with the result
712 * that either function could miss a vblank event. Here it is not
713 * fatal, as we will either wait upon the next vblank interrupt or
714 * timeout. Generally speaking intel_wait_for_vblank() is only
715 * called during modeset at which time the GPU should be idle and
716 * should *not* be performing page flips and thus not waiting on
717 * vblanks...
718 * Currently, the result of us stealing a vblank from the irq
719 * handler is that a single frame will be skipped during swapbuffers.
720 */
721 I915_WRITE(pipestat_reg,
722 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
723
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700724 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100725 if (wait_for(I915_READ(pipestat_reg) &
726 PIPE_VBLANK_INTERRUPT_STATUS,
727 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700728 DRM_DEBUG_KMS("vblank wait timed out\n");
729}
730
Keith Packardab7ad7f2010-10-03 00:33:06 -0700731/*
732 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * After disabling a pipe, we can't wait for vblank in the usual way,
737 * spinning on the vblank interrupt status bit, since we won't actually
738 * see an interrupt when the pipe is disabled.
739 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700740 * On Gen4 and above:
741 * wait for the pipe register state bit to turn off
742 *
743 * Otherwise:
744 * wait for the display line value to settle (it usually
745 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100748void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700751
Keith Packardab7ad7f2010-10-03 00:33:06 -0700752 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100753 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700754
Keith Packardab7ad7f2010-10-03 00:33:06 -0700755 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100756 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
757 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700758 DRM_DEBUG_KMS("pipe_off wait timed out\n");
759 } else {
760 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100761 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700762 unsigned long timeout = jiffies + msecs_to_jiffies(100);
763
764 /* Wait for the display line to settle */
765 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100768 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 time_after(timeout, jiffies));
770 if (time_after(jiffies, timeout))
771 DRM_DEBUG_KMS("pipe_off wait timed out\n");
772 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800773}
774
Jesse Barnesb24e7172011-01-04 15:09:30 -0800775static const char *state_string(bool enabled)
776{
777 return enabled ? "on" : "off";
778}
779
780/* Only for pre-ILK configs */
781static void assert_pll(struct drm_i915_private *dev_priv,
782 enum pipe pipe, bool state)
783{
784 int reg;
785 u32 val;
786 bool cur_state;
787
788 reg = DPLL(pipe);
789 val = I915_READ(reg);
790 cur_state = !!(val & DPLL_VCO_ENABLE);
791 WARN(cur_state != state,
792 "PLL state assertion failure (expected %s, current %s)\n",
793 state_string(state), state_string(cur_state));
794}
795#define assert_pll_enabled(d, p) assert_pll(d, p, true)
796#define assert_pll_disabled(d, p) assert_pll(d, p, false)
797
Jesse Barnes040484a2011-01-03 12:14:26 -0800798/* For ILK+ */
799static void assert_pch_pll(struct drm_i915_private *dev_priv,
800 enum pipe pipe, bool state)
801{
802 int reg;
803 u32 val;
804 bool cur_state;
805
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700806 if (HAS_PCH_CPT(dev_priv->dev)) {
807 u32 pch_dpll;
808
809 pch_dpll = I915_READ(PCH_DPLL_SEL);
810
811 /* Make sure the selected PLL is enabled to the transcoder */
812 WARN(!((pch_dpll >> (4 * pipe)) & 8),
813 "transcoder %d PLL not enabled\n", pipe);
814
815 /* Convert the transcoder pipe number to a pll pipe number */
816 pipe = (pch_dpll >> (4 * pipe)) & 1;
817 }
818
Jesse Barnes040484a2011-01-03 12:14:26 -0800819 reg = PCH_DPLL(pipe);
820 val = I915_READ(reg);
821 cur_state = !!(val & DPLL_VCO_ENABLE);
822 WARN(cur_state != state,
823 "PCH PLL state assertion failure (expected %s, current %s)\n",
824 state_string(state), state_string(cur_state));
825}
826#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
827#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
828
829static void assert_fdi_tx(struct drm_i915_private *dev_priv,
830 enum pipe pipe, bool state)
831{
832 int reg;
833 u32 val;
834 bool cur_state;
835
836 reg = FDI_TX_CTL(pipe);
837 val = I915_READ(reg);
838 cur_state = !!(val & FDI_TX_ENABLE);
839 WARN(cur_state != state,
840 "FDI TX state assertion failure (expected %s, current %s)\n",
841 state_string(state), state_string(cur_state));
842}
843#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
844#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
845
846static void assert_fdi_rx(struct drm_i915_private *dev_priv,
847 enum pipe pipe, bool state)
848{
849 int reg;
850 u32 val;
851 bool cur_state;
852
853 reg = FDI_RX_CTL(pipe);
854 val = I915_READ(reg);
855 cur_state = !!(val & FDI_RX_ENABLE);
856 WARN(cur_state != state,
857 "FDI RX state assertion failure (expected %s, current %s)\n",
858 state_string(state), state_string(cur_state));
859}
860#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
861#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
862
863static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 /* ILK FDI PLL is always enabled */
870 if (dev_priv->info->gen == 5)
871 return;
872
873 reg = FDI_TX_CTL(pipe);
874 val = I915_READ(reg);
875 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
876}
877
878static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
879 enum pipe pipe)
880{
881 int reg;
882 u32 val;
883
884 reg = FDI_RX_CTL(pipe);
885 val = I915_READ(reg);
886 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
887}
888
Jesse Barnesea0760c2011-01-04 15:09:32 -0800889static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 int pp_reg, lvds_reg;
893 u32 val;
894 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200895 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800896
897 if (HAS_PCH_SPLIT(dev_priv->dev)) {
898 pp_reg = PCH_PP_CONTROL;
899 lvds_reg = PCH_LVDS;
900 } else {
901 pp_reg = PP_CONTROL;
902 lvds_reg = LVDS;
903 }
904
905 val = I915_READ(pp_reg);
906 if (!(val & PANEL_POWER_ON) ||
907 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
908 locked = false;
909
910 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
911 panel_pipe = PIPE_B;
912
913 WARN(panel_pipe == pipe && locked,
914 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800916}
917
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918static void assert_pipe(struct drm_i915_private *dev_priv,
919 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920{
921 int reg;
922 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800923 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
925 reg = PIPECONF(pipe);
926 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800927 cur_state = !!(val & PIPECONF_ENABLE);
928 WARN(cur_state != state,
929 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800932#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
933#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934
935static void assert_plane_enabled(struct drm_i915_private *dev_priv,
936 enum plane plane)
937{
938 int reg;
939 u32 val;
940
941 reg = DSPCNTR(plane);
942 val = I915_READ(reg);
943 WARN(!(val & DISPLAY_PLANE_ENABLE),
944 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800945 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800946}
947
948static void assert_planes_disabled(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 int reg, i;
952 u32 val;
953 int cur_pipe;
954
Jesse Barnes19ec1352011-02-02 12:28:02 -0800955 /* Planes are fixed to pipes on ILK+ */
956 if (HAS_PCH_SPLIT(dev_priv->dev))
957 return;
958
Jesse Barnesb24e7172011-01-04 15:09:30 -0800959 /* Need to check both planes against the pipe */
960 for (i = 0; i < 2; i++) {
961 reg = DSPCNTR(i);
962 val = I915_READ(reg);
963 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
964 DISPPLANE_SEL_PIPE_SHIFT;
965 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800966 "plane %c assertion failure, should be off on pipe %c but is still active\n",
967 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800968 }
969}
970
Jesse Barnes92f25842011-01-04 15:09:34 -0800971static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
972{
973 u32 val;
974 bool enabled;
975
976 val = I915_READ(PCH_DREF_CONTROL);
977 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
978 DREF_SUPERSPREAD_SOURCE_MASK));
979 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
980}
981
982static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
983 enum pipe pipe)
984{
985 int reg;
986 u32 val;
987 bool enabled;
988
989 reg = TRANSCONF(pipe);
990 val = I915_READ(reg);
991 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 WARN(enabled,
993 "transcoder assertion failed, should be off on pipe %c but is still active\n",
994 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800995}
996
Keith Packard4e634382011-08-06 10:39:45 -0700997static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
998 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -0700999{
1000 if ((val & DP_PORT_EN) == 0)
1001 return false;
1002
1003 if (HAS_PCH_CPT(dev_priv->dev)) {
1004 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1005 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1006 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1007 return false;
1008 } else {
1009 if ((val & DP_PIPE_MASK) != (pipe << 30))
1010 return false;
1011 }
1012 return true;
1013}
1014
Keith Packard1519b992011-08-06 10:35:34 -07001015static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1016 enum pipe pipe, u32 val)
1017{
1018 if ((val & PORT_ENABLE) == 0)
1019 return false;
1020
1021 if (HAS_PCH_CPT(dev_priv->dev)) {
1022 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1023 return false;
1024 } else {
1025 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1026 return false;
1027 }
1028 return true;
1029}
1030
1031static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe, u32 val)
1033{
1034 if ((val & LVDS_PORT_EN) == 0)
1035 return false;
1036
1037 if (HAS_PCH_CPT(dev_priv->dev)) {
1038 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1039 return false;
1040 } else {
1041 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1042 return false;
1043 }
1044 return true;
1045}
1046
1047static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1048 enum pipe pipe, u32 val)
1049{
1050 if ((val & ADPA_DAC_ENABLE) == 0)
1051 return false;
1052 if (HAS_PCH_CPT(dev_priv->dev)) {
1053 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1054 return false;
1055 } else {
1056 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1057 return false;
1058 }
1059 return true;
1060}
1061
Jesse Barnes291906f2011-02-02 12:28:03 -08001062static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001063 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001064{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001065 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001066 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001067 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001069}
1070
1071static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, int reg)
1073{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001074 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001075 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001076 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001077 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001078}
1079
1080static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1081 enum pipe pipe)
1082{
1083 int reg;
1084 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001085
Keith Packardf0575e92011-07-25 22:12:43 -07001086 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1087 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1088 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001089
1090 reg = PCH_ADPA;
1091 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001092 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001093 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001095
1096 reg = PCH_LVDS;
1097 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001098 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001099 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001100 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001101
1102 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1103 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1104 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1105}
1106
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 * intel_enable_pll - enable a PLL
1109 * @dev_priv: i915 private structure
1110 * @pipe: pipe PLL to enable
1111 *
1112 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1113 * make sure the PLL reg is writable first though, since the panel write
1114 * protect mechanism may be enabled.
1115 *
1116 * Note! This is for pre-ILK only.
1117 */
1118static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1119{
1120 int reg;
1121 u32 val;
1122
1123 /* No really, not for ILK+ */
1124 BUG_ON(dev_priv->info->gen >= 5);
1125
1126 /* PLL is protected by panel, make sure we can write it */
1127 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1128 assert_panel_unlocked(dev_priv, pipe);
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 val |= DPLL_VCO_ENABLE;
1133
1134 /* We do this three times for luck */
1135 I915_WRITE(reg, val);
1136 POSTING_READ(reg);
1137 udelay(150); /* wait for warmup */
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(150); /* wait for warmup */
1141 I915_WRITE(reg, val);
1142 POSTING_READ(reg);
1143 udelay(150); /* wait for warmup */
1144}
1145
1146/**
1147 * intel_disable_pll - disable a PLL
1148 * @dev_priv: i915 private structure
1149 * @pipe: pipe PLL to disable
1150 *
1151 * Disable the PLL for @pipe, making sure the pipe is off first.
1152 *
1153 * Note! This is for pre-ILK only.
1154 */
1155static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1156{
1157 int reg;
1158 u32 val;
1159
1160 /* Don't disable pipe A or pipe A PLLs if needed */
1161 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1162 return;
1163
1164 /* Make sure the pipe isn't still relying on us */
1165 assert_pipe_disabled(dev_priv, pipe);
1166
1167 reg = DPLL(pipe);
1168 val = I915_READ(reg);
1169 val &= ~DPLL_VCO_ENABLE;
1170 I915_WRITE(reg, val);
1171 POSTING_READ(reg);
1172}
1173
1174/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001175 * intel_enable_pch_pll - enable PCH PLL
1176 * @dev_priv: i915 private structure
1177 * @pipe: pipe PLL to enable
1178 *
1179 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1180 * drives the transcoder clock.
1181 */
1182static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe)
1184{
1185 int reg;
1186 u32 val;
1187
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001188 if (pipe > 1)
1189 return;
1190
Jesse Barnes92f25842011-01-04 15:09:34 -08001191 /* PCH only available on ILK+ */
1192 BUG_ON(dev_priv->info->gen < 5);
1193
1194 /* PCH refclock must be enabled first */
1195 assert_pch_refclk_enabled(dev_priv);
1196
1197 reg = PCH_DPLL(pipe);
1198 val = I915_READ(reg);
1199 val |= DPLL_VCO_ENABLE;
1200 I915_WRITE(reg, val);
1201 POSTING_READ(reg);
1202 udelay(200);
1203}
1204
1205static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
1208 int reg;
1209 u32 val;
1210
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001211 if (pipe > 1)
1212 return;
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214 /* PCH only available on ILK+ */
1215 BUG_ON(dev_priv->info->gen < 5);
1216
1217 /* Make sure transcoder isn't still depending on us */
1218 assert_transcoder_disabled(dev_priv, pipe);
1219
1220 reg = PCH_DPLL(pipe);
1221 val = I915_READ(reg);
1222 val &= ~DPLL_VCO_ENABLE;
1223 I915_WRITE(reg, val);
1224 POSTING_READ(reg);
1225 udelay(200);
1226}
1227
Jesse Barnes040484a2011-01-03 12:14:26 -08001228static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* PCH only available on ILK+ */
1235 BUG_ON(dev_priv->info->gen < 5);
1236
1237 /* Make sure PCH DPLL is enabled */
1238 assert_pch_pll_enabled(dev_priv, pipe);
1239
1240 /* FDI must be feeding us bits for PCH ports */
1241 assert_fdi_tx_enabled(dev_priv, pipe);
1242 assert_fdi_rx_enabled(dev_priv, pipe);
1243
1244 reg = TRANSCONF(pipe);
1245 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001246
1247 if (HAS_PCH_IBX(dev_priv->dev)) {
1248 /*
1249 * make the BPC in transcoder be consistent with
1250 * that in pipeconf reg.
1251 */
1252 val &= ~PIPE_BPC_MASK;
1253 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1254 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001255 I915_WRITE(reg, val | TRANS_ENABLE);
1256 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1257 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1258}
1259
1260static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg;
1264 u32 val;
1265
1266 /* FDI relies on the transcoder */
1267 assert_fdi_tx_disabled(dev_priv, pipe);
1268 assert_fdi_rx_disabled(dev_priv, pipe);
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270 /* Ports must be off as well */
1271 assert_pch_ports_disabled(dev_priv, pipe);
1272
Jesse Barnes040484a2011-01-03 12:14:26 -08001273 reg = TRANSCONF(pipe);
1274 val = I915_READ(reg);
1275 val &= ~TRANS_ENABLE;
1276 I915_WRITE(reg, val);
1277 /* wait for PCH transcoder off, transcoder state */
1278 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1279 DRM_ERROR("failed to disable transcoder\n");
1280}
1281
Jesse Barnes92f25842011-01-04 15:09:34 -08001282/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001283 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 * @dev_priv: i915 private structure
1285 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001286 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287 *
1288 * Enable @pipe, making sure that various hardware specific requirements
1289 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1290 *
1291 * @pipe should be %PIPE_A or %PIPE_B.
1292 *
1293 * Will wait until the pipe is actually running (i.e. first vblank) before
1294 * returning.
1295 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001296static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1297 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298{
1299 int reg;
1300 u32 val;
1301
1302 /*
1303 * A pipe without a PLL won't actually be able to drive bits from
1304 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1305 * need the check.
1306 */
1307 if (!HAS_PCH_SPLIT(dev_priv->dev))
1308 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001309 else {
1310 if (pch_port) {
1311 /* if driving the PCH, we need FDI enabled */
1312 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1313 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1314 }
1315 /* FIXME: assert CPU port conditions for SNB+ */
1316 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
1318 reg = PIPECONF(pipe);
1319 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001320 if (val & PIPECONF_ENABLE)
1321 return;
1322
1323 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324 intel_wait_for_vblank(dev_priv->dev, pipe);
1325}
1326
1327/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001328 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 * @dev_priv: i915 private structure
1330 * @pipe: pipe to disable
1331 *
1332 * Disable @pipe, making sure that various hardware specific requirements
1333 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1334 *
1335 * @pipe should be %PIPE_A or %PIPE_B.
1336 *
1337 * Will wait until the pipe has shut down before returning.
1338 */
1339static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /*
1346 * Make sure planes won't keep trying to pump pixels to us,
1347 * or we might hang the display.
1348 */
1349 assert_planes_disabled(dev_priv, pipe);
1350
1351 /* Don't disable pipe A or pipe A PLLs if needed */
1352 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1353 return;
1354
1355 reg = PIPECONF(pipe);
1356 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001357 if ((val & PIPECONF_ENABLE) == 0)
1358 return;
1359
1360 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001361 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1362}
1363
Keith Packardd74362c2011-07-28 14:47:14 -07001364/*
1365 * Plane regs are double buffered, going from enabled->disabled needs a
1366 * trigger in order to latch. The display address reg provides this.
1367 */
1368static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane)
1370{
1371 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1372 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1373}
1374
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375/**
1376 * intel_enable_plane - enable a display plane on a given pipe
1377 * @dev_priv: i915 private structure
1378 * @plane: plane to enable
1379 * @pipe: pipe being fed
1380 *
1381 * Enable @plane on @pipe, making sure that @pipe is running first.
1382 */
1383static void intel_enable_plane(struct drm_i915_private *dev_priv,
1384 enum plane plane, enum pipe pipe)
1385{
1386 int reg;
1387 u32 val;
1388
1389 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1390 assert_pipe_enabled(dev_priv, pipe);
1391
1392 reg = DSPCNTR(plane);
1393 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001394 if (val & DISPLAY_PLANE_ENABLE)
1395 return;
1396
1397 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001398 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 intel_wait_for_vblank(dev_priv->dev, pipe);
1400}
1401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402/**
1403 * intel_disable_plane - disable a display plane
1404 * @dev_priv: i915 private structure
1405 * @plane: plane to disable
1406 * @pipe: pipe consuming the data
1407 *
1408 * Disable @plane; should be an independent operation.
1409 */
1410static void intel_disable_plane(struct drm_i915_private *dev_priv,
1411 enum plane plane, enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 reg = DSPCNTR(plane);
1417 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001418 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1419 return;
1420
1421 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422 intel_flush_display_plane(dev_priv, plane);
1423 intel_wait_for_vblank(dev_priv->dev, pipe);
1424}
1425
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001426static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001427 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001428{
1429 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001430 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001431 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001432 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001433 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001434}
1435
1436static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, int reg)
1438{
1439 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001440 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001441 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1442 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001444 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001445}
1446
1447/* Disable any ports connected to this transcoder */
1448static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1449 enum pipe pipe)
1450{
1451 u32 reg, val;
1452
1453 val = I915_READ(PCH_PP_CONTROL);
1454 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1455
Keith Packardf0575e92011-07-25 22:12:43 -07001456 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1457 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1458 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459
1460 reg = PCH_ADPA;
1461 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001462 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001463 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1464
1465 reg = PCH_LVDS;
1466 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001467 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1468 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1470 POSTING_READ(reg);
1471 udelay(100);
1472 }
1473
1474 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1475 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1476 disable_pch_hdmi(dev_priv, pipe, HDMID);
1477}
1478
Chris Wilson43a95392011-07-08 12:22:36 +01001479static void i8xx_disable_fbc(struct drm_device *dev)
1480{
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 u32 fbc_ctl;
1483
1484 /* Disable compression */
1485 fbc_ctl = I915_READ(FBC_CONTROL);
1486 if ((fbc_ctl & FBC_CTL_EN) == 0)
1487 return;
1488
1489 fbc_ctl &= ~FBC_CTL_EN;
1490 I915_WRITE(FBC_CONTROL, fbc_ctl);
1491
1492 /* Wait for compressing bit to clear */
1493 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1494 DRM_DEBUG_KMS("FBC idle timed out\n");
1495 return;
1496 }
1497
1498 DRM_DEBUG_KMS("disabled FBC\n");
1499}
1500
Jesse Barnes80824002009-09-10 15:28:06 -07001501static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1502{
1503 struct drm_device *dev = crtc->dev;
1504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 struct drm_framebuffer *fb = crtc->fb;
1506 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001509 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001510 int plane, i;
1511 u32 fbc_ctl, fbc_ctl2;
1512
Chris Wilson016b9b62011-07-08 12:22:43 +01001513 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1514 if (fb->pitch < cfb_pitch)
1515 cfb_pitch = fb->pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001516
1517 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001518 cfb_pitch = (cfb_pitch / 64) - 1;
1519 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001520
1521 /* Clear old tags */
1522 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1523 I915_WRITE(FBC_TAG + (i * 4), 0);
1524
1525 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001526 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1527 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001528 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1529 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1530
1531 /* enable it... */
1532 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001533 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001534 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001535 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001536 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001537 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001538 I915_WRITE(FBC_CONTROL, fbc_ctl);
1539
Chris Wilson016b9b62011-07-08 12:22:43 +01001540 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1541 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001542}
1543
Adam Jacksonee5382a2010-04-23 11:17:39 -04001544static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001545{
Jesse Barnes80824002009-09-10 15:28:06 -07001546 struct drm_i915_private *dev_priv = dev->dev_private;
1547
1548 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1549}
1550
Jesse Barnes74dff282009-09-14 15:39:40 -07001551static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1552{
1553 struct drm_device *dev = crtc->dev;
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 struct drm_framebuffer *fb = crtc->fb;
1556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001559 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001560 unsigned long stall_watermark = 200;
1561 u32 dpfc_ctl;
1562
Jesse Barnes74dff282009-09-14 15:39:40 -07001563 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001564 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001565 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001566
Jesse Barnes74dff282009-09-14 15:39:40 -07001567 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1568 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1569 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1570 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1571
1572 /* enable it... */
1573 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1574
Zhao Yakui28c97732009-10-09 11:39:41 +08001575 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001576}
1577
Chris Wilson43a95392011-07-08 12:22:36 +01001578static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 u32 dpfc_ctl;
1582
1583 /* Disable compression */
1584 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001585 if (dpfc_ctl & DPFC_CTL_EN) {
1586 dpfc_ctl &= ~DPFC_CTL_EN;
1587 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001588
Chris Wilsonbed4a672010-09-11 10:47:47 +01001589 DRM_DEBUG_KMS("disabled FBC\n");
1590 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001591}
1592
Adam Jacksonee5382a2010-04-23 11:17:39 -04001593static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001594{
Jesse Barnes74dff282009-09-14 15:39:40 -07001595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1598}
1599
Jesse Barnes4efe0702011-01-18 11:25:41 -08001600static void sandybridge_blit_fbc_update(struct drm_device *dev)
1601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 u32 blt_ecoskpd;
1604
1605 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001606 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001607 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1608 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1609 GEN6_BLITTER_LOCK_SHIFT;
1610 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1611 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1612 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1613 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1614 GEN6_BLITTER_LOCK_SHIFT);
1615 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1616 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001617 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001618}
1619
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001620static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1621{
1622 struct drm_device *dev = crtc->dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 struct drm_framebuffer *fb = crtc->fb;
1625 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001626 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001628 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001629 unsigned long stall_watermark = 200;
1630 u32 dpfc_ctl;
1631
Chris Wilsonbed4a672010-09-11 10:47:47 +01001632 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001633 dpfc_ctl &= DPFC_RESERVED;
1634 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001635 /* Set persistent mode for front-buffer rendering, ala X. */
1636 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001637 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001638 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001639
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001640 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1641 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1642 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1643 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001644 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001645 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001646 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001647
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001648 if (IS_GEN6(dev)) {
1649 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001650 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001651 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001652 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001653 }
1654
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001655 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1656}
1657
Chris Wilson43a95392011-07-08 12:22:36 +01001658static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 u32 dpfc_ctl;
1662
1663 /* Disable compression */
1664 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001665 if (dpfc_ctl & DPFC_CTL_EN) {
1666 dpfc_ctl &= ~DPFC_CTL_EN;
1667 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001668
Chris Wilsonbed4a672010-09-11 10:47:47 +01001669 DRM_DEBUG_KMS("disabled FBC\n");
1670 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001671}
1672
1673static bool ironlake_fbc_enabled(struct drm_device *dev)
1674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676
1677 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1678}
1679
Adam Jacksonee5382a2010-04-23 11:17:39 -04001680bool intel_fbc_enabled(struct drm_device *dev)
1681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
1683
1684 if (!dev_priv->display.fbc_enabled)
1685 return false;
1686
1687 return dev_priv->display.fbc_enabled(dev);
1688}
1689
Chris Wilson1630fe72011-07-08 12:22:42 +01001690static void intel_fbc_work_fn(struct work_struct *__work)
1691{
1692 struct intel_fbc_work *work =
1693 container_of(to_delayed_work(__work),
1694 struct intel_fbc_work, work);
1695 struct drm_device *dev = work->crtc->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
1698 mutex_lock(&dev->struct_mutex);
1699 if (work == dev_priv->fbc_work) {
1700 /* Double check that we haven't switched fb without cancelling
1701 * the prior work.
1702 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001703 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001704 dev_priv->display.enable_fbc(work->crtc,
1705 work->interval);
1706
Chris Wilson016b9b62011-07-08 12:22:43 +01001707 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1708 dev_priv->cfb_fb = work->crtc->fb->base.id;
1709 dev_priv->cfb_y = work->crtc->y;
1710 }
1711
Chris Wilson1630fe72011-07-08 12:22:42 +01001712 dev_priv->fbc_work = NULL;
1713 }
1714 mutex_unlock(&dev->struct_mutex);
1715
1716 kfree(work);
1717}
1718
1719static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1720{
1721 if (dev_priv->fbc_work == NULL)
1722 return;
1723
1724 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1725
1726 /* Synchronisation is provided by struct_mutex and checking of
1727 * dev_priv->fbc_work, so we can perform the cancellation
1728 * entirely asynchronously.
1729 */
1730 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1731 /* tasklet was killed before being run, clean up */
1732 kfree(dev_priv->fbc_work);
1733
1734 /* Mark the work as no longer wanted so that if it does
1735 * wake-up (because the work was already running and waiting
1736 * for our mutex), it will discover that is no longer
1737 * necessary to run.
1738 */
1739 dev_priv->fbc_work = NULL;
1740}
1741
Chris Wilson43a95392011-07-08 12:22:36 +01001742static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001743{
Chris Wilson1630fe72011-07-08 12:22:42 +01001744 struct intel_fbc_work *work;
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001747
1748 if (!dev_priv->display.enable_fbc)
1749 return;
1750
Chris Wilson1630fe72011-07-08 12:22:42 +01001751 intel_cancel_fbc_work(dev_priv);
1752
1753 work = kzalloc(sizeof *work, GFP_KERNEL);
1754 if (work == NULL) {
1755 dev_priv->display.enable_fbc(crtc, interval);
1756 return;
1757 }
1758
1759 work->crtc = crtc;
1760 work->fb = crtc->fb;
1761 work->interval = interval;
1762 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1763
1764 dev_priv->fbc_work = work;
1765
1766 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1767
1768 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001769 * display to settle before starting the compression. Note that
1770 * this delay also serves a second purpose: it allows for a
1771 * vblank to pass after disabling the FBC before we attempt
1772 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001773 *
1774 * A more complicated solution would involve tracking vblanks
1775 * following the termination of the page-flipping sequence
1776 * and indeed performing the enable as a co-routine and not
1777 * waiting synchronously upon the vblank.
1778 */
1779 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001780}
1781
1782void intel_disable_fbc(struct drm_device *dev)
1783{
1784 struct drm_i915_private *dev_priv = dev->dev_private;
1785
Chris Wilson1630fe72011-07-08 12:22:42 +01001786 intel_cancel_fbc_work(dev_priv);
1787
Adam Jacksonee5382a2010-04-23 11:17:39 -04001788 if (!dev_priv->display.disable_fbc)
1789 return;
1790
1791 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001792 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001793}
1794
Jesse Barnes80824002009-09-10 15:28:06 -07001795/**
1796 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001798 *
1799 * Set up the framebuffer compression hardware at mode set time. We
1800 * enable it if possible:
1801 * - plane A only (on pre-965)
1802 * - no pixel mulitply/line duplication
1803 * - no alpha buffer discard
1804 * - no dual wide
1805 * - framebuffer <= 2048 in width, 1536 in height
1806 *
1807 * We can't assume that any compression will take place (worst case),
1808 * so the compressed buffer has to be the same size as the uncompressed
1809 * one. It also must reside (along with the line length buffer) in
1810 * stolen memory.
1811 *
1812 * We need to enable/disable FBC on a global basis.
1813 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001814static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001815{
Jesse Barnes80824002009-09-10 15:28:06 -07001816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001817 struct drm_crtc *crtc = NULL, *tmp_crtc;
1818 struct intel_crtc *intel_crtc;
1819 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001820 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001822 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001823
1824 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001825
1826 if (!i915_powersave)
1827 return;
1828
Adam Jacksonee5382a2010-04-23 11:17:39 -04001829 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001830 return;
1831
Jesse Barnes80824002009-09-10 15:28:06 -07001832 /*
1833 * If FBC is already on, we just have to verify that we can
1834 * keep it that way...
1835 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001836 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001837 * - changing FBC params (stride, fence, mode)
1838 * - new fb is too large to fit in compressed buffer
1839 * - going to an unsupported config (interlace, pixel multiply, etc.)
1840 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001841 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001842 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001843 if (crtc) {
1844 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1845 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1846 goto out_disable;
1847 }
1848 crtc = tmp_crtc;
1849 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001850 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001851
1852 if (!crtc || crtc->fb == NULL) {
1853 DRM_DEBUG_KMS("no output, disabling\n");
1854 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001855 goto out_disable;
1856 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001857
1858 intel_crtc = to_intel_crtc(crtc);
1859 fb = crtc->fb;
1860 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001861 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001862
Keith Packardcd0de032011-09-19 21:34:19 -07001863 enable_fbc = i915_enable_fbc;
1864 if (enable_fbc < 0) {
1865 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1866 enable_fbc = 1;
1867 if (INTEL_INFO(dev)->gen <= 5)
1868 enable_fbc = 0;
1869 }
1870 if (!enable_fbc) {
1871 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001872 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1873 goto out_disable;
1874 }
Chris Wilson05394f32010-11-08 19:18:58 +00001875 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001876 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001877 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001878 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001879 goto out_disable;
1880 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001881 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1882 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001883 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001884 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001885 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001886 goto out_disable;
1887 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001888 if ((crtc->mode.hdisplay > 2048) ||
1889 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001890 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001891 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001892 goto out_disable;
1893 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001894 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001895 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001896 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001897 goto out_disable;
1898 }
Chris Wilsonde568512011-07-08 12:22:39 +01001899
1900 /* The use of a CPU fence is mandatory in order to detect writes
1901 * by the CPU to the scanout and trigger updates to the FBC.
1902 */
1903 if (obj->tiling_mode != I915_TILING_X ||
1904 obj->fence_reg == I915_FENCE_REG_NONE) {
1905 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001906 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001907 goto out_disable;
1908 }
1909
Jason Wesselc924b932010-08-05 09:22:32 -05001910 /* If the kernel debugger is active, always disable compression */
1911 if (in_dbg_master())
1912 goto out_disable;
1913
Chris Wilson016b9b62011-07-08 12:22:43 +01001914 /* If the scanout has not changed, don't modify the FBC settings.
1915 * Note that we make the fundamental assumption that the fb->obj
1916 * cannot be unpinned (and have its GTT offset and fence revoked)
1917 * without first being decoupled from the scanout and FBC disabled.
1918 */
1919 if (dev_priv->cfb_plane == intel_crtc->plane &&
1920 dev_priv->cfb_fb == fb->base.id &&
1921 dev_priv->cfb_y == crtc->y)
1922 return;
1923
1924 if (intel_fbc_enabled(dev)) {
1925 /* We update FBC along two paths, after changing fb/crtc
1926 * configuration (modeswitching) and after page-flipping
1927 * finishes. For the latter, we know that not only did
1928 * we disable the FBC at the start of the page-flip
1929 * sequence, but also more than one vblank has passed.
1930 *
1931 * For the former case of modeswitching, it is possible
1932 * to switch between two FBC valid configurations
1933 * instantaneously so we do need to disable the FBC
1934 * before we can modify its control registers. We also
1935 * have to wait for the next vblank for that to take
1936 * effect. However, since we delay enabling FBC we can
1937 * assume that a vblank has passed since disabling and
1938 * that we can safely alter the registers in the deferred
1939 * callback.
1940 *
1941 * In the scenario that we go from a valid to invalid
1942 * and then back to valid FBC configuration we have
1943 * no strict enforcement that a vblank occurred since
1944 * disabling the FBC. However, along all current pipe
1945 * disabling paths we do need to wait for a vblank at
1946 * some point. And we wait before enabling FBC anyway.
1947 */
1948 DRM_DEBUG_KMS("disabling active FBC for update\n");
1949 intel_disable_fbc(dev);
1950 }
1951
Chris Wilsonbed4a672010-09-11 10:47:47 +01001952 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001953 return;
1954
1955out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001956 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001957 if (intel_fbc_enabled(dev)) {
1958 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001959 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001960 }
Jesse Barnes80824002009-09-10 15:28:06 -07001961}
1962
Chris Wilson127bd2a2010-07-23 23:32:05 +01001963int
Chris Wilson48b956c2010-09-14 12:50:34 +01001964intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001965 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001966 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001967{
Chris Wilsonce453d82011-02-21 14:43:56 +00001968 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 u32 alignment;
1970 int ret;
1971
Chris Wilson05394f32010-11-08 19:18:58 +00001972 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001974 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1975 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001976 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001977 alignment = 4 * 1024;
1978 else
1979 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980 break;
1981 case I915_TILING_X:
1982 /* pin() will align the object as required by fence */
1983 alignment = 0;
1984 break;
1985 case I915_TILING_Y:
1986 /* FIXME: Is this true? */
1987 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1988 return -EINVAL;
1989 default:
1990 BUG();
1991 }
1992
Chris Wilsonce453d82011-02-21 14:43:56 +00001993 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001994 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001995 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001996 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997
1998 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1999 * fence, whereas 965+ only requires a fence if using
2000 * framebuffer compression. For simplicity, we always install
2001 * a fence as the cost is not that onerous.
2002 */
Chris Wilson05394f32010-11-08 19:18:58 +00002003 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002005 if (ret)
2006 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002007 }
2008
Chris Wilsonce453d82011-02-21 14:43:56 +00002009 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002011
2012err_unpin:
2013 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002014err_interruptible:
2015 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002016 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017}
2018
Jesse Barnes17638cd2011-06-24 12:19:23 -07002019static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2020 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002021{
2022 struct drm_device *dev = crtc->dev;
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2025 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002026 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002027 int plane = intel_crtc->plane;
2028 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002029 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002031
2032 switch (plane) {
2033 case 0:
2034 case 1:
2035 break;
2036 default:
2037 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2038 return -EINVAL;
2039 }
2040
2041 intel_fb = to_intel_framebuffer(fb);
2042 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002043
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 reg = DSPCNTR(plane);
2045 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002046 /* Mask out pixel format bits in case we change it */
2047 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2048 switch (fb->bits_per_pixel) {
2049 case 8:
2050 dspcntr |= DISPPLANE_8BPP;
2051 break;
2052 case 16:
2053 if (fb->depth == 15)
2054 dspcntr |= DISPPLANE_15_16BPP;
2055 else
2056 dspcntr |= DISPPLANE_16BPP;
2057 break;
2058 case 24:
2059 case 32:
2060 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2061 break;
2062 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002064 return -EINVAL;
2065 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002066 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002068 dspcntr |= DISPPLANE_TILED;
2069 else
2070 dspcntr &= ~DISPPLANE_TILED;
2071 }
2072
Chris Wilson5eddb702010-09-11 13:48:45 +01002073 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002076 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2077
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002078 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2079 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002080 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002081 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002082 I915_WRITE(DSPSURF(plane), Start);
2083 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2084 I915_WRITE(DSPADDR(plane), Offset);
2085 } else
2086 I915_WRITE(DSPADDR(plane), Start + Offset);
2087 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002088
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 return 0;
2090}
2091
2092static int ironlake_update_plane(struct drm_crtc *crtc,
2093 struct drm_framebuffer *fb, int x, int y)
2094{
2095 struct drm_device *dev = crtc->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2098 struct intel_framebuffer *intel_fb;
2099 struct drm_i915_gem_object *obj;
2100 int plane = intel_crtc->plane;
2101 unsigned long Start, Offset;
2102 u32 dspcntr;
2103 u32 reg;
2104
2105 switch (plane) {
2106 case 0:
2107 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002108 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109 break;
2110 default:
2111 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2112 return -EINVAL;
2113 }
2114
2115 intel_fb = to_intel_framebuffer(fb);
2116 obj = intel_fb->obj;
2117
2118 reg = DSPCNTR(plane);
2119 dspcntr = I915_READ(reg);
2120 /* Mask out pixel format bits in case we change it */
2121 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2122 switch (fb->bits_per_pixel) {
2123 case 8:
2124 dspcntr |= DISPPLANE_8BPP;
2125 break;
2126 case 16:
2127 if (fb->depth != 16)
2128 return -EINVAL;
2129
2130 dspcntr |= DISPPLANE_16BPP;
2131 break;
2132 case 24:
2133 case 32:
2134 if (fb->depth == 24)
2135 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2136 else if (fb->depth == 30)
2137 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2138 else
2139 return -EINVAL;
2140 break;
2141 default:
2142 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2143 return -EINVAL;
2144 }
2145
2146 if (obj->tiling_mode != I915_TILING_NONE)
2147 dspcntr |= DISPPLANE_TILED;
2148 else
2149 dspcntr &= ~DISPPLANE_TILED;
2150
2151 /* must disable */
2152 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2153
2154 I915_WRITE(reg, dspcntr);
2155
2156 Start = obj->gtt_offset;
2157 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2158
2159 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2160 Start, Offset, x, y, fb->pitch);
2161 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
2162 I915_WRITE(DSPSURF(plane), Start);
2163 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2164 I915_WRITE(DSPADDR(plane), Offset);
2165 POSTING_READ(reg);
2166
2167 return 0;
2168}
2169
2170/* Assume fb object is pinned & idle & fenced and just update base pointers */
2171static int
2172intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2173 int x, int y, enum mode_set_atomic state)
2174{
2175 struct drm_device *dev = crtc->dev;
2176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 int ret;
2178
2179 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2180 if (ret)
2181 return ret;
2182
Chris Wilsonbed4a672010-09-11 10:47:47 +01002183 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002184 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002185
2186 return 0;
2187}
2188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002190intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2191 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002192{
2193 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 struct drm_i915_master_private *master_priv;
2195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002197
2198 /* no fb bound */
2199 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002200 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return 0;
2202 }
2203
Chris Wilson265db952010-09-20 15:41:01 +01002204 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002205 case 0:
2206 case 1:
2207 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002208 case 2:
2209 if (IS_IVYBRIDGE(dev))
2210 break;
2211 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002213 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215 }
2216
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002217 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002218 ret = intel_pin_and_fence_fb_obj(dev,
2219 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002220 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002221 if (ret != 0) {
2222 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002223 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002224 return ret;
2225 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002226
Chris Wilson265db952010-09-20 15:41:01 +01002227 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002229 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002230
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002231 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002232 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002233 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002234
2235 /* Big Hammer, we also need to ensure that any pending
2236 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2237 * current scanout is retired before unpinning the old
2238 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002239 *
2240 * This should only fail upon a hung GPU, in which case we
2241 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002242 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002243 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002244 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002245 }
2246
Jason Wessel21c74a82010-10-13 14:09:44 -05002247 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2248 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002249 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002250 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002251 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002252 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002253 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002255
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002256 if (old_fb) {
2257 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002258 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002259 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002260
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002261 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002262
2263 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265
2266 master_priv = dev->primary->master->driver_priv;
2267 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002268 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002269
Chris Wilson265db952010-09-20 15:41:01 +01002270 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002271 master_priv->sarea_priv->pipeB_x = x;
2272 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002273 } else {
2274 master_priv->sarea_priv->pipeA_x = x;
2275 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277
2278 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002279}
2280
Chris Wilson5eddb702010-09-11 13:48:45 +01002281static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002282{
2283 struct drm_device *dev = crtc->dev;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 dpa_ctl;
2286
Zhao Yakui28c97732009-10-09 11:39:41 +08002287 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002288 dpa_ctl = I915_READ(DP_A);
2289 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2290
2291 if (clock < 200000) {
2292 u32 temp;
2293 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2294 /* workaround for 160Mhz:
2295 1) program 0x4600c bits 15:0 = 0x8124
2296 2) program 0x46010 bit 0 = 1
2297 3) program 0x46034 bit 24 = 1
2298 4) program 0x64000 bit 14 = 1
2299 */
2300 temp = I915_READ(0x4600c);
2301 temp &= 0xffff0000;
2302 I915_WRITE(0x4600c, temp | 0x8124);
2303
2304 temp = I915_READ(0x46010);
2305 I915_WRITE(0x46010, temp | 1);
2306
2307 temp = I915_READ(0x46034);
2308 I915_WRITE(0x46034, temp | (1 << 24));
2309 } else {
2310 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2311 }
2312 I915_WRITE(DP_A, dpa_ctl);
2313
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002315 udelay(500);
2316}
2317
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002318static void intel_fdi_normal_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
2324 u32 reg, temp;
2325
2326 /* enable normal train */
2327 reg = FDI_TX_CTL(pipe);
2328 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002329 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002330 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2331 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002332 } else {
2333 temp &= ~FDI_LINK_TRAIN_NONE;
2334 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002335 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002336 I915_WRITE(reg, temp);
2337
2338 reg = FDI_RX_CTL(pipe);
2339 temp = I915_READ(reg);
2340 if (HAS_PCH_CPT(dev)) {
2341 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2342 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2343 } else {
2344 temp &= ~FDI_LINK_TRAIN_NONE;
2345 temp |= FDI_LINK_TRAIN_NONE;
2346 }
2347 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2348
2349 /* wait one idle pattern time */
2350 POSTING_READ(reg);
2351 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002352
2353 /* IVB wants error correction enabled */
2354 if (IS_IVYBRIDGE(dev))
2355 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2356 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002357}
2358
Jesse Barnes291427f2011-07-29 12:42:37 -07002359static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2360{
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 u32 flags = I915_READ(SOUTH_CHICKEN1);
2363
2364 flags |= FDI_PHASE_SYNC_OVR(pipe);
2365 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2366 flags |= FDI_PHASE_SYNC_EN(pipe);
2367 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2368 POSTING_READ(SOUTH_CHICKEN1);
2369}
2370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371/* The FDI link training functions for ILK/Ibexpeak. */
2372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2373{
2374 struct drm_device *dev = crtc->dev;
2375 struct drm_i915_private *dev_priv = dev->dev_private;
2376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2377 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002378 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002380
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002381 /* FDI needs bits from pipe & plane first */
2382 assert_pipe_enabled(dev_priv, pipe);
2383 assert_plane_enabled(dev_priv, plane);
2384
Adam Jacksone1a44742010-06-25 15:32:14 -04002385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_IMR(pipe);
2388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 temp &= ~FDI_RX_SYMBOL_LOCK;
2390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 udelay(150);
2394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_TX_CTL(pipe);
2397 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002398 temp &= ~(7 << 19);
2399 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 temp &= ~FDI_LINK_TRAIN_NONE;
2401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_RX_CTL(pipe);
2405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 temp &= ~FDI_LINK_TRAIN_NONE;
2407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2409
2410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 udelay(150);
2412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002414 if (HAS_PCH_IBX(dev)) {
2415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2416 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2417 FDI_RX_PHASE_SYNC_POINTER_EN);
2418 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002419
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2424
2425 if ((temp & FDI_RX_BIT_LOCK)) {
2426 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 break;
2429 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002431 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433
2434 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 reg = FDI_TX_CTL(pipe);
2436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 temp &= ~FDI_LINK_TRAIN_NONE;
2444 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 DRM_DEBUG_KMS("FDI train 2 done.\n");
2458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002465
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466}
2467
Akshay Joshi0206e352011-08-16 15:34:10 -04002468static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2470 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2471 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2472 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2473};
2474
2475/* The FDI link training functions for SNB/Cougarpoint. */
2476static void gen6_fdi_link_train(struct drm_crtc *crtc)
2477{
2478 struct drm_device *dev = crtc->dev;
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2481 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2485 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 reg = FDI_RX_IMR(pipe);
2487 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002488 temp &= ~FDI_RX_SYMBOL_LOCK;
2489 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp);
2491
2492 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002493 udelay(150);
2494
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 reg = FDI_TX_CTL(pipe);
2497 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002498 temp &= ~(7 << 19);
2499 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_1;
2502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503 /* SNB-B */
2504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_RX_CTL(pipe);
2508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 if (HAS_PCH_CPT(dev)) {
2510 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2511 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2512 } else {
2513 temp &= ~FDI_LINK_TRAIN_NONE;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1;
2515 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2517
2518 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 udelay(150);
2520
Jesse Barnes291427f2011-07-29 12:42:37 -07002521 if (HAS_PCH_CPT(dev))
2522 cpt_phase_pointer_enable(dev, pipe);
2523
Akshay Joshi0206e352011-08-16 15:34:10 -04002524 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_TX_CTL(pipe);
2526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2528 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(reg, temp);
2530
2531 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 udelay(500);
2533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_IIR(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 1 done.\n");
2541 break;
2542 }
2543 }
2544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 reg = FDI_TX_CTL(pipe);
2549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550 temp &= ~FDI_LINK_TRAIN_NONE;
2551 temp |= FDI_LINK_TRAIN_PATTERN_2;
2552 if (IS_GEN6(dev)) {
2553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2554 /* SNB-B */
2555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_RX_CTL(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 if (HAS_PCH_CPT(dev)) {
2562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2564 } else {
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_PATTERN_2;
2567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 I915_WRITE(reg, temp);
2569
2570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 udelay(150);
2572
Akshay Joshi0206e352011-08-16 15:34:10 -04002573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 I915_WRITE(reg, temp);
2579
2580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 udelay(500);
2582
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 reg = FDI_RX_IIR(pipe);
2584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2586
2587 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 DRM_DEBUG_KMS("FDI train 2 done.\n");
2590 break;
2591 }
2592 }
2593 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595
2596 DRM_DEBUG_KMS("FDI train done.\n");
2597}
2598
Jesse Barnes357555c2011-04-28 15:09:55 -07002599/* Manual link training for Ivy Bridge A0 parts */
2600static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2601{
2602 struct drm_device *dev = crtc->dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605 int pipe = intel_crtc->pipe;
2606 u32 reg, temp, i;
2607
2608 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2609 for train result */
2610 reg = FDI_RX_IMR(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_RX_SYMBOL_LOCK;
2613 temp &= ~FDI_RX_BIT_LOCK;
2614 I915_WRITE(reg, temp);
2615
2616 POSTING_READ(reg);
2617 udelay(150);
2618
2619 /* enable CPU FDI TX and PCH FDI RX */
2620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~(7 << 19);
2623 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2624 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2625 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2627 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002628 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2630
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_LINK_TRAIN_AUTO;
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002636 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002637 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2638
2639 POSTING_READ(reg);
2640 udelay(150);
2641
Jesse Barnes291427f2011-07-29 12:42:37 -07002642 if (HAS_PCH_CPT(dev))
2643 cpt_phase_pointer_enable(dev, pipe);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
2653 udelay(500);
2654
2655 reg = FDI_RX_IIR(pipe);
2656 temp = I915_READ(reg);
2657 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2658
2659 if (temp & FDI_RX_BIT_LOCK ||
2660 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2661 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2662 DRM_DEBUG_KMS("FDI train 1 done.\n");
2663 break;
2664 }
2665 }
2666 if (i == 4)
2667 DRM_ERROR("FDI train 1 fail!\n");
2668
2669 /* Train 2 */
2670 reg = FDI_TX_CTL(pipe);
2671 temp = I915_READ(reg);
2672 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2673 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2674 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2675 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2676 I915_WRITE(reg, temp);
2677
2678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2682 I915_WRITE(reg, temp);
2683
2684 POSTING_READ(reg);
2685 udelay(150);
2686
Akshay Joshi0206e352011-08-16 15:34:10 -04002687 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002688 reg = FDI_TX_CTL(pipe);
2689 temp = I915_READ(reg);
2690 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2691 temp |= snb_b_fdi_train_param[i];
2692 I915_WRITE(reg, temp);
2693
2694 POSTING_READ(reg);
2695 udelay(500);
2696
2697 reg = FDI_RX_IIR(pipe);
2698 temp = I915_READ(reg);
2699 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2700
2701 if (temp & FDI_RX_SYMBOL_LOCK) {
2702 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2703 DRM_DEBUG_KMS("FDI train 2 done.\n");
2704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 2 fail!\n");
2709
2710 DRM_DEBUG_KMS("FDI train done.\n");
2711}
2712
2713static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714{
2715 struct drm_device *dev = crtc->dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2718 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002720
Jesse Barnesc64e3112010-09-10 11:27:03 -07002721 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2723 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002724
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002729 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2731 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2732
2733 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002734 udelay(200);
2735
2736 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 temp = I915_READ(reg);
2738 I915_WRITE(reg, temp | FDI_PCDCLK);
2739
2740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 udelay(200);
2742
2743 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2748
2749 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002750 udelay(100);
2751 }
2752}
2753
Jesse Barnes291427f2011-07-29 12:42:37 -07002754static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2755{
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 u32 flags = I915_READ(SOUTH_CHICKEN1);
2758
2759 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2760 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2761 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2762 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2763 POSTING_READ(SOUTH_CHICKEN1);
2764}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002765static void ironlake_fdi_disable(struct drm_crtc *crtc)
2766{
2767 struct drm_device *dev = crtc->dev;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2770 int pipe = intel_crtc->pipe;
2771 u32 reg, temp;
2772
2773 /* disable CPU FDI tx and PCH FDI rx */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2777 POSTING_READ(reg);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~(0x7 << 16);
2782 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2783 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2784
2785 POSTING_READ(reg);
2786 udelay(100);
2787
2788 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002789 if (HAS_PCH_IBX(dev)) {
2790 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002791 I915_WRITE(FDI_RX_CHICKEN(pipe),
2792 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002793 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002794 } else if (HAS_PCH_CPT(dev)) {
2795 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002796 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002797
2798 /* still set train pattern 1 */
2799 reg = FDI_TX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_1;
2803 I915_WRITE(reg, temp);
2804
2805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 if (HAS_PCH_CPT(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2809 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2810 } else {
2811 temp &= ~FDI_LINK_TRAIN_NONE;
2812 temp |= FDI_LINK_TRAIN_PATTERN_1;
2813 }
2814 /* BPC in FDI rx is consistent with that in PIPECONF */
2815 temp &= ~(0x07 << 16);
2816 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2817 I915_WRITE(reg, temp);
2818
2819 POSTING_READ(reg);
2820 udelay(100);
2821}
2822
Chris Wilson6b383a72010-09-13 13:54:26 +01002823/*
2824 * When we disable a pipe, we need to clear any pending scanline wait events
2825 * to avoid hanging the ring, which we assume we are waiting on.
2826 */
2827static void intel_clear_scanline_wait(struct drm_device *dev)
2828{
2829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002830 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002831 u32 tmp;
2832
2833 if (IS_GEN2(dev))
2834 /* Can't break the hang on i8xx */
2835 return;
2836
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002837 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002838 tmp = I915_READ_CTL(ring);
2839 if (tmp & RING_WAIT)
2840 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002841}
2842
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002843static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2844{
Chris Wilson05394f32010-11-08 19:18:58 +00002845 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002846 struct drm_i915_private *dev_priv;
2847
2848 if (crtc->fb == NULL)
2849 return;
2850
Chris Wilson05394f32010-11-08 19:18:58 +00002851 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002852 dev_priv = crtc->dev->dev_private;
2853 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002854 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002855}
2856
Jesse Barnes040484a2011-01-03 12:14:26 -08002857static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2858{
2859 struct drm_device *dev = crtc->dev;
2860 struct drm_mode_config *mode_config = &dev->mode_config;
2861 struct intel_encoder *encoder;
2862
2863 /*
2864 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2865 * must be driven by its own crtc; no sharing is possible.
2866 */
2867 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2868 if (encoder->base.crtc != crtc)
2869 continue;
2870
2871 switch (encoder->type) {
2872 case INTEL_OUTPUT_EDP:
2873 if (!intel_encoder_is_pch_edp(&encoder->base))
2874 return false;
2875 continue;
2876 }
2877 }
2878
2879 return true;
2880}
2881
Jesse Barnesf67a5592011-01-05 10:31:48 -08002882/*
2883 * Enable PCH resources required for PCH ports:
2884 * - PCH PLLs
2885 * - FDI training & RX/TX
2886 * - update transcoder timings
2887 * - DP transcoding bits
2888 * - transcoder
2889 */
2890static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002891{
2892 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2895 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002896 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002898 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002899 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Jesse Barnes92f25842011-01-04 15:09:34 -08002901 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002902
2903 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002904 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2905 TRANSC_DPLLB_SEL;
2906
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002907 /* Be sure PCH DPLL SEL is set */
2908 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002909 if (pipe == 0) {
2910 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002911 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002912 } else if (pipe == 1) {
2913 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002914 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002915 } else if (pipe == 2) {
2916 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002917 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002918 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002919 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002920 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002921
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002922 /* set transcoder timing, panel must allow it */
2923 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2925 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2926 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2927
2928 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2929 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2930 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002931
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002932 intel_fdi_normal_train(crtc);
2933
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002934 /* For PCH DP, enable TRANS_DP_CTL */
2935 if (HAS_PCH_CPT(dev) &&
2936 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002937 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002938 reg = TRANS_DP_CTL(pipe);
2939 temp = I915_READ(reg);
2940 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002941 TRANS_DP_SYNC_MASK |
2942 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002943 temp |= (TRANS_DP_OUTPUT_ENABLE |
2944 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002945 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002946
2947 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002949 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002950 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002951
2952 switch (intel_trans_dp_port_sel(crtc)) {
2953 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002954 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955 break;
2956 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002958 break;
2959 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002961 break;
2962 default:
2963 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002965 break;
2966 }
2967
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002969 }
2970
Jesse Barnes040484a2011-01-03 12:14:26 -08002971 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002972}
2973
Jesse Barnesd4270e52011-10-11 10:43:02 -07002974void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2975{
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2978 u32 temp;
2979
2980 temp = I915_READ(dslreg);
2981 udelay(500);
2982 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2983 /* Without this, mode sets may fail silently on FDI */
2984 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2985 udelay(250);
2986 I915_WRITE(tc2reg, 0);
2987 if (wait_for(I915_READ(dslreg) != temp, 5))
2988 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2989 }
2990}
2991
Jesse Barnesf67a5592011-01-05 10:31:48 -08002992static void ironlake_crtc_enable(struct drm_crtc *crtc)
2993{
2994 struct drm_device *dev = crtc->dev;
2995 struct drm_i915_private *dev_priv = dev->dev_private;
2996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2997 int pipe = intel_crtc->pipe;
2998 int plane = intel_crtc->plane;
2999 u32 temp;
3000 bool is_pch_port;
3001
3002 if (intel_crtc->active)
3003 return;
3004
3005 intel_crtc->active = true;
3006 intel_update_watermarks(dev);
3007
3008 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3009 temp = I915_READ(PCH_LVDS);
3010 if ((temp & LVDS_PORT_EN) == 0)
3011 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3012 }
3013
3014 is_pch_port = intel_crtc_driving_pch(crtc);
3015
3016 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003017 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003018 else
3019 ironlake_fdi_disable(crtc);
3020
3021 /* Enable panel fitting for LVDS */
3022 if (dev_priv->pch_pf_size &&
3023 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3024 /* Force use of hard-coded filter coefficients
3025 * as some pre-programmed values are broken,
3026 * e.g. x201.
3027 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003028 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3029 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3030 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003031 }
3032
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003033 /*
3034 * On ILK+ LUT must be loaded before the pipe is running but with
3035 * clocks enabled
3036 */
3037 intel_crtc_load_lut(crtc);
3038
Jesse Barnesf67a5592011-01-05 10:31:48 -08003039 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3040 intel_enable_plane(dev_priv, plane, pipe);
3041
3042 if (is_pch_port)
3043 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003044
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003045 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003046 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003047 mutex_unlock(&dev->struct_mutex);
3048
Chris Wilson6b383a72010-09-13 13:54:26 +01003049 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003050}
3051
3052static void ironlake_crtc_disable(struct drm_crtc *crtc)
3053{
3054 struct drm_device *dev = crtc->dev;
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3057 int pipe = intel_crtc->pipe;
3058 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003059 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003060
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003061 if (!intel_crtc->active)
3062 return;
3063
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003064 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003065 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003066 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003067
Jesse Barnesb24e7172011-01-04 15:09:30 -08003068 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003069
Chris Wilson973d04f2011-07-08 12:22:37 +01003070 if (dev_priv->cfb_plane == plane)
3071 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003072
Jesse Barnesb24e7172011-01-04 15:09:30 -08003073 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003074
Jesse Barnes6be4a602010-09-10 10:26:01 -07003075 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003076 I915_WRITE(PF_CTL(pipe), 0);
3077 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003078
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003079 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003080
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003081 /* This is a horrible layering violation; we should be doing this in
3082 * the connector/encoder ->prepare instead, but we don't always have
3083 * enough information there about the config to know whether it will
3084 * actually be necessary or just cause undesired flicker.
3085 */
3086 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003087
Jesse Barnes040484a2011-01-03 12:14:26 -08003088 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003089
Jesse Barnes6be4a602010-09-10 10:26:01 -07003090 if (HAS_PCH_CPT(dev)) {
3091 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = TRANS_DP_CTL(pipe);
3093 temp = I915_READ(reg);
3094 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003095 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003097
3098 /* disable DPLL_SEL */
3099 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003100 switch (pipe) {
3101 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003102 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003103 break;
3104 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003105 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003106 break;
3107 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003108 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003109 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003110 break;
3111 default:
3112 BUG(); /* wtf */
3113 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003114 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115 }
3116
3117 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003118 if (!intel_crtc->no_pll)
3119 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003120
3121 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003122 reg = FDI_RX_CTL(pipe);
3123 temp = I915_READ(reg);
3124 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003125
3126 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003127 reg = FDI_TX_CTL(pipe);
3128 temp = I915_READ(reg);
3129 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3130
3131 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003132 udelay(100);
3133
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 reg = FDI_RX_CTL(pipe);
3135 temp = I915_READ(reg);
3136 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003137
3138 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003140 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003141
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003142 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003143 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003144
3145 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003146 intel_update_fbc(dev);
3147 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003148 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003149}
3150
3151static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3152{
3153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3154 int pipe = intel_crtc->pipe;
3155 int plane = intel_crtc->plane;
3156
Zhenyu Wang2c072452009-06-05 15:38:42 +08003157 /* XXX: When our outputs are all unaware of DPMS modes other than off
3158 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3159 */
3160 switch (mode) {
3161 case DRM_MODE_DPMS_ON:
3162 case DRM_MODE_DPMS_STANDBY:
3163 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003164 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003165 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003166 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003167
Zhenyu Wang2c072452009-06-05 15:38:42 +08003168 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003169 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003170 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003171 break;
3172 }
3173}
3174
Daniel Vetter02e792f2009-09-15 22:57:34 +02003175static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3176{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003177 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003178 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003180
Chris Wilson23f09ce2010-08-12 13:53:37 +01003181 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003182 dev_priv->mm.interruptible = false;
3183 (void) intel_overlay_switch_off(intel_crtc->overlay);
3184 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003185 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003186 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003187
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003188 /* Let userspace switch the overlay on again. In most cases userspace
3189 * has to recompute where to put it anyway.
3190 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003191}
3192
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003193static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003194{
3195 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003196 struct drm_i915_private *dev_priv = dev->dev_private;
3197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3198 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003199 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003200
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003201 if (intel_crtc->active)
3202 return;
3203
3204 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003205 intel_update_watermarks(dev);
3206
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003207 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003208 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003209 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003210
3211 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003212 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003213
3214 /* Give the overlay scaler a chance to enable if it's on this pipe */
3215 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003216 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003217}
3218
3219static void i9xx_crtc_disable(struct drm_crtc *crtc)
3220{
3221 struct drm_device *dev = crtc->dev;
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3224 int pipe = intel_crtc->pipe;
3225 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003226
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003227 if (!intel_crtc->active)
3228 return;
3229
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003230 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003231 intel_crtc_wait_for_pending_flips(crtc);
3232 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003233 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003234 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003235
Chris Wilson973d04f2011-07-08 12:22:37 +01003236 if (dev_priv->cfb_plane == plane)
3237 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003238
Jesse Barnesb24e7172011-01-04 15:09:30 -08003239 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003240 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003241 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003242
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003243 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003244 intel_update_fbc(dev);
3245 intel_update_watermarks(dev);
3246 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003247}
3248
3249static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3250{
Jesse Barnes79e53942008-11-07 14:24:08 -08003251 /* XXX: When our outputs are all unaware of DPMS modes other than off
3252 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3253 */
3254 switch (mode) {
3255 case DRM_MODE_DPMS_ON:
3256 case DRM_MODE_DPMS_STANDBY:
3257 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003258 i9xx_crtc_enable(crtc);
3259 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003260 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003261 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003262 break;
3263 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003264}
3265
3266/**
3267 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003268 */
3269static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3270{
3271 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003272 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003273 struct drm_i915_master_private *master_priv;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
3276 bool enabled;
3277
Chris Wilson032d2a02010-09-06 16:17:22 +01003278 if (intel_crtc->dpms_mode == mode)
3279 return;
3280
Chris Wilsondebcadd2010-08-07 11:01:33 +01003281 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003282
Jesse Barnese70236a2009-09-21 10:42:27 -07003283 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003284
3285 if (!dev->primary->master)
3286 return;
3287
3288 master_priv = dev->primary->master->driver_priv;
3289 if (!master_priv->sarea_priv)
3290 return;
3291
3292 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3293
3294 switch (pipe) {
3295 case 0:
3296 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3297 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3298 break;
3299 case 1:
3300 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3301 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3302 break;
3303 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003304 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003305 break;
3306 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003307}
3308
Chris Wilsoncdd59982010-09-08 16:30:16 +01003309static void intel_crtc_disable(struct drm_crtc *crtc)
3310{
3311 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3312 struct drm_device *dev = crtc->dev;
3313
3314 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3315
3316 if (crtc->fb) {
3317 mutex_lock(&dev->struct_mutex);
3318 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3319 mutex_unlock(&dev->struct_mutex);
3320 }
3321}
3322
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003323/* Prepare for a mode set.
3324 *
3325 * Note we could be a lot smarter here. We need to figure out which outputs
3326 * will be enabled, which disabled (in short, how the config will changes)
3327 * and perform the minimum necessary steps to accomplish that, e.g. updating
3328 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3329 * panel fitting is in the proper state, etc.
3330 */
3331static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003332{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003333 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003334}
3335
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003336static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003337{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003338 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003339}
3340
3341static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3342{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003343 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003344}
3345
3346static void ironlake_crtc_commit(struct drm_crtc *crtc)
3347{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003348 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003349}
3350
Akshay Joshi0206e352011-08-16 15:34:10 -04003351void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003352{
3353 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3354 /* lvds has its own version of prepare see intel_lvds_prepare */
3355 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3356}
3357
Akshay Joshi0206e352011-08-16 15:34:10 -04003358void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003359{
3360 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003361 struct drm_device *dev = encoder->dev;
3362 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3363 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3364
Jesse Barnes79e53942008-11-07 14:24:08 -08003365 /* lvds has its own version of commit see intel_lvds_commit */
3366 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003367
3368 if (HAS_PCH_CPT(dev))
3369 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003370}
3371
Chris Wilsonea5b2132010-08-04 13:50:23 +01003372void intel_encoder_destroy(struct drm_encoder *encoder)
3373{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003374 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003375
Chris Wilsonea5b2132010-08-04 13:50:23 +01003376 drm_encoder_cleanup(encoder);
3377 kfree(intel_encoder);
3378}
3379
Jesse Barnes79e53942008-11-07 14:24:08 -08003380static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3381 struct drm_display_mode *mode,
3382 struct drm_display_mode *adjusted_mode)
3383{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003384 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003385
Eric Anholtbad720f2009-10-22 16:11:14 -07003386 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003387 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003388 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3389 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003390 }
Chris Wilson89749352010-09-12 18:25:19 +01003391
3392 /* XXX some encoders set the crtcinfo, others don't.
3393 * Obviously we need some form of conflict resolution here...
3394 */
3395 if (adjusted_mode->crtc_htotal == 0)
3396 drm_mode_set_crtcinfo(adjusted_mode, 0);
3397
Jesse Barnes79e53942008-11-07 14:24:08 -08003398 return true;
3399}
3400
Jesse Barnese70236a2009-09-21 10:42:27 -07003401static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003402{
Jesse Barnese70236a2009-09-21 10:42:27 -07003403 return 400000;
3404}
Jesse Barnes79e53942008-11-07 14:24:08 -08003405
Jesse Barnese70236a2009-09-21 10:42:27 -07003406static int i915_get_display_clock_speed(struct drm_device *dev)
3407{
3408 return 333000;
3409}
Jesse Barnes79e53942008-11-07 14:24:08 -08003410
Jesse Barnese70236a2009-09-21 10:42:27 -07003411static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3412{
3413 return 200000;
3414}
Jesse Barnes79e53942008-11-07 14:24:08 -08003415
Jesse Barnese70236a2009-09-21 10:42:27 -07003416static int i915gm_get_display_clock_speed(struct drm_device *dev)
3417{
3418 u16 gcfgc = 0;
3419
3420 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3421
3422 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003423 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003424 else {
3425 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3426 case GC_DISPLAY_CLOCK_333_MHZ:
3427 return 333000;
3428 default:
3429 case GC_DISPLAY_CLOCK_190_200_MHZ:
3430 return 190000;
3431 }
3432 }
3433}
Jesse Barnes79e53942008-11-07 14:24:08 -08003434
Jesse Barnese70236a2009-09-21 10:42:27 -07003435static int i865_get_display_clock_speed(struct drm_device *dev)
3436{
3437 return 266000;
3438}
3439
3440static int i855_get_display_clock_speed(struct drm_device *dev)
3441{
3442 u16 hpllcc = 0;
3443 /* Assume that the hardware is in the high speed state. This
3444 * should be the default.
3445 */
3446 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3447 case GC_CLOCK_133_200:
3448 case GC_CLOCK_100_200:
3449 return 200000;
3450 case GC_CLOCK_166_250:
3451 return 250000;
3452 case GC_CLOCK_100_133:
3453 return 133000;
3454 }
3455
3456 /* Shouldn't happen */
3457 return 0;
3458}
3459
3460static int i830_get_display_clock_speed(struct drm_device *dev)
3461{
3462 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003463}
3464
Zhenyu Wang2c072452009-06-05 15:38:42 +08003465struct fdi_m_n {
3466 u32 tu;
3467 u32 gmch_m;
3468 u32 gmch_n;
3469 u32 link_m;
3470 u32 link_n;
3471};
3472
3473static void
3474fdi_reduce_ratio(u32 *num, u32 *den)
3475{
3476 while (*num > 0xffffff || *den > 0xffffff) {
3477 *num >>= 1;
3478 *den >>= 1;
3479 }
3480}
3481
Zhenyu Wang2c072452009-06-05 15:38:42 +08003482static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003483ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3484 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003485{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003486 m_n->tu = 64; /* default size */
3487
Chris Wilson22ed1112010-12-04 01:01:29 +00003488 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3489 m_n->gmch_m = bits_per_pixel * pixel_clock;
3490 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003491 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3492
Chris Wilson22ed1112010-12-04 01:01:29 +00003493 m_n->link_m = pixel_clock;
3494 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003495 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3496}
3497
3498
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499struct intel_watermark_params {
3500 unsigned long fifo_size;
3501 unsigned long max_wm;
3502 unsigned long default_wm;
3503 unsigned long guard_size;
3504 unsigned long cacheline_size;
3505};
3506
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003507/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003508static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003509 PINEVIEW_DISPLAY_FIFO,
3510 PINEVIEW_MAX_WM,
3511 PINEVIEW_DFT_WM,
3512 PINEVIEW_GUARD_WM,
3513 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003514};
Chris Wilsond2102462011-01-24 17:43:27 +00003515static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003516 PINEVIEW_DISPLAY_FIFO,
3517 PINEVIEW_MAX_WM,
3518 PINEVIEW_DFT_HPLLOFF_WM,
3519 PINEVIEW_GUARD_WM,
3520 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521};
Chris Wilsond2102462011-01-24 17:43:27 +00003522static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003523 PINEVIEW_CURSOR_FIFO,
3524 PINEVIEW_CURSOR_MAX_WM,
3525 PINEVIEW_CURSOR_DFT_WM,
3526 PINEVIEW_CURSOR_GUARD_WM,
3527 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003528};
Chris Wilsond2102462011-01-24 17:43:27 +00003529static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003530 PINEVIEW_CURSOR_FIFO,
3531 PINEVIEW_CURSOR_MAX_WM,
3532 PINEVIEW_CURSOR_DFT_WM,
3533 PINEVIEW_CURSOR_GUARD_WM,
3534 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535};
Chris Wilsond2102462011-01-24 17:43:27 +00003536static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003537 G4X_FIFO_SIZE,
3538 G4X_MAX_WM,
3539 G4X_MAX_WM,
3540 2,
3541 G4X_FIFO_LINE_SIZE,
3542};
Chris Wilsond2102462011-01-24 17:43:27 +00003543static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003544 I965_CURSOR_FIFO,
3545 I965_CURSOR_MAX_WM,
3546 I965_CURSOR_DFT_WM,
3547 2,
3548 G4X_FIFO_LINE_SIZE,
3549};
Chris Wilsond2102462011-01-24 17:43:27 +00003550static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003551 I965_CURSOR_FIFO,
3552 I965_CURSOR_MAX_WM,
3553 I965_CURSOR_DFT_WM,
3554 2,
3555 I915_FIFO_LINE_SIZE,
3556};
Chris Wilsond2102462011-01-24 17:43:27 +00003557static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003558 I945_FIFO_SIZE,
3559 I915_MAX_WM,
3560 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003561 2,
3562 I915_FIFO_LINE_SIZE
3563};
Chris Wilsond2102462011-01-24 17:43:27 +00003564static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003565 I915_FIFO_SIZE,
3566 I915_MAX_WM,
3567 1,
3568 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003569 I915_FIFO_LINE_SIZE
3570};
Chris Wilsond2102462011-01-24 17:43:27 +00003571static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003572 I855GM_FIFO_SIZE,
3573 I915_MAX_WM,
3574 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003575 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003576 I830_FIFO_LINE_SIZE
3577};
Chris Wilsond2102462011-01-24 17:43:27 +00003578static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003579 I830_FIFO_SIZE,
3580 I915_MAX_WM,
3581 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003582 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583 I830_FIFO_LINE_SIZE
3584};
3585
Chris Wilsond2102462011-01-24 17:43:27 +00003586static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003587 ILK_DISPLAY_FIFO,
3588 ILK_DISPLAY_MAXWM,
3589 ILK_DISPLAY_DFTWM,
3590 2,
3591 ILK_FIFO_LINE_SIZE
3592};
Chris Wilsond2102462011-01-24 17:43:27 +00003593static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003594 ILK_CURSOR_FIFO,
3595 ILK_CURSOR_MAXWM,
3596 ILK_CURSOR_DFTWM,
3597 2,
3598 ILK_FIFO_LINE_SIZE
3599};
Chris Wilsond2102462011-01-24 17:43:27 +00003600static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003601 ILK_DISPLAY_SR_FIFO,
3602 ILK_DISPLAY_MAX_SRWM,
3603 ILK_DISPLAY_DFT_SRWM,
3604 2,
3605 ILK_FIFO_LINE_SIZE
3606};
Chris Wilsond2102462011-01-24 17:43:27 +00003607static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003608 ILK_CURSOR_SR_FIFO,
3609 ILK_CURSOR_MAX_SRWM,
3610 ILK_CURSOR_DFT_SRWM,
3611 2,
3612 ILK_FIFO_LINE_SIZE
3613};
3614
Chris Wilsond2102462011-01-24 17:43:27 +00003615static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003616 SNB_DISPLAY_FIFO,
3617 SNB_DISPLAY_MAXWM,
3618 SNB_DISPLAY_DFTWM,
3619 2,
3620 SNB_FIFO_LINE_SIZE
3621};
Chris Wilsond2102462011-01-24 17:43:27 +00003622static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003623 SNB_CURSOR_FIFO,
3624 SNB_CURSOR_MAXWM,
3625 SNB_CURSOR_DFTWM,
3626 2,
3627 SNB_FIFO_LINE_SIZE
3628};
Chris Wilsond2102462011-01-24 17:43:27 +00003629static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003630 SNB_DISPLAY_SR_FIFO,
3631 SNB_DISPLAY_MAX_SRWM,
3632 SNB_DISPLAY_DFT_SRWM,
3633 2,
3634 SNB_FIFO_LINE_SIZE
3635};
Chris Wilsond2102462011-01-24 17:43:27 +00003636static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003637 SNB_CURSOR_SR_FIFO,
3638 SNB_CURSOR_MAX_SRWM,
3639 SNB_CURSOR_DFT_SRWM,
3640 2,
3641 SNB_FIFO_LINE_SIZE
3642};
3643
3644
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003645/**
3646 * intel_calculate_wm - calculate watermark level
3647 * @clock_in_khz: pixel clock
3648 * @wm: chip FIFO params
3649 * @pixel_size: display pixel size
3650 * @latency_ns: memory latency for the platform
3651 *
3652 * Calculate the watermark level (the level at which the display plane will
3653 * start fetching from memory again). Each chip has a different display
3654 * FIFO size and allocation, so the caller needs to figure that out and pass
3655 * in the correct intel_watermark_params structure.
3656 *
3657 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3658 * on the pixel size. When it reaches the watermark level, it'll start
3659 * fetching FIFO line sized based chunks from memory until the FIFO fills
3660 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3661 * will occur, and a display engine hang could result.
3662 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003663static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003664 const struct intel_watermark_params *wm,
3665 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003666 int pixel_size,
3667 unsigned long latency_ns)
3668{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003669 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003670
Jesse Barnesd6604672009-09-11 12:25:56 -07003671 /*
3672 * Note: we need to make sure we don't overflow for various clock &
3673 * latency values.
3674 * clocks go from a few thousand to several hundred thousand.
3675 * latency is usually a few thousand
3676 */
3677 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3678 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003679 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003680
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003681 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003682
Chris Wilsond2102462011-01-24 17:43:27 +00003683 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003684
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003685 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003686
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003687 /* Don't promote wm_size to unsigned... */
3688 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003689 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003690 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003691 wm_size = wm->default_wm;
3692 return wm_size;
3693}
3694
3695struct cxsr_latency {
3696 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003697 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003698 unsigned long fsb_freq;
3699 unsigned long mem_freq;
3700 unsigned long display_sr;
3701 unsigned long display_hpll_disable;
3702 unsigned long cursor_sr;
3703 unsigned long cursor_hpll_disable;
3704};
3705
Chris Wilson403c89f2010-08-04 15:25:31 +01003706static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003707 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3708 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3709 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3710 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3711 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003712
Li Peng95534262010-05-18 18:58:44 +08003713 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3714 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3715 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3716 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3717 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003718
Li Peng95534262010-05-18 18:58:44 +08003719 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3720 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3721 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3722 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3723 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003724
Li Peng95534262010-05-18 18:58:44 +08003725 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3726 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3727 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3728 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3729 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003730
Li Peng95534262010-05-18 18:58:44 +08003731 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3732 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3733 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3734 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3735 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003736
Li Peng95534262010-05-18 18:58:44 +08003737 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3738 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3739 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3740 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3741 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003742};
3743
Chris Wilson403c89f2010-08-04 15:25:31 +01003744static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3745 int is_ddr3,
3746 int fsb,
3747 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003748{
Chris Wilson403c89f2010-08-04 15:25:31 +01003749 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003750 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003751
3752 if (fsb == 0 || mem == 0)
3753 return NULL;
3754
3755 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3756 latency = &cxsr_latency_table[i];
3757 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003758 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303759 fsb == latency->fsb_freq && mem == latency->mem_freq)
3760 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003761 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303762
Zhao Yakui28c97732009-10-09 11:39:41 +08003763 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303764
3765 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003766}
3767
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003768static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003769{
3770 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003771
3772 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003773 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003774}
3775
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003776/*
3777 * Latency for FIFO fetches is dependent on several factors:
3778 * - memory configuration (speed, channels)
3779 * - chipset
3780 * - current MCH state
3781 * It can be fairly high in some situations, so here we assume a fairly
3782 * pessimal value. It's a tradeoff between extra memory fetches (if we
3783 * set this value too high, the FIFO will fetch frequently to stay full)
3784 * and power consumption (set it too low to save power and we might see
3785 * FIFO underruns and display "flicker").
3786 *
3787 * A value of 5us seems to be a good balance; safe for very low end
3788 * platforms but not overly aggressive on lower latency configs.
3789 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003790static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003791
Jesse Barnese70236a2009-09-21 10:42:27 -07003792static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003793{
3794 struct drm_i915_private *dev_priv = dev->dev_private;
3795 uint32_t dsparb = I915_READ(DSPARB);
3796 int size;
3797
Chris Wilson8de9b312010-07-19 19:59:52 +01003798 size = dsparb & 0x7f;
3799 if (plane)
3800 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003801
Zhao Yakui28c97732009-10-09 11:39:41 +08003802 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003804
3805 return size;
3806}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003807
Jesse Barnese70236a2009-09-21 10:42:27 -07003808static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3809{
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 uint32_t dsparb = I915_READ(DSPARB);
3812 int size;
3813
Chris Wilson8de9b312010-07-19 19:59:52 +01003814 size = dsparb & 0x1ff;
3815 if (plane)
3816 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003817 size >>= 1; /* Convert to cachelines */
3818
Zhao Yakui28c97732009-10-09 11:39:41 +08003819 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003821
3822 return size;
3823}
3824
3825static int i845_get_fifo_size(struct drm_device *dev, int plane)
3826{
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 uint32_t dsparb = I915_READ(DSPARB);
3829 int size;
3830
3831 size = dsparb & 0x7f;
3832 size >>= 2; /* Convert to cachelines */
3833
Zhao Yakui28c97732009-10-09 11:39:41 +08003834 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 plane ? "B" : "A",
3836 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003837
3838 return size;
3839}
3840
3841static int i830_get_fifo_size(struct drm_device *dev, int plane)
3842{
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 uint32_t dsparb = I915_READ(DSPARB);
3845 int size;
3846
3847 size = dsparb & 0x7f;
3848 size >>= 1; /* Convert to cachelines */
3849
Zhao Yakui28c97732009-10-09 11:39:41 +08003850 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003852
3853 return size;
3854}
3855
Chris Wilsond2102462011-01-24 17:43:27 +00003856static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3857{
3858 struct drm_crtc *crtc, *enabled = NULL;
3859
3860 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3861 if (crtc->enabled && crtc->fb) {
3862 if (enabled)
3863 return NULL;
3864 enabled = crtc;
3865 }
3866 }
3867
3868 return enabled;
3869}
3870
3871static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003872{
3873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003874 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003875 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003876 u32 reg;
3877 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003878
Chris Wilson403c89f2010-08-04 15:25:31 +01003879 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003880 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003881 if (!latency) {
3882 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3883 pineview_disable_cxsr(dev);
3884 return;
3885 }
3886
Chris Wilsond2102462011-01-24 17:43:27 +00003887 crtc = single_enabled_crtc(dev);
3888 if (crtc) {
3889 int clock = crtc->mode.clock;
3890 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003891
3892 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003893 wm = intel_calculate_wm(clock, &pineview_display_wm,
3894 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003895 pixel_size, latency->display_sr);
3896 reg = I915_READ(DSPFW1);
3897 reg &= ~DSPFW_SR_MASK;
3898 reg |= wm << DSPFW_SR_SHIFT;
3899 I915_WRITE(DSPFW1, reg);
3900 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3901
3902 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003903 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3904 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003905 pixel_size, latency->cursor_sr);
3906 reg = I915_READ(DSPFW3);
3907 reg &= ~DSPFW_CURSOR_SR_MASK;
3908 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3909 I915_WRITE(DSPFW3, reg);
3910
3911 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003912 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3913 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003914 pixel_size, latency->display_hpll_disable);
3915 reg = I915_READ(DSPFW3);
3916 reg &= ~DSPFW_HPLL_SR_MASK;
3917 reg |= wm & DSPFW_HPLL_SR_MASK;
3918 I915_WRITE(DSPFW3, reg);
3919
3920 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003921 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3922 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003923 pixel_size, latency->cursor_hpll_disable);
3924 reg = I915_READ(DSPFW3);
3925 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3926 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3927 I915_WRITE(DSPFW3, reg);
3928 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3929
3930 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003931 I915_WRITE(DSPFW3,
3932 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003933 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3934 } else {
3935 pineview_disable_cxsr(dev);
3936 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3937 }
3938}
3939
Chris Wilson417ae142011-01-19 15:04:42 +00003940static bool g4x_compute_wm0(struct drm_device *dev,
3941 int plane,
3942 const struct intel_watermark_params *display,
3943 int display_latency_ns,
3944 const struct intel_watermark_params *cursor,
3945 int cursor_latency_ns,
3946 int *plane_wm,
3947 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003948{
Chris Wilson417ae142011-01-19 15:04:42 +00003949 struct drm_crtc *crtc;
3950 int htotal, hdisplay, clock, pixel_size;
3951 int line_time_us, line_count;
3952 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003953
Chris Wilson417ae142011-01-19 15:04:42 +00003954 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003955 if (crtc->fb == NULL || !crtc->enabled) {
3956 *cursor_wm = cursor->guard_size;
3957 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003958 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003959 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003960
Chris Wilson417ae142011-01-19 15:04:42 +00003961 htotal = crtc->mode.htotal;
3962 hdisplay = crtc->mode.hdisplay;
3963 clock = crtc->mode.clock;
3964 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003965
Chris Wilson417ae142011-01-19 15:04:42 +00003966 /* Use the small buffer method to calculate plane watermark */
3967 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3968 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3969 if (tlb_miss > 0)
3970 entries += tlb_miss;
3971 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3972 *plane_wm = entries + display->guard_size;
3973 if (*plane_wm > (int)display->max_wm)
3974 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003975
Chris Wilson417ae142011-01-19 15:04:42 +00003976 /* Use the large buffer method to calculate cursor watermark */
3977 line_time_us = ((htotal * 1000) / clock);
3978 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3979 entries = line_count * 64 * pixel_size;
3980 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3981 if (tlb_miss > 0)
3982 entries += tlb_miss;
3983 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3984 *cursor_wm = entries + cursor->guard_size;
3985 if (*cursor_wm > (int)cursor->max_wm)
3986 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003987
Chris Wilson417ae142011-01-19 15:04:42 +00003988 return true;
3989}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003990
Chris Wilson417ae142011-01-19 15:04:42 +00003991/*
3992 * Check the wm result.
3993 *
3994 * If any calculated watermark values is larger than the maximum value that
3995 * can be programmed into the associated watermark register, that watermark
3996 * must be disabled.
3997 */
3998static bool g4x_check_srwm(struct drm_device *dev,
3999 int display_wm, int cursor_wm,
4000 const struct intel_watermark_params *display,
4001 const struct intel_watermark_params *cursor)
4002{
4003 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4004 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004005
Chris Wilson417ae142011-01-19 15:04:42 +00004006 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004007 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004008 display_wm, display->max_wm);
4009 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004010 }
4011
Chris Wilson417ae142011-01-19 15:04:42 +00004012 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004013 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004014 cursor_wm, cursor->max_wm);
4015 return false;
4016 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004017
Chris Wilson417ae142011-01-19 15:04:42 +00004018 if (!(display_wm || cursor_wm)) {
4019 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4020 return false;
4021 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004022
Chris Wilson417ae142011-01-19 15:04:42 +00004023 return true;
4024}
4025
4026static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004027 int plane,
4028 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004029 const struct intel_watermark_params *display,
4030 const struct intel_watermark_params *cursor,
4031 int *display_wm, int *cursor_wm)
4032{
Chris Wilsond2102462011-01-24 17:43:27 +00004033 struct drm_crtc *crtc;
4034 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004035 unsigned long line_time_us;
4036 int line_count, line_size;
4037 int small, large;
4038 int entries;
4039
4040 if (!latency_ns) {
4041 *display_wm = *cursor_wm = 0;
4042 return false;
4043 }
4044
Chris Wilsond2102462011-01-24 17:43:27 +00004045 crtc = intel_get_crtc_for_plane(dev, plane);
4046 hdisplay = crtc->mode.hdisplay;
4047 htotal = crtc->mode.htotal;
4048 clock = crtc->mode.clock;
4049 pixel_size = crtc->fb->bits_per_pixel / 8;
4050
Chris Wilson417ae142011-01-19 15:04:42 +00004051 line_time_us = (htotal * 1000) / clock;
4052 line_count = (latency_ns / line_time_us + 1000) / 1000;
4053 line_size = hdisplay * pixel_size;
4054
4055 /* Use the minimum of the small and large buffer method for primary */
4056 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4057 large = line_count * line_size;
4058
4059 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4060 *display_wm = entries + display->guard_size;
4061
4062 /* calculate the self-refresh watermark for display cursor */
4063 entries = line_count * pixel_size * 64;
4064 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4065 *cursor_wm = entries + cursor->guard_size;
4066
4067 return g4x_check_srwm(dev,
4068 *display_wm, *cursor_wm,
4069 display, cursor);
4070}
4071
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004072#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004073
4074static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004075{
4076 static const int sr_latency_ns = 12000;
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004079 int plane_sr, cursor_sr;
4080 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004081
4082 if (g4x_compute_wm0(dev, 0,
4083 &g4x_wm_info, latency_ns,
4084 &g4x_cursor_wm_info, latency_ns,
4085 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004086 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004087
4088 if (g4x_compute_wm0(dev, 1,
4089 &g4x_wm_info, latency_ns,
4090 &g4x_cursor_wm_info, latency_ns,
4091 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004092 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004093
4094 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004095 if (single_plane_enabled(enabled) &&
4096 g4x_compute_srwm(dev, ffs(enabled) - 1,
4097 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004098 &g4x_wm_info,
4099 &g4x_cursor_wm_info,
4100 &plane_sr, &cursor_sr))
4101 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4102 else
4103 I915_WRITE(FW_BLC_SELF,
4104 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4105
Chris Wilson308977a2011-02-02 10:41:20 +00004106 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4107 planea_wm, cursora_wm,
4108 planeb_wm, cursorb_wm,
4109 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004110
4111 I915_WRITE(DSPFW1,
4112 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004113 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004114 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4115 planea_wm);
4116 I915_WRITE(DSPFW2,
4117 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004118 (cursora_wm << DSPFW_CURSORA_SHIFT));
4119 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004120 I915_WRITE(DSPFW3,
4121 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004122 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004123}
4124
Chris Wilsond2102462011-01-24 17:43:27 +00004125static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004126{
4127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004128 struct drm_crtc *crtc;
4129 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004130 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004131
Jesse Barnes1dc75462009-10-19 10:08:17 +09004132 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004133 crtc = single_enabled_crtc(dev);
4134 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004135 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004136 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004137 int clock = crtc->mode.clock;
4138 int htotal = crtc->mode.htotal;
4139 int hdisplay = crtc->mode.hdisplay;
4140 int pixel_size = crtc->fb->bits_per_pixel / 8;
4141 unsigned long line_time_us;
4142 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004143
Chris Wilsond2102462011-01-24 17:43:27 +00004144 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004145
4146 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004147 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4148 pixel_size * hdisplay;
4149 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004150 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004151 if (srwm < 0)
4152 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004153 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004154 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4155 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004156
Chris Wilsond2102462011-01-24 17:43:27 +00004157 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004159 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004160 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004161 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004162 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004163
4164 if (cursor_sr > i965_cursor_wm_info.max_wm)
4165 cursor_sr = i965_cursor_wm_info.max_wm;
4166
4167 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4168 "cursor %d\n", srwm, cursor_sr);
4169
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004170 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004171 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304172 } else {
4173 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004174 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004175 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4176 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004177 }
4178
4179 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4180 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004181
4182 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004183 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4184 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004185 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004186 /* update cursor SR watermark */
4187 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004188}
4189
Chris Wilsond2102462011-01-24 17:43:27 +00004190static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004191{
4192 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004193 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004194 uint32_t fwater_lo;
4195 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004196 int cwm, srwm = 1;
4197 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004198 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004199 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004200
Chris Wilson72557b42011-01-31 10:29:55 +00004201 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004202 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004203 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004204 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004205 else
Chris Wilsond2102462011-01-24 17:43:27 +00004206 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004207
Chris Wilsond2102462011-01-24 17:43:27 +00004208 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4209 crtc = intel_get_crtc_for_plane(dev, 0);
4210 if (crtc->enabled && crtc->fb) {
4211 planea_wm = intel_calculate_wm(crtc->mode.clock,
4212 wm_info, fifo_size,
4213 crtc->fb->bits_per_pixel / 8,
4214 latency_ns);
4215 enabled = crtc;
4216 } else
4217 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004218
Chris Wilsond2102462011-01-24 17:43:27 +00004219 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4220 crtc = intel_get_crtc_for_plane(dev, 1);
4221 if (crtc->enabled && crtc->fb) {
4222 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4223 wm_info, fifo_size,
4224 crtc->fb->bits_per_pixel / 8,
4225 latency_ns);
4226 if (enabled == NULL)
4227 enabled = crtc;
4228 else
4229 enabled = NULL;
4230 } else
4231 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004232
Zhao Yakui28c97732009-10-09 11:39:41 +08004233 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004234
4235 /*
4236 * Overlay gets an aggressive default since video jitter is bad.
4237 */
4238 cwm = 2;
4239
Alexander Lam18b21902011-01-03 13:28:56 -05004240 /* Play safe and disable self-refresh before adjusting watermarks. */
4241 if (IS_I945G(dev) || IS_I945GM(dev))
4242 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4243 else if (IS_I915GM(dev))
4244 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4245
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004246 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004247 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004248 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004249 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004250 int clock = enabled->mode.clock;
4251 int htotal = enabled->mode.htotal;
4252 int hdisplay = enabled->mode.hdisplay;
4253 int pixel_size = enabled->fb->bits_per_pixel / 8;
4254 unsigned long line_time_us;
4255 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004256
Chris Wilsond2102462011-01-24 17:43:27 +00004257 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004258
4259 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004260 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4261 pixel_size * hdisplay;
4262 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4263 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4264 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004265 if (srwm < 0)
4266 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004267
4268 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004269 I915_WRITE(FW_BLC_SELF,
4270 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4271 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004272 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004273 }
4274
Zhao Yakui28c97732009-10-09 11:39:41 +08004275 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004276 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004277
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004278 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4279 fwater_hi = (cwm & 0x1f);
4280
4281 /* Set request length to 8 cachelines per fetch */
4282 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4283 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004284
4285 I915_WRITE(FW_BLC, fwater_lo);
4286 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004287
Chris Wilsond2102462011-01-24 17:43:27 +00004288 if (HAS_FW_BLC(dev)) {
4289 if (enabled) {
4290 if (IS_I945G(dev) || IS_I945GM(dev))
4291 I915_WRITE(FW_BLC_SELF,
4292 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4293 else if (IS_I915GM(dev))
4294 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4295 DRM_DEBUG_KMS("memory self refresh enabled\n");
4296 } else
4297 DRM_DEBUG_KMS("memory self refresh disabled\n");
4298 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004299}
4300
Chris Wilsond2102462011-01-24 17:43:27 +00004301static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004304 struct drm_crtc *crtc;
4305 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004306 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004307
Chris Wilsond2102462011-01-24 17:43:27 +00004308 crtc = single_enabled_crtc(dev);
4309 if (crtc == NULL)
4310 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004311
Chris Wilsond2102462011-01-24 17:43:27 +00004312 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4313 dev_priv->display.get_fifo_size(dev, 0),
4314 crtc->fb->bits_per_pixel / 8,
4315 latency_ns);
4316 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004317 fwater_lo |= (3<<8) | planea_wm;
4318
Zhao Yakui28c97732009-10-09 11:39:41 +08004319 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004320
4321 I915_WRITE(FW_BLC, fwater_lo);
4322}
4323
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004324#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004325#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004326
Jesse Barnesb79d4992010-12-21 13:10:23 -08004327/*
4328 * Check the wm result.
4329 *
4330 * If any calculated watermark values is larger than the maximum value that
4331 * can be programmed into the associated watermark register, that watermark
4332 * must be disabled.
4333 */
4334static bool ironlake_check_srwm(struct drm_device *dev, int level,
4335 int fbc_wm, int display_wm, int cursor_wm,
4336 const struct intel_watermark_params *display,
4337 const struct intel_watermark_params *cursor)
4338{
4339 struct drm_i915_private *dev_priv = dev->dev_private;
4340
4341 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4342 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4343
4344 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4345 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4346 fbc_wm, SNB_FBC_MAX_SRWM, level);
4347
4348 /* fbc has it's own way to disable FBC WM */
4349 I915_WRITE(DISP_ARB_CTL,
4350 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4351 return false;
4352 }
4353
4354 if (display_wm > display->max_wm) {
4355 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4356 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4357 return false;
4358 }
4359
4360 if (cursor_wm > cursor->max_wm) {
4361 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4362 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4363 return false;
4364 }
4365
4366 if (!(fbc_wm || display_wm || cursor_wm)) {
4367 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4368 return false;
4369 }
4370
4371 return true;
4372}
4373
4374/*
4375 * Compute watermark values of WM[1-3],
4376 */
Chris Wilsond2102462011-01-24 17:43:27 +00004377static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4378 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004379 const struct intel_watermark_params *display,
4380 const struct intel_watermark_params *cursor,
4381 int *fbc_wm, int *display_wm, int *cursor_wm)
4382{
Chris Wilsond2102462011-01-24 17:43:27 +00004383 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004384 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004385 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004386 int line_count, line_size;
4387 int small, large;
4388 int entries;
4389
4390 if (!latency_ns) {
4391 *fbc_wm = *display_wm = *cursor_wm = 0;
4392 return false;
4393 }
4394
Chris Wilsond2102462011-01-24 17:43:27 +00004395 crtc = intel_get_crtc_for_plane(dev, plane);
4396 hdisplay = crtc->mode.hdisplay;
4397 htotal = crtc->mode.htotal;
4398 clock = crtc->mode.clock;
4399 pixel_size = crtc->fb->bits_per_pixel / 8;
4400
Jesse Barnesb79d4992010-12-21 13:10:23 -08004401 line_time_us = (htotal * 1000) / clock;
4402 line_count = (latency_ns / line_time_us + 1000) / 1000;
4403 line_size = hdisplay * pixel_size;
4404
4405 /* Use the minimum of the small and large buffer method for primary */
4406 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4407 large = line_count * line_size;
4408
4409 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4410 *display_wm = entries + display->guard_size;
4411
4412 /*
4413 * Spec says:
4414 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4415 */
4416 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4417
4418 /* calculate the self-refresh watermark for display cursor */
4419 entries = line_count * pixel_size * 64;
4420 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4421 *cursor_wm = entries + cursor->guard_size;
4422
4423 return ironlake_check_srwm(dev, level,
4424 *fbc_wm, *display_wm, *cursor_wm,
4425 display, cursor);
4426}
4427
Chris Wilsond2102462011-01-24 17:43:27 +00004428static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004429{
4430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004431 int fbc_wm, plane_wm, cursor_wm;
4432 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004433
Chris Wilson4ed765f2010-09-11 10:46:47 +01004434 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004435 if (g4x_compute_wm0(dev, 0,
4436 &ironlake_display_wm_info,
4437 ILK_LP0_PLANE_LATENCY,
4438 &ironlake_cursor_wm_info,
4439 ILK_LP0_CURSOR_LATENCY,
4440 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004441 I915_WRITE(WM0_PIPEA_ILK,
4442 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4443 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4444 " plane %d, " "cursor: %d\n",
4445 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004446 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004447 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004448
Chris Wilson9f405102011-05-12 22:17:14 +01004449 if (g4x_compute_wm0(dev, 1,
4450 &ironlake_display_wm_info,
4451 ILK_LP0_PLANE_LATENCY,
4452 &ironlake_cursor_wm_info,
4453 ILK_LP0_CURSOR_LATENCY,
4454 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004455 I915_WRITE(WM0_PIPEB_ILK,
4456 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4457 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4458 " plane %d, cursor: %d\n",
4459 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004460 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004461 }
4462
4463 /*
4464 * Calculate and update the self-refresh watermark only when one
4465 * display plane is used.
4466 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004467 I915_WRITE(WM3_LP_ILK, 0);
4468 I915_WRITE(WM2_LP_ILK, 0);
4469 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004470
Chris Wilsond2102462011-01-24 17:43:27 +00004471 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004472 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004473 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004474
Jesse Barnesb79d4992010-12-21 13:10:23 -08004475 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004476 if (!ironlake_compute_srwm(dev, 1, enabled,
4477 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004478 &ironlake_display_srwm_info,
4479 &ironlake_cursor_srwm_info,
4480 &fbc_wm, &plane_wm, &cursor_wm))
4481 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004482
Jesse Barnesb79d4992010-12-21 13:10:23 -08004483 I915_WRITE(WM1_LP_ILK,
4484 WM1_LP_SR_EN |
4485 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4486 (fbc_wm << WM1_LP_FBC_SHIFT) |
4487 (plane_wm << WM1_LP_SR_SHIFT) |
4488 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004489
Jesse Barnesb79d4992010-12-21 13:10:23 -08004490 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004491 if (!ironlake_compute_srwm(dev, 2, enabled,
4492 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004493 &ironlake_display_srwm_info,
4494 &ironlake_cursor_srwm_info,
4495 &fbc_wm, &plane_wm, &cursor_wm))
4496 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004497
Jesse Barnesb79d4992010-12-21 13:10:23 -08004498 I915_WRITE(WM2_LP_ILK,
4499 WM2_LP_EN |
4500 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4501 (fbc_wm << WM1_LP_FBC_SHIFT) |
4502 (plane_wm << WM1_LP_SR_SHIFT) |
4503 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004504
4505 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004506 * WM3 is unsupported on ILK, probably because we don't have latency
4507 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004508 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004509}
4510
Chris Wilsond2102462011-01-24 17:43:27 +00004511static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004512{
4513 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004514 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004515 int fbc_wm, plane_wm, cursor_wm;
4516 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004517
4518 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004519 if (g4x_compute_wm0(dev, 0,
4520 &sandybridge_display_wm_info, latency,
4521 &sandybridge_cursor_wm_info, latency,
4522 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004523 I915_WRITE(WM0_PIPEA_ILK,
4524 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4525 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4526 " plane %d, " "cursor: %d\n",
4527 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004528 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004529 }
4530
Chris Wilson9f405102011-05-12 22:17:14 +01004531 if (g4x_compute_wm0(dev, 1,
4532 &sandybridge_display_wm_info, latency,
4533 &sandybridge_cursor_wm_info, latency,
4534 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004535 I915_WRITE(WM0_PIPEB_ILK,
4536 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4537 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4538 " plane %d, cursor: %d\n",
4539 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004540 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004541 }
4542
4543 /*
4544 * Calculate and update the self-refresh watermark only when one
4545 * display plane is used.
4546 *
4547 * SNB support 3 levels of watermark.
4548 *
4549 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4550 * and disabled in the descending order
4551 *
4552 */
4553 I915_WRITE(WM3_LP_ILK, 0);
4554 I915_WRITE(WM2_LP_ILK, 0);
4555 I915_WRITE(WM1_LP_ILK, 0);
4556
Chris Wilsond2102462011-01-24 17:43:27 +00004557 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004558 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004559 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004560
4561 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004562 if (!ironlake_compute_srwm(dev, 1, enabled,
4563 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004564 &sandybridge_display_srwm_info,
4565 &sandybridge_cursor_srwm_info,
4566 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004567 return;
4568
4569 I915_WRITE(WM1_LP_ILK,
4570 WM1_LP_SR_EN |
4571 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4572 (fbc_wm << WM1_LP_FBC_SHIFT) |
4573 (plane_wm << WM1_LP_SR_SHIFT) |
4574 cursor_wm);
4575
4576 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004577 if (!ironlake_compute_srwm(dev, 2, enabled,
4578 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004579 &sandybridge_display_srwm_info,
4580 &sandybridge_cursor_srwm_info,
4581 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004582 return;
4583
4584 I915_WRITE(WM2_LP_ILK,
4585 WM2_LP_EN |
4586 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4587 (fbc_wm << WM1_LP_FBC_SHIFT) |
4588 (plane_wm << WM1_LP_SR_SHIFT) |
4589 cursor_wm);
4590
4591 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004592 if (!ironlake_compute_srwm(dev, 3, enabled,
4593 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004594 &sandybridge_display_srwm_info,
4595 &sandybridge_cursor_srwm_info,
4596 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004597 return;
4598
4599 I915_WRITE(WM3_LP_ILK,
4600 WM3_LP_EN |
4601 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4602 (fbc_wm << WM1_LP_FBC_SHIFT) |
4603 (plane_wm << WM1_LP_SR_SHIFT) |
4604 cursor_wm);
4605}
4606
Shaohua Li7662c8b2009-06-26 11:23:55 +08004607/**
4608 * intel_update_watermarks - update FIFO watermark values based on current modes
4609 *
4610 * Calculate watermark values for the various WM regs based on current mode
4611 * and plane configuration.
4612 *
4613 * There are several cases to deal with here:
4614 * - normal (i.e. non-self-refresh)
4615 * - self-refresh (SR) mode
4616 * - lines are large relative to FIFO size (buffer can hold up to 2)
4617 * - lines are small relative to FIFO size (buffer can hold more than 2
4618 * lines), so need to account for TLB latency
4619 *
4620 * The normal calculation is:
4621 * watermark = dotclock * bytes per pixel * latency
4622 * where latency is platform & configuration dependent (we assume pessimal
4623 * values here).
4624 *
4625 * The SR calculation is:
4626 * watermark = (trunc(latency/line time)+1) * surface width *
4627 * bytes per pixel
4628 * where
4629 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004630 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004631 * and latency is assumed to be high, as above.
4632 *
4633 * The final value programmed to the register should always be rounded up,
4634 * and include an extra 2 entries to account for clock crossings.
4635 *
4636 * We don't use the sprite, so we can ignore that. And on Crestline we have
4637 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004638 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004639static void intel_update_watermarks(struct drm_device *dev)
4640{
Jesse Barnese70236a2009-09-21 10:42:27 -07004641 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004642
Chris Wilsond2102462011-01-24 17:43:27 +00004643 if (dev_priv->display.update_wm)
4644 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004645}
4646
Chris Wilsona7615032011-01-12 17:04:08 +00004647static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4648{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004649 if (i915_panel_use_ssc >= 0)
4650 return i915_panel_use_ssc != 0;
4651 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004652 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004653}
4654
Jesse Barnes5a354202011-06-24 12:19:22 -07004655/**
4656 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4657 * @crtc: CRTC structure
4658 *
4659 * A pipe may be connected to one or more outputs. Based on the depth of the
4660 * attached framebuffer, choose a good color depth to use on the pipe.
4661 *
4662 * If possible, match the pipe depth to the fb depth. In some cases, this
4663 * isn't ideal, because the connected output supports a lesser or restricted
4664 * set of depths. Resolve that here:
4665 * LVDS typically supports only 6bpc, so clamp down in that case
4666 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4667 * Displays may support a restricted set as well, check EDID and clamp as
4668 * appropriate.
4669 *
4670 * RETURNS:
4671 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4672 * true if they don't match).
4673 */
4674static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4675 unsigned int *pipe_bpp)
4676{
4677 struct drm_device *dev = crtc->dev;
4678 struct drm_i915_private *dev_priv = dev->dev_private;
4679 struct drm_encoder *encoder;
4680 struct drm_connector *connector;
4681 unsigned int display_bpc = UINT_MAX, bpc;
4682
4683 /* Walk the encoders & connectors on this crtc, get min bpc */
4684 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4685 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4686
4687 if (encoder->crtc != crtc)
4688 continue;
4689
4690 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4691 unsigned int lvds_bpc;
4692
4693 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4694 LVDS_A3_POWER_UP)
4695 lvds_bpc = 8;
4696 else
4697 lvds_bpc = 6;
4698
4699 if (lvds_bpc < display_bpc) {
4700 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4701 display_bpc = lvds_bpc;
4702 }
4703 continue;
4704 }
4705
4706 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4707 /* Use VBT settings if we have an eDP panel */
4708 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4709
4710 if (edp_bpc < display_bpc) {
4711 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4712 display_bpc = edp_bpc;
4713 }
4714 continue;
4715 }
4716
4717 /* Not one of the known troublemakers, check the EDID */
4718 list_for_each_entry(connector, &dev->mode_config.connector_list,
4719 head) {
4720 if (connector->encoder != encoder)
4721 continue;
4722
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004723 /* Don't use an invalid EDID bpc value */
4724 if (connector->display_info.bpc &&
4725 connector->display_info.bpc < display_bpc) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004726 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4727 display_bpc = connector->display_info.bpc;
4728 }
4729 }
4730
4731 /*
4732 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4733 * through, clamp it down. (Note: >12bpc will be caught below.)
4734 */
4735 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4736 if (display_bpc > 8 && display_bpc < 12) {
4737 DRM_DEBUG_DRIVER("forcing bpc to 12 for HDMI\n");
4738 display_bpc = 12;
4739 } else {
4740 DRM_DEBUG_DRIVER("forcing bpc to 8 for HDMI\n");
4741 display_bpc = 8;
4742 }
4743 }
4744 }
4745
4746 /*
4747 * We could just drive the pipe at the highest bpc all the time and
4748 * enable dithering as needed, but that costs bandwidth. So choose
4749 * the minimum value that expresses the full color range of the fb but
4750 * also stays within the max display bpc discovered above.
4751 */
4752
4753 switch (crtc->fb->depth) {
4754 case 8:
4755 bpc = 8; /* since we go through a colormap */
4756 break;
4757 case 15:
4758 case 16:
4759 bpc = 6; /* min is 18bpp */
4760 break;
4761 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004762 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004763 break;
4764 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004765 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004766 break;
4767 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004768 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004769 break;
4770 default:
4771 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4772 bpc = min((unsigned int)8, display_bpc);
4773 break;
4774 }
4775
Keith Packard578393c2011-09-05 11:53:21 -07004776 display_bpc = min(display_bpc, bpc);
4777
Jesse Barnes5a354202011-06-24 12:19:22 -07004778 DRM_DEBUG_DRIVER("setting pipe bpc to %d (max display bpc %d)\n",
4779 bpc, display_bpc);
4780
Keith Packard578393c2011-09-05 11:53:21 -07004781 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004782
4783 return display_bpc != bpc;
4784}
4785
Eric Anholtf564048e2011-03-30 13:01:02 -07004786static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4787 struct drm_display_mode *mode,
4788 struct drm_display_mode *adjusted_mode,
4789 int x, int y,
4790 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004791{
4792 struct drm_device *dev = crtc->dev;
4793 struct drm_i915_private *dev_priv = dev->dev_private;
4794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4795 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004796 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004797 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004798 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004799 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004800 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004801 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004802 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004803 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004804 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004805 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004806 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004807 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004808
Chris Wilson5eddb702010-09-11 13:48:45 +01004809 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4810 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004811 continue;
4812
Chris Wilson5eddb702010-09-11 13:48:45 +01004813 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004814 case INTEL_OUTPUT_LVDS:
4815 is_lvds = true;
4816 break;
4817 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004818 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004819 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004820 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004821 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004822 break;
4823 case INTEL_OUTPUT_DVO:
4824 is_dvo = true;
4825 break;
4826 case INTEL_OUTPUT_TVOUT:
4827 is_tv = true;
4828 break;
4829 case INTEL_OUTPUT_ANALOG:
4830 is_crt = true;
4831 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004832 case INTEL_OUTPUT_DISPLAYPORT:
4833 is_dp = true;
4834 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004835 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004836
Eric Anholtc751ce42010-03-25 11:48:48 -07004837 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004838 }
4839
Chris Wilsona7615032011-01-12 17:04:08 +00004840 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004841 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004842 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004843 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004844 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004845 refclk = 96000;
4846 } else {
4847 refclk = 48000;
4848 }
4849
Ma Lingd4906092009-03-18 20:13:27 +08004850 /*
4851 * Returns a set of divisors for the desired target clock with the given
4852 * refclk, or FALSE. The returned values represent the clock equation:
4853 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4854 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004855 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004856 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004857 if (!ok) {
4858 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004859 return -EINVAL;
4860 }
4861
4862 /* Ensure that the cursor is valid for the new mode before changing... */
4863 intel_crtc_update_cursor(crtc, true);
4864
4865 if (is_lvds && dev_priv->lvds_downclock_avail) {
4866 has_reduced_clock = limit->find_pll(limit, crtc,
4867 dev_priv->lvds_downclock,
4868 refclk,
4869 &reduced_clock);
4870 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4871 /*
4872 * If the different P is found, it means that we can't
4873 * switch the display clock by using the FP0/FP1.
4874 * In such case we will disable the LVDS downclock
4875 * feature.
4876 */
4877 DRM_DEBUG_KMS("Different P is found for "
4878 "LVDS clock/downclock\n");
4879 has_reduced_clock = 0;
4880 }
4881 }
4882 /* SDVO TV has fixed PLL values depend on its clock range,
4883 this mirrors vbios setting. */
4884 if (is_sdvo && is_tv) {
4885 if (adjusted_mode->clock >= 100000
4886 && adjusted_mode->clock < 140500) {
4887 clock.p1 = 2;
4888 clock.p2 = 10;
4889 clock.n = 3;
4890 clock.m1 = 16;
4891 clock.m2 = 8;
4892 } else if (adjusted_mode->clock >= 140500
4893 && adjusted_mode->clock <= 200000) {
4894 clock.p1 = 1;
4895 clock.p2 = 10;
4896 clock.n = 6;
4897 clock.m1 = 12;
4898 clock.m2 = 8;
4899 }
4900 }
4901
Eric Anholtf564048e2011-03-30 13:01:02 -07004902 if (IS_PINEVIEW(dev)) {
4903 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4904 if (has_reduced_clock)
4905 fp2 = (1 << reduced_clock.n) << 16 |
4906 reduced_clock.m1 << 8 | reduced_clock.m2;
4907 } else {
4908 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4909 if (has_reduced_clock)
4910 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4911 reduced_clock.m2;
4912 }
4913
Eric Anholt929c77f2011-03-30 13:01:04 -07004914 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004915
4916 if (!IS_GEN2(dev)) {
4917 if (is_lvds)
4918 dpll |= DPLLB_MODE_LVDS;
4919 else
4920 dpll |= DPLLB_MODE_DAC_SERIAL;
4921 if (is_sdvo) {
4922 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4923 if (pixel_multiplier > 1) {
4924 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4925 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 }
4927 dpll |= DPLL_DVO_HIGH_SPEED;
4928 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004929 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004930 dpll |= DPLL_DVO_HIGH_SPEED;
4931
4932 /* compute bitmask from p1 value */
4933 if (IS_PINEVIEW(dev))
4934 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4935 else {
4936 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004937 if (IS_G4X(dev) && has_reduced_clock)
4938 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4939 }
4940 switch (clock.p2) {
4941 case 5:
4942 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4943 break;
4944 case 7:
4945 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4946 break;
4947 case 10:
4948 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4949 break;
4950 case 14:
4951 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4952 break;
4953 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004954 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004955 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4956 } else {
4957 if (is_lvds) {
4958 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4959 } else {
4960 if (clock.p1 == 2)
4961 dpll |= PLL_P1_DIVIDE_BY_TWO;
4962 else
4963 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4964 if (clock.p2 == 4)
4965 dpll |= PLL_P2_DIVIDE_BY_4;
4966 }
4967 }
4968
4969 if (is_sdvo && is_tv)
4970 dpll |= PLL_REF_INPUT_TVCLKINBC;
4971 else if (is_tv)
4972 /* XXX: just matching BIOS for now */
4973 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4974 dpll |= 3;
4975 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4976 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4977 else
4978 dpll |= PLL_REF_INPUT_DREFCLK;
4979
4980 /* setup pipeconf */
4981 pipeconf = I915_READ(PIPECONF(pipe));
4982
4983 /* Set up the display plane register */
4984 dspcntr = DISPPLANE_GAMMA_ENABLE;
4985
4986 /* Ironlake's plane is forced to pipe, bit 24 is to
4987 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004988 if (pipe == 0)
4989 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4990 else
4991 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004992
4993 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4994 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4995 * core speed.
4996 *
4997 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4998 * pipe == 0 check?
4999 */
5000 if (mode->clock >
5001 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5002 pipeconf |= PIPECONF_DOUBLE_WIDE;
5003 else
5004 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5005 }
5006
Eric Anholt929c77f2011-03-30 13:01:04 -07005007 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005008
5009 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5010 drm_mode_debug_printmodeline(mode);
5011
Eric Anholtfae14982011-03-30 13:01:09 -07005012 I915_WRITE(FP0(pipe), fp);
5013 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005014
Eric Anholtfae14982011-03-30 13:01:09 -07005015 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005016 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005017
Eric Anholtf564048e2011-03-30 13:01:02 -07005018 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5019 * This is an exception to the general rule that mode_set doesn't turn
5020 * things on.
5021 */
5022 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005023 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07005024 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5025 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005026 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005027 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005028 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005029 }
5030 /* set the corresponsding LVDS_BORDER bit */
5031 temp |= dev_priv->lvds_border_bits;
5032 /* Set the B0-B3 data pairs corresponding to whether we're going to
5033 * set the DPLLs for dual-channel mode or not.
5034 */
5035 if (clock.p2 == 7)
5036 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5037 else
5038 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5039
5040 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5041 * appropriately here, but we need to look more thoroughly into how
5042 * panels behave in the two modes.
5043 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005044 /* set the dithering flag on LVDS as needed */
5045 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005046 if (dev_priv->lvds_dither)
5047 temp |= LVDS_ENABLE_DITHER;
5048 else
5049 temp &= ~LVDS_ENABLE_DITHER;
5050 }
5051 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5052 lvds_sync |= LVDS_HSYNC_POLARITY;
5053 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5054 lvds_sync |= LVDS_VSYNC_POLARITY;
5055 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5056 != lvds_sync) {
5057 char flags[2] = "-+";
5058 DRM_INFO("Changing LVDS panel from "
5059 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5060 flags[!(temp & LVDS_HSYNC_POLARITY)],
5061 flags[!(temp & LVDS_VSYNC_POLARITY)],
5062 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5063 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5064 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5065 temp |= lvds_sync;
5066 }
Eric Anholtfae14982011-03-30 13:01:09 -07005067 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005068 }
5069
Eric Anholt929c77f2011-03-30 13:01:04 -07005070 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005071 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005072 }
5073
Eric Anholtfae14982011-03-30 13:01:09 -07005074 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005075
Eric Anholtc713bb02011-03-30 13:01:05 -07005076 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005077 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005078 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005079
Eric Anholtc713bb02011-03-30 13:01:05 -07005080 if (INTEL_INFO(dev)->gen >= 4) {
5081 temp = 0;
5082 if (is_sdvo) {
5083 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5084 if (temp > 1)
5085 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5086 else
5087 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005088 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005089 I915_WRITE(DPLL_MD(pipe), temp);
5090 } else {
5091 /* The pixel multiplier can only be updated once the
5092 * DPLL is enabled and the clocks are stable.
5093 *
5094 * So write it again.
5095 */
Eric Anholtfae14982011-03-30 13:01:09 -07005096 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005097 }
5098
5099 intel_crtc->lowfreq_avail = false;
5100 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005101 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07005102 intel_crtc->lowfreq_avail = true;
5103 if (HAS_PIPE_CXSR(dev)) {
5104 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5105 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5106 }
5107 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005108 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005109 if (HAS_PIPE_CXSR(dev)) {
5110 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5111 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5112 }
5113 }
5114
5115 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5116 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5117 /* the chip adds 2 halflines automatically */
5118 adjusted_mode->crtc_vdisplay -= 1;
5119 adjusted_mode->crtc_vtotal -= 1;
5120 adjusted_mode->crtc_vblank_start -= 1;
5121 adjusted_mode->crtc_vblank_end -= 1;
5122 adjusted_mode->crtc_vsync_end -= 1;
5123 adjusted_mode->crtc_vsync_start -= 1;
5124 } else
5125 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5126
5127 I915_WRITE(HTOTAL(pipe),
5128 (adjusted_mode->crtc_hdisplay - 1) |
5129 ((adjusted_mode->crtc_htotal - 1) << 16));
5130 I915_WRITE(HBLANK(pipe),
5131 (adjusted_mode->crtc_hblank_start - 1) |
5132 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5133 I915_WRITE(HSYNC(pipe),
5134 (adjusted_mode->crtc_hsync_start - 1) |
5135 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5136
5137 I915_WRITE(VTOTAL(pipe),
5138 (adjusted_mode->crtc_vdisplay - 1) |
5139 ((adjusted_mode->crtc_vtotal - 1) << 16));
5140 I915_WRITE(VBLANK(pipe),
5141 (adjusted_mode->crtc_vblank_start - 1) |
5142 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5143 I915_WRITE(VSYNC(pipe),
5144 (adjusted_mode->crtc_vsync_start - 1) |
5145 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5146
5147 /* pipesrc and dspsize control the size that is scaled from,
5148 * which should always be the user's requested size.
5149 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005150 I915_WRITE(DSPSIZE(plane),
5151 ((mode->vdisplay - 1) << 16) |
5152 (mode->hdisplay - 1));
5153 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005154 I915_WRITE(PIPESRC(pipe),
5155 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5156
Eric Anholtf564048e2011-03-30 13:01:02 -07005157 I915_WRITE(PIPECONF(pipe), pipeconf);
5158 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005159 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005160
5161 intel_wait_for_vblank(dev, pipe);
5162
Eric Anholtf564048e2011-03-30 13:01:02 -07005163 I915_WRITE(DSPCNTR(plane), dspcntr);
5164 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005165 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005166
5167 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5168
5169 intel_update_watermarks(dev);
5170
Eric Anholtf564048e2011-03-30 13:01:02 -07005171 return ret;
5172}
5173
Keith Packard9fb526d2011-09-26 22:24:57 -07005174/*
5175 * Initialize reference clocks when the driver loads
5176 */
5177void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005178{
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005181 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005182 u32 temp;
5183 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005184 bool has_cpu_edp = false;
5185 bool has_pch_edp = false;
5186 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005187 bool has_ck505 = false;
5188 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005189
5190 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005191 list_for_each_entry(encoder, &mode_config->encoder_list,
5192 base.head) {
5193 switch (encoder->type) {
5194 case INTEL_OUTPUT_LVDS:
5195 has_panel = true;
5196 has_lvds = true;
5197 break;
5198 case INTEL_OUTPUT_EDP:
5199 has_panel = true;
5200 if (intel_encoder_is_pch_edp(&encoder->base))
5201 has_pch_edp = true;
5202 else
5203 has_cpu_edp = true;
5204 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005205 }
5206 }
5207
Keith Packard99eb6a02011-09-26 14:29:12 -07005208 if (HAS_PCH_IBX(dev)) {
5209 has_ck505 = dev_priv->display_clock_mode;
5210 can_ssc = has_ck505;
5211 } else {
5212 has_ck505 = false;
5213 can_ssc = true;
5214 }
5215
5216 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5217 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5218 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005219
5220 /* Ironlake: try to setup display ref clock before DPLL
5221 * enabling. This is only under driver's control after
5222 * PCH B stepping, previous chipset stepping should be
5223 * ignoring this setting.
5224 */
5225 temp = I915_READ(PCH_DREF_CONTROL);
5226 /* Always enable nonspread source */
5227 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005228
Keith Packard99eb6a02011-09-26 14:29:12 -07005229 if (has_ck505)
5230 temp |= DREF_NONSPREAD_CK505_ENABLE;
5231 else
5232 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005233
Keith Packard199e5d72011-09-22 12:01:57 -07005234 if (has_panel) {
5235 temp &= ~DREF_SSC_SOURCE_MASK;
5236 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005237
Keith Packard199e5d72011-09-22 12:01:57 -07005238 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005239 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005240 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005241 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005242 }
Keith Packard199e5d72011-09-22 12:01:57 -07005243
5244 /* Get SSC going before enabling the outputs */
5245 I915_WRITE(PCH_DREF_CONTROL, temp);
5246 POSTING_READ(PCH_DREF_CONTROL);
5247 udelay(200);
5248
Jesse Barnes13d83a62011-08-03 12:59:20 -07005249 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5250
5251 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005252 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005253 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005254 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005255 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005256 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005257 else
5258 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005259 } else
5260 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5261
5262 I915_WRITE(PCH_DREF_CONTROL, temp);
5263 POSTING_READ(PCH_DREF_CONTROL);
5264 udelay(200);
5265 } else {
5266 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5267
5268 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5269
5270 /* Turn off CPU output */
5271 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5272
5273 I915_WRITE(PCH_DREF_CONTROL, temp);
5274 POSTING_READ(PCH_DREF_CONTROL);
5275 udelay(200);
5276
5277 /* Turn off the SSC source */
5278 temp &= ~DREF_SSC_SOURCE_MASK;
5279 temp |= DREF_SSC_SOURCE_DISABLE;
5280
5281 /* Turn off SSC1 */
5282 temp &= ~ DREF_SSC1_ENABLE;
5283
Jesse Barnes13d83a62011-08-03 12:59:20 -07005284 I915_WRITE(PCH_DREF_CONTROL, temp);
5285 POSTING_READ(PCH_DREF_CONTROL);
5286 udelay(200);
5287 }
5288}
5289
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005290static int ironlake_get_refclk(struct drm_crtc *crtc)
5291{
5292 struct drm_device *dev = crtc->dev;
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294 struct intel_encoder *encoder;
5295 struct drm_mode_config *mode_config = &dev->mode_config;
5296 struct intel_encoder *edp_encoder = NULL;
5297 int num_connectors = 0;
5298 bool is_lvds = false;
5299
5300 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5301 if (encoder->base.crtc != crtc)
5302 continue;
5303
5304 switch (encoder->type) {
5305 case INTEL_OUTPUT_LVDS:
5306 is_lvds = true;
5307 break;
5308 case INTEL_OUTPUT_EDP:
5309 edp_encoder = encoder;
5310 break;
5311 }
5312 num_connectors++;
5313 }
5314
5315 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5316 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5317 dev_priv->lvds_ssc_freq);
5318 return dev_priv->lvds_ssc_freq * 1000;
5319 }
5320
5321 return 120000;
5322}
5323
Eric Anholtf564048e2011-03-30 13:01:02 -07005324static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5325 struct drm_display_mode *mode,
5326 struct drm_display_mode *adjusted_mode,
5327 int x, int y,
5328 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005329{
5330 struct drm_device *dev = crtc->dev;
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005334 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005335 int refclk, num_connectors = 0;
5336 intel_clock_t clock, reduced_clock;
5337 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005338 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005339 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5340 struct intel_encoder *has_edp_encoder = NULL;
5341 struct drm_mode_config *mode_config = &dev->mode_config;
5342 struct intel_encoder *encoder;
5343 const intel_limit_t *limit;
5344 int ret;
5345 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005346 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005347 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005348 int target_clock, pixel_multiplier, lane, link_bw, factor;
5349 unsigned int pipe_bpp;
5350 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005351
Jesse Barnes79e53942008-11-07 14:24:08 -08005352 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5353 if (encoder->base.crtc != crtc)
5354 continue;
5355
5356 switch (encoder->type) {
5357 case INTEL_OUTPUT_LVDS:
5358 is_lvds = true;
5359 break;
5360 case INTEL_OUTPUT_SDVO:
5361 case INTEL_OUTPUT_HDMI:
5362 is_sdvo = true;
5363 if (encoder->needs_tv_clock)
5364 is_tv = true;
5365 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 case INTEL_OUTPUT_TVOUT:
5367 is_tv = true;
5368 break;
5369 case INTEL_OUTPUT_ANALOG:
5370 is_crt = true;
5371 break;
5372 case INTEL_OUTPUT_DISPLAYPORT:
5373 is_dp = true;
5374 break;
5375 case INTEL_OUTPUT_EDP:
5376 has_edp_encoder = encoder;
5377 break;
5378 }
5379
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005380 num_connectors++;
5381 }
5382
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005383 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005384
5385 /*
5386 * Returns a set of divisors for the desired target clock with the given
5387 * refclk, or FALSE. The returned values represent the clock equation:
5388 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5389 */
5390 limit = intel_limit(crtc, refclk);
5391 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5392 if (!ok) {
5393 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005394 return -EINVAL;
5395 }
5396
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005397 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005398 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005399
Zhao Yakuiddc90032010-01-06 22:05:56 +08005400 if (is_lvds && dev_priv->lvds_downclock_avail) {
5401 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005402 dev_priv->lvds_downclock,
5403 refclk,
5404 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005405 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5406 /*
5407 * If the different P is found, it means that we can't
5408 * switch the display clock by using the FP0/FP1.
5409 * In such case we will disable the LVDS downclock
5410 * feature.
5411 */
5412 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005413 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005414 has_reduced_clock = 0;
5415 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005416 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005417 /* SDVO TV has fixed PLL values depend on its clock range,
5418 this mirrors vbios setting. */
5419 if (is_sdvo && is_tv) {
5420 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005421 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005422 clock.p1 = 2;
5423 clock.p2 = 10;
5424 clock.n = 3;
5425 clock.m1 = 16;
5426 clock.m2 = 8;
5427 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005428 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005429 clock.p1 = 1;
5430 clock.p2 = 10;
5431 clock.n = 6;
5432 clock.m1 = 12;
5433 clock.m2 = 8;
5434 }
5435 }
5436
Zhenyu Wang2c072452009-06-05 15:38:42 +08005437 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005438 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5439 lane = 0;
5440 /* CPU eDP doesn't require FDI link, so just set DP M/N
5441 according to current link config */
5442 if (has_edp_encoder &&
5443 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5444 target_clock = mode->clock;
5445 intel_edp_link_config(has_edp_encoder,
5446 &lane, &link_bw);
5447 } else {
5448 /* [e]DP over FDI requires target mode clock
5449 instead of link clock */
5450 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005451 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005452 else
5453 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005454
Eric Anholt8febb292011-03-30 13:01:07 -07005455 /* FDI is a binary signal running at ~2.7GHz, encoding
5456 * each output octet as 10 bits. The actual frequency
5457 * is stored as a divider into a 100MHz clock, and the
5458 * mode pixel clock is stored in units of 1KHz.
5459 * Hence the bw of each lane in terms of the mode signal
5460 * is:
5461 */
5462 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005463 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005464
Eric Anholt8febb292011-03-30 13:01:07 -07005465 /* determine panel color depth */
5466 temp = I915_READ(PIPECONF(pipe));
5467 temp &= ~PIPE_BPC_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005468 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp);
5469 switch (pipe_bpp) {
5470 case 18:
5471 temp |= PIPE_6BPC;
5472 break;
5473 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005474 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005475 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005476 case 30:
5477 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005478 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005479 case 36:
5480 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005481 break;
5482 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005483 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5484 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005485 temp |= PIPE_8BPC;
5486 pipe_bpp = 24;
5487 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005488 }
5489
Jesse Barnes5a354202011-06-24 12:19:22 -07005490 intel_crtc->bpp = pipe_bpp;
5491 I915_WRITE(PIPECONF(pipe), temp);
5492
Eric Anholt8febb292011-03-30 13:01:07 -07005493 if (!lane) {
5494 /*
5495 * Account for spread spectrum to avoid
5496 * oversubscribing the link. Max center spread
5497 * is 2.5%; use 5% for safety's sake.
5498 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005499 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005500 lane = bps / (link_bw * 8) + 1;
5501 }
5502
5503 intel_crtc->fdi_lanes = lane;
5504
5505 if (pixel_multiplier > 1)
5506 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005507 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5508 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005509
Eric Anholta07d6782011-03-30 13:01:08 -07005510 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5511 if (has_reduced_clock)
5512 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5513 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005514
Chris Wilsonc1858122010-12-03 21:35:48 +00005515 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005516 factor = 21;
5517 if (is_lvds) {
5518 if ((intel_panel_use_ssc(dev_priv) &&
5519 dev_priv->lvds_ssc_freq == 100) ||
5520 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5521 factor = 25;
5522 } else if (is_sdvo && is_tv)
5523 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005524
Jesse Barnescb0e0932011-07-28 14:50:30 -07005525 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005526 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005527
Chris Wilson5eddb702010-09-11 13:48:45 +01005528 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005529
Eric Anholta07d6782011-03-30 13:01:08 -07005530 if (is_lvds)
5531 dpll |= DPLLB_MODE_LVDS;
5532 else
5533 dpll |= DPLLB_MODE_DAC_SERIAL;
5534 if (is_sdvo) {
5535 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5536 if (pixel_multiplier > 1) {
5537 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 }
Eric Anholta07d6782011-03-30 13:01:08 -07005539 dpll |= DPLL_DVO_HIGH_SPEED;
5540 }
5541 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5542 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005543
Eric Anholta07d6782011-03-30 13:01:08 -07005544 /* compute bitmask from p1 value */
5545 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5546 /* also FPA1 */
5547 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5548
5549 switch (clock.p2) {
5550 case 5:
5551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5552 break;
5553 case 7:
5554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5555 break;
5556 case 10:
5557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5558 break;
5559 case 14:
5560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5561 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005562 }
5563
5564 if (is_sdvo && is_tv)
5565 dpll |= PLL_REF_INPUT_TVCLKINBC;
5566 else if (is_tv)
5567 /* XXX: just matching BIOS for now */
5568 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5569 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005570 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5572 else
5573 dpll |= PLL_REF_INPUT_DREFCLK;
5574
5575 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005576 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005577
5578 /* Set up the display plane register */
5579 dspcntr = DISPPLANE_GAMMA_ENABLE;
5580
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005581 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005582 drm_mode_debug_printmodeline(mode);
5583
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005584 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005585 if (!intel_crtc->no_pll) {
5586 if (!has_edp_encoder ||
5587 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5588 I915_WRITE(PCH_FP0(pipe), fp);
5589 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005590
Jesse Barnes4b645f12011-10-12 09:51:31 -07005591 POSTING_READ(PCH_DPLL(pipe));
5592 udelay(150);
5593 }
5594 } else {
5595 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5596 fp == I915_READ(PCH_FP0(0))) {
5597 intel_crtc->use_pll_a = true;
5598 DRM_DEBUG_KMS("using pipe a dpll\n");
5599 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5600 fp == I915_READ(PCH_FP0(1))) {
5601 intel_crtc->use_pll_a = false;
5602 DRM_DEBUG_KMS("using pipe b dpll\n");
5603 } else {
5604 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5605 return -EINVAL;
5606 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005607 }
5608
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005609 /* enable transcoder DPLL */
5610 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005611 u32 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
5612 TRANSC_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005613 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005614 switch (pipe) {
5615 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005616 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005617 break;
5618 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005619 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005620 break;
5621 case 2:
Jesse Barnesd64311a2011-10-12 15:01:33 -07005622 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005623 temp |= TRANSC_DPLL_ENABLE | transc_sel;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005624 break;
5625 default:
5626 BUG();
5627 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005628 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005629
5630 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005631 udelay(150);
5632 }
5633
Jesse Barnes79e53942008-11-07 14:24:08 -08005634 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5635 * This is an exception to the general rule that mode_set doesn't turn
5636 * things on.
5637 */
5638 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005639 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005640 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005641 if (HAS_PCH_CPT(dev))
5642 temp |= PORT_TRANS_SEL_CPT(pipe);
5643 else if (pipe == 1)
5644 temp |= LVDS_PIPEB_SELECT;
5645 else
5646 temp &= ~LVDS_PIPEB_SELECT;
5647
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005648 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005649 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005650 /* Set the B0-B3 data pairs corresponding to whether we're going to
5651 * set the DPLLs for dual-channel mode or not.
5652 */
5653 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005654 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005656 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005657
5658 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5659 * appropriately here, but we need to look more thoroughly into how
5660 * panels behave in the two modes.
5661 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005662 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5663 lvds_sync |= LVDS_HSYNC_POLARITY;
5664 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5665 lvds_sync |= LVDS_VSYNC_POLARITY;
5666 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5667 != lvds_sync) {
5668 char flags[2] = "-+";
5669 DRM_INFO("Changing LVDS panel from "
5670 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5671 flags[!(temp & LVDS_HSYNC_POLARITY)],
5672 flags[!(temp & LVDS_VSYNC_POLARITY)],
5673 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5674 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5675 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5676 temp |= lvds_sync;
5677 }
Eric Anholtfae14982011-03-30 13:01:09 -07005678 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005680
Eric Anholt8febb292011-03-30 13:01:07 -07005681 pipeconf &= ~PIPECONF_DITHER_EN;
5682 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005683 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005684 pipeconf |= PIPECONF_DITHER_EN;
5685 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005686 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005687 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005688 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005689 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005690 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005691 I915_WRITE(TRANSDATA_M1(pipe), 0);
5692 I915_WRITE(TRANSDATA_N1(pipe), 0);
5693 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5694 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005695 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005696
Jesse Barnes4b645f12011-10-12 09:51:31 -07005697 if (!intel_crtc->no_pll &&
5698 (!has_edp_encoder ||
5699 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005700 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005701
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005702 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005703 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005704 udelay(150);
5705
Eric Anholt8febb292011-03-30 13:01:07 -07005706 /* The pixel multiplier can only be updated once the
5707 * DPLL is enabled and the clocks are stable.
5708 *
5709 * So write it again.
5710 */
Eric Anholtfae14982011-03-30 13:01:09 -07005711 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005712 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005713
Chris Wilson5eddb702010-09-11 13:48:45 +01005714 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005715 if (!intel_crtc->no_pll) {
5716 if (is_lvds && has_reduced_clock && i915_powersave) {
5717 I915_WRITE(PCH_FP1(pipe), fp2);
5718 intel_crtc->lowfreq_avail = true;
5719 if (HAS_PIPE_CXSR(dev)) {
5720 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5721 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5722 }
5723 } else {
5724 I915_WRITE(PCH_FP1(pipe), fp);
5725 if (HAS_PIPE_CXSR(dev)) {
5726 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5727 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5728 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005729 }
5730 }
5731
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005732 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5733 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5734 /* the chip adds 2 halflines automatically */
5735 adjusted_mode->crtc_vdisplay -= 1;
5736 adjusted_mode->crtc_vtotal -= 1;
5737 adjusted_mode->crtc_vblank_start -= 1;
5738 adjusted_mode->crtc_vblank_end -= 1;
5739 adjusted_mode->crtc_vsync_end -= 1;
5740 adjusted_mode->crtc_vsync_start -= 1;
5741 } else
5742 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5743
Chris Wilson5eddb702010-09-11 13:48:45 +01005744 I915_WRITE(HTOTAL(pipe),
5745 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005746 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005747 I915_WRITE(HBLANK(pipe),
5748 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005749 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005750 I915_WRITE(HSYNC(pipe),
5751 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005753
5754 I915_WRITE(VTOTAL(pipe),
5755 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005756 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005757 I915_WRITE(VBLANK(pipe),
5758 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005759 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005760 I915_WRITE(VSYNC(pipe),
5761 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005762 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005763
Eric Anholt8febb292011-03-30 13:01:07 -07005764 /* pipesrc controls the size that is scaled from, which should
5765 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005766 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005767 I915_WRITE(PIPESRC(pipe),
5768 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005769
Eric Anholt8febb292011-03-30 13:01:07 -07005770 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5771 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5772 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5773 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005774
Eric Anholt8febb292011-03-30 13:01:07 -07005775 if (has_edp_encoder &&
5776 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5777 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005778 }
5779
Chris Wilson5eddb702010-09-11 13:48:45 +01005780 I915_WRITE(PIPECONF(pipe), pipeconf);
5781 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005783 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005784
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005785 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005786 /* enable address swizzle for tiling buffer */
5787 temp = I915_READ(DISP_ARB_CTL);
5788 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5789 }
5790
Chris Wilson5eddb702010-09-11 13:48:45 +01005791 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005792 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005793
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005794 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005795
5796 intel_update_watermarks(dev);
5797
Chris Wilson1f803ee2009-06-06 09:45:59 +01005798 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005799}
5800
Eric Anholtf564048e2011-03-30 13:01:02 -07005801static int intel_crtc_mode_set(struct drm_crtc *crtc,
5802 struct drm_display_mode *mode,
5803 struct drm_display_mode *adjusted_mode,
5804 int x, int y,
5805 struct drm_framebuffer *old_fb)
5806{
5807 struct drm_device *dev = crtc->dev;
5808 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5810 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005811 int ret;
5812
Eric Anholt0b701d22011-03-30 13:01:03 -07005813 drm_vblank_pre_modeset(dev, pipe);
5814
Eric Anholtf564048e2011-03-30 13:01:02 -07005815 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5816 x, y, old_fb);
5817
Jesse Barnes79e53942008-11-07 14:24:08 -08005818 drm_vblank_post_modeset(dev, pipe);
5819
Keith Packard120eced2011-07-27 01:21:40 -07005820 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
5821
Jesse Barnes79e53942008-11-07 14:24:08 -08005822 return ret;
5823}
5824
Wu Fengguange0dac652011-09-05 14:25:34 +08005825static void g4x_write_eld(struct drm_connector *connector,
5826 struct drm_crtc *crtc)
5827{
5828 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5829 uint8_t *eld = connector->eld;
5830 uint32_t eldv;
5831 uint32_t len;
5832 uint32_t i;
5833
5834 i = I915_READ(G4X_AUD_VID_DID);
5835
5836 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5837 eldv = G4X_ELDV_DEVCL_DEVBLC;
5838 else
5839 eldv = G4X_ELDV_DEVCTG;
5840
5841 i = I915_READ(G4X_AUD_CNTL_ST);
5842 i &= ~(eldv | G4X_ELD_ADDR);
5843 len = (i >> 9) & 0x1f; /* ELD buffer size */
5844 I915_WRITE(G4X_AUD_CNTL_ST, i);
5845
5846 if (!eld[0])
5847 return;
5848
5849 len = min_t(uint8_t, eld[2], len);
5850 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5851 for (i = 0; i < len; i++)
5852 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5853
5854 i = I915_READ(G4X_AUD_CNTL_ST);
5855 i |= eldv;
5856 I915_WRITE(G4X_AUD_CNTL_ST, i);
5857}
5858
5859static void ironlake_write_eld(struct drm_connector *connector,
5860 struct drm_crtc *crtc)
5861{
5862 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5863 uint8_t *eld = connector->eld;
5864 uint32_t eldv;
5865 uint32_t i;
5866 int len;
5867 int hdmiw_hdmiedid;
5868 int aud_cntl_st;
5869 int aud_cntrl_st2;
5870
5871 if (IS_IVYBRIDGE(connector->dev)) {
5872 hdmiw_hdmiedid = GEN7_HDMIW_HDMIEDID_A;
5873 aud_cntl_st = GEN7_AUD_CNTRL_ST_A;
5874 aud_cntrl_st2 = GEN7_AUD_CNTRL_ST2;
5875 } else {
5876 hdmiw_hdmiedid = GEN5_HDMIW_HDMIEDID_A;
5877 aud_cntl_st = GEN5_AUD_CNTL_ST_A;
5878 aud_cntrl_st2 = GEN5_AUD_CNTL_ST2;
5879 }
5880
5881 i = to_intel_crtc(crtc)->pipe;
5882 hdmiw_hdmiedid += i * 0x100;
5883 aud_cntl_st += i * 0x100;
5884
5885 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5886
5887 i = I915_READ(aud_cntl_st);
5888 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5889 if (!i) {
5890 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5891 /* operate blindly on all ports */
5892 eldv = GEN5_ELD_VALIDB;
5893 eldv |= GEN5_ELD_VALIDB << 4;
5894 eldv |= GEN5_ELD_VALIDB << 8;
5895 } else {
5896 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5897 eldv = GEN5_ELD_VALIDB << ((i - 1) * 4);
5898 }
5899
5900 i = I915_READ(aud_cntrl_st2);
5901 i &= ~eldv;
5902 I915_WRITE(aud_cntrl_st2, i);
5903
5904 if (!eld[0])
5905 return;
5906
5907 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5908 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5909 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5910 }
5911
5912 i = I915_READ(aud_cntl_st);
5913 i &= ~GEN5_ELD_ADDRESS;
5914 I915_WRITE(aud_cntl_st, i);
5915
5916 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5917 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5918 for (i = 0; i < len; i++)
5919 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5920
5921 i = I915_READ(aud_cntrl_st2);
5922 i |= eldv;
5923 I915_WRITE(aud_cntrl_st2, i);
5924}
5925
5926void intel_write_eld(struct drm_encoder *encoder,
5927 struct drm_display_mode *mode)
5928{
5929 struct drm_crtc *crtc = encoder->crtc;
5930 struct drm_connector *connector;
5931 struct drm_device *dev = encoder->dev;
5932 struct drm_i915_private *dev_priv = dev->dev_private;
5933
5934 connector = drm_select_eld(encoder, mode);
5935 if (!connector)
5936 return;
5937
5938 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5939 connector->base.id,
5940 drm_get_connector_name(connector),
5941 connector->encoder->base.id,
5942 drm_get_encoder_name(connector->encoder));
5943
5944 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5945
5946 if (dev_priv->display.write_eld)
5947 dev_priv->display.write_eld(connector, crtc);
5948}
5949
Jesse Barnes79e53942008-11-07 14:24:08 -08005950/** Loads the palette/gamma unit for the CRTC with the prepared values */
5951void intel_crtc_load_lut(struct drm_crtc *crtc)
5952{
5953 struct drm_device *dev = crtc->dev;
5954 struct drm_i915_private *dev_priv = dev->dev_private;
5955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005956 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005957 int i;
5958
5959 /* The clocks have to be on to load the palette. */
5960 if (!crtc->enabled)
5961 return;
5962
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005963 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005964 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005965 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005966
Jesse Barnes79e53942008-11-07 14:24:08 -08005967 for (i = 0; i < 256; i++) {
5968 I915_WRITE(palreg + 4 * i,
5969 (intel_crtc->lut_r[i] << 16) |
5970 (intel_crtc->lut_g[i] << 8) |
5971 intel_crtc->lut_b[i]);
5972 }
5973}
5974
Chris Wilson560b85b2010-08-07 11:01:38 +01005975static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5976{
5977 struct drm_device *dev = crtc->dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5980 bool visible = base != 0;
5981 u32 cntl;
5982
5983 if (intel_crtc->cursor_visible == visible)
5984 return;
5985
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005986 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005987 if (visible) {
5988 /* On these chipsets we can only modify the base whilst
5989 * the cursor is disabled.
5990 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005991 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005992
5993 cntl &= ~(CURSOR_FORMAT_MASK);
5994 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5995 cntl |= CURSOR_ENABLE |
5996 CURSOR_GAMMA_ENABLE |
5997 CURSOR_FORMAT_ARGB;
5998 } else
5999 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006000 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006001
6002 intel_crtc->cursor_visible = visible;
6003}
6004
6005static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6006{
6007 struct drm_device *dev = crtc->dev;
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6010 int pipe = intel_crtc->pipe;
6011 bool visible = base != 0;
6012
6013 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006014 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006015 if (base) {
6016 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6017 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6018 cntl |= pipe << 28; /* Connect to correct pipe */
6019 } else {
6020 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6021 cntl |= CURSOR_MODE_DISABLE;
6022 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006023 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006024
6025 intel_crtc->cursor_visible = visible;
6026 }
6027 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006028 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006029}
6030
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006031static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6032{
6033 struct drm_device *dev = crtc->dev;
6034 struct drm_i915_private *dev_priv = dev->dev_private;
6035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6036 int pipe = intel_crtc->pipe;
6037 bool visible = base != 0;
6038
6039 if (intel_crtc->cursor_visible != visible) {
6040 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6041 if (base) {
6042 cntl &= ~CURSOR_MODE;
6043 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6044 } else {
6045 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6046 cntl |= CURSOR_MODE_DISABLE;
6047 }
6048 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6049
6050 intel_crtc->cursor_visible = visible;
6051 }
6052 /* and commit changes on next vblank */
6053 I915_WRITE(CURBASE_IVB(pipe), base);
6054}
6055
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006056/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006057static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6058 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006059{
6060 struct drm_device *dev = crtc->dev;
6061 struct drm_i915_private *dev_priv = dev->dev_private;
6062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6063 int pipe = intel_crtc->pipe;
6064 int x = intel_crtc->cursor_x;
6065 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006066 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006067 bool visible;
6068
6069 pos = 0;
6070
Chris Wilson6b383a72010-09-13 13:54:26 +01006071 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006072 base = intel_crtc->cursor_addr;
6073 if (x > (int) crtc->fb->width)
6074 base = 0;
6075
6076 if (y > (int) crtc->fb->height)
6077 base = 0;
6078 } else
6079 base = 0;
6080
6081 if (x < 0) {
6082 if (x + intel_crtc->cursor_width < 0)
6083 base = 0;
6084
6085 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6086 x = -x;
6087 }
6088 pos |= x << CURSOR_X_SHIFT;
6089
6090 if (y < 0) {
6091 if (y + intel_crtc->cursor_height < 0)
6092 base = 0;
6093
6094 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6095 y = -y;
6096 }
6097 pos |= y << CURSOR_Y_SHIFT;
6098
6099 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006100 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006101 return;
6102
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006103 if (IS_IVYBRIDGE(dev)) {
6104 I915_WRITE(CURPOS_IVB(pipe), pos);
6105 ivb_update_cursor(crtc, base);
6106 } else {
6107 I915_WRITE(CURPOS(pipe), pos);
6108 if (IS_845G(dev) || IS_I865G(dev))
6109 i845_update_cursor(crtc, base);
6110 else
6111 i9xx_update_cursor(crtc, base);
6112 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006113
6114 if (visible)
6115 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6116}
6117
Jesse Barnes79e53942008-11-07 14:24:08 -08006118static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006119 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006120 uint32_t handle,
6121 uint32_t width, uint32_t height)
6122{
6123 struct drm_device *dev = crtc->dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006126 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006127 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006128 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006129
Zhao Yakui28c97732009-10-09 11:39:41 +08006130 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006131
6132 /* if we want to turn off the cursor ignore width and height */
6133 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006134 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006135 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006136 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006137 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006138 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006139 }
6140
6141 /* Currently we only support 64x64 cursors */
6142 if (width != 64 || height != 64) {
6143 DRM_ERROR("we currently only support 64x64 cursors\n");
6144 return -EINVAL;
6145 }
6146
Chris Wilson05394f32010-11-08 19:18:58 +00006147 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006148 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006149 return -ENOENT;
6150
Chris Wilson05394f32010-11-08 19:18:58 +00006151 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006152 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006153 ret = -ENOMEM;
6154 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006155 }
6156
Dave Airlie71acb5e2008-12-30 20:31:46 +10006157 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006158 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006159 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006160 if (obj->tiling_mode) {
6161 DRM_ERROR("cursor cannot be tiled\n");
6162 ret = -EINVAL;
6163 goto fail_locked;
6164 }
6165
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006166 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006167 if (ret) {
6168 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006169 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006170 }
6171
Chris Wilsond9e86c02010-11-10 16:40:20 +00006172 ret = i915_gem_object_put_fence(obj);
6173 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006174 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006175 goto fail_unpin;
6176 }
6177
Chris Wilson05394f32010-11-08 19:18:58 +00006178 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006179 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006180 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006181 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006182 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6183 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006184 if (ret) {
6185 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006186 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006187 }
Chris Wilson05394f32010-11-08 19:18:58 +00006188 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006189 }
6190
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006191 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006192 I915_WRITE(CURSIZE, (height << 12) | width);
6193
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006194 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006195 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006196 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006197 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006198 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6199 } else
6200 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006201 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006202 }
Jesse Barnes80824002009-09-10 15:28:06 -07006203
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006204 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006205
6206 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006207 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006208 intel_crtc->cursor_width = width;
6209 intel_crtc->cursor_height = height;
6210
Chris Wilson6b383a72010-09-13 13:54:26 +01006211 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006212
Jesse Barnes79e53942008-11-07 14:24:08 -08006213 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006214fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006215 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006216fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006217 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006218fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006219 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006220 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006221}
6222
6223static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6224{
Jesse Barnes79e53942008-11-07 14:24:08 -08006225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006226
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006227 intel_crtc->cursor_x = x;
6228 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006229
Chris Wilson6b383a72010-09-13 13:54:26 +01006230 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006231
6232 return 0;
6233}
6234
6235/** Sets the color ramps on behalf of RandR */
6236void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6237 u16 blue, int regno)
6238{
6239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6240
6241 intel_crtc->lut_r[regno] = red >> 8;
6242 intel_crtc->lut_g[regno] = green >> 8;
6243 intel_crtc->lut_b[regno] = blue >> 8;
6244}
6245
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006246void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6247 u16 *blue, int regno)
6248{
6249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6250
6251 *red = intel_crtc->lut_r[regno] << 8;
6252 *green = intel_crtc->lut_g[regno] << 8;
6253 *blue = intel_crtc->lut_b[regno] << 8;
6254}
6255
Jesse Barnes79e53942008-11-07 14:24:08 -08006256static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006257 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006258{
James Simmons72034252010-08-03 01:33:19 +01006259 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006261
James Simmons72034252010-08-03 01:33:19 +01006262 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 intel_crtc->lut_r[i] = red[i] >> 8;
6264 intel_crtc->lut_g[i] = green[i] >> 8;
6265 intel_crtc->lut_b[i] = blue[i] >> 8;
6266 }
6267
6268 intel_crtc_load_lut(crtc);
6269}
6270
6271/**
6272 * Get a pipe with a simple mode set on it for doing load-based monitor
6273 * detection.
6274 *
6275 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006276 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006277 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006278 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006279 * configured for it. In the future, it could choose to temporarily disable
6280 * some outputs to free up a pipe for its use.
6281 *
6282 * \return crtc, or NULL if no pipes are available.
6283 */
6284
6285/* VESA 640x480x72Hz mode to set on the pipe */
6286static struct drm_display_mode load_detect_mode = {
6287 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6288 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6289};
6290
Chris Wilsond2dff872011-04-19 08:36:26 +01006291static struct drm_framebuffer *
6292intel_framebuffer_create(struct drm_device *dev,
6293 struct drm_mode_fb_cmd *mode_cmd,
6294 struct drm_i915_gem_object *obj)
6295{
6296 struct intel_framebuffer *intel_fb;
6297 int ret;
6298
6299 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6300 if (!intel_fb) {
6301 drm_gem_object_unreference_unlocked(&obj->base);
6302 return ERR_PTR(-ENOMEM);
6303 }
6304
6305 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6306 if (ret) {
6307 drm_gem_object_unreference_unlocked(&obj->base);
6308 kfree(intel_fb);
6309 return ERR_PTR(ret);
6310 }
6311
6312 return &intel_fb->base;
6313}
6314
6315static u32
6316intel_framebuffer_pitch_for_width(int width, int bpp)
6317{
6318 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6319 return ALIGN(pitch, 64);
6320}
6321
6322static u32
6323intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6324{
6325 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6326 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6327}
6328
6329static struct drm_framebuffer *
6330intel_framebuffer_create_for_mode(struct drm_device *dev,
6331 struct drm_display_mode *mode,
6332 int depth, int bpp)
6333{
6334 struct drm_i915_gem_object *obj;
6335 struct drm_mode_fb_cmd mode_cmd;
6336
6337 obj = i915_gem_alloc_object(dev,
6338 intel_framebuffer_size_for_mode(mode, bpp));
6339 if (obj == NULL)
6340 return ERR_PTR(-ENOMEM);
6341
6342 mode_cmd.width = mode->hdisplay;
6343 mode_cmd.height = mode->vdisplay;
6344 mode_cmd.depth = depth;
6345 mode_cmd.bpp = bpp;
6346 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
6347
6348 return intel_framebuffer_create(dev, &mode_cmd, obj);
6349}
6350
6351static struct drm_framebuffer *
6352mode_fits_in_fbdev(struct drm_device *dev,
6353 struct drm_display_mode *mode)
6354{
6355 struct drm_i915_private *dev_priv = dev->dev_private;
6356 struct drm_i915_gem_object *obj;
6357 struct drm_framebuffer *fb;
6358
6359 if (dev_priv->fbdev == NULL)
6360 return NULL;
6361
6362 obj = dev_priv->fbdev->ifb.obj;
6363 if (obj == NULL)
6364 return NULL;
6365
6366 fb = &dev_priv->fbdev->ifb.base;
6367 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
6368 fb->bits_per_pixel))
6369 return NULL;
6370
6371 if (obj->base.size < mode->vdisplay * fb->pitch)
6372 return NULL;
6373
6374 return fb;
6375}
6376
Chris Wilson71731882011-04-19 23:10:58 +01006377bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6378 struct drm_connector *connector,
6379 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006380 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006381{
6382 struct intel_crtc *intel_crtc;
6383 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006384 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006385 struct drm_crtc *crtc = NULL;
6386 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006387 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006388 int i = -1;
6389
Chris Wilsond2dff872011-04-19 08:36:26 +01006390 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6391 connector->base.id, drm_get_connector_name(connector),
6392 encoder->base.id, drm_get_encoder_name(encoder));
6393
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 /*
6395 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006396 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006397 * - if the connector already has an assigned crtc, use it (but make
6398 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006399 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006400 * - try to find the first unused crtc that can drive this connector,
6401 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 */
6403
6404 /* See if we already have a CRTC for this connector */
6405 if (encoder->crtc) {
6406 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006407
Jesse Barnes79e53942008-11-07 14:24:08 -08006408 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006409 old->dpms_mode = intel_crtc->dpms_mode;
6410 old->load_detect_temp = false;
6411
6412 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006413 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006414 struct drm_encoder_helper_funcs *encoder_funcs;
6415 struct drm_crtc_helper_funcs *crtc_funcs;
6416
Jesse Barnes79e53942008-11-07 14:24:08 -08006417 crtc_funcs = crtc->helper_private;
6418 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006419
6420 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006421 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6422 }
Chris Wilson8261b192011-04-19 23:18:09 +01006423
Chris Wilson71731882011-04-19 23:10:58 +01006424 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006425 }
6426
6427 /* Find an unused one (if possible) */
6428 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6429 i++;
6430 if (!(encoder->possible_crtcs & (1 << i)))
6431 continue;
6432 if (!possible_crtc->enabled) {
6433 crtc = possible_crtc;
6434 break;
6435 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006436 }
6437
6438 /*
6439 * If we didn't find an unused CRTC, don't use any.
6440 */
6441 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006442 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6443 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 }
6445
6446 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006447 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006448
6449 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006450 old->dpms_mode = intel_crtc->dpms_mode;
6451 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006452 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006453
Chris Wilson64927112011-04-20 07:25:26 +01006454 if (!mode)
6455 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006456
Chris Wilsond2dff872011-04-19 08:36:26 +01006457 old_fb = crtc->fb;
6458
6459 /* We need a framebuffer large enough to accommodate all accesses
6460 * that the plane may generate whilst we perform load detection.
6461 * We can not rely on the fbcon either being present (we get called
6462 * during its initialisation to detect all boot displays, or it may
6463 * not even exist) or that it is large enough to satisfy the
6464 * requested mode.
6465 */
6466 crtc->fb = mode_fits_in_fbdev(dev, mode);
6467 if (crtc->fb == NULL) {
6468 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6469 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6470 old->release_fb = crtc->fb;
6471 } else
6472 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6473 if (IS_ERR(crtc->fb)) {
6474 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6475 crtc->fb = old_fb;
6476 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006477 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006478
6479 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006480 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006481 if (old->release_fb)
6482 old->release_fb->funcs->destroy(old->release_fb);
6483 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006484 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006485 }
Chris Wilson71731882011-04-19 23:10:58 +01006486
Jesse Barnes79e53942008-11-07 14:24:08 -08006487 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006488 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006489
Chris Wilson71731882011-04-19 23:10:58 +01006490 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006491}
6492
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006493void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006494 struct drm_connector *connector,
6495 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006496{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006497 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006498 struct drm_device *dev = encoder->dev;
6499 struct drm_crtc *crtc = encoder->crtc;
6500 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6501 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6502
Chris Wilsond2dff872011-04-19 08:36:26 +01006503 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6504 connector->base.id, drm_get_connector_name(connector),
6505 encoder->base.id, drm_get_encoder_name(encoder));
6506
Chris Wilson8261b192011-04-19 23:18:09 +01006507 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006508 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006509 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006510
6511 if (old->release_fb)
6512 old->release_fb->funcs->destroy(old->release_fb);
6513
Chris Wilson0622a532011-04-21 09:32:11 +01006514 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006515 }
6516
Eric Anholtc751ce42010-03-25 11:48:48 -07006517 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006518 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6519 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006520 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 }
6522}
6523
6524/* Returns the clock of the currently programmed mode of the given pipe. */
6525static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6526{
6527 struct drm_i915_private *dev_priv = dev->dev_private;
6528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6529 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006530 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 u32 fp;
6532 intel_clock_t clock;
6533
6534 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006535 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006536 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006537 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006538
6539 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006540 if (IS_PINEVIEW(dev)) {
6541 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6542 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006543 } else {
6544 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6545 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6546 }
6547
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006548 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006549 if (IS_PINEVIEW(dev))
6550 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6551 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006552 else
6553 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006554 DPLL_FPA01_P1_POST_DIV_SHIFT);
6555
6556 switch (dpll & DPLL_MODE_MASK) {
6557 case DPLLB_MODE_DAC_SERIAL:
6558 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6559 5 : 10;
6560 break;
6561 case DPLLB_MODE_LVDS:
6562 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6563 7 : 14;
6564 break;
6565 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006566 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006567 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6568 return 0;
6569 }
6570
6571 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006572 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 } else {
6574 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6575
6576 if (is_lvds) {
6577 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6578 DPLL_FPA01_P1_POST_DIV_SHIFT);
6579 clock.p2 = 14;
6580
6581 if ((dpll & PLL_REF_INPUT_MASK) ==
6582 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6583 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006584 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 } else
Shaohua Li21778322009-02-23 15:19:16 +08006586 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006587 } else {
6588 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6589 clock.p1 = 2;
6590 else {
6591 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6592 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6593 }
6594 if (dpll & PLL_P2_DIVIDE_BY_4)
6595 clock.p2 = 4;
6596 else
6597 clock.p2 = 2;
6598
Shaohua Li21778322009-02-23 15:19:16 +08006599 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006600 }
6601 }
6602
6603 /* XXX: It would be nice to validate the clocks, but we can't reuse
6604 * i830PllIsValid() because it relies on the xf86_config connector
6605 * configuration being accurate, which it isn't necessarily.
6606 */
6607
6608 return clock.dot;
6609}
6610
6611/** Returns the currently programmed mode of the given pipe. */
6612struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6613 struct drm_crtc *crtc)
6614{
Jesse Barnes548f2452011-02-17 10:40:53 -08006615 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6617 int pipe = intel_crtc->pipe;
6618 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006619 int htot = I915_READ(HTOTAL(pipe));
6620 int hsync = I915_READ(HSYNC(pipe));
6621 int vtot = I915_READ(VTOTAL(pipe));
6622 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
6624 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6625 if (!mode)
6626 return NULL;
6627
6628 mode->clock = intel_crtc_clock_get(dev, crtc);
6629 mode->hdisplay = (htot & 0xffff) + 1;
6630 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6631 mode->hsync_start = (hsync & 0xffff) + 1;
6632 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6633 mode->vdisplay = (vtot & 0xffff) + 1;
6634 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6635 mode->vsync_start = (vsync & 0xffff) + 1;
6636 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6637
6638 drm_mode_set_name(mode);
6639 drm_mode_set_crtcinfo(mode, 0);
6640
6641 return mode;
6642}
6643
Jesse Barnes652c3932009-08-17 13:31:43 -07006644#define GPU_IDLE_TIMEOUT 500 /* ms */
6645
6646/* When this timer fires, we've been idle for awhile */
6647static void intel_gpu_idle_timer(unsigned long arg)
6648{
6649 struct drm_device *dev = (struct drm_device *)arg;
6650 drm_i915_private_t *dev_priv = dev->dev_private;
6651
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006652 if (!list_empty(&dev_priv->mm.active_list)) {
6653 /* Still processing requests, so just re-arm the timer. */
6654 mod_timer(&dev_priv->idle_timer, jiffies +
6655 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6656 return;
6657 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006658
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006659 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006660 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006661}
6662
Jesse Barnes652c3932009-08-17 13:31:43 -07006663#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6664
6665static void intel_crtc_idle_timer(unsigned long arg)
6666{
6667 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6668 struct drm_crtc *crtc = &intel_crtc->base;
6669 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006670 struct intel_framebuffer *intel_fb;
6671
6672 intel_fb = to_intel_framebuffer(crtc->fb);
6673 if (intel_fb && intel_fb->obj->active) {
6674 /* The framebuffer is still being accessed by the GPU. */
6675 mod_timer(&intel_crtc->idle_timer, jiffies +
6676 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6677 return;
6678 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006679
Jesse Barnes652c3932009-08-17 13:31:43 -07006680 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006681 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006682}
6683
Daniel Vetter3dec0092010-08-20 21:40:52 +02006684static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006685{
6686 struct drm_device *dev = crtc->dev;
6687 drm_i915_private_t *dev_priv = dev->dev_private;
6688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6689 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006690 int dpll_reg = DPLL(pipe);
6691 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006692
Eric Anholtbad720f2009-10-22 16:11:14 -07006693 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006694 return;
6695
6696 if (!dev_priv->lvds_downclock_avail)
6697 return;
6698
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006699 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006700 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006701 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006702
6703 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006704 I915_WRITE(PP_CONTROL,
6705 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006706
6707 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6708 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006709 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006710
Jesse Barnes652c3932009-08-17 13:31:43 -07006711 dpll = I915_READ(dpll_reg);
6712 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006713 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006714
6715 /* ...and lock them again */
6716 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6717 }
6718
6719 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006720 mod_timer(&intel_crtc->idle_timer, jiffies +
6721 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006722}
6723
6724static void intel_decrease_pllclock(struct drm_crtc *crtc)
6725{
6726 struct drm_device *dev = crtc->dev;
6727 drm_i915_private_t *dev_priv = dev->dev_private;
6728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6729 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006730 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006731 int dpll = I915_READ(dpll_reg);
6732
Eric Anholtbad720f2009-10-22 16:11:14 -07006733 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006734 return;
6735
6736 if (!dev_priv->lvds_downclock_avail)
6737 return;
6738
6739 /*
6740 * Since this is called by a timer, we should never get here in
6741 * the manual case.
6742 */
6743 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006744 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006745
6746 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006747 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6748 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006749
6750 dpll |= DISPLAY_RATE_SELECT_FPA1;
6751 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006752 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006753 dpll = I915_READ(dpll_reg);
6754 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006755 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006756
6757 /* ...and lock them again */
6758 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6759 }
6760
6761}
6762
6763/**
6764 * intel_idle_update - adjust clocks for idleness
6765 * @work: work struct
6766 *
6767 * Either the GPU or display (or both) went idle. Check the busy status
6768 * here and adjust the CRTC and GPU clocks as necessary.
6769 */
6770static void intel_idle_update(struct work_struct *work)
6771{
6772 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6773 idle_work);
6774 struct drm_device *dev = dev_priv->dev;
6775 struct drm_crtc *crtc;
6776 struct intel_crtc *intel_crtc;
6777
6778 if (!i915_powersave)
6779 return;
6780
6781 mutex_lock(&dev->struct_mutex);
6782
Jesse Barnes7648fa92010-05-20 14:28:11 -07006783 i915_update_gfx_val(dev_priv);
6784
Jesse Barnes652c3932009-08-17 13:31:43 -07006785 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6786 /* Skip inactive CRTCs */
6787 if (!crtc->fb)
6788 continue;
6789
6790 intel_crtc = to_intel_crtc(crtc);
6791 if (!intel_crtc->busy)
6792 intel_decrease_pllclock(crtc);
6793 }
6794
Li Peng45ac22c2010-06-12 23:38:35 +08006795
Jesse Barnes652c3932009-08-17 13:31:43 -07006796 mutex_unlock(&dev->struct_mutex);
6797}
6798
6799/**
6800 * intel_mark_busy - mark the GPU and possibly the display busy
6801 * @dev: drm device
6802 * @obj: object we're operating on
6803 *
6804 * Callers can use this function to indicate that the GPU is busy processing
6805 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6806 * buffer), we'll also mark the display as busy, so we know to increase its
6807 * clock frequency.
6808 */
Chris Wilson05394f32010-11-08 19:18:58 +00006809void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006810{
6811 drm_i915_private_t *dev_priv = dev->dev_private;
6812 struct drm_crtc *crtc = NULL;
6813 struct intel_framebuffer *intel_fb;
6814 struct intel_crtc *intel_crtc;
6815
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006816 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6817 return;
6818
Alexander Lam18b21902011-01-03 13:28:56 -05006819 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006820 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006821 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006822 mod_timer(&dev_priv->idle_timer, jiffies +
6823 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006824
6825 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6826 if (!crtc->fb)
6827 continue;
6828
6829 intel_crtc = to_intel_crtc(crtc);
6830 intel_fb = to_intel_framebuffer(crtc->fb);
6831 if (intel_fb->obj == obj) {
6832 if (!intel_crtc->busy) {
6833 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006834 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006835 intel_crtc->busy = true;
6836 } else {
6837 /* Busy -> busy, put off timer */
6838 mod_timer(&intel_crtc->idle_timer, jiffies +
6839 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6840 }
6841 }
6842 }
6843}
6844
Jesse Barnes79e53942008-11-07 14:24:08 -08006845static void intel_crtc_destroy(struct drm_crtc *crtc)
6846{
6847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006848 struct drm_device *dev = crtc->dev;
6849 struct intel_unpin_work *work;
6850 unsigned long flags;
6851
6852 spin_lock_irqsave(&dev->event_lock, flags);
6853 work = intel_crtc->unpin_work;
6854 intel_crtc->unpin_work = NULL;
6855 spin_unlock_irqrestore(&dev->event_lock, flags);
6856
6857 if (work) {
6858 cancel_work_sync(&work->work);
6859 kfree(work);
6860 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
6862 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006863
Jesse Barnes79e53942008-11-07 14:24:08 -08006864 kfree(intel_crtc);
6865}
6866
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006867static void intel_unpin_work_fn(struct work_struct *__work)
6868{
6869 struct intel_unpin_work *work =
6870 container_of(__work, struct intel_unpin_work, work);
6871
6872 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006873 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006874 drm_gem_object_unreference(&work->pending_flip_obj->base);
6875 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006876
Chris Wilson7782de32011-07-08 12:22:41 +01006877 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006878 mutex_unlock(&work->dev->struct_mutex);
6879 kfree(work);
6880}
6881
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006882static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006883 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006884{
6885 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6887 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006888 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006889 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006890 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006891 unsigned long flags;
6892
6893 /* Ignore early vblank irqs */
6894 if (intel_crtc == NULL)
6895 return;
6896
Mario Kleiner49b14a52010-12-09 07:00:07 +01006897 do_gettimeofday(&tnow);
6898
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006899 spin_lock_irqsave(&dev->event_lock, flags);
6900 work = intel_crtc->unpin_work;
6901 if (work == NULL || !work->pending) {
6902 spin_unlock_irqrestore(&dev->event_lock, flags);
6903 return;
6904 }
6905
6906 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006907
6908 if (work->event) {
6909 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006910 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006911
6912 /* Called before vblank count and timestamps have
6913 * been updated for the vblank interval of flip
6914 * completion? Need to increment vblank count and
6915 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006916 * to account for this. We assume this happened if we
6917 * get called over 0.9 frame durations after the last
6918 * timestamped vblank.
6919 *
6920 * This calculation can not be used with vrefresh rates
6921 * below 5Hz (10Hz to be on the safe side) without
6922 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006923 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006924 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6925 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006926 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006927 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6928 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006929 }
6930
Mario Kleiner49b14a52010-12-09 07:00:07 +01006931 e->event.tv_sec = tvbl.tv_sec;
6932 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006934 list_add_tail(&e->base.link,
6935 &e->base.file_priv->event_list);
6936 wake_up_interruptible(&e->base.file_priv->event_wait);
6937 }
6938
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006939 drm_vblank_put(dev, intel_crtc->pipe);
6940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006941 spin_unlock_irqrestore(&dev->event_lock, flags);
6942
Chris Wilson05394f32010-11-08 19:18:58 +00006943 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006944
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006945 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006946 &obj->pending_flip.counter);
6947 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006948 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006950 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006951
6952 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006953}
6954
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006955void intel_finish_page_flip(struct drm_device *dev, int pipe)
6956{
6957 drm_i915_private_t *dev_priv = dev->dev_private;
6958 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6959
Mario Kleiner49b14a52010-12-09 07:00:07 +01006960 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006961}
6962
6963void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6964{
6965 drm_i915_private_t *dev_priv = dev->dev_private;
6966 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6967
Mario Kleiner49b14a52010-12-09 07:00:07 +01006968 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006969}
6970
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006971void intel_prepare_page_flip(struct drm_device *dev, int plane)
6972{
6973 drm_i915_private_t *dev_priv = dev->dev_private;
6974 struct intel_crtc *intel_crtc =
6975 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6976 unsigned long flags;
6977
6978 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006979 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006980 if ((++intel_crtc->unpin_work->pending) > 1)
6981 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006982 } else {
6983 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6984 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006985 spin_unlock_irqrestore(&dev->event_lock, flags);
6986}
6987
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006988static int intel_gen2_queue_flip(struct drm_device *dev,
6989 struct drm_crtc *crtc,
6990 struct drm_framebuffer *fb,
6991 struct drm_i915_gem_object *obj)
6992{
6993 struct drm_i915_private *dev_priv = dev->dev_private;
6994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6995 unsigned long offset;
6996 u32 flip_mask;
6997 int ret;
6998
6999 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7000 if (ret)
7001 goto out;
7002
7003 /* Offset into the new buffer for cases of shared fbs between CRTCs */
7004 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
7005
7006 ret = BEGIN_LP_RING(6);
7007 if (ret)
7008 goto out;
7009
7010 /* Can't queue multiple flips, so wait for the previous
7011 * one to finish before executing the next.
7012 */
7013 if (intel_crtc->plane)
7014 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7015 else
7016 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7017 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7018 OUT_RING(MI_NOOP);
7019 OUT_RING(MI_DISPLAY_FLIP |
7020 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7021 OUT_RING(fb->pitch);
7022 OUT_RING(obj->gtt_offset + offset);
7023 OUT_RING(MI_NOOP);
7024 ADVANCE_LP_RING();
7025out:
7026 return ret;
7027}
7028
7029static int intel_gen3_queue_flip(struct drm_device *dev,
7030 struct drm_crtc *crtc,
7031 struct drm_framebuffer *fb,
7032 struct drm_i915_gem_object *obj)
7033{
7034 struct drm_i915_private *dev_priv = dev->dev_private;
7035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7036 unsigned long offset;
7037 u32 flip_mask;
7038 int ret;
7039
7040 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7041 if (ret)
7042 goto out;
7043
7044 /* Offset into the new buffer for cases of shared fbs between CRTCs */
7045 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
7046
7047 ret = BEGIN_LP_RING(6);
7048 if (ret)
7049 goto out;
7050
7051 if (intel_crtc->plane)
7052 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7053 else
7054 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7055 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7056 OUT_RING(MI_NOOP);
7057 OUT_RING(MI_DISPLAY_FLIP_I915 |
7058 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7059 OUT_RING(fb->pitch);
7060 OUT_RING(obj->gtt_offset + offset);
7061 OUT_RING(MI_NOOP);
7062
7063 ADVANCE_LP_RING();
7064out:
7065 return ret;
7066}
7067
7068static int intel_gen4_queue_flip(struct drm_device *dev,
7069 struct drm_crtc *crtc,
7070 struct drm_framebuffer *fb,
7071 struct drm_i915_gem_object *obj)
7072{
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7075 uint32_t pf, pipesrc;
7076 int ret;
7077
7078 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7079 if (ret)
7080 goto out;
7081
7082 ret = BEGIN_LP_RING(4);
7083 if (ret)
7084 goto out;
7085
7086 /* i965+ uses the linear or tiled offsets from the
7087 * Display Registers (which do not change across a page-flip)
7088 * so we need only reprogram the base address.
7089 */
7090 OUT_RING(MI_DISPLAY_FLIP |
7091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7092 OUT_RING(fb->pitch);
7093 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7094
7095 /* XXX Enabling the panel-fitter across page-flip is so far
7096 * untested on non-native modes, so ignore it for now.
7097 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7098 */
7099 pf = 0;
7100 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7101 OUT_RING(pf | pipesrc);
7102 ADVANCE_LP_RING();
7103out:
7104 return ret;
7105}
7106
7107static int intel_gen6_queue_flip(struct drm_device *dev,
7108 struct drm_crtc *crtc,
7109 struct drm_framebuffer *fb,
7110 struct drm_i915_gem_object *obj)
7111{
7112 struct drm_i915_private *dev_priv = dev->dev_private;
7113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7114 uint32_t pf, pipesrc;
7115 int ret;
7116
7117 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7118 if (ret)
7119 goto out;
7120
7121 ret = BEGIN_LP_RING(4);
7122 if (ret)
7123 goto out;
7124
7125 OUT_RING(MI_DISPLAY_FLIP |
7126 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7127 OUT_RING(fb->pitch | obj->tiling_mode);
7128 OUT_RING(obj->gtt_offset);
7129
7130 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7131 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7132 OUT_RING(pf | pipesrc);
7133 ADVANCE_LP_RING();
7134out:
7135 return ret;
7136}
7137
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007138/*
7139 * On gen7 we currently use the blit ring because (in early silicon at least)
7140 * the render ring doesn't give us interrpts for page flip completion, which
7141 * means clients will hang after the first flip is queued. Fortunately the
7142 * blit ring generates interrupts properly, so use it instead.
7143 */
7144static int intel_gen7_queue_flip(struct drm_device *dev,
7145 struct drm_crtc *crtc,
7146 struct drm_framebuffer *fb,
7147 struct drm_i915_gem_object *obj)
7148{
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7151 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7152 int ret;
7153
7154 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7155 if (ret)
7156 goto out;
7157
7158 ret = intel_ring_begin(ring, 4);
7159 if (ret)
7160 goto out;
7161
7162 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7163 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
7164 intel_ring_emit(ring, (obj->gtt_offset));
7165 intel_ring_emit(ring, (MI_NOOP));
7166 intel_ring_advance(ring);
7167out:
7168 return ret;
7169}
7170
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007171static int intel_default_queue_flip(struct drm_device *dev,
7172 struct drm_crtc *crtc,
7173 struct drm_framebuffer *fb,
7174 struct drm_i915_gem_object *obj)
7175{
7176 return -ENODEV;
7177}
7178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179static int intel_crtc_page_flip(struct drm_crtc *crtc,
7180 struct drm_framebuffer *fb,
7181 struct drm_pending_vblank_event *event)
7182{
7183 struct drm_device *dev = crtc->dev;
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007186 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7188 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007189 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007190 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007191
7192 work = kzalloc(sizeof *work, GFP_KERNEL);
7193 if (work == NULL)
7194 return -ENOMEM;
7195
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007196 work->event = event;
7197 work->dev = crtc->dev;
7198 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007199 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007200 INIT_WORK(&work->work, intel_unpin_work_fn);
7201
7202 /* We borrow the event spin lock for protecting unpin_work */
7203 spin_lock_irqsave(&dev->event_lock, flags);
7204 if (intel_crtc->unpin_work) {
7205 spin_unlock_irqrestore(&dev->event_lock, flags);
7206 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01007207
7208 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007209 return -EBUSY;
7210 }
7211 intel_crtc->unpin_work = work;
7212 spin_unlock_irqrestore(&dev->event_lock, flags);
7213
7214 intel_fb = to_intel_framebuffer(fb);
7215 obj = intel_fb->obj;
7216
Chris Wilson468f0b42010-05-27 13:18:13 +01007217 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007218
Jesse Barnes75dfca82010-02-10 15:09:44 -08007219 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007220 drm_gem_object_reference(&work->old_fb_obj->base);
7221 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007222
7223 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007224
7225 ret = drm_vblank_get(dev, intel_crtc->pipe);
7226 if (ret)
7227 goto cleanup_objs;
7228
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007229 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007230
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007231 work->enable_stall_check = true;
7232
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007233 /* Block clients from rendering to the new back buffer until
7234 * the flip occurs and the object is no longer visible.
7235 */
Chris Wilson05394f32010-11-08 19:18:58 +00007236 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007237
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007238 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7239 if (ret)
7240 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007241
Chris Wilson7782de32011-07-08 12:22:41 +01007242 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007243 mutex_unlock(&dev->struct_mutex);
7244
Jesse Barnese5510fa2010-07-01 16:48:37 -07007245 trace_i915_flip_request(intel_crtc->plane, obj);
7246
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007248
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249cleanup_pending:
7250 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01007251cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00007252 drm_gem_object_unreference(&work->old_fb_obj->base);
7253 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007254 mutex_unlock(&dev->struct_mutex);
7255
7256 spin_lock_irqsave(&dev->event_lock, flags);
7257 intel_crtc->unpin_work = NULL;
7258 spin_unlock_irqrestore(&dev->event_lock, flags);
7259
7260 kfree(work);
7261
7262 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007263}
7264
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007265static void intel_sanitize_modesetting(struct drm_device *dev,
7266 int pipe, int plane)
7267{
7268 struct drm_i915_private *dev_priv = dev->dev_private;
7269 u32 reg, val;
7270
7271 if (HAS_PCH_SPLIT(dev))
7272 return;
7273
7274 /* Who knows what state these registers were left in by the BIOS or
7275 * grub?
7276 *
7277 * If we leave the registers in a conflicting state (e.g. with the
7278 * display plane reading from the other pipe than the one we intend
7279 * to use) then when we attempt to teardown the active mode, we will
7280 * not disable the pipes and planes in the correct order -- leaving
7281 * a plane reading from a disabled pipe and possibly leading to
7282 * undefined behaviour.
7283 */
7284
7285 reg = DSPCNTR(plane);
7286 val = I915_READ(reg);
7287
7288 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7289 return;
7290 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7291 return;
7292
7293 /* This display plane is active and attached to the other CPU pipe. */
7294 pipe = !pipe;
7295
7296 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007297 intel_disable_plane(dev_priv, plane, pipe);
7298 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007299}
Jesse Barnes79e53942008-11-07 14:24:08 -08007300
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007301static void intel_crtc_reset(struct drm_crtc *crtc)
7302{
7303 struct drm_device *dev = crtc->dev;
7304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7305
7306 /* Reset flags back to the 'unknown' status so that they
7307 * will be correctly set on the initial modeset.
7308 */
7309 intel_crtc->dpms_mode = -1;
7310
7311 /* We need to fix up any BIOS configuration that conflicts with
7312 * our expectations.
7313 */
7314 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7315}
7316
7317static struct drm_crtc_helper_funcs intel_helper_funcs = {
7318 .dpms = intel_crtc_dpms,
7319 .mode_fixup = intel_crtc_mode_fixup,
7320 .mode_set = intel_crtc_mode_set,
7321 .mode_set_base = intel_pipe_set_base,
7322 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7323 .load_lut = intel_crtc_load_lut,
7324 .disable = intel_crtc_disable,
7325};
7326
7327static const struct drm_crtc_funcs intel_crtc_funcs = {
7328 .reset = intel_crtc_reset,
7329 .cursor_set = intel_crtc_cursor_set,
7330 .cursor_move = intel_crtc_cursor_move,
7331 .gamma_set = intel_crtc_gamma_set,
7332 .set_config = drm_crtc_helper_set_config,
7333 .destroy = intel_crtc_destroy,
7334 .page_flip = intel_crtc_page_flip,
7335};
7336
Hannes Ederb358d0a2008-12-18 21:18:47 +01007337static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007338{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007339 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007340 struct intel_crtc *intel_crtc;
7341 int i;
7342
7343 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7344 if (intel_crtc == NULL)
7345 return;
7346
7347 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7348
7349 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007350 for (i = 0; i < 256; i++) {
7351 intel_crtc->lut_r[i] = i;
7352 intel_crtc->lut_g[i] = i;
7353 intel_crtc->lut_b[i] = i;
7354 }
7355
Jesse Barnes80824002009-09-10 15:28:06 -07007356 /* Swap pipes & planes for FBC on pre-965 */
7357 intel_crtc->pipe = pipe;
7358 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007359 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007360 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007361 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007362 }
7363
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007364 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7365 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7366 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7367 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7368
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007369 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007370 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007371 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007372
7373 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007374 if (pipe == 2 && IS_IVYBRIDGE(dev))
7375 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007376 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7377 intel_helper_funcs.commit = ironlake_crtc_commit;
7378 } else {
7379 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7380 intel_helper_funcs.commit = i9xx_crtc_commit;
7381 }
7382
Jesse Barnes79e53942008-11-07 14:24:08 -08007383 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7384
Jesse Barnes652c3932009-08-17 13:31:43 -07007385 intel_crtc->busy = false;
7386
7387 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7388 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007389}
7390
Carl Worth08d7b3d2009-04-29 14:43:54 -07007391int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007392 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007393{
7394 drm_i915_private_t *dev_priv = dev->dev_private;
7395 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007396 struct drm_mode_object *drmmode_obj;
7397 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007398
7399 if (!dev_priv) {
7400 DRM_ERROR("called with no initialization\n");
7401 return -EINVAL;
7402 }
7403
Daniel Vetterc05422d2009-08-11 16:05:30 +02007404 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7405 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007406
Daniel Vetterc05422d2009-08-11 16:05:30 +02007407 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007408 DRM_ERROR("no such CRTC id\n");
7409 return -EINVAL;
7410 }
7411
Daniel Vetterc05422d2009-08-11 16:05:30 +02007412 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7413 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007414
Daniel Vetterc05422d2009-08-11 16:05:30 +02007415 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007416}
7417
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007418static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007419{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007420 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007421 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007422 int entry = 0;
7423
Chris Wilson4ef69c72010-09-09 15:14:28 +01007424 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7425 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007426 index_mask |= (1 << entry);
7427 entry++;
7428 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007429
Jesse Barnes79e53942008-11-07 14:24:08 -08007430 return index_mask;
7431}
7432
Chris Wilson4d302442010-12-14 19:21:29 +00007433static bool has_edp_a(struct drm_device *dev)
7434{
7435 struct drm_i915_private *dev_priv = dev->dev_private;
7436
7437 if (!IS_MOBILE(dev))
7438 return false;
7439
7440 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7441 return false;
7442
7443 if (IS_GEN5(dev) &&
7444 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7445 return false;
7446
7447 return true;
7448}
7449
Jesse Barnes79e53942008-11-07 14:24:08 -08007450static void intel_setup_outputs(struct drm_device *dev)
7451{
Eric Anholt725e30a2009-01-22 13:01:02 -08007452 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007453 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007454 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007455 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007456
Zhenyu Wang541998a2009-06-05 15:38:44 +08007457 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007458 has_lvds = intel_lvds_init(dev);
7459 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7460 /* disable the panel fitter on everything but LVDS */
7461 I915_WRITE(PFIT_CONTROL, 0);
7462 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007463
Eric Anholtbad720f2009-10-22 16:11:14 -07007464 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007465 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007466
Chris Wilson4d302442010-12-14 19:21:29 +00007467 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007468 intel_dp_init(dev, DP_A);
7469
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007470 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7471 intel_dp_init(dev, PCH_DP_D);
7472 }
7473
7474 intel_crt_init(dev);
7475
7476 if (HAS_PCH_SPLIT(dev)) {
7477 int found;
7478
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007479 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007480 /* PCH SDVOB multiplex with HDMIB */
7481 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007482 if (!found)
7483 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007484 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7485 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007486 }
7487
7488 if (I915_READ(HDMIC) & PORT_DETECTED)
7489 intel_hdmi_init(dev, HDMIC);
7490
7491 if (I915_READ(HDMID) & PORT_DETECTED)
7492 intel_hdmi_init(dev, HDMID);
7493
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007494 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7495 intel_dp_init(dev, PCH_DP_C);
7496
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007497 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007498 intel_dp_init(dev, PCH_DP_D);
7499
Zhenyu Wang103a1962009-11-27 11:44:36 +08007500 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007501 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007502
Eric Anholt725e30a2009-01-22 13:01:02 -08007503 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007504 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007505 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007506 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7507 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007508 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007509 }
Ma Ling27185ae2009-08-24 13:50:23 +08007510
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007511 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7512 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007513 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007514 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007515 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007516
7517 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007518
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007519 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7520 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007521 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007522 }
Ma Ling27185ae2009-08-24 13:50:23 +08007523
7524 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7525
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007526 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7527 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007528 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007529 }
7530 if (SUPPORTS_INTEGRATED_DP(dev)) {
7531 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007532 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007533 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007534 }
Ma Ling27185ae2009-08-24 13:50:23 +08007535
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007536 if (SUPPORTS_INTEGRATED_DP(dev) &&
7537 (I915_READ(DP_D) & DP_DETECTED)) {
7538 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007539 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007540 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007541 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007542 intel_dvo_init(dev);
7543
Zhenyu Wang103a1962009-11-27 11:44:36 +08007544 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007545 intel_tv_init(dev);
7546
Chris Wilson4ef69c72010-09-09 15:14:28 +01007547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7548 encoder->base.possible_crtcs = encoder->crtc_mask;
7549 encoder->base.possible_clones =
7550 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007551 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007552
Chris Wilson2c7111d2011-03-29 10:40:27 +01007553 /* disable all the possible outputs/crtcs before entering KMS mode */
7554 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007555
7556 if (HAS_PCH_SPLIT(dev))
7557 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007558}
7559
7560static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7561{
7562 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007563
7564 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007565 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007566
7567 kfree(intel_fb);
7568}
7569
7570static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007571 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 unsigned int *handle)
7573{
7574 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007575 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007576
Chris Wilson05394f32010-11-08 19:18:58 +00007577 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007578}
7579
7580static const struct drm_framebuffer_funcs intel_fb_funcs = {
7581 .destroy = intel_user_framebuffer_destroy,
7582 .create_handle = intel_user_framebuffer_create_handle,
7583};
7584
Dave Airlie38651672010-03-30 05:34:13 +00007585int intel_framebuffer_init(struct drm_device *dev,
7586 struct intel_framebuffer *intel_fb,
7587 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007588 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007589{
Jesse Barnes79e53942008-11-07 14:24:08 -08007590 int ret;
7591
Chris Wilson05394f32010-11-08 19:18:58 +00007592 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007593 return -EINVAL;
7594
7595 if (mode_cmd->pitch & 63)
7596 return -EINVAL;
7597
7598 switch (mode_cmd->bpp) {
7599 case 8:
7600 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007601 /* Only pre-ILK can handle 5:5:5 */
7602 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7603 return -EINVAL;
7604 break;
7605
Chris Wilson57cd6502010-08-08 12:34:44 +01007606 case 24:
7607 case 32:
7608 break;
7609 default:
7610 return -EINVAL;
7611 }
7612
Jesse Barnes79e53942008-11-07 14:24:08 -08007613 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7614 if (ret) {
7615 DRM_ERROR("framebuffer init failed %d\n", ret);
7616 return ret;
7617 }
7618
7619 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007620 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007621 return 0;
7622}
7623
Jesse Barnes79e53942008-11-07 14:24:08 -08007624static struct drm_framebuffer *
7625intel_user_framebuffer_create(struct drm_device *dev,
7626 struct drm_file *filp,
7627 struct drm_mode_fb_cmd *mode_cmd)
7628{
Chris Wilson05394f32010-11-08 19:18:58 +00007629 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007630
Chris Wilson05394f32010-11-08 19:18:58 +00007631 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007632 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007633 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007634
Chris Wilsond2dff872011-04-19 08:36:26 +01007635 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007636}
7637
Jesse Barnes79e53942008-11-07 14:24:08 -08007638static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007639 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007640 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007641};
7642
Chris Wilson05394f32010-11-08 19:18:58 +00007643static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007644intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007645{
Chris Wilson05394f32010-11-08 19:18:58 +00007646 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007647 int ret;
7648
Ben Widawsky2c34b852011-03-19 18:14:26 -07007649 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7650
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007651 ctx = i915_gem_alloc_object(dev, 4096);
7652 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007653 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7654 return NULL;
7655 }
7656
Daniel Vetter75e9e912010-11-04 17:11:09 +01007657 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007658 if (ret) {
7659 DRM_ERROR("failed to pin power context: %d\n", ret);
7660 goto err_unref;
7661 }
7662
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007663 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007664 if (ret) {
7665 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7666 goto err_unpin;
7667 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007668
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007669 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007670
7671err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007672 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007673err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007674 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007675 mutex_unlock(&dev->struct_mutex);
7676 return NULL;
7677}
7678
Jesse Barnes7648fa92010-05-20 14:28:11 -07007679bool ironlake_set_drps(struct drm_device *dev, u8 val)
7680{
7681 struct drm_i915_private *dev_priv = dev->dev_private;
7682 u16 rgvswctl;
7683
7684 rgvswctl = I915_READ16(MEMSWCTL);
7685 if (rgvswctl & MEMCTL_CMD_STS) {
7686 DRM_DEBUG("gpu busy, RCS change rejected\n");
7687 return false; /* still busy with another command */
7688 }
7689
7690 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7691 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7692 I915_WRITE16(MEMSWCTL, rgvswctl);
7693 POSTING_READ16(MEMSWCTL);
7694
7695 rgvswctl |= MEMCTL_CMD_STS;
7696 I915_WRITE16(MEMSWCTL, rgvswctl);
7697
7698 return true;
7699}
7700
Jesse Barnesf97108d2010-01-29 11:27:07 -08007701void ironlake_enable_drps(struct drm_device *dev)
7702{
7703 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007704 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007705 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007706
Jesse Barnesea056c12010-09-10 10:02:13 -07007707 /* Enable temp reporting */
7708 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7709 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7710
Jesse Barnesf97108d2010-01-29 11:27:07 -08007711 /* 100ms RC evaluation intervals */
7712 I915_WRITE(RCUPEI, 100000);
7713 I915_WRITE(RCDNEI, 100000);
7714
7715 /* Set max/min thresholds to 90ms and 80ms respectively */
7716 I915_WRITE(RCBMAXAVG, 90000);
7717 I915_WRITE(RCBMINAVG, 80000);
7718
7719 I915_WRITE(MEMIHYST, 1);
7720
7721 /* Set up min, max, and cur for interrupt handling */
7722 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7723 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7724 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7725 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007726
Jesse Barnesf97108d2010-01-29 11:27:07 -08007727 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7728 PXVFREQ_PX_SHIFT;
7729
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007730 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007731 dev_priv->fstart = fstart;
7732
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007733 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007734 dev_priv->min_delay = fmin;
7735 dev_priv->cur_delay = fstart;
7736
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007737 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7738 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007739
Jesse Barnesf97108d2010-01-29 11:27:07 -08007740 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7741
7742 /*
7743 * Interrupts will be enabled in ironlake_irq_postinstall
7744 */
7745
7746 I915_WRITE(VIDSTART, vstart);
7747 POSTING_READ(VIDSTART);
7748
7749 rgvmodectl |= MEMMODE_SWMODE_EN;
7750 I915_WRITE(MEMMODECTL, rgvmodectl);
7751
Chris Wilson481b6af2010-08-23 17:43:35 +01007752 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007753 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007754 msleep(1);
7755
Jesse Barnes7648fa92010-05-20 14:28:11 -07007756 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007757
Jesse Barnes7648fa92010-05-20 14:28:11 -07007758 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7759 I915_READ(0x112e0);
7760 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7761 dev_priv->last_count2 = I915_READ(0x112f4);
7762 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007763}
7764
7765void ironlake_disable_drps(struct drm_device *dev)
7766{
7767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007768 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007769
7770 /* Ack interrupts, disable EFC interrupt */
7771 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7772 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7773 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7774 I915_WRITE(DEIIR, DE_PCU_EVENT);
7775 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7776
7777 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007778 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007779 msleep(1);
7780 rgvswctl |= MEMCTL_CMD_STS;
7781 I915_WRITE(MEMSWCTL, rgvswctl);
7782 msleep(1);
7783
7784}
7785
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007786void gen6_set_rps(struct drm_device *dev, u8 val)
7787{
7788 struct drm_i915_private *dev_priv = dev->dev_private;
7789 u32 swreq;
7790
7791 swreq = (val & 0x3ff) << 25;
7792 I915_WRITE(GEN6_RPNSWREQ, swreq);
7793}
7794
7795void gen6_disable_rps(struct drm_device *dev)
7796{
7797 struct drm_i915_private *dev_priv = dev->dev_private;
7798
7799 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7800 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7801 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007802 /* Complete PM interrupt masking here doesn't race with the rps work
7803 * item again unmasking PM interrupts because that is using a different
7804 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
7805 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07007806
7807 spin_lock_irq(&dev_priv->rps_lock);
7808 dev_priv->pm_iir = 0;
7809 spin_unlock_irq(&dev_priv->rps_lock);
7810
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007811 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7812}
7813
Jesse Barnes7648fa92010-05-20 14:28:11 -07007814static unsigned long intel_pxfreq(u32 vidfreq)
7815{
7816 unsigned long freq;
7817 int div = (vidfreq & 0x3f0000) >> 16;
7818 int post = (vidfreq & 0x3000) >> 12;
7819 int pre = (vidfreq & 0x7);
7820
7821 if (!pre)
7822 return 0;
7823
7824 freq = ((div * 133333) / ((1<<post) * pre));
7825
7826 return freq;
7827}
7828
7829void intel_init_emon(struct drm_device *dev)
7830{
7831 struct drm_i915_private *dev_priv = dev->dev_private;
7832 u32 lcfuse;
7833 u8 pxw[16];
7834 int i;
7835
7836 /* Disable to program */
7837 I915_WRITE(ECR, 0);
7838 POSTING_READ(ECR);
7839
7840 /* Program energy weights for various events */
7841 I915_WRITE(SDEW, 0x15040d00);
7842 I915_WRITE(CSIEW0, 0x007f0000);
7843 I915_WRITE(CSIEW1, 0x1e220004);
7844 I915_WRITE(CSIEW2, 0x04000004);
7845
7846 for (i = 0; i < 5; i++)
7847 I915_WRITE(PEW + (i * 4), 0);
7848 for (i = 0; i < 3; i++)
7849 I915_WRITE(DEW + (i * 4), 0);
7850
7851 /* Program P-state weights to account for frequency power adjustment */
7852 for (i = 0; i < 16; i++) {
7853 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7854 unsigned long freq = intel_pxfreq(pxvidfreq);
7855 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7856 PXVFREQ_PX_SHIFT;
7857 unsigned long val;
7858
7859 val = vid * vid;
7860 val *= (freq / 1000);
7861 val *= 255;
7862 val /= (127*127*900);
7863 if (val > 0xff)
7864 DRM_ERROR("bad pxval: %ld\n", val);
7865 pxw[i] = val;
7866 }
7867 /* Render standby states get 0 weight */
7868 pxw[14] = 0;
7869 pxw[15] = 0;
7870
7871 for (i = 0; i < 4; i++) {
7872 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7873 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7874 I915_WRITE(PXW + (i * 4), val);
7875 }
7876
7877 /* Adjust magic regs to magic values (more experimental results) */
7878 I915_WRITE(OGW0, 0);
7879 I915_WRITE(OGW1, 0);
7880 I915_WRITE(EG0, 0x00007f00);
7881 I915_WRITE(EG1, 0x0000000e);
7882 I915_WRITE(EG2, 0x000e0000);
7883 I915_WRITE(EG3, 0x68000300);
7884 I915_WRITE(EG4, 0x42000000);
7885 I915_WRITE(EG5, 0x00140031);
7886 I915_WRITE(EG6, 0);
7887 I915_WRITE(EG7, 0);
7888
7889 for (i = 0; i < 8; i++)
7890 I915_WRITE(PXWL + (i * 4), 0);
7891
7892 /* Enable PMON + select events */
7893 I915_WRITE(ECR, 0x80000019);
7894
7895 lcfuse = I915_READ(LCFUSE02);
7896
7897 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7898}
7899
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007900void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007901{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007902 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7903 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007904 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007905 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007906 int i;
7907
7908 /* Here begins a magic sequence of register writes to enable
7909 * auto-downclocking.
7910 *
7911 * Perhaps there might be some value in exposing these to
7912 * userspace...
7913 */
7914 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007915 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007916 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007917
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007918 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007919 I915_WRITE(GEN6_RC_CONTROL, 0);
7920
7921 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7922 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7923 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7924 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7925 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7926
7927 for (i = 0; i < I915_NUM_RINGS; i++)
7928 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7929
7930 I915_WRITE(GEN6_RC_SLEEP, 0);
7931 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7932 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7933 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7934 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7935
Jesse Barnes7df87212011-03-30 14:08:56 -07007936 if (i915_enable_rc6)
7937 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7938 GEN6_RC_CTL_RC6_ENABLE;
7939
Chris Wilson8fd26852010-12-08 18:40:43 +00007940 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007941 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007942 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007943 GEN6_RC_CTL_HW_ENABLE);
7944
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007945 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007946 GEN6_FREQUENCY(10) |
7947 GEN6_OFFSET(0) |
7948 GEN6_AGGRESSIVE_TURBO);
7949 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7950 GEN6_FREQUENCY(12));
7951
7952 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7953 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7954 18 << 24 |
7955 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007956 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7957 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007958 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007959 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007960 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7961 I915_WRITE(GEN6_RP_CONTROL,
7962 GEN6_RP_MEDIA_TURBO |
7963 GEN6_RP_USE_NORMAL_FREQ |
7964 GEN6_RP_MEDIA_IS_GFX |
7965 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007966 GEN6_RP_UP_BUSY_AVG |
7967 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007968
7969 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7970 500))
7971 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7972
7973 I915_WRITE(GEN6_PCODE_DATA, 0);
7974 I915_WRITE(GEN6_PCODE_MAILBOX,
7975 GEN6_PCODE_READY |
7976 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7977 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7978 500))
7979 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7980
Jesse Barnesa6044e22010-12-20 11:34:20 -08007981 min_freq = (rp_state_cap & 0xff0000) >> 16;
7982 max_freq = rp_state_cap & 0xff;
7983 cur_freq = (gt_perf_status & 0xff00) >> 8;
7984
7985 /* Check for overclock support */
7986 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7987 500))
7988 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7989 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7990 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7991 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7992 500))
7993 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7994 if (pcu_mbox & (1<<31)) { /* OC supported */
7995 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007996 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007997 }
7998
7999 /* In units of 100MHz */
8000 dev_priv->max_delay = max_freq;
8001 dev_priv->min_delay = min_freq;
8002 dev_priv->cur_delay = cur_freq;
8003
Chris Wilson8fd26852010-12-08 18:40:43 +00008004 /* requires MSI enabled */
8005 I915_WRITE(GEN6_PMIER,
8006 GEN6_PM_MBOX_EVENT |
8007 GEN6_PM_THERMAL_EVENT |
8008 GEN6_PM_RP_DOWN_TIMEOUT |
8009 GEN6_PM_RP_UP_THRESHOLD |
8010 GEN6_PM_RP_DOWN_THRESHOLD |
8011 GEN6_PM_RP_UP_EI_EXPIRED |
8012 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008013 spin_lock_irq(&dev_priv->rps_lock);
8014 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008015 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008016 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008017 /* enable all PM interrupts */
8018 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008019
Ben Widawskyfcca7922011-04-25 11:23:07 -07008020 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008021 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008022}
8023
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008024void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8025{
8026 int min_freq = 15;
8027 int gpu_freq, ia_freq, max_ia_freq;
8028 int scaling_factor = 180;
8029
8030 max_ia_freq = cpufreq_quick_get_max(0);
8031 /*
8032 * Default to measured freq if none found, PCU will ensure we don't go
8033 * over
8034 */
8035 if (!max_ia_freq)
8036 max_ia_freq = tsc_khz;
8037
8038 /* Convert from kHz to MHz */
8039 max_ia_freq /= 1000;
8040
8041 mutex_lock(&dev_priv->dev->struct_mutex);
8042
8043 /*
8044 * For each potential GPU frequency, load a ring frequency we'd like
8045 * to use for memory access. We do this by specifying the IA frequency
8046 * the PCU should use as a reference to determine the ring frequency.
8047 */
8048 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8049 gpu_freq--) {
8050 int diff = dev_priv->max_delay - gpu_freq;
8051
8052 /*
8053 * For GPU frequencies less than 750MHz, just use the lowest
8054 * ring freq.
8055 */
8056 if (gpu_freq < min_freq)
8057 ia_freq = 800;
8058 else
8059 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8060 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8061
8062 I915_WRITE(GEN6_PCODE_DATA,
8063 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8064 gpu_freq);
8065 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8066 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8067 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8068 GEN6_PCODE_READY) == 0, 10)) {
8069 DRM_ERROR("pcode write of freq table timed out\n");
8070 continue;
8071 }
8072 }
8073
8074 mutex_unlock(&dev_priv->dev->struct_mutex);
8075}
8076
Jesse Barnes6067aae2011-04-28 15:04:31 -07008077static void ironlake_init_clock_gating(struct drm_device *dev)
8078{
8079 struct drm_i915_private *dev_priv = dev->dev_private;
8080 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8081
8082 /* Required for FBC */
8083 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8084 DPFCRUNIT_CLOCK_GATE_DISABLE |
8085 DPFDUNIT_CLOCK_GATE_DISABLE;
8086 /* Required for CxSR */
8087 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8088
8089 I915_WRITE(PCH_3DCGDIS0,
8090 MARIUNIT_CLOCK_GATE_DISABLE |
8091 SVSMUNIT_CLOCK_GATE_DISABLE);
8092 I915_WRITE(PCH_3DCGDIS1,
8093 VFMUNIT_CLOCK_GATE_DISABLE);
8094
8095 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8096
8097 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008098 * According to the spec the following bits should be set in
8099 * order to enable memory self-refresh
8100 * The bit 22/21 of 0x42004
8101 * The bit 5 of 0x42020
8102 * The bit 15 of 0x45000
8103 */
8104 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8105 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8106 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8107 I915_WRITE(ILK_DSPCLK_GATE,
8108 (I915_READ(ILK_DSPCLK_GATE) |
8109 ILK_DPARB_CLK_GATE));
8110 I915_WRITE(DISP_ARB_CTL,
8111 (I915_READ(DISP_ARB_CTL) |
8112 DISP_FBC_WM_DIS));
8113 I915_WRITE(WM3_LP_ILK, 0);
8114 I915_WRITE(WM2_LP_ILK, 0);
8115 I915_WRITE(WM1_LP_ILK, 0);
8116
8117 /*
8118 * Based on the document from hardware guys the following bits
8119 * should be set unconditionally in order to enable FBC.
8120 * The bit 22 of 0x42000
8121 * The bit 22 of 0x42004
8122 * The bit 7,8,9 of 0x42020.
8123 */
8124 if (IS_IRONLAKE_M(dev)) {
8125 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8126 I915_READ(ILK_DISPLAY_CHICKEN1) |
8127 ILK_FBCQ_DIS);
8128 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8129 I915_READ(ILK_DISPLAY_CHICKEN2) |
8130 ILK_DPARB_GATE);
8131 I915_WRITE(ILK_DSPCLK_GATE,
8132 I915_READ(ILK_DSPCLK_GATE) |
8133 ILK_DPFC_DIS1 |
8134 ILK_DPFC_DIS2 |
8135 ILK_CLK_FBC);
8136 }
8137
8138 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8139 I915_READ(ILK_DISPLAY_CHICKEN2) |
8140 ILK_ELPIN_409_SELECT);
8141 I915_WRITE(_3D_CHICKEN2,
8142 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8143 _3D_CHICKEN2_WM_READ_PIPELINED);
8144}
8145
8146static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008147{
8148 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008149 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008150 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8151
8152 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008153
Jesse Barnes6067aae2011-04-28 15:04:31 -07008154 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8155 I915_READ(ILK_DISPLAY_CHICKEN2) |
8156 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008157
Jesse Barnes6067aae2011-04-28 15:04:31 -07008158 I915_WRITE(WM3_LP_ILK, 0);
8159 I915_WRITE(WM2_LP_ILK, 0);
8160 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008161
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008162 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008163 * According to the spec the following bits should be
8164 * set in order to enable memory self-refresh and fbc:
8165 * The bit21 and bit22 of 0x42000
8166 * The bit21 and bit22 of 0x42004
8167 * The bit5 and bit7 of 0x42020
8168 * The bit14 of 0x70180
8169 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008170 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008171 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8172 I915_READ(ILK_DISPLAY_CHICKEN1) |
8173 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8174 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8175 I915_READ(ILK_DISPLAY_CHICKEN2) |
8176 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8177 I915_WRITE(ILK_DSPCLK_GATE,
8178 I915_READ(ILK_DSPCLK_GATE) |
8179 ILK_DPARB_CLK_GATE |
8180 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008181
Keith Packardd74362c2011-07-28 14:47:14 -07008182 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008183 I915_WRITE(DSPCNTR(pipe),
8184 I915_READ(DSPCNTR(pipe)) |
8185 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008186 intel_flush_display_plane(dev_priv, pipe);
8187 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008188}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008189
Jesse Barnes28963a32011-05-11 09:42:30 -07008190static void ivybridge_init_clock_gating(struct drm_device *dev)
8191{
8192 struct drm_i915_private *dev_priv = dev->dev_private;
8193 int pipe;
8194 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008195
Jesse Barnes28963a32011-05-11 09:42:30 -07008196 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008197
Jesse Barnes28963a32011-05-11 09:42:30 -07008198 I915_WRITE(WM3_LP_ILK, 0);
8199 I915_WRITE(WM2_LP_ILK, 0);
8200 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008201
Jesse Barnes28963a32011-05-11 09:42:30 -07008202 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008203
Keith Packardd74362c2011-07-28 14:47:14 -07008204 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008205 I915_WRITE(DSPCNTR(pipe),
8206 I915_READ(DSPCNTR(pipe)) |
8207 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008208 intel_flush_display_plane(dev_priv, pipe);
8209 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008210}
Eric Anholt67e92af2010-11-06 14:53:33 -07008211
Jesse Barnes6067aae2011-04-28 15:04:31 -07008212static void g4x_init_clock_gating(struct drm_device *dev)
8213{
8214 struct drm_i915_private *dev_priv = dev->dev_private;
8215 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008216
Jesse Barnes6067aae2011-04-28 15:04:31 -07008217 I915_WRITE(RENCLK_GATE_D1, 0);
8218 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8219 GS_UNIT_CLOCK_GATE_DISABLE |
8220 CL_UNIT_CLOCK_GATE_DISABLE);
8221 I915_WRITE(RAMCLK_GATE_D, 0);
8222 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8223 OVRUNIT_CLOCK_GATE_DISABLE |
8224 OVCUNIT_CLOCK_GATE_DISABLE;
8225 if (IS_GM45(dev))
8226 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8227 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8228}
Yuanhan Liu13982612010-12-15 15:42:31 +08008229
Jesse Barnes6067aae2011-04-28 15:04:31 -07008230static void crestline_init_clock_gating(struct drm_device *dev)
8231{
8232 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008233
Jesse Barnes6067aae2011-04-28 15:04:31 -07008234 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8235 I915_WRITE(RENCLK_GATE_D2, 0);
8236 I915_WRITE(DSPCLK_GATE_D, 0);
8237 I915_WRITE(RAMCLK_GATE_D, 0);
8238 I915_WRITE16(DEUC, 0);
8239}
Jesse Barnes652c3932009-08-17 13:31:43 -07008240
Jesse Barnes6067aae2011-04-28 15:04:31 -07008241static void broadwater_init_clock_gating(struct drm_device *dev)
8242{
8243 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008244
Jesse Barnes6067aae2011-04-28 15:04:31 -07008245 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8246 I965_RCC_CLOCK_GATE_DISABLE |
8247 I965_RCPB_CLOCK_GATE_DISABLE |
8248 I965_ISC_CLOCK_GATE_DISABLE |
8249 I965_FBC_CLOCK_GATE_DISABLE);
8250 I915_WRITE(RENCLK_GATE_D2, 0);
8251}
Jesse Barnes652c3932009-08-17 13:31:43 -07008252
Jesse Barnes6067aae2011-04-28 15:04:31 -07008253static void gen3_init_clock_gating(struct drm_device *dev)
8254{
8255 struct drm_i915_private *dev_priv = dev->dev_private;
8256 u32 dstate = I915_READ(D_STATE);
8257
8258 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8259 DSTATE_DOT_CLOCK_GATING;
8260 I915_WRITE(D_STATE, dstate);
8261}
8262
8263static void i85x_init_clock_gating(struct drm_device *dev)
8264{
8265 struct drm_i915_private *dev_priv = dev->dev_private;
8266
8267 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8268}
8269
8270static void i830_init_clock_gating(struct drm_device *dev)
8271{
8272 struct drm_i915_private *dev_priv = dev->dev_private;
8273
8274 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008275}
8276
Jesse Barnes645c62a2011-05-11 09:49:31 -07008277static void ibx_init_clock_gating(struct drm_device *dev)
8278{
8279 struct drm_i915_private *dev_priv = dev->dev_private;
8280
8281 /*
8282 * On Ibex Peak and Cougar Point, we need to disable clock
8283 * gating for the panel power sequencer or it will fail to
8284 * start up when no ports are active.
8285 */
8286 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8287}
8288
8289static void cpt_init_clock_gating(struct drm_device *dev)
8290{
8291 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008292 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008293
8294 /*
8295 * On Ibex Peak and Cougar Point, we need to disable clock
8296 * gating for the panel power sequencer or it will fail to
8297 * start up when no ports are active.
8298 */
8299 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8300 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8301 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008302 /* Without this, mode sets may fail silently on FDI */
8303 for_each_pipe(pipe)
8304 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008305}
8306
Chris Wilsonac668082011-02-09 16:15:32 +00008307static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008308{
8309 struct drm_i915_private *dev_priv = dev->dev_private;
8310
8311 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008312 i915_gem_object_unpin(dev_priv->renderctx);
8313 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008314 dev_priv->renderctx = NULL;
8315 }
8316
8317 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008318 i915_gem_object_unpin(dev_priv->pwrctx);
8319 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008320 dev_priv->pwrctx = NULL;
8321 }
8322}
8323
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008324static void ironlake_disable_rc6(struct drm_device *dev)
8325{
8326 struct drm_i915_private *dev_priv = dev->dev_private;
8327
Chris Wilsonac668082011-02-09 16:15:32 +00008328 if (I915_READ(PWRCTXA)) {
8329 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8330 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8331 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8332 50);
8333
8334 I915_WRITE(PWRCTXA, 0);
8335 POSTING_READ(PWRCTXA);
8336
8337 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8338 POSTING_READ(RSTDBYCTL);
8339 }
8340
Chris Wilson99507302011-02-24 09:42:52 +00008341 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008342}
8343
8344static int ironlake_setup_rc6(struct drm_device *dev)
8345{
8346 struct drm_i915_private *dev_priv = dev->dev_private;
8347
8348 if (dev_priv->renderctx == NULL)
8349 dev_priv->renderctx = intel_alloc_context_page(dev);
8350 if (!dev_priv->renderctx)
8351 return -ENOMEM;
8352
8353 if (dev_priv->pwrctx == NULL)
8354 dev_priv->pwrctx = intel_alloc_context_page(dev);
8355 if (!dev_priv->pwrctx) {
8356 ironlake_teardown_rc6(dev);
8357 return -ENOMEM;
8358 }
8359
8360 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008361}
8362
8363void ironlake_enable_rc6(struct drm_device *dev)
8364{
8365 struct drm_i915_private *dev_priv = dev->dev_private;
8366 int ret;
8367
Chris Wilsonac668082011-02-09 16:15:32 +00008368 /* rc6 disabled by default due to repeated reports of hanging during
8369 * boot and resume.
8370 */
8371 if (!i915_enable_rc6)
8372 return;
8373
Ben Widawsky2c34b852011-03-19 18:14:26 -07008374 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008375 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008376 if (ret) {
8377 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008378 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008379 }
Chris Wilsonac668082011-02-09 16:15:32 +00008380
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008381 /*
8382 * GPU can automatically power down the render unit if given a page
8383 * to save state.
8384 */
8385 ret = BEGIN_LP_RING(6);
8386 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008387 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008388 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008389 return;
8390 }
Chris Wilsonac668082011-02-09 16:15:32 +00008391
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008392 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8393 OUT_RING(MI_SET_CONTEXT);
8394 OUT_RING(dev_priv->renderctx->gtt_offset |
8395 MI_MM_SPACE_GTT |
8396 MI_SAVE_EXT_STATE_EN |
8397 MI_RESTORE_EXT_STATE_EN |
8398 MI_RESTORE_INHIBIT);
8399 OUT_RING(MI_SUSPEND_FLUSH);
8400 OUT_RING(MI_NOOP);
8401 OUT_RING(MI_FLUSH);
8402 ADVANCE_LP_RING();
8403
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008404 /*
8405 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8406 * does an implicit flush, combined with MI_FLUSH above, it should be
8407 * safe to assume that renderctx is valid
8408 */
8409 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8410 if (ret) {
8411 DRM_ERROR("failed to enable ironlake power power savings\n");
8412 ironlake_teardown_rc6(dev);
8413 mutex_unlock(&dev->struct_mutex);
8414 return;
8415 }
8416
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008417 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8418 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008419 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008420}
8421
Jesse Barnes645c62a2011-05-11 09:49:31 -07008422void intel_init_clock_gating(struct drm_device *dev)
8423{
8424 struct drm_i915_private *dev_priv = dev->dev_private;
8425
8426 dev_priv->display.init_clock_gating(dev);
8427
8428 if (dev_priv->display.init_pch_clock_gating)
8429 dev_priv->display.init_pch_clock_gating(dev);
8430}
Chris Wilsonac668082011-02-09 16:15:32 +00008431
Jesse Barnese70236a2009-09-21 10:42:27 -07008432/* Set up chip specific display functions */
8433static void intel_init_display(struct drm_device *dev)
8434{
8435 struct drm_i915_private *dev_priv = dev->dev_private;
8436
8437 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008438 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008439 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008440 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008441 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008442 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008443 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008444 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008445 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008446 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008447
Adam Jacksonee5382a2010-04-23 11:17:39 -04008448 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008449 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008450 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8451 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8452 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8453 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008454 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8455 dev_priv->display.enable_fbc = g4x_enable_fbc;
8456 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008457 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008458 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8459 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8460 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8461 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008462 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008463 }
8464
8465 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008466 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008467 dev_priv->display.get_display_clock_speed =
8468 i945_get_display_clock_speed;
8469 else if (IS_I915G(dev))
8470 dev_priv->display.get_display_clock_speed =
8471 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008472 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008473 dev_priv->display.get_display_clock_speed =
8474 i9xx_misc_get_display_clock_speed;
8475 else if (IS_I915GM(dev))
8476 dev_priv->display.get_display_clock_speed =
8477 i915gm_get_display_clock_speed;
8478 else if (IS_I865G(dev))
8479 dev_priv->display.get_display_clock_speed =
8480 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008481 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008482 dev_priv->display.get_display_clock_speed =
8483 i855_get_display_clock_speed;
8484 else /* 852, 830 */
8485 dev_priv->display.get_display_clock_speed =
8486 i830_get_display_clock_speed;
8487
8488 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008489 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07008490 if (HAS_PCH_IBX(dev))
8491 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8492 else if (HAS_PCH_CPT(dev))
8493 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8494
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008495 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008496 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8497 dev_priv->display.update_wm = ironlake_update_wm;
8498 else {
8499 DRM_DEBUG_KMS("Failed to get proper latency. "
8500 "Disable CxSR\n");
8501 dev_priv->display.update_wm = NULL;
8502 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008503 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008504 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008505 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008506 } else if (IS_GEN6(dev)) {
8507 if (SNB_READ_WM0_LATENCY()) {
8508 dev_priv->display.update_wm = sandybridge_update_wm;
8509 } else {
8510 DRM_DEBUG_KMS("Failed to read display plane latency. "
8511 "Disable CxSR\n");
8512 dev_priv->display.update_wm = NULL;
8513 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008514 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008515 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008516 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008517 } else if (IS_IVYBRIDGE(dev)) {
8518 /* FIXME: detect B0+ stepping and use auto training */
8519 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008520 if (SNB_READ_WM0_LATENCY()) {
8521 dev_priv->display.update_wm = sandybridge_update_wm;
8522 } else {
8523 DRM_DEBUG_KMS("Failed to read display plane latency. "
8524 "Disable CxSR\n");
8525 dev_priv->display.update_wm = NULL;
8526 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008527 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008528 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008529 } else
8530 dev_priv->display.update_wm = NULL;
8531 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008532 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008533 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008534 dev_priv->fsb_freq,
8535 dev_priv->mem_freq)) {
8536 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008537 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008538 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008539 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008540 dev_priv->fsb_freq, dev_priv->mem_freq);
8541 /* Disable CxSR and never update its watermark again */
8542 pineview_disable_cxsr(dev);
8543 dev_priv->display.update_wm = NULL;
8544 } else
8545 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008546 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008547 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008548 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008549 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008550 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8551 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008552 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008553 if (IS_CRESTLINE(dev))
8554 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8555 else if (IS_BROADWATER(dev))
8556 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8557 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008558 dev_priv->display.update_wm = i9xx_update_wm;
8559 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008560 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8561 } else if (IS_I865G(dev)) {
8562 dev_priv->display.update_wm = i830_update_wm;
8563 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8564 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008565 } else if (IS_I85X(dev)) {
8566 dev_priv->display.update_wm = i9xx_update_wm;
8567 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008568 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008569 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008570 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008571 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008572 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008573 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8574 else
8575 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008576 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008577
8578 /* Default just returns -ENODEV to indicate unsupported */
8579 dev_priv->display.queue_flip = intel_default_queue_flip;
8580
8581 switch (INTEL_INFO(dev)->gen) {
8582 case 2:
8583 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8584 break;
8585
8586 case 3:
8587 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8588 break;
8589
8590 case 4:
8591 case 5:
8592 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8593 break;
8594
8595 case 6:
8596 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8597 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008598 case 7:
8599 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8600 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008601 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008602}
8603
Jesse Barnesb690e962010-07-19 13:53:12 -07008604/*
8605 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8606 * resume, or other times. This quirk makes sure that's the case for
8607 * affected systems.
8608 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008609static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008610{
8611 struct drm_i915_private *dev_priv = dev->dev_private;
8612
8613 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8614 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8615}
8616
Keith Packard435793d2011-07-12 14:56:22 -07008617/*
8618 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8619 */
8620static void quirk_ssc_force_disable(struct drm_device *dev)
8621{
8622 struct drm_i915_private *dev_priv = dev->dev_private;
8623 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8624}
8625
Jesse Barnesb690e962010-07-19 13:53:12 -07008626struct intel_quirk {
8627 int device;
8628 int subsystem_vendor;
8629 int subsystem_device;
8630 void (*hook)(struct drm_device *dev);
8631};
8632
8633struct intel_quirk intel_quirks[] = {
8634 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8635 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8636 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008637 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008638
8639 /* Thinkpad R31 needs pipe A force quirk */
8640 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8641 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8642 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8643
8644 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8645 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8646 /* ThinkPad X40 needs pipe A force quirk */
8647
8648 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8649 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8650
8651 /* 855 & before need to leave pipe A & dpll A up */
8652 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8653 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008654
8655 /* Lenovo U160 cannot use SSC on LVDS */
8656 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008657
8658 /* Sony Vaio Y cannot use SSC on LVDS */
8659 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008660};
8661
8662static void intel_init_quirks(struct drm_device *dev)
8663{
8664 struct pci_dev *d = dev->pdev;
8665 int i;
8666
8667 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8668 struct intel_quirk *q = &intel_quirks[i];
8669
8670 if (d->device == q->device &&
8671 (d->subsystem_vendor == q->subsystem_vendor ||
8672 q->subsystem_vendor == PCI_ANY_ID) &&
8673 (d->subsystem_device == q->subsystem_device ||
8674 q->subsystem_device == PCI_ANY_ID))
8675 q->hook(dev);
8676 }
8677}
8678
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008679/* Disable the VGA plane that we never use */
8680static void i915_disable_vga(struct drm_device *dev)
8681{
8682 struct drm_i915_private *dev_priv = dev->dev_private;
8683 u8 sr1;
8684 u32 vga_reg;
8685
8686 if (HAS_PCH_SPLIT(dev))
8687 vga_reg = CPU_VGACNTRL;
8688 else
8689 vga_reg = VGACNTRL;
8690
8691 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8692 outb(1, VGA_SR_INDEX);
8693 sr1 = inb(VGA_SR_DATA);
8694 outb(sr1 | 1<<5, VGA_SR_DATA);
8695 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8696 udelay(300);
8697
8698 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8699 POSTING_READ(vga_reg);
8700}
8701
Jesse Barnes79e53942008-11-07 14:24:08 -08008702void intel_modeset_init(struct drm_device *dev)
8703{
Jesse Barnes652c3932009-08-17 13:31:43 -07008704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 int i;
8706
8707 drm_mode_config_init(dev);
8708
8709 dev->mode_config.min_width = 0;
8710 dev->mode_config.min_height = 0;
8711
8712 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8713
Jesse Barnesb690e962010-07-19 13:53:12 -07008714 intel_init_quirks(dev);
8715
Jesse Barnese70236a2009-09-21 10:42:27 -07008716 intel_init_display(dev);
8717
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008718 if (IS_GEN2(dev)) {
8719 dev->mode_config.max_width = 2048;
8720 dev->mode_config.max_height = 2048;
8721 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008722 dev->mode_config.max_width = 4096;
8723 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008725 dev->mode_config.max_width = 8192;
8726 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008727 }
Chris Wilson35c30472010-12-22 14:07:12 +00008728 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008729
Zhao Yakui28c97732009-10-09 11:39:41 +08008730 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008731 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008732
Dave Airliea3524f12010-06-06 18:59:41 +10008733 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 intel_crtc_init(dev, i);
8735 }
8736
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008737 /* Just disable it once at startup */
8738 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008740
Jesse Barnes645c62a2011-05-11 09:49:31 -07008741 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008742
Jesse Barnes7648fa92010-05-20 14:28:11 -07008743 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008744 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008745 intel_init_emon(dev);
8746 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008747
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008748 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008749 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008750 gen6_update_ring_freq(dev_priv);
8751 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008752
Jesse Barnes652c3932009-08-17 13:31:43 -07008753 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8754 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8755 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008756}
8757
8758void intel_modeset_gem_init(struct drm_device *dev)
8759{
8760 if (IS_IRONLAKE_M(dev))
8761 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008762
8763 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008764}
8765
8766void intel_modeset_cleanup(struct drm_device *dev)
8767{
Jesse Barnes652c3932009-08-17 13:31:43 -07008768 struct drm_i915_private *dev_priv = dev->dev_private;
8769 struct drm_crtc *crtc;
8770 struct intel_crtc *intel_crtc;
8771
Keith Packardf87ea762010-10-03 19:36:26 -07008772 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008773 mutex_lock(&dev->struct_mutex);
8774
Jesse Barnes723bfd72010-10-07 16:01:13 -07008775 intel_unregister_dsm_handler();
8776
8777
Jesse Barnes652c3932009-08-17 13:31:43 -07008778 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8779 /* Skip inactive CRTCs */
8780 if (!crtc->fb)
8781 continue;
8782
8783 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008784 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008785 }
8786
Chris Wilson973d04f2011-07-08 12:22:37 +01008787 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008788
Jesse Barnesf97108d2010-01-29 11:27:07 -08008789 if (IS_IRONLAKE_M(dev))
8790 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008791 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008792 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008793
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008794 if (IS_IRONLAKE_M(dev))
8795 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008796
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008797 mutex_unlock(&dev->struct_mutex);
8798
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008799 /* Disable the irq before mode object teardown, for the irq might
8800 * enqueue unpin/hotplug work. */
8801 drm_irq_uninstall(dev);
8802 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008803 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008804
Chris Wilson1630fe72011-07-08 12:22:42 +01008805 /* flush any delayed tasks or pending work */
8806 flush_scheduled_work();
8807
Daniel Vetter3dec0092010-08-20 21:40:52 +02008808 /* Shut off idle work before the crtcs get freed. */
8809 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8810 intel_crtc = to_intel_crtc(crtc);
8811 del_timer_sync(&intel_crtc->idle_timer);
8812 }
8813 del_timer_sync(&dev_priv->idle_timer);
8814 cancel_work_sync(&dev_priv->idle_work);
8815
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 drm_mode_config_cleanup(dev);
8817}
8818
Dave Airlie28d52042009-09-21 14:33:58 +10008819/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008820 * Return which encoder is currently attached for connector.
8821 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008822struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008823{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008824 return &intel_attached_encoder(connector)->base;
8825}
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
Chris Wilsondf0e9242010-09-09 16:20:55 +01008827void intel_connector_attach_encoder(struct intel_connector *connector,
8828 struct intel_encoder *encoder)
8829{
8830 connector->encoder = encoder;
8831 drm_mode_connector_attach_encoder(&connector->base,
8832 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008833}
Dave Airlie28d52042009-09-21 14:33:58 +10008834
8835/*
8836 * set vga decode state - true == enable VGA decode
8837 */
8838int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8839{
8840 struct drm_i915_private *dev_priv = dev->dev_private;
8841 u16 gmch_ctrl;
8842
8843 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8844 if (state)
8845 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8846 else
8847 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8848 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8849 return 0;
8850}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008851
8852#ifdef CONFIG_DEBUG_FS
8853#include <linux/seq_file.h>
8854
8855struct intel_display_error_state {
8856 struct intel_cursor_error_state {
8857 u32 control;
8858 u32 position;
8859 u32 base;
8860 u32 size;
8861 } cursor[2];
8862
8863 struct intel_pipe_error_state {
8864 u32 conf;
8865 u32 source;
8866
8867 u32 htotal;
8868 u32 hblank;
8869 u32 hsync;
8870 u32 vtotal;
8871 u32 vblank;
8872 u32 vsync;
8873 } pipe[2];
8874
8875 struct intel_plane_error_state {
8876 u32 control;
8877 u32 stride;
8878 u32 size;
8879 u32 pos;
8880 u32 addr;
8881 u32 surface;
8882 u32 tile_offset;
8883 } plane[2];
8884};
8885
8886struct intel_display_error_state *
8887intel_display_capture_error_state(struct drm_device *dev)
8888{
Akshay Joshi0206e352011-08-16 15:34:10 -04008889 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008890 struct intel_display_error_state *error;
8891 int i;
8892
8893 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8894 if (error == NULL)
8895 return NULL;
8896
8897 for (i = 0; i < 2; i++) {
8898 error->cursor[i].control = I915_READ(CURCNTR(i));
8899 error->cursor[i].position = I915_READ(CURPOS(i));
8900 error->cursor[i].base = I915_READ(CURBASE(i));
8901
8902 error->plane[i].control = I915_READ(DSPCNTR(i));
8903 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8904 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008905 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008906 error->plane[i].addr = I915_READ(DSPADDR(i));
8907 if (INTEL_INFO(dev)->gen >= 4) {
8908 error->plane[i].surface = I915_READ(DSPSURF(i));
8909 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8910 }
8911
8912 error->pipe[i].conf = I915_READ(PIPECONF(i));
8913 error->pipe[i].source = I915_READ(PIPESRC(i));
8914 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8915 error->pipe[i].hblank = I915_READ(HBLANK(i));
8916 error->pipe[i].hsync = I915_READ(HSYNC(i));
8917 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8918 error->pipe[i].vblank = I915_READ(VBLANK(i));
8919 error->pipe[i].vsync = I915_READ(VSYNC(i));
8920 }
8921
8922 return error;
8923}
8924
8925void
8926intel_display_print_error_state(struct seq_file *m,
8927 struct drm_device *dev,
8928 struct intel_display_error_state *error)
8929{
8930 int i;
8931
8932 for (i = 0; i < 2; i++) {
8933 seq_printf(m, "Pipe [%d]:\n", i);
8934 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8935 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8936 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8937 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8938 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8939 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8940 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8941 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8942
8943 seq_printf(m, "Plane [%d]:\n", i);
8944 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8945 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8946 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8947 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8948 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8949 if (INTEL_INFO(dev)->gen >= 4) {
8950 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8951 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8952 }
8953
8954 seq_printf(m, "Cursor [%d]:\n", i);
8955 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8956 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8957 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8958 }
8959}
8960#endif