blob: 1f94ba1773dd67523b61713606ff55ca07ae617e [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200453static int bcmgenet_get_link_ksettings(struct net_device *dev,
454 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200455{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200456 struct bcmgenet_priv *priv = netdev_priv(dev);
457
Philippe Reynesbac65c42016-07-09 00:54:47 +0200458 if (!netif_running(dev))
459 return -EINVAL;
460
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200461 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200462 return -ENODEV;
463
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200464 return phy_ethtool_ksettings_get(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200465}
466
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200467static int bcmgenet_set_link_ksettings(struct net_device *dev,
468 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200469{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200470 struct bcmgenet_priv *priv = netdev_priv(dev);
471
Philippe Reynesbac65c42016-07-09 00:54:47 +0200472 if (!netif_running(dev))
473 return -EINVAL;
474
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200475 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200476 return -ENODEV;
477
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200478 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200479}
480
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800481static int bcmgenet_set_rx_csum(struct net_device *dev,
482 netdev_features_t wanted)
483{
484 struct bcmgenet_priv *priv = netdev_priv(dev);
485 u32 rbuf_chk_ctrl;
486 bool rx_csum_en;
487
488 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
489
490 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
491
492 /* enable rx checksumming */
493 if (rx_csum_en)
494 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
495 else
496 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
497 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700498
499 /* If UniMAC forwards CRC, we need to skip over it to get
500 * a valid CHK bit to be set in the per-packet status word
501 */
502 if (rx_csum_en && priv->crc_fwd_en)
503 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
504 else
505 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
506
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800507 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
508
509 return 0;
510}
511
512static int bcmgenet_set_tx_csum(struct net_device *dev,
513 netdev_features_t wanted)
514{
515 struct bcmgenet_priv *priv = netdev_priv(dev);
516 bool desc_64b_en;
517 u32 tbuf_ctrl, rbuf_ctrl;
518
519 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
520 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
521
522 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
523
524 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
525 if (desc_64b_en) {
526 tbuf_ctrl |= RBUF_64B_EN;
527 rbuf_ctrl |= RBUF_64B_EN;
528 } else {
529 tbuf_ctrl &= ~RBUF_64B_EN;
530 rbuf_ctrl &= ~RBUF_64B_EN;
531 }
532 priv->desc_64b_en = desc_64b_en;
533
534 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
535 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
536
537 return 0;
538}
539
540static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700541 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800542{
543 netdev_features_t changed = features ^ dev->features;
544 netdev_features_t wanted = dev->wanted_features;
545 int ret = 0;
546
547 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
548 ret = bcmgenet_set_tx_csum(dev, wanted);
549 if (changed & (NETIF_F_RXCSUM))
550 ret = bcmgenet_set_rx_csum(dev, wanted);
551
552 return ret;
553}
554
555static u32 bcmgenet_get_msglevel(struct net_device *dev)
556{
557 struct bcmgenet_priv *priv = netdev_priv(dev);
558
559 return priv->msg_enable;
560}
561
562static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
563{
564 struct bcmgenet_priv *priv = netdev_priv(dev);
565
566 priv->msg_enable = level;
567}
568
Florian Fainelli2f913072015-09-16 16:47:39 -0700569static int bcmgenet_get_coalesce(struct net_device *dev,
570 struct ethtool_coalesce *ec)
571{
572 struct bcmgenet_priv *priv = netdev_priv(dev);
573
574 ec->tx_max_coalesced_frames =
575 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
576 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700577 ec->rx_max_coalesced_frames =
578 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
579 DMA_MBUF_DONE_THRESH);
580 ec->rx_coalesce_usecs =
581 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700582
583 return 0;
584}
585
586static int bcmgenet_set_coalesce(struct net_device *dev,
587 struct ethtool_coalesce *ec)
588{
589 struct bcmgenet_priv *priv = netdev_priv(dev);
590 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700591 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700592
Florian Fainelli4a296452015-09-16 16:47:40 -0700593 /* Base system clock is 125Mhz, DMA timeout is this reference clock
594 * divided by 1024, which yields roughly 8.192us, our maximum value
595 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
596 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700597 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700598 ec->tx_max_coalesced_frames == 0 ||
599 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
600 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
601 return -EINVAL;
602
603 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700604 return -EINVAL;
605
606 /* GENET TDMA hardware does not support a configurable timeout, but will
607 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700608 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700609 */
610 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700611 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700612 return -EOPNOTSUPP;
613
614 /* Program all TX queues with the same values, as there is no
615 * ethtool knob to do coalescing on a per-queue basis
616 */
617 for (i = 0; i < priv->hw_params->tx_queues; i++)
618 bcmgenet_tdma_ring_writel(priv, i,
619 ec->tx_max_coalesced_frames,
620 DMA_MBUF_DONE_THRESH);
621 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
622 ec->tx_max_coalesced_frames,
623 DMA_MBUF_DONE_THRESH);
624
Florian Fainelli4a296452015-09-16 16:47:40 -0700625 for (i = 0; i < priv->hw_params->rx_queues; i++) {
626 bcmgenet_rdma_ring_writel(priv, i,
627 ec->rx_max_coalesced_frames,
628 DMA_MBUF_DONE_THRESH);
629
630 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
631 reg &= ~DMA_TIMEOUT_MASK;
632 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
633 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
634 }
635
636 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
637 ec->rx_max_coalesced_frames,
638 DMA_MBUF_DONE_THRESH);
639
640 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
641 reg &= ~DMA_TIMEOUT_MASK;
642 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
643 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
644
Florian Fainelli2f913072015-09-16 16:47:39 -0700645 return 0;
646}
647
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648/* standard ethtool support functions. */
649enum bcmgenet_stat_type {
650 BCMGENET_STAT_NETDEV = -1,
651 BCMGENET_STAT_MIB_RX,
652 BCMGENET_STAT_MIB_TX,
653 BCMGENET_STAT_RUNT,
654 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800655 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800656};
657
658struct bcmgenet_stats {
659 char stat_string[ETH_GSTRING_LEN];
660 int stat_sizeof;
661 int stat_offset;
662 enum bcmgenet_stat_type type;
663 /* reg offset from UMAC base for misc counters */
664 u16 reg_offset;
665};
666
667#define STAT_NETDEV(m) { \
668 .stat_string = __stringify(m), \
669 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
670 .stat_offset = offsetof(struct net_device_stats, m), \
671 .type = BCMGENET_STAT_NETDEV, \
672}
673
674#define STAT_GENET_MIB(str, m, _type) { \
675 .stat_string = str, \
676 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
677 .stat_offset = offsetof(struct bcmgenet_priv, m), \
678 .type = _type, \
679}
680
681#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
682#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
683#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800684#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800685
686#define STAT_GENET_MISC(str, m, offset) { \
687 .stat_string = str, \
688 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
689 .stat_offset = offsetof(struct bcmgenet_priv, m), \
690 .type = BCMGENET_STAT_MISC, \
691 .reg_offset = offset, \
692}
693
694
695/* There is a 0xC gap between the end of RX and beginning of TX stats and then
696 * between the end of TX stats and the beginning of the RX RUNT
697 */
698#define BCMGENET_STAT_OFFSET 0xc
699
700/* Hardware counters must be kept in sync because the order/offset
701 * is important here (order in structure declaration = order in hardware)
702 */
703static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
704 /* general stats */
705 STAT_NETDEV(rx_packets),
706 STAT_NETDEV(tx_packets),
707 STAT_NETDEV(rx_bytes),
708 STAT_NETDEV(tx_bytes),
709 STAT_NETDEV(rx_errors),
710 STAT_NETDEV(tx_errors),
711 STAT_NETDEV(rx_dropped),
712 STAT_NETDEV(tx_dropped),
713 STAT_NETDEV(multicast),
714 /* UniMAC RSV counters */
715 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
716 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
717 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
718 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
719 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
720 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
721 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
722 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
723 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
724 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
725 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
726 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
727 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
728 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
729 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
730 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
731 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
732 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
733 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
734 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
735 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
736 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
737 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
738 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
739 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
740 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
741 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
742 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
743 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
744 /* UniMAC TSV counters */
745 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
746 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
747 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
748 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
749 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
750 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
751 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
752 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
753 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
754 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
755 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
756 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
757 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
758 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
759 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
760 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
761 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
762 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
763 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
764 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
765 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
766 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
767 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
768 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
769 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
770 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
771 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
772 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
773 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
774 /* UniMAC RUNT counters */
775 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
776 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
777 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
778 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
779 /* Misc UniMAC counters */
780 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
781 UMAC_RBUF_OVFL_CNT),
782 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
783 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800784 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
785 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
786 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800787};
788
789#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
790
791static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700792 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800793{
794 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
795 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800796}
797
798static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
799{
800 switch (string_set) {
801 case ETH_SS_STATS:
802 return BCMGENET_STATS_LEN;
803 default:
804 return -EOPNOTSUPP;
805 }
806}
807
Florian Fainellic91b7f62014-07-23 10:42:12 -0700808static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
809 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800810{
811 int i;
812
813 switch (stringset) {
814 case ETH_SS_STATS:
815 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
816 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700817 bcmgenet_gstrings_stats[i].stat_string,
818 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800819 }
820 break;
821 }
822}
823
824static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
825{
826 int i, j = 0;
827
828 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
829 const struct bcmgenet_stats *s;
830 u8 offset = 0;
831 u32 val = 0;
832 char *p;
833
834 s = &bcmgenet_gstrings_stats[i];
835 switch (s->type) {
836 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800837 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800838 continue;
839 case BCMGENET_STAT_MIB_RX:
840 case BCMGENET_STAT_MIB_TX:
841 case BCMGENET_STAT_RUNT:
842 if (s->type != BCMGENET_STAT_MIB_RX)
843 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700844 val = bcmgenet_umac_readl(priv,
845 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800846 break;
847 case BCMGENET_STAT_MISC:
848 val = bcmgenet_umac_readl(priv, s->reg_offset);
849 /* clear if overflowed */
850 if (val == ~0)
851 bcmgenet_umac_writel(priv, 0, s->reg_offset);
852 break;
853 }
854
855 j += s->stat_sizeof;
856 p = (char *)priv + s->stat_offset;
857 *(u32 *)p = val;
858 }
859}
860
861static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700862 struct ethtool_stats *stats,
863 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864{
865 struct bcmgenet_priv *priv = netdev_priv(dev);
866 int i;
867
868 if (netif_running(dev))
869 bcmgenet_update_mib_counters(priv);
870
871 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
872 const struct bcmgenet_stats *s;
873 char *p;
874
875 s = &bcmgenet_gstrings_stats[i];
876 if (s->type == BCMGENET_STAT_NETDEV)
877 p = (char *)&dev->stats;
878 else
879 p = (char *)priv;
880 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700881 if (sizeof(unsigned long) != sizeof(u32) &&
882 s->stat_sizeof == sizeof(unsigned long))
883 data[i] = *(unsigned long *)p;
884 else
885 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800886 }
887}
888
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800889static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
890{
891 struct bcmgenet_priv *priv = netdev_priv(dev);
892 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
893 u32 reg;
894
895 if (enable && !priv->clk_eee_enabled) {
896 clk_prepare_enable(priv->clk_eee);
897 priv->clk_eee_enabled = true;
898 }
899
900 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
901 if (enable)
902 reg |= EEE_EN;
903 else
904 reg &= ~EEE_EN;
905 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
906
907 /* Enable EEE and switch to a 27Mhz clock automatically */
908 reg = __raw_readl(priv->base + off);
909 if (enable)
910 reg |= TBUF_EEE_EN | TBUF_PM_EN;
911 else
912 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
913 __raw_writel(reg, priv->base + off);
914
915 /* Do the same for thing for RBUF */
916 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
917 if (enable)
918 reg |= RBUF_EEE_EN | RBUF_PM_EN;
919 else
920 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
921 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
922
923 if (!enable && priv->clk_eee_enabled) {
924 clk_disable_unprepare(priv->clk_eee);
925 priv->clk_eee_enabled = false;
926 }
927
928 priv->eee.eee_enabled = enable;
929 priv->eee.eee_active = enable;
930}
931
932static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
933{
934 struct bcmgenet_priv *priv = netdev_priv(dev);
935 struct ethtool_eee *p = &priv->eee;
936
937 if (GENET_IS_V1(priv))
938 return -EOPNOTSUPP;
939
940 e->eee_enabled = p->eee_enabled;
941 e->eee_active = p->eee_active;
942 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
943
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200944 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800945}
946
947static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
948{
949 struct bcmgenet_priv *priv = netdev_priv(dev);
950 struct ethtool_eee *p = &priv->eee;
951 int ret = 0;
952
953 if (GENET_IS_V1(priv))
954 return -EOPNOTSUPP;
955
956 p->eee_enabled = e->eee_enabled;
957
958 if (!p->eee_enabled) {
959 bcmgenet_eee_enable_set(dev, false);
960 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200961 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800962 if (ret) {
963 netif_err(priv, hw, dev, "EEE initialization failed\n");
964 return ret;
965 }
966
967 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
968 bcmgenet_eee_enable_set(dev, true);
969 }
970
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200971 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800972}
973
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800974/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +0200975static const struct ethtool_ops bcmgenet_ethtool_ops = {
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800976 .get_strings = bcmgenet_get_strings,
977 .get_sset_count = bcmgenet_get_sset_count,
978 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800979 .get_drvinfo = bcmgenet_get_drvinfo,
980 .get_link = ethtool_op_get_link,
981 .get_msglevel = bcmgenet_get_msglevel,
982 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700983 .get_wol = bcmgenet_get_wol,
984 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800985 .get_eee = bcmgenet_get_eee,
986 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -0800987 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -0700988 .get_coalesce = bcmgenet_get_coalesce,
989 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200990 .get_link_ksettings = bcmgenet_get_link_ksettings,
991 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800992};
993
994/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -0700995static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800996 enum bcmgenet_power_mode mode)
997{
Florian Fainellica8cf342015-03-23 15:09:51 -0700998 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800999 u32 reg;
1000
1001 switch (mode) {
1002 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001003 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001004 break;
1005
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001006 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001007 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001008 break;
1009
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001010 case GENET_POWER_PASSIVE:
1011 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001012 if (priv->hw_params->flags & GENET_HAS_EXT) {
1013 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1014 reg |= (EXT_PWR_DOWN_PHY |
1015 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1016 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001017
1018 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001019 }
1020 break;
1021 default:
1022 break;
1023 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001024
1025 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001026}
1027
1028static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001029 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001030{
1031 u32 reg;
1032
1033 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1034 return;
1035
1036 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1037
1038 switch (mode) {
1039 case GENET_POWER_PASSIVE:
1040 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1041 EXT_PWR_DOWN_BIAS);
1042 /* fallthrough */
1043 case GENET_POWER_CABLE_SENSE:
1044 /* enable APD */
1045 reg |= EXT_PWR_DN_EN_LD;
1046 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001047 case GENET_POWER_WOL_MAGIC:
1048 bcmgenet_wol_power_up_cfg(priv, mode);
1049 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001050 default:
1051 break;
1052 }
1053
1054 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001055 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001056 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001057 bcmgenet_mii_reset(priv->dev);
1058 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001059}
1060
1061/* ioctl handle special commands that are not present in ethtool. */
1062static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1063{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001064 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001065 int val = 0;
1066
1067 if (!netif_running(dev))
1068 return -EINVAL;
1069
1070 switch (cmd) {
1071 case SIOCGMIIPHY:
1072 case SIOCGMIIREG:
1073 case SIOCSMIIREG:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001074 if (!priv->phydev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001075 val = -ENODEV;
1076 else
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001077 val = phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001078 break;
1079
1080 default:
1081 val = -EINVAL;
1082 break;
1083 }
1084
1085 return val;
1086}
1087
1088static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1089 struct bcmgenet_tx_ring *ring)
1090{
1091 struct enet_cb *tx_cb_ptr;
1092
1093 tx_cb_ptr = ring->cbs;
1094 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001095
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001096 /* Advancing local write pointer */
1097 if (ring->write_ptr == ring->end_ptr)
1098 ring->write_ptr = ring->cb_ptr;
1099 else
1100 ring->write_ptr++;
1101
1102 return tx_cb_ptr;
1103}
1104
1105/* Simple helper to free a control block's resources */
1106static void bcmgenet_free_cb(struct enet_cb *cb)
1107{
1108 dev_kfree_skb_any(cb->skb);
1109 cb->skb = NULL;
1110 dma_unmap_addr_set(cb, dma_addr, 0);
1111}
1112
Petri Gynther4055eae2015-03-25 12:35:16 -07001113static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1114{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001115 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001116 INTRL2_CPU_MASK_SET);
1117}
1118
1119static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1120{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001121 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001122 INTRL2_CPU_MASK_CLEAR);
1123}
1124
1125static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1126{
1127 bcmgenet_intrl2_1_writel(ring->priv,
1128 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1129 INTRL2_CPU_MASK_SET);
1130}
1131
1132static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1133{
1134 bcmgenet_intrl2_1_writel(ring->priv,
1135 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1136 INTRL2_CPU_MASK_CLEAR);
1137}
1138
Petri Gynther9dbac282015-03-25 12:35:10 -07001139static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001140{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001141 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001142 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001143}
1144
Petri Gynther9dbac282015-03-25 12:35:10 -07001145static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001147 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001148 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001149}
1150
Petri Gynther9dbac282015-03-25 12:35:10 -07001151static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152{
Petri Gynther9dbac282015-03-25 12:35:10 -07001153 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001154 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001155}
1156
Petri Gynther9dbac282015-03-25 12:35:10 -07001157static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001158{
Petri Gynther9dbac282015-03-25 12:35:10 -07001159 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001160 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161}
1162
1163/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001164static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1165 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001166{
1167 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001168 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001169 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001170 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001171 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001172 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001173 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001174 unsigned int txbds_ready;
1175 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001176
Doug Bergerd5810ca2017-03-13 17:41:37 -07001177 /* Clear status before servicing to reduce spurious interrupts */
1178 if (ring->index == DESC_INDEX)
1179 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1180 INTRL2_CPU_CLEAR);
1181 else
1182 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1183 INTRL2_CPU_CLEAR);
1184
Brian Norris7fc527f2014-07-29 14:34:14 -07001185 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001186 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1187 & DMA_C_INDEX_MASK;
1188 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001189
1190 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001191 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1192 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001193
1194 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001195 while (txbds_processed < txbds_ready) {
1196 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001197 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001198 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001199 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001200 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001201 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001202 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001203 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001204 bcmgenet_free_cb(tx_cb_ptr);
1205 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001206 dma_unmap_page(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001207 dma_unmap_addr(tx_cb_ptr, dma_addr),
1208 dma_unmap_len(tx_cb_ptr, dma_len),
1209 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001210 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1211 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001212
Petri Gynther66d06752015-03-04 14:30:01 -08001213 txbds_processed++;
1214 if (likely(ring->clean_ptr < ring->end_ptr))
1215 ring->clean_ptr++;
1216 else
1217 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001218 }
1219
Petri Gynther66d06752015-03-04 14:30:01 -08001220 ring->free_bds += txbds_processed;
1221 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1222
Petri Gynther55868122016-03-24 11:27:20 -07001223 dev->stats.tx_packets += pkts_compl;
1224 dev->stats.tx_bytes += bytes_compl;
1225
Petri Gynthere178c8c2016-04-09 00:20:36 -07001226 txq = netdev_get_tx_queue(dev, ring->queue);
1227 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1228
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001229 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1230 if (netif_tx_queue_stopped(txq))
1231 netif_tx_wake_queue(txq);
1232 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001233
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001234 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001235}
1236
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001237static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001238 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001239{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001240 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001241 unsigned long flags;
1242
1243 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001244 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001245 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001246
1247 return released;
1248}
1249
1250static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1251{
1252 struct bcmgenet_tx_ring *ring =
1253 container_of(napi, struct bcmgenet_tx_ring, napi);
1254 unsigned int work_done = 0;
1255
1256 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1257
1258 if (work_done == 0) {
1259 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001260 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001261
1262 return 0;
1263 }
1264
1265 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001266}
1267
1268static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1269{
1270 struct bcmgenet_priv *priv = netdev_priv(dev);
1271 int i;
1272
1273 if (netif_is_multiqueue(dev)) {
1274 for (i = 0; i < priv->hw_params->tx_queues; i++)
1275 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1276 }
1277
1278 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1279}
1280
1281/* Transmits a single SKB (either head of a fragment or a single SKB)
1282 * caller must hold priv->lock
1283 */
1284static int bcmgenet_xmit_single(struct net_device *dev,
1285 struct sk_buff *skb,
1286 u16 dma_desc_flags,
1287 struct bcmgenet_tx_ring *ring)
1288{
1289 struct bcmgenet_priv *priv = netdev_priv(dev);
1290 struct device *kdev = &priv->pdev->dev;
1291 struct enet_cb *tx_cb_ptr;
1292 unsigned int skb_len;
1293 dma_addr_t mapping;
1294 u32 length_status;
1295 int ret;
1296
1297 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1298
1299 if (unlikely(!tx_cb_ptr))
1300 BUG();
1301
1302 tx_cb_ptr->skb = skb;
1303
Petri Gynther7dd39912016-03-24 11:27:21 -07001304 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001305
1306 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1307 ret = dma_mapping_error(kdev, mapping);
1308 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001309 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001310 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1311 dev_kfree_skb(skb);
1312 return ret;
1313 }
1314
1315 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001316 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001317 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1318 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1319 DMA_TX_APPEND_CRC;
1320
1321 if (skb->ip_summed == CHECKSUM_PARTIAL)
1322 length_status |= DMA_TX_DO_CSUM;
1323
1324 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1325
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001326 return 0;
1327}
1328
Brian Norris7fc527f2014-07-29 14:34:14 -07001329/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001330static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001331 skb_frag_t *frag,
1332 u16 dma_desc_flags,
1333 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001334{
1335 struct bcmgenet_priv *priv = netdev_priv(dev);
1336 struct device *kdev = &priv->pdev->dev;
1337 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001338 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001339 dma_addr_t mapping;
1340 int ret;
1341
1342 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1343
1344 if (unlikely(!tx_cb_ptr))
1345 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001346
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001347 tx_cb_ptr->skb = NULL;
1348
Petri Gynther824ba602016-04-05 14:00:00 -07001349 frag_size = skb_frag_size(frag);
1350
1351 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001352 ret = dma_mapping_error(kdev, mapping);
1353 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001354 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001355 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001356 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001357 return ret;
1358 }
1359
1360 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001361 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001362
1363 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001364 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001365 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001366
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001367 return 0;
1368}
1369
1370/* Reallocate the SKB to put enough headroom in front of it and insert
1371 * the transmit checksum offsets in the descriptors
1372 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001373static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1374 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001375{
1376 struct status_64 *status = NULL;
1377 struct sk_buff *new_skb;
1378 u16 offset;
1379 u8 ip_proto;
1380 u16 ip_ver;
1381 u32 tx_csum_info;
1382
1383 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1384 /* If 64 byte status block enabled, must make sure skb has
1385 * enough headroom for us to insert 64B status block.
1386 */
1387 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1388 dev_kfree_skb(skb);
1389 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001390 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001391 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001392 }
1393 skb = new_skb;
1394 }
1395
1396 skb_push(skb, sizeof(*status));
1397 status = (struct status_64 *)skb->data;
1398
1399 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1400 ip_ver = htons(skb->protocol);
1401 switch (ip_ver) {
1402 case ETH_P_IP:
1403 ip_proto = ip_hdr(skb)->protocol;
1404 break;
1405 case ETH_P_IPV6:
1406 ip_proto = ipv6_hdr(skb)->nexthdr;
1407 break;
1408 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001409 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001410 }
1411
1412 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1413 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1414 (offset + skb->csum_offset);
1415
1416 /* Set the length valid bit for TCP and UDP and just set
1417 * the special UDP flag for IPv4, else just set to 0.
1418 */
1419 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1420 tx_csum_info |= STATUS_TX_CSUM_LV;
1421 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1422 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001423 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001424 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001425 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001426
1427 status->tx_csum_info = tx_csum_info;
1428 }
1429
Petri Gyntherbc233332014-10-01 11:30:01 -07001430 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001431}
1432
1433static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1434{
1435 struct bcmgenet_priv *priv = netdev_priv(dev);
1436 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001437 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001438 unsigned long flags = 0;
1439 int nr_frags, index;
1440 u16 dma_desc_flags;
1441 int ret;
1442 int i;
1443
1444 index = skb_get_queue_mapping(skb);
1445 /* Mapping strategy:
1446 * queue_mapping = 0, unclassified, packet xmited through ring16
1447 * queue_mapping = 1, goes to ring 0. (highest priority queue
1448 * queue_mapping = 2, goes to ring 1.
1449 * queue_mapping = 3, goes to ring 2.
1450 * queue_mapping = 4, goes to ring 3.
1451 */
1452 if (index == 0)
1453 index = DESC_INDEX;
1454 else
1455 index -= 1;
1456
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001457 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001458 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001459
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001460 nr_frags = skb_shinfo(skb)->nr_frags;
1461
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001462 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001463 if (ring->free_bds <= (nr_frags + 1)) {
1464 if (!netif_tx_queue_stopped(txq)) {
1465 netif_tx_stop_queue(txq);
1466 netdev_err(dev,
1467 "%s: tx ring %d full when queue %d awake\n",
1468 __func__, index, ring->queue);
1469 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001470 ret = NETDEV_TX_BUSY;
1471 goto out;
1472 }
1473
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001474 if (skb_padto(skb, ETH_ZLEN)) {
1475 ret = NETDEV_TX_OK;
1476 goto out;
1477 }
1478
Petri Gynther55868122016-03-24 11:27:20 -07001479 /* Retain how many bytes will be sent on the wire, without TSB inserted
1480 * by transmit checksum offload
1481 */
1482 GENET_CB(skb)->bytes_sent = skb->len;
1483
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001484 /* set the SKB transmit checksum */
1485 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001486 skb = bcmgenet_put_tx_csum(dev, skb);
1487 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001488 ret = NETDEV_TX_OK;
1489 goto out;
1490 }
1491 }
1492
1493 dma_desc_flags = DMA_SOP;
1494 if (nr_frags == 0)
1495 dma_desc_flags |= DMA_EOP;
1496
1497 /* Transmit single SKB or head of fragment list */
1498 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1499 if (ret) {
1500 ret = NETDEV_TX_OK;
1501 goto out;
1502 }
1503
1504 /* xmit fragment */
1505 for (i = 0; i < nr_frags; i++) {
1506 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001507 &skb_shinfo(skb)->frags[i],
1508 (i == nr_frags - 1) ? DMA_EOP : 0,
1509 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001510 if (ret) {
1511 ret = NETDEV_TX_OK;
1512 goto out;
1513 }
1514 }
1515
Florian Fainellid03825f2014-03-20 10:53:21 -07001516 skb_tx_timestamp(skb);
1517
Florian Fainelliae67bf02015-03-13 12:11:06 -07001518 /* Decrement total BD count and advance our write pointer */
1519 ring->free_bds -= nr_frags + 1;
1520 ring->prod_index += nr_frags + 1;
1521 ring->prod_index &= DMA_P_INDEX_MASK;
1522
Petri Gynthere178c8c2016-04-09 00:20:36 -07001523 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1524
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001525 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001526 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001527
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001528 if (!skb->xmit_more || netif_xmit_stopped(txq))
1529 /* Packets are ready, update producer index */
1530 bcmgenet_tdma_ring_writel(priv, ring->index,
1531 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001532out:
1533 spin_unlock_irqrestore(&ring->lock, flags);
1534
1535 return ret;
1536}
1537
Petri Gyntherd6707be2015-03-12 15:48:00 -07001538static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1539 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001540{
1541 struct device *kdev = &priv->pdev->dev;
1542 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001543 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001544 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001545
Petri Gyntherd6707be2015-03-12 15:48:00 -07001546 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001547 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001548 if (!skb) {
1549 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001550 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001551 "%s: Rx skb allocation failed\n", __func__);
1552 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001553 }
1554
Petri Gyntherd6707be2015-03-12 15:48:00 -07001555 /* DMA-map the new Rx skb */
1556 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1557 DMA_FROM_DEVICE);
1558 if (dma_mapping_error(kdev, mapping)) {
1559 priv->mib.rx_dma_failed++;
1560 dev_kfree_skb_any(skb);
1561 netif_err(priv, rx_err, priv->dev,
1562 "%s: Rx skb DMA mapping failed\n", __func__);
1563 return NULL;
1564 }
1565
1566 /* Grab the current Rx skb from the ring and DMA-unmap it */
1567 rx_skb = cb->skb;
1568 if (likely(rx_skb))
1569 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1570 priv->rx_buf_len, DMA_FROM_DEVICE);
1571
1572 /* Put the new Rx skb on the ring */
1573 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001574 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001575 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001576
Petri Gyntherd6707be2015-03-12 15:48:00 -07001577 /* Return the current Rx skb to caller */
1578 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001579}
1580
1581/* bcmgenet_desc_rx - descriptor based rx process.
1582 * this could be called from bottom half, or from NAPI polling method.
1583 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001584static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001585 unsigned int budget)
1586{
Petri Gynther4055eae2015-03-25 12:35:16 -07001587 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001588 struct net_device *dev = priv->dev;
1589 struct enet_cb *cb;
1590 struct sk_buff *skb;
1591 u32 dma_length_status;
1592 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001593 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001594 unsigned int rxpktprocessed = 0, rxpkttoprocess;
Doug Bergerd5810ca2017-03-13 17:41:37 -07001595 unsigned int p_index, mask;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001596 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001597 unsigned int chksum_ok = 0;
1598
Doug Bergerd5810ca2017-03-13 17:41:37 -07001599 /* Clear status before servicing to reduce spurious interrupts */
1600 if (ring->index == DESC_INDEX) {
1601 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
1602 INTRL2_CPU_CLEAR);
1603 } else {
1604 mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
1605 bcmgenet_intrl2_1_writel(priv,
1606 mask,
1607 INTRL2_CPU_CLEAR);
1608 }
1609
Petri Gynther4055eae2015-03-25 12:35:16 -07001610 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001611
1612 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1613 DMA_P_INDEX_DISCARD_CNT_MASK;
1614 if (discards > ring->old_discards) {
1615 discards = discards - ring->old_discards;
1616 dev->stats.rx_missed_errors += discards;
1617 dev->stats.rx_errors += discards;
1618 ring->old_discards += discards;
1619
1620 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1621 if (ring->old_discards >= 0xC000) {
1622 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001623 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001624 RDMA_PROD_INDEX);
1625 }
1626 }
1627
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001628 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001629 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001630
1631 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001632 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001633
1634 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001635 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001636 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001637 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001638
Florian Fainellib629be52014-09-08 11:37:52 -07001639 if (unlikely(!skb)) {
1640 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001641 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001642 }
1643
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001644 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001645 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001646 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001647 } else {
1648 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001649
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001650 status = (struct status_64 *)skb->data;
1651 dma_length_status = status->length_status;
1652 }
1653
1654 /* DMA flags and length are still valid no matter how
1655 * we got the Receive Status Vector (64B RSB or register)
1656 */
1657 dma_flag = dma_length_status & 0xffff;
1658 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1659
1660 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001661 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001662 __func__, p_index, ring->c_index,
1663 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001664
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001665 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1666 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001667 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001668 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001669 dev_kfree_skb_any(skb);
1670 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001671 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001672
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001673 /* report errors */
1674 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1675 DMA_RX_OV |
1676 DMA_RX_NO |
1677 DMA_RX_LG |
1678 DMA_RX_RXER))) {
1679 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001680 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001681 if (dma_flag & DMA_RX_CRC_ERROR)
1682 dev->stats.rx_crc_errors++;
1683 if (dma_flag & DMA_RX_OV)
1684 dev->stats.rx_over_errors++;
1685 if (dma_flag & DMA_RX_NO)
1686 dev->stats.rx_frame_errors++;
1687 if (dma_flag & DMA_RX_LG)
1688 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001689 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001690 dev_kfree_skb_any(skb);
1691 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001692 } /* error packet */
1693
1694 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001695 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001696
1697 skb_put(skb, len);
1698 if (priv->desc_64b_en) {
1699 skb_pull(skb, 64);
1700 len -= 64;
1701 }
1702
1703 if (likely(chksum_ok))
1704 skb->ip_summed = CHECKSUM_UNNECESSARY;
1705
1706 /* remove hardware 2bytes added for IP alignment */
1707 skb_pull(skb, 2);
1708 len -= 2;
1709
1710 if (priv->crc_fwd_en) {
1711 skb_trim(skb, len - ETH_FCS_LEN);
1712 len -= ETH_FCS_LEN;
1713 }
1714
1715 /*Finish setting up the received SKB and send it to the kernel*/
1716 skb->protocol = eth_type_trans(skb, priv->dev);
1717 dev->stats.rx_packets++;
1718 dev->stats.rx_bytes += len;
1719 if (dma_flag & DMA_RX_MULT)
1720 dev->stats.multicast++;
1721
1722 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001723 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001724 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1725
Petri Gyntherd6707be2015-03-12 15:48:00 -07001726next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001727 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001728 if (likely(ring->read_ptr < ring->end_ptr))
1729 ring->read_ptr++;
1730 else
1731 ring->read_ptr = ring->cb_ptr;
1732
1733 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001734 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001735 }
1736
1737 return rxpktprocessed;
1738}
1739
Petri Gynther3ab11332015-03-25 12:35:15 -07001740/* Rx NAPI polling method */
1741static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1742{
Petri Gynther4055eae2015-03-25 12:35:16 -07001743 struct bcmgenet_rx_ring *ring = container_of(napi,
1744 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001745 unsigned int work_done;
1746
Petri Gynther4055eae2015-03-25 12:35:16 -07001747 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001748
1749 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001750 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001751 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001752 }
1753
1754 return work_done;
1755}
1756
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001757/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001758static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1759 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001760{
1761 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001762 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001763 int i;
1764
Petri Gynther8ac467e2015-03-09 13:40:00 -07001765 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001766
1767 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001768 for (i = 0; i < ring->size; i++) {
1769 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001770 skb = bcmgenet_rx_refill(priv, cb);
1771 if (skb)
1772 dev_kfree_skb_any(skb);
1773 if (!cb->skb)
1774 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001775 }
1776
Petri Gyntherd6707be2015-03-12 15:48:00 -07001777 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001778}
1779
1780static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1781{
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001782 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001783 struct enet_cb *cb;
1784 int i;
1785
1786 for (i = 0; i < priv->num_rx_bds; i++) {
1787 cb = &priv->rx_cbs[i];
1788
1789 if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001790 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001791 dma_unmap_addr(cb, dma_addr),
1792 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001793 dma_unmap_addr_set(cb, dma_addr, 0);
1794 }
1795
1796 if (cb->skb)
1797 bcmgenet_free_cb(cb);
1798 }
1799}
1800
Florian Fainellic91b7f62014-07-23 10:42:12 -07001801static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001802{
1803 u32 reg;
1804
1805 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1806 if (enable)
1807 reg |= mask;
1808 else
1809 reg &= ~mask;
1810 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1811
1812 /* UniMAC stops on a packet boundary, wait for a full-size packet
1813 * to be processed
1814 */
1815 if (enable == 0)
1816 usleep_range(1000, 2000);
1817}
1818
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001819static int reset_umac(struct bcmgenet_priv *priv)
1820{
1821 struct device *kdev = &priv->pdev->dev;
1822 unsigned int timeout = 0;
1823 u32 reg;
1824
1825 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1826 bcmgenet_rbuf_ctrl_set(priv, 0);
1827 udelay(10);
1828
1829 /* disable MAC while updating its registers */
1830 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1831
1832 /* issue soft reset, wait for it to complete */
1833 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1834 while (timeout++ < 1000) {
1835 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1836 if (!(reg & CMD_SW_RESET))
1837 return 0;
1838
1839 udelay(1);
1840 }
1841
1842 if (timeout == 1000) {
1843 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001844 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001845 return -ETIMEDOUT;
1846 }
1847
1848 return 0;
1849}
1850
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001851static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1852{
1853 /* Mask all interrupts.*/
1854 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1855 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001856 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1857 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001858}
1859
Florian Fainelli37850e32015-10-17 14:22:46 -07001860static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1861{
1862 u32 int0_enable = 0;
1863
1864 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1865 * and MoCA PHY
1866 */
1867 if (priv->internal_phy) {
1868 int0_enable |= UMAC_IRQ_LINK_EVENT;
1869 } else if (priv->ext_phy) {
1870 int0_enable |= UMAC_IRQ_LINK_EVENT;
1871 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1872 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1873 int0_enable |= UMAC_IRQ_LINK_EVENT;
1874 }
1875 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1876}
1877
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001878static int init_umac(struct bcmgenet_priv *priv)
1879{
1880 struct device *kdev = &priv->pdev->dev;
1881 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001882 u32 reg;
1883 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001884
1885 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1886
1887 ret = reset_umac(priv);
1888 if (ret)
1889 return ret;
1890
1891 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1892 /* clear tx/rx counter */
1893 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001894 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1895 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001896 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1897
1898 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1899
1900 /* init rx registers, enable ip header optimization */
1901 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1902 reg |= RBUF_ALIGN_2B;
1903 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1904
1905 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1906 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1907
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001908 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001909
Florian Fainelli37850e32015-10-17 14:22:46 -07001910 /* Configure backpressure vectors for MoCA */
1911 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001912 reg = bcmgenet_bp_mc_get(priv);
1913 reg |= BIT(priv->hw_params->bp_in_en_shift);
1914
1915 /* bp_mask: back pressure mask */
1916 if (netif_is_multiqueue(priv->dev))
1917 reg |= priv->hw_params->bp_in_mask;
1918 else
1919 reg &= ~priv->hw_params->bp_in_mask;
1920 bcmgenet_bp_mc_set(priv, reg);
1921 }
1922
1923 /* Enable MDIO interrupts on GENET v3+ */
1924 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001925 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001926
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001927 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001928
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001929 dev_dbg(kdev, "done init umac\n");
1930
1931 return 0;
1932}
1933
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001934/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001935static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1936 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001937 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001938{
1939 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1940 u32 words_per_bd = WORDS_PER_BD(priv);
1941 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001942
1943 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001944 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001945 ring->index = index;
1946 if (index == DESC_INDEX) {
1947 ring->queue = 0;
1948 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1949 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1950 } else {
1951 ring->queue = index + 1;
1952 ring->int_enable = bcmgenet_tx_ring_int_enable;
1953 ring->int_disable = bcmgenet_tx_ring_int_disable;
1954 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001955 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001956 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001957 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001958 ring->c_index = 0;
1959 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001960 ring->write_ptr = start_ptr;
1961 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001962 ring->end_ptr = end_ptr - 1;
1963 ring->prod_index = 0;
1964
1965 /* Set flow period for ring != 16 */
1966 if (index != DESC_INDEX)
1967 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1968
1969 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1970 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1971 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1972 /* Disable rate control for now */
1973 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001974 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001975 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001976 ((size << DMA_RING_SIZE_SHIFT) |
1977 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001978
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001979 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001980 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001981 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001982 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001983 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001984 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001985 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001986 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001987 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001988}
1989
1990/* Initialize a RDMA ring */
1991static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001992 unsigned int index, unsigned int size,
1993 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001994{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001995 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001996 u32 words_per_bd = WORDS_PER_BD(priv);
1997 int ret;
1998
Petri Gynther4055eae2015-03-25 12:35:16 -07001999 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002000 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002001 if (index == DESC_INDEX) {
2002 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2003 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2004 } else {
2005 ring->int_enable = bcmgenet_rx_ring_int_enable;
2006 ring->int_disable = bcmgenet_rx_ring_int_disable;
2007 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002008 ring->cbs = priv->rx_cbs + start_ptr;
2009 ring->size = size;
2010 ring->c_index = 0;
2011 ring->read_ptr = start_ptr;
2012 ring->cb_ptr = start_ptr;
2013 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002014
Petri Gynther8ac467e2015-03-09 13:40:00 -07002015 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2016 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002017 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002018
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002019 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2020 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002021 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002022 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002023 ((size << DMA_RING_SIZE_SHIFT) |
2024 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002025 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002026 (DMA_FC_THRESH_LO <<
2027 DMA_XOFF_THRESHOLD_SHIFT) |
2028 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002029
2030 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002031 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2032 DMA_START_ADDR);
2033 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2034 RDMA_READ_PTR);
2035 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2036 RDMA_WRITE_PTR);
2037 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002038 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002039
2040 return ret;
2041}
2042
Petri Gynthere2aadb42015-03-25 12:35:14 -07002043static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2044{
2045 unsigned int i;
2046 struct bcmgenet_tx_ring *ring;
2047
2048 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2049 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002050 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002051 }
2052
2053 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002054 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002055}
2056
2057static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2058{
2059 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002060 u32 int0_enable = UMAC_IRQ_TXDMA_DONE;
2061 u32 int1_enable = 0;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002062 struct bcmgenet_tx_ring *ring;
2063
2064 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2065 ring = &priv->tx_rings[i];
2066 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002067 int1_enable |= (1 << i);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002068 }
2069
2070 ring = &priv->tx_rings[DESC_INDEX];
2071 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002072
2073 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2074 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002075}
2076
2077static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2078{
2079 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002080 u32 int0_disable = UMAC_IRQ_TXDMA_DONE;
2081 u32 int1_disable = 0xffff;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002082 struct bcmgenet_tx_ring *ring;
2083
Doug Berger6689da12017-03-13 17:41:35 -07002084 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2085 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2086
Petri Gynthere2aadb42015-03-25 12:35:14 -07002087 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2088 ring = &priv->tx_rings[i];
2089 napi_disable(&ring->napi);
2090 }
2091
2092 ring = &priv->tx_rings[DESC_INDEX];
2093 napi_disable(&ring->napi);
2094}
2095
2096static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2097{
2098 unsigned int i;
2099 struct bcmgenet_tx_ring *ring;
2100
2101 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2102 ring = &priv->tx_rings[i];
2103 netif_napi_del(&ring->napi);
2104 }
2105
2106 ring = &priv->tx_rings[DESC_INDEX];
2107 netif_napi_del(&ring->napi);
2108}
2109
Petri Gynther16c6d662015-02-23 11:00:45 -08002110/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002111 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002112 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002113 * with queue 0 being the highest priority queue.
2114 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002115 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002116 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002117 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002118 * The transmit control block pool is then partitioned as follows:
2119 * - Tx queue 0 uses tx_cbs[0..31]
2120 * - Tx queue 1 uses tx_cbs[32..63]
2121 * - Tx queue 2 uses tx_cbs[64..95]
2122 * - Tx queue 3 uses tx_cbs[96..127]
2123 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002124 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002125static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002126{
2127 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002128 u32 i, dma_enable;
2129 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002130 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002131
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002132 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2133 dma_enable = dma_ctrl & DMA_EN;
2134 dma_ctrl &= ~DMA_EN;
2135 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2136
Petri Gynther16c6d662015-02-23 11:00:45 -08002137 dma_ctrl = 0;
2138 ring_cfg = 0;
2139
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002140 /* Enable strict priority arbiter mode */
2141 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2142
Petri Gynther16c6d662015-02-23 11:00:45 -08002143 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002144 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002145 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2146 i * priv->hw_params->tx_bds_per_q,
2147 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002148 ring_cfg |= (1 << i);
2149 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002150 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2151 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002152 }
2153
Petri Gynther16c6d662015-02-23 11:00:45 -08002154 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002155 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002156 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002157 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002158 TOTAL_DESC);
2159 ring_cfg |= (1 << DESC_INDEX);
2160 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002161 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2162 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2163 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002164
2165 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002166 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2167 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2168 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2169
Petri Gynthere2aadb42015-03-25 12:35:14 -07002170 /* Initialize Tx NAPI */
2171 bcmgenet_init_tx_napi(priv);
2172
Petri Gynther16c6d662015-02-23 11:00:45 -08002173 /* Enable Tx queues */
2174 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002175
Petri Gynther16c6d662015-02-23 11:00:45 -08002176 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002177 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002178 dma_ctrl |= DMA_EN;
2179 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002180}
2181
Petri Gynther3ab11332015-03-25 12:35:15 -07002182static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2183{
Petri Gynther4055eae2015-03-25 12:35:16 -07002184 unsigned int i;
2185 struct bcmgenet_rx_ring *ring;
2186
2187 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2188 ring = &priv->rx_rings[i];
2189 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2190 }
2191
2192 ring = &priv->rx_rings[DESC_INDEX];
2193 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002194}
2195
2196static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2197{
Petri Gynther4055eae2015-03-25 12:35:16 -07002198 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002199 u32 int0_enable = UMAC_IRQ_RXDMA_DONE;
2200 u32 int1_enable = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07002201 struct bcmgenet_rx_ring *ring;
2202
2203 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2204 ring = &priv->rx_rings[i];
2205 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002206 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
Petri Gynther4055eae2015-03-25 12:35:16 -07002207 }
2208
2209 ring = &priv->rx_rings[DESC_INDEX];
2210 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002211
2212 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2213 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynther3ab11332015-03-25 12:35:15 -07002214}
2215
2216static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2217{
Petri Gynther4055eae2015-03-25 12:35:16 -07002218 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002219 u32 int0_disable = UMAC_IRQ_RXDMA_DONE;
2220 u32 int1_disable = 0xffff << UMAC_IRQ1_RX_INTR_SHIFT;
Petri Gynther4055eae2015-03-25 12:35:16 -07002221 struct bcmgenet_rx_ring *ring;
2222
Doug Berger6689da12017-03-13 17:41:35 -07002223 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2224 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2225
Petri Gynther4055eae2015-03-25 12:35:16 -07002226 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2227 ring = &priv->rx_rings[i];
2228 napi_disable(&ring->napi);
2229 }
2230
2231 ring = &priv->rx_rings[DESC_INDEX];
2232 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002233}
2234
2235static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2236{
Petri Gynther4055eae2015-03-25 12:35:16 -07002237 unsigned int i;
2238 struct bcmgenet_rx_ring *ring;
2239
2240 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2241 ring = &priv->rx_rings[i];
2242 netif_napi_del(&ring->napi);
2243 }
2244
2245 ring = &priv->rx_rings[DESC_INDEX];
2246 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002247}
2248
Petri Gynther8ac467e2015-03-09 13:40:00 -07002249/* Initialize Rx queues
2250 *
2251 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2252 * used to direct traffic to these queues.
2253 *
2254 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2255 */
2256static int bcmgenet_init_rx_queues(struct net_device *dev)
2257{
2258 struct bcmgenet_priv *priv = netdev_priv(dev);
2259 u32 i;
2260 u32 dma_enable;
2261 u32 dma_ctrl;
2262 u32 ring_cfg;
2263 int ret;
2264
2265 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2266 dma_enable = dma_ctrl & DMA_EN;
2267 dma_ctrl &= ~DMA_EN;
2268 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2269
2270 dma_ctrl = 0;
2271 ring_cfg = 0;
2272
2273 /* Initialize Rx priority queues */
2274 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2275 ret = bcmgenet_init_rx_ring(priv, i,
2276 priv->hw_params->rx_bds_per_q,
2277 i * priv->hw_params->rx_bds_per_q,
2278 (i + 1) *
2279 priv->hw_params->rx_bds_per_q);
2280 if (ret)
2281 return ret;
2282
2283 ring_cfg |= (1 << i);
2284 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2285 }
2286
2287 /* Initialize Rx default queue 16 */
2288 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2289 priv->hw_params->rx_queues *
2290 priv->hw_params->rx_bds_per_q,
2291 TOTAL_DESC);
2292 if (ret)
2293 return ret;
2294
2295 ring_cfg |= (1 << DESC_INDEX);
2296 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2297
Petri Gynther3ab11332015-03-25 12:35:15 -07002298 /* Initialize Rx NAPI */
2299 bcmgenet_init_rx_napi(priv);
2300
Petri Gynther8ac467e2015-03-09 13:40:00 -07002301 /* Enable rings */
2302 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2303
2304 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2305 if (dma_enable)
2306 dma_ctrl |= DMA_EN;
2307 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2308
2309 return 0;
2310}
2311
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002312static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2313{
2314 int ret = 0;
2315 int timeout = 0;
2316 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002317 u32 dma_ctrl;
2318 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002319
2320 /* Disable TDMA to stop add more frames in TX DMA */
2321 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2322 reg &= ~DMA_EN;
2323 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2324
2325 /* Check TDMA status register to confirm TDMA is disabled */
2326 while (timeout++ < DMA_TIMEOUT_VAL) {
2327 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2328 if (reg & DMA_DISABLED)
2329 break;
2330
2331 udelay(1);
2332 }
2333
2334 if (timeout == DMA_TIMEOUT_VAL) {
2335 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2336 ret = -ETIMEDOUT;
2337 }
2338
2339 /* Wait 10ms for packet drain in both tx and rx dma */
2340 usleep_range(10000, 20000);
2341
2342 /* Disable RDMA */
2343 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2344 reg &= ~DMA_EN;
2345 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2346
2347 timeout = 0;
2348 /* Check RDMA status register to confirm RDMA is disabled */
2349 while (timeout++ < DMA_TIMEOUT_VAL) {
2350 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2351 if (reg & DMA_DISABLED)
2352 break;
2353
2354 udelay(1);
2355 }
2356
2357 if (timeout == DMA_TIMEOUT_VAL) {
2358 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2359 ret = -ETIMEDOUT;
2360 }
2361
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002362 dma_ctrl = 0;
2363 for (i = 0; i < priv->hw_params->rx_queues; i++)
2364 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2365 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2366 reg &= ~dma_ctrl;
2367 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2368
2369 dma_ctrl = 0;
2370 for (i = 0; i < priv->hw_params->tx_queues; i++)
2371 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2372 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2373 reg &= ~dma_ctrl;
2374 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2375
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002376 return ret;
2377}
2378
Petri Gynther9abab962015-03-30 00:29:01 -07002379static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002380{
2381 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002382 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002383
Petri Gynther9abab962015-03-30 00:29:01 -07002384 bcmgenet_fini_rx_napi(priv);
2385 bcmgenet_fini_tx_napi(priv);
2386
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002387 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002388 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002389
2390 for (i = 0; i < priv->num_tx_bds; i++) {
2391 if (priv->tx_cbs[i].skb != NULL) {
2392 dev_kfree_skb(priv->tx_cbs[i].skb);
2393 priv->tx_cbs[i].skb = NULL;
2394 }
2395 }
2396
Petri Gynthere178c8c2016-04-09 00:20:36 -07002397 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2398 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2399 netdev_tx_reset_queue(txq);
2400 }
2401
2402 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2403 netdev_tx_reset_queue(txq);
2404
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002405 bcmgenet_free_rx_buffers(priv);
2406 kfree(priv->rx_cbs);
2407 kfree(priv->tx_cbs);
2408}
2409
2410/* init_edma: Initialize DMA control register */
2411static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2412{
2413 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002414 unsigned int i;
2415 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002416
Petri Gynther6f5a2722015-03-06 13:45:00 -08002417 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002418
Petri Gynther6f5a2722015-03-06 13:45:00 -08002419 /* Initialize common Rx ring structures */
2420 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2421 priv->num_rx_bds = TOTAL_DESC;
2422 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2423 GFP_KERNEL);
2424 if (!priv->rx_cbs)
2425 return -ENOMEM;
2426
2427 for (i = 0; i < priv->num_rx_bds; i++) {
2428 cb = priv->rx_cbs + i;
2429 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2430 }
2431
Brian Norris7fc527f2014-07-29 14:34:14 -07002432 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002433 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2434 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002435 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002436 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002437 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002438 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002439 return -ENOMEM;
2440 }
2441
Petri Gynther014012a2015-02-23 11:00:45 -08002442 for (i = 0; i < priv->num_tx_bds; i++) {
2443 cb = priv->tx_cbs + i;
2444 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2445 }
2446
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002447 /* Init rDma */
2448 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2449
2450 /* Initialize Rx queues */
2451 ret = bcmgenet_init_rx_queues(priv->dev);
2452 if (ret) {
2453 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2454 bcmgenet_free_rx_buffers(priv);
2455 kfree(priv->rx_cbs);
2456 kfree(priv->tx_cbs);
2457 return ret;
2458 }
2459
2460 /* Init tDma */
2461 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2462
Petri Gynther16c6d662015-02-23 11:00:45 -08002463 /* Initialize Tx queues */
2464 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002465
2466 return 0;
2467}
2468
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002469/* Interrupt bottom half */
2470static void bcmgenet_irq_task(struct work_struct *work)
2471{
2472 struct bcmgenet_priv *priv = container_of(
2473 work, struct bcmgenet_priv, bcmgenet_irq_work);
2474
2475 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2476
2477 /* Link UP/DOWN event */
Jaedon Shind07c0272016-02-19 13:48:50 +09002478 if (priv->irq0_stat & UMAC_IRQ_LINK_EVENT) {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002479 phy_mac_interrupt(priv->phydev,
Petri Gynther451e1ca2015-03-30 00:29:35 -07002480 !!(priv->irq0_stat & UMAC_IRQ_LINK_UP));
Petri Gynthere122966d2015-03-30 00:29:24 -07002481 priv->irq0_stat &= ~UMAC_IRQ_LINK_EVENT;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002482 }
2483}
2484
Petri Gynther4055eae2015-03-25 12:35:16 -07002485/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002486static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2487{
2488 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002489 struct bcmgenet_rx_ring *rx_ring;
2490 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002491 unsigned int index;
2492
2493 /* Save irq status for bottom-half processing. */
2494 priv->irq1_stat =
2495 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002496 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002497
Brian Norris7fc527f2014-07-29 14:34:14 -07002498 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002499 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2500
2501 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002502 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002503
Petri Gynther4055eae2015-03-25 12:35:16 -07002504 /* Check Rx priority queue interrupts */
2505 for (index = 0; index < priv->hw_params->rx_queues; index++) {
2506 if (!(priv->irq1_stat & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
2507 continue;
2508
2509 rx_ring = &priv->rx_rings[index];
2510
2511 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2512 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002513 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002514 }
2515 }
2516
2517 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002518 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2519 if (!(priv->irq1_stat & BIT(index)))
2520 continue;
2521
Petri Gynther4055eae2015-03-25 12:35:16 -07002522 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002523
Petri Gynther4055eae2015-03-25 12:35:16 -07002524 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2525 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002526 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002527 }
2528 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002529
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002530 return IRQ_HANDLED;
2531}
2532
Petri Gynther4055eae2015-03-25 12:35:16 -07002533/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2535{
2536 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002537 struct bcmgenet_rx_ring *rx_ring;
2538 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002539
2540 /* Save irq status for bottom-half processing. */
2541 priv->irq0_stat =
2542 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2543 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002544
Brian Norris7fc527f2014-07-29 14:34:14 -07002545 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002546 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2547
2548 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002549 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002550
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002551 if (priv->irq0_stat & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002552 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002553
Petri Gynther4055eae2015-03-25 12:35:16 -07002554 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2555 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002556 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002557 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002558 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002559
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002560 if (priv->irq0_stat & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002561 tx_ring = &priv->tx_rings[DESC_INDEX];
2562
2563 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2564 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002565 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002566 }
2567 }
2568
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002569 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2570 UMAC_IRQ_PHY_DET_F |
Petri Gynthere122966d2015-03-30 00:29:24 -07002571 UMAC_IRQ_LINK_EVENT |
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002572 UMAC_IRQ_HFB_SM |
Doug Bergerb1ec4942017-03-13 17:41:36 -07002573 UMAC_IRQ_HFB_MM)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002574 /* all other interested interrupts handled in bottom half */
2575 schedule_work(&priv->bcmgenet_irq_work);
2576 }
2577
2578 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002579 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002580 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2581 wake_up(&priv->wq);
2582 }
2583
2584 return IRQ_HANDLED;
2585}
2586
Florian Fainelli85620562014-07-21 15:29:23 -07002587static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2588{
2589 struct bcmgenet_priv *priv = dev_id;
2590
2591 pm_wakeup_event(&priv->pdev->dev, 0);
2592
2593 return IRQ_HANDLED;
2594}
2595
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002596#ifdef CONFIG_NET_POLL_CONTROLLER
2597static void bcmgenet_poll_controller(struct net_device *dev)
2598{
2599 struct bcmgenet_priv *priv = netdev_priv(dev);
2600
2601 /* Invoke the main RX/TX interrupt handler */
2602 disable_irq(priv->irq0);
2603 bcmgenet_isr0(priv->irq0, priv);
2604 enable_irq(priv->irq0);
2605
2606 /* And the interrupt handler for RX/TX priority queues */
2607 disable_irq(priv->irq1);
2608 bcmgenet_isr1(priv->irq1, priv);
2609 enable_irq(priv->irq1);
2610}
2611#endif
2612
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002613static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2614{
2615 u32 reg;
2616
2617 reg = bcmgenet_rbuf_ctrl_get(priv);
2618 reg |= BIT(1);
2619 bcmgenet_rbuf_ctrl_set(priv, reg);
2620 udelay(10);
2621
2622 reg &= ~BIT(1);
2623 bcmgenet_rbuf_ctrl_set(priv, reg);
2624 udelay(10);
2625}
2626
2627static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002628 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002629{
2630 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2631 (addr[2] << 8) | addr[3], UMAC_MAC0);
2632 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2633}
2634
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002635/* Returns a reusable dma control register value */
2636static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2637{
2638 u32 reg;
2639 u32 dma_ctrl;
2640
2641 /* disable DMA */
2642 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2643 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2644 reg &= ~dma_ctrl;
2645 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2646
2647 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2648 reg &= ~dma_ctrl;
2649 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2650
2651 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2652 udelay(10);
2653 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2654
2655 return dma_ctrl;
2656}
2657
2658static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2659{
2660 u32 reg;
2661
2662 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2663 reg |= dma_ctrl;
2664 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2665
2666 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2667 reg |= dma_ctrl;
2668 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2669}
2670
Petri Gynther0034de42015-03-13 14:45:00 -07002671/* bcmgenet_hfb_clear
2672 *
2673 * Clear Hardware Filter Block and disable all filtering.
2674 */
2675static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2676{
2677 u32 i;
2678
2679 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2680 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2681 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2682
2683 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2684 bcmgenet_rdma_writel(priv, 0x0, i);
2685
2686 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2687 bcmgenet_hfb_reg_writel(priv, 0x0,
2688 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2689
2690 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2691 priv->hw_params->hfb_filter_size; i++)
2692 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2693}
2694
2695static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2696{
2697 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2698 return;
2699
2700 bcmgenet_hfb_clear(priv);
2701}
2702
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002703static void bcmgenet_netif_start(struct net_device *dev)
2704{
2705 struct bcmgenet_priv *priv = netdev_priv(dev);
2706
2707 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002708 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002709 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002710
2711 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2712
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002713 netif_tx_start_all_queues(dev);
2714
Florian Fainelli37850e32015-10-17 14:22:46 -07002715 /* Monitor link interrupts now */
2716 bcmgenet_link_intr_enable(priv);
2717
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002718 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002719}
2720
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002721static int bcmgenet_open(struct net_device *dev)
2722{
2723 struct bcmgenet_priv *priv = netdev_priv(dev);
2724 unsigned long dma_ctrl;
2725 u32 reg;
2726 int ret;
2727
2728 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2729
2730 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002731 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002732
Florian Fainellia642c4f2015-03-23 15:09:56 -07002733 /* If this is an internal GPHY, power it back on now, before UniMAC is
2734 * brought out of reset as absolutely no UniMAC activity is allowed
2735 */
Florian Fainellic624f892015-07-16 15:51:17 -07002736 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002737 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2738
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002739 /* take MAC out of reset */
2740 bcmgenet_umac_reset(priv);
2741
2742 ret = init_umac(priv);
2743 if (ret)
2744 goto err_clk_disable;
2745
2746 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002747 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002748
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002749 /* Make sure we reflect the value of CRC_CMD_FWD */
2750 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2751 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2752
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002753 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2754
Florian Fainellic624f892015-07-16 15:51:17 -07002755 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002756 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2757 reg |= EXT_ENERGY_DET_MASK;
2758 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2759 }
2760
2761 /* Disable RX/TX DMA and flush TX queues */
2762 dma_ctrl = bcmgenet_dma_disable(priv);
2763
2764 /* Reinitialize TDMA and RDMA and SW housekeeping */
2765 ret = bcmgenet_init_dma(priv);
2766 if (ret) {
2767 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002768 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002769 }
2770
2771 /* Always enable ring 16 - descriptor ring */
2772 bcmgenet_enable_dma(priv, dma_ctrl);
2773
Petri Gynther0034de42015-03-13 14:45:00 -07002774 /* HFB init */
2775 bcmgenet_hfb_init(priv);
2776
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002777 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002778 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002779 if (ret < 0) {
2780 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2781 goto err_fini_dma;
2782 }
2783
2784 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002785 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002786 if (ret < 0) {
2787 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2788 goto err_irq0;
2789 }
2790
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002791 ret = bcmgenet_mii_probe(dev);
2792 if (ret) {
2793 netdev_err(dev, "failed to connect to PHY\n");
2794 goto err_irq1;
2795 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002796
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002797 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002798
2799 return 0;
2800
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002801err_irq1:
2802 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002803err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002804 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002805err_fini_dma:
2806 bcmgenet_fini_dma(priv);
2807err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002808 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002809 return ret;
2810}
2811
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002812static void bcmgenet_netif_stop(struct net_device *dev)
2813{
2814 struct bcmgenet_priv *priv = netdev_priv(dev);
2815
2816 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002817 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002818 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002819 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002820 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002821
2822 /* Wait for pending work items to complete. Since interrupts are
2823 * disabled no new work will be scheduled.
2824 */
2825 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002826
Florian Fainellicc013fb2014-08-11 14:50:43 -07002827 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002828 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002829 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002830 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002831}
2832
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002833static int bcmgenet_close(struct net_device *dev)
2834{
2835 struct bcmgenet_priv *priv = netdev_priv(dev);
2836 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002837
2838 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2839
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002840 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002841
Florian Fainellic96e7312014-11-10 18:06:20 -08002842 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002843 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002844
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002845 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002846 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002847
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002848 ret = bcmgenet_dma_teardown(priv);
2849 if (ret)
2850 return ret;
2851
Doug Berger556c2cf2017-03-13 17:41:34 -07002852 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002853 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002854
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002855 /* tx reclaim */
2856 bcmgenet_tx_reclaim_all(dev);
2857 bcmgenet_fini_dma(priv);
2858
2859 free_irq(priv->irq0, priv);
2860 free_irq(priv->irq1, priv);
2861
Florian Fainellic624f892015-07-16 15:51:17 -07002862 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002863 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002864
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002865 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002866
Florian Fainellica8cf342015-03-23 15:09:51 -07002867 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002868}
2869
Florian Fainelli13ea6572015-06-04 16:15:50 -07002870static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2871{
2872 struct bcmgenet_priv *priv = ring->priv;
2873 u32 p_index, c_index, intsts, intmsk;
2874 struct netdev_queue *txq;
2875 unsigned int free_bds;
2876 unsigned long flags;
2877 bool txq_stopped;
2878
2879 if (!netif_msg_tx_err(priv))
2880 return;
2881
2882 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2883
2884 spin_lock_irqsave(&ring->lock, flags);
2885 if (ring->index == DESC_INDEX) {
2886 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2887 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2888 } else {
2889 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2890 intmsk = 1 << ring->index;
2891 }
2892 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2893 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2894 txq_stopped = netif_tx_queue_stopped(txq);
2895 free_bds = ring->free_bds;
2896 spin_unlock_irqrestore(&ring->lock, flags);
2897
2898 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2899 "TX queue status: %s, interrupts: %s\n"
2900 "(sw)free_bds: %d (sw)size: %d\n"
2901 "(sw)p_index: %d (hw)p_index: %d\n"
2902 "(sw)c_index: %d (hw)c_index: %d\n"
2903 "(sw)clean_p: %d (sw)write_p: %d\n"
2904 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2905 ring->index, ring->queue,
2906 txq_stopped ? "stopped" : "active",
2907 intsts & intmsk ? "enabled" : "disabled",
2908 free_bds, ring->size,
2909 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2910 ring->c_index, c_index & DMA_C_INDEX_MASK,
2911 ring->clean_ptr, ring->write_ptr,
2912 ring->cb_ptr, ring->end_ptr);
2913}
2914
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002915static void bcmgenet_timeout(struct net_device *dev)
2916{
2917 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002918 u32 int0_enable = 0;
2919 u32 int1_enable = 0;
2920 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002921
2922 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2923
Florian Fainelli13ea6572015-06-04 16:15:50 -07002924 for (q = 0; q < priv->hw_params->tx_queues; q++)
2925 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2926 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
2927
2928 bcmgenet_tx_reclaim_all(dev);
2929
2930 for (q = 0; q < priv->hw_params->tx_queues; q++)
2931 int1_enable |= (1 << q);
2932
2933 int0_enable = UMAC_IRQ_TXDMA_DONE;
2934
2935 /* Re-enable TX interrupts if disabled */
2936 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2937 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
2938
Florian Westphal860e9532016-05-03 16:33:13 +02002939 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002940
2941 dev->stats.tx_errors++;
2942
2943 netif_tx_wake_all_queues(dev);
2944}
2945
2946#define MAX_MC_COUNT 16
2947
2948static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2949 unsigned char *addr,
2950 int *i,
2951 int *mc)
2952{
2953 u32 reg;
2954
Florian Fainellic91b7f62014-07-23 10:42:12 -07002955 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
2956 UMAC_MDF_ADDR + (*i * 4));
2957 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
2958 addr[4] << 8 | addr[5],
2959 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002960 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
2961 reg |= (1 << (MAX_MC_COUNT - *mc));
2962 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
2963 *i += 2;
2964 (*mc)++;
2965}
2966
2967static void bcmgenet_set_rx_mode(struct net_device *dev)
2968{
2969 struct bcmgenet_priv *priv = netdev_priv(dev);
2970 struct netdev_hw_addr *ha;
2971 int i, mc;
2972 u32 reg;
2973
2974 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
2975
Brian Norris7fc527f2014-07-29 14:34:14 -07002976 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002977 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2978 if (dev->flags & IFF_PROMISC) {
2979 reg |= CMD_PROMISC;
2980 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2981 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
2982 return;
2983 } else {
2984 reg &= ~CMD_PROMISC;
2985 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2986 }
2987
2988 /* UniMac doesn't support ALLMULTI */
2989 if (dev->flags & IFF_ALLMULTI) {
2990 netdev_warn(dev, "ALLMULTI is not supported\n");
2991 return;
2992 }
2993
2994 /* update MDF filter */
2995 i = 0;
2996 mc = 0;
2997 /* Broadcast */
2998 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
2999 /* my own address.*/
3000 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3001 /* Unicast list*/
3002 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3003 return;
3004
3005 if (!netdev_uc_empty(dev))
3006 netdev_for_each_uc_addr(ha, dev)
3007 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3008 /* Multicast */
3009 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3010 return;
3011
3012 netdev_for_each_mc_addr(ha, dev)
3013 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3014}
3015
3016/* Set the hardware MAC address. */
3017static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3018{
3019 struct sockaddr *addr = p;
3020
3021 /* Setting the MAC address at the hardware level is not possible
3022 * without disabling the UniMAC RX/TX enable bits.
3023 */
3024 if (netif_running(dev))
3025 return -EBUSY;
3026
3027 ether_addr_copy(dev->dev_addr, addr->sa_data);
3028
3029 return 0;
3030}
3031
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003032static const struct net_device_ops bcmgenet_netdev_ops = {
3033 .ndo_open = bcmgenet_open,
3034 .ndo_stop = bcmgenet_close,
3035 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003036 .ndo_tx_timeout = bcmgenet_timeout,
3037 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3038 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3039 .ndo_do_ioctl = bcmgenet_ioctl,
3040 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003041#ifdef CONFIG_NET_POLL_CONTROLLER
3042 .ndo_poll_controller = bcmgenet_poll_controller,
3043#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003044};
3045
3046/* Array of GENET hardware parameters/characteristics */
3047static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3048 [GENET_V1] = {
3049 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003050 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003051 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003052 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003053 .bp_in_en_shift = 16,
3054 .bp_in_mask = 0xffff,
3055 .hfb_filter_cnt = 16,
3056 .qtag_mask = 0x1F,
3057 .hfb_offset = 0x1000,
3058 .rdma_offset = 0x2000,
3059 .tdma_offset = 0x3000,
3060 .words_per_bd = 2,
3061 },
3062 [GENET_V2] = {
3063 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003064 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003065 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003066 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003067 .bp_in_en_shift = 16,
3068 .bp_in_mask = 0xffff,
3069 .hfb_filter_cnt = 16,
3070 .qtag_mask = 0x1F,
3071 .tbuf_offset = 0x0600,
3072 .hfb_offset = 0x1000,
3073 .hfb_reg_offset = 0x2000,
3074 .rdma_offset = 0x3000,
3075 .tdma_offset = 0x4000,
3076 .words_per_bd = 2,
3077 .flags = GENET_HAS_EXT,
3078 },
3079 [GENET_V3] = {
3080 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003081 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003082 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003083 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003084 .bp_in_en_shift = 17,
3085 .bp_in_mask = 0x1ffff,
3086 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003087 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003088 .qtag_mask = 0x3F,
3089 .tbuf_offset = 0x0600,
3090 .hfb_offset = 0x8000,
3091 .hfb_reg_offset = 0xfc00,
3092 .rdma_offset = 0x10000,
3093 .tdma_offset = 0x11000,
3094 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003095 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3096 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003097 },
3098 [GENET_V4] = {
3099 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003100 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003101 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003102 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003103 .bp_in_en_shift = 17,
3104 .bp_in_mask = 0x1ffff,
3105 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003106 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003107 .qtag_mask = 0x3F,
3108 .tbuf_offset = 0x0600,
3109 .hfb_offset = 0x8000,
3110 .hfb_reg_offset = 0xfc00,
3111 .rdma_offset = 0x2000,
3112 .tdma_offset = 0x4000,
3113 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003114 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3115 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003116 },
3117};
3118
3119/* Infer hardware parameters from the detected GENET version */
3120static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3121{
3122 struct bcmgenet_hw_params *params;
3123 u32 reg;
3124 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003125 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003126
3127 if (GENET_IS_V4(priv)) {
3128 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3129 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3130 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003131 } else if (GENET_IS_V3(priv)) {
3132 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3133 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3134 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003135 } else if (GENET_IS_V2(priv)) {
3136 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3137 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3138 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003139 } else if (GENET_IS_V1(priv)) {
3140 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3141 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3142 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003143 }
3144
3145 /* enum genet_version starts at 1 */
3146 priv->hw_params = &bcmgenet_hw_params[priv->version];
3147 params = priv->hw_params;
3148
3149 /* Read GENET HW version */
3150 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3151 major = (reg >> 24 & 0x0f);
3152 if (major == 5)
3153 major = 4;
3154 else if (major == 0)
3155 major = 1;
3156 if (major != priv->version) {
3157 dev_err(&priv->pdev->dev,
3158 "GENET version mismatch, got: %d, configured for: %d\n",
3159 major, priv->version);
3160 }
3161
3162 /* Print the GENET core version */
3163 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003164 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003165
Florian Fainelli487320c2014-09-19 13:07:53 -07003166 /* Store the integrated PHY revision for the MDIO probing function
3167 * to pass this information to the PHY driver. The PHY driver expects
3168 * to find the PHY major revision in bits 15:8 while the GENET register
3169 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003170 *
3171 * On newer chips, starting with PHY revision G0, a new scheme is
3172 * deployed similar to the Starfighter 2 switch with GPHY major
3173 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3174 * is reserved as well as special value 0x01ff, we have a small
3175 * heuristic to check for the new GPHY revision and re-arrange things
3176 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003177 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003178 gphy_rev = reg & 0xffff;
3179
3180 /* This is the good old scheme, just GPHY major, no minor nor patch */
3181 if ((gphy_rev & 0xf0) != 0)
3182 priv->gphy_rev = gphy_rev << 8;
3183
3184 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3185 else if ((gphy_rev & 0xff00) != 0)
3186 priv->gphy_rev = gphy_rev;
3187
3188 /* This is reserved so should require special treatment */
3189 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3190 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3191 return;
3192 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003193
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003194#ifdef CONFIG_PHYS_ADDR_T_64BIT
3195 if (!(params->flags & GENET_HAS_40BITS))
3196 pr_warn("GENET does not support 40-bits PA\n");
3197#endif
3198
3199 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003200 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003201 "BP << en: %2d, BP msk: 0x%05x\n"
3202 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3203 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3204 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3205 "Words/BD: %d\n",
3206 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003207 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003208 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003209 params->bp_in_en_shift, params->bp_in_mask,
3210 params->hfb_filter_cnt, params->qtag_mask,
3211 params->tbuf_offset, params->hfb_offset,
3212 params->hfb_reg_offset,
3213 params->rdma_offset, params->tdma_offset,
3214 params->words_per_bd);
3215}
3216
3217static const struct of_device_id bcmgenet_match[] = {
3218 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3219 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3220 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3221 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3222 { },
3223};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003224MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003225
3226static int bcmgenet_probe(struct platform_device *pdev)
3227{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003228 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003229 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003230 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003231 struct bcmgenet_priv *priv;
3232 struct net_device *dev;
3233 const void *macaddr;
3234 struct resource *r;
3235 int err = -EIO;
3236
Petri Gynther3feafee2015-03-05 17:40:12 -08003237 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3238 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3239 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003240 if (!dev) {
3241 dev_err(&pdev->dev, "can't allocate net device\n");
3242 return -ENOMEM;
3243 }
3244
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003245 if (dn) {
3246 of_id = of_match_node(bcmgenet_match, dn);
3247 if (!of_id)
3248 return -EINVAL;
3249 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003250
3251 priv = netdev_priv(dev);
3252 priv->irq0 = platform_get_irq(pdev, 0);
3253 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003254 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003255 if (!priv->irq0 || !priv->irq1) {
3256 dev_err(&pdev->dev, "can't find IRQs\n");
3257 err = -EINVAL;
3258 goto err;
3259 }
3260
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003261 if (dn) {
3262 macaddr = of_get_mac_address(dn);
3263 if (!macaddr) {
3264 dev_err(&pdev->dev, "can't find MAC address\n");
3265 err = -EINVAL;
3266 goto err;
3267 }
3268 } else {
3269 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003270 }
3271
3272 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003273 priv->base = devm_ioremap_resource(&pdev->dev, r);
3274 if (IS_ERR(priv->base)) {
3275 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003276 goto err;
3277 }
3278
3279 SET_NETDEV_DEV(dev, &pdev->dev);
3280 dev_set_drvdata(&pdev->dev, dev);
3281 ether_addr_copy(dev->dev_addr, macaddr);
3282 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003283 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003284 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003285
3286 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3287
3288 /* Set hardware features */
3289 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3290 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3291
Florian Fainelli85620562014-07-21 15:29:23 -07003292 /* Request the WOL interrupt and advertise suspend if available */
3293 priv->wol_irq_disabled = true;
3294 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3295 dev->name, priv);
3296 if (!err)
3297 device_set_wakeup_capable(&pdev->dev, 1);
3298
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003299 /* Set the needed headroom to account for any possible
3300 * features enabling/disabling at runtime
3301 */
3302 dev->needed_headroom += 64;
3303
3304 netdev_boot_setup_check(dev);
3305
3306 priv->dev = dev;
3307 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003308 if (of_id)
3309 priv->version = (enum bcmgenet_version)of_id->data;
3310 else
3311 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003312
Florian Fainellie4a60a92014-08-11 14:50:42 -07003313 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003314 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003315 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003316 priv->clk = NULL;
3317 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003318
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003319 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003320
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003321 bcmgenet_set_hw_params(priv);
3322
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003323 /* Mii wait queue */
3324 init_waitqueue_head(&priv->wq);
3325 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3326 priv->rx_buf_len = RX_BUF_LENGTH;
3327 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3328
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003329 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003330 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003331 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003332 priv->clk_wol = NULL;
3333 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003334
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003335 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3336 if (IS_ERR(priv->clk_eee)) {
3337 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3338 priv->clk_eee = NULL;
3339 }
3340
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003341 err = reset_umac(priv);
3342 if (err)
3343 goto err_clk_disable;
3344
3345 err = bcmgenet_mii_init(dev);
3346 if (err)
3347 goto err_clk_disable;
3348
3349 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3350 * just the ring 16 descriptor based TX
3351 */
3352 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3353 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3354
Florian Fainelli219575e2014-06-26 10:26:21 -07003355 /* libphy will determine the link state */
3356 netif_carrier_off(dev);
3357
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003358 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003359 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003360
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003361 err = register_netdev(dev);
3362 if (err)
3363 goto err;
3364
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003365 return err;
3366
3367err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003368 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003369err:
3370 free_netdev(dev);
3371 return err;
3372}
3373
3374static int bcmgenet_remove(struct platform_device *pdev)
3375{
3376 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3377
3378 dev_set_drvdata(&pdev->dev, NULL);
3379 unregister_netdev(priv->dev);
3380 bcmgenet_mii_exit(priv->dev);
3381 free_netdev(priv->dev);
3382
3383 return 0;
3384}
3385
Florian Fainellib6e978e2014-07-21 15:29:22 -07003386#ifdef CONFIG_PM_SLEEP
3387static int bcmgenet_suspend(struct device *d)
3388{
3389 struct net_device *dev = dev_get_drvdata(d);
3390 struct bcmgenet_priv *priv = netdev_priv(dev);
3391 int ret;
3392
3393 if (!netif_running(dev))
3394 return 0;
3395
3396 bcmgenet_netif_stop(dev);
3397
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003398 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003399
Florian Fainellib6e978e2014-07-21 15:29:22 -07003400 netif_device_detach(dev);
3401
3402 /* Disable MAC receive */
3403 umac_enable_set(priv, CMD_RX_EN, false);
3404
3405 ret = bcmgenet_dma_teardown(priv);
3406 if (ret)
3407 return ret;
3408
Doug Berger556c2cf2017-03-13 17:41:34 -07003409 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellib6e978e2014-07-21 15:29:22 -07003410 umac_enable_set(priv, CMD_TX_EN, false);
3411
3412 /* tx reclaim */
3413 bcmgenet_tx_reclaim_all(dev);
3414 bcmgenet_fini_dma(priv);
3415
Florian Fainelli8c90db72014-07-21 15:29:28 -07003416 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3417 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003418 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003419 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003420 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003421 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003422 }
3423
Florian Fainellib6e978e2014-07-21 15:29:22 -07003424 /* Turn off the clocks */
3425 clk_disable_unprepare(priv->clk);
3426
Florian Fainellica8cf342015-03-23 15:09:51 -07003427 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003428}
3429
3430static int bcmgenet_resume(struct device *d)
3431{
3432 struct net_device *dev = dev_get_drvdata(d);
3433 struct bcmgenet_priv *priv = netdev_priv(dev);
3434 unsigned long dma_ctrl;
3435 int ret;
3436 u32 reg;
3437
3438 if (!netif_running(dev))
3439 return 0;
3440
3441 /* Turn on the clock */
3442 ret = clk_prepare_enable(priv->clk);
3443 if (ret)
3444 return ret;
3445
Florian Fainellia6f31f52015-03-23 15:09:57 -07003446 /* If this is an internal GPHY, power it back on now, before UniMAC is
3447 * brought out of reset as absolutely no UniMAC activity is allowed
3448 */
Florian Fainellic624f892015-07-16 15:51:17 -07003449 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003450 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3451
Florian Fainellib6e978e2014-07-21 15:29:22 -07003452 bcmgenet_umac_reset(priv);
3453
3454 ret = init_umac(priv);
3455 if (ret)
3456 goto out_clk_disable;
3457
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003458 /* From WOL-enabled suspend, switch to regular clock */
3459 if (priv->wolopts)
3460 clk_disable_unprepare(priv->clk_wol);
3461
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003462 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003463 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003464 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003465
Florian Fainellib6e978e2014-07-21 15:29:22 -07003466 /* disable ethernet MAC while updating its registers */
3467 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3468
3469 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3470
Florian Fainellic624f892015-07-16 15:51:17 -07003471 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003472 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3473 reg |= EXT_ENERGY_DET_MASK;
3474 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3475 }
3476
Florian Fainelli98bb7392014-08-11 14:50:45 -07003477 if (priv->wolopts)
3478 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3479
Florian Fainellib6e978e2014-07-21 15:29:22 -07003480 /* Disable RX/TX DMA and flush TX queues */
3481 dma_ctrl = bcmgenet_dma_disable(priv);
3482
3483 /* Reinitialize TDMA and RDMA and SW housekeeping */
3484 ret = bcmgenet_init_dma(priv);
3485 if (ret) {
3486 netdev_err(dev, "failed to initialize DMA\n");
3487 goto out_clk_disable;
3488 }
3489
3490 /* Always enable ring 16 - descriptor ring */
3491 bcmgenet_enable_dma(priv, dma_ctrl);
3492
3493 netif_device_attach(dev);
3494
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003495 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003496
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003497 if (priv->eee.eee_enabled)
3498 bcmgenet_eee_enable_set(dev, true);
3499
Florian Fainellib6e978e2014-07-21 15:29:22 -07003500 bcmgenet_netif_start(dev);
3501
3502 return 0;
3503
3504out_clk_disable:
3505 clk_disable_unprepare(priv->clk);
3506 return ret;
3507}
3508#endif /* CONFIG_PM_SLEEP */
3509
3510static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3511
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003512static struct platform_driver bcmgenet_driver = {
3513 .probe = bcmgenet_probe,
3514 .remove = bcmgenet_remove,
3515 .driver = {
3516 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003517 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003518 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003519 },
3520};
3521module_platform_driver(bcmgenet_driver);
3522
3523MODULE_AUTHOR("Broadcom Corporation");
3524MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3525MODULE_ALIAS("platform:bcmgenet");
3526MODULE_LICENSE("GPL");