blob: fcd10dbd121cf6e2684fde5b2666f7184bfaaa63 [file] [log] [blame]
Oded Gabbay130e0372015-06-12 21:35:14 +03001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include "amdgpu_amdkfd.h"
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080024#include "amd_shared.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030025#include <drm/drmP.h>
26#include "amdgpu.h"
Alex Deucher2db0cdb2017-06-07 12:59:29 -040027#include "amdgpu_gfx.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030028#include <linux/module.h>
29
Oded Gabbay130e0372015-06-12 21:35:14 +030030const struct kgd2kfd_calls *kgd2kfd;
Kent Russell8eabaf52017-08-15 23:00:04 -040031bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030032
Felix Kuehling155494d2018-02-06 20:32:36 -050033static const unsigned int compute_vmid_bitmap = 0xFF00;
34
Oded Gabbayefb1c652016-02-09 13:30:12 +020035int amdgpu_amdkfd_init(void)
Oded Gabbay130e0372015-06-12 21:35:14 +030036{
Oded Gabbayefb1c652016-02-09 13:30:12 +020037 int ret;
38
Oded Gabbay130e0372015-06-12 21:35:14 +030039#if defined(CONFIG_HSA_AMD_MODULE)
Kent Russell8eabaf52017-08-15 23:00:04 -040040 int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030041
42 kgd2kfd_init_p = symbol_request(kgd2kfd_init);
43
44 if (kgd2kfd_init_p == NULL)
Oded Gabbayefb1c652016-02-09 13:30:12 +020045 return -ENOENT;
46
47 ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
48 if (ret) {
49 symbol_put(kgd2kfd_init);
50 kgd2kfd = NULL;
51 }
52
53#elif defined(CONFIG_HSA_AMD)
54 ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
55 if (ret)
56 kgd2kfd = NULL;
57
58#else
59 ret = -ENOENT;
Oded Gabbay130e0372015-06-12 21:35:14 +030060#endif
Felix Kuehlinga46a2cd2018-02-06 20:32:38 -050061 amdgpu_amdkfd_gpuvm_init_mem_limits();
Oded Gabbayefb1c652016-02-09 13:30:12 +020062
63 return ret;
Oded Gabbay130e0372015-06-12 21:35:14 +030064}
65
Oded Gabbay130e0372015-06-12 21:35:14 +030066void amdgpu_amdkfd_fini(void)
67{
68 if (kgd2kfd) {
69 kgd2kfd->exit();
70 symbol_put(kgd2kfd_init);
71 }
72}
73
Andres Rodriguezdc102c42017-02-01 17:02:13 -050074void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +030075{
Felix Kuehling5c33f212017-07-28 16:54:54 -040076 const struct kfd2kgd_calls *kfd2kgd;
77
78 if (!kgd2kfd)
79 return;
80
81 switch (adev->asic_type) {
82#ifdef CONFIG_DRM_AMDGPU_CIK
83 case CHIP_KAVERI:
Felix Kuehling30d13422018-01-04 17:17:48 -050084 case CHIP_HAWAII:
Felix Kuehling5c33f212017-07-28 16:54:54 -040085 kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
86 break;
87#endif
88 case CHIP_CARRIZO:
Felix Kuehling30d13422018-01-04 17:17:48 -050089 case CHIP_TONGA:
90 case CHIP_FIJI:
91 case CHIP_POLARIS10:
92 case CHIP_POLARIS11:
Felix Kuehling5c33f212017-07-28 16:54:54 -040093 kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
94 break;
Felix Kuehlingd5a114a2018-04-10 17:33:01 -040095 case CHIP_VEGA10:
96 case CHIP_RAVEN:
97 kfd2kgd = amdgpu_amdkfd_gfx_9_0_get_functions();
98 break;
Felix Kuehling5c33f212017-07-28 16:54:54 -040099 default:
pding9953b722017-10-26 09:30:38 +0800100 dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
Felix Kuehling5c33f212017-07-28 16:54:54 -0400101 return;
102 }
103
104 adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
105 adev->pdev, kfd2kgd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300106}
107
Alex Deucher22cb0162017-12-14 16:27:11 -0500108/**
109 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
110 * setup amdkfd
111 *
112 * @adev: amdgpu_device pointer
113 * @aperture_base: output returning doorbell aperture base physical address
114 * @aperture_size: output returning doorbell aperture size in bytes
115 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
116 *
117 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
118 * takes doorbells required for its own rings and reports the setup to amdkfd.
119 * amdgpu reserved doorbells are at the start of the doorbell aperture.
120 */
121static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
122 phys_addr_t *aperture_base,
123 size_t *aperture_size,
124 size_t *start_offset)
125{
126 /*
127 * The first num_doorbells are used by amdgpu.
128 * amdkfd takes whatever's left in the aperture.
129 */
130 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
131 *aperture_base = adev->doorbell.base;
132 *aperture_size = adev->doorbell.size;
133 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
134 } else {
135 *aperture_base = 0;
136 *aperture_size = 0;
137 *start_offset = 0;
138 }
139}
140
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500141void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300142{
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500143 int i;
144 int last_valid_bit;
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500145 if (adev->kfd) {
Oded Gabbay130e0372015-06-12 21:35:14 +0300146 struct kgd2kfd_shared_resources gpu_resources = {
Felix Kuehling155494d2018-02-06 20:32:36 -0500147 .compute_vmid_bitmap = compute_vmid_bitmap,
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500148 .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
Felix Kuehling155494d2018-02-06 20:32:36 -0500149 .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
150 .gpuvm_size = min(adev->vm_manager.max_pfn
151 << AMDGPU_GPU_PAGE_SHIFT,
152 AMDGPU_VA_HOLE_START),
153 .drm_render_minor = adev->ddev->render->index
Oded Gabbay130e0372015-06-12 21:35:14 +0300154 };
155
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500156 /* this is going to have a few of the MSBs set that we need to
157 * clear */
158 bitmap_complement(gpu_resources.queue_bitmap,
159 adev->gfx.mec.queue_bitmap,
160 KGD_MAX_QUEUES);
161
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400162 /* remove the KIQ bit as well */
163 if (adev->gfx.kiq.ring.ready)
Alex Deucher2db0cdb2017-06-07 12:59:29 -0400164 clear_bit(amdgpu_gfx_queue_to_bit(adev,
165 adev->gfx.kiq.ring.me - 1,
166 adev->gfx.kiq.ring.pipe,
167 adev->gfx.kiq.ring.queue),
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400168 gpu_resources.queue_bitmap);
169
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500170 /* According to linux/bitmap.h we shouldn't use bitmap_clear if
171 * nbits is not compile time constant */
Jay Cornwall3447d222017-07-13 20:21:53 -0500172 last_valid_bit = 1 /* only first MEC can have compute queues */
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500173 * adev->gfx.mec.num_pipe_per_mec
174 * adev->gfx.mec.num_queue_per_pipe;
175 for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
176 clear_bit(i, gpu_resources.queue_bitmap);
177
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500178 amdgpu_doorbell_get_kfd_info(adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300179 &gpu_resources.doorbell_physical_address,
180 &gpu_resources.doorbell_aperture_size,
181 &gpu_resources.doorbell_start_offset);
182
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500183 kgd2kfd->device_init(adev->kfd, &gpu_resources);
Oded Gabbay130e0372015-06-12 21:35:14 +0300184 }
185}
186
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500187void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300188{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500189 if (adev->kfd) {
190 kgd2kfd->device_exit(adev->kfd);
191 adev->kfd = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300192 }
193}
194
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500195void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300196 const void *ih_ring_entry)
197{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500198 if (adev->kfd)
199 kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
Oded Gabbay130e0372015-06-12 21:35:14 +0300200}
201
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500202void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300203{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500204 if (adev->kfd)
205 kgd2kfd->suspend(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300206}
207
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500208int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300209{
210 int r = 0;
211
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500212 if (adev->kfd)
213 r = kgd2kfd->resume(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300214
215 return r;
216}
217
Oded Gabbay130e0372015-06-12 21:35:14 +0300218int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
219 void **mem_obj, uint64_t *gpu_addr,
220 void **cpu_ptr)
221{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500222 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Yong Zhao473fee42018-02-06 20:32:31 -0500223 struct amdgpu_bo *bo = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300224 int r;
Yong Zhao473fee42018-02-06 20:32:31 -0500225 uint64_t gpu_addr_tmp = 0;
226 void *cpu_ptr_tmp = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300227
Christian Königeab3de22018-03-14 14:48:17 -0500228 r = amdgpu_bo_create(adev, size, PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
229 AMDGPU_GEM_CREATE_CPU_GTT_USWC, ttm_bo_type_kernel,
230 NULL, &bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300231 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500232 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300233 "failed to allocate BO for amdkfd (%d)\n", r);
234 return r;
235 }
236
237 /* map the buffer */
Yong Zhao473fee42018-02-06 20:32:31 -0500238 r = amdgpu_bo_reserve(bo, true);
Oded Gabbay130e0372015-06-12 21:35:14 +0300239 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500240 dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300241 goto allocate_mem_reserve_bo_failed;
242 }
243
Yong Zhao473fee42018-02-06 20:32:31 -0500244 r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT,
245 &gpu_addr_tmp);
Oded Gabbay130e0372015-06-12 21:35:14 +0300246 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500247 dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300248 goto allocate_mem_pin_bo_failed;
249 }
Oded Gabbay130e0372015-06-12 21:35:14 +0300250
Yong Zhao473fee42018-02-06 20:32:31 -0500251 r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
Oded Gabbay130e0372015-06-12 21:35:14 +0300252 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500253 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300254 "(%d) failed to map bo to kernel for amdkfd\n", r);
255 goto allocate_mem_kmap_bo_failed;
256 }
Oded Gabbay130e0372015-06-12 21:35:14 +0300257
Yong Zhao473fee42018-02-06 20:32:31 -0500258 *mem_obj = bo;
259 *gpu_addr = gpu_addr_tmp;
260 *cpu_ptr = cpu_ptr_tmp;
261
262 amdgpu_bo_unreserve(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300263
264 return 0;
265
266allocate_mem_kmap_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500267 amdgpu_bo_unpin(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300268allocate_mem_pin_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500269 amdgpu_bo_unreserve(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300270allocate_mem_reserve_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500271 amdgpu_bo_unref(&bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300272
273 return r;
274}
275
276void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
277{
Yong Zhao473fee42018-02-06 20:32:31 -0500278 struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;
Oded Gabbay130e0372015-06-12 21:35:14 +0300279
Yong Zhao473fee42018-02-06 20:32:31 -0500280 amdgpu_bo_reserve(bo, true);
281 amdgpu_bo_kunmap(bo);
282 amdgpu_bo_unpin(bo);
283 amdgpu_bo_unreserve(bo);
284 amdgpu_bo_unref(&(bo));
Oded Gabbay130e0372015-06-12 21:35:14 +0300285}
286
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500287void get_local_mem_info(struct kgd_dev *kgd,
288 struct kfd_local_mem_info *mem_info)
289{
290 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
291 uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
292 ~((1ULL << 32) - 1);
Christian König770d13b2018-01-12 14:52:22 +0100293 resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500294
295 memset(mem_info, 0, sizeof(*mem_info));
Christian König770d13b2018-01-12 14:52:22 +0100296 if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
297 mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
298 mem_info->local_mem_size_private = adev->gmc.real_vram_size -
299 adev->gmc.visible_vram_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500300 } else {
301 mem_info->local_mem_size_public = 0;
Christian König770d13b2018-01-12 14:52:22 +0100302 mem_info->local_mem_size_private = adev->gmc.real_vram_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500303 }
Christian König770d13b2018-01-12 14:52:22 +0100304 mem_info->vram_width = adev->gmc.vram_width;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500305
Arnd Bergmannfb8baef2018-01-08 13:53:56 +0100306 pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
Christian König770d13b2018-01-12 14:52:22 +0100307 &adev->gmc.aper_base, &aper_limit,
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500308 mem_info->local_mem_size_public,
309 mem_info->local_mem_size_private);
310
Shaoyun Liu4a2ba392018-02-05 16:41:33 -0500311 if (amdgpu_emu_mode == 1) {
312 mem_info->mem_clk_max = 100;
313 return;
314 }
315
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500316 if (amdgpu_sriov_vf(adev))
317 mem_info->mem_clk_max = adev->clock.default_mclk / 100;
318 else
319 mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
320}
321
Oded Gabbay130e0372015-06-12 21:35:14 +0300322uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
323{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500324 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300325
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500326 if (adev->gfx.funcs->get_gpu_clock_counter)
327 return adev->gfx.funcs->get_gpu_clock_counter(adev);
Oded Gabbay130e0372015-06-12 21:35:14 +0300328 return 0;
329}
330
331uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
332{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500333 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300334
Felix Kuehlinga9efcc12017-11-27 18:29:43 -0500335 /* the sclk is in quantas of 10kHz */
Shaoyun Liu4a2ba392018-02-05 16:41:33 -0500336 if (amdgpu_emu_mode == 1)
337 return 100;
338
Felix Kuehlinga9efcc12017-11-27 18:29:43 -0500339 if (amdgpu_sriov_vf(adev))
340 return adev->clock.default_sclk / 100;
341
342 return amdgpu_dpm_get_sclk(adev, false) / 100;
Oded Gabbay130e0372015-06-12 21:35:14 +0300343}
Flora Cuiebdebf42017-12-08 23:08:40 -0500344
345void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
346{
347 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
348 struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
349
350 memset(cu_info, 0, sizeof(*cu_info));
351 if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
352 return;
353
354 cu_info->cu_active_number = acu_info.number;
355 cu_info->cu_ao_mask = acu_info.ao_cu_mask;
356 memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
357 sizeof(acu_info.bitmap));
358 cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
359 cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
360 cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
361 cu_info->simd_per_cu = acu_info.simd_per_cu;
362 cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
363 cu_info->wave_front_size = acu_info.wave_front_size;
364 cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
365 cu_info->lds_size = acu_info.lds_size;
366}
Kent Russell9f0a0b42017-12-08 23:09:05 -0500367
368uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
369{
370 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
371
372 return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
373}
Felix Kuehling155494d2018-02-06 20:32:36 -0500374
Felix Kuehling4c660c82018-02-06 20:32:39 -0500375int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
376 uint32_t vmid, uint64_t gpu_addr,
377 uint32_t *ib_cmd, uint32_t ib_len)
378{
379 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
380 struct amdgpu_job *job;
381 struct amdgpu_ib *ib;
382 struct amdgpu_ring *ring;
383 struct dma_fence *f = NULL;
384 int ret;
385
386 switch (engine) {
387 case KGD_ENGINE_MEC1:
388 ring = &adev->gfx.compute_ring[0];
389 break;
390 case KGD_ENGINE_SDMA1:
391 ring = &adev->sdma.instance[0].ring;
392 break;
393 case KGD_ENGINE_SDMA2:
394 ring = &adev->sdma.instance[1].ring;
395 break;
396 default:
397 pr_err("Invalid engine in IB submission: %d\n", engine);
398 ret = -EINVAL;
399 goto err;
400 }
401
402 ret = amdgpu_job_alloc(adev, 1, &job, NULL);
403 if (ret)
404 goto err;
405
406 ib = &job->ibs[0];
407 memset(ib, 0, sizeof(struct amdgpu_ib));
408
409 ib->gpu_addr = gpu_addr;
410 ib->ptr = ib_cmd;
411 ib->length_dw = ib_len;
412 /* This works for NO_HWS. TODO: need to handle without knowing VMID */
413 job->vmid = vmid;
414
415 ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
416 if (ret) {
417 DRM_ERROR("amdgpu: failed to schedule IB.\n");
418 goto err_ib_sched;
419 }
420
421 ret = dma_fence_wait(f, false);
422
423err_ib_sched:
424 dma_fence_put(f);
425 amdgpu_job_free(job);
426err:
427 return ret;
428}
429
Felix Kuehling155494d2018-02-06 20:32:36 -0500430bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
431{
432 if (adev->kfd) {
433 if ((1 << vmid) & compute_vmid_bitmap)
434 return true;
435 }
436
437 return false;
438}