blob: 1e0b94ba2ef1814b184f8715c01affc48bc17324 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
Jeff Kirsher876d2d62011-10-21 20:01:34 +000028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000033#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080037#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000041#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042#include <linux/mii.h>
43#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080045#include <linux/if_vlan.h>
46#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070047#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080048#include <linux/delay.h>
49#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000050#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080053#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080054#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040055#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000056#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070057#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070058#include <linux/dca.h>
59#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080060#include "igb.h"
61
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080062#define MAJ 3
Carolyn Wybornybe0c0062012-04-09 23:13:02 +000063#define MIN 4
64#define BUILD 7
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080065#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000066__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080067char igb_driver_name[] = "igb";
68char igb_driver_version[] = DRV_VERSION;
69static const char igb_driver_string[] =
70 "Intel(R) Gigabit Ethernet Network Driver";
Carolyn Wyborny6e861322012-01-18 22:13:27 +000071static const char igb_copyright[] = "Copyright (c) 2007-2012 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080072
Auke Kok9d5c8242008-01-24 02:22:38 -080073static const struct e1000_info *igb_info_tbl[] = {
74 [board_82575] = &e1000_82575_info,
75};
76
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000077static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000078 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
79 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000087 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000089 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000095 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
96 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070097 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000099 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
108 /* required last entry */
109 {0, }
110};
111
112MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
113
114void igb_reset(struct igb_adapter *);
115static int igb_setup_all_tx_resources(struct igb_adapter *);
116static int igb_setup_all_rx_resources(struct igb_adapter *);
117static void igb_free_all_tx_resources(struct igb_adapter *);
118static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000119static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800120static int igb_probe(struct pci_dev *, const struct pci_device_id *);
121static void __devexit igb_remove(struct pci_dev *pdev);
122static int igb_sw_init(struct igb_adapter *);
123static int igb_open(struct net_device *);
124static int igb_close(struct net_device *);
125static void igb_configure_tx(struct igb_adapter *);
126static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800127static void igb_clean_all_tx_rings(struct igb_adapter *);
128static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700129static void igb_clean_tx_ring(struct igb_ring *);
130static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000131static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800132static void igb_update_phy_info(unsigned long);
133static void igb_watchdog(unsigned long);
134static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000135static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000136static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
137 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800138static int igb_change_mtu(struct net_device *, int);
139static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000140static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static irqreturn_t igb_intr(int irq, void *);
142static irqreturn_t igb_intr_msi(int irq, void *);
143static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000144static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700145#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000146static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700147static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700149static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000150static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000151static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800152static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
153static void igb_tx_timeout(struct net_device *);
154static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000155static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Jiri Pirko8e586132011-12-08 19:52:37 -0500156static int igb_vlan_rx_add_vid(struct net_device *, u16);
157static int igb_vlan_rx_kill_vid(struct net_device *, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800158static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000159static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800160static void igb_ping_all_vfs(struct igb_adapter *);
161static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800162static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000163static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000165static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
166static int igb_ndo_set_vf_vlan(struct net_device *netdev,
167 int vf, u16 vlan, u8 qos);
168static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
169static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
170 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000171static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000172
173#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000174static int igb_vf_configure(struct igb_adapter *adapter, int vf);
175static int igb_find_enabled_vfs(struct igb_adapter *adapter);
176static int igb_check_vf_assignment(struct igb_adapter *adapter);
RongQing Li46a01692011-10-18 22:52:35 +0000177#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800178
Auke Kok9d5c8242008-01-24 02:22:38 -0800179#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000180#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000181static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000182#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000183static int igb_resume(struct device *);
184#ifdef CONFIG_PM_RUNTIME
185static int igb_runtime_suspend(struct device *dev);
186static int igb_runtime_resume(struct device *dev);
187static int igb_runtime_idle(struct device *dev);
188#endif
189static const struct dev_pm_ops igb_pm_ops = {
190 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
191 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
192 igb_runtime_idle)
193};
Auke Kok9d5c8242008-01-24 02:22:38 -0800194#endif
195static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700196#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700197static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
198static struct notifier_block dca_notifier = {
199 .notifier_call = igb_notify_dca,
200 .next = NULL,
201 .priority = 0
202};
203#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800204#ifdef CONFIG_NET_POLL_CONTROLLER
205/* for netdump / net console */
206static void igb_netpoll(struct net_device *);
207#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800208#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000209static unsigned int max_vfs = 0;
210module_param(max_vfs, uint, 0);
211MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
212 "per physical function");
213#endif /* CONFIG_PCI_IOV */
214
Auke Kok9d5c8242008-01-24 02:22:38 -0800215static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
216 pci_channel_state_t);
217static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
218static void igb_io_resume(struct pci_dev *);
219
220static struct pci_error_handlers igb_err_handler = {
221 .error_detected = igb_io_error_detected,
222 .slot_reset = igb_io_slot_reset,
223 .resume = igb_io_resume,
224};
225
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000226static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800227
228static struct pci_driver igb_driver = {
229 .name = igb_driver_name,
230 .id_table = igb_pci_tbl,
231 .probe = igb_probe,
232 .remove = __devexit_p(igb_remove),
233#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000234 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800235#endif
236 .shutdown = igb_shutdown,
237 .err_handler = &igb_err_handler
238};
239
240MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
241MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
242MODULE_LICENSE("GPL");
243MODULE_VERSION(DRV_VERSION);
244
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000245#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
246static int debug = -1;
247module_param(debug, int, 0);
248MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
249
Taku Izumic97ec422010-04-27 14:39:30 +0000250struct igb_reg_info {
251 u32 ofs;
252 char *name;
253};
254
255static const struct igb_reg_info igb_reg_info_tbl[] = {
256
257 /* General Registers */
258 {E1000_CTRL, "CTRL"},
259 {E1000_STATUS, "STATUS"},
260 {E1000_CTRL_EXT, "CTRL_EXT"},
261
262 /* Interrupt Registers */
263 {E1000_ICR, "ICR"},
264
265 /* RX Registers */
266 {E1000_RCTL, "RCTL"},
267 {E1000_RDLEN(0), "RDLEN"},
268 {E1000_RDH(0), "RDH"},
269 {E1000_RDT(0), "RDT"},
270 {E1000_RXDCTL(0), "RXDCTL"},
271 {E1000_RDBAL(0), "RDBAL"},
272 {E1000_RDBAH(0), "RDBAH"},
273
274 /* TX Registers */
275 {E1000_TCTL, "TCTL"},
276 {E1000_TDBAL(0), "TDBAL"},
277 {E1000_TDBAH(0), "TDBAH"},
278 {E1000_TDLEN(0), "TDLEN"},
279 {E1000_TDH(0), "TDH"},
280 {E1000_TDT(0), "TDT"},
281 {E1000_TXDCTL(0), "TXDCTL"},
282 {E1000_TDFH, "TDFH"},
283 {E1000_TDFT, "TDFT"},
284 {E1000_TDFHS, "TDFHS"},
285 {E1000_TDFPC, "TDFPC"},
286
287 /* List Terminator */
288 {}
289};
290
291/*
292 * igb_regdump - register printout routine
293 */
294static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
295{
296 int n = 0;
297 char rname[16];
298 u32 regs[8];
299
300 switch (reginfo->ofs) {
301 case E1000_RDLEN(0):
302 for (n = 0; n < 4; n++)
303 regs[n] = rd32(E1000_RDLEN(n));
304 break;
305 case E1000_RDH(0):
306 for (n = 0; n < 4; n++)
307 regs[n] = rd32(E1000_RDH(n));
308 break;
309 case E1000_RDT(0):
310 for (n = 0; n < 4; n++)
311 regs[n] = rd32(E1000_RDT(n));
312 break;
313 case E1000_RXDCTL(0):
314 for (n = 0; n < 4; n++)
315 regs[n] = rd32(E1000_RXDCTL(n));
316 break;
317 case E1000_RDBAL(0):
318 for (n = 0; n < 4; n++)
319 regs[n] = rd32(E1000_RDBAL(n));
320 break;
321 case E1000_RDBAH(0):
322 for (n = 0; n < 4; n++)
323 regs[n] = rd32(E1000_RDBAH(n));
324 break;
325 case E1000_TDBAL(0):
326 for (n = 0; n < 4; n++)
327 regs[n] = rd32(E1000_RDBAL(n));
328 break;
329 case E1000_TDBAH(0):
330 for (n = 0; n < 4; n++)
331 regs[n] = rd32(E1000_TDBAH(n));
332 break;
333 case E1000_TDLEN(0):
334 for (n = 0; n < 4; n++)
335 regs[n] = rd32(E1000_TDLEN(n));
336 break;
337 case E1000_TDH(0):
338 for (n = 0; n < 4; n++)
339 regs[n] = rd32(E1000_TDH(n));
340 break;
341 case E1000_TDT(0):
342 for (n = 0; n < 4; n++)
343 regs[n] = rd32(E1000_TDT(n));
344 break;
345 case E1000_TXDCTL(0):
346 for (n = 0; n < 4; n++)
347 regs[n] = rd32(E1000_TXDCTL(n));
348 break;
349 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000350 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000351 return;
352 }
353
354 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000355 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
356 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000357}
358
359/*
360 * igb_dump - Print registers, tx-rings and rx-rings
361 */
362static void igb_dump(struct igb_adapter *adapter)
363{
364 struct net_device *netdev = adapter->netdev;
365 struct e1000_hw *hw = &adapter->hw;
366 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000367 struct igb_ring *tx_ring;
368 union e1000_adv_tx_desc *tx_desc;
369 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000370 struct igb_ring *rx_ring;
371 union e1000_adv_rx_desc *rx_desc;
372 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000373 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000374
375 if (!netif_msg_hw(adapter))
376 return;
377
378 /* Print netdevice Info */
379 if (netdev) {
380 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000381 pr_info("Device Name state trans_start "
382 "last_rx\n");
383 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
384 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000385 }
386
387 /* Print Registers */
388 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000389 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000390 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
391 reginfo->name; reginfo++) {
392 igb_regdump(hw, reginfo);
393 }
394
395 /* Print TX Ring Summary */
396 if (!netdev || !netif_running(netdev))
397 goto exit;
398
399 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000400 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000401 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000402 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000403 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000404 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000405 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
406 n, tx_ring->next_to_use, tx_ring->next_to_clean,
407 (u64)buffer_info->dma,
408 buffer_info->length,
409 buffer_info->next_to_watch,
410 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000411 }
412
413 /* Print TX Rings */
414 if (!netif_msg_tx_done(adapter))
415 goto rx_ring_summary;
416
417 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
418
419 /* Transmit Descriptor Formats
420 *
421 * Advanced Transmit Descriptor
422 * +--------------------------------------------------------------+
423 * 0 | Buffer Address [63:0] |
424 * +--------------------------------------------------------------+
425 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
426 * +--------------------------------------------------------------+
427 * 63 46 45 40 39 38 36 35 32 31 24 15 0
428 */
429
430 for (n = 0; n < adapter->num_tx_queues; n++) {
431 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000432 pr_info("------------------------------------\n");
433 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
434 pr_info("------------------------------------\n");
435 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
436 "[bi->dma ] leng ntw timestamp "
437 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000438
439 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000440 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000441 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000442 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000443 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000444 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000445 if (i == tx_ring->next_to_use &&
446 i == tx_ring->next_to_clean)
447 next_desc = " NTC/U";
448 else if (i == tx_ring->next_to_use)
449 next_desc = " NTU";
450 else if (i == tx_ring->next_to_clean)
451 next_desc = " NTC";
452 else
453 next_desc = "";
454
455 pr_info("T [0x%03X] %016llX %016llX %016llX"
456 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000457 le64_to_cpu(u0->a),
458 le64_to_cpu(u0->b),
459 (u64)buffer_info->dma,
460 buffer_info->length,
461 buffer_info->next_to_watch,
462 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000463 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000464
465 if (netif_msg_pktdata(adapter) && buffer_info->dma != 0)
466 print_hex_dump(KERN_INFO, "",
467 DUMP_PREFIX_ADDRESS,
468 16, 1, phys_to_virt(buffer_info->dma),
469 buffer_info->length, true);
470 }
471 }
472
473 /* Print RX Rings Summary */
474rx_ring_summary:
475 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000476 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000477 for (n = 0; n < adapter->num_rx_queues; n++) {
478 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000479 pr_info(" %5d %5X %5X\n",
480 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000481 }
482
483 /* Print RX Rings */
484 if (!netif_msg_rx_status(adapter))
485 goto exit;
486
487 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
488
489 /* Advanced Receive Descriptor (Read) Format
490 * 63 1 0
491 * +-----------------------------------------------------+
492 * 0 | Packet Buffer Address [63:1] |A0/NSE|
493 * +----------------------------------------------+------+
494 * 8 | Header Buffer Address [63:1] | DD |
495 * +-----------------------------------------------------+
496 *
497 *
498 * Advanced Receive Descriptor (Write-Back) Format
499 *
500 * 63 48 47 32 31 30 21 20 17 16 4 3 0
501 * +------------------------------------------------------+
502 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
503 * | Checksum Ident | | | | Type | Type |
504 * +------------------------------------------------------+
505 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
506 * +------------------------------------------------------+
507 * 63 48 47 32 31 20 19 0
508 */
509
510 for (n = 0; n < adapter->num_rx_queues; n++) {
511 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000512 pr_info("------------------------------------\n");
513 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
514 pr_info("------------------------------------\n");
515 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
516 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
517 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
518 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000519
520 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000521 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000522 struct igb_rx_buffer *buffer_info;
523 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000524 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000525 u0 = (struct my_u0 *)rx_desc;
526 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000527
528 if (i == rx_ring->next_to_use)
529 next_desc = " NTU";
530 else if (i == rx_ring->next_to_clean)
531 next_desc = " NTC";
532 else
533 next_desc = "";
534
Taku Izumic97ec422010-04-27 14:39:30 +0000535 if (staterr & E1000_RXD_STAT_DD) {
536 /* Descriptor Done */
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000537 pr_info("%s[0x%03X] %016llX %016llX -------"
538 "--------- %p%s\n", "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000539 le64_to_cpu(u0->a),
540 le64_to_cpu(u0->b),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000541 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000542 } else {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000543 pr_info("%s[0x%03X] %016llX %016llX %016llX"
544 " %p%s\n", "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000545 le64_to_cpu(u0->a),
546 le64_to_cpu(u0->b),
547 (u64)buffer_info->dma,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000548 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000549
550 if (netif_msg_pktdata(adapter)) {
551 print_hex_dump(KERN_INFO, "",
552 DUMP_PREFIX_ADDRESS,
553 16, 1,
554 phys_to_virt(buffer_info->dma),
Alexander Duyck44390ca2011-08-26 07:43:38 +0000555 IGB_RX_HDR_LEN, true);
556 print_hex_dump(KERN_INFO, "",
557 DUMP_PREFIX_ADDRESS,
558 16, 1,
559 phys_to_virt(
560 buffer_info->page_dma +
561 buffer_info->page_offset),
562 PAGE_SIZE/2, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000563 }
564 }
Taku Izumic97ec422010-04-27 14:39:30 +0000565 }
566 }
567
568exit:
569 return;
570}
571
Auke Kok9d5c8242008-01-24 02:22:38 -0800572/**
Alexander Duyckc0410762010-03-25 13:10:08 +0000573 * igb_get_hw_dev - return device
Auke Kok9d5c8242008-01-24 02:22:38 -0800574 * used by hardware layer to print debugging information
575 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000576struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800577{
578 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000579 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800580}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000581
582/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800583 * igb_init_module - Driver Registration Routine
584 *
585 * igb_init_module is the first routine called when the driver is
586 * loaded. All it does is register with the PCI subsystem.
587 **/
588static int __init igb_init_module(void)
589{
590 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000591 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800592 igb_driver_string, igb_driver_version);
593
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000594 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800595
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700596#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700597 dca_register_notify(&dca_notifier);
598#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800599 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800600 return ret;
601}
602
603module_init(igb_init_module);
604
605/**
606 * igb_exit_module - Driver Exit Cleanup Routine
607 *
608 * igb_exit_module is called just before the driver is removed
609 * from memory.
610 **/
611static void __exit igb_exit_module(void)
612{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700613#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700614 dca_unregister_notify(&dca_notifier);
615#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800616 pci_unregister_driver(&igb_driver);
617}
618
619module_exit(igb_exit_module);
620
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800621#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
622/**
623 * igb_cache_ring_register - Descriptor ring to register mapping
624 * @adapter: board private structure to initialize
625 *
626 * Once we know the feature-set enabled for the device, we'll cache
627 * the register offset the descriptor ring is assigned to.
628 **/
629static void igb_cache_ring_register(struct igb_adapter *adapter)
630{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000631 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000632 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800633
634 switch (adapter->hw.mac.type) {
635 case e1000_82576:
636 /* The queues are allocated for virtualization such that VF 0
637 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
638 * In order to avoid collision we start at the first free queue
639 * and continue consuming queues in the same sequence
640 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000641 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000642 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000643 adapter->rx_ring[i]->reg_idx = rbase_offset +
644 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000645 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800646 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000647 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000648 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000649 case e1000_i210:
650 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800651 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000652 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000653 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000654 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000655 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800656 break;
657 }
658}
659
Alexander Duyck047e0032009-10-27 15:49:27 +0000660static void igb_free_queues(struct igb_adapter *adapter)
661{
Alexander Duyck3025a442010-02-17 01:02:39 +0000662 int i;
Alexander Duyck047e0032009-10-27 15:49:27 +0000663
Alexander Duyck3025a442010-02-17 01:02:39 +0000664 for (i = 0; i < adapter->num_tx_queues; i++) {
665 kfree(adapter->tx_ring[i]);
666 adapter->tx_ring[i] = NULL;
667 }
668 for (i = 0; i < adapter->num_rx_queues; i++) {
669 kfree(adapter->rx_ring[i]);
670 adapter->rx_ring[i] = NULL;
671 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000672 adapter->num_rx_queues = 0;
673 adapter->num_tx_queues = 0;
674}
675
Auke Kok9d5c8242008-01-24 02:22:38 -0800676/**
677 * igb_alloc_queues - Allocate memory for all rings
678 * @adapter: board private structure to initialize
679 *
680 * We allocate one ring per queue at run-time since we don't know the
681 * number of queues at compile-time.
682 **/
683static int igb_alloc_queues(struct igb_adapter *adapter)
684{
Alexander Duyck3025a442010-02-17 01:02:39 +0000685 struct igb_ring *ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800686 int i;
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000687 int orig_node = adapter->node;
Auke Kok9d5c8242008-01-24 02:22:38 -0800688
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700689 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000690 if (orig_node == -1) {
691 int cur_node = next_online_node(adapter->node);
692 if (cur_node == MAX_NUMNODES)
693 cur_node = first_online_node;
694 adapter->node = cur_node;
695 }
696 ring = kzalloc_node(sizeof(struct igb_ring), GFP_KERNEL,
697 adapter->node);
698 if (!ring)
699 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000700 if (!ring)
701 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800702 ring->count = adapter->tx_ring_count;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700703 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000704 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000705 ring->netdev = adapter->netdev;
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000706 ring->numa_node = adapter->node;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000707 /* For 82575, context index must be unique per ring. */
708 if (adapter->hw.mac.type == e1000_82575)
Alexander Duyck866cff02011-08-26 07:45:36 +0000709 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
Alexander Duyck3025a442010-02-17 01:02:39 +0000710 adapter->tx_ring[i] = ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700711 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000712 /* Restore the adapter's original node */
713 adapter->node = orig_node;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000714
Auke Kok9d5c8242008-01-24 02:22:38 -0800715 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000716 if (orig_node == -1) {
717 int cur_node = next_online_node(adapter->node);
718 if (cur_node == MAX_NUMNODES)
719 cur_node = first_online_node;
720 adapter->node = cur_node;
721 }
722 ring = kzalloc_node(sizeof(struct igb_ring), GFP_KERNEL,
723 adapter->node);
724 if (!ring)
725 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000726 if (!ring)
727 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800728 ring->count = adapter->rx_ring_count;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700729 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000730 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000731 ring->netdev = adapter->netdev;
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000732 ring->numa_node = adapter->node;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000733 /* set flag indicating ring supports SCTP checksum offload */
734 if (adapter->hw.mac.type >= e1000_82576)
Alexander Duyck866cff02011-08-26 07:45:36 +0000735 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
Alexander Duyck8be10e92011-08-26 07:47:11 +0000736
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000737 /*
738 * On i350, i210, and i211, loopback VLAN packets
739 * have the tag byte-swapped.
740 * */
741 if (adapter->hw.mac.type >= e1000_i350)
Alexander Duyck8be10e92011-08-26 07:47:11 +0000742 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
743
Alexander Duyck3025a442010-02-17 01:02:39 +0000744 adapter->rx_ring[i] = ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800745 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000746 /* Restore the adapter's original node */
747 adapter->node = orig_node;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800748
749 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000750
Auke Kok9d5c8242008-01-24 02:22:38 -0800751 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800752
Alexander Duyck047e0032009-10-27 15:49:27 +0000753err:
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000754 /* Restore the adapter's original node */
755 adapter->node = orig_node;
Alexander Duyck047e0032009-10-27 15:49:27 +0000756 igb_free_queues(adapter);
Alexander Duycka88f10e2008-07-08 15:13:38 -0700757
Alexander Duyck047e0032009-10-27 15:49:27 +0000758 return -ENOMEM;
Alexander Duycka88f10e2008-07-08 15:13:38 -0700759}
760
Alexander Duyck4be000c2011-08-26 07:45:52 +0000761/**
762 * igb_write_ivar - configure ivar for given MSI-X vector
763 * @hw: pointer to the HW structure
764 * @msix_vector: vector number we are allocating to a given ring
765 * @index: row index of IVAR register to write within IVAR table
766 * @offset: column offset of in IVAR, should be multiple of 8
767 *
768 * This function is intended to handle the writing of the IVAR register
769 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
770 * each containing an cause allocation for an Rx and Tx ring, and a
771 * variable number of rows depending on the number of queues supported.
772 **/
773static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
774 int index, int offset)
775{
776 u32 ivar = array_rd32(E1000_IVAR0, index);
777
778 /* clear any bits that are currently set */
779 ivar &= ~((u32)0xFF << offset);
780
781 /* write vector and valid bit */
782 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
783
784 array_wr32(E1000_IVAR0, index, ivar);
785}
786
Auke Kok9d5c8242008-01-24 02:22:38 -0800787#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000788static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800789{
Alexander Duyck047e0032009-10-27 15:49:27 +0000790 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800791 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000792 int rx_queue = IGB_N0_QUEUE;
793 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000794 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000795
Alexander Duyck0ba82992011-08-26 07:45:47 +0000796 if (q_vector->rx.ring)
797 rx_queue = q_vector->rx.ring->reg_idx;
798 if (q_vector->tx.ring)
799 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700800
801 switch (hw->mac.type) {
802 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800803 /* The 82575 assigns vectors using a bitmask, which matches the
804 bitmask for the EICR/EIMS/EIMC registers. To assign one
805 or more queues to a vector, we write the appropriate bits
806 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000807 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800808 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000809 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800810 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000811 if (!adapter->msix_entries && msix_vector == 0)
812 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800813 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000814 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700815 break;
816 case e1000_82576:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000817 /*
818 * 82576 uses a table that essentially consists of 2 columns
819 * with 8 rows. The ordering is column-major so we use the
820 * lower 3 bits as the row index, and the 4th bit as the
821 * column offset.
822 */
823 if (rx_queue > IGB_N0_QUEUE)
824 igb_write_ivar(hw, msix_vector,
825 rx_queue & 0x7,
826 (rx_queue & 0x8) << 1);
827 if (tx_queue > IGB_N0_QUEUE)
828 igb_write_ivar(hw, msix_vector,
829 tx_queue & 0x7,
830 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000831 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700832 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000833 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000834 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000835 case e1000_i210:
836 case e1000_i211:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000837 /*
838 * On 82580 and newer adapters the scheme is similar to 82576
839 * however instead of ordering column-major we have things
840 * ordered row-major. So we traverse the table by using
841 * bit 0 as the column offset, and the remaining bits as the
842 * row index.
843 */
844 if (rx_queue > IGB_N0_QUEUE)
845 igb_write_ivar(hw, msix_vector,
846 rx_queue >> 1,
847 (rx_queue & 0x1) << 4);
848 if (tx_queue > IGB_N0_QUEUE)
849 igb_write_ivar(hw, msix_vector,
850 tx_queue >> 1,
851 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000852 q_vector->eims_value = 1 << msix_vector;
853 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700854 default:
855 BUG();
856 break;
857 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000858
859 /* add q_vector eims value to global eims_enable_mask */
860 adapter->eims_enable_mask |= q_vector->eims_value;
861
862 /* configure q_vector to set itr on first interrupt */
863 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800864}
865
866/**
867 * igb_configure_msix - Configure MSI-X hardware
868 *
869 * igb_configure_msix sets up the hardware to properly
870 * generate MSI-X interrupts.
871 **/
872static void igb_configure_msix(struct igb_adapter *adapter)
873{
874 u32 tmp;
875 int i, vector = 0;
876 struct e1000_hw *hw = &adapter->hw;
877
878 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800879
880 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700881 switch (hw->mac.type) {
882 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800883 tmp = rd32(E1000_CTRL_EXT);
884 /* enable MSI-X PBA support*/
885 tmp |= E1000_CTRL_EXT_PBA_CLR;
886
887 /* Auto-Mask interrupts upon ICR read. */
888 tmp |= E1000_CTRL_EXT_EIAME;
889 tmp |= E1000_CTRL_EXT_IRCA;
890
891 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000892
893 /* enable msix_other interrupt */
894 array_wr32(E1000_MSIXBM(0), vector++,
895 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700896 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800897
Alexander Duyck2d064c02008-07-08 15:10:12 -0700898 break;
899
900 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000901 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000902 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000903 case e1000_i210:
904 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000905 /* Turn on MSI-X capability first, or our settings
906 * won't stick. And it will take days to debug. */
907 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
908 E1000_GPIE_PBA | E1000_GPIE_EIAME |
909 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700910
Alexander Duyck047e0032009-10-27 15:49:27 +0000911 /* enable msix_other interrupt */
912 adapter->eims_other = 1 << vector;
913 tmp = (vector++ | E1000_IVAR_VALID) << 8;
914
915 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700916 break;
917 default:
918 /* do nothing, since nothing else supports MSI-X */
919 break;
920 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000921
922 adapter->eims_enable_mask |= adapter->eims_other;
923
Alexander Duyck26b39272010-02-17 01:00:41 +0000924 for (i = 0; i < adapter->num_q_vectors; i++)
925 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000926
Auke Kok9d5c8242008-01-24 02:22:38 -0800927 wrfl();
928}
929
930/**
931 * igb_request_msix - Initialize MSI-X interrupts
932 *
933 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
934 * kernel.
935 **/
936static int igb_request_msix(struct igb_adapter *adapter)
937{
938 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000939 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800940 int i, err = 0, vector = 0;
941
Auke Kok9d5c8242008-01-24 02:22:38 -0800942 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800943 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800944 if (err)
945 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000946 vector++;
947
948 for (i = 0; i < adapter->num_q_vectors; i++) {
949 struct igb_q_vector *q_vector = adapter->q_vector[i];
950
951 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
952
Alexander Duyck0ba82992011-08-26 07:45:47 +0000953 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000954 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000955 q_vector->rx.ring->queue_index);
956 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000957 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000958 q_vector->tx.ring->queue_index);
959 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000960 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000961 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000962 else
963 sprintf(q_vector->name, "%s-unused", netdev->name);
964
965 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800966 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000967 q_vector);
968 if (err)
969 goto out;
970 vector++;
971 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800972
Auke Kok9d5c8242008-01-24 02:22:38 -0800973 igb_configure_msix(adapter);
974 return 0;
975out:
976 return err;
977}
978
979static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
980{
981 if (adapter->msix_entries) {
982 pci_disable_msix(adapter->pdev);
983 kfree(adapter->msix_entries);
984 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000985 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800986 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000987 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800988}
989
Alexander Duyck047e0032009-10-27 15:49:27 +0000990/**
991 * igb_free_q_vectors - Free memory allocated for interrupt vectors
992 * @adapter: board private structure to initialize
993 *
994 * This function frees the memory allocated to the q_vectors. In addition if
995 * NAPI is enabled it will delete any references to the NAPI struct prior
996 * to freeing the q_vector.
997 **/
998static void igb_free_q_vectors(struct igb_adapter *adapter)
999{
1000 int v_idx;
1001
1002 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
1003 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1004 adapter->q_vector[v_idx] = NULL;
Nick Nunleyfe0592b2010-02-17 01:05:35 +00001005 if (!q_vector)
1006 continue;
Alexander Duyck047e0032009-10-27 15:49:27 +00001007 netif_napi_del(&q_vector->napi);
1008 kfree(q_vector);
1009 }
1010 adapter->num_q_vectors = 0;
1011}
1012
1013/**
1014 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1015 *
1016 * This function resets the device so that it has 0 rx queues, tx queues, and
1017 * MSI-X interrupts allocated.
1018 */
1019static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1020{
1021 igb_free_queues(adapter);
1022 igb_free_q_vectors(adapter);
1023 igb_reset_interrupt_capability(adapter);
1024}
Auke Kok9d5c8242008-01-24 02:22:38 -08001025
1026/**
1027 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1028 *
1029 * Attempt to configure interrupts using the best available
1030 * capabilities of the hardware and kernel.
1031 **/
Ben Hutchings21adef32010-09-27 08:28:39 +00001032static int igb_set_interrupt_capability(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08001033{
1034 int err;
1035 int numvecs, i;
1036
Alexander Duyck83b71802009-02-06 23:15:45 +00001037 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001038 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001039 if (adapter->vfs_allocated_count)
1040 adapter->num_tx_queues = 1;
1041 else
1042 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001043
Alexander Duyck047e0032009-10-27 15:49:27 +00001044 /* start with one vector for every rx queue */
1045 numvecs = adapter->num_rx_queues;
1046
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001047 /* if tx handler is separate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001048 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1049 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001050
1051 /* store the number of vectors reserved for queues */
1052 adapter->num_q_vectors = numvecs;
1053
1054 /* add 1 vector for link status interrupts */
1055 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001056 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1057 GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001058
Auke Kok9d5c8242008-01-24 02:22:38 -08001059 if (!adapter->msix_entries)
1060 goto msi_only;
1061
1062 for (i = 0; i < numvecs; i++)
1063 adapter->msix_entries[i].entry = i;
1064
1065 err = pci_enable_msix(adapter->pdev,
1066 adapter->msix_entries,
1067 numvecs);
1068 if (err == 0)
Alexander Duyck34a20e82008-08-26 04:25:13 -07001069 goto out;
Auke Kok9d5c8242008-01-24 02:22:38 -08001070
1071 igb_reset_interrupt_capability(adapter);
1072
1073 /* If we can't do MSI-X, try MSI */
1074msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001075#ifdef CONFIG_PCI_IOV
1076 /* disable SR-IOV for non MSI-X configurations */
1077 if (adapter->vf_data) {
1078 struct e1000_hw *hw = &adapter->hw;
1079 /* disable iov and allow time for transactions to clear */
1080 pci_disable_sriov(adapter->pdev);
1081 msleep(500);
1082
1083 kfree(adapter->vf_data);
1084 adapter->vf_data = NULL;
1085 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001086 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001087 msleep(100);
1088 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1089 }
1090#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001091 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001092 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001093 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001094 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001095 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001096 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001097 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001098 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck34a20e82008-08-26 04:25:13 -07001099out:
Ben Hutchings21adef32010-09-27 08:28:39 +00001100 /* Notify the stack of the (possibly) reduced queue counts. */
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001101 rtnl_lock();
Ben Hutchings21adef32010-09-27 08:28:39 +00001102 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001103 err = netif_set_real_num_rx_queues(adapter->netdev,
1104 adapter->num_rx_queues);
1105 rtnl_unlock();
1106 return err;
Auke Kok9d5c8242008-01-24 02:22:38 -08001107}
1108
1109/**
Alexander Duyck047e0032009-10-27 15:49:27 +00001110 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1111 * @adapter: board private structure to initialize
1112 *
1113 * We allocate one q_vector per queue interrupt. If allocation fails we
1114 * return -ENOMEM.
1115 **/
1116static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1117{
1118 struct igb_q_vector *q_vector;
1119 struct e1000_hw *hw = &adapter->hw;
1120 int v_idx;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001121 int orig_node = adapter->node;
Alexander Duyck047e0032009-10-27 15:49:27 +00001122
1123 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001124 if ((adapter->num_q_vectors == (adapter->num_rx_queues +
1125 adapter->num_tx_queues)) &&
1126 (adapter->num_rx_queues == v_idx))
1127 adapter->node = orig_node;
1128 if (orig_node == -1) {
1129 int cur_node = next_online_node(adapter->node);
1130 if (cur_node == MAX_NUMNODES)
1131 cur_node = first_online_node;
1132 adapter->node = cur_node;
1133 }
1134 q_vector = kzalloc_node(sizeof(struct igb_q_vector), GFP_KERNEL,
1135 adapter->node);
1136 if (!q_vector)
1137 q_vector = kzalloc(sizeof(struct igb_q_vector),
1138 GFP_KERNEL);
Alexander Duyck047e0032009-10-27 15:49:27 +00001139 if (!q_vector)
1140 goto err_out;
1141 q_vector->adapter = adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00001142 q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
1143 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001144 netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
1145 adapter->q_vector[v_idx] = q_vector;
1146 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001147 /* Restore the adapter's original node */
1148 adapter->node = orig_node;
1149
Alexander Duyck047e0032009-10-27 15:49:27 +00001150 return 0;
1151
1152err_out:
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001153 /* Restore the adapter's original node */
1154 adapter->node = orig_node;
Nick Nunleyfe0592b2010-02-17 01:05:35 +00001155 igb_free_q_vectors(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001156 return -ENOMEM;
1157}
1158
1159static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
1160 int ring_idx, int v_idx)
1161{
Alexander Duyck3025a442010-02-17 01:02:39 +00001162 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001163
Alexander Duyck0ba82992011-08-26 07:45:47 +00001164 q_vector->rx.ring = adapter->rx_ring[ring_idx];
1165 q_vector->rx.ring->q_vector = q_vector;
1166 q_vector->rx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001167 q_vector->itr_val = adapter->rx_itr_setting;
1168 if (q_vector->itr_val && q_vector->itr_val <= 3)
1169 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001170}
1171
1172static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
1173 int ring_idx, int v_idx)
1174{
Alexander Duyck3025a442010-02-17 01:02:39 +00001175 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001176
Alexander Duyck0ba82992011-08-26 07:45:47 +00001177 q_vector->tx.ring = adapter->tx_ring[ring_idx];
1178 q_vector->tx.ring->q_vector = q_vector;
1179 q_vector->tx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001180 q_vector->itr_val = adapter->tx_itr_setting;
Alexander Duyck0ba82992011-08-26 07:45:47 +00001181 q_vector->tx.work_limit = adapter->tx_work_limit;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001182 if (q_vector->itr_val && q_vector->itr_val <= 3)
1183 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001184}
1185
1186/**
1187 * igb_map_ring_to_vector - maps allocated queues to vectors
1188 *
1189 * This function maps the recently allocated queues to vectors.
1190 **/
1191static int igb_map_ring_to_vector(struct igb_adapter *adapter)
1192{
1193 int i;
1194 int v_idx = 0;
1195
1196 if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
1197 (adapter->num_q_vectors < adapter->num_tx_queues))
1198 return -ENOMEM;
1199
1200 if (adapter->num_q_vectors >=
1201 (adapter->num_rx_queues + adapter->num_tx_queues)) {
1202 for (i = 0; i < adapter->num_rx_queues; i++)
1203 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1204 for (i = 0; i < adapter->num_tx_queues; i++)
1205 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1206 } else {
1207 for (i = 0; i < adapter->num_rx_queues; i++) {
1208 if (i < adapter->num_tx_queues)
1209 igb_map_tx_ring_to_vector(adapter, i, v_idx);
1210 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1211 }
1212 for (; i < adapter->num_tx_queues; i++)
1213 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1214 }
1215 return 0;
1216}
1217
1218/**
1219 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1220 *
1221 * This function initializes the interrupts and allocates all of the queues.
1222 **/
1223static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
1224{
1225 struct pci_dev *pdev = adapter->pdev;
1226 int err;
1227
Ben Hutchings21adef32010-09-27 08:28:39 +00001228 err = igb_set_interrupt_capability(adapter);
1229 if (err)
1230 return err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001231
1232 err = igb_alloc_q_vectors(adapter);
1233 if (err) {
1234 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1235 goto err_alloc_q_vectors;
1236 }
1237
1238 err = igb_alloc_queues(adapter);
1239 if (err) {
1240 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
1241 goto err_alloc_queues;
1242 }
1243
1244 err = igb_map_ring_to_vector(adapter);
1245 if (err) {
1246 dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
1247 goto err_map_queues;
1248 }
1249
1250
1251 return 0;
1252err_map_queues:
1253 igb_free_queues(adapter);
1254err_alloc_queues:
1255 igb_free_q_vectors(adapter);
1256err_alloc_q_vectors:
1257 igb_reset_interrupt_capability(adapter);
1258 return err;
1259}
1260
1261/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001262 * igb_request_irq - initialize interrupts
1263 *
1264 * Attempts to configure interrupts using the best available
1265 * capabilities of the hardware and kernel.
1266 **/
1267static int igb_request_irq(struct igb_adapter *adapter)
1268{
1269 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001270 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001271 int err = 0;
1272
1273 if (adapter->msix_entries) {
1274 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001275 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001276 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001277 /* fall back to MSI */
Alexander Duyck047e0032009-10-27 15:49:27 +00001278 igb_clear_interrupt_scheme(adapter);
Alexander Duyckc74d5882011-08-26 07:46:45 +00001279 if (!pci_enable_msi(pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001280 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001281 igb_free_all_tx_resources(adapter);
1282 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001283 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001284 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001285 adapter->num_q_vectors = 1;
1286 err = igb_alloc_q_vectors(adapter);
1287 if (err) {
1288 dev_err(&pdev->dev,
1289 "Unable to allocate memory for vectors\n");
1290 goto request_done;
1291 }
1292 err = igb_alloc_queues(adapter);
1293 if (err) {
1294 dev_err(&pdev->dev,
1295 "Unable to allocate memory for queues\n");
1296 igb_free_q_vectors(adapter);
1297 goto request_done;
1298 }
1299 igb_setup_all_tx_resources(adapter);
1300 igb_setup_all_rx_resources(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001301 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001302
Alexander Duyckc74d5882011-08-26 07:46:45 +00001303 igb_assign_vector(adapter->q_vector[0], 0);
1304
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001305 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001306 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001307 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001308 if (!err)
1309 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001310
Auke Kok9d5c8242008-01-24 02:22:38 -08001311 /* fall back to legacy interrupts */
1312 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001313 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001314 }
1315
Alexander Duyckc74d5882011-08-26 07:46:45 +00001316 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001317 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001318
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001319 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001320 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001321 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001322
1323request_done:
1324 return err;
1325}
1326
1327static void igb_free_irq(struct igb_adapter *adapter)
1328{
Auke Kok9d5c8242008-01-24 02:22:38 -08001329 if (adapter->msix_entries) {
1330 int vector = 0, i;
1331
Alexander Duyck047e0032009-10-27 15:49:27 +00001332 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001333
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001334 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001335 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001336 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001337 } else {
1338 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001339 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001340}
1341
1342/**
1343 * igb_irq_disable - Mask off interrupt generation on the NIC
1344 * @adapter: board private structure
1345 **/
1346static void igb_irq_disable(struct igb_adapter *adapter)
1347{
1348 struct e1000_hw *hw = &adapter->hw;
1349
Alexander Duyck25568a52009-10-27 23:49:59 +00001350 /*
1351 * we need to be careful when disabling interrupts. The VFs are also
1352 * mapped into these registers and so clearing the bits can cause
1353 * issues on the VF drivers so we only need to clear what we set
1354 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001355 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001356 u32 regval = rd32(E1000_EIAM);
1357 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1358 wr32(E1000_EIMC, adapter->eims_enable_mask);
1359 regval = rd32(E1000_EIAC);
1360 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001361 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001362
1363 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001364 wr32(E1000_IMC, ~0);
1365 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001366 if (adapter->msix_entries) {
1367 int i;
1368 for (i = 0; i < adapter->num_q_vectors; i++)
1369 synchronize_irq(adapter->msix_entries[i].vector);
1370 } else {
1371 synchronize_irq(adapter->pdev->irq);
1372 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001373}
1374
1375/**
1376 * igb_irq_enable - Enable default interrupt generation settings
1377 * @adapter: board private structure
1378 **/
1379static void igb_irq_enable(struct igb_adapter *adapter)
1380{
1381 struct e1000_hw *hw = &adapter->hw;
1382
1383 if (adapter->msix_entries) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001384 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001385 u32 regval = rd32(E1000_EIAC);
1386 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1387 regval = rd32(E1000_EIAM);
1388 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001389 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001390 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001391 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001392 ims |= E1000_IMS_VMMB;
1393 }
1394 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001395 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001396 wr32(E1000_IMS, IMS_ENABLE_MASK |
1397 E1000_IMS_DRSTA);
1398 wr32(E1000_IAM, IMS_ENABLE_MASK |
1399 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001400 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001401}
1402
1403static void igb_update_mng_vlan(struct igb_adapter *adapter)
1404{
Alexander Duyck51466232009-10-27 23:47:35 +00001405 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001406 u16 vid = adapter->hw.mng_cookie.vlan_id;
1407 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001408
Alexander Duyck51466232009-10-27 23:47:35 +00001409 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1410 /* add VID to filter table */
1411 igb_vfta_set(hw, vid, true);
1412 adapter->mng_vlan_id = vid;
1413 } else {
1414 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1415 }
1416
1417 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1418 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001419 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001420 /* remove VID from filter table */
1421 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001422 }
1423}
1424
1425/**
1426 * igb_release_hw_control - release control of the h/w to f/w
1427 * @adapter: address of board private structure
1428 *
1429 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1430 * For ASF and Pass Through versions of f/w this means that the
1431 * driver is no longer loaded.
1432 *
1433 **/
1434static void igb_release_hw_control(struct igb_adapter *adapter)
1435{
1436 struct e1000_hw *hw = &adapter->hw;
1437 u32 ctrl_ext;
1438
1439 /* Let firmware take over control of h/w */
1440 ctrl_ext = rd32(E1000_CTRL_EXT);
1441 wr32(E1000_CTRL_EXT,
1442 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1443}
1444
Auke Kok9d5c8242008-01-24 02:22:38 -08001445/**
1446 * igb_get_hw_control - get control of the h/w from f/w
1447 * @adapter: address of board private structure
1448 *
1449 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1450 * For ASF and Pass Through versions of f/w this means that
1451 * the driver is loaded.
1452 *
1453 **/
1454static void igb_get_hw_control(struct igb_adapter *adapter)
1455{
1456 struct e1000_hw *hw = &adapter->hw;
1457 u32 ctrl_ext;
1458
1459 /* Let firmware know the driver has taken over */
1460 ctrl_ext = rd32(E1000_CTRL_EXT);
1461 wr32(E1000_CTRL_EXT,
1462 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1463}
1464
Auke Kok9d5c8242008-01-24 02:22:38 -08001465/**
1466 * igb_configure - configure the hardware for RX and TX
1467 * @adapter: private board structure
1468 **/
1469static void igb_configure(struct igb_adapter *adapter)
1470{
1471 struct net_device *netdev = adapter->netdev;
1472 int i;
1473
1474 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001475 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001476
1477 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001478
Alexander Duyck85b430b2009-10-27 15:50:29 +00001479 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001480 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001481 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001482
1483 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001484 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001485
1486 igb_rx_fifo_flush_82575(&adapter->hw);
1487
Alexander Duyckc493ea42009-03-20 00:16:50 +00001488 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001489 * at least 1 descriptor unused to make sure
1490 * next_to_use != next_to_clean */
1491 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001492 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001493 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001494 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001495}
1496
Nick Nunley88a268c2010-02-17 01:01:59 +00001497/**
1498 * igb_power_up_link - Power up the phy/serdes link
1499 * @adapter: address of board private structure
1500 **/
1501void igb_power_up_link(struct igb_adapter *adapter)
1502{
1503 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1504 igb_power_up_phy_copper(&adapter->hw);
1505 else
1506 igb_power_up_serdes_link_82575(&adapter->hw);
Koki Sanagia95a0742012-01-04 20:23:38 +00001507 igb_reset_phy(&adapter->hw);
Nick Nunley88a268c2010-02-17 01:01:59 +00001508}
1509
1510/**
1511 * igb_power_down_link - Power down the phy/serdes link
1512 * @adapter: address of board private structure
1513 */
1514static void igb_power_down_link(struct igb_adapter *adapter)
1515{
1516 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1517 igb_power_down_phy_copper_82575(&adapter->hw);
1518 else
1519 igb_shutdown_serdes_link_82575(&adapter->hw);
1520}
Auke Kok9d5c8242008-01-24 02:22:38 -08001521
1522/**
1523 * igb_up - Open the interface and prepare it to handle traffic
1524 * @adapter: board private structure
1525 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001526int igb_up(struct igb_adapter *adapter)
1527{
1528 struct e1000_hw *hw = &adapter->hw;
1529 int i;
1530
1531 /* hardware has been reset, we need to reload some things */
1532 igb_configure(adapter);
1533
1534 clear_bit(__IGB_DOWN, &adapter->state);
1535
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001536 for (i = 0; i < adapter->num_q_vectors; i++)
1537 napi_enable(&(adapter->q_vector[i]->napi));
1538
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001539 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001540 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001541 else
1542 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001543
1544 /* Clear any pending interrupts. */
1545 rd32(E1000_ICR);
1546 igb_irq_enable(adapter);
1547
Alexander Duyckd4960302009-10-27 15:53:45 +00001548 /* notify VFs that reset has been completed */
1549 if (adapter->vfs_allocated_count) {
1550 u32 reg_data = rd32(E1000_CTRL_EXT);
1551 reg_data |= E1000_CTRL_EXT_PFRSTD;
1552 wr32(E1000_CTRL_EXT, reg_data);
1553 }
1554
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001555 netif_tx_start_all_queues(adapter->netdev);
1556
Alexander Duyck25568a52009-10-27 23:49:59 +00001557 /* start the watchdog. */
1558 hw->mac.get_link_status = 1;
1559 schedule_work(&adapter->watchdog_task);
1560
Auke Kok9d5c8242008-01-24 02:22:38 -08001561 return 0;
1562}
1563
1564void igb_down(struct igb_adapter *adapter)
1565{
Auke Kok9d5c8242008-01-24 02:22:38 -08001566 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001567 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001568 u32 tctl, rctl;
1569 int i;
1570
1571 /* signal that we're down so the interrupt handler does not
1572 * reschedule our watchdog timer */
1573 set_bit(__IGB_DOWN, &adapter->state);
1574
1575 /* disable receives in the hardware */
1576 rctl = rd32(E1000_RCTL);
1577 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1578 /* flush and sleep below */
1579
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001580 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001581
1582 /* disable transmits in the hardware */
1583 tctl = rd32(E1000_TCTL);
1584 tctl &= ~E1000_TCTL_EN;
1585 wr32(E1000_TCTL, tctl);
1586 /* flush both disables and wait for them to finish */
1587 wrfl();
1588 msleep(10);
1589
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001590 for (i = 0; i < adapter->num_q_vectors; i++)
1591 napi_disable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08001592
Auke Kok9d5c8242008-01-24 02:22:38 -08001593 igb_irq_disable(adapter);
1594
1595 del_timer_sync(&adapter->watchdog_timer);
1596 del_timer_sync(&adapter->phy_info_timer);
1597
Auke Kok9d5c8242008-01-24 02:22:38 -08001598 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001599
1600 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001601 spin_lock(&adapter->stats64_lock);
1602 igb_update_stats(adapter, &adapter->stats64);
1603 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001604
Auke Kok9d5c8242008-01-24 02:22:38 -08001605 adapter->link_speed = 0;
1606 adapter->link_duplex = 0;
1607
Jeff Kirsher30236822008-06-24 17:01:15 -07001608 if (!pci_channel_offline(adapter->pdev))
1609 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001610 igb_clean_all_tx_rings(adapter);
1611 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001612#ifdef CONFIG_IGB_DCA
1613
1614 /* since we reset the hardware DCA settings were cleared */
1615 igb_setup_dca(adapter);
1616#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001617}
1618
1619void igb_reinit_locked(struct igb_adapter *adapter)
1620{
1621 WARN_ON(in_interrupt());
1622 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1623 msleep(1);
1624 igb_down(adapter);
1625 igb_up(adapter);
1626 clear_bit(__IGB_RESETTING, &adapter->state);
1627}
1628
1629void igb_reset(struct igb_adapter *adapter)
1630{
Alexander Duyck090b1792009-10-27 23:51:55 +00001631 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001632 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001633 struct e1000_mac_info *mac = &hw->mac;
1634 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001635 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1636 u16 hwm;
1637
1638 /* Repartition Pba for greater than 9k mtu
1639 * To take effect CTRL.RST is required.
1640 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001641 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001642 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00001643 case e1000_82580:
1644 pba = rd32(E1000_RXPBS);
1645 pba = igb_rxpbs_adjust_82580(pba);
1646 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001647 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001648 pba = rd32(E1000_RXPBS);
1649 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001650 break;
1651 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001652 case e1000_i210:
1653 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001654 default:
1655 pba = E1000_PBA_34K;
1656 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001657 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001658
Alexander Duyck2d064c02008-07-08 15:10:12 -07001659 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1660 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001661 /* adjust PBA for jumbo frames */
1662 wr32(E1000_PBA, pba);
1663
1664 /* To maintain wire speed transmits, the Tx FIFO should be
1665 * large enough to accommodate two full transmit packets,
1666 * rounded up to the next 1KB and expressed in KB. Likewise,
1667 * the Rx FIFO should be large enough to accommodate at least
1668 * one full receive packet and is similarly rounded up and
1669 * expressed in KB. */
1670 pba = rd32(E1000_PBA);
1671 /* upper 16 bits has Tx packet buffer allocation size in KB */
1672 tx_space = pba >> 16;
1673 /* lower 16 bits has Rx packet buffer allocation size in KB */
1674 pba &= 0xffff;
1675 /* the tx fifo also stores 16 bytes of information about the tx
1676 * but don't include ethernet FCS because hardware appends it */
1677 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001678 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001679 ETH_FCS_LEN) * 2;
1680 min_tx_space = ALIGN(min_tx_space, 1024);
1681 min_tx_space >>= 10;
1682 /* software strips receive CRC, so leave room for it */
1683 min_rx_space = adapter->max_frame_size;
1684 min_rx_space = ALIGN(min_rx_space, 1024);
1685 min_rx_space >>= 10;
1686
1687 /* If current Tx allocation is less than the min Tx FIFO size,
1688 * and the min Tx FIFO size is less than the current Rx FIFO
1689 * allocation, take space away from current Rx allocation */
1690 if (tx_space < min_tx_space &&
1691 ((min_tx_space - tx_space) < pba)) {
1692 pba = pba - (min_tx_space - tx_space);
1693
1694 /* if short on rx space, rx wins and must trump tx
1695 * adjustment */
1696 if (pba < min_rx_space)
1697 pba = min_rx_space;
1698 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001699 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001700 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001701
1702 /* flow control settings */
1703 /* The high water mark must be low enough to fit one full frame
1704 * (or the size used for early receive) above it in the Rx FIFO.
1705 * Set it to the lower of:
1706 * - 90% of the Rx FIFO size, or
1707 * - the full Rx FIFO size minus one full frame */
1708 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001709 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001710
Alexander Duyckd405ea32009-12-23 13:21:27 +00001711 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1712 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001713 fc->pause_time = 0xFFFF;
1714 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001715 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001716
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001717 /* disable receive for all VFs and wait one second */
1718 if (adapter->vfs_allocated_count) {
1719 int i;
1720 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001721 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001722
1723 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001724 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001725
1726 /* disable transmits and receives */
1727 wr32(E1000_VFRE, 0);
1728 wr32(E1000_VFTE, 0);
1729 }
1730
Auke Kok9d5c8242008-01-24 02:22:38 -08001731 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001732 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001733 wr32(E1000_WUC, 0);
1734
Alexander Duyck330a6d62009-10-27 23:51:35 +00001735 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001736 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001737
Matthew Vicka27416b2012-04-18 02:57:44 +00001738 /*
1739 * Flow control settings reset on hardware reset, so guarantee flow
1740 * control is off when forcing speed.
1741 */
1742 if (!hw->mac.autoneg)
1743 igb_force_mac_fc(hw);
1744
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001745 igb_init_dmac(adapter, pba);
Nick Nunley88a268c2010-02-17 01:01:59 +00001746 if (!netif_running(adapter->netdev))
1747 igb_power_down_link(adapter);
1748
Auke Kok9d5c8242008-01-24 02:22:38 -08001749 igb_update_mng_vlan(adapter);
1750
1751 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1752 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1753
Alexander Duyck330a6d62009-10-27 23:51:35 +00001754 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001755}
1756
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001757static netdev_features_t igb_fix_features(struct net_device *netdev,
1758 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001759{
1760 /*
1761 * Since there is no support for separate rx/tx vlan accel
1762 * enable/disable make sure tx flag is always in same state as rx.
1763 */
1764 if (features & NETIF_F_HW_VLAN_RX)
1765 features |= NETIF_F_HW_VLAN_TX;
1766 else
1767 features &= ~NETIF_F_HW_VLAN_TX;
1768
1769 return features;
1770}
1771
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001772static int igb_set_features(struct net_device *netdev,
1773 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00001774{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001775 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001776 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00001777
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001778 if (changed & NETIF_F_HW_VLAN_RX)
1779 igb_vlan_mode(netdev, features);
1780
Ben Greear89eaefb2012-03-06 09:41:58 +00001781 if (!(changed & NETIF_F_RXALL))
1782 return 0;
1783
1784 netdev->features = features;
1785
1786 if (netif_running(netdev))
1787 igb_reinit_locked(adapter);
1788 else
1789 igb_reset(adapter);
1790
Michał Mirosławac52caa2011-06-08 08:38:01 +00001791 return 0;
1792}
1793
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001794static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001795 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001796 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00001797 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001798 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001799 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001800 .ndo_set_mac_address = igb_set_mac,
1801 .ndo_change_mtu = igb_change_mtu,
1802 .ndo_do_ioctl = igb_ioctl,
1803 .ndo_tx_timeout = igb_tx_timeout,
1804 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001805 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1806 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001807 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1808 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1809 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1810 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001811#ifdef CONFIG_NET_POLL_CONTROLLER
1812 .ndo_poll_controller = igb_netpoll,
1813#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001814 .ndo_fix_features = igb_fix_features,
1815 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001816};
1817
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001818/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001819 * igb_set_fw_version - Configure version string for ethtool
1820 * @adapter: adapter struct
1821 *
1822 **/
1823void igb_set_fw_version(struct igb_adapter *adapter)
1824{
1825 struct e1000_hw *hw = &adapter->hw;
1826 u16 eeprom_verh, eeprom_verl, comb_verh, comb_verl, comb_offset;
1827 u16 major, build, patch, fw_version;
1828 u32 etrack_id;
1829
1830 hw->nvm.ops.read(hw, 5, 1, &fw_version);
1831 if (adapter->hw.mac.type != e1000_i211) {
1832 hw->nvm.ops.read(hw, NVM_ETRACK_WORD, 1, &eeprom_verh);
1833 hw->nvm.ops.read(hw, (NVM_ETRACK_WORD + 1), 1, &eeprom_verl);
1834 etrack_id = (eeprom_verh << IGB_ETRACK_SHIFT) | eeprom_verl;
1835
1836 /* combo image version needs to be found */
1837 hw->nvm.ops.read(hw, NVM_COMB_VER_PTR, 1, &comb_offset);
1838 if ((comb_offset != 0x0) &&
1839 (comb_offset != IGB_NVM_VER_INVALID)) {
1840 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset
1841 + 1), 1, &comb_verh);
1842 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset),
1843 1, &comb_verl);
1844
1845 /* Only display Option Rom if it exists and is valid */
1846 if ((comb_verh && comb_verl) &&
1847 ((comb_verh != IGB_NVM_VER_INVALID) &&
1848 (comb_verl != IGB_NVM_VER_INVALID))) {
1849 major = comb_verl >> IGB_COMB_VER_SHFT;
1850 build = (comb_verl << IGB_COMB_VER_SHFT) |
1851 (comb_verh >> IGB_COMB_VER_SHFT);
1852 patch = comb_verh & IGB_COMB_VER_MASK;
1853 snprintf(adapter->fw_version,
1854 sizeof(adapter->fw_version),
1855 "%d.%d%d, 0x%08x, %d.%d.%d",
1856 (fw_version & IGB_MAJOR_MASK) >>
1857 IGB_MAJOR_SHIFT,
1858 (fw_version & IGB_MINOR_MASK) >>
1859 IGB_MINOR_SHIFT,
1860 (fw_version & IGB_BUILD_MASK),
1861 etrack_id, major, build, patch);
1862 goto out;
1863 }
1864 }
1865 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1866 "%d.%d%d, 0x%08x",
1867 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1868 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1869 (fw_version & IGB_BUILD_MASK), etrack_id);
1870 } else {
1871 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1872 "%d.%d%d",
1873 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1874 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1875 (fw_version & IGB_BUILD_MASK));
1876 }
1877out:
1878 return;
1879}
1880
1881/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001882 * igb_probe - Device Initialization Routine
1883 * @pdev: PCI device information struct
1884 * @ent: entry in igb_pci_tbl
1885 *
1886 * Returns 0 on success, negative on failure
1887 *
1888 * igb_probe initializes an adapter identified by a pci_dev structure.
1889 * The OS initialization, configuring of the adapter private structure,
1890 * and a hardware reset occur.
1891 **/
1892static int __devinit igb_probe(struct pci_dev *pdev,
1893 const struct pci_device_id *ent)
1894{
1895 struct net_device *netdev;
1896 struct igb_adapter *adapter;
1897 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001898 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001899 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00001900 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001901 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1902 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001903 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001904 u16 eeprom_apme_mask = IGB_EEPROM_APME;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001905 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08001906
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001907 /* Catch broken hardware that put the wrong VF device ID in
1908 * the PCIe SR-IOV capability.
1909 */
1910 if (pdev->is_virtfn) {
1911 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001912 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001913 return -EINVAL;
1914 }
1915
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001916 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001917 if (err)
1918 return err;
1919
1920 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00001921 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001922 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001923 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001924 if (!err)
1925 pci_using_dac = 1;
1926 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00001927 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001928 if (err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001929 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001930 if (err) {
1931 dev_err(&pdev->dev, "No usable DMA "
1932 "configuration, aborting\n");
1933 goto err_dma;
1934 }
1935 }
1936 }
1937
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001938 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1939 IORESOURCE_MEM),
1940 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001941 if (err)
1942 goto err_pci_reg;
1943
Frans Pop19d5afd2009-10-02 10:04:12 -07001944 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001945
Auke Kok9d5c8242008-01-24 02:22:38 -08001946 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001947 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001948
1949 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001950 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00001951 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001952 if (!netdev)
1953 goto err_alloc_etherdev;
1954
1955 SET_NETDEV_DEV(netdev, &pdev->dev);
1956
1957 pci_set_drvdata(pdev, netdev);
1958 adapter = netdev_priv(netdev);
1959 adapter->netdev = netdev;
1960 adapter->pdev = pdev;
1961 hw = &adapter->hw;
1962 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00001963 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08001964
1965 mmio_start = pci_resource_start(pdev, 0);
1966 mmio_len = pci_resource_len(pdev, 0);
1967
1968 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001969 hw->hw_addr = ioremap(mmio_start, mmio_len);
1970 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001971 goto err_ioremap;
1972
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001973 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001974 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001975 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001976
1977 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1978
1979 netdev->mem_start = mmio_start;
1980 netdev->mem_end = mmio_start + mmio_len;
1981
Auke Kok9d5c8242008-01-24 02:22:38 -08001982 /* PCI config space info */
1983 hw->vendor_id = pdev->vendor;
1984 hw->device_id = pdev->device;
1985 hw->revision_id = pdev->revision;
1986 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1987 hw->subsystem_device_id = pdev->subsystem_device;
1988
Auke Kok9d5c8242008-01-24 02:22:38 -08001989 /* Copy the default MAC, PHY and NVM function pointers */
1990 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1991 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1992 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1993 /* Initialize skew-specific constants */
1994 err = ei->get_invariants(hw);
1995 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001996 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001997
Alexander Duyck450c87c2009-02-06 23:22:11 +00001998 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001999 err = igb_sw_init(adapter);
2000 if (err)
2001 goto err_sw_init;
2002
2003 igb_get_bus_info_pcie(hw);
2004
2005 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002006
2007 /* Copper options */
2008 if (hw->phy.media_type == e1000_media_type_copper) {
2009 hw->phy.mdix = AUTO_ALL_MODES;
2010 hw->phy.disable_polarity_correction = false;
2011 hw->phy.ms_type = e1000_ms_hw_default;
2012 }
2013
2014 if (igb_check_reset_block(hw))
2015 dev_info(&pdev->dev,
2016 "PHY reset is blocked due to SOL/IDER session.\n");
2017
Alexander Duyck077887c2011-08-26 07:46:29 +00002018 /*
2019 * features is initialized to 0 in allocation, it might have bits
2020 * set by igb_sw_init so we should use an or instead of an
2021 * assignment.
2022 */
2023 netdev->features |= NETIF_F_SG |
2024 NETIF_F_IP_CSUM |
2025 NETIF_F_IPV6_CSUM |
2026 NETIF_F_TSO |
2027 NETIF_F_TSO6 |
2028 NETIF_F_RXHASH |
2029 NETIF_F_RXCSUM |
2030 NETIF_F_HW_VLAN_RX |
2031 NETIF_F_HW_VLAN_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002032
Alexander Duyck077887c2011-08-26 07:46:29 +00002033 /* copy netdev features into list of user selectable features */
2034 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002035 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08002036
Alexander Duyck077887c2011-08-26 07:46:29 +00002037 /* set this bit last since it cannot be part of hw_features */
2038 netdev->features |= NETIF_F_HW_VLAN_FILTER;
2039
2040 netdev->vlan_features |= NETIF_F_TSO |
2041 NETIF_F_TSO6 |
2042 NETIF_F_IP_CSUM |
2043 NETIF_F_IPV6_CSUM |
2044 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002045
Ben Greear6b8f0922012-03-06 09:41:53 +00002046 netdev->priv_flags |= IFF_SUPP_NOFCS;
2047
Yi Zou7b872a52010-09-22 17:57:58 +00002048 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002049 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002050 netdev->vlan_features |= NETIF_F_HIGHDMA;
2051 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002052
Michał Mirosławac52caa2011-06-08 08:38:01 +00002053 if (hw->mac.type >= e1000_82576) {
2054 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002055 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002056 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002057
Jiri Pirko01789342011-08-16 06:29:00 +00002058 netdev->priv_flags |= IFF_UNICAST_FLT;
2059
Alexander Duyck330a6d62009-10-27 23:51:35 +00002060 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002061
2062 /* before reading the NVM, reset the controller to put the device in a
2063 * known good starting state */
2064 hw->mac.ops.reset_hw(hw);
2065
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002066 /*
2067 * make sure the NVM is good , i211 parts have special NVM that
2068 * doesn't contain a checksum
2069 */
2070 if (hw->mac.type != e1000_i211) {
2071 if (hw->nvm.ops.validate(hw) < 0) {
2072 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2073 err = -EIO;
2074 goto err_eeprom;
2075 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002076 }
2077
2078 /* copy the MAC address out of the NVM */
2079 if (hw->mac.ops.read_mac_addr(hw))
2080 dev_err(&pdev->dev, "NVM Read Error\n");
2081
2082 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
2083 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
2084
2085 if (!is_valid_ether_addr(netdev->perm_addr)) {
2086 dev_err(&pdev->dev, "Invalid MAC Address\n");
2087 err = -EIO;
2088 goto err_eeprom;
2089 }
2090
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002091 /* get firmware version for ethtool -i */
2092 igb_set_fw_version(adapter);
2093
Joe Perchesc061b182010-08-23 18:20:03 +00002094 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Alexander Duyck0e340482009-03-20 00:17:08 +00002095 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002096 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Alexander Duyck0e340482009-03-20 00:17:08 +00002097 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002098
2099 INIT_WORK(&adapter->reset_task, igb_reset_task);
2100 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2101
Alexander Duyck450c87c2009-02-06 23:22:11 +00002102 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002103 adapter->fc_autoneg = true;
2104 hw->mac.autoneg = true;
2105 hw->phy.autoneg_advertised = 0x2f;
2106
Alexander Duyck0cce1192009-07-23 18:10:24 +00002107 hw->fc.requested_mode = e1000_fc_default;
2108 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002109
Auke Kok9d5c8242008-01-24 02:22:38 -08002110 igb_validate_mdi_setting(hw);
2111
Auke Kok9d5c8242008-01-24 02:22:38 -08002112 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
2113 * enable the ACPI Magic Packet filter
2114 */
2115
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002116 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00002117 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Carolyn Wyborny6d337dc2011-07-07 00:24:56 +00002118 else if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002119 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2120 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2121 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002122 else if (hw->bus.func == 1)
2123 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002124
2125 if (eeprom_data & eeprom_apme_mask)
2126 adapter->eeprom_wol |= E1000_WUFC_MAG;
2127
2128 /* now that we have the eeprom settings, apply the special cases where
2129 * the eeprom may be wrong or the board simply won't support wake on
2130 * lan on a particular port */
2131 switch (pdev->device) {
2132 case E1000_DEV_ID_82575GB_QUAD_COPPER:
2133 adapter->eeprom_wol = 0;
2134 break;
2135 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002136 case E1000_DEV_ID_82576_FIBER:
2137 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002138 /* Wake events only supported on port A for dual fiber
2139 * regardless of eeprom setting */
2140 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2141 adapter->eeprom_wol = 0;
2142 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002143 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002144 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002145 /* if quad port adapter, disable WoL on all but port A */
2146 if (global_quad_port_a != 0)
2147 adapter->eeprom_wol = 0;
2148 else
2149 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2150 /* Reset for multiple quad port adapters */
2151 if (++global_quad_port_a == 4)
2152 global_quad_port_a = 0;
2153 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002154 }
2155
2156 /* initialize the wol settings based on the eeprom settings */
2157 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002158 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08002159
2160 /* reset the hardware with the new settings */
2161 igb_reset(adapter);
2162
2163 /* let the f/w know that the h/w is now under the control of the
2164 * driver. */
2165 igb_get_hw_control(adapter);
2166
Auke Kok9d5c8242008-01-24 02:22:38 -08002167 strcpy(netdev->name, "eth%d");
2168 err = register_netdev(netdev);
2169 if (err)
2170 goto err_register;
2171
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002172 /* carrier off reporting is important to ethtool even BEFORE open */
2173 netif_carrier_off(netdev);
2174
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002175#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002176 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002177 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002178 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002179 igb_setup_dca(adapter);
2180 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002181
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002182#endif
Richard Cochran7ebae812012-03-16 10:55:37 +00002183#ifdef CONFIG_IGB_PTP
Anders Berggren673b8b72011-02-04 07:32:32 +00002184 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002185 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002186
Richard Cochran7ebae812012-03-16 10:55:37 +00002187#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08002188 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
2189 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07002190 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08002191 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00002192 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
Alexander Duyckff846f52010-04-27 01:02:40 +00002193 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
Alexander Duyck559e9c42009-10-27 23:52:50 +00002194 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00002195 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
2196 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
2197 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
2198 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07002199 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002200
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002201 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2202 if (ret_val)
2203 strcpy(part_str, "Unknown");
2204 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002205 dev_info(&pdev->dev,
2206 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2207 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002208 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002209 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002210 switch (hw->mac.type) {
2211 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002212 case e1000_i210:
2213 case e1000_i211:
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002214 igb_set_eee_i350(hw);
2215 break;
2216 default:
2217 break;
2218 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002219
2220 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002221 return 0;
2222
2223err_register:
2224 igb_release_hw_control(adapter);
2225err_eeprom:
2226 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002227 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002228
2229 if (hw->flash_address)
2230 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002231err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002232 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002233 iounmap(hw->hw_addr);
2234err_ioremap:
2235 free_netdev(netdev);
2236err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002237 pci_release_selected_regions(pdev,
2238 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002239err_pci_reg:
2240err_dma:
2241 pci_disable_device(pdev);
2242 return err;
2243}
2244
2245/**
2246 * igb_remove - Device Removal Routine
2247 * @pdev: PCI device information struct
2248 *
2249 * igb_remove is called by the PCI subsystem to alert the driver
2250 * that it should release a PCI device. The could be caused by a
2251 * Hot-Plug event, or because the driver is going to be removed from
2252 * memory.
2253 **/
2254static void __devexit igb_remove(struct pci_dev *pdev)
2255{
2256 struct net_device *netdev = pci_get_drvdata(pdev);
2257 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002258 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002259
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002260 pm_runtime_get_noresume(&pdev->dev);
Richard Cochran7ebae812012-03-16 10:55:37 +00002261#ifdef CONFIG_IGB_PTP
2262 igb_ptp_remove(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002263
Richard Cochran7ebae812012-03-16 10:55:37 +00002264#endif
Tejun Heo760141a2010-12-12 16:45:14 +01002265 /*
2266 * The watchdog timer may be rescheduled, so explicitly
2267 * disable watchdog from being rescheduled.
2268 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002269 set_bit(__IGB_DOWN, &adapter->state);
2270 del_timer_sync(&adapter->watchdog_timer);
2271 del_timer_sync(&adapter->phy_info_timer);
2272
Tejun Heo760141a2010-12-12 16:45:14 +01002273 cancel_work_sync(&adapter->reset_task);
2274 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002275
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002276#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002277 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002278 dev_info(&pdev->dev, "DCA disabled\n");
2279 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002280 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002281 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002282 }
2283#endif
2284
Auke Kok9d5c8242008-01-24 02:22:38 -08002285 /* Release control of h/w to f/w. If f/w is AMT enabled, this
2286 * would have already happened in close and is redundant. */
2287 igb_release_hw_control(adapter);
2288
2289 unregister_netdev(netdev);
2290
Alexander Duyck047e0032009-10-27 15:49:27 +00002291 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002292
Alexander Duyck37680112009-02-19 20:40:30 -08002293#ifdef CONFIG_PCI_IOV
2294 /* reclaim resources allocated to VFs */
2295 if (adapter->vf_data) {
2296 /* disable iov and allow time for transactions to clear */
Greg Rose0224d662011-10-14 02:57:14 +00002297 if (!igb_check_vf_assignment(adapter)) {
2298 pci_disable_sriov(pdev);
2299 msleep(500);
2300 } else {
2301 dev_info(&pdev->dev, "VF(s) assigned to guests!\n");
2302 }
Alexander Duyck37680112009-02-19 20:40:30 -08002303
2304 kfree(adapter->vf_data);
2305 adapter->vf_data = NULL;
2306 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002307 wrfl();
Alexander Duyck37680112009-02-19 20:40:30 -08002308 msleep(100);
2309 dev_info(&pdev->dev, "IOV Disabled\n");
2310 }
2311#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002312
Alexander Duyck28b07592009-02-06 23:20:31 +00002313 iounmap(hw->hw_addr);
2314 if (hw->flash_address)
2315 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002316 pci_release_selected_regions(pdev,
2317 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002318
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002319 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002320 free_netdev(netdev);
2321
Frans Pop19d5afd2009-10-02 10:04:12 -07002322 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002323
Auke Kok9d5c8242008-01-24 02:22:38 -08002324 pci_disable_device(pdev);
2325}
2326
2327/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00002328 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2329 * @adapter: board private structure to initialize
2330 *
2331 * This function initializes the vf specific data storage and then attempts to
2332 * allocate the VFs. The reason for ordering it this way is because it is much
2333 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2334 * the memory for the VFs.
2335 **/
2336static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
2337{
2338#ifdef CONFIG_PCI_IOV
2339 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002340 struct e1000_hw *hw = &adapter->hw;
Greg Rose0224d662011-10-14 02:57:14 +00002341 int old_vfs = igb_find_enabled_vfs(adapter);
2342 int i;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002343
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002344 /* Virtualization features not supported on i210 family. */
2345 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2346 return;
2347
Greg Rose0224d662011-10-14 02:57:14 +00002348 if (old_vfs) {
2349 dev_info(&pdev->dev, "%d pre-allocated VFs found - override "
2350 "max_vfs setting of %d\n", old_vfs, max_vfs);
2351 adapter->vfs_allocated_count = old_vfs;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002352 }
2353
Greg Rose0224d662011-10-14 02:57:14 +00002354 if (!adapter->vfs_allocated_count)
2355 return;
2356
2357 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2358 sizeof(struct vf_data_storage), GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002359
Greg Rose0224d662011-10-14 02:57:14 +00002360 /* if allocation failed then we do not support SR-IOV */
2361 if (!adapter->vf_data) {
Alexander Duycka6b623e2009-10-27 23:47:53 +00002362 adapter->vfs_allocated_count = 0;
Greg Rose0224d662011-10-14 02:57:14 +00002363 dev_err(&pdev->dev, "Unable to allocate memory for VF "
2364 "Data Storage\n");
2365 goto out;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002366 }
Greg Rose0224d662011-10-14 02:57:14 +00002367
2368 if (!old_vfs) {
2369 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count))
2370 goto err_out;
2371 }
2372 dev_info(&pdev->dev, "%d VFs allocated\n",
2373 adapter->vfs_allocated_count);
2374 for (i = 0; i < adapter->vfs_allocated_count; i++)
2375 igb_vf_configure(adapter, i);
2376
2377 /* DMA Coalescing is not supported in IOV mode. */
2378 adapter->flags &= ~IGB_FLAG_DMAC;
2379 goto out;
2380err_out:
2381 kfree(adapter->vf_data);
2382 adapter->vf_data = NULL;
2383 adapter->vfs_allocated_count = 0;
2384out:
2385 return;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002386#endif /* CONFIG_PCI_IOV */
2387}
2388
Alexander Duyck115f4592009-11-12 18:37:00 +00002389/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002390 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2391 * @adapter: board private structure to initialize
2392 *
2393 * igb_sw_init initializes the Adapter private data structure.
2394 * Fields are initialized based on PCI device information and
2395 * OS network device settings (MTU size).
2396 **/
2397static int __devinit igb_sw_init(struct igb_adapter *adapter)
2398{
2399 struct e1000_hw *hw = &adapter->hw;
2400 struct net_device *netdev = adapter->netdev;
2401 struct pci_dev *pdev = adapter->pdev;
Matthew Vick374a5422012-05-18 04:54:58 +00002402 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002403
2404 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2405
Alexander Duyck13fde972011-10-05 13:35:24 +00002406 /* set default ring sizes */
Alexander Duyck68fd9912008-11-20 00:48:10 -08002407 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2408 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck13fde972011-10-05 13:35:24 +00002409
2410 /* set default ITR values */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002411 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2412 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2413
Alexander Duyck13fde972011-10-05 13:35:24 +00002414 /* set default work limits */
2415 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2416
Alexander Duyck153285f2011-08-26 07:43:32 +00002417 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2418 VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002419 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2420
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002421 adapter->node = -1;
2422
Eric Dumazet12dcd862010-10-15 17:27:10 +00002423 spin_lock_init(&adapter->stats64_lock);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002424#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002425 switch (hw->mac.type) {
2426 case e1000_82576:
2427 case e1000_i350:
Stefan Assmann9b082d72011-02-24 20:03:31 +00002428 if (max_vfs > 7) {
2429 dev_warn(&pdev->dev,
2430 "Maximum of 7 VFs per PF, using max\n");
2431 adapter->vfs_allocated_count = 7;
2432 } else
2433 adapter->vfs_allocated_count = max_vfs;
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002434 break;
2435 default:
2436 break;
2437 }
Alexander Duycka6b623e2009-10-27 23:47:53 +00002438#endif /* CONFIG_PCI_IOV */
Matthew Vick374a5422012-05-18 04:54:58 +00002439
2440 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002441 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002442 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002443 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002444 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002445 case e1000_82575:
2446 case e1000_i210:
2447 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2448 break;
2449 case e1000_i350:
2450 /* I350 cannot do RSS and SR-IOV at the same time */
2451 if (!!adapter->vfs_allocated_count) {
2452 max_rss_queues = 1;
2453 break;
2454 }
2455 /* fall through */
2456 case e1000_82576:
2457 if (!!adapter->vfs_allocated_count) {
2458 max_rss_queues = 2;
2459 break;
2460 }
2461 /* fall through */
2462 case e1000_82580:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002463 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002464 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002465 break;
2466 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002467
Matthew Vick374a5422012-05-18 04:54:58 +00002468 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2469
2470 /* Determine if we need to pair queues. */
2471 switch (hw->mac.type) {
2472 case e1000_82575:
2473 case e1000_i211:
2474 /* Device supports enough interrupts without queue pairing. */
2475 break;
2476 case e1000_82576:
2477 /*
2478 * If VFs are going to be allocated with RSS queues then we
2479 * should pair the queues in order to conserve interrupts due
2480 * to limited supply.
2481 */
2482 if ((adapter->rss_queues > 1) &&
2483 (adapter->vfs_allocated_count > 6))
2484 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2485 /* fall through */
2486 case e1000_82580:
2487 case e1000_i350:
2488 case e1000_i210:
2489 default:
2490 /*
2491 * If rss_queues > half of max_rss_queues, pair the queues in
2492 * order to conserve interrupts due to limited supply.
2493 */
2494 if (adapter->rss_queues > (max_rss_queues / 2))
2495 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2496 break;
2497 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002498
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002499 /* Setup and initialize a copy of the hw vlan table array */
2500 adapter->shadow_vfta = kzalloc(sizeof(u32) *
2501 E1000_VLAN_FILTER_TBL_SIZE,
2502 GFP_ATOMIC);
2503
Alexander Duycka6b623e2009-10-27 23:47:53 +00002504 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00002505 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002506 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2507 return -ENOMEM;
2508 }
2509
Alexander Duycka6b623e2009-10-27 23:47:53 +00002510 igb_probe_vfs(adapter);
2511
Auke Kok9d5c8242008-01-24 02:22:38 -08002512 /* Explicitly disable IRQ since the NIC can be in any state. */
2513 igb_irq_disable(adapter);
2514
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002515 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002516 adapter->flags &= ~IGB_FLAG_DMAC;
2517
Auke Kok9d5c8242008-01-24 02:22:38 -08002518 set_bit(__IGB_DOWN, &adapter->state);
2519 return 0;
2520}
2521
2522/**
2523 * igb_open - Called when a network interface is made active
2524 * @netdev: network interface device structure
2525 *
2526 * Returns 0 on success, negative value on failure
2527 *
2528 * The open entry point is called when a network interface is made
2529 * active by the system (IFF_UP). At this point all resources needed
2530 * for transmit and receive operations are allocated, the interrupt
2531 * handler is registered with the OS, the watchdog timer is started,
2532 * and the stack is notified that the interface is ready.
2533 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002534static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08002535{
2536 struct igb_adapter *adapter = netdev_priv(netdev);
2537 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002538 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002539 int err;
2540 int i;
2541
2542 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002543 if (test_bit(__IGB_TESTING, &adapter->state)) {
2544 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08002545 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002546 }
2547
2548 if (!resuming)
2549 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002550
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002551 netif_carrier_off(netdev);
2552
Auke Kok9d5c8242008-01-24 02:22:38 -08002553 /* allocate transmit descriptors */
2554 err = igb_setup_all_tx_resources(adapter);
2555 if (err)
2556 goto err_setup_tx;
2557
2558 /* allocate receive descriptors */
2559 err = igb_setup_all_rx_resources(adapter);
2560 if (err)
2561 goto err_setup_rx;
2562
Nick Nunley88a268c2010-02-17 01:01:59 +00002563 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002564
Auke Kok9d5c8242008-01-24 02:22:38 -08002565 /* before we allocate an interrupt, we must be ready to handle it.
2566 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2567 * as soon as we call pci_request_irq, so we have to setup our
2568 * clean_rx handler before we do so. */
2569 igb_configure(adapter);
2570
2571 err = igb_request_irq(adapter);
2572 if (err)
2573 goto err_req_irq;
2574
2575 /* From here on the code is the same as igb_up() */
2576 clear_bit(__IGB_DOWN, &adapter->state);
2577
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00002578 for (i = 0; i < adapter->num_q_vectors; i++)
2579 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08002580
2581 /* Clear any pending interrupts. */
2582 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002583
2584 igb_irq_enable(adapter);
2585
Alexander Duyckd4960302009-10-27 15:53:45 +00002586 /* notify VFs that reset has been completed */
2587 if (adapter->vfs_allocated_count) {
2588 u32 reg_data = rd32(E1000_CTRL_EXT);
2589 reg_data |= E1000_CTRL_EXT_PFRSTD;
2590 wr32(E1000_CTRL_EXT, reg_data);
2591 }
2592
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002593 netif_tx_start_all_queues(netdev);
2594
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002595 if (!resuming)
2596 pm_runtime_put(&pdev->dev);
2597
Alexander Duyck25568a52009-10-27 23:49:59 +00002598 /* start the watchdog. */
2599 hw->mac.get_link_status = 1;
2600 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002601
2602 return 0;
2603
2604err_req_irq:
2605 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002606 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002607 igb_free_all_rx_resources(adapter);
2608err_setup_rx:
2609 igb_free_all_tx_resources(adapter);
2610err_setup_tx:
2611 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002612 if (!resuming)
2613 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002614
2615 return err;
2616}
2617
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002618static int igb_open(struct net_device *netdev)
2619{
2620 return __igb_open(netdev, false);
2621}
2622
Auke Kok9d5c8242008-01-24 02:22:38 -08002623/**
2624 * igb_close - Disables a network interface
2625 * @netdev: network interface device structure
2626 *
2627 * Returns 0, this is not allowed to fail
2628 *
2629 * The close entry point is called when an interface is de-activated
2630 * by the OS. The hardware is still under the driver's control, but
2631 * needs to be disabled. A global MAC reset is issued to stop the
2632 * hardware, and all transmit and receive resources are freed.
2633 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002634static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08002635{
2636 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002637 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002638
2639 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08002640
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002641 if (!suspending)
2642 pm_runtime_get_sync(&pdev->dev);
2643
2644 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002645 igb_free_irq(adapter);
2646
2647 igb_free_all_tx_resources(adapter);
2648 igb_free_all_rx_resources(adapter);
2649
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002650 if (!suspending)
2651 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002652 return 0;
2653}
2654
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002655static int igb_close(struct net_device *netdev)
2656{
2657 return __igb_close(netdev, false);
2658}
2659
Auke Kok9d5c8242008-01-24 02:22:38 -08002660/**
2661 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002662 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2663 *
2664 * Return 0 on success, negative on failure
2665 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002666int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002667{
Alexander Duyck59d71982010-04-27 13:09:25 +00002668 struct device *dev = tx_ring->dev;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002669 int orig_node = dev_to_node(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002670 int size;
2671
Alexander Duyck06034642011-08-26 07:44:22 +00002672 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002673 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
2674 if (!tx_ring->tx_buffer_info)
2675 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002676 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002677 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002678
2679 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002680 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002681 tx_ring->size = ALIGN(tx_ring->size, 4096);
2682
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002683 set_dev_node(dev, tx_ring->numa_node);
Alexander Duyck59d71982010-04-27 13:09:25 +00002684 tx_ring->desc = dma_alloc_coherent(dev,
2685 tx_ring->size,
2686 &tx_ring->dma,
2687 GFP_KERNEL);
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002688 set_dev_node(dev, orig_node);
2689 if (!tx_ring->desc)
2690 tx_ring->desc = dma_alloc_coherent(dev,
2691 tx_ring->size,
2692 &tx_ring->dma,
2693 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002694
2695 if (!tx_ring->desc)
2696 goto err;
2697
Auke Kok9d5c8242008-01-24 02:22:38 -08002698 tx_ring->next_to_use = 0;
2699 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002700
Auke Kok9d5c8242008-01-24 02:22:38 -08002701 return 0;
2702
2703err:
Alexander Duyck06034642011-08-26 07:44:22 +00002704 vfree(tx_ring->tx_buffer_info);
Alexander Duyck59d71982010-04-27 13:09:25 +00002705 dev_err(dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002706 "Unable to allocate memory for the transmit descriptor ring\n");
2707 return -ENOMEM;
2708}
2709
2710/**
2711 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2712 * (Descriptors) for all queues
2713 * @adapter: board private structure
2714 *
2715 * Return 0 on success, negative on failure
2716 **/
2717static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2718{
Alexander Duyck439705e2009-10-27 23:49:20 +00002719 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002720 int i, err = 0;
2721
2722 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002723 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002724 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002725 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002726 "Allocation for Tx Queue %u failed\n", i);
2727 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002728 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002729 break;
2730 }
2731 }
2732
2733 return err;
2734}
2735
2736/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002737 * igb_setup_tctl - configure the transmit control registers
2738 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002739 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002740void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002741{
Auke Kok9d5c8242008-01-24 02:22:38 -08002742 struct e1000_hw *hw = &adapter->hw;
2743 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002744
Alexander Duyck85b430b2009-10-27 15:50:29 +00002745 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2746 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002747
2748 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002749 tctl = rd32(E1000_TCTL);
2750 tctl &= ~E1000_TCTL_CT;
2751 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2752 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2753
2754 igb_config_collision_dist(hw);
2755
Auke Kok9d5c8242008-01-24 02:22:38 -08002756 /* Enable transmits */
2757 tctl |= E1000_TCTL_EN;
2758
2759 wr32(E1000_TCTL, tctl);
2760}
2761
2762/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002763 * igb_configure_tx_ring - Configure transmit ring after Reset
2764 * @adapter: board private structure
2765 * @ring: tx ring to configure
2766 *
2767 * Configure a transmit ring after a reset.
2768 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002769void igb_configure_tx_ring(struct igb_adapter *adapter,
2770 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002771{
2772 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00002773 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002774 u64 tdba = ring->dma;
2775 int reg_idx = ring->reg_idx;
2776
2777 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00002778 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002779 wrfl();
2780 mdelay(10);
2781
2782 wr32(E1000_TDLEN(reg_idx),
2783 ring->count * sizeof(union e1000_adv_tx_desc));
2784 wr32(E1000_TDBAL(reg_idx),
2785 tdba & 0x00000000ffffffffULL);
2786 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2787
Alexander Duyckfce99e32009-10-27 15:51:27 +00002788 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00002789 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00002790 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002791
2792 txdctl |= IGB_TX_PTHRESH;
2793 txdctl |= IGB_TX_HTHRESH << 8;
2794 txdctl |= IGB_TX_WTHRESH << 16;
2795
2796 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2797 wr32(E1000_TXDCTL(reg_idx), txdctl);
2798}
2799
2800/**
2801 * igb_configure_tx - Configure transmit Unit after Reset
2802 * @adapter: board private structure
2803 *
2804 * Configure the Tx unit of the MAC after a reset.
2805 **/
2806static void igb_configure_tx(struct igb_adapter *adapter)
2807{
2808 int i;
2809
2810 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002811 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002812}
2813
2814/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002815 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002816 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2817 *
2818 * Returns 0 on success, negative on failure
2819 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002820int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002821{
Alexander Duyck59d71982010-04-27 13:09:25 +00002822 struct device *dev = rx_ring->dev;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002823 int orig_node = dev_to_node(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002824 int size, desc_len;
2825
Alexander Duyck06034642011-08-26 07:44:22 +00002826 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002827 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
2828 if (!rx_ring->rx_buffer_info)
2829 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002830 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002831 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002832
2833 desc_len = sizeof(union e1000_adv_rx_desc);
2834
2835 /* Round up to nearest 4K */
2836 rx_ring->size = rx_ring->count * desc_len;
2837 rx_ring->size = ALIGN(rx_ring->size, 4096);
2838
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002839 set_dev_node(dev, rx_ring->numa_node);
Alexander Duyck59d71982010-04-27 13:09:25 +00002840 rx_ring->desc = dma_alloc_coherent(dev,
2841 rx_ring->size,
2842 &rx_ring->dma,
2843 GFP_KERNEL);
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002844 set_dev_node(dev, orig_node);
2845 if (!rx_ring->desc)
2846 rx_ring->desc = dma_alloc_coherent(dev,
2847 rx_ring->size,
2848 &rx_ring->dma,
2849 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002850
2851 if (!rx_ring->desc)
2852 goto err;
2853
2854 rx_ring->next_to_clean = 0;
2855 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002856
Auke Kok9d5c8242008-01-24 02:22:38 -08002857 return 0;
2858
2859err:
Alexander Duyck06034642011-08-26 07:44:22 +00002860 vfree(rx_ring->rx_buffer_info);
2861 rx_ring->rx_buffer_info = NULL;
Alexander Duyck59d71982010-04-27 13:09:25 +00002862 dev_err(dev, "Unable to allocate memory for the receive descriptor"
2863 " ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002864 return -ENOMEM;
2865}
2866
2867/**
2868 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2869 * (Descriptors) for all queues
2870 * @adapter: board private structure
2871 *
2872 * Return 0 on success, negative on failure
2873 **/
2874static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2875{
Alexander Duyck439705e2009-10-27 23:49:20 +00002876 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002877 int i, err = 0;
2878
2879 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002880 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002881 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002882 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002883 "Allocation for Rx Queue %u failed\n", i);
2884 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002885 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002886 break;
2887 }
2888 }
2889
2890 return err;
2891}
2892
2893/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002894 * igb_setup_mrqc - configure the multiple receive queue control registers
2895 * @adapter: Board private structure
2896 **/
2897static void igb_setup_mrqc(struct igb_adapter *adapter)
2898{
2899 struct e1000_hw *hw = &adapter->hw;
2900 u32 mrqc, rxcsum;
2901 u32 j, num_rx_queues, shift = 0, shift2 = 0;
2902 union e1000_reta {
2903 u32 dword;
2904 u8 bytes[4];
2905 } reta;
2906 static const u8 rsshash[40] = {
2907 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2, 0x41, 0x67,
2908 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0, 0xd0, 0xca, 0x2b, 0xcb,
2909 0xae, 0x7b, 0x30, 0xb4, 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30,
2910 0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa };
2911
2912 /* Fill out hash function seeds */
2913 for (j = 0; j < 10; j++) {
2914 u32 rsskey = rsshash[(j * 4)];
2915 rsskey |= rsshash[(j * 4) + 1] << 8;
2916 rsskey |= rsshash[(j * 4) + 2] << 16;
2917 rsskey |= rsshash[(j * 4) + 3] << 24;
2918 array_wr32(E1000_RSSRK(0), j, rsskey);
2919 }
2920
Alexander Duycka99955f2009-11-12 18:37:19 +00002921 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002922
2923 if (adapter->vfs_allocated_count) {
2924 /* 82575 and 82576 supports 2 RSS queues for VMDq */
2925 switch (hw->mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00002926 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00002927 case e1000_82580:
2928 num_rx_queues = 1;
2929 shift = 0;
2930 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002931 case e1000_82576:
2932 shift = 3;
2933 num_rx_queues = 2;
2934 break;
2935 case e1000_82575:
2936 shift = 2;
2937 shift2 = 6;
2938 default:
2939 break;
2940 }
2941 } else {
2942 if (hw->mac.type == e1000_82575)
2943 shift = 6;
2944 }
2945
2946 for (j = 0; j < (32 * 4); j++) {
2947 reta.bytes[j & 3] = (j % num_rx_queues) << shift;
2948 if (shift2)
2949 reta.bytes[j & 3] |= num_rx_queues << shift2;
2950 if ((j & 3) == 3)
2951 wr32(E1000_RETA(j >> 2), reta.dword);
2952 }
2953
2954 /*
2955 * Disable raw packet checksumming so that RSS hash is placed in
2956 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2957 * offloads as they are enabled by default
2958 */
2959 rxcsum = rd32(E1000_RXCSUM);
2960 rxcsum |= E1000_RXCSUM_PCSD;
2961
2962 if (adapter->hw.mac.type >= e1000_82576)
2963 /* Enable Receive Checksum Offload for SCTP */
2964 rxcsum |= E1000_RXCSUM_CRCOFL;
2965
2966 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2967 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002968 /*
2969 * Generate RSS hash based on TCP port numbers and/or
2970 * IPv4/v6 src and dst addresses since UDP cannot be
2971 * hashed reliably due to IP fragmentation
2972 */
2973
2974 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
2975 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2976 E1000_MRQC_RSS_FIELD_IPV6 |
2977 E1000_MRQC_RSS_FIELD_IPV6_TCP |
2978 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002979
2980 /* If VMDq is enabled then we set the appropriate mode for that, else
2981 * we default to RSS so that an RSS hash is calculated per packet even
2982 * if we are only using one queue */
2983 if (adapter->vfs_allocated_count) {
2984 if (hw->mac.type > e1000_82575) {
2985 /* Set the default pool for the PF's first queue */
2986 u32 vtctl = rd32(E1000_VT_CTL);
2987 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2988 E1000_VT_CTL_DISABLE_DEF_POOL);
2989 vtctl |= adapter->vfs_allocated_count <<
2990 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2991 wr32(E1000_VT_CTL, vtctl);
2992 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002993 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002994 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002995 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002996 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002997 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002998 if (hw->mac.type != e1000_i211)
2999 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003000 }
3001 igb_vmm_control(adapter);
3002
Alexander Duyck06cf2662009-10-27 15:53:25 +00003003 wr32(E1000_MRQC, mrqc);
3004}
3005
3006/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003007 * igb_setup_rctl - configure the receive control registers
3008 * @adapter: Board private structure
3009 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003010void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003011{
3012 struct e1000_hw *hw = &adapter->hw;
3013 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003014
3015 rctl = rd32(E1000_RCTL);
3016
3017 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08003018 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08003019
Alexander Duyck69d728b2008-11-25 01:04:03 -08003020 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00003021 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08003022
Auke Kok87cb7e82008-07-08 15:08:29 -07003023 /*
3024 * enable stripping of CRC. It's unlikely this will break BMC
3025 * redirection as it did with e1000. Newer features require
3026 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003027 */
Auke Kok87cb7e82008-07-08 15:08:29 -07003028 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08003029
Alexander Duyck559e9c42009-10-27 23:52:50 +00003030 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08003031 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08003032
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003033 /* enable LPE to prevent packets larger than max_frame_size */
3034 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003035
Alexander Duyck952f72a2009-10-27 15:51:07 +00003036 /* disable queue 0 to prevent tail write w/o re-config */
3037 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003038
Alexander Duycke1739522009-02-19 20:39:44 -08003039 /* Attention!!! For SR-IOV PF driver operations you must enable
3040 * queue drop for all VF and PF queues to prevent head of line blocking
3041 * if an un-trusted VF does not provide descriptors to hardware.
3042 */
3043 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08003044 /* set all queue drop enable bits */
3045 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08003046 }
3047
Ben Greear89eaefb2012-03-06 09:41:58 +00003048 /* This is useful for sniffing bad packets. */
3049 if (adapter->netdev->features & NETIF_F_RXALL) {
3050 /* UPE and MPE will be handled by normal PROMISC logic
3051 * in e1000e_set_rx_mode */
3052 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3053 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3054 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3055
3056 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3057 E1000_RCTL_DPF | /* Allow filtered pause */
3058 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3059 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3060 * and that breaks VLANs.
3061 */
3062 }
3063
Auke Kok9d5c8242008-01-24 02:22:38 -08003064 wr32(E1000_RCTL, rctl);
3065}
3066
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003067static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
3068 int vfn)
3069{
3070 struct e1000_hw *hw = &adapter->hw;
3071 u32 vmolr;
3072
3073 /* if it isn't the PF check to see if VFs are enabled and
3074 * increase the size to support vlan tags */
3075 if (vfn < adapter->vfs_allocated_count &&
3076 adapter->vf_data[vfn].vlans_enabled)
3077 size += VLAN_TAG_SIZE;
3078
3079 vmolr = rd32(E1000_VMOLR(vfn));
3080 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3081 vmolr |= size | E1000_VMOLR_LPE;
3082 wr32(E1000_VMOLR(vfn), vmolr);
3083
3084 return 0;
3085}
3086
Auke Kok9d5c8242008-01-24 02:22:38 -08003087/**
Alexander Duycke1739522009-02-19 20:39:44 -08003088 * igb_rlpml_set - set maximum receive packet size
3089 * @adapter: board private structure
3090 *
3091 * Configure maximum receivable packet size.
3092 **/
3093static void igb_rlpml_set(struct igb_adapter *adapter)
3094{
Alexander Duyck153285f2011-08-26 07:43:32 +00003095 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003096 struct e1000_hw *hw = &adapter->hw;
3097 u16 pf_id = adapter->vfs_allocated_count;
3098
Alexander Duycke1739522009-02-19 20:39:44 -08003099 if (pf_id) {
3100 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck153285f2011-08-26 07:43:32 +00003101 /*
3102 * If we're in VMDQ or SR-IOV mode, then set global RLPML
3103 * to our max jumbo frame size, in case we need to enable
3104 * jumbo frames on one of the rings later.
3105 * This will not pass over-length frames into the default
3106 * queue because it's gated by the VMOLR.RLPML.
3107 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003108 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003109 }
3110
3111 wr32(E1000_RLPML, max_frame_size);
3112}
3113
Williams, Mitch A8151d292010-02-10 01:44:24 +00003114static inline void igb_set_vmolr(struct igb_adapter *adapter,
3115 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003116{
3117 struct e1000_hw *hw = &adapter->hw;
3118 u32 vmolr;
3119
3120 /*
3121 * This register exists only on 82576 and newer so if we are older then
3122 * we should exit and do nothing
3123 */
3124 if (hw->mac.type < e1000_82576)
3125 return;
3126
3127 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00003128 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
3129 if (aupe)
3130 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
3131 else
3132 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003133
3134 /* clear all bits that might not be set */
3135 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3136
Alexander Duycka99955f2009-11-12 18:37:19 +00003137 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003138 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
3139 /*
3140 * for VMDq only allow the VFs and pool 0 to accept broadcast and
3141 * multicast packets
3142 */
3143 if (vfn <= adapter->vfs_allocated_count)
3144 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
3145
3146 wr32(E1000_VMOLR(vfn), vmolr);
3147}
3148
Alexander Duycke1739522009-02-19 20:39:44 -08003149/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00003150 * igb_configure_rx_ring - Configure a receive ring after Reset
3151 * @adapter: board private structure
3152 * @ring: receive ring to be configured
3153 *
3154 * Configure the Rx unit of the MAC after a reset.
3155 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003156void igb_configure_rx_ring(struct igb_adapter *adapter,
3157 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003158{
3159 struct e1000_hw *hw = &adapter->hw;
3160 u64 rdba = ring->dma;
3161 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003162 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003163
3164 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003165 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003166
3167 /* Set DMA base address registers */
3168 wr32(E1000_RDBAL(reg_idx),
3169 rdba & 0x00000000ffffffffULL);
3170 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3171 wr32(E1000_RDLEN(reg_idx),
3172 ring->count * sizeof(union e1000_adv_rx_desc));
3173
3174 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003175 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003176 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003177 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003178
Alexander Duyck952f72a2009-10-27 15:51:07 +00003179 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003180 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003181#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
Alexander Duyck44390ca2011-08-26 07:43:38 +00003182 srrctl |= IGB_RXBUFFER_16384 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003183#else
Alexander Duyck44390ca2011-08-26 07:43:38 +00003184 srrctl |= (PAGE_SIZE / 2) >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003185#endif
Alexander Duyck44390ca2011-08-26 07:43:38 +00003186 srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Alexander Duyck06218a82011-08-26 07:46:55 +00003187 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003188 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003189 /* Only set Drop Enable if we are supporting multiple queues */
3190 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3191 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003192
3193 wr32(E1000_SRRCTL(reg_idx), srrctl);
3194
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003195 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003196 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003197
Alexander Duyck85b430b2009-10-27 15:50:29 +00003198 rxdctl |= IGB_RX_PTHRESH;
3199 rxdctl |= IGB_RX_HTHRESH << 8;
3200 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003201
3202 /* enable receive descriptor fetching */
3203 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003204 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3205}
3206
3207/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003208 * igb_configure_rx - Configure receive Unit after Reset
3209 * @adapter: board private structure
3210 *
3211 * Configure the Rx unit of the MAC after a reset.
3212 **/
3213static void igb_configure_rx(struct igb_adapter *adapter)
3214{
Hannes Eder91075842009-02-18 19:36:04 -08003215 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003216
Alexander Duyck68d480c2009-10-05 06:33:08 +00003217 /* set UTA to appropriate mode */
3218 igb_set_uta(adapter);
3219
Alexander Duyck26ad9172009-10-05 06:32:49 +00003220 /* set the correct pool for the PF default MAC address in entry 0 */
3221 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
3222 adapter->vfs_allocated_count);
3223
Alexander Duyck06cf2662009-10-27 15:53:25 +00003224 /* Setup the HW Rx Head and Tail Descriptor Pointers and
3225 * the Base and Length of the Rx Descriptor Ring */
3226 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003227 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003228}
3229
3230/**
3231 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003232 * @tx_ring: Tx descriptor ring for a specific queue
3233 *
3234 * Free all transmit software resources
3235 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003236void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003237{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003238 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003239
Alexander Duyck06034642011-08-26 07:44:22 +00003240 vfree(tx_ring->tx_buffer_info);
3241 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003242
Alexander Duyck439705e2009-10-27 23:49:20 +00003243 /* if not set, then don't free */
3244 if (!tx_ring->desc)
3245 return;
3246
Alexander Duyck59d71982010-04-27 13:09:25 +00003247 dma_free_coherent(tx_ring->dev, tx_ring->size,
3248 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003249
3250 tx_ring->desc = NULL;
3251}
3252
3253/**
3254 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3255 * @adapter: board private structure
3256 *
3257 * Free all transmit software resources
3258 **/
3259static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3260{
3261 int i;
3262
3263 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003264 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003265}
3266
Alexander Duyckebe42d12011-08-26 07:45:09 +00003267void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3268 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003269{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003270 if (tx_buffer->skb) {
3271 dev_kfree_skb_any(tx_buffer->skb);
3272 if (tx_buffer->dma)
3273 dma_unmap_single(ring->dev,
3274 tx_buffer->dma,
3275 tx_buffer->length,
3276 DMA_TO_DEVICE);
3277 } else if (tx_buffer->dma) {
3278 dma_unmap_page(ring->dev,
3279 tx_buffer->dma,
3280 tx_buffer->length,
3281 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003282 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003283 tx_buffer->next_to_watch = NULL;
3284 tx_buffer->skb = NULL;
3285 tx_buffer->dma = 0;
3286 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003287}
3288
3289/**
3290 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08003291 * @tx_ring: ring to be cleaned
3292 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003293static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003294{
Alexander Duyck06034642011-08-26 07:44:22 +00003295 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003296 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003297 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003298
Alexander Duyck06034642011-08-26 07:44:22 +00003299 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003300 return;
3301 /* Free all the Tx ring sk_buffs */
3302
3303 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003304 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003305 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003306 }
3307
John Fastabenddad8a3b2012-04-23 12:22:39 +00003308 netdev_tx_reset_queue(txring_txq(tx_ring));
3309
Alexander Duyck06034642011-08-26 07:44:22 +00003310 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3311 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003312
3313 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003314 memset(tx_ring->desc, 0, tx_ring->size);
3315
3316 tx_ring->next_to_use = 0;
3317 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003318}
3319
3320/**
3321 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3322 * @adapter: board private structure
3323 **/
3324static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3325{
3326 int i;
3327
3328 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003329 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003330}
3331
3332/**
3333 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003334 * @rx_ring: ring to clean the resources from
3335 *
3336 * Free all receive software resources
3337 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003338void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003339{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003340 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003341
Alexander Duyck06034642011-08-26 07:44:22 +00003342 vfree(rx_ring->rx_buffer_info);
3343 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003344
Alexander Duyck439705e2009-10-27 23:49:20 +00003345 /* if not set, then don't free */
3346 if (!rx_ring->desc)
3347 return;
3348
Alexander Duyck59d71982010-04-27 13:09:25 +00003349 dma_free_coherent(rx_ring->dev, rx_ring->size,
3350 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003351
3352 rx_ring->desc = NULL;
3353}
3354
3355/**
3356 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3357 * @adapter: board private structure
3358 *
3359 * Free all receive software resources
3360 **/
3361static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3362{
3363 int i;
3364
3365 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003366 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003367}
3368
3369/**
3370 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003371 * @rx_ring: ring to free buffers from
3372 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003373static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003374{
Auke Kok9d5c8242008-01-24 02:22:38 -08003375 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003376 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003377
Alexander Duyck06034642011-08-26 07:44:22 +00003378 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003379 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003380
Auke Kok9d5c8242008-01-24 02:22:38 -08003381 /* Free all the Rx ring sk_buffs */
3382 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003383 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003384 if (buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003385 dma_unmap_single(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003386 buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00003387 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00003388 DMA_FROM_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08003389 buffer_info->dma = 0;
3390 }
3391
3392 if (buffer_info->skb) {
3393 dev_kfree_skb(buffer_info->skb);
3394 buffer_info->skb = NULL;
3395 }
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003396 if (buffer_info->page_dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003397 dma_unmap_page(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003398 buffer_info->page_dma,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003399 PAGE_SIZE / 2,
Alexander Duyck59d71982010-04-27 13:09:25 +00003400 DMA_FROM_DEVICE);
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003401 buffer_info->page_dma = 0;
3402 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003403 if (buffer_info->page) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003404 put_page(buffer_info->page);
3405 buffer_info->page = NULL;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07003406 buffer_info->page_offset = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003407 }
3408 }
3409
Alexander Duyck06034642011-08-26 07:44:22 +00003410 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3411 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003412
3413 /* Zero out the descriptor ring */
3414 memset(rx_ring->desc, 0, rx_ring->size);
3415
3416 rx_ring->next_to_clean = 0;
3417 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003418}
3419
3420/**
3421 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3422 * @adapter: board private structure
3423 **/
3424static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3425{
3426 int i;
3427
3428 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003429 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003430}
3431
3432/**
3433 * igb_set_mac - Change the Ethernet Address of the NIC
3434 * @netdev: network interface device structure
3435 * @p: pointer to an address structure
3436 *
3437 * Returns 0 on success, negative on failure
3438 **/
3439static int igb_set_mac(struct net_device *netdev, void *p)
3440{
3441 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003442 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003443 struct sockaddr *addr = p;
3444
3445 if (!is_valid_ether_addr(addr->sa_data))
3446 return -EADDRNOTAVAIL;
3447
3448 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003449 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003450
Alexander Duyck26ad9172009-10-05 06:32:49 +00003451 /* set the correct pool for the new PF MAC address in entry 0 */
3452 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
3453 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003454
Auke Kok9d5c8242008-01-24 02:22:38 -08003455 return 0;
3456}
3457
3458/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00003459 * igb_write_mc_addr_list - write multicast addresses to MTA
3460 * @netdev: network interface device structure
3461 *
3462 * Writes multicast address list to the MTA hash table.
3463 * Returns: -ENOMEM on failure
3464 * 0 on no addresses written
3465 * X on writing X addresses to MTA
3466 **/
3467static int igb_write_mc_addr_list(struct net_device *netdev)
3468{
3469 struct igb_adapter *adapter = netdev_priv(netdev);
3470 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003471 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003472 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003473 int i;
3474
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003475 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003476 /* nothing to program, so clear mc list */
3477 igb_update_mc_addr_list(hw, NULL, 0);
3478 igb_restore_vf_multicasts(adapter);
3479 return 0;
3480 }
3481
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003482 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003483 if (!mta_list)
3484 return -ENOMEM;
3485
Alexander Duyck68d480c2009-10-05 06:33:08 +00003486 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003487 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003488 netdev_for_each_mc_addr(ha, netdev)
3489 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003490
Alexander Duyck68d480c2009-10-05 06:33:08 +00003491 igb_update_mc_addr_list(hw, mta_list, i);
3492 kfree(mta_list);
3493
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003494 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003495}
3496
3497/**
3498 * igb_write_uc_addr_list - write unicast addresses to RAR table
3499 * @netdev: network interface device structure
3500 *
3501 * Writes unicast address list to the RAR table.
3502 * Returns: -ENOMEM on failure/insufficient address space
3503 * 0 on no addresses written
3504 * X on writing X addresses to the RAR table
3505 **/
3506static int igb_write_uc_addr_list(struct net_device *netdev)
3507{
3508 struct igb_adapter *adapter = netdev_priv(netdev);
3509 struct e1000_hw *hw = &adapter->hw;
3510 unsigned int vfn = adapter->vfs_allocated_count;
3511 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3512 int count = 0;
3513
3514 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003515 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003516 return -ENOMEM;
3517
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003518 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003519 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003520
3521 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003522 if (!rar_entries)
3523 break;
3524 igb_rar_set_qsel(adapter, ha->addr,
3525 rar_entries--,
3526 vfn);
3527 count++;
3528 }
3529 }
3530 /* write the addresses in reverse order to avoid write combining */
3531 for (; rar_entries > 0 ; rar_entries--) {
3532 wr32(E1000_RAH(rar_entries), 0);
3533 wr32(E1000_RAL(rar_entries), 0);
3534 }
3535 wrfl();
3536
3537 return count;
3538}
3539
3540/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003541 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08003542 * @netdev: network interface device structure
3543 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003544 * The set_rx_mode entry point is called whenever the unicast or multicast
3545 * address lists or the network interface flags are updated. This routine is
3546 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08003547 * promiscuous mode, and all-multi behavior.
3548 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003549static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003550{
3551 struct igb_adapter *adapter = netdev_priv(netdev);
3552 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003553 unsigned int vfn = adapter->vfs_allocated_count;
3554 u32 rctl, vmolr = 0;
3555 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003556
3557 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003558 rctl = rd32(E1000_RCTL);
3559
Alexander Duyck68d480c2009-10-05 06:33:08 +00003560 /* clear the effected bits */
3561 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3562
Patrick McHardy746b9f02008-07-16 20:15:45 -07003563 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003564 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003565 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003566 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003567 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003568 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003569 vmolr |= E1000_VMOLR_MPME;
3570 } else {
3571 /*
3572 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003573 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00003574 * that we can at least receive multicast traffic
3575 */
3576 count = igb_write_mc_addr_list(netdev);
3577 if (count < 0) {
3578 rctl |= E1000_RCTL_MPE;
3579 vmolr |= E1000_VMOLR_MPME;
3580 } else if (count) {
3581 vmolr |= E1000_VMOLR_ROMPE;
3582 }
3583 }
3584 /*
3585 * Write addresses to available RAR registers, if there is not
3586 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003587 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00003588 */
3589 count = igb_write_uc_addr_list(netdev);
3590 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003591 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003592 vmolr |= E1000_VMOLR_ROPE;
3593 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003594 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003595 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003596 wr32(E1000_RCTL, rctl);
3597
Alexander Duyck68d480c2009-10-05 06:33:08 +00003598 /*
3599 * In order to support SR-IOV and eventually VMDq it is necessary to set
3600 * the VMOLR to enable the appropriate modes. Without this workaround
3601 * we will have issues with VLAN tag stripping not being done for frames
3602 * that are only arriving because we are the default pool
3603 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003604 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003605 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003606
Alexander Duyck68d480c2009-10-05 06:33:08 +00003607 vmolr |= rd32(E1000_VMOLR(vfn)) &
3608 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3609 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003610 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003611}
3612
Greg Rose13800462010-11-06 02:08:26 +00003613static void igb_check_wvbr(struct igb_adapter *adapter)
3614{
3615 struct e1000_hw *hw = &adapter->hw;
3616 u32 wvbr = 0;
3617
3618 switch (hw->mac.type) {
3619 case e1000_82576:
3620 case e1000_i350:
3621 if (!(wvbr = rd32(E1000_WVBR)))
3622 return;
3623 break;
3624 default:
3625 break;
3626 }
3627
3628 adapter->wvbr |= wvbr;
3629}
3630
3631#define IGB_STAGGERED_QUEUE_OFFSET 8
3632
3633static void igb_spoof_check(struct igb_adapter *adapter)
3634{
3635 int j;
3636
3637 if (!adapter->wvbr)
3638 return;
3639
3640 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3641 if (adapter->wvbr & (1 << j) ||
3642 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3643 dev_warn(&adapter->pdev->dev,
3644 "Spoof event(s) detected on VF %d\n", j);
3645 adapter->wvbr &=
3646 ~((1 << j) |
3647 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3648 }
3649 }
3650}
3651
Auke Kok9d5c8242008-01-24 02:22:38 -08003652/* Need to wait a few seconds after link up to get diagnostic information from
3653 * the phy */
3654static void igb_update_phy_info(unsigned long data)
3655{
3656 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003657 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003658}
3659
3660/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003661 * igb_has_link - check shared code for link and determine up/down
3662 * @adapter: pointer to driver private info
3663 **/
Nick Nunley31455352010-02-17 01:01:21 +00003664bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003665{
3666 struct e1000_hw *hw = &adapter->hw;
3667 bool link_active = false;
3668 s32 ret_val = 0;
3669
3670 /* get_link_status is set on LSC (link status) interrupt or
3671 * rx sequence error interrupt. get_link_status will stay
3672 * false until the e1000_check_for_link establishes link
3673 * for copper adapters ONLY
3674 */
3675 switch (hw->phy.media_type) {
3676 case e1000_media_type_copper:
3677 if (hw->mac.get_link_status) {
3678 ret_val = hw->mac.ops.check_for_link(hw);
3679 link_active = !hw->mac.get_link_status;
3680 } else {
3681 link_active = true;
3682 }
3683 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003684 case e1000_media_type_internal_serdes:
3685 ret_val = hw->mac.ops.check_for_link(hw);
3686 link_active = hw->mac.serdes_has_link;
3687 break;
3688 default:
3689 case e1000_media_type_unknown:
3690 break;
3691 }
3692
3693 return link_active;
3694}
3695
Stefan Assmann563988d2011-04-05 04:27:15 +00003696static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3697{
3698 bool ret = false;
3699 u32 ctrl_ext, thstat;
3700
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003701 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00003702 if (hw->mac.type == e1000_i350) {
3703 thstat = rd32(E1000_THSTAT);
3704 ctrl_ext = rd32(E1000_CTRL_EXT);
3705
3706 if ((hw->phy.media_type == e1000_media_type_copper) &&
3707 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII)) {
3708 ret = !!(thstat & event);
3709 }
3710 }
3711
3712 return ret;
3713}
3714
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003715/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003716 * igb_watchdog - Timer Call-back
3717 * @data: pointer to adapter cast into an unsigned long
3718 **/
3719static void igb_watchdog(unsigned long data)
3720{
3721 struct igb_adapter *adapter = (struct igb_adapter *)data;
3722 /* Do the rest outside of interrupt context */
3723 schedule_work(&adapter->watchdog_task);
3724}
3725
3726static void igb_watchdog_task(struct work_struct *work)
3727{
3728 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003729 struct igb_adapter,
3730 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003731 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003732 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00003733 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003734 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003735
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003736 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003737 if (link) {
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003738 /* Cancel scheduled suspend requests. */
3739 pm_runtime_resume(netdev->dev.parent);
3740
Auke Kok9d5c8242008-01-24 02:22:38 -08003741 if (!netif_carrier_ok(netdev)) {
3742 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003743 hw->mac.ops.get_speed_and_duplex(hw,
3744 &adapter->link_speed,
3745 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003746
3747 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003748 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003749 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3750 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003751 netdev->name,
3752 adapter->link_speed,
3753 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003754 "Full" : "Half",
3755 (ctrl & E1000_CTRL_TFCE) &&
3756 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3757 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3758 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08003759
Stefan Assmann563988d2011-04-05 04:27:15 +00003760 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003761 if (igb_thermal_sensor_event(hw,
3762 E1000_THSTAT_LINK_THROTTLE)) {
3763 netdev_info(netdev, "The network adapter link "
3764 "speed was downshifted because it "
3765 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003766 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003767
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003768 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003769 adapter->tx_timeout_factor = 1;
3770 switch (adapter->link_speed) {
3771 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003772 adapter->tx_timeout_factor = 14;
3773 break;
3774 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003775 /* maybe add some timeout factor ? */
3776 break;
3777 }
3778
3779 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003780
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003781 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00003782 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003783
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003784 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003785 if (!test_bit(__IGB_DOWN, &adapter->state))
3786 mod_timer(&adapter->phy_info_timer,
3787 round_jiffies(jiffies + 2 * HZ));
3788 }
3789 } else {
3790 if (netif_carrier_ok(netdev)) {
3791 adapter->link_speed = 0;
3792 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00003793
3794 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003795 if (igb_thermal_sensor_event(hw,
3796 E1000_THSTAT_PWR_DOWN)) {
3797 netdev_err(netdev, "The network adapter was "
3798 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003799 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003800
Alexander Duyck527d47c2008-11-27 00:21:39 -08003801 /* Links status message must follow this format */
3802 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3803 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003804 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003805
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003806 igb_ping_all_vfs(adapter);
3807
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003808 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003809 if (!test_bit(__IGB_DOWN, &adapter->state))
3810 mod_timer(&adapter->phy_info_timer,
3811 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003812
3813 pm_schedule_suspend(netdev->dev.parent,
3814 MSEC_PER_SEC * 5);
Auke Kok9d5c8242008-01-24 02:22:38 -08003815 }
3816 }
3817
Eric Dumazet12dcd862010-10-15 17:27:10 +00003818 spin_lock(&adapter->stats64_lock);
3819 igb_update_stats(adapter, &adapter->stats64);
3820 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08003821
Alexander Duyckdbabb062009-11-12 18:38:16 +00003822 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003823 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00003824 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003825 /* We've lost link, so the controller stops DMA,
3826 * but we've got queued Tx work that's never going
3827 * to get done, so reset controller to flush Tx.
3828 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003829 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3830 adapter->tx_timeout_count++;
3831 schedule_work(&adapter->reset_task);
3832 /* return immediately since reset is imminent */
3833 return;
3834 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003835 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003836
Alexander Duyckdbabb062009-11-12 18:38:16 +00003837 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00003838 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00003839 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003840
Auke Kok9d5c8242008-01-24 02:22:38 -08003841 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003842 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003843 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003844 for (i = 0; i < adapter->num_q_vectors; i++)
3845 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003846 wr32(E1000_EICS, eics);
3847 } else {
3848 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3849 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003850
Greg Rose13800462010-11-06 02:08:26 +00003851 igb_spoof_check(adapter);
3852
Auke Kok9d5c8242008-01-24 02:22:38 -08003853 /* Reset the timer */
3854 if (!test_bit(__IGB_DOWN, &adapter->state))
3855 mod_timer(&adapter->watchdog_timer,
3856 round_jiffies(jiffies + 2 * HZ));
3857}
3858
3859enum latency_range {
3860 lowest_latency = 0,
3861 low_latency = 1,
3862 bulk_latency = 2,
3863 latency_invalid = 255
3864};
3865
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003866/**
3867 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3868 *
3869 * Stores a new ITR value based on strictly on packet size. This
3870 * algorithm is less sophisticated than that used in igb_update_itr,
3871 * due to the difficulty of synchronizing statistics across multiple
Stefan Weileef35c22010-08-06 21:11:15 +02003872 * receive rings. The divisors and thresholds used by this function
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003873 * were determined based on theoretical maximum wire speed and testing
3874 * data, in order to minimize response time while increasing bulk
3875 * throughput.
3876 * This functionality is controlled by the InterruptThrottleRate module
3877 * parameter (see igb_param.c)
3878 * NOTE: This function is called only when operating in a multiqueue
3879 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003880 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003881 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003882static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003883{
Alexander Duyck047e0032009-10-27 15:49:27 +00003884 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003885 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003886 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003887 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003888
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003889 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3890 * ints/sec - ITR timer value of 120 ticks.
3891 */
3892 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003893 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003894 goto set_itr_val;
3895 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003896
Alexander Duyck0ba82992011-08-26 07:45:47 +00003897 packets = q_vector->rx.total_packets;
3898 if (packets)
3899 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003900
Alexander Duyck0ba82992011-08-26 07:45:47 +00003901 packets = q_vector->tx.total_packets;
3902 if (packets)
3903 avg_wire_size = max_t(u32, avg_wire_size,
3904 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00003905
3906 /* if avg_wire_size isn't set no work was done */
3907 if (!avg_wire_size)
3908 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003909
3910 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3911 avg_wire_size += 24;
3912
3913 /* Don't starve jumbo frames */
3914 avg_wire_size = min(avg_wire_size, 3000);
3915
3916 /* Give a little boost to mid-size frames */
3917 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3918 new_val = avg_wire_size / 3;
3919 else
3920 new_val = avg_wire_size / 2;
3921
Alexander Duyck0ba82992011-08-26 07:45:47 +00003922 /* conservative mode (itr 3) eliminates the lowest_latency setting */
3923 if (new_val < IGB_20K_ITR &&
3924 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3925 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
3926 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00003927
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003928set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003929 if (new_val != q_vector->itr_val) {
3930 q_vector->itr_val = new_val;
3931 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003932 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003933clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003934 q_vector->rx.total_bytes = 0;
3935 q_vector->rx.total_packets = 0;
3936 q_vector->tx.total_bytes = 0;
3937 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003938}
3939
3940/**
3941 * igb_update_itr - update the dynamic ITR value based on statistics
3942 * Stores a new ITR value based on packets and byte
3943 * counts during the last interrupt. The advantage of per interrupt
3944 * computation is faster updates and more accurate ITR for the current
3945 * traffic pattern. Constants in this function were computed
3946 * based on theoretical maximum wire speed and thresholds were set based
3947 * on testing data as well as attempting to minimize response time
3948 * while increasing bulk throughput.
3949 * this functionality is controlled by the InterruptThrottleRate module
3950 * parameter (see igb_param.c)
3951 * NOTE: These calculations are only valid when operating in a single-
3952 * queue environment.
Alexander Duyck0ba82992011-08-26 07:45:47 +00003953 * @q_vector: pointer to q_vector
3954 * @ring_container: ring info to update the itr for
Auke Kok9d5c8242008-01-24 02:22:38 -08003955 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00003956static void igb_update_itr(struct igb_q_vector *q_vector,
3957 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08003958{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003959 unsigned int packets = ring_container->total_packets;
3960 unsigned int bytes = ring_container->total_bytes;
3961 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08003962
Alexander Duyck0ba82992011-08-26 07:45:47 +00003963 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08003964 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003965 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08003966
Alexander Duyck0ba82992011-08-26 07:45:47 +00003967 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003968 case lowest_latency:
3969 /* handle TSO and jumbo frames */
3970 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003971 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003972 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00003973 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003974 break;
3975 case low_latency: /* 50 usec aka 20000 ints/s */
3976 if (bytes > 10000) {
3977 /* this if handles the TSO accounting */
3978 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003979 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003980 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003981 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003982 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003983 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003984 }
3985 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003986 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003987 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003988 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003989 }
3990 break;
3991 case bulk_latency: /* 250 usec aka 4000 ints/s */
3992 if (bytes > 25000) {
3993 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003994 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003995 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003996 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003997 }
3998 break;
3999 }
4000
Alexander Duyck0ba82992011-08-26 07:45:47 +00004001 /* clear work counters since we have the values we need */
4002 ring_container->total_bytes = 0;
4003 ring_container->total_packets = 0;
4004
4005 /* write updated itr to ring container */
4006 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08004007}
4008
Alexander Duyck0ba82992011-08-26 07:45:47 +00004009static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004010{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004011 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004012 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004013 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004014
4015 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4016 if (adapter->link_speed != SPEED_1000) {
4017 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004018 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08004019 goto set_itr_now;
4020 }
4021
Alexander Duyck0ba82992011-08-26 07:45:47 +00004022 igb_update_itr(q_vector, &q_vector->tx);
4023 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004024
Alexander Duyck0ba82992011-08-26 07:45:47 +00004025 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08004026
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004027 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00004028 if (current_itr == lowest_latency &&
4029 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4030 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004031 current_itr = low_latency;
4032
Auke Kok9d5c8242008-01-24 02:22:38 -08004033 switch (current_itr) {
4034 /* counts and packets in update_itr are dependent on these numbers */
4035 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004036 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004037 break;
4038 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004039 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004040 break;
4041 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004042 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004043 break;
4044 default:
4045 break;
4046 }
4047
4048set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00004049 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004050 /* this attempts to bias the interrupt rate towards Bulk
4051 * by adding intermediate steps when interrupt rate is
4052 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00004053 new_itr = new_itr > q_vector->itr_val ?
4054 max((new_itr * q_vector->itr_val) /
4055 (new_itr + (q_vector->itr_val >> 2)),
Alexander Duyck0ba82992011-08-26 07:45:47 +00004056 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08004057 new_itr;
4058 /* Don't write the value here; it resets the adapter's
4059 * internal timer, and causes us to delay far longer than
4060 * we should between interrupts. Instead, we write the ITR
4061 * value at the beginning of the next interrupt so the timing
4062 * ends up being correct.
4063 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004064 q_vector->itr_val = new_itr;
4065 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004066 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004067}
4068
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00004069static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4070 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004071{
4072 struct e1000_adv_tx_context_desc *context_desc;
4073 u16 i = tx_ring->next_to_use;
4074
4075 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4076
4077 i++;
4078 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4079
4080 /* set bits to identify this as an advanced context descriptor */
4081 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4082
4083 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004084 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004085 mss_l4len_idx |= tx_ring->reg_idx << 4;
4086
4087 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4088 context_desc->seqnum_seed = 0;
4089 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4090 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4091}
4092
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004093static int igb_tso(struct igb_ring *tx_ring,
4094 struct igb_tx_buffer *first,
4095 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004096{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004097 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004098 u32 vlan_macip_lens, type_tucmd;
4099 u32 mss_l4len_idx, l4len;
4100
4101 if (!skb_is_gso(skb))
4102 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004103
4104 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004105 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004106 if (err)
4107 return err;
4108 }
4109
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004110 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4111 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004112
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004113 if (first->protocol == __constant_htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004114 struct iphdr *iph = ip_hdr(skb);
4115 iph->tot_len = 0;
4116 iph->check = 0;
4117 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4118 iph->daddr, 0,
4119 IPPROTO_TCP,
4120 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004121 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004122 first->tx_flags |= IGB_TX_FLAGS_TSO |
4123 IGB_TX_FLAGS_CSUM |
4124 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004125 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004126 ipv6_hdr(skb)->payload_len = 0;
4127 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4128 &ipv6_hdr(skb)->daddr,
4129 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004130 first->tx_flags |= IGB_TX_FLAGS_TSO |
4131 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004132 }
4133
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004134 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004135 l4len = tcp_hdrlen(skb);
4136 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004137
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004138 /* update gso size and bytecount with header size */
4139 first->gso_segs = skb_shinfo(skb)->gso_segs;
4140 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4141
Auke Kok9d5c8242008-01-24 02:22:38 -08004142 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004143 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4144 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004145
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004146 /* VLAN MACLEN IPLEN */
4147 vlan_macip_lens = skb_network_header_len(skb);
4148 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004149 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004150
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004151 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004152
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004153 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004154}
4155
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004156static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004157{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004158 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004159 u32 vlan_macip_lens = 0;
4160 u32 mss_l4len_idx = 0;
4161 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004162
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004163 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004164 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4165 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004166 } else {
4167 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004168 switch (first->protocol) {
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004169 case __constant_htons(ETH_P_IP):
4170 vlan_macip_lens |= skb_network_header_len(skb);
4171 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4172 l4_hdr = ip_hdr(skb)->protocol;
4173 break;
4174 case __constant_htons(ETH_P_IPV6):
4175 vlan_macip_lens |= skb_network_header_len(skb);
4176 l4_hdr = ipv6_hdr(skb)->nexthdr;
4177 break;
4178 default:
4179 if (unlikely(net_ratelimit())) {
4180 dev_warn(tx_ring->dev,
4181 "partial checksum but proto=%x!\n",
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004182 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004183 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004184 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004185 }
4186
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004187 switch (l4_hdr) {
4188 case IPPROTO_TCP:
4189 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4190 mss_l4len_idx = tcp_hdrlen(skb) <<
4191 E1000_ADVTXD_L4LEN_SHIFT;
4192 break;
4193 case IPPROTO_SCTP:
4194 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4195 mss_l4len_idx = sizeof(struct sctphdr) <<
4196 E1000_ADVTXD_L4LEN_SHIFT;
4197 break;
4198 case IPPROTO_UDP:
4199 mss_l4len_idx = sizeof(struct udphdr) <<
4200 E1000_ADVTXD_L4LEN_SHIFT;
4201 break;
4202 default:
4203 if (unlikely(net_ratelimit())) {
4204 dev_warn(tx_ring->dev,
4205 "partial checksum but l4 proto=%x!\n",
4206 l4_hdr);
4207 }
4208 break;
4209 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004210
4211 /* update TX checksum flag */
4212 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004213 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004214
4215 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004216 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004217
4218 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004219}
4220
Alexander Duycke032afc2011-08-26 07:44:48 +00004221static __le32 igb_tx_cmd_type(u32 tx_flags)
4222{
4223 /* set type for advanced descriptor with frame checksum insertion */
4224 __le32 cmd_type = cpu_to_le32(E1000_ADVTXD_DTYP_DATA |
4225 E1000_ADVTXD_DCMD_IFCS |
4226 E1000_ADVTXD_DCMD_DEXT);
4227
4228 /* set HW vlan bit if vlan is present */
4229 if (tx_flags & IGB_TX_FLAGS_VLAN)
4230 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_VLE);
4231
4232 /* set timestamp bit if present */
4233 if (tx_flags & IGB_TX_FLAGS_TSTAMP)
4234 cmd_type |= cpu_to_le32(E1000_ADVTXD_MAC_TSTAMP);
4235
4236 /* set segmentation bits for TSO */
4237 if (tx_flags & IGB_TX_FLAGS_TSO)
4238 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_TSE);
4239
4240 return cmd_type;
4241}
4242
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004243static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4244 union e1000_adv_tx_desc *tx_desc,
4245 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004246{
4247 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4248
4249 /* 82575 requires a unique index per ring if any offload is enabled */
4250 if ((tx_flags & (IGB_TX_FLAGS_CSUM | IGB_TX_FLAGS_VLAN)) &&
Alexander Duyck866cff02011-08-26 07:45:36 +00004251 test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004252 olinfo_status |= tx_ring->reg_idx << 4;
4253
4254 /* insert L4 checksum */
4255 if (tx_flags & IGB_TX_FLAGS_CSUM) {
4256 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
4257
4258 /* insert IPv4 checksum */
4259 if (tx_flags & IGB_TX_FLAGS_IPV4)
4260 olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
4261 }
4262
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004263 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004264}
4265
Alexander Duyckebe42d12011-08-26 07:45:09 +00004266/*
4267 * The largest size we can write to the descriptor is 65535. In order to
4268 * maintain a power of two alignment we have to limit ourselves to 32K.
4269 */
4270#define IGB_MAX_TXD_PWR 15
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004271#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
Auke Kok9d5c8242008-01-24 02:22:38 -08004272
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004273static void igb_tx_map(struct igb_ring *tx_ring,
4274 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004275 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004276{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004277 struct sk_buff *skb = first->skb;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004278 struct igb_tx_buffer *tx_buffer_info;
4279 union e1000_adv_tx_desc *tx_desc;
4280 dma_addr_t dma;
4281 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
4282 unsigned int data_len = skb->data_len;
4283 unsigned int size = skb_headlen(skb);
4284 unsigned int paylen = skb->len - hdr_len;
4285 __le32 cmd_type;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004286 u32 tx_flags = first->tx_flags;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004287 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004288
4289 tx_desc = IGB_TX_DESC(tx_ring, i);
4290
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004291 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, paylen);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004292 cmd_type = igb_tx_cmd_type(tx_flags);
4293
4294 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
4295 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004296 goto dma_error;
Auke Kok9d5c8242008-01-24 02:22:38 -08004297
Alexander Duyckebe42d12011-08-26 07:45:09 +00004298 /* record length, and DMA address */
4299 first->length = size;
4300 first->dma = dma;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004301 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004302
Alexander Duyckebe42d12011-08-26 07:45:09 +00004303 for (;;) {
4304 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4305 tx_desc->read.cmd_type_len =
4306 cmd_type | cpu_to_le32(IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004307
Alexander Duyckebe42d12011-08-26 07:45:09 +00004308 i++;
4309 tx_desc++;
4310 if (i == tx_ring->count) {
4311 tx_desc = IGB_TX_DESC(tx_ring, 0);
4312 i = 0;
4313 }
4314
4315 dma += IGB_MAX_DATA_PER_TXD;
4316 size -= IGB_MAX_DATA_PER_TXD;
4317
4318 tx_desc->read.olinfo_status = 0;
4319 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4320 }
4321
4322 if (likely(!data_len))
4323 break;
4324
4325 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
4326
Alexander Duyck65689fe2009-03-20 00:17:43 +00004327 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004328 tx_desc++;
4329 if (i == tx_ring->count) {
4330 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004331 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004332 }
Alexander Duyck65689fe2009-03-20 00:17:43 +00004333
Eric Dumazet9e903e02011-10-18 21:00:24 +00004334 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004335 data_len -= size;
4336
4337 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
4338 size, DMA_TO_DEVICE);
4339 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004340 goto dma_error;
4341
Alexander Duyckebe42d12011-08-26 07:45:09 +00004342 tx_buffer_info = &tx_ring->tx_buffer_info[i];
4343 tx_buffer_info->length = size;
4344 tx_buffer_info->dma = dma;
4345
4346 tx_desc->read.olinfo_status = 0;
4347 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4348
4349 frag++;
Auke Kok9d5c8242008-01-24 02:22:38 -08004350 }
4351
Eric Dumazetbdbc0632012-01-04 20:23:36 +00004352 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4353
Alexander Duyckebe42d12011-08-26 07:45:09 +00004354 /* write last descriptor with RS and EOP bits */
4355 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IGB_TXD_DCMD);
Ben Greear6b8f0922012-03-06 09:41:53 +00004356 if (unlikely(skb->no_fcs))
4357 cmd_type &= ~(cpu_to_le32(E1000_ADVTXD_DCMD_IFCS));
Alexander Duyckebe42d12011-08-26 07:45:09 +00004358 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyck8542db02011-08-26 07:44:43 +00004359
4360 /* set the timestamp */
4361 first->time_stamp = jiffies;
4362
Alexander Duyckebe42d12011-08-26 07:45:09 +00004363 /*
4364 * Force memory writes to complete before letting h/w know there
4365 * are new descriptors to fetch. (Only applicable for weak-ordered
4366 * memory model archs, such as IA-64).
4367 *
4368 * We also need this memory barrier to make certain all of the
4369 * status bits have been updated before next_to_watch is written.
4370 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004371 wmb();
4372
Alexander Duyckebe42d12011-08-26 07:45:09 +00004373 /* set next_to_watch value indicating a packet is present */
4374 first->next_to_watch = tx_desc;
4375
4376 i++;
4377 if (i == tx_ring->count)
4378 i = 0;
4379
Auke Kok9d5c8242008-01-24 02:22:38 -08004380 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004381
Alexander Duyckfce99e32009-10-27 15:51:27 +00004382 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004383
Auke Kok9d5c8242008-01-24 02:22:38 -08004384 /* we need this if more than one processor can write to our tail
4385 * at a time, it syncronizes IO on IA64/Altix systems */
4386 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004387
4388 return;
4389
4390dma_error:
4391 dev_err(tx_ring->dev, "TX DMA map failed\n");
4392
4393 /* clear dma mappings for failed tx_buffer_info map */
4394 for (;;) {
4395 tx_buffer_info = &tx_ring->tx_buffer_info[i];
4396 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4397 if (tx_buffer_info == first)
4398 break;
4399 if (i == 0)
4400 i = tx_ring->count;
4401 i--;
4402 }
4403
4404 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004405}
4406
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004407static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004408{
Alexander Duycke694e962009-10-27 15:53:06 +00004409 struct net_device *netdev = tx_ring->netdev;
4410
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004411 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004412
Auke Kok9d5c8242008-01-24 02:22:38 -08004413 /* Herbert's original patch had:
4414 * smp_mb__after_netif_stop_queue();
4415 * but since that doesn't exist yet, just open code it. */
4416 smp_mb();
4417
4418 /* We need to check again in a case another CPU has just
4419 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004420 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004421 return -EBUSY;
4422
4423 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004424 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004425
4426 u64_stats_update_begin(&tx_ring->tx_syncp2);
4427 tx_ring->tx_stats.restart_queue2++;
4428 u64_stats_update_end(&tx_ring->tx_syncp2);
4429
Auke Kok9d5c8242008-01-24 02:22:38 -08004430 return 0;
4431}
4432
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004433static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004434{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004435 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004436 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004437 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004438}
4439
Alexander Duyckcd392f52011-08-26 07:43:59 +00004440netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4441 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004442{
Alexander Duyck8542db02011-08-26 07:44:43 +00004443 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004444 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004445 u32 tx_flags = 0;
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004446 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004447 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004448
Auke Kok9d5c8242008-01-24 02:22:38 -08004449 /* need: 1 descriptor per page,
4450 * + 2 desc gap to keep tail from touching head,
4451 * + 1 desc for skb->data,
4452 * + 1 desc for context descriptor,
4453 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00004454 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004455 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004456 return NETDEV_TX_BUSY;
4457 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004458
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004459 /* record the location of the first descriptor for this packet */
4460 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4461 first->skb = skb;
4462 first->bytecount = skb->len;
4463 first->gso_segs = 1;
4464
Oliver Hartkopp2244d072010-08-17 08:59:14 +00004465 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
4466 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004467 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004468 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004469
Jesse Grosseab6d182010-10-20 13:56:03 +00004470 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004471 tx_flags |= IGB_TX_FLAGS_VLAN;
4472 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4473 }
4474
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004475 /* record initial flags and protocol */
4476 first->tx_flags = tx_flags;
4477 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00004478
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004479 tso = igb_tso(tx_ring, first, &hdr_len);
4480 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004481 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004482 else if (!tso)
4483 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08004484
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004485 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004486
4487 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00004488 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004489
Auke Kok9d5c8242008-01-24 02:22:38 -08004490 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004491
4492out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004493 igb_unmap_and_free_tx_resource(tx_ring, first);
4494
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004495 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004496}
4497
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004498static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4499 struct sk_buff *skb)
4500{
4501 unsigned int r_idx = skb->queue_mapping;
4502
4503 if (r_idx >= adapter->num_tx_queues)
4504 r_idx = r_idx % adapter->num_tx_queues;
4505
4506 return adapter->tx_ring[r_idx];
4507}
4508
Alexander Duyckcd392f52011-08-26 07:43:59 +00004509static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4510 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004511{
4512 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004513
4514 if (test_bit(__IGB_DOWN, &adapter->state)) {
4515 dev_kfree_skb_any(skb);
4516 return NETDEV_TX_OK;
4517 }
4518
4519 if (skb->len <= 0) {
4520 dev_kfree_skb_any(skb);
4521 return NETDEV_TX_OK;
4522 }
4523
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004524 /*
4525 * The minimum packet size with TCTL.PSP set is 17 so pad the skb
4526 * in order to meet this minimum size requirement.
4527 */
4528 if (skb->len < 17) {
4529 if (skb_padto(skb, 17))
4530 return NETDEV_TX_OK;
4531 skb->len = 17;
4532 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004533
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004534 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08004535}
4536
4537/**
4538 * igb_tx_timeout - Respond to a Tx Hang
4539 * @netdev: network interface device structure
4540 **/
4541static void igb_tx_timeout(struct net_device *netdev)
4542{
4543 struct igb_adapter *adapter = netdev_priv(netdev);
4544 struct e1000_hw *hw = &adapter->hw;
4545
4546 /* Do the reset outside of interrupt context */
4547 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004548
Alexander Duyck06218a82011-08-26 07:46:55 +00004549 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00004550 hw->dev_spec._82575.global_device_reset = true;
4551
Auke Kok9d5c8242008-01-24 02:22:38 -08004552 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004553 wr32(E1000_EICS,
4554 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004555}
4556
4557static void igb_reset_task(struct work_struct *work)
4558{
4559 struct igb_adapter *adapter;
4560 adapter = container_of(work, struct igb_adapter, reset_task);
4561
Taku Izumic97ec422010-04-27 14:39:30 +00004562 igb_dump(adapter);
4563 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004564 igb_reinit_locked(adapter);
4565}
4566
4567/**
Eric Dumazet12dcd862010-10-15 17:27:10 +00004568 * igb_get_stats64 - Get System Network Statistics
Auke Kok9d5c8242008-01-24 02:22:38 -08004569 * @netdev: network interface device structure
Eric Dumazet12dcd862010-10-15 17:27:10 +00004570 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004571 *
Auke Kok9d5c8242008-01-24 02:22:38 -08004572 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004573static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
4574 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004575{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004576 struct igb_adapter *adapter = netdev_priv(netdev);
4577
4578 spin_lock(&adapter->stats64_lock);
4579 igb_update_stats(adapter, &adapter->stats64);
4580 memcpy(stats, &adapter->stats64, sizeof(*stats));
4581 spin_unlock(&adapter->stats64_lock);
4582
4583 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004584}
4585
4586/**
4587 * igb_change_mtu - Change the Maximum Transfer Unit
4588 * @netdev: network interface device structure
4589 * @new_mtu: new value for maximum frame size
4590 *
4591 * Returns 0 on success, negative on failure
4592 **/
4593static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4594{
4595 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004596 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00004597 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08004598
Alexander Duyckc809d222009-10-27 23:52:13 +00004599 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004600 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004601 return -EINVAL;
4602 }
4603
Alexander Duyck153285f2011-08-26 07:43:32 +00004604#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08004605 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004606 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004607 return -EINVAL;
4608 }
4609
4610 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4611 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004612
Auke Kok9d5c8242008-01-24 02:22:38 -08004613 /* igb_down has a dependency on max_frame_size */
4614 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004615
Alexander Duyck4c844852009-10-27 15:52:07 +00004616 if (netif_running(netdev))
4617 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004618
Alexander Duyck090b1792009-10-27 23:51:55 +00004619 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004620 netdev->mtu, new_mtu);
4621 netdev->mtu = new_mtu;
4622
4623 if (netif_running(netdev))
4624 igb_up(adapter);
4625 else
4626 igb_reset(adapter);
4627
4628 clear_bit(__IGB_RESETTING, &adapter->state);
4629
4630 return 0;
4631}
4632
4633/**
4634 * igb_update_stats - Update the board statistics counters
4635 * @adapter: board private structure
4636 **/
4637
Eric Dumazet12dcd862010-10-15 17:27:10 +00004638void igb_update_stats(struct igb_adapter *adapter,
4639 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004640{
4641 struct e1000_hw *hw = &adapter->hw;
4642 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004643 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004644 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004645 int i;
4646 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004647 unsigned int start;
4648 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004649
4650#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4651
4652 /*
4653 * Prevent stats update while adapter is being reset, or if the pci
4654 * connection is down.
4655 */
4656 if (adapter->link_speed == 0)
4657 return;
4658 if (pci_channel_offline(pdev))
4659 return;
4660
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004661 bytes = 0;
4662 packets = 0;
4663 for (i = 0; i < adapter->num_rx_queues; i++) {
4664 u32 rqdpc_tmp = rd32(E1000_RQDPC(i)) & 0x0FFF;
Alexander Duyck3025a442010-02-17 01:02:39 +00004665 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004666
Alexander Duyck3025a442010-02-17 01:02:39 +00004667 ring->rx_stats.drops += rqdpc_tmp;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004668 net_stats->rx_fifo_errors += rqdpc_tmp;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004669
4670 do {
4671 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4672 _bytes = ring->rx_stats.bytes;
4673 _packets = ring->rx_stats.packets;
4674 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4675 bytes += _bytes;
4676 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004677 }
4678
Alexander Duyck128e45e2009-11-12 18:37:38 +00004679 net_stats->rx_bytes = bytes;
4680 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004681
4682 bytes = 0;
4683 packets = 0;
4684 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004685 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004686 do {
4687 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4688 _bytes = ring->tx_stats.bytes;
4689 _packets = ring->tx_stats.packets;
4690 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4691 bytes += _bytes;
4692 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004693 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004694 net_stats->tx_bytes = bytes;
4695 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004696
4697 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004698 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4699 adapter->stats.gprc += rd32(E1000_GPRC);
4700 adapter->stats.gorc += rd32(E1000_GORCL);
4701 rd32(E1000_GORCH); /* clear GORCL */
4702 adapter->stats.bprc += rd32(E1000_BPRC);
4703 adapter->stats.mprc += rd32(E1000_MPRC);
4704 adapter->stats.roc += rd32(E1000_ROC);
4705
4706 adapter->stats.prc64 += rd32(E1000_PRC64);
4707 adapter->stats.prc127 += rd32(E1000_PRC127);
4708 adapter->stats.prc255 += rd32(E1000_PRC255);
4709 adapter->stats.prc511 += rd32(E1000_PRC511);
4710 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4711 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4712 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4713 adapter->stats.sec += rd32(E1000_SEC);
4714
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004715 mpc = rd32(E1000_MPC);
4716 adapter->stats.mpc += mpc;
4717 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004718 adapter->stats.scc += rd32(E1000_SCC);
4719 adapter->stats.ecol += rd32(E1000_ECOL);
4720 adapter->stats.mcc += rd32(E1000_MCC);
4721 adapter->stats.latecol += rd32(E1000_LATECOL);
4722 adapter->stats.dc += rd32(E1000_DC);
4723 adapter->stats.rlec += rd32(E1000_RLEC);
4724 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4725 adapter->stats.xontxc += rd32(E1000_XONTXC);
4726 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4727 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4728 adapter->stats.fcruc += rd32(E1000_FCRUC);
4729 adapter->stats.gptc += rd32(E1000_GPTC);
4730 adapter->stats.gotc += rd32(E1000_GOTCL);
4731 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004732 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004733 adapter->stats.ruc += rd32(E1000_RUC);
4734 adapter->stats.rfc += rd32(E1000_RFC);
4735 adapter->stats.rjc += rd32(E1000_RJC);
4736 adapter->stats.tor += rd32(E1000_TORH);
4737 adapter->stats.tot += rd32(E1000_TOTH);
4738 adapter->stats.tpr += rd32(E1000_TPR);
4739
4740 adapter->stats.ptc64 += rd32(E1000_PTC64);
4741 adapter->stats.ptc127 += rd32(E1000_PTC127);
4742 adapter->stats.ptc255 += rd32(E1000_PTC255);
4743 adapter->stats.ptc511 += rd32(E1000_PTC511);
4744 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4745 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4746
4747 adapter->stats.mptc += rd32(E1000_MPTC);
4748 adapter->stats.bptc += rd32(E1000_BPTC);
4749
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004750 adapter->stats.tpt += rd32(E1000_TPT);
4751 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004752
4753 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004754 /* read internal phy specific stats */
4755 reg = rd32(E1000_CTRL_EXT);
4756 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4757 adapter->stats.rxerrc += rd32(E1000_RXERRC);
4758 adapter->stats.tncrs += rd32(E1000_TNCRS);
4759 }
4760
Auke Kok9d5c8242008-01-24 02:22:38 -08004761 adapter->stats.tsctc += rd32(E1000_TSCTC);
4762 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4763
4764 adapter->stats.iac += rd32(E1000_IAC);
4765 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4766 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4767 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4768 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4769 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4770 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4771 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4772 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4773
4774 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004775 net_stats->multicast = adapter->stats.mprc;
4776 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004777
4778 /* Rx Errors */
4779
4780 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004781 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004782 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004783 adapter->stats.crcerrs + adapter->stats.algnerrc +
4784 adapter->stats.ruc + adapter->stats.roc +
4785 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004786 net_stats->rx_length_errors = adapter->stats.ruc +
4787 adapter->stats.roc;
4788 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4789 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4790 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004791
4792 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004793 net_stats->tx_errors = adapter->stats.ecol +
4794 adapter->stats.latecol;
4795 net_stats->tx_aborted_errors = adapter->stats.ecol;
4796 net_stats->tx_window_errors = adapter->stats.latecol;
4797 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004798
4799 /* Tx Dropped needs to be maintained elsewhere */
4800
4801 /* Phy Stats */
4802 if (hw->phy.media_type == e1000_media_type_copper) {
4803 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004804 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004805 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4806 adapter->phy_stats.idle_errors += phy_tmp;
4807 }
4808 }
4809
4810 /* Management Stats */
4811 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4812 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4813 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00004814
4815 /* OS2BMC Stats */
4816 reg = rd32(E1000_MANC);
4817 if (reg & E1000_MANC_EN_BMC2OS) {
4818 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
4819 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
4820 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
4821 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
4822 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004823}
4824
Auke Kok9d5c8242008-01-24 02:22:38 -08004825static irqreturn_t igb_msix_other(int irq, void *data)
4826{
Alexander Duyck047e0032009-10-27 15:49:27 +00004827 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004828 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004829 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004830 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004831
Alexander Duyck7f081d42010-01-07 17:41:00 +00004832 if (icr & E1000_ICR_DRSTA)
4833 schedule_work(&adapter->reset_task);
4834
Alexander Duyck047e0032009-10-27 15:49:27 +00004835 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004836 /* HW is reporting DMA is out of sync */
4837 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00004838 /* The DMA Out of Sync is also indication of a spoof event
4839 * in IOV mode. Check the Wrong VM Behavior register to
4840 * see if it is really a spoof event. */
4841 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00004842 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004843
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004844 /* Check for a mailbox event */
4845 if (icr & E1000_ICR_VMMB)
4846 igb_msg_task(adapter);
4847
4848 if (icr & E1000_ICR_LSC) {
4849 hw->mac.get_link_status = 1;
4850 /* guard against interrupt when we're going down */
4851 if (!test_bit(__IGB_DOWN, &adapter->state))
4852 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4853 }
4854
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004855 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004856
4857 return IRQ_HANDLED;
4858}
4859
Alexander Duyck047e0032009-10-27 15:49:27 +00004860static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004861{
Alexander Duyck26b39272010-02-17 01:00:41 +00004862 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004863 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004864
Alexander Duyck047e0032009-10-27 15:49:27 +00004865 if (!q_vector->set_itr)
4866 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004867
Alexander Duyck047e0032009-10-27 15:49:27 +00004868 if (!itr_val)
4869 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004870
Alexander Duyck26b39272010-02-17 01:00:41 +00004871 if (adapter->hw.mac.type == e1000_82575)
4872 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004873 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00004874 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00004875
4876 writel(itr_val, q_vector->itr_register);
4877 q_vector->set_itr = 0;
4878}
4879
4880static irqreturn_t igb_msix_ring(int irq, void *data)
4881{
4882 struct igb_q_vector *q_vector = data;
4883
4884 /* Write the ITR value calculated from the previous interrupt. */
4885 igb_write_itr(q_vector);
4886
4887 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004888
Auke Kok9d5c8242008-01-24 02:22:38 -08004889 return IRQ_HANDLED;
4890}
4891
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004892#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004893static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004894{
Alexander Duyck047e0032009-10-27 15:49:27 +00004895 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004896 struct e1000_hw *hw = &adapter->hw;
4897 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004898
Alexander Duyck047e0032009-10-27 15:49:27 +00004899 if (q_vector->cpu == cpu)
4900 goto out_no_update;
4901
Alexander Duyck0ba82992011-08-26 07:45:47 +00004902 if (q_vector->tx.ring) {
4903 int q = q_vector->tx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004904 u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
4905 if (hw->mac.type == e1000_82575) {
4906 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
4907 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4908 } else {
4909 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
4910 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
4911 E1000_DCA_TXCTRL_CPUID_SHIFT;
4912 }
4913 dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
4914 wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
4915 }
Alexander Duyck0ba82992011-08-26 07:45:47 +00004916 if (q_vector->rx.ring) {
4917 int q = q_vector->rx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004918 u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
4919 if (hw->mac.type == e1000_82575) {
4920 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
4921 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4922 } else {
Alexander Duyck2d064c02008-07-08 15:10:12 -07004923 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
Maciej Sosnowski92be7912009-03-13 20:40:21 +00004924 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
Alexander Duyck2d064c02008-07-08 15:10:12 -07004925 E1000_DCA_RXCTRL_CPUID_SHIFT;
Alexander Duyck2d064c02008-07-08 15:10:12 -07004926 }
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004927 dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
4928 dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
4929 dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
4930 wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004931 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004932 q_vector->cpu = cpu;
4933out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004934 put_cpu();
4935}
4936
4937static void igb_setup_dca(struct igb_adapter *adapter)
4938{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004939 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004940 int i;
4941
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004942 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004943 return;
4944
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004945 /* Always use CB2 mode, difference is masked in the CB driver. */
4946 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4947
Alexander Duyck047e0032009-10-27 15:49:27 +00004948 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004949 adapter->q_vector[i]->cpu = -1;
4950 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004951 }
4952}
4953
4954static int __igb_notify_dca(struct device *dev, void *data)
4955{
4956 struct net_device *netdev = dev_get_drvdata(dev);
4957 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004958 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004959 struct e1000_hw *hw = &adapter->hw;
4960 unsigned long event = *(unsigned long *)data;
4961
4962 switch (event) {
4963 case DCA_PROVIDER_ADD:
4964 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004965 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004966 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004967 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004968 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004969 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004970 igb_setup_dca(adapter);
4971 break;
4972 }
4973 /* Fall Through since DCA is disabled. */
4974 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004975 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004976 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004977 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004978 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004979 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004980 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004981 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004982 }
4983 break;
4984 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004985
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004986 return 0;
4987}
4988
4989static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4990 void *p)
4991{
4992 int ret_val;
4993
4994 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4995 __igb_notify_dca);
4996
4997 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4998}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004999#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08005000
Greg Rose0224d662011-10-14 02:57:14 +00005001#ifdef CONFIG_PCI_IOV
5002static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5003{
5004 unsigned char mac_addr[ETH_ALEN];
5005 struct pci_dev *pdev = adapter->pdev;
5006 struct e1000_hw *hw = &adapter->hw;
5007 struct pci_dev *pvfdev;
5008 unsigned int device_id;
5009 u16 thisvf_devfn;
5010
5011 random_ether_addr(mac_addr);
5012 igb_set_vf_mac(adapter, vf, mac_addr);
5013
5014 switch (adapter->hw.mac.type) {
5015 case e1000_82576:
5016 device_id = IGB_82576_VF_DEV_ID;
5017 /* VF Stride for 82576 is 2 */
5018 thisvf_devfn = (pdev->devfn + 0x80 + (vf << 1)) |
5019 (pdev->devfn & 1);
5020 break;
5021 case e1000_i350:
5022 device_id = IGB_I350_VF_DEV_ID;
5023 /* VF Stride for I350 is 4 */
5024 thisvf_devfn = (pdev->devfn + 0x80 + (vf << 2)) |
5025 (pdev->devfn & 3);
5026 break;
5027 default:
5028 device_id = 0;
5029 thisvf_devfn = 0;
5030 break;
5031 }
5032
5033 pvfdev = pci_get_device(hw->vendor_id, device_id, NULL);
5034 while (pvfdev) {
5035 if (pvfdev->devfn == thisvf_devfn)
5036 break;
5037 pvfdev = pci_get_device(hw->vendor_id,
5038 device_id, pvfdev);
5039 }
5040
5041 if (pvfdev)
5042 adapter->vf_data[vf].vfdev = pvfdev;
5043 else
5044 dev_err(&pdev->dev,
5045 "Couldn't find pci dev ptr for VF %4.4x\n",
5046 thisvf_devfn);
5047 return pvfdev != NULL;
5048}
5049
5050static int igb_find_enabled_vfs(struct igb_adapter *adapter)
5051{
5052 struct e1000_hw *hw = &adapter->hw;
5053 struct pci_dev *pdev = adapter->pdev;
5054 struct pci_dev *pvfdev;
5055 u16 vf_devfn = 0;
5056 u16 vf_stride;
5057 unsigned int device_id;
5058 int vfs_found = 0;
5059
5060 switch (adapter->hw.mac.type) {
5061 case e1000_82576:
5062 device_id = IGB_82576_VF_DEV_ID;
5063 /* VF Stride for 82576 is 2 */
5064 vf_stride = 2;
5065 break;
5066 case e1000_i350:
5067 device_id = IGB_I350_VF_DEV_ID;
5068 /* VF Stride for I350 is 4 */
5069 vf_stride = 4;
5070 break;
5071 default:
5072 device_id = 0;
5073 vf_stride = 0;
5074 break;
5075 }
5076
5077 vf_devfn = pdev->devfn + 0x80;
5078 pvfdev = pci_get_device(hw->vendor_id, device_id, NULL);
5079 while (pvfdev) {
Greg Rose06292922012-02-02 23:51:43 +00005080 if (pvfdev->devfn == vf_devfn &&
5081 (pvfdev->bus->number >= pdev->bus->number))
Greg Rose0224d662011-10-14 02:57:14 +00005082 vfs_found++;
5083 vf_devfn += vf_stride;
5084 pvfdev = pci_get_device(hw->vendor_id,
5085 device_id, pvfdev);
5086 }
5087
5088 return vfs_found;
5089}
5090
5091static int igb_check_vf_assignment(struct igb_adapter *adapter)
5092{
5093 int i;
5094 for (i = 0; i < adapter->vfs_allocated_count; i++) {
5095 if (adapter->vf_data[i].vfdev) {
5096 if (adapter->vf_data[i].vfdev->dev_flags &
5097 PCI_DEV_FLAGS_ASSIGNED)
5098 return true;
5099 }
5100 }
5101 return false;
5102}
5103
5104#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005105static void igb_ping_all_vfs(struct igb_adapter *adapter)
5106{
5107 struct e1000_hw *hw = &adapter->hw;
5108 u32 ping;
5109 int i;
5110
5111 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5112 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005113 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005114 ping |= E1000_VT_MSGTYPE_CTS;
5115 igb_write_mbx(hw, &ping, 1, i);
5116 }
5117}
5118
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005119static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5120{
5121 struct e1000_hw *hw = &adapter->hw;
5122 u32 vmolr = rd32(E1000_VMOLR(vf));
5123 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5124
Alexander Duyckd85b90042010-09-22 17:56:20 +00005125 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005126 IGB_VF_FLAG_MULTI_PROMISC);
5127 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5128
5129 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5130 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005131 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005132 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5133 } else {
5134 /*
5135 * if we have hashes and we are clearing a multicast promisc
5136 * flag we need to write the hashes to the MTA as this step
5137 * was previously skipped
5138 */
5139 if (vf_data->num_vf_mc_hashes > 30) {
5140 vmolr |= E1000_VMOLR_MPME;
5141 } else if (vf_data->num_vf_mc_hashes) {
5142 int j;
5143 vmolr |= E1000_VMOLR_ROMPE;
5144 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5145 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5146 }
5147 }
5148
5149 wr32(E1000_VMOLR(vf), vmolr);
5150
5151 /* there are flags left unprocessed, likely not supported */
5152 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5153 return -EINVAL;
5154
5155 return 0;
5156
5157}
5158
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005159static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5160 u32 *msgbuf, u32 vf)
5161{
5162 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5163 u16 *hash_list = (u16 *)&msgbuf[1];
5164 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5165 int i;
5166
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005167 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005168 * to this VF for later use to restore when the PF multi cast
5169 * list changes
5170 */
5171 vf_data->num_vf_mc_hashes = n;
5172
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005173 /* only up to 30 hash values supported */
5174 if (n > 30)
5175 n = 30;
5176
5177 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005178 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005179 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005180
5181 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005182 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005183
5184 return 0;
5185}
5186
5187static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5188{
5189 struct e1000_hw *hw = &adapter->hw;
5190 struct vf_data_storage *vf_data;
5191 int i, j;
5192
5193 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005194 u32 vmolr = rd32(E1000_VMOLR(i));
5195 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5196
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005197 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005198
5199 if ((vf_data->num_vf_mc_hashes > 30) ||
5200 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5201 vmolr |= E1000_VMOLR_MPME;
5202 } else if (vf_data->num_vf_mc_hashes) {
5203 vmolr |= E1000_VMOLR_ROMPE;
5204 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5205 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5206 }
5207 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005208 }
5209}
5210
5211static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5212{
5213 struct e1000_hw *hw = &adapter->hw;
5214 u32 pool_mask, reg, vid;
5215 int i;
5216
5217 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5218
5219 /* Find the vlan filter for this id */
5220 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5221 reg = rd32(E1000_VLVF(i));
5222
5223 /* remove the vf from the pool */
5224 reg &= ~pool_mask;
5225
5226 /* if pool is empty then remove entry from vfta */
5227 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5228 (reg & E1000_VLVF_VLANID_ENABLE)) {
5229 reg = 0;
5230 vid = reg & E1000_VLVF_VLANID_MASK;
5231 igb_vfta_set(hw, vid, false);
5232 }
5233
5234 wr32(E1000_VLVF(i), reg);
5235 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005236
5237 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005238}
5239
5240static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5241{
5242 struct e1000_hw *hw = &adapter->hw;
5243 u32 reg, i;
5244
Alexander Duyck51466232009-10-27 23:47:35 +00005245 /* The vlvf table only exists on 82576 hardware and newer */
5246 if (hw->mac.type < e1000_82576)
5247 return -1;
5248
5249 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005250 if (!adapter->vfs_allocated_count)
5251 return -1;
5252
5253 /* Find the vlan filter for this id */
5254 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5255 reg = rd32(E1000_VLVF(i));
5256 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5257 vid == (reg & E1000_VLVF_VLANID_MASK))
5258 break;
5259 }
5260
5261 if (add) {
5262 if (i == E1000_VLVF_ARRAY_SIZE) {
5263 /* Did not find a matching VLAN ID entry that was
5264 * enabled. Search for a free filter entry, i.e.
5265 * one without the enable bit set
5266 */
5267 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5268 reg = rd32(E1000_VLVF(i));
5269 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5270 break;
5271 }
5272 }
5273 if (i < E1000_VLVF_ARRAY_SIZE) {
5274 /* Found an enabled/available entry */
5275 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5276
5277 /* if !enabled we need to set this up in vfta */
5278 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005279 /* add VID to filter table */
5280 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005281 reg |= E1000_VLVF_VLANID_ENABLE;
5282 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005283 reg &= ~E1000_VLVF_VLANID_MASK;
5284 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005285 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005286
5287 /* do not modify RLPML for PF devices */
5288 if (vf >= adapter->vfs_allocated_count)
5289 return 0;
5290
5291 if (!adapter->vf_data[vf].vlans_enabled) {
5292 u32 size;
5293 reg = rd32(E1000_VMOLR(vf));
5294 size = reg & E1000_VMOLR_RLPML_MASK;
5295 size += 4;
5296 reg &= ~E1000_VMOLR_RLPML_MASK;
5297 reg |= size;
5298 wr32(E1000_VMOLR(vf), reg);
5299 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005300
Alexander Duyck51466232009-10-27 23:47:35 +00005301 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005302 }
5303 } else {
5304 if (i < E1000_VLVF_ARRAY_SIZE) {
5305 /* remove vf from the pool */
5306 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5307 /* if pool is empty then remove entry from vfta */
5308 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5309 reg = 0;
5310 igb_vfta_set(hw, vid, false);
5311 }
5312 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005313
5314 /* do not modify RLPML for PF devices */
5315 if (vf >= adapter->vfs_allocated_count)
5316 return 0;
5317
5318 adapter->vf_data[vf].vlans_enabled--;
5319 if (!adapter->vf_data[vf].vlans_enabled) {
5320 u32 size;
5321 reg = rd32(E1000_VMOLR(vf));
5322 size = reg & E1000_VMOLR_RLPML_MASK;
5323 size -= 4;
5324 reg &= ~E1000_VMOLR_RLPML_MASK;
5325 reg |= size;
5326 wr32(E1000_VMOLR(vf), reg);
5327 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005328 }
5329 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005330 return 0;
5331}
5332
5333static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5334{
5335 struct e1000_hw *hw = &adapter->hw;
5336
5337 if (vid)
5338 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5339 else
5340 wr32(E1000_VMVIR(vf), 0);
5341}
5342
5343static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5344 int vf, u16 vlan, u8 qos)
5345{
5346 int err = 0;
5347 struct igb_adapter *adapter = netdev_priv(netdev);
5348
5349 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5350 return -EINVAL;
5351 if (vlan || qos) {
5352 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5353 if (err)
5354 goto out;
5355 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5356 igb_set_vmolr(adapter, vf, !vlan);
5357 adapter->vf_data[vf].pf_vlan = vlan;
5358 adapter->vf_data[vf].pf_qos = qos;
5359 dev_info(&adapter->pdev->dev,
5360 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5361 if (test_bit(__IGB_DOWN, &adapter->state)) {
5362 dev_warn(&adapter->pdev->dev,
5363 "The VF VLAN has been set,"
5364 " but the PF device is not up.\n");
5365 dev_warn(&adapter->pdev->dev,
5366 "Bring the PF device up before"
5367 " attempting to use the VF device.\n");
5368 }
5369 } else {
5370 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
5371 false, vf);
5372 igb_set_vmvir(adapter, vlan, vf);
5373 igb_set_vmolr(adapter, vf, true);
5374 adapter->vf_data[vf].pf_vlan = 0;
5375 adapter->vf_data[vf].pf_qos = 0;
5376 }
5377out:
5378 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005379}
5380
5381static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5382{
5383 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5384 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
5385
5386 return igb_vlvf_set(adapter, vid, add, vf);
5387}
5388
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005389static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005390{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005391 /* clear flags - except flag that indicates PF has set the MAC */
5392 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005393 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005394
5395 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005396 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005397
5398 /* reset vlans for device */
5399 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005400 if (adapter->vf_data[vf].pf_vlan)
5401 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5402 adapter->vf_data[vf].pf_vlan,
5403 adapter->vf_data[vf].pf_qos);
5404 else
5405 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005406
5407 /* reset multicast table array for vf */
5408 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5409
5410 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005411 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005412}
5413
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005414static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5415{
5416 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5417
5418 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005419 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
5420 random_ether_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005421
5422 /* process remaining reset events */
5423 igb_vf_reset(adapter, vf);
5424}
5425
5426static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005427{
5428 struct e1000_hw *hw = &adapter->hw;
5429 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005430 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005431 u32 reg, msgbuf[3];
5432 u8 *addr = (u8 *)(&msgbuf[1]);
5433
5434 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005435 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005436
5437 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005438 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005439
5440 /* enable transmit and receive for vf */
5441 reg = rd32(E1000_VFTE);
5442 wr32(E1000_VFTE, reg | (1 << vf));
5443 reg = rd32(E1000_VFRE);
5444 wr32(E1000_VFRE, reg | (1 << vf));
5445
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005446 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005447
5448 /* reply to reset with ack and vf mac address */
5449 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5450 memcpy(addr, vf_mac, 6);
5451 igb_write_mbx(hw, msgbuf, 3, vf);
5452}
5453
5454static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5455{
Greg Rosede42edd2010-07-01 13:39:23 +00005456 /*
5457 * The VF MAC Address is stored in a packed array of bytes
5458 * starting at the second 32 bit word of the msg array
5459 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005460 unsigned char *addr = (char *)&msg[1];
5461 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005462
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005463 if (is_valid_ether_addr(addr))
5464 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005465
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005466 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005467}
5468
5469static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5470{
5471 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005472 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005473 u32 msg = E1000_VT_MSGTYPE_NACK;
5474
5475 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005476 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5477 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005478 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005479 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005480 }
5481}
5482
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005483static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005484{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005485 struct pci_dev *pdev = adapter->pdev;
5486 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005487 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005488 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005489 s32 retval;
5490
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005491 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005492
Alexander Duyckfef45f42009-12-11 22:57:34 -08005493 if (retval) {
5494 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005495 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005496 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5497 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5498 return;
5499 goto out;
5500 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005501
5502 /* this is a message we already processed, do nothing */
5503 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005504 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005505
5506 /*
5507 * until the vf completes a reset it should not be
5508 * allowed to start any configuration.
5509 */
5510
5511 if (msgbuf[0] == E1000_VF_RESET) {
5512 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005513 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005514 }
5515
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005516 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005517 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5518 return;
5519 retval = -1;
5520 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005521 }
5522
5523 switch ((msgbuf[0] & 0xFFFF)) {
5524 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005525 retval = -EINVAL;
5526 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5527 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5528 else
5529 dev_warn(&pdev->dev,
5530 "VF %d attempted to override administratively "
5531 "set MAC address\nReload the VF driver to "
5532 "resume operations\n", vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005533 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005534 case E1000_VF_SET_PROMISC:
5535 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5536 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005537 case E1000_VF_SET_MULTICAST:
5538 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5539 break;
5540 case E1000_VF_SET_LPE:
5541 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5542 break;
5543 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005544 retval = -1;
5545 if (vf_data->pf_vlan)
5546 dev_warn(&pdev->dev,
5547 "VF %d attempted to override administratively "
5548 "set VLAN tag\nReload the VF driver to "
5549 "resume operations\n", vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005550 else
5551 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005552 break;
5553 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005554 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005555 retval = -1;
5556 break;
5557 }
5558
Alexander Duyckfef45f42009-12-11 22:57:34 -08005559 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5560out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005561 /* notify the VF of the results of what it sent us */
5562 if (retval)
5563 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5564 else
5565 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5566
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005567 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005568}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005569
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005570static void igb_msg_task(struct igb_adapter *adapter)
5571{
5572 struct e1000_hw *hw = &adapter->hw;
5573 u32 vf;
5574
5575 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5576 /* process any reset requests */
5577 if (!igb_check_for_rst(hw, vf))
5578 igb_vf_reset_event(adapter, vf);
5579
5580 /* process any messages pending */
5581 if (!igb_check_for_msg(hw, vf))
5582 igb_rcv_msg_from_vf(adapter, vf);
5583
5584 /* process any acks */
5585 if (!igb_check_for_ack(hw, vf))
5586 igb_rcv_ack_from_vf(adapter, vf);
5587 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005588}
5589
Auke Kok9d5c8242008-01-24 02:22:38 -08005590/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005591 * igb_set_uta - Set unicast filter table address
5592 * @adapter: board private structure
5593 *
5594 * The unicast table address is a register array of 32-bit registers.
5595 * The table is meant to be used in a way similar to how the MTA is used
5596 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005597 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5598 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00005599 **/
5600static void igb_set_uta(struct igb_adapter *adapter)
5601{
5602 struct e1000_hw *hw = &adapter->hw;
5603 int i;
5604
5605 /* The UTA table only exists on 82576 hardware and newer */
5606 if (hw->mac.type < e1000_82576)
5607 return;
5608
5609 /* we only need to do this if VMDq is enabled */
5610 if (!adapter->vfs_allocated_count)
5611 return;
5612
5613 for (i = 0; i < hw->mac.uta_reg_count; i++)
5614 array_wr32(E1000_UTA, i, ~0);
5615}
5616
5617/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005618 * igb_intr_msi - Interrupt Handler
5619 * @irq: interrupt number
5620 * @data: pointer to a network interface device structure
5621 **/
5622static irqreturn_t igb_intr_msi(int irq, void *data)
5623{
Alexander Duyck047e0032009-10-27 15:49:27 +00005624 struct igb_adapter *adapter = data;
5625 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005626 struct e1000_hw *hw = &adapter->hw;
5627 /* read ICR disables interrupts using IAM */
5628 u32 icr = rd32(E1000_ICR);
5629
Alexander Duyck047e0032009-10-27 15:49:27 +00005630 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005631
Alexander Duyck7f081d42010-01-07 17:41:00 +00005632 if (icr & E1000_ICR_DRSTA)
5633 schedule_work(&adapter->reset_task);
5634
Alexander Duyck047e0032009-10-27 15:49:27 +00005635 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005636 /* HW is reporting DMA is out of sync */
5637 adapter->stats.doosync++;
5638 }
5639
Auke Kok9d5c8242008-01-24 02:22:38 -08005640 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5641 hw->mac.get_link_status = 1;
5642 if (!test_bit(__IGB_DOWN, &adapter->state))
5643 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5644 }
5645
Alexander Duyck047e0032009-10-27 15:49:27 +00005646 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005647
5648 return IRQ_HANDLED;
5649}
5650
5651/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00005652 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08005653 * @irq: interrupt number
5654 * @data: pointer to a network interface device structure
5655 **/
5656static irqreturn_t igb_intr(int irq, void *data)
5657{
Alexander Duyck047e0032009-10-27 15:49:27 +00005658 struct igb_adapter *adapter = data;
5659 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005660 struct e1000_hw *hw = &adapter->hw;
5661 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
5662 * need for the IMC write */
5663 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005664
5665 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
5666 * not set, then the adapter didn't send an interrupt */
5667 if (!(icr & E1000_ICR_INT_ASSERTED))
5668 return IRQ_NONE;
5669
Alexander Duyck0ba82992011-08-26 07:45:47 +00005670 igb_write_itr(q_vector);
5671
Alexander Duyck7f081d42010-01-07 17:41:00 +00005672 if (icr & E1000_ICR_DRSTA)
5673 schedule_work(&adapter->reset_task);
5674
Alexander Duyck047e0032009-10-27 15:49:27 +00005675 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005676 /* HW is reporting DMA is out of sync */
5677 adapter->stats.doosync++;
5678 }
5679
Auke Kok9d5c8242008-01-24 02:22:38 -08005680 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5681 hw->mac.get_link_status = 1;
5682 /* guard against interrupt when we're going down */
5683 if (!test_bit(__IGB_DOWN, &adapter->state))
5684 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5685 }
5686
Alexander Duyck047e0032009-10-27 15:49:27 +00005687 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005688
5689 return IRQ_HANDLED;
5690}
5691
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00005692static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005693{
Alexander Duyck047e0032009-10-27 15:49:27 +00005694 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005695 struct e1000_hw *hw = &adapter->hw;
5696
Alexander Duyck0ba82992011-08-26 07:45:47 +00005697 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5698 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5699 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5700 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005701 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005702 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005703 }
5704
5705 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5706 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005707 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005708 else
5709 igb_irq_enable(adapter);
5710 }
5711}
5712
Auke Kok9d5c8242008-01-24 02:22:38 -08005713/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005714 * igb_poll - NAPI Rx polling callback
5715 * @napi: napi polling structure
5716 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005717 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005718static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005719{
Alexander Duyck047e0032009-10-27 15:49:27 +00005720 struct igb_q_vector *q_vector = container_of(napi,
5721 struct igb_q_vector,
5722 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00005723 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005724
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005725#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005726 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5727 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005728#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00005729 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00005730 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005731
Alexander Duyck0ba82992011-08-26 07:45:47 +00005732 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00005733 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00005734
Alexander Duyck16eb8812011-08-26 07:43:54 +00005735 /* If all work not completed, return budget and keep polling */
5736 if (!clean_complete)
5737 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005738
Alexander Duyck46544252009-02-19 20:39:04 -08005739 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00005740 napi_complete(napi);
5741 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005742
Alexander Duyck16eb8812011-08-26 07:43:54 +00005743 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005744}
Al Viro6d8126f2008-03-16 22:23:24 +00005745
Richard Cochran7ebae812012-03-16 10:55:37 +00005746#ifdef CONFIG_IGB_PTP
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005747/**
5748 * igb_tx_hwtstamp - utility function which checks for TX time stamp
5749 * @q_vector: pointer to q_vector containing needed info
Alexander Duyck06034642011-08-26 07:44:22 +00005750 * @buffer: pointer to igb_tx_buffer structure
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005751 *
5752 * If we were asked to do hardware stamping and such a time stamp is
5753 * available, then it must have been for this skb here because we only
5754 * allow only one such packet into the queue.
5755 */
Alexander Duyck06034642011-08-26 07:44:22 +00005756static void igb_tx_hwtstamp(struct igb_q_vector *q_vector,
5757 struct igb_tx_buffer *buffer_info)
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005758{
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005759 struct igb_adapter *adapter = q_vector->adapter;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005760 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005761 struct skb_shared_hwtstamps shhwtstamps;
5762 u64 regval;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005763
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005764 /* if skb does not support hw timestamp or TX stamp not valid exit */
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00005765 if (likely(!(buffer_info->tx_flags & IGB_TX_FLAGS_TSTAMP)) ||
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005766 !(rd32(E1000_TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID))
5767 return;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005768
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005769 regval = rd32(E1000_TXSTMPL);
5770 regval |= (u64)rd32(E1000_TXSTMPH) << 32;
5771
5772 igb_systim_to_hwtstamp(adapter, &shhwtstamps, regval);
Nick Nunley28739572010-05-04 21:58:07 +00005773 skb_tstamp_tx(buffer_info->skb, &shhwtstamps);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005774}
5775
Richard Cochran7ebae812012-03-16 10:55:37 +00005776#endif
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005777/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005778 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00005779 * @q_vector: pointer to q_vector containing needed info
Auke Kok9d5c8242008-01-24 02:22:38 -08005780 * returns true if ring is completely cleaned
5781 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005782static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005783{
Alexander Duyck047e0032009-10-27 15:49:27 +00005784 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005785 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00005786 struct igb_tx_buffer *tx_buffer;
Alexander Duyck8542db02011-08-26 07:44:43 +00005787 union e1000_adv_tx_desc *tx_desc, *eop_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005788 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005789 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00005790 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005791
Alexander Duyck13fde972011-10-05 13:35:24 +00005792 if (test_bit(__IGB_DOWN, &adapter->state))
5793 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005794
Alexander Duyck06034642011-08-26 07:44:22 +00005795 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00005796 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00005797 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005798
Alexander Duyck13fde972011-10-05 13:35:24 +00005799 for (; budget; budget--) {
Alexander Duyck8542db02011-08-26 07:44:43 +00005800 eop_desc = tx_buffer->next_to_watch;
Alexander Duyck13fde972011-10-05 13:35:24 +00005801
Alexander Duyck8542db02011-08-26 07:44:43 +00005802 /* prevent any other reads prior to eop_desc */
5803 rmb();
5804
5805 /* if next_to_watch is not set then there is no work pending */
5806 if (!eop_desc)
5807 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00005808
5809 /* if DD is not set pending work has not been completed */
5810 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
5811 break;
5812
Alexander Duyck8542db02011-08-26 07:44:43 +00005813 /* clear next_to_watch to prevent false hangs */
5814 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00005815
Alexander Duyckebe42d12011-08-26 07:45:09 +00005816 /* update the statistics for this packet */
5817 total_bytes += tx_buffer->bytecount;
5818 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00005819
Richard Cochran7ebae812012-03-16 10:55:37 +00005820#ifdef CONFIG_IGB_PTP
Alexander Duyckebe42d12011-08-26 07:45:09 +00005821 /* retrieve hardware timestamp */
5822 igb_tx_hwtstamp(q_vector, tx_buffer);
Auke Kok9d5c8242008-01-24 02:22:38 -08005823
Richard Cochran7ebae812012-03-16 10:55:37 +00005824#endif
Alexander Duyckebe42d12011-08-26 07:45:09 +00005825 /* free the skb */
5826 dev_kfree_skb_any(tx_buffer->skb);
5827 tx_buffer->skb = NULL;
5828
5829 /* unmap skb header data */
5830 dma_unmap_single(tx_ring->dev,
5831 tx_buffer->dma,
5832 tx_buffer->length,
5833 DMA_TO_DEVICE);
5834
5835 /* clear last DMA location and unmap remaining buffers */
5836 while (tx_desc != eop_desc) {
5837 tx_buffer->dma = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005838
Alexander Duyck13fde972011-10-05 13:35:24 +00005839 tx_buffer++;
5840 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08005841 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00005842 if (unlikely(!i)) {
5843 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00005844 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00005845 tx_desc = IGB_TX_DESC(tx_ring, 0);
5846 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00005847
5848 /* unmap any remaining paged data */
5849 if (tx_buffer->dma) {
5850 dma_unmap_page(tx_ring->dev,
5851 tx_buffer->dma,
5852 tx_buffer->length,
5853 DMA_TO_DEVICE);
5854 }
5855 }
5856
5857 /* clear last DMA location */
5858 tx_buffer->dma = 0;
5859
5860 /* move us one more past the eop_desc for start of next pkt */
5861 tx_buffer++;
5862 tx_desc++;
5863 i++;
5864 if (unlikely(!i)) {
5865 i -= tx_ring->count;
5866 tx_buffer = tx_ring->tx_buffer_info;
5867 tx_desc = IGB_TX_DESC(tx_ring, 0);
5868 }
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005869 }
5870
Eric Dumazetbdbc0632012-01-04 20:23:36 +00005871 netdev_tx_completed_queue(txring_txq(tx_ring),
5872 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00005873 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005874 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00005875 u64_stats_update_begin(&tx_ring->tx_syncp);
5876 tx_ring->tx_stats.bytes += total_bytes;
5877 tx_ring->tx_stats.packets += total_packets;
5878 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00005879 q_vector->tx.total_bytes += total_bytes;
5880 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005881
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005882 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005883 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00005884
Alexander Duyck8542db02011-08-26 07:44:43 +00005885 eop_desc = tx_buffer->next_to_watch;
Alexander Duyck13fde972011-10-05 13:35:24 +00005886
Auke Kok9d5c8242008-01-24 02:22:38 -08005887 /* Detect a transmit hang in hardware, this serializes the
5888 * check with the clearing of time_stamp and movement of i */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005889 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyck8542db02011-08-26 07:44:43 +00005890 if (eop_desc &&
5891 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005892 (adapter->tx_timeout_factor * HZ)) &&
5893 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005894
Auke Kok9d5c8242008-01-24 02:22:38 -08005895 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00005896 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005897 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005898 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005899 " TDH <%x>\n"
5900 " TDT <%x>\n"
5901 " next_to_use <%x>\n"
5902 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005903 "buffer_info[next_to_clean]\n"
5904 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00005905 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005906 " jiffies <%lx>\n"
5907 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005908 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00005909 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00005910 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005911 tx_ring->next_to_use,
5912 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00005913 tx_buffer->time_stamp,
5914 eop_desc,
Auke Kok9d5c8242008-01-24 02:22:38 -08005915 jiffies,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005916 eop_desc->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00005917 netif_stop_subqueue(tx_ring->netdev,
5918 tx_ring->queue_index);
5919
5920 /* we are about to reset, no point in enabling stuff */
5921 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005922 }
5923 }
Alexander Duyck13fde972011-10-05 13:35:24 +00005924
5925 if (unlikely(total_packets &&
5926 netif_carrier_ok(tx_ring->netdev) &&
5927 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
5928 /* Make sure that anybody stopping the queue after this
5929 * sees the new next_to_clean.
5930 */
5931 smp_mb();
5932 if (__netif_subqueue_stopped(tx_ring->netdev,
5933 tx_ring->queue_index) &&
5934 !(test_bit(__IGB_DOWN, &adapter->state))) {
5935 netif_wake_subqueue(tx_ring->netdev,
5936 tx_ring->queue_index);
5937
5938 u64_stats_update_begin(&tx_ring->tx_syncp);
5939 tx_ring->tx_stats.restart_queue++;
5940 u64_stats_update_end(&tx_ring->tx_syncp);
5941 }
5942 }
5943
5944 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005945}
5946
Alexander Duyckcd392f52011-08-26 07:43:59 +00005947static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005948 union e1000_adv_rx_desc *rx_desc,
5949 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08005950{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005951 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005952
Alexander Duyck294e7d72011-08-26 07:45:57 +00005953 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005954 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00005955 return;
5956
5957 /* Rx checksum disabled via ethtool */
5958 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08005959 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005960
Auke Kok9d5c8242008-01-24 02:22:38 -08005961 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005962 if (igb_test_staterr(rx_desc,
5963 E1000_RXDEXT_STATERR_TCPE |
5964 E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00005965 /*
5966 * work around errata with sctp packets where the TCPE aka
5967 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
5968 * packets, (aka let the stack check the crc32c)
5969 */
Alexander Duyck866cff02011-08-26 07:45:36 +00005970 if (!((skb->len == 60) &&
5971 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00005972 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005973 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005974 u64_stats_update_end(&ring->rx_syncp);
5975 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005976 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08005977 return;
5978 }
5979 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005980 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
5981 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08005982 skb->ip_summed = CHECKSUM_UNNECESSARY;
5983
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005984 dev_dbg(ring->dev, "cksum success: bits %08X\n",
5985 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08005986}
5987
Alexander Duyck077887c2011-08-26 07:46:29 +00005988static inline void igb_rx_hash(struct igb_ring *ring,
5989 union e1000_adv_rx_desc *rx_desc,
5990 struct sk_buff *skb)
5991{
5992 if (ring->netdev->features & NETIF_F_RXHASH)
5993 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
5994}
5995
Richard Cochran7ebae812012-03-16 10:55:37 +00005996#ifdef CONFIG_IGB_PTP
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005997static void igb_rx_hwtstamp(struct igb_q_vector *q_vector,
5998 union e1000_adv_rx_desc *rx_desc,
5999 struct sk_buff *skb)
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006000{
6001 struct igb_adapter *adapter = q_vector->adapter;
6002 struct e1000_hw *hw = &adapter->hw;
6003 u64 regval;
6004
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006005 if (!igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP |
6006 E1000_RXDADV_STAT_TS))
6007 return;
6008
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006009 /*
6010 * If this bit is set, then the RX registers contain the time stamp. No
6011 * other packet will be time stamped until we read these registers, so
6012 * read the registers to make them available again. Because only one
6013 * packet can be time stamped at a time, we know that the register
6014 * values must belong to this one here and therefore we don't need to
6015 * compare any of the additional attributes stored for it.
6016 *
Oliver Hartkopp2244d072010-08-17 08:59:14 +00006017 * If nothing went wrong, then it should have a shared tx_flags that we
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006018 * can turn into a skb_shared_hwtstamps.
6019 */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006020 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
Nick Nunley757b77e2010-03-26 11:36:47 +00006021 u32 *stamp = (u32 *)skb->data;
6022 regval = le32_to_cpu(*(stamp + 2));
6023 regval |= (u64)le32_to_cpu(*(stamp + 3)) << 32;
6024 skb_pull(skb, IGB_TS_HDR_LEN);
6025 } else {
6026 if(!(rd32(E1000_TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
6027 return;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006028
Nick Nunley757b77e2010-03-26 11:36:47 +00006029 regval = rd32(E1000_RXSTMPL);
6030 regval |= (u64)rd32(E1000_RXSTMPH) << 32;
6031 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006032
6033 igb_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), regval);
6034}
Alexander Duyck8be10e92011-08-26 07:47:11 +00006035
Richard Cochran7ebae812012-03-16 10:55:37 +00006036#endif
Alexander Duyck8be10e92011-08-26 07:47:11 +00006037static void igb_rx_vlan(struct igb_ring *ring,
6038 union e1000_adv_rx_desc *rx_desc,
6039 struct sk_buff *skb)
6040{
6041 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6042 u16 vid;
6043 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6044 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags))
6045 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6046 else
6047 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6048
6049 __vlan_hwaccel_put_tag(skb, vid);
6050 }
6051}
6052
Alexander Duyck44390ca2011-08-26 07:43:38 +00006053static inline u16 igb_get_hlen(union e1000_adv_rx_desc *rx_desc)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006054{
6055 /* HW will not DMA in data larger than the given buffer, even if it
6056 * parses the (NFS, of course) header to be larger. In that case, it
6057 * fills the header buffer and spills the rest into the page.
6058 */
6059 u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
6060 E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
Alexander Duyck44390ca2011-08-26 07:43:38 +00006061 if (hlen > IGB_RX_HDR_LEN)
6062 hlen = IGB_RX_HDR_LEN;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006063 return hlen;
6064}
6065
Alexander Duyckcd392f52011-08-26 07:43:59 +00006066static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006067{
Alexander Duyck0ba82992011-08-26 07:45:47 +00006068 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006069 union e1000_adv_rx_desc *rx_desc;
6070 const int current_node = numa_node_id();
Auke Kok9d5c8242008-01-24 02:22:38 -08006071 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006072 u16 cleaned_count = igb_desc_unused(rx_ring);
6073 u16 i = rx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08006074
Alexander Duyck601369062011-08-26 07:44:05 +00006075 rx_desc = IGB_RX_DESC(rx_ring, i);
Auke Kok9d5c8242008-01-24 02:22:38 -08006076
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006077 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
Alexander Duyck06034642011-08-26 07:44:22 +00006078 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck16eb8812011-08-26 07:43:54 +00006079 struct sk_buff *skb = buffer_info->skb;
6080 union e1000_adv_rx_desc *next_rxd;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006081
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006082 buffer_info->skb = NULL;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006083 prefetch(skb->data);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006084
6085 i++;
6086 if (i == rx_ring->count)
6087 i = 0;
Alexander Duyck42d07812009-10-27 23:51:16 +00006088
Alexander Duyck601369062011-08-26 07:44:05 +00006089 next_rxd = IGB_RX_DESC(rx_ring, i);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006090 prefetch(next_rxd);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006091
Alexander Duyck16eb8812011-08-26 07:43:54 +00006092 /*
6093 * This memory barrier is needed to keep us from reading
6094 * any other fields out of the rx_desc until we know the
6095 * RXD_STAT_DD bit is set
6096 */
6097 rmb();
Alexander Duyck69d3ca52009-02-06 23:15:04 +00006098
Alexander Duyck16eb8812011-08-26 07:43:54 +00006099 if (!skb_is_nonlinear(skb)) {
6100 __skb_put(skb, igb_get_hlen(rx_desc));
6101 dma_unmap_single(rx_ring->dev, buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00006102 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00006103 DMA_FROM_DEVICE);
Jesse Brandeburg91615f72009-06-30 12:45:15 +00006104 buffer_info->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006105 }
6106
Alexander Duyck16eb8812011-08-26 07:43:54 +00006107 if (rx_desc->wb.upper.length) {
6108 u16 length = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006109
Koki Sanagiaa913402010-04-27 01:01:19 +00006110 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006111 buffer_info->page,
6112 buffer_info->page_offset,
6113 length);
6114
Alexander Duyck16eb8812011-08-26 07:43:54 +00006115 skb->len += length;
6116 skb->data_len += length;
Eric Dumazet95b9c1d2011-10-13 07:56:41 +00006117 skb->truesize += PAGE_SIZE / 2;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006118
Alexander Duyckd1eff352009-11-12 18:38:35 +00006119 if ((page_count(buffer_info->page) != 1) ||
6120 (page_to_nid(buffer_info->page) != current_node))
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006121 buffer_info->page = NULL;
6122 else
6123 get_page(buffer_info->page);
Auke Kok9d5c8242008-01-24 02:22:38 -08006124
Alexander Duyck16eb8812011-08-26 07:43:54 +00006125 dma_unmap_page(rx_ring->dev, buffer_info->page_dma,
6126 PAGE_SIZE / 2, DMA_FROM_DEVICE);
6127 buffer_info->page_dma = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006128 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006129
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006130 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)) {
Alexander Duyck06034642011-08-26 07:44:22 +00006131 struct igb_rx_buffer *next_buffer;
6132 next_buffer = &rx_ring->rx_buffer_info[i];
Alexander Duyckb2d56532008-11-20 00:47:34 -08006133 buffer_info->skb = next_buffer->skb;
6134 buffer_info->dma = next_buffer->dma;
6135 next_buffer->skb = skb;
6136 next_buffer->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006137 goto next_desc;
6138 }
Alexander Duyck44390ca2011-08-26 07:43:38 +00006139
Ben Greear89eaefb2012-03-06 09:41:58 +00006140 if (unlikely((igb_test_staterr(rx_desc,
6141 E1000_RXDEXT_ERR_FRAME_ERR_MASK))
6142 && !(rx_ring->netdev->features & NETIF_F_RXALL))) {
Alexander Duyck16eb8812011-08-26 07:43:54 +00006143 dev_kfree_skb_any(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006144 goto next_desc;
6145 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006146
Richard Cochran7ebae812012-03-16 10:55:37 +00006147#ifdef CONFIG_IGB_PTP
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006148 igb_rx_hwtstamp(q_vector, rx_desc, skb);
Richard Cochran7ebae812012-03-16 10:55:37 +00006149#endif
Alexander Duyck077887c2011-08-26 07:46:29 +00006150 igb_rx_hash(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006151 igb_rx_checksum(rx_ring, rx_desc, skb);
Alexander Duyck8be10e92011-08-26 07:47:11 +00006152 igb_rx_vlan(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006153
6154 total_bytes += skb->len;
6155 total_packets++;
6156
6157 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6158
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006159 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006160
Alexander Duyck16eb8812011-08-26 07:43:54 +00006161 budget--;
Auke Kok9d5c8242008-01-24 02:22:38 -08006162next_desc:
Alexander Duyck16eb8812011-08-26 07:43:54 +00006163 if (!budget)
6164 break;
6165
6166 cleaned_count++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006167 /* return some buffers to hardware, one at a time is too slow */
6168 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
Alexander Duyckcd392f52011-08-26 07:43:59 +00006169 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08006170 cleaned_count = 0;
6171 }
6172
6173 /* use prefetched values */
6174 rx_desc = next_rxd;
Auke Kok9d5c8242008-01-24 02:22:38 -08006175 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006176
Auke Kok9d5c8242008-01-24 02:22:38 -08006177 rx_ring->next_to_clean = i;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006178 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006179 rx_ring->rx_stats.packets += total_packets;
6180 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006181 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006182 q_vector->rx.total_packets += total_packets;
6183 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006184
6185 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006186 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006187
Alexander Duyck16eb8812011-08-26 07:43:54 +00006188 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006189}
6190
Alexander Duyckc023cd82011-08-26 07:43:43 +00006191static bool igb_alloc_mapped_skb(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006192 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006193{
6194 struct sk_buff *skb = bi->skb;
6195 dma_addr_t dma = bi->dma;
6196
6197 if (dma)
6198 return true;
6199
6200 if (likely(!skb)) {
6201 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6202 IGB_RX_HDR_LEN);
6203 bi->skb = skb;
6204 if (!skb) {
6205 rx_ring->rx_stats.alloc_failed++;
6206 return false;
6207 }
6208
6209 /* initialize skb for ring */
6210 skb_record_rx_queue(skb, rx_ring->queue_index);
6211 }
6212
6213 dma = dma_map_single(rx_ring->dev, skb->data,
6214 IGB_RX_HDR_LEN, DMA_FROM_DEVICE);
6215
6216 if (dma_mapping_error(rx_ring->dev, dma)) {
6217 rx_ring->rx_stats.alloc_failed++;
6218 return false;
6219 }
6220
6221 bi->dma = dma;
6222 return true;
6223}
6224
6225static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006226 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006227{
6228 struct page *page = bi->page;
6229 dma_addr_t page_dma = bi->page_dma;
6230 unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);
6231
6232 if (page_dma)
6233 return true;
6234
6235 if (!page) {
Eric Dumazet1f2149c2011-11-22 10:57:41 +00006236 page = alloc_page(GFP_ATOMIC | __GFP_COLD);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006237 bi->page = page;
6238 if (unlikely(!page)) {
6239 rx_ring->rx_stats.alloc_failed++;
6240 return false;
6241 }
6242 }
6243
6244 page_dma = dma_map_page(rx_ring->dev, page,
6245 page_offset, PAGE_SIZE / 2,
6246 DMA_FROM_DEVICE);
6247
6248 if (dma_mapping_error(rx_ring->dev, page_dma)) {
6249 rx_ring->rx_stats.alloc_failed++;
6250 return false;
6251 }
6252
6253 bi->page_dma = page_dma;
6254 bi->page_offset = page_offset;
6255 return true;
6256}
6257
Auke Kok9d5c8242008-01-24 02:22:38 -08006258/**
Alexander Duyckcd392f52011-08-26 07:43:59 +00006259 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
Auke Kok9d5c8242008-01-24 02:22:38 -08006260 * @adapter: address of board private structure
6261 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00006262void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08006263{
Auke Kok9d5c8242008-01-24 02:22:38 -08006264 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00006265 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006266 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08006267
Alexander Duyck601369062011-08-26 07:44:05 +00006268 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00006269 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00006270 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006271
6272 while (cleaned_count--) {
Alexander Duyckc023cd82011-08-26 07:43:43 +00006273 if (!igb_alloc_mapped_skb(rx_ring, bi))
6274 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006275
Alexander Duyckc023cd82011-08-26 07:43:43 +00006276 /* Refresh the desc even if buffer_addrs didn't change
6277 * because each write-back erases this info. */
6278 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006279
Alexander Duyckc023cd82011-08-26 07:43:43 +00006280 if (!igb_alloc_mapped_page(rx_ring, bi))
6281 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006282
Alexander Duyckc023cd82011-08-26 07:43:43 +00006283 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006284
Alexander Duyckc023cd82011-08-26 07:43:43 +00006285 rx_desc++;
6286 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006287 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006288 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00006289 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00006290 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006291 i -= rx_ring->count;
6292 }
6293
6294 /* clear the hdr_addr for the next_to_use descriptor */
6295 rx_desc->read.hdr_addr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006296 }
6297
Alexander Duyckc023cd82011-08-26 07:43:43 +00006298 i += rx_ring->count;
6299
Auke Kok9d5c8242008-01-24 02:22:38 -08006300 if (rx_ring->next_to_use != i) {
6301 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006302
6303 /* Force memory writes to complete before letting h/w
6304 * know there are new descriptors to fetch. (Only
6305 * applicable for weak-ordered memory model archs,
6306 * such as IA-64). */
6307 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00006308 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08006309 }
6310}
6311
6312/**
6313 * igb_mii_ioctl -
6314 * @netdev:
6315 * @ifreq:
6316 * @cmd:
6317 **/
6318static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6319{
6320 struct igb_adapter *adapter = netdev_priv(netdev);
6321 struct mii_ioctl_data *data = if_mii(ifr);
6322
6323 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6324 return -EOPNOTSUPP;
6325
6326 switch (cmd) {
6327 case SIOCGMIIPHY:
6328 data->phy_id = adapter->hw.phy.addr;
6329 break;
6330 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08006331 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6332 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08006333 return -EIO;
6334 break;
6335 case SIOCSMIIREG:
6336 default:
6337 return -EOPNOTSUPP;
6338 }
6339 return 0;
6340}
6341
6342/**
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006343 * igb_hwtstamp_ioctl - control hardware time stamping
6344 * @netdev:
6345 * @ifreq:
6346 * @cmd:
6347 *
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006348 * Outgoing time stamping can be enabled and disabled. Play nice and
6349 * disable it when requested, although it shouldn't case any overhead
6350 * when no packet needs it. At most one packet in the queue may be
6351 * marked for time stamping, otherwise it would be impossible to tell
6352 * for sure to which packet the hardware time stamp belongs.
6353 *
6354 * Incoming time stamping has to be configured via the hardware
6355 * filters. Not all combinations are supported, in particular event
6356 * type has to be specified. Matching the kind of event packet is
6357 * not supported, with the exception of "all V2 events regardless of
6358 * level 2 or 4".
6359 *
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006360 **/
6361static int igb_hwtstamp_ioctl(struct net_device *netdev,
6362 struct ifreq *ifr, int cmd)
6363{
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006364 struct igb_adapter *adapter = netdev_priv(netdev);
6365 struct e1000_hw *hw = &adapter->hw;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006366 struct hwtstamp_config config;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006367 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
6368 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006369 u32 tsync_rx_cfg = 0;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006370 bool is_l4 = false;
6371 bool is_l2 = false;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006372 u32 regval;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006373
6374 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
6375 return -EFAULT;
6376
6377 /* reserved for future extensions */
6378 if (config.flags)
6379 return -EINVAL;
6380
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006381 switch (config.tx_type) {
6382 case HWTSTAMP_TX_OFF:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006383 tsync_tx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006384 case HWTSTAMP_TX_ON:
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006385 break;
6386 default:
6387 return -ERANGE;
6388 }
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006389
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006390 switch (config.rx_filter) {
6391 case HWTSTAMP_FILTER_NONE:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006392 tsync_rx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006393 break;
6394 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
6395 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
6396 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
6397 case HWTSTAMP_FILTER_ALL:
6398 /*
6399 * register TSYNCRXCFG must be set, therefore it is not
6400 * possible to time stamp both Sync and Delay_Req messages
6401 * => fall back to time stamping all packets
6402 */
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006403 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006404 config.rx_filter = HWTSTAMP_FILTER_ALL;
6405 break;
6406 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006407 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006408 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006409 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006410 break;
6411 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006412 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006413 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006414 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006415 break;
6416 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
6417 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006418 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006419 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006420 is_l2 = true;
6421 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006422 config.rx_filter = HWTSTAMP_FILTER_SOME;
6423 break;
6424 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
6425 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006426 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006427 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006428 is_l2 = true;
6429 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006430 config.rx_filter = HWTSTAMP_FILTER_SOME;
6431 break;
6432 case HWTSTAMP_FILTER_PTP_V2_EVENT:
6433 case HWTSTAMP_FILTER_PTP_V2_SYNC:
6434 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006435 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006436 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006437 is_l2 = true;
Jacob Keller11ba69e2011-10-12 00:51:54 +00006438 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006439 break;
6440 default:
6441 return -ERANGE;
6442 }
6443
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006444 if (hw->mac.type == e1000_82575) {
6445 if (tsync_rx_ctl | tsync_tx_ctl)
6446 return -EINVAL;
6447 return 0;
6448 }
6449
Nick Nunley757b77e2010-03-26 11:36:47 +00006450 /*
6451 * Per-packet timestamping only works if all packets are
6452 * timestamped, so enable timestamping in all packets as
6453 * long as one rx filter was configured.
6454 */
Alexander Duyck06218a82011-08-26 07:46:55 +00006455 if ((hw->mac.type >= e1000_82580) && tsync_rx_ctl) {
Nick Nunley757b77e2010-03-26 11:36:47 +00006456 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
6457 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
6458 }
6459
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006460 /* enable/disable TX */
6461 regval = rd32(E1000_TSYNCTXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006462 regval &= ~E1000_TSYNCTXCTL_ENABLED;
6463 regval |= tsync_tx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006464 wr32(E1000_TSYNCTXCTL, regval);
6465
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006466 /* enable/disable RX */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006467 regval = rd32(E1000_TSYNCRXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006468 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
6469 regval |= tsync_rx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006470 wr32(E1000_TSYNCRXCTL, regval);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006471
6472 /* define which PTP packets are time stamped */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006473 wr32(E1000_TSYNCRXCFG, tsync_rx_cfg);
6474
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006475 /* define ethertype filter for timestamped packets */
6476 if (is_l2)
6477 wr32(E1000_ETQF(3),
6478 (E1000_ETQF_FILTER_ENABLE | /* enable filter */
6479 E1000_ETQF_1588 | /* enable timestamping */
6480 ETH_P_1588)); /* 1588 eth protocol type */
6481 else
6482 wr32(E1000_ETQF(3), 0);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006483
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006484#define PTP_PORT 319
6485 /* L4 Queue Filter[3]: filter by destination port and protocol */
6486 if (is_l4) {
6487 u32 ftqf = (IPPROTO_UDP /* UDP */
6488 | E1000_FTQF_VF_BP /* VF not compared */
6489 | E1000_FTQF_1588_TIME_STAMP /* Enable Timestamping */
6490 | E1000_FTQF_MASK); /* mask all inputs */
6491 ftqf &= ~E1000_FTQF_MASK_PROTO_BP; /* enable protocol check */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006492
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006493 wr32(E1000_IMIR(3), htons(PTP_PORT));
6494 wr32(E1000_IMIREXT(3),
6495 (E1000_IMIREXT_SIZE_BP | E1000_IMIREXT_CTRL_BP));
6496 if (hw->mac.type == e1000_82576) {
6497 /* enable source port check */
6498 wr32(E1000_SPQF(3), htons(PTP_PORT));
6499 ftqf &= ~E1000_FTQF_MASK_SOURCE_PORT_BP;
6500 }
6501 wr32(E1000_FTQF(3), ftqf);
6502 } else {
6503 wr32(E1000_FTQF(3), E1000_FTQF_MASK);
6504 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006505 wrfl();
6506
6507 adapter->hwtstamp_config = config;
6508
6509 /* clear TX/RX time stamp registers, just to be sure */
6510 regval = rd32(E1000_TXSTMPH);
6511 regval = rd32(E1000_RXSTMPH);
6512
6513 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
6514 -EFAULT : 0;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006515}
6516
6517/**
Auke Kok9d5c8242008-01-24 02:22:38 -08006518 * igb_ioctl -
6519 * @netdev:
6520 * @ifreq:
6521 * @cmd:
6522 **/
6523static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6524{
6525 switch (cmd) {
6526 case SIOCGMIIPHY:
6527 case SIOCGMIIREG:
6528 case SIOCSMIIREG:
6529 return igb_mii_ioctl(netdev, ifr, cmd);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006530 case SIOCSHWTSTAMP:
6531 return igb_hwtstamp_ioctl(netdev, ifr, cmd);
Auke Kok9d5c8242008-01-24 02:22:38 -08006532 default:
6533 return -EOPNOTSUPP;
6534 }
6535}
6536
Alexander Duyck009bc062009-07-23 18:08:35 +00006537s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6538{
6539 struct igb_adapter *adapter = hw->back;
6540 u16 cap_offset;
6541
Jon Masonbdaae042011-06-27 07:44:01 +00006542 cap_offset = adapter->pdev->pcie_cap;
Alexander Duyck009bc062009-07-23 18:08:35 +00006543 if (!cap_offset)
6544 return -E1000_ERR_CONFIG;
6545
6546 pci_read_config_word(adapter->pdev, cap_offset + reg, value);
6547
6548 return 0;
6549}
6550
6551s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6552{
6553 struct igb_adapter *adapter = hw->back;
6554 u16 cap_offset;
6555
Jon Masonbdaae042011-06-27 07:44:01 +00006556 cap_offset = adapter->pdev->pcie_cap;
Alexander Duyck009bc062009-07-23 18:08:35 +00006557 if (!cap_offset)
6558 return -E1000_ERR_CONFIG;
6559
6560 pci_write_config_word(adapter->pdev, cap_offset + reg, *value);
6561
6562 return 0;
6563}
6564
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006565static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08006566{
6567 struct igb_adapter *adapter = netdev_priv(netdev);
6568 struct e1000_hw *hw = &adapter->hw;
6569 u32 ctrl, rctl;
Alexander Duyck5faf0302011-08-26 07:46:08 +00006570 bool enable = !!(features & NETIF_F_HW_VLAN_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08006571
Alexander Duyck5faf0302011-08-26 07:46:08 +00006572 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006573 /* enable VLAN tag insert/strip */
6574 ctrl = rd32(E1000_CTRL);
6575 ctrl |= E1000_CTRL_VME;
6576 wr32(E1000_CTRL, ctrl);
6577
Alexander Duyck51466232009-10-27 23:47:35 +00006578 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006579 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006580 rctl &= ~E1000_RCTL_CFIEN;
6581 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006582 } else {
6583 /* disable VLAN tag insert/strip */
6584 ctrl = rd32(E1000_CTRL);
6585 ctrl &= ~E1000_CTRL_VME;
6586 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006587 }
6588
Alexander Duycke1739522009-02-19 20:39:44 -08006589 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006590}
6591
Jiri Pirko8e586132011-12-08 19:52:37 -05006592static int igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006593{
6594 struct igb_adapter *adapter = netdev_priv(netdev);
6595 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006596 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006597
Alexander Duyck51466232009-10-27 23:47:35 +00006598 /* attempt to add filter to vlvf array */
6599 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006600
Alexander Duyck51466232009-10-27 23:47:35 +00006601 /* add the filter since PF can receive vlans w/o entry in vlvf */
6602 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006603
6604 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006605
6606 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006607}
6608
Jiri Pirko8e586132011-12-08 19:52:37 -05006609static int igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006610{
6611 struct igb_adapter *adapter = netdev_priv(netdev);
6612 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006613 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006614 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006615
Alexander Duyck51466232009-10-27 23:47:35 +00006616 /* remove vlan from VLVF table array */
6617 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006618
Alexander Duyck51466232009-10-27 23:47:35 +00006619 /* if vid was not present in VLVF just remove it from table */
6620 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006621 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006622
6623 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006624
6625 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006626}
6627
6628static void igb_restore_vlan(struct igb_adapter *adapter)
6629{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006630 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08006631
Alexander Duyck5faf0302011-08-26 07:46:08 +00006632 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6633
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006634 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
6635 igb_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08006636}
6637
David Decotigny14ad2512011-04-27 18:32:43 +00006638int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08006639{
Alexander Duyck090b1792009-10-27 23:51:55 +00006640 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006641 struct e1000_mac_info *mac = &adapter->hw.mac;
6642
6643 mac->autoneg = 0;
6644
David Decotigny14ad2512011-04-27 18:32:43 +00006645 /* Make sure dplx is at most 1 bit and lsb of speed is not set
6646 * for the switch() below to work */
6647 if ((spd & 1) || (dplx & ~1))
6648 goto err_inval;
6649
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006650 /* Fiber NIC's only allow 1000 Gbps Full duplex */
6651 if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
David Decotigny14ad2512011-04-27 18:32:43 +00006652 spd != SPEED_1000 &&
6653 dplx != DUPLEX_FULL)
6654 goto err_inval;
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006655
David Decotigny14ad2512011-04-27 18:32:43 +00006656 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006657 case SPEED_10 + DUPLEX_HALF:
6658 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6659 break;
6660 case SPEED_10 + DUPLEX_FULL:
6661 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6662 break;
6663 case SPEED_100 + DUPLEX_HALF:
6664 mac->forced_speed_duplex = ADVERTISE_100_HALF;
6665 break;
6666 case SPEED_100 + DUPLEX_FULL:
6667 mac->forced_speed_duplex = ADVERTISE_100_FULL;
6668 break;
6669 case SPEED_1000 + DUPLEX_FULL:
6670 mac->autoneg = 1;
6671 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
6672 break;
6673 case SPEED_1000 + DUPLEX_HALF: /* not supported */
6674 default:
David Decotigny14ad2512011-04-27 18:32:43 +00006675 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08006676 }
6677 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00006678
6679err_inval:
6680 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
6681 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08006682}
6683
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006684static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
6685 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08006686{
6687 struct net_device *netdev = pci_get_drvdata(pdev);
6688 struct igb_adapter *adapter = netdev_priv(netdev);
6689 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07006690 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006691 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08006692#ifdef CONFIG_PM
6693 int retval = 0;
6694#endif
6695
6696 netif_device_detach(netdev);
6697
Alexander Duycka88f10e2008-07-08 15:13:38 -07006698 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006699 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006700
Alexander Duyck047e0032009-10-27 15:49:27 +00006701 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006702
6703#ifdef CONFIG_PM
6704 retval = pci_save_state(pdev);
6705 if (retval)
6706 return retval;
6707#endif
6708
6709 status = rd32(E1000_STATUS);
6710 if (status & E1000_STATUS_LU)
6711 wufc &= ~E1000_WUFC_LNKC;
6712
6713 if (wufc) {
6714 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006715 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006716
6717 /* turn on all-multi mode if wake on multicast is enabled */
6718 if (wufc & E1000_WUFC_MC) {
6719 rctl = rd32(E1000_RCTL);
6720 rctl |= E1000_RCTL_MPE;
6721 wr32(E1000_RCTL, rctl);
6722 }
6723
6724 ctrl = rd32(E1000_CTRL);
6725 /* advertise wake from D3Cold */
6726 #define E1000_CTRL_ADVD3WUC 0x00100000
6727 /* phy power management enable */
6728 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
6729 ctrl |= E1000_CTRL_ADVD3WUC;
6730 wr32(E1000_CTRL, ctrl);
6731
Auke Kok9d5c8242008-01-24 02:22:38 -08006732 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00006733 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08006734
6735 wr32(E1000_WUC, E1000_WUC_PME_EN);
6736 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08006737 } else {
6738 wr32(E1000_WUC, 0);
6739 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08006740 }
6741
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006742 *enable_wake = wufc || adapter->en_mng_pt;
6743 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00006744 igb_power_down_link(adapter);
6745 else
6746 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006747
6748 /* Release control of h/w to f/w. If f/w is AMT enabled, this
6749 * would have already happened in close and is redundant. */
6750 igb_release_hw_control(adapter);
6751
6752 pci_disable_device(pdev);
6753
Auke Kok9d5c8242008-01-24 02:22:38 -08006754 return 0;
6755}
6756
6757#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006758#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006759static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006760{
6761 int retval;
6762 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006763 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006764
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006765 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006766 if (retval)
6767 return retval;
6768
6769 if (wake) {
6770 pci_prepare_to_sleep(pdev);
6771 } else {
6772 pci_wake_from_d3(pdev, false);
6773 pci_set_power_state(pdev, PCI_D3hot);
6774 }
6775
6776 return 0;
6777}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006778#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006779
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006780static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08006781{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006782 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006783 struct net_device *netdev = pci_get_drvdata(pdev);
6784 struct igb_adapter *adapter = netdev_priv(netdev);
6785 struct e1000_hw *hw = &adapter->hw;
6786 u32 err;
6787
6788 pci_set_power_state(pdev, PCI_D0);
6789 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006790 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006791
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006792 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006793 if (err) {
6794 dev_err(&pdev->dev,
6795 "igb: Cannot enable PCI device from suspend\n");
6796 return err;
6797 }
6798 pci_set_master(pdev);
6799
6800 pci_enable_wake(pdev, PCI_D3hot, 0);
6801 pci_enable_wake(pdev, PCI_D3cold, 0);
6802
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00006803 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07006804 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
6805 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08006806 }
6807
Auke Kok9d5c8242008-01-24 02:22:38 -08006808 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00006809
6810 /* let the f/w know that the h/w is now under the control of the
6811 * driver. */
6812 igb_get_hw_control(adapter);
6813
Auke Kok9d5c8242008-01-24 02:22:38 -08006814 wr32(E1000_WUS, ~0);
6815
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006816 if (netdev->flags & IFF_UP) {
6817 err = __igb_open(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006818 if (err)
6819 return err;
6820 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006821
6822 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006823 return 0;
6824}
6825
6826#ifdef CONFIG_PM_RUNTIME
6827static int igb_runtime_idle(struct device *dev)
6828{
6829 struct pci_dev *pdev = to_pci_dev(dev);
6830 struct net_device *netdev = pci_get_drvdata(pdev);
6831 struct igb_adapter *adapter = netdev_priv(netdev);
6832
6833 if (!igb_has_link(adapter))
6834 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
6835
6836 return -EBUSY;
6837}
6838
6839static int igb_runtime_suspend(struct device *dev)
6840{
6841 struct pci_dev *pdev = to_pci_dev(dev);
6842 int retval;
6843 bool wake;
6844
6845 retval = __igb_shutdown(pdev, &wake, 1);
6846 if (retval)
6847 return retval;
6848
6849 if (wake) {
6850 pci_prepare_to_sleep(pdev);
6851 } else {
6852 pci_wake_from_d3(pdev, false);
6853 pci_set_power_state(pdev, PCI_D3hot);
6854 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006855
Auke Kok9d5c8242008-01-24 02:22:38 -08006856 return 0;
6857}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006858
6859static int igb_runtime_resume(struct device *dev)
6860{
6861 return igb_resume(dev);
6862}
6863#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08006864#endif
6865
6866static void igb_shutdown(struct pci_dev *pdev)
6867{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006868 bool wake;
6869
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006870 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006871
6872 if (system_state == SYSTEM_POWER_OFF) {
6873 pci_wake_from_d3(pdev, wake);
6874 pci_set_power_state(pdev, PCI_D3hot);
6875 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006876}
6877
6878#ifdef CONFIG_NET_POLL_CONTROLLER
6879/*
6880 * Polling 'interrupt' - used by things like netconsole to send skbs
6881 * without having to re-enable interrupts. It's not called while
6882 * the interrupt routine is executing.
6883 */
6884static void igb_netpoll(struct net_device *netdev)
6885{
6886 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006887 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006888 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08006889 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006890
Alexander Duyck047e0032009-10-27 15:49:27 +00006891 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006892 q_vector = adapter->q_vector[i];
6893 if (adapter->msix_entries)
6894 wr32(E1000_EIMC, q_vector->eims_value);
6895 else
6896 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00006897 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006898 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006899}
6900#endif /* CONFIG_NET_POLL_CONTROLLER */
6901
6902/**
6903 * igb_io_error_detected - called when PCI error is detected
6904 * @pdev: Pointer to PCI device
6905 * @state: The current pci connection state
6906 *
6907 * This function is called after a PCI bus error affecting
6908 * this device has been detected.
6909 */
6910static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
6911 pci_channel_state_t state)
6912{
6913 struct net_device *netdev = pci_get_drvdata(pdev);
6914 struct igb_adapter *adapter = netdev_priv(netdev);
6915
6916 netif_device_detach(netdev);
6917
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00006918 if (state == pci_channel_io_perm_failure)
6919 return PCI_ERS_RESULT_DISCONNECT;
6920
Auke Kok9d5c8242008-01-24 02:22:38 -08006921 if (netif_running(netdev))
6922 igb_down(adapter);
6923 pci_disable_device(pdev);
6924
6925 /* Request a slot slot reset. */
6926 return PCI_ERS_RESULT_NEED_RESET;
6927}
6928
6929/**
6930 * igb_io_slot_reset - called after the pci bus has been reset.
6931 * @pdev: Pointer to PCI device
6932 *
6933 * Restart the card from scratch, as if from a cold-boot. Implementation
6934 * resembles the first-half of the igb_resume routine.
6935 */
6936static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6937{
6938 struct net_device *netdev = pci_get_drvdata(pdev);
6939 struct igb_adapter *adapter = netdev_priv(netdev);
6940 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006941 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006942 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006943
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006944 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006945 dev_err(&pdev->dev,
6946 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006947 result = PCI_ERS_RESULT_DISCONNECT;
6948 } else {
6949 pci_set_master(pdev);
6950 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006951 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006952
6953 pci_enable_wake(pdev, PCI_D3hot, 0);
6954 pci_enable_wake(pdev, PCI_D3cold, 0);
6955
6956 igb_reset(adapter);
6957 wr32(E1000_WUS, ~0);
6958 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006959 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006960
Jeff Kirsherea943d42008-12-11 20:34:19 -08006961 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6962 if (err) {
6963 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6964 "failed 0x%0x\n", err);
6965 /* non-fatal, continue */
6966 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006967
Alexander Duyck40a914f2008-11-27 00:24:37 -08006968 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006969}
6970
6971/**
6972 * igb_io_resume - called when traffic can start flowing again.
6973 * @pdev: Pointer to PCI device
6974 *
6975 * This callback is called when the error recovery driver tells us that
6976 * its OK to resume normal operation. Implementation resembles the
6977 * second-half of the igb_resume routine.
6978 */
6979static void igb_io_resume(struct pci_dev *pdev)
6980{
6981 struct net_device *netdev = pci_get_drvdata(pdev);
6982 struct igb_adapter *adapter = netdev_priv(netdev);
6983
Auke Kok9d5c8242008-01-24 02:22:38 -08006984 if (netif_running(netdev)) {
6985 if (igb_up(adapter)) {
6986 dev_err(&pdev->dev, "igb_up failed after reset\n");
6987 return;
6988 }
6989 }
6990
6991 netif_device_attach(netdev);
6992
6993 /* let the f/w know that the h/w is now under the control of the
6994 * driver. */
6995 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006996}
6997
Alexander Duyck26ad9172009-10-05 06:32:49 +00006998static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
6999 u8 qsel)
7000{
7001 u32 rar_low, rar_high;
7002 struct e1000_hw *hw = &adapter->hw;
7003
7004 /* HW expects these in little endian so we reverse the byte order
7005 * from network order (big endian) to little endian
7006 */
7007 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
7008 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
7009 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7010
7011 /* Indicate to hardware the Address is Valid. */
7012 rar_high |= E1000_RAH_AV;
7013
7014 if (hw->mac.type == e1000_82575)
7015 rar_high |= E1000_RAH_POOL_1 * qsel;
7016 else
7017 rar_high |= E1000_RAH_POOL_1 << qsel;
7018
7019 wr32(E1000_RAL(index), rar_low);
7020 wrfl();
7021 wr32(E1000_RAH(index), rar_high);
7022 wrfl();
7023}
7024
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007025static int igb_set_vf_mac(struct igb_adapter *adapter,
7026 int vf, unsigned char *mac_addr)
7027{
7028 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007029 /* VF MAC addresses start at end of receive addresses and moves
7030 * torwards the first, as a result a collision should not be possible */
7031 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007032
Alexander Duyck37680112009-02-19 20:40:30 -08007033 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007034
Alexander Duyck26ad9172009-10-05 06:32:49 +00007035 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007036
7037 return 0;
7038}
7039
Williams, Mitch A8151d292010-02-10 01:44:24 +00007040static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7041{
7042 struct igb_adapter *adapter = netdev_priv(netdev);
7043 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7044 return -EINVAL;
7045 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7046 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
7047 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
7048 " change effective.");
7049 if (test_bit(__IGB_DOWN, &adapter->state)) {
7050 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
7051 " but the PF device is not up.\n");
7052 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
7053 " attempting to use the VF device.\n");
7054 }
7055 return igb_set_vf_mac(adapter, vf, mac);
7056}
7057
Lior Levy17dc5662011-02-08 02:28:46 +00007058static int igb_link_mbps(int internal_link_speed)
7059{
7060 switch (internal_link_speed) {
7061 case SPEED_100:
7062 return 100;
7063 case SPEED_1000:
7064 return 1000;
7065 default:
7066 return 0;
7067 }
7068}
7069
7070static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7071 int link_speed)
7072{
7073 int rf_dec, rf_int;
7074 u32 bcnrc_val;
7075
7076 if (tx_rate != 0) {
7077 /* Calculate the rate factor values to set */
7078 rf_int = link_speed / tx_rate;
7079 rf_dec = (link_speed - (rf_int * tx_rate));
7080 rf_dec = (rf_dec * (1<<E1000_RTTBCNRC_RF_INT_SHIFT)) / tx_rate;
7081
7082 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
7083 bcnrc_val |= ((rf_int<<E1000_RTTBCNRC_RF_INT_SHIFT) &
7084 E1000_RTTBCNRC_RF_INT_MASK);
7085 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7086 } else {
7087 bcnrc_val = 0;
7088 }
7089
7090 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Lior Levyf00b0da2011-06-04 06:05:03 +00007091 /*
7092 * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
7093 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7094 */
7095 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007096 wr32(E1000_RTTBCNRC, bcnrc_val);
7097}
7098
7099static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7100{
7101 int actual_link_speed, i;
7102 bool reset_rate = false;
7103
7104 /* VF TX rate limit was not set or not supported */
7105 if ((adapter->vf_rate_link_speed == 0) ||
7106 (adapter->hw.mac.type != e1000_82576))
7107 return;
7108
7109 actual_link_speed = igb_link_mbps(adapter->link_speed);
7110 if (actual_link_speed != adapter->vf_rate_link_speed) {
7111 reset_rate = true;
7112 adapter->vf_rate_link_speed = 0;
7113 dev_info(&adapter->pdev->dev,
7114 "Link speed has been changed. VF Transmit "
7115 "rate is disabled\n");
7116 }
7117
7118 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7119 if (reset_rate)
7120 adapter->vf_data[i].tx_rate = 0;
7121
7122 igb_set_vf_rate_limit(&adapter->hw, i,
7123 adapter->vf_data[i].tx_rate,
7124 actual_link_speed);
7125 }
7126}
7127
Williams, Mitch A8151d292010-02-10 01:44:24 +00007128static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
7129{
Lior Levy17dc5662011-02-08 02:28:46 +00007130 struct igb_adapter *adapter = netdev_priv(netdev);
7131 struct e1000_hw *hw = &adapter->hw;
7132 int actual_link_speed;
7133
7134 if (hw->mac.type != e1000_82576)
7135 return -EOPNOTSUPP;
7136
7137 actual_link_speed = igb_link_mbps(adapter->link_speed);
7138 if ((vf >= adapter->vfs_allocated_count) ||
7139 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
7140 (tx_rate < 0) || (tx_rate > actual_link_speed))
7141 return -EINVAL;
7142
7143 adapter->vf_rate_link_speed = actual_link_speed;
7144 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
7145 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
7146
7147 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007148}
7149
7150static int igb_ndo_get_vf_config(struct net_device *netdev,
7151 int vf, struct ifla_vf_info *ivi)
7152{
7153 struct igb_adapter *adapter = netdev_priv(netdev);
7154 if (vf >= adapter->vfs_allocated_count)
7155 return -EINVAL;
7156 ivi->vf = vf;
7157 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00007158 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007159 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7160 ivi->qos = adapter->vf_data[vf].pf_qos;
7161 return 0;
7162}
7163
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007164static void igb_vmm_control(struct igb_adapter *adapter)
7165{
7166 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00007167 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007168
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007169 switch (hw->mac.type) {
7170 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00007171 case e1000_i210:
7172 case e1000_i211:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007173 default:
7174 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007175 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007176 case e1000_82576:
7177 /* notify HW that the MAC is adding vlan tags */
7178 reg = rd32(E1000_DTXCTL);
7179 reg |= E1000_DTXCTL_VLAN_ADDED;
7180 wr32(E1000_DTXCTL, reg);
7181 case e1000_82580:
7182 /* enable replication vlan tag stripping */
7183 reg = rd32(E1000_RPLOLR);
7184 reg |= E1000_RPLOLR_STRVLAN;
7185 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00007186 case e1000_i350:
7187 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007188 break;
7189 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00007190
Alexander Duyckd4960302009-10-27 15:53:45 +00007191 if (adapter->vfs_allocated_count) {
7192 igb_vmdq_set_loopback_pf(hw, true);
7193 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00007194 igb_vmdq_set_anti_spoofing_pf(hw, true,
7195 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00007196 } else {
7197 igb_vmdq_set_loopback_pf(hw, false);
7198 igb_vmdq_set_replication_pf(hw, false);
7199 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007200}
7201
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007202static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7203{
7204 struct e1000_hw *hw = &adapter->hw;
7205 u32 dmac_thr;
7206 u16 hwm;
7207
7208 if (hw->mac.type > e1000_82580) {
7209 if (adapter->flags & IGB_FLAG_DMAC) {
7210 u32 reg;
7211
7212 /* force threshold to 0. */
7213 wr32(E1000_DMCTXTH, 0);
7214
7215 /*
Matthew Vicke8c626e2011-11-17 08:33:12 +00007216 * DMA Coalescing high water mark needs to be greater
7217 * than the Rx threshold. Set hwm to PBA - max frame
7218 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007219 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00007220 hwm = 64 * pba - adapter->max_frame_size / 16;
7221 if (hwm < 64 * (pba - 6))
7222 hwm = 64 * (pba - 6);
7223 reg = rd32(E1000_FCRTC);
7224 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7225 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7226 & E1000_FCRTC_RTH_COAL_MASK);
7227 wr32(E1000_FCRTC, reg);
7228
7229 /*
7230 * Set the DMA Coalescing Rx threshold to PBA - 2 * max
7231 * frame size, capping it at PBA - 10KB.
7232 */
7233 dmac_thr = pba - adapter->max_frame_size / 512;
7234 if (dmac_thr < pba - 10)
7235 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007236 reg = rd32(E1000_DMACR);
7237 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007238 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
7239 & E1000_DMACR_DMACTHR_MASK);
7240
7241 /* transition to L0x or L1 if available..*/
7242 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
7243
7244 /* watchdog timer= +-1000 usec in 32usec intervals */
7245 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00007246
7247 /* Disable BMC-to-OS Watchdog Enable */
7248 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007249 wr32(E1000_DMACR, reg);
7250
7251 /*
7252 * no lower threshold to disable
7253 * coalescing(smart fifb)-UTRESH=0
7254 */
7255 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007256
7257 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
7258
7259 wr32(E1000_DMCTLX, reg);
7260
7261 /*
7262 * free space in tx packet buffer to wake from
7263 * DMA coal
7264 */
7265 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
7266 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
7267
7268 /*
7269 * make low power state decision controlled
7270 * by DMA coal
7271 */
7272 reg = rd32(E1000_PCIEMISC);
7273 reg &= ~E1000_PCIEMISC_LX_DECISION;
7274 wr32(E1000_PCIEMISC, reg);
7275 } /* endif adapter->dmac is not disabled */
7276 } else if (hw->mac.type == e1000_82580) {
7277 u32 reg = rd32(E1000_PCIEMISC);
7278 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
7279 wr32(E1000_DMACR, 0);
7280 }
7281}
7282
Auke Kok9d5c8242008-01-24 02:22:38 -08007283/* igb_main.c */