blob: 29a745c59e637b730e879994f2264e703155f1b5 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040048
Sujith394cf0a2009-02-09 13:26:54 +053049#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040050
Sujith394cf0a2009-02-09 13:26:54 +053051#define AR_SUBVENDOR_ID_NOG 0x0e11
52#define AR_SUBVENDOR_ID_NEW_A 0x7065
53#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053055#define AR9280_COEX2WIRE_SUBSYSID 0x309b
56#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
57#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
58
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070059#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
60
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070061#define ATH_DEFAULT_NOISE_FLOOR -95
62
John W. Linville04658fb2009-11-13 13:12:59 -050063#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070064
Felix Fietkaucac42202010-10-09 02:39:30 +020065#define ATH9K_NUM_CHANNELS 38
66
Sujith394cf0a2009-02-09 13:26:54 +053067/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070068#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010069 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070070
71#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010072 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070073
Sujith Manoharan09a525d2011-01-04 13:17:18 +053074#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010075 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053076
Felix Fietkau845e03c2011-03-23 20:57:25 +010077#define REG_RMW(_ah, _reg, _set, _clr) \
78 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
79
Sujith20b3efd2010-04-16 11:53:55 +053080#define ENABLE_REGWRITE_BUFFER(_ah) \
81 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010082 if ((_ah)->reg_ops.enable_write_buffer) \
83 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053084 } while (0)
85
Sujith20b3efd2010-04-16 11:53:55 +053086#define REGWRITE_BUFFER_FLUSH(_ah) \
87 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010088 if ((_ah)->reg_ops.write_flush) \
89 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053090 } while (0)
91
Sujith394cf0a2009-02-09 13:26:54 +053092#define SM(_v, _f) (((_v) << _f##_S) & _f)
93#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +053094#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +010095 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040096#define REG_READ_FIELD(_a, _r, _f) \
97 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053098#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +010099 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530100#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100101 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530103#define DO_DELAY(x) do { \
104 if (((++(x) % 64) == 0) && \
105 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
106 != ATH_USB)) \
107 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530108 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700109
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100110#define REG_WRITE_ARRAY(iniarray, column, regWr) \
111 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112
Sujith394cf0a2009-02-09 13:26:54 +0530113#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
116#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530117#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530118#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
119#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Sujith394cf0a2009-02-09 13:26:54 +0530121#define AR_GPIOD_MASK 0x00001FFF
122#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530125#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530126#define COEF_SCALE_S 24
127#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700128
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH9K_ANTENNA0_CHAINMASK 0x1
130#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH9K_NUM_DMA_DEBUG_REGS 8
133#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700134
Sujith394cf0a2009-02-09 13:26:54 +0530135#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530136#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200137#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530138#define AH_TIME_QUANTUM 10
139#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530140#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530141#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Sujith394cf0a2009-02-09 13:26:54 +0530143#define CAB_TIMEOUT_VAL 10
144#define BEACON_TIMEOUT_VAL 10
145#define MIN_BEACON_TIMEOUT_VAL 1
146#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147
Sujith394cf0a2009-02-09 13:26:54 +0530148#define INIT_CONFIG_STATUS 0x00000000
149#define INIT_RSSI_THR 0x00000700
150#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400154#define ATH9K_HW_RX_HP_QDEPTH 16
155#define ATH9K_HW_RX_LP_QDEPTH 128
156
Felix Fietkau717f6be2010-06-12 00:34:00 -0400157#define PAPRD_GAIN_TABLE_ENTRIES 32
158#define PAPRD_TABLE_SZ 24
159
Felix Fietkau066dae92010-11-07 14:59:39 +0100160enum ath_hw_txq_subtype {
161 ATH_TXQ_AC_BE = 0,
162 ATH_TXQ_AC_BK = 1,
163 ATH_TXQ_AC_VI = 2,
164 ATH_TXQ_AC_VO = 3,
165};
166
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400167enum ath_ini_subsys {
168 ATH_INI_PRE = 0,
169 ATH_INI_CORE,
170 ATH_INI_POST,
171 ATH_INI_NUM_SPLIT,
172};
173
Sujith394cf0a2009-02-09 13:26:54 +0530174enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200175 ATH9K_HW_CAP_HT = BIT(0),
176 ATH9K_HW_CAP_RFSILENT = BIT(1),
177 ATH9K_HW_CAP_CST = BIT(2),
Felix Fietkau364734f2010-09-14 20:22:44 +0200178 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
179 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
180 ATH9K_HW_CAP_EDMA = BIT(6),
181 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
182 ATH9K_HW_CAP_LDPC = BIT(8),
183 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
184 ATH9K_HW_CAP_SGI_20 = BIT(10),
185 ATH9K_HW_CAP_PAPRD = BIT(11),
186 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200187 ATH9K_HW_CAP_2GHZ = BIT(13),
188 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530189 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530190};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700191
Sujith394cf0a2009-02-09 13:26:54 +0530192struct ath9k_hw_capabilities {
193 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530194 u16 rts_aggr_limit;
195 u8 tx_chainmask;
196 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800197 u8 max_txchains;
198 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530199 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400200 u8 rx_hp_qdepth;
201 u8 rx_lp_qdepth;
202 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400203 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400204 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800205 u16 pcie_lcr_offset;
206 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530207};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700208
Sujith394cf0a2009-02-09 13:26:54 +0530209struct ath9k_ops_config {
210 int dma_beacon_response_time;
211 int sw_beacon_response_time;
212 int additional_swba_backoff;
213 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400214 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530215 u8 pcie_powersave_enable;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400216 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530217 u8 pcie_clock_req;
218 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530219 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800220 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530221 u32 ofdm_trig_low;
222 u32 ofdm_trig_high;
223 u32 cck_trig_high;
224 u32 cck_trig_low;
225 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530226 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530227 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400228 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530229#define SPUR_DISABLE 0
230#define SPUR_ENABLE_IOCTL 1
231#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530232#define AR_SPUR_5413_1 1640
233#define AR_SPUR_5413_2 1200
234#define AR_NO_SPUR 0x8000
235#define AR_BASE_FREQ_2GHZ 2300
236#define AR_BASE_FREQ_5GHZ 4900
237#define AR_SPUR_FEEQ_BOUND_HT40 19
238#define AR_SPUR_FEEQ_BOUND_HT20 10
239 int spurmode;
240 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500241 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400242 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530243};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700244
Sujith394cf0a2009-02-09 13:26:54 +0530245enum ath9k_int {
246 ATH9K_INT_RX = 0x00000001,
247 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400248 ATH9K_INT_RXHP = 0x00000001,
249 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530250 ATH9K_INT_RXNOFRM = 0x00000008,
251 ATH9K_INT_RXEOL = 0x00000010,
252 ATH9K_INT_RXORN = 0x00000020,
253 ATH9K_INT_TX = 0x00000040,
254 ATH9K_INT_TXDESC = 0x00000080,
255 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400256 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530257 ATH9K_INT_TXURN = 0x00000800,
258 ATH9K_INT_MIB = 0x00001000,
259 ATH9K_INT_RXPHY = 0x00004000,
260 ATH9K_INT_RXKCM = 0x00008000,
261 ATH9K_INT_SWBA = 0x00010000,
262 ATH9K_INT_BMISS = 0x00040000,
263 ATH9K_INT_BNR = 0x00100000,
264 ATH9K_INT_TIM = 0x00200000,
265 ATH9K_INT_DTIM = 0x00400000,
266 ATH9K_INT_DTIMSYNC = 0x00800000,
267 ATH9K_INT_GPIO = 0x01000000,
268 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530269 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530270 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530271 ATH9K_INT_CST = 0x10000000,
272 ATH9K_INT_GTT = 0x20000000,
273 ATH9K_INT_FATAL = 0x40000000,
274 ATH9K_INT_GLOBAL = 0x80000000,
275 ATH9K_INT_BMISC = ATH9K_INT_TIM |
276 ATH9K_INT_DTIM |
277 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530278 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530279 ATH9K_INT_CABEND,
280 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
281 ATH9K_INT_RXDESC |
282 ATH9K_INT_RXEOL |
283 ATH9K_INT_RXORN |
284 ATH9K_INT_TXURN |
285 ATH9K_INT_TXDESC |
286 ATH9K_INT_MIB |
287 ATH9K_INT_RXPHY |
288 ATH9K_INT_RXKCM |
289 ATH9K_INT_SWBA |
290 ATH9K_INT_BMISS |
291 ATH9K_INT_GPIO,
292 ATH9K_INT_NOCARD = 0xffffffff
293};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700294
Sujith394cf0a2009-02-09 13:26:54 +0530295#define CHANNEL_CW_INT 0x00002
296#define CHANNEL_CCK 0x00020
297#define CHANNEL_OFDM 0x00040
298#define CHANNEL_2GHZ 0x00080
299#define CHANNEL_5GHZ 0x00100
300#define CHANNEL_PASSIVE 0x00200
301#define CHANNEL_DYN 0x00400
302#define CHANNEL_HALF 0x04000
303#define CHANNEL_QUARTER 0x08000
304#define CHANNEL_HT20 0x10000
305#define CHANNEL_HT40PLUS 0x20000
306#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700307
Sujith394cf0a2009-02-09 13:26:54 +0530308#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
309#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
310#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
311#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
312#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
313#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
314#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
315#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
316#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
317#define CHANNEL_ALL \
318 (CHANNEL_OFDM| \
319 CHANNEL_CCK| \
320 CHANNEL_2GHZ | \
321 CHANNEL_5GHZ | \
322 CHANNEL_HT20 | \
323 CHANNEL_HT40PLUS | \
324 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200326struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530327 u16 channel;
328 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530329 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530330 int8_t iCoff;
331 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400332 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200333 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200334 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400335 u16 small_signal_gain[AR9300_MAX_CHAINS];
336 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200337 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
338};
339
340struct ath9k_channel {
341 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200342 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200343 u16 channel;
344 u32 channelFlags;
345 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200346 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530347};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700348
Sujith394cf0a2009-02-09 13:26:54 +0530349#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
350 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
351 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
352 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
353#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
354#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
355#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530356#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
357#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400358#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530359 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400360 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700361
Sujith394cf0a2009-02-09 13:26:54 +0530362/* These macros check chanmode and not channelFlags */
363#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
364#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
365 ((_c)->chanmode == CHANNEL_G_HT20))
366#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
367 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
368 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
369 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
370#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371
Sujith394cf0a2009-02-09 13:26:54 +0530372enum ath9k_power_mode {
373 ATH9K_PM_AWAKE = 0,
374 ATH9K_PM_FULL_SLEEP,
375 ATH9K_PM_NETWORK_SLEEP,
376 ATH9K_PM_UNDEFINED
377};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
Sujith394cf0a2009-02-09 13:26:54 +0530379enum ath9k_tp_scale {
380 ATH9K_TP_SCALE_MAX = 0,
381 ATH9K_TP_SCALE_50,
382 ATH9K_TP_SCALE_25,
383 ATH9K_TP_SCALE_12,
384 ATH9K_TP_SCALE_MIN
385};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386
Sujith394cf0a2009-02-09 13:26:54 +0530387enum ser_reg_mode {
388 SER_REG_MODE_OFF = 0,
389 SER_REG_MODE_ON = 1,
390 SER_REG_MODE_AUTO = 2,
391};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400393enum ath9k_rx_qtype {
394 ATH9K_RX_QUEUE_HP,
395 ATH9K_RX_QUEUE_LP,
396 ATH9K_RX_QUEUE_MAX,
397};
398
Sujith394cf0a2009-02-09 13:26:54 +0530399struct ath9k_beacon_state {
400 u32 bs_nexttbtt;
401 u32 bs_nextdtim;
402 u32 bs_intval;
403#define ATH9K_BEACON_PERIOD 0x0000ffff
Sujith4af9cf42009-02-12 10:06:47 +0530404#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530405 u32 bs_dtimperiod;
406 u16 bs_cfpperiod;
407 u16 bs_cfpmaxduration;
408 u32 bs_cfpnext;
409 u16 bs_timoffset;
410 u16 bs_bmissthreshold;
411 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530412 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530413};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414
Sujith394cf0a2009-02-09 13:26:54 +0530415struct chan_centers {
416 u16 synth_center;
417 u16 ctl_center;
418 u16 ext_center;
419};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420
Sujith394cf0a2009-02-09 13:26:54 +0530421enum {
422 ATH9K_RESET_POWER_ON,
423 ATH9K_RESET_WARM,
424 ATH9K_RESET_COLD,
425};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426
Sujithd535a422009-02-09 13:27:06 +0530427struct ath9k_hw_version {
428 u32 magic;
429 u16 devid;
430 u16 subvendorid;
431 u32 macVersion;
432 u16 macRev;
433 u16 phyRev;
434 u16 analog5GhzRev;
435 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530436 u16 subsysid;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530437 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530438};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530440/* Generic TSF timer definitions */
441
442#define ATH_MAX_GEN_TIMER 16
443
444#define AR_GENTMR_BIT(_index) (1 << (_index))
445
446/*
Walter Goldens77c20612010-05-18 04:44:54 -0700447 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530448 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
449 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530450#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530451
452struct ath_gen_timer_configuration {
453 u32 next_addr;
454 u32 period_addr;
455 u32 mode_addr;
456 u32 mode_mask;
457};
458
459struct ath_gen_timer {
460 void (*trigger)(void *arg);
461 void (*overflow)(void *arg);
462 void *arg;
463 u8 index;
464};
465
466struct ath_gen_timer_table {
467 u32 gen_timer_index[32];
468 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
469 union {
470 unsigned long timer_bits;
471 u16 val;
472 } timer_mask;
473};
474
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700475struct ath_hw_antcomb_conf {
476 u8 main_lna_conf;
477 u8 alt_lna_conf;
478 u8 fast_div_bias;
479};
480
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400481/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100482 * struct ath_hw_radar_conf - radar detection initialization parameters
483 *
484 * @pulse_inband: threshold for checking the ratio of in-band power
485 * to total power for short radar pulses (half dB steps)
486 * @pulse_inband_step: threshold for checking an in-band power to total
487 * power ratio increase for short radar pulses (half dB steps)
488 * @pulse_height: threshold for detecting the beginning of a short
489 * radar pulse (dB step)
490 * @pulse_rssi: threshold for detecting if a short radar pulse is
491 * gone (dB step)
492 * @pulse_maxlen: maximum pulse length (0.8 us steps)
493 *
494 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
495 * @radar_inband: threshold for checking the ratio of in-band power
496 * to total power for long radar pulses (half dB steps)
497 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
498 *
499 * @ext_channel: enable extension channel radar detection
500 */
501struct ath_hw_radar_conf {
502 unsigned int pulse_inband;
503 unsigned int pulse_inband_step;
504 unsigned int pulse_height;
505 unsigned int pulse_rssi;
506 unsigned int pulse_maxlen;
507
508 unsigned int radar_rssi;
509 unsigned int radar_inband;
510 int fir_power;
511
512 bool ext_channel;
513};
514
515/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400516 * struct ath_hw_private_ops - callbacks used internally by hardware code
517 *
518 * This structure contains private callbacks designed to only be used internally
519 * by the hardware core.
520 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400521 * @init_cal_settings: setup types of calibrations supported
522 * @init_cal: starts actual calibration
523 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400524 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400525 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400526 *
527 * @rf_set_freq: change frequency
528 * @spur_mitigate_freq: spur mitigation
529 * @rf_alloc_ext_banks:
530 * @rf_free_ext_banks:
531 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400532 * @compute_pll_control: compute the PLL control value to use for
533 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400534 * @setup_calibration: set up calibration
535 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400536 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400537 * @ani_cache_ini_regs: cache the values for ANI from the initial
538 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400539 */
540struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400541 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400542 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400543 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
544
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400545 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400546 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400547 void (*setup_calibration)(struct ath_hw *ah,
548 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400549
550 /* PHY ops */
551 int (*rf_set_freq)(struct ath_hw *ah,
552 struct ath9k_channel *chan);
553 void (*spur_mitigate_freq)(struct ath_hw *ah,
554 struct ath9k_channel *chan);
555 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
556 void (*rf_free_ext_banks)(struct ath_hw *ah);
557 bool (*set_rf_regs)(struct ath_hw *ah,
558 struct ath9k_channel *chan,
559 u16 modesIndex);
560 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
561 void (*init_bb)(struct ath_hw *ah,
562 struct ath9k_channel *chan);
563 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
564 void (*olc_init)(struct ath_hw *ah);
565 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
566 void (*mark_phy_inactive)(struct ath_hw *ah);
567 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
568 bool (*rfbus_req)(struct ath_hw *ah);
569 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400570 void (*restore_chainmask)(struct ath_hw *ah);
571 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400572 u32 (*compute_pll_control)(struct ath_hw *ah,
573 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400574 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
575 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400576 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100577 void (*set_radar_params)(struct ath_hw *ah,
578 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400579
580 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400581 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400582};
583
584/**
585 * struct ath_hw_ops - callbacks used by hardware code and driver code
586 *
587 * This structure contains callbacks designed to to be used internally by
588 * hardware code and also by the lower level driver.
589 *
590 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400591 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400592 */
593struct ath_hw_ops {
594 void (*config_pci_powersave)(struct ath_hw *ah,
595 int restore,
596 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400597 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400598 void (*set_desc_link)(void *ds, u32 link);
599 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400600 bool (*calibrate)(struct ath_hw *ah,
601 struct ath9k_channel *chan,
602 u8 rxchainmask,
603 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400604 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400605 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
606 bool is_firstseg, bool is_is_lastseg,
607 const void *ds0, dma_addr_t buf_addr,
608 unsigned int qcu);
609 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
610 struct ath_tx_status *ts);
611 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
612 u32 pktLen, enum ath9k_pkt_type type,
613 u32 txPower, u32 keyIx,
614 enum ath9k_key_type keyType,
615 u32 flags);
616 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
617 void *lastds,
618 u32 durUpdateEn, u32 rtsctsRate,
619 u32 rtsctsDuration,
620 struct ath9k_11n_rate_series series[],
621 u32 nseries, u32 flags);
622 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
623 u32 aggrLen);
624 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
625 u32 numDelims);
626 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
627 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
628 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
629 u32 burstDuration);
Felix Fietkau55195412011-04-17 23:28:09 +0200630 void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631};
632
Felix Fietkauf2552e22010-07-02 00:09:50 +0200633struct ath_nf_limits {
634 s16 max;
635 s16 min;
636 s16 nominal;
637};
638
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530639/* ah_flags */
640#define AH_USE_EEPROM 0x1
641#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
642
Sujithcbe61d82009-02-09 13:27:12 +0530643struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100644 struct ath_ops reg_ops;
645
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700646 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700647 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530648 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530649 struct ath9k_ops_config config;
650 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200651 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530652 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530653
Sujithcbe61d82009-02-09 13:27:12 +0530654 union {
655 struct ar5416_eeprom_def def;
656 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400657 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400658 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530659 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530660 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530661
662 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530663 bool is_pciexpress;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530664 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400665 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530666 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200667
Felix Fietkaubbacee12010-07-11 15:44:42 +0200668 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200669 struct ath_nf_limits nf_2g;
670 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530671 u16 rfsilent;
672 u32 rfkill_gpio;
673 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530674 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530675
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400676 bool htc_reset_init;
677
Sujith2660b812009-02-09 13:27:26 +0530678 enum nl80211_iftype opmode;
679 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530680
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200681 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530682 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530683 struct ar5416Stats stats;
684 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530685
Sujith2660b812009-02-09 13:27:26 +0530686 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400687 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500688 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530689 u32 txok_interrupt_mask;
690 u32 txerr_interrupt_mask;
691 u32 txdesc_interrupt_mask;
692 u32 txeol_interrupt_mask;
693 u32 txurn_interrupt_mask;
694 bool chip_fullsleep;
695 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530696
697 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200698 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530699 struct ath9k_cal_list iq_caldata;
700 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530701 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400702 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530703 struct ath9k_cal_list *cal_list;
704 struct ath9k_cal_list *cal_list_last;
705 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530706#define totalPowerMeasI meas0.unsign
707#define totalPowerMeasQ meas1.unsign
708#define totalIqCorrMeas meas2.sign
709#define totalAdcIOddPhase meas0.unsign
710#define totalAdcIEvenPhase meas1.unsign
711#define totalAdcQOddPhase meas2.unsign
712#define totalAdcQEvenPhase meas3.unsign
713#define totalAdcDcOffsetIOddPhase meas0.sign
714#define totalAdcDcOffsetIEvenPhase meas1.sign
715#define totalAdcDcOffsetQOddPhase meas2.sign
716#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700717 union {
718 u32 unsign[AR5416_MAX_CHAINS];
719 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530720 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700721 union {
722 u32 unsign[AR5416_MAX_CHAINS];
723 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530724 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700725 union {
726 u32 unsign[AR5416_MAX_CHAINS];
727 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530728 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700729 union {
730 u32 unsign[AR5416_MAX_CHAINS];
731 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530732 } meas3;
733 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530734
Sujith2660b812009-02-09 13:27:26 +0530735 u32 sta_id1_defaults;
736 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700737 enum {
738 AUTO_32KHZ,
739 USE_32KHZ,
740 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530741 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530742
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400743 /* Private to hardware code */
744 struct ath_hw_private_ops private_ops;
745 /* Accessed by the lower level driver */
746 struct ath_hw_ops ops;
747
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400748 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530749 u32 *analogBank0Data;
750 u32 *analogBank1Data;
751 u32 *analogBank2Data;
752 u32 *analogBank3Data;
753 u32 *analogBank6Data;
754 u32 *analogBank6TPCData;
755 u32 *analogBank7Data;
756 u32 *addac5416_21;
757 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530758
Felix Fietkau597a94b2010-04-26 15:04:37 -0400759 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100760 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530761 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530762 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530763
764 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530765 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530766 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530767 int totalSizeDesired[5];
768 int coarse_high[5];
769 int coarse_low[5];
770 int firpwr[5];
771 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530772
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700773 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700774 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700775
Sujith2660b812009-02-09 13:27:26 +0530776 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530777 u8 txchainmask;
778 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530779
Felix Fietkauc5d08552010-11-13 20:22:41 +0100780 struct ath_hw_radar_conf radar_conf;
781
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530782 u32 originalGain[22];
783 int initPDADC;
784 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100785 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100786 u32 gpio_mask;
787 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530788
Sujith2660b812009-02-09 13:27:26 +0530789 struct ar5416IniArray iniModes;
790 struct ar5416IniArray iniCommon;
791 struct ar5416IniArray iniBank0;
792 struct ar5416IniArray iniBB_RfGain;
793 struct ar5416IniArray iniBank1;
794 struct ar5416IniArray iniBank2;
795 struct ar5416IniArray iniBank3;
796 struct ar5416IniArray iniBank6;
797 struct ar5416IniArray iniBank6TPC;
798 struct ar5416IniArray iniBank7;
799 struct ar5416IniArray iniAddac;
800 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400801 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530802 struct ar5416IniArray iniModesAdditional;
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530803 struct ar5416IniArray iniModesAdditional_40M;
Sujith2660b812009-02-09 13:27:26 +0530804 struct ar5416IniArray iniModesRxGain;
805 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400806 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530807 struct ar5416IniArray iniCckfirNormal;
808 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530809 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
810 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
811 struct ar5416IniArray iniModes_9271_ANI_reg;
812 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
813 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530814
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400815 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
816 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
817 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
818 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
819
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530820 u32 intr_gen_timer_trigger;
821 u32 intr_gen_timer_thresh;
822 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400823
824 struct ar9003_txs *ts_ring;
825 void *ts_start;
826 u32 ts_paddr_start;
827 u32 ts_paddr_end;
828 u16 ts_tail;
829 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400830
831 u32 bb_watchdog_last_status;
832 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400833
Felix Fietkau1bf38662010-12-13 08:40:54 +0100834 unsigned int paprd_target_power;
835 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800836 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100837 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800838 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400839 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
840 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400841 /*
842 * Store the permanent value of Reg 0x4004in WARegVal
843 * so we dont have to R/M/W. We should not be reading
844 * this register when in sleep states.
845 */
846 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800847
848 /* Enterprise mode cap */
849 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530850
851 bool is_clk_25mhz;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700853
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200854struct ath_bus_ops {
855 enum ath_bus_type ath_bus_type;
856 void (*read_cachesize)(struct ath_common *common, int *csz);
857 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
858 void (*bt_coex_prep)(struct ath_common *common);
859 void (*extn_synch_en)(struct ath_common *common);
860};
861
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700862static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
863{
864 return &ah->common;
865}
866
867static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
868{
869 return &(ath9k_hw_common(ah)->regulatory);
870}
871
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400872static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
873{
874 return &ah->private_ops;
875}
876
877static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
878{
879 return &ah->ops;
880}
881
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800882static inline u8 get_streams(int mask)
883{
884 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
885}
886
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700887/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530888const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530889void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700890int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530891int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200892 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100893int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400894u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700895
Sujith394cf0a2009-02-09 13:26:54 +0530896/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530897void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
898u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
899void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530900 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530901void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530902u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
903void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700904void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
905 struct ath_hw_antcomb_conf *antconf);
906void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
907 struct ath_hw_antcomb_conf *antconf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700908
Sujith394cf0a2009-02-09 13:26:54 +0530909/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530910bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100911void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
912 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530913u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400914u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100915 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530916 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530917void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530918 struct ath9k_channel *chan,
919 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530920u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
921void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
922bool ath9k_hw_phy_disable(struct ath_hw *ah);
923bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200924void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530925void ath9k_hw_setopmode(struct ath_hw *ah);
926void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700927void ath9k_hw_setbssidmask(struct ath_hw *ah);
928void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100929u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530930u64 ath9k_hw_gettsf64(struct ath_hw *ah);
931void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
932void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530933void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100934void ath9k_hw_init_global_settings(struct ath_hw *ah);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530935unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700936void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530937void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
938void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530939 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200940bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700941
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700942bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700943
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530944/* Generic hw timer primitives */
945struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
946 void (*trigger)(void *),
947 void (*overflow)(void *),
948 void *arg,
949 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700950void ath9k_hw_gen_timer_start(struct ath_hw *ah,
951 struct ath_gen_timer *timer,
952 u32 timer_next,
953 u32 timer_period);
954void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
955
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530956void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
957void ath_gen_timer_isr(struct ath_hw *hw);
958
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400959void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400960
Sujith05020d22010-03-17 14:25:23 +0530961/* HTC */
962void ath9k_hw_htc_resetinit(struct ath_hw *ah);
963
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400964/* PHY */
965void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
966 u32 *coef_mantissa, u32 *coef_exponent);
967
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400968/*
969 * Code Specific to AR5008, AR9001 or AR9002,
970 * we stuff these here to avoid callbacks for AR9003.
971 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400972void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400973int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400974void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530975void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400976void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400977
Felix Fietkau641d9922010-04-15 17:38:49 -0400978/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400979 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400980 * for older families
981 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400982void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
983void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
984void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400985void ar9003_paprd_enable(struct ath_hw *ah, bool val);
986void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200987 struct ath9k_hw_cal_data *caldata,
988 int chain);
989int ar9003_paprd_create_curve(struct ath_hw *ah,
990 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400991int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
992int ar9003_paprd_init_table(struct ath_hw *ah);
993bool ar9003_paprd_is_done(struct ath_hw *ah);
994void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400995
996/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400997void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400998void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
999void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001000
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001001void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1002void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1003
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001004void ar9002_hw_attach_ops(struct ath_hw *ah);
1005void ar9003_hw_attach_ops(struct ath_hw *ah);
1006
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301007void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001008/*
1009 * ANI work can be shared between all families but a next
1010 * generation implementation of ANI will be used only for AR9003 only
1011 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001012 * next generation ANI. Feel free to start testing it though for the
1013 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001014 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001015extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001016void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001017void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001018void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001019
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05301020#define ATH_PCIE_CAP_LINK_CTRL 0x70
1021#define ATH_PCIE_CAP_LINK_L0S 1
1022#define ATH_PCIE_CAP_LINK_L1 2
1023
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001024#define ATH9K_CLOCK_RATE_CCK 22
1025#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1026#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1027#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1028
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001029#endif