blob: 9deb79b6dcc8d2717834ca13841cc9fa76346062 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
Marcin Wojtasa75edc72018-01-18 13:31:44 +010013#include <linux/acpi.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030014#include <linux/kernel.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
17#include <linux/platform_device.h>
18#include <linux/skbuff.h>
19#include <linux/inetdevice.h>
20#include <linux/mbus.h>
21#include <linux/module.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020022#include <linux/mfd/syscon.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030023#include <linux/interrupt.h>
24#include <linux/cpumask.h>
25#include <linux/of.h>
26#include <linux/of_irq.h>
27#include <linux/of_mdio.h>
28#include <linux/of_net.h>
29#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010030#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030031#include <linux/phy.h>
Antoine Tenart542897d2017-08-30 10:29:15 +020032#include <linux/phy/phy.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030033#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020034#include <linux/hrtimer.h>
35#include <linux/ktime.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020036#include <linux/regmap.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030037#include <uapi/linux/ppp_defs.h>
38#include <net/ip.h>
39#include <net/ipv6.h>
Antoine Ténart186cd4d2017-08-23 09:46:56 +020040#include <net/tso.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030041
Antoine Tenart7c10f972017-10-30 11:23:29 +010042/* Fifo Registers */
Marcin Wojtas3f518502014-07-10 16:52:13 -030043#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
44#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
45#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
46#define MVPP2_RX_FIFO_INIT_REG 0x64
Yan Markman93ff1302018-03-05 15:16:52 +010047#define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port))
Antoine Tenart7c10f972017-10-30 11:23:29 +010048#define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
Marcin Wojtas3f518502014-07-10 16:52:13 -030049
50/* RX DMA Top Registers */
51#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
52#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
53#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
54#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
55#define MVPP2_POOL_BUF_SIZE_OFFSET 5
56#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
57#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
58#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
59#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010060#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
61#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030062#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010063#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
64#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030065#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
66#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
67#define MVPP2_RXQ_DISABLE_MASK BIT(31)
68
Maxime Chevallier56beda32018-02-28 10:14:13 +010069/* Top Registers */
70#define MVPP2_MH_REG(port) (0x5040 + 4 * (port))
71#define MVPP2_DSA_EXTENDED BIT(5)
72
Marcin Wojtas3f518502014-07-10 16:52:13 -030073/* Parser Registers */
74#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
75#define MVPP2_PRS_PORT_LU_MAX 0xf
76#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
77#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
78#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
79#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
80#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
81#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
82#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
83#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
84#define MVPP2_PRS_TCAM_IDX_REG 0x1100
85#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
86#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
87#define MVPP2_PRS_SRAM_IDX_REG 0x1200
88#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
89#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
90#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
91
Antoine Tenart1d7d15d2017-10-30 11:23:30 +010092/* RSS Registers */
93#define MVPP22_RSS_INDEX 0x1500
Antoine Tenart8a7b7412017-12-08 10:24:20 +010094#define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) (idx)
Antoine Tenart1d7d15d2017-10-30 11:23:30 +010095#define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
96#define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
97#define MVPP22_RSS_TABLE_ENTRY 0x1508
98#define MVPP22_RSS_TABLE 0x1510
99#define MVPP22_RSS_TABLE_POINTER(p) (p)
100#define MVPP22_RSS_WIDTH 0x150c
101
Marcin Wojtas3f518502014-07-10 16:52:13 -0300102/* Classifier Registers */
103#define MVPP2_CLS_MODE_REG 0x1800
104#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
105#define MVPP2_CLS_PORT_WAY_REG 0x1810
106#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
107#define MVPP2_CLS_LKP_INDEX_REG 0x1814
108#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
109#define MVPP2_CLS_LKP_TBL_REG 0x1818
110#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
111#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
112#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
113#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
114#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
115#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
116#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
117#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
118#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
119#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
120#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
121#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
122
123/* Descriptor Manager Top Registers */
124#define MVPP2_RXQ_NUM_REG 0x2040
125#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100126#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300127#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
128#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
129#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
130#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
131#define MVPP2_RXQ_NUM_NEW_OFFSET 16
132#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
133#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
134#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
135#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
136#define MVPP2_RXQ_THRESH_REG 0x204c
137#define MVPP2_OCCUPIED_THRESH_OFFSET 0
138#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
139#define MVPP2_RXQ_INDEX_REG 0x2050
140#define MVPP2_TXQ_NUM_REG 0x2080
141#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
142#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
143#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200144#define MVPP2_TXQ_THRESH_REG 0x2094
145#define MVPP2_TXQ_THRESH_OFFSET 16
146#define MVPP2_TXQ_THRESH_MASK 0x3fff
Marcin Wojtas3f518502014-07-10 16:52:13 -0300147#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300148#define MVPP2_TXQ_INDEX_REG 0x2098
149#define MVPP2_TXQ_PREF_BUF_REG 0x209c
150#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
151#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
152#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
153#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
154#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
155#define MVPP2_TXQ_PENDING_REG 0x20a0
156#define MVPP2_TXQ_PENDING_MASK 0x3fff
157#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
158#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
159#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
160#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
161#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
162#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
163#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
164#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
165#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
166#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
167#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100168#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300169#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
170#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
171#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
172#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
173#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
174
175/* MBUS bridge registers */
176#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
177#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
178#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
179#define MVPP2_BASE_ADDR_ENABLE 0x4060
180
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100181/* AXI Bridge Registers */
182#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
183#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
184#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
185#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
186#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
187#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
188#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
189#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
190#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
191#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
192#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
193#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
194
195/* Values for AXI Bridge registers */
196#define MVPP22_AXI_ATTR_CACHE_OFFS 0
197#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
198
199#define MVPP22_AXI_CODE_CACHE_OFFS 0
200#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
201
202#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
203#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
204#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
205
206#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
207#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
208
Marcin Wojtas3f518502014-07-10 16:52:13 -0300209/* Interrupt Cause and Mask registers */
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200210#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
211#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
212
Marcin Wojtas3f518502014-07-10 16:52:13 -0300213#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100214#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonieb1e93a2017-08-03 10:41:55 +0200215#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100216
Antoine Ténart81b66302017-08-22 19:08:21 +0200217#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100218#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200219#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
220#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100221
222#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200223#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100224
Antoine Ténart81b66302017-08-22 19:08:21 +0200225#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
226#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
227#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
228#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100229
Marcin Wojtas3f518502014-07-10 16:52:13 -0300230#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
231#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
232#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
233#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
234#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
235#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200236#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
Marcin Wojtas3f518502014-07-10 16:52:13 -0300237#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
238#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
239#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
240#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
241#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
242#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
243#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
244#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
245#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
246#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
247#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
248#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
249
250/* Buffer Manager registers */
251#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
252#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
253#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
254#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
255#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
256#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
257#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
258#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
259#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
260#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
261#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
Stefan Chulskieffbf5f2018-03-05 15:16:51 +0100262#define MVPP22_BM_POOL_PTRS_NUM_MASK 0xfff8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300263#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
264#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
265#define MVPP2_BM_START_MASK BIT(0)
266#define MVPP2_BM_STOP_MASK BIT(1)
267#define MVPP2_BM_STATE_MASK BIT(4)
268#define MVPP2_BM_LOW_THRESH_OFFS 8
269#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
270#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
271 MVPP2_BM_LOW_THRESH_OFFS)
272#define MVPP2_BM_HIGH_THRESH_OFFS 16
273#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
274#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
275 MVPP2_BM_HIGH_THRESH_OFFS)
276#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
277#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
278#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
279#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
280#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
281#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
282#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
283#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
284#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
285#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100286#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
287#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
288#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
289#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300290#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
291#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
292#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
293#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
294#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100295#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
296#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
Antoine Ténart81b66302017-08-22 19:08:21 +0200297#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100298#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300299
300/* TX Scheduler registers */
301#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
302#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
303#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
304#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
305#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
306#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
307#define MVPP2_TXP_SCHED_MTU_REG 0x801c
308#define MVPP2_TXP_MTU_MAX 0x7FFFF
309#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
310#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
311#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
312#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
313#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
314#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
315#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
316#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
317#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
318#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
319#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
320#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
321#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
322#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
323
324/* TX general registers */
325#define MVPP2_TX_SNOOP_REG 0x8800
326#define MVPP2_TX_PORT_FLUSH_REG 0x8810
327#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
328
329/* LMS registers */
330#define MVPP2_SRC_ADDR_MIDDLE 0x24
331#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300332#define MVPP2_PHY_AN_CFG0_REG 0x34
333#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300334#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100335#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300336
337/* Per-port registers */
338#define MVPP2_GMAC_CTRL_0_REG 0x0
Antoine Ténart81b66302017-08-22 19:08:21 +0200339#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200340#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200341#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
342#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
343#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300344#define MVPP2_GMAC_CTRL_1_REG 0x4
Antoine Ténart81b66302017-08-22 19:08:21 +0200345#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
346#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
347#define MVPP2_GMAC_PCS_LB_EN_BIT 6
348#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
349#define MVPP2_GMAC_SA_LOW_OFFS 7
Marcin Wojtas3f518502014-07-10 16:52:13 -0300350#define MVPP2_GMAC_CTRL_2_REG 0x8
Antoine Ténart81b66302017-08-22 19:08:21 +0200351#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200352#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200353#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
Antoine Tenartc7dfc8c2017-09-25 14:59:48 +0200354#define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
Antoine Ténart39193572017-08-22 19:08:24 +0200355#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
Antoine Ténart81b66302017-08-22 19:08:21 +0200356#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300357#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
Antoine Ténart81b66302017-08-22 19:08:21 +0200358#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
359#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
Antoine Ténart39193572017-08-22 19:08:24 +0200360#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
361#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
Antoine Ténart81b66302017-08-22 19:08:21 +0200362#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
363#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
364#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
365#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Antoine Ténart39193572017-08-22 19:08:24 +0200366#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
Antoine Ténart81b66302017-08-22 19:08:21 +0200367#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
368#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200369#define MVPP2_GMAC_STATUS0 0x10
370#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300371#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
Antoine Ténart81b66302017-08-22 19:08:21 +0200372#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
373#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
374#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
Marcin Wojtas3f518502014-07-10 16:52:13 -0300375 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200376#define MVPP22_GMAC_INT_STAT 0x20
377#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
378#define MVPP22_GMAC_INT_MASK 0x24
379#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100380#define MVPP22_GMAC_CTRL_4_REG 0x90
Antoine Ténart81b66302017-08-22 19:08:21 +0200381#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
382#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
Antoine Ténart1068ec72017-08-22 19:08:22 +0200383#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
Antoine Ténart81b66302017-08-22 19:08:21 +0200384#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200385#define MVPP22_GMAC_INT_SUM_MASK 0xa4
386#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100387
388/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
389 * relative to port->base.
390 */
Antoine Ténart725757a2017-06-12 16:01:39 +0200391#define MVPP22_XLG_CTRL0_REG 0x100
Antoine Ténart81b66302017-08-22 19:08:21 +0200392#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
393#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
Antoine Ténart77321952017-08-22 19:08:25 +0200394#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
Antoine Ténart81b66302017-08-22 19:08:21 +0200395#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200396#define MVPP22_XLG_CTRL1_REG 0x104
Antoine Ténartec15ecd2017-08-25 15:24:46 +0200397#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200398#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200399#define MVPP22_XLG_STATUS 0x10c
400#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
401#define MVPP22_XLG_INT_STAT 0x114
402#define MVPP22_XLG_INT_STAT_LINK BIT(1)
403#define MVPP22_XLG_INT_MASK 0x118
404#define MVPP22_XLG_INT_MASK_LINK BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100405#define MVPP22_XLG_CTRL3_REG 0x11c
Antoine Ténart81b66302017-08-22 19:08:21 +0200406#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
407#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
408#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200409#define MVPP22_XLG_EXT_INT_MASK 0x15c
410#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
411#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
Antoine Ténart77321952017-08-22 19:08:25 +0200412#define MVPP22_XLG_CTRL4_REG 0x184
413#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
414#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
415#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
416
Thomas Petazzoni26975822017-03-07 16:53:14 +0100417/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
418#define MVPP22_SMI_MISC_CFG_REG 0x1204
Antoine Ténart81b66302017-08-22 19:08:21 +0200419#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300420
Thomas Petazzonia7868412017-03-07 16:53:13 +0100421#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
422
Marcin Wojtas3f518502014-07-10 16:52:13 -0300423#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
424
425/* Descriptor ring Macros */
426#define MVPP2_QUEUE_NEXT_DESC(q, index) \
427 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
428
Antoine Ténartf84bf382017-08-22 19:08:27 +0200429/* XPCS registers. PPv2.2 only */
430#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
431#define MVPP22_MPCS_CTRL 0x14
432#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
433#define MVPP22_MPCS_CLK_RESET 0x14c
434#define MAC_CLK_RESET_SD_TX BIT(0)
435#define MAC_CLK_RESET_SD_RX BIT(1)
436#define MAC_CLK_RESET_MAC BIT(2)
437#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
438#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
439
440/* XPCS registers. PPv2.2 only */
441#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
442#define MVPP22_XPCS_CFG0 0x0
443#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
444#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
445
446/* System controller registers. Accessed through a regmap. */
447#define GENCONF_SOFT_RESET1 0x1108
448#define GENCONF_SOFT_RESET1_GOP BIT(6)
449#define GENCONF_PORT_CTRL0 0x1110
450#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
451#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
452#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
453#define GENCONF_PORT_CTRL1 0x1114
454#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
455#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
456#define GENCONF_CTRL0 0x1120
457#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
458#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
459#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
460
Marcin Wojtas3f518502014-07-10 16:52:13 -0300461/* Various constants */
462
463/* Coalescing */
Antoine Tenart86162282017-12-11 09:13:29 +0100464#define MVPP2_TXDONE_COAL_PKTS_THRESH 64
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200465#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200466#define MVPP2_TXDONE_COAL_USEC 1000
Marcin Wojtas3f518502014-07-10 16:52:13 -0300467#define MVPP2_RX_COAL_PKTS 32
Antoine Tenart86162282017-12-11 09:13:29 +0100468#define MVPP2_RX_COAL_USEC 64
Marcin Wojtas3f518502014-07-10 16:52:13 -0300469
470/* The two bytes Marvell header. Either contains a special value used
471 * by Marvell switches when a specific hardware mode is enabled (not
472 * supported by this driver) or is filled automatically by zeroes on
473 * the RX side. Those two bytes being at the front of the Ethernet
474 * header, they allow to have the IP header aligned on a 4 bytes
475 * boundary automatically: the hardware skips those two bytes on its
476 * own.
477 */
478#define MVPP2_MH_SIZE 2
479#define MVPP2_ETH_TYPE_LEN 2
480#define MVPP2_PPPOE_HDR_SIZE 8
481#define MVPP2_VLAN_TAG_LEN 4
Maxime Chevallier56beda32018-02-28 10:14:13 +0100482#define MVPP2_VLAN_TAG_EDSA_LEN 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300483
484/* Lbtd 802.3 type */
485#define MVPP2_IP_LBDT_TYPE 0xfffa
486
Marcin Wojtas3f518502014-07-10 16:52:13 -0300487#define MVPP2_TX_CSUM_MAX_SIZE 9800
488
489/* Timeout constants */
490#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
491#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
492
493#define MVPP2_TX_MTU_MAX 0x7ffff
494
495/* Maximum number of T-CONTs of PON port */
496#define MVPP2_MAX_TCONT 16
497
498/* Maximum number of supported ports */
499#define MVPP2_MAX_PORTS 4
500
501/* Maximum number of TXQs used by single port */
502#define MVPP2_MAX_TXQ 8
503
Antoine Tenart1d17db02017-10-30 11:23:31 +0100504/* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
505 * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
506 * multiply this value by two to count the maximum number of skb descs needed.
507 */
508#define MVPP2_MAX_TSO_SEGS 300
509#define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
510
Marcin Wojtas3f518502014-07-10 16:52:13 -0300511/* Dfault number of RXQs in use */
512#define MVPP2_DEFAULT_RXQ 4
513
Marcin Wojtas3f518502014-07-10 16:52:13 -0300514/* Max number of Rx descriptors */
Yan Markman7cf87e42017-12-11 09:13:26 +0100515#define MVPP2_MAX_RXD_MAX 1024
516#define MVPP2_MAX_RXD_DFLT 128
Marcin Wojtas3f518502014-07-10 16:52:13 -0300517
518/* Max number of Tx descriptors */
Yan Markman7cf87e42017-12-11 09:13:26 +0100519#define MVPP2_MAX_TXD_MAX 2048
520#define MVPP2_MAX_TXD_DFLT 1024
Marcin Wojtas3f518502014-07-10 16:52:13 -0300521
522/* Amount of Tx descriptors that can be reserved at once by CPU */
523#define MVPP2_CPU_DESC_CHUNK 64
524
525/* Max number of Tx descriptors in each aggregated queue */
526#define MVPP2_AGGR_TXQ_SIZE 256
527
528/* Descriptor aligned size */
529#define MVPP2_DESC_ALIGNED_SIZE 32
530
531/* Descriptor alignment mask */
532#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
533
534/* RX FIFO constants */
Antoine Tenart2d1d7df2017-10-30 11:23:28 +0100535#define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
536#define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
537#define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
538#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
539#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
540#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
541#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
Marcin Wojtas3f518502014-07-10 16:52:13 -0300542
Antoine Tenart7c10f972017-10-30 11:23:29 +0100543/* TX FIFO constants */
544#define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
545#define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
Yan Markman93ff1302018-03-05 15:16:52 +0100546#define MVPP2_TX_FIFO_THRESHOLD_MIN 256
547#define MVPP2_TX_FIFO_THRESHOLD_10KB \
548 (MVPP22_TX_FIFO_DATA_SIZE_10KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
549#define MVPP2_TX_FIFO_THRESHOLD_3KB \
550 (MVPP22_TX_FIFO_DATA_SIZE_3KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
Antoine Tenart7c10f972017-10-30 11:23:29 +0100551
Marcin Wojtas3f518502014-07-10 16:52:13 -0300552/* RX buffer constants */
553#define MVPP2_SKB_SHINFO_SIZE \
554 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
555
556#define MVPP2_RX_PKT_SIZE(mtu) \
557 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800558 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300559
560#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
561#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
562#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
563 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
564
565#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
566
567/* IPv6 max L3 address size */
568#define MVPP2_MAX_L3_ADDR_SIZE 16
569
570/* Port flags */
571#define MVPP2_F_LOOPBACK BIT(0)
572
573/* Marvell tag types */
574enum mvpp2_tag_type {
575 MVPP2_TAG_TYPE_NONE = 0,
576 MVPP2_TAG_TYPE_MH = 1,
577 MVPP2_TAG_TYPE_DSA = 2,
578 MVPP2_TAG_TYPE_EDSA = 3,
579 MVPP2_TAG_TYPE_VLAN = 4,
580 MVPP2_TAG_TYPE_LAST = 5
581};
582
583/* Parser constants */
584#define MVPP2_PRS_TCAM_SRAM_SIZE 256
585#define MVPP2_PRS_TCAM_WORDS 6
586#define MVPP2_PRS_SRAM_WORDS 4
587#define MVPP2_PRS_FLOW_ID_SIZE 64
588#define MVPP2_PRS_FLOW_ID_MASK 0x3f
589#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
590#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
591#define MVPP2_PRS_IPV4_HEAD 0x40
592#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
593#define MVPP2_PRS_IPV4_MC 0xe0
594#define MVPP2_PRS_IPV4_MC_MASK 0xf0
595#define MVPP2_PRS_IPV4_BC_MASK 0xff
596#define MVPP2_PRS_IPV4_IHL 0x5
597#define MVPP2_PRS_IPV4_IHL_MASK 0xf
598#define MVPP2_PRS_IPV6_MC 0xff
599#define MVPP2_PRS_IPV6_MC_MASK 0xff
600#define MVPP2_PRS_IPV6_HOP_MASK 0xff
601#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
602#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
603#define MVPP2_PRS_DBL_VLANS_MAX 100
Maxime Chevallier10fea262018-03-07 15:18:04 +0100604#define MVPP2_PRS_CAST_MASK BIT(0)
605#define MVPP2_PRS_MCAST_VAL BIT(0)
606#define MVPP2_PRS_UCAST_VAL 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300607
608/* Tcam structure:
609 * - lookup ID - 4 bits
610 * - port ID - 1 byte
611 * - additional information - 1 byte
612 * - header data - 8 bytes
613 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
614 */
615#define MVPP2_PRS_AI_BITS 8
616#define MVPP2_PRS_PORT_MASK 0xff
617#define MVPP2_PRS_LU_MASK 0xf
618#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
619 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
620#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
621 (((offs) * 2) - ((offs) % 2) + 2)
622#define MVPP2_PRS_TCAM_AI_BYTE 16
623#define MVPP2_PRS_TCAM_PORT_BYTE 17
624#define MVPP2_PRS_TCAM_LU_BYTE 20
625#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
626#define MVPP2_PRS_TCAM_INV_WORD 5
Maxime Chevallier56beda32018-02-28 10:14:13 +0100627
628#define MVPP2_PRS_VID_TCAM_BYTE 2
629
Maxime Chevallier10fea262018-03-07 15:18:04 +0100630/* TCAM range for unicast and multicast filtering. We have 25 entries per port,
631 * with 4 dedicated to UC filtering and the rest to multicast filtering.
632 * Additionnally we reserve one entry for the broadcast address, and one for
633 * each port's own address.
634 */
635#define MVPP2_PRS_MAC_UC_MC_FILT_MAX 25
636#define MVPP2_PRS_MAC_RANGE_SIZE 80
637
638/* Number of entries per port dedicated to UC and MC filtering */
639#define MVPP2_PRS_MAC_UC_FILT_MAX 4
640#define MVPP2_PRS_MAC_MC_FILT_MAX (MVPP2_PRS_MAC_UC_MC_FILT_MAX - \
641 MVPP2_PRS_MAC_UC_FILT_MAX)
642
Maxime Chevallier56beda32018-02-28 10:14:13 +0100643/* There is a TCAM range reserved for VLAN filtering entries, range size is 33
644 * 10 VLAN ID filter entries per port
645 * 1 default VLAN filter entry per port
646 * It is assumed that there are 3 ports for filter, not including loopback port
647 */
648#define MVPP2_PRS_VLAN_FILT_MAX 11
649#define MVPP2_PRS_VLAN_FILT_RANGE_SIZE 33
650
651#define MVPP2_PRS_VLAN_FILT_MAX_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 2)
652#define MVPP2_PRS_VLAN_FILT_DFLT_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 1)
653
Marcin Wojtas3f518502014-07-10 16:52:13 -0300654/* Tcam entries ID */
655#define MVPP2_PE_DROP_ALL 0
656#define MVPP2_PE_FIRST_FREE_TID 1
Maxime Chevallier56beda32018-02-28 10:14:13 +0100657
Maxime Chevallier10fea262018-03-07 15:18:04 +0100658/* MAC filtering range */
659#define MVPP2_PE_MAC_RANGE_END (MVPP2_PE_VID_FILT_RANGE_START - 1)
660#define MVPP2_PE_MAC_RANGE_START (MVPP2_PE_MAC_RANGE_END - \
661 MVPP2_PRS_MAC_RANGE_SIZE + 1)
Maxime Chevallier56beda32018-02-28 10:14:13 +0100662/* VLAN filtering range */
663#define MVPP2_PE_VID_FILT_RANGE_END (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
664#define MVPP2_PE_VID_FILT_RANGE_START (MVPP2_PE_VID_FILT_RANGE_END - \
665 MVPP2_PRS_VLAN_FILT_RANGE_SIZE + 1)
Maxime Chevallier982e0502018-04-16 10:07:23 +0200666#define MVPP2_PE_LAST_FREE_TID (MVPP2_PE_MAC_RANGE_START - 1)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300667#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
Maxime Chevallier10fea262018-03-07 15:18:04 +0100668#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
669#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
670#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
671#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 22)
672#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 21)
673#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 20)
674#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
675#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
676#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
677#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
678#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
679#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
680#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
681#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
682#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
683#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
684#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
685#define MVPP2_PE_VID_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
686#define MVPP2_PE_VID_EDSA_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
687#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
688#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
689/* reserved */
690#define MVPP2_PE_MAC_MC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
691#define MVPP2_PE_MAC_UC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300692#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
693
Maxime Chevallier56beda32018-02-28 10:14:13 +0100694#define MVPP2_PRS_VID_PORT_FIRST(port) (MVPP2_PE_VID_FILT_RANGE_START + \
695 ((port) * MVPP2_PRS_VLAN_FILT_MAX))
696#define MVPP2_PRS_VID_PORT_LAST(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
697 + MVPP2_PRS_VLAN_FILT_MAX_ENTRY)
698/* Index of default vid filter for given port */
699#define MVPP2_PRS_VID_PORT_DFLT(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
700 + MVPP2_PRS_VLAN_FILT_DFLT_ENTRY)
701
Marcin Wojtas3f518502014-07-10 16:52:13 -0300702/* Sram structure
703 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
704 */
705#define MVPP2_PRS_SRAM_RI_OFFS 0
706#define MVPP2_PRS_SRAM_RI_WORD 0
707#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
708#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
709#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
710#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
711#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
712#define MVPP2_PRS_SRAM_UDF_OFFS 73
713#define MVPP2_PRS_SRAM_UDF_BITS 8
714#define MVPP2_PRS_SRAM_UDF_MASK 0xff
715#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
716#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
717#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
718#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
719#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
720#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
721#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
722#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
723#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
724#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
725#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
726#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
727#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
728#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
729#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
730#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
731#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
732#define MVPP2_PRS_SRAM_AI_OFFS 90
733#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
734#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
735#define MVPP2_PRS_SRAM_AI_MASK 0xff
736#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
737#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
738#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
739#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
740
741/* Sram result info bits assignment */
742#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
743#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100744#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
745#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300746#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
747#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
748#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
749#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
750#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100751#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
752#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300753#define MVPP2_PRS_RI_L2_MCAST BIT(9)
754#define MVPP2_PRS_RI_L2_BCAST BIT(10)
755#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100756#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
757#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300758#define MVPP2_PRS_RI_L3_IP4 BIT(12)
759#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
760#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
761#define MVPP2_PRS_RI_L3_IP6 BIT(14)
762#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
763#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100764#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
765#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300766#define MVPP2_PRS_RI_L3_MCAST BIT(15)
767#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
768#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
Stefan Chulskiaff3da32017-09-25 14:59:46 +0200769#define MVPP2_PRS_RI_IP_FRAG_TRUE BIT(17)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300770#define MVPP2_PRS_RI_UDF3_MASK 0x300000
771#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
772#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
773#define MVPP2_PRS_RI_L4_TCP BIT(22)
774#define MVPP2_PRS_RI_L4_UDP BIT(23)
775#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
776#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
777#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
778#define MVPP2_PRS_RI_DROP_MASK 0x80000000
779
780/* Sram additional info bits assignment */
781#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
782#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
783#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
784#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
785#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
786#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
787#define MVPP2_PRS_SINGLE_VLAN_AI 0
788#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
Maxime Chevallier56beda32018-02-28 10:14:13 +0100789#define MVPP2_PRS_EDSA_VID_AI_BIT BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300790
791/* DSA/EDSA type */
792#define MVPP2_PRS_TAGGED true
793#define MVPP2_PRS_UNTAGGED false
794#define MVPP2_PRS_EDSA true
795#define MVPP2_PRS_DSA false
796
797/* MAC entries, shadow udf */
798enum mvpp2_prs_udf {
799 MVPP2_PRS_UDF_MAC_DEF,
800 MVPP2_PRS_UDF_MAC_RANGE,
801 MVPP2_PRS_UDF_L2_DEF,
802 MVPP2_PRS_UDF_L2_DEF_COPY,
803 MVPP2_PRS_UDF_L2_USER,
804};
805
806/* Lookup ID */
807enum mvpp2_prs_lookup {
808 MVPP2_PRS_LU_MH,
809 MVPP2_PRS_LU_MAC,
810 MVPP2_PRS_LU_DSA,
811 MVPP2_PRS_LU_VLAN,
Maxime Chevallier56beda32018-02-28 10:14:13 +0100812 MVPP2_PRS_LU_VID,
Marcin Wojtas3f518502014-07-10 16:52:13 -0300813 MVPP2_PRS_LU_L2,
814 MVPP2_PRS_LU_PPPOE,
815 MVPP2_PRS_LU_IP4,
816 MVPP2_PRS_LU_IP6,
817 MVPP2_PRS_LU_FLOWS,
818 MVPP2_PRS_LU_LAST,
819};
820
Maxime Chevallier10fea262018-03-07 15:18:04 +0100821/* L2 cast enum */
822enum mvpp2_prs_l2_cast {
823 MVPP2_PRS_L2_UNI_CAST,
824 MVPP2_PRS_L2_MULTI_CAST,
825};
826
Marcin Wojtas3f518502014-07-10 16:52:13 -0300827/* L3 cast enum */
828enum mvpp2_prs_l3_cast {
829 MVPP2_PRS_L3_UNI_CAST,
830 MVPP2_PRS_L3_MULTI_CAST,
831 MVPP2_PRS_L3_BROAD_CAST
832};
833
834/* Classifier constants */
835#define MVPP2_CLS_FLOWS_TBL_SIZE 512
836#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
837#define MVPP2_CLS_LKP_TBL_SIZE 64
Antoine Tenart1d7d15d2017-10-30 11:23:30 +0100838#define MVPP2_CLS_RX_QUEUES 256
839
840/* RSS constants */
841#define MVPP22_RSS_TABLE_ENTRIES 32
Marcin Wojtas3f518502014-07-10 16:52:13 -0300842
843/* BM constants */
Stefan Chulski576193f2018-03-05 15:16:54 +0100844#define MVPP2_BM_JUMBO_BUF_NUM 512
Marcin Wojtas3f518502014-07-10 16:52:13 -0300845#define MVPP2_BM_LONG_BUF_NUM 1024
846#define MVPP2_BM_SHORT_BUF_NUM 2048
847#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
848#define MVPP2_BM_POOL_PTR_ALIGN 128
Marcin Wojtas3f518502014-07-10 16:52:13 -0300849
850/* BM cookie (32 bits) definition */
851#define MVPP2_BM_COOKIE_POOL_OFFS 8
852#define MVPP2_BM_COOKIE_CPU_OFFS 24
853
Stefan Chulski01d04932018-03-05 15:16:50 +0100854#define MVPP2_BM_SHORT_FRAME_SIZE 512
855#define MVPP2_BM_LONG_FRAME_SIZE 2048
Stefan Chulski576193f2018-03-05 15:16:54 +0100856#define MVPP2_BM_JUMBO_FRAME_SIZE 10240
Marcin Wojtas3f518502014-07-10 16:52:13 -0300857/* BM short pool packet size
858 * These value assure that for SWF the total number
859 * of bytes allocated for each buffer will be 512
860 */
Stefan Chulski01d04932018-03-05 15:16:50 +0100861#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_SHORT_FRAME_SIZE)
862#define MVPP2_BM_LONG_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_LONG_FRAME_SIZE)
Stefan Chulski576193f2018-03-05 15:16:54 +0100863#define MVPP2_BM_JUMBO_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_JUMBO_FRAME_SIZE)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300864
Thomas Petazzonia7868412017-03-07 16:53:13 +0100865#define MVPP21_ADDR_SPACE_SZ 0
866#define MVPP22_ADDR_SPACE_SZ SZ_64K
867
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200868#define MVPP2_MAX_THREADS 8
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200869#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
Thomas Petazzonia7868412017-03-07 16:53:13 +0100870
Stefan Chulski01d04932018-03-05 15:16:50 +0100871enum mvpp2_bm_pool_log_num {
872 MVPP2_BM_SHORT,
873 MVPP2_BM_LONG,
Stefan Chulski576193f2018-03-05 15:16:54 +0100874 MVPP2_BM_JUMBO,
Stefan Chulski01d04932018-03-05 15:16:50 +0100875 MVPP2_BM_POOLS_NUM
Marcin Wojtas3f518502014-07-10 16:52:13 -0300876};
877
Stefan Chulski01d04932018-03-05 15:16:50 +0100878static struct {
879 int pkt_size;
880 int buf_num;
881} mvpp2_pools[MVPP2_BM_POOLS_NUM];
882
Miquel Raynal118d6292017-11-06 22:56:53 +0100883/* GMAC MIB Counters register definitions */
884#define MVPP21_MIB_COUNTERS_OFFSET 0x1000
885#define MVPP21_MIB_COUNTERS_PORT_SZ 0x400
886#define MVPP22_MIB_COUNTERS_OFFSET 0x0
887#define MVPP22_MIB_COUNTERS_PORT_SZ 0x100
888
889#define MVPP2_MIB_GOOD_OCTETS_RCVD 0x0
890#define MVPP2_MIB_BAD_OCTETS_RCVD 0x8
891#define MVPP2_MIB_CRC_ERRORS_SENT 0xc
892#define MVPP2_MIB_UNICAST_FRAMES_RCVD 0x10
893#define MVPP2_MIB_BROADCAST_FRAMES_RCVD 0x18
894#define MVPP2_MIB_MULTICAST_FRAMES_RCVD 0x1c
895#define MVPP2_MIB_FRAMES_64_OCTETS 0x20
896#define MVPP2_MIB_FRAMES_65_TO_127_OCTETS 0x24
897#define MVPP2_MIB_FRAMES_128_TO_255_OCTETS 0x28
898#define MVPP2_MIB_FRAMES_256_TO_511_OCTETS 0x2c
899#define MVPP2_MIB_FRAMES_512_TO_1023_OCTETS 0x30
900#define MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
901#define MVPP2_MIB_GOOD_OCTETS_SENT 0x38
902#define MVPP2_MIB_UNICAST_FRAMES_SENT 0x40
903#define MVPP2_MIB_MULTICAST_FRAMES_SENT 0x48
904#define MVPP2_MIB_BROADCAST_FRAMES_SENT 0x4c
905#define MVPP2_MIB_FC_SENT 0x54
906#define MVPP2_MIB_FC_RCVD 0x58
907#define MVPP2_MIB_RX_FIFO_OVERRUN 0x5c
908#define MVPP2_MIB_UNDERSIZE_RCVD 0x60
909#define MVPP2_MIB_FRAGMENTS_RCVD 0x64
910#define MVPP2_MIB_OVERSIZE_RCVD 0x68
911#define MVPP2_MIB_JABBER_RCVD 0x6c
912#define MVPP2_MIB_MAC_RCV_ERROR 0x70
913#define MVPP2_MIB_BAD_CRC_EVENT 0x74
914#define MVPP2_MIB_COLLISION 0x78
915#define MVPP2_MIB_LATE_COLLISION 0x7c
916
917#define MVPP2_MIB_COUNTERS_STATS_DELAY (1 * HZ)
918
Marcin Wojtas3f518502014-07-10 16:52:13 -0300919/* Definitions */
920
921/* Shared Packet Processor resources */
922struct mvpp2 {
923 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300924 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100925 void __iomem *iface_base;
926
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200927 /* On PPv2.2, each "software thread" can access the base
928 * register through a separate address space, each 64 KB apart
929 * from each other. Typically, such address spaces will be
930 * used per CPU.
Thomas Petazzonia7868412017-03-07 16:53:13 +0100931 */
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200932 void __iomem *swth_base[MVPP2_MAX_THREADS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300933
Antoine Ténartf84bf382017-08-22 19:08:27 +0200934 /* On PPv2.2, some port control registers are located into the system
935 * controller space. These registers are accessible through a regmap.
936 */
937 struct regmap *sysctrl_base;
938
Marcin Wojtas3f518502014-07-10 16:52:13 -0300939 /* Common clocks */
940 struct clk *pp_clk;
941 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100942 struct clk *mg_clk;
Gregory CLEMENT4792ea02017-09-29 14:27:39 +0200943 struct clk *axi_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300944
945 /* List of pointers to port structures */
Miquel Raynal118d6292017-11-06 22:56:53 +0100946 int port_count;
Marcin Wojtasbf147152018-01-18 13:31:42 +0100947 struct mvpp2_port *port_list[MVPP2_MAX_PORTS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300948
949 /* Aggregated TXQs */
950 struct mvpp2_tx_queue *aggr_txqs;
951
952 /* BM pools */
953 struct mvpp2_bm_pool *bm_pools;
954
955 /* PRS shadow table */
956 struct mvpp2_prs_shadow *prs_shadow;
957 /* PRS auxiliary table for double vlan entries control */
958 bool *prs_double_vlans;
959
960 /* Tclk value */
961 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100962
963 /* HW version */
964 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100965
966 /* Maximum number of RXQs per port */
967 unsigned int max_port_rxqs;
Miquel Raynal118d6292017-11-06 22:56:53 +0100968
Miquel Raynale5c500e2017-11-08 08:59:40 +0100969 /* Workqueue to gather hardware statistics */
Miquel Raynal118d6292017-11-06 22:56:53 +0100970 char queue_name[30];
971 struct workqueue_struct *stats_queue;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300972};
973
974struct mvpp2_pcpu_stats {
975 struct u64_stats_sync syncp;
976 u64 rx_packets;
977 u64 rx_bytes;
978 u64 tx_packets;
979 u64 tx_bytes;
980};
981
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200982/* Per-CPU port control */
983struct mvpp2_port_pcpu {
984 struct hrtimer tx_done_timer;
985 bool timer_scheduled;
986 /* Tasklet for egress finalization */
987 struct tasklet_struct tx_done_tasklet;
988};
989
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200990struct mvpp2_queue_vector {
991 int irq;
992 struct napi_struct napi;
993 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
994 int sw_thread_id;
995 u16 sw_thread_mask;
996 int first_rxq;
997 int nrxqs;
998 u32 pending_cause_rx;
999 struct mvpp2_port *port;
1000};
1001
Marcin Wojtas3f518502014-07-10 16:52:13 -03001002struct mvpp2_port {
1003 u8 id;
1004
Thomas Petazzonia7868412017-03-07 16:53:13 +01001005 /* Index of the port from the "group of ports" complex point
1006 * of view
1007 */
1008 int gop_id;
1009
Antoine Tenartfd3651b2017-09-01 11:04:54 +02001010 int link_irq;
1011
Marcin Wojtas3f518502014-07-10 16:52:13 -03001012 struct mvpp2 *priv;
1013
Marcin Wojtas24812222018-01-18 13:31:43 +01001014 /* Firmware node associated to the port */
1015 struct fwnode_handle *fwnode;
1016
Marcin Wojtas3f518502014-07-10 16:52:13 -03001017 /* Per-port registers' base address */
1018 void __iomem *base;
Miquel Raynal118d6292017-11-06 22:56:53 +01001019 void __iomem *stats_base;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001020
1021 struct mvpp2_rx_queue **rxqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02001022 unsigned int nrxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001023 struct mvpp2_tx_queue **txqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02001024 unsigned int ntxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001025 struct net_device *dev;
1026
1027 int pkt_size;
1028
Marcin Wojtasedc660f2015-08-06 19:00:30 +02001029 /* Per-CPU port control */
1030 struct mvpp2_port_pcpu __percpu *pcpu;
1031
Marcin Wojtas3f518502014-07-10 16:52:13 -03001032 /* Flags */
1033 unsigned long flags;
1034
1035 u16 tx_ring_size;
1036 u16 rx_ring_size;
1037 struct mvpp2_pcpu_stats __percpu *stats;
Miquel Raynal118d6292017-11-06 22:56:53 +01001038 u64 *ethtool_stats;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001039
Miquel Raynale5c500e2017-11-08 08:59:40 +01001040 /* Per-port work and its lock to gather hardware statistics */
1041 struct mutex gather_stats_lock;
1042 struct delayed_work stats_work;
1043
Marcin Wojtas3f518502014-07-10 16:52:13 -03001044 phy_interface_t phy_interface;
1045 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +02001046 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001047 unsigned int link;
1048 unsigned int duplex;
1049 unsigned int speed;
1050
1051 struct mvpp2_bm_pool *pool_long;
1052 struct mvpp2_bm_pool *pool_short;
1053
1054 /* Index of first port's physical RXQ */
1055 u8 first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02001056
1057 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
1058 unsigned int nqvecs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001059 bool has_tx_irqs;
1060
1061 u32 tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001062};
1063
1064/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
1065 * layout of the transmit and reception DMA descriptors, and their
1066 * layout is therefore defined by the hardware design
1067 */
1068
1069#define MVPP2_TXD_L3_OFF_SHIFT 0
1070#define MVPP2_TXD_IP_HLEN_SHIFT 8
1071#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
1072#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
1073#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
1074#define MVPP2_TXD_PADDING_DISABLE BIT(23)
1075#define MVPP2_TXD_L4_UDP BIT(24)
1076#define MVPP2_TXD_L3_IP6 BIT(26)
1077#define MVPP2_TXD_L_DESC BIT(28)
1078#define MVPP2_TXD_F_DESC BIT(29)
1079
1080#define MVPP2_RXD_ERR_SUMMARY BIT(15)
1081#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
1082#define MVPP2_RXD_ERR_CRC 0x0
1083#define MVPP2_RXD_ERR_OVERRUN BIT(13)
1084#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
1085#define MVPP2_RXD_BM_POOL_ID_OFFS 16
1086#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
1087#define MVPP2_RXD_HWF_SYNC BIT(21)
1088#define MVPP2_RXD_L4_CSUM_OK BIT(22)
1089#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
1090#define MVPP2_RXD_L4_TCP BIT(25)
1091#define MVPP2_RXD_L4_UDP BIT(26)
1092#define MVPP2_RXD_L3_IP4 BIT(28)
1093#define MVPP2_RXD_L3_IP6 BIT(30)
1094#define MVPP2_RXD_BUF_HDR BIT(31)
1095
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001096/* HW TX descriptor for PPv2.1 */
1097struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -03001098 u32 command; /* Options used by HW for packet transmitting.*/
1099 u8 packet_offset; /* the offset from the buffer beginning */
1100 u8 phys_txq; /* destination queue ID */
1101 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001102 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001103 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
1104 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
1105 u32 reserved2; /* reserved (for future use) */
1106};
1107
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001108/* HW RX descriptor for PPv2.1 */
1109struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -03001110 u32 status; /* info about received packet */
1111 u16 reserved1; /* parser_info (for future use, PnC) */
1112 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001113 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001114 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
1115 u16 reserved2; /* gem_port_id (for future use, PON) */
1116 u16 reserved3; /* csum_l4 (for future use, PnC) */
1117 u8 reserved4; /* bm_qset (for future use, BM) */
1118 u8 reserved5;
1119 u16 reserved6; /* classify_info (for future use, PnC) */
1120 u32 reserved7; /* flow_id (for future use, PnC) */
1121 u32 reserved8;
1122};
1123
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001124/* HW TX descriptor for PPv2.2 */
1125struct mvpp22_tx_desc {
1126 u32 command;
1127 u8 packet_offset;
1128 u8 phys_txq;
1129 u16 data_size;
1130 u64 reserved1;
1131 u64 buf_dma_addr_ptp;
1132 u64 buf_cookie_misc;
1133};
1134
1135/* HW RX descriptor for PPv2.2 */
1136struct mvpp22_rx_desc {
1137 u32 status;
1138 u16 reserved1;
1139 u16 data_size;
1140 u32 reserved2;
1141 u32 reserved3;
1142 u64 buf_dma_addr_key_hash;
1143 u64 buf_cookie_misc;
1144};
1145
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001146/* Opaque type used by the driver to manipulate the HW TX and RX
1147 * descriptors
1148 */
1149struct mvpp2_tx_desc {
1150 union {
1151 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001152 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001153 };
1154};
1155
1156struct mvpp2_rx_desc {
1157 union {
1158 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001159 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001160 };
1161};
1162
Thomas Petazzoni83544912016-12-21 11:28:49 +01001163struct mvpp2_txq_pcpu_buf {
1164 /* Transmitted SKB */
1165 struct sk_buff *skb;
1166
1167 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001168 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +01001169
1170 /* Size transmitted */
1171 size_t size;
1172};
1173
Marcin Wojtas3f518502014-07-10 16:52:13 -03001174/* Per-CPU Tx queue control */
1175struct mvpp2_txq_pcpu {
1176 int cpu;
1177
1178 /* Number of Tx DMA descriptors in the descriptor ring */
1179 int size;
1180
1181 /* Number of currently used Tx DMA descriptor in the
1182 * descriptor ring
1183 */
1184 int count;
1185
Antoine Tenart1d17db02017-10-30 11:23:31 +01001186 int wake_threshold;
1187 int stop_threshold;
1188
Marcin Wojtas3f518502014-07-10 16:52:13 -03001189 /* Number of Tx DMA descriptors reserved for each CPU */
1190 int reserved_num;
1191
Thomas Petazzoni83544912016-12-21 11:28:49 +01001192 /* Infos about transmitted buffers */
1193 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001194
Marcin Wojtas3f518502014-07-10 16:52:13 -03001195 /* Index of last TX DMA descriptor that was inserted */
1196 int txq_put_index;
1197
1198 /* Index of the TX DMA descriptor to be cleaned up */
1199 int txq_get_index;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02001200
1201 /* DMA buffer for TSO headers */
1202 char *tso_headers;
1203 dma_addr_t tso_headers_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001204};
1205
1206struct mvpp2_tx_queue {
1207 /* Physical number of this Tx queue */
1208 u8 id;
1209
1210 /* Logical number of this Tx queue */
1211 u8 log_id;
1212
1213 /* Number of Tx DMA descriptors in the descriptor ring */
1214 int size;
1215
1216 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1217 int count;
1218
1219 /* Per-CPU control of physical Tx queues */
1220 struct mvpp2_txq_pcpu __percpu *pcpu;
1221
Marcin Wojtas3f518502014-07-10 16:52:13 -03001222 u32 done_pkts_coal;
1223
1224 /* Virtual address of thex Tx DMA descriptors array */
1225 struct mvpp2_tx_desc *descs;
1226
1227 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001228 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001229
1230 /* Index of the last Tx DMA descriptor */
1231 int last_desc;
1232
1233 /* Index of the next Tx DMA descriptor to process */
1234 int next_desc_to_proc;
1235};
1236
1237struct mvpp2_rx_queue {
1238 /* RX queue number, in the range 0-31 for physical RXQs */
1239 u8 id;
1240
1241 /* Num of rx descriptors in the rx descriptor ring */
1242 int size;
1243
1244 u32 pkts_coal;
1245 u32 time_coal;
1246
1247 /* Virtual address of the RX DMA descriptors array */
1248 struct mvpp2_rx_desc *descs;
1249
1250 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001251 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001252
1253 /* Index of the last RX DMA descriptor */
1254 int last_desc;
1255
1256 /* Index of the next RX DMA descriptor to process */
1257 int next_desc_to_proc;
1258
1259 /* ID of port to which physical RXQ is mapped */
1260 int port;
1261
1262 /* Port's logic RXQ number to which physical RXQ is mapped */
1263 int logic_rxq;
1264};
1265
1266union mvpp2_prs_tcam_entry {
1267 u32 word[MVPP2_PRS_TCAM_WORDS];
1268 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1269};
1270
1271union mvpp2_prs_sram_entry {
1272 u32 word[MVPP2_PRS_SRAM_WORDS];
1273 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1274};
1275
1276struct mvpp2_prs_entry {
1277 u32 index;
1278 union mvpp2_prs_tcam_entry tcam;
1279 union mvpp2_prs_sram_entry sram;
1280};
1281
1282struct mvpp2_prs_shadow {
1283 bool valid;
1284 bool finish;
1285
1286 /* Lookup ID */
1287 int lu;
1288
1289 /* User defined offset */
1290 int udf;
1291
1292 /* Result info */
1293 u32 ri;
1294 u32 ri_mask;
1295};
1296
1297struct mvpp2_cls_flow_entry {
1298 u32 index;
1299 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1300};
1301
1302struct mvpp2_cls_lookup_entry {
1303 u32 lkpid;
1304 u32 way;
1305 u32 data;
1306};
1307
1308struct mvpp2_bm_pool {
1309 /* Pool number in the range 0-7 */
1310 int id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001311
1312 /* Buffer Pointers Pool External (BPPE) size */
1313 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001314 /* BPPE size in bytes */
1315 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001316 /* Number of buffers for this pool */
1317 int buf_num;
1318 /* Pool buffer size */
1319 int buf_size;
1320 /* Packet size */
1321 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001322 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001323
1324 /* BPPE virtual base address */
1325 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001326 /* BPPE DMA base address */
1327 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001328
1329 /* Ports using BM pool */
1330 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001331};
1332
Antoine Tenart20920262017-10-23 15:24:30 +02001333#define IS_TSO_HEADER(txq_pcpu, addr) \
1334 ((addr) >= (txq_pcpu)->tso_headers_dma && \
1335 (addr) < (txq_pcpu)->tso_headers_dma + \
1336 (txq_pcpu)->size * TSO_HEADER_SIZE)
1337
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001338/* Queue modes */
1339#define MVPP2_QDIST_SINGLE_MODE 0
1340#define MVPP2_QDIST_MULTI_MODE 1
1341
1342static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1343
1344module_param(queue_mode, int, 0444);
1345MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1346
Marcin Wojtas3f518502014-07-10 16:52:13 -03001347#define MVPP2_DRIVER_NAME "mvpp2"
1348#define MVPP2_DRIVER_VERSION "1.0"
1349
1350/* Utility/helper methods */
1351
1352static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1353{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001354 writel(data, priv->swth_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001355}
1356
1357static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1358{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001359 return readl(priv->swth_base[0] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001360}
1361
Yan Markmancdcfeb02018-03-27 16:49:05 +02001362static u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset)
1363{
1364 return readl_relaxed(priv->swth_base[0] + offset);
1365}
Thomas Petazzonia7868412017-03-07 16:53:13 +01001366/* These accessors should be used to access:
1367 *
1368 * - per-CPU registers, where each CPU has its own copy of the
1369 * register.
1370 *
1371 * MVPP2_BM_VIRT_ALLOC_REG
1372 * MVPP2_BM_ADDR_HIGH_ALLOC
1373 * MVPP22_BM_ADDR_HIGH_RLS_REG
1374 * MVPP2_BM_VIRT_RLS_REG
1375 * MVPP2_ISR_RX_TX_CAUSE_REG
1376 * MVPP2_ISR_RX_TX_MASK_REG
1377 * MVPP2_TXQ_NUM_REG
1378 * MVPP2_AGGR_TXQ_UPDATE_REG
1379 * MVPP2_TXQ_RSVD_REQ_REG
1380 * MVPP2_TXQ_RSVD_RSLT_REG
1381 * MVPP2_TXQ_SENT_REG
1382 * MVPP2_RXQ_NUM_REG
1383 *
1384 * - global registers that must be accessed through a specific CPU
1385 * window, because they are related to an access to a per-CPU
1386 * register
1387 *
1388 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1389 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1390 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1391 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1392 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1393 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1394 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1395 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1396 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1397 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1398 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1399 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1400 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1401 */
1402static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1403 u32 offset, u32 data)
1404{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001405 writel(data, priv->swth_base[cpu] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001406}
1407
1408static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1409 u32 offset)
1410{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001411 return readl(priv->swth_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001412}
1413
Yan Markmancdcfeb02018-03-27 16:49:05 +02001414static void mvpp2_percpu_write_relaxed(struct mvpp2 *priv, int cpu,
1415 u32 offset, u32 data)
1416{
1417 writel_relaxed(data, priv->swth_base[cpu] + offset);
1418}
1419
1420static u32 mvpp2_percpu_read_relaxed(struct mvpp2 *priv, int cpu,
1421 u32 offset)
1422{
1423 return readl_relaxed(priv->swth_base[cpu] + offset);
1424}
1425
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001426static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1427 struct mvpp2_tx_desc *tx_desc)
1428{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001429 if (port->priv->hw_version == MVPP21)
1430 return tx_desc->pp21.buf_dma_addr;
1431 else
1432 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001433}
1434
1435static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1436 struct mvpp2_tx_desc *tx_desc,
1437 dma_addr_t dma_addr)
1438{
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001439 dma_addr_t addr, offset;
1440
1441 addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
1442 offset = dma_addr & MVPP2_TX_DESC_ALIGN;
1443
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001444 if (port->priv->hw_version == MVPP21) {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001445 tx_desc->pp21.buf_dma_addr = addr;
1446 tx_desc->pp21.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001447 } else {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001448 u64 val = (u64)addr;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001449
1450 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1451 tx_desc->pp22.buf_dma_addr_ptp |= val;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001452 tx_desc->pp22.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001453 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001454}
1455
1456static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1457 struct mvpp2_tx_desc *tx_desc)
1458{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001459 if (port->priv->hw_version == MVPP21)
1460 return tx_desc->pp21.data_size;
1461 else
1462 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001463}
1464
1465static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1466 struct mvpp2_tx_desc *tx_desc,
1467 size_t size)
1468{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001469 if (port->priv->hw_version == MVPP21)
1470 tx_desc->pp21.data_size = size;
1471 else
1472 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001473}
1474
1475static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1476 struct mvpp2_tx_desc *tx_desc,
1477 unsigned int txq)
1478{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001479 if (port->priv->hw_version == MVPP21)
1480 tx_desc->pp21.phys_txq = txq;
1481 else
1482 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001483}
1484
1485static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1486 struct mvpp2_tx_desc *tx_desc,
1487 unsigned int command)
1488{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001489 if (port->priv->hw_version == MVPP21)
1490 tx_desc->pp21.command = command;
1491 else
1492 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001493}
1494
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001495static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1496 struct mvpp2_tx_desc *tx_desc)
1497{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001498 if (port->priv->hw_version == MVPP21)
1499 return tx_desc->pp21.packet_offset;
1500 else
1501 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001502}
1503
1504static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1505 struct mvpp2_rx_desc *rx_desc)
1506{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001507 if (port->priv->hw_version == MVPP21)
1508 return rx_desc->pp21.buf_dma_addr;
1509 else
1510 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001511}
1512
1513static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1514 struct mvpp2_rx_desc *rx_desc)
1515{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001516 if (port->priv->hw_version == MVPP21)
1517 return rx_desc->pp21.buf_cookie;
1518 else
1519 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001520}
1521
1522static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1523 struct mvpp2_rx_desc *rx_desc)
1524{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001525 if (port->priv->hw_version == MVPP21)
1526 return rx_desc->pp21.data_size;
1527 else
1528 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001529}
1530
1531static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1532 struct mvpp2_rx_desc *rx_desc)
1533{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001534 if (port->priv->hw_version == MVPP21)
1535 return rx_desc->pp21.status;
1536 else
1537 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001538}
1539
Marcin Wojtas3f518502014-07-10 16:52:13 -03001540static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1541{
1542 txq_pcpu->txq_get_index++;
1543 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1544 txq_pcpu->txq_get_index = 0;
1545}
1546
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001547static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1548 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001549 struct sk_buff *skb,
1550 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001551{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001552 struct mvpp2_txq_pcpu_buf *tx_buf =
1553 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1554 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001555 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1556 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1557 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001558 txq_pcpu->txq_put_index++;
1559 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1560 txq_pcpu->txq_put_index = 0;
1561}
1562
1563/* Get number of physical egress port */
1564static inline int mvpp2_egress_port(struct mvpp2_port *port)
1565{
1566 return MVPP2_MAX_TCONT + port->id;
1567}
1568
1569/* Get number of physical TXQ */
1570static inline int mvpp2_txq_phys(int port, int txq)
1571{
1572 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1573}
1574
1575/* Parser configuration routines */
1576
1577/* Update parser tcam and sram hw entries */
1578static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1579{
1580 int i;
1581
1582 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1583 return -EINVAL;
1584
1585 /* Clear entry invalidation bit */
1586 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1587
1588 /* Write tcam index - indirect access */
1589 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1590 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1591 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1592
1593 /* Write sram index - indirect access */
1594 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1595 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1596 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1597
1598 return 0;
1599}
1600
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001601/* Initialize tcam entry from hw */
1602static int mvpp2_prs_init_from_hw(struct mvpp2 *priv,
1603 struct mvpp2_prs_entry *pe, int tid)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001604{
1605 int i;
1606
Maxime Chevallier3d92f0b2018-04-05 11:55:48 +02001607 if (tid > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001608 return -EINVAL;
1609
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001610 memset(pe, 0, sizeof(*pe));
1611 pe->index = tid;
1612
Marcin Wojtas3f518502014-07-10 16:52:13 -03001613 /* Write tcam index - indirect access */
1614 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1615
1616 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1617 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1618 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1619 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1620
1621 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1622 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1623
1624 /* Write sram index - indirect access */
1625 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1626 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1627 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1628
1629 return 0;
1630}
1631
1632/* Invalidate tcam hw entry */
1633static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1634{
1635 /* Write index - indirect access */
1636 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1637 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1638 MVPP2_PRS_TCAM_INV_MASK);
1639}
1640
1641/* Enable shadow table entry and set its lookup ID */
1642static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1643{
1644 priv->prs_shadow[index].valid = true;
1645 priv->prs_shadow[index].lu = lu;
1646}
1647
1648/* Update ri fields in shadow table entry */
1649static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1650 unsigned int ri, unsigned int ri_mask)
1651{
1652 priv->prs_shadow[index].ri_mask = ri_mask;
1653 priv->prs_shadow[index].ri = ri;
1654}
1655
1656/* Update lookup field in tcam sw entry */
1657static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1658{
1659 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1660
1661 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1662 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1663}
1664
1665/* Update mask for single port in tcam sw entry */
1666static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1667 unsigned int port, bool add)
1668{
1669 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1670
1671 if (add)
1672 pe->tcam.byte[enable_off] &= ~(1 << port);
1673 else
1674 pe->tcam.byte[enable_off] |= 1 << port;
1675}
1676
1677/* Update port map in tcam sw entry */
1678static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1679 unsigned int ports)
1680{
1681 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1682 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1683
1684 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1685 pe->tcam.byte[enable_off] &= ~port_mask;
1686 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1687}
1688
1689/* Obtain port map from tcam sw entry */
1690static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1691{
1692 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1693
1694 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1695}
1696
1697/* Set byte of data and its enable bits in tcam sw entry */
1698static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1699 unsigned int offs, unsigned char byte,
1700 unsigned char enable)
1701{
1702 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1703 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1704}
1705
1706/* Get byte of data and its enable bits from tcam sw entry */
1707static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1708 unsigned int offs, unsigned char *byte,
1709 unsigned char *enable)
1710{
1711 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1712 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1713}
1714
1715/* Compare tcam data bytes with a pattern */
1716static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1717 u16 data)
1718{
1719 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1720 u16 tcam_data;
1721
Antoine Tenartef4816f2017-10-24 11:41:26 +02001722 tcam_data = (pe->tcam.byte[off + 1] << 8) | pe->tcam.byte[off];
Marcin Wojtas3f518502014-07-10 16:52:13 -03001723 if (tcam_data != data)
1724 return false;
1725 return true;
1726}
1727
1728/* Update ai bits in tcam sw entry */
1729static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1730 unsigned int bits, unsigned int enable)
1731{
1732 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1733
1734 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1735
1736 if (!(enable & BIT(i)))
1737 continue;
1738
1739 if (bits & BIT(i))
1740 pe->tcam.byte[ai_idx] |= 1 << i;
1741 else
1742 pe->tcam.byte[ai_idx] &= ~(1 << i);
1743 }
1744
1745 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1746}
1747
1748/* Get ai bits from tcam sw entry */
1749static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1750{
1751 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1752}
1753
1754/* Set ethertype in tcam sw entry */
1755static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1756 unsigned short ethertype)
1757{
1758 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1759 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1760}
1761
Maxime Chevallier56beda32018-02-28 10:14:13 +01001762/* Set vid in tcam sw entry */
1763static void mvpp2_prs_match_vid(struct mvpp2_prs_entry *pe, int offset,
1764 unsigned short vid)
1765{
1766 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, (vid & 0xf00) >> 8, 0xf);
1767 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, vid & 0xff, 0xff);
1768}
1769
Marcin Wojtas3f518502014-07-10 16:52:13 -03001770/* Set bits in sram sw entry */
1771static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1772 int val)
1773{
1774 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1775}
1776
1777/* Clear bits in sram sw entry */
1778static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1779 int val)
1780{
1781 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1782}
1783
1784/* Update ri bits in sram sw entry */
1785static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1786 unsigned int bits, unsigned int mask)
1787{
1788 unsigned int i;
1789
1790 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1791 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1792
1793 if (!(mask & BIT(i)))
1794 continue;
1795
1796 if (bits & BIT(i))
1797 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1798 else
1799 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1800
1801 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1802 }
1803}
1804
1805/* Obtain ri bits from sram sw entry */
1806static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1807{
1808 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1809}
1810
1811/* Update ai bits in sram sw entry */
1812static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1813 unsigned int bits, unsigned int mask)
1814{
1815 unsigned int i;
1816 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1817
1818 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1819
1820 if (!(mask & BIT(i)))
1821 continue;
1822
1823 if (bits & BIT(i))
1824 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1825 else
1826 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1827
1828 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1829 }
1830}
1831
1832/* Read ai bits from sram sw entry */
1833static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1834{
1835 u8 bits;
1836 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1837 int ai_en_off = ai_off + 1;
1838 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1839
1840 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1841 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1842
1843 return bits;
1844}
1845
1846/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1847 * lookup interation
1848 */
1849static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1850 unsigned int lu)
1851{
1852 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1853
1854 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1855 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1856 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1857}
1858
1859/* In the sram sw entry set sign and value of the next lookup offset
1860 * and the offset value generated to the classifier
1861 */
1862static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1863 unsigned int op)
1864{
1865 /* Set sign */
1866 if (shift < 0) {
1867 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1868 shift = 0 - shift;
1869 } else {
1870 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1871 }
1872
1873 /* Set value */
1874 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1875 (unsigned char)shift;
1876
1877 /* Reset and set operation */
1878 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1879 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1880 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1881
1882 /* Set base offset as current */
1883 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1884}
1885
1886/* In the sram sw entry set sign and value of the user defined offset
1887 * generated to the classifier
1888 */
1889static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1890 unsigned int type, int offset,
1891 unsigned int op)
1892{
1893 /* Set sign */
1894 if (offset < 0) {
1895 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1896 offset = 0 - offset;
1897 } else {
1898 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1899 }
1900
1901 /* Set value */
1902 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1903 MVPP2_PRS_SRAM_UDF_MASK);
1904 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1905 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1906 MVPP2_PRS_SRAM_UDF_BITS)] &=
1907 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1908 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1909 MVPP2_PRS_SRAM_UDF_BITS)] |=
1910 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1911
1912 /* Set offset type */
1913 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1914 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1915 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1916
1917 /* Set offset operation */
1918 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1919 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1920 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1921
1922 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1923 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1924 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1925 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1926
1927 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1928 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1929 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1930
1931 /* Set base offset as current */
1932 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1933}
1934
1935/* Find parser flow entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001936static int mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001937{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001938 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001939 int tid;
1940
Marcin Wojtas3f518502014-07-10 16:52:13 -03001941 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1942 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1943 u8 bits;
1944
1945 if (!priv->prs_shadow[tid].valid ||
1946 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1947 continue;
1948
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001949 mvpp2_prs_init_from_hw(priv, &pe, tid);
1950 bits = mvpp2_prs_sram_ai_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001951
1952 /* Sram store classification lookup ID in AI bits [5:0] */
1953 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001954 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001955 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03001956
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001957 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001958}
1959
1960/* Return first free tcam index, seeking from start to end */
1961static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1962 unsigned char end)
1963{
1964 int tid;
1965
1966 if (start > end)
1967 swap(start, end);
1968
1969 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1970 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1971
1972 for (tid = start; tid <= end; tid++) {
1973 if (!priv->prs_shadow[tid].valid)
1974 return tid;
1975 }
1976
1977 return -EINVAL;
1978}
1979
1980/* Enable/disable dropping all mac da's */
1981static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1982{
1983 struct mvpp2_prs_entry pe;
1984
1985 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1986 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001987 mvpp2_prs_init_from_hw(priv, &pe, MVPP2_PE_DROP_ALL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001988 } else {
1989 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001990 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001991 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1992 pe.index = MVPP2_PE_DROP_ALL;
1993
1994 /* Non-promiscuous mode for all ports - DROP unknown packets */
1995 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1996 MVPP2_PRS_RI_DROP_MASK);
1997
1998 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1999 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2000
2001 /* Update shadow table */
2002 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2003
2004 /* Mask all ports */
2005 mvpp2_prs_tcam_port_map_set(&pe, 0);
2006 }
2007
2008 /* Update port mask */
2009 mvpp2_prs_tcam_port_set(&pe, port, add);
2010
2011 mvpp2_prs_hw_write(priv, &pe);
2012}
2013
Maxime Chevallier10fea262018-03-07 15:18:04 +01002014/* Set port to unicast or multicast promiscuous mode */
2015static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port,
2016 enum mvpp2_prs_l2_cast l2_cast, bool add)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002017{
2018 struct mvpp2_prs_entry pe;
Maxime Chevallier10fea262018-03-07 15:18:04 +01002019 unsigned char cast_match;
2020 unsigned int ri;
2021 int tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002022
Maxime Chevallier10fea262018-03-07 15:18:04 +01002023 if (l2_cast == MVPP2_PRS_L2_UNI_CAST) {
2024 cast_match = MVPP2_PRS_UCAST_VAL;
2025 tid = MVPP2_PE_MAC_UC_PROMISCUOUS;
2026 ri = MVPP2_PRS_RI_L2_UCAST;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002027 } else {
Maxime Chevallier10fea262018-03-07 15:18:04 +01002028 cast_match = MVPP2_PRS_MCAST_VAL;
2029 tid = MVPP2_PE_MAC_MC_PROMISCUOUS;
2030 ri = MVPP2_PRS_RI_L2_MCAST;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002031 }
2032
Maxime Chevallier10fea262018-03-07 15:18:04 +01002033 /* promiscuous mode - Accept unknown unicast or multicast packets */
2034 if (priv->prs_shadow[tid].valid) {
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002035 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002036 } else {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002037 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002038 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
Maxime Chevallier10fea262018-03-07 15:18:04 +01002039 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002040
2041 /* Continue - set next lookup */
2042 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
2043
2044 /* Set result info bits */
Maxime Chevallier10fea262018-03-07 15:18:04 +01002045 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002046
Maxime Chevallier10fea262018-03-07 15:18:04 +01002047 /* Match UC or MC addresses */
2048 mvpp2_prs_tcam_data_byte_set(&pe, 0, cast_match,
2049 MVPP2_PRS_CAST_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002050
2051 /* Shift to ethertype */
2052 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
2053 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2054
2055 /* Mask all ports */
2056 mvpp2_prs_tcam_port_map_set(&pe, 0);
2057
2058 /* Update shadow table */
2059 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2060 }
2061
2062 /* Update port mask */
2063 mvpp2_prs_tcam_port_set(&pe, port, add);
2064
2065 mvpp2_prs_hw_write(priv, &pe);
2066}
2067
2068/* Set entry for dsa packets */
2069static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
2070 bool tagged, bool extend)
2071{
2072 struct mvpp2_prs_entry pe;
2073 int tid, shift;
2074
2075 if (extend) {
2076 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
2077 shift = 8;
2078 } else {
2079 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
2080 shift = 4;
2081 }
2082
2083 if (priv->prs_shadow[tid].valid) {
2084 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002085 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002086 } else {
2087 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002088 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002089 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2090 pe.index = tid;
2091
Marcin Wojtas3f518502014-07-10 16:52:13 -03002092 /* Update shadow table */
2093 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2094
2095 if (tagged) {
2096 /* Set tagged bit in DSA tag */
2097 mvpp2_prs_tcam_data_byte_set(&pe, 0,
Maxime Chevallier56beda32018-02-28 10:14:13 +01002098 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2099 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2100
2101 /* Set ai bits for next iteration */
2102 if (extend)
2103 mvpp2_prs_sram_ai_update(&pe, 1,
2104 MVPP2_PRS_SRAM_AI_MASK);
2105 else
2106 mvpp2_prs_sram_ai_update(&pe, 0,
2107 MVPP2_PRS_SRAM_AI_MASK);
2108
2109 /* If packet is tagged continue check vid filtering */
2110 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002111 } else {
Maxime Chevallier56beda32018-02-28 10:14:13 +01002112 /* Shift 4 bytes for DSA tag or 8 bytes for EDSA tag*/
2113 mvpp2_prs_sram_shift_set(&pe, shift,
2114 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2115
Marcin Wojtas3f518502014-07-10 16:52:13 -03002116 /* Set result info bits to 'no vlans' */
2117 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2118 MVPP2_PRS_RI_VLAN_MASK);
2119 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2120 }
2121
2122 /* Mask all ports */
2123 mvpp2_prs_tcam_port_map_set(&pe, 0);
2124 }
2125
2126 /* Update port mask */
2127 mvpp2_prs_tcam_port_set(&pe, port, add);
2128
2129 mvpp2_prs_hw_write(priv, &pe);
2130}
2131
2132/* Set entry for dsa ethertype */
2133static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
2134 bool add, bool tagged, bool extend)
2135{
2136 struct mvpp2_prs_entry pe;
2137 int tid, shift, port_mask;
2138
2139 if (extend) {
2140 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
2141 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
2142 port_mask = 0;
2143 shift = 8;
2144 } else {
2145 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
2146 MVPP2_PE_ETYPE_DSA_UNTAGGED;
2147 port_mask = MVPP2_PRS_PORT_MASK;
2148 shift = 4;
2149 }
2150
2151 if (priv->prs_shadow[tid].valid) {
2152 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002153 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002154 } else {
2155 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002156 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002157 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2158 pe.index = tid;
2159
2160 /* Set ethertype */
2161 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2162 mvpp2_prs_match_etype(&pe, 2, 0);
2163
2164 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2165 MVPP2_PRS_RI_DSA_MASK);
2166 /* Shift ethertype + 2 byte reserved + tag*/
2167 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2168 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2169
2170 /* Update shadow table */
2171 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2172
2173 if (tagged) {
2174 /* Set tagged bit in DSA tag */
2175 mvpp2_prs_tcam_data_byte_set(&pe,
2176 MVPP2_ETH_TYPE_LEN + 2 + 3,
2177 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2178 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2179 /* Clear all ai bits for next iteration */
2180 mvpp2_prs_sram_ai_update(&pe, 0,
2181 MVPP2_PRS_SRAM_AI_MASK);
2182 /* If packet is tagged continue check vlans */
2183 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2184 } else {
2185 /* Set result info bits to 'no vlans' */
2186 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2187 MVPP2_PRS_RI_VLAN_MASK);
2188 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2189 }
2190 /* Mask/unmask all ports, depending on dsa type */
2191 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2192 }
2193
2194 /* Update port mask */
2195 mvpp2_prs_tcam_port_set(&pe, port, add);
2196
2197 mvpp2_prs_hw_write(priv, &pe);
2198}
2199
2200/* Search for existing single/triple vlan entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002201static int mvpp2_prs_vlan_find(struct mvpp2 *priv, unsigned short tpid, int ai)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002202{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002203 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002204 int tid;
2205
Marcin Wojtas3f518502014-07-10 16:52:13 -03002206 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2207 for (tid = MVPP2_PE_FIRST_FREE_TID;
2208 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2209 unsigned int ri_bits, ai_bits;
2210 bool match;
2211
2212 if (!priv->prs_shadow[tid].valid ||
2213 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2214 continue;
2215
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002216 mvpp2_prs_init_from_hw(priv, &pe, tid);
2217 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002218 if (!match)
2219 continue;
2220
2221 /* Get vlan type */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002222 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002223 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2224
2225 /* Get current ai value from tcam */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002226 ai_bits = mvpp2_prs_tcam_ai_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002227 /* Clear double vlan bit */
2228 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2229
2230 if (ai != ai_bits)
2231 continue;
2232
2233 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2234 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002235 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002236 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002237
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002238 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002239}
2240
2241/* Add/update single/triple vlan entry */
2242static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2243 unsigned int port_map)
2244{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002245 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002246 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302247 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002248
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002249 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002250
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002251 tid = mvpp2_prs_vlan_find(priv, tpid, ai);
2252
2253 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03002254 /* Create new tcam entry */
2255 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2256 MVPP2_PE_FIRST_FREE_TID);
2257 if (tid < 0)
2258 return tid;
2259
Marcin Wojtas3f518502014-07-10 16:52:13 -03002260 /* Get last double vlan tid */
2261 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2262 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2263 unsigned int ri_bits;
2264
2265 if (!priv->prs_shadow[tid_aux].valid ||
2266 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2267 continue;
2268
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002269 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2270 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002271 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2272 MVPP2_PRS_RI_VLAN_DOUBLE)
2273 break;
2274 }
2275
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002276 if (tid <= tid_aux)
2277 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002278
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002279 memset(&pe, 0, sizeof(pe));
2280 pe.index = tid;
2281 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002282
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002283 mvpp2_prs_match_etype(&pe, 0, tpid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002284
Maxime Chevallier56beda32018-02-28 10:14:13 +01002285 /* VLAN tag detected, proceed with VID filtering */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002286 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
Maxime Chevallier56beda32018-02-28 10:14:13 +01002287
Marcin Wojtas3f518502014-07-10 16:52:13 -03002288 /* Clear all ai bits for next iteration */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002289 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002290
2291 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002292 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_SINGLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002293 MVPP2_PRS_RI_VLAN_MASK);
2294 } else {
2295 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002296 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_TRIPLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002297 MVPP2_PRS_RI_VLAN_MASK);
2298 }
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002299 mvpp2_prs_tcam_ai_update(&pe, ai, MVPP2_PRS_SRAM_AI_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002300
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002301 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2302 } else {
2303 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002304 }
2305 /* Update ports' mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002306 mvpp2_prs_tcam_port_map_set(&pe, port_map);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002307
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002308 mvpp2_prs_hw_write(priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002309
Sudip Mukherjee43737472014-11-01 16:59:34 +05302310 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002311}
2312
2313/* Get first free double vlan ai number */
2314static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2315{
2316 int i;
2317
2318 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2319 if (!priv->prs_double_vlans[i])
2320 return i;
2321 }
2322
2323 return -EINVAL;
2324}
2325
2326/* Search for existing double vlan entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002327static int mvpp2_prs_double_vlan_find(struct mvpp2 *priv, unsigned short tpid1,
2328 unsigned short tpid2)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002329{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002330 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002331 int tid;
2332
Marcin Wojtas3f518502014-07-10 16:52:13 -03002333 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2334 for (tid = MVPP2_PE_FIRST_FREE_TID;
2335 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2336 unsigned int ri_mask;
2337 bool match;
2338
2339 if (!priv->prs_shadow[tid].valid ||
2340 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2341 continue;
2342
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002343 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002344
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002345 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid1)) &&
2346 mvpp2_prs_tcam_data_cmp(&pe, 4, swab16(tpid2));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002347
2348 if (!match)
2349 continue;
2350
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002351 ri_mask = mvpp2_prs_sram_ri_get(&pe) & MVPP2_PRS_RI_VLAN_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002352 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002353 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002354 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002355
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002356 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002357}
2358
2359/* Add or update double vlan entry */
2360static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2361 unsigned short tpid2,
2362 unsigned int port_map)
2363{
Sudip Mukherjee43737472014-11-01 16:59:34 +05302364 int tid_aux, tid, ai, ret = 0;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002365 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002366
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002367 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002368
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002369 tid = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2370
2371 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03002372 /* Create new tcam entry */
2373 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2374 MVPP2_PE_LAST_FREE_TID);
2375 if (tid < 0)
2376 return tid;
2377
Marcin Wojtas3f518502014-07-10 16:52:13 -03002378 /* Set ai value for new double vlan entry */
2379 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002380 if (ai < 0)
2381 return ai;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002382
2383 /* Get first single/triple vlan tid */
2384 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2385 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2386 unsigned int ri_bits;
2387
2388 if (!priv->prs_shadow[tid_aux].valid ||
2389 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2390 continue;
2391
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002392 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2393 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002394 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2395 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2396 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2397 break;
2398 }
2399
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002400 if (tid >= tid_aux)
2401 return -ERANGE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002402
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002403 memset(&pe, 0, sizeof(pe));
2404 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2405 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002406
2407 priv->prs_double_vlans[ai] = true;
2408
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002409 mvpp2_prs_match_etype(&pe, 0, tpid1);
2410 mvpp2_prs_match_etype(&pe, 4, tpid2);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002411
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002412 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
Maxime Chevallier56beda32018-02-28 10:14:13 +01002413 /* Shift 4 bytes - skip outer vlan tag */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002414 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002415 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002416 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002417 MVPP2_PRS_RI_VLAN_MASK);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002418 mvpp2_prs_sram_ai_update(&pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002419 MVPP2_PRS_SRAM_AI_MASK);
2420
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002421 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2422 } else {
2423 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002424 }
2425
2426 /* Update ports' mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002427 mvpp2_prs_tcam_port_map_set(&pe, port_map);
2428 mvpp2_prs_hw_write(priv, &pe);
2429
Sudip Mukherjee43737472014-11-01 16:59:34 +05302430 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002431}
2432
2433/* IPv4 header parsing for fragmentation and L4 offset */
2434static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2435 unsigned int ri, unsigned int ri_mask)
2436{
2437 struct mvpp2_prs_entry pe;
2438 int tid;
2439
2440 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2441 (proto != IPPROTO_IGMP))
2442 return -EINVAL;
2443
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002444 /* Not fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002445 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2446 MVPP2_PE_LAST_FREE_TID);
2447 if (tid < 0)
2448 return tid;
2449
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002450 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002451 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2452 pe.index = tid;
2453
2454 /* Set next lu to IPv4 */
2455 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2456 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2457 /* Set L4 offset */
2458 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2459 sizeof(struct iphdr) - 4,
2460 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2461 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2462 MVPP2_PRS_IPV4_DIP_AI_BIT);
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002463 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2464
2465 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00,
2466 MVPP2_PRS_TCAM_PROTO_MASK_L);
2467 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00,
2468 MVPP2_PRS_TCAM_PROTO_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002469
2470 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2471 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2472 /* Unmask all ports */
2473 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2474
2475 /* Update shadow table and hw entry */
2476 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2477 mvpp2_prs_hw_write(priv, &pe);
2478
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002479 /* Fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002480 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2481 MVPP2_PE_LAST_FREE_TID);
2482 if (tid < 0)
2483 return tid;
2484
2485 pe.index = tid;
2486 /* Clear ri before updating */
2487 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2488 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2489 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2490
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002491 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_TRUE,
2492 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2493
2494 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, 0x0);
2495 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, 0x0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002496
2497 /* Update shadow table and hw entry */
2498 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2499 mvpp2_prs_hw_write(priv, &pe);
2500
2501 return 0;
2502}
2503
2504/* IPv4 L3 multicast or broadcast */
2505static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2506{
2507 struct mvpp2_prs_entry pe;
2508 int mask, tid;
2509
2510 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2511 MVPP2_PE_LAST_FREE_TID);
2512 if (tid < 0)
2513 return tid;
2514
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002515 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002516 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2517 pe.index = tid;
2518
2519 switch (l3_cast) {
2520 case MVPP2_PRS_L3_MULTI_CAST:
2521 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2522 MVPP2_PRS_IPV4_MC_MASK);
2523 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2524 MVPP2_PRS_RI_L3_ADDR_MASK);
2525 break;
2526 case MVPP2_PRS_L3_BROAD_CAST:
2527 mask = MVPP2_PRS_IPV4_BC_MASK;
2528 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2529 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2530 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2531 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2532 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2533 MVPP2_PRS_RI_L3_ADDR_MASK);
2534 break;
2535 default:
2536 return -EINVAL;
2537 }
2538
2539 /* Finished: go to flowid generation */
2540 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2541 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2542
2543 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2544 MVPP2_PRS_IPV4_DIP_AI_BIT);
2545 /* Unmask all ports */
2546 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2547
2548 /* Update shadow table and hw entry */
2549 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2550 mvpp2_prs_hw_write(priv, &pe);
2551
2552 return 0;
2553}
2554
2555/* Set entries for protocols over IPv6 */
2556static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2557 unsigned int ri, unsigned int ri_mask)
2558{
2559 struct mvpp2_prs_entry pe;
2560 int tid;
2561
2562 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2563 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2564 return -EINVAL;
2565
2566 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2567 MVPP2_PE_LAST_FREE_TID);
2568 if (tid < 0)
2569 return tid;
2570
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002571 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002572 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2573 pe.index = tid;
2574
2575 /* Finished: go to flowid generation */
2576 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2577 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2578 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2579 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2580 sizeof(struct ipv6hdr) - 6,
2581 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2582
2583 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2584 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2585 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2586 /* Unmask all ports */
2587 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2588
2589 /* Write HW */
2590 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2591 mvpp2_prs_hw_write(priv, &pe);
2592
2593 return 0;
2594}
2595
2596/* IPv6 L3 multicast entry */
2597static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2598{
2599 struct mvpp2_prs_entry pe;
2600 int tid;
2601
2602 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2603 return -EINVAL;
2604
2605 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2606 MVPP2_PE_LAST_FREE_TID);
2607 if (tid < 0)
2608 return tid;
2609
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002610 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002611 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2612 pe.index = tid;
2613
2614 /* Finished: go to flowid generation */
2615 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2616 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2617 MVPP2_PRS_RI_L3_ADDR_MASK);
2618 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2619 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2620 /* Shift back to IPv6 NH */
2621 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2622
2623 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2624 MVPP2_PRS_IPV6_MC_MASK);
2625 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2626 /* Unmask all ports */
2627 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2628
2629 /* Update shadow table and hw entry */
2630 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2631 mvpp2_prs_hw_write(priv, &pe);
2632
2633 return 0;
2634}
2635
2636/* Parser per-port initialization */
2637static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2638 int lu_max, int offset)
2639{
2640 u32 val;
2641
2642 /* Set lookup ID */
2643 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2644 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2645 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2646 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2647
2648 /* Set maximum number of loops for packet received from port */
2649 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2650 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2651 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2652 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2653
2654 /* Set initial offset for packet header extraction for the first
2655 * searching loop
2656 */
2657 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2658 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2659 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2660 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2661}
2662
2663/* Default flow entries initialization for all ports */
2664static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2665{
2666 struct mvpp2_prs_entry pe;
2667 int port;
2668
2669 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002670 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002671 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2672 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2673
2674 /* Mask all ports */
2675 mvpp2_prs_tcam_port_map_set(&pe, 0);
2676
2677 /* Set flow ID*/
2678 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2679 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2680
2681 /* Update shadow table and hw entry */
2682 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2683 mvpp2_prs_hw_write(priv, &pe);
2684 }
2685}
2686
2687/* Set default entry for Marvell Header field */
2688static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2689{
2690 struct mvpp2_prs_entry pe;
2691
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002692 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002693
2694 pe.index = MVPP2_PE_MH_DEFAULT;
2695 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2696 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2697 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2698 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2699
2700 /* Unmask all ports */
2701 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2702
2703 /* Update shadow table and hw entry */
2704 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2705 mvpp2_prs_hw_write(priv, &pe);
2706}
2707
2708/* Set default entires (place holder) for promiscuous, non-promiscuous and
2709 * multicast MAC addresses
2710 */
2711static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2712{
2713 struct mvpp2_prs_entry pe;
2714
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002715 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002716
2717 /* Non-promiscuous mode for all ports - DROP unknown packets */
2718 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2719 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2720
2721 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2722 MVPP2_PRS_RI_DROP_MASK);
2723 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2724 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2725
2726 /* Unmask all ports */
2727 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2728
2729 /* Update shadow table and hw entry */
2730 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2731 mvpp2_prs_hw_write(priv, &pe);
2732
Maxime Chevallier10fea262018-03-07 15:18:04 +01002733 /* Create dummy entries for drop all and promiscuous modes */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002734 mvpp2_prs_mac_drop_all_set(priv, 0, false);
Maxime Chevallier10fea262018-03-07 15:18:04 +01002735 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_UNI_CAST, false);
2736 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_MULTI_CAST, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002737}
2738
2739/* Set default entries for various types of dsa packets */
2740static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2741{
2742 struct mvpp2_prs_entry pe;
2743
2744 /* None tagged EDSA entry - place holder */
2745 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2746 MVPP2_PRS_EDSA);
2747
2748 /* Tagged EDSA entry - place holder */
2749 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2750
2751 /* None tagged DSA entry - place holder */
2752 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2753 MVPP2_PRS_DSA);
2754
2755 /* Tagged DSA entry - place holder */
2756 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2757
2758 /* None tagged EDSA ethertype entry - place holder*/
2759 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2760 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2761
2762 /* Tagged EDSA ethertype entry - place holder*/
2763 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2764 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2765
2766 /* None tagged DSA ethertype entry */
2767 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2768 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2769
2770 /* Tagged DSA ethertype entry */
2771 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2772 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2773
2774 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002775 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002776 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2777 pe.index = MVPP2_PE_DSA_DEFAULT;
2778 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2779
2780 /* Shift 0 bytes */
2781 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2782 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2783
2784 /* Clear all sram ai bits for next iteration */
2785 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2786
2787 /* Unmask all ports */
2788 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2789
2790 mvpp2_prs_hw_write(priv, &pe);
2791}
2792
Maxime Chevallier56beda32018-02-28 10:14:13 +01002793/* Initialize parser entries for VID filtering */
2794static void mvpp2_prs_vid_init(struct mvpp2 *priv)
2795{
2796 struct mvpp2_prs_entry pe;
2797
2798 memset(&pe, 0, sizeof(pe));
2799
2800 /* Set default vid entry */
2801 pe.index = MVPP2_PE_VID_FLTR_DEFAULT;
2802 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2803
2804 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_EDSA_VID_AI_BIT);
2805
2806 /* Skip VLAN header - Set offset to 4 bytes */
2807 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
2808 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2809
2810 /* Clear all ai bits for next iteration */
2811 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2812
2813 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2814
2815 /* Unmask all ports */
2816 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2817
2818 /* Update shadow table and hw entry */
2819 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2820 mvpp2_prs_hw_write(priv, &pe);
2821
2822 /* Set default vid entry for extended DSA*/
2823 memset(&pe, 0, sizeof(pe));
2824
2825 /* Set default vid entry */
2826 pe.index = MVPP2_PE_VID_EDSA_FLTR_DEFAULT;
2827 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2828
2829 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_EDSA_VID_AI_BIT,
2830 MVPP2_PRS_EDSA_VID_AI_BIT);
2831
2832 /* Skip VLAN header - Set offset to 8 bytes */
2833 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_EDSA_LEN,
2834 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2835
2836 /* Clear all ai bits for next iteration */
2837 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2838
2839 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2840
2841 /* Unmask all ports */
2842 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2843
2844 /* Update shadow table and hw entry */
2845 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2846 mvpp2_prs_hw_write(priv, &pe);
2847}
2848
Marcin Wojtas3f518502014-07-10 16:52:13 -03002849/* Match basic ethertypes */
2850static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2851{
2852 struct mvpp2_prs_entry pe;
2853 int tid;
2854
2855 /* Ethertype: PPPoE */
2856 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2857 MVPP2_PE_LAST_FREE_TID);
2858 if (tid < 0)
2859 return tid;
2860
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002861 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002862 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2863 pe.index = tid;
2864
2865 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2866
2867 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2868 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2869 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2870 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2871 MVPP2_PRS_RI_PPPOE_MASK);
2872
2873 /* Update shadow table and hw entry */
2874 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2875 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2876 priv->prs_shadow[pe.index].finish = false;
2877 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2878 MVPP2_PRS_RI_PPPOE_MASK);
2879 mvpp2_prs_hw_write(priv, &pe);
2880
2881 /* Ethertype: ARP */
2882 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2883 MVPP2_PE_LAST_FREE_TID);
2884 if (tid < 0)
2885 return tid;
2886
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002887 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002888 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2889 pe.index = tid;
2890
2891 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2892
2893 /* Generate flow in the next iteration*/
2894 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2895 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2896 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2897 MVPP2_PRS_RI_L3_PROTO_MASK);
2898 /* Set L3 offset */
2899 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2900 MVPP2_ETH_TYPE_LEN,
2901 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2902
2903 /* Update shadow table and hw entry */
2904 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2905 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2906 priv->prs_shadow[pe.index].finish = true;
2907 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2908 MVPP2_PRS_RI_L3_PROTO_MASK);
2909 mvpp2_prs_hw_write(priv, &pe);
2910
2911 /* Ethertype: LBTD */
2912 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2913 MVPP2_PE_LAST_FREE_TID);
2914 if (tid < 0)
2915 return tid;
2916
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002917 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002918 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2919 pe.index = tid;
2920
2921 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2922
2923 /* Generate flow in the next iteration*/
2924 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2925 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2926 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2927 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2928 MVPP2_PRS_RI_CPU_CODE_MASK |
2929 MVPP2_PRS_RI_UDF3_MASK);
2930 /* Set L3 offset */
2931 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2932 MVPP2_ETH_TYPE_LEN,
2933 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2934
2935 /* Update shadow table and hw entry */
2936 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2937 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2938 priv->prs_shadow[pe.index].finish = true;
2939 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2940 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2941 MVPP2_PRS_RI_CPU_CODE_MASK |
2942 MVPP2_PRS_RI_UDF3_MASK);
2943 mvpp2_prs_hw_write(priv, &pe);
2944
2945 /* Ethertype: IPv4 without options */
2946 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2947 MVPP2_PE_LAST_FREE_TID);
2948 if (tid < 0)
2949 return tid;
2950
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002951 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002952 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2953 pe.index = tid;
2954
2955 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2956 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2957 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2958 MVPP2_PRS_IPV4_HEAD_MASK |
2959 MVPP2_PRS_IPV4_IHL_MASK);
2960
2961 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2962 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2963 MVPP2_PRS_RI_L3_PROTO_MASK);
2964 /* Skip eth_type + 4 bytes of IP header */
2965 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2966 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2967 /* Set L3 offset */
2968 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2969 MVPP2_ETH_TYPE_LEN,
2970 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2971
2972 /* Update shadow table and hw entry */
2973 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2974 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2975 priv->prs_shadow[pe.index].finish = false;
2976 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2977 MVPP2_PRS_RI_L3_PROTO_MASK);
2978 mvpp2_prs_hw_write(priv, &pe);
2979
2980 /* Ethertype: IPv4 with options */
2981 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2982 MVPP2_PE_LAST_FREE_TID);
2983 if (tid < 0)
2984 return tid;
2985
2986 pe.index = tid;
2987
2988 /* Clear tcam data before updating */
2989 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2990 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2991
2992 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2993 MVPP2_PRS_IPV4_HEAD,
2994 MVPP2_PRS_IPV4_HEAD_MASK);
2995
2996 /* Clear ri before updating */
2997 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2998 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2999 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3000 MVPP2_PRS_RI_L3_PROTO_MASK);
3001
3002 /* Update shadow table and hw entry */
3003 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3004 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3005 priv->prs_shadow[pe.index].finish = false;
3006 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
3007 MVPP2_PRS_RI_L3_PROTO_MASK);
3008 mvpp2_prs_hw_write(priv, &pe);
3009
3010 /* Ethertype: IPv6 without options */
3011 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3012 MVPP2_PE_LAST_FREE_TID);
3013 if (tid < 0)
3014 return tid;
3015
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003016 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003017 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3018 pe.index = tid;
3019
3020 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
3021
3022 /* Skip DIP of IPV6 header */
3023 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
3024 MVPP2_MAX_L3_ADDR_SIZE,
3025 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3026 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3027 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3028 MVPP2_PRS_RI_L3_PROTO_MASK);
3029 /* Set L3 offset */
3030 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3031 MVPP2_ETH_TYPE_LEN,
3032 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3033
3034 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3035 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3036 priv->prs_shadow[pe.index].finish = false;
3037 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
3038 MVPP2_PRS_RI_L3_PROTO_MASK);
3039 mvpp2_prs_hw_write(priv, &pe);
3040
3041 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
3042 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3043 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3044 pe.index = MVPP2_PE_ETH_TYPE_UN;
3045
3046 /* Unmask all ports */
3047 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3048
3049 /* Generate flow in the next iteration*/
3050 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3051 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3052 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3053 MVPP2_PRS_RI_L3_PROTO_MASK);
3054 /* Set L3 offset even it's unknown L3 */
3055 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3056 MVPP2_ETH_TYPE_LEN,
3057 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3058
3059 /* Update shadow table and hw entry */
3060 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3061 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3062 priv->prs_shadow[pe.index].finish = true;
3063 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
3064 MVPP2_PRS_RI_L3_PROTO_MASK);
3065 mvpp2_prs_hw_write(priv, &pe);
3066
3067 return 0;
3068}
3069
3070/* Configure vlan entries and detect up to 2 successive VLAN tags.
3071 * Possible options:
3072 * 0x8100, 0x88A8
3073 * 0x8100, 0x8100
3074 * 0x8100
3075 * 0x88A8
3076 */
3077static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
3078{
3079 struct mvpp2_prs_entry pe;
3080 int err;
3081
3082 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
3083 MVPP2_PRS_DBL_VLANS_MAX,
3084 GFP_KERNEL);
3085 if (!priv->prs_double_vlans)
3086 return -ENOMEM;
3087
3088 /* Double VLAN: 0x8100, 0x88A8 */
3089 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
3090 MVPP2_PRS_PORT_MASK);
3091 if (err)
3092 return err;
3093
3094 /* Double VLAN: 0x8100, 0x8100 */
3095 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
3096 MVPP2_PRS_PORT_MASK);
3097 if (err)
3098 return err;
3099
3100 /* Single VLAN: 0x88a8 */
3101 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
3102 MVPP2_PRS_PORT_MASK);
3103 if (err)
3104 return err;
3105
3106 /* Single VLAN: 0x8100 */
3107 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
3108 MVPP2_PRS_PORT_MASK);
3109 if (err)
3110 return err;
3111
3112 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003113 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003114 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3115 pe.index = MVPP2_PE_VLAN_DBL;
3116
Maxime Chevallier56beda32018-02-28 10:14:13 +01003117 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
3118
Marcin Wojtas3f518502014-07-10 16:52:13 -03003119 /* Clear ai for next iterations */
3120 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3121 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
3122 MVPP2_PRS_RI_VLAN_MASK);
3123
3124 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
3125 MVPP2_PRS_DBL_VLAN_AI_BIT);
3126 /* Unmask all ports */
3127 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3128
3129 /* Update shadow table and hw entry */
3130 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3131 mvpp2_prs_hw_write(priv, &pe);
3132
3133 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003134 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003135 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3136 pe.index = MVPP2_PE_VLAN_NONE;
3137
3138 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3139 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
3140 MVPP2_PRS_RI_VLAN_MASK);
3141
3142 /* Unmask all ports */
3143 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3144
3145 /* Update shadow table and hw entry */
3146 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3147 mvpp2_prs_hw_write(priv, &pe);
3148
3149 return 0;
3150}
3151
3152/* Set entries for PPPoE ethertype */
3153static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
3154{
3155 struct mvpp2_prs_entry pe;
3156 int tid;
3157
3158 /* IPv4 over PPPoE with options */
3159 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3160 MVPP2_PE_LAST_FREE_TID);
3161 if (tid < 0)
3162 return tid;
3163
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003164 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003165 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3166 pe.index = tid;
3167
3168 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
3169
3170 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3171 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3172 MVPP2_PRS_RI_L3_PROTO_MASK);
3173 /* Skip eth_type + 4 bytes of IP header */
3174 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3175 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3176 /* Set L3 offset */
3177 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3178 MVPP2_ETH_TYPE_LEN,
3179 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3180
3181 /* Update shadow table and hw entry */
3182 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3183 mvpp2_prs_hw_write(priv, &pe);
3184
3185 /* IPv4 over PPPoE without options */
3186 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3187 MVPP2_PE_LAST_FREE_TID);
3188 if (tid < 0)
3189 return tid;
3190
3191 pe.index = tid;
3192
3193 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3194 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3195 MVPP2_PRS_IPV4_HEAD_MASK |
3196 MVPP2_PRS_IPV4_IHL_MASK);
3197
3198 /* Clear ri before updating */
3199 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3200 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3201 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3202 MVPP2_PRS_RI_L3_PROTO_MASK);
3203
3204 /* Update shadow table and hw entry */
3205 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3206 mvpp2_prs_hw_write(priv, &pe);
3207
3208 /* IPv6 over PPPoE */
3209 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3210 MVPP2_PE_LAST_FREE_TID);
3211 if (tid < 0)
3212 return tid;
3213
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003214 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003215 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3216 pe.index = tid;
3217
3218 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3219
3220 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3221 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3222 MVPP2_PRS_RI_L3_PROTO_MASK);
3223 /* Skip eth_type + 4 bytes of IPv6 header */
3224 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3225 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3226 /* Set L3 offset */
3227 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3228 MVPP2_ETH_TYPE_LEN,
3229 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3230
3231 /* Update shadow table and hw entry */
3232 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3233 mvpp2_prs_hw_write(priv, &pe);
3234
3235 /* Non-IP over PPPoE */
3236 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3237 MVPP2_PE_LAST_FREE_TID);
3238 if (tid < 0)
3239 return tid;
3240
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003241 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003242 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3243 pe.index = tid;
3244
3245 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3246 MVPP2_PRS_RI_L3_PROTO_MASK);
3247
3248 /* Finished: go to flowid generation */
3249 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3250 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3251 /* Set L3 offset even if it's unknown L3 */
3252 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3253 MVPP2_ETH_TYPE_LEN,
3254 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3255
3256 /* Update shadow table and hw entry */
3257 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3258 mvpp2_prs_hw_write(priv, &pe);
3259
3260 return 0;
3261}
3262
3263/* Initialize entries for IPv4 */
3264static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3265{
3266 struct mvpp2_prs_entry pe;
3267 int err;
3268
3269 /* Set entries for TCP, UDP and IGMP over IPv4 */
3270 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3271 MVPP2_PRS_RI_L4_PROTO_MASK);
3272 if (err)
3273 return err;
3274
3275 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3276 MVPP2_PRS_RI_L4_PROTO_MASK);
3277 if (err)
3278 return err;
3279
3280 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3281 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3282 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3283 MVPP2_PRS_RI_CPU_CODE_MASK |
3284 MVPP2_PRS_RI_UDF3_MASK);
3285 if (err)
3286 return err;
3287
3288 /* IPv4 Broadcast */
3289 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3290 if (err)
3291 return err;
3292
3293 /* IPv4 Multicast */
3294 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3295 if (err)
3296 return err;
3297
3298 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003299 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003300 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3301 pe.index = MVPP2_PE_IP4_PROTO_UN;
3302
3303 /* Set next lu to IPv4 */
3304 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3305 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3306 /* Set L4 offset */
3307 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3308 sizeof(struct iphdr) - 4,
3309 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3310 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3311 MVPP2_PRS_IPV4_DIP_AI_BIT);
3312 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3313 MVPP2_PRS_RI_L4_PROTO_MASK);
3314
3315 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3316 /* Unmask all ports */
3317 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3318
3319 /* Update shadow table and hw entry */
3320 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3321 mvpp2_prs_hw_write(priv, &pe);
3322
3323 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003324 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003325 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3326 pe.index = MVPP2_PE_IP4_ADDR_UN;
3327
3328 /* Finished: go to flowid generation */
3329 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3330 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3331 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3332 MVPP2_PRS_RI_L3_ADDR_MASK);
3333
3334 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3335 MVPP2_PRS_IPV4_DIP_AI_BIT);
3336 /* Unmask all ports */
3337 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3338
3339 /* Update shadow table and hw entry */
3340 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3341 mvpp2_prs_hw_write(priv, &pe);
3342
3343 return 0;
3344}
3345
3346/* Initialize entries for IPv6 */
3347static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3348{
3349 struct mvpp2_prs_entry pe;
3350 int tid, err;
3351
3352 /* Set entries for TCP, UDP and ICMP over IPv6 */
3353 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3354 MVPP2_PRS_RI_L4_TCP,
3355 MVPP2_PRS_RI_L4_PROTO_MASK);
3356 if (err)
3357 return err;
3358
3359 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3360 MVPP2_PRS_RI_L4_UDP,
3361 MVPP2_PRS_RI_L4_PROTO_MASK);
3362 if (err)
3363 return err;
3364
3365 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3366 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3367 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3368 MVPP2_PRS_RI_CPU_CODE_MASK |
3369 MVPP2_PRS_RI_UDF3_MASK);
3370 if (err)
3371 return err;
3372
3373 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3374 /* Result Info: UDF7=1, DS lite */
3375 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3376 MVPP2_PRS_RI_UDF7_IP6_LITE,
3377 MVPP2_PRS_RI_UDF7_MASK);
3378 if (err)
3379 return err;
3380
3381 /* IPv6 multicast */
3382 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3383 if (err)
3384 return err;
3385
3386 /* Entry for checking hop limit */
3387 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3388 MVPP2_PE_LAST_FREE_TID);
3389 if (tid < 0)
3390 return tid;
3391
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003392 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003393 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3394 pe.index = tid;
3395
3396 /* Finished: go to flowid generation */
3397 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3398 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3399 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3400 MVPP2_PRS_RI_DROP_MASK,
3401 MVPP2_PRS_RI_L3_PROTO_MASK |
3402 MVPP2_PRS_RI_DROP_MASK);
3403
3404 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3405 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3406 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3407
3408 /* Update shadow table and hw entry */
3409 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3410 mvpp2_prs_hw_write(priv, &pe);
3411
3412 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003413 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003414 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3415 pe.index = MVPP2_PE_IP6_PROTO_UN;
3416
3417 /* Finished: go to flowid generation */
3418 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3419 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3420 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3421 MVPP2_PRS_RI_L4_PROTO_MASK);
3422 /* Set L4 offset relatively to our current place */
3423 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3424 sizeof(struct ipv6hdr) - 4,
3425 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3426
3427 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3428 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3429 /* Unmask all ports */
3430 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3431
3432 /* Update shadow table and hw entry */
3433 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3434 mvpp2_prs_hw_write(priv, &pe);
3435
3436 /* Default IPv6 entry for unknown ext protocols */
3437 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3438 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3439 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3440
3441 /* Finished: go to flowid generation */
3442 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3443 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3444 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3445 MVPP2_PRS_RI_L4_PROTO_MASK);
3446
3447 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3448 MVPP2_PRS_IPV6_EXT_AI_BIT);
3449 /* Unmask all ports */
3450 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3451
3452 /* Update shadow table and hw entry */
3453 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3454 mvpp2_prs_hw_write(priv, &pe);
3455
3456 /* Default IPv6 entry for unicast address */
3457 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3458 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3459 pe.index = MVPP2_PE_IP6_ADDR_UN;
3460
3461 /* Finished: go to IPv6 again */
3462 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3463 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3464 MVPP2_PRS_RI_L3_ADDR_MASK);
3465 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3466 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3467 /* Shift back to IPV6 NH */
3468 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3469
3470 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3471 /* Unmask all ports */
3472 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3473
3474 /* Update shadow table and hw entry */
3475 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3476 mvpp2_prs_hw_write(priv, &pe);
3477
3478 return 0;
3479}
3480
Maxime Chevallier56beda32018-02-28 10:14:13 +01003481/* Find tcam entry with matched pair <vid,port> */
3482static int mvpp2_prs_vid_range_find(struct mvpp2 *priv, int pmap, u16 vid,
3483 u16 mask)
3484{
3485 unsigned char byte[2], enable[2];
3486 struct mvpp2_prs_entry pe;
3487 u16 rvid, rmask;
3488 int tid;
3489
3490 /* Go through the all entries with MVPP2_PRS_LU_VID */
3491 for (tid = MVPP2_PE_VID_FILT_RANGE_START;
3492 tid <= MVPP2_PE_VID_FILT_RANGE_END; tid++) {
3493 if (!priv->prs_shadow[tid].valid ||
3494 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VID)
3495 continue;
3496
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003497 mvpp2_prs_init_from_hw(priv, &pe, tid);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003498
Maxime Chevallier56beda32018-02-28 10:14:13 +01003499 mvpp2_prs_tcam_data_byte_get(&pe, 2, &byte[0], &enable[0]);
3500 mvpp2_prs_tcam_data_byte_get(&pe, 3, &byte[1], &enable[1]);
3501
3502 rvid = ((byte[0] & 0xf) << 8) + byte[1];
3503 rmask = ((enable[0] & 0xf) << 8) + enable[1];
3504
3505 if (rvid != vid || rmask != mask)
3506 continue;
3507
3508 return tid;
3509 }
3510
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003511 return -ENOENT;
Maxime Chevallier56beda32018-02-28 10:14:13 +01003512}
3513
3514/* Write parser entry for VID filtering */
3515static int mvpp2_prs_vid_entry_add(struct mvpp2_port *port, u16 vid)
3516{
3517 unsigned int vid_start = MVPP2_PE_VID_FILT_RANGE_START +
3518 port->id * MVPP2_PRS_VLAN_FILT_MAX;
3519 unsigned int mask = 0xfff, reg_val, shift;
3520 struct mvpp2 *priv = port->priv;
3521 struct mvpp2_prs_entry pe;
3522 int tid;
3523
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003524 memset(&pe, 0, sizeof(pe));
3525
Maxime Chevallier56beda32018-02-28 10:14:13 +01003526 /* Scan TCAM and see if entry with this <vid,port> already exist */
3527 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, mask);
3528
3529 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3530 if (reg_val & MVPP2_DSA_EXTENDED)
3531 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3532 else
3533 shift = MVPP2_VLAN_TAG_LEN;
3534
3535 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003536 if (tid < 0) {
Maxime Chevallier56beda32018-02-28 10:14:13 +01003537
3538 /* Go through all entries from first to last in vlan range */
3539 tid = mvpp2_prs_tcam_first_free(priv, vid_start,
3540 vid_start +
3541 MVPP2_PRS_VLAN_FILT_MAX_ENTRY);
3542
3543 /* There isn't room for a new VID filter */
3544 if (tid < 0)
3545 return tid;
3546
3547 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3548 pe.index = tid;
3549
3550 /* Mask all ports */
3551 mvpp2_prs_tcam_port_map_set(&pe, 0);
3552 } else {
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003553 mvpp2_prs_init_from_hw(priv, &pe, tid);
Maxime Chevallier56beda32018-02-28 10:14:13 +01003554 }
3555
3556 /* Enable the current port */
3557 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3558
3559 /* Continue - set next lookup */
3560 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3561
3562 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3563 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3564
3565 /* Set match on VID */
3566 mvpp2_prs_match_vid(&pe, MVPP2_PRS_VID_TCAM_BYTE, vid);
3567
3568 /* Clear all ai bits for next iteration */
3569 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3570
3571 /* Update shadow table */
3572 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3573 mvpp2_prs_hw_write(priv, &pe);
3574
3575 return 0;
3576}
3577
3578/* Write parser entry for VID filtering */
3579static void mvpp2_prs_vid_entry_remove(struct mvpp2_port *port, u16 vid)
3580{
3581 struct mvpp2 *priv = port->priv;
3582 int tid;
3583
3584 /* Scan TCAM and see if entry with this <vid,port> already exist */
3585 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, 0xfff);
3586
3587 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003588 if (tid < 0)
Maxime Chevallier56beda32018-02-28 10:14:13 +01003589 return;
3590
3591 mvpp2_prs_hw_inv(priv, tid);
3592 priv->prs_shadow[tid].valid = false;
3593}
3594
3595/* Remove all existing VID filters on this port */
3596static void mvpp2_prs_vid_remove_all(struct mvpp2_port *port)
3597{
3598 struct mvpp2 *priv = port->priv;
3599 int tid;
3600
3601 for (tid = MVPP2_PRS_VID_PORT_FIRST(port->id);
3602 tid <= MVPP2_PRS_VID_PORT_LAST(port->id); tid++) {
3603 if (priv->prs_shadow[tid].valid)
3604 mvpp2_prs_vid_entry_remove(port, tid);
3605 }
3606}
3607
3608/* Remove VID filering entry for this port */
3609static void mvpp2_prs_vid_disable_filtering(struct mvpp2_port *port)
3610{
3611 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3612 struct mvpp2 *priv = port->priv;
3613
3614 /* Invalidate the guard entry */
3615 mvpp2_prs_hw_inv(priv, tid);
3616
3617 priv->prs_shadow[tid].valid = false;
3618}
3619
3620/* Add guard entry that drops packets when no VID is matched on this port */
3621static void mvpp2_prs_vid_enable_filtering(struct mvpp2_port *port)
3622{
3623 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3624 struct mvpp2 *priv = port->priv;
3625 unsigned int reg_val, shift;
3626 struct mvpp2_prs_entry pe;
3627
3628 if (priv->prs_shadow[tid].valid)
3629 return;
3630
3631 memset(&pe, 0, sizeof(pe));
3632
3633 pe.index = tid;
3634
3635 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3636 if (reg_val & MVPP2_DSA_EXTENDED)
3637 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3638 else
3639 shift = MVPP2_VLAN_TAG_LEN;
3640
3641 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3642
3643 /* Mask all ports */
3644 mvpp2_prs_tcam_port_map_set(&pe, 0);
3645
3646 /* Update port mask */
3647 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3648
3649 /* Continue - set next lookup */
3650 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3651
3652 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3653 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3654
3655 /* Drop VLAN packets that don't belong to any VIDs on this port */
3656 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
3657 MVPP2_PRS_RI_DROP_MASK);
3658
3659 /* Clear all ai bits for next iteration */
3660 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3661
3662 /* Update shadow table */
3663 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3664 mvpp2_prs_hw_write(priv, &pe);
3665}
3666
Marcin Wojtas3f518502014-07-10 16:52:13 -03003667/* Parser default initialization */
3668static int mvpp2_prs_default_init(struct platform_device *pdev,
3669 struct mvpp2 *priv)
3670{
3671 int err, index, i;
3672
3673 /* Enable tcam table */
3674 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3675
3676 /* Clear all tcam and sram entries */
3677 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3678 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3679 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3680 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3681
3682 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3683 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3684 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3685 }
3686
3687 /* Invalidate all tcam entries */
3688 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3689 mvpp2_prs_hw_inv(priv, index);
3690
3691 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003692 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003693 GFP_KERNEL);
3694 if (!priv->prs_shadow)
3695 return -ENOMEM;
3696
3697 /* Always start from lookup = 0 */
3698 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3699 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3700 MVPP2_PRS_PORT_LU_MAX, 0);
3701
3702 mvpp2_prs_def_flow_init(priv);
3703
3704 mvpp2_prs_mh_init(priv);
3705
3706 mvpp2_prs_mac_init(priv);
3707
3708 mvpp2_prs_dsa_init(priv);
3709
Maxime Chevallier56beda32018-02-28 10:14:13 +01003710 mvpp2_prs_vid_init(priv);
3711
Marcin Wojtas3f518502014-07-10 16:52:13 -03003712 err = mvpp2_prs_etype_init(priv);
3713 if (err)
3714 return err;
3715
3716 err = mvpp2_prs_vlan_init(pdev, priv);
3717 if (err)
3718 return err;
3719
3720 err = mvpp2_prs_pppoe_init(priv);
3721 if (err)
3722 return err;
3723
3724 err = mvpp2_prs_ip6_init(priv);
3725 if (err)
3726 return err;
3727
3728 err = mvpp2_prs_ip4_init(priv);
3729 if (err)
3730 return err;
3731
3732 return 0;
3733}
3734
3735/* Compare MAC DA with tcam entry data */
3736static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3737 const u8 *da, unsigned char *mask)
3738{
3739 unsigned char tcam_byte, tcam_mask;
3740 int index;
3741
3742 for (index = 0; index < ETH_ALEN; index++) {
3743 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3744 if (tcam_mask != mask[index])
3745 return false;
3746
3747 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3748 return false;
3749 }
3750
3751 return true;
3752}
3753
3754/* Find tcam entry with matched pair <MAC DA, port> */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003755static int
Marcin Wojtas3f518502014-07-10 16:52:13 -03003756mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3757 unsigned char *mask, int udf_type)
3758{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003759 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003760 int tid;
3761
Marcin Wojtas3f518502014-07-10 16:52:13 -03003762 /* Go through the all entires with MVPP2_PRS_LU_MAC */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003763 for (tid = MVPP2_PE_MAC_RANGE_START;
3764 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003765 unsigned int entry_pmap;
3766
3767 if (!priv->prs_shadow[tid].valid ||
3768 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3769 (priv->prs_shadow[tid].udf != udf_type))
3770 continue;
3771
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003772 mvpp2_prs_init_from_hw(priv, &pe, tid);
3773 entry_pmap = mvpp2_prs_tcam_port_map_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003774
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003775 if (mvpp2_prs_mac_range_equals(&pe, da, mask) &&
Marcin Wojtas3f518502014-07-10 16:52:13 -03003776 entry_pmap == pmap)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003777 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003778 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03003779
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003780 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003781}
3782
3783/* Update parser's mac da entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003784static int mvpp2_prs_mac_da_accept(struct mvpp2_port *port, const u8 *da,
3785 bool add)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003786{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003787 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003788 struct mvpp2 *priv = port->priv;
3789 unsigned int pmap, len, ri;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003790 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003791 int tid;
3792
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003793 memset(&pe, 0, sizeof(pe));
3794
Marcin Wojtas3f518502014-07-10 16:52:13 -03003795 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003796 tid = mvpp2_prs_mac_da_range_find(priv, BIT(port->id), da, mask,
3797 MVPP2_PRS_UDF_MAC_DEF);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003798
3799 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003800 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003801 if (!add)
3802 return 0;
3803
3804 /* Create new TCAM entry */
Marcin Wojtas3f518502014-07-10 16:52:13 -03003805 /* Go through the all entries from first to last */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003806 tid = mvpp2_prs_tcam_first_free(priv,
3807 MVPP2_PE_MAC_RANGE_START,
3808 MVPP2_PE_MAC_RANGE_END);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003809 if (tid < 0)
3810 return tid;
3811
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003812 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003813
3814 /* Mask all ports */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003815 mvpp2_prs_tcam_port_map_set(&pe, 0);
3816 } else {
3817 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003818 }
3819
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003820 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
3821
Marcin Wojtas3f518502014-07-10 16:52:13 -03003822 /* Update port mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003823 mvpp2_prs_tcam_port_set(&pe, port->id, add);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003824
3825 /* Invalidate the entry if no ports are left enabled */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003826 pmap = mvpp2_prs_tcam_port_map_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003827 if (pmap == 0) {
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003828 if (add)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303829 return -EINVAL;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003830
3831 mvpp2_prs_hw_inv(priv, pe.index);
3832 priv->prs_shadow[pe.index].valid = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003833 return 0;
3834 }
3835
3836 /* Continue - set next lookup */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003837 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003838
3839 /* Set match on DA */
3840 len = ETH_ALEN;
3841 while (len--)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003842 mvpp2_prs_tcam_data_byte_set(&pe, len, da[len], 0xff);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003843
3844 /* Set result info bits */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003845 if (is_broadcast_ether_addr(da)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003846 ri = MVPP2_PRS_RI_L2_BCAST;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003847 } else if (is_multicast_ether_addr(da)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003848 ri = MVPP2_PRS_RI_L2_MCAST;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003849 } else {
3850 ri = MVPP2_PRS_RI_L2_UCAST;
3851
3852 if (ether_addr_equal(da, port->dev->dev_addr))
3853 ri |= MVPP2_PRS_RI_MAC_ME_MASK;
3854 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03003855
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003856 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
Marcin Wojtas3f518502014-07-10 16:52:13 -03003857 MVPP2_PRS_RI_MAC_ME_MASK);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003858 mvpp2_prs_shadow_ri_set(priv, pe.index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
Marcin Wojtas3f518502014-07-10 16:52:13 -03003859 MVPP2_PRS_RI_MAC_ME_MASK);
3860
3861 /* Shift to ethertype */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003862 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003863 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3864
3865 /* Update shadow table and hw entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003866 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_MAC_DEF;
3867 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
3868 mvpp2_prs_hw_write(priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003869
3870 return 0;
3871}
3872
3873static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3874{
3875 struct mvpp2_port *port = netdev_priv(dev);
3876 int err;
3877
3878 /* Remove old parser entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003879 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003880 if (err)
3881 return err;
3882
3883 /* Add new parser entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003884 err = mvpp2_prs_mac_da_accept(port, da, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003885 if (err)
3886 return err;
3887
3888 /* Set addr in the device */
3889 ether_addr_copy(dev->dev_addr, da);
3890
3891 return 0;
3892}
3893
Maxime Chevallier10fea262018-03-07 15:18:04 +01003894static void mvpp2_prs_mac_del_all(struct mvpp2_port *port)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003895{
Maxime Chevallier10fea262018-03-07 15:18:04 +01003896 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003897 struct mvpp2_prs_entry pe;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003898 unsigned long pmap;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003899 int index, tid;
3900
Maxime Chevallier10fea262018-03-07 15:18:04 +01003901 for (tid = MVPP2_PE_MAC_RANGE_START;
3902 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003903 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3904
3905 if (!priv->prs_shadow[tid].valid ||
3906 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3907 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3908 continue;
3909
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003910 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003911
Maxime Chevallier10fea262018-03-07 15:18:04 +01003912 pmap = mvpp2_prs_tcam_port_map_get(&pe);
3913
3914 /* We only want entries active on this port */
3915 if (!test_bit(port->id, &pmap))
3916 continue;
3917
Marcin Wojtas3f518502014-07-10 16:52:13 -03003918 /* Read mac addr from entry */
3919 for (index = 0; index < ETH_ALEN; index++)
3920 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3921 &da_mask[index]);
3922
Maxime Chevallier10fea262018-03-07 15:18:04 +01003923 /* Special cases : Don't remove broadcast and port's own
3924 * address
3925 */
3926 if (is_broadcast_ether_addr(da) ||
3927 ether_addr_equal(da, port->dev->dev_addr))
3928 continue;
3929
3930 /* Remove entry from TCAM */
3931 mvpp2_prs_mac_da_accept(port, da, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003932 }
3933}
3934
3935static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3936{
3937 switch (type) {
3938 case MVPP2_TAG_TYPE_EDSA:
3939 /* Add port to EDSA entries */
3940 mvpp2_prs_dsa_tag_set(priv, port, true,
3941 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3942 mvpp2_prs_dsa_tag_set(priv, port, true,
3943 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3944 /* Remove port from DSA entries */
3945 mvpp2_prs_dsa_tag_set(priv, port, false,
3946 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3947 mvpp2_prs_dsa_tag_set(priv, port, false,
3948 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3949 break;
3950
3951 case MVPP2_TAG_TYPE_DSA:
3952 /* Add port to DSA entries */
3953 mvpp2_prs_dsa_tag_set(priv, port, true,
3954 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3955 mvpp2_prs_dsa_tag_set(priv, port, true,
3956 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3957 /* Remove port from EDSA entries */
3958 mvpp2_prs_dsa_tag_set(priv, port, false,
3959 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3960 mvpp2_prs_dsa_tag_set(priv, port, false,
3961 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3962 break;
3963
3964 case MVPP2_TAG_TYPE_MH:
3965 case MVPP2_TAG_TYPE_NONE:
3966 /* Remove port form EDSA and DSA entries */
3967 mvpp2_prs_dsa_tag_set(priv, port, false,
3968 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3969 mvpp2_prs_dsa_tag_set(priv, port, false,
3970 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3971 mvpp2_prs_dsa_tag_set(priv, port, false,
3972 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3973 mvpp2_prs_dsa_tag_set(priv, port, false,
3974 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3975 break;
3976
3977 default:
3978 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3979 return -EINVAL;
3980 }
3981
3982 return 0;
3983}
3984
3985/* Set prs flow for the port */
3986static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3987{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003988 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003989 int tid;
3990
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003991 memset(&pe, 0, sizeof(pe));
3992
3993 tid = mvpp2_prs_flow_find(port->priv, port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003994
3995 /* Such entry not exist */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003996 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003997 /* Go through the all entires from last to first */
3998 tid = mvpp2_prs_tcam_first_free(port->priv,
3999 MVPP2_PE_LAST_FREE_TID,
4000 MVPP2_PE_FIRST_FREE_TID);
4001 if (tid < 0)
4002 return tid;
4003
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02004004 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004005
4006 /* Set flow ID*/
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02004007 mvpp2_prs_sram_ai_update(&pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
4008 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004009
4010 /* Update shadow table */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02004011 mvpp2_prs_shadow_set(port->priv, pe.index, MVPP2_PRS_LU_FLOWS);
4012 } else {
4013 mvpp2_prs_init_from_hw(port->priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004014 }
4015
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02004016 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
4017 mvpp2_prs_tcam_port_map_set(&pe, (1 << port->id));
4018 mvpp2_prs_hw_write(port->priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004019
4020 return 0;
4021}
4022
4023/* Classifier configuration routines */
4024
4025/* Update classification flow table registers */
4026static void mvpp2_cls_flow_write(struct mvpp2 *priv,
4027 struct mvpp2_cls_flow_entry *fe)
4028{
4029 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
4030 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
4031 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
4032 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
4033}
4034
4035/* Update classification lookup table register */
4036static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
4037 struct mvpp2_cls_lookup_entry *le)
4038{
4039 u32 val;
4040
4041 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
4042 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
4043 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
4044}
4045
4046/* Classifier default initialization */
4047static void mvpp2_cls_init(struct mvpp2 *priv)
4048{
4049 struct mvpp2_cls_lookup_entry le;
4050 struct mvpp2_cls_flow_entry fe;
4051 int index;
4052
4053 /* Enable classifier */
4054 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
4055
4056 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01004057 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004058 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
4059 fe.index = index;
4060 mvpp2_cls_flow_write(priv, &fe);
4061 }
4062
4063 /* Clear classifier lookup table */
4064 le.data = 0;
4065 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
4066 le.lkpid = index;
4067 le.way = 0;
4068 mvpp2_cls_lookup_write(priv, &le);
4069
4070 le.way = 1;
4071 mvpp2_cls_lookup_write(priv, &le);
4072 }
4073}
4074
4075static void mvpp2_cls_port_config(struct mvpp2_port *port)
4076{
4077 struct mvpp2_cls_lookup_entry le;
4078 u32 val;
4079
4080 /* Set way for the port */
4081 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
4082 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
4083 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
4084
4085 /* Pick the entry to be accessed in lookup ID decoding table
4086 * according to the way and lkpid.
4087 */
4088 le.lkpid = port->id;
4089 le.way = 0;
4090 le.data = 0;
4091
4092 /* Set initial CPU queue for receiving packets */
4093 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
4094 le.data |= port->first_rxq;
4095
4096 /* Disable classification engines */
4097 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
4098
4099 /* Update lookup ID table entry */
4100 mvpp2_cls_lookup_write(port->priv, &le);
4101}
4102
4103/* Set CPU queue number for oversize packets */
4104static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
4105{
4106 u32 val;
4107
4108 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
4109 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
4110
4111 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
4112 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
4113
4114 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
4115 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
4116 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
4117}
4118
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004119static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
4120{
4121 if (likely(pool->frag_size <= PAGE_SIZE))
4122 return netdev_alloc_frag(pool->frag_size);
4123 else
4124 return kmalloc(pool->frag_size, GFP_ATOMIC);
4125}
4126
4127static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
4128{
4129 if (likely(pool->frag_size <= PAGE_SIZE))
4130 skb_free_frag(data);
4131 else
4132 kfree(data);
4133}
4134
Marcin Wojtas3f518502014-07-10 16:52:13 -03004135/* Buffer Manager configuration routines */
4136
4137/* Create pool */
4138static int mvpp2_bm_pool_create(struct platform_device *pdev,
4139 struct mvpp2 *priv,
4140 struct mvpp2_bm_pool *bm_pool, int size)
4141{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004142 u32 val;
4143
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004144 /* Number of buffer pointers must be a multiple of 16, as per
4145 * hardware constraints
4146 */
4147 if (!IS_ALIGNED(size, 16))
4148 return -EINVAL;
4149
4150 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
4151 * bytes per buffer pointer
4152 */
4153 if (priv->hw_version == MVPP21)
4154 bm_pool->size_bytes = 2 * sizeof(u32) * size;
4155 else
4156 bm_pool->size_bytes = 2 * sizeof(u64) * size;
4157
4158 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004159 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03004160 GFP_KERNEL);
4161 if (!bm_pool->virt_addr)
4162 return -ENOMEM;
4163
Thomas Petazzonid3158802017-02-21 11:28:13 +01004164 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
4165 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004166 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
4167 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004168 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
4169 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
4170 return -ENOMEM;
4171 }
4172
4173 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004174 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004175 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
4176
4177 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4178 val |= MVPP2_BM_START_MASK;
4179 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4180
Marcin Wojtas3f518502014-07-10 16:52:13 -03004181 bm_pool->size = size;
4182 bm_pool->pkt_size = 0;
4183 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004184
4185 return 0;
4186}
4187
4188/* Set pool buffer size */
4189static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
4190 struct mvpp2_bm_pool *bm_pool,
4191 int buf_size)
4192{
4193 u32 val;
4194
4195 bm_pool->buf_size = buf_size;
4196
4197 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
4198 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
4199}
4200
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004201static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
4202 struct mvpp2_bm_pool *bm_pool,
4203 dma_addr_t *dma_addr,
4204 phys_addr_t *phys_addr)
4205{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004206 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004207
4208 *dma_addr = mvpp2_percpu_read(priv, cpu,
4209 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
4210 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004211
4212 if (priv->hw_version == MVPP22) {
4213 u32 val;
4214 u32 dma_addr_highbits, phys_addr_highbits;
4215
Thomas Petazzonia7868412017-03-07 16:53:13 +01004216 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004217 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
4218 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
4219 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
4220
4221 if (sizeof(dma_addr_t) == 8)
4222 *dma_addr |= (u64)dma_addr_highbits << 32;
4223
4224 if (sizeof(phys_addr_t) == 8)
4225 *phys_addr |= (u64)phys_addr_highbits << 32;
4226 }
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004227
4228 put_cpu();
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004229}
4230
Ezequiel Garcia7861f122014-07-21 13:48:14 -03004231/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004232static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004233 struct mvpp2_bm_pool *bm_pool, int buf_num)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004234{
4235 int i;
4236
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004237 if (buf_num > bm_pool->buf_num) {
4238 WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
4239 bm_pool->id, buf_num);
4240 buf_num = bm_pool->buf_num;
4241 }
4242
4243 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01004244 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004245 phys_addr_t buf_phys_addr;
4246 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004247
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004248 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
4249 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01004250
Thomas Petazzoni20396132017-03-07 16:53:00 +01004251 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01004252 bm_pool->buf_size, DMA_FROM_DEVICE);
4253
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004254 data = (void *)phys_to_virt(buf_phys_addr);
4255 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004256 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004257
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004258 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004259 }
4260
4261 /* Update BM driver with number of buffers removed from pool */
4262 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004263}
4264
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004265/* Check number of buffers in BM pool */
kbuild test robot6e61e102018-03-06 13:05:06 +08004266static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004267{
4268 int buf_num = 0;
4269
4270 buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
4271 MVPP22_BM_POOL_PTRS_NUM_MASK;
4272 buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
4273 MVPP2_BM_BPPI_PTR_NUM_MASK;
4274
4275 /* HW has one buffer ready which is not reflected in the counters */
4276 if (buf_num)
4277 buf_num += 1;
4278
4279 return buf_num;
4280}
4281
Marcin Wojtas3f518502014-07-10 16:52:13 -03004282/* Cleanup pool */
4283static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
4284 struct mvpp2 *priv,
4285 struct mvpp2_bm_pool *bm_pool)
4286{
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004287 int buf_num;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004288 u32 val;
4289
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004290 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4291 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool, buf_num);
4292
4293 /* Check buffer counters after free */
4294 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4295 if (buf_num) {
4296 WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
4297 bm_pool->id, bm_pool->buf_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004298 return 0;
4299 }
4300
4301 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4302 val |= MVPP2_BM_STOP_MASK;
4303 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4304
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004305 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03004306 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004307 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004308 return 0;
4309}
4310
4311static int mvpp2_bm_pools_init(struct platform_device *pdev,
4312 struct mvpp2 *priv)
4313{
4314 int i, err, size;
4315 struct mvpp2_bm_pool *bm_pool;
4316
4317 /* Create all pools with maximum size */
4318 size = MVPP2_BM_POOL_SIZE_MAX;
4319 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4320 bm_pool = &priv->bm_pools[i];
4321 bm_pool->id = i;
4322 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
4323 if (err)
4324 goto err_unroll_pools;
4325 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
4326 }
4327 return 0;
4328
4329err_unroll_pools:
4330 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
4331 for (i = i - 1; i >= 0; i--)
4332 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
4333 return err;
4334}
4335
4336static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
4337{
4338 int i, err;
4339
4340 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4341 /* Mask BM all interrupts */
4342 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
4343 /* Clear BM cause register */
4344 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
4345 }
4346
4347 /* Allocate and initialize BM pools */
4348 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02004349 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004350 if (!priv->bm_pools)
4351 return -ENOMEM;
4352
4353 err = mvpp2_bm_pools_init(pdev, priv);
4354 if (err < 0)
4355 return err;
4356 return 0;
4357}
4358
Stefan Chulski01d04932018-03-05 15:16:50 +01004359static void mvpp2_setup_bm_pool(void)
4360{
4361 /* Short pool */
4362 mvpp2_pools[MVPP2_BM_SHORT].buf_num = MVPP2_BM_SHORT_BUF_NUM;
4363 mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;
4364
4365 /* Long pool */
4366 mvpp2_pools[MVPP2_BM_LONG].buf_num = MVPP2_BM_LONG_BUF_NUM;
4367 mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
Stefan Chulski576193f2018-03-05 15:16:54 +01004368
4369 /* Jumbo pool */
4370 mvpp2_pools[MVPP2_BM_JUMBO].buf_num = MVPP2_BM_JUMBO_BUF_NUM;
4371 mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
Stefan Chulski01d04932018-03-05 15:16:50 +01004372}
4373
Marcin Wojtas3f518502014-07-10 16:52:13 -03004374/* Attach long pool to rxq */
4375static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
4376 int lrxq, int long_pool)
4377{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004378 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004379 int prxq;
4380
4381 /* Get queue physical ID */
4382 prxq = port->rxqs[lrxq]->id;
4383
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004384 if (port->priv->hw_version == MVPP21)
4385 mask = MVPP21_RXQ_POOL_LONG_MASK;
4386 else
4387 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004388
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004389 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4390 val &= ~mask;
4391 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004392 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4393}
4394
4395/* Attach short pool to rxq */
4396static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
4397 int lrxq, int short_pool)
4398{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004399 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004400 int prxq;
4401
4402 /* Get queue physical ID */
4403 prxq = port->rxqs[lrxq]->id;
4404
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004405 if (port->priv->hw_version == MVPP21)
4406 mask = MVPP21_RXQ_POOL_SHORT_MASK;
4407 else
4408 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004409
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004410 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4411 val &= ~mask;
4412 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004413 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4414}
4415
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004416static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4417 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004418 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004419 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004420 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004421{
Thomas Petazzoni20396132017-03-07 16:53:00 +01004422 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004423 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004424
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004425 data = mvpp2_frag_alloc(bm_pool);
4426 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004427 return NULL;
4428
Thomas Petazzoni20396132017-03-07 16:53:00 +01004429 dma_addr = dma_map_single(port->dev->dev.parent, data,
4430 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4431 DMA_FROM_DEVICE);
4432 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004433 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004434 return NULL;
4435 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01004436 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004437 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004438
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004439 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004440}
4441
Marcin Wojtas3f518502014-07-10 16:52:13 -03004442/* Release buffer to BM */
4443static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004444 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004445 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004446{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004447 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004448
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004449 if (port->priv->hw_version == MVPP22) {
4450 u32 val = 0;
4451
4452 if (sizeof(dma_addr_t) == 8)
4453 val |= upper_32_bits(buf_dma_addr) &
4454 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4455
4456 if (sizeof(phys_addr_t) == 8)
4457 val |= (upper_32_bits(buf_phys_addr)
4458 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4459 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4460
Yan Markmancdcfeb02018-03-27 16:49:05 +02004461 mvpp2_percpu_write_relaxed(port->priv, cpu,
4462 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004463 }
4464
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004465 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4466 * returned in the "cookie" field of the RX
4467 * descriptor. Instead of storing the virtual address, we
4468 * store the physical address
4469 */
Yan Markmancdcfeb02018-03-27 16:49:05 +02004470 mvpp2_percpu_write_relaxed(port->priv, cpu,
4471 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4472 mvpp2_percpu_write_relaxed(port->priv, cpu,
4473 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004474
4475 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004476}
4477
Marcin Wojtas3f518502014-07-10 16:52:13 -03004478/* Allocate buffers for the pool */
4479static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4480 struct mvpp2_bm_pool *bm_pool, int buf_num)
4481{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004482 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01004483 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004484 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004485 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004486
4487 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4488 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4489
4490 if (buf_num < 0 ||
4491 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4492 netdev_err(port->dev,
4493 "cannot allocate %d buffers for pool %d\n",
4494 buf_num, bm_pool->id);
4495 return 0;
4496 }
4497
Marcin Wojtas3f518502014-07-10 16:52:13 -03004498 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004499 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4500 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004501 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004502 break;
4503
Thomas Petazzoni20396132017-03-07 16:53:00 +01004504 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004505 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004506 }
4507
4508 /* Update BM driver with number of buffers added to pool */
4509 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004510
4511 netdev_dbg(port->dev,
Stefan Chulski01d04932018-03-05 15:16:50 +01004512 "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
Marcin Wojtas3f518502014-07-10 16:52:13 -03004513 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4514
4515 netdev_dbg(port->dev,
Stefan Chulski01d04932018-03-05 15:16:50 +01004516 "pool %d: %d of %d buffers added\n",
Marcin Wojtas3f518502014-07-10 16:52:13 -03004517 bm_pool->id, i, buf_num);
4518 return i;
4519}
4520
4521/* Notify the driver that BM pool is being used as specific type and return the
4522 * pool pointer on success
4523 */
4524static struct mvpp2_bm_pool *
Stefan Chulski01d04932018-03-05 15:16:50 +01004525mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004526{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004527 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4528 int num;
4529
Stefan Chulski01d04932018-03-05 15:16:50 +01004530 if (pool >= MVPP2_BM_POOLS_NUM) {
4531 netdev_err(port->dev, "Invalid pool %d\n", pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004532 return NULL;
4533 }
4534
Marcin Wojtas3f518502014-07-10 16:52:13 -03004535 /* Allocate buffers in case BM pool is used as long pool, but packet
4536 * size doesn't match MTU or BM pool hasn't being used yet
4537 */
Stefan Chulski01d04932018-03-05 15:16:50 +01004538 if (new_pool->pkt_size == 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004539 int pkts_num;
4540
4541 /* Set default buffer number or free all the buffers in case
4542 * the pool is not empty
4543 */
4544 pkts_num = new_pool->buf_num;
4545 if (pkts_num == 0)
Stefan Chulski01d04932018-03-05 15:16:50 +01004546 pkts_num = mvpp2_pools[pool].buf_num;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004547 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004548 mvpp2_bm_bufs_free(port->dev->dev.parent,
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004549 port->priv, new_pool, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004550
4551 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004552 new_pool->frag_size =
4553 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4554 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004555
4556 /* Allocate buffers for this pool */
4557 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4558 if (num != pkts_num) {
4559 WARN(1, "pool %d: %d of %d allocated\n",
4560 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004561 return NULL;
4562 }
4563 }
4564
4565 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4566 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4567
Marcin Wojtas3f518502014-07-10 16:52:13 -03004568 return new_pool;
4569}
4570
4571/* Initialize pools for swf */
4572static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4573{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004574 int rxq;
Stefan Chulski576193f2018-03-05 15:16:54 +01004575 enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
4576
4577 /* If port pkt_size is higher than 1518B:
4578 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4579 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4580 */
4581 if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
4582 long_log_pool = MVPP2_BM_JUMBO;
4583 short_log_pool = MVPP2_BM_LONG;
4584 } else {
4585 long_log_pool = MVPP2_BM_LONG;
4586 short_log_pool = MVPP2_BM_SHORT;
4587 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004588
4589 if (!port->pool_long) {
4590 port->pool_long =
Stefan Chulski576193f2018-03-05 15:16:54 +01004591 mvpp2_bm_pool_use(port, long_log_pool,
4592 mvpp2_pools[long_log_pool].pkt_size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004593 if (!port->pool_long)
4594 return -ENOMEM;
4595
Stefan Chulski576193f2018-03-05 15:16:54 +01004596 port->pool_long->port_map |= BIT(port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004597
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004598 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004599 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4600 }
4601
4602 if (!port->pool_short) {
4603 port->pool_short =
Stefan Chulski576193f2018-03-05 15:16:54 +01004604 mvpp2_bm_pool_use(port, short_log_pool,
Colin Ian Kinge2e03162018-03-21 17:31:15 +00004605 mvpp2_pools[short_log_pool].pkt_size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004606 if (!port->pool_short)
4607 return -ENOMEM;
4608
Stefan Chulski576193f2018-03-05 15:16:54 +01004609 port->pool_short->port_map |= BIT(port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004610
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004611 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004612 mvpp2_rxq_short_pool_set(port, rxq,
4613 port->pool_short->id);
4614 }
4615
4616 return 0;
4617}
4618
4619static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4620{
4621 struct mvpp2_port *port = netdev_priv(dev);
Stefan Chulski576193f2018-03-05 15:16:54 +01004622 enum mvpp2_bm_pool_log_num new_long_pool;
4623 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004624
Stefan Chulski576193f2018-03-05 15:16:54 +01004625 /* If port MTU is higher than 1518B:
4626 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4627 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4628 */
4629 if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
4630 new_long_pool = MVPP2_BM_JUMBO;
4631 else
4632 new_long_pool = MVPP2_BM_LONG;
4633
4634 if (new_long_pool != port->pool_long->id) {
4635 /* Remove port from old short & long pool */
4636 port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
4637 port->pool_long->pkt_size);
4638 port->pool_long->port_map &= ~BIT(port->id);
4639 port->pool_long = NULL;
4640
4641 port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
4642 port->pool_short->pkt_size);
4643 port->pool_short->port_map &= ~BIT(port->id);
4644 port->pool_short = NULL;
4645
4646 port->pkt_size = pkt_size;
4647
4648 /* Add port to new short & long pool */
4649 mvpp2_swf_bm_pool_init(port);
4650
4651 /* Update L4 checksum when jumbo enable/disable on port */
4652 if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
4653 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
4654 dev->hw_features &= ~(NETIF_F_IP_CSUM |
4655 NETIF_F_IPV6_CSUM);
4656 } else {
4657 dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4658 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4659 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004660 }
4661
Marcin Wojtas3f518502014-07-10 16:52:13 -03004662 dev->mtu = mtu;
Stefan Chulski576193f2018-03-05 15:16:54 +01004663 dev->wanted_features = dev->features;
4664
Marcin Wojtas3f518502014-07-10 16:52:13 -03004665 netdev_update_features(dev);
4666 return 0;
4667}
4668
4669static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4670{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004671 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004672
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004673 for (i = 0; i < port->nqvecs; i++)
4674 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4675
Marcin Wojtas3f518502014-07-10 16:52:13 -03004676 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004677 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004678}
4679
4680static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4681{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004682 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004683
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004684 for (i = 0; i < port->nqvecs; i++)
4685 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4686
Marcin Wojtas3f518502014-07-10 16:52:13 -03004687 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004688 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4689}
4690
4691static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4692{
4693 struct mvpp2_port *port = qvec->port;
4694
4695 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4696 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4697}
4698
4699static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4700{
4701 struct mvpp2_port *port = qvec->port;
4702
4703 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4704 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004705}
4706
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004707/* Mask the current CPU's Rx/Tx interrupts
4708 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4709 * using smp_processor_id() is OK.
4710 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004711static void mvpp2_interrupts_mask(void *arg)
4712{
4713 struct mvpp2_port *port = arg;
4714
Thomas Petazzonia7868412017-03-07 16:53:13 +01004715 mvpp2_percpu_write(port->priv, smp_processor_id(),
4716 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004717}
4718
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004719/* Unmask the current CPU's Rx/Tx interrupts.
4720 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4721 * using smp_processor_id() is OK.
4722 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004723static void mvpp2_interrupts_unmask(void *arg)
4724{
4725 struct mvpp2_port *port = arg;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004726 u32 val;
4727
4728 val = MVPP2_CAUSE_MISC_SUM_MASK |
4729 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4730 if (port->has_tx_irqs)
4731 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004732
Thomas Petazzonia7868412017-03-07 16:53:13 +01004733 mvpp2_percpu_write(port->priv, smp_processor_id(),
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004734 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4735}
4736
4737static void
4738mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4739{
4740 u32 val;
4741 int i;
4742
4743 if (port->priv->hw_version != MVPP22)
4744 return;
4745
4746 if (mask)
4747 val = 0;
4748 else
4749 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4750
4751 for (i = 0; i < port->nqvecs; i++) {
4752 struct mvpp2_queue_vector *v = port->qvecs + i;
4753
4754 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4755 continue;
4756
4757 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4758 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4759 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004760}
4761
4762/* Port configuration routines */
4763
Antoine Ténartf84bf382017-08-22 19:08:27 +02004764static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4765{
4766 struct mvpp2 *priv = port->priv;
4767 u32 val;
4768
4769 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4770 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4771 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4772
4773 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4774 if (port->gop_id == 2)
4775 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4776 else if (port->gop_id == 3)
4777 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4778 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4779}
4780
4781static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4782{
4783 struct mvpp2 *priv = port->priv;
4784 u32 val;
4785
4786 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4787 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4788 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4789 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4790
4791 if (port->gop_id > 1) {
4792 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4793 if (port->gop_id == 2)
4794 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4795 else if (port->gop_id == 3)
4796 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4797 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4798 }
4799}
4800
4801static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4802{
4803 struct mvpp2 *priv = port->priv;
4804 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4805 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4806 u32 val;
4807
4808 /* XPCS */
4809 val = readl(xpcs + MVPP22_XPCS_CFG0);
4810 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4811 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4812 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4813 writel(val, xpcs + MVPP22_XPCS_CFG0);
4814
4815 /* MPCS */
4816 val = readl(mpcs + MVPP22_MPCS_CTRL);
4817 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4818 writel(val, mpcs + MVPP22_MPCS_CTRL);
4819
4820 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4821 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4822 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4823 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4824 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4825
4826 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4827 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4828 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4829}
4830
4831static int mvpp22_gop_init(struct mvpp2_port *port)
4832{
4833 struct mvpp2 *priv = port->priv;
4834 u32 val;
4835
4836 if (!priv->sysctrl_base)
4837 return 0;
4838
4839 switch (port->phy_interface) {
4840 case PHY_INTERFACE_MODE_RGMII:
4841 case PHY_INTERFACE_MODE_RGMII_ID:
4842 case PHY_INTERFACE_MODE_RGMII_RXID:
4843 case PHY_INTERFACE_MODE_RGMII_TXID:
4844 if (port->gop_id == 0)
4845 goto invalid_conf;
4846 mvpp22_gop_init_rgmii(port);
4847 break;
4848 case PHY_INTERFACE_MODE_SGMII:
4849 mvpp22_gop_init_sgmii(port);
4850 break;
4851 case PHY_INTERFACE_MODE_10GKR:
4852 if (port->gop_id != 0)
4853 goto invalid_conf;
4854 mvpp22_gop_init_10gkr(port);
4855 break;
4856 default:
4857 goto unsupported_conf;
4858 }
4859
4860 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4861 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4862 GENCONF_PORT_CTRL1_EN(port->gop_id);
4863 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4864
4865 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4866 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4867 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4868
4869 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4870 val |= GENCONF_SOFT_RESET1_GOP;
4871 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4872
4873unsupported_conf:
4874 return 0;
4875
4876invalid_conf:
4877 netdev_err(port->dev, "Invalid port configuration\n");
4878 return -EINVAL;
4879}
4880
Antoine Tenartfd3651b2017-09-01 11:04:54 +02004881static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4882{
4883 u32 val;
4884
4885 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4886 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4887 /* Enable the GMAC link status irq for this port */
4888 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4889 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4890 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4891 }
4892
4893 if (port->gop_id == 0) {
4894 /* Enable the XLG/GIG irqs for this port */
4895 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4896 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4897 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4898 else
4899 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4900 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4901 }
4902}
4903
4904static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4905{
4906 u32 val;
4907
4908 if (port->gop_id == 0) {
4909 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4910 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4911 MVPP22_XLG_EXT_INT_MASK_GIG);
4912 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4913 }
4914
4915 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4916 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4917 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4918 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4919 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4920 }
4921}
4922
4923static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4924{
4925 u32 val;
4926
4927 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4928 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4929 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4930 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4931 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4932 }
4933
4934 if (port->gop_id == 0) {
4935 val = readl(port->base + MVPP22_XLG_INT_MASK);
4936 val |= MVPP22_XLG_INT_MASK_LINK;
4937 writel(val, port->base + MVPP22_XLG_INT_MASK);
4938 }
4939
4940 mvpp22_gop_unmask_irq(port);
4941}
4942
Antoine Tenart542897d2017-08-30 10:29:15 +02004943static int mvpp22_comphy_init(struct mvpp2_port *port)
4944{
4945 enum phy_mode mode;
4946 int ret;
4947
4948 if (!port->comphy)
4949 return 0;
4950
4951 switch (port->phy_interface) {
4952 case PHY_INTERFACE_MODE_SGMII:
4953 mode = PHY_MODE_SGMII;
4954 break;
4955 case PHY_INTERFACE_MODE_10GKR:
4956 mode = PHY_MODE_10GKR;
4957 break;
4958 default:
4959 return -EINVAL;
4960 }
4961
4962 ret = phy_set_mode(port->comphy, mode);
4963 if (ret)
4964 return ret;
4965
4966 return phy_power_on(port->comphy);
4967}
4968
Antoine Ténart39193572017-08-22 19:08:24 +02004969static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port)
4970{
4971 u32 val;
4972
4973 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4974 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4975 val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL |
4976 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4977 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4978 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
Antoine Tenart1df22702017-09-01 11:04:52 +02004979 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004980 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4981 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
4982 MVPP22_CTRL4_SYNC_BYPASS_DIS |
4983 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4984 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4985 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
Antoine Ténart39193572017-08-22 19:08:24 +02004986 }
4987
4988 /* The port is connected to a copper PHY */
4989 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4990 val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
4991 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4992
4993 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4994 val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS |
4995 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4996 MVPP2_GMAC_AN_DUPLEX_EN;
4997 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4998 val |= MVPP2_GMAC_IN_BAND_AUTONEG;
4999 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5000}
5001
5002static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port)
5003{
5004 u32 val;
5005
5006 /* Force link down */
5007 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5008 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
5009 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
5010 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5011
5012 /* Set the GMAC in a reset state */
5013 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
5014 val |= MVPP2_GMAC_PORT_RESET_MASK;
5015 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5016
5017 /* Configure the PCS and in-band AN */
5018 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
5019 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5020 val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Tenart1df22702017-09-01 11:04:52 +02005021 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02005022 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Ténart39193572017-08-22 19:08:24 +02005023 }
5024 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5025
5026 mvpp2_port_mii_gmac_configure_mode(port);
5027
5028 /* Unset the GMAC reset state */
5029 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
5030 val &= ~MVPP2_GMAC_PORT_RESET_MASK;
5031 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5032
5033 /* Stop forcing link down */
5034 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5035 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
5036 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5037}
5038
Antoine Ténart77321952017-08-22 19:08:25 +02005039static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port)
5040{
5041 u32 val;
5042
5043 if (port->gop_id != 0)
5044 return;
5045
5046 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5047 val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
5048 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5049
5050 val = readl(port->base + MVPP22_XLG_CTRL4_REG);
5051 val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
5052 val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
5053 writel(val, port->base + MVPP22_XLG_CTRL4_REG);
5054}
5055
Thomas Petazzoni26975822017-03-07 16:53:14 +01005056static void mvpp22_port_mii_set(struct mvpp2_port *port)
5057{
5058 u32 val;
5059
Thomas Petazzoni26975822017-03-07 16:53:14 +01005060 /* Only GOP port 0 has an XLG MAC */
5061 if (port->gop_id == 0) {
5062 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
5063 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
Antoine Ténart725757a2017-06-12 16:01:39 +02005064
5065 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5066 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
5067 val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
5068 else
5069 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
5070
Thomas Petazzoni26975822017-03-07 16:53:14 +01005071 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
5072 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01005073}
5074
Marcin Wojtas3f518502014-07-10 16:52:13 -03005075static void mvpp2_port_mii_set(struct mvpp2_port *port)
5076{
Thomas Petazzoni26975822017-03-07 16:53:14 +01005077 if (port->priv->hw_version == MVPP22)
5078 mvpp22_port_mii_set(port);
5079
Antoine Tenart1df22702017-09-01 11:04:52 +02005080 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
Antoine Ténart39193572017-08-22 19:08:24 +02005081 port->phy_interface == PHY_INTERFACE_MODE_SGMII)
5082 mvpp2_port_mii_gmac_configure(port);
Antoine Ténart77321952017-08-22 19:08:25 +02005083 else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
5084 mvpp2_port_mii_xlg_configure(port);
Marcin Wojtas08a23752014-07-21 13:48:12 -03005085}
5086
5087static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
5088{
5089 u32 val;
5090
5091 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5092 val |= MVPP2_GMAC_FC_ADV_EN;
5093 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005094}
5095
5096static void mvpp2_port_enable(struct mvpp2_port *port)
5097{
5098 u32 val;
5099
Antoine Ténart725757a2017-06-12 16:01:39 +02005100 /* Only GOP port 0 has an XLG MAC */
5101 if (port->gop_id == 0 &&
5102 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5103 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5104 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5105 val |= MVPP22_XLG_CTRL0_PORT_EN |
5106 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
5107 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
5108 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5109 } else {
5110 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5111 val |= MVPP2_GMAC_PORT_EN_MASK;
5112 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
5113 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5114 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005115}
5116
5117static void mvpp2_port_disable(struct mvpp2_port *port)
5118{
5119 u32 val;
5120
Antoine Ténart725757a2017-06-12 16:01:39 +02005121 /* Only GOP port 0 has an XLG MAC */
5122 if (port->gop_id == 0 &&
5123 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5124 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5125 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5126 val &= ~(MVPP22_XLG_CTRL0_PORT_EN |
5127 MVPP22_XLG_CTRL0_MAC_RESET_DIS);
5128 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5129 } else {
5130 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5131 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
5132 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5133 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005134}
5135
5136/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
5137static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
5138{
5139 u32 val;
5140
5141 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
5142 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
5143 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5144}
5145
5146/* Configure loopback port */
5147static void mvpp2_port_loopback_set(struct mvpp2_port *port)
5148{
5149 u32 val;
5150
5151 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
5152
5153 if (port->speed == 1000)
5154 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
5155 else
5156 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
5157
5158 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
5159 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
5160 else
5161 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
5162
5163 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5164}
5165
Miquel Raynal118d6292017-11-06 22:56:53 +01005166struct mvpp2_ethtool_counter {
5167 unsigned int offset;
5168 const char string[ETH_GSTRING_LEN];
5169 bool reg_is_64b;
5170};
5171
5172static u64 mvpp2_read_count(struct mvpp2_port *port,
5173 const struct mvpp2_ethtool_counter *counter)
5174{
5175 u64 val;
5176
5177 val = readl(port->stats_base + counter->offset);
5178 if (counter->reg_is_64b)
5179 val += (u64)readl(port->stats_base + counter->offset + 4) << 32;
5180
5181 return val;
5182}
5183
5184/* Due to the fact that software statistics and hardware statistics are, by
5185 * design, incremented at different moments in the chain of packet processing,
5186 * it is very likely that incoming packets could have been dropped after being
5187 * counted by hardware but before reaching software statistics (most probably
5188 * multicast packets), and in the oppposite way, during transmission, FCS bytes
5189 * are added in between as well as TSO skb will be split and header bytes added.
5190 * Hence, statistics gathered from userspace with ifconfig (software) and
5191 * ethtool (hardware) cannot be compared.
5192 */
5193static const struct mvpp2_ethtool_counter mvpp2_ethtool_regs[] = {
5194 { MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
5195 { MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
5196 { MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
5197 { MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
5198 { MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
5199 { MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
5200 { MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
5201 { MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
5202 { MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
5203 { MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
5204 { MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
5205 { MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
5206 { MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
5207 { MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
5208 { MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
5209 { MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
5210 { MVPP2_MIB_FC_SENT, "fc_sent" },
5211 { MVPP2_MIB_FC_RCVD, "fc_received" },
5212 { MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
5213 { MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
5214 { MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
5215 { MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
5216 { MVPP2_MIB_JABBER_RCVD, "jabber_received" },
5217 { MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
5218 { MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
5219 { MVPP2_MIB_COLLISION, "collision" },
5220 { MVPP2_MIB_LATE_COLLISION, "late_collision" },
5221};
5222
5223static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
5224 u8 *data)
5225{
5226 if (sset == ETH_SS_STATS) {
5227 int i;
5228
5229 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5230 memcpy(data + i * ETH_GSTRING_LEN,
5231 &mvpp2_ethtool_regs[i].string, ETH_GSTRING_LEN);
5232 }
5233}
5234
5235static void mvpp2_gather_hw_statistics(struct work_struct *work)
5236{
5237 struct delayed_work *del_work = to_delayed_work(work);
Miquel Raynale5c500e2017-11-08 08:59:40 +01005238 struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
5239 stats_work);
Miquel Raynal118d6292017-11-06 22:56:53 +01005240 u64 *pstats;
Miquel Raynale5c500e2017-11-08 08:59:40 +01005241 int i;
Miquel Raynal118d6292017-11-06 22:56:53 +01005242
Miquel Raynale5c500e2017-11-08 08:59:40 +01005243 mutex_lock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005244
Miquel Raynale5c500e2017-11-08 08:59:40 +01005245 pstats = port->ethtool_stats;
5246 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5247 *pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
Miquel Raynal118d6292017-11-06 22:56:53 +01005248
5249 /* No need to read again the counters right after this function if it
5250 * was called asynchronously by the user (ie. use of ethtool).
5251 */
Miquel Raynale5c500e2017-11-08 08:59:40 +01005252 cancel_delayed_work(&port->stats_work);
5253 queue_delayed_work(port->priv->stats_queue, &port->stats_work,
Miquel Raynal118d6292017-11-06 22:56:53 +01005254 MVPP2_MIB_COUNTERS_STATS_DELAY);
5255
Miquel Raynale5c500e2017-11-08 08:59:40 +01005256 mutex_unlock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005257}
5258
5259static void mvpp2_ethtool_get_stats(struct net_device *dev,
5260 struct ethtool_stats *stats, u64 *data)
5261{
5262 struct mvpp2_port *port = netdev_priv(dev);
5263
Miquel Raynale5c500e2017-11-08 08:59:40 +01005264 /* Update statistics for the given port, then take the lock to avoid
5265 * concurrent accesses on the ethtool_stats structure during its copy.
5266 */
5267 mvpp2_gather_hw_statistics(&port->stats_work.work);
Miquel Raynal118d6292017-11-06 22:56:53 +01005268
Miquel Raynale5c500e2017-11-08 08:59:40 +01005269 mutex_lock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005270 memcpy(data, port->ethtool_stats,
5271 sizeof(u64) * ARRAY_SIZE(mvpp2_ethtool_regs));
Miquel Raynale5c500e2017-11-08 08:59:40 +01005272 mutex_unlock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005273}
5274
5275static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
5276{
5277 if (sset == ETH_SS_STATS)
5278 return ARRAY_SIZE(mvpp2_ethtool_regs);
5279
5280 return -EOPNOTSUPP;
5281}
5282
Marcin Wojtas3f518502014-07-10 16:52:13 -03005283static void mvpp2_port_reset(struct mvpp2_port *port)
5284{
5285 u32 val;
Miquel Raynal118d6292017-11-06 22:56:53 +01005286 unsigned int i;
5287
5288 /* Read the GOP statistics to reset the hardware counters */
5289 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5290 mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005291
5292 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5293 ~MVPP2_GMAC_PORT_RESET_MASK;
5294 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5295
5296 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5297 MVPP2_GMAC_PORT_RESET_MASK)
5298 continue;
5299}
5300
5301/* Change maximum receive size of the port */
5302static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
5303{
5304 u32 val;
5305
5306 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5307 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
5308 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
5309 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
5310 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5311}
5312
Stefan Chulski76eb1b12017-08-22 19:08:26 +02005313/* Change maximum receive size of the port */
5314static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
5315{
5316 u32 val;
5317
5318 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
5319 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
5320 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
Antoine Ténartec15ecd2017-08-25 15:24:46 +02005321 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
Stefan Chulski76eb1b12017-08-22 19:08:26 +02005322 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
5323}
5324
Marcin Wojtas3f518502014-07-10 16:52:13 -03005325/* Set defaults to the MVPP2 port */
5326static void mvpp2_defaults_set(struct mvpp2_port *port)
5327{
5328 int tx_port_num, val, queue, ptxq, lrxq;
5329
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01005330 if (port->priv->hw_version == MVPP21) {
5331 /* Configure port to loopback if needed */
5332 if (port->flags & MVPP2_F_LOOPBACK)
5333 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005334
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01005335 /* Update TX FIFO MIN Threshold */
5336 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5337 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
5338 /* Min. TX threshold must be less than minimal packet length */
5339 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
5340 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5341 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005342
5343 /* Disable Legacy WRR, Disable EJP, Release from reset */
5344 tx_port_num = mvpp2_egress_port(port);
5345 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
5346 tx_port_num);
5347 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
5348
5349 /* Close bandwidth for all queues */
5350 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
5351 ptxq = mvpp2_txq_phys(port->id, queue);
5352 mvpp2_write(port->priv,
5353 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
5354 }
5355
5356 /* Set refill period to 1 usec, refill tokens
5357 * and bucket size to maximum
5358 */
5359 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
5360 port->priv->tclk / USEC_PER_SEC);
5361 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
5362 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
5363 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
5364 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
5365 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
5366 val = MVPP2_TXP_TOKEN_SIZE_MAX;
5367 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5368
5369 /* Set MaximumLowLatencyPacketSize value to 256 */
5370 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
5371 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
5372 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
5373
5374 /* Enable Rx cache snoop */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005375 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005376 queue = port->rxqs[lrxq]->id;
5377 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5378 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
5379 MVPP2_SNOOP_BUF_HDR_MASK;
5380 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5381 }
5382
5383 /* At default, mask all interrupts to all present cpus */
5384 mvpp2_interrupts_disable(port);
5385}
5386
5387/* Enable/disable receiving packets */
5388static void mvpp2_ingress_enable(struct mvpp2_port *port)
5389{
5390 u32 val;
5391 int lrxq, queue;
5392
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005393 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005394 queue = port->rxqs[lrxq]->id;
5395 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5396 val &= ~MVPP2_RXQ_DISABLE_MASK;
5397 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5398 }
5399}
5400
5401static void mvpp2_ingress_disable(struct mvpp2_port *port)
5402{
5403 u32 val;
5404 int lrxq, queue;
5405
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005406 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005407 queue = port->rxqs[lrxq]->id;
5408 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5409 val |= MVPP2_RXQ_DISABLE_MASK;
5410 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5411 }
5412}
5413
5414/* Enable transmit via physical egress queue
5415 * - HW starts take descriptors from DRAM
5416 */
5417static void mvpp2_egress_enable(struct mvpp2_port *port)
5418{
5419 u32 qmap;
5420 int queue;
5421 int tx_port_num = mvpp2_egress_port(port);
5422
5423 /* Enable all initialized TXs. */
5424 qmap = 0;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005425 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005426 struct mvpp2_tx_queue *txq = port->txqs[queue];
5427
Markus Elfringdbbb2f02017-04-17 14:07:52 +02005428 if (txq->descs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005429 qmap |= (1 << queue);
5430 }
5431
5432 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5433 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
5434}
5435
5436/* Disable transmit via physical egress queue
5437 * - HW doesn't take descriptors from DRAM
5438 */
5439static void mvpp2_egress_disable(struct mvpp2_port *port)
5440{
5441 u32 reg_data;
5442 int delay;
5443 int tx_port_num = mvpp2_egress_port(port);
5444
5445 /* Issue stop command for active channels only */
5446 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5447 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
5448 MVPP2_TXP_SCHED_ENQ_MASK;
5449 if (reg_data != 0)
5450 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
5451 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
5452
5453 /* Wait for all Tx activity to terminate. */
5454 delay = 0;
5455 do {
5456 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
5457 netdev_warn(port->dev,
5458 "Tx stop timed out, status=0x%08x\n",
5459 reg_data);
5460 break;
5461 }
5462 mdelay(1);
5463 delay++;
5464
5465 /* Check port TX Command register that all
5466 * Tx queues are stopped
5467 */
5468 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
5469 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
5470}
5471
5472/* Rx descriptors helper methods */
5473
5474/* Get number of Rx descriptors occupied by received packets */
5475static inline int
5476mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
5477{
5478 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
5479
5480 return val & MVPP2_RXQ_OCCUPIED_MASK;
5481}
5482
5483/* Update Rx queue status with the number of occupied and available
5484 * Rx descriptor slots.
5485 */
5486static inline void
5487mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
5488 int used_count, int free_count)
5489{
5490 /* Decrement the number of used descriptors and increment count
5491 * increment the number of free descriptors.
5492 */
5493 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
5494
5495 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
5496}
5497
5498/* Get pointer to next RX descriptor to be processed by SW */
5499static inline struct mvpp2_rx_desc *
5500mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
5501{
5502 int rx_desc = rxq->next_desc_to_proc;
5503
5504 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
5505 prefetch(rxq->descs + rxq->next_desc_to_proc);
5506 return rxq->descs + rx_desc;
5507}
5508
5509/* Set rx queue offset */
5510static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
5511 int prxq, int offset)
5512{
5513 u32 val;
5514
5515 /* Convert offset from bytes to units of 32 bytes */
5516 offset = offset >> 5;
5517
5518 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
5519 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
5520
5521 /* Offset is in */
5522 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
5523 MVPP2_RXQ_PACKET_OFFSET_MASK);
5524
5525 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
5526}
5527
Marcin Wojtas3f518502014-07-10 16:52:13 -03005528/* Tx descriptors helper methods */
5529
Marcin Wojtas3f518502014-07-10 16:52:13 -03005530/* Get pointer to next Tx descriptor to be processed (send) by HW */
5531static struct mvpp2_tx_desc *
5532mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
5533{
5534 int tx_desc = txq->next_desc_to_proc;
5535
5536 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
5537 return txq->descs + tx_desc;
5538}
5539
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005540/* Update HW with number of aggregated Tx descriptors to be sent
5541 *
5542 * Called only from mvpp2_tx(), so migration is disabled, using
5543 * smp_processor_id() is OK.
5544 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005545static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
5546{
5547 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005548 mvpp2_percpu_write(port->priv, smp_processor_id(),
5549 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005550}
5551
5552
5553/* Check if there are enough free descriptors in aggregated txq.
5554 * If not, update the number of occupied descriptors and repeat the check.
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005555 *
5556 * Called only from mvpp2_tx(), so migration is disabled, using
5557 * smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005558 */
5559static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5560 struct mvpp2_tx_queue *aggr_txq, int num)
5561{
Antoine Tenart02856a32017-10-30 11:23:32 +01005562 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005563 /* Update number of occupied aggregated Tx descriptors */
5564 int cpu = smp_processor_id();
Yan Markmancdcfeb02018-03-27 16:49:05 +02005565 u32 val = mvpp2_read_relaxed(priv,
5566 MVPP2_AGGR_TXQ_STATUS_REG(cpu));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005567
5568 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
5569 }
5570
Antoine Tenart02856a32017-10-30 11:23:32 +01005571 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005572 return -ENOMEM;
5573
5574 return 0;
5575}
5576
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005577/* Reserved Tx descriptors allocation request
5578 *
5579 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5580 * only by mvpp2_tx(), so migration is disabled, using
5581 * smp_processor_id() is OK.
5582 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005583static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5584 struct mvpp2_tx_queue *txq, int num)
5585{
5586 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005587 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005588
5589 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Yan Markmancdcfeb02018-03-27 16:49:05 +02005590 mvpp2_percpu_write_relaxed(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005591
Yan Markmancdcfeb02018-03-27 16:49:05 +02005592 val = mvpp2_percpu_read_relaxed(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005593
5594 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5595}
5596
5597/* Check if there are enough reserved descriptors for transmission.
5598 * If not, request chunk of reserved descriptors and check again.
5599 */
5600static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5601 struct mvpp2_tx_queue *txq,
5602 struct mvpp2_txq_pcpu *txq_pcpu,
5603 int num)
5604{
5605 int req, cpu, desc_count;
5606
5607 if (txq_pcpu->reserved_num >= num)
5608 return 0;
5609
5610 /* Not enough descriptors reserved! Update the reserved descriptor
5611 * count and check again.
5612 */
5613
5614 desc_count = 0;
5615 /* Compute total of used descriptors */
5616 for_each_present_cpu(cpu) {
5617 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5618
5619 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5620 desc_count += txq_pcpu_aux->count;
5621 desc_count += txq_pcpu_aux->reserved_num;
5622 }
5623
5624 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5625 desc_count += req;
5626
5627 if (desc_count >
5628 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5629 return -ENOMEM;
5630
5631 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5632
5633 /* OK, the descriptor cound has been updated: check again. */
5634 if (txq_pcpu->reserved_num < num)
5635 return -ENOMEM;
5636 return 0;
5637}
5638
5639/* Release the last allocated Tx descriptor. Useful to handle DMA
5640 * mapping failures in the Tx path.
5641 */
5642static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5643{
5644 if (txq->next_desc_to_proc == 0)
5645 txq->next_desc_to_proc = txq->last_desc - 1;
5646 else
5647 txq->next_desc_to_proc--;
5648}
5649
5650/* Set Tx descriptors fields relevant for CSUM calculation */
5651static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5652 int ip_hdr_len, int l4_proto)
5653{
5654 u32 command;
5655
5656 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5657 * G_L4_chk, L4_type required only for checksum calculation
5658 */
5659 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5660 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5661 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5662
5663 if (l3_proto == swab16(ETH_P_IP)) {
5664 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5665 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5666 } else {
5667 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5668 }
5669
5670 if (l4_proto == IPPROTO_TCP) {
5671 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5672 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5673 } else if (l4_proto == IPPROTO_UDP) {
5674 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5675 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5676 } else {
5677 command |= MVPP2_TXD_L4_CSUM_NOT;
5678 }
5679
5680 return command;
5681}
5682
5683/* Get number of sent descriptors and decrement counter.
5684 * The number of sent descriptors is returned.
5685 * Per-CPU access
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005686 *
5687 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5688 * (migration disabled) and from the TX completion tasklet (migration
5689 * disabled) so using smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005690 */
5691static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5692 struct mvpp2_tx_queue *txq)
5693{
5694 u32 val;
5695
5696 /* Reading status reg resets transmitted descriptor counter */
Yan Markmancdcfeb02018-03-27 16:49:05 +02005697 val = mvpp2_percpu_read_relaxed(port->priv, smp_processor_id(),
5698 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005699
5700 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5701 MVPP2_TRANSMITTED_COUNT_OFFSET;
5702}
5703
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005704/* Called through on_each_cpu(), so runs on all CPUs, with migration
5705 * disabled, therefore using smp_processor_id() is OK.
5706 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005707static void mvpp2_txq_sent_counter_clear(void *arg)
5708{
5709 struct mvpp2_port *port = arg;
5710 int queue;
5711
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005712 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005713 int id = port->txqs[queue]->id;
5714
Thomas Petazzonia7868412017-03-07 16:53:13 +01005715 mvpp2_percpu_read(port->priv, smp_processor_id(),
5716 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005717 }
5718}
5719
5720/* Set max sizes for Tx queues */
5721static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5722{
5723 u32 val, size, mtu;
5724 int txq, tx_port_num;
5725
5726 mtu = port->pkt_size * 8;
5727 if (mtu > MVPP2_TXP_MTU_MAX)
5728 mtu = MVPP2_TXP_MTU_MAX;
5729
5730 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5731 mtu = 3 * mtu;
5732
5733 /* Indirect access to registers */
5734 tx_port_num = mvpp2_egress_port(port);
5735 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5736
5737 /* Set MTU */
5738 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5739 val &= ~MVPP2_TXP_MTU_MAX;
5740 val |= mtu;
5741 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5742
5743 /* TXP token size and all TXQs token size must be larger that MTU */
5744 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5745 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5746 if (size < mtu) {
5747 size = mtu;
5748 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5749 val |= size;
5750 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5751 }
5752
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005753 for (txq = 0; txq < port->ntxqs; txq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005754 val = mvpp2_read(port->priv,
5755 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5756 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5757
5758 if (size < mtu) {
5759 size = mtu;
5760 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5761 val |= size;
5762 mvpp2_write(port->priv,
5763 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5764 val);
5765 }
5766 }
5767}
5768
5769/* Set the number of packets that will be received before Rx interrupt
5770 * will be generated by HW.
5771 */
5772static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005773 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005774{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005775 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005776
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01005777 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5778 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005779
Thomas Petazzonia7868412017-03-07 16:53:13 +01005780 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5781 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5782 rxq->pkts_coal);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005783
5784 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005785}
5786
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005787/* For some reason in the LSP this is done on each CPU. Why ? */
5788static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5789 struct mvpp2_tx_queue *txq)
5790{
5791 int cpu = get_cpu();
5792 u32 val;
5793
5794 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5795 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5796
5797 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5798 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5799 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5800
5801 put_cpu();
5802}
5803
Thomas Petazzoniab426762017-02-21 11:28:04 +01005804static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5805{
5806 u64 tmp = (u64)clk_hz * usec;
5807
5808 do_div(tmp, USEC_PER_SEC);
5809
5810 return tmp > U32_MAX ? U32_MAX : tmp;
5811}
5812
5813static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5814{
5815 u64 tmp = (u64)cycles * USEC_PER_SEC;
5816
5817 do_div(tmp, clk_hz);
5818
5819 return tmp > U32_MAX ? U32_MAX : tmp;
5820}
5821
Marcin Wojtas3f518502014-07-10 16:52:13 -03005822/* Set the time delay in usec before Rx interrupt */
5823static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005824 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005825{
Thomas Petazzoniab426762017-02-21 11:28:04 +01005826 unsigned long freq = port->priv->tclk;
5827 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005828
Thomas Petazzoniab426762017-02-21 11:28:04 +01005829 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5830 rxq->time_coal =
5831 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5832
5833 /* re-evaluate to get actual register value */
5834 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5835 }
5836
Marcin Wojtas3f518502014-07-10 16:52:13 -03005837 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005838}
5839
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005840static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5841{
5842 unsigned long freq = port->priv->tclk;
5843 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5844
5845 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5846 port->tx_time_coal =
5847 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5848
5849 /* re-evaluate to get actual register value */
5850 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5851 }
5852
5853 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5854}
5855
Marcin Wojtas3f518502014-07-10 16:52:13 -03005856/* Free Tx queue skbuffs */
5857static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5858 struct mvpp2_tx_queue *txq,
5859 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5860{
5861 int i;
5862
5863 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01005864 struct mvpp2_txq_pcpu_buf *tx_buf =
5865 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005866
Antoine Tenart20920262017-10-23 15:24:30 +02005867 if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
5868 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
5869 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01005870 if (tx_buf->skb)
5871 dev_kfree_skb_any(tx_buf->skb);
5872
5873 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005874 }
5875}
5876
5877static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5878 u32 cause)
5879{
5880 int queue = fls(cause) - 1;
5881
5882 return port->rxqs[queue];
5883}
5884
5885static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5886 u32 cause)
5887{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005888 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005889
5890 return port->txqs[queue];
5891}
5892
5893/* Handle end of transmission */
5894static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5895 struct mvpp2_txq_pcpu *txq_pcpu)
5896{
5897 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5898 int tx_done;
5899
5900 if (txq_pcpu->cpu != smp_processor_id())
5901 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5902
5903 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5904 if (!tx_done)
5905 return;
5906 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5907
5908 txq_pcpu->count -= tx_done;
5909
5910 if (netif_tx_queue_stopped(nq))
Antoine Tenart1d17db02017-10-30 11:23:31 +01005911 if (txq_pcpu->count <= txq_pcpu->wake_threshold)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005912 netif_tx_wake_queue(nq);
5913}
5914
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005915static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5916 int cpu)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005917{
5918 struct mvpp2_tx_queue *txq;
5919 struct mvpp2_txq_pcpu *txq_pcpu;
5920 unsigned int tx_todo = 0;
5921
5922 while (cause) {
5923 txq = mvpp2_get_tx_queue(port, cause);
5924 if (!txq)
5925 break;
5926
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005927 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005928
5929 if (txq_pcpu->count) {
5930 mvpp2_txq_done(port, txq, txq_pcpu);
5931 tx_todo += txq_pcpu->count;
5932 }
5933
5934 cause &= ~(1 << txq->log_id);
5935 }
5936 return tx_todo;
5937}
5938
Marcin Wojtas3f518502014-07-10 16:52:13 -03005939/* Rx/Tx queue initialization/cleanup methods */
5940
5941/* Allocate and initialize descriptors for aggr TXQ */
5942static int mvpp2_aggr_txq_init(struct platform_device *pdev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005943 struct mvpp2_tx_queue *aggr_txq, int cpu,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005944 struct mvpp2 *priv)
5945{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005946 u32 txq_dma;
5947
Marcin Wojtas3f518502014-07-10 16:52:13 -03005948 /* Allocate memory for TX descriptors */
Yan Markmana154f8e2017-11-30 10:49:46 +01005949 aggr_txq->descs = dma_zalloc_coherent(&pdev->dev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005950 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005951 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005952 if (!aggr_txq->descs)
5953 return -ENOMEM;
5954
Antoine Tenart02856a32017-10-30 11:23:32 +01005955 aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005956
5957 /* Aggr TXQ no reset WA */
5958 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5959 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5960
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005961 /* Set Tx descriptors queue starting address indirect
5962 * access
5963 */
5964 if (priv->hw_version == MVPP21)
5965 txq_dma = aggr_txq->descs_dma;
5966 else
5967 txq_dma = aggr_txq->descs_dma >>
5968 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5969
5970 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Antoine Ténart85affd72017-08-23 09:46:55 +02005971 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5972 MVPP2_AGGR_TXQ_SIZE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005973
5974 return 0;
5975}
5976
5977/* Create a specified Rx queue */
5978static int mvpp2_rxq_init(struct mvpp2_port *port,
5979 struct mvpp2_rx_queue *rxq)
5980
5981{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005982 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005983 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005984
Marcin Wojtas3f518502014-07-10 16:52:13 -03005985 rxq->size = port->rx_ring_size;
5986
5987 /* Allocate memory for RX descriptors */
5988 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5989 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005990 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005991 if (!rxq->descs)
5992 return -ENOMEM;
5993
Marcin Wojtas3f518502014-07-10 16:52:13 -03005994 rxq->last_desc = rxq->size - 1;
5995
5996 /* Zero occupied and non-occupied counters - direct access */
5997 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5998
5999 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006000 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006001 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01006002 if (port->priv->hw_version == MVPP21)
6003 rxq_dma = rxq->descs_dma;
6004 else
6005 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006006 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
6007 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
6008 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006009 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006010
6011 /* Set Offset */
6012 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
6013
6014 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01006015 mvpp2_rx_pkts_coal_set(port, rxq);
6016 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006017
6018 /* Add number of descriptors ready for receiving packets */
6019 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
6020
6021 return 0;
6022}
6023
6024/* Push packets received by the RXQ to BM pool */
6025static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
6026 struct mvpp2_rx_queue *rxq)
6027{
6028 int rx_received, i;
6029
6030 rx_received = mvpp2_rxq_received(port, rxq->id);
6031 if (!rx_received)
6032 return;
6033
6034 for (i = 0; i < rx_received; i++) {
6035 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006036 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6037 int pool;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006038
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006039 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6040 MVPP2_RXD_BM_POOL_ID_OFFS;
6041
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006042 mvpp2_bm_pool_put(port, pool,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006043 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
6044 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006045 }
6046 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
6047}
6048
6049/* Cleanup Rx queue */
6050static void mvpp2_rxq_deinit(struct mvpp2_port *port,
6051 struct mvpp2_rx_queue *rxq)
6052{
Thomas Petazzonia7868412017-03-07 16:53:13 +01006053 int cpu;
6054
Marcin Wojtas3f518502014-07-10 16:52:13 -03006055 mvpp2_rxq_drop_pkts(port, rxq);
6056
6057 if (rxq->descs)
6058 dma_free_coherent(port->dev->dev.parent,
6059 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
6060 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006061 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006062
6063 rxq->descs = NULL;
6064 rxq->last_desc = 0;
6065 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006066 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006067
6068 /* Clear Rx descriptors queue starting address and size;
6069 * free descriptor number
6070 */
6071 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006072 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006073 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
6074 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
6075 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006076 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006077}
6078
6079/* Create and initialize a Tx queue */
6080static int mvpp2_txq_init(struct mvpp2_port *port,
6081 struct mvpp2_tx_queue *txq)
6082{
6083 u32 val;
6084 int cpu, desc, desc_per_txq, tx_port_num;
6085 struct mvpp2_txq_pcpu *txq_pcpu;
6086
6087 txq->size = port->tx_ring_size;
6088
6089 /* Allocate memory for Tx descriptors */
6090 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
6091 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006092 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006093 if (!txq->descs)
6094 return -ENOMEM;
6095
Marcin Wojtas3f518502014-07-10 16:52:13 -03006096 txq->last_desc = txq->size - 1;
6097
6098 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006099 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006100 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6101 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
6102 txq->descs_dma);
6103 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
6104 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
6105 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
6106 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
6107 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
6108 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006109 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006110 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006111
6112 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
6113 * for each existing TXQ.
6114 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
6115 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
6116 */
6117 desc_per_txq = 16;
6118 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
6119 (txq->log_id * desc_per_txq);
6120
Thomas Petazzonia7868412017-03-07 16:53:13 +01006121 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
6122 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
6123 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006124 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006125
6126 /* WRR / EJP configuration - indirect access */
6127 tx_port_num = mvpp2_egress_port(port);
6128 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
6129
6130 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
6131 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
6132 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
6133 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
6134 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
6135
6136 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
6137 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
6138 val);
6139
6140 for_each_present_cpu(cpu) {
6141 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6142 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02006143 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
6144 sizeof(*txq_pcpu->buffs),
6145 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01006146 if (!txq_pcpu->buffs)
Antoine Tenartba2d8d82017-11-28 14:19:48 +01006147 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006148
6149 txq_pcpu->count = 0;
6150 txq_pcpu->reserved_num = 0;
6151 txq_pcpu->txq_put_index = 0;
6152 txq_pcpu->txq_get_index = 0;
Antoine Tenartb70d4a52017-12-11 09:13:25 +01006153 txq_pcpu->tso_headers = NULL;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006154
Antoine Tenart1d17db02017-10-30 11:23:31 +01006155 txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
6156 txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
6157
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006158 txq_pcpu->tso_headers =
6159 dma_alloc_coherent(port->dev->dev.parent,
Yan Markman822eaf72017-10-23 15:24:29 +02006160 txq_pcpu->size * TSO_HEADER_SIZE,
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006161 &txq_pcpu->tso_headers_dma,
6162 GFP_KERNEL);
6163 if (!txq_pcpu->tso_headers)
Antoine Tenartba2d8d82017-11-28 14:19:48 +01006164 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006165 }
6166
6167 return 0;
6168}
6169
6170/* Free allocated TXQ resources */
6171static void mvpp2_txq_deinit(struct mvpp2_port *port,
6172 struct mvpp2_tx_queue *txq)
6173{
6174 struct mvpp2_txq_pcpu *txq_pcpu;
6175 int cpu;
6176
6177 for_each_present_cpu(cpu) {
6178 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01006179 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006180
Antoine Tenartb70d4a52017-12-11 09:13:25 +01006181 if (txq_pcpu->tso_headers)
6182 dma_free_coherent(port->dev->dev.parent,
6183 txq_pcpu->size * TSO_HEADER_SIZE,
6184 txq_pcpu->tso_headers,
6185 txq_pcpu->tso_headers_dma);
6186
6187 txq_pcpu->tso_headers = NULL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006188 }
6189
6190 if (txq->descs)
6191 dma_free_coherent(port->dev->dev.parent,
6192 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006193 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006194
6195 txq->descs = NULL;
6196 txq->last_desc = 0;
6197 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006198 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006199
6200 /* Set minimum bandwidth for disabled TXQs */
6201 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
6202
6203 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006204 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006205 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6206 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
6207 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006208 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006209}
6210
6211/* Cleanup Tx ports */
6212static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
6213{
6214 struct mvpp2_txq_pcpu *txq_pcpu;
6215 int delay, pending, cpu;
6216 u32 val;
6217
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006218 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006219 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6220 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006221 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006222 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006223
6224 /* The napi queue has been stopped so wait for all packets
6225 * to be transmitted.
6226 */
6227 delay = 0;
6228 do {
6229 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
6230 netdev_warn(port->dev,
6231 "port %d: cleaning queue %d timed out\n",
6232 port->id, txq->log_id);
6233 break;
6234 }
6235 mdelay(1);
6236 delay++;
6237
Thomas Petazzonia7868412017-03-07 16:53:13 +01006238 pending = mvpp2_percpu_read(port->priv, cpu,
6239 MVPP2_TXQ_PENDING_REG);
6240 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006241 } while (pending);
6242
6243 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006244 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006245 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006246
6247 for_each_present_cpu(cpu) {
6248 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6249
6250 /* Release all packets */
6251 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
6252
6253 /* Reset queue */
6254 txq_pcpu->count = 0;
6255 txq_pcpu->txq_put_index = 0;
6256 txq_pcpu->txq_get_index = 0;
6257 }
6258}
6259
6260/* Cleanup all Tx queues */
6261static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
6262{
6263 struct mvpp2_tx_queue *txq;
6264 int queue;
6265 u32 val;
6266
6267 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
6268
6269 /* Reset Tx ports and delete Tx queues */
6270 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
6271 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6272
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006273 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006274 txq = port->txqs[queue];
6275 mvpp2_txq_clean(port, txq);
6276 mvpp2_txq_deinit(port, txq);
6277 }
6278
6279 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6280
6281 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
6282 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6283}
6284
6285/* Cleanup all Rx queues */
6286static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
6287{
6288 int queue;
6289
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006290 for (queue = 0; queue < port->nrxqs; queue++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006291 mvpp2_rxq_deinit(port, port->rxqs[queue]);
6292}
6293
6294/* Init all Rx queues for port */
6295static int mvpp2_setup_rxqs(struct mvpp2_port *port)
6296{
6297 int queue, err;
6298
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006299 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006300 err = mvpp2_rxq_init(port, port->rxqs[queue]);
6301 if (err)
6302 goto err_cleanup;
6303 }
6304 return 0;
6305
6306err_cleanup:
6307 mvpp2_cleanup_rxqs(port);
6308 return err;
6309}
6310
6311/* Init all tx queues for port */
6312static int mvpp2_setup_txqs(struct mvpp2_port *port)
6313{
6314 struct mvpp2_tx_queue *txq;
6315 int queue, err;
6316
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006317 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006318 txq = port->txqs[queue];
6319 err = mvpp2_txq_init(port, txq);
6320 if (err)
6321 goto err_cleanup;
6322 }
6323
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006324 if (port->has_tx_irqs) {
6325 mvpp2_tx_time_coal_set(port);
6326 for (queue = 0; queue < port->ntxqs; queue++) {
6327 txq = port->txqs[queue];
6328 mvpp2_tx_pkts_coal_set(port, txq);
6329 }
6330 }
6331
Marcin Wojtas3f518502014-07-10 16:52:13 -03006332 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6333 return 0;
6334
6335err_cleanup:
6336 mvpp2_cleanup_txqs(port);
6337 return err;
6338}
6339
6340/* The callback for per-port interrupt */
6341static irqreturn_t mvpp2_isr(int irq, void *dev_id)
6342{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006343 struct mvpp2_queue_vector *qv = dev_id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006344
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006345 mvpp2_qvec_interrupt_disable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006346
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006347 napi_schedule(&qv->napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006348
6349 return IRQ_HANDLED;
6350}
6351
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006352/* Per-port interrupt for link status changes */
6353static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
6354{
6355 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
6356 struct net_device *dev = port->dev;
6357 bool event = false, link = false;
6358 u32 val;
6359
6360 mvpp22_gop_mask_irq(port);
6361
6362 if (port->gop_id == 0 &&
6363 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
6364 val = readl(port->base + MVPP22_XLG_INT_STAT);
6365 if (val & MVPP22_XLG_INT_STAT_LINK) {
6366 event = true;
6367 val = readl(port->base + MVPP22_XLG_STATUS);
6368 if (val & MVPP22_XLG_STATUS_LINK_UP)
6369 link = true;
6370 }
6371 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
6372 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
6373 val = readl(port->base + MVPP22_GMAC_INT_STAT);
6374 if (val & MVPP22_GMAC_INT_STAT_LINK) {
6375 event = true;
6376 val = readl(port->base + MVPP2_GMAC_STATUS0);
6377 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
6378 link = true;
6379 }
6380 }
6381
6382 if (!netif_running(dev) || !event)
6383 goto handled;
6384
6385 if (link) {
6386 mvpp2_interrupts_enable(port);
6387
6388 mvpp2_egress_enable(port);
6389 mvpp2_ingress_enable(port);
6390 netif_carrier_on(dev);
6391 netif_tx_wake_all_queues(dev);
6392 } else {
6393 netif_tx_stop_all_queues(dev);
6394 netif_carrier_off(dev);
6395 mvpp2_ingress_disable(port);
6396 mvpp2_egress_disable(port);
6397
6398 mvpp2_interrupts_disable(port);
6399 }
6400
6401handled:
6402 mvpp22_gop_unmask_irq(port);
6403 return IRQ_HANDLED;
6404}
6405
Antoine Tenart65a2c092017-08-30 10:29:18 +02006406static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port,
6407 struct phy_device *phydev)
6408{
6409 u32 val;
6410
6411 if (port->phy_interface != PHY_INTERFACE_MODE_RGMII &&
6412 port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID &&
6413 port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID &&
6414 port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID &&
6415 port->phy_interface != PHY_INTERFACE_MODE_SGMII)
6416 return;
6417
6418 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6419 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
6420 MVPP2_GMAC_CONFIG_GMII_SPEED |
6421 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
6422 MVPP2_GMAC_AN_SPEED_EN |
6423 MVPP2_GMAC_AN_DUPLEX_EN);
6424
6425 if (phydev->duplex)
6426 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
6427
6428 if (phydev->speed == SPEED_1000)
6429 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
6430 else if (phydev->speed == SPEED_100)
6431 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
6432
6433 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Antoine Tenart65a2c092017-08-30 10:29:18 +02006434}
6435
Marcin Wojtas3f518502014-07-10 16:52:13 -03006436/* Adjust link */
6437static void mvpp2_link_event(struct net_device *dev)
6438{
6439 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02006440 struct phy_device *phydev = dev->phydev;
Antoine Tenart89273bc2017-08-30 10:29:19 +02006441 bool link_reconfigured = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006442 u32 val;
6443
6444 if (phydev->link) {
Antoine Tenart89273bc2017-08-30 10:29:19 +02006445 if (port->phy_interface != phydev->interface && port->comphy) {
6446 /* disable current port for reconfiguration */
6447 mvpp2_interrupts_disable(port);
6448 netif_carrier_off(port->dev);
6449 mvpp2_port_disable(port);
6450 phy_power_off(port->comphy);
6451
6452 /* comphy reconfiguration */
6453 port->phy_interface = phydev->interface;
6454 mvpp22_comphy_init(port);
6455
6456 /* gop/mac reconfiguration */
6457 mvpp22_gop_init(port);
6458 mvpp2_port_mii_set(port);
6459
6460 link_reconfigured = true;
6461 }
6462
Marcin Wojtas3f518502014-07-10 16:52:13 -03006463 if ((port->speed != phydev->speed) ||
6464 (port->duplex != phydev->duplex)) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02006465 mvpp2_gmac_set_autoneg(port, phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006466
6467 port->duplex = phydev->duplex;
6468 port->speed = phydev->speed;
6469 }
6470 }
6471
Antoine Tenart89273bc2017-08-30 10:29:19 +02006472 if (phydev->link != port->link || link_reconfigured) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006473 port->link = phydev->link;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006474
Marcin Wojtas3f518502014-07-10 16:52:13 -03006475 if (phydev->link) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02006476 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII ||
6477 port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
6478 port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
6479 port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID ||
6480 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
6481 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6482 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
6483 MVPP2_GMAC_FORCE_LINK_DOWN);
6484 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6485 }
Antoine Tenartf55744a2017-08-30 10:29:17 +02006486
6487 mvpp2_interrupts_enable(port);
6488 mvpp2_port_enable(port);
6489
Marcin Wojtas3f518502014-07-10 16:52:13 -03006490 mvpp2_egress_enable(port);
6491 mvpp2_ingress_enable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02006492 netif_carrier_on(dev);
6493 netif_tx_wake_all_queues(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006494 } else {
Antoine Tenart968b2112017-08-30 10:29:16 +02006495 port->duplex = -1;
6496 port->speed = 0;
6497
Antoine Tenartf55744a2017-08-30 10:29:17 +02006498 netif_tx_stop_all_queues(dev);
6499 netif_carrier_off(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006500 mvpp2_ingress_disable(port);
6501 mvpp2_egress_disable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02006502
6503 mvpp2_port_disable(port);
6504 mvpp2_interrupts_disable(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006505 }
Antoine Tenart968b2112017-08-30 10:29:16 +02006506
Marcin Wojtas3f518502014-07-10 16:52:13 -03006507 phy_print_status(phydev);
6508 }
6509}
6510
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006511static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
6512{
6513 ktime_t interval;
6514
6515 if (!port_pcpu->timer_scheduled) {
6516 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01006517 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006518 hrtimer_start(&port_pcpu->tx_done_timer, interval,
6519 HRTIMER_MODE_REL_PINNED);
6520 }
6521}
6522
6523static void mvpp2_tx_proc_cb(unsigned long data)
6524{
6525 struct net_device *dev = (struct net_device *)data;
6526 struct mvpp2_port *port = netdev_priv(dev);
6527 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6528 unsigned int tx_todo, cause;
6529
6530 if (!netif_running(dev))
6531 return;
6532 port_pcpu->timer_scheduled = false;
6533
6534 /* Process all the Tx queues */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006535 cause = (1 << port->ntxqs) - 1;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006536 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006537
6538 /* Set the timer in case not all the packets were processed */
6539 if (tx_todo)
6540 mvpp2_timer_set(port_pcpu);
6541}
6542
6543static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6544{
6545 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6546 struct mvpp2_port_pcpu,
6547 tx_done_timer);
6548
6549 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6550
6551 return HRTIMER_NORESTART;
6552}
6553
Marcin Wojtas3f518502014-07-10 16:52:13 -03006554/* Main RX/TX processing routines */
6555
6556/* Display more error info */
6557static void mvpp2_rx_error(struct mvpp2_port *port,
6558 struct mvpp2_rx_desc *rx_desc)
6559{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006560 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6561 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006562
6563 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6564 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006565 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6566 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006567 break;
6568 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006569 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6570 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006571 break;
6572 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006573 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6574 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006575 break;
6576 }
6577}
6578
6579/* Handle RX checksum offload */
6580static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6581 struct sk_buff *skb)
6582{
6583 if (((status & MVPP2_RXD_L3_IP4) &&
6584 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6585 (status & MVPP2_RXD_L3_IP6))
6586 if (((status & MVPP2_RXD_L4_UDP) ||
6587 (status & MVPP2_RXD_L4_TCP)) &&
6588 (status & MVPP2_RXD_L4_CSUM_OK)) {
6589 skb->csum = 0;
6590 skb->ip_summed = CHECKSUM_UNNECESSARY;
6591 return;
6592 }
6593
6594 skb->ip_summed = CHECKSUM_NONE;
6595}
6596
6597/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6598static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006599 struct mvpp2_bm_pool *bm_pool, int pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006600{
Thomas Petazzoni20396132017-03-07 16:53:00 +01006601 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006602 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006603 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006604
Marcin Wojtas3f518502014-07-10 16:52:13 -03006605 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006606 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6607 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006608 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006609 return -ENOMEM;
6610
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006611 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01006612
Marcin Wojtas3f518502014-07-10 16:52:13 -03006613 return 0;
6614}
6615
6616/* Handle tx checksum */
6617static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6618{
6619 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6620 int ip_hdr_len = 0;
6621 u8 l4_proto;
6622
6623 if (skb->protocol == htons(ETH_P_IP)) {
6624 struct iphdr *ip4h = ip_hdr(skb);
6625
6626 /* Calculate IPv4 checksum and L4 checksum */
6627 ip_hdr_len = ip4h->ihl;
6628 l4_proto = ip4h->protocol;
6629 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6630 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6631
6632 /* Read l4_protocol from one of IPv6 extra headers */
6633 if (skb_network_header_len(skb) > 0)
6634 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6635 l4_proto = ip6h->nexthdr;
6636 } else {
6637 return MVPP2_TXD_L4_CSUM_NOT;
6638 }
6639
6640 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6641 skb->protocol, ip_hdr_len, l4_proto);
6642 }
6643
6644 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6645}
6646
Marcin Wojtas3f518502014-07-10 16:52:13 -03006647/* Main rx processing */
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006648static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6649 int rx_todo, struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006650{
6651 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01006652 int rx_received;
6653 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006654 u32 rcvd_pkts = 0;
6655 u32 rcvd_bytes = 0;
6656
6657 /* Get number of received packets and clamp the to-do */
6658 rx_received = mvpp2_rxq_received(port, rxq->id);
6659 if (rx_todo > rx_received)
6660 rx_todo = rx_received;
6661
Marcin Wojtasb5015852015-12-03 15:20:51 +01006662 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006663 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6664 struct mvpp2_bm_pool *bm_pool;
6665 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006666 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006667 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006668 phys_addr_t phys_addr;
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006669 u32 rx_status;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006670 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006671 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006672
Marcin Wojtasb5015852015-12-03 15:20:51 +01006673 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006674 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6675 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6676 rx_bytes -= MVPP2_MH_SIZE;
6677 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6678 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6679 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006680
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006681 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6682 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006683 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03006684
6685 /* In case of an error, release the requested buffer pointer
6686 * to the Buffer Manager. This request process is controlled
6687 * by the hardware, and the information about the buffer is
6688 * comprised by the RX descriptor.
6689 */
6690 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02006691err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006692 dev->stats.rx_errors++;
6693 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006694 /* Return the buffer to the pool */
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006695 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006696 continue;
6697 }
6698
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006699 if (bm_pool->frag_size > PAGE_SIZE)
6700 frag_size = 0;
6701 else
6702 frag_size = bm_pool->frag_size;
6703
6704 skb = build_skb(data, frag_size);
6705 if (!skb) {
6706 netdev_warn(port->dev, "skb build failed\n");
6707 goto err_drop_frame;
6708 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006709
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006710 err = mvpp2_rx_refill(port, bm_pool, pool);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006711 if (err) {
6712 netdev_err(port->dev, "failed to refill BM pools\n");
6713 goto err_drop_frame;
6714 }
6715
Thomas Petazzoni20396132017-03-07 16:53:00 +01006716 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01006717 bm_pool->buf_size, DMA_FROM_DEVICE);
6718
Marcin Wojtas3f518502014-07-10 16:52:13 -03006719 rcvd_pkts++;
6720 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006721
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006722 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006723 skb_put(skb, rx_bytes);
6724 skb->protocol = eth_type_trans(skb, dev);
6725 mvpp2_rx_csum(port, rx_status, skb);
6726
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006727 napi_gro_receive(napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006728 }
6729
6730 if (rcvd_pkts) {
6731 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6732
6733 u64_stats_update_begin(&stats->syncp);
6734 stats->rx_packets += rcvd_pkts;
6735 stats->rx_bytes += rcvd_bytes;
6736 u64_stats_update_end(&stats->syncp);
6737 }
6738
6739 /* Update Rx queue management counters */
6740 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01006741 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006742
6743 return rx_todo;
6744}
6745
6746static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006747tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006748 struct mvpp2_tx_desc *desc)
6749{
Antoine Tenart20920262017-10-23 15:24:30 +02006750 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6751
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006752 dma_addr_t buf_dma_addr =
6753 mvpp2_txdesc_dma_addr_get(port, desc);
6754 size_t buf_sz =
6755 mvpp2_txdesc_size_get(port, desc);
Antoine Tenart20920262017-10-23 15:24:30 +02006756 if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
6757 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6758 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006759 mvpp2_txq_desc_put(txq);
6760}
6761
6762/* Handle tx fragmentation processing */
6763static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6764 struct mvpp2_tx_queue *aggr_txq,
6765 struct mvpp2_tx_queue *txq)
6766{
6767 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6768 struct mvpp2_tx_desc *tx_desc;
6769 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006770 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006771
6772 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6773 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6774 void *addr = page_address(frag->page.p) + frag->page_offset;
6775
6776 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006777 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6778 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006779
Thomas Petazzoni20396132017-03-07 16:53:00 +01006780 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006781 frag->size,
6782 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006783 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006784 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02006785 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006786 }
6787
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006788 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006789
6790 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6791 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006792 mvpp2_txdesc_cmd_set(port, tx_desc,
6793 MVPP2_TXD_L_DESC);
6794 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006795 } else {
6796 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006797 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6798 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006799 }
6800 }
6801
6802 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02006803cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006804 /* Release all descriptors that were used to map fragments of
6805 * this packet, as well as the corresponding DMA mappings
6806 */
6807 for (i = i - 1; i >= 0; i--) {
6808 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006809 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006810 }
6811
6812 return -ENOMEM;
6813}
6814
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006815static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6816 struct net_device *dev,
6817 struct mvpp2_tx_queue *txq,
6818 struct mvpp2_tx_queue *aggr_txq,
6819 struct mvpp2_txq_pcpu *txq_pcpu,
6820 int hdr_sz)
6821{
6822 struct mvpp2_port *port = netdev_priv(dev);
6823 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6824 dma_addr_t addr;
6825
6826 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6827 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6828
6829 addr = txq_pcpu->tso_headers_dma +
6830 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006831 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006832
6833 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6834 MVPP2_TXD_F_DESC |
6835 MVPP2_TXD_PADDING_DISABLE);
6836 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6837}
6838
6839static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6840 struct net_device *dev, struct tso_t *tso,
6841 struct mvpp2_tx_queue *txq,
6842 struct mvpp2_tx_queue *aggr_txq,
6843 struct mvpp2_txq_pcpu *txq_pcpu,
6844 int sz, bool left, bool last)
6845{
6846 struct mvpp2_port *port = netdev_priv(dev);
6847 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6848 dma_addr_t buf_dma_addr;
6849
6850 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6851 mvpp2_txdesc_size_set(port, tx_desc, sz);
6852
6853 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6854 DMA_TO_DEVICE);
6855 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6856 mvpp2_txq_desc_put(txq);
6857 return -ENOMEM;
6858 }
6859
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006860 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006861
6862 if (!left) {
6863 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6864 if (last) {
6865 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6866 return 0;
6867 }
6868 } else {
6869 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6870 }
6871
6872 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6873 return 0;
6874}
6875
6876static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6877 struct mvpp2_tx_queue *txq,
6878 struct mvpp2_tx_queue *aggr_txq,
6879 struct mvpp2_txq_pcpu *txq_pcpu)
6880{
6881 struct mvpp2_port *port = netdev_priv(dev);
6882 struct tso_t tso;
6883 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6884 int i, len, descs = 0;
6885
6886 /* Check number of available descriptors */
6887 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6888 tso_count_descs(skb)) ||
6889 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6890 tso_count_descs(skb)))
6891 return 0;
6892
6893 tso_start(skb, &tso);
6894 len = skb->len - hdr_sz;
6895 while (len > 0) {
6896 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6897 char *hdr = txq_pcpu->tso_headers +
6898 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6899
6900 len -= left;
6901 descs++;
6902
6903 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6904 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6905
6906 while (left > 0) {
6907 int sz = min_t(int, tso.size, left);
6908 left -= sz;
6909 descs++;
6910
6911 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6912 txq_pcpu, sz, left, len == 0))
6913 goto release;
6914 tso_build_data(skb, &tso, sz);
6915 }
6916 }
6917
6918 return descs;
6919
6920release:
6921 for (i = descs - 1; i >= 0; i--) {
6922 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6923 tx_desc_unmap_put(port, txq, tx_desc);
6924 }
6925 return 0;
6926}
6927
Marcin Wojtas3f518502014-07-10 16:52:13 -03006928/* Main tx processing */
6929static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6930{
6931 struct mvpp2_port *port = netdev_priv(dev);
6932 struct mvpp2_tx_queue *txq, *aggr_txq;
6933 struct mvpp2_txq_pcpu *txq_pcpu;
6934 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006935 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006936 int frags = 0;
6937 u16 txq_id;
6938 u32 tx_cmd;
6939
6940 txq_id = skb_get_queue_mapping(skb);
6941 txq = port->txqs[txq_id];
6942 txq_pcpu = this_cpu_ptr(txq->pcpu);
6943 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6944
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006945 if (skb_is_gso(skb)) {
6946 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6947 goto out;
6948 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006949 frags = skb_shinfo(skb)->nr_frags + 1;
6950
6951 /* Check number of available descriptors */
6952 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6953 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6954 txq_pcpu, frags)) {
6955 frags = 0;
6956 goto out;
6957 }
6958
6959 /* Get a descriptor for the first part of the packet */
6960 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006961 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6962 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006963
Thomas Petazzoni20396132017-03-07 16:53:00 +01006964 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006965 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006966 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006967 mvpp2_txq_desc_put(txq);
6968 frags = 0;
6969 goto out;
6970 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006971
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006972 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006973
6974 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6975
6976 if (frags == 1) {
6977 /* First and Last descriptor */
6978 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006979 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6980 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006981 } else {
6982 /* First but not Last */
6983 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006984 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6985 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006986
6987 /* Continue with other skb fragments */
6988 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006989 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006990 frags = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006991 }
6992 }
6993
Marcin Wojtas3f518502014-07-10 16:52:13 -03006994out:
6995 if (frags > 0) {
6996 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006997 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6998
6999 txq_pcpu->reserved_num -= frags;
7000 txq_pcpu->count += frags;
7001 aggr_txq->count += frags;
7002
7003 /* Enable transmit */
7004 wmb();
7005 mvpp2_aggr_txq_pend_desc_add(port, frags);
7006
Antoine Tenart1d17db02017-10-30 11:23:31 +01007007 if (txq_pcpu->count >= txq_pcpu->stop_threshold)
Antoine Ténart186cd4d2017-08-23 09:46:56 +02007008 netif_tx_stop_queue(nq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007009
7010 u64_stats_update_begin(&stats->syncp);
7011 stats->tx_packets++;
7012 stats->tx_bytes += skb->len;
7013 u64_stats_update_end(&stats->syncp);
7014 } else {
7015 dev->stats.tx_dropped++;
7016 dev_kfree_skb_any(skb);
7017 }
7018
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007019 /* Finalize TX processing */
Antoine Tenart082297e2017-10-23 15:24:31 +02007020 if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007021 mvpp2_txq_done(port, txq, txq_pcpu);
7022
7023 /* Set the timer in case not all frags were processed */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007024 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
7025 txq_pcpu->count > 0) {
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007026 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
7027
7028 mvpp2_timer_set(port_pcpu);
7029 }
7030
Marcin Wojtas3f518502014-07-10 16:52:13 -03007031 return NETDEV_TX_OK;
7032}
7033
7034static inline void mvpp2_cause_error(struct net_device *dev, int cause)
7035{
7036 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
7037 netdev_err(dev, "FCS error\n");
7038 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
7039 netdev_err(dev, "rx fifo overrun error\n");
7040 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
7041 netdev_err(dev, "tx fifo underrun error\n");
7042}
7043
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007044static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007045{
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007046 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007047 int rx_done = 0;
7048 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007049 struct mvpp2_queue_vector *qv;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007050 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03007051
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007052 qv = container_of(napi, struct mvpp2_queue_vector, napi);
7053
Marcin Wojtas3f518502014-07-10 16:52:13 -03007054 /* Rx/Tx cause register
7055 *
7056 * Bits 0-15: each bit indicates received packets on the Rx queue
7057 * (bit 0 is for Rx queue 0).
7058 *
7059 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
7060 * (bit 16 is for Tx queue 0).
7061 *
7062 * Each CPU has its own Rx/Tx cause register
7063 */
Yan Markmancdcfeb02018-03-27 16:49:05 +02007064 cause_rx_tx = mvpp2_percpu_read_relaxed(port->priv, qv->sw_thread_id,
7065 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03007066
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007067 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007068 if (cause_misc) {
7069 mvpp2_cause_error(port->dev, cause_misc);
7070
7071 /* Clear the cause register */
7072 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01007073 mvpp2_percpu_write(port->priv, cpu,
7074 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
7075 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007076 }
7077
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007078 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
7079 if (cause_tx) {
7080 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
7081 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
7082 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007083
7084 /* Process RX packets */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007085 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
7086 cause_rx <<= qv->first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007087 cause_rx |= qv->pending_cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007088 while (cause_rx && budget > 0) {
7089 int count;
7090 struct mvpp2_rx_queue *rxq;
7091
7092 rxq = mvpp2_get_rx_queue(port, cause_rx);
7093 if (!rxq)
7094 break;
7095
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007096 count = mvpp2_rx(port, napi, budget, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007097 rx_done += count;
7098 budget -= count;
7099 if (budget > 0) {
7100 /* Clear the bit associated to this Rx queue
7101 * so that next iteration will continue from
7102 * the next Rx queue.
7103 */
7104 cause_rx &= ~(1 << rxq->logic_rxq);
7105 }
7106 }
7107
7108 if (budget > 0) {
7109 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08007110 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007111
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007112 mvpp2_qvec_interrupt_enable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007113 }
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007114 qv->pending_cause_rx = cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007115 return rx_done;
7116}
7117
7118/* Set hw internals when starting port */
7119static void mvpp2_start_dev(struct mvpp2_port *port)
7120{
Philippe Reynes8e072692016-06-28 00:08:11 +02007121 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007122 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02007123
Stefan Chulski76eb1b12017-08-22 19:08:26 +02007124 if (port->gop_id == 0 &&
7125 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
7126 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
7127 mvpp2_xlg_max_rx_size_set(port);
7128 else
7129 mvpp2_gmac_max_rx_size_set(port);
7130
Marcin Wojtas3f518502014-07-10 16:52:13 -03007131 mvpp2_txp_max_tx_size_set(port);
7132
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007133 for (i = 0; i < port->nqvecs; i++)
7134 napi_enable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007135
7136 /* Enable interrupts on all CPUs */
7137 mvpp2_interrupts_enable(port);
7138
Antoine Tenart542897d2017-08-30 10:29:15 +02007139 if (port->priv->hw_version == MVPP22) {
7140 mvpp22_comphy_init(port);
Antoine Ténartf84bf382017-08-22 19:08:27 +02007141 mvpp22_gop_init(port);
Antoine Tenart542897d2017-08-30 10:29:15 +02007142 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02007143
Antoine Ténart2055d622017-08-22 19:08:23 +02007144 mvpp2_port_mii_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007145 mvpp2_port_enable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02007146 if (ndev->phydev)
7147 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007148 netif_tx_start_all_queues(port->dev);
7149}
7150
7151/* Set hw internals when stopping port */
7152static void mvpp2_stop_dev(struct mvpp2_port *port)
7153{
Philippe Reynes8e072692016-06-28 00:08:11 +02007154 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007155 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02007156
Marcin Wojtas3f518502014-07-10 16:52:13 -03007157 /* Stop new packets from arriving to RXQs */
7158 mvpp2_ingress_disable(port);
7159
7160 mdelay(10);
7161
7162 /* Disable interrupts on all CPUs */
7163 mvpp2_interrupts_disable(port);
7164
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007165 for (i = 0; i < port->nqvecs; i++)
7166 napi_disable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007167
7168 netif_carrier_off(port->dev);
7169 netif_tx_stop_all_queues(port->dev);
7170
7171 mvpp2_egress_disable(port);
7172 mvpp2_port_disable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02007173 if (ndev->phydev)
7174 phy_stop(ndev->phydev);
Antoine Tenart542897d2017-08-30 10:29:15 +02007175 phy_power_off(port->comphy);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007176}
7177
Marcin Wojtas3f518502014-07-10 16:52:13 -03007178static int mvpp2_check_ringparam_valid(struct net_device *dev,
7179 struct ethtool_ringparam *ring)
7180{
7181 u16 new_rx_pending = ring->rx_pending;
7182 u16 new_tx_pending = ring->tx_pending;
7183
7184 if (ring->rx_pending == 0 || ring->tx_pending == 0)
7185 return -EINVAL;
7186
Yan Markman7cf87e42017-12-11 09:13:26 +01007187 if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
7188 new_rx_pending = MVPP2_MAX_RXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007189 else if (!IS_ALIGNED(ring->rx_pending, 16))
7190 new_rx_pending = ALIGN(ring->rx_pending, 16);
7191
Yan Markman7cf87e42017-12-11 09:13:26 +01007192 if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
7193 new_tx_pending = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007194 else if (!IS_ALIGNED(ring->tx_pending, 32))
7195 new_tx_pending = ALIGN(ring->tx_pending, 32);
7196
Antoine Tenart76e583c2017-11-28 14:19:51 +01007197 /* The Tx ring size cannot be smaller than the minimum number of
7198 * descriptors needed for TSO.
7199 */
7200 if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
7201 new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);
7202
Marcin Wojtas3f518502014-07-10 16:52:13 -03007203 if (ring->rx_pending != new_rx_pending) {
7204 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
7205 ring->rx_pending, new_rx_pending);
7206 ring->rx_pending = new_rx_pending;
7207 }
7208
7209 if (ring->tx_pending != new_tx_pending) {
7210 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
7211 ring->tx_pending, new_tx_pending);
7212 ring->tx_pending = new_tx_pending;
7213 }
7214
7215 return 0;
7216}
7217
Thomas Petazzoni26975822017-03-07 16:53:14 +01007218static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007219{
7220 u32 mac_addr_l, mac_addr_m, mac_addr_h;
7221
7222 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
7223 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
7224 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
7225 addr[0] = (mac_addr_h >> 24) & 0xFF;
7226 addr[1] = (mac_addr_h >> 16) & 0xFF;
7227 addr[2] = (mac_addr_h >> 8) & 0xFF;
7228 addr[3] = mac_addr_h & 0xFF;
7229 addr[4] = mac_addr_m & 0xFF;
7230 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
7231}
7232
7233static int mvpp2_phy_connect(struct mvpp2_port *port)
7234{
7235 struct phy_device *phy_dev;
7236
Antoine Tenart5997c862017-09-01 11:04:53 +02007237 /* No PHY is attached */
7238 if (!port->phy_node)
7239 return 0;
7240
Marcin Wojtas3f518502014-07-10 16:52:13 -03007241 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
7242 port->phy_interface);
7243 if (!phy_dev) {
7244 netdev_err(port->dev, "cannot connect to phy\n");
7245 return -ENODEV;
7246 }
7247 phy_dev->supported &= PHY_GBIT_FEATURES;
7248 phy_dev->advertising = phy_dev->supported;
7249
Marcin Wojtas3f518502014-07-10 16:52:13 -03007250 port->link = 0;
7251 port->duplex = 0;
7252 port->speed = 0;
7253
7254 return 0;
7255}
7256
7257static void mvpp2_phy_disconnect(struct mvpp2_port *port)
7258{
Philippe Reynes8e072692016-06-28 00:08:11 +02007259 struct net_device *ndev = port->dev;
7260
Antoine Tenart5997c862017-09-01 11:04:53 +02007261 if (!ndev->phydev)
7262 return;
7263
Philippe Reynes8e072692016-06-28 00:08:11 +02007264 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007265}
7266
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007267static int mvpp2_irqs_init(struct mvpp2_port *port)
7268{
7269 int err, i;
7270
7271 for (i = 0; i < port->nqvecs; i++) {
7272 struct mvpp2_queue_vector *qv = port->qvecs + i;
7273
Marc Zyngier13c249a2017-11-04 12:33:47 +00007274 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7275 irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
7276
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007277 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
7278 if (err)
7279 goto err;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007280
7281 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7282 irq_set_affinity_hint(qv->irq,
7283 cpumask_of(qv->sw_thread_id));
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007284 }
7285
7286 return 0;
7287err:
7288 for (i = 0; i < port->nqvecs; i++) {
7289 struct mvpp2_queue_vector *qv = port->qvecs + i;
7290
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007291 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007292 free_irq(qv->irq, qv);
7293 }
7294
7295 return err;
7296}
7297
7298static void mvpp2_irqs_deinit(struct mvpp2_port *port)
7299{
7300 int i;
7301
7302 for (i = 0; i < port->nqvecs; i++) {
7303 struct mvpp2_queue_vector *qv = port->qvecs + i;
7304
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007305 irq_set_affinity_hint(qv->irq, NULL);
Marc Zyngier13c249a2017-11-04 12:33:47 +00007306 irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007307 free_irq(qv->irq, qv);
7308 }
7309}
7310
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01007311static void mvpp22_init_rss(struct mvpp2_port *port)
7312{
7313 struct mvpp2 *priv = port->priv;
7314 int i;
7315
7316 /* Set the table width: replace the whole classifier Rx queue number
7317 * with the ones configured in RSS table entries.
7318 */
7319 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_TABLE(0));
7320 mvpp2_write(priv, MVPP22_RSS_WIDTH, 8);
7321
7322 /* Loop through the classifier Rx Queues and map them to a RSS table.
7323 * Map them all to the first table (0) by default.
7324 */
7325 for (i = 0; i < MVPP2_CLS_RX_QUEUES; i++) {
7326 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_QUEUE(i));
7327 mvpp2_write(priv, MVPP22_RSS_TABLE,
7328 MVPP22_RSS_TABLE_POINTER(0));
7329 }
7330
7331 /* Configure the first table to evenly distribute the packets across
7332 * real Rx Queues. The table entries map a hash to an port Rx Queue.
7333 */
7334 for (i = 0; i < MVPP22_RSS_TABLE_ENTRIES; i++) {
7335 u32 sel = MVPP22_RSS_INDEX_TABLE(0) |
7336 MVPP22_RSS_INDEX_TABLE_ENTRY(i);
7337 mvpp2_write(priv, MVPP22_RSS_INDEX, sel);
7338
7339 mvpp2_write(priv, MVPP22_RSS_TABLE_ENTRY, i % port->nrxqs);
7340 }
7341
7342}
7343
Marcin Wojtas3f518502014-07-10 16:52:13 -03007344static int mvpp2_open(struct net_device *dev)
7345{
7346 struct mvpp2_port *port = netdev_priv(dev);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007347 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007348 unsigned char mac_bcast[ETH_ALEN] = {
7349 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
7350 int err;
7351
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007352 err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007353 if (err) {
7354 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
7355 return err;
7356 }
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007357 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007358 if (err) {
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007359 netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007360 return err;
7361 }
7362 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
7363 if (err) {
7364 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
7365 return err;
7366 }
7367 err = mvpp2_prs_def_flow(port);
7368 if (err) {
7369 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
7370 return err;
7371 }
7372
7373 /* Allocate the Rx/Tx queues */
7374 err = mvpp2_setup_rxqs(port);
7375 if (err) {
7376 netdev_err(port->dev, "cannot allocate Rx queues\n");
7377 return err;
7378 }
7379
7380 err = mvpp2_setup_txqs(port);
7381 if (err) {
7382 netdev_err(port->dev, "cannot allocate Tx queues\n");
7383 goto err_cleanup_rxqs;
7384 }
7385
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007386 err = mvpp2_irqs_init(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007387 if (err) {
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007388 netdev_err(port->dev, "cannot init IRQs\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007389 goto err_cleanup_txqs;
7390 }
7391
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007392 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) {
7393 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
7394 dev->name, port);
7395 if (err) {
7396 netdev_err(port->dev, "cannot request link IRQ %d\n",
7397 port->link_irq);
7398 goto err_free_irq;
7399 }
7400
7401 mvpp22_gop_setup_irq(port);
7402 }
7403
Marcin Wojtas3f518502014-07-10 16:52:13 -03007404 /* In default link is down */
7405 netif_carrier_off(port->dev);
7406
7407 err = mvpp2_phy_connect(port);
7408 if (err < 0)
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007409 goto err_free_link_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007410
7411 /* Unmask interrupts on all CPUs */
7412 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007413 mvpp2_shared_interrupt_mask_unmask(port, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007414
7415 mvpp2_start_dev(port);
7416
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01007417 if (priv->hw_version == MVPP22)
7418 mvpp22_init_rss(port);
7419
Miquel Raynal118d6292017-11-06 22:56:53 +01007420 /* Start hardware statistics gathering */
Miquel Raynale5c500e2017-11-08 08:59:40 +01007421 queue_delayed_work(priv->stats_queue, &port->stats_work,
Miquel Raynal118d6292017-11-06 22:56:53 +01007422 MVPP2_MIB_COUNTERS_STATS_DELAY);
7423
Marcin Wojtas3f518502014-07-10 16:52:13 -03007424 return 0;
7425
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007426err_free_link_irq:
7427 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
7428 free_irq(port->link_irq, port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007429err_free_irq:
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007430 mvpp2_irqs_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007431err_cleanup_txqs:
7432 mvpp2_cleanup_txqs(port);
7433err_cleanup_rxqs:
7434 mvpp2_cleanup_rxqs(port);
7435 return err;
7436}
7437
7438static int mvpp2_stop(struct net_device *dev)
7439{
7440 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007441 struct mvpp2_port_pcpu *port_pcpu;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007442 struct mvpp2 *priv = port->priv;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007443 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007444
7445 mvpp2_stop_dev(port);
7446 mvpp2_phy_disconnect(port);
7447
7448 /* Mask interrupts on all CPUs */
7449 on_each_cpu(mvpp2_interrupts_mask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007450 mvpp2_shared_interrupt_mask_unmask(port, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007451
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007452 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
7453 free_irq(port->link_irq, port);
7454
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007455 mvpp2_irqs_deinit(port);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007456 if (!port->has_tx_irqs) {
7457 for_each_present_cpu(cpu) {
7458 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007459
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007460 hrtimer_cancel(&port_pcpu->tx_done_timer);
7461 port_pcpu->timer_scheduled = false;
7462 tasklet_kill(&port_pcpu->tx_done_tasklet);
7463 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007464 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007465 mvpp2_cleanup_rxqs(port);
7466 mvpp2_cleanup_txqs(port);
7467
Miquel Raynale5c500e2017-11-08 08:59:40 +01007468 cancel_delayed_work_sync(&port->stats_work);
Miquel Raynal118d6292017-11-06 22:56:53 +01007469
Marcin Wojtas3f518502014-07-10 16:52:13 -03007470 return 0;
7471}
7472
Maxime Chevallier10fea262018-03-07 15:18:04 +01007473static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
7474 struct netdev_hw_addr_list *list)
7475{
7476 struct netdev_hw_addr *ha;
7477 int ret;
7478
7479 netdev_hw_addr_list_for_each(ha, list) {
7480 ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
7481 if (ret)
7482 return ret;
7483 }
7484
7485 return 0;
7486}
7487
7488static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
7489{
7490 if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
7491 mvpp2_prs_vid_enable_filtering(port);
7492 else
7493 mvpp2_prs_vid_disable_filtering(port);
7494
7495 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7496 MVPP2_PRS_L2_UNI_CAST, enable);
7497
7498 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7499 MVPP2_PRS_L2_MULTI_CAST, enable);
7500}
7501
Marcin Wojtas3f518502014-07-10 16:52:13 -03007502static void mvpp2_set_rx_mode(struct net_device *dev)
7503{
7504 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007505
Maxime Chevallier10fea262018-03-07 15:18:04 +01007506 /* Clear the whole UC and MC list */
7507 mvpp2_prs_mac_del_all(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007508
Maxime Chevallier10fea262018-03-07 15:18:04 +01007509 if (dev->flags & IFF_PROMISC) {
7510 mvpp2_set_rx_promisc(port, true);
7511 return;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007512 }
Maxime Chevallier56beda32018-02-28 10:14:13 +01007513
Maxime Chevallier10fea262018-03-07 15:18:04 +01007514 mvpp2_set_rx_promisc(port, false);
7515
7516 if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
7517 mvpp2_prs_mac_da_accept_list(port, &dev->uc))
7518 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7519 MVPP2_PRS_L2_UNI_CAST, true);
7520
7521 if (dev->flags & IFF_ALLMULTI) {
7522 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7523 MVPP2_PRS_L2_MULTI_CAST, true);
7524 return;
7525 }
7526
7527 if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
7528 mvpp2_prs_mac_da_accept_list(port, &dev->mc))
7529 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7530 MVPP2_PRS_L2_MULTI_CAST, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007531}
7532
7533static int mvpp2_set_mac_address(struct net_device *dev, void *p)
7534{
7535 struct mvpp2_port *port = netdev_priv(dev);
7536 const struct sockaddr *addr = p;
7537 int err;
7538
7539 if (!is_valid_ether_addr(addr->sa_data)) {
7540 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02007541 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007542 }
7543
7544 if (!netif_running(dev)) {
7545 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7546 if (!err)
7547 return 0;
7548 /* Reconfigure parser to accept the original MAC address */
7549 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7550 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007551 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007552 }
7553
7554 mvpp2_stop_dev(port);
7555
7556 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7557 if (!err)
7558 goto out_start;
7559
7560 /* Reconfigure parser accept the original MAC address */
7561 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7562 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007563 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007564out_start:
7565 mvpp2_start_dev(port);
7566 mvpp2_egress_enable(port);
7567 mvpp2_ingress_enable(port);
7568 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007569log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007570 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007571 return err;
7572}
7573
7574static int mvpp2_change_mtu(struct net_device *dev, int mtu)
7575{
7576 struct mvpp2_port *port = netdev_priv(dev);
7577 int err;
7578
Jarod Wilson57779872016-10-17 15:54:06 -04007579 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
7580 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
7581 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
7582 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007583 }
7584
7585 if (!netif_running(dev)) {
7586 err = mvpp2_bm_update_mtu(dev, mtu);
7587 if (!err) {
7588 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7589 return 0;
7590 }
7591
7592 /* Reconfigure BM to the original MTU */
7593 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7594 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007595 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007596 }
7597
7598 mvpp2_stop_dev(port);
7599
7600 err = mvpp2_bm_update_mtu(dev, mtu);
7601 if (!err) {
7602 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7603 goto out_start;
7604 }
7605
7606 /* Reconfigure BM to the original MTU */
7607 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7608 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007609 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007610
7611out_start:
7612 mvpp2_start_dev(port);
7613 mvpp2_egress_enable(port);
7614 mvpp2_ingress_enable(port);
7615
7616 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007617log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007618 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007619 return err;
7620}
7621
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007622static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03007623mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7624{
7625 struct mvpp2_port *port = netdev_priv(dev);
7626 unsigned int start;
7627 int cpu;
7628
7629 for_each_possible_cpu(cpu) {
7630 struct mvpp2_pcpu_stats *cpu_stats;
7631 u64 rx_packets;
7632 u64 rx_bytes;
7633 u64 tx_packets;
7634 u64 tx_bytes;
7635
7636 cpu_stats = per_cpu_ptr(port->stats, cpu);
7637 do {
7638 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7639 rx_packets = cpu_stats->rx_packets;
7640 rx_bytes = cpu_stats->rx_bytes;
7641 tx_packets = cpu_stats->tx_packets;
7642 tx_bytes = cpu_stats->tx_bytes;
7643 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7644
7645 stats->rx_packets += rx_packets;
7646 stats->rx_bytes += rx_bytes;
7647 stats->tx_packets += tx_packets;
7648 stats->tx_bytes += tx_bytes;
7649 }
7650
7651 stats->rx_errors = dev->stats.rx_errors;
7652 stats->rx_dropped = dev->stats.rx_dropped;
7653 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007654}
7655
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007656static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7657{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007658 int ret;
7659
Philippe Reynes8e072692016-06-28 00:08:11 +02007660 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007661 return -ENOTSUPP;
7662
Philippe Reynes8e072692016-06-28 00:08:11 +02007663 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007664 if (!ret)
7665 mvpp2_link_event(dev);
7666
7667 return ret;
7668}
7669
Maxime Chevallier56beda32018-02-28 10:14:13 +01007670static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
7671{
7672 struct mvpp2_port *port = netdev_priv(dev);
7673 int ret;
7674
7675 ret = mvpp2_prs_vid_entry_add(port, vid);
7676 if (ret)
7677 netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
7678 MVPP2_PRS_VLAN_FILT_MAX - 1);
7679 return ret;
7680}
7681
7682static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
7683{
7684 struct mvpp2_port *port = netdev_priv(dev);
7685
7686 mvpp2_prs_vid_entry_remove(port, vid);
7687 return 0;
7688}
7689
7690static int mvpp2_set_features(struct net_device *dev,
7691 netdev_features_t features)
7692{
7693 netdev_features_t changed = dev->features ^ features;
7694 struct mvpp2_port *port = netdev_priv(dev);
7695
7696 if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
7697 if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
7698 mvpp2_prs_vid_enable_filtering(port);
7699 } else {
7700 /* Invalidate all registered VID filters for this
7701 * port
7702 */
7703 mvpp2_prs_vid_remove_all(port);
7704
7705 mvpp2_prs_vid_disable_filtering(port);
7706 }
7707 }
7708
7709 return 0;
7710}
7711
Marcin Wojtas3f518502014-07-10 16:52:13 -03007712/* Ethtool methods */
7713
Marcin Wojtas3f518502014-07-10 16:52:13 -03007714/* Set interrupt coalescing for ethtools */
7715static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7716 struct ethtool_coalesce *c)
7717{
7718 struct mvpp2_port *port = netdev_priv(dev);
7719 int queue;
7720
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007721 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007722 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7723
7724 rxq->time_coal = c->rx_coalesce_usecs;
7725 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01007726 mvpp2_rx_pkts_coal_set(port, rxq);
7727 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007728 }
7729
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007730 if (port->has_tx_irqs) {
7731 port->tx_time_coal = c->tx_coalesce_usecs;
7732 mvpp2_tx_time_coal_set(port);
7733 }
7734
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007735 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007736 struct mvpp2_tx_queue *txq = port->txqs[queue];
7737
7738 txq->done_pkts_coal = c->tx_max_coalesced_frames;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007739
7740 if (port->has_tx_irqs)
7741 mvpp2_tx_pkts_coal_set(port, txq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007742 }
7743
Marcin Wojtas3f518502014-07-10 16:52:13 -03007744 return 0;
7745}
7746
7747/* get coalescing for ethtools */
7748static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7749 struct ethtool_coalesce *c)
7750{
7751 struct mvpp2_port *port = netdev_priv(dev);
7752
Antoine Tenart385c2842017-12-11 09:13:27 +01007753 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7754 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7755 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
Antoine Tenart24b28cc2017-12-11 09:13:28 +01007756 c->tx_coalesce_usecs = port->tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007757 return 0;
7758}
7759
7760static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7761 struct ethtool_drvinfo *drvinfo)
7762{
7763 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7764 sizeof(drvinfo->driver));
7765 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7766 sizeof(drvinfo->version));
7767 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7768 sizeof(drvinfo->bus_info));
7769}
7770
7771static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7772 struct ethtool_ringparam *ring)
7773{
7774 struct mvpp2_port *port = netdev_priv(dev);
7775
Yan Markman7cf87e42017-12-11 09:13:26 +01007776 ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
7777 ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007778 ring->rx_pending = port->rx_ring_size;
7779 ring->tx_pending = port->tx_ring_size;
7780}
7781
7782static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7783 struct ethtool_ringparam *ring)
7784{
7785 struct mvpp2_port *port = netdev_priv(dev);
7786 u16 prev_rx_ring_size = port->rx_ring_size;
7787 u16 prev_tx_ring_size = port->tx_ring_size;
7788 int err;
7789
7790 err = mvpp2_check_ringparam_valid(dev, ring);
7791 if (err)
7792 return err;
7793
7794 if (!netif_running(dev)) {
7795 port->rx_ring_size = ring->rx_pending;
7796 port->tx_ring_size = ring->tx_pending;
7797 return 0;
7798 }
7799
7800 /* The interface is running, so we have to force a
7801 * reallocation of the queues
7802 */
7803 mvpp2_stop_dev(port);
7804 mvpp2_cleanup_rxqs(port);
7805 mvpp2_cleanup_txqs(port);
7806
7807 port->rx_ring_size = ring->rx_pending;
7808 port->tx_ring_size = ring->tx_pending;
7809
7810 err = mvpp2_setup_rxqs(port);
7811 if (err) {
7812 /* Reallocate Rx queues with the original ring size */
7813 port->rx_ring_size = prev_rx_ring_size;
7814 ring->rx_pending = prev_rx_ring_size;
7815 err = mvpp2_setup_rxqs(port);
7816 if (err)
7817 goto err_out;
7818 }
7819 err = mvpp2_setup_txqs(port);
7820 if (err) {
7821 /* Reallocate Tx queues with the original ring size */
7822 port->tx_ring_size = prev_tx_ring_size;
7823 ring->tx_pending = prev_tx_ring_size;
7824 err = mvpp2_setup_txqs(port);
7825 if (err)
7826 goto err_clean_rxqs;
7827 }
7828
7829 mvpp2_start_dev(port);
7830 mvpp2_egress_enable(port);
7831 mvpp2_ingress_enable(port);
7832
7833 return 0;
7834
7835err_clean_rxqs:
7836 mvpp2_cleanup_rxqs(port);
7837err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02007838 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007839 return err;
7840}
7841
7842/* Device ops */
7843
7844static const struct net_device_ops mvpp2_netdev_ops = {
7845 .ndo_open = mvpp2_open,
7846 .ndo_stop = mvpp2_stop,
7847 .ndo_start_xmit = mvpp2_tx,
7848 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7849 .ndo_set_mac_address = mvpp2_set_mac_address,
7850 .ndo_change_mtu = mvpp2_change_mtu,
7851 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007852 .ndo_do_ioctl = mvpp2_ioctl,
Maxime Chevallier56beda32018-02-28 10:14:13 +01007853 .ndo_vlan_rx_add_vid = mvpp2_vlan_rx_add_vid,
7854 .ndo_vlan_rx_kill_vid = mvpp2_vlan_rx_kill_vid,
7855 .ndo_set_features = mvpp2_set_features,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007856};
7857
7858static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08007859 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007860 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007861 .set_coalesce = mvpp2_ethtool_set_coalesce,
7862 .get_coalesce = mvpp2_ethtool_get_coalesce,
7863 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7864 .get_ringparam = mvpp2_ethtool_get_ringparam,
7865 .set_ringparam = mvpp2_ethtool_set_ringparam,
Miquel Raynal118d6292017-11-06 22:56:53 +01007866 .get_strings = mvpp2_ethtool_get_strings,
7867 .get_ethtool_stats = mvpp2_ethtool_get_stats,
7868 .get_sset_count = mvpp2_ethtool_get_sset_count,
Philippe Reynesfb773e92016-06-28 00:08:12 +02007869 .get_link_ksettings = phy_ethtool_get_link_ksettings,
7870 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007871};
7872
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007873/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7874 * had a single IRQ defined per-port.
7875 */
7876static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7877 struct device_node *port_node)
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007878{
7879 struct mvpp2_queue_vector *v = &port->qvecs[0];
7880
7881 v->first_rxq = 0;
7882 v->nrxqs = port->nrxqs;
7883 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7884 v->sw_thread_id = 0;
7885 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7886 v->port = port;
7887 v->irq = irq_of_parse_and_map(port_node, 0);
7888 if (v->irq <= 0)
7889 return -EINVAL;
7890 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7891 NAPI_POLL_WEIGHT);
7892
7893 port->nqvecs = 1;
7894
7895 return 0;
7896}
7897
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007898static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7899 struct device_node *port_node)
7900{
7901 struct mvpp2_queue_vector *v;
7902 int i, ret;
7903
7904 port->nqvecs = num_possible_cpus();
7905 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7906 port->nqvecs += 1;
7907
7908 for (i = 0; i < port->nqvecs; i++) {
7909 char irqname[16];
7910
7911 v = port->qvecs + i;
7912
7913 v->port = port;
7914 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7915 v->sw_thread_id = i;
7916 v->sw_thread_mask = BIT(i);
7917
7918 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7919
7920 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7921 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7922 v->nrxqs = MVPP2_DEFAULT_RXQ;
7923 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7924 i == (port->nqvecs - 1)) {
7925 v->first_rxq = 0;
7926 v->nrxqs = port->nrxqs;
7927 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7928 strncpy(irqname, "rx-shared", sizeof(irqname));
7929 }
7930
Marcin Wojtasa75edc72018-01-18 13:31:44 +01007931 if (port_node)
7932 v->irq = of_irq_get_byname(port_node, irqname);
7933 else
7934 v->irq = fwnode_irq_get(port->fwnode, i);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007935 if (v->irq <= 0) {
7936 ret = -EINVAL;
7937 goto err;
7938 }
7939
7940 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7941 NAPI_POLL_WEIGHT);
7942 }
7943
7944 return 0;
7945
7946err:
7947 for (i = 0; i < port->nqvecs; i++)
7948 irq_dispose_mapping(port->qvecs[i].irq);
7949 return ret;
7950}
7951
7952static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7953 struct device_node *port_node)
7954{
7955 if (port->has_tx_irqs)
7956 return mvpp2_multi_queue_vectors_init(port, port_node);
7957 else
7958 return mvpp2_simple_queue_vectors_init(port, port_node);
7959}
7960
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007961static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7962{
7963 int i;
7964
7965 for (i = 0; i < port->nqvecs; i++)
7966 irq_dispose_mapping(port->qvecs[i].irq);
7967}
7968
7969/* Configure Rx queue group interrupt for this port */
7970static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7971{
7972 struct mvpp2 *priv = port->priv;
7973 u32 val;
7974 int i;
7975
7976 if (priv->hw_version == MVPP21) {
7977 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7978 port->nrxqs);
7979 return;
7980 }
7981
7982 /* Handle the more complicated PPv2.2 case */
7983 for (i = 0; i < port->nqvecs; i++) {
7984 struct mvpp2_queue_vector *qv = port->qvecs + i;
7985
7986 if (!qv->nrxqs)
7987 continue;
7988
7989 val = qv->sw_thread_id;
7990 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7991 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7992
7993 val = qv->first_rxq;
7994 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7995 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7996 }
7997}
7998
Marcin Wojtas3f518502014-07-10 16:52:13 -03007999/* Initialize port HW */
8000static int mvpp2_port_init(struct mvpp2_port *port)
8001{
8002 struct device *dev = port->dev->dev.parent;
8003 struct mvpp2 *priv = port->priv;
8004 struct mvpp2_txq_pcpu *txq_pcpu;
8005 int queue, cpu, err;
8006
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008007 /* Checks for hardware constraints */
8008 if (port->first_rxq + port->nrxqs >
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008009 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008010 return -EINVAL;
8011
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008012 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
8013 (port->ntxqs > MVPP2_MAX_TXQ))
8014 return -EINVAL;
8015
Marcin Wojtas3f518502014-07-10 16:52:13 -03008016 /* Disable port */
8017 mvpp2_egress_disable(port);
8018 mvpp2_port_disable(port);
8019
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008020 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
8021
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008022 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008023 GFP_KERNEL);
8024 if (!port->txqs)
8025 return -ENOMEM;
8026
8027 /* Associate physical Tx queues to this port and initialize.
8028 * The mapping is predefined.
8029 */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008030 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008031 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
8032 struct mvpp2_tx_queue *txq;
8033
8034 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01008035 if (!txq) {
8036 err = -ENOMEM;
8037 goto err_free_percpu;
8038 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008039
8040 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
8041 if (!txq->pcpu) {
8042 err = -ENOMEM;
8043 goto err_free_percpu;
8044 }
8045
8046 txq->id = queue_phy_id;
8047 txq->log_id = queue;
8048 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
8049 for_each_present_cpu(cpu) {
8050 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
8051 txq_pcpu->cpu = cpu;
8052 }
8053
8054 port->txqs[queue] = txq;
8055 }
8056
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008057 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008058 GFP_KERNEL);
8059 if (!port->rxqs) {
8060 err = -ENOMEM;
8061 goto err_free_percpu;
8062 }
8063
8064 /* Allocate and initialize Rx queue for this port */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008065 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008066 struct mvpp2_rx_queue *rxq;
8067
8068 /* Map physical Rx queue to port's logical Rx queue */
8069 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08008070 if (!rxq) {
8071 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008072 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08008073 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008074 /* Map this Rx queue to a physical queue */
8075 rxq->id = port->first_rxq + queue;
8076 rxq->port = port->id;
8077 rxq->logic_rxq = queue;
8078
8079 port->rxqs[queue] = rxq;
8080 }
8081
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008082 mvpp2_rx_irqs_setup(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008083
8084 /* Create Rx descriptor rings */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008085 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008086 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
8087
8088 rxq->size = port->rx_ring_size;
8089 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
8090 rxq->time_coal = MVPP2_RX_COAL_USEC;
8091 }
8092
8093 mvpp2_ingress_disable(port);
8094
8095 /* Port default configuration */
8096 mvpp2_defaults_set(port);
8097
8098 /* Port's classifier configuration */
8099 mvpp2_cls_oversize_rxq_set(port);
8100 mvpp2_cls_port_config(port);
8101
8102 /* Provide an initial Rx packet size */
8103 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
8104
8105 /* Initialize pools for swf */
8106 err = mvpp2_swf_bm_pool_init(port);
8107 if (err)
8108 goto err_free_percpu;
8109
8110 return 0;
8111
8112err_free_percpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008113 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008114 if (!port->txqs[queue])
8115 continue;
8116 free_percpu(port->txqs[queue]->pcpu);
8117 }
8118 return err;
8119}
8120
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008121/* Checks if the port DT description has the TX interrupts
8122 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
8123 * there are available, but we need to keep support for old DTs.
8124 */
8125static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
8126 struct device_node *port_node)
8127{
8128 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
8129 "tx-cpu2", "tx-cpu3" };
8130 int ret, i;
8131
8132 if (priv->hw_version == MVPP21)
8133 return false;
8134
8135 for (i = 0; i < 5; i++) {
8136 ret = of_property_match_string(port_node, "interrupt-names",
8137 irqs[i]);
8138 if (ret < 0)
8139 return false;
8140 }
8141
8142 return true;
8143}
8144
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008145static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
Marcin Wojtas24812222018-01-18 13:31:43 +01008146 struct fwnode_handle *fwnode,
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008147 char **mac_from)
8148{
8149 struct mvpp2_port *port = netdev_priv(dev);
8150 char hw_mac_addr[ETH_ALEN] = {0};
Marcin Wojtas24812222018-01-18 13:31:43 +01008151 char fw_mac_addr[ETH_ALEN];
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008152
Marcin Wojtas24812222018-01-18 13:31:43 +01008153 if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
8154 *mac_from = "firmware node";
8155 ether_addr_copy(dev->dev_addr, fw_mac_addr);
Antoine Tenart688cbaf2017-09-02 11:06:49 +02008156 return;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008157 }
Antoine Tenart688cbaf2017-09-02 11:06:49 +02008158
8159 if (priv->hw_version == MVPP21) {
8160 mvpp21_get_mac_address(port, hw_mac_addr);
8161 if (is_valid_ether_addr(hw_mac_addr)) {
8162 *mac_from = "hardware";
8163 ether_addr_copy(dev->dev_addr, hw_mac_addr);
8164 return;
8165 }
8166 }
8167
8168 *mac_from = "random";
8169 eth_hw_addr_random(dev);
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008170}
8171
Marcin Wojtas3f518502014-07-10 16:52:13 -03008172/* Ports initialization */
8173static int mvpp2_port_probe(struct platform_device *pdev,
Marcin Wojtas24812222018-01-18 13:31:43 +01008174 struct fwnode_handle *port_fwnode,
Marcin Wojtasbf147152018-01-18 13:31:42 +01008175 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008176{
8177 struct device_node *phy_node;
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008178 struct phy *comphy = NULL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008179 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008180 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas24812222018-01-18 13:31:43 +01008181 struct device_node *port_node = to_of_node(port_fwnode);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008182 struct net_device *dev;
8183 struct resource *res;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008184 char *mac_from = "";
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008185 unsigned int ntxqs, nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008186 bool has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008187 u32 id;
8188 int features;
8189 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008190 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008191
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008192 if (port_node) {
8193 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
8194 } else {
8195 has_tx_irqs = true;
8196 queue_mode = MVPP2_QDIST_MULTI_MODE;
8197 }
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008198
8199 if (!has_tx_irqs)
8200 queue_mode = MVPP2_QDIST_SINGLE_MODE;
8201
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008202 ntxqs = MVPP2_MAX_TXQ;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008203 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
8204 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
8205 else
8206 nrxqs = MVPP2_DEFAULT_RXQ;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008207
8208 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008209 if (!dev)
8210 return -ENOMEM;
8211
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008212 if (port_node)
8213 phy_node = of_parse_phandle(port_node, "phy", 0);
8214 else
8215 phy_node = NULL;
8216
Marcin Wojtas24812222018-01-18 13:31:43 +01008217 phy_mode = fwnode_get_phy_mode(port_fwnode);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008218 if (phy_mode < 0) {
8219 dev_err(&pdev->dev, "incorrect phy mode\n");
8220 err = phy_mode;
8221 goto err_free_netdev;
8222 }
8223
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008224 if (port_node) {
8225 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
8226 if (IS_ERR(comphy)) {
8227 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
8228 err = -EPROBE_DEFER;
8229 goto err_free_netdev;
8230 }
8231 comphy = NULL;
Antoine Tenart542897d2017-08-30 10:29:15 +02008232 }
Antoine Tenart542897d2017-08-30 10:29:15 +02008233 }
8234
Marcin Wojtas24812222018-01-18 13:31:43 +01008235 if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008236 err = -EINVAL;
8237 dev_err(&pdev->dev, "missing port-id value\n");
8238 goto err_free_netdev;
8239 }
8240
Yan Markman7cf87e42017-12-11 09:13:26 +01008241 dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008242 dev->watchdog_timeo = 5 * HZ;
8243 dev->netdev_ops = &mvpp2_netdev_ops;
8244 dev->ethtool_ops = &mvpp2_eth_tool_ops;
8245
8246 port = netdev_priv(dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008247 port->dev = dev;
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008248 port->fwnode = port_fwnode;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008249 port->ntxqs = ntxqs;
8250 port->nrxqs = nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008251 port->priv = priv;
8252 port->has_tx_irqs = has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008253
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008254 err = mvpp2_queue_vectors_init(port, port_node);
8255 if (err)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008256 goto err_free_netdev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008257
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008258 if (port_node)
8259 port->link_irq = of_irq_get_byname(port_node, "link");
8260 else
8261 port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008262 if (port->link_irq == -EPROBE_DEFER) {
8263 err = -EPROBE_DEFER;
8264 goto err_deinit_qvecs;
8265 }
8266 if (port->link_irq <= 0)
8267 /* the link irq is optional */
8268 port->link_irq = 0;
8269
Marcin Wojtas24812222018-01-18 13:31:43 +01008270 if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
Marcin Wojtas3f518502014-07-10 16:52:13 -03008271 port->flags |= MVPP2_F_LOOPBACK;
8272
Marcin Wojtas3f518502014-07-10 16:52:13 -03008273 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008274 if (priv->hw_version == MVPP21)
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008275 port->first_rxq = port->id * port->nrxqs;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008276 else
8277 port->first_rxq = port->id * priv->max_port_rxqs;
8278
Marcin Wojtas3f518502014-07-10 16:52:13 -03008279 port->phy_node = phy_node;
8280 port->phy_interface = phy_mode;
Antoine Tenart542897d2017-08-30 10:29:15 +02008281 port->comphy = comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008282
Thomas Petazzonia7868412017-03-07 16:53:13 +01008283 if (priv->hw_version == MVPP21) {
8284 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
8285 port->base = devm_ioremap_resource(&pdev->dev, res);
8286 if (IS_ERR(port->base)) {
8287 err = PTR_ERR(port->base);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008288 goto err_free_irq;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008289 }
Miquel Raynal118d6292017-11-06 22:56:53 +01008290
8291 port->stats_base = port->priv->lms_base +
8292 MVPP21_MIB_COUNTERS_OFFSET +
8293 port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008294 } else {
Marcin Wojtas24812222018-01-18 13:31:43 +01008295 if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
8296 &port->gop_id)) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01008297 err = -EINVAL;
8298 dev_err(&pdev->dev, "missing gop-port-id value\n");
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008299 goto err_deinit_qvecs;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008300 }
8301
8302 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Miquel Raynal118d6292017-11-06 22:56:53 +01008303 port->stats_base = port->priv->iface_base +
8304 MVPP22_MIB_COUNTERS_OFFSET +
8305 port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008306 }
8307
Miquel Raynal118d6292017-11-06 22:56:53 +01008308 /* Alloc per-cpu and ethtool stats */
Marcin Wojtas3f518502014-07-10 16:52:13 -03008309 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
8310 if (!port->stats) {
8311 err = -ENOMEM;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008312 goto err_free_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008313 }
8314
Miquel Raynal118d6292017-11-06 22:56:53 +01008315 port->ethtool_stats = devm_kcalloc(&pdev->dev,
8316 ARRAY_SIZE(mvpp2_ethtool_regs),
8317 sizeof(u64), GFP_KERNEL);
8318 if (!port->ethtool_stats) {
8319 err = -ENOMEM;
8320 goto err_free_stats;
8321 }
8322
Miquel Raynale5c500e2017-11-08 08:59:40 +01008323 mutex_init(&port->gather_stats_lock);
8324 INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);
8325
Marcin Wojtas24812222018-01-18 13:31:43 +01008326 mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008327
Yan Markman7cf87e42017-12-11 09:13:26 +01008328 port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
8329 port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008330 SET_NETDEV_DEV(dev, &pdev->dev);
8331
8332 err = mvpp2_port_init(port);
8333 if (err < 0) {
8334 dev_err(&pdev->dev, "failed to init port %d\n", id);
8335 goto err_free_stats;
8336 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01008337
Thomas Petazzoni26975822017-03-07 16:53:14 +01008338 mvpp2_port_periodic_xon_disable(port);
8339
8340 if (priv->hw_version == MVPP21)
8341 mvpp2_port_fc_adv_enable(port);
8342
8343 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008344
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008345 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
8346 if (!port->pcpu) {
8347 err = -ENOMEM;
8348 goto err_free_txq_pcpu;
8349 }
8350
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008351 if (!port->has_tx_irqs) {
8352 for_each_present_cpu(cpu) {
8353 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008354
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008355 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
8356 HRTIMER_MODE_REL_PINNED);
8357 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
8358 port_pcpu->timer_scheduled = false;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008359
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008360 tasklet_init(&port_pcpu->tx_done_tasklet,
8361 mvpp2_tx_proc_cb,
8362 (unsigned long)dev);
8363 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008364 }
8365
Antoine Tenart381c5672018-03-05 15:16:53 +01008366 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
8367 NETIF_F_TSO;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008368 dev->features = features | NETIF_F_RXCSUM;
Maxime Chevallier56beda32018-02-28 10:14:13 +01008369 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
8370 NETIF_F_HW_VLAN_CTAG_FILTER;
Stefan Chulski576193f2018-03-05 15:16:54 +01008371
8372 if (port->pool_long->id == MVPP2_BM_JUMBO && port->id != 0) {
8373 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8374 dev->hw_features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8375 }
8376
Marcin Wojtas3f518502014-07-10 16:52:13 -03008377 dev->vlan_features |= features;
Antoine Tenart1d17db02017-10-30 11:23:31 +01008378 dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
Maxime Chevallier10fea262018-03-07 15:18:04 +01008379 dev->priv_flags |= IFF_UNICAST_FLT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008380
Stefan Chulski576193f2018-03-05 15:16:54 +01008381 /* MTU range: 68 - 9704 */
Jarod Wilson57779872016-10-17 15:54:06 -04008382 dev->min_mtu = ETH_MIN_MTU;
Stefan Chulski576193f2018-03-05 15:16:54 +01008383 /* 9704 == 9728 - 20 and rounding to 8 */
8384 dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
Jarod Wilson57779872016-10-17 15:54:06 -04008385
Marcin Wojtas3f518502014-07-10 16:52:13 -03008386 err = register_netdev(dev);
8387 if (err < 0) {
8388 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008389 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008390 }
8391 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
8392
Marcin Wojtasbf147152018-01-18 13:31:42 +01008393 priv->port_list[priv->port_count++] = port;
8394
Marcin Wojtas3f518502014-07-10 16:52:13 -03008395 return 0;
8396
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008397err_free_port_pcpu:
8398 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008399err_free_txq_pcpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008400 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008401 free_percpu(port->txqs[i]->pcpu);
8402err_free_stats:
8403 free_percpu(port->stats);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008404err_free_irq:
8405 if (port->link_irq)
8406 irq_dispose_mapping(port->link_irq);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008407err_deinit_qvecs:
8408 mvpp2_queue_vectors_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008409err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08008410 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008411 free_netdev(dev);
8412 return err;
8413}
8414
8415/* Ports removal routine */
8416static void mvpp2_port_remove(struct mvpp2_port *port)
8417{
8418 int i;
8419
8420 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08008421 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008422 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008423 free_percpu(port->stats);
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008424 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008425 free_percpu(port->txqs[i]->pcpu);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008426 mvpp2_queue_vectors_deinit(port);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008427 if (port->link_irq)
8428 irq_dispose_mapping(port->link_irq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008429 free_netdev(port->dev);
8430}
8431
8432/* Initialize decoding windows */
8433static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
8434 struct mvpp2 *priv)
8435{
8436 u32 win_enable;
8437 int i;
8438
8439 for (i = 0; i < 6; i++) {
8440 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
8441 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
8442
8443 if (i < 4)
8444 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
8445 }
8446
8447 win_enable = 0;
8448
8449 for (i = 0; i < dram->num_cs; i++) {
8450 const struct mbus_dram_window *cs = dram->cs + i;
8451
8452 mvpp2_write(priv, MVPP2_WIN_BASE(i),
8453 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
8454 dram->mbus_dram_target_id);
8455
8456 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
8457 (cs->size - 1) & 0xffff0000);
8458
8459 win_enable |= (1 << i);
8460 }
8461
8462 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
8463}
8464
8465/* Initialize Rx FIFO's */
8466static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
8467{
8468 int port;
8469
8470 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8471 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008472 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008473 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008474 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
8475 }
8476
8477 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8478 MVPP2_RX_FIFO_PORT_MIN_PKT);
8479 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8480}
8481
8482static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
8483{
8484 int port;
8485
8486 /* The FIFO size parameters are set depending on the maximum speed a
8487 * given port can handle:
8488 * - Port 0: 10Gbps
8489 * - Port 1: 2.5Gbps
8490 * - Ports 2 and 3: 1Gbps
8491 */
8492
8493 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
8494 MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
8495 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
8496 MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
8497
8498 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
8499 MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
8500 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
8501 MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
8502
8503 for (port = 2; port < MVPP2_MAX_PORTS; port++) {
8504 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
8505 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
8506 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
8507 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008508 }
8509
8510 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8511 MVPP2_RX_FIFO_PORT_MIN_PKT);
8512 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8513}
8514
Yan Markman93ff1302018-03-05 15:16:52 +01008515/* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
8516 * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
8517 * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
8518 */
Antoine Tenart7c10f972017-10-30 11:23:29 +01008519static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
8520{
Yan Markman93ff1302018-03-05 15:16:52 +01008521 int port, size, thrs;
Antoine Tenart7c10f972017-10-30 11:23:29 +01008522
Yan Markman93ff1302018-03-05 15:16:52 +01008523 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8524 if (port == 0) {
8525 size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
8526 thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
8527 } else {
8528 size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
8529 thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
8530 }
8531 mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
8532 mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
8533 }
Antoine Tenart7c10f972017-10-30 11:23:29 +01008534}
8535
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01008536static void mvpp2_axi_init(struct mvpp2 *priv)
8537{
8538 u32 val, rdval, wrval;
8539
8540 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
8541
8542 /* AXI Bridge Configuration */
8543
8544 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
8545 << MVPP22_AXI_ATTR_CACHE_OFFS;
8546 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8547 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8548
8549 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
8550 << MVPP22_AXI_ATTR_CACHE_OFFS;
8551 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8552 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8553
8554 /* BM */
8555 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
8556 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
8557
8558 /* Descriptors */
8559 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
8560 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
8561 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
8562 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
8563
8564 /* Buffer Data */
8565 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
8566 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
8567
8568 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
8569 << MVPP22_AXI_CODE_CACHE_OFFS;
8570 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
8571 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8572 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
8573 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
8574
8575 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
8576 << MVPP22_AXI_CODE_CACHE_OFFS;
8577 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8578 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8579
8580 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
8581
8582 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
8583 << MVPP22_AXI_CODE_CACHE_OFFS;
8584 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8585 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8586
8587 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
8588}
8589
Marcin Wojtas3f518502014-07-10 16:52:13 -03008590/* Initialize network controller common part HW */
8591static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
8592{
8593 const struct mbus_dram_target_info *dram_target_info;
8594 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03008595 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008596
Marcin Wojtas3f518502014-07-10 16:52:13 -03008597 /* MBUS windows configuration */
8598 dram_target_info = mv_mbus_dram_info();
8599 if (dram_target_info)
8600 mvpp2_conf_mbus_windows(dram_target_info, priv);
8601
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01008602 if (priv->hw_version == MVPP22)
8603 mvpp2_axi_init(priv);
8604
Marcin Wojtas08a23752014-07-21 13:48:12 -03008605 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01008606 if (priv->hw_version == MVPP21) {
8607 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8608 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
8609 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8610 } else {
8611 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8612 val &= ~MVPP22_SMI_POLLING_EN;
8613 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8614 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03008615
Marcin Wojtas3f518502014-07-10 16:52:13 -03008616 /* Allocate and initialize aggregated TXQs */
8617 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02008618 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008619 GFP_KERNEL);
8620 if (!priv->aggr_txqs)
8621 return -ENOMEM;
8622
8623 for_each_present_cpu(i) {
8624 priv->aggr_txqs[i].id = i;
8625 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
Antoine Ténart85affd72017-08-23 09:46:55 +02008626 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008627 if (err < 0)
8628 return err;
8629 }
8630
Antoine Tenart7c10f972017-10-30 11:23:29 +01008631 /* Fifo Init */
8632 if (priv->hw_version == MVPP21) {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008633 mvpp2_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01008634 } else {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008635 mvpp22_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01008636 mvpp22_tx_fifo_init(priv);
8637 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008638
Thomas Petazzoni26975822017-03-07 16:53:14 +01008639 if (priv->hw_version == MVPP21)
8640 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
8641 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008642
8643 /* Allow cache snoop when transmiting packets */
8644 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
8645
8646 /* Buffer Manager initialization */
8647 err = mvpp2_bm_init(pdev, priv);
8648 if (err < 0)
8649 return err;
8650
8651 /* Parser default initialization */
8652 err = mvpp2_prs_default_init(pdev, priv);
8653 if (err < 0)
8654 return err;
8655
8656 /* Classifier default initialization */
8657 mvpp2_cls_init(priv);
8658
8659 return 0;
8660}
8661
8662static int mvpp2_probe(struct platform_device *pdev)
8663{
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008664 const struct acpi_device_id *acpi_id;
Marcin Wojtas24812222018-01-18 13:31:43 +01008665 struct fwnode_handle *fwnode = pdev->dev.fwnode;
8666 struct fwnode_handle *port_fwnode;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008667 struct mvpp2 *priv;
8668 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008669 void __iomem *base;
Miquel Raynal118d6292017-11-06 22:56:53 +01008670 int i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008671 int err;
8672
Markus Elfring0b92e592017-04-17 08:38:32 +02008673 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008674 if (!priv)
8675 return -ENOMEM;
8676
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008677 if (has_acpi_companion(&pdev->dev)) {
8678 acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
8679 &pdev->dev);
8680 priv->hw_version = (unsigned long)acpi_id->driver_data;
8681 } else {
8682 priv->hw_version =
8683 (unsigned long)of_device_get_match_data(&pdev->dev);
8684 }
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008685
Marcin Wojtas3f518502014-07-10 16:52:13 -03008686 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01008687 base = devm_ioremap_resource(&pdev->dev, res);
8688 if (IS_ERR(base))
8689 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008690
Thomas Petazzonia7868412017-03-07 16:53:13 +01008691 if (priv->hw_version == MVPP21) {
8692 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
8693 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
8694 if (IS_ERR(priv->lms_base))
8695 return PTR_ERR(priv->lms_base);
8696 } else {
8697 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008698 if (has_acpi_companion(&pdev->dev)) {
8699 /* In case the MDIO memory region is declared in
8700 * the ACPI, it can already appear as 'in-use'
8701 * in the OS. Because it is overlapped by second
8702 * region of the network controller, make
8703 * sure it is released, before requesting it again.
8704 * The care is taken by mvpp2 driver to avoid
8705 * concurrent access to this memory region.
8706 */
8707 release_resource(res);
8708 }
Thomas Petazzonia7868412017-03-07 16:53:13 +01008709 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
8710 if (IS_ERR(priv->iface_base))
8711 return PTR_ERR(priv->iface_base);
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008712 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02008713
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008714 if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
Antoine Ténartf84bf382017-08-22 19:08:27 +02008715 priv->sysctrl_base =
8716 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
8717 "marvell,system-controller");
8718 if (IS_ERR(priv->sysctrl_base))
8719 /* The system controller regmap is optional for dt
8720 * compatibility reasons. When not provided, the
8721 * configuration of the GoP relies on the
8722 * firmware/bootloader.
8723 */
8724 priv->sysctrl_base = NULL;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008725 }
8726
Stefan Chulski01d04932018-03-05 15:16:50 +01008727 mvpp2_setup_bm_pool();
8728
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008729 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01008730 u32 addr_space_sz;
8731
8732 addr_space_sz = (priv->hw_version == MVPP21 ?
8733 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008734 priv->swth_base[i] = base + i * addr_space_sz;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008735 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008736
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008737 if (priv->hw_version == MVPP21)
8738 priv->max_port_rxqs = 8;
8739 else
8740 priv->max_port_rxqs = 32;
8741
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008742 if (dev_of_node(&pdev->dev)) {
8743 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
8744 if (IS_ERR(priv->pp_clk))
8745 return PTR_ERR(priv->pp_clk);
8746 err = clk_prepare_enable(priv->pp_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008747 if (err < 0)
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008748 return err;
8749
8750 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
8751 if (IS_ERR(priv->gop_clk)) {
8752 err = PTR_ERR(priv->gop_clk);
8753 goto err_pp_clk;
8754 }
8755 err = clk_prepare_enable(priv->gop_clk);
8756 if (err < 0)
8757 goto err_pp_clk;
8758
8759 if (priv->hw_version == MVPP22) {
8760 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
8761 if (IS_ERR(priv->mg_clk)) {
8762 err = PTR_ERR(priv->mg_clk);
8763 goto err_gop_clk;
8764 }
8765
8766 err = clk_prepare_enable(priv->mg_clk);
8767 if (err < 0)
8768 goto err_gop_clk;
8769 }
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008770
8771 priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
8772 if (IS_ERR(priv->axi_clk)) {
8773 err = PTR_ERR(priv->axi_clk);
8774 if (err == -EPROBE_DEFER)
8775 goto err_gop_clk;
8776 priv->axi_clk = NULL;
8777 } else {
8778 err = clk_prepare_enable(priv->axi_clk);
8779 if (err < 0)
8780 goto err_gop_clk;
8781 }
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008782
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008783 /* Get system's tclk rate */
8784 priv->tclk = clk_get_rate(priv->pp_clk);
8785 } else if (device_property_read_u32(&pdev->dev, "clock-frequency",
8786 &priv->tclk)) {
8787 dev_err(&pdev->dev, "missing clock-frequency value\n");
8788 return -EINVAL;
8789 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008790
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01008791 if (priv->hw_version == MVPP22) {
8792 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
8793 if (err)
8794 goto err_mg_clk;
8795 /* Sadly, the BM pools all share the same register to
8796 * store the high 32 bits of their address. So they
8797 * must all have the same high 32 bits, which forces
8798 * us to restrict coherent memory to DMA_BIT_MASK(32).
8799 */
8800 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
8801 if (err)
8802 goto err_mg_clk;
8803 }
8804
Marcin Wojtas3f518502014-07-10 16:52:13 -03008805 /* Initialize network controller */
8806 err = mvpp2_init(pdev, priv);
8807 if (err < 0) {
8808 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008809 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008810 }
8811
Marcin Wojtasbf147152018-01-18 13:31:42 +01008812 /* Initialize ports */
Marcin Wojtas24812222018-01-18 13:31:43 +01008813 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
8814 err = mvpp2_port_probe(pdev, port_fwnode, priv);
Marcin Wojtasbf147152018-01-18 13:31:42 +01008815 if (err < 0)
8816 goto err_port_probe;
8817 }
8818
Miquel Raynal118d6292017-11-06 22:56:53 +01008819 if (priv->port_count == 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008820 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08008821 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008822 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008823 }
8824
Miquel Raynal118d6292017-11-06 22:56:53 +01008825 /* Statistics must be gathered regularly because some of them (like
8826 * packets counters) are 32-bit registers and could overflow quite
8827 * quickly. For instance, a 10Gb link used at full bandwidth with the
8828 * smallest packets (64B) will overflow a 32-bit counter in less than
8829 * 30 seconds. Then, use a workqueue to fill 64-bit counters.
8830 */
Miquel Raynal118d6292017-11-06 22:56:53 +01008831 snprintf(priv->queue_name, sizeof(priv->queue_name),
8832 "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
8833 priv->port_count > 1 ? "+" : "");
8834 priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
8835 if (!priv->stats_queue) {
8836 err = -ENOMEM;
Antoine Tenart26146b02017-11-28 14:19:49 +01008837 goto err_port_probe;
Miquel Raynal118d6292017-11-06 22:56:53 +01008838 }
8839
Marcin Wojtas3f518502014-07-10 16:52:13 -03008840 platform_set_drvdata(pdev, priv);
8841 return 0;
8842
Antoine Tenart26146b02017-11-28 14:19:49 +01008843err_port_probe:
8844 i = 0;
Marcin Wojtas24812222018-01-18 13:31:43 +01008845 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
Antoine Tenart26146b02017-11-28 14:19:49 +01008846 if (priv->port_list[i])
8847 mvpp2_port_remove(priv->port_list[i]);
8848 i++;
8849 }
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008850err_mg_clk:
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008851 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008852 if (priv->hw_version == MVPP22)
8853 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008854err_gop_clk:
8855 clk_disable_unprepare(priv->gop_clk);
8856err_pp_clk:
8857 clk_disable_unprepare(priv->pp_clk);
8858 return err;
8859}
8860
8861static int mvpp2_remove(struct platform_device *pdev)
8862{
8863 struct mvpp2 *priv = platform_get_drvdata(pdev);
Marcin Wojtas24812222018-01-18 13:31:43 +01008864 struct fwnode_handle *fwnode = pdev->dev.fwnode;
8865 struct fwnode_handle *port_fwnode;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008866 int i = 0;
8867
Miquel Raynale5c500e2017-11-08 08:59:40 +01008868 flush_workqueue(priv->stats_queue);
Miquel Raynal118d6292017-11-06 22:56:53 +01008869 destroy_workqueue(priv->stats_queue);
Miquel Raynal118d6292017-11-06 22:56:53 +01008870
Marcin Wojtas24812222018-01-18 13:31:43 +01008871 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
Miquel Raynale5c500e2017-11-08 08:59:40 +01008872 if (priv->port_list[i]) {
8873 mutex_destroy(&priv->port_list[i]->gather_stats_lock);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008874 mvpp2_port_remove(priv->port_list[i]);
Miquel Raynale5c500e2017-11-08 08:59:40 +01008875 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008876 i++;
8877 }
8878
8879 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
8880 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
8881
8882 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
8883 }
8884
8885 for_each_present_cpu(i) {
8886 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
8887
8888 dma_free_coherent(&pdev->dev,
8889 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
8890 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01008891 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008892 }
8893
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008894 if (is_acpi_node(port_fwnode))
8895 return 0;
8896
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008897 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008898 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008899 clk_disable_unprepare(priv->pp_clk);
8900 clk_disable_unprepare(priv->gop_clk);
8901
8902 return 0;
8903}
8904
8905static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008906 {
8907 .compatible = "marvell,armada-375-pp2",
8908 .data = (void *)MVPP21,
8909 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01008910 {
8911 .compatible = "marvell,armada-7k-pp22",
8912 .data = (void *)MVPP22,
8913 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03008914 { }
8915};
8916MODULE_DEVICE_TABLE(of, mvpp2_match);
8917
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008918static const struct acpi_device_id mvpp2_acpi_match[] = {
8919 { "MRVL0110", MVPP22 },
8920 { },
8921};
8922MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);
8923
Marcin Wojtas3f518502014-07-10 16:52:13 -03008924static struct platform_driver mvpp2_driver = {
8925 .probe = mvpp2_probe,
8926 .remove = mvpp2_remove,
8927 .driver = {
8928 .name = MVPP2_DRIVER_NAME,
8929 .of_match_table = mvpp2_match,
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008930 .acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008931 },
8932};
8933
8934module_platform_driver(mvpp2_driver);
8935
8936MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
8937MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03008938MODULE_LICENSE("GPL v2");