blob: 73bf661100f7deaa6efcdd57d806c3c5872037b6 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
Shaohui Xie5f949132011-10-14 15:49:00 +080033#include <linux/of_platform.h>
David Brownell7d5230e2007-06-24 15:09:13 -070034
Mike Lavender2f9f7622006-01-08 13:34:27 -080035#include <linux/spi/spi.h>
36#include <linux/spi/flash.h>
37
Mike Lavender2f9f7622006-01-08 13:34:27 -080038/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_WREN 0x06 /* Write enable */
40#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070041#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080042#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070043#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +010044#define OPCODE_DUAL_READ 0x3b /* Read data bytes (Dual SPI) */
45#define OPCODE_QUAD_READ 0x6b /* Read data bytes (Quad SPI) */
David Brownellfa0a8c72007-06-24 15:12:35 -070046#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000047#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
Michel Stempin6c3b8892013-07-15 12:13:56 +020048#define OPCODE_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
David Woodhouse02d087d2007-06-28 22:38:38 +010049#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000050#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010051#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080052#define OPCODE_RDID 0x9f /* Read JEDEC ID */
Sourav Poddar3487a6392013-11-06 20:05:35 +053053#define OPCODE_RDCR 0x35 /* Read configuration register */
Mike Lavender2f9f7622006-01-08 13:34:27 -080054
Brian Norris87c95112013-04-11 01:34:57 -070055/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
56#define OPCODE_NORM_READ_4B 0x13 /* Read data bytes (low frequency) */
57#define OPCODE_FAST_READ_4B 0x0c /* Read data bytes (high frequency) */
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +010058#define OPCODE_DUAL_READ_4B 0x3c /* Read data bytes (Dual SPI) */
59#define OPCODE_QUAD_READ_4B 0x6c /* Read data bytes (Quad SPI) */
Brian Norris87c95112013-04-11 01:34:57 -070060#define OPCODE_PP_4B 0x12 /* Page program (up to 256 bytes) */
61#define OPCODE_SE_4B 0xdc /* Sector erase (usually 64KiB) */
62
Graf Yang49aac4a2009-06-15 08:23:41 +000063/* Used for SST flashes only. */
64#define OPCODE_BP 0x02 /* Byte program */
65#define OPCODE_WRDI 0x04 /* Write disable */
66#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
67
Brian Norriscaddab02013-04-11 01:34:58 -070068/* Used for Macronix and Winbond flashes. */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070069#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
70#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
71
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -070072/* Used for Spansion flashes only. */
73#define OPCODE_BRWR 0x17 /* Bank register write */
74
Mike Lavender2f9f7622006-01-08 13:34:27 -080075/* Status Register bits. */
76#define SR_WIP 1 /* Write in progress */
77#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070078/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080079#define SR_BP0 4 /* Block protect 0 */
80#define SR_BP1 8 /* Block protect 1 */
81#define SR_BP2 0x10 /* Block protect 2 */
82#define SR_SRWD 0x80 /* SR write protect */
83
Sourav Poddar3487a6392013-11-06 20:05:35 +053084#define SR_QUAD_EN_MX 0x40 /* Macronix Quad I/O */
85
86/* Configuration Register bits. */
87#define CR_QUAD_EN_SPAN 0x2 /* Spansion Quad I/O */
88
Mike Lavender2f9f7622006-01-08 13:34:27 -080089/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040090#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Brian Norris778d2262013-07-24 18:32:07 -070091#define MAX_CMD_SIZE 6
Mike Lavender2f9f7622006-01-08 13:34:27 -080092
Kevin Cernekeeaa084652011-05-08 10:48:00 -070093#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
94
Mike Lavender2f9f7622006-01-08 13:34:27 -080095/****************************************************************************/
96
Sourav Poddar8552b432013-11-06 20:05:34 +053097enum read_type {
98 M25P80_NORMAL = 0,
99 M25P80_FAST,
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +0100100 M25P80_DUAL,
Sourav Poddar3487a6392013-11-06 20:05:35 +0530101 M25P80_QUAD,
Sourav Poddar8552b432013-11-06 20:05:34 +0530102};
103
Mike Lavender2f9f7622006-01-08 13:34:27 -0800104struct m25p {
105 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700106 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800107 struct mtd_info mtd;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400108 u16 page_size;
109 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -0700110 u8 erase_opcode;
Brian Norris87c95112013-04-11 01:34:57 -0700111 u8 read_opcode;
112 u8 program_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100113 u8 *command;
Sourav Poddar8552b432013-11-06 20:05:34 +0530114 enum read_type flash_read;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800115};
116
117static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
118{
119 return container_of(mtd, struct m25p, mtd);
120}
121
122/****************************************************************************/
123
124/*
125 * Internal helper functions
126 */
127
128/*
129 * Read the status register, returning its value in the location
130 * Return the status register value.
131 * Returns negative if error occurred.
132 */
133static int read_sr(struct m25p *flash)
134{
135 ssize_t retval;
136 u8 code = OPCODE_RDSR;
137 u8 val;
138
139 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
140
141 if (retval < 0) {
142 dev_err(&flash->spi->dev, "error %d reading SR\n",
143 (int) retval);
144 return retval;
145 }
146
147 return val;
148}
149
Michael Hennerich72289822008-07-03 23:54:42 -0700150/*
Sourav Poddar3487a6392013-11-06 20:05:35 +0530151 * Read configuration register, returning its value in the
152 * location. Return the configuration register value.
153 * Returns negative if error occured.
154 */
155static int read_cr(struct m25p *flash)
156{
157 u8 code = OPCODE_RDCR;
158 int ret;
159 u8 val;
160
161 ret = spi_write_then_read(flash->spi, &code, 1, &val, 1);
162 if (ret < 0) {
163 dev_err(&flash->spi->dev, "error %d reading CR\n", ret);
164 return ret;
165 }
166
167 return val;
168}
169
170/*
Michael Hennerich72289822008-07-03 23:54:42 -0700171 * Write status register 1 byte
172 * Returns negative if error occurred.
173 */
174static int write_sr(struct m25p *flash, u8 val)
175{
176 flash->command[0] = OPCODE_WRSR;
177 flash->command[1] = val;
178
179 return spi_write(flash->spi, flash->command, 2);
180}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800181
182/*
183 * Set write enable latch with Write Enable command.
184 * Returns negative if error occurred.
185 */
186static inline int write_enable(struct m25p *flash)
187{
188 u8 code = OPCODE_WREN;
189
David Woodhouse8a1a6272008-10-20 09:26:16 +0100190 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800191}
192
Graf Yang49aac4a2009-06-15 08:23:41 +0000193/*
194 * Send write disble instruction to the chip.
195 */
196static inline int write_disable(struct m25p *flash)
197{
198 u8 code = OPCODE_WRDI;
199
200 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
201}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800202
203/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700204 * Enable/disable 4-byte addressing mode.
205 */
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700206static inline int set_4byte(struct m25p *flash, u32 jedec_id, int enable)
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700207{
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200208 int status;
209 bool need_wren = false;
210
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700211 switch (JEDEC_MFR(jedec_id)) {
Brian Norriseedeac32013-08-17 12:16:29 -0700212 case CFI_MFR_ST: /* Micron, actually */
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200213 /* Some Micron need WREN command; all will accept it */
214 need_wren = true;
215 case CFI_MFR_MACRONIX:
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200216 case 0xEF /* winbond */:
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200217 if (need_wren)
218 write_enable(flash);
219
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700220 flash->command[0] = enable ? OPCODE_EN4B : OPCODE_EX4B;
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200221 status = spi_write(flash->spi, flash->command, 1);
222
223 if (need_wren)
224 write_disable(flash);
225
226 return status;
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700227 default:
228 /* Spansion style */
229 flash->command[0] = OPCODE_BRWR;
230 flash->command[1] = enable << 7;
231 return spi_write(flash->spi, flash->command, 2);
232 }
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700233}
234
235/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800236 * Service routine to read status register until ready, or timeout occurs.
237 * Returns non-zero if error.
238 */
239static int wait_till_ready(struct m25p *flash)
240{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100241 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800242 int sr;
243
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100244 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
245
246 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800247 if ((sr = read_sr(flash)) < 0)
248 break;
249 else if (!(sr & SR_WIP))
250 return 0;
251
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100252 cond_resched();
253
254 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800255
256 return 1;
257}
258
Chen Gongfaff3752008-08-11 16:59:13 +0800259/*
Sourav Poddar3487a6392013-11-06 20:05:35 +0530260 * Write status Register and configuration register with 2 bytes
261 * The first byte will be written to the status register, while the
262 * second byte will be written to the configuration register.
263 * Return negative if error occured.
264 */
265static int write_sr_cr(struct m25p *flash, u16 val)
266{
267 flash->command[0] = OPCODE_WRSR;
268 flash->command[1] = val & 0xff;
269 flash->command[2] = (val >> 8);
270
271 return spi_write(flash->spi, flash->command, 3);
272}
273
274static int macronix_quad_enable(struct m25p *flash)
275{
276 int ret, val;
277 u8 cmd[2];
278 cmd[0] = OPCODE_WRSR;
279
280 val = read_sr(flash);
281 cmd[1] = val | SR_QUAD_EN_MX;
282 write_enable(flash);
283
284 spi_write(flash->spi, &cmd, 2);
285
286 if (wait_till_ready(flash))
287 return 1;
288
289 ret = read_sr(flash);
290 if (!(ret > 0 && (ret & SR_QUAD_EN_MX))) {
291 dev_err(&flash->spi->dev, "Macronix Quad bit not set\n");
292 return -EINVAL;
293 }
294
295 return 0;
296}
297
298static int spansion_quad_enable(struct m25p *flash)
299{
300 int ret;
301 int quad_en = CR_QUAD_EN_SPAN << 8;
302
303 write_enable(flash);
304
305 ret = write_sr_cr(flash, quad_en);
306 if (ret < 0) {
307 dev_err(&flash->spi->dev,
308 "error while writing configuration register\n");
309 return -EINVAL;
310 }
311
312 /* read back and check it */
313 ret = read_cr(flash);
314 if (!(ret > 0 && (ret & CR_QUAD_EN_SPAN))) {
315 dev_err(&flash->spi->dev, "Spansion Quad bit not set\n");
316 return -EINVAL;
317 }
318
319 return 0;
320}
321
322static int set_quad_mode(struct m25p *flash, u32 jedec_id)
323{
324 int status;
325
326 switch (JEDEC_MFR(jedec_id)) {
327 case CFI_MFR_MACRONIX:
328 status = macronix_quad_enable(flash);
329 if (status) {
330 dev_err(&flash->spi->dev,
331 "Macronix quad-read not enabled\n");
332 return -EINVAL;
333 }
334 return status;
335 default:
336 status = spansion_quad_enable(flash);
337 if (status) {
338 dev_err(&flash->spi->dev,
339 "Spansion quad-read not enabled\n");
340 return -EINVAL;
341 }
342 return status;
343 }
344}
345
346/*
Chen Gongfaff3752008-08-11 16:59:13 +0800347 * Erase the whole flash memory
348 *
349 * Returns 0 if successful, non-zero otherwise.
350 */
Chen Gong78546432008-11-26 10:23:57 +0000351static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800352{
Brian Norris0a32a102011-07-19 10:06:10 -0700353 pr_debug("%s: %s %lldKiB\n", dev_name(&flash->spi->dev), __func__,
354 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800355
356 /* Wait until finished previous write command. */
357 if (wait_till_ready(flash))
358 return 1;
359
360 /* Send write enable, then erase commands. */
361 write_enable(flash);
362
363 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000364 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800365
366 spi_write(flash->spi, flash->command, 1);
367
368 return 0;
369}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800370
Anton Vorontsov837479d2009-10-12 20:24:40 +0400371static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
372{
373 /* opcode is in cmd[0] */
374 cmd[1] = addr >> (flash->addr_width * 8 - 8);
375 cmd[2] = addr >> (flash->addr_width * 8 - 16);
376 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700377 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400378}
379
380static int m25p_cmdsz(struct m25p *flash)
381{
382 return 1 + flash->addr_width;
383}
384
Mike Lavender2f9f7622006-01-08 13:34:27 -0800385/*
386 * Erase one sector of flash memory at offset ``offset'' which is any
387 * address within the sector which should be erased.
388 *
389 * Returns 0 if successful, non-zero otherwise.
390 */
391static int erase_sector(struct m25p *flash, u32 offset)
392{
Brian Norris0a32a102011-07-19 10:06:10 -0700393 pr_debug("%s: %s %dKiB at 0x%08x\n", dev_name(&flash->spi->dev),
394 __func__, flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800395
396 /* Wait until finished previous write command. */
397 if (wait_till_ready(flash))
398 return 1;
399
400 /* Send write enable, then erase commands. */
401 write_enable(flash);
402
403 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700404 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400405 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800406
Anton Vorontsov837479d2009-10-12 20:24:40 +0400407 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800408
409 return 0;
410}
411
412/****************************************************************************/
413
414/*
415 * MTD implementation
416 */
417
418/*
419 * Erase an address range on the flash chip. The address range may extend
420 * one or more erase sectors. Return an error is there is a problem erasing.
421 */
422static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
423{
424 struct m25p *flash = mtd_to_m25p(mtd);
425 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200426 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800427
Brian Norris0a32a102011-07-19 10:06:10 -0700428 pr_debug("%s: %s at 0x%llx, len %lld\n", dev_name(&flash->spi->dev),
429 __func__, (long long)instr->addr,
430 (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800431
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200432 div_u64_rem(instr->len, mtd->erasesize, &rem);
433 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800434 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800435
436 addr = instr->addr;
437 len = instr->len;
438
David Brownell7d5230e2007-06-24 15:09:13 -0700439 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800440
Chen Gong78546432008-11-26 10:23:57 +0000441 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400442 if (len == flash->mtd.size) {
443 if (erase_chip(flash)) {
444 instr->state = MTD_ERASE_FAILED;
445 mutex_unlock(&flash->lock);
446 return -EIO;
447 }
Chen Gong78546432008-11-26 10:23:57 +0000448
449 /* REVISIT in some cases we could speed up erasing large regions
450 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
451 * to use "small sector erase", but that's not always optimal.
452 */
453
454 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800455 } else {
456 while (len) {
457 if (erase_sector(flash, addr)) {
458 instr->state = MTD_ERASE_FAILED;
459 mutex_unlock(&flash->lock);
460 return -EIO;
461 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800462
Chen Gongfaff3752008-08-11 16:59:13 +0800463 addr += mtd->erasesize;
464 len -= mtd->erasesize;
465 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800466 }
467
David Brownell7d5230e2007-06-24 15:09:13 -0700468 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800469
470 instr->state = MTD_ERASE_DONE;
471 mtd_erase_callback(instr);
472
473 return 0;
474}
475
476/*
Sourav Poddar8552b432013-11-06 20:05:34 +0530477 * Dummy Cycle calculation for different type of read.
478 * It can be used to support more commands with
479 * different dummy cycle requirements.
480 */
481static inline int m25p80_dummy_cycles_read(struct m25p *flash)
482{
483 switch (flash->flash_read) {
484 case M25P80_FAST:
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +0100485 case M25P80_DUAL:
Sourav Poddar3487a6392013-11-06 20:05:35 +0530486 case M25P80_QUAD:
Sourav Poddar8552b432013-11-06 20:05:34 +0530487 return 1;
488 case M25P80_NORMAL:
489 return 0;
490 default:
491 dev_err(&flash->spi->dev, "No valid read type supported\n");
492 return -1;
493 }
494}
495
Geert Uytterhoeven464e9062014-01-21 13:59:17 +0100496static inline unsigned int m25p80_rx_nbits(const struct m25p *flash)
497{
498 switch (flash->flash_read) {
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +0100499 case M25P80_DUAL:
500 return 2;
Geert Uytterhoeven464e9062014-01-21 13:59:17 +0100501 case M25P80_QUAD:
502 return 4;
503 default:
504 return 0;
505 }
506}
507
Sourav Poddar8552b432013-11-06 20:05:34 +0530508/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800509 * Read an address range from the flash chip. The address range
510 * may be any size provided it is within the physical boundaries.
511 */
512static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
513 size_t *retlen, u_char *buf)
514{
515 struct m25p *flash = mtd_to_m25p(mtd);
516 struct spi_transfer t[2];
517 struct spi_message m;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200518 uint8_t opcode;
Sourav Poddar8552b432013-11-06 20:05:34 +0530519 int dummy;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800520
Brian Norris0a32a102011-07-19 10:06:10 -0700521 pr_debug("%s: %s from 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
522 __func__, (u32)from, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800523
Vitaly Wool8275c642006-01-08 13:34:28 -0800524 spi_message_init(&m);
525 memset(t, 0, (sizeof t));
526
Sourav Poddar8552b432013-11-06 20:05:34 +0530527 dummy = m25p80_dummy_cycles_read(flash);
528 if (dummy < 0) {
529 dev_err(&flash->spi->dev, "No valid read command supported\n");
530 return -EINVAL;
531 }
532
Vitaly Wool8275c642006-01-08 13:34:28 -0800533 t[0].tx_buf = flash->command;
Sourav Poddar8552b432013-11-06 20:05:34 +0530534 t[0].len = m25p_cmdsz(flash) + dummy;
Vitaly Wool8275c642006-01-08 13:34:28 -0800535 spi_message_add_tail(&t[0], &m);
536
537 t[1].rx_buf = buf;
Geert Uytterhoeven464e9062014-01-21 13:59:17 +0100538 t[1].rx_nbits = m25p80_rx_nbits(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800539 t[1].len = len;
540 spi_message_add_tail(&t[1], &m);
541
David Brownell7d5230e2007-06-24 15:09:13 -0700542 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800543
544 /* Wait till previous write/erase is done. */
545 if (wait_till_ready(flash)) {
546 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700547 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800548 return 1;
549 }
550
Mike Lavender2f9f7622006-01-08 13:34:27 -0800551 /* Set up the write data buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700552 opcode = flash->read_opcode;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200553 flash->command[0] = opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400554 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800555
Mike Lavender2f9f7622006-01-08 13:34:27 -0800556 spi_sync(flash->spi, &m);
557
Sourav Poddar8552b432013-11-06 20:05:34 +0530558 *retlen = m.actual_length - m25p_cmdsz(flash) - dummy;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800559
David Brownell7d5230e2007-06-24 15:09:13 -0700560 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800561
562 return 0;
563}
564
565/*
566 * Write an address range to the flash chip. Data must be written in
567 * FLASH_PAGESIZE chunks. The address range may be any size provided
568 * it is within the physical boundaries.
569 */
570static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
571 size_t *retlen, const u_char *buf)
572{
573 struct m25p *flash = mtd_to_m25p(mtd);
574 u32 page_offset, page_size;
575 struct spi_transfer t[2];
576 struct spi_message m;
577
Brian Norris0a32a102011-07-19 10:06:10 -0700578 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
579 __func__, (u32)to, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800580
Vitaly Wool8275c642006-01-08 13:34:28 -0800581 spi_message_init(&m);
582 memset(t, 0, (sizeof t));
583
584 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400585 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800586 spi_message_add_tail(&t[0], &m);
587
588 t[1].tx_buf = buf;
589 spi_message_add_tail(&t[1], &m);
590
David Brownell7d5230e2007-06-24 15:09:13 -0700591 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800592
593 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800594 if (wait_till_ready(flash)) {
595 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800596 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800597 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800598
599 write_enable(flash);
600
Mike Lavender2f9f7622006-01-08 13:34:27 -0800601 /* Set up the opcode in the write buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700602 flash->command[0] = flash->program_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400603 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800604
Anton Vorontsov837479d2009-10-12 20:24:40 +0400605 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800606
607 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400608 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800609 t[1].len = len;
610
611 spi_sync(flash->spi, &m);
612
Anton Vorontsov837479d2009-10-12 20:24:40 +0400613 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800614 } else {
615 u32 i;
616
617 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400618 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800619
Mike Lavender2f9f7622006-01-08 13:34:27 -0800620 t[1].len = page_size;
621 spi_sync(flash->spi, &m);
622
Anton Vorontsov837479d2009-10-12 20:24:40 +0400623 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800624
Anton Vorontsov837479d2009-10-12 20:24:40 +0400625 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800626 for (i = page_size; i < len; i += page_size) {
627 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400628 if (page_size > flash->page_size)
629 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800630
631 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400632 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800633
634 t[1].tx_buf = buf + i;
635 t[1].len = page_size;
636
637 wait_till_ready(flash);
638
639 write_enable(flash);
640
641 spi_sync(flash->spi, &m);
642
Dan Carpenterb06cd212010-08-12 09:53:52 +0200643 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700644 }
645 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800646
David Brownell7d5230e2007-06-24 15:09:13 -0700647 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800648
649 return 0;
650}
651
Graf Yang49aac4a2009-06-15 08:23:41 +0000652static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
653 size_t *retlen, const u_char *buf)
654{
655 struct m25p *flash = mtd_to_m25p(mtd);
656 struct spi_transfer t[2];
657 struct spi_message m;
658 size_t actual;
659 int cmd_sz, ret;
660
Brian Norris0a32a102011-07-19 10:06:10 -0700661 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
662 __func__, (u32)to, len);
Nicolas Ferredcf12462010-12-15 12:59:32 +0100663
Graf Yang49aac4a2009-06-15 08:23:41 +0000664 spi_message_init(&m);
665 memset(t, 0, (sizeof t));
666
667 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400668 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000669 spi_message_add_tail(&t[0], &m);
670
671 t[1].tx_buf = buf;
672 spi_message_add_tail(&t[1], &m);
673
674 mutex_lock(&flash->lock);
675
676 /* Wait until finished previous write command. */
677 ret = wait_till_ready(flash);
678 if (ret)
679 goto time_out;
680
681 write_enable(flash);
682
683 actual = to % 2;
684 /* Start write from odd address. */
685 if (actual) {
686 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400687 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000688
689 /* write one byte. */
690 t[1].len = 1;
691 spi_sync(flash->spi, &m);
692 ret = wait_till_ready(flash);
693 if (ret)
694 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400695 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000696 }
697 to += actual;
698
699 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400700 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000701
702 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400703 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000704 for (; actual < len - 1; actual += 2) {
705 t[0].len = cmd_sz;
706 /* write two bytes. */
707 t[1].len = 2;
708 t[1].tx_buf = buf + actual;
709
710 spi_sync(flash->spi, &m);
711 ret = wait_till_ready(flash);
712 if (ret)
713 goto time_out;
714 *retlen += m.actual_length - cmd_sz;
715 cmd_sz = 1;
716 to += 2;
717 }
718 write_disable(flash);
719 ret = wait_till_ready(flash);
720 if (ret)
721 goto time_out;
722
723 /* Write out trailing byte if it exists. */
724 if (actual != len) {
725 write_enable(flash);
726 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400727 m25p_addr2cmd(flash, to, flash->command);
728 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000729 t[1].len = 1;
730 t[1].tx_buf = buf + actual;
731
732 spi_sync(flash->spi, &m);
733 ret = wait_till_ready(flash);
734 if (ret)
735 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400736 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000737 write_disable(flash);
738 }
739
740time_out:
741 mutex_unlock(&flash->lock);
742 return ret;
743}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800744
Austin Boyle972e1b72013-01-04 13:02:28 +1300745static int m25p80_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
746{
747 struct m25p *flash = mtd_to_m25p(mtd);
748 uint32_t offset = ofs;
749 uint8_t status_old, status_new;
750 int res = 0;
751
752 mutex_lock(&flash->lock);
753 /* Wait until finished previous command */
754 if (wait_till_ready(flash)) {
755 res = 1;
756 goto err;
757 }
758
759 status_old = read_sr(flash);
760
761 if (offset < flash->mtd.size-(flash->mtd.size/2))
762 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
763 else if (offset < flash->mtd.size-(flash->mtd.size/4))
764 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
765 else if (offset < flash->mtd.size-(flash->mtd.size/8))
766 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
767 else if (offset < flash->mtd.size-(flash->mtd.size/16))
768 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
769 else if (offset < flash->mtd.size-(flash->mtd.size/32))
770 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
771 else if (offset < flash->mtd.size-(flash->mtd.size/64))
772 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
773 else
774 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
775
776 /* Only modify protection if it will not unlock other areas */
777 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) >
778 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
779 write_enable(flash);
780 if (write_sr(flash, status_new) < 0) {
781 res = 1;
782 goto err;
783 }
784 }
785
786err: mutex_unlock(&flash->lock);
787 return res;
788}
789
790static int m25p80_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
791{
792 struct m25p *flash = mtd_to_m25p(mtd);
793 uint32_t offset = ofs;
794 uint8_t status_old, status_new;
795 int res = 0;
796
797 mutex_lock(&flash->lock);
798 /* Wait until finished previous command */
799 if (wait_till_ready(flash)) {
800 res = 1;
801 goto err;
802 }
803
804 status_old = read_sr(flash);
805
806 if (offset+len > flash->mtd.size-(flash->mtd.size/64))
807 status_new = status_old & ~(SR_BP2|SR_BP1|SR_BP0);
808 else if (offset+len > flash->mtd.size-(flash->mtd.size/32))
809 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
810 else if (offset+len > flash->mtd.size-(flash->mtd.size/16))
811 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
812 else if (offset+len > flash->mtd.size-(flash->mtd.size/8))
813 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
814 else if (offset+len > flash->mtd.size-(flash->mtd.size/4))
815 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
816 else if (offset+len > flash->mtd.size-(flash->mtd.size/2))
817 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
818 else
819 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
820
821 /* Only modify protection if it will not lock other areas */
822 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) <
823 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
824 write_enable(flash);
825 if (write_sr(flash, status_new) < 0) {
826 res = 1;
827 goto err;
828 }
829 }
830
831err: mutex_unlock(&flash->lock);
832 return res;
833}
834
Mike Lavender2f9f7622006-01-08 13:34:27 -0800835/****************************************************************************/
836
837/*
838 * SPI device driver setup and teardown
839 */
840
841struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700842 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
843 * a high byte of zero plus three data bytes: the manufacturer id,
844 * then a two byte device id.
845 */
846 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800847 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700848
849 /* The size listed here is what works with OPCODE_SE, which isn't
850 * necessarily called a "sector" by the vendor.
851 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800852 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700853 u16 n_sectors;
854
Anton Vorontsov837479d2009-10-12 20:24:40 +0400855 u16 page_size;
856 u16 addr_width;
857
David Brownellfa0a8c72007-06-24 15:12:35 -0700858 u16 flags;
859#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400860#define M25P_NO_ERASE 0x02 /* No erase command needed */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100861#define SST_WRITE 0x04 /* use SST byte programming */
Sascha Hauer58146992013-08-20 09:54:40 +0200862#define M25P_NO_FR 0x08 /* Can't do fastread */
Michel Stempin6c3b8892013-07-15 12:13:56 +0200863#define SECT_4K_PMC 0x10 /* OPCODE_BE_4K_PMC works uniformly */
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +0100864#define M25P80_DUAL_READ 0x20 /* Flash supports Dual Read */
865#define M25P80_QUAD_READ 0x40 /* Flash supports Quad Read */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800866};
867
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400868#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
869 ((kernel_ulong_t)&(struct flash_info) { \
870 .jedec_id = (_jedec_id), \
871 .ext_id = (_ext_id), \
872 .sector_size = (_sector_size), \
873 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400874 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400875 .flags = (_flags), \
876 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700877
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200878#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400879 ((kernel_ulong_t)&(struct flash_info) { \
880 .sector_size = (_sector_size), \
881 .n_sectors = (_n_sectors), \
882 .page_size = (_page_size), \
883 .addr_width = (_addr_width), \
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200884 .flags = (_flags), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400885 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700886
887/* NOTE: double check command sets and memory organization when you add
888 * more flash chips. This current list focusses on newer chips, which
889 * have been converging on command sets which including JEDEC ID.
890 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400891static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700892 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400893 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
894 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700895
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400896 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
Mikhail Kshevetskiyada766e2011-09-23 19:36:18 +0400897 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400898 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700899
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400900 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
901 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
902 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200903 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700904
Chunhe Lana5b2d762012-06-19 10:55:08 +0800905 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
906
Gabor Juhos37a23c202011-01-25 11:20:26 +0100907 /* EON -- en25xxx */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700908 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
909 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
910 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
911 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
912 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
913 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200914
Flavio Silveirae6db7c82013-09-03 20:25:54 -0300915 /* ESMT */
916 { "f25l32pa", INFO(0x8c2016, 0, 64 * 1024, 64, SECT_4K) },
917
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200918 /* Everspin */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700919 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, M25P_NO_ERASE | M25P_NO_FR) },
920 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, M25P_NO_ERASE | M25P_NO_FR) },
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200921
Michel Stempin55bf75b2013-01-06 00:39:36 +0100922 /* GigaDevice */
923 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
924 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
925
Gabor Juhosf80e5212010-08-05 16:58:36 +0200926 /* Intel/Numonyx -- xxxs33b */
927 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
928 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
929 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
930
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200931 /* Macronix */
John Crispinbb08bc12012-04-30 19:30:45 +0200932 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
Simon Guinotdf0094d2009-12-05 15:28:00 +0100933 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100934 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100935 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400936 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
Brian Norris5ff14822013-10-23 13:38:09 -0700937 { "mx25l3255e", INFO(0xc29e16, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400938 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
939 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
940 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700941 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700942 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Sourav Poddar3487a6392013-11-06 20:05:35 +0530943 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, M25P80_QUAD_READ) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200944
Vivien Didelot8da28682012-08-14 15:24:07 -0400945 /* Micron */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700946 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
947 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, 0) },
948 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
949 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
950 { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K) },
Vivien Didelot8da28682012-08-14 15:24:07 -0400951
Michel Stempin6c3b8892013-07-15 12:13:56 +0200952 /* PMC */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700953 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
954 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
955 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
Michel Stempin6c3b8892013-07-15 12:13:56 +0200956
David Brownellfa0a8c72007-06-24 15:12:35 -0700957 /* Spansion -- single (large) sector size only, at least
958 * for the chips listed here (without boot sectors).
959 */
Marek Vasutb277f772012-09-04 05:31:36 +0200960 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, 0) },
961 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700962 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
Sourav Poddar3487a6392013-11-06 20:05:35 +0530963 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, M25P80_QUAD_READ) },
Geert Uytterhoevend8d5d102014-01-21 13:59:16 +0100964 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, M25P80_QUAD_READ) },
Kevin Cernekee3d2d2b62011-05-08 10:48:02 -0700965 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400966 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
967 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
968 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
969 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Marek Vasut8bb8b852012-07-06 08:10:26 +0200970 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
971 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
972 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
973 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
974 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200975 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
976 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700977
978 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100979 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
980 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
981 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
982 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
Krzysztof Mazur89134052013-02-22 15:51:06 +0100983 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100984 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
985 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
986 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
987 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700988
989 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400990 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
991 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
992 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
993 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
994 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
995 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
996 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
997 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
998 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Knut Wohlrab48003992012-07-17 15:45:53 +0200999 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -07001000
Anton Vorontsovf7b00092010-06-22 20:57:34 +04001001 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
1002 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
1003 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
1004 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
1005 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
1006 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
1007 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
1008 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
1009 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
1010
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001011 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
1012 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
1013 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -07001014
Alexandre Pereira da Silva943b35a2012-06-12 16:42:40 -03001015 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001016 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
1017 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -07001018
Igor Grinberg574926c2013-11-11 22:55:29 +02001019 { "m25px16", INFO(0x207115, 0, 64 * 1024, 32, SECT_4K) },
Kevin Cernekee16004f32011-05-08 10:47:59 -07001020 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
1021 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
1022 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
1023 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +09001024
David Woodhouse02d087d2007-06-28 22:38:38 +01001025 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001026 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
1027 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
1028 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
1029 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
1030 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
1031 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +02001032 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
ing. Federico Fuga9d6367f2012-06-05 17:37:01 +02001033 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001034 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +02001035 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Girish K S4b6ff7a2013-04-16 14:01:14 +05301036 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Thomas Abraham4fba37a2012-05-09 04:04:54 +05301037 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
Stephen Warren9b7ef602012-11-12 12:58:28 -07001038 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
Rafał Miłecki001c33a2013-02-24 13:57:26 +01001039 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Matthieu CASTET0aa87b72012-09-25 11:05:27 +02001040 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -08001041
Anton Vorontsov837479d2009-10-12 20:24:40 +04001042 /* Catalyst / On Semiconductor -- non-JEDEC */
Sascha Hauer58146992013-08-20 09:54:40 +02001043 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, M25P_NO_ERASE | M25P_NO_FR) },
1044 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, M25P_NO_ERASE | M25P_NO_FR) },
1045 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
1046 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
1047 { "cat25128", CAT25_INFO(2048, 8, 64, 2, M25P_NO_ERASE | M25P_NO_FR) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001048 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -08001049};
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001050MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001051
Bill Pemberton06f25512012-11-19 13:23:07 -05001052static const struct spi_device_id *jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -07001053{
1054 int tmp;
1055 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +08001056 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -07001057 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +08001058 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -07001059 struct flash_info *info;
1060
1061 /* JEDEC also defines an optional "extended device information"
1062 * string for after vendor-specific data, after the three bytes
1063 * we use here. Supporting some chips might require using it.
1064 */
Chen Gongdaa84732008-09-16 14:14:12 +08001065 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -07001066 if (tmp < 0) {
Brian Norris289c0522011-07-19 10:06:09 -07001067 pr_debug("%s: error %d reading JEDEC ID\n",
Brian Norris0a32a102011-07-19 10:06:10 -07001068 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +04001069 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -07001070 }
1071 jedec = id[0];
1072 jedec = jedec << 8;
1073 jedec |= id[1];
1074 jedec = jedec << 8;
1075 jedec |= id[2];
1076
Chen Gongd0e8c472008-08-11 16:59:15 +08001077 ext_jedec = id[3] << 8 | id[4];
1078
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001079 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
1080 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +00001081 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +00001082 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +08001083 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001084 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +00001085 }
David Brownellfa0a8c72007-06-24 15:12:35 -07001086 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -07001087 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +04001088 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -07001089}
1090
1091
Mike Lavender2f9f7622006-01-08 13:34:27 -08001092/*
1093 * board specific setup should have ensured the SPI clock used here
1094 * matches what the READ command supports, at least until this driver
1095 * understands FAST_READ (for clocks over 25 MHz).
1096 */
Bill Pemberton06f25512012-11-19 13:23:07 -05001097static int m25p_probe(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001098{
Anton Vorontsov18c61822009-10-12 20:24:38 +04001099 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001100 struct flash_platform_data *data;
1101 struct m25p *flash;
1102 struct flash_info *info;
1103 unsigned i;
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +04001104 struct mtd_part_parser_data ppdata;
Brian Norrisdc525ff2013-10-23 19:34:46 -07001105 struct device_node *np = spi->dev.of_node;
Sourav Poddar3487a6392013-11-06 20:05:35 +05301106 int ret;
Shaohui Xie5f949132011-10-14 15:49:00 +08001107
Mike Lavender2f9f7622006-01-08 13:34:27 -08001108 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -07001109 * well as how this board partitions it. If we don't have
1110 * a chip ID, try the JEDEC id commands; they'll work for most
1111 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -08001112 */
Jingoo Han0278fd32013-07-30 17:17:44 +09001113 data = dev_get_platdata(&spi->dev);
David Brownellfa0a8c72007-06-24 15:12:35 -07001114 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +04001115 const struct spi_device_id *plat_id;
1116
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001117 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +04001118 plat_id = &m25p_ids[i];
1119 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001120 continue;
1121 break;
David Brownellfa0a8c72007-06-24 15:12:35 -07001122 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001123
Dan Carpenterf78ec6b2010-08-12 09:58:27 +02001124 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +04001125 id = plat_id;
1126 else
1127 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001128 }
David Brownellfa0a8c72007-06-24 15:12:35 -07001129
Anton Vorontsov18c61822009-10-12 20:24:38 +04001130 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -07001131
Anton Vorontsov18c61822009-10-12 20:24:38 +04001132 if (info->jedec_id) {
1133 const struct spi_device_id *jid;
1134
1135 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +04001136 if (IS_ERR(jid)) {
1137 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +04001138 } else if (jid != id) {
1139 /*
1140 * JEDEC knows better, so overwrite platform ID. We
1141 * can't trust partitions any longer, but we'll let
1142 * mtd apply them anyway, since some partitions may be
1143 * marked read-only, and we don't want to lose that
1144 * information, even if it's not 100% accurate.
1145 */
1146 dev_warn(&spi->dev, "found %s, expected %s\n",
1147 jid->name, id->name);
1148 id = jid;
1149 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -07001150 }
Anton Vorontsov18c61822009-10-12 20:24:38 +04001151 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001152
Brian Norris778d2262013-07-24 18:32:07 -07001153 flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001154 if (!flash)
1155 return -ENOMEM;
Brian Norris778d2262013-07-24 18:32:07 -07001156
1157 flash->command = devm_kzalloc(&spi->dev, MAX_CMD_SIZE, GFP_KERNEL);
1158 if (!flash->command)
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001159 return -ENOMEM;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001160
1161 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -07001162 mutex_init(&flash->lock);
Jingoo Han975aefc2013-04-06 15:41:32 +09001163 spi_set_drvdata(spi, flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001164
Michael Hennerich72289822008-07-03 23:54:42 -07001165 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +02001166 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -04001167 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -07001168 */
1169
Kevin Cernekeeaa084652011-05-08 10:48:00 -07001170 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
1171 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
1172 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -07001173 write_enable(flash);
1174 write_sr(flash, 0);
1175 }
1176
David Brownellfa0a8c72007-06-24 15:12:35 -07001177 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001178 flash->mtd.name = data->name;
1179 else
Kay Sievers160bbab2008-12-23 10:00:14 +00001180 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001181
1182 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +04001183 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001184 flash->mtd.flags = MTD_CAP_NORFLASH;
1185 flash->mtd.size = info->sector_size * info->n_sectors;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001186 flash->mtd._erase = m25p80_erase;
1187 flash->mtd._read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +00001188
Austin Boyle972e1b72013-01-04 13:02:28 +13001189 /* flash protection support for STmicro chips */
1190 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ST) {
1191 flash->mtd._lock = m25p80_lock;
1192 flash->mtd._unlock = m25p80_unlock;
1193 }
1194
Graf Yang49aac4a2009-06-15 08:23:41 +00001195 /* sst flash chips use AAI word program */
Krzysztof Mazure534ee42013-02-22 15:51:05 +01001196 if (info->flags & SST_WRITE)
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001197 flash->mtd._write = sst_write;
Graf Yang49aac4a2009-06-15 08:23:41 +00001198 else
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001199 flash->mtd._write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001200
David Brownellfa0a8c72007-06-24 15:12:35 -07001201 /* prefer "small sector" erase if possible */
1202 if (info->flags & SECT_4K) {
1203 flash->erase_opcode = OPCODE_BE_4K;
1204 flash->mtd.erasesize = 4096;
Michel Stempin6c3b8892013-07-15 12:13:56 +02001205 } else if (info->flags & SECT_4K_PMC) {
1206 flash->erase_opcode = OPCODE_BE_4K_PMC;
1207 flash->mtd.erasesize = 4096;
David Brownellfa0a8c72007-06-24 15:12:35 -07001208 } else {
1209 flash->erase_opcode = OPCODE_SE;
1210 flash->mtd.erasesize = info->sector_size;
1211 }
1212
Anton Vorontsov837479d2009-10-12 20:24:40 +04001213 if (info->flags & M25P_NO_ERASE)
1214 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -07001215
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +04001216 ppdata.of_node = spi->dev.of_node;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001217 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +04001218 flash->page_size = info->page_size;
Brian Norrisb54f47c2012-01-31 00:06:03 -08001219 flash->mtd.writebufsize = flash->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001220
Sourav Poddar8552b432013-11-06 20:05:34 +05301221 if (np) {
Brian Norrisddba7c52013-08-19 21:30:22 -07001222 /* If we were instantiated by DT, use it */
Sourav Poddar8552b432013-11-06 20:05:34 +05301223 if (of_property_read_bool(np, "m25p,fast-read"))
1224 flash->flash_read = M25P80_FAST;
Brian Norris99ed1a12013-12-04 22:59:40 -08001225 else
1226 flash->flash_read = M25P80_NORMAL;
Sourav Poddar8552b432013-11-06 20:05:34 +05301227 } else {
Brian Norrisddba7c52013-08-19 21:30:22 -07001228 /* If we weren't instantiated by DT, default to fast-read */
Sourav Poddar8552b432013-11-06 20:05:34 +05301229 flash->flash_read = M25P80_FAST;
1230 }
Marek Vasut12ad2be2012-09-24 03:39:39 +02001231
Brian Norrisddba7c52013-08-19 21:30:22 -07001232 /* Some devices cannot do fast-read, no matter what DT tells us */
Sascha Hauer58146992013-08-20 09:54:40 +02001233 if (info->flags & M25P_NO_FR)
Sourav Poddar8552b432013-11-06 20:05:34 +05301234 flash->flash_read = M25P80_NORMAL;
Marek Vasut12ad2be2012-09-24 03:39:39 +02001235
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +01001236 /* Quad/Dual-read mode takes precedence over fast/normal */
Sourav Poddar3487a6392013-11-06 20:05:35 +05301237 if (spi->mode & SPI_RX_QUAD && info->flags & M25P80_QUAD_READ) {
1238 ret = set_quad_mode(flash, info->jedec_id);
1239 if (ret) {
1240 dev_err(&flash->spi->dev, "quad mode not supported\n");
1241 return ret;
1242 }
1243 flash->flash_read = M25P80_QUAD;
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +01001244 } else if (spi->mode & SPI_RX_DUAL && info->flags & M25P80_DUAL_READ) {
1245 flash->flash_read = M25P80_DUAL;
Sourav Poddar3487a6392013-11-06 20:05:35 +05301246 }
1247
Brian Norris87c95112013-04-11 01:34:57 -07001248 /* Default commands */
Sourav Poddar8552b432013-11-06 20:05:34 +05301249 switch (flash->flash_read) {
Sourav Poddar3487a6392013-11-06 20:05:35 +05301250 case M25P80_QUAD:
1251 flash->read_opcode = OPCODE_QUAD_READ;
1252 break;
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +01001253 case M25P80_DUAL:
1254 flash->read_opcode = OPCODE_DUAL_READ;
1255 break;
Sourav Poddar8552b432013-11-06 20:05:34 +05301256 case M25P80_FAST:
Brian Norris87c95112013-04-11 01:34:57 -07001257 flash->read_opcode = OPCODE_FAST_READ;
Sourav Poddar8552b432013-11-06 20:05:34 +05301258 break;
1259 case M25P80_NORMAL:
Brian Norris87c95112013-04-11 01:34:57 -07001260 flash->read_opcode = OPCODE_NORM_READ;
Sourav Poddar8552b432013-11-06 20:05:34 +05301261 break;
1262 default:
1263 dev_err(&flash->spi->dev, "No Read opcode defined\n");
1264 return -EINVAL;
1265 }
Brian Norris87c95112013-04-11 01:34:57 -07001266
1267 flash->program_opcode = OPCODE_PP;
1268
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001269 if (info->addr_width)
1270 flash->addr_width = info->addr_width;
Brian Norris87c95112013-04-11 01:34:57 -07001271 else if (flash->mtd.size > 0x1000000) {
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001272 /* enable 4-byte addressing if the device exceeds 16MiB */
Brian Norris87c95112013-04-11 01:34:57 -07001273 flash->addr_width = 4;
1274 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_AMD) {
1275 /* Dedicated 4-byte command set */
Sourav Poddar8552b432013-11-06 20:05:34 +05301276 switch (flash->flash_read) {
Sourav Poddar3487a6392013-11-06 20:05:35 +05301277 case M25P80_QUAD:
Geert Uytterhoeven7587f642014-01-15 16:48:55 +01001278 flash->read_opcode = OPCODE_QUAD_READ_4B;
Sourav Poddar3487a6392013-11-06 20:05:35 +05301279 break;
Geert Uytterhoevendbbafb72014-01-21 13:59:18 +01001280 case M25P80_DUAL:
1281 flash->read_opcode = OPCODE_DUAL_READ_4B;
1282 break;
Sourav Poddar8552b432013-11-06 20:05:34 +05301283 case M25P80_FAST:
1284 flash->read_opcode = OPCODE_FAST_READ_4B;
1285 break;
1286 case M25P80_NORMAL:
1287 flash->read_opcode = OPCODE_NORM_READ_4B;
1288 break;
1289 }
Brian Norris87c95112013-04-11 01:34:57 -07001290 flash->program_opcode = OPCODE_PP_4B;
1291 /* No small sector erase for 4-byte command set */
1292 flash->erase_opcode = OPCODE_SE_4B;
1293 flash->mtd.erasesize = info->sector_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001294 } else
Brian Norris87c95112013-04-11 01:34:57 -07001295 set_4byte(flash, info->jedec_id, 1);
1296 } else {
1297 flash->addr_width = 3;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001298 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001299
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001300 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001301 (long long)flash->mtd.size >> 10);
1302
Brian Norris289c0522011-07-19 10:06:09 -07001303 pr_debug("mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +01001304 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001305 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001306 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -08001307 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
1308 flash->mtd.numeraseregions);
1309
1310 if (flash->mtd.numeraseregions)
1311 for (i = 0; i < flash->mtd.numeraseregions; i++)
Brian Norris289c0522011-07-19 10:06:09 -07001312 pr_debug("mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +01001313 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -08001314 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001315 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001316 flash->mtd.eraseregions[i].erasesize,
1317 flash->mtd.eraseregions[i].erasesize / 1024,
1318 flash->mtd.eraseregions[i].numblocks);
1319
1320
1321 /* partitions should match sector boundaries; and it may be good to
1322 * use readonly partitions for writeprotected sectors (BP2..BP0).
1323 */
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +04001324 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
1325 data ? data->parts : NULL,
1326 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001327}
1328
1329
Bill Pemberton810b7e02012-11-19 13:26:04 -05001330static int m25p_remove(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001331{
Jingoo Han975aefc2013-04-06 15:41:32 +09001332 struct m25p *flash = spi_get_drvdata(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001333
1334 /* Clean up MTD stuff. */
Brian Norris9650b9b2013-10-27 15:42:12 -07001335 return mtd_device_unregister(&flash->mtd);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001336}
1337
1338
1339static struct spi_driver m25p80_driver = {
1340 .driver = {
1341 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001342 .owner = THIS_MODULE,
1343 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001344 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001345 .probe = m25p_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001346 .remove = m25p_remove,
David Brownellfa0a8c72007-06-24 15:12:35 -07001347
1348 /* REVISIT: many of these chips have deep power-down modes, which
1349 * should clearly be entered on suspend() to minimize power use.
1350 * And also when they're otherwise idle...
1351 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001352};
1353
Axel Linc9d1b752012-01-27 15:45:20 +08001354module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001355
1356MODULE_LICENSE("GPL");
1357MODULE_AUTHOR("Mike Lavender");
1358MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");