blob: 5055e5f68c4f219210008764453dcdfc69267032 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
Sinclair Yehf9217912016-04-27 19:11:18 -07003 * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00004 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Rob Clark96c5d072014-10-15 15:00:47 -040028#include <linux/console.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000029
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000031#include "vmwgfx_drv.h"
Thomas Hellstromd80efd52015-08-10 10:39:35 -070032#include "vmwgfx_binding.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/ttm/ttm_placement.h>
34#include <drm/ttm/ttm_bo_driver.h>
35#include <drm/ttm/ttm_object.h>
36#include <drm/ttm/ttm_module.h>
Thomas Hellstromd92d9852013-10-24 01:49:26 -070037#include <linux/dma_remapping.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000038
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000039#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
40#define VMWGFX_CHIP_SVGAII 0
41#define VMW_FB_RESERVATION 0
42
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010043#define VMW_MIN_INITIAL_WIDTH 800
44#define VMW_MIN_INITIAL_HEIGHT 600
45
Sinclair Yehf9217912016-04-27 19:11:18 -070046#ifndef VMWGFX_GIT_VERSION
47#define VMWGFX_GIT_VERSION "Unknown"
48#endif
49
50#define VMWGFX_REPO "In Tree"
51
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010052
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000053/**
54 * Fully encoded drm commands. Might move to vmw_drm.h
55 */
56
57#define DRM_IOCTL_VMW_GET_PARAM \
58 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
59 struct drm_vmw_getparam_arg)
60#define DRM_IOCTL_VMW_ALLOC_DMABUF \
61 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
62 union drm_vmw_alloc_dmabuf_arg)
63#define DRM_IOCTL_VMW_UNREF_DMABUF \
64 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
65 struct drm_vmw_unref_dmabuf_arg)
66#define DRM_IOCTL_VMW_CURSOR_BYPASS \
67 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
68 struct drm_vmw_cursor_bypass_arg)
69
70#define DRM_IOCTL_VMW_CONTROL_STREAM \
71 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
72 struct drm_vmw_control_stream_arg)
73#define DRM_IOCTL_VMW_CLAIM_STREAM \
74 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
75 struct drm_vmw_stream_arg)
76#define DRM_IOCTL_VMW_UNREF_STREAM \
77 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
78 struct drm_vmw_stream_arg)
79
80#define DRM_IOCTL_VMW_CREATE_CONTEXT \
81 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
82 struct drm_vmw_context_arg)
83#define DRM_IOCTL_VMW_UNREF_CONTEXT \
84 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
85 struct drm_vmw_context_arg)
86#define DRM_IOCTL_VMW_CREATE_SURFACE \
87 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
88 union drm_vmw_surface_create_arg)
89#define DRM_IOCTL_VMW_UNREF_SURFACE \
90 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
91 struct drm_vmw_surface_arg)
92#define DRM_IOCTL_VMW_REF_SURFACE \
93 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
94 union drm_vmw_surface_reference_arg)
95#define DRM_IOCTL_VMW_EXECBUF \
96 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
97 struct drm_vmw_execbuf_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000098#define DRM_IOCTL_VMW_GET_3D_CAP \
99 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
100 struct drm_vmw_get_3d_cap_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000101#define DRM_IOCTL_VMW_FENCE_WAIT \
102 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
103 struct drm_vmw_fence_wait_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000104#define DRM_IOCTL_VMW_FENCE_SIGNALED \
105 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
106 struct drm_vmw_fence_signaled_arg)
107#define DRM_IOCTL_VMW_FENCE_UNREF \
108 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
109 struct drm_vmw_fence_arg)
Thomas Hellstrom57c5ee72011-10-10 12:23:26 +0200110#define DRM_IOCTL_VMW_FENCE_EVENT \
111 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
112 struct drm_vmw_fence_event_arg)
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200113#define DRM_IOCTL_VMW_PRESENT \
114 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
115 struct drm_vmw_present_arg)
116#define DRM_IOCTL_VMW_PRESENT_READBACK \
117 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
118 struct drm_vmw_present_readback_arg)
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200119#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
120 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
121 struct drm_vmw_update_layout_arg)
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100122#define DRM_IOCTL_VMW_CREATE_SHADER \
123 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
124 struct drm_vmw_shader_create_arg)
125#define DRM_IOCTL_VMW_UNREF_SHADER \
126 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
127 struct drm_vmw_shader_arg)
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100128#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
129 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
130 union drm_vmw_gb_surface_create_arg)
131#define DRM_IOCTL_VMW_GB_SURFACE_REF \
132 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
133 union drm_vmw_gb_surface_reference_arg)
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100134#define DRM_IOCTL_VMW_SYNCCPU \
135 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
136 struct drm_vmw_synccpu_arg)
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700137#define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
138 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
139 struct drm_vmw_context_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000140
141/**
142 * The core DRM version of this macro doesn't account for
143 * DRM_COMMAND_BASE.
144 */
145
146#define VMW_IOCTL_DEF(ioctl, func, flags) \
Ville Syrjälä7e7392a2015-03-27 15:51:56 +0200147 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000148
149/**
150 * Ioctl definitions.
151 */
152
Rob Clarkbaa70942013-08-02 13:27:49 -0400153static const struct drm_ioctl_desc vmw_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000154 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200155 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000156 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200157 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000158 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200159 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000160 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100161 vmw_kms_cursor_bypass_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200162 DRM_MASTER | DRM_CONTROL_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000163
Dave Airlie1b2f1482010-08-14 20:20:34 +1000164 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200165 DRM_MASTER | DRM_CONTROL_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000166 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200167 DRM_MASTER | DRM_CONTROL_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000168 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200169 DRM_MASTER | DRM_CONTROL_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000170
Dave Airlie1b2f1482010-08-14 20:20:34 +1000171 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200172 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000173 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200174 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000175 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200176 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000177 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200178 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000179 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200180 DRM_AUTH | DRM_RENDER_ALLOW),
181 VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700182 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000183 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200184 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000185 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
186 vmw_fence_obj_signaled_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200187 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000188 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200189 DRM_RENDER_ALLOW),
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100190 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200191 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstromf63f6a52011-09-01 20:18:41 +0000192 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200193 DRM_AUTH | DRM_RENDER_ALLOW),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200194
195 /* these allow direct access to the framebuffers mark as master only */
196 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200197 DRM_MASTER | DRM_AUTH),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200198 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
199 vmw_present_readback_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200200 DRM_MASTER | DRM_AUTH),
Thomas Hellstrom31788ca2017-02-21 17:42:27 +0700201 /*
202 * The permissions of the below ioctl are overridden in
203 * vmw_generic_ioctl(). We require either
204 * DRM_MASTER or capable(CAP_SYS_ADMIN).
205 */
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200206 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
207 vmw_kms_update_layout_ioctl,
Thomas Hellstrom31788ca2017-02-21 17:42:27 +0700208 DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100209 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
210 vmw_shader_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200211 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100212 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
213 vmw_shader_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200214 DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100215 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
216 vmw_gb_surface_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200217 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100218 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
219 vmw_gb_surface_reference_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200220 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100221 VMW_IOCTL_DEF(VMW_SYNCCPU,
222 vmw_user_dmabuf_synccpu_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200223 DRM_RENDER_ALLOW),
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700224 VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
225 vmw_extended_context_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200226 DRM_AUTH | DRM_RENDER_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000227};
228
Arvind Yadav80463062017-07-15 12:44:53 +0530229static const struct pci_device_id vmw_pci_id_list[] = {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000230 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
231 {0, 0, 0}
232};
Dave Airliec4903422012-08-28 21:40:51 -0400233MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000234
Dave Airlie5d2afab2012-08-28 21:38:49 -0400235static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700236static int vmw_force_iommu;
237static int vmw_restrict_iommu;
238static int vmw_force_coherent;
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100239static int vmw_restrict_dma_mask;
Sinclair Yeh04319d82016-06-29 12:15:48 -0700240static int vmw_assume_16bpp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000241
242static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
243static void vmw_master_init(struct vmw_master *);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100244static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
245 void *ptr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000246
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200247MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
Øyvind A. Holm50f83732017-03-23 14:54:48 -0700248module_param_named(enable_fbdev, enable_fbdev, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700249MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
Øyvind A. Holm50f83732017-03-23 14:54:48 -0700250module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700251MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
Øyvind A. Holm50f83732017-03-23 14:54:48 -0700252module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700253MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
Øyvind A. Holm50f83732017-03-23 14:54:48 -0700254module_param_named(force_coherent, vmw_force_coherent, int, 0600);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100255MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
Øyvind A. Holm7a9d2002017-04-03 22:06:24 +0200256module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
Sinclair Yeh04319d82016-06-29 12:15:48 -0700257MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
258module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700259
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200260
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000261static void vmw_print_capabilities(uint32_t capabilities)
262{
263 DRM_INFO("Capabilities:\n");
264 if (capabilities & SVGA_CAP_RECT_COPY)
265 DRM_INFO(" Rect copy.\n");
266 if (capabilities & SVGA_CAP_CURSOR)
267 DRM_INFO(" Cursor.\n");
268 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
269 DRM_INFO(" Cursor bypass.\n");
270 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
271 DRM_INFO(" Cursor bypass 2.\n");
272 if (capabilities & SVGA_CAP_8BIT_EMULATION)
273 DRM_INFO(" 8bit emulation.\n");
274 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
275 DRM_INFO(" Alpha cursor.\n");
276 if (capabilities & SVGA_CAP_3D)
277 DRM_INFO(" 3D.\n");
278 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
279 DRM_INFO(" Extended Fifo.\n");
280 if (capabilities & SVGA_CAP_MULTIMON)
281 DRM_INFO(" Multimon.\n");
282 if (capabilities & SVGA_CAP_PITCHLOCK)
283 DRM_INFO(" Pitchlock.\n");
284 if (capabilities & SVGA_CAP_IRQMASK)
285 DRM_INFO(" Irq mask.\n");
286 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
287 DRM_INFO(" Display Topology.\n");
288 if (capabilities & SVGA_CAP_GMR)
289 DRM_INFO(" GMR.\n");
290 if (capabilities & SVGA_CAP_TRACES)
291 DRM_INFO(" Traces.\n");
Thomas Hellstromdcca2862011-08-31 07:42:51 +0000292 if (capabilities & SVGA_CAP_GMR2)
293 DRM_INFO(" GMR2.\n");
294 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
295 DRM_INFO(" Screen Object 2.\n");
Thomas Hellstromc1234db2012-11-21 10:35:08 +0100296 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
297 DRM_INFO(" Command Buffers.\n");
298 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
299 DRM_INFO(" Command Buffers 2.\n");
300 if (capabilities & SVGA_CAP_GBOBJECTS)
301 DRM_INFO(" Guest Backed Resources.\n");
Sinclair Yeh8ce75f82015-07-08 21:20:39 -0700302 if (capabilities & SVGA_CAP_DX)
303 DRM_INFO(" DX Features.\n");
Thomas Hellstromdc366362018-03-22 10:15:23 +0100304 if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
305 DRM_INFO(" HP Command Queue.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000306}
307
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200308/**
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700309 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200310 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700311 * @dev_priv: A device private structure.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200312 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700313 * This function creates a small buffer object that holds the query
314 * result for dummy queries emitted as query barriers.
315 * The function will then map the first page and initialize a pending
316 * occlusion query result structure, Finally it will unmap the buffer.
317 * No interruptible waits are done within this function.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200318 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700319 * Returns an error if bo creation or initialization fails.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200320 */
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700321static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200322{
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700323 int ret;
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700324 struct vmw_dma_buffer *vbo;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200325 struct ttm_bo_kmap_obj map;
326 volatile SVGA3dQueryResult *result;
327 bool dummy;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200328
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700329 /*
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700330 * Create the vbo as pinned, so that a tryreserve will
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700331 * immediately succeed. This is because we're the only
332 * user of the bo currently.
333 */
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700334 vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
335 if (!vbo)
336 return -ENOMEM;
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700337
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700338 ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
339 &vmw_sys_ne_placement, false,
340 &vmw_dmabuf_bo_free);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200341 if (unlikely(ret != 0))
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700342 return ret;
343
Christian Königdfd5e502016-04-06 11:12:03 +0200344 ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700345 BUG_ON(ret != 0);
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700346 vmw_bo_pin_reserved(vbo, true);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200347
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700348 ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200349 if (likely(ret == 0)) {
350 result = ttm_kmap_obj_virtual(&map, &dummy);
351 result->totalSize = sizeof(*result);
352 result->state = SVGA3D_QUERYSTATE_PENDING;
353 result->result32 = 0xff;
354 ttm_bo_kunmap(&map);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700355 }
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700356 vmw_bo_pin_reserved(vbo, false);
357 ttm_bo_unreserve(&vbo->base);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700358
359 if (unlikely(ret != 0)) {
360 DRM_ERROR("Dummy query buffer map failed.\n");
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700361 vmw_dmabuf_unreference(&vbo);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700362 } else
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700363 dev_priv->dummy_query_bo = vbo;
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700364
365 return ret;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200366}
367
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700368/**
369 * vmw_request_device_late - Perform late device setup
370 *
371 * @dev_priv: Pointer to device private.
372 *
373 * This function performs setup of otables and enables large command
374 * buffer submission. These tasks are split out to a separate function
375 * because it reverts vmw_release_device_early and is intended to be used
376 * by an error path in the hibernation code.
377 */
378static int vmw_request_device_late(struct vmw_private *dev_priv)
379{
380 int ret;
381
382 if (dev_priv->has_mob) {
383 ret = vmw_otables_setup(dev_priv);
384 if (unlikely(ret != 0)) {
385 DRM_ERROR("Unable to initialize "
386 "guest Memory OBjects.\n");
387 return ret;
388 }
389 }
390
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700391 if (dev_priv->cman) {
392 ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
393 256*4096, 2*4096);
394 if (ret) {
395 struct vmw_cmdbuf_man *man = dev_priv->cman;
396
397 dev_priv->cman = NULL;
398 vmw_cmdbuf_man_destroy(man);
399 }
400 }
401
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700402 return 0;
403}
404
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000405static int vmw_request_device(struct vmw_private *dev_priv)
406{
407 int ret;
408
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000409 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
410 if (unlikely(ret != 0)) {
411 DRM_ERROR("Unable to initialize FIFO.\n");
412 return ret;
413 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000414 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700415 dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700416 if (IS_ERR(dev_priv->cman)) {
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700417 dev_priv->cman = NULL;
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700418 dev_priv->has_dx = false;
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100419 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700420
421 ret = vmw_request_device_late(dev_priv);
422 if (ret)
423 goto out_no_mob;
424
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200425 ret = vmw_dummy_query_bo_create(dev_priv);
426 if (unlikely(ret != 0))
427 goto out_no_query_bo;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000428
429 return 0;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200430
431out_no_query_bo:
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700432 if (dev_priv->cman)
433 vmw_cmdbuf_remove_pool(dev_priv->cman);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700434 if (dev_priv->has_mob) {
435 (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100436 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700437 }
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700438 if (dev_priv->cman)
439 vmw_cmdbuf_man_destroy(dev_priv->cman);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100440out_no_mob:
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200441 vmw_fence_fifo_down(dev_priv->fman);
442 vmw_fifo_release(dev_priv, &dev_priv->fifo);
443 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000444}
445
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700446/**
447 * vmw_release_device_early - Early part of fifo takedown.
448 *
449 * @dev_priv: Pointer to device private struct.
450 *
451 * This is the first part of command submission takedown, to be called before
452 * buffer management is taken down.
453 */
454static void vmw_release_device_early(struct vmw_private *dev_priv)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000455{
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200456 /*
457 * Previous destructions should've released
458 * the pinned bo.
459 */
460
461 BUG_ON(dev_priv->pinned_bo != NULL);
462
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700463 vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700464 if (dev_priv->cman)
465 vmw_cmdbuf_remove_pool(dev_priv->cman);
466
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700467 if (dev_priv->has_mob) {
468 ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100469 vmw_otables_takedown(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200470 }
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200471}
472
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000473/**
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700474 * vmw_release_device_late - Late part of fifo takedown.
475 *
476 * @dev_priv: Pointer to device private struct.
477 *
478 * This is the last part of the command submission takedown, to be called when
479 * command submission is no longer needed. It may wait on pending fences.
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000480 */
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700481static void vmw_release_device_late(struct vmw_private *dev_priv)
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200482{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000483 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700484 if (dev_priv->cman)
485 vmw_cmdbuf_man_destroy(dev_priv->cman);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200486
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000487 vmw_fifo_release(dev_priv, &dev_priv->fifo);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200488}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000489
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100490/**
491 * Sets the initial_[width|height] fields on the given vmw_private.
492 *
493 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100494 * clamping the value to fb_max_[width|height] fields and the
495 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
496 * If the values appear to be invalid, set them to
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100497 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
498 */
499static void vmw_get_initial_size(struct vmw_private *dev_priv)
500{
501 uint32_t width;
502 uint32_t height;
503
504 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
505 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
506
507 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100508 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100509
510 if (width > dev_priv->fb_max_width ||
511 height > dev_priv->fb_max_height) {
512
513 /*
514 * This is a host error and shouldn't occur.
515 */
516
517 width = VMW_MIN_INITIAL_WIDTH;
518 height = VMW_MIN_INITIAL_HEIGHT;
519 }
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100520
521 dev_priv->initial_width = width;
522 dev_priv->initial_height = height;
523}
524
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700525/**
526 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
527 * system.
528 *
529 * @dev_priv: Pointer to a struct vmw_private
530 *
531 * This functions tries to determine the IOMMU setup and what actions
532 * need to be taken by the driver to make system pages visible to the
533 * device.
534 * If this function decides that DMA is not possible, it returns -EINVAL.
535 * The driver may then try to disable features of the device that require
536 * DMA.
537 */
538static int vmw_dma_select_mode(struct vmw_private *dev_priv)
539{
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700540 static const char *names[vmw_dma_map_max] = {
541 [vmw_dma_phys] = "Using physical TTM page addresses.",
542 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
543 [vmw_dma_map_populate] = "Keeping DMA mappings.",
544 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800545#ifdef CONFIG_X86
546 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700547
548#ifdef CONFIG_INTEL_IOMMU
549 if (intel_iommu_enabled) {
550 dev_priv->map_mode = vmw_dma_map_populate;
551 goto out_fixup;
552 }
553#endif
554
555 if (!(vmw_force_iommu || vmw_force_coherent)) {
556 dev_priv->map_mode = vmw_dma_phys;
557 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
558 return 0;
559 }
560
561 dev_priv->map_mode = vmw_dma_map_populate;
562
563 if (dma_ops->sync_single_for_cpu)
564 dev_priv->map_mode = vmw_dma_alloc_coherent;
565#ifdef CONFIG_SWIOTLB
566 if (swiotlb_nr_tbl() == 0)
567 dev_priv->map_mode = vmw_dma_map_populate;
568#endif
569
Dave Airlie21136942013-11-08 16:12:42 +1000570#ifdef CONFIG_INTEL_IOMMU
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700571out_fixup:
Dave Airlie21136942013-11-08 16:12:42 +1000572#endif
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700573 if (dev_priv->map_mode == vmw_dma_map_populate &&
574 vmw_restrict_iommu)
575 dev_priv->map_mode = vmw_dma_map_bind;
576
577 if (vmw_force_coherent)
578 dev_priv->map_mode = vmw_dma_alloc_coherent;
579
580#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
581 /*
582 * No coherent page pool
583 */
584 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
585 return -EINVAL;
586#endif
587
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800588#else /* CONFIG_X86 */
589 dev_priv->map_mode = vmw_dma_map_populate;
590#endif /* CONFIG_X86 */
591
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700592 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
593
594 return 0;
595}
596
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100597/**
598 * vmw_dma_masks - set required page- and dma masks
599 *
600 * @dev: Pointer to struct drm-device
601 *
602 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
603 * restriction also for 64-bit systems.
604 */
605#ifdef CONFIG_INTEL_IOMMU
606static int vmw_dma_masks(struct vmw_private *dev_priv)
607{
608 struct drm_device *dev = dev_priv->dev;
609
610 if (intel_iommu_enabled &&
611 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
612 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
613 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
614 }
615 return 0;
616}
617#else
618static int vmw_dma_masks(struct vmw_private *dev_priv)
619{
620 return 0;
621}
622#endif
623
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000624static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
625{
626 struct vmw_private *dev_priv;
627 int ret;
Peter Hanzelc1886602010-01-30 03:38:07 +0000628 uint32_t svga_id;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000629 enum vmw_res_type i;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700630 bool refuse_dma = false;
Sinclair Yehf9217912016-04-27 19:11:18 -0700631 char host_log[100] = {0};
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000632
633 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Ravikant B Sharma1a4adb02016-11-08 17:30:31 +0530634 if (unlikely(!dev_priv)) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000635 DRM_ERROR("Failed allocating a device private struct.\n");
636 return -ENOMEM;
637 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000638
Dave Airlie466e69b2011-12-19 11:15:29 +0000639 pci_set_master(dev->pdev);
640
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000641 dev_priv->dev = dev;
642 dev_priv->vmw_chipset = chipset;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000643 dev_priv->last_read_seqno = (uint32_t) -100;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000644 mutex_init(&dev_priv->cmdbuf_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200645 mutex_init(&dev_priv->release_mutex);
Thomas Hellstrom173fb7d2013-10-08 02:32:36 -0700646 mutex_init(&dev_priv->binding_mutex);
Thomas Hellstrom93cd1682016-05-03 11:24:35 +0200647 mutex_init(&dev_priv->global_kms_state_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000648 rwlock_init(&dev_priv->resource_lock);
Thomas Hellstrom294adf72014-02-27 12:34:51 +0100649 ttm_lock_init(&dev_priv->reservation_sem);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800650 spin_lock_init(&dev_priv->hw_lock);
651 spin_lock_init(&dev_priv->waiter_lock);
652 spin_lock_init(&dev_priv->cap_lock);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700653 spin_lock_init(&dev_priv->svga_lock);
Sinclair Yeh36cc79b2017-03-23 11:28:11 -0700654 spin_lock_init(&dev_priv->cursor_lock);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000655
656 for (i = vmw_res_context; i < vmw_res_max; ++i) {
657 idr_init(&dev_priv->res_idr[i]);
658 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
659 }
660
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000661 mutex_init(&dev_priv->init_mutex);
662 init_waitqueue_head(&dev_priv->fence_queue);
663 init_waitqueue_head(&dev_priv->fifo_queue);
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000664 dev_priv->fence_queue_waiters = 0;
Thomas Hellstromd2e88512015-10-28 19:07:35 +0100665 dev_priv->fifo_queue_waiters = 0;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000666
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200667 dev_priv->used_memory_size = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000668
669 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
670 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
671 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
672
Sinclair Yeh04319d82016-06-29 12:15:48 -0700673 dev_priv->assume_16bpp = !!vmw_assume_16bpp;
674
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200675 dev_priv->enable_fb = enable_fbdev;
676
Peter Hanzelc1886602010-01-30 03:38:07 +0000677 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
678 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
679 if (svga_id != SVGA_ID_2) {
680 ret = -ENOSYS;
Masanari Iida49625902012-02-05 22:50:36 +0900681 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
Peter Hanzelc1886602010-01-30 03:38:07 +0000682 goto out_err0;
683 }
684
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000685 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700686 ret = vmw_dma_select_mode(dev_priv);
687 if (unlikely(ret != 0)) {
688 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
689 refuse_dma = true;
690 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000691
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200692 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
693 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
694 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
695 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100696
697 vmw_get_initial_size(dev_priv);
698
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100699 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000700 dev_priv->max_gmr_ids =
701 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000702 dev_priv->max_gmr_pages =
703 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
704 dev_priv->memory_size =
705 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200706 dev_priv->memory_size -= dev_priv->vram_size;
707 } else {
708 /*
709 * An arbitrary limit of 512MiB on surface
710 * memory. But all HWV8 hardware supports GMR2.
711 */
712 dev_priv->memory_size = 512*1024*1024;
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000713 }
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100714 dev_priv->max_mob_pages = 0;
Charmaine Lee857aea12014-02-12 12:07:38 +0100715 dev_priv->max_mob_size = 0;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100716 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
717 uint64_t mem_size =
718 vmw_read(dev_priv,
719 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
720
Sinclair Yeh7c20d212016-06-29 11:29:47 -0700721 /*
722 * Workaround for low memory 2D VMs to compensate for the
723 * allocation taken by fbdev
724 */
725 if (!(dev_priv->capabilities & SVGA_CAP_3D))
Sinclair Yehcef75032017-11-01 10:47:05 -0700726 mem_size *= 3;
Sinclair Yeh7c20d212016-06-29 11:29:47 -0700727
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100728 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100729 dev_priv->prim_bb_mem =
730 vmw_read(dev_priv,
731 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
Charmaine Lee857aea12014-02-12 12:07:38 +0100732 dev_priv->max_mob_size =
733 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
Sinclair Yeh35c05122015-06-26 01:42:06 -0700734 dev_priv->stdu_max_width =
735 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
736 dev_priv->stdu_max_height =
737 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
738
739 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
740 SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
741 dev_priv->texture_max_width = vmw_read(dev_priv,
742 SVGA_REG_DEV_CAP);
743 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
744 SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
745 dev_priv->texture_max_height = vmw_read(dev_priv,
746 SVGA_REG_DEV_CAP);
Thomas Hellstromdf45e9d2015-08-12 09:30:09 -0700747 } else {
748 dev_priv->texture_max_width = 8192;
749 dev_priv->texture_max_height = 8192;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100750 dev_priv->prim_bb_mem = dev_priv->vram_size;
Thomas Hellstromdf45e9d2015-08-12 09:30:09 -0700751 }
752
Sinclair Yeh35c05122015-06-26 01:42:06 -0700753 vmw_print_capabilities(dev_priv->capabilities);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000754
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100755 ret = vmw_dma_masks(dev_priv);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800756 if (unlikely(ret != 0))
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100757 goto out_err0;
758
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100759 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000760 DRM_INFO("Max GMR ids is %u\n",
761 (unsigned)dev_priv->max_gmr_ids);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000762 DRM_INFO("Max number of GMR pages is %u\n",
763 (unsigned)dev_priv->max_gmr_pages);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200764 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
765 (unsigned)dev_priv->memory_size / 1024);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000766 }
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100767 DRM_INFO("Maximum display memory size is %u kiB\n",
768 dev_priv->prim_bb_mem / 1024);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000769 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
770 dev_priv->vram_start, dev_priv->vram_size / 1024);
771 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
772 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
773
774 ret = vmw_ttm_global_init(dev_priv);
775 if (unlikely(ret != 0))
776 goto out_err0;
777
778
779 vmw_master_init(&dev_priv->fbdev_master);
780 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
781 dev_priv->active_master = &dev_priv->fbdev_master;
782
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +0100783 dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
784 dev_priv->mmio_size, MEMREMAP_WB);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000785
786 if (unlikely(dev_priv->mmio_virt == NULL)) {
787 ret = -ENOMEM;
788 DRM_ERROR("Failed mapping MMIO.\n");
789 goto out_err3;
790 }
791
Jakob Bornecrantzd7e19582010-05-28 11:21:59 +0200792 /* Need mmio memory to check for fifo pitchlock cap. */
793 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
794 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
795 !vmw_fifo_have_pitchlock(dev_priv)) {
796 ret = -ENOSYS;
797 DRM_ERROR("Hardware has no pitchlock\n");
798 goto out_err4;
799 }
800
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000801 dev_priv->tdev = ttm_object_device_init
Thomas Hellstrom69977ff2013-11-13 01:50:46 -0800802 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000803
804 if (unlikely(dev_priv->tdev == NULL)) {
805 DRM_ERROR("Unable to initialize TTM object management.\n");
806 ret = -ENOMEM;
807 goto out_err4;
808 }
809
810 dev->dev_private = dev_priv;
811
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000812 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
813 dev_priv->stealth = (ret != 0);
814 if (dev_priv->stealth) {
815 /**
816 * Request at least the mmio PCI resource.
817 */
818
819 DRM_INFO("It appears like vesafb is loaded. "
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000820 "Ignore above error if any.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000821 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
822 if (unlikely(ret != 0)) {
823 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
824 goto out_no_device;
825 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000826 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000827
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000828 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
Thomas Hellstrome3001732017-08-24 08:06:27 +0200829 ret = vmw_irq_install(dev, dev->pdev->irq);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000830 if (ret != 0) {
831 DRM_ERROR("Failed installing irq: %d\n", ret);
832 goto out_no_irq;
833 }
834 }
835
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000836 dev_priv->fman = vmw_fence_manager_init(dev_priv);
Wei Yongjun14bbf202013-08-26 15:15:37 +0800837 if (unlikely(dev_priv->fman == NULL)) {
838 ret = -ENOMEM;
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000839 goto out_no_fman;
Wei Yongjun14bbf202013-08-26 15:15:37 +0800840 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200841
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700842 ret = ttm_bo_device_init(&dev_priv->bdev,
843 dev_priv->bo_global_ref.ref.object,
844 &vmw_bo_driver,
845 dev->anon_inode->i_mapping,
846 VMWGFX_FILE_PAGE_OFFSET,
847 false);
848 if (unlikely(ret != 0)) {
849 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
850 goto out_no_bdev;
851 }
Thomas Hellstrom34583902015-03-05 02:33:24 -0800852
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700853 /*
854 * Enable VRAM, but initially don't use it until SVGA is enabled and
855 * unhidden.
856 */
Thomas Hellstrom34583902015-03-05 02:33:24 -0800857 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
858 (dev_priv->vram_size >> PAGE_SHIFT));
859 if (unlikely(ret != 0)) {
860 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
861 goto out_no_vram;
862 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700863 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom34583902015-03-05 02:33:24 -0800864
865 dev_priv->has_gmr = true;
866 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
867 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
868 VMW_PL_GMR) != 0) {
869 DRM_INFO("No GMR memory available. "
870 "Graphics memory resources are very limited.\n");
871 dev_priv->has_gmr = false;
872 }
873
874 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
875 dev_priv->has_mob = true;
876 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
877 VMW_PL_MOB) != 0) {
878 DRM_INFO("No MOB memory available. "
879 "3D will be disabled.\n");
880 dev_priv->has_mob = false;
881 }
882 }
883
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700884 if (dev_priv->has_mob) {
885 spin_lock(&dev_priv->cap_lock);
886 vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
887 dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
888 spin_unlock(&dev_priv->cap_lock);
889 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200890
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700891
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200892 ret = vmw_kms_init(dev_priv);
893 if (unlikely(ret != 0))
894 goto out_no_kms;
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000895 vmw_overlay_init(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200896
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700897 ret = vmw_request_device(dev_priv);
898 if (ret)
899 goto out_no_fifo;
900
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700901 DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
Sinclair Yehf7c478b2017-03-31 10:16:22 -0700902 DRM_INFO("Atomic: %s\n",
903 (dev->driver->driver_features & DRIVER_ATOMIC) ? "yes" : "no");
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700904
Sinclair Yehf9217912016-04-27 19:11:18 -0700905 snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
906 VMWGFX_REPO, VMWGFX_GIT_VERSION);
907 vmw_host_log(host_log);
908
909 memset(host_log, 0, sizeof(host_log));
910 snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
911 VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
912 VMWGFX_DRIVER_PATCHLEVEL);
913 vmw_host_log(host_log);
914
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200915 if (dev_priv->enable_fb) {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700916 vmw_fifo_resource_inc(dev_priv);
917 vmw_svga_enable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200918 vmw_fb_init(dev_priv);
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200919 }
920
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100921 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
922 register_pm_notifier(&dev_priv->pm_nb);
923
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000924 return 0;
925
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000926out_no_fifo:
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200927 vmw_overlay_close(dev_priv);
928 vmw_kms_close(dev_priv);
929out_no_kms:
Thomas Hellstrom34583902015-03-05 02:33:24 -0800930 if (dev_priv->has_mob)
931 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
932 if (dev_priv->has_gmr)
933 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
934 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
935out_no_vram:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700936 (void)ttm_bo_device_release(&dev_priv->bdev);
937out_no_bdev:
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000938 vmw_fence_manager_takedown(dev_priv->fman);
939out_no_fman:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000940 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
Thomas Hellstrome3001732017-08-24 08:06:27 +0200941 vmw_irq_uninstall(dev_priv->dev);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000942out_no_irq:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200943 if (dev_priv->stealth)
944 pci_release_region(dev->pdev, 2);
945 else
946 pci_release_regions(dev->pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000947out_no_device:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000948 ttm_object_device_release(&dev_priv->tdev);
949out_err4:
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +0100950 memunmap(dev_priv->mmio_virt);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000951out_err3:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000952 vmw_ttm_global_release(dev_priv);
953out_err0:
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000954 for (i = vmw_res_context; i < vmw_res_max; ++i)
955 idr_destroy(&dev_priv->res_idr[i]);
956
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700957 if (dev_priv->ctx.staged_bindings)
958 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000959 kfree(dev_priv);
960 return ret;
961}
962
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -0200963static void vmw_driver_unload(struct drm_device *dev)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000964{
965 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000966 enum vmw_res_type i;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000967
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100968 unregister_pm_notifier(&dev_priv->pm_nb);
969
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000970 if (dev_priv->ctx.res_ht_initialized)
971 drm_ht_remove(&dev_priv->ctx.res_ht);
Markus Elfringa3a1a662014-11-19 17:50:19 +0100972 vfree(dev_priv->ctx.cmd_bounce);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200973 if (dev_priv->enable_fb) {
Sinclair Yeh05c95012015-08-11 22:53:39 -0700974 vmw_fb_off(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200975 vmw_fb_close(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700976 vmw_fifo_resource_dec(dev_priv);
977 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200978 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700979
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000980 vmw_kms_close(dev_priv);
981 vmw_overlay_close(dev_priv);
Thomas Hellstrom34583902015-03-05 02:33:24 -0800982
Thomas Hellstrom34583902015-03-05 02:33:24 -0800983 if (dev_priv->has_gmr)
984 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
985 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
986
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700987 vmw_release_device_early(dev_priv);
988 if (dev_priv->has_mob)
989 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
990 (void) ttm_bo_device_release(&dev_priv->bdev);
991 vmw_release_device_late(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000992 vmw_fence_manager_takedown(dev_priv->fman);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000993 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
Thomas Hellstrome3001732017-08-24 08:06:27 +0200994 vmw_irq_uninstall(dev_priv->dev);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000995 if (dev_priv->stealth)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000996 pci_release_region(dev->pdev, 2);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000997 else
998 pci_release_regions(dev->pdev);
999
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001000 ttm_object_device_release(&dev_priv->tdev);
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +01001001 memunmap(dev_priv->mmio_virt);
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001002 if (dev_priv->ctx.staged_bindings)
1003 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001004 vmw_ttm_global_release(dev_priv);
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001005
1006 for (i = vmw_res_context; i < vmw_res_max; ++i)
1007 idr_destroy(&dev_priv->res_idr[i]);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001008
1009 kfree(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001010}
1011
1012static void vmw_postclose(struct drm_device *dev,
1013 struct drm_file *file_priv)
1014{
1015 struct vmw_fpriv *vmw_fp;
1016
1017 vmw_fp = vmw_fpriv(file_priv);
Thomas Hellstromc4249852013-10-09 01:42:51 -07001018
1019 if (vmw_fp->locked_master) {
1020 struct vmw_master *vmaster =
1021 vmw_master(vmw_fp->locked_master);
1022
1023 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1024 ttm_vt_unlock(&vmaster->lock);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001025 drm_master_put(&vmw_fp->locked_master);
Thomas Hellstromc4249852013-10-09 01:42:51 -07001026 }
1027
1028 ttm_object_file_release(&vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001029 kfree(vmw_fp);
1030}
1031
1032static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1033{
1034 struct vmw_private *dev_priv = vmw_priv(dev);
1035 struct vmw_fpriv *vmw_fp;
1036 int ret = -ENOMEM;
1037
1038 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
Ravikant B Sharma1a4adb02016-11-08 17:30:31 +05301039 if (unlikely(!vmw_fp))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001040 return ret;
1041
1042 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
1043 if (unlikely(vmw_fp->tfile == NULL))
1044 goto out_no_tfile;
1045
1046 file_priv->driver_priv = vmw_fp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001047
1048 return 0;
1049
1050out_no_tfile:
1051 kfree(vmw_fp);
1052 return ret;
1053}
1054
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001055static struct vmw_master *vmw_master_check(struct drm_device *dev,
1056 struct drm_file *file_priv,
1057 unsigned int flags)
1058{
1059 int ret;
1060 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1061 struct vmw_master *vmaster;
1062
Frank Binns0d02c4a2016-06-24 18:15:15 +01001063 if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001064 return NULL;
1065
1066 ret = mutex_lock_interruptible(&dev->master_mutex);
1067 if (unlikely(ret != 0))
1068 return ERR_PTR(-ERESTARTSYS);
1069
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001070 if (drm_is_current_master(file_priv)) {
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001071 mutex_unlock(&dev->master_mutex);
1072 return NULL;
1073 }
1074
1075 /*
Thomas Hellstromaa3469c2015-08-27 10:06:24 -07001076 * Check if we were previously master, but now dropped. In that
1077 * case, allow at least render node functionality.
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001078 */
1079 if (vmw_fp->locked_master) {
1080 mutex_unlock(&dev->master_mutex);
Thomas Hellstromaa3469c2015-08-27 10:06:24 -07001081
1082 if (flags & DRM_RENDER_ALLOW)
1083 return NULL;
1084
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001085 DRM_ERROR("Dropped master trying to access ioctl that "
1086 "requires authentication.\n");
1087 return ERR_PTR(-EACCES);
1088 }
1089 mutex_unlock(&dev->master_mutex);
1090
1091 /*
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001092 * Take the TTM lock. Possibly sleep waiting for the authenticating
1093 * master to become master again, or for a SIGTERM if the
1094 * authenticating master exits.
1095 */
1096 vmaster = vmw_master(file_priv->master);
1097 ret = ttm_read_lock(&vmaster->lock, true);
1098 if (unlikely(ret != 0))
1099 vmaster = ERR_PTR(ret);
1100
1101 return vmaster;
1102}
1103
1104static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1105 unsigned long arg,
1106 long (*ioctl_func)(struct file *, unsigned int,
1107 unsigned long))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001108{
1109 struct drm_file *file_priv = filp->private_data;
1110 struct drm_device *dev = file_priv->minor->dev;
1111 unsigned int nr = DRM_IOCTL_NR(cmd);
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001112 struct vmw_master *vmaster;
1113 unsigned int flags;
1114 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001115
1116 /*
Thomas Hellstrome1f78002009-12-08 12:57:51 +01001117 * Do extra checking on driver private ioctls.
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001118 */
1119
1120 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1121 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
Rob Clarkbaa70942013-08-02 13:27:49 -04001122 const struct drm_ioctl_desc *ioctl =
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001123 &vmw_ioctls[nr - DRM_COMMAND_BASE];
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001124
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001125 if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
1126 ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
1127 if (unlikely(ret != 0))
1128 return ret;
1129
1130 if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
1131 goto out_io_encoding;
1132
1133 return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
1134 _IOC_SIZE(cmd));
Thomas Hellstrom31788ca2017-02-21 17:42:27 +07001135 } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
1136 if (!drm_is_current_master(file_priv) &&
1137 !capable(CAP_SYS_ADMIN))
1138 return -EACCES;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001139 }
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001140
1141 if (unlikely(ioctl->cmd != cmd))
1142 goto out_io_encoding;
1143
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001144 flags = ioctl->flags;
1145 } else if (!drm_ioctl_flags(nr, &flags))
1146 return -EINVAL;
1147
1148 vmaster = vmw_master_check(dev, file_priv, flags);
Viresh Kumar55579cf2015-07-31 14:08:24 +05301149 if (IS_ERR(vmaster)) {
Thomas Hellstrome338c4c2014-11-25 08:20:05 +01001150 ret = PTR_ERR(vmaster);
1151
1152 if (ret != -ERESTARTSYS)
1153 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1154 nr, ret);
1155 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001156 }
1157
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001158 ret = ioctl_func(filp, cmd, arg);
1159 if (vmaster)
1160 ttm_read_unlock(&vmaster->lock);
1161
1162 return ret;
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001163
1164out_io_encoding:
1165 DRM_ERROR("Invalid command format, ioctl %d\n",
1166 nr - DRM_COMMAND_BASE);
1167
1168 return -EINVAL;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001169}
1170
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001171static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1172 unsigned long arg)
1173{
1174 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1175}
1176
1177#ifdef CONFIG_COMPAT
1178static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1179 unsigned long arg)
1180{
1181 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1182}
1183#endif
1184
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001185static void vmw_lastclose(struct drm_device *dev)
1186{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001187}
1188
1189static void vmw_master_init(struct vmw_master *vmaster)
1190{
1191 ttm_lock_init(&vmaster->lock);
1192}
1193
1194static int vmw_master_create(struct drm_device *dev,
1195 struct drm_master *master)
1196{
1197 struct vmw_master *vmaster;
1198
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001199 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
Ravikant B Sharma1a4adb02016-11-08 17:30:31 +05301200 if (unlikely(!vmaster))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001201 return -ENOMEM;
1202
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001203 vmw_master_init(vmaster);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001204 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1205 master->driver_priv = vmaster;
1206
1207 return 0;
1208}
1209
1210static void vmw_master_destroy(struct drm_device *dev,
1211 struct drm_master *master)
1212{
1213 struct vmw_master *vmaster = vmw_master(master);
1214
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001215 master->driver_priv = NULL;
1216 kfree(vmaster);
1217}
1218
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001219static int vmw_master_set(struct drm_device *dev,
1220 struct drm_file *file_priv,
1221 bool from_open)
1222{
1223 struct vmw_private *dev_priv = vmw_priv(dev);
1224 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1225 struct vmw_master *active = dev_priv->active_master;
1226 struct vmw_master *vmaster = vmw_master(file_priv->master);
1227 int ret = 0;
1228
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001229 if (active) {
1230 BUG_ON(active != &dev_priv->fbdev_master);
1231 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1232 if (unlikely(ret != 0))
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001233 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001234
1235 ttm_lock_set_kill(&active->lock, true, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001236 dev_priv->active_master = NULL;
1237 }
1238
1239 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1240 if (!from_open) {
1241 ttm_vt_unlock(&vmaster->lock);
1242 BUG_ON(vmw_fp->locked_master != file_priv->master);
1243 drm_master_put(&vmw_fp->locked_master);
1244 }
1245
1246 dev_priv->active_master = vmaster;
Thomas Hellstrom5ea17342016-02-12 10:01:28 +01001247 drm_sysfs_hotplug_event(dev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001248
1249 return 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001250}
1251
1252static void vmw_master_drop(struct drm_device *dev,
Daniel Vetterd6ed6822016-06-21 14:20:38 +02001253 struct drm_file *file_priv)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001254{
1255 struct vmw_private *dev_priv = vmw_priv(dev);
1256 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1257 struct vmw_master *vmaster = vmw_master(file_priv->master);
1258 int ret;
1259
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001260 /**
1261 * Make sure the master doesn't disappear while we have
1262 * it locked.
1263 */
1264
1265 vmw_fp->locked_master = drm_master_get(file_priv->master);
1266 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
Thomas Hellstrom8fbf9d92015-11-26 19:45:16 +01001267 vmw_kms_legacy_hotspot_clear(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001268 if (unlikely((ret != 0))) {
1269 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1270 drm_master_put(&vmw_fp->locked_master);
1271 }
1272
Thomas Hellstromc4249852013-10-09 01:42:51 -07001273 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001274
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001275 if (!dev_priv->enable_fb)
1276 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001277
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001278 dev_priv->active_master = &dev_priv->fbdev_master;
1279 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1280 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1281
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001282 if (dev_priv->enable_fb)
1283 vmw_fb_on(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001284}
1285
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001286/**
1287 * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1288 *
1289 * @dev_priv: Pointer to device private struct.
1290 * Needs the reservation sem to be held in non-exclusive mode.
1291 */
Thomas Hellstromb9eb1a62015-04-02 02:39:45 -07001292static void __vmw_svga_enable(struct vmw_private *dev_priv)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001293{
1294 spin_lock(&dev_priv->svga_lock);
1295 if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1296 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1297 dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
1298 }
1299 spin_unlock(&dev_priv->svga_lock);
1300}
1301
1302/**
1303 * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1304 *
1305 * @dev_priv: Pointer to device private struct.
1306 */
1307void vmw_svga_enable(struct vmw_private *dev_priv)
1308{
Thomas Hellstromf08c86c2017-01-19 10:57:00 -08001309 (void) ttm_read_lock(&dev_priv->reservation_sem, false);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001310 __vmw_svga_enable(dev_priv);
1311 ttm_read_unlock(&dev_priv->reservation_sem);
1312}
1313
1314/**
1315 * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1316 *
1317 * @dev_priv: Pointer to device private struct.
1318 * Needs the reservation sem to be held in exclusive mode.
1319 * Will not empty VRAM. VRAM must be emptied by caller.
1320 */
Thomas Hellstromb9eb1a62015-04-02 02:39:45 -07001321static void __vmw_svga_disable(struct vmw_private *dev_priv)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001322{
1323 spin_lock(&dev_priv->svga_lock);
1324 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1325 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1326 vmw_write(dev_priv, SVGA_REG_ENABLE,
Sinclair Yeh8ce75f82015-07-08 21:20:39 -07001327 SVGA_REG_ENABLE_HIDE |
1328 SVGA_REG_ENABLE_ENABLE);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001329 }
1330 spin_unlock(&dev_priv->svga_lock);
1331}
1332
1333/**
1334 * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1335 * running.
1336 *
1337 * @dev_priv: Pointer to device private struct.
1338 * Will empty VRAM.
1339 */
1340void vmw_svga_disable(struct vmw_private *dev_priv)
1341{
1342 ttm_write_lock(&dev_priv->reservation_sem, false);
1343 spin_lock(&dev_priv->svga_lock);
1344 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1345 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001346 spin_unlock(&dev_priv->svga_lock);
1347 if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1348 DRM_ERROR("Failed evicting VRAM buffers.\n");
Sinclair Yeh8ce75f82015-07-08 21:20:39 -07001349 vmw_write(dev_priv, SVGA_REG_ENABLE,
1350 SVGA_REG_ENABLE_HIDE |
1351 SVGA_REG_ENABLE_ENABLE);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001352 } else
1353 spin_unlock(&dev_priv->svga_lock);
1354 ttm_write_unlock(&dev_priv->reservation_sem);
1355}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001356
1357static void vmw_remove(struct pci_dev *pdev)
1358{
1359 struct drm_device *dev = pci_get_drvdata(pdev);
1360
Thomas Hellstromfd3e4d62015-03-10 11:07:40 -07001361 pci_disable_device(pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001362 drm_put_dev(dev);
1363}
1364
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001365static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1366 void *ptr)
1367{
1368 struct vmw_private *dev_priv =
1369 container_of(nb, struct vmw_private, pm_nb);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001370
1371 switch (val) {
1372 case PM_HIBERNATION_PREPARE:
Thomas Hellstroma2787242015-06-29 12:55:07 -07001373 if (dev_priv->enable_fb)
1374 vmw_fb_off(dev_priv);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001375 ttm_suspend_lock(&dev_priv->reservation_sem);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001376
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001377 /*
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001378 * This empties VRAM and unbinds all GMR bindings.
1379 * Buffer contents is moved to swappable memory.
1380 */
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001381 vmw_execbuf_release_pinned_bo(dev_priv);
1382 vmw_resource_evict_all(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001383 vmw_release_device_early(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001384 ttm_bo_swapout_all(&dev_priv->bdev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001385 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001386 break;
1387 case PM_POST_HIBERNATION:
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001388 case PM_POST_RESTORE:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001389 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001390 ttm_suspend_unlock(&dev_priv->reservation_sem);
Thomas Hellstroma2787242015-06-29 12:55:07 -07001391 if (dev_priv->enable_fb)
1392 vmw_fb_on(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001393 break;
1394 case PM_RESTORE_PREPARE:
1395 break;
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001396 default:
1397 break;
1398 }
1399 return 0;
1400}
1401
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001402static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001403{
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001404 struct drm_device *dev = pci_get_drvdata(pdev);
1405 struct vmw_private *dev_priv = vmw_priv(dev);
1406
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001407 if (dev_priv->refuse_hibernation)
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001408 return -EBUSY;
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001409
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001410 pci_save_state(pdev);
1411 pci_disable_device(pdev);
1412 pci_set_power_state(pdev, PCI_D3hot);
1413 return 0;
1414}
1415
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001416static int vmw_pci_resume(struct pci_dev *pdev)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001417{
1418 pci_set_power_state(pdev, PCI_D0);
1419 pci_restore_state(pdev);
1420 return pci_enable_device(pdev);
1421}
1422
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001423static int vmw_pm_suspend(struct device *kdev)
1424{
1425 struct pci_dev *pdev = to_pci_dev(kdev);
1426 struct pm_message dummy;
1427
1428 dummy.event = 0;
1429
1430 return vmw_pci_suspend(pdev, dummy);
1431}
1432
1433static int vmw_pm_resume(struct device *kdev)
1434{
1435 struct pci_dev *pdev = to_pci_dev(kdev);
1436
1437 return vmw_pci_resume(pdev);
1438}
1439
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001440static int vmw_pm_freeze(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001441{
1442 struct pci_dev *pdev = to_pci_dev(kdev);
1443 struct drm_device *dev = pci_get_drvdata(pdev);
1444 struct vmw_private *dev_priv = vmw_priv(dev);
1445
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001446 dev_priv->suspended = true;
1447 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001448 vmw_fifo_resource_dec(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001449
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001450 if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1451 DRM_ERROR("Can't hibernate while 3D resources are active.\n");
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001452 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001453 vmw_fifo_resource_inc(dev_priv);
1454 WARN_ON(vmw_request_device_late(dev_priv));
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001455 dev_priv->suspended = false;
1456 return -EBUSY;
1457 }
1458
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001459 if (dev_priv->enable_fb)
1460 __vmw_svga_disable(dev_priv);
1461
1462 vmw_release_device_late(dev_priv);
1463
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001464 return 0;
1465}
1466
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001467static int vmw_pm_restore(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001468{
1469 struct pci_dev *pdev = to_pci_dev(kdev);
1470 struct drm_device *dev = pci_get_drvdata(pdev);
1471 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001472 int ret;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001473
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001474 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1475 (void) vmw_read(dev_priv, SVGA_REG_ID);
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001476
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001477 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001478 vmw_fifo_resource_inc(dev_priv);
1479
1480 ret = vmw_request_device(dev_priv);
1481 if (ret)
1482 return ret;
1483
1484 if (dev_priv->enable_fb)
1485 __vmw_svga_enable(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001486
1487 dev_priv->suspended = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001488
1489 return 0;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001490}
1491
1492static const struct dev_pm_ops vmw_pm_ops = {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001493 .freeze = vmw_pm_freeze,
1494 .thaw = vmw_pm_restore,
1495 .restore = vmw_pm_restore,
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001496 .suspend = vmw_pm_suspend,
1497 .resume = vmw_pm_resume,
1498};
1499
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001500static const struct file_operations vmwgfx_driver_fops = {
1501 .owner = THIS_MODULE,
1502 .open = drm_open,
1503 .release = drm_release,
1504 .unlocked_ioctl = vmw_unlocked_ioctl,
1505 .mmap = vmw_mmap,
1506 .poll = vmw_fops_poll,
1507 .read = vmw_fops_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001508#if defined(CONFIG_COMPAT)
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001509 .compat_ioctl = vmw_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001510#endif
1511 .llseek = noop_llseek,
1512};
1513
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001514static struct drm_driver driver = {
1515 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
Sinclair Yehf7c478b2017-03-31 10:16:22 -07001516 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001517 .load = vmw_driver_load,
1518 .unload = vmw_driver_unload,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001519 .lastclose = vmw_lastclose,
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +02001520 .get_vblank_counter = vmw_get_vblank_counter,
Jakob Bornecrantz1c482ab2011-10-17 11:59:45 +02001521 .enable_vblank = vmw_enable_vblank,
1522 .disable_vblank = vmw_disable_vblank,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001523 .ioctls = vmw_ioctls,
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001524 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001525 .master_create = vmw_master_create,
1526 .master_destroy = vmw_master_destroy,
1527 .master_set = vmw_master_set,
1528 .master_drop = vmw_master_drop,
1529 .open = vmw_driver_open,
1530 .postclose = vmw_postclose,
Dave Airlie5e1782d2012-08-28 01:53:54 +00001531
1532 .dumb_create = vmw_dumb_create,
1533 .dumb_map_offset = vmw_dumb_map_offset,
1534 .dumb_destroy = vmw_dumb_destroy,
1535
Thomas Hellstrom69977ff2013-11-13 01:50:46 -08001536 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1537 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1538
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001539 .fops = &vmwgfx_driver_fops,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001540 .name = VMWGFX_DRIVER_NAME,
1541 .desc = VMWGFX_DRIVER_DESC,
1542 .date = VMWGFX_DRIVER_DATE,
1543 .major = VMWGFX_DRIVER_MAJOR,
1544 .minor = VMWGFX_DRIVER_MINOR,
1545 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1546};
1547
Dave Airlie8410ea32010-12-15 03:16:38 +10001548static struct pci_driver vmw_pci_driver = {
1549 .name = VMWGFX_DRIVER_NAME,
1550 .id_table = vmw_pci_id_list,
1551 .probe = vmw_probe,
1552 .remove = vmw_remove,
1553 .driver = {
1554 .pm = &vmw_pm_ops
1555 }
1556};
1557
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001558static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1559{
Jordan Crousedcdb1672010-05-27 13:40:25 -06001560 return drm_get_pci_dev(pdev, ent, &driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001561}
1562
1563static int __init vmwgfx_init(void)
1564{
1565 int ret;
Rob Clark96c5d072014-10-15 15:00:47 -04001566
Rob Clark96c5d072014-10-15 15:00:47 -04001567 if (vgacon_text_force())
1568 return -EINVAL;
Rob Clark96c5d072014-10-15 15:00:47 -04001569
Daniel Vetter10631d72017-05-24 16:51:40 +02001570 ret = pci_register_driver(&vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001571 if (ret)
1572 DRM_ERROR("Failed initializing DRM.\n");
1573 return ret;
1574}
1575
1576static void __exit vmwgfx_exit(void)
1577{
Daniel Vetter10631d72017-05-24 16:51:40 +02001578 pci_unregister_driver(&vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001579}
1580
1581module_init(vmwgfx_init);
1582module_exit(vmwgfx_exit);
1583
1584MODULE_AUTHOR("VMware Inc. and others");
1585MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1586MODULE_LICENSE("GPL and additional rights");
Thomas Hellstrom73558ea2010-10-05 12:43:07 +02001587MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1588 __stringify(VMWGFX_DRIVER_MINOR) "."
1589 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1590 "0");