blob: 707d49c12638cf65d13191d1d9eb0c9729c176ce [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni010cf732016-01-19 11:35:48 -020049static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
50{
Paulo Zanoni5697d602016-11-11 14:57:41 -020051 return INTEL_GEN(dev_priv) <= 3;
Paulo Zanoni010cf732016-01-19 11:35:48 -020052}
53
Paulo Zanoni2db33662015-09-14 15:20:03 -030054/*
55 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
56 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
57 * origin so the x and y offsets can actually fit the registers. As a
58 * consequence, the fence doesn't really start exactly at the display plane
59 * address we program because it starts at the real start of the buffer, so we
60 * have to take this into consideration here.
61 */
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +030062static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
Paulo Zanoni2db33662015-09-14 15:20:03 -030063{
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +030064 return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -030065}
66
Paulo Zanonic5ecd462015-10-15 14:19:21 -030067/*
68 * For SKL+, the plane source size used by the hardware is based on the value we
69 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
70 * we wrote to PIPESRC.
71 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020072static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030073 int *width, int *height)
74{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030075 if (width)
Ville Syrjälä73714c02017-03-31 21:00:56 +030076 *width = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077 if (height)
Ville Syrjälä73714c02017-03-31 21:00:56 +030078 *height = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030079}
80
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020081static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
82 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030084 int lines;
85
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020086 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanoni79f26242016-10-21 13:55:45 -020087 if (INTEL_GEN(dev_priv) == 7)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030088 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -020089 else if (INTEL_GEN(dev_priv) >= 8)
90 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -030091
92 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020093 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030094}
95
Paulo Zanoni0e631ad2015-10-14 17:45:36 -030096static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020097{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020098 u32 fbc_ctl;
99
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200100 /* Disable compression */
101 fbc_ctl = I915_READ(FBC_CONTROL);
102 if ((fbc_ctl & FBC_CTL_EN) == 0)
103 return;
104
105 fbc_ctl &= ~FBC_CTL_EN;
106 I915_WRITE(FBC_CONTROL, fbc_ctl);
107
108 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100109 if (intel_wait_for_register(dev_priv,
110 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
111 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200112 DRM_DEBUG_KMS("FBC idle timed out\n");
113 return;
114 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115}
116
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200117static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200119 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200120 int cfb_pitch;
121 int i;
122 u32 fbc_ctl;
123
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200124 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200125 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
126 if (params->fb.stride < cfb_pitch)
127 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200128
129 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300130 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200131 cfb_pitch = (cfb_pitch / 32) - 1;
132 else
133 cfb_pitch = (cfb_pitch / 64) - 1;
134
135 /* Clear old tags */
136 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300137 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138
Paulo Zanoni7733b492015-07-07 15:26:04 -0300139 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200140 u32 fbc_ctl2;
141
142 /* Set it up... */
143 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjäläed150302017-11-17 21:19:10 +0200144 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200145 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200146 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200147 }
148
149 /* enable it... */
150 fbc_ctl = I915_READ(FBC_CONTROL);
151 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
152 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300153 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200154 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
155 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000156 fbc_ctl |= params->vma->fence->id;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200157 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158}
159
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300160static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200161{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200162 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
163}
164
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200165static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200166{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200167 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200168 u32 dpfc_ctl;
169
Ville Syrjäläed150302017-11-17 21:19:10 +0200170 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200171 if (params->fb.format->cpp[0] == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200172 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
173 else
174 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200175
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000176 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000177 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100178 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
179 } else {
180 I915_WRITE(DPFC_FENCE_YOFF, 0);
181 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182
183 /* enable it... */
184 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200185}
186
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300187static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200189 u32 dpfc_ctl;
190
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200191 /* Disable compression */
192 dpfc_ctl = I915_READ(DPFC_CONTROL);
193 if (dpfc_ctl & DPFC_CTL_EN) {
194 dpfc_ctl &= ~DPFC_CTL_EN;
195 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200196 }
197}
198
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300199static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
202}
203
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200204/* This function forces a CFB recompression through the nuke operation. */
205static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200207 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
208 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200209}
210
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200211static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200212{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200213 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200214 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300215 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216
Ville Syrjäläed150302017-11-17 21:19:10 +0200217 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200218 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300219 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220
Paulo Zanonice65e472015-06-30 10:53:05 -0300221 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200222 case 4:
223 case 3:
224 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
225 break;
226 case 2:
227 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
228 break;
229 case 1:
230 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
231 break;
232 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100233
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000234 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100235 dpfc_ctl |= DPFC_CTL_FENCE_EN;
236 if (IS_GEN5(dev_priv))
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000237 dpfc_ctl |= params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100238 if (IS_GEN6(dev_priv)) {
239 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000240 SNB_CPU_FENCE_ENABLE |
241 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100242 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
243 params->crtc.fence_y_offset);
244 }
245 } else {
246 if (IS_GEN6(dev_priv)) {
247 I915_WRITE(SNB_DPFC_CTL_SA, 0);
248 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
249 }
250 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200251
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200252 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000253 I915_WRITE(ILK_FBC_RT_BASE,
254 i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200255 /* enable it... */
256 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
257
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200258 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200259}
260
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300261static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200262{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200263 u32 dpfc_ctl;
264
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 /* Disable compression */
266 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
267 if (dpfc_ctl & DPFC_CTL_EN) {
268 dpfc_ctl &= ~DPFC_CTL_EN;
269 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200270 }
271}
272
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300273static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200274{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
276}
277
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200278static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200279{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200280 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200281 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300282 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283
Praveen Paneri5654a162017-08-11 00:00:33 +0530284 /* Display WA #0529: skl, kbl, bxt. */
285 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) {
286 u32 val = I915_READ(CHICKEN_MISC_4);
287
288 val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
289
290 if (i915_gem_object_get_tiling(params->vma->obj) !=
291 I915_TILING_X)
292 val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
293
294 I915_WRITE(CHICKEN_MISC_4, val);
295 }
296
Paulo Zanonid8514d62015-06-12 14:36:21 -0300297 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300298 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläed150302017-11-17 21:19:10 +0200299 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300300
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200301 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300302 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200303
Paulo Zanonice65e472015-06-30 10:53:05 -0300304 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200305 case 4:
306 case 3:
307 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
308 break;
309 case 2:
310 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
311 break;
312 case 1:
313 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
314 break;
315 }
316
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000317 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100318 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
319 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000320 SNB_CPU_FENCE_ENABLE |
321 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100322 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
323 } else {
324 I915_WRITE(SNB_DPFC_CTL_SA,0);
325 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
326 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200327
328 if (dev_priv->fbc.false_color)
329 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
330
Paulo Zanoni7733b492015-07-07 15:26:04 -0300331 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200332 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
333 I915_WRITE(ILK_DISPLAY_CHICKEN1,
334 I915_READ(ILK_DISPLAY_CHICKEN1) |
335 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300336 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200337 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200338 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
339 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200340 HSW_FBCQ_DIS);
341 }
342
Paulo Zanoni57012be92015-09-14 15:20:00 -0300343 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
344
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200345 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200346}
347
Paulo Zanoni8c400742016-01-29 18:57:39 -0200348static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
349{
Paulo Zanoni5697d602016-11-11 14:57:41 -0200350 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200351 return ilk_fbc_is_active(dev_priv);
352 else if (IS_GM45(dev_priv))
353 return g4x_fbc_is_active(dev_priv);
354 else
355 return i8xx_fbc_is_active(dev_priv);
356}
357
358static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200360 struct intel_fbc *fbc = &dev_priv->fbc;
361
362 fbc->active = true;
363
Paulo Zanoni5697d602016-11-11 14:57:41 -0200364 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200365 gen7_fbc_activate(dev_priv);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200366 else if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200367 ilk_fbc_activate(dev_priv);
368 else if (IS_GM45(dev_priv))
369 g4x_fbc_activate(dev_priv);
370 else
371 i8xx_fbc_activate(dev_priv);
372}
373
374static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
375{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200376 struct intel_fbc *fbc = &dev_priv->fbc;
377
378 fbc->active = false;
379
Paulo Zanoni5697d602016-11-11 14:57:41 -0200380 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200381 ilk_fbc_deactivate(dev_priv);
382 else if (IS_GM45(dev_priv))
383 g4x_fbc_deactivate(dev_priv);
384 else
385 i8xx_fbc_deactivate(dev_priv);
386}
387
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800388/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300389 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300390 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800391 *
392 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200393 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800394 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200395 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800396 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300397bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200398{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300399 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200400}
401
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200402static void intel_fbc_work_fn(struct work_struct *__work)
403{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200404 struct drm_i915_private *dev_priv =
405 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200406 struct intel_fbc *fbc = &dev_priv->fbc;
407 struct intel_fbc_work *work = &fbc->work;
408 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100409 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200410
411 if (drm_crtc_vblank_get(&crtc->base)) {
Chris Wilson908b6e62017-08-25 16:02:15 +0100412 /* CRTC is now off, leave FBC deactivated */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200413 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200414 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200415 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200416 return;
417 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200418
Paulo Zanoni128d7352015-10-26 16:27:49 -0200419retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200420 /* Delay the actual enabling to let pageflipping cease and the
421 * display to settle before starting the compression. Note that
422 * this delay also serves a second purpose: it allows for a
423 * vblank to pass after disabling the FBC before we attempt
424 * to modify the control registers.
425 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200426 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200427 *
428 * It is also worth mentioning that since work->scheduled_vblank can be
429 * updated multiple times by the other threads, hitting the timeout is
430 * not an error condition. We'll just end up hitting the "goto retry"
431 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200432 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200433 wait_event_timeout(vblank->queue,
434 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
435 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200436
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200437 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200438
439 /* Were we cancelled? */
440 if (!work->scheduled)
441 goto out;
442
443 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200444 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200445 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200446 goto retry;
447 }
448
Paulo Zanoni8c400742016-01-29 18:57:39 -0200449 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200450
451 work->scheduled = false;
452
453out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200454 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200455 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200456}
457
Paulo Zanoni128d7352015-10-26 16:27:49 -0200458static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
459{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200461 struct intel_fbc *fbc = &dev_priv->fbc;
462 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200463
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200464 WARN_ON(!mutex_is_locked(&fbc->lock));
Daniel Vetter2ae9e362017-08-11 09:23:27 +0200465 if (WARN_ON(!fbc->enabled))
466 return;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200467
Paulo Zanonica18d512016-01-21 18:03:05 -0200468 if (drm_crtc_vblank_get(&crtc->base)) {
469 DRM_ERROR("vblank not available for FBC on pipe %c\n",
470 pipe_name(crtc->pipe));
471 return;
472 }
473
Paulo Zanonie35be232016-01-18 15:56:58 -0200474 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
475 * this function since we're not releasing fbc.lock, so it won't have an
476 * opportunity to grab it to discover that it was cancelled. So we just
477 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200478 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200479 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
480 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200481
482 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200483}
484
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000485static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
486 const char *reason)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300487{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200488 struct intel_fbc *fbc = &dev_priv->fbc;
489
490 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300491
Paulo Zanonie35be232016-01-18 15:56:58 -0200492 /* Calling cancel_work() here won't help due to the fact that the work
493 * function grabs fbc->lock. Just set scheduled to false so the work
494 * function can know it was cancelled. */
495 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300496
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200497 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200498 intel_fbc_hw_deactivate(dev_priv);
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000499
500 fbc->no_fbc_reason = reason;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300501}
502
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200503static bool multiple_pipes_ok(struct intel_crtc *crtc,
504 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300505{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200506 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200507 struct intel_fbc *fbc = &dev_priv->fbc;
508 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300509
Paulo Zanoni010cf732016-01-19 11:35:48 -0200510 /* Don't even bother tracking anything we don't need. */
511 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300512 return true;
513
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300514 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200515 fbc->visible_pipes_mask |= (1 << pipe);
516 else
517 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300518
Paulo Zanoni010cf732016-01-19 11:35:48 -0200519 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300520}
521
Paulo Zanoni7733b492015-07-07 15:26:04 -0300522static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300523 struct drm_mm_node *node,
524 int size,
525 int fb_cpp)
526{
Paulo Zanonifc786722015-07-02 19:25:08 -0300527 int compression_threshold = 1;
528 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300529 u64 end;
530
531 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
532 * reserved range size, so it always assumes the maximum (8mb) is used.
533 * If we enable FBC using a CFB on that memory range we'll get FIFO
534 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800535 if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
Matthew Auld77894222017-12-11 15:18:18 +0000536 end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300537 else
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200538 end = U64_MAX;
Paulo Zanonifc786722015-07-02 19:25:08 -0300539
540 /* HACK: This code depends on what we will do in *_enable_fbc. If that
541 * code changes, this code needs to change as well.
542 *
543 * The enable_fbc code will attempt to use one of our 2 compression
544 * thresholds, therefore, in that case, we only have 1 resort.
545 */
546
547 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300548 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
549 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300550 if (ret == 0)
551 return compression_threshold;
552
553again:
554 /* HW's ability to limit the CFB is 1:4 */
555 if (compression_threshold > 4 ||
556 (fb_cpp == 2 && compression_threshold == 2))
557 return 0;
558
Paulo Zanonia9da5122015-09-14 15:19:57 -0300559 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
560 4096, 0, end);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200561 if (ret && INTEL_GEN(dev_priv) <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300562 return 0;
563 } else if (ret) {
564 compression_threshold <<= 1;
565 goto again;
566 } else {
567 return compression_threshold;
568 }
569}
570
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300571static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300572{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200574 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300575 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300576 int size, fb_cpp, ret;
577
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200578 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300579
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200580 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200581 fb_cpp = fbc->state_cache.fb.format->cpp[0];
Paulo Zanonifc786722015-07-02 19:25:08 -0300582
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200583 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300584 size, fb_cpp);
585 if (!ret)
586 goto err_llb;
587 else if (ret > 1) {
588 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
589
590 }
591
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200592 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300593
Paulo Zanoni5697d602016-11-11 14:57:41 -0200594 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200595 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300596 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200597 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300598 } else {
599 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
600 if (!compressed_llb)
601 goto err_fb;
602
603 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
604 4096, 4096);
605 if (ret)
606 goto err_fb;
607
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200608 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300609
Matthew Auld77894222017-12-11 15:18:18 +0000610 GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
611 fbc->compressed_fb.start,
612 U32_MAX));
613 GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
614 fbc->compressed_llb->start,
615 U32_MAX));
Paulo Zanonifc786722015-07-02 19:25:08 -0300616 I915_WRITE(FBC_CFB_BASE,
Matthew Auld77894222017-12-11 15:18:18 +0000617 dev_priv->dsm.start + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300618 I915_WRITE(FBC_LL_BASE,
Matthew Auld77894222017-12-11 15:18:18 +0000619 dev_priv->dsm.start + compressed_llb->start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300620 }
621
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300622 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200623 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300624
625 return 0;
626
627err_fb:
628 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200629 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300630err_llb:
Chris Wilson8d0e9bc2017-02-23 12:20:37 +0000631 if (drm_mm_initialized(&dev_priv->mm.stolen))
632 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
Paulo Zanonifc786722015-07-02 19:25:08 -0300633 return -ENOSPC;
634}
635
Paulo Zanoni7733b492015-07-07 15:26:04 -0300636static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300637{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200638 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300639
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200640 if (drm_mm_node_allocated(&fbc->compressed_fb))
641 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
642
643 if (fbc->compressed_llb) {
644 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
645 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300646 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300647}
648
Paulo Zanoni7733b492015-07-07 15:26:04 -0300649void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300650{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200651 struct intel_fbc *fbc = &dev_priv->fbc;
652
Paulo Zanoni9f218332015-09-23 12:52:27 -0300653 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300654 return;
655
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200656 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300657 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200658 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300659}
660
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300661static bool stride_is_valid(struct drm_i915_private *dev_priv,
662 unsigned int stride)
663{
Maarten Lankhorst3f5b9332018-01-16 16:53:31 +0100664 /* This should have been caught earlier. */
665 if (WARN_ON_ONCE((stride & (64 - 1)) != 0))
666 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300667
668 /* Below are the additional FBC restrictions. */
Maarten Lankhorst3f5b9332018-01-16 16:53:31 +0100669 if (stride < 512)
670 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300671
672 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
673 return stride == 4096 || stride == 8192;
674
675 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
676 return false;
677
678 if (stride > 16384)
679 return false;
680
681 return true;
682}
683
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200684static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
685 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300686{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200687 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300688 case DRM_FORMAT_XRGB8888:
689 case DRM_FORMAT_XBGR8888:
690 return true;
691 case DRM_FORMAT_XRGB1555:
692 case DRM_FORMAT_RGB565:
693 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200694 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300695 return false;
696 /* WaFbcOnly1to1Ratio:ctg */
697 if (IS_G4X(dev_priv))
698 return false;
699 return true;
700 default:
701 return false;
702 }
703}
704
Paulo Zanoni856312a2015-10-01 19:57:12 -0300705/*
706 * For some reason, the hardware tracking starts looking at whatever we
707 * programmed as the display plane base address register. It does not look at
708 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
709 * variables instead of just looking at the pipe/plane size.
710 */
711static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300712{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200714 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300715 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300716
Paulo Zanoni5697d602016-11-11 14:57:41 -0200717 if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300718 max_w = 4096;
719 max_h = 4096;
Paulo Zanoni5697d602016-11-11 14:57:41 -0200720 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300721 max_w = 4096;
722 max_h = 2048;
723 } else {
724 max_w = 2048;
725 max_h = 1536;
726 }
727
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200728 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
729 &effective_h);
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300730 effective_w += fbc->state_cache.plane.adjusted_x;
731 effective_h += fbc->state_cache.plane.adjusted_y;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300732
733 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300734}
735
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200736static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
737 struct intel_crtc_state *crtc_state,
738 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200739{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100740 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200741 struct intel_fbc *fbc = &dev_priv->fbc;
742 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200743 struct drm_framebuffer *fb = plane_state->base.fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000744
745 cache->vma = NULL;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000746 cache->flags = 0;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200747
748 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
749 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200750 cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200751
752 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä73714c02017-03-31 21:00:56 +0300753 /*
754 * Src coordinates are already rotated by 270 degrees for
755 * the 90/270 degree plane rotation cases (to match the
756 * GTT mapping), hence no need to account for rotation here.
757 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300758 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
759 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
760 cache->plane.visible = plane_state->base.visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300761 cache->plane.adjusted_x = plane_state->main.x;
762 cache->plane.adjusted_y = plane_state->main.y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300763 cache->plane.y = plane_state->base.src.y1 >> 16;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200764
765 if (!cache->plane.visible)
766 return;
767
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200768 cache->fb.format = fb->format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200769 cache->fb.stride = fb->pitches[0];
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000770
771 cache->vma = plane_state->vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000772 cache->flags = plane_state->flags;
773 if (WARN_ON(cache->flags & PLANE_HAS_FENCE && !cache->vma->fence))
774 cache->flags &= ~PLANE_HAS_FENCE;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200775}
776
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200777static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200778{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100779 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200780 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200781 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200782
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300783 /* We don't need to use a state cache here since this information is
784 * global for all CRTC.
785 */
786 if (fbc->underrun_detected) {
787 fbc->no_fbc_reason = "underrun detected";
788 return false;
789 }
790
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000791 if (!cache->vma) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200792 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200793 return false;
794 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200795
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +0200796 if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200797 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200798 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200799 }
800
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200801 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200802 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200803 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200804 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300805
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200806 /* The use of a CPU fence is mandatory in order to detect writes
807 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100808 *
809 * Note that is possible for a tiled surface to be unmappable (and
810 * so have no fence associated with it) due to aperture constaints
811 * at the time of pinning.
Ville Syrjälä61b8b352018-02-21 18:02:35 +0200812 *
813 * FIXME with 90/270 degree rotation we should use the fence on
814 * the normal GTT view (the rotated view doesn't even have a
815 * fence). Would need changes to the FBC fence Y offset as well.
816 * For now this will effecively disable FBC with 90/270 degree
817 * rotation.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200818 */
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000819 if (!(cache->flags & PLANE_HAS_FENCE)) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100820 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
821 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200822 }
Paulo Zanoni5697d602016-11-11 14:57:41 -0200823 if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
Robert Fossc2c446a2017-05-19 16:50:17 -0400824 cache->plane.rotation != DRM_MODE_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200825 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200826 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200827 }
828
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200829 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200830 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200831 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300832 }
833
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200834 if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200835 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200836 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300837 }
838
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300839 /* WaFbcExceedCdClockThreshold:hsw,bdw */
840 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200841 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200842 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200843 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300844 }
845
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300846 /* It is possible for the required CFB size change without a
847 * crtc->disable + crtc->enable since it is possible to change the
848 * stride without triggering a full modeset. Since we try to
849 * over-allocate the CFB, there's a chance we may keep FBC enabled even
850 * if this happens, but if we exceed the current CFB size we'll have to
851 * disable FBC. Notice that it would be possible to disable FBC, wait
852 * for a frame, free the stolen node, then try to reenable FBC in case
853 * we didn't get any invalidate/deactivate calls, but this would require
854 * a lot of tracking just for a specific case. If we conclude it's an
855 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200856 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200857 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200858 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200859 return false;
860 }
861
Imre Deakfee0fdd2018-03-01 15:44:57 +0200862 /*
863 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
864 * having a Y offset that isn't divisible by 4 causes FIFO underrun
865 * and screen flicker.
866 */
867 if (IS_GEN(dev_priv, 9, 10) &&
868 (fbc->state_cache.plane.adjusted_y & 3)) {
869 fbc->no_fbc_reason = "plane Y offset is misaligned";
870 return false;
871 }
872
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200873 return true;
874}
875
Paulo Zanoniee2be302016-11-11 14:57:37 -0200876static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200877{
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200878 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200879
Chris Wilsonc0336662016-05-06 15:40:21 +0100880 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200881 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200882 return false;
883 }
884
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000885 if (!i915_modparams.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300886 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200887 return false;
888 }
889
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300890 if (fbc->underrun_detected) {
891 fbc->no_fbc_reason = "underrun detected";
892 return false;
893 }
894
Paulo Zanoniee2be302016-11-11 14:57:37 -0200895 return true;
896}
897
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200898static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
899 struct intel_fbc_reg_params *params)
900{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100901 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200902 struct intel_fbc *fbc = &dev_priv->fbc;
903 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200904
905 /* Since all our fields are integer types, use memset here so the
906 * comparison function can rely on memcmp because the padding will be
907 * zero. */
908 memset(params, 0, sizeof(*params));
909
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000910 params->vma = cache->vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000911 params->flags = cache->flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000912
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200913 params->crtc.pipe = crtc->pipe;
Ville Syrjäläb1558c72017-11-17 21:19:15 +0200914 params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300915 params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200916
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200917 params->fb.format = cache->fb.format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200918 params->fb.stride = cache->fb.stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200919
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200920 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Praveen Paneri5654a162017-08-11 00:00:33 +0530921
922 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
923 params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
924 32 * fbc->threshold) * 8;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200925}
926
927static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
928 struct intel_fbc_reg_params *params2)
929{
930 /* We can use this since intel_fbc_get_reg_params() does a memset. */
931 return memcmp(params1, params2, sizeof(*params1)) == 0;
932}
933
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200934void intel_fbc_pre_update(struct intel_crtc *crtc,
935 struct intel_crtc_state *crtc_state,
936 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200937{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100938 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200939 struct intel_fbc *fbc = &dev_priv->fbc;
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000940 const char *reason = "update pending";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200941
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200942 if (!fbc_supported(dev_priv))
943 return;
944
945 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200946
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200947 if (!multiple_pipes_ok(crtc, plane_state)) {
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000948 reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200949 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200950 }
951
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200952 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200953 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200954
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200955 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200956
Paulo Zanoni212890c2016-01-19 11:35:43 -0200957deactivate:
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000958 intel_fbc_deactivate(dev_priv, reason);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200959unlock:
960 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200961}
962
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +0100963/**
964 * __intel_fbc_disable - disable FBC
965 * @dev_priv: i915 device instance
966 *
967 * This is the low level function that actually disables FBC. Callers should
968 * grab the FBC lock.
969 */
970static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
971{
972 struct intel_fbc *fbc = &dev_priv->fbc;
973 struct intel_crtc *crtc = fbc->crtc;
974
975 WARN_ON(!mutex_is_locked(&fbc->lock));
976 WARN_ON(!fbc->enabled);
977 WARN_ON(fbc->active);
978
979 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
980
981 __intel_fbc_cleanup_cfb(dev_priv);
982
983 fbc->enabled = false;
984 fbc->crtc = NULL;
985}
986
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200987static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200988{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100989 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200990 struct intel_fbc *fbc = &dev_priv->fbc;
991 struct intel_fbc_reg_params old_params;
992
993 WARN_ON(!mutex_is_locked(&fbc->lock));
994
995 if (!fbc->enabled || fbc->crtc != crtc)
996 return;
997
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +0100998 if (!i915_modparams.enable_fbc) {
999 intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
1000 __intel_fbc_disable(dev_priv);
1001
1002 return;
1003 }
1004
Paulo Zanoni212890c2016-01-19 11:35:43 -02001005 if (!intel_fbc_can_activate(crtc)) {
1006 WARN_ON(fbc->active);
1007 return;
1008 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -02001009
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001010 old_params = fbc->params;
1011 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001012
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001013 /* If the scanout has not changed, don't modify the FBC settings.
1014 * Note that we make the fundamental assumption that the fb->obj
1015 * cannot be unpinned (and have its GTT offset and fence revoked)
1016 * without first being decoupled from the scanout and FBC disabled.
1017 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001018 if (fbc->active &&
1019 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001020 return;
1021
Chris Wilson4a3d1e02018-01-25 22:41:22 +00001022 intel_fbc_deactivate(dev_priv, "FBC enabled (active or scheduled)");
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001023 intel_fbc_schedule_activation(crtc);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001024}
1025
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001026void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001027{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001028 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001029 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -03001030
Paulo Zanoni9f218332015-09-23 12:52:27 -03001031 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001032 return;
1033
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001034 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001035 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001036 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001037}
1038
Paulo Zanoni261fe992016-01-19 11:35:40 -02001039static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
1040{
1041 if (fbc->enabled)
1042 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
1043 else
1044 return fbc->possible_framebuffer_bits;
1045}
1046
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001047void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1048 unsigned int frontbuffer_bits,
1049 enum fb_op_origin origin)
1050{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001051 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001052
Paulo Zanoni9f218332015-09-23 12:52:27 -03001053 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001054 return;
1055
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001056 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001057 return;
1058
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001059 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001060
Paulo Zanoni261fe992016-01-19 11:35:40 -02001061 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001062
Paulo Zanoni5bc40472016-01-19 11:35:53 -02001063 if (fbc->enabled && fbc->busy_bits)
Chris Wilson4a3d1e02018-01-25 22:41:22 +00001064 intel_fbc_deactivate(dev_priv, "frontbuffer write");
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001065
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001066 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001067}
1068
1069void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001070 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001071{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001072 struct intel_fbc *fbc = &dev_priv->fbc;
1073
Paulo Zanoni9f218332015-09-23 12:52:27 -03001074 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001075 return;
1076
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001077 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001078
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001079 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001080
Paulo Zanoniab28a542016-04-04 18:17:15 -03001081 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1082 goto out;
1083
Paulo Zanoni261fe992016-01-19 11:35:40 -02001084 if (!fbc->busy_bits && fbc->enabled &&
1085 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001086 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001087 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001088 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001089 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001090 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001091
Paulo Zanoniab28a542016-04-04 18:17:15 -03001092out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001093 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001094}
1095
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001096/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001097 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1098 * @dev_priv: i915 device instance
1099 * @state: the atomic state structure
1100 *
1101 * This function looks at the proposed state for CRTCs and planes, then chooses
1102 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1103 * true.
1104 *
1105 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1106 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1107 */
1108void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001109 struct intel_atomic_state *state)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001110{
1111 struct intel_fbc *fbc = &dev_priv->fbc;
Ville Syrjälädd576022017-11-17 21:19:14 +02001112 struct intel_plane *plane;
1113 struct intel_plane_state *plane_state;
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001114 bool crtc_chosen = false;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001115 int i;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001116
1117 mutex_lock(&fbc->lock);
1118
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001119 /* Does this atomic commit involve the CRTC currently tied to FBC? */
1120 if (fbc->crtc &&
Ville Syrjälädd576022017-11-17 21:19:14 +02001121 !intel_atomic_get_new_crtc_state(state, fbc->crtc))
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001122 goto out;
1123
Paulo Zanoniee2be302016-11-11 14:57:37 -02001124 if (!intel_fbc_can_enable(dev_priv))
1125 goto out;
1126
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001127 /* Simply choose the first CRTC that is compatible and has a visible
1128 * plane. We could go for fancier schemes such as checking the plane
1129 * size, but this would just affect the few platforms that don't tie FBC
1130 * to pipe or plane A. */
Ville Syrjälädd576022017-11-17 21:19:14 +02001131 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
1132 struct intel_crtc_state *crtc_state;
1133 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001134
Ville Syrjäläcf1805e2018-02-21 19:31:01 +02001135 if (!plane->has_fbc)
1136 continue;
1137
Ville Syrjälädd576022017-11-17 21:19:14 +02001138 if (!plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001139 continue;
1140
Ville Syrjälädd576022017-11-17 21:19:14 +02001141 crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001142
Ville Syrjälädd576022017-11-17 21:19:14 +02001143 crtc_state->enable_fbc = true;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001144 crtc_chosen = true;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001145 break;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001146 }
1147
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001148 if (!crtc_chosen)
1149 fbc->no_fbc_reason = "no suitable CRTC for FBC";
1150
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001151out:
1152 mutex_unlock(&fbc->lock);
1153}
1154
1155/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001156 * intel_fbc_enable: tries to enable FBC on the CRTC
1157 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001158 * @crtc_state: corresponding &drm_crtc_state for @crtc
1159 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001160 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001161 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001162 * possible. Notice that it doesn't activate FBC. It is valid to call
1163 * intel_fbc_enable multiple times for the same pipe without an
1164 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001165 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001166void intel_fbc_enable(struct intel_crtc *crtc,
1167 struct intel_crtc_state *crtc_state,
1168 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001169{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001170 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001171 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001172
1173 if (!fbc_supported(dev_priv))
1174 return;
1175
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001176 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001177
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001178 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001179 WARN_ON(fbc->crtc == NULL);
1180 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001181 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001182 WARN_ON(fbc->active);
1183 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001184 goto out;
1185 }
1186
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001187 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001188 goto out;
1189
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001190 WARN_ON(fbc->active);
1191 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001192
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001193 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001194 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001195 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001196 goto out;
1197 }
1198
Paulo Zanonid029bca2015-10-15 10:44:46 -03001199 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001200 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001201
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001202 fbc->enabled = true;
1203 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001204out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001205 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001206}
1207
1208/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001209 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001210 * @crtc: the CRTC
1211 *
1212 * This function disables FBC if it's associated with the provided CRTC.
1213 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001214void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001215{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001216 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001217 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001218
1219 if (!fbc_supported(dev_priv))
1220 return;
1221
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +01001222 WARN_ON(crtc->active);
1223
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001224 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001225 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001226 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001227 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001228
1229 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001230}
1231
1232/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001233 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001234 * @dev_priv: i915 device instance
1235 *
1236 * This function disables FBC regardless of which CRTC is associated with it.
1237 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001238void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001239{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001240 struct intel_fbc *fbc = &dev_priv->fbc;
1241
Paulo Zanonid029bca2015-10-15 10:44:46 -03001242 if (!fbc_supported(dev_priv))
1243 return;
1244
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001245 mutex_lock(&fbc->lock);
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +01001246 if (fbc->enabled) {
1247 WARN_ON(fbc->crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001248 __intel_fbc_disable(dev_priv);
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +01001249 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001250 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001251
1252 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001253}
1254
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001255static void intel_fbc_underrun_work_fn(struct work_struct *work)
1256{
1257 struct drm_i915_private *dev_priv =
1258 container_of(work, struct drm_i915_private, fbc.underrun_work);
1259 struct intel_fbc *fbc = &dev_priv->fbc;
1260
1261 mutex_lock(&fbc->lock);
1262
1263 /* Maybe we were scheduled twice. */
Daniel Vetter2ae9e362017-08-11 09:23:27 +02001264 if (fbc->underrun_detected || !fbc->enabled)
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001265 goto out;
1266
1267 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1268 fbc->underrun_detected = true;
1269
Chris Wilson4a3d1e02018-01-25 22:41:22 +00001270 intel_fbc_deactivate(dev_priv, "FIFO underrun");
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001271out:
1272 mutex_unlock(&fbc->lock);
1273}
1274
1275/**
1276 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1277 * @dev_priv: i915 device instance
1278 *
1279 * Without FBC, most underruns are harmless and don't really cause too many
1280 * problems, except for an annoying message on dmesg. With FBC, underruns can
1281 * become black screens or even worse, especially when paired with bad
1282 * watermarks. So in order for us to be on the safe side, completely disable FBC
1283 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1284 * already suggests that watermarks may be bad, so try to be as safe as
1285 * possible.
1286 *
1287 * This function is called from the IRQ handler.
1288 */
1289void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1290{
1291 struct intel_fbc *fbc = &dev_priv->fbc;
1292
1293 if (!fbc_supported(dev_priv))
1294 return;
1295
1296 /* There's no guarantee that underrun_detected won't be set to true
1297 * right after this check and before the work is scheduled, but that's
1298 * not a problem since we'll check it again under the work function
1299 * while FBC is locked. This check here is just to prevent us from
1300 * unnecessarily scheduling the work, and it relies on the fact that we
1301 * never switch underrun_detect back to false after it's true. */
1302 if (READ_ONCE(fbc->underrun_detected))
1303 return;
1304
1305 schedule_work(&fbc->underrun_work);
1306}
1307
Paulo Zanonid029bca2015-10-15 10:44:46 -03001308/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001309 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1310 * @dev_priv: i915 device instance
1311 *
1312 * The FBC code needs to track CRTC visibility since the older platforms can't
1313 * have FBC enabled while multiple pipes are used. This function does the
1314 * initial setup at driver load to make sure FBC is matching the real hardware.
1315 */
1316void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1317{
1318 struct intel_crtc *crtc;
1319
1320 /* Don't even bother tracking anything if we don't need. */
1321 if (!no_fbc_on_multiple_pipes(dev_priv))
1322 return;
1323
Chris Wilson91c8a322016-07-05 10:40:23 +01001324 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä525b9312016-10-31 22:37:02 +02001325 if (intel_crtc_active(crtc) &&
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01001326 crtc->base.primary->state->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001327 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1328}
1329
Paulo Zanoni80788a02016-04-13 16:01:09 -03001330/*
1331 * The DDX driver changes its behavior depending on the value it reads from
1332 * i915.enable_fbc, so sanitize it by translating the default value into either
1333 * 0 or 1 in order to allow it to know what's going on.
1334 *
1335 * Notice that this is done at driver initialization and we still allow user
1336 * space to change the value during runtime without sanitizing it again. IGT
1337 * relies on being able to change i915.enable_fbc at runtime.
1338 */
1339static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1340{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001341 if (i915_modparams.enable_fbc >= 0)
1342 return !!i915_modparams.enable_fbc;
Paulo Zanoni80788a02016-04-13 16:01:09 -03001343
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001344 if (!HAS_FBC(dev_priv))
1345 return 0;
1346
Paulo Zanonifd7d6c52016-12-23 10:23:58 -02001347 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
Paulo Zanoni80788a02016-04-13 16:01:09 -03001348 return 1;
1349
1350 return 0;
1351}
1352
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001353static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1354{
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001355 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
Chris Wilson80debff2017-05-25 13:16:12 +01001356 if (intel_vtd_active() &&
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001357 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1358 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1359 return true;
1360 }
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001361
1362 return false;
1363}
1364
Paulo Zanoni010cf732016-01-19 11:35:48 -02001365/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001366 * intel_fbc_init - Initialize FBC
1367 * @dev_priv: the i915 device
1368 *
1369 * This function might be called during PM init process.
1370 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001371void intel_fbc_init(struct drm_i915_private *dev_priv)
1372{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001373 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001374
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001375 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001376 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001377 mutex_init(&fbc->lock);
1378 fbc->enabled = false;
1379 fbc->active = false;
1380 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001381
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001382 if (need_fbc_vtd_wa(dev_priv))
1383 mkwrite_device_info(dev_priv)->has_fbc = false;
1384
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001385 i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1386 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
1387 i915_modparams.enable_fbc);
Paulo Zanoni80788a02016-04-13 16:01:09 -03001388
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001389 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001390 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001391 return;
1392 }
1393
Paulo Zanoni8c400742016-01-29 18:57:39 -02001394 /* This value was pulled out of someone's hat */
Paulo Zanoni5697d602016-11-11 14:57:41 -02001395 if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001396 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001397
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001398 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001399 * deactivate it in case the BIOS activated it to make sure software
1400 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001401 if (intel_fbc_hw_is_active(dev_priv))
1402 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001403}