Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 24 | /** |
| 25 | * DOC: Frame Buffer Compression (FBC) |
| 26 | * |
| 27 | * FBC tries to save memory bandwidth (and so power consumption) by |
| 28 | * compressing the amount of memory used by the display. It is total |
| 29 | * transparent to user space and completely handled in the kernel. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 30 | * |
| 31 | * The benefits of FBC are mostly visible with solid backgrounds and |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 32 | * variation-less patterns. It comes from keeping the memory footprint small |
| 33 | * and having fewer memory pages opened and accessed for refreshing the display. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 34 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 35 | * i915 is responsible to reserve stolen memory for FBC and configure its |
| 36 | * offset on proper registers. The hardware takes care of all |
| 37 | * compress/decompress. However there are many known cases where we have to |
| 38 | * forcibly disable it to allow proper screen updates. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 39 | */ |
| 40 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 41 | #include "intel_drv.h" |
| 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 44 | static inline bool fbc_supported(struct drm_i915_private *dev_priv) |
| 45 | { |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 46 | return HAS_FBC(dev_priv); |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 47 | } |
| 48 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 49 | static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv) |
| 50 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 51 | return INTEL_GEN(dev_priv) <= 3; |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 52 | } |
| 53 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 54 | /* |
| 55 | * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the |
| 56 | * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's |
| 57 | * origin so the x and y offsets can actually fit the registers. As a |
| 58 | * consequence, the fence doesn't really start exactly at the display plane |
| 59 | * address we program because it starts at the real start of the buffer, so we |
| 60 | * have to take this into consideration here. |
| 61 | */ |
Juha-Pekka Heikkila | 31d1d3c | 2017-10-17 23:08:11 +0300 | [diff] [blame] | 62 | static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc) |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 63 | { |
Juha-Pekka Heikkila | 31d1d3c | 2017-10-17 23:08:11 +0300 | [diff] [blame] | 64 | return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 65 | } |
| 66 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 67 | /* |
| 68 | * For SKL+, the plane source size used by the hardware is based on the value we |
| 69 | * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value |
| 70 | * we wrote to PIPESRC. |
| 71 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 72 | static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache, |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 73 | int *width, int *height) |
| 74 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 75 | if (width) |
Ville Syrjälä | 73714c0 | 2017-03-31 21:00:56 +0300 | [diff] [blame] | 76 | *width = cache->plane.src_w; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 77 | if (height) |
Ville Syrjälä | 73714c0 | 2017-03-31 21:00:56 +0300 | [diff] [blame] | 78 | *height = cache->plane.src_h; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 79 | } |
| 80 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 81 | static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv, |
| 82 | struct intel_fbc_state_cache *cache) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 83 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 84 | int lines; |
| 85 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 86 | intel_fbc_get_plane_source_size(cache, NULL, &lines); |
Paulo Zanoni | 79f2624 | 2016-10-21 13:55:45 -0200 | [diff] [blame] | 87 | if (INTEL_GEN(dev_priv) == 7) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 88 | lines = min(lines, 2048); |
Paulo Zanoni | 79f2624 | 2016-10-21 13:55:45 -0200 | [diff] [blame] | 89 | else if (INTEL_GEN(dev_priv) >= 8) |
| 90 | lines = min(lines, 2560); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 91 | |
| 92 | /* Hardware needs the full buffer stride, not just the active area. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 93 | return lines * cache->fb.stride; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 94 | } |
| 95 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 96 | static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 97 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 98 | u32 fbc_ctl; |
| 99 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 100 | /* Disable compression */ |
| 101 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 102 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 103 | return; |
| 104 | |
| 105 | fbc_ctl &= ~FBC_CTL_EN; |
| 106 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 107 | |
| 108 | /* Wait for compressing bit to clear */ |
Chris Wilson | 8d90dfd | 2016-06-30 15:33:21 +0100 | [diff] [blame] | 109 | if (intel_wait_for_register(dev_priv, |
| 110 | FBC_STATUS, FBC_STAT_COMPRESSING, 0, |
| 111 | 10)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 112 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 113 | return; |
| 114 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 115 | } |
| 116 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 117 | static void i8xx_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 118 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 119 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 120 | int cfb_pitch; |
| 121 | int i; |
| 122 | u32 fbc_ctl; |
| 123 | |
Jani Nikula | 60ee5cd | 2015-02-05 12:04:27 +0200 | [diff] [blame] | 124 | /* Note: fbc.threshold == 1 for i8xx */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 125 | cfb_pitch = params->cfb_size / FBC_LL_SIZE; |
| 126 | if (params->fb.stride < cfb_pitch) |
| 127 | cfb_pitch = params->fb.stride; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 128 | |
| 129 | /* FBC_CTL wants 32B or 64B units */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 130 | if (IS_GEN2(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 131 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 132 | else |
| 133 | cfb_pitch = (cfb_pitch / 64) - 1; |
| 134 | |
| 135 | /* Clear old tags */ |
| 136 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
Ville Syrjälä | 4d110c7 | 2015-09-18 20:03:18 +0300 | [diff] [blame] | 137 | I915_WRITE(FBC_TAG(i), 0); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 138 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 139 | if (IS_GEN4(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 140 | u32 fbc_ctl2; |
| 141 | |
| 142 | /* Set it up... */ |
| 143 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 144 | fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 145 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 146 | I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | /* enable it... */ |
| 150 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 151 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 152 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 153 | if (IS_I945GM(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 154 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 155 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 156 | fbc_ctl |= params->vma->fence->id; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 157 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 158 | } |
| 159 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 160 | static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 161 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 162 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 163 | } |
| 164 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 165 | static void g4x_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 166 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 167 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 168 | u32 dpfc_ctl; |
| 169 | |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 170 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN; |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 171 | if (params->fb.format->cpp[0] == 2) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 172 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 173 | else |
| 174 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 175 | |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 176 | if (params->flags & PLANE_HAS_FENCE) { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 177 | dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id; |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 178 | I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
| 179 | } else { |
| 180 | I915_WRITE(DPFC_FENCE_YOFF, 0); |
| 181 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 182 | |
| 183 | /* enable it... */ |
| 184 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 185 | } |
| 186 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 187 | static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 188 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 189 | u32 dpfc_ctl; |
| 190 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 191 | /* Disable compression */ |
| 192 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 193 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 194 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 195 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 196 | } |
| 197 | } |
| 198 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 199 | static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 200 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 201 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 202 | } |
| 203 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 204 | /* This function forces a CFB recompression through the nuke operation. */ |
| 205 | static void intel_fbc_recompress(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 206 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 207 | I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE); |
| 208 | POSTING_READ(MSG_FBC_REND_STATE); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 209 | } |
| 210 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 211 | static void ilk_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 212 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 213 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 214 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 215 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 216 | |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 217 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane); |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 218 | if (params->fb.format->cpp[0] == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 219 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 220 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 221 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 222 | case 4: |
| 223 | case 3: |
| 224 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 225 | break; |
| 226 | case 2: |
| 227 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 228 | break; |
| 229 | case 1: |
| 230 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 231 | break; |
| 232 | } |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 233 | |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 234 | if (params->flags & PLANE_HAS_FENCE) { |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 235 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
| 236 | if (IS_GEN5(dev_priv)) |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 237 | dpfc_ctl |= params->vma->fence->id; |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 238 | if (IS_GEN6(dev_priv)) { |
| 239 | I915_WRITE(SNB_DPFC_CTL_SA, |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 240 | SNB_CPU_FENCE_ENABLE | |
| 241 | params->vma->fence->id); |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 242 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, |
| 243 | params->crtc.fence_y_offset); |
| 244 | } |
| 245 | } else { |
| 246 | if (IS_GEN6(dev_priv)) { |
| 247 | I915_WRITE(SNB_DPFC_CTL_SA, 0); |
| 248 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 249 | } |
| 250 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 251 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 252 | I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 253 | I915_WRITE(ILK_FBC_RT_BASE, |
| 254 | i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 255 | /* enable it... */ |
| 256 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 257 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 258 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 259 | } |
| 260 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 261 | static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 262 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 263 | u32 dpfc_ctl; |
| 264 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 265 | /* Disable compression */ |
| 266 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 267 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 268 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 269 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 270 | } |
| 271 | } |
| 272 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 273 | static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 274 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 275 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 276 | } |
| 277 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 278 | static void gen7_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 279 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 280 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 281 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 282 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 283 | |
Praveen Paneri | 5654a16 | 2017-08-11 00:00:33 +0530 | [diff] [blame] | 284 | /* Display WA #0529: skl, kbl, bxt. */ |
| 285 | if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) { |
| 286 | u32 val = I915_READ(CHICKEN_MISC_4); |
| 287 | |
| 288 | val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK); |
| 289 | |
| 290 | if (i915_gem_object_get_tiling(params->vma->obj) != |
| 291 | I915_TILING_X) |
| 292 | val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride; |
| 293 | |
| 294 | I915_WRITE(CHICKEN_MISC_4, val); |
| 295 | } |
| 296 | |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 297 | dpfc_ctl = 0; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 298 | if (IS_IVYBRIDGE(dev_priv)) |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 299 | dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane); |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 300 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 301 | if (params->fb.format->cpp[0] == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 302 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 303 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 304 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 305 | case 4: |
| 306 | case 3: |
| 307 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 308 | break; |
| 309 | case 2: |
| 310 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 311 | break; |
| 312 | case 1: |
| 313 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 314 | break; |
| 315 | } |
| 316 | |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 317 | if (params->flags & PLANE_HAS_FENCE) { |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 318 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 319 | I915_WRITE(SNB_DPFC_CTL_SA, |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 320 | SNB_CPU_FENCE_ENABLE | |
| 321 | params->vma->fence->id); |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 322 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset); |
| 323 | } else { |
| 324 | I915_WRITE(SNB_DPFC_CTL_SA,0); |
| 325 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 326 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 327 | |
| 328 | if (dev_priv->fbc.false_color) |
| 329 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 330 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 331 | if (IS_IVYBRIDGE(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 332 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
| 333 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 334 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 335 | ILK_FBCQ_DIS); |
Paulo Zanoni | 40f4022 | 2015-09-14 15:20:01 -0300 | [diff] [blame] | 336 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 337 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 338 | I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe), |
| 339 | I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 340 | HSW_FBCQ_DIS); |
| 341 | } |
| 342 | |
Paulo Zanoni | 57012be9 | 2015-09-14 15:20:00 -0300 | [diff] [blame] | 343 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 344 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 345 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 346 | } |
| 347 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 348 | static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv) |
| 349 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 350 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 351 | return ilk_fbc_is_active(dev_priv); |
| 352 | else if (IS_GM45(dev_priv)) |
| 353 | return g4x_fbc_is_active(dev_priv); |
| 354 | else |
| 355 | return i8xx_fbc_is_active(dev_priv); |
| 356 | } |
| 357 | |
| 358 | static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv) |
| 359 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 360 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 361 | |
| 362 | fbc->active = true; |
| 363 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 364 | if (INTEL_GEN(dev_priv) >= 7) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 365 | gen7_fbc_activate(dev_priv); |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 366 | else if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 367 | ilk_fbc_activate(dev_priv); |
| 368 | else if (IS_GM45(dev_priv)) |
| 369 | g4x_fbc_activate(dev_priv); |
| 370 | else |
| 371 | i8xx_fbc_activate(dev_priv); |
| 372 | } |
| 373 | |
| 374 | static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv) |
| 375 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 376 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 377 | |
| 378 | fbc->active = false; |
| 379 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 380 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 381 | ilk_fbc_deactivate(dev_priv); |
| 382 | else if (IS_GM45(dev_priv)) |
| 383 | g4x_fbc_deactivate(dev_priv); |
| 384 | else |
| 385 | i8xx_fbc_deactivate(dev_priv); |
| 386 | } |
| 387 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 388 | /** |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 389 | * intel_fbc_is_active - Is FBC active? |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 390 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 391 | * |
| 392 | * This function is used to verify the current state of FBC. |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 393 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 394 | * FIXME: This should be tracked in the plane config eventually |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 395 | * instead of queried at runtime for most callers. |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 396 | */ |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 397 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 398 | { |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 399 | return dev_priv->fbc.active; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 400 | } |
| 401 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 402 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 403 | { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 404 | struct drm_i915_private *dev_priv = |
| 405 | container_of(__work, struct drm_i915_private, fbc.work.work); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 406 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 407 | struct intel_fbc_work *work = &fbc->work; |
| 408 | struct intel_crtc *crtc = fbc->crtc; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 409 | struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe]; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 410 | |
| 411 | if (drm_crtc_vblank_get(&crtc->base)) { |
Chris Wilson | 908b6e6 | 2017-08-25 16:02:15 +0100 | [diff] [blame] | 412 | /* CRTC is now off, leave FBC deactivated */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 413 | mutex_lock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 414 | work->scheduled = false; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 415 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 416 | return; |
| 417 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 418 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 419 | retry: |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 420 | /* Delay the actual enabling to let pageflipping cease and the |
| 421 | * display to settle before starting the compression. Note that |
| 422 | * this delay also serves a second purpose: it allows for a |
| 423 | * vblank to pass after disabling the FBC before we attempt |
| 424 | * to modify the control registers. |
| 425 | * |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 426 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 427 | * |
| 428 | * It is also worth mentioning that since work->scheduled_vblank can be |
| 429 | * updated multiple times by the other threads, hitting the timeout is |
| 430 | * not an error condition. We'll just end up hitting the "goto retry" |
| 431 | * case below. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 432 | */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 433 | wait_event_timeout(vblank->queue, |
| 434 | drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank, |
| 435 | msecs_to_jiffies(50)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 436 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 437 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 438 | |
| 439 | /* Were we cancelled? */ |
| 440 | if (!work->scheduled) |
| 441 | goto out; |
| 442 | |
| 443 | /* Were we delayed again while this function was sleeping? */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 444 | if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 445 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 446 | goto retry; |
| 447 | } |
| 448 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 449 | intel_fbc_hw_activate(dev_priv); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 450 | |
| 451 | work->scheduled = false; |
| 452 | |
| 453 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 454 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 455 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 456 | } |
| 457 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 458 | static void intel_fbc_schedule_activation(struct intel_crtc *crtc) |
| 459 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 460 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 461 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 462 | struct intel_fbc_work *work = &fbc->work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 463 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 464 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Daniel Vetter | 2ae9e36 | 2017-08-11 09:23:27 +0200 | [diff] [blame] | 465 | if (WARN_ON(!fbc->enabled)) |
| 466 | return; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 467 | |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 468 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 469 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 470 | pipe_name(crtc->pipe)); |
| 471 | return; |
| 472 | } |
| 473 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 474 | /* It is useless to call intel_fbc_cancel_work() or cancel_work() in |
| 475 | * this function since we're not releasing fbc.lock, so it won't have an |
| 476 | * opportunity to grab it to discover that it was cancelled. So we just |
| 477 | * update the expected jiffy count. */ |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 478 | work->scheduled = true; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 479 | work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base); |
| 480 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 481 | |
| 482 | schedule_work(&work->work); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 483 | } |
| 484 | |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 485 | static void intel_fbc_deactivate(struct drm_i915_private *dev_priv, |
| 486 | const char *reason) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 487 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 488 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 489 | |
| 490 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 491 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 492 | /* Calling cancel_work() here won't help due to the fact that the work |
| 493 | * function grabs fbc->lock. Just set scheduled to false so the work |
| 494 | * function can know it was cancelled. */ |
| 495 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 496 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 497 | if (fbc->active) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 498 | intel_fbc_hw_deactivate(dev_priv); |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 499 | |
| 500 | fbc->no_fbc_reason = reason; |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 501 | } |
| 502 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 503 | static bool multiple_pipes_ok(struct intel_crtc *crtc, |
| 504 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 505 | { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 506 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 507 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 508 | enum pipe pipe = crtc->pipe; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 509 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 510 | /* Don't even bother tracking anything we don't need. */ |
| 511 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 512 | return true; |
| 513 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 514 | if (plane_state->base.visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 515 | fbc->visible_pipes_mask |= (1 << pipe); |
| 516 | else |
| 517 | fbc->visible_pipes_mask &= ~(1 << pipe); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 518 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 519 | return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 520 | } |
| 521 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 522 | static int find_compression_threshold(struct drm_i915_private *dev_priv, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 523 | struct drm_mm_node *node, |
| 524 | int size, |
| 525 | int fb_cpp) |
| 526 | { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 527 | int compression_threshold = 1; |
| 528 | int ret; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 529 | u64 end; |
| 530 | |
| 531 | /* The FBC hardware for BDW/SKL doesn't have access to the stolen |
| 532 | * reserved range size, so it always assumes the maximum (8mb) is used. |
| 533 | * If we enable FBC using a CFB on that memory range we'll get FIFO |
| 534 | * underruns, even if that range is not reserved by the BIOS. */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 535 | if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv)) |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 536 | end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 537 | else |
Paulo Zanoni | 3c6b29b | 2016-12-15 11:23:55 -0200 | [diff] [blame] | 538 | end = U64_MAX; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 539 | |
| 540 | /* HACK: This code depends on what we will do in *_enable_fbc. If that |
| 541 | * code changes, this code needs to change as well. |
| 542 | * |
| 543 | * The enable_fbc code will attempt to use one of our 2 compression |
| 544 | * thresholds, therefore, in that case, we only have 1 resort. |
| 545 | */ |
| 546 | |
| 547 | /* Try to over-allocate to reduce reallocations and fragmentation. */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 548 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1, |
| 549 | 4096, 0, end); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 550 | if (ret == 0) |
| 551 | return compression_threshold; |
| 552 | |
| 553 | again: |
| 554 | /* HW's ability to limit the CFB is 1:4 */ |
| 555 | if (compression_threshold > 4 || |
| 556 | (fb_cpp == 2 && compression_threshold == 2)) |
| 557 | return 0; |
| 558 | |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 559 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1, |
| 560 | 4096, 0, end); |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 561 | if (ret && INTEL_GEN(dev_priv) <= 4) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 562 | return 0; |
| 563 | } else if (ret) { |
| 564 | compression_threshold <<= 1; |
| 565 | goto again; |
| 566 | } else { |
| 567 | return compression_threshold; |
| 568 | } |
| 569 | } |
| 570 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 571 | static int intel_fbc_alloc_cfb(struct intel_crtc *crtc) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 572 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 573 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 574 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 575 | struct drm_mm_node *uninitialized_var(compressed_llb); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 576 | int size, fb_cpp, ret; |
| 577 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 578 | WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb)); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 579 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 580 | size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache); |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 581 | fb_cpp = fbc->state_cache.fb.format->cpp[0]; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 582 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 583 | ret = find_compression_threshold(dev_priv, &fbc->compressed_fb, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 584 | size, fb_cpp); |
| 585 | if (!ret) |
| 586 | goto err_llb; |
| 587 | else if (ret > 1) { |
| 588 | DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n"); |
| 589 | |
| 590 | } |
| 591 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 592 | fbc->threshold = ret; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 593 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 594 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 595 | I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 596 | else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 597 | I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 598 | } else { |
| 599 | compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL); |
| 600 | if (!compressed_llb) |
| 601 | goto err_fb; |
| 602 | |
| 603 | ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb, |
| 604 | 4096, 4096); |
| 605 | if (ret) |
| 606 | goto err_fb; |
| 607 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 608 | fbc->compressed_llb = compressed_llb; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 609 | |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 610 | GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start, |
| 611 | fbc->compressed_fb.start, |
| 612 | U32_MAX)); |
| 613 | GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start, |
| 614 | fbc->compressed_llb->start, |
| 615 | U32_MAX)); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 616 | I915_WRITE(FBC_CFB_BASE, |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 617 | dev_priv->dsm.start + fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 618 | I915_WRITE(FBC_LL_BASE, |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 619 | dev_priv->dsm.start + compressed_llb->start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 620 | } |
| 621 | |
Paulo Zanoni | b8bf5d7 | 2015-09-14 15:19:58 -0300 | [diff] [blame] | 622 | DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n", |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 623 | fbc->compressed_fb.size, fbc->threshold); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 624 | |
| 625 | return 0; |
| 626 | |
| 627 | err_fb: |
| 628 | kfree(compressed_llb); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 629 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 630 | err_llb: |
Chris Wilson | 8d0e9bc | 2017-02-23 12:20:37 +0000 | [diff] [blame] | 631 | if (drm_mm_initialized(&dev_priv->mm.stolen)) |
| 632 | pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 633 | return -ENOSPC; |
| 634 | } |
| 635 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 636 | static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 637 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 638 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 639 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 640 | if (drm_mm_node_allocated(&fbc->compressed_fb)) |
| 641 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
| 642 | |
| 643 | if (fbc->compressed_llb) { |
| 644 | i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb); |
| 645 | kfree(fbc->compressed_llb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 646 | } |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 647 | } |
| 648 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 649 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 650 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 651 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 652 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 653 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 654 | return; |
| 655 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 656 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 657 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 658 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 659 | } |
| 660 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 661 | static bool stride_is_valid(struct drm_i915_private *dev_priv, |
| 662 | unsigned int stride) |
| 663 | { |
Maarten Lankhorst | 3f5b933 | 2018-01-16 16:53:31 +0100 | [diff] [blame] | 664 | /* This should have been caught earlier. */ |
| 665 | if (WARN_ON_ONCE((stride & (64 - 1)) != 0)) |
| 666 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 667 | |
| 668 | /* Below are the additional FBC restrictions. */ |
Maarten Lankhorst | 3f5b933 | 2018-01-16 16:53:31 +0100 | [diff] [blame] | 669 | if (stride < 512) |
| 670 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 671 | |
| 672 | if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv)) |
| 673 | return stride == 4096 || stride == 8192; |
| 674 | |
| 675 | if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048) |
| 676 | return false; |
| 677 | |
| 678 | if (stride > 16384) |
| 679 | return false; |
| 680 | |
| 681 | return true; |
| 682 | } |
| 683 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 684 | static bool pixel_format_is_valid(struct drm_i915_private *dev_priv, |
| 685 | uint32_t pixel_format) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 686 | { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 687 | switch (pixel_format) { |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 688 | case DRM_FORMAT_XRGB8888: |
| 689 | case DRM_FORMAT_XBGR8888: |
| 690 | return true; |
| 691 | case DRM_FORMAT_XRGB1555: |
| 692 | case DRM_FORMAT_RGB565: |
| 693 | /* 16bpp not supported on gen2 */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 694 | if (IS_GEN2(dev_priv)) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 695 | return false; |
| 696 | /* WaFbcOnly1to1Ratio:ctg */ |
| 697 | if (IS_G4X(dev_priv)) |
| 698 | return false; |
| 699 | return true; |
| 700 | default: |
| 701 | return false; |
| 702 | } |
| 703 | } |
| 704 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 705 | /* |
| 706 | * For some reason, the hardware tracking starts looking at whatever we |
| 707 | * programmed as the display plane base address register. It does not look at |
| 708 | * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y} |
| 709 | * variables instead of just looking at the pipe/plane size. |
| 710 | */ |
| 711 | static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc) |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 712 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 713 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 714 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 715 | unsigned int effective_w, effective_h, max_w, max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 716 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 717 | if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) { |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 718 | max_w = 4096; |
| 719 | max_h = 4096; |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 720 | } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 721 | max_w = 4096; |
| 722 | max_h = 2048; |
| 723 | } else { |
| 724 | max_w = 2048; |
| 725 | max_h = 1536; |
| 726 | } |
| 727 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 728 | intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w, |
| 729 | &effective_h); |
Juha-Pekka Heikkila | bf0a5d4 | 2017-10-17 23:08:07 +0300 | [diff] [blame] | 730 | effective_w += fbc->state_cache.plane.adjusted_x; |
| 731 | effective_h += fbc->state_cache.plane.adjusted_y; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 732 | |
| 733 | return effective_w <= max_w && effective_h <= max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 734 | } |
| 735 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 736 | static void intel_fbc_update_state_cache(struct intel_crtc *crtc, |
| 737 | struct intel_crtc_state *crtc_state, |
| 738 | struct intel_plane_state *plane_state) |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 739 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 740 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 741 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 742 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 743 | struct drm_framebuffer *fb = plane_state->base.fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 744 | |
| 745 | cache->vma = NULL; |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 746 | cache->flags = 0; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 747 | |
| 748 | cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags; |
| 749 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 750 | cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 751 | |
| 752 | cache->plane.rotation = plane_state->base.rotation; |
Ville Syrjälä | 73714c0 | 2017-03-31 21:00:56 +0300 | [diff] [blame] | 753 | /* |
| 754 | * Src coordinates are already rotated by 270 degrees for |
| 755 | * the 90/270 degree plane rotation cases (to match the |
| 756 | * GTT mapping), hence no need to account for rotation here. |
| 757 | */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 758 | cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 759 | cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 760 | cache->plane.visible = plane_state->base.visible; |
Juha-Pekka Heikkila | bf0a5d4 | 2017-10-17 23:08:07 +0300 | [diff] [blame] | 761 | cache->plane.adjusted_x = plane_state->main.x; |
| 762 | cache->plane.adjusted_y = plane_state->main.y; |
Juha-Pekka Heikkila | 31d1d3c | 2017-10-17 23:08:11 +0300 | [diff] [blame] | 763 | cache->plane.y = plane_state->base.src.y1 >> 16; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 764 | |
| 765 | if (!cache->plane.visible) |
| 766 | return; |
| 767 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 768 | cache->fb.format = fb->format; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 769 | cache->fb.stride = fb->pitches[0]; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 770 | |
| 771 | cache->vma = plane_state->vma; |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 772 | cache->flags = plane_state->flags; |
| 773 | if (WARN_ON(cache->flags & PLANE_HAS_FENCE && !cache->vma->fence)) |
| 774 | cache->flags &= ~PLANE_HAS_FENCE; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 775 | } |
| 776 | |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 777 | static bool intel_fbc_can_activate(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 778 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 779 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 780 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 781 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 782 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 783 | /* We don't need to use a state cache here since this information is |
| 784 | * global for all CRTC. |
| 785 | */ |
| 786 | if (fbc->underrun_detected) { |
| 787 | fbc->no_fbc_reason = "underrun detected"; |
| 788 | return false; |
| 789 | } |
| 790 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 791 | if (!cache->vma) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 792 | fbc->no_fbc_reason = "primary plane not visible"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 793 | return false; |
| 794 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 795 | |
Ville Syrjälä | e995ca0b | 2017-11-14 20:32:58 +0200 | [diff] [blame] | 796 | if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 797 | fbc->no_fbc_reason = "incompatible mode"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 798 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 799 | } |
| 800 | |
Paulo Zanoni | 45b32a2 | 2015-11-04 17:10:49 -0200 | [diff] [blame] | 801 | if (!intel_fbc_hw_tracking_covers_screen(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 802 | fbc->no_fbc_reason = "mode too large for compression"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 803 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 804 | } |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 805 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 806 | /* The use of a CPU fence is mandatory in order to detect writes |
| 807 | * by the CPU to the scanout and trigger updates to the FBC. |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 808 | * |
| 809 | * Note that is possible for a tiled surface to be unmappable (and |
| 810 | * so have no fence associated with it) due to aperture constaints |
| 811 | * at the time of pinning. |
Ville Syrjälä | 61b8b35 | 2018-02-21 18:02:35 +0200 | [diff] [blame] | 812 | * |
| 813 | * FIXME with 90/270 degree rotation we should use the fence on |
| 814 | * the normal GTT view (the rotated view doesn't even have a |
| 815 | * fence). Would need changes to the FBC fence Y offset as well. |
| 816 | * For now this will effecively disable FBC with 90/270 degree |
| 817 | * rotation. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 818 | */ |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 819 | if (!(cache->flags & PLANE_HAS_FENCE)) { |
Chris Wilson | c82dd88 | 2016-08-24 19:00:53 +0100 | [diff] [blame] | 820 | fbc->no_fbc_reason = "framebuffer not tiled or fenced"; |
| 821 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 822 | } |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 823 | if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) && |
Robert Foss | c2c446a | 2017-05-19 16:50:17 -0400 | [diff] [blame] | 824 | cache->plane.rotation != DRM_MODE_ROTATE_0) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 825 | fbc->no_fbc_reason = "rotation unsupported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 826 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 827 | } |
| 828 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 829 | if (!stride_is_valid(dev_priv, cache->fb.stride)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 830 | fbc->no_fbc_reason = "framebuffer stride not supported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 831 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 832 | } |
| 833 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 834 | if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 835 | fbc->no_fbc_reason = "pixel format is invalid"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 836 | return false; |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 837 | } |
| 838 | |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 839 | /* WaFbcExceedCdClockThreshold:hsw,bdw */ |
| 840 | if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) && |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 841 | cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 842 | fbc->no_fbc_reason = "pixel rate is too big"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 843 | return false; |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 844 | } |
| 845 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 846 | /* It is possible for the required CFB size change without a |
| 847 | * crtc->disable + crtc->enable since it is possible to change the |
| 848 | * stride without triggering a full modeset. Since we try to |
| 849 | * over-allocate the CFB, there's a chance we may keep FBC enabled even |
| 850 | * if this happens, but if we exceed the current CFB size we'll have to |
| 851 | * disable FBC. Notice that it would be possible to disable FBC, wait |
| 852 | * for a frame, free the stolen node, then try to reenable FBC in case |
| 853 | * we didn't get any invalidate/deactivate calls, but this would require |
| 854 | * a lot of tracking just for a specific case. If we conclude it's an |
| 855 | * important case, we can implement it later. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 856 | if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) > |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 857 | fbc->compressed_fb.size * fbc->threshold) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 858 | fbc->no_fbc_reason = "CFB requirements changed"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 859 | return false; |
| 860 | } |
| 861 | |
Imre Deak | fee0fdd | 2018-03-01 15:44:57 +0200 | [diff] [blame] | 862 | /* |
| 863 | * Work around a problem on GEN9+ HW, where enabling FBC on a plane |
| 864 | * having a Y offset that isn't divisible by 4 causes FIFO underrun |
| 865 | * and screen flicker. |
| 866 | */ |
| 867 | if (IS_GEN(dev_priv, 9, 10) && |
| 868 | (fbc->state_cache.plane.adjusted_y & 3)) { |
| 869 | fbc->no_fbc_reason = "plane Y offset is misaligned"; |
| 870 | return false; |
| 871 | } |
| 872 | |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 873 | return true; |
| 874 | } |
| 875 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 876 | static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 877 | { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 878 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 879 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 880 | if (intel_vgpu_active(dev_priv)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 881 | fbc->no_fbc_reason = "VGPU is active"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 882 | return false; |
| 883 | } |
| 884 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 885 | if (!i915_modparams.enable_fbc) { |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 886 | fbc->no_fbc_reason = "disabled per module param or by default"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 887 | return false; |
| 888 | } |
| 889 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 890 | if (fbc->underrun_detected) { |
| 891 | fbc->no_fbc_reason = "underrun detected"; |
| 892 | return false; |
| 893 | } |
| 894 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 895 | return true; |
| 896 | } |
| 897 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 898 | static void intel_fbc_get_reg_params(struct intel_crtc *crtc, |
| 899 | struct intel_fbc_reg_params *params) |
| 900 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 901 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 902 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 903 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 904 | |
| 905 | /* Since all our fields are integer types, use memset here so the |
| 906 | * comparison function can rely on memcmp because the padding will be |
| 907 | * zero. */ |
| 908 | memset(params, 0, sizeof(*params)); |
| 909 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 910 | params->vma = cache->vma; |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 911 | params->flags = cache->flags; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 912 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 913 | params->crtc.pipe = crtc->pipe; |
Ville Syrjälä | b1558c7 | 2017-11-17 21:19:15 +0200 | [diff] [blame] | 914 | params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane; |
Juha-Pekka Heikkila | 31d1d3c | 2017-10-17 23:08:11 +0300 | [diff] [blame] | 915 | params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 916 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 917 | params->fb.format = cache->fb.format; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 918 | params->fb.stride = cache->fb.stride; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 919 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 920 | params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache); |
Praveen Paneri | 5654a16 | 2017-08-11 00:00:33 +0530 | [diff] [blame] | 921 | |
| 922 | if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) |
| 923 | params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w, |
| 924 | 32 * fbc->threshold) * 8; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 925 | } |
| 926 | |
| 927 | static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1, |
| 928 | struct intel_fbc_reg_params *params2) |
| 929 | { |
| 930 | /* We can use this since intel_fbc_get_reg_params() does a memset. */ |
| 931 | return memcmp(params1, params2, sizeof(*params1)) == 0; |
| 932 | } |
| 933 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 934 | void intel_fbc_pre_update(struct intel_crtc *crtc, |
| 935 | struct intel_crtc_state *crtc_state, |
| 936 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 937 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 938 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 939 | struct intel_fbc *fbc = &dev_priv->fbc; |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 940 | const char *reason = "update pending"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 941 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 942 | if (!fbc_supported(dev_priv)) |
| 943 | return; |
| 944 | |
| 945 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 946 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 947 | if (!multiple_pipes_ok(crtc, plane_state)) { |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 948 | reason = "more than one pipe active"; |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 949 | goto deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 950 | } |
| 951 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 952 | if (!fbc->enabled || fbc->crtc != crtc) |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 953 | goto unlock; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 954 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 955 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 956 | |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 957 | deactivate: |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 958 | intel_fbc_deactivate(dev_priv, reason); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 959 | unlock: |
| 960 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 961 | } |
| 962 | |
Maarten Lankhorst | 949f7c7d | 2018-03-05 13:36:08 +0100 | [diff] [blame] | 963 | /** |
| 964 | * __intel_fbc_disable - disable FBC |
| 965 | * @dev_priv: i915 device instance |
| 966 | * |
| 967 | * This is the low level function that actually disables FBC. Callers should |
| 968 | * grab the FBC lock. |
| 969 | */ |
| 970 | static void __intel_fbc_disable(struct drm_i915_private *dev_priv) |
| 971 | { |
| 972 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 973 | struct intel_crtc *crtc = fbc->crtc; |
| 974 | |
| 975 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 976 | WARN_ON(!fbc->enabled); |
| 977 | WARN_ON(fbc->active); |
| 978 | |
| 979 | DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
| 980 | |
| 981 | __intel_fbc_cleanup_cfb(dev_priv); |
| 982 | |
| 983 | fbc->enabled = false; |
| 984 | fbc->crtc = NULL; |
| 985 | } |
| 986 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 987 | static void __intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 988 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 989 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 990 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 991 | struct intel_fbc_reg_params old_params; |
| 992 | |
| 993 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 994 | |
| 995 | if (!fbc->enabled || fbc->crtc != crtc) |
| 996 | return; |
| 997 | |
Maarten Lankhorst | 949f7c7d | 2018-03-05 13:36:08 +0100 | [diff] [blame] | 998 | if (!i915_modparams.enable_fbc) { |
| 999 | intel_fbc_deactivate(dev_priv, "disabled at runtime per module param"); |
| 1000 | __intel_fbc_disable(dev_priv); |
| 1001 | |
| 1002 | return; |
| 1003 | } |
| 1004 | |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 1005 | if (!intel_fbc_can_activate(crtc)) { |
| 1006 | WARN_ON(fbc->active); |
| 1007 | return; |
| 1008 | } |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 1009 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1010 | old_params = fbc->params; |
| 1011 | intel_fbc_get_reg_params(crtc, &fbc->params); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 1012 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1013 | /* If the scanout has not changed, don't modify the FBC settings. |
| 1014 | * Note that we make the fundamental assumption that the fb->obj |
| 1015 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 1016 | * without first being decoupled from the scanout and FBC disabled. |
| 1017 | */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1018 | if (fbc->active && |
| 1019 | intel_fbc_reg_params_equal(&old_params, &fbc->params)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1020 | return; |
| 1021 | |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 1022 | intel_fbc_deactivate(dev_priv, "FBC enabled (active or scheduled)"); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1023 | intel_fbc_schedule_activation(crtc); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1024 | } |
| 1025 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1026 | void intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1027 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1028 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1029 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 1030 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1031 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1032 | return; |
| 1033 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1034 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1035 | __intel_fbc_post_update(crtc); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1036 | mutex_unlock(&fbc->lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1037 | } |
| 1038 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1039 | static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc) |
| 1040 | { |
| 1041 | if (fbc->enabled) |
| 1042 | return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit; |
| 1043 | else |
| 1044 | return fbc->possible_framebuffer_bits; |
| 1045 | } |
| 1046 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1047 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 1048 | unsigned int frontbuffer_bits, |
| 1049 | enum fb_op_origin origin) |
| 1050 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1051 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1052 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1053 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1054 | return; |
| 1055 | |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1056 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1057 | return; |
| 1058 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1059 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1060 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1061 | fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1062 | |
Paulo Zanoni | 5bc4047 | 2016-01-19 11:35:53 -0200 | [diff] [blame] | 1063 | if (fbc->enabled && fbc->busy_bits) |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 1064 | intel_fbc_deactivate(dev_priv, "frontbuffer write"); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1065 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1066 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1067 | } |
| 1068 | |
| 1069 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1070 | unsigned int frontbuffer_bits, enum fb_op_origin origin) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1071 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1072 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1073 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1074 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1075 | return; |
| 1076 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1077 | mutex_lock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1078 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1079 | fbc->busy_bits &= ~frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1080 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1081 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
| 1082 | goto out; |
| 1083 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1084 | if (!fbc->busy_bits && fbc->enabled && |
| 1085 | (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) { |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1086 | if (fbc->active) |
Paulo Zanoni | ee7d6cfa | 2015-11-11 14:46:22 -0200 | [diff] [blame] | 1087 | intel_fbc_recompress(dev_priv); |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1088 | else |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1089 | __intel_fbc_post_update(fbc->crtc); |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1090 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1091 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1092 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1093 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1094 | } |
| 1095 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1096 | /** |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1097 | * intel_fbc_choose_crtc - select a CRTC to enable FBC on |
| 1098 | * @dev_priv: i915 device instance |
| 1099 | * @state: the atomic state structure |
| 1100 | * |
| 1101 | * This function looks at the proposed state for CRTCs and planes, then chooses |
| 1102 | * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to |
| 1103 | * true. |
| 1104 | * |
| 1105 | * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe |
| 1106 | * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc. |
| 1107 | */ |
| 1108 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1109 | struct intel_atomic_state *state) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1110 | { |
| 1111 | struct intel_fbc *fbc = &dev_priv->fbc; |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1112 | struct intel_plane *plane; |
| 1113 | struct intel_plane_state *plane_state; |
Paulo Zanoni | 4f8f225 | 2016-11-11 14:57:39 -0200 | [diff] [blame] | 1114 | bool crtc_chosen = false; |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1115 | int i; |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1116 | |
| 1117 | mutex_lock(&fbc->lock); |
| 1118 | |
Paulo Zanoni | 4f8f225 | 2016-11-11 14:57:39 -0200 | [diff] [blame] | 1119 | /* Does this atomic commit involve the CRTC currently tied to FBC? */ |
| 1120 | if (fbc->crtc && |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1121 | !intel_atomic_get_new_crtc_state(state, fbc->crtc)) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1122 | goto out; |
| 1123 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 1124 | if (!intel_fbc_can_enable(dev_priv)) |
| 1125 | goto out; |
| 1126 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1127 | /* Simply choose the first CRTC that is compatible and has a visible |
| 1128 | * plane. We could go for fancier schemes such as checking the plane |
| 1129 | * size, but this would just affect the few platforms that don't tie FBC |
| 1130 | * to pipe or plane A. */ |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1131 | for_each_new_intel_plane_in_state(state, plane, plane_state, i) { |
| 1132 | struct intel_crtc_state *crtc_state; |
| 1133 | struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc); |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1134 | |
Ville Syrjälä | cf1805e | 2018-02-21 19:31:01 +0200 | [diff] [blame] | 1135 | if (!plane->has_fbc) |
| 1136 | continue; |
| 1137 | |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1138 | if (!plane_state->base.visible) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1139 | continue; |
| 1140 | |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1141 | crtc_state = intel_atomic_get_new_crtc_state(state, crtc); |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1142 | |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1143 | crtc_state->enable_fbc = true; |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1144 | crtc_chosen = true; |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1145 | break; |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1146 | } |
| 1147 | |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1148 | if (!crtc_chosen) |
| 1149 | fbc->no_fbc_reason = "no suitable CRTC for FBC"; |
| 1150 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1151 | out: |
| 1152 | mutex_unlock(&fbc->lock); |
| 1153 | } |
| 1154 | |
| 1155 | /** |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1156 | * intel_fbc_enable: tries to enable FBC on the CRTC |
| 1157 | * @crtc: the CRTC |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1158 | * @crtc_state: corresponding &drm_crtc_state for @crtc |
| 1159 | * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1160 | * |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1161 | * This function checks if the given CRTC was chosen for FBC, then enables it if |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1162 | * possible. Notice that it doesn't activate FBC. It is valid to call |
| 1163 | * intel_fbc_enable multiple times for the same pipe without an |
| 1164 | * intel_fbc_disable in the middle, as long as it is deactivated. |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1165 | */ |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1166 | void intel_fbc_enable(struct intel_crtc *crtc, |
| 1167 | struct intel_crtc_state *crtc_state, |
| 1168 | struct intel_plane_state *plane_state) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1169 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1170 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1171 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1172 | |
| 1173 | if (!fbc_supported(dev_priv)) |
| 1174 | return; |
| 1175 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1176 | mutex_lock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1177 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1178 | if (fbc->enabled) { |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1179 | WARN_ON(fbc->crtc == NULL); |
| 1180 | if (fbc->crtc == crtc) { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1181 | WARN_ON(!crtc_state->enable_fbc); |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1182 | WARN_ON(fbc->active); |
| 1183 | } |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1184 | goto out; |
| 1185 | } |
| 1186 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1187 | if (!crtc_state->enable_fbc) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1188 | goto out; |
| 1189 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1190 | WARN_ON(fbc->active); |
| 1191 | WARN_ON(fbc->crtc != NULL); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1192 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1193 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1194 | if (intel_fbc_alloc_cfb(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 1195 | fbc->no_fbc_reason = "not enough stolen memory"; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1196 | goto out; |
| 1197 | } |
| 1198 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1199 | DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1200 | fbc->no_fbc_reason = "FBC enabled but not active yet\n"; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1201 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1202 | fbc->enabled = true; |
| 1203 | fbc->crtc = crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1204 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1205 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1206 | } |
| 1207 | |
| 1208 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1209 | * intel_fbc_disable - disable FBC if it's associated with crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1210 | * @crtc: the CRTC |
| 1211 | * |
| 1212 | * This function disables FBC if it's associated with the provided CRTC. |
| 1213 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1214 | void intel_fbc_disable(struct intel_crtc *crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1215 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1216 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1217 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1218 | |
| 1219 | if (!fbc_supported(dev_priv)) |
| 1220 | return; |
| 1221 | |
Maarten Lankhorst | 949f7c7d | 2018-03-05 13:36:08 +0100 | [diff] [blame] | 1222 | WARN_ON(crtc->active); |
| 1223 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1224 | mutex_lock(&fbc->lock); |
Matthew Auld | 4da4561 | 2016-07-05 10:28:34 +0100 | [diff] [blame] | 1225 | if (fbc->crtc == crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1226 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1227 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1228 | |
| 1229 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1230 | } |
| 1231 | |
| 1232 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1233 | * intel_fbc_global_disable - globally disable FBC |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1234 | * @dev_priv: i915 device instance |
| 1235 | * |
| 1236 | * This function disables FBC regardless of which CRTC is associated with it. |
| 1237 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1238 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1239 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1240 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1241 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1242 | if (!fbc_supported(dev_priv)) |
| 1243 | return; |
| 1244 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1245 | mutex_lock(&fbc->lock); |
Maarten Lankhorst | 949f7c7d | 2018-03-05 13:36:08 +0100 | [diff] [blame] | 1246 | if (fbc->enabled) { |
| 1247 | WARN_ON(fbc->crtc->active); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1248 | __intel_fbc_disable(dev_priv); |
Maarten Lankhorst | 949f7c7d | 2018-03-05 13:36:08 +0100 | [diff] [blame] | 1249 | } |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1250 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1251 | |
| 1252 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1253 | } |
| 1254 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1255 | static void intel_fbc_underrun_work_fn(struct work_struct *work) |
| 1256 | { |
| 1257 | struct drm_i915_private *dev_priv = |
| 1258 | container_of(work, struct drm_i915_private, fbc.underrun_work); |
| 1259 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1260 | |
| 1261 | mutex_lock(&fbc->lock); |
| 1262 | |
| 1263 | /* Maybe we were scheduled twice. */ |
Daniel Vetter | 2ae9e36 | 2017-08-11 09:23:27 +0200 | [diff] [blame] | 1264 | if (fbc->underrun_detected || !fbc->enabled) |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1265 | goto out; |
| 1266 | |
| 1267 | DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n"); |
| 1268 | fbc->underrun_detected = true; |
| 1269 | |
Chris Wilson | 4a3d1e0 | 2018-01-25 22:41:22 +0000 | [diff] [blame] | 1270 | intel_fbc_deactivate(dev_priv, "FIFO underrun"); |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1271 | out: |
| 1272 | mutex_unlock(&fbc->lock); |
| 1273 | } |
| 1274 | |
| 1275 | /** |
| 1276 | * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun |
| 1277 | * @dev_priv: i915 device instance |
| 1278 | * |
| 1279 | * Without FBC, most underruns are harmless and don't really cause too many |
| 1280 | * problems, except for an annoying message on dmesg. With FBC, underruns can |
| 1281 | * become black screens or even worse, especially when paired with bad |
| 1282 | * watermarks. So in order for us to be on the safe side, completely disable FBC |
| 1283 | * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe |
| 1284 | * already suggests that watermarks may be bad, so try to be as safe as |
| 1285 | * possible. |
| 1286 | * |
| 1287 | * This function is called from the IRQ handler. |
| 1288 | */ |
| 1289 | void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv) |
| 1290 | { |
| 1291 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1292 | |
| 1293 | if (!fbc_supported(dev_priv)) |
| 1294 | return; |
| 1295 | |
| 1296 | /* There's no guarantee that underrun_detected won't be set to true |
| 1297 | * right after this check and before the work is scheduled, but that's |
| 1298 | * not a problem since we'll check it again under the work function |
| 1299 | * while FBC is locked. This check here is just to prevent us from |
| 1300 | * unnecessarily scheduling the work, and it relies on the fact that we |
| 1301 | * never switch underrun_detect back to false after it's true. */ |
| 1302 | if (READ_ONCE(fbc->underrun_detected)) |
| 1303 | return; |
| 1304 | |
| 1305 | schedule_work(&fbc->underrun_work); |
| 1306 | } |
| 1307 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1308 | /** |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1309 | * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking |
| 1310 | * @dev_priv: i915 device instance |
| 1311 | * |
| 1312 | * The FBC code needs to track CRTC visibility since the older platforms can't |
| 1313 | * have FBC enabled while multiple pipes are used. This function does the |
| 1314 | * initial setup at driver load to make sure FBC is matching the real hardware. |
| 1315 | */ |
| 1316 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv) |
| 1317 | { |
| 1318 | struct intel_crtc *crtc; |
| 1319 | |
| 1320 | /* Don't even bother tracking anything if we don't need. */ |
| 1321 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
| 1322 | return; |
| 1323 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1324 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 1325 | if (intel_crtc_active(crtc) && |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 1326 | crtc->base.primary->state->visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1327 | dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe); |
| 1328 | } |
| 1329 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1330 | /* |
| 1331 | * The DDX driver changes its behavior depending on the value it reads from |
| 1332 | * i915.enable_fbc, so sanitize it by translating the default value into either |
| 1333 | * 0 or 1 in order to allow it to know what's going on. |
| 1334 | * |
| 1335 | * Notice that this is done at driver initialization and we still allow user |
| 1336 | * space to change the value during runtime without sanitizing it again. IGT |
| 1337 | * relies on being able to change i915.enable_fbc at runtime. |
| 1338 | */ |
| 1339 | static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv) |
| 1340 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1341 | if (i915_modparams.enable_fbc >= 0) |
| 1342 | return !!i915_modparams.enable_fbc; |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1343 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1344 | if (!HAS_FBC(dev_priv)) |
| 1345 | return 0; |
| 1346 | |
Paulo Zanoni | fd7d6c5 | 2016-12-23 10:23:58 -0200 | [diff] [blame] | 1347 | if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1348 | return 1; |
| 1349 | |
| 1350 | return 0; |
| 1351 | } |
| 1352 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1353 | static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv) |
| 1354 | { |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1355 | /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */ |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 1356 | if (intel_vtd_active() && |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1357 | (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) { |
| 1358 | DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n"); |
| 1359 | return true; |
| 1360 | } |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1361 | |
| 1362 | return false; |
| 1363 | } |
| 1364 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1365 | /** |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1366 | * intel_fbc_init - Initialize FBC |
| 1367 | * @dev_priv: the i915 device |
| 1368 | * |
| 1369 | * This function might be called during PM init process. |
| 1370 | */ |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1371 | void intel_fbc_init(struct drm_i915_private *dev_priv) |
| 1372 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1373 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1374 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1375 | INIT_WORK(&fbc->work.work, intel_fbc_work_fn); |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1376 | INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1377 | mutex_init(&fbc->lock); |
| 1378 | fbc->enabled = false; |
| 1379 | fbc->active = false; |
| 1380 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1381 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1382 | if (need_fbc_vtd_wa(dev_priv)) |
| 1383 | mkwrite_device_info(dev_priv)->has_fbc = false; |
| 1384 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 1385 | i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv); |
| 1386 | DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", |
| 1387 | i915_modparams.enable_fbc); |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1388 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1389 | if (!HAS_FBC(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1390 | fbc->no_fbc_reason = "unsupported by this chipset"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1391 | return; |
| 1392 | } |
| 1393 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1394 | /* This value was pulled out of someone's hat */ |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 1395 | if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1396 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1397 | |
Paulo Zanoni | b07ea0f | 2015-11-04 17:10:52 -0200 | [diff] [blame] | 1398 | /* We still don't have any sort of hardware state readout for FBC, so |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1399 | * deactivate it in case the BIOS activated it to make sure software |
| 1400 | * matches the hardware state. */ |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1401 | if (intel_fbc_hw_is_active(dev_priv)) |
| 1402 | intel_fbc_hw_deactivate(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1403 | } |