blob: f01987ebee872ea2a183e87717cfdf39f800b3d1 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800173 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilsonaa653a62016-08-04 07:52:27 +0100282int
283i915_gem_object_unbind(struct drm_i915_gem_object *obj)
284{
285 struct i915_vma *vma;
286 LIST_HEAD(still_in_list);
287 int ret;
288
289 /* The vma will only be freed if it is marked as closed, and if we wait
290 * upon rendering to the vma, we may unbind anything in the list.
291 */
292 while ((vma = list_first_entry_or_null(&obj->vma_list,
293 struct i915_vma,
294 obj_link))) {
295 list_move_tail(&vma->obj_link, &still_in_list);
296 ret = i915_vma_unbind(vma);
297 if (ret)
298 break;
299 }
300 list_splice(&still_in_list, &obj->vma_list);
301
302 return ret;
303}
304
Chris Wilson00e60f22016-08-04 16:32:40 +0100305/**
306 * Ensures that all rendering to the object has completed and the object is
307 * safe to unbind from the GTT or access from the CPU.
308 * @obj: i915 gem object
309 * @readonly: waiting for just read access or read-write access
310 */
311int
312i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
313 bool readonly)
314{
315 struct reservation_object *resv;
316 struct i915_gem_active *active;
317 unsigned long active_mask;
318 int idx;
319
320 lockdep_assert_held(&obj->base.dev->struct_mutex);
321
322 if (!readonly) {
323 active = obj->last_read;
324 active_mask = i915_gem_object_get_active(obj);
325 } else {
326 active_mask = 1;
327 active = &obj->last_write;
328 }
329
330 for_each_active(active_mask, idx) {
331 int ret;
332
333 ret = i915_gem_active_wait(&active[idx],
334 &obj->base.dev->struct_mutex);
335 if (ret)
336 return ret;
337 }
338
339 resv = i915_gem_object_get_dmabuf_resv(obj);
340 if (resv) {
341 long err;
342
343 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
344 MAX_SCHEDULE_TIMEOUT);
345 if (err < 0)
346 return err;
347 }
348
349 return 0;
350}
351
Chris Wilsonb8f90962016-08-05 10:14:07 +0100352/* A nonblocking variant of the above wait. Must be called prior to
353 * acquiring the mutex for the object, as the object state may change
354 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100355 */
356static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100357__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
358 struct intel_rps_client *rps,
359 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100360{
Chris Wilson00e60f22016-08-04 16:32:40 +0100361 struct i915_gem_active *active;
362 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100363 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100364
Chris Wilsonb8f90962016-08-05 10:14:07 +0100365 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100366 if (!active_mask)
367 return 0;
368
369 if (!readonly) {
370 active = obj->last_read;
371 } else {
372 active_mask = 1;
373 active = &obj->last_write;
374 }
375
Chris Wilsonb8f90962016-08-05 10:14:07 +0100376 for_each_active(active_mask, idx) {
377 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100378
Chris Wilsonb8f90962016-08-05 10:14:07 +0100379 ret = i915_gem_active_wait_unlocked(&active[idx],
380 true, NULL, rps);
381 if (ret)
382 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100386}
387
388static struct intel_rps_client *to_rps_client(struct drm_file *file)
389{
390 struct drm_i915_file_private *fpriv = file->driver_priv;
391
392 return &fpriv->rps;
393}
394
Chris Wilson00731152014-05-21 12:42:56 +0100395int
396i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
397 int align)
398{
399 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800400 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100401
402 if (obj->phys_handle) {
403 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
404 return -EBUSY;
405
406 return 0;
407 }
408
409 if (obj->madv != I915_MADV_WILLNEED)
410 return -EFAULT;
411
412 if (obj->base.filp == NULL)
413 return -EINVAL;
414
Chris Wilson4717ca92016-08-04 07:52:28 +0100415 ret = i915_gem_object_unbind(obj);
416 if (ret)
417 return ret;
418
419 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800420 if (ret)
421 return ret;
422
Chris Wilson00731152014-05-21 12:42:56 +0100423 /* create a new object */
424 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
425 if (!phys)
426 return -ENOMEM;
427
Chris Wilson00731152014-05-21 12:42:56 +0100428 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 obj->ops = &i915_gem_phys_ops;
430
431 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100432}
433
434static int
435i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
436 struct drm_i915_gem_pwrite *args,
437 struct drm_file *file_priv)
438{
439 struct drm_device *dev = obj->base.dev;
440 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300441 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200442 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800443
444 /* We manually control the domain here and pretend that it
445 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
446 */
447 ret = i915_gem_object_wait_rendering(obj, false);
448 if (ret)
449 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100450
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700451 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100452 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
453 unsigned long unwritten;
454
455 /* The physical object once assigned is fixed for the lifetime
456 * of the obj, so we can safely drop the lock and continue
457 * to access vaddr.
458 */
459 mutex_unlock(&dev->struct_mutex);
460 unwritten = copy_from_user(vaddr, user_data, args->size);
461 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200462 if (unwritten) {
463 ret = -EFAULT;
464 goto out;
465 }
Chris Wilson00731152014-05-21 12:42:56 +0100466 }
467
Chris Wilson6a2c4232014-11-04 04:51:40 -0800468 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100469 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200470
471out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700472 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200473 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100474}
475
Chris Wilson42dcedd2012-11-15 11:32:30 +0000476void *i915_gem_object_alloc(struct drm_device *dev)
477{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100479 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000480}
481
482void i915_gem_object_free(struct drm_i915_gem_object *obj)
483{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100485 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486}
487
Dave Airlieff72145b2011-02-07 12:16:14 +1000488static int
489i915_gem_create(struct drm_file *file,
490 struct drm_device *dev,
491 uint64_t size,
492 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700493{
Chris Wilson05394f32010-11-08 19:18:58 +0000494 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300495 int ret;
496 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200499 if (size == 0)
500 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700501
502 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100503 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100504 if (IS_ERR(obj))
505 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Chris Wilson05394f32010-11-08 19:18:58 +0000507 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100508 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100509 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200510 if (ret)
511 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100512
Dave Airlieff72145b2011-02-07 12:16:14 +1000513 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700514 return 0;
515}
516
Dave Airlieff72145b2011-02-07 12:16:14 +1000517int
518i915_gem_dumb_create(struct drm_file *file,
519 struct drm_device *dev,
520 struct drm_mode_create_dumb *args)
521{
522 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300523 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000524 args->size = args->pitch * args->height;
525 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000526 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000527}
528
Dave Airlieff72145b2011-02-07 12:16:14 +1000529/**
530 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100531 * @dev: drm device pointer
532 * @data: ioctl data blob
533 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 */
535int
536i915_gem_create_ioctl(struct drm_device *dev, void *data,
537 struct drm_file *file)
538{
539 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200540
Dave Airlieff72145b2011-02-07 12:16:14 +1000541 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000542 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000543}
544
Daniel Vetter8c599672011-12-14 13:57:31 +0100545static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100546__copy_to_user_swizzled(char __user *cpu_vaddr,
547 const char *gpu_vaddr, int gpu_offset,
548 int length)
549{
550 int ret, cpu_offset = 0;
551
552 while (length > 0) {
553 int cacheline_end = ALIGN(gpu_offset + 1, 64);
554 int this_length = min(cacheline_end - gpu_offset, length);
555 int swizzled_gpu_offset = gpu_offset ^ 64;
556
557 ret = __copy_to_user(cpu_vaddr + cpu_offset,
558 gpu_vaddr + swizzled_gpu_offset,
559 this_length);
560 if (ret)
561 return ret + length;
562
563 cpu_offset += this_length;
564 gpu_offset += this_length;
565 length -= this_length;
566 }
567
568 return 0;
569}
570
571static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700572__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
573 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100574 int length)
575{
576 int ret, cpu_offset = 0;
577
578 while (length > 0) {
579 int cacheline_end = ALIGN(gpu_offset + 1, 64);
580 int this_length = min(cacheline_end - gpu_offset, length);
581 int swizzled_gpu_offset = gpu_offset ^ 64;
582
583 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
584 cpu_vaddr + cpu_offset,
585 this_length);
586 if (ret)
587 return ret + length;
588
589 cpu_offset += this_length;
590 gpu_offset += this_length;
591 length -= this_length;
592 }
593
594 return 0;
595}
596
Brad Volkin4c914c02014-02-18 10:15:45 -0800597/*
598 * Pins the specified object's pages and synchronizes the object with
599 * GPU accesses. Sets needs_clflush to non-zero if the caller should
600 * flush the object from the CPU cache.
601 */
602int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
603 int *needs_clflush)
604{
605 int ret;
606
607 *needs_clflush = 0;
608
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100609 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800610 return -EINVAL;
611
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100612 ret = i915_gem_object_wait_rendering(obj, true);
613 if (ret)
614 return ret;
615
Brad Volkin4c914c02014-02-18 10:15:45 -0800616 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
617 /* If we're not in the cpu read domain, set ourself into the gtt
618 * read domain and manually flush cachelines (if required). This
619 * optimizes for the case when the gpu will dirty the data
620 * anyway again before the next pread happens. */
621 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
622 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800623 }
624
625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
631 return ret;
632}
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634/* Per-page copy function for the shmem pread fastpath.
635 * Flushes invalid cachelines before reading the target if
636 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700637static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200638shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
639 char __user *user_data,
640 bool page_do_bit17_swizzling, bool needs_clflush)
641{
642 char *vaddr;
643 int ret;
644
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200645 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200646 return -EINVAL;
647
648 vaddr = kmap_atomic(page);
649 if (needs_clflush)
650 drm_clflush_virt_range(vaddr + shmem_page_offset,
651 page_length);
652 ret = __copy_to_user_inatomic(user_data,
653 vaddr + shmem_page_offset,
654 page_length);
655 kunmap_atomic(vaddr);
656
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658}
659
Daniel Vetter23c18c72012-03-25 19:47:42 +0200660static void
661shmem_clflush_swizzled_range(char *addr, unsigned long length,
662 bool swizzled)
663{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200664 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200665 unsigned long start = (unsigned long) addr;
666 unsigned long end = (unsigned long) addr + length;
667
668 /* For swizzling simply ensure that we always flush both
669 * channels. Lame, but simple and it works. Swizzled
670 * pwrite/pread is far from a hotpath - current userspace
671 * doesn't use it at all. */
672 start = round_down(start, 128);
673 end = round_up(end, 128);
674
675 drm_clflush_virt_range((void *)start, end - start);
676 } else {
677 drm_clflush_virt_range(addr, length);
678 }
679
680}
681
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682/* Only difference to the fast-path function is that this can handle bit17
683 * and uses non-atomic copy and kmap functions. */
684static int
685shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
686 char __user *user_data,
687 bool page_do_bit17_swizzling, bool needs_clflush)
688{
689 char *vaddr;
690 int ret;
691
692 vaddr = kmap(page);
693 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697
698 if (page_do_bit17_swizzling)
699 ret = __copy_to_user_swizzled(user_data,
700 vaddr, shmem_page_offset,
701 page_length);
702 else
703 ret = __copy_to_user(user_data,
704 vaddr + shmem_page_offset,
705 page_length);
706 kunmap(page);
707
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100708 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709}
710
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530711static inline unsigned long
712slow_user_access(struct io_mapping *mapping,
713 uint64_t page_base, int page_offset,
714 char __user *user_data,
715 unsigned long length, bool pwrite)
716{
717 void __iomem *ioaddr;
718 void *vaddr;
719 uint64_t unwritten;
720
721 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
722 /* We can use the cpu mem copy function because this is X86. */
723 vaddr = (void __force *)ioaddr + page_offset;
724 if (pwrite)
725 unwritten = __copy_from_user(vaddr, user_data, length);
726 else
727 unwritten = __copy_to_user(user_data, vaddr, length);
728
729 io_mapping_unmap(ioaddr);
730 return unwritten;
731}
732
733static int
734i915_gem_gtt_pread(struct drm_device *dev,
735 struct drm_i915_gem_object *obj, uint64_t size,
736 uint64_t data_offset, uint64_t data_ptr)
737{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100738 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
740 struct drm_mm_node node;
741 char __user *user_data;
742 uint64_t remain;
743 uint64_t offset;
744 int ret;
745
Chris Wilsonde895082016-08-04 16:32:34 +0100746 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530747 if (ret) {
748 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_get_pages(obj);
753 if (ret) {
754 remove_mappable_node(&node);
755 goto out;
756 }
757
758 i915_gem_object_pin_pages(obj);
759 } else {
760 node.start = i915_gem_obj_ggtt_offset(obj);
761 node.allocated = false;
762 ret = i915_gem_object_put_fence(obj);
763 if (ret)
764 goto out_unpin;
765 }
766
767 ret = i915_gem_object_set_to_gtt_domain(obj, false);
768 if (ret)
769 goto out_unpin;
770
771 user_data = u64_to_user_ptr(data_ptr);
772 remain = size;
773 offset = data_offset;
774
775 mutex_unlock(&dev->struct_mutex);
776 if (likely(!i915.prefault_disable)) {
777 ret = fault_in_multipages_writeable(user_data, remain);
778 if (ret) {
779 mutex_lock(&dev->struct_mutex);
780 goto out_unpin;
781 }
782 }
783
784 while (remain > 0) {
785 /* Operation in this page
786 *
787 * page_base = page offset within aperture
788 * page_offset = offset within page
789 * page_length = bytes to copy for this page
790 */
791 u32 page_base = node.start;
792 unsigned page_offset = offset_in_page(offset);
793 unsigned page_length = PAGE_SIZE - page_offset;
794 page_length = remain < page_length ? remain : page_length;
795 if (node.allocated) {
796 wmb();
797 ggtt->base.insert_page(&ggtt->base,
798 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
799 node.start,
800 I915_CACHE_NONE, 0);
801 wmb();
802 } else {
803 page_base += offset & PAGE_MASK;
804 }
805 /* This is a slow read/write as it tries to read from
806 * and write to user memory which may result into page
807 * faults, and so we cannot perform this under struct_mutex.
808 */
809 if (slow_user_access(ggtt->mappable, page_base,
810 page_offset, user_data,
811 page_length, false)) {
812 ret = -EFAULT;
813 break;
814 }
815
816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
819 }
820
821 mutex_lock(&dev->struct_mutex);
822 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
823 /* The user has modified the object whilst we tried
824 * reading from it, and we now have no idea what domain
825 * the pages should be in. As we have just been touching
826 * them directly, flush everything back to the GTT
827 * domain.
828 */
829 ret = i915_gem_object_set_to_gtt_domain(obj, false);
830 }
831
832out_unpin:
833 if (node.allocated) {
834 wmb();
835 ggtt->base.clear_range(&ggtt->base,
836 node.start, node.size,
837 true);
838 i915_gem_object_unpin_pages(obj);
839 remove_mappable_node(&node);
840 } else {
841 i915_gem_object_ggtt_unpin(obj);
842 }
843out:
844 return ret;
845}
846
Eric Anholteb014592009-03-10 11:44:52 -0700847static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200848i915_gem_shmem_pread(struct drm_device *dev,
849 struct drm_i915_gem_object *obj,
850 struct drm_i915_gem_pread *args,
851 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700852{
Daniel Vetter8461d222011-12-14 13:57:32 +0100853 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700854 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100855 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100856 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100857 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200858 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200859 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200860 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700861
Chris Wilson6eae0052016-06-20 15:05:52 +0100862 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530863 return -ENODEV;
864
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300865 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700866 remain = args->size;
867
Daniel Vetter8461d222011-12-14 13:57:32 +0100868 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700869
Brad Volkin4c914c02014-02-18 10:15:45 -0800870 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100871 if (ret)
872 return ret;
873
Eric Anholteb014592009-03-10 11:44:52 -0700874 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100875
Imre Deak67d5a502013-02-18 19:28:02 +0200876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
877 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200878 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100879
880 if (remain <= 0)
881 break;
882
Eric Anholteb014592009-03-10 11:44:52 -0700883 /* Operation in this page
884 *
Eric Anholteb014592009-03-10 11:44:52 -0700885 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700886 * page_length = bytes to copy for this page
887 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100888 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700889 page_length = remain;
890 if ((shmem_page_offset + page_length) > PAGE_SIZE)
891 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700892
Daniel Vetter8461d222011-12-14 13:57:32 +0100893 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
894 (page_to_phys(page) & (1 << 17)) != 0;
895
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
897 user_data, page_do_bit17_swizzling,
898 needs_clflush);
899 if (ret == 0)
900 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700901
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200902 mutex_unlock(&dev->struct_mutex);
903
Jani Nikulad330a952014-01-21 11:24:25 +0200904 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200905 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200906 /* Userspace is tricking us, but we've already clobbered
907 * its pages with the prefault and promised to write the
908 * data up to the first fault. Hence ignore any errors
909 * and just continue. */
910 (void)ret;
911 prefaulted = 1;
912 }
913
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
915 user_data, page_do_bit17_swizzling,
916 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700917
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200918 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100919
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100920 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100921 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100922
Chris Wilson17793c92014-03-07 08:30:36 +0000923next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700924 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100925 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700926 offset += page_length;
927 }
928
Chris Wilson4f27b752010-10-14 15:26:45 +0100929out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100930 i915_gem_object_unpin_pages(obj);
931
Eric Anholteb014592009-03-10 11:44:52 -0700932 return ret;
933}
934
Eric Anholt673a3942008-07-30 12:06:12 -0700935/**
936 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100937 * @dev: drm device pointer
938 * @data: ioctl data blob
939 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700940 *
941 * On error, the contents of *data are undefined.
942 */
943int
944i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000945 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700946{
947 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000948 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100949 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700950
Chris Wilson51311d02010-11-17 09:10:42 +0000951 if (args->size == 0)
952 return 0;
953
954 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300955 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000956 args->size))
957 return -EFAULT;
958
Chris Wilson4f27b752010-10-14 15:26:45 +0100959 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100960 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100961 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700962
Chris Wilson03ac0642016-07-20 13:31:51 +0100963 obj = i915_gem_object_lookup(file, args->handle);
964 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100965 ret = -ENOENT;
966 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100967 }
Eric Anholt673a3942008-07-30 12:06:12 -0700968
Chris Wilson7dcd2492010-09-26 20:21:44 +0100969 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000970 if (args->offset > obj->base.size ||
971 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100972 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100973 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100974 }
975
Chris Wilsondb53a302011-02-03 11:57:46 +0000976 trace_i915_gem_object_pread(obj, args->offset, args->size);
977
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200978 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700979
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530980 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100981 if (ret == -EFAULT || ret == -ENODEV) {
982 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530983 ret = i915_gem_gtt_pread(dev, obj, args->size,
984 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100985 intel_runtime_pm_put(to_i915(dev));
986 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530987
Chris Wilson35b62a82010-09-26 20:23:38 +0100988out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100989 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100990unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100991 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700992 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700993}
994
Keith Packard0839ccb2008-10-30 19:38:48 -0700995/* This is the fast write path which cannot handle
996 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700997 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700998
Keith Packard0839ccb2008-10-30 19:38:48 -0700999static inline int
1000fast_user_write(struct io_mapping *mapping,
1001 loff_t page_base, int page_offset,
1002 char __user *user_data,
1003 int length)
1004{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001005 void __iomem *vaddr_atomic;
1006 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001007 unsigned long unwritten;
1008
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001009 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001010 /* We can use the cpu mem copy function because this is X86. */
1011 vaddr = (void __force*)vaddr_atomic + page_offset;
1012 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001013 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001014 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001015 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001016}
1017
Eric Anholt3de09aa2009-03-09 09:42:23 -07001018/**
1019 * This is the fast pwrite path, where we copy the data directly from the
1020 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001021 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001022 * @obj: i915 gem object
1023 * @args: pwrite arguments structure
1024 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001025 */
Eric Anholt673a3942008-07-30 12:06:12 -07001026static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301027i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001029 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001030 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001031{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301032 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301034 struct drm_mm_node node;
1035 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001036 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301037 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 bool hit_slow_path = false;
1039
1040 if (obj->tiling_mode != I915_TILING_NONE)
1041 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042
Chris Wilsonde895082016-08-04 16:32:34 +01001043 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1044 PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301045 if (ret) {
1046 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1047 if (ret)
1048 goto out;
1049
1050 ret = i915_gem_object_get_pages(obj);
1051 if (ret) {
1052 remove_mappable_node(&node);
1053 goto out;
1054 }
1055
1056 i915_gem_object_pin_pages(obj);
1057 } else {
1058 node.start = i915_gem_obj_ggtt_offset(obj);
1059 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301060 ret = i915_gem_object_put_fence(obj);
1061 if (ret)
1062 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301063 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001064
1065 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1066 if (ret)
1067 goto out_unpin;
1068
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001069 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301070 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001071
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301072 user_data = u64_to_user_ptr(args->data_ptr);
1073 offset = args->offset;
1074 remain = args->size;
1075 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* Operation in this page
1077 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001078 * page_base = page offset within aperture
1079 * page_offset = offset within page
1080 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001081 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301082 u32 page_base = node.start;
1083 unsigned page_offset = offset_in_page(offset);
1084 unsigned page_length = PAGE_SIZE - page_offset;
1085 page_length = remain < page_length ? remain : page_length;
1086 if (node.allocated) {
1087 wmb(); /* flush the write before we modify the GGTT */
1088 ggtt->base.insert_page(&ggtt->base,
1089 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1090 node.start, I915_CACHE_NONE, 0);
1091 wmb(); /* flush modifications to the GGTT (insert_page) */
1092 } else {
1093 page_base += offset & PAGE_MASK;
1094 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001095 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001096 * source page isn't available. Return the error and we'll
1097 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098 * If the object is non-shmem backed, we retry again with the
1099 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001100 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001101 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001102 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 hit_slow_path = true;
1104 mutex_unlock(&dev->struct_mutex);
1105 if (slow_user_access(ggtt->mappable,
1106 page_base,
1107 page_offset, user_data,
1108 page_length, true)) {
1109 ret = -EFAULT;
1110 mutex_lock(&dev->struct_mutex);
1111 goto out_flush;
1112 }
1113
1114 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001115 }
Eric Anholt673a3942008-07-30 12:06:12 -07001116
Keith Packard0839ccb2008-10-30 19:38:48 -07001117 remain -= page_length;
1118 user_data += page_length;
1119 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001120 }
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001122out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301123 if (hit_slow_path) {
1124 if (ret == 0 &&
1125 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1126 /* The user has modified the object whilst we tried
1127 * reading from it, and we now have no idea what domain
1128 * the pages should be in. As we have just been touching
1129 * them directly, flush everything back to the GTT
1130 * domain.
1131 */
1132 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1133 }
1134 }
1135
Rodrigo Vivide152b62015-07-07 16:28:51 -07001136 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001137out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301138 if (node.allocated) {
1139 wmb();
1140 ggtt->base.clear_range(&ggtt->base,
1141 node.start, node.size,
1142 true);
1143 i915_gem_object_unpin_pages(obj);
1144 remove_mappable_node(&node);
1145 } else {
1146 i915_gem_object_ggtt_unpin(obj);
1147 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001148out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001149 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001150}
1151
Daniel Vetterd174bd62012-03-25 19:47:40 +02001152/* Per-page copy function for the shmem pwrite fastpath.
1153 * Flushes invalid cachelines before writing to the target if
1154 * needs_clflush_before is set and flushes out any written cachelines after
1155 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001156static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001157shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1158 char __user *user_data,
1159 bool page_do_bit17_swizzling,
1160 bool needs_clflush_before,
1161 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001162{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001163 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001164 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001165
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001166 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001167 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001168
Daniel Vetterd174bd62012-03-25 19:47:40 +02001169 vaddr = kmap_atomic(page);
1170 if (needs_clflush_before)
1171 drm_clflush_virt_range(vaddr + shmem_page_offset,
1172 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001173 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1174 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001175 if (needs_clflush_after)
1176 drm_clflush_virt_range(vaddr + shmem_page_offset,
1177 page_length);
1178 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001179
Chris Wilson755d2212012-09-04 21:02:55 +01001180 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001181}
1182
Daniel Vetterd174bd62012-03-25 19:47:40 +02001183/* Only difference to the fast-path function is that this can handle bit17
1184 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001185static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001186shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1187 char __user *user_data,
1188 bool page_do_bit17_swizzling,
1189 bool needs_clflush_before,
1190 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001191{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001192 char *vaddr;
1193 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001194
Daniel Vetterd174bd62012-03-25 19:47:40 +02001195 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001196 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001197 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1198 page_length,
1199 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 if (page_do_bit17_swizzling)
1201 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001202 user_data,
1203 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001204 else
1205 ret = __copy_from_user(vaddr + shmem_page_offset,
1206 user_data,
1207 page_length);
1208 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001209 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1210 page_length,
1211 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001212 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001213
Chris Wilson755d2212012-09-04 21:02:55 +01001214 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001215}
1216
Eric Anholt40123c12009-03-09 13:42:30 -07001217static int
Daniel Vettere244a442012-03-25 19:47:28 +02001218i915_gem_shmem_pwrite(struct drm_device *dev,
1219 struct drm_i915_gem_object *obj,
1220 struct drm_i915_gem_pwrite *args,
1221 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001222{
Eric Anholt40123c12009-03-09 13:42:30 -07001223 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001224 loff_t offset;
1225 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001226 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001227 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001228 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001229 int needs_clflush_after = 0;
1230 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001231 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001232
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001233 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001234 remain = args->size;
1235
Daniel Vetter8c599672011-12-14 13:57:31 +01001236 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001237
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001238 ret = i915_gem_object_wait_rendering(obj, false);
1239 if (ret)
1240 return ret;
1241
Daniel Vetter58642882012-03-25 19:47:37 +02001242 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1243 /* If we're not in the cpu write domain, set ourself into the gtt
1244 * write domain and manually flush cachelines (if required). This
1245 * optimizes for the case when the gpu will use the data
1246 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001247 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001248 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001249 /* Same trick applies to invalidate partially written cachelines read
1250 * before writing. */
1251 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1252 needs_clflush_before =
1253 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001254
Chris Wilson755d2212012-09-04 21:02:55 +01001255 ret = i915_gem_object_get_pages(obj);
1256 if (ret)
1257 return ret;
1258
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001259 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001260
Chris Wilson755d2212012-09-04 21:02:55 +01001261 i915_gem_object_pin_pages(obj);
1262
Eric Anholt40123c12009-03-09 13:42:30 -07001263 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001264 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001265
Imre Deak67d5a502013-02-18 19:28:02 +02001266 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1267 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001268 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001269 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001270
Chris Wilson9da3da62012-06-01 15:20:22 +01001271 if (remain <= 0)
1272 break;
1273
Eric Anholt40123c12009-03-09 13:42:30 -07001274 /* Operation in this page
1275 *
Eric Anholt40123c12009-03-09 13:42:30 -07001276 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001277 * page_length = bytes to copy for this page
1278 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001279 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001280
1281 page_length = remain;
1282 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1283 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001284
Daniel Vetter58642882012-03-25 19:47:37 +02001285 /* If we don't overwrite a cacheline completely we need to be
1286 * careful to have up-to-date data by first clflushing. Don't
1287 * overcomplicate things and flush the entire patch. */
1288 partial_cacheline_write = needs_clflush_before &&
1289 ((shmem_page_offset | page_length)
1290 & (boot_cpu_data.x86_clflush_size - 1));
1291
Daniel Vetter8c599672011-12-14 13:57:31 +01001292 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1293 (page_to_phys(page) & (1 << 17)) != 0;
1294
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1296 user_data, page_do_bit17_swizzling,
1297 partial_cacheline_write,
1298 needs_clflush_after);
1299 if (ret == 0)
1300 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001301
Daniel Vettere244a442012-03-25 19:47:28 +02001302 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001303 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001304 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1305 user_data, page_do_bit17_swizzling,
1306 partial_cacheline_write,
1307 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001308
Daniel Vettere244a442012-03-25 19:47:28 +02001309 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001310
Chris Wilson755d2212012-09-04 21:02:55 +01001311 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001312 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001313
Chris Wilson17793c92014-03-07 08:30:36 +00001314next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001315 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001316 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001317 offset += page_length;
1318 }
1319
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001320out:
Chris Wilson755d2212012-09-04 21:02:55 +01001321 i915_gem_object_unpin_pages(obj);
1322
Daniel Vettere244a442012-03-25 19:47:28 +02001323 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001324 /*
1325 * Fixup: Flush cpu caches in case we didn't flush the dirty
1326 * cachelines in-line while writing and the object moved
1327 * out of the cpu write domain while we've dropped the lock.
1328 */
1329 if (!needs_clflush_after &&
1330 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001331 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001332 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001333 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001334 }
Eric Anholt40123c12009-03-09 13:42:30 -07001335
Daniel Vetter58642882012-03-25 19:47:37 +02001336 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001337 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001338 else
1339 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001340
Rodrigo Vivide152b62015-07-07 16:28:51 -07001341 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001342 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001343}
1344
1345/**
1346 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001347 * @dev: drm device
1348 * @data: ioctl data blob
1349 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001350 *
1351 * On error, the contents of the buffer that were to be modified are undefined.
1352 */
1353int
1354i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001355 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001357 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001358 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001359 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001360 int ret;
1361
1362 if (args->size == 0)
1363 return 0;
1364
1365 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001366 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001367 args->size))
1368 return -EFAULT;
1369
Jani Nikulad330a952014-01-21 11:24:25 +02001370 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001371 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001372 args->size);
1373 if (ret)
1374 return -EFAULT;
1375 }
Eric Anholt673a3942008-07-30 12:06:12 -07001376
Imre Deak5d77d9c2014-11-12 16:40:35 +02001377 intel_runtime_pm_get(dev_priv);
1378
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001379 ret = i915_mutex_lock_interruptible(dev);
1380 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001381 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001382
Chris Wilson03ac0642016-07-20 13:31:51 +01001383 obj = i915_gem_object_lookup(file, args->handle);
1384 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001385 ret = -ENOENT;
1386 goto unlock;
1387 }
Eric Anholt673a3942008-07-30 12:06:12 -07001388
Chris Wilson7dcd2492010-09-26 20:21:44 +01001389 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001390 if (args->offset > obj->base.size ||
1391 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001392 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001393 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001394 }
1395
Chris Wilsondb53a302011-02-03 11:57:46 +00001396 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1397
Daniel Vetter935aaa62012-03-25 19:47:35 +02001398 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001399 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1400 * it would end up going through the fenced access, and we'll get
1401 * different detiling behavior between reading and writing.
1402 * pread/pwrite currently are reading and writing from the CPU
1403 * perspective, requiring manual detiling by the client.
1404 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001405 if (!i915_gem_object_has_struct_page(obj) ||
1406 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301407 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001408 /* Note that the gtt paths might fail with non-page-backed user
1409 * pointers (e.g. gtt mappings when moving data between
1410 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001411 }
Eric Anholt673a3942008-07-30 12:06:12 -07001412
Chris Wilsond1054ee2016-07-16 18:42:36 +01001413 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001414 if (obj->phys_handle)
1415 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001416 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001417 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301418 else
1419 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001420 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001421
Chris Wilson35b62a82010-09-26 20:23:38 +01001422out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001423 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001424unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001425 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001426put_rpm:
1427 intel_runtime_pm_put(dev_priv);
1428
Eric Anholt673a3942008-07-30 12:06:12 -07001429 return ret;
1430}
1431
Chris Wilsonaeecc962016-06-17 14:46:39 -03001432static enum fb_op_origin
1433write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1434{
1435 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1436 ORIGIN_GTT : ORIGIN_CPU;
1437}
1438
Eric Anholt673a3942008-07-30 12:06:12 -07001439/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001440 * Called when user space prepares to use an object with the CPU, either
1441 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001442 * @dev: drm device
1443 * @data: ioctl data blob
1444 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001445 */
1446int
1447i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001448 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001449{
1450 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001451 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001452 uint32_t read_domains = args->read_domains;
1453 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001454 int ret;
1455
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001456 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001457 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001458 return -EINVAL;
1459
1460 /* Having something in the write domain implies it's in the read
1461 * domain, and only that read domain. Enforce that in the request.
1462 */
1463 if (write_domain != 0 && read_domains != write_domain)
1464 return -EINVAL;
1465
Chris Wilson03ac0642016-07-20 13:31:51 +01001466 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001467 if (!obj)
1468 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001469
Chris Wilson3236f572012-08-24 09:35:09 +01001470 /* Try to flush the object off the GPU without holding the lock.
1471 * We will repeat the flush holding the lock in the normal manner
1472 * to catch cases where we are gazumped.
1473 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001474 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001475 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001476 goto err;
1477
1478 ret = i915_mutex_lock_interruptible(dev);
1479 if (ret)
1480 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001481
Chris Wilson43566de2015-01-02 16:29:29 +05301482 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001483 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301484 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001485 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486
Daniel Vetter031b6982015-06-26 19:35:16 +02001487 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001488 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001489
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001490 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001491 mutex_unlock(&dev->struct_mutex);
1492 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001493
1494err:
1495 i915_gem_object_put_unlocked(obj);
1496 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001497}
1498
1499/**
1500 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001501 * @dev: drm device
1502 * @data: ioctl data blob
1503 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001504 */
1505int
1506i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001508{
1509 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001510 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001511 int ret = 0;
1512
Chris Wilson76c1dec2010-09-25 11:22:51 +01001513 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001515 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516
Chris Wilson03ac0642016-07-20 13:31:51 +01001517 obj = i915_gem_object_lookup(file, args->handle);
1518 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001519 ret = -ENOENT;
1520 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001521 }
1522
Eric Anholt673a3942008-07-30 12:06:12 -07001523 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001524 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001525 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001526
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001527 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001528unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001529 mutex_unlock(&dev->struct_mutex);
1530 return ret;
1531}
1532
1533/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001534 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1535 * it is mapped to.
1536 * @dev: drm device
1537 * @data: ioctl data blob
1538 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001539 *
1540 * While the mapping holds a reference on the contents of the object, it doesn't
1541 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001542 *
1543 * IMPORTANT:
1544 *
1545 * DRM driver writers who look a this function as an example for how to do GEM
1546 * mmap support, please don't implement mmap support like here. The modern way
1547 * to implement DRM mmap support is with an mmap offset ioctl (like
1548 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1549 * That way debug tooling like valgrind will understand what's going on, hiding
1550 * the mmap call in a driver private ioctl will break that. The i915 driver only
1551 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001552 */
1553int
1554i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001556{
1557 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001558 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001559 unsigned long addr;
1560
Akash Goel1816f922015-01-02 16:29:30 +05301561 if (args->flags & ~(I915_MMAP_WC))
1562 return -EINVAL;
1563
Borislav Petkov568a58e2016-03-29 17:42:01 +02001564 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301565 return -ENODEV;
1566
Chris Wilson03ac0642016-07-20 13:31:51 +01001567 obj = i915_gem_object_lookup(file, args->handle);
1568 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001569 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001570
Daniel Vetter1286ff72012-05-10 15:25:09 +02001571 /* prime objects have no backing filp to GEM mmap
1572 * pages from.
1573 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001574 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001575 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001576 return -EINVAL;
1577 }
1578
Chris Wilson03ac0642016-07-20 13:31:51 +01001579 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001580 PROT_READ | PROT_WRITE, MAP_SHARED,
1581 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301582 if (args->flags & I915_MMAP_WC) {
1583 struct mm_struct *mm = current->mm;
1584 struct vm_area_struct *vma;
1585
Michal Hocko80a89a52016-05-23 16:26:11 -07001586 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001587 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001588 return -EINTR;
1589 }
Akash Goel1816f922015-01-02 16:29:30 +05301590 vma = find_vma(mm, addr);
1591 if (vma)
1592 vma->vm_page_prot =
1593 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1594 else
1595 addr = -ENOMEM;
1596 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001597
1598 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001599 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301600 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001601 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001602 if (IS_ERR((void *)addr))
1603 return addr;
1604
1605 args->addr_ptr = (uint64_t) addr;
1606
1607 return 0;
1608}
1609
Jesse Barnesde151cf2008-11-12 10:03:55 -08001610/**
1611 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001612 * @vma: VMA in question
1613 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614 *
1615 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1616 * from userspace. The fault handler takes care of binding the object to
1617 * the GTT (if needed), allocating and programming a fence register (again,
1618 * only if needed based on whether the old reg is still valid or the object
1619 * is tiled) and inserting a new PTE into the faulting process.
1620 *
1621 * Note that the faulting process may involve evicting existing objects
1622 * from the GTT and/or fence registers to make room. So performance may
1623 * suffer if the GTT working set is large or there are few fence registers
1624 * left.
1625 */
1626int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1627{
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1629 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001630 struct drm_i915_private *dev_priv = to_i915(dev);
1631 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001632 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001633 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 pgoff_t page_offset;
1635 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001636 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001637
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638 /* We don't use vmf->pgoff since that has the fake offset */
1639 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1640 PAGE_SHIFT;
1641
Chris Wilsondb53a302011-02-03 11:57:46 +00001642 trace_i915_gem_object_fault(obj, page_offset, true, write);
1643
Chris Wilson6e4930f2014-02-07 18:37:06 -02001644 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001645 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001646 * repeat the flush holding the lock in the normal manner to catch cases
1647 * where we are gazumped.
1648 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001649 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001650 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001651 goto err;
1652
1653 intel_runtime_pm_get(dev_priv);
1654
1655 ret = i915_mutex_lock_interruptible(dev);
1656 if (ret)
1657 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001658
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001659 /* Access to snoopable pages through the GTT is incoherent. */
1660 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001661 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001662 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001663 }
1664
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001665 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001666 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001667 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001668 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001669
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001670 memset(&view, 0, sizeof(view));
1671 view.type = I915_GGTT_VIEW_PARTIAL;
1672 view.params.partial.offset = rounddown(page_offset, chunk_size);
1673 view.params.partial.size =
1674 min_t(unsigned int,
1675 chunk_size,
1676 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1677 view.params.partial.offset);
1678 }
1679
1680 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001681 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001682 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001683 goto err_unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001684
Chris Wilsonc9839302012-11-20 10:45:17 +00001685 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1686 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001687 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001688
1689 ret = i915_gem_object_get_fence(obj);
1690 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001691 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001692
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001693 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001694 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001695 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001696 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001698 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1699 /* Overriding existing pages in partial view does not cause
1700 * us any trouble as TLBs are still valid because the fault
1701 * is due to userspace losing part of the mapping or never
1702 * having accessed it before (at this partials' range).
1703 */
1704 unsigned long base = vma->vm_start +
1705 (view.params.partial.offset << PAGE_SHIFT);
1706 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001707
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001708 for (i = 0; i < view.params.partial.size; i++) {
1709 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001710 if (ret)
1711 break;
1712 }
1713
1714 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001715 } else {
1716 if (!obj->fault_mappable) {
1717 unsigned long size = min_t(unsigned long,
1718 vma->vm_end - vma->vm_start,
1719 obj->base.size);
1720 int i;
1721
1722 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1723 ret = vm_insert_pfn(vma,
1724 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1725 pfn + i);
1726 if (ret)
1727 break;
1728 }
1729
1730 obj->fault_mappable = true;
1731 } else
1732 ret = vm_insert_pfn(vma,
1733 (unsigned long)vmf->virtual_address,
1734 pfn + page_offset);
1735 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001736err_unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001737 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001738err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001739 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001740err_rpm:
1741 intel_runtime_pm_put(dev_priv);
1742err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001743 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001744 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001745 /*
1746 * We eat errors when the gpu is terminally wedged to avoid
1747 * userspace unduly crashing (gl has no provisions for mmaps to
1748 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1749 * and so needs to be reported.
1750 */
1751 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001752 ret = VM_FAULT_SIGBUS;
1753 break;
1754 }
Chris Wilson045e7692010-11-07 09:18:22 +00001755 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001756 /*
1757 * EAGAIN means the gpu is hung and we'll wait for the error
1758 * handler to reset everything when re-faulting in
1759 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001760 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001761 case 0:
1762 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001763 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001764 case -EBUSY:
1765 /*
1766 * EBUSY is ok: this just means that another thread
1767 * already did the job.
1768 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001769 ret = VM_FAULT_NOPAGE;
1770 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001772 ret = VM_FAULT_OOM;
1773 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001774 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001775 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 ret = VM_FAULT_SIGBUS;
1777 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001779 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001780 ret = VM_FAULT_SIGBUS;
1781 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001783 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784}
1785
1786/**
Chris Wilson901782b2009-07-10 08:18:50 +01001787 * i915_gem_release_mmap - remove physical page mappings
1788 * @obj: obj in question
1789 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001790 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001791 * relinquish ownership of the pages back to the system.
1792 *
1793 * It is vital that we remove the page mapping if we have mapped a tiled
1794 * object through the GTT and then lose the fence register due to
1795 * resource pressure. Similarly if the object has been moved out of the
1796 * aperture, than pages mapped into userspace must be revoked. Removing the
1797 * mapping will then trigger a page fault on the next user access, allowing
1798 * fixup by i915_gem_fault().
1799 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001800void
Chris Wilson05394f32010-11-08 19:18:58 +00001801i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001802{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001803 /* Serialisation between user GTT access and our code depends upon
1804 * revoking the CPU's PTE whilst the mutex is held. The next user
1805 * pagefault then has to wait until we release the mutex.
1806 */
1807 lockdep_assert_held(&obj->base.dev->struct_mutex);
1808
Chris Wilson6299f992010-11-24 12:23:44 +00001809 if (!obj->fault_mappable)
1810 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001811
David Herrmann6796cb12014-01-03 14:24:19 +01001812 drm_vma_node_unmap(&obj->base.vma_node,
1813 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001814
1815 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1816 * memory transactions from userspace before we return. The TLB
1817 * flushing implied above by changing the PTE above *should* be
1818 * sufficient, an extra barrier here just provides us with a bit
1819 * of paranoid documentation about our requirement to serialise
1820 * memory writes before touching registers / GSM.
1821 */
1822 wmb();
1823
Chris Wilson6299f992010-11-24 12:23:44 +00001824 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001825}
1826
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001827void
1828i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1829{
1830 struct drm_i915_gem_object *obj;
1831
1832 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1833 i915_gem_release_mmap(obj);
1834}
1835
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001836/**
1837 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001838 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001839 * @size: object size
1840 * @tiling_mode: tiling mode
1841 *
1842 * Return the required global GTT size for an object, taking into account
1843 * potential fence register mapping.
1844 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001845u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1846 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001847{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001848 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001849
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001850 GEM_BUG_ON(size == 0);
1851
Chris Wilsona9f14812016-08-04 16:32:28 +01001852 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001853 tiling_mode == I915_TILING_NONE)
1854 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001855
1856 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001857 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001858 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001859 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001860 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001861
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001862 while (ggtt_size < size)
1863 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001864
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001865 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001866}
1867
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001869 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001870 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001871 * @size: object size
1872 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001873 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001875 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001876 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001878u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001879 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001881 GEM_BUG_ON(size == 0);
1882
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 /*
1884 * Minimum alignment is 4k (GTT page size), but might be greater
1885 * if a fence register is needed for the object.
1886 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001887 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001888 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 return 4096;
1890
1891 /*
1892 * Previous chips need to be aligned to the size of the smallest
1893 * fence register that can contain the object.
1894 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001895 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001896}
1897
Chris Wilsond8cb5082012-08-11 15:41:03 +01001898static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1899{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001900 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001901 int ret;
1902
Daniel Vetterda494d72012-12-20 15:11:16 +01001903 dev_priv->mm.shrinker_no_lock_stealing = true;
1904
Chris Wilsond8cb5082012-08-11 15:41:03 +01001905 ret = drm_gem_create_mmap_offset(&obj->base);
1906 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001907 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001908
1909 /* Badly fragmented mmap space? The only way we can recover
1910 * space is by destroying unwanted objects. We can't randomly release
1911 * mmap_offsets as userspace expects them to be persistent for the
1912 * lifetime of the objects. The closest we can is to release the
1913 * offsets on purgeable objects by truncating it and marking it purged,
1914 * which prevents userspace from ever using that object again.
1915 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001916 i915_gem_shrink(dev_priv,
1917 obj->base.size >> PAGE_SHIFT,
1918 I915_SHRINK_BOUND |
1919 I915_SHRINK_UNBOUND |
1920 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001921 ret = drm_gem_create_mmap_offset(&obj->base);
1922 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001923 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001924
1925 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001926 ret = drm_gem_create_mmap_offset(&obj->base);
1927out:
1928 dev_priv->mm.shrinker_no_lock_stealing = false;
1929
1930 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001931}
1932
1933static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1934{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001935 drm_gem_free_mmap_offset(&obj->base);
1936}
1937
Dave Airlieda6b51d2014-12-24 13:11:17 +10001938int
Dave Airlieff72145b2011-02-07 12:16:14 +10001939i915_gem_mmap_gtt(struct drm_file *file,
1940 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001941 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001942 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001943{
Chris Wilson05394f32010-11-08 19:18:58 +00001944 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945 int ret;
1946
Chris Wilson76c1dec2010-09-25 11:22:51 +01001947 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001948 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001949 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001950
Chris Wilson03ac0642016-07-20 13:31:51 +01001951 obj = i915_gem_object_lookup(file, handle);
1952 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001953 ret = -ENOENT;
1954 goto unlock;
1955 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001956
Chris Wilson05394f32010-11-08 19:18:58 +00001957 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001958 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001959 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001960 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001961 }
1962
Chris Wilsond8cb5082012-08-11 15:41:03 +01001963 ret = i915_gem_object_create_mmap_offset(obj);
1964 if (ret)
1965 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001966
David Herrmann0de23972013-07-24 21:07:52 +02001967 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001969out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001970 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001971unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001972 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001973 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974}
1975
Dave Airlieff72145b2011-02-07 12:16:14 +10001976/**
1977 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1978 * @dev: DRM device
1979 * @data: GTT mapping ioctl data
1980 * @file: GEM object info
1981 *
1982 * Simply returns the fake offset to userspace so it can mmap it.
1983 * The mmap call will end up in drm_gem_mmap(), which will set things
1984 * up so we can get faults in the handler above.
1985 *
1986 * The fault handler will take care of binding the object into the GTT
1987 * (since it may have been evicted to make room for something), allocating
1988 * a fence register, and mapping the appropriate aperture address into
1989 * userspace.
1990 */
1991int
1992i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1993 struct drm_file *file)
1994{
1995 struct drm_i915_gem_mmap_gtt *args = data;
1996
Dave Airlieda6b51d2014-12-24 13:11:17 +10001997 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001998}
1999
Daniel Vetter225067e2012-08-20 10:23:20 +02002000/* Immediately discard the backing storage */
2001static void
2002i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002003{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002004 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002005
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002006 if (obj->base.filp == NULL)
2007 return;
2008
Daniel Vetter225067e2012-08-20 10:23:20 +02002009 /* Our goal here is to return as much of the memory as
2010 * is possible back to the system as we are called from OOM.
2011 * To do this we must instruct the shmfs to drop all of its
2012 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002013 */
Chris Wilson55372522014-03-25 13:23:06 +00002014 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002015 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002016}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002017
Chris Wilson55372522014-03-25 13:23:06 +00002018/* Try to discard unwanted pages */
2019static void
2020i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002021{
Chris Wilson55372522014-03-25 13:23:06 +00002022 struct address_space *mapping;
2023
2024 switch (obj->madv) {
2025 case I915_MADV_DONTNEED:
2026 i915_gem_object_truncate(obj);
2027 case __I915_MADV_PURGED:
2028 return;
2029 }
2030
2031 if (obj->base.filp == NULL)
2032 return;
2033
2034 mapping = file_inode(obj->base.filp)->i_mapping,
2035 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002036}
2037
Chris Wilson5cdf5882010-09-27 15:51:07 +01002038static void
Chris Wilson05394f32010-11-08 19:18:58 +00002039i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002040{
Dave Gordon85d12252016-05-20 11:54:06 +01002041 struct sgt_iter sgt_iter;
2042 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002043 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002044
Chris Wilson05394f32010-11-08 19:18:58 +00002045 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002046
Chris Wilson6c085a72012-08-20 11:40:46 +02002047 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002048 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002049 /* In the event of a disaster, abandon all caches and
2050 * hope for the best.
2051 */
Chris Wilson2c225692013-08-09 12:26:45 +01002052 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002053 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2054 }
2055
Imre Deake2273302015-07-09 12:59:05 +03002056 i915_gem_gtt_finish_object(obj);
2057
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002058 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002059 i915_gem_object_save_bit_17_swizzle(obj);
2060
Chris Wilson05394f32010-11-08 19:18:58 +00002061 if (obj->madv == I915_MADV_DONTNEED)
2062 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002063
Dave Gordon85d12252016-05-20 11:54:06 +01002064 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002065 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002066 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002067
Chris Wilson05394f32010-11-08 19:18:58 +00002068 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002069 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002070
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002071 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002072 }
Chris Wilson05394f32010-11-08 19:18:58 +00002073 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002074
Chris Wilson9da3da62012-06-01 15:20:22 +01002075 sg_free_table(obj->pages);
2076 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002077}
2078
Chris Wilsondd624af2013-01-15 12:39:35 +00002079int
Chris Wilson37e680a2012-06-07 15:38:42 +01002080i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2081{
2082 const struct drm_i915_gem_object_ops *ops = obj->ops;
2083
Chris Wilson2f745ad2012-09-04 21:02:58 +01002084 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002085 return 0;
2086
Chris Wilsona5570172012-09-04 21:02:54 +01002087 if (obj->pages_pin_count)
2088 return -EBUSY;
2089
Chris Wilson15717de2016-08-04 07:52:26 +01002090 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002091
Chris Wilsona2165e32012-12-03 11:49:00 +00002092 /* ->put_pages might need to allocate memory for the bit17 swizzle
2093 * array, hence protect them from being reaped by removing them from gtt
2094 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002095 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002096
Chris Wilson0a798eb2016-04-08 12:11:11 +01002097 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002098 if (is_vmalloc_addr(obj->mapping))
2099 vunmap(obj->mapping);
2100 else
2101 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002102 obj->mapping = NULL;
2103 }
2104
Chris Wilson37e680a2012-06-07 15:38:42 +01002105 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002106 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002107
Chris Wilson55372522014-03-25 13:23:06 +00002108 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002109
2110 return 0;
2111}
2112
Chris Wilson37e680a2012-06-07 15:38:42 +01002113static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002114i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002116 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002117 int page_count, i;
2118 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002119 struct sg_table *st;
2120 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002121 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002122 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002123 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002124 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002125 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 /* Assert that the object is not currently in any GPU domain. As it
2128 * wasn't in the GTT, there shouldn't be any way it could have been in
2129 * a GPU cache
2130 */
2131 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2132 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2133
Chris Wilson9da3da62012-06-01 15:20:22 +01002134 st = kmalloc(sizeof(*st), GFP_KERNEL);
2135 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002136 return -ENOMEM;
2137
Chris Wilson9da3da62012-06-01 15:20:22 +01002138 page_count = obj->base.size / PAGE_SIZE;
2139 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 kfree(st);
2141 return -ENOMEM;
2142 }
2143
2144 /* Get the list of pages out of our struct file. They'll be pinned
2145 * at this point until we release them.
2146 *
2147 * Fail silently without starting the shrinker
2148 */
Al Viro496ad9a2013-01-23 17:07:38 -05002149 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002150 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002151 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002152 sg = st->sgl;
2153 st->nents = 0;
2154 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002155 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2156 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002157 i915_gem_shrink(dev_priv,
2158 page_count,
2159 I915_SHRINK_BOUND |
2160 I915_SHRINK_UNBOUND |
2161 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002162 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2163 }
2164 if (IS_ERR(page)) {
2165 /* We've tried hard to allocate the memory by reaping
2166 * our own buffer, now let the real VM do its job and
2167 * go down in flames if truly OOM.
2168 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002169 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002170 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002171 if (IS_ERR(page)) {
2172 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002173 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002174 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002176#ifdef CONFIG_SWIOTLB
2177 if (swiotlb_nr_tbl()) {
2178 st->nents++;
2179 sg_set_page(sg, page, PAGE_SIZE, 0);
2180 sg = sg_next(sg);
2181 continue;
2182 }
2183#endif
Imre Deak90797e62013-02-18 19:28:03 +02002184 if (!i || page_to_pfn(page) != last_pfn + 1) {
2185 if (i)
2186 sg = sg_next(sg);
2187 st->nents++;
2188 sg_set_page(sg, page, PAGE_SIZE, 0);
2189 } else {
2190 sg->length += PAGE_SIZE;
2191 }
2192 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002193
2194 /* Check that the i965g/gm workaround works. */
2195 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002196 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002197#ifdef CONFIG_SWIOTLB
2198 if (!swiotlb_nr_tbl())
2199#endif
2200 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002201 obj->pages = st;
2202
Imre Deake2273302015-07-09 12:59:05 +03002203 ret = i915_gem_gtt_prepare_object(obj);
2204 if (ret)
2205 goto err_pages;
2206
Eric Anholt673a3942008-07-30 12:06:12 -07002207 if (i915_gem_object_needs_bit17_swizzle(obj))
2208 i915_gem_object_do_bit_17_swizzle(obj);
2209
Daniel Vetter656bfa32014-11-20 09:26:30 +01002210 if (obj->tiling_mode != I915_TILING_NONE &&
2211 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2212 i915_gem_object_pin_pages(obj);
2213
Eric Anholt673a3942008-07-30 12:06:12 -07002214 return 0;
2215
2216err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002217 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002218 for_each_sgt_page(page, sgt_iter, st)
2219 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002220 sg_free_table(st);
2221 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002222
2223 /* shmemfs first checks if there is enough memory to allocate the page
2224 * and reports ENOSPC should there be insufficient, along with the usual
2225 * ENOMEM for a genuine allocation failure.
2226 *
2227 * We use ENOSPC in our driver to mean that we have run out of aperture
2228 * space and so want to translate the error from shmemfs back to our
2229 * usual understanding of ENOMEM.
2230 */
Imre Deake2273302015-07-09 12:59:05 +03002231 if (ret == -ENOSPC)
2232 ret = -ENOMEM;
2233
2234 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002235}
2236
Chris Wilson37e680a2012-06-07 15:38:42 +01002237/* Ensure that the associated pages are gathered from the backing storage
2238 * and pinned into our object. i915_gem_object_get_pages() may be called
2239 * multiple times before they are released by a single call to
2240 * i915_gem_object_put_pages() - once the pages are no longer referenced
2241 * either as a result of memory pressure (reaping pages under the shrinker)
2242 * or as the object is itself released.
2243 */
2244int
2245i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2246{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002247 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002248 const struct drm_i915_gem_object_ops *ops = obj->ops;
2249 int ret;
2250
Chris Wilson2f745ad2012-09-04 21:02:58 +01002251 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002252 return 0;
2253
Chris Wilson43e28f02013-01-08 10:53:09 +00002254 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002255 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002256 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002257 }
2258
Chris Wilsona5570172012-09-04 21:02:54 +01002259 BUG_ON(obj->pages_pin_count);
2260
Chris Wilson37e680a2012-06-07 15:38:42 +01002261 ret = ops->get_pages(obj);
2262 if (ret)
2263 return ret;
2264
Ben Widawsky35c20a62013-05-31 11:28:48 -07002265 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002266
2267 obj->get_page.sg = obj->pages->sgl;
2268 obj->get_page.last = 0;
2269
Chris Wilson37e680a2012-06-07 15:38:42 +01002270 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002271}
2272
Dave Gordondd6034c2016-05-20 11:54:04 +01002273/* The 'mapping' part of i915_gem_object_pin_map() below */
2274static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2275{
2276 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2277 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002278 struct sgt_iter sgt_iter;
2279 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002280 struct page *stack_pages[32];
2281 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002282 unsigned long i = 0;
2283 void *addr;
2284
2285 /* A single page can always be kmapped */
2286 if (n_pages == 1)
2287 return kmap(sg_page(sgt->sgl));
2288
Dave Gordonb338fa42016-05-20 11:54:05 +01002289 if (n_pages > ARRAY_SIZE(stack_pages)) {
2290 /* Too big for stack -- allocate temporary array instead */
2291 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2292 if (!pages)
2293 return NULL;
2294 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002295
Dave Gordon85d12252016-05-20 11:54:06 +01002296 for_each_sgt_page(page, sgt_iter, sgt)
2297 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002298
2299 /* Check that we have the expected number of pages */
2300 GEM_BUG_ON(i != n_pages);
2301
2302 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2303
Dave Gordonb338fa42016-05-20 11:54:05 +01002304 if (pages != stack_pages)
2305 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002306
2307 return addr;
2308}
2309
2310/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002311void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2312{
2313 int ret;
2314
2315 lockdep_assert_held(&obj->base.dev->struct_mutex);
2316
2317 ret = i915_gem_object_get_pages(obj);
2318 if (ret)
2319 return ERR_PTR(ret);
2320
2321 i915_gem_object_pin_pages(obj);
2322
Dave Gordondd6034c2016-05-20 11:54:04 +01002323 if (!obj->mapping) {
2324 obj->mapping = i915_gem_object_map(obj);
2325 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002326 i915_gem_object_unpin_pages(obj);
2327 return ERR_PTR(-ENOMEM);
2328 }
2329 }
2330
2331 return obj->mapping;
2332}
2333
Chris Wilsoncaea7472010-11-12 13:53:37 +00002334static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002335i915_gem_object_retire__write(struct i915_gem_active *active,
2336 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002337{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002338 struct drm_i915_gem_object *obj =
2339 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002340
Rodrigo Vivide152b62015-07-07 16:28:51 -07002341 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002342}
2343
2344static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002345i915_gem_object_retire__read(struct i915_gem_active *active,
2346 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002347{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002348 int idx = request->engine->id;
2349 struct drm_i915_gem_object *obj =
2350 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002351
Chris Wilson573adb32016-08-04 16:32:39 +01002352 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002353
Chris Wilson573adb32016-08-04 16:32:39 +01002354 i915_gem_object_clear_active(obj, idx);
2355 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002356 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002357
Chris Wilson6c246952015-07-27 10:26:26 +01002358 /* Bump our place on the bound list to keep it roughly in LRU order
2359 * so that we don't steal from recently used but inactive objects
2360 * (unless we are forced to ofc!)
2361 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002362 if (obj->bind_count)
2363 list_move_tail(&obj->global_list,
2364 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002365
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002366 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002367}
2368
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002369static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002370{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002371 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002372
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002373 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002374 return true;
2375
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002376 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002377 if (ctx->hang_stats.ban_period_seconds &&
2378 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002379 DRM_DEBUG("context hanging too fast, banning!\n");
2380 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002381 }
2382
2383 return false;
2384}
2385
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002386static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002387 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002388{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002389 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002390
2391 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002392 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002393 hs->batch_active++;
2394 hs->guilty_ts = get_seconds();
2395 } else {
2396 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002397 }
2398}
2399
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002400struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002401i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002402{
Chris Wilson4db080f2013-12-04 11:37:09 +00002403 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002404
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002405 /* We are called by the error capture and reset at a random
2406 * point in time. In particular, note that neither is crucially
2407 * ordered with an interrupt. After a hang, the GPU is dead and we
2408 * assume that no more writes can happen (we waited long enough for
2409 * all writes that were in transaction to be flushed) - adding an
2410 * extra delay for a recent interrupt is pointless. Hence, we do
2411 * not need an engine->irq_seqno_barrier() before the seqno reads.
2412 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002413 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002414 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002415 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002416
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002417 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002418 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002419
2420 return NULL;
2421}
2422
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002423static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002424{
2425 struct drm_i915_gem_request *request;
2426 bool ring_hung;
2427
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002428 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002429 if (request == NULL)
2430 return;
2431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002432 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002433
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002434 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002435 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002436 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002437}
2438
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002439static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002440{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002441 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002442 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002443
Chris Wilsondcff85c2016-08-05 10:14:11 +01002444 request = i915_gem_active_peek(&engine->last_request,
2445 &engine->i915->drm.struct_mutex);
2446
Chris Wilsonc4b09302016-07-20 09:21:10 +01002447 /* Mark all pending requests as complete so that any concurrent
2448 * (lockless) lookup doesn't try and wait upon the request as we
2449 * reset it.
2450 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002451 if (request)
2452 intel_engine_init_seqno(engine, request->fence.seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002453
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002454 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002455 * Clear the execlists queue up before freeing the requests, as those
2456 * are the ones that keep the context and ringbuffer backing objects
2457 * pinned in place.
2458 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002459
Tomas Elf7de1691a2015-10-19 16:32:32 +01002460 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002461 /* Ensure irq handler finishes or is cancelled. */
2462 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002463
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002464 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002465 }
2466
2467 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002468 * We must free the requests after all the corresponding objects have
2469 * been moved off active lists. Which is the same order as the normal
2470 * retire_requests function does. This is important if object hold
2471 * implicit references on things like e.g. ppgtt address spaces through
2472 * the request.
2473 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002474 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002475 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002476 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002477
2478 /* Having flushed all requests from all queues, we know that all
2479 * ringbuffers must now be empty. However, since we do not reclaim
2480 * all space when retiring the request (to prevent HEADs colliding
2481 * with rapid ringbuffer wraparound) the amount of available space
2482 * upon reset is less than when we start. Do one more pass over
2483 * all the ringbuffers to reset last_retired_head.
2484 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002485 list_for_each_entry(ring, &engine->buffers, link) {
2486 ring->last_retired_head = ring->tail;
2487 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002488 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002489
Chris Wilsonb913b332016-07-13 09:10:31 +01002490 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002491}
2492
Chris Wilson069efc12010-09-30 16:53:18 +01002493void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002494{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002495 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002496 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002497
Chris Wilson4db080f2013-12-04 11:37:09 +00002498 /*
2499 * Before we free the objects from the requests, we need to inspect
2500 * them for finding the guilty party. As the requests only borrow
2501 * their reference to the objects, the inspection must be done first.
2502 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002503 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002504 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002505
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002506 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002507 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002508 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002509
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002510 i915_gem_context_reset(dev);
2511
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002512 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002513}
2514
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002515static void
Eric Anholt673a3942008-07-30 12:06:12 -07002516i915_gem_retire_work_handler(struct work_struct *work)
2517{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002518 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002519 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002520 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002521
Chris Wilson891b48c2010-09-29 12:26:37 +01002522 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002523 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002524 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002525 mutex_unlock(&dev->struct_mutex);
2526 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002527
2528 /* Keep the retire handler running until we are finally idle.
2529 * We do not need to do this test under locking as in the worst-case
2530 * we queue the retire worker once too often.
2531 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002532 if (READ_ONCE(dev_priv->gt.awake)) {
2533 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002534 queue_delayed_work(dev_priv->wq,
2535 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002536 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002537 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002538}
Chris Wilson891b48c2010-09-29 12:26:37 +01002539
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002540static void
2541i915_gem_idle_work_handler(struct work_struct *work)
2542{
2543 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002544 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002545 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002546 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002547 unsigned int stuck_engines;
2548 bool rearm_hangcheck;
2549
2550 if (!READ_ONCE(dev_priv->gt.awake))
2551 return;
2552
2553 if (READ_ONCE(dev_priv->gt.active_engines))
2554 return;
2555
2556 rearm_hangcheck =
2557 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2558
2559 if (!mutex_trylock(&dev->struct_mutex)) {
2560 /* Currently busy, come back later */
2561 mod_delayed_work(dev_priv->wq,
2562 &dev_priv->gt.idle_work,
2563 msecs_to_jiffies(50));
2564 goto out_rearm;
2565 }
2566
2567 if (dev_priv->gt.active_engines)
2568 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002569
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002570 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002571 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002572
Chris Wilson67d97da2016-07-04 08:08:31 +01002573 GEM_BUG_ON(!dev_priv->gt.awake);
2574 dev_priv->gt.awake = false;
2575 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002576
Chris Wilson2529d572016-07-24 10:10:20 +01002577 /* As we have disabled hangcheck, we need to unstick any waiters still
2578 * hanging around. However, as we may be racing against the interrupt
2579 * handler or the waiters themselves, we skip enabling the fake-irq.
2580 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002581 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002582 if (unlikely(stuck_engines))
2583 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2584 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002585
Chris Wilson67d97da2016-07-04 08:08:31 +01002586 if (INTEL_GEN(dev_priv) >= 6)
2587 gen6_rps_idle(dev_priv);
2588 intel_runtime_pm_put(dev_priv);
2589out_unlock:
2590 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002591
Chris Wilson67d97da2016-07-04 08:08:31 +01002592out_rearm:
2593 if (rearm_hangcheck) {
2594 GEM_BUG_ON(!dev_priv->gt.awake);
2595 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002596 }
Eric Anholt673a3942008-07-30 12:06:12 -07002597}
2598
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002599void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2600{
2601 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2602 struct drm_i915_file_private *fpriv = file->driver_priv;
2603 struct i915_vma *vma, *vn;
2604
2605 mutex_lock(&obj->base.dev->struct_mutex);
2606 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2607 if (vma->vm->file == fpriv)
2608 i915_vma_close(vma);
2609 mutex_unlock(&obj->base.dev->struct_mutex);
2610}
2611
Ben Widawsky5816d642012-04-11 11:18:19 -07002612/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002613 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002614 * @dev: drm device pointer
2615 * @data: ioctl data blob
2616 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002617 *
2618 * Returns 0 if successful, else an error is returned with the remaining time in
2619 * the timeout parameter.
2620 * -ETIME: object is still busy after timeout
2621 * -ERESTARTSYS: signal interrupted the wait
2622 * -ENONENT: object doesn't exist
2623 * Also possible, but rare:
2624 * -EAGAIN: GPU wedged
2625 * -ENOMEM: damn
2626 * -ENODEV: Internal IRQ fail
2627 * -E?: The add request failed
2628 *
2629 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2630 * non-zero timeout parameter the wait ioctl will wait for the given number of
2631 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2632 * without holding struct_mutex the object may become re-busied before this
2633 * function completes. A similar but shorter * race condition exists in the busy
2634 * ioctl
2635 */
2636int
2637i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2638{
2639 struct drm_i915_gem_wait *args = data;
2640 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002641 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002642 int i, n = 0;
2643 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002644
Daniel Vetter11b5d512014-09-29 15:31:26 +02002645 if (args->flags != 0)
2646 return -EINVAL;
2647
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002648 ret = i915_mutex_lock_interruptible(dev);
2649 if (ret)
2650 return ret;
2651
Chris Wilson03ac0642016-07-20 13:31:51 +01002652 obj = i915_gem_object_lookup(file, args->bo_handle);
2653 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002654 mutex_unlock(&dev->struct_mutex);
2655 return -ENOENT;
2656 }
2657
Chris Wilson573adb32016-08-04 16:32:39 +01002658 if (!i915_gem_object_is_active(obj))
John Harrison97b2a6a2014-11-24 18:49:26 +00002659 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002660
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002661 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002662 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002663
Chris Wilsond72d9082016-08-04 07:52:31 +01002664 req = i915_gem_active_get(&obj->last_read[i],
2665 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002666 if (req)
2667 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002668 }
2669
Chris Wilson21c310f2016-08-04 07:52:34 +01002670out:
2671 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002672 mutex_unlock(&dev->struct_mutex);
2673
Chris Wilsonb4716182015-04-27 13:41:17 +01002674 for (i = 0; i < n; i++) {
2675 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002676 ret = i915_wait_request(requests[i], true,
2677 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2678 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002679 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002680 }
John Harrisonff865882014-11-24 18:49:28 +00002681 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002682}
2683
Chris Wilsonb4716182015-04-27 13:41:17 +01002684static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002685__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002686 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002687{
Chris Wilsonb4716182015-04-27 13:41:17 +01002688 int ret;
2689
Chris Wilson8e637172016-08-02 22:50:26 +01002690 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002691 return 0;
2692
Chris Wilson39df9192016-07-20 13:31:57 +01002693 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002694 ret = i915_wait_request(from,
2695 from->i915->mm.interruptible,
2696 NULL,
2697 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002698 if (ret)
2699 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002700 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002701 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002702 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002703 return 0;
2704
Chris Wilson8e637172016-08-02 22:50:26 +01002705 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002706 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002707 if (ret)
2708 return ret;
2709
Chris Wilsonddf07be2016-08-02 22:50:39 +01002710 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002711 }
2712
2713 return 0;
2714}
2715
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002716/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002717 * i915_gem_object_sync - sync an object to a ring.
2718 *
2719 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002720 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002721 *
2722 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002723 * Conceptually we serialise writes between engines inside the GPU.
2724 * We only allow one engine to write into a buffer at any time, but
2725 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002726 *
2727 * - If there is an outstanding write request to the object, the new
2728 * request must wait for it to complete (either CPU or in hw, requests
2729 * on the same ring will be naturally ordered).
2730 *
2731 * - If we are a write request (pending_write_domain is set), the new
2732 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002733 *
2734 * Returns 0 if successful, else propagates up the lower layer error.
2735 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002736int
2737i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002738 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002739{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002740 struct i915_gem_active *active;
2741 unsigned long active_mask;
2742 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002743
Chris Wilson8cac6f62016-08-04 07:52:32 +01002744 lockdep_assert_held(&obj->base.dev->struct_mutex);
2745
Chris Wilson573adb32016-08-04 16:32:39 +01002746 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002747 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002748 return 0;
2749
Chris Wilson8cac6f62016-08-04 07:52:32 +01002750 if (obj->base.pending_write_domain) {
2751 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002752 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002753 active_mask = 1;
2754 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002755 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002756
2757 for_each_active(active_mask, idx) {
2758 struct drm_i915_gem_request *request;
2759 int ret;
2760
2761 request = i915_gem_active_peek(&active[idx],
2762 &obj->base.dev->struct_mutex);
2763 if (!request)
2764 continue;
2765
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002766 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002767 if (ret)
2768 return ret;
2769 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002770
Chris Wilsonb4716182015-04-27 13:41:17 +01002771 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002772}
2773
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002774static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2775{
2776 u32 old_write_domain, old_read_domains;
2777
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002778 /* Force a pagefault for domain tracking on next user access */
2779 i915_gem_release_mmap(obj);
2780
Keith Packardb97c3d92011-06-24 21:02:59 -07002781 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2782 return;
2783
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002784 old_read_domains = obj->base.read_domains;
2785 old_write_domain = obj->base.write_domain;
2786
2787 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2788 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2789
2790 trace_i915_gem_object_change_domain(obj,
2791 old_read_domains,
2792 old_write_domain);
2793}
2794
Chris Wilson8ef85612016-04-28 09:56:39 +01002795static void __i915_vma_iounmap(struct i915_vma *vma)
2796{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002797 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002798
2799 if (vma->iomap == NULL)
2800 return;
2801
2802 io_mapping_unmap(vma->iomap);
2803 vma->iomap = NULL;
2804}
2805
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002806int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002807{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002808 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002809 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002810 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002811
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002812 /* First wait upon any activity as retiring the request may
2813 * have side-effects such as unpinning or even unbinding this vma.
2814 */
2815 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002816 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002817 int idx;
2818
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002819 /* When a closed VMA is retired, it is unbound - eek.
2820 * In order to prevent it from being recursively closed,
2821 * take a pin on the vma so that the second unbind is
2822 * aborted.
2823 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002824 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002825
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002826 for_each_active(active, idx) {
2827 ret = i915_gem_active_retire(&vma->last_read[idx],
2828 &vma->vm->dev->struct_mutex);
2829 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002830 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002831 }
2832
Chris Wilson20dfbde2016-08-04 16:32:30 +01002833 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002834 if (ret)
2835 return ret;
2836
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002837 GEM_BUG_ON(i915_vma_is_active(vma));
2838 }
2839
Chris Wilson20dfbde2016-08-04 16:32:30 +01002840 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002841 return -EBUSY;
2842
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002843 if (!drm_mm_node_allocated(&vma->node))
2844 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002845
Chris Wilson15717de2016-08-04 07:52:26 +01002846 GEM_BUG_ON(obj->bind_count == 0);
2847 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002848
Chris Wilson3272db52016-08-04 16:32:32 +01002849 if (i915_vma_is_ggtt(vma) &&
2850 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002851 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002852
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002853 /* release the fence reg _after_ flushing */
2854 ret = i915_gem_object_put_fence(obj);
2855 if (ret)
2856 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002857
2858 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002859 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002860
Chris Wilson50e046b2016-08-04 07:52:46 +01002861 if (likely(!vma->vm->closed)) {
2862 trace_i915_vma_unbind(vma);
2863 vma->vm->unbind_vma(vma);
2864 }
Chris Wilson3272db52016-08-04 16:32:32 +01002865 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002866
Chris Wilson50e046b2016-08-04 07:52:46 +01002867 drm_mm_remove_node(&vma->node);
2868 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2869
Chris Wilson3272db52016-08-04 16:32:32 +01002870 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002871 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2872 obj->map_and_fenceable = false;
2873 } else if (vma->ggtt_view.pages) {
2874 sg_free_table(vma->ggtt_view.pages);
2875 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002876 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002877 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002878 }
Eric Anholt673a3942008-07-30 12:06:12 -07002879
Ben Widawsky2f633152013-07-17 12:19:03 -07002880 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002881 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002882 if (--obj->bind_count == 0)
2883 list_move_tail(&obj->global_list,
2884 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002885
Chris Wilson70903c32013-12-04 09:59:09 +00002886 /* And finally now the object is completely decoupled from this vma,
2887 * we can drop its hold on the backing storage and allow it to be
2888 * reaped by the shrinker.
2889 */
2890 i915_gem_object_unpin_pages(obj);
2891
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002892destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002893 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002894 i915_vma_destroy(vma);
2895
Chris Wilson88241782011-01-07 17:09:48 +00002896 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002897}
2898
Chris Wilsondcff85c2016-08-05 10:14:11 +01002899int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2900 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002901{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002902 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002903 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002904
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002905 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002906 if (engine->last_context == NULL)
2907 continue;
2908
Chris Wilsondcff85c2016-08-05 10:14:11 +01002909 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002910 if (ret)
2911 return ret;
2912 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002913
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002914 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002915}
2916
Chris Wilson4144f9b2014-09-11 08:43:48 +01002917static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002918 unsigned long cache_level)
2919{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002920 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002921 struct drm_mm_node *other;
2922
Chris Wilson4144f9b2014-09-11 08:43:48 +01002923 /*
2924 * On some machines we have to be careful when putting differing types
2925 * of snoopable memory together to avoid the prefetcher crossing memory
2926 * domains and dying. During vm initialisation, we decide whether or not
2927 * these constraints apply and set the drm_mm.color_adjust
2928 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002929 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002930 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002931 return true;
2932
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002933 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002934 return true;
2935
2936 if (list_empty(&gtt_space->node_list))
2937 return true;
2938
2939 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2940 if (other->allocated && !other->hole_follows && other->color != cache_level)
2941 return false;
2942
2943 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2944 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2945 return false;
2946
2947 return true;
2948}
2949
Jesse Barnesde151cf2008-11-12 10:03:55 -08002950/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002951 * i915_vma_insert - finds a slot for the vma in its address space
2952 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002953 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002954 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002955 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002956 *
2957 * First we try to allocate some free space that meets the requirements for
2958 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2959 * preferrably the oldest idle entry to make room for the new VMA.
2960 *
2961 * Returns:
2962 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002963 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002964static int
2965i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002966{
Chris Wilson59bfa122016-08-04 16:32:31 +01002967 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2968 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002969 u64 start, end;
2970 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002971 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002972
Chris Wilson3272db52016-08-04 16:32:32 +01002973 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002974 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002975
Chris Wilsonde180032016-08-04 16:32:29 +01002976 size = max(size, vma->size);
2977 if (flags & PIN_MAPPABLE)
2978 size = i915_gem_get_ggtt_size(dev_priv, size, obj->tiling_mode);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002979
Chris Wilsonde180032016-08-04 16:32:29 +01002980 min_alignment =
2981 i915_gem_get_ggtt_alignment(dev_priv, size, obj->tiling_mode,
2982 flags & PIN_MAPPABLE);
2983 if (alignment == 0)
2984 alignment = min_alignment;
2985 if (alignment & (min_alignment - 1)) {
2986 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2987 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002988 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002989 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002990
Michel Thierry101b5062015-10-01 13:33:57 +01002991 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01002992
2993 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01002994 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01002995 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01002996 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00002997 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01002998
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002999 /* If binding the object/GGTT view requires more space than the entire
3000 * aperture has, reject it early before evicting everything in a vain
3001 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003002 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003003 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003004 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003005 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003006 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003007 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003008 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003009 }
3010
Chris Wilson37e680a2012-06-07 15:38:42 +01003011 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003012 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003013 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003014
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003015 i915_gem_object_pin_pages(obj);
3016
Chris Wilson506a8e82015-12-08 11:55:07 +00003017 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003018 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003019 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003020 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003021 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003022 }
Chris Wilsonde180032016-08-04 16:32:29 +01003023
Chris Wilson506a8e82015-12-08 11:55:07 +00003024 vma->node.start = offset;
3025 vma->node.size = size;
3026 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003027 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003028 if (ret) {
3029 ret = i915_gem_evict_for_vma(vma);
3030 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003031 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3032 if (ret)
3033 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003034 }
Michel Thierry101b5062015-10-01 13:33:57 +01003035 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003036 u32 search_flag, alloc_flag;
3037
Chris Wilson506a8e82015-12-08 11:55:07 +00003038 if (flags & PIN_HIGH) {
3039 search_flag = DRM_MM_SEARCH_BELOW;
3040 alloc_flag = DRM_MM_CREATE_TOP;
3041 } else {
3042 search_flag = DRM_MM_SEARCH_DEFAULT;
3043 alloc_flag = DRM_MM_CREATE_DEFAULT;
3044 }
Michel Thierry101b5062015-10-01 13:33:57 +01003045
Chris Wilson954c4692016-08-04 16:32:26 +01003046 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3047 * so we know that we always have a minimum alignment of 4096.
3048 * The drm_mm range manager is optimised to return results
3049 * with zero alignment, so where possible use the optimal
3050 * path.
3051 */
3052 if (alignment <= 4096)
3053 alignment = 0;
3054
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003055search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003056 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3057 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003058 size, alignment,
3059 obj->cache_level,
3060 start, end,
3061 search_flag,
3062 alloc_flag);
3063 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003064 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003065 obj->cache_level,
3066 start, end,
3067 flags);
3068 if (ret == 0)
3069 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003070
Chris Wilsonde180032016-08-04 16:32:29 +01003071 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003072 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003073 }
Chris Wilson37508582016-08-04 16:32:24 +01003074 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003075
Ben Widawsky35c20a62013-05-31 11:28:48 -07003076 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003077 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003078 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003079
Chris Wilson59bfa122016-08-04 16:32:31 +01003080 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003081
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003082err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003083 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003084 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003085}
3086
Chris Wilson000433b2013-08-08 14:41:09 +01003087bool
Chris Wilson2c225692013-08-09 12:26:45 +01003088i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3089 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003090{
Eric Anholt673a3942008-07-30 12:06:12 -07003091 /* If we don't have a page list set up, then we're not pinned
3092 * to GPU, and we can ignore the cache flush because it'll happen
3093 * again at bind time.
3094 */
Chris Wilson05394f32010-11-08 19:18:58 +00003095 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003096 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003097
Imre Deak769ce462013-02-13 21:56:05 +02003098 /*
3099 * Stolen memory is always coherent with the GPU as it is explicitly
3100 * marked as wc by the system, or the system is cache-coherent.
3101 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003102 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003103 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003104
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003105 /* If the GPU is snooping the contents of the CPU cache,
3106 * we do not need to manually clear the CPU cache lines. However,
3107 * the caches are only snooped when the render cache is
3108 * flushed/invalidated. As we always have to emit invalidations
3109 * and flushes when moving into and out of the RENDER domain, correct
3110 * snooping behaviour occurs naturally as the result of our domain
3111 * tracking.
3112 */
Chris Wilson0f719792015-01-13 13:32:52 +00003113 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3114 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003115 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003116 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003117
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003118 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003119 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003120 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003121
3122 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003123}
3124
3125/** Flushes the GTT write domain for the object if it's dirty. */
3126static void
Chris Wilson05394f32010-11-08 19:18:58 +00003127i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003128{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003129 uint32_t old_write_domain;
3130
Chris Wilson05394f32010-11-08 19:18:58 +00003131 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003132 return;
3133
Chris Wilson63256ec2011-01-04 18:42:07 +00003134 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003135 * to it immediately go to main memory as far as we know, so there's
3136 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003137 *
3138 * However, we do have to enforce the order so that all writes through
3139 * the GTT land before any writes to the device, such as updates to
3140 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003142 wmb();
3143
Chris Wilson05394f32010-11-08 19:18:58 +00003144 old_write_domain = obj->base.write_domain;
3145 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146
Rodrigo Vivide152b62015-07-07 16:28:51 -07003147 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003148
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003149 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003150 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003151 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003152}
3153
3154/** Flushes the CPU write domain for the object if it's dirty. */
3155static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003156i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003157{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003158 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003159
Chris Wilson05394f32010-11-08 19:18:58 +00003160 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003161 return;
3162
Daniel Vettere62b59e2015-01-21 14:53:48 +01003163 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003164 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003165
Chris Wilson05394f32010-11-08 19:18:58 +00003166 old_write_domain = obj->base.write_domain;
3167 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003168
Rodrigo Vivide152b62015-07-07 16:28:51 -07003169 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003170
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003171 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003172 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003173 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003174}
3175
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003176/**
3177 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003178 * @obj: object to act on
3179 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003180 *
3181 * This function returns when the move is complete, including waiting on
3182 * flushes to occur.
3183 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003184int
Chris Wilson20217462010-11-23 15:26:33 +00003185i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003186{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003187 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303188 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003189 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003190
Chris Wilson0201f1e2012-07-20 12:41:01 +01003191 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003192 if (ret)
3193 return ret;
3194
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003195 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3196 return 0;
3197
Chris Wilson43566de2015-01-02 16:29:29 +05303198 /* Flush and acquire obj->pages so that we are coherent through
3199 * direct access in memory with previous cached writes through
3200 * shmemfs and that our cache domain tracking remains valid.
3201 * For example, if the obj->filp was moved to swap without us
3202 * being notified and releasing the pages, we would mistakenly
3203 * continue to assume that the obj remained out of the CPU cached
3204 * domain.
3205 */
3206 ret = i915_gem_object_get_pages(obj);
3207 if (ret)
3208 return ret;
3209
Daniel Vettere62b59e2015-01-21 14:53:48 +01003210 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211
Chris Wilsond0a57782012-10-09 19:24:37 +01003212 /* Serialise direct access to this object with the barriers for
3213 * coherent writes from the GPU, by effectively invalidating the
3214 * GTT domain upon first access.
3215 */
3216 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3217 mb();
3218
Chris Wilson05394f32010-11-08 19:18:58 +00003219 old_write_domain = obj->base.write_domain;
3220 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003222 /* It should now be out of any other write domains, and we can update
3223 * the domain values for our changes.
3224 */
Chris Wilson05394f32010-11-08 19:18:58 +00003225 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3226 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003228 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3229 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3230 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003231 }
3232
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003233 trace_i915_gem_object_change_domain(obj,
3234 old_read_domains,
3235 old_write_domain);
3236
Chris Wilson8325a092012-04-24 15:52:35 +01003237 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303238 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003239 if (vma &&
3240 drm_mm_node_allocated(&vma->node) &&
3241 !i915_vma_is_active(vma))
3242 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003243
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 return 0;
3245}
3246
Chris Wilsonef55f922015-10-09 14:11:27 +01003247/**
3248 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003249 * @obj: object to act on
3250 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003251 *
3252 * After this function returns, the object will be in the new cache-level
3253 * across all GTT and the contents of the backing storage will be coherent,
3254 * with respect to the new cache-level. In order to keep the backing storage
3255 * coherent for all users, we only allow a single cache level to be set
3256 * globally on the object and prevent it from being changed whilst the
3257 * hardware is reading from the object. That is if the object is currently
3258 * on the scanout it will be set to uncached (or equivalent display
3259 * cache coherency) and all non-MOCS GPU access will also be uncached so
3260 * that all direct access to the scanout remains coherent.
3261 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003262int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3263 enum i915_cache_level cache_level)
3264{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003265 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003266 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003267
3268 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003269 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003270
Chris Wilsonef55f922015-10-09 14:11:27 +01003271 /* Inspect the list of currently bound VMA and unbind any that would
3272 * be invalid given the new cache-level. This is principally to
3273 * catch the issue of the CS prefetch crossing page boundaries and
3274 * reading an invalid PTE on older architectures.
3275 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003276restart:
3277 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 if (!drm_mm_node_allocated(&vma->node))
3279 continue;
3280
Chris Wilson20dfbde2016-08-04 16:32:30 +01003281 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003282 DRM_DEBUG("can not change the cache level of pinned objects\n");
3283 return -EBUSY;
3284 }
3285
Chris Wilsonaa653a62016-08-04 07:52:27 +01003286 if (i915_gem_valid_gtt_space(vma, cache_level))
3287 continue;
3288
3289 ret = i915_vma_unbind(vma);
3290 if (ret)
3291 return ret;
3292
3293 /* As unbinding may affect other elements in the
3294 * obj->vma_list (due to side-effects from retiring
3295 * an active vma), play safe and restart the iterator.
3296 */
3297 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003298 }
3299
Chris Wilsonef55f922015-10-09 14:11:27 +01003300 /* We can reuse the existing drm_mm nodes but need to change the
3301 * cache-level on the PTE. We could simply unbind them all and
3302 * rebind with the correct cache-level on next use. However since
3303 * we already have a valid slot, dma mapping, pages etc, we may as
3304 * rewrite the PTE in the belief that doing so tramples upon less
3305 * state and so involves less work.
3306 */
Chris Wilson15717de2016-08-04 07:52:26 +01003307 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003308 /* Before we change the PTE, the GPU must not be accessing it.
3309 * If we wait upon the object, we know that all the bound
3310 * VMA are no longer active.
3311 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003312 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313 if (ret)
3314 return ret;
3315
Chris Wilsonaa653a62016-08-04 07:52:27 +01003316 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* Access to snoopable pages through the GTT is
3318 * incoherent and on some machines causes a hard
3319 * lockup. Relinquish the CPU mmaping to force
3320 * userspace to refault in the pages and we can
3321 * then double check if the GTT mapping is still
3322 * valid for that pointer access.
3323 */
3324 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003325
Chris Wilsonef55f922015-10-09 14:11:27 +01003326 /* As we no longer need a fence for GTT access,
3327 * we can relinquish it now (and so prevent having
3328 * to steal a fence from someone else on the next
3329 * fence request). Note GPU activity would have
3330 * dropped the fence as all snoopable access is
3331 * supposed to be linear.
3332 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003333 ret = i915_gem_object_put_fence(obj);
3334 if (ret)
3335 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003336 } else {
3337 /* We either have incoherent backing store and
3338 * so no GTT access or the architecture is fully
3339 * coherent. In such cases, existing GTT mmaps
3340 * ignore the cache bit in the PTE and we can
3341 * rewrite it without confusing the GPU or having
3342 * to force userspace to fault back in its mmaps.
3343 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003344 }
3345
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003347 if (!drm_mm_node_allocated(&vma->node))
3348 continue;
3349
3350 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3351 if (ret)
3352 return ret;
3353 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003354 }
3355
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003356 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003357 vma->node.color = cache_level;
3358 obj->cache_level = cache_level;
3359
Ville Syrjäläed75a552015-08-11 19:47:10 +03003360out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003361 /* Flush the dirty CPU caches to the backing storage so that the
3362 * object is now coherent at its new cache level (with respect
3363 * to the access domain).
3364 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303365 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003366 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003367 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368 }
3369
Chris Wilsone4ffd172011-04-04 09:44:39 +01003370 return 0;
3371}
3372
Ben Widawsky199adf42012-09-21 17:01:20 -07003373int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3374 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003375{
Ben Widawsky199adf42012-09-21 17:01:20 -07003376 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003377 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003378
Chris Wilson03ac0642016-07-20 13:31:51 +01003379 obj = i915_gem_object_lookup(file, args->handle);
3380 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003381 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382
Chris Wilson651d7942013-08-08 14:41:10 +01003383 switch (obj->cache_level) {
3384 case I915_CACHE_LLC:
3385 case I915_CACHE_L3_LLC:
3386 args->caching = I915_CACHING_CACHED;
3387 break;
3388
Chris Wilson4257d3b2013-08-08 14:41:11 +01003389 case I915_CACHE_WT:
3390 args->caching = I915_CACHING_DISPLAY;
3391 break;
3392
Chris Wilson651d7942013-08-08 14:41:10 +01003393 default:
3394 args->caching = I915_CACHING_NONE;
3395 break;
3396 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003397
Chris Wilson34911fd2016-07-20 13:31:54 +01003398 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003399 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400}
3401
Ben Widawsky199adf42012-09-21 17:01:20 -07003402int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003405 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003406 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003407 struct drm_i915_gem_object *obj;
3408 enum i915_cache_level level;
3409 int ret;
3410
Ben Widawsky199adf42012-09-21 17:01:20 -07003411 switch (args->caching) {
3412 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003413 level = I915_CACHE_NONE;
3414 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003415 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003416 /*
3417 * Due to a HW issue on BXT A stepping, GPU stores via a
3418 * snooped mapping may leave stale data in a corresponding CPU
3419 * cacheline, whereas normally such cachelines would get
3420 * invalidated.
3421 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003422 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003423 return -ENODEV;
3424
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425 level = I915_CACHE_LLC;
3426 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003427 case I915_CACHING_DISPLAY:
3428 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3429 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430 default:
3431 return -EINVAL;
3432 }
3433
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003434 intel_runtime_pm_get(dev_priv);
3435
Ben Widawsky3bc29132012-09-26 16:15:20 -07003436 ret = i915_mutex_lock_interruptible(dev);
3437 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003438 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003439
Chris Wilson03ac0642016-07-20 13:31:51 +01003440 obj = i915_gem_object_lookup(file, args->handle);
3441 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 ret = -ENOENT;
3443 goto unlock;
3444 }
3445
3446 ret = i915_gem_object_set_cache_level(obj, level);
3447
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003448 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003449unlock:
3450 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003451rpm_put:
3452 intel_runtime_pm_put(dev_priv);
3453
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454 return ret;
3455}
3456
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003457/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003458 * Prepare buffer for display plane (scanout, cursors, etc).
3459 * Can be called from an uninterruptible phase (modesetting) and allows
3460 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003461 */
3462int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003463i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3464 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003465 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003466{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003467 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003468 int ret;
3469
Chris Wilsoncc98b412013-08-09 12:25:09 +01003470 /* Mark the pin_display early so that we account for the
3471 * display coherency whilst setting up the cache domains.
3472 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003473 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003474
Eric Anholta7ef0642011-03-29 16:59:54 -07003475 /* The display engine is not coherent with the LLC cache on gen6. As
3476 * a result, we make sure that the pinning that is about to occur is
3477 * done with uncached PTEs. This is lowest common denominator for all
3478 * chipsets.
3479 *
3480 * However for gen6+, we could do better by using the GFDT bit instead
3481 * of uncaching, which would allow us to flush all the LLC-cached data
3482 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3483 */
Chris Wilson651d7942013-08-08 14:41:10 +01003484 ret = i915_gem_object_set_cache_level(obj,
3485 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003486 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003487 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003488
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003489 /* As the user may map the buffer once pinned in the display plane
3490 * (e.g. libkms for the bootup splash), we have to ensure that we
3491 * always use map_and_fenceable for all scanout buffers.
3492 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003493 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003494 view->type == I915_GGTT_VIEW_NORMAL ?
3495 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003496 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003497 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003498
Daniel Vettere62b59e2015-01-21 14:53:48 +01003499 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003500
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003501 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003502 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003503
3504 /* It should now be out of any other write domains, and we can update
3505 * the domain values for our changes.
3506 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003507 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003508 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003509
3510 trace_i915_gem_object_change_domain(obj,
3511 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003512 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003513
3514 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003515
3516err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003517 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003518 return ret;
3519}
3520
3521void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003522i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3523 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003524{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003525 if (WARN_ON(obj->pin_display == 0))
3526 return;
3527
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003528 i915_gem_object_ggtt_unpin_view(obj, view);
3529
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003530 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003531}
3532
Eric Anholte47c68e2008-11-14 13:35:19 -08003533/**
3534 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003535 * @obj: object to act on
3536 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003537 *
3538 * This function returns when the move is complete, including waiting on
3539 * flushes to occur.
3540 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003541int
Chris Wilson919926a2010-11-12 13:42:53 +00003542i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003543{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 int ret;
3546
Chris Wilson0201f1e2012-07-20 12:41:01 +01003547 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003548 if (ret)
3549 return ret;
3550
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003551 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3552 return 0;
3553
Eric Anholte47c68e2008-11-14 13:35:19 -08003554 i915_gem_object_flush_gtt_write_domain(obj);
3555
Chris Wilson05394f32010-11-08 19:18:58 +00003556 old_write_domain = obj->base.write_domain;
3557 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003560 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003561 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003562
Chris Wilson05394f32010-11-08 19:18:58 +00003563 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 }
3565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilson05394f32010-11-08 19:18:58 +00003569 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003570
3571 /* If we're writing through the CPU, then the GPU read domains will
3572 * need to be invalidated at next use.
3573 */
3574 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3576 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003578
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 trace_i915_gem_object_change_domain(obj,
3580 old_read_domains,
3581 old_write_domain);
3582
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003583 return 0;
3584}
3585
Eric Anholt673a3942008-07-30 12:06:12 -07003586/* Throttle our rendering by waiting until the ring has completed our requests
3587 * emitted over 20 msec ago.
3588 *
Eric Anholtb9624422009-06-03 07:27:35 +00003589 * Note that if we were to use the current jiffies each time around the loop,
3590 * we wouldn't escape the function with any frames outstanding if the time to
3591 * render a frame was over 20ms.
3592 *
Eric Anholt673a3942008-07-30 12:06:12 -07003593 * This should get us reasonable parallelism between CPU and GPU but also
3594 * relatively low latency when blocking on a particular request to finish.
3595 */
3596static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003599 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003600 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003601 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003602 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003603 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003604
Daniel Vetter308887a2012-11-14 17:14:06 +01003605 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3606 if (ret)
3607 return ret;
3608
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003609 /* ABI: return -EIO if already wedged */
3610 if (i915_terminally_wedged(&dev_priv->gpu_error))
3611 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003612
Chris Wilson1c255952010-09-26 11:03:27 +01003613 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003614 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003615 if (time_after_eq(request->emitted_jiffies, recent_enough))
3616 break;
3617
John Harrisonfcfa423c2015-05-29 17:44:12 +01003618 /*
3619 * Note that the request might not have been submitted yet.
3620 * In which case emitted_jiffies will be zero.
3621 */
3622 if (!request->emitted_jiffies)
3623 continue;
3624
John Harrison54fb2412014-11-24 18:49:27 +00003625 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003626 }
John Harrisonff865882014-11-24 18:49:28 +00003627 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003628 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003629 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003630
John Harrison54fb2412014-11-24 18:49:27 +00003631 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003632 return 0;
3633
Chris Wilson776f3232016-08-04 07:52:40 +01003634 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003635 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003636
Eric Anholt673a3942008-07-30 12:06:12 -07003637 return ret;
3638}
3639
Chris Wilsond23db882014-05-23 08:48:08 +02003640static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003641i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003642{
3643 struct drm_i915_gem_object *obj = vma->obj;
3644
Chris Wilson59bfa122016-08-04 16:32:31 +01003645 if (!drm_mm_node_allocated(&vma->node))
3646 return false;
3647
Chris Wilson91b2db62016-08-04 16:32:23 +01003648 if (vma->node.size < size)
3649 return true;
3650
3651 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003652 return true;
3653
3654 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3655 return true;
3656
3657 if (flags & PIN_OFFSET_BIAS &&
3658 vma->node.start < (flags & PIN_OFFSET_MASK))
3659 return true;
3660
Chris Wilson506a8e82015-12-08 11:55:07 +00003661 if (flags & PIN_OFFSET_FIXED &&
3662 vma->node.start != (flags & PIN_OFFSET_MASK))
3663 return true;
3664
Chris Wilsond23db882014-05-23 08:48:08 +02003665 return false;
3666}
3667
Chris Wilsond0710ab2015-11-20 14:16:39 +00003668void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3669{
3670 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003671 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003672 bool mappable, fenceable;
3673 u32 fence_size, fence_alignment;
3674
Chris Wilsona9f14812016-08-04 16:32:28 +01003675 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003676 obj->base.size,
3677 obj->tiling_mode);
Chris Wilsona9f14812016-08-04 16:32:28 +01003678 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003679 obj->base.size,
3680 obj->tiling_mode,
3681 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003682
3683 fenceable = (vma->node.size == fence_size &&
3684 (vma->node.start & (fence_alignment - 1)) == 0);
3685
3686 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003687 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003688
3689 obj->map_and_fenceable = mappable && fenceable;
3690}
3691
Chris Wilson305bc232016-08-04 16:32:33 +01003692int __i915_vma_do_pin(struct i915_vma *vma,
3693 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003694{
Chris Wilson305bc232016-08-04 16:32:33 +01003695 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003696 int ret;
3697
Chris Wilson59bfa122016-08-04 16:32:31 +01003698 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003699 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003700
Chris Wilson305bc232016-08-04 16:32:33 +01003701 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3702 ret = -EBUSY;
3703 goto err;
3704 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003705
Chris Wilsonde895082016-08-04 16:32:34 +01003706 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003707 ret = i915_vma_insert(vma, size, alignment, flags);
3708 if (ret)
3709 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003710 }
3711
Chris Wilson59bfa122016-08-04 16:32:31 +01003712 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003713 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003714 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003715
Chris Wilson3272db52016-08-04 16:32:32 +01003716 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003717 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003718
Chris Wilson3b165252016-08-04 16:32:25 +01003719 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003720 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003721
Chris Wilson59bfa122016-08-04 16:32:31 +01003722err:
3723 __i915_vma_unpin(vma);
3724 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003725}
3726
3727int
3728i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3729 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003730 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003731 u64 alignment,
3732 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003733{
Chris Wilson59bfa122016-08-04 16:32:31 +01003734 struct i915_vma *vma;
3735 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003736
Chris Wilsonde895082016-08-04 16:32:34 +01003737 if (!view)
3738 view = &i915_ggtt_view_normal;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003739
Chris Wilson59bfa122016-08-04 16:32:31 +01003740 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3741 if (IS_ERR(vma))
3742 return PTR_ERR(vma);
3743
3744 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3745 if (flags & PIN_NONBLOCK &&
3746 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3747 return -ENOSPC;
3748
3749 WARN(i915_vma_is_pinned(vma),
3750 "bo is already pinned in ggtt with incorrect alignment:"
3751 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3752 " obj->map_and_fenceable=%d\n",
3753 upper_32_bits(vma->node.start),
3754 lower_32_bits(vma->node.start),
3755 alignment,
3756 !!(flags & PIN_MAPPABLE),
3757 obj->map_and_fenceable);
3758 ret = i915_vma_unbind(vma);
3759 if (ret)
3760 return ret;
3761 }
3762
3763 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003764}
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003767i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3768 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003769{
Chris Wilsonde895082016-08-04 16:32:34 +01003770 i915_vma_unpin(i915_gem_obj_to_ggtt_view(obj, view));
Eric Anholt673a3942008-07-30 12:06:12 -07003771}
3772
3773int
Eric Anholt673a3942008-07-30 12:06:12 -07003774i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003775 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003776{
3777 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003778 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003779 int ret;
3780
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003781 ret = i915_mutex_lock_interruptible(dev);
3782 if (ret)
3783 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Chris Wilson03ac0642016-07-20 13:31:51 +01003785 obj = i915_gem_object_lookup(file, args->handle);
3786 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003787 ret = -ENOENT;
3788 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003789 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003790
Chris Wilson0be555b2010-08-04 15:36:30 +01003791 /* Count all active objects as busy, even if they are currently not used
3792 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003793 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003794 */
Chris Wilson426960b2016-01-15 16:51:46 +00003795 args->busy = 0;
Chris Wilson573adb32016-08-04 16:32:39 +01003796 if (i915_gem_object_is_active(obj)) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003797 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003798 int i;
3799
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003800 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003801 req = i915_gem_active_peek(&obj->last_read[i],
3802 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003803 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003804 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003805 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003806 req = i915_gem_active_peek(&obj->last_write,
3807 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003808 if (req)
3809 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003810 }
Eric Anholt673a3942008-07-30 12:06:12 -07003811
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003812 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003813unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003814 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003815 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003816}
3817
3818int
3819i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3820 struct drm_file *file_priv)
3821{
Akshay Joshi0206e352011-08-16 15:34:10 -04003822 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003823}
3824
Chris Wilson3ef94da2009-09-14 16:50:29 +01003825int
3826i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3827 struct drm_file *file_priv)
3828{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003829 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003830 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003831 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003832 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003833
3834 switch (args->madv) {
3835 case I915_MADV_DONTNEED:
3836 case I915_MADV_WILLNEED:
3837 break;
3838 default:
3839 return -EINVAL;
3840 }
3841
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003842 ret = i915_mutex_lock_interruptible(dev);
3843 if (ret)
3844 return ret;
3845
Chris Wilson03ac0642016-07-20 13:31:51 +01003846 obj = i915_gem_object_lookup(file_priv, args->handle);
3847 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003848 ret = -ENOENT;
3849 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003850 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003851
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003852 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003853 ret = -EINVAL;
3854 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003855 }
3856
Daniel Vetter656bfa32014-11-20 09:26:30 +01003857 if (obj->pages &&
3858 obj->tiling_mode != I915_TILING_NONE &&
3859 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3860 if (obj->madv == I915_MADV_WILLNEED)
3861 i915_gem_object_unpin_pages(obj);
3862 if (args->madv == I915_MADV_WILLNEED)
3863 i915_gem_object_pin_pages(obj);
3864 }
3865
Chris Wilson05394f32010-11-08 19:18:58 +00003866 if (obj->madv != __I915_MADV_PURGED)
3867 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003868
Chris Wilson6c085a72012-08-20 11:40:46 +02003869 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003870 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003871 i915_gem_object_truncate(obj);
3872
Chris Wilson05394f32010-11-08 19:18:58 +00003873 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003874
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003875out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003876 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003877unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003878 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003879 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003880}
3881
Chris Wilson37e680a2012-06-07 15:38:42 +01003882void i915_gem_object_init(struct drm_i915_gem_object *obj,
3883 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003884{
Chris Wilsonb4716182015-04-27 13:41:17 +01003885 int i;
3886
Ben Widawsky35c20a62013-05-31 11:28:48 -07003887 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003888 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003889 init_request_active(&obj->last_read[i],
3890 i915_gem_object_retire__read);
3891 init_request_active(&obj->last_write,
3892 i915_gem_object_retire__write);
3893 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003894 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003895 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003896 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003897
Chris Wilson37e680a2012-06-07 15:38:42 +01003898 obj->ops = ops;
3899
Chris Wilson0327d6b2012-08-11 15:41:06 +01003900 obj->fence_reg = I915_FENCE_REG_NONE;
3901 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003902
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003903 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003904}
3905
Chris Wilson37e680a2012-06-07 15:38:42 +01003906static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003907 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003908 .get_pages = i915_gem_object_get_pages_gtt,
3909 .put_pages = i915_gem_object_put_pages_gtt,
3910};
3911
Dave Gordond37cd8a2016-04-22 19:14:32 +01003912struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003913 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003914{
Daniel Vetterc397b902010-04-09 19:05:07 +00003915 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003916 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003917 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003918 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003919
Chris Wilson42dcedd2012-11-15 11:32:30 +00003920 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003921 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003922 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003923
Chris Wilsonfe3db792016-04-25 13:32:13 +01003924 ret = drm_gem_object_init(dev, &obj->base, size);
3925 if (ret)
3926 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003927
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003928 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3929 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3930 /* 965gm cannot relocate objects above 4GiB. */
3931 mask &= ~__GFP_HIGHMEM;
3932 mask |= __GFP_DMA32;
3933 }
3934
Al Viro496ad9a2013-01-23 17:07:38 -05003935 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003936 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003937
Chris Wilson37e680a2012-06-07 15:38:42 +01003938 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003939
Daniel Vetterc397b902010-04-09 19:05:07 +00003940 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3941 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3942
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003943 if (HAS_LLC(dev)) {
3944 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003945 * cache) for about a 10% performance improvement
3946 * compared to uncached. Graphics requests other than
3947 * display scanout are coherent with the CPU in
3948 * accessing this cache. This means in this mode we
3949 * don't need to clflush on the CPU side, and on the
3950 * GPU side we only need to flush internal caches to
3951 * get data visible to the CPU.
3952 *
3953 * However, we maintain the display planes as UC, and so
3954 * need to rebind when first used as such.
3955 */
3956 obj->cache_level = I915_CACHE_LLC;
3957 } else
3958 obj->cache_level = I915_CACHE_NONE;
3959
Daniel Vetterd861e332013-07-24 23:25:03 +02003960 trace_i915_gem_object_create(obj);
3961
Chris Wilson05394f32010-11-08 19:18:58 +00003962 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003963
3964fail:
3965 i915_gem_object_free(obj);
3966
3967 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00003968}
3969
Chris Wilson340fbd82014-05-22 09:16:52 +01003970static bool discard_backing_storage(struct drm_i915_gem_object *obj)
3971{
3972 /* If we are the last user of the backing storage (be it shmemfs
3973 * pages or stolen etc), we know that the pages are going to be
3974 * immediately released. In this case, we can then skip copying
3975 * back the contents from the GPU.
3976 */
3977
3978 if (obj->madv != I915_MADV_WILLNEED)
3979 return false;
3980
3981 if (obj->base.filp == NULL)
3982 return true;
3983
3984 /* At first glance, this looks racy, but then again so would be
3985 * userspace racing mmap against close. However, the first external
3986 * reference to the filp can only be obtained through the
3987 * i915_gem_mmap_ioctl() which safeguards us against the user
3988 * acquiring such a reference whilst we are in the middle of
3989 * freeing the object.
3990 */
3991 return atomic_long_read(&obj->base.filp->f_count) == 1;
3992}
3993
Chris Wilson1488fc02012-04-24 15:47:31 +01003994void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003995{
Chris Wilson1488fc02012-04-24 15:47:31 +01003996 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003997 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003998 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003999 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004000
Paulo Zanonif65c9162013-11-27 18:20:34 -02004001 intel_runtime_pm_get(dev_priv);
4002
Chris Wilson26e12f82011-03-20 11:20:19 +00004003 trace_i915_gem_object_destroy(obj);
4004
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004005 /* All file-owned VMA should have been released by this point through
4006 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4007 * However, the object may also be bound into the global GTT (e.g.
4008 * older GPUs without per-process support, or for direct access through
4009 * the GTT either for the user or for scanout). Those VMA still need to
4010 * unbound now.
4011 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004012 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004013 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004014 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004015 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004016 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004017 }
Chris Wilson15717de2016-08-04 07:52:26 +01004018 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004019
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004020 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4021 * before progressing. */
4022 if (obj->stolen)
4023 i915_gem_object_unpin_pages(obj);
4024
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004025 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004026
Daniel Vetter656bfa32014-11-20 09:26:30 +01004027 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4028 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4029 obj->tiling_mode != I915_TILING_NONE)
4030 i915_gem_object_unpin_pages(obj);
4031
Ben Widawsky401c29f2013-05-31 11:28:47 -07004032 if (WARN_ON(obj->pages_pin_count))
4033 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004034 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004035 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004036 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004037
Chris Wilson9da3da62012-06-01 15:20:22 +01004038 BUG_ON(obj->pages);
4039
Chris Wilson2f745ad2012-09-04 21:02:58 +01004040 if (obj->base.import_attach)
4041 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004042
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004043 if (obj->ops->release)
4044 obj->ops->release(obj);
4045
Chris Wilson05394f32010-11-08 19:18:58 +00004046 drm_gem_object_release(&obj->base);
4047 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004048
Chris Wilson05394f32010-11-08 19:18:58 +00004049 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004050 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004051
4052 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004053}
4054
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004055struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4056 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004057{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004058 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004059 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004060 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4061 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004062 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004063 }
4064 return NULL;
4065}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004066
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004067struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4068 const struct i915_ggtt_view *view)
4069{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004070 struct i915_vma *vma;
4071
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004072 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004073
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004074 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004075 if (i915_vma_is_ggtt(vma) &&
4076 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004077 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004078 return NULL;
4079}
4080
Chris Wilsondcff85c2016-08-05 10:14:11 +01004081int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004083 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004084 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004085
Chris Wilson54b4f682016-07-21 21:16:19 +01004086 intel_suspend_gt_powersave(dev_priv);
4087
Chris Wilson45c5f202013-10-16 11:50:01 +01004088 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004089
4090 /* We have to flush all the executing contexts to main memory so
4091 * that they can saved in the hibernation image. To ensure the last
4092 * context image is coherent, we have to switch away from it. That
4093 * leaves the dev_priv->kernel_context still active when
4094 * we actually suspend, and its image in memory may not match the GPU
4095 * state. Fortunately, the kernel_context is disposable and we do
4096 * not rely on its state.
4097 */
4098 ret = i915_gem_switch_to_kernel_context(dev_priv);
4099 if (ret)
4100 goto err;
4101
Chris Wilsondcff85c2016-08-05 10:14:11 +01004102 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004103 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004104 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004105
Chris Wilsonc0336662016-05-06 15:40:21 +01004106 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004107
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004108 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004109 mutex_unlock(&dev->struct_mutex);
4110
Chris Wilson737b1502015-01-26 18:03:03 +02004111 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004112 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4113 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004114
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004115 /* Assert that we sucessfully flushed all the work and
4116 * reset the GPU back to its idle, low power state.
4117 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004118 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004119
Eric Anholt673a3942008-07-30 12:06:12 -07004120 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004121
4122err:
4123 mutex_unlock(&dev->struct_mutex);
4124 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004125}
4126
Chris Wilson5ab57c72016-07-15 14:56:20 +01004127void i915_gem_resume(struct drm_device *dev)
4128{
4129 struct drm_i915_private *dev_priv = to_i915(dev);
4130
4131 mutex_lock(&dev->struct_mutex);
4132 i915_gem_restore_gtt_mappings(dev);
4133
4134 /* As we didn't flush the kernel context before suspend, we cannot
4135 * guarantee that the context image is complete. So let's just reset
4136 * it and start again.
4137 */
4138 if (i915.enable_execlists)
4139 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4140
4141 mutex_unlock(&dev->struct_mutex);
4142}
4143
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004144void i915_gem_init_swizzling(struct drm_device *dev)
4145{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004146 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004147
Daniel Vetter11782b02012-01-31 16:47:55 +01004148 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004149 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4150 return;
4151
4152 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4153 DISP_TILE_SURFACE_SWIZZLING);
4154
Daniel Vetter11782b02012-01-31 16:47:55 +01004155 if (IS_GEN5(dev))
4156 return;
4157
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004158 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4159 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004160 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004161 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004162 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004163 else if (IS_GEN8(dev))
4164 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004165 else
4166 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004167}
Daniel Vettere21af882012-02-09 20:53:27 +01004168
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004169static void init_unused_ring(struct drm_device *dev, u32 base)
4170{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004172
4173 I915_WRITE(RING_CTL(base), 0);
4174 I915_WRITE(RING_HEAD(base), 0);
4175 I915_WRITE(RING_TAIL(base), 0);
4176 I915_WRITE(RING_START(base), 0);
4177}
4178
4179static void init_unused_rings(struct drm_device *dev)
4180{
4181 if (IS_I830(dev)) {
4182 init_unused_ring(dev, PRB1_BASE);
4183 init_unused_ring(dev, SRB0_BASE);
4184 init_unused_ring(dev, SRB1_BASE);
4185 init_unused_ring(dev, SRB2_BASE);
4186 init_unused_ring(dev, SRB3_BASE);
4187 } else if (IS_GEN2(dev)) {
4188 init_unused_ring(dev, SRB0_BASE);
4189 init_unused_ring(dev, SRB1_BASE);
4190 } else if (IS_GEN3(dev)) {
4191 init_unused_ring(dev, PRB1_BASE);
4192 init_unused_ring(dev, PRB2_BASE);
4193 }
4194}
4195
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004196int
4197i915_gem_init_hw(struct drm_device *dev)
4198{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004199 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004200 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004201 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004202
Chris Wilson5e4f5182015-02-13 14:35:59 +00004203 /* Double layer security blanket, see i915_gem_init() */
4204 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4205
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004206 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004207 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004208
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004209 if (IS_HASWELL(dev))
4210 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4211 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004212
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004213 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004214 if (IS_IVYBRIDGE(dev)) {
4215 u32 temp = I915_READ(GEN7_MSG_CTL);
4216 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4217 I915_WRITE(GEN7_MSG_CTL, temp);
4218 } else if (INTEL_INFO(dev)->gen >= 7) {
4219 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4220 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4221 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4222 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004223 }
4224
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004225 i915_gem_init_swizzling(dev);
4226
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004227 /*
4228 * At least 830 can leave some of the unused rings
4229 * "active" (ie. head != tail) after resume which
4230 * will prevent c3 entry. Makes sure all unused rings
4231 * are totally idle.
4232 */
4233 init_unused_rings(dev);
4234
Dave Gordoned54c1a2016-01-19 19:02:54 +00004235 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004236
John Harrison4ad2fd82015-06-18 13:11:20 +01004237 ret = i915_ppgtt_init_hw(dev);
4238 if (ret) {
4239 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4240 goto out;
4241 }
4242
4243 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004244 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004245 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004246 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004247 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004248 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004249
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004250 intel_mocs_init_l3cc_table(dev);
4251
Alex Dai33a732f2015-08-12 15:43:36 +01004252 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004253 ret = intel_guc_setup(dev);
4254 if (ret)
4255 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004256
Chris Wilson5e4f5182015-02-13 14:35:59 +00004257out:
4258 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004259 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004260}
4261
Chris Wilson39df9192016-07-20 13:31:57 +01004262bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4263{
4264 if (INTEL_INFO(dev_priv)->gen < 6)
4265 return false;
4266
4267 /* TODO: make semaphores and Execlists play nicely together */
4268 if (i915.enable_execlists)
4269 return false;
4270
4271 if (value >= 0)
4272 return value;
4273
4274#ifdef CONFIG_INTEL_IOMMU
4275 /* Enable semaphores on SNB when IO remapping is off */
4276 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4277 return false;
4278#endif
4279
4280 return true;
4281}
4282
Chris Wilson1070a422012-04-24 15:47:41 +01004283int i915_gem_init(struct drm_device *dev)
4284{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004285 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004286 int ret;
4287
Chris Wilson1070a422012-04-24 15:47:41 +01004288 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004289
Oscar Mateoa83014d2014-07-24 17:04:21 +01004290 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004291 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004292 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004293 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004294 }
4295
Chris Wilson5e4f5182015-02-13 14:35:59 +00004296 /* This is just a security blanket to placate dragons.
4297 * On some systems, we very sporadically observe that the first TLBs
4298 * used by the CS may be stale, despite us poking the TLB reset. If
4299 * we hold the forcewake during initialisation these problems
4300 * just magically go away.
4301 */
4302 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4303
Chris Wilson72778cb2016-05-19 16:17:16 +01004304 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004305
4306 ret = i915_gem_init_ggtt(dev_priv);
4307 if (ret)
4308 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004309
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004310 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004311 if (ret)
4312 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004313
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004314 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004315 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004316 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004317
4318 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004319 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004320 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004321 * wedged. But we only want to do this where the GPU is angry,
4322 * for all other failure, such as an allocation failure, bail.
4323 */
4324 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004325 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004326 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004327 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004328
4329out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004330 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004331 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004332
Chris Wilson60990322014-04-09 09:19:42 +01004333 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004334}
4335
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004336void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004337i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004338{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004339 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004340 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004341
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004342 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004343 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004344}
4345
Chris Wilson64193402010-10-24 12:38:05 +01004346static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004347init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004348{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004349 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004350}
4351
Eric Anholt673a3942008-07-30 12:06:12 -07004352void
Imre Deak40ae4e12016-03-16 14:54:03 +02004353i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4354{
Chris Wilson91c8a322016-07-05 10:40:23 +01004355 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004356
4357 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4358 !IS_CHERRYVIEW(dev_priv))
4359 dev_priv->num_fence_regs = 32;
4360 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4361 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4362 dev_priv->num_fence_regs = 16;
4363 else
4364 dev_priv->num_fence_regs = 8;
4365
Chris Wilsonc0336662016-05-06 15:40:21 +01004366 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004367 dev_priv->num_fence_regs =
4368 I915_READ(vgtif_reg(avail_rs.fence_num));
4369
4370 /* Initialize fence registers to zero */
4371 i915_gem_restore_fences(dev);
4372
4373 i915_gem_detect_bit_6_swizzle(dev);
4374}
4375
4376void
Imre Deakd64aa092016-01-19 15:26:29 +02004377i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004378{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004379 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004380 int i;
4381
Chris Wilsonefab6d82015-04-07 16:20:57 +01004382 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004383 kmem_cache_create("i915_gem_object",
4384 sizeof(struct drm_i915_gem_object), 0,
4385 SLAB_HWCACHE_ALIGN,
4386 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004387 dev_priv->vmas =
4388 kmem_cache_create("i915_gem_vma",
4389 sizeof(struct i915_vma), 0,
4390 SLAB_HWCACHE_ALIGN,
4391 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004392 dev_priv->requests =
4393 kmem_cache_create("i915_gem_request",
4394 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004395 SLAB_HWCACHE_ALIGN |
4396 SLAB_RECLAIM_ACCOUNT |
4397 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004398 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004399
Ben Widawskya33afea2013-09-17 21:12:45 -07004400 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004401 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4402 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004403 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004404 for (i = 0; i < I915_NUM_ENGINES; i++)
4405 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004406 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004407 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004408 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004409 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004410 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004411 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004412 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004413 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004414
Chris Wilson72bfa192010-12-19 11:42:05 +00004415 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4416
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004417 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004418
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004419 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004420
Chris Wilsonce453d82011-02-21 14:43:56 +00004421 dev_priv->mm.interruptible = true;
4422
Chris Wilsonb5add952016-08-04 16:32:36 +01004423 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004424}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004425
Imre Deakd64aa092016-01-19 15:26:29 +02004426void i915_gem_load_cleanup(struct drm_device *dev)
4427{
4428 struct drm_i915_private *dev_priv = to_i915(dev);
4429
4430 kmem_cache_destroy(dev_priv->requests);
4431 kmem_cache_destroy(dev_priv->vmas);
4432 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004433
4434 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4435 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004436}
4437
Chris Wilson461fb992016-05-14 07:26:33 +01004438int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4439{
4440 struct drm_i915_gem_object *obj;
4441
4442 /* Called just before we write the hibernation image.
4443 *
4444 * We need to update the domain tracking to reflect that the CPU
4445 * will be accessing all the pages to create and restore from the
4446 * hibernation, and so upon restoration those pages will be in the
4447 * CPU domain.
4448 *
4449 * To make sure the hibernation image contains the latest state,
4450 * we update that state just before writing out the image.
4451 */
4452
4453 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4454 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4455 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4456 }
4457
4458 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4459 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4460 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4461 }
4462
4463 return 0;
4464}
4465
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004466void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004467{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004468 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004469 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004470
4471 /* Clean up our request list when the client is going away, so that
4472 * later retire_requests won't dereference our soon-to-be-gone
4473 * file_priv.
4474 */
Chris Wilson1c255952010-09-26 11:03:27 +01004475 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004476 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004477 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004478 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004479
Chris Wilson2e1b8732015-04-27 13:41:22 +01004480 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004481 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004482 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004483 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004484 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004485}
4486
4487int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4488{
4489 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004490 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004491
4492 DRM_DEBUG_DRIVER("\n");
4493
4494 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4495 if (!file_priv)
4496 return -ENOMEM;
4497
4498 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004499 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004500 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004501 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004502
4503 spin_lock_init(&file_priv->mm.lock);
4504 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004505
Chris Wilsonc80ff162016-07-27 09:07:27 +01004506 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004507
Ben Widawskye422b882013-12-06 14:10:58 -08004508 ret = i915_gem_context_open(dev, file);
4509 if (ret)
4510 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004511
Ben Widawskye422b882013-12-06 14:10:58 -08004512 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004513}
4514
Daniel Vetterb680c372014-09-19 18:27:27 +02004515/**
4516 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004517 * @old: current GEM buffer for the frontbuffer slots
4518 * @new: new GEM buffer for the frontbuffer slots
4519 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004520 *
4521 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4522 * from @old and setting them in @new. Both @old and @new can be NULL.
4523 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004524void i915_gem_track_fb(struct drm_i915_gem_object *old,
4525 struct drm_i915_gem_object *new,
4526 unsigned frontbuffer_bits)
4527{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004528 /* Control of individual bits within the mask are guarded by
4529 * the owning plane->mutex, i.e. we can never see concurrent
4530 * manipulation of individual bits. But since the bitfield as a whole
4531 * is updated using RMW, we need to use atomics in order to update
4532 * the bits.
4533 */
4534 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4535 sizeof(atomic_t) * BITS_PER_BYTE);
4536
Daniel Vettera071fa02014-06-18 23:28:09 +02004537 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004538 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4539 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004540 }
4541
4542 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004543 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4544 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004545 }
4546}
4547
Ben Widawskya70a3142013-07-31 16:59:56 -07004548/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004549u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4550 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004551{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004552 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004553 struct i915_vma *vma;
4554
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004555 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004556
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004557 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004558 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004559 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4560 continue;
4561 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004562 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004563 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004564
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004565 WARN(1, "%s vma for this object not found.\n",
4566 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004567 return -1;
4568}
4569
Michel Thierry088e0df2015-08-07 17:40:17 +01004570u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4571 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004572{
4573 struct i915_vma *vma;
4574
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004575 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004576 if (i915_vma_is_ggtt(vma) &&
4577 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004578 return vma->node.start;
4579
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004580 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004581 return -1;
4582}
4583
4584bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4585 struct i915_address_space *vm)
4586{
4587 struct i915_vma *vma;
4588
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004589 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004590 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004591 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4592 continue;
4593 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4594 return true;
4595 }
4596
4597 return false;
4598}
4599
4600bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004601 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004602{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004603 struct i915_vma *vma;
4604
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004605 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004606 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004607 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004608 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004609 return true;
4610
4611 return false;
4612}
4613
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004614unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004615{
Ben Widawskya70a3142013-07-31 16:59:56 -07004616 struct i915_vma *vma;
4617
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004618 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004619
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004620 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004621 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004622 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004623 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004624 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004625
Ben Widawskya70a3142013-07-31 16:59:56 -07004626 return 0;
4627}
4628
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004629bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004630{
4631 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004632 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004633 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004634 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004635
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004636 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004637}
Dave Gordonea702992015-07-09 19:29:02 +01004638
Dave Gordon033908a2015-12-10 18:51:23 +00004639/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4640struct page *
4641i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4642{
4643 struct page *page;
4644
4645 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004646 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004647 return NULL;
4648
4649 page = i915_gem_object_get_page(obj, n);
4650 set_page_dirty(page);
4651 return page;
4652}
4653
Dave Gordonea702992015-07-09 19:29:02 +01004654/* Allocate a new GEM object and fill it with the supplied data */
4655struct drm_i915_gem_object *
4656i915_gem_object_create_from_data(struct drm_device *dev,
4657 const void *data, size_t size)
4658{
4659 struct drm_i915_gem_object *obj;
4660 struct sg_table *sg;
4661 size_t bytes;
4662 int ret;
4663
Dave Gordond37cd8a2016-04-22 19:14:32 +01004664 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004665 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004666 return obj;
4667
4668 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4669 if (ret)
4670 goto fail;
4671
4672 ret = i915_gem_object_get_pages(obj);
4673 if (ret)
4674 goto fail;
4675
4676 i915_gem_object_pin_pages(obj);
4677 sg = obj->pages;
4678 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004679 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004680 i915_gem_object_unpin_pages(obj);
4681
4682 if (WARN_ON(bytes != size)) {
4683 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4684 ret = -EFAULT;
4685 goto fail;
4686 }
4687
4688 return obj;
4689
4690fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004691 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004692 return ERR_PTR(ret);
4693}