blob: 56de9f1c95fcdb7b7c20a7bd16687b5706aa9184 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000021#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020022
Andy Yan3d1b35a2014-12-05 14:25:05 +080023#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020024#include <drm/drmP.h>
25#include <drm/drm_crtc_helper.h>
26#include <drm/drm_edid.h>
27#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080028#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020029
Andy Yanb21f4b62014-12-05 14:26:31 +080030#include "dw_hdmi.h"
Russell King7ed6c662013-11-07 16:01:45 +000031#include "dw_hdmi-audio.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020032
33#define HDMI_EDID_LEN 512
34
35#define RGB 0
36#define YCBCR444 1
37#define YCBCR422_16BITS 2
38#define YCBCR422_8BITS 3
39#define XVYCC444 4
40
41enum hdmi_datamap {
42 RGB444_8B = 0x01,
43 RGB444_10B = 0x03,
44 RGB444_12B = 0x05,
45 RGB444_16B = 0x07,
46 YCbCr444_8B = 0x09,
47 YCbCr444_10B = 0x0B,
48 YCbCr444_12B = 0x0D,
49 YCbCr444_16B = 0x0F,
50 YCbCr422_8B = 0x16,
51 YCbCr422_10B = 0x14,
52 YCbCr422_12B = 0x12,
53};
54
Fabio Estevam9aaf8802013-11-29 08:46:32 -020055static const u16 csc_coeff_default[3][4] = {
56 { 0x2000, 0x0000, 0x0000, 0x0000 },
57 { 0x0000, 0x2000, 0x0000, 0x0000 },
58 { 0x0000, 0x0000, 0x2000, 0x0000 }
59};
60
61static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
62 { 0x2000, 0x6926, 0x74fd, 0x010e },
63 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
64 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
65};
66
67static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
68 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
69 { 0x2000, 0x3264, 0x0000, 0x7e6d },
70 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
71};
72
73static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
74 { 0x2591, 0x1322, 0x074b, 0x0000 },
75 { 0x6535, 0x2000, 0x7acc, 0x0200 },
76 { 0x6acd, 0x7534, 0x2000, 0x0200 }
77};
78
79static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
80 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
81 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
82 { 0x6756, 0x78ab, 0x2000, 0x0200 }
83};
84
85struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020086 bool mdataenablepolarity;
87
88 unsigned int mpixelclock;
89 unsigned int mpixelrepetitioninput;
90 unsigned int mpixelrepetitionoutput;
91};
92
93struct hdmi_data_info {
94 unsigned int enc_in_format;
95 unsigned int enc_out_format;
96 unsigned int enc_color_depth;
97 unsigned int colorimetry;
98 unsigned int pix_repet_factor;
99 unsigned int hdcp_enable;
100 struct hdmi_vmode video_mode;
101};
102
Andy Yanb21f4b62014-12-05 14:26:31 +0800103struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200104 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800105 struct drm_encoder *encoder;
106 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200107
Russell King7ed6c662013-11-07 16:01:45 +0000108 struct platform_device *audio;
Andy Yanb21f4b62014-12-05 14:26:31 +0800109 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200110 struct device *dev;
111 struct clk *isfr_clk;
112 struct clk *iahb_clk;
113
114 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800115 const struct dw_hdmi_plat_data *plat_data;
116
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200117 int vic;
118
119 u8 edid[HDMI_EDID_LEN];
120 bool cable_plugin;
121
122 bool phy_enabled;
123 struct drm_display_mode previous_mode;
124
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200125 struct i2c_adapter *ddc;
126 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100127 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100128 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200129
Russell Kingb872a8e2015-06-05 12:22:46 +0100130 struct mutex mutex; /* for state below and previous_mode */
Russell King381f05a2015-06-05 15:25:08 +0100131 enum drm_connector_force force; /* mutex-protected force state */
Russell Kingb872a8e2015-06-05 12:22:46 +0100132 bool disabled; /* DRM has disabled our bridge */
Russell King381f05a2015-06-05 15:25:08 +0100133 bool bridge_is_on; /* indicates the bridge is on */
Russell Kingaeac23b2015-06-05 13:46:22 +0100134 bool rxsense; /* rxsense state */
135 u8 phy_mask; /* desired phy int mask settings */
Russell Kingb872a8e2015-06-05 12:22:46 +0100136
Russell Kingb90120a2015-03-27 12:59:58 +0000137 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000138 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200139 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000140 unsigned int audio_cts;
141 unsigned int audio_n;
142 bool audio_enable;
Andy Yan0cd9d142014-12-05 14:28:24 +0800143
144 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
145 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200146};
147
Russell Kingaeac23b2015-06-05 13:46:22 +0100148#define HDMI_IH_PHY_STAT0_RX_SENSE \
149 (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
150 HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
151
152#define HDMI_PHY_RX_SENSE \
153 (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
154 HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
155
Andy Yan0cd9d142014-12-05 14:28:24 +0800156static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
157{
158 writel(val, hdmi->regs + (offset << 2));
159}
160
161static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
162{
163 return readl(hdmi->regs + (offset << 2));
164}
165
166static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200167{
168 writeb(val, hdmi->regs + offset);
169}
170
Andy Yan0cd9d142014-12-05 14:28:24 +0800171static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200172{
173 return readb(hdmi->regs + offset);
174}
175
Andy Yan0cd9d142014-12-05 14:28:24 +0800176static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
177{
178 hdmi->write(hdmi, val, offset);
179}
180
181static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
182{
183 return hdmi->read(hdmi, offset);
184}
185
Andy Yanb21f4b62014-12-05 14:26:31 +0800186static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000187{
188 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300189
Russell King812bc612013-11-04 12:42:02 +0000190 val |= data & mask;
191 hdmi_writeb(hdmi, val, reg);
192}
193
Andy Yanb21f4b62014-12-05 14:26:31 +0800194static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800195 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200196{
Russell King812bc612013-11-04 12:42:02 +0000197 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200198}
199
Russell King351e1352015-01-31 14:50:23 +0000200static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
201 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200202{
Russell King622494a2015-02-02 10:55:38 +0000203 /* Must be set/cleared first */
204 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200205
206 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000207 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200208
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200209 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
210 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000211 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
212 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
213
214 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
215 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
216 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200217}
218
Russell Kingb195fbd2015-07-22 11:28:16 +0100219static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200220{
221 unsigned int n = (128 * freq) / 1000;
Russell Kingd0c96d12015-07-22 10:35:41 +0100222 unsigned int mult = 1;
223
224 while (freq > 48000) {
225 mult *= 2;
226 freq /= 2;
227 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200228
229 switch (freq) {
230 case 32000:
Russell King426701d2015-07-22 10:39:27 +0100231 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100232 n = 4576;
Russell King426701d2015-07-22 10:39:27 +0100233 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100234 n = 4096;
Russell King426701d2015-07-22 10:39:27 +0100235 else if (pixel_clk == 74176000 || pixel_clk == 148352000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200236 n = 11648;
237 else
238 n = 4096;
Russell Kingd0c96d12015-07-22 10:35:41 +0100239 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200240 break;
241
242 case 44100:
Russell King426701d2015-07-22 10:39:27 +0100243 if (pixel_clk == 25175000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200244 n = 7007;
Russell King426701d2015-07-22 10:39:27 +0100245 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200246 n = 17836;
Russell King426701d2015-07-22 10:39:27 +0100247 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100248 n = 8918;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200249 else
250 n = 6272;
Russell Kingd0c96d12015-07-22 10:35:41 +0100251 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200252 break;
253
254 case 48000:
Russell King426701d2015-07-22 10:39:27 +0100255 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100256 n = 6864;
Russell King426701d2015-07-22 10:39:27 +0100257 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100258 n = 6144;
Russell King426701d2015-07-22 10:39:27 +0100259 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200260 n = 11648;
Russell King426701d2015-07-22 10:39:27 +0100261 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100262 n = 5824;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200263 else
264 n = 6144;
Russell Kingd0c96d12015-07-22 10:35:41 +0100265 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200266 break;
267
268 default:
269 break;
270 }
271
272 return n;
273}
274
Andy Yanb21f4b62014-12-05 14:26:31 +0800275static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingb195fbd2015-07-22 11:28:16 +0100276 unsigned long pixel_clk, unsigned int sample_rate)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200277{
Russell Kingdfbdaf52015-07-22 16:54:37 +0100278 unsigned long ftdms = pixel_clk;
Russell Kingf879b382015-03-27 12:53:29 +0000279 unsigned int n, cts;
Russell Kingdfbdaf52015-07-22 16:54:37 +0100280 u64 tmp;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200281
Russell Kingb195fbd2015-07-22 11:28:16 +0100282 n = hdmi_compute_n(sample_rate, pixel_clk);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200283
Russell Kingdfbdaf52015-07-22 16:54:37 +0100284 /*
285 * Compute the CTS value from the N value. Note that CTS and N
286 * can be up to 20 bits in total, so we need 64-bit math. Also
287 * note that our TDMS clock is not fully accurate; it is accurate
288 * to kHz. This can introduce an unnecessary remainder in the
289 * calculation below, so we don't try to warn about that.
290 */
291 tmp = (u64)ftdms * n;
292 do_div(tmp, 128 * sample_rate);
293 cts = tmp;
294
295 dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
296 __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
297 n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200298
Russell Kingb90120a2015-03-27 12:59:58 +0000299 spin_lock_irq(&hdmi->audio_lock);
300 hdmi->audio_n = n;
301 hdmi->audio_cts = cts;
302 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
303 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200304}
305
Andy Yanb21f4b62014-12-05 14:26:31 +0800306static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200307{
Russell King6bcf4952015-02-02 11:01:08 +0000308 mutex_lock(&hdmi->audio_mutex);
Russell Kingb195fbd2015-07-22 11:28:16 +0100309 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000310 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200311}
312
Andy Yanb21f4b62014-12-05 14:26:31 +0800313static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200314{
Russell King6bcf4952015-02-02 11:01:08 +0000315 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000316 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100317 hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000318 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200319}
320
Russell Kingb5814ff2015-03-27 12:50:58 +0000321void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
322{
323 mutex_lock(&hdmi->audio_mutex);
324 hdmi->sample_rate = rate;
325 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100326 hdmi->sample_rate);
Russell Kingb5814ff2015-03-27 12:50:58 +0000327 mutex_unlock(&hdmi->audio_mutex);
328}
329EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
330
Russell Kingb90120a2015-03-27 12:59:58 +0000331void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
332{
333 unsigned long flags;
334
335 spin_lock_irqsave(&hdmi->audio_lock, flags);
336 hdmi->audio_enable = true;
337 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
338 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
339}
340EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
341
342void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
343{
344 unsigned long flags;
345
346 spin_lock_irqsave(&hdmi->audio_lock, flags);
347 hdmi->audio_enable = false;
348 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
349 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
350}
351EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
352
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200353/*
354 * this submodule is responsible for the video data synchronization.
355 * for example, for RGB 4:4:4 input, the data map is defined as
356 * pin{47~40} <==> R[7:0]
357 * pin{31~24} <==> G[7:0]
358 * pin{15~8} <==> B[7:0]
359 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800360static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200361{
362 int color_format = 0;
363 u8 val;
364
365 if (hdmi->hdmi_data.enc_in_format == RGB) {
366 if (hdmi->hdmi_data.enc_color_depth == 8)
367 color_format = 0x01;
368 else if (hdmi->hdmi_data.enc_color_depth == 10)
369 color_format = 0x03;
370 else if (hdmi->hdmi_data.enc_color_depth == 12)
371 color_format = 0x05;
372 else if (hdmi->hdmi_data.enc_color_depth == 16)
373 color_format = 0x07;
374 else
375 return;
376 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
377 if (hdmi->hdmi_data.enc_color_depth == 8)
378 color_format = 0x09;
379 else if (hdmi->hdmi_data.enc_color_depth == 10)
380 color_format = 0x0B;
381 else if (hdmi->hdmi_data.enc_color_depth == 12)
382 color_format = 0x0D;
383 else if (hdmi->hdmi_data.enc_color_depth == 16)
384 color_format = 0x0F;
385 else
386 return;
387 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
388 if (hdmi->hdmi_data.enc_color_depth == 8)
389 color_format = 0x16;
390 else if (hdmi->hdmi_data.enc_color_depth == 10)
391 color_format = 0x14;
392 else if (hdmi->hdmi_data.enc_color_depth == 12)
393 color_format = 0x12;
394 else
395 return;
396 }
397
398 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
399 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
400 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
401 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
402
403 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
404 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
405 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
406 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
407 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
408 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
409 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
410 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
411 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
412 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
413 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
414}
415
Andy Yanb21f4b62014-12-05 14:26:31 +0800416static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200417{
Fabio Estevamba92b222014-02-06 10:12:03 -0200418 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200419}
420
Andy Yanb21f4b62014-12-05 14:26:31 +0800421static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200422{
Fabio Estevamba92b222014-02-06 10:12:03 -0200423 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
424 return 0;
425 if (hdmi->hdmi_data.enc_in_format == RGB ||
426 hdmi->hdmi_data.enc_in_format == YCBCR444)
427 return 1;
428 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200429}
430
Andy Yanb21f4b62014-12-05 14:26:31 +0800431static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200432{
Fabio Estevamba92b222014-02-06 10:12:03 -0200433 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
434 return 0;
435 if (hdmi->hdmi_data.enc_out_format == RGB ||
436 hdmi->hdmi_data.enc_out_format == YCBCR444)
437 return 1;
438 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200439}
440
Andy Yanb21f4b62014-12-05 14:26:31 +0800441static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200442{
443 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000444 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200445 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200446
447 if (is_color_space_conversion(hdmi)) {
448 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200449 if (hdmi->hdmi_data.colorimetry ==
450 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200451 csc_coeff = &csc_coeff_rgb_out_eitu601;
452 else
453 csc_coeff = &csc_coeff_rgb_out_eitu709;
454 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200455 if (hdmi->hdmi_data.colorimetry ==
456 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200457 csc_coeff = &csc_coeff_rgb_in_eitu601;
458 else
459 csc_coeff = &csc_coeff_rgb_in_eitu709;
460 csc_scale = 0;
461 }
462 }
463
Russell Kingc082f9d2013-11-04 12:10:40 +0000464 /* The CSC registers are sequential, alternating MSB then LSB */
465 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
466 u16 coeff_a = (*csc_coeff)[0][i];
467 u16 coeff_b = (*csc_coeff)[1][i];
468 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200469
Andy Yanb5878332014-12-05 14:23:52 +0800470 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000471 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
472 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
473 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800474 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000475 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
476 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200477
Russell King812bc612013-11-04 12:42:02 +0000478 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
479 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200480}
481
Andy Yanb21f4b62014-12-05 14:26:31 +0800482static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200483{
484 int color_depth = 0;
485 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
486 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200487
488 /* YCC422 interpolation to 444 mode */
489 if (is_color_space_interpolation(hdmi))
490 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
491 else if (is_color_space_decimation(hdmi))
492 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
493
494 if (hdmi->hdmi_data.enc_color_depth == 8)
495 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
496 else if (hdmi->hdmi_data.enc_color_depth == 10)
497 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
498 else if (hdmi->hdmi_data.enc_color_depth == 12)
499 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
500 else if (hdmi->hdmi_data.enc_color_depth == 16)
501 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
502 else
503 return;
504
505 /* Configure the CSC registers */
506 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000507 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
508 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200509
Andy Yanb21f4b62014-12-05 14:26:31 +0800510 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200511}
512
513/*
514 * HDMI video packetizer is used to packetize the data.
515 * for example, if input is YCC422 mode or repeater is used,
516 * data should be repacked this module can be bypassed.
517 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800518static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200519{
520 unsigned int color_depth = 0;
521 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
522 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
523 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000524 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200525
Andy Yanb5878332014-12-05 14:23:52 +0800526 if (hdmi_data->enc_out_format == RGB ||
527 hdmi_data->enc_out_format == YCBCR444) {
528 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200529 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800530 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200531 color_depth = 4;
532 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800533 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200534 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800535 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200536 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800537 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200538 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800539 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200540 return;
Andy Yanb5878332014-12-05 14:23:52 +0800541 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200542 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
543 if (!hdmi_data->enc_color_depth ||
544 hdmi_data->enc_color_depth == 8)
545 remap_size = HDMI_VP_REMAP_YCC422_16bit;
546 else if (hdmi_data->enc_color_depth == 10)
547 remap_size = HDMI_VP_REMAP_YCC422_20bit;
548 else if (hdmi_data->enc_color_depth == 12)
549 remap_size = HDMI_VP_REMAP_YCC422_24bit;
550 else
551 return;
552 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800553 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200554 return;
Andy Yanb5878332014-12-05 14:23:52 +0800555 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200556
557 /* set the packetizer registers */
558 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
559 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
560 ((hdmi_data->pix_repet_factor <<
561 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
562 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
563 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
564
Russell King812bc612013-11-04 12:42:02 +0000565 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
566 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200567
568 /* Data from pixel repeater block */
569 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000570 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
571 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200572 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000573 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
574 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200575 }
576
Russell Kingbebdf662013-11-04 12:55:30 +0000577 hdmi_modb(hdmi, vp_conf,
578 HDMI_VP_CONF_PR_EN_MASK |
579 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
580
Russell King812bc612013-11-04 12:42:02 +0000581 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
582 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200583
584 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
585
586 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000587 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
588 HDMI_VP_CONF_PP_EN_ENABLE |
589 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200590 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000591 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
592 HDMI_VP_CONF_PP_EN_DISABLE |
593 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200594 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000595 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
596 HDMI_VP_CONF_PP_EN_DISABLE |
597 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200598 } else {
599 return;
600 }
601
Russell Kingbebdf662013-11-04 12:55:30 +0000602 hdmi_modb(hdmi, vp_conf,
603 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
604 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200605
Russell King812bc612013-11-04 12:42:02 +0000606 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
607 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
608 HDMI_VP_STUFF_PP_STUFFING_MASK |
609 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200610
Russell King812bc612013-11-04 12:42:02 +0000611 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
612 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200613}
614
Andy Yanb21f4b62014-12-05 14:26:31 +0800615static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800616 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200617{
Russell King812bc612013-11-04 12:42:02 +0000618 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
619 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200620}
621
Andy Yanb21f4b62014-12-05 14:26:31 +0800622static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800623 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200624{
Russell King812bc612013-11-04 12:42:02 +0000625 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
626 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200627}
628
Andy Yanb21f4b62014-12-05 14:26:31 +0800629static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800630 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200631{
Russell King812bc612013-11-04 12:42:02 +0000632 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
633 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200634}
635
Andy Yanb21f4b62014-12-05 14:26:31 +0800636static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800637 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200638{
639 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
640}
641
Andy Yanb21f4b62014-12-05 14:26:31 +0800642static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800643 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200644{
645 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
646}
647
Andy Yanb21f4b62014-12-05 14:26:31 +0800648static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200649{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800650 u32 val;
651
652 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200653 if (msec-- == 0)
654 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100655 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200656 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800657 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
658
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200659 return true;
660}
661
Andy Yanb21f4b62014-12-05 14:26:31 +0800662static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800663 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200664{
665 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
666 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
667 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800668 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200669 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800670 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200671 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800672 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200673 hdmi_phy_wait_i2c_done(hdmi, 1000);
674}
675
Andy Yanb21f4b62014-12-05 14:26:31 +0800676static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800677 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200678{
679 __hdmi_phy_i2c_write(hdmi, data, addr);
680 return 0;
681}
682
Russell King2fada102015-07-28 12:21:34 +0100683static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200684{
Russell King2fada102015-07-28 12:21:34 +0100685 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200686 HDMI_PHY_CONF0_PDZ_OFFSET,
687 HDMI_PHY_CONF0_PDZ_MASK);
688}
689
Andy Yanb21f4b62014-12-05 14:26:31 +0800690static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200691{
692 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
693 HDMI_PHY_CONF0_ENTMDS_OFFSET,
694 HDMI_PHY_CONF0_ENTMDS_MASK);
695}
696
Andy Yand346c142014-12-05 14:31:53 +0800697static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
698{
699 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
700 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
701 HDMI_PHY_CONF0_SPARECTRL_MASK);
702}
703
Andy Yanb21f4b62014-12-05 14:26:31 +0800704static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200705{
706 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
707 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
708 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
709}
710
Andy Yanb21f4b62014-12-05 14:26:31 +0800711static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200712{
713 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
714 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
715 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
716}
717
Andy Yanb21f4b62014-12-05 14:26:31 +0800718static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200719{
720 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
721 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
722 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
723}
724
Andy Yanb21f4b62014-12-05 14:26:31 +0800725static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200726{
727 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
728 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
729 HDMI_PHY_CONF0_SELDIPIF_MASK);
730}
731
Andy Yanb21f4b62014-12-05 14:26:31 +0800732static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200733 unsigned char res, int cscon)
734{
Russell King39cc1532015-03-31 18:34:11 +0100735 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200736 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100737 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
738 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
739 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
740 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200741
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200742 if (prep)
743 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000744
745 switch (res) {
746 case 0: /* color resolution 0 is 8 bit colour depth */
747 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800748 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000749 break;
750 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800751 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000752 break;
753 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800754 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000755 break;
756 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200757 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000758 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200759
Russell King39cc1532015-03-31 18:34:11 +0100760 /* PLL/MPLL Cfg - always match on final entry */
761 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
762 if (hdmi->hdmi_data.video_mode.mpixelclock <=
763 mpll_config->mpixelclock)
764 break;
765
766 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
767 if (hdmi->hdmi_data.video_mode.mpixelclock <=
768 curr_ctrl->mpixelclock)
769 break;
770
771 for (; phy_config->mpixelclock != ~0UL; phy_config++)
772 if (hdmi->hdmi_data.video_mode.mpixelclock <=
773 phy_config->mpixelclock)
774 break;
775
776 if (mpll_config->mpixelclock == ~0UL ||
777 curr_ctrl->mpixelclock == ~0UL ||
778 phy_config->mpixelclock == ~0UL) {
779 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
780 hdmi->hdmi_data.video_mode.mpixelclock);
781 return -EINVAL;
782 }
783
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200784 /* Enable csc path */
785 if (cscon)
786 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
787 else
788 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
789
790 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
791
792 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800793 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200794
795 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800796 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200797
798 /* PHY reset */
799 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
800 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
801
802 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
803
804 hdmi_phy_test_clear(hdmi, 1);
805 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800806 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200807 hdmi_phy_test_clear(hdmi, 0);
808
Russell King39cc1532015-03-31 18:34:11 +0100809 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
810 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200811
Russell King3e46f152013-11-04 11:24:00 +0000812 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +0100813 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +0000814
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200815 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
816 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800817
Russell King39cc1532015-03-31 18:34:11 +0100818 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
819 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
820 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -0400821
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200822 /* REMOVE CLK TERM */
823 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
824
Russell King2fada102015-07-28 12:21:34 +0100825 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200826
827 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800828 dw_hdmi_phy_enable_tmds(hdmi, 0);
829 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200830
831 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800832 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
833 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200834
Andy Yan12b9f202015-01-07 15:48:27 +0800835 if (hdmi->dev_type == RK3288_HDMI)
836 dw_hdmi_phy_enable_spare(hdmi, 1);
837
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200838 /*Wait for PHY PLL lock */
839 msec = 5;
840 do {
841 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
842 if (!val)
843 break;
844
845 if (msec == 0) {
846 dev_err(hdmi->dev, "PHY PLL not locked\n");
847 return -ETIMEDOUT;
848 }
849
850 udelay(1000);
851 msec--;
852 } while (1);
853
854 return 0;
855}
856
Andy Yanb21f4b62014-12-05 14:26:31 +0800857static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200858{
859 int i, ret;
Russell King05b13422015-07-21 15:35:52 +0100860 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200861
862 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +0100863 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200864
865 /* HDMI Phy spec says to do the phy initialization sequence twice */
866 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800867 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
868 dw_hdmi_phy_sel_interface_control(hdmi, 0);
869 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +0100870 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200871
872 /* Enable CSC */
873 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
874 if (ret)
875 return ret;
876 }
877
878 hdmi->phy_enabled = true;
879 return 0;
880}
881
Andy Yanb21f4b62014-12-05 14:26:31 +0800882static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200883{
Russell King812bc612013-11-04 12:42:02 +0000884 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200885
886 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
887 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
888 else
889 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
890
891 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000892 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
893 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200894
Russell King812bc612013-11-04 12:42:02 +0000895 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200896
Russell King812bc612013-11-04 12:42:02 +0000897 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
898 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200899}
900
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000901static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200902{
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000903 struct hdmi_avi_infoframe frame;
904 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200905
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000906 /* Initialise info frame from DRM mode */
907 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200908
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200909 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000910 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200911 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000912 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200913 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000914 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200915
916 /* Set up colorimetry */
917 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000918 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530919 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000920 frame.extended_colorimetry =
921 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530922 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000923 frame.extended_colorimetry =
924 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200925 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +0000926 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000927 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200928 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000929 frame.colorimetry = HDMI_COLORIMETRY_NONE;
930 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200931 }
932
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000933 frame.scan_mode = HDMI_SCAN_MODE_NONE;
934
935 /*
936 * The Designware IP uses a different byte format from standard
937 * AVI info frames, though generally the bits are in the correct
938 * bytes.
939 */
940
941 /*
942 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
943 * active aspect present in bit 6 rather than 4.
944 */
945 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
946 if (frame.active_aspect & 15)
947 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
948 if (frame.top_bar || frame.bottom_bar)
949 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
950 if (frame.left_bar || frame.right_bar)
951 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
952 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
953
954 /* AVI data byte 2 differences: none */
955 val = ((frame.colorimetry & 0x3) << 6) |
956 ((frame.picture_aspect & 0x3) << 4) |
957 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200958 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
959
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000960 /* AVI data byte 3 differences: none */
961 val = ((frame.extended_colorimetry & 0x7) << 4) |
962 ((frame.quantization_range & 0x3) << 2) |
963 (frame.nups & 0x3);
964 if (frame.itc)
965 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200966 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
967
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000968 /* AVI data byte 4 differences: none */
969 val = frame.video_code & 0x7f;
970 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200971
972 /* AVI Data Byte 5- set up input and output pixel repetition */
973 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
974 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
975 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
976 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
977 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
978 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
979 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
980
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000981 /*
982 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
983 * ycc range in bits 2,3 rather than 6,7
984 */
985 val = ((frame.ycc_quantization_range & 0x3) << 2) |
986 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200987 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
988
989 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000990 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
991 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
992 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
993 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
994 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
995 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
996 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
997 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200998}
999
Andy Yanb21f4b62014-12-05 14:26:31 +08001000static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001001 const struct drm_display_mode *mode)
1002{
1003 u8 inv_val;
1004 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1005 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
Russell Kinge80b9f42015-07-21 11:08:25 +01001006 unsigned int vdisplay;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001007
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001008 vmode->mpixelclock = mode->clock * 1000;
1009
1010 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1011
1012 /* Set up HDMI_FC_INVIDCONF */
1013 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1014 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1015 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1016
Russell Kingb91eee82015-03-27 23:27:17 +00001017 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001018 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001019 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001020
Russell Kingb91eee82015-03-27 23:27:17 +00001021 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001022 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001023 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001024
1025 inv_val |= (vmode->mdataenablepolarity ?
1026 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1027 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1028
1029 if (hdmi->vic == 39)
1030 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1031 else
Russell Kingb91eee82015-03-27 23:27:17 +00001032 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001033 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001034 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001035
Russell Kingb91eee82015-03-27 23:27:17 +00001036 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001037 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001038 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001039
Russell King05b13422015-07-21 15:35:52 +01001040 inv_val |= hdmi->sink_is_hdmi ?
1041 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1042 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001043
1044 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1045
Russell Kinge80b9f42015-07-21 11:08:25 +01001046 vdisplay = mode->vdisplay;
1047 vblank = mode->vtotal - mode->vdisplay;
1048 v_de_vs = mode->vsync_start - mode->vdisplay;
1049 vsync_len = mode->vsync_end - mode->vsync_start;
1050
1051 /*
1052 * When we're setting an interlaced mode, we need
1053 * to adjust the vertical timing to suit.
1054 */
1055 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1056 vdisplay /= 2;
1057 vblank /= 2;
1058 v_de_vs /= 2;
1059 vsync_len /= 2;
1060 }
1061
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001062 /* Set up horizontal active pixel width */
1063 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1064 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1065
1066 /* Set up vertical active lines */
Russell Kinge80b9f42015-07-21 11:08:25 +01001067 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1068 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001069
1070 /* Set up horizontal blanking pixel region width */
1071 hblank = mode->htotal - mode->hdisplay;
1072 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1073 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1074
1075 /* Set up vertical blanking pixel region width */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001076 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1077
1078 /* Set up HSYNC active edge delay width (in pixel clks) */
1079 h_de_hs = mode->hsync_start - mode->hdisplay;
1080 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1081 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1082
1083 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001084 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1085
1086 /* Set up HSYNC active pulse width (in pixel clks) */
1087 hsync_len = mode->hsync_end - mode->hsync_start;
1088 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1089 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1090
1091 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001092 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1093}
1094
Andy Yanb21f4b62014-12-05 14:26:31 +08001095static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001096{
1097 if (!hdmi->phy_enabled)
1098 return;
1099
Andy Yanb21f4b62014-12-05 14:26:31 +08001100 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001101 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001102
1103 hdmi->phy_enabled = false;
1104}
1105
1106/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001107static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001108{
1109 u8 clkdis;
1110
1111 /* control period minimum duration */
1112 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1113 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1114 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1115
1116 /* Set to fill TMDS data channels */
1117 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1118 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1119 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1120
1121 /* Enable pixel clock and tmds data path */
1122 clkdis = 0x7F;
1123 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1124 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1125
1126 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1127 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1128
1129 /* Enable csc path */
1130 if (is_color_space_conversion(hdmi)) {
1131 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1132 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1133 }
1134}
1135
Andy Yanb21f4b62014-12-05 14:26:31 +08001136static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001137{
Russell King812bc612013-11-04 12:42:02 +00001138 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001139}
1140
1141/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001142static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001143{
1144 int count;
1145 u8 val;
1146
1147 /* TMDS software reset */
1148 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1149
1150 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1151 if (hdmi->dev_type == IMX6DL_HDMI) {
1152 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1153 return;
1154 }
1155
1156 for (count = 0; count < 4; count++)
1157 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1158}
1159
Andy Yanb21f4b62014-12-05 14:26:31 +08001160static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001161{
1162 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1163 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1164}
1165
Andy Yanb21f4b62014-12-05 14:26:31 +08001166static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001167{
1168 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1169 HDMI_IH_MUTE_FC_STAT2);
1170}
1171
Andy Yanb21f4b62014-12-05 14:26:31 +08001172static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001173{
1174 int ret;
1175
1176 hdmi_disable_overflow_interrupts(hdmi);
1177
1178 hdmi->vic = drm_match_cea_mode(mode);
1179
1180 if (!hdmi->vic) {
1181 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001182 } else {
1183 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001184 }
1185
1186 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001187 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1188 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1189 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301190 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001191 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301192 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001193
Russell Kingd10ca822015-07-21 11:25:00 +01001194 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001195 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1196
1197 /* TODO: Get input format from IPU (via FB driver interface) */
1198 hdmi->hdmi_data.enc_in_format = RGB;
1199
1200 hdmi->hdmi_data.enc_out_format = RGB;
1201
1202 hdmi->hdmi_data.enc_color_depth = 8;
1203 hdmi->hdmi_data.pix_repet_factor = 0;
1204 hdmi->hdmi_data.hdcp_enable = 0;
1205 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1206
1207 /* HDMI Initialization Step B.1 */
1208 hdmi_av_composer(hdmi, mode);
1209
1210 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001211 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001212 if (ret)
1213 return ret;
1214
1215 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001216 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001217
Russell Kingf709ec02015-07-21 16:09:39 +01001218 if (hdmi->sink_has_audio) {
1219 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001220
1221 /* HDMI Initialization Step E - Configure audio */
1222 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1223 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001224 }
1225
1226 /* not for DVI mode */
1227 if (hdmi->sink_is_hdmi) {
1228 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001229
1230 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001231 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001232 } else {
1233 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001234 }
1235
1236 hdmi_video_packetize(hdmi);
1237 hdmi_video_csc(hdmi);
1238 hdmi_video_sample(hdmi);
1239 hdmi_tx_hdcp_config(hdmi);
1240
Andy Yanb21f4b62014-12-05 14:26:31 +08001241 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001242 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001243 hdmi_enable_overflow_interrupts(hdmi);
1244
1245 return 0;
1246}
1247
1248/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001249static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001250{
1251 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1252 HDMI_PHY_I2CM_INT_ADDR);
1253
1254 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1255 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1256 HDMI_PHY_I2CM_CTLINT_ADDR);
1257
1258 /* enable cable hot plug irq */
Russell Kingaeac23b2015-06-05 13:46:22 +01001259 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001260
1261 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001262 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1263 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001264
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001265 return 0;
1266}
1267
Andy Yanb21f4b62014-12-05 14:26:31 +08001268static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001269{
1270 u8 ih_mute;
1271
1272 /*
1273 * Boot up defaults are:
1274 * HDMI_IH_MUTE = 0x03 (disabled)
1275 * HDMI_IH_MUTE_* = 0x00 (enabled)
1276 *
1277 * Disable top level interrupt bits in HDMI block
1278 */
1279 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1280 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1281 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1282
1283 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1284
1285 /* by default mask all interrupts */
1286 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1287 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1288 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1289 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1290 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1291 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1292 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1293 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1294 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1295 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1296 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1297 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1298 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1299 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1300 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1301
1302 /* Disable interrupts in the IH_MUTE_* registers */
1303 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1304 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1305 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1306 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1307 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1308 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1309 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1310 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1311 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1312 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1313
1314 /* Enable top level interrupt bits in HDMI block */
1315 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1316 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1317 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1318}
1319
Andy Yanb21f4b62014-12-05 14:26:31 +08001320static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001321{
Russell King381f05a2015-06-05 15:25:08 +01001322 hdmi->bridge_is_on = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001323 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001324}
1325
Andy Yanb21f4b62014-12-05 14:26:31 +08001326static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001327{
Andy Yanb21f4b62014-12-05 14:26:31 +08001328 dw_hdmi_phy_disable(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001329 hdmi->bridge_is_on = false;
1330}
1331
1332static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1333{
1334 int force = hdmi->force;
1335
1336 if (hdmi->disabled) {
1337 force = DRM_FORCE_OFF;
1338 } else if (force == DRM_FORCE_UNSPECIFIED) {
Russell Kingaeac23b2015-06-05 13:46:22 +01001339 if (hdmi->rxsense)
Russell King381f05a2015-06-05 15:25:08 +01001340 force = DRM_FORCE_ON;
1341 else
1342 force = DRM_FORCE_OFF;
1343 }
1344
1345 if (force == DRM_FORCE_OFF) {
1346 if (hdmi->bridge_is_on)
1347 dw_hdmi_poweroff(hdmi);
1348 } else {
1349 if (!hdmi->bridge_is_on)
1350 dw_hdmi_poweron(hdmi);
1351 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001352}
1353
Russell Kingaeac23b2015-06-05 13:46:22 +01001354/*
1355 * Adjust the detection of RXSENSE according to whether we have a forced
1356 * connection mode enabled, or whether we have been disabled. There is
1357 * no point processing RXSENSE interrupts if we have a forced connection
1358 * state, or DRM has us disabled.
1359 *
1360 * We also disable rxsense interrupts when we think we're disconnected
1361 * to avoid floating TDMS signals giving false rxsense interrupts.
1362 *
1363 * Note: we still need to listen for HPD interrupts even when DRM has us
1364 * disabled so that we can detect a connect event.
1365 */
1366static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
1367{
1368 u8 old_mask = hdmi->phy_mask;
1369
1370 if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
1371 hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
1372 else
1373 hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
1374
1375 if (old_mask != hdmi->phy_mask)
1376 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
1377}
1378
Andy Yanb21f4b62014-12-05 14:26:31 +08001379static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001380 struct drm_display_mode *orig_mode,
1381 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001382{
Andy Yanb21f4b62014-12-05 14:26:31 +08001383 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001384
Russell Kingb872a8e2015-06-05 12:22:46 +01001385 mutex_lock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001386
1387 /* Store the display mode for plugin/DKMS poweron events */
1388 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
Russell Kingb872a8e2015-06-05 12:22:46 +01001389
1390 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001391}
1392
Andy Yanb21f4b62014-12-05 14:26:31 +08001393static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1394 const struct drm_display_mode *mode,
1395 struct drm_display_mode *adjusted_mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001396{
1397 return true;
1398}
1399
Andy Yanb21f4b62014-12-05 14:26:31 +08001400static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001401{
Andy Yanb21f4b62014-12-05 14:26:31 +08001402 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001403
Russell Kingb872a8e2015-06-05 12:22:46 +01001404 mutex_lock(&hdmi->mutex);
1405 hdmi->disabled = true;
Russell King381f05a2015-06-05 15:25:08 +01001406 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001407 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001408 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001409}
1410
Andy Yanb21f4b62014-12-05 14:26:31 +08001411static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001412{
Andy Yanb21f4b62014-12-05 14:26:31 +08001413 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001414
Russell Kingb872a8e2015-06-05 12:22:46 +01001415 mutex_lock(&hdmi->mutex);
Russell Kingb872a8e2015-06-05 12:22:46 +01001416 hdmi->disabled = false;
Russell King381f05a2015-06-05 15:25:08 +01001417 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001418 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001419 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001420}
1421
Andy Yanb21f4b62014-12-05 14:26:31 +08001422static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001423{
1424 /* do nothing */
1425}
1426
Andy Yanb21f4b62014-12-05 14:26:31 +08001427static enum drm_connector_status
1428dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001429{
Andy Yanb21f4b62014-12-05 14:26:31 +08001430 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001431 connector);
Russell King98dbead2014-04-18 10:46:45 +01001432
Russell King381f05a2015-06-05 15:25:08 +01001433 mutex_lock(&hdmi->mutex);
1434 hdmi->force = DRM_FORCE_UNSPECIFIED;
1435 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001436 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001437 mutex_unlock(&hdmi->mutex);
1438
Russell King98dbead2014-04-18 10:46:45 +01001439 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1440 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001441}
1442
Andy Yanb21f4b62014-12-05 14:26:31 +08001443static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001444{
Andy Yanb21f4b62014-12-05 14:26:31 +08001445 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001446 connector);
1447 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001448 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001449
1450 if (!hdmi->ddc)
1451 return 0;
1452
1453 edid = drm_get_edid(connector, hdmi->ddc);
1454 if (edid) {
1455 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1456 edid->width_cm, edid->height_cm);
1457
Russell King05b13422015-07-21 15:35:52 +01001458 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001459 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001460 drm_mode_connector_update_edid_property(connector, edid);
1461 ret = drm_add_edid_modes(connector, edid);
Russell Kingf5ce4052013-11-07 16:06:01 +00001462 /* Store the ELD */
1463 drm_edid_to_eld(connector, edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001464 kfree(edid);
1465 } else {
1466 dev_dbg(hdmi->dev, "failed to get edid\n");
1467 }
1468
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001469 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001470}
1471
Andy Yan632d0352014-12-05 14:30:21 +08001472static enum drm_mode_status
1473dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1474 struct drm_display_mode *mode)
1475{
1476 struct dw_hdmi *hdmi = container_of(connector,
1477 struct dw_hdmi, connector);
1478 enum drm_mode_status mode_status = MODE_OK;
1479
Russell King8add4192015-07-22 11:14:00 +01001480 /* We don't support double-clocked modes */
1481 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1482 return MODE_BAD;
1483
Andy Yan632d0352014-12-05 14:30:21 +08001484 if (hdmi->plat_data->mode_valid)
1485 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1486
1487 return mode_status;
1488}
1489
Andy Yanb21f4b62014-12-05 14:26:31 +08001490static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001491 *connector)
1492{
Andy Yanb21f4b62014-12-05 14:26:31 +08001493 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001494 connector);
1495
Andy Yan3d1b35a2014-12-05 14:25:05 +08001496 return hdmi->encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001497}
1498
Andy Yanb21f4b62014-12-05 14:26:31 +08001499static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001500{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001501 drm_connector_unregister(connector);
1502 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001503}
1504
Russell King381f05a2015-06-05 15:25:08 +01001505static void dw_hdmi_connector_force(struct drm_connector *connector)
1506{
1507 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1508 connector);
1509
1510 mutex_lock(&hdmi->mutex);
1511 hdmi->force = connector->force;
1512 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001513 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001514 mutex_unlock(&hdmi->mutex);
1515}
1516
Andy Yanb21f4b62014-12-05 14:26:31 +08001517static struct drm_connector_funcs dw_hdmi_connector_funcs = {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001518 .dpms = drm_helper_connector_dpms,
1519 .fill_modes = drm_helper_probe_single_connector_modes,
Andy Yanb21f4b62014-12-05 14:26:31 +08001520 .detect = dw_hdmi_connector_detect,
1521 .destroy = dw_hdmi_connector_destroy,
Russell King381f05a2015-06-05 15:25:08 +01001522 .force = dw_hdmi_connector_force,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001523};
1524
Andy Yanb21f4b62014-12-05 14:26:31 +08001525static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
1526 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001527 .mode_valid = dw_hdmi_connector_mode_valid,
Andy Yanb21f4b62014-12-05 14:26:31 +08001528 .best_encoder = dw_hdmi_connector_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001529};
1530
Fabio Estevamcf88fca2015-04-02 19:11:04 -03001531static struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001532 .enable = dw_hdmi_bridge_enable,
1533 .disable = dw_hdmi_bridge_disable,
1534 .pre_enable = dw_hdmi_bridge_nop,
1535 .post_disable = dw_hdmi_bridge_nop,
1536 .mode_set = dw_hdmi_bridge_mode_set,
1537 .mode_fixup = dw_hdmi_bridge_mode_fixup,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001538};
1539
Andy Yanb21f4b62014-12-05 14:26:31 +08001540static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001541{
Andy Yanb21f4b62014-12-05 14:26:31 +08001542 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001543 u8 intr_stat;
1544
1545 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1546 if (intr_stat)
1547 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1548
1549 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1550}
1551
Andy Yanb21f4b62014-12-05 14:26:31 +08001552static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001553{
Andy Yanb21f4b62014-12-05 14:26:31 +08001554 struct dw_hdmi *hdmi = dev_id;
Russell Kingaeac23b2015-06-05 13:46:22 +01001555 u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001556
1557 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001558 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001559 phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001560
Russell Kingaeac23b2015-06-05 13:46:22 +01001561 phy_pol_mask = 0;
1562 if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
1563 phy_pol_mask |= HDMI_PHY_HPD;
1564 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
1565 phy_pol_mask |= HDMI_PHY_RX_SENSE0;
1566 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
1567 phy_pol_mask |= HDMI_PHY_RX_SENSE1;
1568 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
1569 phy_pol_mask |= HDMI_PHY_RX_SENSE2;
1570 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
1571 phy_pol_mask |= HDMI_PHY_RX_SENSE3;
1572
1573 if (phy_pol_mask)
1574 hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
1575
1576 /*
1577 * RX sense tells us whether the TDMS transmitters are detecting
1578 * load - in other words, there's something listening on the
1579 * other end of the link. Use this to decide whether we should
1580 * power on the phy as HPD may be toggled by the sink to merely
1581 * ask the source to re-read the EDID.
1582 */
1583 if (intr_stat &
1584 (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001585 mutex_lock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001586 if (!hdmi->disabled && !hdmi->force) {
1587 /*
1588 * If the RX sense status indicates we're disconnected,
1589 * clear the software rxsense status.
1590 */
1591 if (!(phy_stat & HDMI_PHY_RX_SENSE))
1592 hdmi->rxsense = false;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001593
Russell Kingaeac23b2015-06-05 13:46:22 +01001594 /*
1595 * Only set the software rxsense status when both
1596 * rxsense and hpd indicates we're connected.
1597 * This avoids what seems to be bad behaviour in
1598 * at least iMX6S versions of the phy.
1599 */
1600 if (phy_stat & HDMI_PHY_HPD)
1601 hdmi->rxsense = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001602
Russell Kingaeac23b2015-06-05 13:46:22 +01001603 dw_hdmi_update_power(hdmi);
1604 dw_hdmi_update_phy_mask(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001605 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001606 mutex_unlock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001607 }
1608
1609 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1610 dev_dbg(hdmi->dev, "EVENT=%s\n",
1611 phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
Russell King4b9bcaa2015-06-06 00:12:41 +01001612 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001613 }
1614
1615 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001616 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1617 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001618
1619 return IRQ_HANDLED;
1620}
1621
Andy Yanb21f4b62014-12-05 14:26:31 +08001622static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001623{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001624 struct drm_encoder *encoder = hdmi->encoder;
1625 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001626 int ret;
1627
Andy Yan3d1b35a2014-12-05 14:25:05 +08001628 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1629 if (!bridge) {
1630 DRM_ERROR("Failed to allocate drm bridge\n");
1631 return -ENOMEM;
1632 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001633
Andy Yan3d1b35a2014-12-05 14:25:05 +08001634 hdmi->bridge = bridge;
1635 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001636 bridge->funcs = &dw_hdmi_bridge_funcs;
1637 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001638 if (ret) {
1639 DRM_ERROR("Failed to initialize bridge with drm\n");
1640 return -EINVAL;
1641 }
1642
1643 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001644 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001645
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001646 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001647 &dw_hdmi_connector_helper_funcs);
1648 drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
Russell King1b3f7672013-11-03 13:30:48 +00001649 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001650
Andy Yan3d1b35a2014-12-05 14:25:05 +08001651 hdmi->connector.encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001652
Andy Yan3d1b35a2014-12-05 14:25:05 +08001653 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001654
1655 return 0;
1656}
1657
Andy Yanb21f4b62014-12-05 14:26:31 +08001658int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001659 void *data, struct drm_encoder *encoder,
1660 struct resource *iores, int irq,
1661 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001662{
Russell King1b3f7672013-11-03 13:30:48 +00001663 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001664 struct device_node *np = dev->of_node;
Russell King7ed6c662013-11-07 16:01:45 +00001665 struct platform_device_info pdevinfo;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001666 struct device_node *ddc_node;
Russell King7ed6c662013-11-07 16:01:45 +00001667 struct dw_hdmi_audio_data audio;
Andy Yanb21f4b62014-12-05 14:26:31 +08001668 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001669 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001670 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001671
Russell King17b50012013-11-03 11:23:34 +00001672 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001673 if (!hdmi)
1674 return -ENOMEM;
1675
Russell Kinge80b9f42015-07-21 11:08:25 +01001676 hdmi->connector.interlace_allowed = 1;
1677
Andy Yan3d1b35a2014-12-05 14:25:05 +08001678 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001679 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001680 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001681 hdmi->sample_rate = 48000;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001682 hdmi->encoder = encoder;
Russell Kingb872a8e2015-06-05 12:22:46 +01001683 hdmi->disabled = true;
Russell Kingaeac23b2015-06-05 13:46:22 +01001684 hdmi->rxsense = true;
1685 hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001686
Russell Kingb872a8e2015-06-05 12:22:46 +01001687 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001688 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001689 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001690
Andy Yan0cd9d142014-12-05 14:28:24 +08001691 of_property_read_u32(np, "reg-io-width", &val);
1692
1693 switch (val) {
1694 case 4:
1695 hdmi->write = dw_hdmi_writel;
1696 hdmi->read = dw_hdmi_readl;
1697 break;
1698 case 1:
1699 hdmi->write = dw_hdmi_writeb;
1700 hdmi->read = dw_hdmi_readb;
1701 break;
1702 default:
1703 dev_err(dev, "reg-io-width must be 1 or 4\n");
1704 return -EINVAL;
1705 }
1706
Philipp Zabelb5d45902014-03-05 10:20:56 +01001707 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001708 if (ddc_node) {
1709 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001710 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001711 if (!hdmi->ddc) {
1712 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1713 return -EPROBE_DEFER;
1714 }
1715
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001716 } else {
1717 dev_dbg(hdmi->dev, "no ddc property found\n");
1718 }
1719
Russell King17b50012013-11-03 11:23:34 +00001720 hdmi->regs = devm_ioremap_resource(dev, iores);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001721 if (IS_ERR(hdmi->regs))
1722 return PTR_ERR(hdmi->regs);
1723
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001724 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1725 if (IS_ERR(hdmi->isfr_clk)) {
1726 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001727 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001728 return ret;
1729 }
1730
1731 ret = clk_prepare_enable(hdmi->isfr_clk);
1732 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001733 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001734 return ret;
1735 }
1736
1737 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1738 if (IS_ERR(hdmi->iahb_clk)) {
1739 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001740 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001741 goto err_isfr;
1742 }
1743
1744 ret = clk_prepare_enable(hdmi->iahb_clk);
1745 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001746 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001747 goto err_isfr;
1748 }
1749
1750 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001751 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001752 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1753 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1754 hdmi_readb(hdmi, HDMI_REVISION_ID),
1755 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1756 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001757
1758 initialize_hdmi_ih_mutes(hdmi);
1759
Philipp Zabel639a2022015-01-07 13:43:50 +01001760 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1761 dw_hdmi_irq, IRQF_SHARED,
1762 dev_name(dev), hdmi);
1763 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001764 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001765
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001766 /*
1767 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1768 * N and cts values before enabling phy
1769 */
1770 hdmi_init_clk_regenerator(hdmi);
1771
1772 /*
1773 * Configure registers related to HDMI interrupt
1774 * generation before registering IRQ.
1775 */
Russell Kingaeac23b2015-06-05 13:46:22 +01001776 hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001777
1778 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001779 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1780 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001781
Andy Yanb21f4b62014-12-05 14:26:31 +08001782 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001783 if (ret)
1784 goto err_iahb;
1785
Andy Yanb21f4b62014-12-05 14:26:31 +08001786 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001787 if (ret)
1788 goto err_iahb;
1789
Russell Kingd94905e2013-11-03 22:23:24 +00001790 /* Unmute interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001791 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1792 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001793
Russell King7ed6c662013-11-07 16:01:45 +00001794 memset(&pdevinfo, 0, sizeof(pdevinfo));
1795 pdevinfo.parent = dev;
1796 pdevinfo.id = PLATFORM_DEVID_AUTO;
1797
1798 if (hdmi_readb(hdmi, HDMI_CONFIG1_ID) & HDMI_CONFIG1_AHB) {
1799 audio.phys = iores->start;
1800 audio.base = hdmi->regs;
1801 audio.irq = irq;
1802 audio.hdmi = hdmi;
Russell Kingf5ce4052013-11-07 16:06:01 +00001803 audio.eld = hdmi->connector.eld;
Russell King7ed6c662013-11-07 16:01:45 +00001804
1805 pdevinfo.name = "dw-hdmi-ahb-audio";
1806 pdevinfo.data = &audio;
1807 pdevinfo.size_data = sizeof(audio);
1808 pdevinfo.dma_mask = DMA_BIT_MASK(32);
1809 hdmi->audio = platform_device_register_full(&pdevinfo);
1810 }
1811
Russell King17b50012013-11-03 11:23:34 +00001812 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001813
1814 return 0;
1815
1816err_iahb:
1817 clk_disable_unprepare(hdmi->iahb_clk);
1818err_isfr:
1819 clk_disable_unprepare(hdmi->isfr_clk);
1820
1821 return ret;
1822}
Andy Yanb21f4b62014-12-05 14:26:31 +08001823EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001824
Andy Yanb21f4b62014-12-05 14:26:31 +08001825void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001826{
Andy Yanb21f4b62014-12-05 14:26:31 +08001827 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001828
Russell King7ed6c662013-11-07 16:01:45 +00001829 if (hdmi->audio && !IS_ERR(hdmi->audio))
1830 platform_device_unregister(hdmi->audio);
1831
Russell Kingd94905e2013-11-03 22:23:24 +00001832 /* Disable all interrupts */
1833 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1834
Russell King1b3f7672013-11-03 13:30:48 +00001835 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001836 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001837
1838 clk_disable_unprepare(hdmi->iahb_clk);
1839 clk_disable_unprepare(hdmi->isfr_clk);
1840 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001841}
Andy Yanb21f4b62014-12-05 14:26:31 +08001842EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001843
1844MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001845MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1846MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001847MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001848MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001849MODULE_ALIAS("platform:dw-hdmi");