blob: 6ab195c0097f9bb78a8361863d71ddef0ed73a82 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Chris Wilson021357a2010-09-07 20:54:59 +0100101static inline u32 /* units of 100MHz */
102intel_fdi_link_freq(struct drm_device *dev)
103{
Chris Wilson8b99e682010-10-13 09:59:17 +0100104 if (IS_GEN5(dev)) {
105 struct drm_i915_private *dev_priv = dev->dev_private;
106 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
107 } else
108 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100109}
110
Keith Packarde4b36692009-06-05 19:22:17 -0700111static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 .dot = { .min = 25000, .max = 350000 },
113 .vco = { .min = 930000, .max = 1400000 },
114 .n = { .min = 3, .max = 16 },
115 .m = { .min = 96, .max = 140 },
116 .m1 = { .min = 18, .max = 26 },
117 .m2 = { .min = 6, .max = 16 },
118 .p = { .min = 4, .max = 128 },
119 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700120 .p2 = { .dot_limit = 165000,
121 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800122 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700123};
124
125static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 .dot = { .min = 25000, .max = 350000 },
127 .vco = { .min = 930000, .max = 1400000 },
128 .n = { .min = 3, .max = 16 },
129 .m = { .min = 96, .max = 140 },
130 .m1 = { .min = 18, .max = 26 },
131 .m2 = { .min = 6, .max = 16 },
132 .p = { .min = 4, .max = 128 },
133 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700134 .p2 = { .dot_limit = 165000,
135 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800136 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
Eric Anholt273e27c2011-03-30 13:01:10 -0700138
Keith Packarde4b36692009-06-05 19:22:17 -0700139static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 20000, .max = 400000 },
141 .vco = { .min = 1400000, .max = 2800000 },
142 .n = { .min = 1, .max = 6 },
143 .m = { .min = 70, .max = 120 },
144 .m1 = { .min = 10, .max = 22 },
145 .m2 = { .min = 5, .max = 9 },
146 .p = { .min = 5, .max = 80 },
147 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 200000,
149 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800150 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700151};
152
153static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .dot = { .min = 20000, .max = 400000 },
155 .vco = { .min = 1400000, .max = 2800000 },
156 .n = { .min = 1, .max = 6 },
157 .m = { .min = 70, .max = 120 },
158 .m1 = { .min = 10, .max = 22 },
159 .m2 = { .min = 5, .max = 9 },
160 .p = { .min = 7, .max = 98 },
161 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .p2 = { .dot_limit = 112000,
163 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800164 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700165};
166
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 25000, .max = 270000 },
170 .vco = { .min = 1750000, .max = 3500000},
171 .n = { .min = 1, .max = 4 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 10, .max = 30 },
176 .p1 = { .min = 1, .max = 3},
177 .p2 = { .dot_limit = 270000,
178 .p2_slow = 10,
179 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800180 },
Ma Lingd4906092009-03-18 20:13:27 +0800181 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
183
184static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700185 .dot = { .min = 22000, .max = 400000 },
186 .vco = { .min = 1750000, .max = 3500000},
187 .n = { .min = 1, .max = 4 },
188 .m = { .min = 104, .max = 138 },
189 .m1 = { .min = 16, .max = 23 },
190 .m2 = { .min = 5, .max = 11 },
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8},
193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800195 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 .dot = { .min = 20000, .max = 115000 },
200 .vco = { .min = 1750000, .max = 3500000 },
201 .n = { .min = 1, .max = 3 },
202 .m = { .min = 104, .max = 138 },
203 .m1 = { .min = 17, .max = 23 },
204 .m2 = { .min = 5, .max = 11 },
205 .p = { .min = 28, .max = 112 },
206 .p1 = { .min = 2, .max = 8 },
207 .p2 = { .dot_limit = 0,
208 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 80000, .max = 224000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 14, .max = 42 },
221 .p1 = { .min = 2, .max = 6 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 161670, .max = 227000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 2 },
232 .m = { .min = 97, .max = 108 },
233 .m1 = { .min = 0x10, .max = 0x12 },
234 .m2 = { .min = 0x05, .max = 0x06 },
235 .p = { .min = 10, .max = 20 },
236 .p1 = { .min = 1, .max = 2},
237 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500242static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000},
244 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .m1 = { .min = 0, .max = 0 },
250 .m2 = { .min = 0, .max = 254 },
251 .p = { .min = 5, .max = 80 },
252 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2 = { .dot_limit = 200000,
254 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800255 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500258static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .dot = { .min = 20000, .max = 400000 },
260 .vco = { .min = 1700000, .max = 3500000 },
261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
263 .m1 = { .min = 0, .max = 0 },
264 .m2 = { .min = 0, .max = 254 },
265 .p = { .min = 7, .max = 112 },
266 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2 = { .dot_limit = 112000,
268 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800269 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Eric Anholt273e27c2011-03-30 13:01:10 -0700272/* Ironlake / Sandybridge
273 *
274 * We calculate clock using (register_value + 2) for N/M1/M2, so here
275 * the range value for them is (actual_value - 2).
276 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800277static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .dot = { .min = 25000, .max = 350000 },
279 .vco = { .min = 1760000, .max = 3510000 },
280 .n = { .min = 1, .max = 5 },
281 .m = { .min = 79, .max = 127 },
282 .m1 = { .min = 12, .max = 22 },
283 .m2 = { .min = 5, .max = 9 },
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
286 .p2 = { .dot_limit = 225000,
287 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800288 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800291static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .dot = { .min = 25000, .max = 350000 },
293 .vco = { .min = 1760000, .max = 3510000 },
294 .n = { .min = 1, .max = 3 },
295 .m = { .min = 79, .max = 118 },
296 .m1 = { .min = 12, .max = 22 },
297 .m2 = { .min = 5, .max = 9 },
298 .p = { .min = 28, .max = 112 },
299 .p1 = { .min = 2, .max = 8 },
300 .p2 = { .dot_limit = 225000,
301 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302 .find_pll = intel_g4x_find_best_PLL,
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 127 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 56 },
313 .p1 = { .min = 2, .max = 8 },
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316 .find_pll = intel_g4x_find_best_PLL,
317};
318
Eric Anholt273e27c2011-03-30 13:01:10 -0700319/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 2 },
324 .m = { .min = 79, .max = 126 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400328 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
348static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 25000, .max = 350000 },
350 .vco = { .min = 1760000, .max = 3510000},
351 .n = { .min = 1, .max = 2 },
352 .m = { .min = 81, .max = 90 },
353 .m1 = { .min = 12, .max = 22 },
354 .m2 = { .min = 5, .max = 9 },
355 .p = { .min = 10, .max = 20 },
356 .p1 = { .min = 1, .max = 2},
357 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800360};
361
Jesse Barnes57f350b2012-03-28 13:39:25 -0700362u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
363{
364 unsigned long flags;
365 u32 val = 0;
366
367 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
368 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
369 DRM_ERROR("DPIO idle wait timed out\n");
370 goto out_unlock;
371 }
372
373 I915_WRITE(DPIO_REG, reg);
374 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
375 DPIO_BYTE);
376 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
377 DRM_ERROR("DPIO read wait timed out\n");
378 goto out_unlock;
379 }
380 val = I915_READ(DPIO_DATA);
381
382out_unlock:
383 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
384 return val;
385}
386
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387static void vlv_init_dpio(struct drm_device *dev)
388{
389 struct drm_i915_private *dev_priv = dev->dev_private;
390
391 /* Reset the DPIO config */
392 I915_WRITE(DPIO_CTL, 0);
393 POSTING_READ(DPIO_CTL);
394 I915_WRITE(DPIO_CTL, 1);
395 POSTING_READ(DPIO_CTL);
396}
397
Daniel Vetter618563e2012-04-01 13:38:50 +0200398static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
399{
400 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
401 return 1;
402}
403
404static const struct dmi_system_id intel_dual_link_lvds[] = {
405 {
406 .callback = intel_dual_link_lvds_callback,
407 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
408 .matches = {
409 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
410 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
411 },
412 },
413 { } /* terminating entry */
414};
415
Takashi Iwaib0354382012-03-20 13:07:05 +0100416static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
417 unsigned int reg)
418{
419 unsigned int val;
420
Takashi Iwai121d5272012-03-20 13:07:06 +0100421 /* use the module option value if specified */
422 if (i915_lvds_channel_mode > 0)
423 return i915_lvds_channel_mode == 2;
424
Daniel Vetter618563e2012-04-01 13:38:50 +0200425 if (dmi_check_system(intel_dual_link_lvds))
426 return true;
427
Takashi Iwaib0354382012-03-20 13:07:05 +0100428 if (dev_priv->lvds_val)
429 val = dev_priv->lvds_val;
430 else {
431 /* BIOS should set the proper LVDS register value at boot, but
432 * in reality, it doesn't set the value when the lid is closed;
433 * we need to check "the value to be set" in VBT when LVDS
434 * register is uninitialized.
435 */
436 val = I915_READ(reg);
437 if (!(val & ~LVDS_DETECTED))
438 val = dev_priv->bios_lvds_val;
439 dev_priv->lvds_val = val;
440 }
441 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
442}
443
Chris Wilson1b894b52010-12-14 20:04:54 +0000444static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100452 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_dual_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_dual_lvds;
458 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000459 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_single_lvds_100m;
461 else
462 limit = &intel_limits_ironlake_single_lvds;
463 }
464 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800465 HAS_eDP)
466 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469
470 return limit;
471}
472
Ma Ling044c7c42009-03-18 20:13:23 +0800473static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
474{
475 struct drm_device *dev = crtc->dev;
476 struct drm_i915_private *dev_priv = dev->dev_private;
477 const intel_limit_t *limit;
478
479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100480 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800481 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 else
484 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800486 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
487 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700488 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800489 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700490 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700492 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800495
496 return limit;
497}
498
Chris Wilson1b894b52010-12-14 20:04:54 +0000499static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
501 struct drm_device *dev = crtc->dev;
502 const intel_limit_t *limit;
503
Eric Anholtbad720f2009-10-22 16:11:14 -0700504 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000505 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800506 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800507 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800511 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500512 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 } else if (!IS_GEN2(dev)) {
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
515 limit = &intel_limits_i9xx_lvds;
516 else
517 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 } else {
519 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 else
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 }
524 return limit;
525}
526
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527/* m1 is reserved as 0 in Pineview, n is a ring counter */
528static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800529{
Shaohua Li21778322009-02-23 15:19:16 +0800530 clock->m = clock->m2 + 2;
531 clock->p = clock->p1 * clock->p2;
532 clock->vco = refclk * clock->m / clock->n;
533 clock->dot = clock->vco / clock->p;
534}
535
536static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
537{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 if (IS_PINEVIEW(dev)) {
539 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800540 return;
541 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
543 clock->p = clock->p1 * clock->p2;
544 clock->vco = refclk * clock->m / (clock->n + 2);
545 clock->dot = clock->vco / clock->p;
546}
547
Jesse Barnes79e53942008-11-07 14:24:08 -0800548/**
549 * Returns whether any output on the specified pipe is of the specified type
550 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100551bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100553 struct drm_device *dev = crtc->dev;
554 struct drm_mode_config *mode_config = &dev->mode_config;
555 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800556
Chris Wilson4ef69c72010-09-09 15:14:28 +0100557 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
558 if (encoder->base.crtc == crtc && encoder->type == type)
559 return true;
560
561 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562}
563
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800564#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565/**
566 * Returns whether the given set of divisors are valid for a given refclk with
567 * the given connectors.
568 */
569
Chris Wilson1b894b52010-12-14 20:04:54 +0000570static bool intel_PLL_is_valid(struct drm_device *dev,
571 const intel_limit_t *limit,
572 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400581 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400583 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400585 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400587 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400589 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
591 * connector, etc., rather than just a single range.
592 */
593 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400594 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
596 return true;
597}
598
Ma Lingd4906092009-03-18 20:13:27 +0800599static bool
600intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800601 int target, int refclk, intel_clock_t *match_clock,
602 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800603
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_i915_private *dev_priv = dev->dev_private;
607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200610 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800611 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
613 * For LVDS, if the panel is on, just rely on its current
614 * settings for dual-channel. We haven't figured out how to
615 * reliably set up different single/dual channel state, if we
616 * even can.
617 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100618 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 clock.p2 = limit->p2.p2_fast;
620 else
621 clock.p2 = limit->p2.p2_slow;
622 } else {
623 if (target < limit->p2.dot_limit)
624 clock.p2 = limit->p2.p2_slow;
625 else
626 clock.p2 = limit->p2.p2_fast;
627 }
628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Zhao Yakui42158662009-11-20 11:24:18 +0800631 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
632 clock.m1++) {
633 for (clock.m2 = limit->m2.min;
634 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635 /* m1 is always 0 in Pineview */
636 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800637 break;
638 for (clock.n = limit->n.min;
639 clock.n <= limit->n.max; clock.n++) {
640 for (clock.p1 = limit->p1.min;
641 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 int this_err;
643
Shaohua Li21778322009-02-23 15:19:16 +0800644 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800648 if (match_clock &&
649 clock.p != match_clock->p)
650 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
652 this_err = abs(clock.dot - target);
653 if (this_err < err) {
654 *best_clock = clock;
655 err = this_err;
656 }
657 }
658 }
659 }
660 }
661
662 return (err != target);
663}
664
Ma Lingd4906092009-03-18 20:13:27 +0800665static bool
666intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800667 int target, int refclk, intel_clock_t *match_clock,
668 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 intel_clock_t clock;
673 int max_n;
674 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400675 /* approximately equals target * 0.00585 */
676 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800677 found = false;
678
679 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800680 int lvds_reg;
681
Eric Anholtc619eed2010-01-28 16:45:52 -0800682 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800683 lvds_reg = PCH_LVDS;
684 else
685 lvds_reg = LVDS;
686 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800687 LVDS_CLKB_POWER_UP)
688 clock.p2 = limit->p2.p2_fast;
689 else
690 clock.p2 = limit->p2.p2_slow;
691 } else {
692 if (target < limit->p2.dot_limit)
693 clock.p2 = limit->p2.p2_slow;
694 else
695 clock.p2 = limit->p2.p2_fast;
696 }
697
698 memset(best_clock, 0, sizeof(*best_clock));
699 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200700 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800701 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200702 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800703 for (clock.m1 = limit->m1.max;
704 clock.m1 >= limit->m1.min; clock.m1--) {
705 for (clock.m2 = limit->m2.max;
706 clock.m2 >= limit->m2.min; clock.m2--) {
707 for (clock.p1 = limit->p1.max;
708 clock.p1 >= limit->p1.min; clock.p1--) {
709 int this_err;
710
Shaohua Li21778322009-02-23 15:19:16 +0800711 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000718
719 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800720 if (this_err < err_most) {
721 *best_clock = clock;
722 err_most = this_err;
723 max_n = clock.n;
724 found = true;
725 }
726 }
727 }
728 }
729 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800730 return found;
731}
Ma Lingd4906092009-03-18 20:13:27 +0800732
Zhenyu Wang2c072452009-06-05 15:38:42 +0800733static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800737{
738 struct drm_device *dev = crtc->dev;
739 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800740
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800741 if (target < 200000) {
742 clock.n = 1;
743 clock.p1 = 2;
744 clock.p2 = 10;
745 clock.m1 = 12;
746 clock.m2 = 9;
747 } else {
748 clock.n = 2;
749 clock.p1 = 1;
750 clock.p2 = 10;
751 clock.m1 = 14;
752 clock.m2 = 8;
753 }
754 intel_clock(dev, refclk, &clock);
755 memcpy(best_clock, &clock, sizeof(intel_clock_t));
756 return true;
757}
758
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759/* DisplayPort has only two frequencies, 162MHz and 270MHz */
760static bool
761intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764{
Chris Wilson5eddb702010-09-11 13:48:45 +0100765 intel_clock_t clock;
766 if (target < 200000) {
767 clock.p1 = 2;
768 clock.p2 = 10;
769 clock.n = 2;
770 clock.m1 = 23;
771 clock.m2 = 8;
772 } else {
773 clock.p1 = 1;
774 clock.p2 = 10;
775 clock.n = 1;
776 clock.m1 = 14;
777 clock.m2 = 2;
778 }
779 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
780 clock.p = (clock.p1 * clock.p2);
781 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
782 clock.vco = 0;
783 memcpy(best_clock, &clock, sizeof(intel_clock_t));
784 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785}
786
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700787/**
788 * intel_wait_for_vblank - wait for vblank on a given pipe
789 * @dev: drm device
790 * @pipe: pipe to wait for
791 *
792 * Wait for vblank to occur on a given pipe. Needed for various bits of
793 * mode setting code.
794 */
795void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800796{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800798 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700799
Chris Wilson300387c2010-09-05 20:25:43 +0100800 /* Clear existing vblank status. Note this will clear any other
801 * sticky status fields as well.
802 *
803 * This races with i915_driver_irq_handler() with the result
804 * that either function could miss a vblank event. Here it is not
805 * fatal, as we will either wait upon the next vblank interrupt or
806 * timeout. Generally speaking intel_wait_for_vblank() is only
807 * called during modeset at which time the GPU should be idle and
808 * should *not* be performing page flips and thus not waiting on
809 * vblanks...
810 * Currently, the result of us stealing a vblank from the irq
811 * handler is that a single frame will be skipped during swapbuffers.
812 */
813 I915_WRITE(pipestat_reg,
814 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
815
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100817 if (wait_for(I915_READ(pipestat_reg) &
818 PIPE_VBLANK_INTERRUPT_STATUS,
819 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700820 DRM_DEBUG_KMS("vblank wait timed out\n");
821}
822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823/*
824 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700825 * @dev: drm device
826 * @pipe: pipe to wait for
827 *
828 * After disabling a pipe, we can't wait for vblank in the usual way,
829 * spinning on the vblank interrupt status bit, since we won't actually
830 * see an interrupt when the pipe is disabled.
831 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700832 * On Gen4 and above:
833 * wait for the pipe register state bit to turn off
834 *
835 * Otherwise:
836 * wait for the display line value to settle (it usually
837 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100838 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100840void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700841{
842 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700843
Keith Packardab7ad7f2010-10-03 00:33:06 -0700844 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846
Keith Packardab7ad7f2010-10-03 00:33:06 -0700847 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
849 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700850 DRM_DEBUG_KMS("pipe_off wait timed out\n");
851 } else {
852 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100853 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 unsigned long timeout = jiffies + msecs_to_jiffies(100);
855
856 /* Wait for the display line to settle */
857 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 time_after(timeout, jiffies));
862 if (time_after(jiffies, timeout))
863 DRM_DEBUG_KMS("pipe_off wait timed out\n");
864 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800865}
866
Jesse Barnesb24e7172011-01-04 15:09:30 -0800867static const char *state_string(bool enabled)
868{
869 return enabled ? "on" : "off";
870}
871
872/* Only for pre-ILK configs */
873static void assert_pll(struct drm_i915_private *dev_priv,
874 enum pipe pipe, bool state)
875{
876 int reg;
877 u32 val;
878 bool cur_state;
879
880 reg = DPLL(pipe);
881 val = I915_READ(reg);
882 cur_state = !!(val & DPLL_VCO_ENABLE);
883 WARN(cur_state != state,
884 "PLL state assertion failure (expected %s, current %s)\n",
885 state_string(state), state_string(cur_state));
886}
887#define assert_pll_enabled(d, p) assert_pll(d, p, true)
888#define assert_pll_disabled(d, p) assert_pll(d, p, false)
889
Jesse Barnes040484a2011-01-03 12:14:26 -0800890/* For ILK+ */
891static void assert_pch_pll(struct drm_i915_private *dev_priv,
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100892 struct intel_crtc *intel_crtc, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800893{
894 int reg;
895 u32 val;
896 bool cur_state;
897
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100898 if (!intel_crtc->pch_pll) {
899 WARN(1, "asserting PCH PLL enabled with no PLL\n");
900 return;
901 }
902
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700903 if (HAS_PCH_CPT(dev_priv->dev)) {
904 u32 pch_dpll;
905
906 pch_dpll = I915_READ(PCH_DPLL_SEL);
907
908 /* Make sure the selected PLL is enabled to the transcoder */
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100909 WARN(!((pch_dpll >> (4 * intel_crtc->pipe)) & 8),
910 "transcoder %d PLL not enabled\n", intel_crtc->pipe);
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700911 }
912
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100913 reg = intel_crtc->pch_pll->pll_reg;
Jesse Barnes040484a2011-01-03 12:14:26 -0800914 val = I915_READ(reg);
915 cur_state = !!(val & DPLL_VCO_ENABLE);
916 WARN(cur_state != state,
917 "PCH PLL state assertion failure (expected %s, current %s)\n",
918 state_string(state), state_string(cur_state));
919}
920#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
921#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
922
923static void assert_fdi_tx(struct drm_i915_private *dev_priv,
924 enum pipe pipe, bool state)
925{
926 int reg;
927 u32 val;
928 bool cur_state;
929
930 reg = FDI_TX_CTL(pipe);
931 val = I915_READ(reg);
932 cur_state = !!(val & FDI_TX_ENABLE);
933 WARN(cur_state != state,
934 "FDI TX state assertion failure (expected %s, current %s)\n",
935 state_string(state), state_string(cur_state));
936}
937#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
938#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
939
940static void assert_fdi_rx(struct drm_i915_private *dev_priv,
941 enum pipe pipe, bool state)
942{
943 int reg;
944 u32 val;
945 bool cur_state;
946
947 reg = FDI_RX_CTL(pipe);
948 val = I915_READ(reg);
949 cur_state = !!(val & FDI_RX_ENABLE);
950 WARN(cur_state != state,
951 "FDI RX state assertion failure (expected %s, current %s)\n",
952 state_string(state), state_string(cur_state));
953}
954#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
955#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
956
957static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
958 enum pipe pipe)
959{
960 int reg;
961 u32 val;
962
963 /* ILK FDI PLL is always enabled */
964 if (dev_priv->info->gen == 5)
965 return;
966
967 reg = FDI_TX_CTL(pipe);
968 val = I915_READ(reg);
969 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
970}
971
972static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
973 enum pipe pipe)
974{
975 int reg;
976 u32 val;
977
978 reg = FDI_RX_CTL(pipe);
979 val = I915_READ(reg);
980 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
981}
982
Jesse Barnesea0760c2011-01-04 15:09:32 -0800983static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
984 enum pipe pipe)
985{
986 int pp_reg, lvds_reg;
987 u32 val;
988 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200989 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800990
991 if (HAS_PCH_SPLIT(dev_priv->dev)) {
992 pp_reg = PCH_PP_CONTROL;
993 lvds_reg = PCH_LVDS;
994 } else {
995 pp_reg = PP_CONTROL;
996 lvds_reg = LVDS;
997 }
998
999 val = I915_READ(pp_reg);
1000 if (!(val & PANEL_POWER_ON) ||
1001 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1002 locked = false;
1003
1004 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1005 panel_pipe = PIPE_B;
1006
1007 WARN(panel_pipe == pipe && locked,
1008 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001009 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001010}
1011
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001012void assert_pipe(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014{
1015 int reg;
1016 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001017 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001018
Daniel Vetter8e636782012-01-22 01:36:48 +01001019 /* if we need the pipe A quirk it must be always on */
1020 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1021 state = true;
1022
Jesse Barnesb24e7172011-01-04 15:09:30 -08001023 reg = PIPECONF(pipe);
1024 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001025 cur_state = !!(val & PIPECONF_ENABLE);
1026 WARN(cur_state != state,
1027 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001028 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001029}
1030
Chris Wilson931872f2012-01-16 23:01:13 +00001031static void assert_plane(struct drm_i915_private *dev_priv,
1032 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033{
1034 int reg;
1035 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001036 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037
1038 reg = DSPCNTR(plane);
1039 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001040 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1041 WARN(cur_state != state,
1042 "plane %c assertion failure (expected %s, current %s)\n",
1043 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044}
1045
Chris Wilson931872f2012-01-16 23:01:13 +00001046#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1047#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1048
Jesse Barnesb24e7172011-01-04 15:09:30 -08001049static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1050 enum pipe pipe)
1051{
1052 int reg, i;
1053 u32 val;
1054 int cur_pipe;
1055
Jesse Barnes19ec1352011-02-02 12:28:02 -08001056 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001057 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1058 reg = DSPCNTR(pipe);
1059 val = I915_READ(reg);
1060 WARN((val & DISPLAY_PLANE_ENABLE),
1061 "plane %c assertion failure, should be disabled but not\n",
1062 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001063 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001064 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001065
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 /* Need to check both planes against the pipe */
1067 for (i = 0; i < 2; i++) {
1068 reg = DSPCNTR(i);
1069 val = I915_READ(reg);
1070 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1071 DISPPLANE_SEL_PIPE_SHIFT;
1072 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001073 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1074 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075 }
1076}
1077
Jesse Barnes92f25842011-01-04 15:09:34 -08001078static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1079{
1080 u32 val;
1081 bool enabled;
1082
1083 val = I915_READ(PCH_DREF_CONTROL);
1084 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1085 DREF_SUPERSPREAD_SOURCE_MASK));
1086 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1087}
1088
1089static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1090 enum pipe pipe)
1091{
1092 int reg;
1093 u32 val;
1094 bool enabled;
1095
1096 reg = TRANSCONF(pipe);
1097 val = I915_READ(reg);
1098 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001099 WARN(enabled,
1100 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1101 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001102}
1103
Keith Packard4e634382011-08-06 10:39:45 -07001104static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1105 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001106{
1107 if ((val & DP_PORT_EN) == 0)
1108 return false;
1109
1110 if (HAS_PCH_CPT(dev_priv->dev)) {
1111 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1112 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1113 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1114 return false;
1115 } else {
1116 if ((val & DP_PIPE_MASK) != (pipe << 30))
1117 return false;
1118 }
1119 return true;
1120}
1121
Keith Packard1519b992011-08-06 10:35:34 -07001122static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, u32 val)
1124{
1125 if ((val & PORT_ENABLE) == 0)
1126 return false;
1127
1128 if (HAS_PCH_CPT(dev_priv->dev)) {
1129 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1130 return false;
1131 } else {
1132 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1133 return false;
1134 }
1135 return true;
1136}
1137
1138static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, u32 val)
1140{
1141 if ((val & LVDS_PORT_EN) == 0)
1142 return false;
1143
1144 if (HAS_PCH_CPT(dev_priv->dev)) {
1145 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1146 return false;
1147 } else {
1148 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1149 return false;
1150 }
1151 return true;
1152}
1153
1154static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, u32 val)
1156{
1157 if ((val & ADPA_DAC_ENABLE) == 0)
1158 return false;
1159 if (HAS_PCH_CPT(dev_priv->dev)) {
1160 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1161 return false;
1162 } else {
1163 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1164 return false;
1165 }
1166 return true;
1167}
1168
Jesse Barnes291906f2011-02-02 12:28:03 -08001169static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001170 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001171{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001172 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001173 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001174 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001175 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001176}
1177
1178static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, int reg)
1180{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001181 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001182 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001183 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001184 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001185}
1186
1187static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
1190 int reg;
1191 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001192
Keith Packardf0575e92011-07-25 22:12:43 -07001193 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1194 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1195 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001196
1197 reg = PCH_ADPA;
1198 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001199 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001200 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001202
1203 reg = PCH_LVDS;
1204 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001205 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001206 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001207 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001208
1209 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1210 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1211 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1212}
1213
Jesse Barnesb24e7172011-01-04 15:09:30 -08001214/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001215 * intel_enable_pll - enable a PLL
1216 * @dev_priv: i915 private structure
1217 * @pipe: pipe PLL to enable
1218 *
1219 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1220 * make sure the PLL reg is writable first though, since the panel write
1221 * protect mechanism may be enabled.
1222 *
1223 * Note! This is for pre-ILK only.
1224 */
1225static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1226{
1227 int reg;
1228 u32 val;
1229
1230 /* No really, not for ILK+ */
1231 BUG_ON(dev_priv->info->gen >= 5);
1232
1233 /* PLL is protected by panel, make sure we can write it */
1234 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1235 assert_panel_unlocked(dev_priv, pipe);
1236
1237 reg = DPLL(pipe);
1238 val = I915_READ(reg);
1239 val |= DPLL_VCO_ENABLE;
1240
1241 /* We do this three times for luck */
1242 I915_WRITE(reg, val);
1243 POSTING_READ(reg);
1244 udelay(150); /* wait for warmup */
1245 I915_WRITE(reg, val);
1246 POSTING_READ(reg);
1247 udelay(150); /* wait for warmup */
1248 I915_WRITE(reg, val);
1249 POSTING_READ(reg);
1250 udelay(150); /* wait for warmup */
1251}
1252
1253/**
1254 * intel_disable_pll - disable a PLL
1255 * @dev_priv: i915 private structure
1256 * @pipe: pipe PLL to disable
1257 *
1258 * Disable the PLL for @pipe, making sure the pipe is off first.
1259 *
1260 * Note! This is for pre-ILK only.
1261 */
1262static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1263{
1264 int reg;
1265 u32 val;
1266
1267 /* Don't disable pipe A or pipe A PLLs if needed */
1268 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1269 return;
1270
1271 /* Make sure the pipe isn't still relying on us */
1272 assert_pipe_disabled(dev_priv, pipe);
1273
1274 reg = DPLL(pipe);
1275 val = I915_READ(reg);
1276 val &= ~DPLL_VCO_ENABLE;
1277 I915_WRITE(reg, val);
1278 POSTING_READ(reg);
1279}
1280
1281/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001282 * intel_enable_pch_pll - enable PCH PLL
1283 * @dev_priv: i915 private structure
1284 * @pipe: pipe PLL to enable
1285 *
1286 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1287 * drives the transcoder clock.
1288 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001289static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001290{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001291 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1292 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001293 int reg;
1294 u32 val;
1295
1296 /* PCH only available on ILK+ */
1297 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001298 BUG_ON(pll == NULL);
1299 BUG_ON(pll->refcount == 0);
1300
1301 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1302 pll->pll_reg, pll->active, pll->on,
1303 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001304
1305 /* PCH refclock must be enabled first */
1306 assert_pch_refclk_enabled(dev_priv);
1307
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001308 if (pll->active++ && pll->on) {
1309 assert_pch_pll_enabled(dev_priv, intel_crtc);
1310 return;
1311 }
1312
1313 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1314
1315 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001316 val = I915_READ(reg);
1317 val |= DPLL_VCO_ENABLE;
1318 I915_WRITE(reg, val);
1319 POSTING_READ(reg);
1320 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001321
1322 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001323}
1324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001325static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001326{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001327 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1328 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001329 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001330 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001331
Jesse Barnes92f25842011-01-04 15:09:34 -08001332 /* PCH only available on ILK+ */
1333 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001334 if (pll == NULL)
1335 return;
1336
1337 BUG_ON(pll->refcount == 0);
1338
1339 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1340 pll->pll_reg, pll->active, pll->on,
1341 intel_crtc->base.base.id);
1342
1343 BUG_ON(pll->active == 0);
1344 if (--pll->active) {
1345 assert_pch_pll_enabled(dev_priv, intel_crtc);
1346 return;
1347 }
1348
1349 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001350
1351 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001352 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001353
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001354 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001355 val = I915_READ(reg);
1356 val &= ~DPLL_VCO_ENABLE;
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001360
1361 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001362}
1363
Jesse Barnes040484a2011-01-03 12:14:26 -08001364static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
1367 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001368 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001369 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001370
1371 /* PCH only available on ILK+ */
1372 BUG_ON(dev_priv->info->gen < 5);
1373
1374 /* Make sure PCH DPLL is enabled */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001375 assert_pch_pll_enabled(dev_priv, to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001376
1377 /* FDI must be feeding us bits for PCH ports */
1378 assert_fdi_tx_enabled(dev_priv, pipe);
1379 assert_fdi_rx_enabled(dev_priv, pipe);
1380
1381 reg = TRANSCONF(pipe);
1382 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001383 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001384
1385 if (HAS_PCH_IBX(dev_priv->dev)) {
1386 /*
1387 * make the BPC in transcoder be consistent with
1388 * that in pipeconf reg.
1389 */
1390 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001391 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001392 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001393
1394 val &= ~TRANS_INTERLACE_MASK;
1395 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001396 if (HAS_PCH_IBX(dev_priv->dev) &&
1397 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1398 val |= TRANS_LEGACY_INTERLACED_ILK;
1399 else
1400 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001401 else
1402 val |= TRANS_PROGRESSIVE;
1403
Jesse Barnes040484a2011-01-03 12:14:26 -08001404 I915_WRITE(reg, val | TRANS_ENABLE);
1405 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1406 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1407}
1408
1409static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1410 enum pipe pipe)
1411{
1412 int reg;
1413 u32 val;
1414
1415 /* FDI relies on the transcoder */
1416 assert_fdi_tx_disabled(dev_priv, pipe);
1417 assert_fdi_rx_disabled(dev_priv, pipe);
1418
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 /* Ports must be off as well */
1420 assert_pch_ports_disabled(dev_priv, pipe);
1421
Jesse Barnes040484a2011-01-03 12:14:26 -08001422 reg = TRANSCONF(pipe);
1423 val = I915_READ(reg);
1424 val &= ~TRANS_ENABLE;
1425 I915_WRITE(reg, val);
1426 /* wait for PCH transcoder off, transcoder state */
1427 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001428 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001429}
1430
Jesse Barnes92f25842011-01-04 15:09:34 -08001431/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001432 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001433 * @dev_priv: i915 private structure
1434 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001435 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001436 *
1437 * Enable @pipe, making sure that various hardware specific requirements
1438 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1439 *
1440 * @pipe should be %PIPE_A or %PIPE_B.
1441 *
1442 * Will wait until the pipe is actually running (i.e. first vblank) before
1443 * returning.
1444 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001445static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1446 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001447{
1448 int reg;
1449 u32 val;
1450
1451 /*
1452 * A pipe without a PLL won't actually be able to drive bits from
1453 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1454 * need the check.
1455 */
1456 if (!HAS_PCH_SPLIT(dev_priv->dev))
1457 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001458 else {
1459 if (pch_port) {
1460 /* if driving the PCH, we need FDI enabled */
1461 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1462 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1463 }
1464 /* FIXME: assert CPU port conditions for SNB+ */
1465 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001466
1467 reg = PIPECONF(pipe);
1468 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001469 if (val & PIPECONF_ENABLE)
1470 return;
1471
1472 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001473 intel_wait_for_vblank(dev_priv->dev, pipe);
1474}
1475
1476/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001477 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001478 * @dev_priv: i915 private structure
1479 * @pipe: pipe to disable
1480 *
1481 * Disable @pipe, making sure that various hardware specific requirements
1482 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1483 *
1484 * @pipe should be %PIPE_A or %PIPE_B.
1485 *
1486 * Will wait until the pipe has shut down before returning.
1487 */
1488static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1489 enum pipe pipe)
1490{
1491 int reg;
1492 u32 val;
1493
1494 /*
1495 * Make sure planes won't keep trying to pump pixels to us,
1496 * or we might hang the display.
1497 */
1498 assert_planes_disabled(dev_priv, pipe);
1499
1500 /* Don't disable pipe A or pipe A PLLs if needed */
1501 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1502 return;
1503
1504 reg = PIPECONF(pipe);
1505 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001506 if ((val & PIPECONF_ENABLE) == 0)
1507 return;
1508
1509 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001510 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1511}
1512
Keith Packardd74362c2011-07-28 14:47:14 -07001513/*
1514 * Plane regs are double buffered, going from enabled->disabled needs a
1515 * trigger in order to latch. The display address reg provides this.
1516 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001517void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001518 enum plane plane)
1519{
1520 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1521 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1522}
1523
Jesse Barnesb24e7172011-01-04 15:09:30 -08001524/**
1525 * intel_enable_plane - enable a display plane on a given pipe
1526 * @dev_priv: i915 private structure
1527 * @plane: plane to enable
1528 * @pipe: pipe being fed
1529 *
1530 * Enable @plane on @pipe, making sure that @pipe is running first.
1531 */
1532static void intel_enable_plane(struct drm_i915_private *dev_priv,
1533 enum plane plane, enum pipe pipe)
1534{
1535 int reg;
1536 u32 val;
1537
1538 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1539 assert_pipe_enabled(dev_priv, pipe);
1540
1541 reg = DSPCNTR(plane);
1542 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001543 if (val & DISPLAY_PLANE_ENABLE)
1544 return;
1545
1546 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001547 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001548 intel_wait_for_vblank(dev_priv->dev, pipe);
1549}
1550
Jesse Barnesb24e7172011-01-04 15:09:30 -08001551/**
1552 * intel_disable_plane - disable a display plane
1553 * @dev_priv: i915 private structure
1554 * @plane: plane to disable
1555 * @pipe: pipe consuming the data
1556 *
1557 * Disable @plane; should be an independent operation.
1558 */
1559static void intel_disable_plane(struct drm_i915_private *dev_priv,
1560 enum plane plane, enum pipe pipe)
1561{
1562 int reg;
1563 u32 val;
1564
1565 reg = DSPCNTR(plane);
1566 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001567 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1568 return;
1569
1570 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001571 intel_flush_display_plane(dev_priv, plane);
1572 intel_wait_for_vblank(dev_priv->dev, pipe);
1573}
1574
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001575static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001576 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001577{
1578 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001579 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001580 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001581 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001582 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001583}
1584
1585static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1586 enum pipe pipe, int reg)
1587{
1588 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001589 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001590 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1591 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001592 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001593 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001594}
1595
1596/* Disable any ports connected to this transcoder */
1597static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1598 enum pipe pipe)
1599{
1600 u32 reg, val;
1601
1602 val = I915_READ(PCH_PP_CONTROL);
1603 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1604
Keith Packardf0575e92011-07-25 22:12:43 -07001605 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1606 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1607 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001608
1609 reg = PCH_ADPA;
1610 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001611 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001612 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1613
1614 reg = PCH_LVDS;
1615 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001616 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1617 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001618 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1619 POSTING_READ(reg);
1620 udelay(100);
1621 }
1622
1623 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1624 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1625 disable_pch_hdmi(dev_priv, pipe, HDMID);
1626}
1627
Chris Wilson127bd2a2010-07-23 23:32:05 +01001628int
Chris Wilson48b956c2010-09-14 12:50:34 +01001629intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001630 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001631 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001632{
Chris Wilsonce453d82011-02-21 14:43:56 +00001633 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001634 u32 alignment;
1635 int ret;
1636
Chris Wilson05394f32010-11-08 19:18:58 +00001637 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001638 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001639 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1640 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001641 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001642 alignment = 4 * 1024;
1643 else
1644 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001645 break;
1646 case I915_TILING_X:
1647 /* pin() will align the object as required by fence */
1648 alignment = 0;
1649 break;
1650 case I915_TILING_Y:
1651 /* FIXME: Is this true? */
1652 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1653 return -EINVAL;
1654 default:
1655 BUG();
1656 }
1657
Chris Wilsonce453d82011-02-21 14:43:56 +00001658 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001659 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001660 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001661 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001662
1663 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1664 * fence, whereas 965+ only requires a fence if using
1665 * framebuffer compression. For simplicity, we always install
1666 * a fence as the cost is not that onerous.
1667 */
Chris Wilson06d98132012-04-17 15:31:24 +01001668 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001669 if (ret)
1670 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001671
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001672 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001673
Chris Wilsonce453d82011-02-21 14:43:56 +00001674 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001675 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001676
1677err_unpin:
1678 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001679err_interruptible:
1680 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001681 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001682}
1683
Chris Wilson1690e1e2011-12-14 13:57:08 +01001684void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1685{
1686 i915_gem_object_unpin_fence(obj);
1687 i915_gem_object_unpin(obj);
1688}
1689
Jesse Barnes17638cd2011-06-24 12:19:23 -07001690static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1691 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001692{
1693 struct drm_device *dev = crtc->dev;
1694 struct drm_i915_private *dev_priv = dev->dev_private;
1695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1696 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001697 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001698 int plane = intel_crtc->plane;
1699 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001700 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001701 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001702
1703 switch (plane) {
1704 case 0:
1705 case 1:
1706 break;
1707 default:
1708 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1709 return -EINVAL;
1710 }
1711
1712 intel_fb = to_intel_framebuffer(fb);
1713 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001714
Chris Wilson5eddb702010-09-11 13:48:45 +01001715 reg = DSPCNTR(plane);
1716 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001717 /* Mask out pixel format bits in case we change it */
1718 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1719 switch (fb->bits_per_pixel) {
1720 case 8:
1721 dspcntr |= DISPPLANE_8BPP;
1722 break;
1723 case 16:
1724 if (fb->depth == 15)
1725 dspcntr |= DISPPLANE_15_16BPP;
1726 else
1727 dspcntr |= DISPPLANE_16BPP;
1728 break;
1729 case 24:
1730 case 32:
1731 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1732 break;
1733 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001734 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001735 return -EINVAL;
1736 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001737 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001738 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001739 dspcntr |= DISPPLANE_TILED;
1740 else
1741 dspcntr &= ~DISPPLANE_TILED;
1742 }
1743
Chris Wilson5eddb702010-09-11 13:48:45 +01001744 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001745
Chris Wilson05394f32010-11-08 19:18:58 +00001746 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001747 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001748
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001749 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001750 Start, Offset, x, y, fb->pitches[0]);
1751 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001752 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07001753 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01001754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1755 I915_WRITE(DSPADDR(plane), Offset);
1756 } else
1757 I915_WRITE(DSPADDR(plane), Start + Offset);
1758 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001759
Jesse Barnes17638cd2011-06-24 12:19:23 -07001760 return 0;
1761}
1762
1763static int ironlake_update_plane(struct drm_crtc *crtc,
1764 struct drm_framebuffer *fb, int x, int y)
1765{
1766 struct drm_device *dev = crtc->dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1769 struct intel_framebuffer *intel_fb;
1770 struct drm_i915_gem_object *obj;
1771 int plane = intel_crtc->plane;
1772 unsigned long Start, Offset;
1773 u32 dspcntr;
1774 u32 reg;
1775
1776 switch (plane) {
1777 case 0:
1778 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001779 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001780 break;
1781 default:
1782 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1783 return -EINVAL;
1784 }
1785
1786 intel_fb = to_intel_framebuffer(fb);
1787 obj = intel_fb->obj;
1788
1789 reg = DSPCNTR(plane);
1790 dspcntr = I915_READ(reg);
1791 /* Mask out pixel format bits in case we change it */
1792 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1793 switch (fb->bits_per_pixel) {
1794 case 8:
1795 dspcntr |= DISPPLANE_8BPP;
1796 break;
1797 case 16:
1798 if (fb->depth != 16)
1799 return -EINVAL;
1800
1801 dspcntr |= DISPPLANE_16BPP;
1802 break;
1803 case 24:
1804 case 32:
1805 if (fb->depth == 24)
1806 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1807 else if (fb->depth == 30)
1808 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1809 else
1810 return -EINVAL;
1811 break;
1812 default:
1813 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
1814 return -EINVAL;
1815 }
1816
1817 if (obj->tiling_mode != I915_TILING_NONE)
1818 dspcntr |= DISPPLANE_TILED;
1819 else
1820 dspcntr &= ~DISPPLANE_TILED;
1821
1822 /* must disable */
1823 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1824
1825 I915_WRITE(reg, dspcntr);
1826
1827 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001828 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001829
1830 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001831 Start, Offset, x, y, fb->pitches[0]);
1832 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07001833 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001834 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1835 I915_WRITE(DSPADDR(plane), Offset);
1836 POSTING_READ(reg);
1837
1838 return 0;
1839}
1840
1841/* Assume fb object is pinned & idle & fenced and just update base pointers */
1842static int
1843intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1844 int x, int y, enum mode_set_atomic state)
1845{
1846 struct drm_device *dev = crtc->dev;
1847 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001848
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001849 if (dev_priv->display.disable_fbc)
1850 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001851 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001852
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001853 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07001854}
1855
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001856static int
Chris Wilson14667a42012-04-03 17:58:35 +01001857intel_finish_fb(struct drm_framebuffer *old_fb)
1858{
1859 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1860 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1861 bool was_interruptible = dev_priv->mm.interruptible;
1862 int ret;
1863
1864 wait_event(dev_priv->pending_flip_queue,
1865 atomic_read(&dev_priv->mm.wedged) ||
1866 atomic_read(&obj->pending_flip) == 0);
1867
1868 /* Big Hammer, we also need to ensure that any pending
1869 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1870 * current scanout is retired before unpinning the old
1871 * framebuffer.
1872 *
1873 * This should only fail upon a hung GPU, in which case we
1874 * can safely continue.
1875 */
1876 dev_priv->mm.interruptible = false;
1877 ret = i915_gem_object_finish_gpu(obj);
1878 dev_priv->mm.interruptible = was_interruptible;
1879
1880 return ret;
1881}
1882
1883static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001884intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1885 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001886{
1887 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001888 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08001889 struct drm_i915_master_private *master_priv;
1890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001891 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001892
1893 /* no fb bound */
1894 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07001895 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001896 return 0;
1897 }
1898
Chris Wilson265db952010-09-20 15:41:01 +01001899 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001900 case 0:
1901 case 1:
1902 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07001903 case 2:
1904 if (IS_IVYBRIDGE(dev))
1905 break;
1906 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001907 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07001908 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001909 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001910 }
1911
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001912 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001913 ret = intel_pin_and_fence_fb_obj(dev,
1914 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001915 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001916 if (ret != 0) {
1917 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07001918 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001919 return ret;
1920 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001921
Chris Wilson14667a42012-04-03 17:58:35 +01001922 if (old_fb)
1923 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01001924
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001925 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001926 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01001927 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001928 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07001929 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001930 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001931 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001932
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001933 if (old_fb) {
1934 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001935 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001936 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001937
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001938 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001939 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001940
1941 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001942 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001943
1944 master_priv = dev->primary->master->driver_priv;
1945 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001946 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001947
Chris Wilson265db952010-09-20 15:41:01 +01001948 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001949 master_priv->sarea_priv->pipeB_x = x;
1950 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001951 } else {
1952 master_priv->sarea_priv->pipeA_x = x;
1953 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001954 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001955
1956 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001957}
1958
Chris Wilson5eddb702010-09-11 13:48:45 +01001959static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001960{
1961 struct drm_device *dev = crtc->dev;
1962 struct drm_i915_private *dev_priv = dev->dev_private;
1963 u32 dpa_ctl;
1964
Zhao Yakui28c97732009-10-09 11:39:41 +08001965 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001966 dpa_ctl = I915_READ(DP_A);
1967 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1968
1969 if (clock < 200000) {
1970 u32 temp;
1971 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1972 /* workaround for 160Mhz:
1973 1) program 0x4600c bits 15:0 = 0x8124
1974 2) program 0x46010 bit 0 = 1
1975 3) program 0x46034 bit 24 = 1
1976 4) program 0x64000 bit 14 = 1
1977 */
1978 temp = I915_READ(0x4600c);
1979 temp &= 0xffff0000;
1980 I915_WRITE(0x4600c, temp | 0x8124);
1981
1982 temp = I915_READ(0x46010);
1983 I915_WRITE(0x46010, temp | 1);
1984
1985 temp = I915_READ(0x46034);
1986 I915_WRITE(0x46034, temp | (1 << 24));
1987 } else {
1988 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1989 }
1990 I915_WRITE(DP_A, dpa_ctl);
1991
Chris Wilson5eddb702010-09-11 13:48:45 +01001992 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001993 udelay(500);
1994}
1995
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08001996static void intel_fdi_normal_train(struct drm_crtc *crtc)
1997{
1998 struct drm_device *dev = crtc->dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2001 int pipe = intel_crtc->pipe;
2002 u32 reg, temp;
2003
2004 /* enable normal train */
2005 reg = FDI_TX_CTL(pipe);
2006 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002007 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002008 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2009 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002010 } else {
2011 temp &= ~FDI_LINK_TRAIN_NONE;
2012 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002013 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002014 I915_WRITE(reg, temp);
2015
2016 reg = FDI_RX_CTL(pipe);
2017 temp = I915_READ(reg);
2018 if (HAS_PCH_CPT(dev)) {
2019 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2020 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2021 } else {
2022 temp &= ~FDI_LINK_TRAIN_NONE;
2023 temp |= FDI_LINK_TRAIN_NONE;
2024 }
2025 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2026
2027 /* wait one idle pattern time */
2028 POSTING_READ(reg);
2029 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002030
2031 /* IVB wants error correction enabled */
2032 if (IS_IVYBRIDGE(dev))
2033 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2034 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002035}
2036
Jesse Barnes291427f2011-07-29 12:42:37 -07002037static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2038{
2039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 u32 flags = I915_READ(SOUTH_CHICKEN1);
2041
2042 flags |= FDI_PHASE_SYNC_OVR(pipe);
2043 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2044 flags |= FDI_PHASE_SYNC_EN(pipe);
2045 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2046 POSTING_READ(SOUTH_CHICKEN1);
2047}
2048
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002049/* The FDI link training functions for ILK/Ibexpeak. */
2050static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2051{
2052 struct drm_device *dev = crtc->dev;
2053 struct drm_i915_private *dev_priv = dev->dev_private;
2054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2055 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002056 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002057 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002058
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002059 /* FDI needs bits from pipe & plane first */
2060 assert_pipe_enabled(dev_priv, pipe);
2061 assert_plane_enabled(dev_priv, plane);
2062
Adam Jacksone1a44742010-06-25 15:32:14 -04002063 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2064 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002065 reg = FDI_RX_IMR(pipe);
2066 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002067 temp &= ~FDI_RX_SYMBOL_LOCK;
2068 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002069 I915_WRITE(reg, temp);
2070 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002071 udelay(150);
2072
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002073 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 reg = FDI_TX_CTL(pipe);
2075 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002076 temp &= ~(7 << 19);
2077 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002078 temp &= ~FDI_LINK_TRAIN_NONE;
2079 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002080 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002081
Chris Wilson5eddb702010-09-11 13:48:45 +01002082 reg = FDI_RX_CTL(pipe);
2083 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002084 temp &= ~FDI_LINK_TRAIN_NONE;
2085 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2087
2088 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002089 udelay(150);
2090
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002091 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002092 if (HAS_PCH_IBX(dev)) {
2093 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2094 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2095 FDI_RX_PHASE_SYNC_POINTER_EN);
2096 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002097
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002099 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002100 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002101 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2102
2103 if ((temp & FDI_RX_BIT_LOCK)) {
2104 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002105 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002106 break;
2107 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002108 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002109 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002111
2112 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002113 reg = FDI_TX_CTL(pipe);
2114 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002115 temp &= ~FDI_LINK_TRAIN_NONE;
2116 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002118
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 reg = FDI_RX_CTL(pipe);
2120 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002121 temp &= ~FDI_LINK_TRAIN_NONE;
2122 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 I915_WRITE(reg, temp);
2124
2125 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002126 udelay(150);
2127
Chris Wilson5eddb702010-09-11 13:48:45 +01002128 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002129 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002131 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2132
2133 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002135 DRM_DEBUG_KMS("FDI train 2 done.\n");
2136 break;
2137 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002138 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002139 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002141
2142 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002143
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002144}
2145
Akshay Joshi0206e352011-08-16 15:34:10 -04002146static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002147 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2148 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2149 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2150 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2151};
2152
2153/* The FDI link training functions for SNB/Cougarpoint. */
2154static void gen6_fdi_link_train(struct drm_crtc *crtc)
2155{
2156 struct drm_device *dev = crtc->dev;
2157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2159 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002160 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002161
Adam Jacksone1a44742010-06-25 15:32:14 -04002162 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2163 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002164 reg = FDI_RX_IMR(pipe);
2165 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002166 temp &= ~FDI_RX_SYMBOL_LOCK;
2167 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002168 I915_WRITE(reg, temp);
2169
2170 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002171 udelay(150);
2172
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002173 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002174 reg = FDI_TX_CTL(pipe);
2175 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002176 temp &= ~(7 << 19);
2177 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002178 temp &= ~FDI_LINK_TRAIN_NONE;
2179 temp |= FDI_LINK_TRAIN_PATTERN_1;
2180 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2181 /* SNB-B */
2182 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002183 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002184
Chris Wilson5eddb702010-09-11 13:48:45 +01002185 reg = FDI_RX_CTL(pipe);
2186 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002187 if (HAS_PCH_CPT(dev)) {
2188 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2189 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2190 } else {
2191 temp &= ~FDI_LINK_TRAIN_NONE;
2192 temp |= FDI_LINK_TRAIN_PATTERN_1;
2193 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2195
2196 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002197 udelay(150);
2198
Jesse Barnes291427f2011-07-29 12:42:37 -07002199 if (HAS_PCH_CPT(dev))
2200 cpt_phase_pointer_enable(dev, pipe);
2201
Akshay Joshi0206e352011-08-16 15:34:10 -04002202 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002203 reg = FDI_TX_CTL(pipe);
2204 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002205 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2206 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 I915_WRITE(reg, temp);
2208
2209 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002210 udelay(500);
2211
Sean Paulfa37d392012-03-02 12:53:39 -05002212 for (retry = 0; retry < 5; retry++) {
2213 reg = FDI_RX_IIR(pipe);
2214 temp = I915_READ(reg);
2215 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2216 if (temp & FDI_RX_BIT_LOCK) {
2217 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2218 DRM_DEBUG_KMS("FDI train 1 done.\n");
2219 break;
2220 }
2221 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002222 }
Sean Paulfa37d392012-03-02 12:53:39 -05002223 if (retry < 5)
2224 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002225 }
2226 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002227 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002228
2229 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 reg = FDI_TX_CTL(pipe);
2231 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002232 temp &= ~FDI_LINK_TRAIN_NONE;
2233 temp |= FDI_LINK_TRAIN_PATTERN_2;
2234 if (IS_GEN6(dev)) {
2235 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2236 /* SNB-B */
2237 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2238 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002240
Chris Wilson5eddb702010-09-11 13:48:45 +01002241 reg = FDI_RX_CTL(pipe);
2242 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002243 if (HAS_PCH_CPT(dev)) {
2244 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2245 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2246 } else {
2247 temp &= ~FDI_LINK_TRAIN_NONE;
2248 temp |= FDI_LINK_TRAIN_PATTERN_2;
2249 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002250 I915_WRITE(reg, temp);
2251
2252 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002253 udelay(150);
2254
Akshay Joshi0206e352011-08-16 15:34:10 -04002255 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002256 reg = FDI_TX_CTL(pipe);
2257 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002258 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2259 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 I915_WRITE(reg, temp);
2261
2262 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002263 udelay(500);
2264
Sean Paulfa37d392012-03-02 12:53:39 -05002265 for (retry = 0; retry < 5; retry++) {
2266 reg = FDI_RX_IIR(pipe);
2267 temp = I915_READ(reg);
2268 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2269 if (temp & FDI_RX_SYMBOL_LOCK) {
2270 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2271 DRM_DEBUG_KMS("FDI train 2 done.\n");
2272 break;
2273 }
2274 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002275 }
Sean Paulfa37d392012-03-02 12:53:39 -05002276 if (retry < 5)
2277 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002278 }
2279 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002280 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002281
2282 DRM_DEBUG_KMS("FDI train done.\n");
2283}
2284
Jesse Barnes357555c2011-04-28 15:09:55 -07002285/* Manual link training for Ivy Bridge A0 parts */
2286static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2287{
2288 struct drm_device *dev = crtc->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291 int pipe = intel_crtc->pipe;
2292 u32 reg, temp, i;
2293
2294 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2295 for train result */
2296 reg = FDI_RX_IMR(pipe);
2297 temp = I915_READ(reg);
2298 temp &= ~FDI_RX_SYMBOL_LOCK;
2299 temp &= ~FDI_RX_BIT_LOCK;
2300 I915_WRITE(reg, temp);
2301
2302 POSTING_READ(reg);
2303 udelay(150);
2304
2305 /* enable CPU FDI TX and PCH FDI RX */
2306 reg = FDI_TX_CTL(pipe);
2307 temp = I915_READ(reg);
2308 temp &= ~(7 << 19);
2309 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2310 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2311 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2312 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2313 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002314 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002315 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2316
2317 reg = FDI_RX_CTL(pipe);
2318 temp = I915_READ(reg);
2319 temp &= ~FDI_LINK_TRAIN_AUTO;
2320 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2321 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002322 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002323 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2324
2325 POSTING_READ(reg);
2326 udelay(150);
2327
Jesse Barnes291427f2011-07-29 12:42:37 -07002328 if (HAS_PCH_CPT(dev))
2329 cpt_phase_pointer_enable(dev, pipe);
2330
Akshay Joshi0206e352011-08-16 15:34:10 -04002331 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002332 reg = FDI_TX_CTL(pipe);
2333 temp = I915_READ(reg);
2334 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2335 temp |= snb_b_fdi_train_param[i];
2336 I915_WRITE(reg, temp);
2337
2338 POSTING_READ(reg);
2339 udelay(500);
2340
2341 reg = FDI_RX_IIR(pipe);
2342 temp = I915_READ(reg);
2343 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2344
2345 if (temp & FDI_RX_BIT_LOCK ||
2346 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2347 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2348 DRM_DEBUG_KMS("FDI train 1 done.\n");
2349 break;
2350 }
2351 }
2352 if (i == 4)
2353 DRM_ERROR("FDI train 1 fail!\n");
2354
2355 /* Train 2 */
2356 reg = FDI_TX_CTL(pipe);
2357 temp = I915_READ(reg);
2358 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2359 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2360 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2361 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2362 I915_WRITE(reg, temp);
2363
2364 reg = FDI_RX_CTL(pipe);
2365 temp = I915_READ(reg);
2366 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2367 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2368 I915_WRITE(reg, temp);
2369
2370 POSTING_READ(reg);
2371 udelay(150);
2372
Akshay Joshi0206e352011-08-16 15:34:10 -04002373 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002374 reg = FDI_TX_CTL(pipe);
2375 temp = I915_READ(reg);
2376 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2377 temp |= snb_b_fdi_train_param[i];
2378 I915_WRITE(reg, temp);
2379
2380 POSTING_READ(reg);
2381 udelay(500);
2382
2383 reg = FDI_RX_IIR(pipe);
2384 temp = I915_READ(reg);
2385 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2386
2387 if (temp & FDI_RX_SYMBOL_LOCK) {
2388 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2389 DRM_DEBUG_KMS("FDI train 2 done.\n");
2390 break;
2391 }
2392 }
2393 if (i == 4)
2394 DRM_ERROR("FDI train 2 fail!\n");
2395
2396 DRM_DEBUG_KMS("FDI train done.\n");
2397}
2398
2399static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002400{
2401 struct drm_device *dev = crtc->dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2404 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002406
Jesse Barnesc64e3112010-09-10 11:27:03 -07002407 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2409 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002410
Jesse Barnes0e23b992010-09-10 11:10:00 -07002411 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = FDI_RX_CTL(pipe);
2413 temp = I915_READ(reg);
2414 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002415 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2417 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2418
2419 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002420 udelay(200);
2421
2422 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 temp = I915_READ(reg);
2424 I915_WRITE(reg, temp | FDI_PCDCLK);
2425
2426 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002427 udelay(200);
2428
2429 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002432 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2434
2435 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002436 udelay(100);
2437 }
2438}
2439
Jesse Barnes291427f2011-07-29 12:42:37 -07002440static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2441{
2442 struct drm_i915_private *dev_priv = dev->dev_private;
2443 u32 flags = I915_READ(SOUTH_CHICKEN1);
2444
2445 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2446 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2447 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2448 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2449 POSTING_READ(SOUTH_CHICKEN1);
2450}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002451static void ironlake_fdi_disable(struct drm_crtc *crtc)
2452{
2453 struct drm_device *dev = crtc->dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
2455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456 int pipe = intel_crtc->pipe;
2457 u32 reg, temp;
2458
2459 /* disable CPU FDI tx and PCH FDI rx */
2460 reg = FDI_TX_CTL(pipe);
2461 temp = I915_READ(reg);
2462 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2463 POSTING_READ(reg);
2464
2465 reg = FDI_RX_CTL(pipe);
2466 temp = I915_READ(reg);
2467 temp &= ~(0x7 << 16);
2468 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2469 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2470
2471 POSTING_READ(reg);
2472 udelay(100);
2473
2474 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002475 if (HAS_PCH_IBX(dev)) {
2476 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002477 I915_WRITE(FDI_RX_CHICKEN(pipe),
2478 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002479 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002480 } else if (HAS_PCH_CPT(dev)) {
2481 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002482 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002483
2484 /* still set train pattern 1 */
2485 reg = FDI_TX_CTL(pipe);
2486 temp = I915_READ(reg);
2487 temp &= ~FDI_LINK_TRAIN_NONE;
2488 temp |= FDI_LINK_TRAIN_PATTERN_1;
2489 I915_WRITE(reg, temp);
2490
2491 reg = FDI_RX_CTL(pipe);
2492 temp = I915_READ(reg);
2493 if (HAS_PCH_CPT(dev)) {
2494 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2495 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2496 } else {
2497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
2499 }
2500 /* BPC in FDI rx is consistent with that in PIPECONF */
2501 temp &= ~(0x07 << 16);
2502 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2503 I915_WRITE(reg, temp);
2504
2505 POSTING_READ(reg);
2506 udelay(100);
2507}
2508
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002509static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2510{
Chris Wilson0f911282012-04-17 10:05:38 +01002511 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002512
2513 if (crtc->fb == NULL)
2514 return;
2515
Chris Wilson0f911282012-04-17 10:05:38 +01002516 mutex_lock(&dev->struct_mutex);
2517 intel_finish_fb(crtc->fb);
2518 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002519}
2520
Jesse Barnes040484a2011-01-03 12:14:26 -08002521static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2522{
2523 struct drm_device *dev = crtc->dev;
2524 struct drm_mode_config *mode_config = &dev->mode_config;
2525 struct intel_encoder *encoder;
2526
2527 /*
2528 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2529 * must be driven by its own crtc; no sharing is possible.
2530 */
2531 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2532 if (encoder->base.crtc != crtc)
2533 continue;
2534
2535 switch (encoder->type) {
2536 case INTEL_OUTPUT_EDP:
2537 if (!intel_encoder_is_pch_edp(&encoder->base))
2538 return false;
2539 continue;
2540 }
2541 }
2542
2543 return true;
2544}
2545
Jesse Barnesf67a5592011-01-05 10:31:48 -08002546/*
2547 * Enable PCH resources required for PCH ports:
2548 * - PCH PLLs
2549 * - FDI training & RX/TX
2550 * - update transcoder timings
2551 * - DP transcoding bits
2552 * - transcoder
2553 */
2554static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002555{
2556 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002557 struct drm_i915_private *dev_priv = dev->dev_private;
2558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2559 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002560 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002561
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002562 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002563 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002564
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002565 intel_enable_pch_pll(intel_crtc);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002566
2567 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002568 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002569
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002570 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002571 switch (pipe) {
2572 default:
2573 case 0:
2574 temp |= TRANSA_DPLL_ENABLE;
2575 sel = TRANSA_DPLLB_SEL;
2576 break;
2577 case 1:
2578 temp |= TRANSB_DPLL_ENABLE;
2579 sel = TRANSB_DPLLB_SEL;
2580 break;
2581 case 2:
2582 temp |= TRANSC_DPLL_ENABLE;
2583 sel = TRANSC_DPLLB_SEL;
2584 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002585 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002586 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2587 temp |= sel;
2588 else
2589 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002590 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002591 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002592
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002593 /* set transcoder timing, panel must allow it */
2594 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2596 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2597 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2598
2599 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2600 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2601 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002602 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002603
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002604 intel_fdi_normal_train(crtc);
2605
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002606 /* For PCH DP, enable TRANS_DP_CTL */
2607 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002608 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2609 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002610 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 reg = TRANS_DP_CTL(pipe);
2612 temp = I915_READ(reg);
2613 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002614 TRANS_DP_SYNC_MASK |
2615 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 temp |= (TRANS_DP_OUTPUT_ENABLE |
2617 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002618 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002619
2620 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002622 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002624
2625 switch (intel_trans_dp_port_sel(crtc)) {
2626 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002628 break;
2629 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002631 break;
2632 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002633 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002634 break;
2635 default:
2636 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002638 break;
2639 }
2640
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002642 }
2643
Jesse Barnes040484a2011-01-03 12:14:26 -08002644 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002645}
2646
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002647static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
2648{
2649 struct intel_pch_pll *pll = intel_crtc->pch_pll;
2650
2651 if (pll == NULL)
2652 return;
2653
2654 if (pll->refcount == 0) {
2655 WARN(1, "bad PCH PLL refcount\n");
2656 return;
2657 }
2658
2659 --pll->refcount;
2660 intel_crtc->pch_pll = NULL;
2661}
2662
2663static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
2664{
2665 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
2666 struct intel_pch_pll *pll;
2667 int i;
2668
2669 pll = intel_crtc->pch_pll;
2670 if (pll) {
2671 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
2672 intel_crtc->base.base.id, pll->pll_reg);
2673 goto prepare;
2674 }
2675
2676 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2677 pll = &dev_priv->pch_plls[i];
2678
2679 /* Only want to check enabled timings first */
2680 if (pll->refcount == 0)
2681 continue;
2682
2683 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
2684 fp == I915_READ(pll->fp0_reg)) {
2685 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
2686 intel_crtc->base.base.id,
2687 pll->pll_reg, pll->refcount, pll->active);
2688
2689 goto found;
2690 }
2691 }
2692
2693 /* Ok no matching timings, maybe there's a free one? */
2694 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2695 pll = &dev_priv->pch_plls[i];
2696 if (pll->refcount == 0) {
2697 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
2698 intel_crtc->base.base.id, pll->pll_reg);
2699 goto found;
2700 }
2701 }
2702
2703 return NULL;
2704
2705found:
2706 intel_crtc->pch_pll = pll;
2707 pll->refcount++;
2708 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
2709prepare: /* separate function? */
2710 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002711
Chris Wilsone04c7352012-05-02 20:43:56 +01002712 /* Wait for the clocks to stabilize before rewriting the regs */
2713 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002714 POSTING_READ(pll->pll_reg);
2715 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01002716
2717 I915_WRITE(pll->fp0_reg, fp);
2718 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002719 pll->on = false;
2720 return pll;
2721}
2722
Jesse Barnesd4270e52011-10-11 10:43:02 -07002723void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2724{
2725 struct drm_i915_private *dev_priv = dev->dev_private;
2726 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2727 u32 temp;
2728
2729 temp = I915_READ(dslreg);
2730 udelay(500);
2731 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2732 /* Without this, mode sets may fail silently on FDI */
2733 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2734 udelay(250);
2735 I915_WRITE(tc2reg, 0);
2736 if (wait_for(I915_READ(dslreg) != temp, 5))
2737 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2738 }
2739}
2740
Jesse Barnesf67a5592011-01-05 10:31:48 -08002741static void ironlake_crtc_enable(struct drm_crtc *crtc)
2742{
2743 struct drm_device *dev = crtc->dev;
2744 struct drm_i915_private *dev_priv = dev->dev_private;
2745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2746 int pipe = intel_crtc->pipe;
2747 int plane = intel_crtc->plane;
2748 u32 temp;
2749 bool is_pch_port;
2750
2751 if (intel_crtc->active)
2752 return;
2753
2754 intel_crtc->active = true;
2755 intel_update_watermarks(dev);
2756
2757 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2758 temp = I915_READ(PCH_LVDS);
2759 if ((temp & LVDS_PORT_EN) == 0)
2760 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2761 }
2762
2763 is_pch_port = intel_crtc_driving_pch(crtc);
2764
2765 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002766 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002767 else
2768 ironlake_fdi_disable(crtc);
2769
2770 /* Enable panel fitting for LVDS */
2771 if (dev_priv->pch_pf_size &&
2772 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2773 /* Force use of hard-coded filter coefficients
2774 * as some pre-programmed values are broken,
2775 * e.g. x201.
2776 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002777 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2778 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2779 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002780 }
2781
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02002782 /*
2783 * On ILK+ LUT must be loaded before the pipe is running but with
2784 * clocks enabled
2785 */
2786 intel_crtc_load_lut(crtc);
2787
Jesse Barnesf67a5592011-01-05 10:31:48 -08002788 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2789 intel_enable_plane(dev_priv, plane, pipe);
2790
2791 if (is_pch_port)
2792 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002793
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002794 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002795 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002796 mutex_unlock(&dev->struct_mutex);
2797
Chris Wilson6b383a72010-09-13 13:54:26 +01002798 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002799}
2800
2801static void ironlake_crtc_disable(struct drm_crtc *crtc)
2802{
2803 struct drm_device *dev = crtc->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2806 int pipe = intel_crtc->pipe;
2807 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002809
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002810 if (!intel_crtc->active)
2811 return;
2812
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002813 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002814 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002815 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002816
Jesse Barnesb24e7172011-01-04 15:09:30 -08002817 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002818
Chris Wilson973d04f2011-07-08 12:22:37 +01002819 if (dev_priv->cfb_plane == plane)
2820 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002821
Jesse Barnesb24e7172011-01-04 15:09:30 -08002822 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002823
Jesse Barnes6be4a602010-09-10 10:26:01 -07002824 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002825 I915_WRITE(PF_CTL(pipe), 0);
2826 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002827
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002828 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002829
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002830 /* This is a horrible layering violation; we should be doing this in
2831 * the connector/encoder ->prepare instead, but we don't always have
2832 * enough information there about the config to know whether it will
2833 * actually be necessary or just cause undesired flicker.
2834 */
2835 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002836
Jesse Barnes040484a2011-01-03 12:14:26 -08002837 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002838
Jesse Barnes6be4a602010-09-10 10:26:01 -07002839 if (HAS_PCH_CPT(dev)) {
2840 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 reg = TRANS_DP_CTL(pipe);
2842 temp = I915_READ(reg);
2843 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002844 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002845 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002846
2847 /* disable DPLL_SEL */
2848 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002849 switch (pipe) {
2850 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07002851 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002852 break;
2853 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002854 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002855 break;
2856 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07002857 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07002858 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002859 break;
2860 default:
2861 BUG(); /* wtf */
2862 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002863 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002864 }
2865
2866 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002867 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002868
2869 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002873
2874 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002875 reg = FDI_TX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2878
2879 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002880 udelay(100);
2881
Chris Wilson5eddb702010-09-11 13:48:45 +01002882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002885
2886 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002888 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002889
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002890 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002891 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002892
2893 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002894 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002895 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002896}
2897
2898static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2899{
2900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2901 int pipe = intel_crtc->pipe;
2902 int plane = intel_crtc->plane;
2903
Zhenyu Wang2c072452009-06-05 15:38:42 +08002904 /* XXX: When our outputs are all unaware of DPMS modes other than off
2905 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2906 */
2907 switch (mode) {
2908 case DRM_MODE_DPMS_ON:
2909 case DRM_MODE_DPMS_STANDBY:
2910 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002911 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002912 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002913 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002914
Zhenyu Wang2c072452009-06-05 15:38:42 +08002915 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002916 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002917 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002918 break;
2919 }
2920}
2921
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002922static void ironlake_crtc_off(struct drm_crtc *crtc)
2923{
2924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2925 intel_put_pch_pll(intel_crtc);
2926}
2927
Daniel Vetter02e792f2009-09-15 22:57:34 +02002928static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2929{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002930 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002931 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002933
Chris Wilson23f09ce2010-08-12 13:53:37 +01002934 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002935 dev_priv->mm.interruptible = false;
2936 (void) intel_overlay_switch_off(intel_crtc->overlay);
2937 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002938 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002939 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002940
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002941 /* Let userspace switch the overlay on again. In most cases userspace
2942 * has to recompute where to put it anyway.
2943 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002944}
2945
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002946static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002947{
2948 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2951 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002952 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002953
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002954 if (intel_crtc->active)
2955 return;
2956
2957 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002958 intel_update_watermarks(dev);
2959
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002960 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002961 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002962 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002963
2964 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002965 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002966
2967 /* Give the overlay scaler a chance to enable if it's on this pipe */
2968 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002969 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002970}
2971
2972static void i9xx_crtc_disable(struct drm_crtc *crtc)
2973{
2974 struct drm_device *dev = crtc->dev;
2975 struct drm_i915_private *dev_priv = dev->dev_private;
2976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2977 int pipe = intel_crtc->pipe;
2978 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002979
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002980 if (!intel_crtc->active)
2981 return;
2982
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002983 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002984 intel_crtc_wait_for_pending_flips(crtc);
2985 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002986 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002987 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002988
Chris Wilson973d04f2011-07-08 12:22:37 +01002989 if (dev_priv->cfb_plane == plane)
2990 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002991
Jesse Barnesb24e7172011-01-04 15:09:30 -08002992 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002993 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002994 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002995
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002996 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002997 intel_update_fbc(dev);
2998 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002999}
3000
3001static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3002{
Jesse Barnes79e53942008-11-07 14:24:08 -08003003 /* XXX: When our outputs are all unaware of DPMS modes other than off
3004 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3005 */
3006 switch (mode) {
3007 case DRM_MODE_DPMS_ON:
3008 case DRM_MODE_DPMS_STANDBY:
3009 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003010 i9xx_crtc_enable(crtc);
3011 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003012 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003013 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003014 break;
3015 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003016}
3017
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003018static void i9xx_crtc_off(struct drm_crtc *crtc)
3019{
3020}
3021
Zhenyu Wang2c072452009-06-05 15:38:42 +08003022/**
3023 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003024 */
3025static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3026{
3027 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003028 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003029 struct drm_i915_master_private *master_priv;
3030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3031 int pipe = intel_crtc->pipe;
3032 bool enabled;
3033
Chris Wilson032d2a02010-09-06 16:17:22 +01003034 if (intel_crtc->dpms_mode == mode)
3035 return;
3036
Chris Wilsondebcadd2010-08-07 11:01:33 +01003037 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003038
Jesse Barnese70236a2009-09-21 10:42:27 -07003039 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003040
3041 if (!dev->primary->master)
3042 return;
3043
3044 master_priv = dev->primary->master->driver_priv;
3045 if (!master_priv->sarea_priv)
3046 return;
3047
3048 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3049
3050 switch (pipe) {
3051 case 0:
3052 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3053 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3054 break;
3055 case 1:
3056 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3057 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3058 break;
3059 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003060 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003061 break;
3062 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003063}
3064
Chris Wilsoncdd59982010-09-08 16:30:16 +01003065static void intel_crtc_disable(struct drm_crtc *crtc)
3066{
3067 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3068 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003069 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003070
3071 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003072 dev_priv->display.off(crtc);
3073
Chris Wilson931872f2012-01-16 23:01:13 +00003074 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3075 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003076
3077 if (crtc->fb) {
3078 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003079 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003080 mutex_unlock(&dev->struct_mutex);
3081 }
3082}
3083
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003084/* Prepare for a mode set.
3085 *
3086 * Note we could be a lot smarter here. We need to figure out which outputs
3087 * will be enabled, which disabled (in short, how the config will changes)
3088 * and perform the minimum necessary steps to accomplish that, e.g. updating
3089 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3090 * panel fitting is in the proper state, etc.
3091 */
3092static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003093{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003094 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003095}
3096
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003097static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003098{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003099 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003100}
3101
3102static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3103{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003104 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003105}
3106
3107static void ironlake_crtc_commit(struct drm_crtc *crtc)
3108{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003109 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003110}
3111
Akshay Joshi0206e352011-08-16 15:34:10 -04003112void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003113{
3114 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3115 /* lvds has its own version of prepare see intel_lvds_prepare */
3116 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3117}
3118
Akshay Joshi0206e352011-08-16 15:34:10 -04003119void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003120{
3121 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003122 struct drm_device *dev = encoder->dev;
3123 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3124 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3125
Jesse Barnes79e53942008-11-07 14:24:08 -08003126 /* lvds has its own version of commit see intel_lvds_commit */
3127 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003128
3129 if (HAS_PCH_CPT(dev))
3130 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003131}
3132
Chris Wilsonea5b2132010-08-04 13:50:23 +01003133void intel_encoder_destroy(struct drm_encoder *encoder)
3134{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003135 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003136
Chris Wilsonea5b2132010-08-04 13:50:23 +01003137 drm_encoder_cleanup(encoder);
3138 kfree(intel_encoder);
3139}
3140
Jesse Barnes79e53942008-11-07 14:24:08 -08003141static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3142 struct drm_display_mode *mode,
3143 struct drm_display_mode *adjusted_mode)
3144{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003145 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003146
Eric Anholtbad720f2009-10-22 16:11:14 -07003147 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003148 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003149 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3150 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003151 }
Chris Wilson89749352010-09-12 18:25:19 +01003152
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003153 /* All interlaced capable intel hw wants timings in frames. */
3154 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003155
Jesse Barnes79e53942008-11-07 14:24:08 -08003156 return true;
3157}
3158
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003159static int valleyview_get_display_clock_speed(struct drm_device *dev)
3160{
3161 return 400000; /* FIXME */
3162}
3163
Jesse Barnese70236a2009-09-21 10:42:27 -07003164static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003165{
Jesse Barnese70236a2009-09-21 10:42:27 -07003166 return 400000;
3167}
Jesse Barnes79e53942008-11-07 14:24:08 -08003168
Jesse Barnese70236a2009-09-21 10:42:27 -07003169static int i915_get_display_clock_speed(struct drm_device *dev)
3170{
3171 return 333000;
3172}
Jesse Barnes79e53942008-11-07 14:24:08 -08003173
Jesse Barnese70236a2009-09-21 10:42:27 -07003174static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3175{
3176 return 200000;
3177}
Jesse Barnes79e53942008-11-07 14:24:08 -08003178
Jesse Barnese70236a2009-09-21 10:42:27 -07003179static int i915gm_get_display_clock_speed(struct drm_device *dev)
3180{
3181 u16 gcfgc = 0;
3182
3183 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3184
3185 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003186 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003187 else {
3188 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3189 case GC_DISPLAY_CLOCK_333_MHZ:
3190 return 333000;
3191 default:
3192 case GC_DISPLAY_CLOCK_190_200_MHZ:
3193 return 190000;
3194 }
3195 }
3196}
Jesse Barnes79e53942008-11-07 14:24:08 -08003197
Jesse Barnese70236a2009-09-21 10:42:27 -07003198static int i865_get_display_clock_speed(struct drm_device *dev)
3199{
3200 return 266000;
3201}
3202
3203static int i855_get_display_clock_speed(struct drm_device *dev)
3204{
3205 u16 hpllcc = 0;
3206 /* Assume that the hardware is in the high speed state. This
3207 * should be the default.
3208 */
3209 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3210 case GC_CLOCK_133_200:
3211 case GC_CLOCK_100_200:
3212 return 200000;
3213 case GC_CLOCK_166_250:
3214 return 250000;
3215 case GC_CLOCK_100_133:
3216 return 133000;
3217 }
3218
3219 /* Shouldn't happen */
3220 return 0;
3221}
3222
3223static int i830_get_display_clock_speed(struct drm_device *dev)
3224{
3225 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003226}
3227
Zhenyu Wang2c072452009-06-05 15:38:42 +08003228struct fdi_m_n {
3229 u32 tu;
3230 u32 gmch_m;
3231 u32 gmch_n;
3232 u32 link_m;
3233 u32 link_n;
3234};
3235
3236static void
3237fdi_reduce_ratio(u32 *num, u32 *den)
3238{
3239 while (*num > 0xffffff || *den > 0xffffff) {
3240 *num >>= 1;
3241 *den >>= 1;
3242 }
3243}
3244
Zhenyu Wang2c072452009-06-05 15:38:42 +08003245static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003246ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3247 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003248{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003249 m_n->tu = 64; /* default size */
3250
Chris Wilson22ed1112010-12-04 01:01:29 +00003251 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3252 m_n->gmch_m = bits_per_pixel * pixel_clock;
3253 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003254 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3255
Chris Wilson22ed1112010-12-04 01:01:29 +00003256 m_n->link_m = pixel_clock;
3257 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003258 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3259}
3260
Chris Wilsona7615032011-01-12 17:04:08 +00003261static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3262{
Keith Packard72bbe58c2011-09-26 16:09:45 -07003263 if (i915_panel_use_ssc >= 0)
3264 return i915_panel_use_ssc != 0;
3265 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003266 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003267}
3268
Jesse Barnes5a354202011-06-24 12:19:22 -07003269/**
3270 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3271 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003272 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003273 *
3274 * A pipe may be connected to one or more outputs. Based on the depth of the
3275 * attached framebuffer, choose a good color depth to use on the pipe.
3276 *
3277 * If possible, match the pipe depth to the fb depth. In some cases, this
3278 * isn't ideal, because the connected output supports a lesser or restricted
3279 * set of depths. Resolve that here:
3280 * LVDS typically supports only 6bpc, so clamp down in that case
3281 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3282 * Displays may support a restricted set as well, check EDID and clamp as
3283 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003284 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003285 *
3286 * RETURNS:
3287 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3288 * true if they don't match).
3289 */
3290static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003291 unsigned int *pipe_bpp,
3292 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct drm_encoder *encoder;
3297 struct drm_connector *connector;
3298 unsigned int display_bpc = UINT_MAX, bpc;
3299
3300 /* Walk the encoders & connectors on this crtc, get min bpc */
3301 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3302 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3303
3304 if (encoder->crtc != crtc)
3305 continue;
3306
3307 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3308 unsigned int lvds_bpc;
3309
3310 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3311 LVDS_A3_POWER_UP)
3312 lvds_bpc = 8;
3313 else
3314 lvds_bpc = 6;
3315
3316 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003317 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003318 display_bpc = lvds_bpc;
3319 }
3320 continue;
3321 }
3322
3323 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3324 /* Use VBT settings if we have an eDP panel */
3325 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3326
3327 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003328 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003329 display_bpc = edp_bpc;
3330 }
3331 continue;
3332 }
3333
3334 /* Not one of the known troublemakers, check the EDID */
3335 list_for_each_entry(connector, &dev->mode_config.connector_list,
3336 head) {
3337 if (connector->encoder != encoder)
3338 continue;
3339
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003340 /* Don't use an invalid EDID bpc value */
3341 if (connector->display_info.bpc &&
3342 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003343 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003344 display_bpc = connector->display_info.bpc;
3345 }
3346 }
3347
3348 /*
3349 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3350 * through, clamp it down. (Note: >12bpc will be caught below.)
3351 */
3352 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3353 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003354 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003355 display_bpc = 12;
3356 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003357 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003358 display_bpc = 8;
3359 }
3360 }
3361 }
3362
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003363 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3364 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3365 display_bpc = 6;
3366 }
3367
Jesse Barnes5a354202011-06-24 12:19:22 -07003368 /*
3369 * We could just drive the pipe at the highest bpc all the time and
3370 * enable dithering as needed, but that costs bandwidth. So choose
3371 * the minimum value that expresses the full color range of the fb but
3372 * also stays within the max display bpc discovered above.
3373 */
3374
3375 switch (crtc->fb->depth) {
3376 case 8:
3377 bpc = 8; /* since we go through a colormap */
3378 break;
3379 case 15:
3380 case 16:
3381 bpc = 6; /* min is 18bpp */
3382 break;
3383 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003384 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003385 break;
3386 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003387 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003388 break;
3389 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003390 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003391 break;
3392 default:
3393 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3394 bpc = min((unsigned int)8, display_bpc);
3395 break;
3396 }
3397
Keith Packard578393c2011-09-05 11:53:21 -07003398 display_bpc = min(display_bpc, bpc);
3399
Adam Jackson82820492011-10-10 16:33:34 -04003400 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3401 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003402
Keith Packard578393c2011-09-05 11:53:21 -07003403 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003404
3405 return display_bpc != bpc;
3406}
3407
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003408static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3409{
3410 struct drm_device *dev = crtc->dev;
3411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 int refclk;
3413
3414 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3415 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3416 refclk = dev_priv->lvds_ssc_freq * 1000;
3417 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3418 refclk / 1000);
3419 } else if (!IS_GEN2(dev)) {
3420 refclk = 96000;
3421 } else {
3422 refclk = 48000;
3423 }
3424
3425 return refclk;
3426}
3427
3428static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3429 intel_clock_t *clock)
3430{
3431 /* SDVO TV has fixed PLL values depend on its clock range,
3432 this mirrors vbios setting. */
3433 if (adjusted_mode->clock >= 100000
3434 && adjusted_mode->clock < 140500) {
3435 clock->p1 = 2;
3436 clock->p2 = 10;
3437 clock->n = 3;
3438 clock->m1 = 16;
3439 clock->m2 = 8;
3440 } else if (adjusted_mode->clock >= 140500
3441 && adjusted_mode->clock <= 200000) {
3442 clock->p1 = 1;
3443 clock->p2 = 10;
3444 clock->n = 6;
3445 clock->m1 = 12;
3446 clock->m2 = 8;
3447 }
3448}
3449
Jesse Barnesa7516a02011-12-15 12:30:37 -08003450static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3451 intel_clock_t *clock,
3452 intel_clock_t *reduced_clock)
3453{
3454 struct drm_device *dev = crtc->dev;
3455 struct drm_i915_private *dev_priv = dev->dev_private;
3456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3457 int pipe = intel_crtc->pipe;
3458 u32 fp, fp2 = 0;
3459
3460 if (IS_PINEVIEW(dev)) {
3461 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3462 if (reduced_clock)
3463 fp2 = (1 << reduced_clock->n) << 16 |
3464 reduced_clock->m1 << 8 | reduced_clock->m2;
3465 } else {
3466 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3467 if (reduced_clock)
3468 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3469 reduced_clock->m2;
3470 }
3471
3472 I915_WRITE(FP0(pipe), fp);
3473
3474 intel_crtc->lowfreq_avail = false;
3475 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3476 reduced_clock && i915_powersave) {
3477 I915_WRITE(FP1(pipe), fp2);
3478 intel_crtc->lowfreq_avail = true;
3479 } else {
3480 I915_WRITE(FP1(pipe), fp);
3481 }
3482}
3483
Daniel Vetter93e537a2012-03-28 23:11:26 +02003484static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3485 struct drm_display_mode *adjusted_mode)
3486{
3487 struct drm_device *dev = crtc->dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3490 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003491 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003492
3493 temp = I915_READ(LVDS);
3494 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3495 if (pipe == 1) {
3496 temp |= LVDS_PIPEB_SELECT;
3497 } else {
3498 temp &= ~LVDS_PIPEB_SELECT;
3499 }
3500 /* set the corresponsding LVDS_BORDER bit */
3501 temp |= dev_priv->lvds_border_bits;
3502 /* Set the B0-B3 data pairs corresponding to whether we're going to
3503 * set the DPLLs for dual-channel mode or not.
3504 */
3505 if (clock->p2 == 7)
3506 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3507 else
3508 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3509
3510 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3511 * appropriately here, but we need to look more thoroughly into how
3512 * panels behave in the two modes.
3513 */
3514 /* set the dithering flag on LVDS as needed */
3515 if (INTEL_INFO(dev)->gen >= 4) {
3516 if (dev_priv->lvds_dither)
3517 temp |= LVDS_ENABLE_DITHER;
3518 else
3519 temp &= ~LVDS_ENABLE_DITHER;
3520 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003521 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003522 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003523 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003524 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003525 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003526 I915_WRITE(LVDS, temp);
3527}
3528
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003529static void i9xx_update_pll(struct drm_crtc *crtc,
3530 struct drm_display_mode *mode,
3531 struct drm_display_mode *adjusted_mode,
3532 intel_clock_t *clock, intel_clock_t *reduced_clock,
3533 int num_connectors)
3534{
3535 struct drm_device *dev = crtc->dev;
3536 struct drm_i915_private *dev_priv = dev->dev_private;
3537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3538 int pipe = intel_crtc->pipe;
3539 u32 dpll;
3540 bool is_sdvo;
3541
3542 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
3543 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3544
3545 dpll = DPLL_VGA_MODE_DIS;
3546
3547 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3548 dpll |= DPLLB_MODE_LVDS;
3549 else
3550 dpll |= DPLLB_MODE_DAC_SERIAL;
3551 if (is_sdvo) {
3552 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3553 if (pixel_multiplier > 1) {
3554 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3555 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3556 }
3557 dpll |= DPLL_DVO_HIGH_SPEED;
3558 }
3559 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3560 dpll |= DPLL_DVO_HIGH_SPEED;
3561
3562 /* compute bitmask from p1 value */
3563 if (IS_PINEVIEW(dev))
3564 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
3565 else {
3566 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3567 if (IS_G4X(dev) && reduced_clock)
3568 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3569 }
3570 switch (clock->p2) {
3571 case 5:
3572 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3573 break;
3574 case 7:
3575 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3576 break;
3577 case 10:
3578 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3579 break;
3580 case 14:
3581 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3582 break;
3583 }
3584 if (INTEL_INFO(dev)->gen >= 4)
3585 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3586
3587 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3588 dpll |= PLL_REF_INPUT_TVCLKINBC;
3589 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3590 /* XXX: just matching BIOS for now */
3591 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3592 dpll |= 3;
3593 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3594 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3595 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3596 else
3597 dpll |= PLL_REF_INPUT_DREFCLK;
3598
3599 dpll |= DPLL_VCO_ENABLE;
3600 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3601 POSTING_READ(DPLL(pipe));
3602 udelay(150);
3603
3604 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3605 * This is an exception to the general rule that mode_set doesn't turn
3606 * things on.
3607 */
3608 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3609 intel_update_lvds(crtc, clock, adjusted_mode);
3610
3611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3612 intel_dp_set_m_n(crtc, mode, adjusted_mode);
3613
3614 I915_WRITE(DPLL(pipe), dpll);
3615
3616 /* Wait for the clocks to stabilize. */
3617 POSTING_READ(DPLL(pipe));
3618 udelay(150);
3619
3620 if (INTEL_INFO(dev)->gen >= 4) {
3621 u32 temp = 0;
3622 if (is_sdvo) {
3623 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
3624 if (temp > 1)
3625 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
3626 else
3627 temp = 0;
3628 }
3629 I915_WRITE(DPLL_MD(pipe), temp);
3630 } else {
3631 /* The pixel multiplier can only be updated once the
3632 * DPLL is enabled and the clocks are stable.
3633 *
3634 * So write it again.
3635 */
3636 I915_WRITE(DPLL(pipe), dpll);
3637 }
3638}
3639
3640static void i8xx_update_pll(struct drm_crtc *crtc,
3641 struct drm_display_mode *adjusted_mode,
3642 intel_clock_t *clock,
3643 int num_connectors)
3644{
3645 struct drm_device *dev = crtc->dev;
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3648 int pipe = intel_crtc->pipe;
3649 u32 dpll;
3650
3651 dpll = DPLL_VGA_MODE_DIS;
3652
3653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3654 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3655 } else {
3656 if (clock->p1 == 2)
3657 dpll |= PLL_P1_DIVIDE_BY_TWO;
3658 else
3659 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3660 if (clock->p2 == 4)
3661 dpll |= PLL_P2_DIVIDE_BY_4;
3662 }
3663
3664 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3665 /* XXX: just matching BIOS for now */
3666 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3667 dpll |= 3;
3668 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3669 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3670 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3671 else
3672 dpll |= PLL_REF_INPUT_DREFCLK;
3673
3674 dpll |= DPLL_VCO_ENABLE;
3675 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3676 POSTING_READ(DPLL(pipe));
3677 udelay(150);
3678
3679 I915_WRITE(DPLL(pipe), dpll);
3680
3681 /* Wait for the clocks to stabilize. */
3682 POSTING_READ(DPLL(pipe));
3683 udelay(150);
3684
3685 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3686 * This is an exception to the general rule that mode_set doesn't turn
3687 * things on.
3688 */
3689 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3690 intel_update_lvds(crtc, clock, adjusted_mode);
3691
3692 /* The pixel multiplier can only be updated once the
3693 * DPLL is enabled and the clocks are stable.
3694 *
3695 * So write it again.
3696 */
3697 I915_WRITE(DPLL(pipe), dpll);
3698}
3699
Eric Anholtf564048e2011-03-30 13:01:02 -07003700static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
3701 struct drm_display_mode *mode,
3702 struct drm_display_mode *adjusted_mode,
3703 int x, int y,
3704 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003705{
3706 struct drm_device *dev = crtc->dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3709 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003710 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07003711 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003712 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003713 u32 dspcntr, pipeconf, vsyncshift;
3714 bool ok, has_reduced_clock = false, is_sdvo = false;
3715 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003716 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003717 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003718 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003719 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08003720
Chris Wilson5eddb702010-09-11 13:48:45 +01003721 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3722 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003723 continue;
3724
Chris Wilson5eddb702010-09-11 13:48:45 +01003725 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003726 case INTEL_OUTPUT_LVDS:
3727 is_lvds = true;
3728 break;
3729 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003730 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003731 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003732 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003733 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003734 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003735 case INTEL_OUTPUT_TVOUT:
3736 is_tv = true;
3737 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003738 case INTEL_OUTPUT_DISPLAYPORT:
3739 is_dp = true;
3740 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003741 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003742
Eric Anholtc751ce42010-03-25 11:48:48 -07003743 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003744 }
3745
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003746 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08003747
Ma Lingd4906092009-03-18 20:13:27 +08003748 /*
3749 * Returns a set of divisors for the desired target clock with the given
3750 * refclk, or FALSE. The returned values represent the clock equation:
3751 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3752 */
Chris Wilson1b894b52010-12-14 20:04:54 +00003753 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08003754 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
3755 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003756 if (!ok) {
3757 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07003758 return -EINVAL;
3759 }
3760
3761 /* Ensure that the cursor is valid for the new mode before changing... */
3762 intel_crtc_update_cursor(crtc, true);
3763
3764 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08003765 /*
3766 * Ensure we match the reduced clock's P to the target clock.
3767 * If the clocks don't match, we can't switch the display clock
3768 * by using the FP0/FP1. In such case we will disable the LVDS
3769 * downclock feature.
3770 */
Eric Anholtf564048e2011-03-30 13:01:02 -07003771 has_reduced_clock = limit->find_pll(limit, crtc,
3772 dev_priv->lvds_downclock,
3773 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08003774 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07003775 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003776 }
3777
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003778 if (is_sdvo && is_tv)
3779 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003780
Jesse Barnesa7516a02011-12-15 12:30:37 -08003781 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
3782 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07003783
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003784 if (IS_GEN2(dev))
3785 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003786 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003787 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
3788 has_reduced_clock ? &reduced_clock : NULL,
3789 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003790
3791 /* setup pipeconf */
3792 pipeconf = I915_READ(PIPECONF(pipe));
3793
3794 /* Set up the display plane register */
3795 dspcntr = DISPPLANE_GAMMA_ENABLE;
3796
Eric Anholt929c77f2011-03-30 13:01:04 -07003797 if (pipe == 0)
3798 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
3799 else
3800 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07003801
3802 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
3803 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3804 * core speed.
3805 *
3806 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3807 * pipe == 0 check?
3808 */
3809 if (mode->clock >
3810 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
3811 pipeconf |= PIPECONF_DOUBLE_WIDE;
3812 else
3813 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
3814 }
3815
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003816 /* default to 8bpc */
3817 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
3818 if (is_dp) {
3819 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3820 pipeconf |= PIPECONF_BPP_6 |
3821 PIPECONF_DITHER_EN |
3822 PIPECONF_DITHER_TYPE_SP;
3823 }
3824 }
3825
Eric Anholtf564048e2011-03-30 13:01:02 -07003826 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
3827 drm_mode_debug_printmodeline(mode);
3828
Jesse Barnesa7516a02011-12-15 12:30:37 -08003829 if (HAS_PIPE_CXSR(dev)) {
3830 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003831 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
3832 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08003833 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07003834 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
3835 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3836 }
3837 }
3838
Keith Packard617cf882012-02-08 13:53:38 -08003839 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01003840 if (!IS_GEN2(dev) &&
3841 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003842 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
3843 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07003844 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07003845 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003846 vsyncshift = adjusted_mode->crtc_hsync_start
3847 - adjusted_mode->crtc_htotal/2;
3848 } else {
Keith Packard617cf882012-02-08 13:53:38 -08003849 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003850 vsyncshift = 0;
3851 }
3852
3853 if (!IS_GEN3(dev))
3854 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07003855
3856 I915_WRITE(HTOTAL(pipe),
3857 (adjusted_mode->crtc_hdisplay - 1) |
3858 ((adjusted_mode->crtc_htotal - 1) << 16));
3859 I915_WRITE(HBLANK(pipe),
3860 (adjusted_mode->crtc_hblank_start - 1) |
3861 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3862 I915_WRITE(HSYNC(pipe),
3863 (adjusted_mode->crtc_hsync_start - 1) |
3864 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3865
3866 I915_WRITE(VTOTAL(pipe),
3867 (adjusted_mode->crtc_vdisplay - 1) |
3868 ((adjusted_mode->crtc_vtotal - 1) << 16));
3869 I915_WRITE(VBLANK(pipe),
3870 (adjusted_mode->crtc_vblank_start - 1) |
3871 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3872 I915_WRITE(VSYNC(pipe),
3873 (adjusted_mode->crtc_vsync_start - 1) |
3874 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3875
3876 /* pipesrc and dspsize control the size that is scaled from,
3877 * which should always be the user's requested size.
3878 */
Eric Anholt929c77f2011-03-30 13:01:04 -07003879 I915_WRITE(DSPSIZE(plane),
3880 ((mode->vdisplay - 1) << 16) |
3881 (mode->hdisplay - 1));
3882 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07003883 I915_WRITE(PIPESRC(pipe),
3884 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
3885
Eric Anholtf564048e2011-03-30 13:01:02 -07003886 I915_WRITE(PIPECONF(pipe), pipeconf);
3887 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07003888 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07003889
3890 intel_wait_for_vblank(dev, pipe);
3891
Eric Anholtf564048e2011-03-30 13:01:02 -07003892 I915_WRITE(DSPCNTR(plane), dspcntr);
3893 POSTING_READ(DSPCNTR(plane));
3894
3895 ret = intel_pipe_set_base(crtc, x, y, old_fb);
3896
3897 intel_update_watermarks(dev);
3898
Eric Anholtf564048e2011-03-30 13:01:02 -07003899 return ret;
3900}
3901
Keith Packard9fb526d2011-09-26 22:24:57 -07003902/*
3903 * Initialize reference clocks when the driver loads
3904 */
3905void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07003906{
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003909 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003910 u32 temp;
3911 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07003912 bool has_cpu_edp = false;
3913 bool has_pch_edp = false;
3914 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07003915 bool has_ck505 = false;
3916 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003917
3918 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07003919 list_for_each_entry(encoder, &mode_config->encoder_list,
3920 base.head) {
3921 switch (encoder->type) {
3922 case INTEL_OUTPUT_LVDS:
3923 has_panel = true;
3924 has_lvds = true;
3925 break;
3926 case INTEL_OUTPUT_EDP:
3927 has_panel = true;
3928 if (intel_encoder_is_pch_edp(&encoder->base))
3929 has_pch_edp = true;
3930 else
3931 has_cpu_edp = true;
3932 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003933 }
3934 }
3935
Keith Packard99eb6a02011-09-26 14:29:12 -07003936 if (HAS_PCH_IBX(dev)) {
3937 has_ck505 = dev_priv->display_clock_mode;
3938 can_ssc = has_ck505;
3939 } else {
3940 has_ck505 = false;
3941 can_ssc = true;
3942 }
3943
3944 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
3945 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
3946 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07003947
3948 /* Ironlake: try to setup display ref clock before DPLL
3949 * enabling. This is only under driver's control after
3950 * PCH B stepping, previous chipset stepping should be
3951 * ignoring this setting.
3952 */
3953 temp = I915_READ(PCH_DREF_CONTROL);
3954 /* Always enable nonspread source */
3955 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003956
Keith Packard99eb6a02011-09-26 14:29:12 -07003957 if (has_ck505)
3958 temp |= DREF_NONSPREAD_CK505_ENABLE;
3959 else
3960 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003961
Keith Packard199e5d72011-09-22 12:01:57 -07003962 if (has_panel) {
3963 temp &= ~DREF_SSC_SOURCE_MASK;
3964 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003965
Keith Packard199e5d72011-09-22 12:01:57 -07003966 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07003967 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07003968 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07003969 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02003970 } else
3971 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07003972
3973 /* Get SSC going before enabling the outputs */
3974 I915_WRITE(PCH_DREF_CONTROL, temp);
3975 POSTING_READ(PCH_DREF_CONTROL);
3976 udelay(200);
3977
Jesse Barnes13d83a62011-08-03 12:59:20 -07003978 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3979
3980 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07003981 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07003982 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07003983 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07003984 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07003985 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07003986 else
3987 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07003988 } else
3989 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
3990
3991 I915_WRITE(PCH_DREF_CONTROL, temp);
3992 POSTING_READ(PCH_DREF_CONTROL);
3993 udelay(200);
3994 } else {
3995 DRM_DEBUG_KMS("Disabling SSC entirely\n");
3996
3997 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3998
3999 /* Turn off CPU output */
4000 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4001
4002 I915_WRITE(PCH_DREF_CONTROL, temp);
4003 POSTING_READ(PCH_DREF_CONTROL);
4004 udelay(200);
4005
4006 /* Turn off the SSC source */
4007 temp &= ~DREF_SSC_SOURCE_MASK;
4008 temp |= DREF_SSC_SOURCE_DISABLE;
4009
4010 /* Turn off SSC1 */
4011 temp &= ~ DREF_SSC1_ENABLE;
4012
Jesse Barnes13d83a62011-08-03 12:59:20 -07004013 I915_WRITE(PCH_DREF_CONTROL, temp);
4014 POSTING_READ(PCH_DREF_CONTROL);
4015 udelay(200);
4016 }
4017}
4018
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004019static int ironlake_get_refclk(struct drm_crtc *crtc)
4020{
4021 struct drm_device *dev = crtc->dev;
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 struct intel_encoder *encoder;
4024 struct drm_mode_config *mode_config = &dev->mode_config;
4025 struct intel_encoder *edp_encoder = NULL;
4026 int num_connectors = 0;
4027 bool is_lvds = false;
4028
4029 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4030 if (encoder->base.crtc != crtc)
4031 continue;
4032
4033 switch (encoder->type) {
4034 case INTEL_OUTPUT_LVDS:
4035 is_lvds = true;
4036 break;
4037 case INTEL_OUTPUT_EDP:
4038 edp_encoder = encoder;
4039 break;
4040 }
4041 num_connectors++;
4042 }
4043
4044 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4045 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4046 dev_priv->lvds_ssc_freq);
4047 return dev_priv->lvds_ssc_freq * 1000;
4048 }
4049
4050 return 120000;
4051}
4052
Eric Anholtf564048e2011-03-30 13:01:02 -07004053static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4054 struct drm_display_mode *mode,
4055 struct drm_display_mode *adjusted_mode,
4056 int x, int y,
4057 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004058{
4059 struct drm_device *dev = crtc->dev;
4060 struct drm_i915_private *dev_priv = dev->dev_private;
4061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4062 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004063 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004064 int refclk, num_connectors = 0;
4065 intel_clock_t clock, reduced_clock;
4066 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004067 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004068 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004069 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004070 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004071 const intel_limit_t *limit;
4072 int ret;
4073 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004074 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004075 int target_clock, pixel_multiplier, lane, link_bw, factor;
4076 unsigned int pipe_bpp;
4077 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004078 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004079
Jesse Barnes79e53942008-11-07 14:24:08 -08004080 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4081 if (encoder->base.crtc != crtc)
4082 continue;
4083
4084 switch (encoder->type) {
4085 case INTEL_OUTPUT_LVDS:
4086 is_lvds = true;
4087 break;
4088 case INTEL_OUTPUT_SDVO:
4089 case INTEL_OUTPUT_HDMI:
4090 is_sdvo = true;
4091 if (encoder->needs_tv_clock)
4092 is_tv = true;
4093 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004094 case INTEL_OUTPUT_TVOUT:
4095 is_tv = true;
4096 break;
4097 case INTEL_OUTPUT_ANALOG:
4098 is_crt = true;
4099 break;
4100 case INTEL_OUTPUT_DISPLAYPORT:
4101 is_dp = true;
4102 break;
4103 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004104 is_dp = true;
4105 if (intel_encoder_is_pch_edp(&encoder->base))
4106 is_pch_edp = true;
4107 else
4108 is_cpu_edp = true;
4109 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004110 break;
4111 }
4112
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004113 num_connectors++;
4114 }
4115
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004116 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004117
4118 /*
4119 * Returns a set of divisors for the desired target clock with the given
4120 * refclk, or FALSE. The returned values represent the clock equation:
4121 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4122 */
4123 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004124 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4125 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004126 if (!ok) {
4127 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4128 return -EINVAL;
4129 }
4130
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004131 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004132 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004133
Zhao Yakuiddc90032010-01-06 22:05:56 +08004134 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004135 /*
4136 * Ensure we match the reduced clock's P to the target clock.
4137 * If the clocks don't match, we can't switch the display clock
4138 * by using the FP0/FP1. In such case we will disable the LVDS
4139 * downclock feature.
4140 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004141 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004142 dev_priv->lvds_downclock,
4143 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004144 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004146 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004147 /* SDVO TV has fixed PLL values depend on its clock range,
4148 this mirrors vbios setting. */
4149 if (is_sdvo && is_tv) {
4150 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004152 clock.p1 = 2;
4153 clock.p2 = 10;
4154 clock.n = 3;
4155 clock.m1 = 16;
4156 clock.m2 = 8;
4157 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004159 clock.p1 = 1;
4160 clock.p2 = 10;
4161 clock.n = 6;
4162 clock.m1 = 12;
4163 clock.m2 = 8;
4164 }
4165 }
4166
Zhenyu Wang2c072452009-06-05 15:38:42 +08004167 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004168 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4169 lane = 0;
4170 /* CPU eDP doesn't require FDI link, so just set DP M/N
4171 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004172 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07004173 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07004174 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004175 } else {
4176 /* [e]DP over FDI requires target mode clock
4177 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07004178 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004179 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004180 else
4181 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004182
Eric Anholt8febb292011-03-30 13:01:07 -07004183 /* FDI is a binary signal running at ~2.7GHz, encoding
4184 * each output octet as 10 bits. The actual frequency
4185 * is stored as a divider into a 100MHz clock, and the
4186 * mode pixel clock is stored in units of 1KHz.
4187 * Hence the bw of each lane in terms of the mode signal
4188 * is:
4189 */
4190 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004191 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004192
Eric Anholt8febb292011-03-30 13:01:07 -07004193 /* determine panel color depth */
4194 temp = I915_READ(PIPECONF(pipe));
4195 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004196 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004197 switch (pipe_bpp) {
4198 case 18:
4199 temp |= PIPE_6BPC;
4200 break;
4201 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004202 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004203 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004204 case 30:
4205 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004206 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004207 case 36:
4208 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004209 break;
4210 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004211 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4212 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004213 temp |= PIPE_8BPC;
4214 pipe_bpp = 24;
4215 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004216 }
4217
Jesse Barnes5a354202011-06-24 12:19:22 -07004218 intel_crtc->bpp = pipe_bpp;
4219 I915_WRITE(PIPECONF(pipe), temp);
4220
Eric Anholt8febb292011-03-30 13:01:07 -07004221 if (!lane) {
4222 /*
4223 * Account for spread spectrum to avoid
4224 * oversubscribing the link. Max center spread
4225 * is 2.5%; use 5% for safety's sake.
4226 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004227 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004228 lane = bps / (link_bw * 8) + 1;
4229 }
4230
4231 intel_crtc->fdi_lanes = lane;
4232
4233 if (pixel_multiplier > 1)
4234 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004235 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4236 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004237
Eric Anholta07d6782011-03-30 13:01:08 -07004238 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4239 if (has_reduced_clock)
4240 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4241 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004242
Chris Wilsonc1858122010-12-03 21:35:48 +00004243 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004244 factor = 21;
4245 if (is_lvds) {
4246 if ((intel_panel_use_ssc(dev_priv) &&
4247 dev_priv->lvds_ssc_freq == 100) ||
4248 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4249 factor = 25;
4250 } else if (is_sdvo && is_tv)
4251 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004252
Jesse Barnescb0e0932011-07-28 14:50:30 -07004253 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004254 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004255
Chris Wilson5eddb702010-09-11 13:48:45 +01004256 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004257
Eric Anholta07d6782011-03-30 13:01:08 -07004258 if (is_lvds)
4259 dpll |= DPLLB_MODE_LVDS;
4260 else
4261 dpll |= DPLLB_MODE_DAC_SERIAL;
4262 if (is_sdvo) {
4263 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4264 if (pixel_multiplier > 1) {
4265 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004266 }
Eric Anholta07d6782011-03-30 13:01:08 -07004267 dpll |= DPLL_DVO_HIGH_SPEED;
4268 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004269 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004270 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004271
Eric Anholta07d6782011-03-30 13:01:08 -07004272 /* compute bitmask from p1 value */
4273 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4274 /* also FPA1 */
4275 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4276
4277 switch (clock.p2) {
4278 case 5:
4279 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4280 break;
4281 case 7:
4282 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4283 break;
4284 case 10:
4285 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4286 break;
4287 case 14:
4288 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4289 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004290 }
4291
4292 if (is_sdvo && is_tv)
4293 dpll |= PLL_REF_INPUT_TVCLKINBC;
4294 else if (is_tv)
4295 /* XXX: just matching BIOS for now */
4296 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4297 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004298 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004299 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4300 else
4301 dpll |= PLL_REF_INPUT_DREFCLK;
4302
4303 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004304 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004305
4306 /* Set up the display plane register */
4307 dspcntr = DISPPLANE_GAMMA_ENABLE;
4308
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004309 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004310 drm_mode_debug_printmodeline(mode);
4311
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004312 /* CPU eDP is the only output that doesn't need a PCH PLL of its own */
4313 if (!is_cpu_edp) {
4314 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004315
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004316 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4317 if (pll == NULL) {
4318 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4319 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004320 return -EINVAL;
4321 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322 } else
4323 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004324
4325 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4326 * This is an exception to the general rule that mode_set doesn't turn
4327 * things on.
4328 */
4329 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004330 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004331 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004332 if (HAS_PCH_CPT(dev)) {
4333 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004334 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004335 } else {
4336 if (pipe == 1)
4337 temp |= LVDS_PIPEB_SELECT;
4338 else
4339 temp &= ~LVDS_PIPEB_SELECT;
4340 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004341
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004342 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004343 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004344 /* Set the B0-B3 data pairs corresponding to whether we're going to
4345 * set the DPLLs for dual-channel mode or not.
4346 */
4347 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004348 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004349 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004350 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004351
4352 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4353 * appropriately here, but we need to look more thoroughly into how
4354 * panels behave in the two modes.
4355 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004356 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004357 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004358 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004359 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004360 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004361 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004362 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004363
Eric Anholt8febb292011-03-30 13:01:07 -07004364 pipeconf &= ~PIPECONF_DITHER_EN;
4365 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004366 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004367 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004368 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004369 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004370 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004371 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004372 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004373 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004374 I915_WRITE(TRANSDATA_M1(pipe), 0);
4375 I915_WRITE(TRANSDATA_N1(pipe), 0);
4376 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4377 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004378 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004379
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004380 if (intel_crtc->pch_pll) {
4381 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004382
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004383 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004384 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004385 udelay(150);
4386
Eric Anholt8febb292011-03-30 13:01:07 -07004387 /* The pixel multiplier can only be updated once the
4388 * DPLL is enabled and the clocks are stable.
4389 *
4390 * So write it again.
4391 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004392 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004393 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004394
Chris Wilson5eddb702010-09-11 13:48:45 +01004395 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004396 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004397 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004398 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004399 intel_crtc->lowfreq_avail = true;
4400 if (HAS_PIPE_CXSR(dev)) {
4401 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4402 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4403 }
4404 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004405 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004406 if (HAS_PIPE_CXSR(dev)) {
4407 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4408 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4409 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004410 }
4411 }
4412
Keith Packard617cf882012-02-08 13:53:38 -08004413 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004414 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004415 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004416 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004417 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004418 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004419 I915_WRITE(VSYNCSHIFT(pipe),
4420 adjusted_mode->crtc_hsync_start
4421 - adjusted_mode->crtc_htotal/2);
4422 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004423 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004424 I915_WRITE(VSYNCSHIFT(pipe), 0);
4425 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004426
Chris Wilson5eddb702010-09-11 13:48:45 +01004427 I915_WRITE(HTOTAL(pipe),
4428 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004429 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004430 I915_WRITE(HBLANK(pipe),
4431 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004432 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004433 I915_WRITE(HSYNC(pipe),
4434 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004435 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004436
4437 I915_WRITE(VTOTAL(pipe),
4438 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004439 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004440 I915_WRITE(VBLANK(pipe),
4441 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004442 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004443 I915_WRITE(VSYNC(pipe),
4444 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004445 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004446
Eric Anholt8febb292011-03-30 13:01:07 -07004447 /* pipesrc controls the size that is scaled from, which should
4448 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004449 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004450 I915_WRITE(PIPESRC(pipe),
4451 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004452
Eric Anholt8febb292011-03-30 13:01:07 -07004453 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4454 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4455 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4456 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004457
Jesse Barnese3aef172012-04-10 11:58:03 -07004458 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004459 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004460
Chris Wilson5eddb702010-09-11 13:48:45 +01004461 I915_WRITE(PIPECONF(pipe), pipeconf);
4462 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004463
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004464 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004465
Chris Wilson5eddb702010-09-11 13:48:45 +01004466 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004467 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004468
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004469 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004470
4471 intel_update_watermarks(dev);
4472
Chris Wilson1f803ee2009-06-06 09:45:59 +01004473 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004474}
4475
Eric Anholtf564048e2011-03-30 13:01:02 -07004476static int intel_crtc_mode_set(struct drm_crtc *crtc,
4477 struct drm_display_mode *mode,
4478 struct drm_display_mode *adjusted_mode,
4479 int x, int y,
4480 struct drm_framebuffer *old_fb)
4481{
4482 struct drm_device *dev = crtc->dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4485 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004486 int ret;
4487
Eric Anholt0b701d22011-03-30 13:01:03 -07004488 drm_vblank_pre_modeset(dev, pipe);
4489
Eric Anholtf564048e2011-03-30 13:01:02 -07004490 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4491 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004492 drm_vblank_post_modeset(dev, pipe);
4493
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004494 if (ret)
4495 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4496 else
4497 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004498
Jesse Barnes79e53942008-11-07 14:24:08 -08004499 return ret;
4500}
4501
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004502static bool intel_eld_uptodate(struct drm_connector *connector,
4503 int reg_eldv, uint32_t bits_eldv,
4504 int reg_elda, uint32_t bits_elda,
4505 int reg_edid)
4506{
4507 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4508 uint8_t *eld = connector->eld;
4509 uint32_t i;
4510
4511 i = I915_READ(reg_eldv);
4512 i &= bits_eldv;
4513
4514 if (!eld[0])
4515 return !i;
4516
4517 if (!i)
4518 return false;
4519
4520 i = I915_READ(reg_elda);
4521 i &= ~bits_elda;
4522 I915_WRITE(reg_elda, i);
4523
4524 for (i = 0; i < eld[2]; i++)
4525 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
4526 return false;
4527
4528 return true;
4529}
4530
Wu Fengguange0dac652011-09-05 14:25:34 +08004531static void g4x_write_eld(struct drm_connector *connector,
4532 struct drm_crtc *crtc)
4533{
4534 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4535 uint8_t *eld = connector->eld;
4536 uint32_t eldv;
4537 uint32_t len;
4538 uint32_t i;
4539
4540 i = I915_READ(G4X_AUD_VID_DID);
4541
4542 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
4543 eldv = G4X_ELDV_DEVCL_DEVBLC;
4544 else
4545 eldv = G4X_ELDV_DEVCTG;
4546
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004547 if (intel_eld_uptodate(connector,
4548 G4X_AUD_CNTL_ST, eldv,
4549 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
4550 G4X_HDMIW_HDMIEDID))
4551 return;
4552
Wu Fengguange0dac652011-09-05 14:25:34 +08004553 i = I915_READ(G4X_AUD_CNTL_ST);
4554 i &= ~(eldv | G4X_ELD_ADDR);
4555 len = (i >> 9) & 0x1f; /* ELD buffer size */
4556 I915_WRITE(G4X_AUD_CNTL_ST, i);
4557
4558 if (!eld[0])
4559 return;
4560
4561 len = min_t(uint8_t, eld[2], len);
4562 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4563 for (i = 0; i < len; i++)
4564 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
4565
4566 i = I915_READ(G4X_AUD_CNTL_ST);
4567 i |= eldv;
4568 I915_WRITE(G4X_AUD_CNTL_ST, i);
4569}
4570
4571static void ironlake_write_eld(struct drm_connector *connector,
4572 struct drm_crtc *crtc)
4573{
4574 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4575 uint8_t *eld = connector->eld;
4576 uint32_t eldv;
4577 uint32_t i;
4578 int len;
4579 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004580 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08004581 int aud_cntl_st;
4582 int aud_cntrl_st2;
4583
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08004584 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004585 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004586 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004587 aud_cntl_st = IBX_AUD_CNTL_ST_A;
4588 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004589 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004590 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004591 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004592 aud_cntl_st = CPT_AUD_CNTL_ST_A;
4593 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004594 }
4595
4596 i = to_intel_crtc(crtc)->pipe;
4597 hdmiw_hdmiedid += i * 0x100;
4598 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004599 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08004600
4601 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
4602
4603 i = I915_READ(aud_cntl_st);
4604 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
4605 if (!i) {
4606 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
4607 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004608 eldv = IBX_ELD_VALIDB;
4609 eldv |= IBX_ELD_VALIDB << 4;
4610 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08004611 } else {
4612 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004613 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08004614 }
4615
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
4617 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
4618 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06004619 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
4620 } else
4621 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004622
4623 if (intel_eld_uptodate(connector,
4624 aud_cntrl_st2, eldv,
4625 aud_cntl_st, IBX_ELD_ADDRESS,
4626 hdmiw_hdmiedid))
4627 return;
4628
Wu Fengguange0dac652011-09-05 14:25:34 +08004629 i = I915_READ(aud_cntrl_st2);
4630 i &= ~eldv;
4631 I915_WRITE(aud_cntrl_st2, i);
4632
4633 if (!eld[0])
4634 return;
4635
Wu Fengguange0dac652011-09-05 14:25:34 +08004636 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004637 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08004638 I915_WRITE(aud_cntl_st, i);
4639
4640 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
4641 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4642 for (i = 0; i < len; i++)
4643 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
4644
4645 i = I915_READ(aud_cntrl_st2);
4646 i |= eldv;
4647 I915_WRITE(aud_cntrl_st2, i);
4648}
4649
4650void intel_write_eld(struct drm_encoder *encoder,
4651 struct drm_display_mode *mode)
4652{
4653 struct drm_crtc *crtc = encoder->crtc;
4654 struct drm_connector *connector;
4655 struct drm_device *dev = encoder->dev;
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657
4658 connector = drm_select_eld(encoder, mode);
4659 if (!connector)
4660 return;
4661
4662 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
4663 connector->base.id,
4664 drm_get_connector_name(connector),
4665 connector->encoder->base.id,
4666 drm_get_encoder_name(connector->encoder));
4667
4668 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
4669
4670 if (dev_priv->display.write_eld)
4671 dev_priv->display.write_eld(connector, crtc);
4672}
4673
Jesse Barnes79e53942008-11-07 14:24:08 -08004674/** Loads the palette/gamma unit for the CRTC with the prepared values */
4675void intel_crtc_load_lut(struct drm_crtc *crtc)
4676{
4677 struct drm_device *dev = crtc->dev;
4678 struct drm_i915_private *dev_priv = dev->dev_private;
4679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004680 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004681 int i;
4682
4683 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00004684 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08004685 return;
4686
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004687 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004688 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004689 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004690
Jesse Barnes79e53942008-11-07 14:24:08 -08004691 for (i = 0; i < 256; i++) {
4692 I915_WRITE(palreg + 4 * i,
4693 (intel_crtc->lut_r[i] << 16) |
4694 (intel_crtc->lut_g[i] << 8) |
4695 intel_crtc->lut_b[i]);
4696 }
4697}
4698
Chris Wilson560b85b2010-08-07 11:01:38 +01004699static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4700{
4701 struct drm_device *dev = crtc->dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4704 bool visible = base != 0;
4705 u32 cntl;
4706
4707 if (intel_crtc->cursor_visible == visible)
4708 return;
4709
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004710 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01004711 if (visible) {
4712 /* On these chipsets we can only modify the base whilst
4713 * the cursor is disabled.
4714 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004715 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004716
4717 cntl &= ~(CURSOR_FORMAT_MASK);
4718 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4719 cntl |= CURSOR_ENABLE |
4720 CURSOR_GAMMA_ENABLE |
4721 CURSOR_FORMAT_ARGB;
4722 } else
4723 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004724 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004725
4726 intel_crtc->cursor_visible = visible;
4727}
4728
4729static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4734 int pipe = intel_crtc->pipe;
4735 bool visible = base != 0;
4736
4737 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08004738 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01004739 if (base) {
4740 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4741 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4742 cntl |= pipe << 28; /* Connect to correct pipe */
4743 } else {
4744 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4745 cntl |= CURSOR_MODE_DISABLE;
4746 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004747 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004748
4749 intel_crtc->cursor_visible = visible;
4750 }
4751 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004752 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004753}
4754
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004755static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
4756{
4757 struct drm_device *dev = crtc->dev;
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4760 int pipe = intel_crtc->pipe;
4761 bool visible = base != 0;
4762
4763 if (intel_crtc->cursor_visible != visible) {
4764 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
4765 if (base) {
4766 cntl &= ~CURSOR_MODE;
4767 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4768 } else {
4769 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4770 cntl |= CURSOR_MODE_DISABLE;
4771 }
4772 I915_WRITE(CURCNTR_IVB(pipe), cntl);
4773
4774 intel_crtc->cursor_visible = visible;
4775 }
4776 /* and commit changes on next vblank */
4777 I915_WRITE(CURBASE_IVB(pipe), base);
4778}
4779
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004780/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004781static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4782 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004783{
4784 struct drm_device *dev = crtc->dev;
4785 struct drm_i915_private *dev_priv = dev->dev_private;
4786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4787 int pipe = intel_crtc->pipe;
4788 int x = intel_crtc->cursor_x;
4789 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004790 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004791 bool visible;
4792
4793 pos = 0;
4794
Chris Wilson6b383a72010-09-13 13:54:26 +01004795 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004796 base = intel_crtc->cursor_addr;
4797 if (x > (int) crtc->fb->width)
4798 base = 0;
4799
4800 if (y > (int) crtc->fb->height)
4801 base = 0;
4802 } else
4803 base = 0;
4804
4805 if (x < 0) {
4806 if (x + intel_crtc->cursor_width < 0)
4807 base = 0;
4808
4809 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4810 x = -x;
4811 }
4812 pos |= x << CURSOR_X_SHIFT;
4813
4814 if (y < 0) {
4815 if (y + intel_crtc->cursor_height < 0)
4816 base = 0;
4817
4818 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4819 y = -y;
4820 }
4821 pos |= y << CURSOR_Y_SHIFT;
4822
4823 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004824 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004825 return;
4826
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03004827 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004828 I915_WRITE(CURPOS_IVB(pipe), pos);
4829 ivb_update_cursor(crtc, base);
4830 } else {
4831 I915_WRITE(CURPOS(pipe), pos);
4832 if (IS_845G(dev) || IS_I865G(dev))
4833 i845_update_cursor(crtc, base);
4834 else
4835 i9xx_update_cursor(crtc, base);
4836 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004837
4838 if (visible)
4839 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4840}
4841
Jesse Barnes79e53942008-11-07 14:24:08 -08004842static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00004843 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08004844 uint32_t handle,
4845 uint32_t width, uint32_t height)
4846{
4847 struct drm_device *dev = crtc->dev;
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00004850 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004851 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004852 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004853
Zhao Yakui28c97732009-10-09 11:39:41 +08004854 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004855
4856 /* if we want to turn off the cursor ignore width and height */
4857 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004858 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004859 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004860 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004861 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004862 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004863 }
4864
4865 /* Currently we only support 64x64 cursors */
4866 if (width != 64 || height != 64) {
4867 DRM_ERROR("we currently only support 64x64 cursors\n");
4868 return -EINVAL;
4869 }
4870
Chris Wilson05394f32010-11-08 19:18:58 +00004871 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004872 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08004873 return -ENOENT;
4874
Chris Wilson05394f32010-11-08 19:18:58 +00004875 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004876 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004877 ret = -ENOMEM;
4878 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004879 }
4880
Dave Airlie71acb5e2008-12-30 20:31:46 +10004881 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004882 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004883 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00004884 if (obj->tiling_mode) {
4885 DRM_ERROR("cursor cannot be tiled\n");
4886 ret = -EINVAL;
4887 goto fail_locked;
4888 }
4889
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004890 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01004891 if (ret) {
4892 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004893 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004894 }
4895
Chris Wilsond9e86c02010-11-10 16:40:20 +00004896 ret = i915_gem_object_put_fence(obj);
4897 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004898 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00004899 goto fail_unpin;
4900 }
4901
Chris Wilson05394f32010-11-08 19:18:58 +00004902 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004903 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004904 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00004905 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004906 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4907 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004908 if (ret) {
4909 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004910 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004911 }
Chris Wilson05394f32010-11-08 19:18:58 +00004912 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004913 }
4914
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004915 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04004916 I915_WRITE(CURSIZE, (height << 12) | width);
4917
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004918 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004919 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004920 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00004921 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004922 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4923 } else
4924 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00004925 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004926 }
Jesse Barnes80824002009-09-10 15:28:06 -07004927
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004928 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004929
4930 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00004931 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004932 intel_crtc->cursor_width = width;
4933 intel_crtc->cursor_height = height;
4934
Chris Wilson6b383a72010-09-13 13:54:26 +01004935 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004936
Jesse Barnes79e53942008-11-07 14:24:08 -08004937 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004938fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00004939 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004940fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004941 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004942fail:
Chris Wilson05394f32010-11-08 19:18:58 +00004943 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004944 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004945}
4946
4947static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4948{
Jesse Barnes79e53942008-11-07 14:24:08 -08004949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004950
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004951 intel_crtc->cursor_x = x;
4952 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004953
Chris Wilson6b383a72010-09-13 13:54:26 +01004954 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004955
4956 return 0;
4957}
4958
4959/** Sets the color ramps on behalf of RandR */
4960void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4961 u16 blue, int regno)
4962{
4963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964
4965 intel_crtc->lut_r[regno] = red >> 8;
4966 intel_crtc->lut_g[regno] = green >> 8;
4967 intel_crtc->lut_b[regno] = blue >> 8;
4968}
4969
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004970void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4971 u16 *blue, int regno)
4972{
4973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4974
4975 *red = intel_crtc->lut_r[regno] << 8;
4976 *green = intel_crtc->lut_g[regno] << 8;
4977 *blue = intel_crtc->lut_b[regno] << 8;
4978}
4979
Jesse Barnes79e53942008-11-07 14:24:08 -08004980static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004981 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004982{
James Simmons72034252010-08-03 01:33:19 +01004983 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004985
James Simmons72034252010-08-03 01:33:19 +01004986 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004987 intel_crtc->lut_r[i] = red[i] >> 8;
4988 intel_crtc->lut_g[i] = green[i] >> 8;
4989 intel_crtc->lut_b[i] = blue[i] >> 8;
4990 }
4991
4992 intel_crtc_load_lut(crtc);
4993}
4994
4995/**
4996 * Get a pipe with a simple mode set on it for doing load-based monitor
4997 * detection.
4998 *
4999 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005000 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005001 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005002 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005003 * configured for it. In the future, it could choose to temporarily disable
5004 * some outputs to free up a pipe for its use.
5005 *
5006 * \return crtc, or NULL if no pipes are available.
5007 */
5008
5009/* VESA 640x480x72Hz mode to set on the pipe */
5010static struct drm_display_mode load_detect_mode = {
5011 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5012 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5013};
5014
Chris Wilsond2dff872011-04-19 08:36:26 +01005015static struct drm_framebuffer *
5016intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005017 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005018 struct drm_i915_gem_object *obj)
5019{
5020 struct intel_framebuffer *intel_fb;
5021 int ret;
5022
5023 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5024 if (!intel_fb) {
5025 drm_gem_object_unreference_unlocked(&obj->base);
5026 return ERR_PTR(-ENOMEM);
5027 }
5028
5029 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5030 if (ret) {
5031 drm_gem_object_unreference_unlocked(&obj->base);
5032 kfree(intel_fb);
5033 return ERR_PTR(ret);
5034 }
5035
5036 return &intel_fb->base;
5037}
5038
5039static u32
5040intel_framebuffer_pitch_for_width(int width, int bpp)
5041{
5042 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5043 return ALIGN(pitch, 64);
5044}
5045
5046static u32
5047intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5048{
5049 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5050 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5051}
5052
5053static struct drm_framebuffer *
5054intel_framebuffer_create_for_mode(struct drm_device *dev,
5055 struct drm_display_mode *mode,
5056 int depth, int bpp)
5057{
5058 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005059 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005060
5061 obj = i915_gem_alloc_object(dev,
5062 intel_framebuffer_size_for_mode(mode, bpp));
5063 if (obj == NULL)
5064 return ERR_PTR(-ENOMEM);
5065
5066 mode_cmd.width = mode->hdisplay;
5067 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005068 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5069 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005070 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005071
5072 return intel_framebuffer_create(dev, &mode_cmd, obj);
5073}
5074
5075static struct drm_framebuffer *
5076mode_fits_in_fbdev(struct drm_device *dev,
5077 struct drm_display_mode *mode)
5078{
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct drm_i915_gem_object *obj;
5081 struct drm_framebuffer *fb;
5082
5083 if (dev_priv->fbdev == NULL)
5084 return NULL;
5085
5086 obj = dev_priv->fbdev->ifb.obj;
5087 if (obj == NULL)
5088 return NULL;
5089
5090 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005091 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5092 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005093 return NULL;
5094
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005095 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005096 return NULL;
5097
5098 return fb;
5099}
5100
Chris Wilson71731882011-04-19 23:10:58 +01005101bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5102 struct drm_connector *connector,
5103 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005104 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005105{
5106 struct intel_crtc *intel_crtc;
5107 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005108 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005109 struct drm_crtc *crtc = NULL;
5110 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005111 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005112 int i = -1;
5113
Chris Wilsond2dff872011-04-19 08:36:26 +01005114 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5115 connector->base.id, drm_get_connector_name(connector),
5116 encoder->base.id, drm_get_encoder_name(encoder));
5117
Jesse Barnes79e53942008-11-07 14:24:08 -08005118 /*
5119 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005120 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005121 * - if the connector already has an assigned crtc, use it (but make
5122 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005123 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005124 * - try to find the first unused crtc that can drive this connector,
5125 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005126 */
5127
5128 /* See if we already have a CRTC for this connector */
5129 if (encoder->crtc) {
5130 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005131
Jesse Barnes79e53942008-11-07 14:24:08 -08005132 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005133 old->dpms_mode = intel_crtc->dpms_mode;
5134 old->load_detect_temp = false;
5135
5136 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005137 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005138 struct drm_encoder_helper_funcs *encoder_funcs;
5139 struct drm_crtc_helper_funcs *crtc_funcs;
5140
Jesse Barnes79e53942008-11-07 14:24:08 -08005141 crtc_funcs = crtc->helper_private;
5142 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005143
5144 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005145 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5146 }
Chris Wilson8261b192011-04-19 23:18:09 +01005147
Chris Wilson71731882011-04-19 23:10:58 +01005148 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005149 }
5150
5151 /* Find an unused one (if possible) */
5152 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5153 i++;
5154 if (!(encoder->possible_crtcs & (1 << i)))
5155 continue;
5156 if (!possible_crtc->enabled) {
5157 crtc = possible_crtc;
5158 break;
5159 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005160 }
5161
5162 /*
5163 * If we didn't find an unused CRTC, don't use any.
5164 */
5165 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005166 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5167 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005168 }
5169
5170 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005171 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005172
5173 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005174 old->dpms_mode = intel_crtc->dpms_mode;
5175 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005176 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005177
Chris Wilson64927112011-04-20 07:25:26 +01005178 if (!mode)
5179 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005180
Chris Wilsond2dff872011-04-19 08:36:26 +01005181 old_fb = crtc->fb;
5182
5183 /* We need a framebuffer large enough to accommodate all accesses
5184 * that the plane may generate whilst we perform load detection.
5185 * We can not rely on the fbcon either being present (we get called
5186 * during its initialisation to detect all boot displays, or it may
5187 * not even exist) or that it is large enough to satisfy the
5188 * requested mode.
5189 */
5190 crtc->fb = mode_fits_in_fbdev(dev, mode);
5191 if (crtc->fb == NULL) {
5192 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5193 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5194 old->release_fb = crtc->fb;
5195 } else
5196 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5197 if (IS_ERR(crtc->fb)) {
5198 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5199 crtc->fb = old_fb;
5200 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005201 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005202
5203 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005204 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005205 if (old->release_fb)
5206 old->release_fb->funcs->destroy(old->release_fb);
5207 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005208 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005209 }
Chris Wilson71731882011-04-19 23:10:58 +01005210
Jesse Barnes79e53942008-11-07 14:24:08 -08005211 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005212 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005213
Chris Wilson71731882011-04-19 23:10:58 +01005214 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005215}
5216
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005217void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005218 struct drm_connector *connector,
5219 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005220{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005221 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005222 struct drm_device *dev = encoder->dev;
5223 struct drm_crtc *crtc = encoder->crtc;
5224 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5225 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5226
Chris Wilsond2dff872011-04-19 08:36:26 +01005227 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5228 connector->base.id, drm_get_connector_name(connector),
5229 encoder->base.id, drm_get_encoder_name(encoder));
5230
Chris Wilson8261b192011-04-19 23:18:09 +01005231 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005232 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005233 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005234
5235 if (old->release_fb)
5236 old->release_fb->funcs->destroy(old->release_fb);
5237
Chris Wilson0622a532011-04-21 09:32:11 +01005238 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005239 }
5240
Eric Anholtc751ce42010-03-25 11:48:48 -07005241 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005242 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5243 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005244 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005245 }
5246}
5247
5248/* Returns the clock of the currently programmed mode of the given pipe. */
5249static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5250{
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5253 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005254 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005255 u32 fp;
5256 intel_clock_t clock;
5257
5258 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005259 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005260 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005261 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005262
5263 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005264 if (IS_PINEVIEW(dev)) {
5265 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5266 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005267 } else {
5268 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5269 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5270 }
5271
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005272 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005273 if (IS_PINEVIEW(dev))
5274 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5275 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005276 else
5277 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005278 DPLL_FPA01_P1_POST_DIV_SHIFT);
5279
5280 switch (dpll & DPLL_MODE_MASK) {
5281 case DPLLB_MODE_DAC_SERIAL:
5282 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5283 5 : 10;
5284 break;
5285 case DPLLB_MODE_LVDS:
5286 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5287 7 : 14;
5288 break;
5289 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005290 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005291 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5292 return 0;
5293 }
5294
5295 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005296 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005297 } else {
5298 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5299
5300 if (is_lvds) {
5301 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5302 DPLL_FPA01_P1_POST_DIV_SHIFT);
5303 clock.p2 = 14;
5304
5305 if ((dpll & PLL_REF_INPUT_MASK) ==
5306 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5307 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005308 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005309 } else
Shaohua Li21778322009-02-23 15:19:16 +08005310 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005311 } else {
5312 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5313 clock.p1 = 2;
5314 else {
5315 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5316 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5317 }
5318 if (dpll & PLL_P2_DIVIDE_BY_4)
5319 clock.p2 = 4;
5320 else
5321 clock.p2 = 2;
5322
Shaohua Li21778322009-02-23 15:19:16 +08005323 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005324 }
5325 }
5326
5327 /* XXX: It would be nice to validate the clocks, but we can't reuse
5328 * i830PllIsValid() because it relies on the xf86_config connector
5329 * configuration being accurate, which it isn't necessarily.
5330 */
5331
5332 return clock.dot;
5333}
5334
5335/** Returns the currently programmed mode of the given pipe. */
5336struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5337 struct drm_crtc *crtc)
5338{
Jesse Barnes548f2452011-02-17 10:40:53 -08005339 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5341 int pipe = intel_crtc->pipe;
5342 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005343 int htot = I915_READ(HTOTAL(pipe));
5344 int hsync = I915_READ(HSYNC(pipe));
5345 int vtot = I915_READ(VTOTAL(pipe));
5346 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005347
5348 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5349 if (!mode)
5350 return NULL;
5351
5352 mode->clock = intel_crtc_clock_get(dev, crtc);
5353 mode->hdisplay = (htot & 0xffff) + 1;
5354 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5355 mode->hsync_start = (hsync & 0xffff) + 1;
5356 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5357 mode->vdisplay = (vtot & 0xffff) + 1;
5358 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5359 mode->vsync_start = (vsync & 0xffff) + 1;
5360 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5361
5362 drm_mode_set_name(mode);
5363 drm_mode_set_crtcinfo(mode, 0);
5364
5365 return mode;
5366}
5367
Jesse Barnes652c3932009-08-17 13:31:43 -07005368#define GPU_IDLE_TIMEOUT 500 /* ms */
5369
5370/* When this timer fires, we've been idle for awhile */
5371static void intel_gpu_idle_timer(unsigned long arg)
5372{
5373 struct drm_device *dev = (struct drm_device *)arg;
5374 drm_i915_private_t *dev_priv = dev->dev_private;
5375
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005376 if (!list_empty(&dev_priv->mm.active_list)) {
5377 /* Still processing requests, so just re-arm the timer. */
5378 mod_timer(&dev_priv->idle_timer, jiffies +
5379 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5380 return;
5381 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005382
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005383 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005384 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005385}
5386
Jesse Barnes652c3932009-08-17 13:31:43 -07005387#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5388
5389static void intel_crtc_idle_timer(unsigned long arg)
5390{
5391 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5392 struct drm_crtc *crtc = &intel_crtc->base;
5393 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005394 struct intel_framebuffer *intel_fb;
5395
5396 intel_fb = to_intel_framebuffer(crtc->fb);
5397 if (intel_fb && intel_fb->obj->active) {
5398 /* The framebuffer is still being accessed by the GPU. */
5399 mod_timer(&intel_crtc->idle_timer, jiffies +
5400 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5401 return;
5402 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005403
Jesse Barnes652c3932009-08-17 13:31:43 -07005404 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005405 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005406}
5407
Daniel Vetter3dec0092010-08-20 21:40:52 +02005408static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005409{
5410 struct drm_device *dev = crtc->dev;
5411 drm_i915_private_t *dev_priv = dev->dev_private;
5412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5413 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005414 int dpll_reg = DPLL(pipe);
5415 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005416
Eric Anholtbad720f2009-10-22 16:11:14 -07005417 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005418 return;
5419
5420 if (!dev_priv->lvds_downclock_avail)
5421 return;
5422
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005423 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005424 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005425 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005426
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005427 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005428
5429 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5430 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005431 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005432
Jesse Barnes652c3932009-08-17 13:31:43 -07005433 dpll = I915_READ(dpll_reg);
5434 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005435 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005436 }
5437
5438 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005439 mod_timer(&intel_crtc->idle_timer, jiffies +
5440 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005441}
5442
5443static void intel_decrease_pllclock(struct drm_crtc *crtc)
5444{
5445 struct drm_device *dev = crtc->dev;
5446 drm_i915_private_t *dev_priv = dev->dev_private;
5447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5448 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005449 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005450 int dpll = I915_READ(dpll_reg);
5451
Eric Anholtbad720f2009-10-22 16:11:14 -07005452 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005453 return;
5454
5455 if (!dev_priv->lvds_downclock_avail)
5456 return;
5457
5458 /*
5459 * Since this is called by a timer, we should never get here in
5460 * the manual case.
5461 */
5462 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005463 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005464
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005465 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005466
5467 dpll |= DISPLAY_RATE_SELECT_FPA1;
5468 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005469 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005470 dpll = I915_READ(dpll_reg);
5471 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005472 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005473 }
5474
5475}
5476
5477/**
5478 * intel_idle_update - adjust clocks for idleness
5479 * @work: work struct
5480 *
5481 * Either the GPU or display (or both) went idle. Check the busy status
5482 * here and adjust the CRTC and GPU clocks as necessary.
5483 */
5484static void intel_idle_update(struct work_struct *work)
5485{
5486 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5487 idle_work);
5488 struct drm_device *dev = dev_priv->dev;
5489 struct drm_crtc *crtc;
5490 struct intel_crtc *intel_crtc;
5491
5492 if (!i915_powersave)
5493 return;
5494
5495 mutex_lock(&dev->struct_mutex);
5496
Jesse Barnes7648fa92010-05-20 14:28:11 -07005497 i915_update_gfx_val(dev_priv);
5498
Jesse Barnes652c3932009-08-17 13:31:43 -07005499 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5500 /* Skip inactive CRTCs */
5501 if (!crtc->fb)
5502 continue;
5503
5504 intel_crtc = to_intel_crtc(crtc);
5505 if (!intel_crtc->busy)
5506 intel_decrease_pllclock(crtc);
5507 }
5508
Li Peng45ac22c2010-06-12 23:38:35 +08005509
Jesse Barnes652c3932009-08-17 13:31:43 -07005510 mutex_unlock(&dev->struct_mutex);
5511}
5512
5513/**
5514 * intel_mark_busy - mark the GPU and possibly the display busy
5515 * @dev: drm device
5516 * @obj: object we're operating on
5517 *
5518 * Callers can use this function to indicate that the GPU is busy processing
5519 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5520 * buffer), we'll also mark the display as busy, so we know to increase its
5521 * clock frequency.
5522 */
Chris Wilson05394f32010-11-08 19:18:58 +00005523void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005524{
5525 drm_i915_private_t *dev_priv = dev->dev_private;
5526 struct drm_crtc *crtc = NULL;
5527 struct intel_framebuffer *intel_fb;
5528 struct intel_crtc *intel_crtc;
5529
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005530 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5531 return;
5532
Alexander Lam18b21902011-01-03 13:28:56 -05005533 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005534 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005535 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005536 mod_timer(&dev_priv->idle_timer, jiffies +
5537 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005538
5539 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5540 if (!crtc->fb)
5541 continue;
5542
5543 intel_crtc = to_intel_crtc(crtc);
5544 intel_fb = to_intel_framebuffer(crtc->fb);
5545 if (intel_fb->obj == obj) {
5546 if (!intel_crtc->busy) {
5547 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005548 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005549 intel_crtc->busy = true;
5550 } else {
5551 /* Busy -> busy, put off timer */
5552 mod_timer(&intel_crtc->idle_timer, jiffies +
5553 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5554 }
5555 }
5556 }
5557}
5558
Jesse Barnes79e53942008-11-07 14:24:08 -08005559static void intel_crtc_destroy(struct drm_crtc *crtc)
5560{
5561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005562 struct drm_device *dev = crtc->dev;
5563 struct intel_unpin_work *work;
5564 unsigned long flags;
5565
5566 spin_lock_irqsave(&dev->event_lock, flags);
5567 work = intel_crtc->unpin_work;
5568 intel_crtc->unpin_work = NULL;
5569 spin_unlock_irqrestore(&dev->event_lock, flags);
5570
5571 if (work) {
5572 cancel_work_sync(&work->work);
5573 kfree(work);
5574 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
5576 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005577
Jesse Barnes79e53942008-11-07 14:24:08 -08005578 kfree(intel_crtc);
5579}
5580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005581static void intel_unpin_work_fn(struct work_struct *__work)
5582{
5583 struct intel_unpin_work *work =
5584 container_of(__work, struct intel_unpin_work, work);
5585
5586 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01005587 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005588 drm_gem_object_unreference(&work->pending_flip_obj->base);
5589 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005590
Chris Wilson7782de32011-07-08 12:22:41 +01005591 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005592 mutex_unlock(&work->dev->struct_mutex);
5593 kfree(work);
5594}
5595
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005596static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005597 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005598{
5599 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5601 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005602 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005603 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005604 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005605 unsigned long flags;
5606
5607 /* Ignore early vblank irqs */
5608 if (intel_crtc == NULL)
5609 return;
5610
Mario Kleiner49b14a52010-12-09 07:00:07 +01005611 do_gettimeofday(&tnow);
5612
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005613 spin_lock_irqsave(&dev->event_lock, flags);
5614 work = intel_crtc->unpin_work;
5615 if (work == NULL || !work->pending) {
5616 spin_unlock_irqrestore(&dev->event_lock, flags);
5617 return;
5618 }
5619
5620 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005621
5622 if (work->event) {
5623 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005624 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005625
5626 /* Called before vblank count and timestamps have
5627 * been updated for the vblank interval of flip
5628 * completion? Need to increment vblank count and
5629 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005630 * to account for this. We assume this happened if we
5631 * get called over 0.9 frame durations after the last
5632 * timestamped vblank.
5633 *
5634 * This calculation can not be used with vrefresh rates
5635 * below 5Hz (10Hz to be on the safe side) without
5636 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005637 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005638 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5639 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005640 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005641 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5642 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005643 }
5644
Mario Kleiner49b14a52010-12-09 07:00:07 +01005645 e->event.tv_sec = tvbl.tv_sec;
5646 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005647
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005648 list_add_tail(&e->base.link,
5649 &e->base.file_priv->event_list);
5650 wake_up_interruptible(&e->base.file_priv->event_wait);
5651 }
5652
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005653 drm_vblank_put(dev, intel_crtc->pipe);
5654
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005655 spin_unlock_irqrestore(&dev->event_lock, flags);
5656
Chris Wilson05394f32010-11-08 19:18:58 +00005657 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005658
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005659 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005660 &obj->pending_flip.counter);
5661 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005662 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005663
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005664 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005665
5666 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005667}
5668
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005669void intel_finish_page_flip(struct drm_device *dev, int pipe)
5670{
5671 drm_i915_private_t *dev_priv = dev->dev_private;
5672 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5673
Mario Kleiner49b14a52010-12-09 07:00:07 +01005674 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005675}
5676
5677void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5678{
5679 drm_i915_private_t *dev_priv = dev->dev_private;
5680 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5681
Mario Kleiner49b14a52010-12-09 07:00:07 +01005682 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005683}
5684
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005685void intel_prepare_page_flip(struct drm_device *dev, int plane)
5686{
5687 drm_i915_private_t *dev_priv = dev->dev_private;
5688 struct intel_crtc *intel_crtc =
5689 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5690 unsigned long flags;
5691
5692 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005693 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005694 if ((++intel_crtc->unpin_work->pending) > 1)
5695 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005696 } else {
5697 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5698 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005699 spin_unlock_irqrestore(&dev->event_lock, flags);
5700}
5701
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005702static int intel_gen2_queue_flip(struct drm_device *dev,
5703 struct drm_crtc *crtc,
5704 struct drm_framebuffer *fb,
5705 struct drm_i915_gem_object *obj)
5706{
5707 struct drm_i915_private *dev_priv = dev->dev_private;
5708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5709 unsigned long offset;
5710 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005711 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005712 int ret;
5713
Daniel Vetter6d90c952012-04-26 23:28:05 +02005714 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005715 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005716 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005717
5718 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005719 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005720
Daniel Vetter6d90c952012-04-26 23:28:05 +02005721 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005722 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005723 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005724
5725 /* Can't queue multiple flips, so wait for the previous
5726 * one to finish before executing the next.
5727 */
5728 if (intel_crtc->plane)
5729 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5730 else
5731 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005732 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5733 intel_ring_emit(ring, MI_NOOP);
5734 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5735 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5736 intel_ring_emit(ring, fb->pitches[0]);
5737 intel_ring_emit(ring, obj->gtt_offset + offset);
5738 intel_ring_emit(ring, 0); /* aux display base address, unused */
5739 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005740 return 0;
5741
5742err_unpin:
5743 intel_unpin_fb_obj(obj);
5744err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005745 return ret;
5746}
5747
5748static int intel_gen3_queue_flip(struct drm_device *dev,
5749 struct drm_crtc *crtc,
5750 struct drm_framebuffer *fb,
5751 struct drm_i915_gem_object *obj)
5752{
5753 struct drm_i915_private *dev_priv = dev->dev_private;
5754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5755 unsigned long offset;
5756 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005757 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005758 int ret;
5759
Daniel Vetter6d90c952012-04-26 23:28:05 +02005760 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005761 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005762 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005763
5764 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005765 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005766
Daniel Vetter6d90c952012-04-26 23:28:05 +02005767 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005768 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005769 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005770
5771 if (intel_crtc->plane)
5772 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5773 else
5774 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005775 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5776 intel_ring_emit(ring, MI_NOOP);
5777 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5778 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5779 intel_ring_emit(ring, fb->pitches[0]);
5780 intel_ring_emit(ring, obj->gtt_offset + offset);
5781 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005782
Daniel Vetter6d90c952012-04-26 23:28:05 +02005783 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005784 return 0;
5785
5786err_unpin:
5787 intel_unpin_fb_obj(obj);
5788err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005789 return ret;
5790}
5791
5792static int intel_gen4_queue_flip(struct drm_device *dev,
5793 struct drm_crtc *crtc,
5794 struct drm_framebuffer *fb,
5795 struct drm_i915_gem_object *obj)
5796{
5797 struct drm_i915_private *dev_priv = dev->dev_private;
5798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5799 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005800 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005801 int ret;
5802
Daniel Vetter6d90c952012-04-26 23:28:05 +02005803 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005804 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005805 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005806
Daniel Vetter6d90c952012-04-26 23:28:05 +02005807 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005808 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005809 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005810
5811 /* i965+ uses the linear or tiled offsets from the
5812 * Display Registers (which do not change across a page-flip)
5813 * so we need only reprogram the base address.
5814 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02005815 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5816 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5817 intel_ring_emit(ring, fb->pitches[0]);
5818 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005819
5820 /* XXX Enabling the panel-fitter across page-flip is so far
5821 * untested on non-native modes, so ignore it for now.
5822 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5823 */
5824 pf = 0;
5825 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005826 intel_ring_emit(ring, pf | pipesrc);
5827 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005828 return 0;
5829
5830err_unpin:
5831 intel_unpin_fb_obj(obj);
5832err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005833 return ret;
5834}
5835
5836static int intel_gen6_queue_flip(struct drm_device *dev,
5837 struct drm_crtc *crtc,
5838 struct drm_framebuffer *fb,
5839 struct drm_i915_gem_object *obj)
5840{
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02005843 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005844 uint32_t pf, pipesrc;
5845 int ret;
5846
Daniel Vetter6d90c952012-04-26 23:28:05 +02005847 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005848 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005849 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005850
Daniel Vetter6d90c952012-04-26 23:28:05 +02005851 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005852 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005853 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005854
Daniel Vetter6d90c952012-04-26 23:28:05 +02005855 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5856 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5857 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
5858 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005859
5860 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
5861 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005862 intel_ring_emit(ring, pf | pipesrc);
5863 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005864 return 0;
5865
5866err_unpin:
5867 intel_unpin_fb_obj(obj);
5868err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005869 return ret;
5870}
5871
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005872/*
5873 * On gen7 we currently use the blit ring because (in early silicon at least)
5874 * the render ring doesn't give us interrpts for page flip completion, which
5875 * means clients will hang after the first flip is queued. Fortunately the
5876 * blit ring generates interrupts properly, so use it instead.
5877 */
5878static int intel_gen7_queue_flip(struct drm_device *dev,
5879 struct drm_crtc *crtc,
5880 struct drm_framebuffer *fb,
5881 struct drm_i915_gem_object *obj)
5882{
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5885 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
5886 int ret;
5887
5888 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5889 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005890 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005891
5892 ret = intel_ring_begin(ring, 4);
5893 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005894 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005895
5896 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005897 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005898 intel_ring_emit(ring, (obj->gtt_offset));
5899 intel_ring_emit(ring, (MI_NOOP));
5900 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005901 return 0;
5902
5903err_unpin:
5904 intel_unpin_fb_obj(obj);
5905err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005906 return ret;
5907}
5908
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005909static int intel_default_queue_flip(struct drm_device *dev,
5910 struct drm_crtc *crtc,
5911 struct drm_framebuffer *fb,
5912 struct drm_i915_gem_object *obj)
5913{
5914 return -ENODEV;
5915}
5916
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005917static int intel_crtc_page_flip(struct drm_crtc *crtc,
5918 struct drm_framebuffer *fb,
5919 struct drm_pending_vblank_event *event)
5920{
5921 struct drm_device *dev = crtc->dev;
5922 struct drm_i915_private *dev_priv = dev->dev_private;
5923 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00005924 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5926 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005927 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01005928 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005929
5930 work = kzalloc(sizeof *work, GFP_KERNEL);
5931 if (work == NULL)
5932 return -ENOMEM;
5933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005934 work->event = event;
5935 work->dev = crtc->dev;
5936 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005937 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005938 INIT_WORK(&work->work, intel_unpin_work_fn);
5939
Jesse Barnes7317c75e62011-08-29 09:45:28 -07005940 ret = drm_vblank_get(dev, intel_crtc->pipe);
5941 if (ret)
5942 goto free_work;
5943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005944 /* We borrow the event spin lock for protecting unpin_work */
5945 spin_lock_irqsave(&dev->event_lock, flags);
5946 if (intel_crtc->unpin_work) {
5947 spin_unlock_irqrestore(&dev->event_lock, flags);
5948 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07005949 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01005950
5951 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005952 return -EBUSY;
5953 }
5954 intel_crtc->unpin_work = work;
5955 spin_unlock_irqrestore(&dev->event_lock, flags);
5956
5957 intel_fb = to_intel_framebuffer(fb);
5958 obj = intel_fb->obj;
5959
Chris Wilson468f0b42010-05-27 13:18:13 +01005960 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005961
Jesse Barnes75dfca82010-02-10 15:09:44 -08005962 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00005963 drm_gem_object_reference(&work->old_fb_obj->base);
5964 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005965
5966 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005967
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005968 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005969
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005970 work->enable_stall_check = true;
5971
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005972 /* Block clients from rendering to the new back buffer until
5973 * the flip occurs and the object is no longer visible.
5974 */
Chris Wilson05394f32010-11-08 19:18:58 +00005975 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005976
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005977 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
5978 if (ret)
5979 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005980
Chris Wilson7782de32011-07-08 12:22:41 +01005981 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005982 mutex_unlock(&dev->struct_mutex);
5983
Jesse Barnese5510fa2010-07-01 16:48:37 -07005984 trace_i915_flip_request(intel_crtc->plane, obj);
5985
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005986 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005987
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005988cleanup_pending:
5989 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00005990 drm_gem_object_unreference(&work->old_fb_obj->base);
5991 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01005992 mutex_unlock(&dev->struct_mutex);
5993
5994 spin_lock_irqsave(&dev->event_lock, flags);
5995 intel_crtc->unpin_work = NULL;
5996 spin_unlock_irqrestore(&dev->event_lock, flags);
5997
Jesse Barnes7317c75e62011-08-29 09:45:28 -07005998 drm_vblank_put(dev, intel_crtc->pipe);
5999free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006000 kfree(work);
6001
6002 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006003}
6004
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006005static void intel_sanitize_modesetting(struct drm_device *dev,
6006 int pipe, int plane)
6007{
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009 u32 reg, val;
6010
Chris Wilsonf47166d2012-03-22 15:00:50 +00006011 /* Clear any frame start delays used for debugging left by the BIOS */
6012 for_each_pipe(pipe) {
6013 reg = PIPECONF(pipe);
6014 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6015 }
6016
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006017 if (HAS_PCH_SPLIT(dev))
6018 return;
6019
6020 /* Who knows what state these registers were left in by the BIOS or
6021 * grub?
6022 *
6023 * If we leave the registers in a conflicting state (e.g. with the
6024 * display plane reading from the other pipe than the one we intend
6025 * to use) then when we attempt to teardown the active mode, we will
6026 * not disable the pipes and planes in the correct order -- leaving
6027 * a plane reading from a disabled pipe and possibly leading to
6028 * undefined behaviour.
6029 */
6030
6031 reg = DSPCNTR(plane);
6032 val = I915_READ(reg);
6033
6034 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6035 return;
6036 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6037 return;
6038
6039 /* This display plane is active and attached to the other CPU pipe. */
6040 pipe = !pipe;
6041
6042 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006043 intel_disable_plane(dev_priv, plane, pipe);
6044 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006045}
Jesse Barnes79e53942008-11-07 14:24:08 -08006046
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006047static void intel_crtc_reset(struct drm_crtc *crtc)
6048{
6049 struct drm_device *dev = crtc->dev;
6050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6051
6052 /* Reset flags back to the 'unknown' status so that they
6053 * will be correctly set on the initial modeset.
6054 */
6055 intel_crtc->dpms_mode = -1;
6056
6057 /* We need to fix up any BIOS configuration that conflicts with
6058 * our expectations.
6059 */
6060 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6061}
6062
6063static struct drm_crtc_helper_funcs intel_helper_funcs = {
6064 .dpms = intel_crtc_dpms,
6065 .mode_fixup = intel_crtc_mode_fixup,
6066 .mode_set = intel_crtc_mode_set,
6067 .mode_set_base = intel_pipe_set_base,
6068 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6069 .load_lut = intel_crtc_load_lut,
6070 .disable = intel_crtc_disable,
6071};
6072
6073static const struct drm_crtc_funcs intel_crtc_funcs = {
6074 .reset = intel_crtc_reset,
6075 .cursor_set = intel_crtc_cursor_set,
6076 .cursor_move = intel_crtc_cursor_move,
6077 .gamma_set = intel_crtc_gamma_set,
6078 .set_config = drm_crtc_helper_set_config,
6079 .destroy = intel_crtc_destroy,
6080 .page_flip = intel_crtc_page_flip,
6081};
6082
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006083static void intel_pch_pll_init(struct drm_device *dev)
6084{
6085 drm_i915_private_t *dev_priv = dev->dev_private;
6086 int i;
6087
6088 if (dev_priv->num_pch_pll == 0) {
6089 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6090 return;
6091 }
6092
6093 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6094 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6095 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6096 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6097 }
6098}
6099
Hannes Ederb358d0a2008-12-18 21:18:47 +01006100static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006101{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006102 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 struct intel_crtc *intel_crtc;
6104 int i;
6105
6106 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6107 if (intel_crtc == NULL)
6108 return;
6109
6110 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6111
6112 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006113 for (i = 0; i < 256; i++) {
6114 intel_crtc->lut_r[i] = i;
6115 intel_crtc->lut_g[i] = i;
6116 intel_crtc->lut_b[i] = i;
6117 }
6118
Jesse Barnes80824002009-09-10 15:28:06 -07006119 /* Swap pipes & planes for FBC on pre-965 */
6120 intel_crtc->pipe = pipe;
6121 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006122 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006123 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006124 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006125 }
6126
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006127 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6128 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6129 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6130 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6131
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006132 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006133 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006134 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006135
6136 if (HAS_PCH_SPLIT(dev)) {
6137 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6138 intel_helper_funcs.commit = ironlake_crtc_commit;
6139 } else {
6140 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6141 intel_helper_funcs.commit = i9xx_crtc_commit;
6142 }
6143
Jesse Barnes79e53942008-11-07 14:24:08 -08006144 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6145
Jesse Barnes652c3932009-08-17 13:31:43 -07006146 intel_crtc->busy = false;
6147
6148 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6149 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006150}
6151
Carl Worth08d7b3d2009-04-29 14:43:54 -07006152int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006153 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006154{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006155 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006156 struct drm_mode_object *drmmode_obj;
6157 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006158
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006159 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6160 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006161
Daniel Vetterc05422d2009-08-11 16:05:30 +02006162 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6163 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006164
Daniel Vetterc05422d2009-08-11 16:05:30 +02006165 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006166 DRM_ERROR("no such CRTC id\n");
6167 return -EINVAL;
6168 }
6169
Daniel Vetterc05422d2009-08-11 16:05:30 +02006170 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6171 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006172
Daniel Vetterc05422d2009-08-11 16:05:30 +02006173 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006174}
6175
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006176static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006177{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006178 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006179 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006180 int entry = 0;
6181
Chris Wilson4ef69c72010-09-09 15:14:28 +01006182 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6183 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 index_mask |= (1 << entry);
6185 entry++;
6186 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006187
Jesse Barnes79e53942008-11-07 14:24:08 -08006188 return index_mask;
6189}
6190
Chris Wilson4d302442010-12-14 19:21:29 +00006191static bool has_edp_a(struct drm_device *dev)
6192{
6193 struct drm_i915_private *dev_priv = dev->dev_private;
6194
6195 if (!IS_MOBILE(dev))
6196 return false;
6197
6198 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6199 return false;
6200
6201 if (IS_GEN5(dev) &&
6202 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6203 return false;
6204
6205 return true;
6206}
6207
Jesse Barnes79e53942008-11-07 14:24:08 -08006208static void intel_setup_outputs(struct drm_device *dev)
6209{
Eric Anholt725e30a2009-01-22 13:01:02 -08006210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006211 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006212 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006213 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006214
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006215 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006216 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6217 /* disable the panel fitter on everything but LVDS */
6218 I915_WRITE(PFIT_CONTROL, 0);
6219 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006220
Eric Anholtbad720f2009-10-22 16:11:14 -07006221 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006222 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006223
Chris Wilson4d302442010-12-14 19:21:29 +00006224 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006225 intel_dp_init(dev, DP_A);
6226
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006227 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6228 intel_dp_init(dev, PCH_DP_D);
6229 }
6230
6231 intel_crt_init(dev);
6232
6233 if (HAS_PCH_SPLIT(dev)) {
6234 int found;
6235
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006236 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006237 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006238 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006239 if (!found)
6240 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006241 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6242 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006243 }
6244
6245 if (I915_READ(HDMIC) & PORT_DETECTED)
6246 intel_hdmi_init(dev, HDMIC);
6247
6248 if (I915_READ(HDMID) & PORT_DETECTED)
6249 intel_hdmi_init(dev, HDMID);
6250
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006251 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6252 intel_dp_init(dev, PCH_DP_C);
6253
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006254 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006255 intel_dp_init(dev, PCH_DP_D);
6256
Zhenyu Wang103a1962009-11-27 11:44:36 +08006257 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006258 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006259
Eric Anholt725e30a2009-01-22 13:01:02 -08006260 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006261 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006262 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006263 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6264 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006265 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006266 }
Ma Ling27185ae2009-08-24 13:50:23 +08006267
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006268 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6269 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006270 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006271 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006272 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006273
6274 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006275
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006276 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6277 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006278 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006279 }
Ma Ling27185ae2009-08-24 13:50:23 +08006280
6281 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6282
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006283 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6284 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006285 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006286 }
6287 if (SUPPORTS_INTEGRATED_DP(dev)) {
6288 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006289 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006290 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006291 }
Ma Ling27185ae2009-08-24 13:50:23 +08006292
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006293 if (SUPPORTS_INTEGRATED_DP(dev) &&
6294 (I915_READ(DP_D) & DP_DETECTED)) {
6295 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006296 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006297 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006298 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 intel_dvo_init(dev);
6300
Zhenyu Wang103a1962009-11-27 11:44:36 +08006301 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 intel_tv_init(dev);
6303
Chris Wilson4ef69c72010-09-09 15:14:28 +01006304 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6305 encoder->base.possible_crtcs = encoder->crtc_mask;
6306 encoder->base.possible_clones =
6307 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006308 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006309
Chris Wilson2c7111d2011-03-29 10:40:27 +01006310 /* disable all the possible outputs/crtcs before entering KMS mode */
6311 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006312
6313 if (HAS_PCH_SPLIT(dev))
6314 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006315}
6316
6317static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6318{
6319 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006320
6321 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006322 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006323
6324 kfree(intel_fb);
6325}
6326
6327static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006328 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006329 unsigned int *handle)
6330{
6331 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006332 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006333
Chris Wilson05394f32010-11-08 19:18:58 +00006334 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006335}
6336
6337static const struct drm_framebuffer_funcs intel_fb_funcs = {
6338 .destroy = intel_user_framebuffer_destroy,
6339 .create_handle = intel_user_framebuffer_create_handle,
6340};
6341
Dave Airlie38651672010-03-30 05:34:13 +00006342int intel_framebuffer_init(struct drm_device *dev,
6343 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006344 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006345 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006346{
Jesse Barnes79e53942008-11-07 14:24:08 -08006347 int ret;
6348
Chris Wilson05394f32010-11-08 19:18:58 +00006349 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006350 return -EINVAL;
6351
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006352 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006353 return -EINVAL;
6354
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006355 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006356 case DRM_FORMAT_RGB332:
6357 case DRM_FORMAT_RGB565:
6358 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006359 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006360 case DRM_FORMAT_ARGB8888:
6361 case DRM_FORMAT_XRGB2101010:
6362 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006363 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006364 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006365 case DRM_FORMAT_YUYV:
6366 case DRM_FORMAT_UYVY:
6367 case DRM_FORMAT_YVYU:
6368 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006369 break;
6370 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006371 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6372 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006373 return -EINVAL;
6374 }
6375
Jesse Barnes79e53942008-11-07 14:24:08 -08006376 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6377 if (ret) {
6378 DRM_ERROR("framebuffer init failed %d\n", ret);
6379 return ret;
6380 }
6381
6382 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006383 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006384 return 0;
6385}
6386
Jesse Barnes79e53942008-11-07 14:24:08 -08006387static struct drm_framebuffer *
6388intel_user_framebuffer_create(struct drm_device *dev,
6389 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006390 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006391{
Chris Wilson05394f32010-11-08 19:18:58 +00006392 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006393
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006394 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6395 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006396 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006397 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006398
Chris Wilsond2dff872011-04-19 08:36:26 +01006399 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006400}
6401
Jesse Barnes79e53942008-11-07 14:24:08 -08006402static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006403 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006404 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006405};
6406
Jesse Barnese70236a2009-09-21 10:42:27 -07006407/* Set up chip specific display functions */
6408static void intel_init_display(struct drm_device *dev)
6409{
6410 struct drm_i915_private *dev_priv = dev->dev_private;
6411
6412 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006413 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006414 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006415 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006416 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006417 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006418 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006419 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006420 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006421 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006422 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006423 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006424
Jesse Barnese70236a2009-09-21 10:42:27 -07006425 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006426 if (IS_VALLEYVIEW(dev))
6427 dev_priv->display.get_display_clock_speed =
6428 valleyview_get_display_clock_speed;
6429 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006430 dev_priv->display.get_display_clock_speed =
6431 i945_get_display_clock_speed;
6432 else if (IS_I915G(dev))
6433 dev_priv->display.get_display_clock_speed =
6434 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006435 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006436 dev_priv->display.get_display_clock_speed =
6437 i9xx_misc_get_display_clock_speed;
6438 else if (IS_I915GM(dev))
6439 dev_priv->display.get_display_clock_speed =
6440 i915gm_get_display_clock_speed;
6441 else if (IS_I865G(dev))
6442 dev_priv->display.get_display_clock_speed =
6443 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006444 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006445 dev_priv->display.get_display_clock_speed =
6446 i855_get_display_clock_speed;
6447 else /* 852, 830 */
6448 dev_priv->display.get_display_clock_speed =
6449 i830_get_display_clock_speed;
6450
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006451 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006452 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006453 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006454 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006455 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006456 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006457 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006458 } else if (IS_IVYBRIDGE(dev)) {
6459 /* FIXME: detect B0+ stepping and use auto training */
6460 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006461 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006462 } else
6463 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07006464 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes575155a2012-03-28 13:39:37 -07006465 dev_priv->display.force_wake_get = vlv_force_wake_get;
6466 dev_priv->display.force_wake_put = vlv_force_wake_put;
Jesse Barnes6067aae2011-04-28 15:04:31 -07006467 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08006468 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07006469 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006470
6471 /* Default just returns -ENODEV to indicate unsupported */
6472 dev_priv->display.queue_flip = intel_default_queue_flip;
6473
6474 switch (INTEL_INFO(dev)->gen) {
6475 case 2:
6476 dev_priv->display.queue_flip = intel_gen2_queue_flip;
6477 break;
6478
6479 case 3:
6480 dev_priv->display.queue_flip = intel_gen3_queue_flip;
6481 break;
6482
6483 case 4:
6484 case 5:
6485 dev_priv->display.queue_flip = intel_gen4_queue_flip;
6486 break;
6487
6488 case 6:
6489 dev_priv->display.queue_flip = intel_gen6_queue_flip;
6490 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006491 case 7:
6492 dev_priv->display.queue_flip = intel_gen7_queue_flip;
6493 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006494 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006495}
6496
Jesse Barnesb690e962010-07-19 13:53:12 -07006497/*
6498 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6499 * resume, or other times. This quirk makes sure that's the case for
6500 * affected systems.
6501 */
Akshay Joshi0206e352011-08-16 15:34:10 -04006502static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07006503{
6504 struct drm_i915_private *dev_priv = dev->dev_private;
6505
6506 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006507 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006508}
6509
Keith Packard435793d2011-07-12 14:56:22 -07006510/*
6511 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
6512 */
6513static void quirk_ssc_force_disable(struct drm_device *dev)
6514{
6515 struct drm_i915_private *dev_priv = dev->dev_private;
6516 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006517 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07006518}
6519
Carsten Emde4dca20e2012-03-15 15:56:26 +01006520/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01006521 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
6522 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01006523 */
6524static void quirk_invert_brightness(struct drm_device *dev)
6525{
6526 struct drm_i915_private *dev_priv = dev->dev_private;
6527 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006528 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006529}
6530
6531struct intel_quirk {
6532 int device;
6533 int subsystem_vendor;
6534 int subsystem_device;
6535 void (*hook)(struct drm_device *dev);
6536};
6537
Ben Widawskyc43b5632012-04-16 14:07:40 -07006538static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07006539 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04006540 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07006541
6542 /* Thinkpad R31 needs pipe A force quirk */
6543 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6544 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6545 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6546
6547 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6548 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6549 /* ThinkPad X40 needs pipe A force quirk */
6550
6551 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6552 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6553
6554 /* 855 & before need to leave pipe A & dpll A up */
6555 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6556 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07006557
6558 /* Lenovo U160 cannot use SSC on LVDS */
6559 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02006560
6561 /* Sony Vaio Y cannot use SSC on LVDS */
6562 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01006563
6564 /* Acer Aspire 5734Z must invert backlight brightness */
6565 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07006566};
6567
6568static void intel_init_quirks(struct drm_device *dev)
6569{
6570 struct pci_dev *d = dev->pdev;
6571 int i;
6572
6573 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6574 struct intel_quirk *q = &intel_quirks[i];
6575
6576 if (d->device == q->device &&
6577 (d->subsystem_vendor == q->subsystem_vendor ||
6578 q->subsystem_vendor == PCI_ANY_ID) &&
6579 (d->subsystem_device == q->subsystem_device ||
6580 q->subsystem_device == PCI_ANY_ID))
6581 q->hook(dev);
6582 }
6583}
6584
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006585/* Disable the VGA plane that we never use */
6586static void i915_disable_vga(struct drm_device *dev)
6587{
6588 struct drm_i915_private *dev_priv = dev->dev_private;
6589 u8 sr1;
6590 u32 vga_reg;
6591
6592 if (HAS_PCH_SPLIT(dev))
6593 vga_reg = CPU_VGACNTRL;
6594 else
6595 vga_reg = VGACNTRL;
6596
6597 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07006598 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006599 sr1 = inb(VGA_SR_DATA);
6600 outb(sr1 | 1<<5, VGA_SR_DATA);
6601 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6602 udelay(300);
6603
6604 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6605 POSTING_READ(vga_reg);
6606}
6607
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006608static void ivb_pch_pwm_override(struct drm_device *dev)
6609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
6611
6612 /*
6613 * IVB has CPU eDP backlight regs too, set things up to let the
6614 * PCH regs control the backlight
6615 */
6616 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
6617 I915_WRITE(BLC_PWM_CPU_CTL, 0);
6618 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
6619}
6620
Daniel Vetterf8175862012-04-10 15:50:11 +02006621void intel_modeset_init_hw(struct drm_device *dev)
6622{
6623 struct drm_i915_private *dev_priv = dev->dev_private;
6624
6625 intel_init_clock_gating(dev);
6626
6627 if (IS_IRONLAKE_M(dev)) {
6628 ironlake_enable_drps(dev);
6629 intel_init_emon(dev);
6630 }
6631
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006632 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02006633 gen6_enable_rps(dev_priv);
6634 gen6_update_ring_freq(dev_priv);
6635 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006636
6637 if (IS_IVYBRIDGE(dev))
6638 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006639}
6640
Jesse Barnes79e53942008-11-07 14:24:08 -08006641void intel_modeset_init(struct drm_device *dev)
6642{
Jesse Barnes652c3932009-08-17 13:31:43 -07006643 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006644 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006645
6646 drm_mode_config_init(dev);
6647
6648 dev->mode_config.min_width = 0;
6649 dev->mode_config.min_height = 0;
6650
Dave Airlie019d96c2011-09-29 16:20:42 +01006651 dev->mode_config.preferred_depth = 24;
6652 dev->mode_config.prefer_shadow = 1;
6653
Jesse Barnes79e53942008-11-07 14:24:08 -08006654 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6655
Jesse Barnesb690e962010-07-19 13:53:12 -07006656 intel_init_quirks(dev);
6657
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006658 intel_init_pm(dev);
6659
Jesse Barnese70236a2009-09-21 10:42:27 -07006660 intel_init_display(dev);
6661
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006662 if (IS_GEN2(dev)) {
6663 dev->mode_config.max_width = 2048;
6664 dev->mode_config.max_height = 2048;
6665 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006666 dev->mode_config.max_width = 4096;
6667 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006668 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006669 dev->mode_config.max_width = 8192;
6670 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006671 }
Chris Wilson35c30472010-12-22 14:07:12 +00006672 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006673
Zhao Yakui28c97732009-10-09 11:39:41 +08006674 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006675 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006676
Dave Airliea3524f12010-06-06 18:59:41 +10006677 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08006679 ret = intel_plane_init(dev, i);
6680 if (ret)
6681 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006682 }
6683
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006684 intel_pch_pll_init(dev);
6685
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006686 /* Just disable it once at startup */
6687 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006689
Daniel Vetterf8175862012-04-10 15:50:11 +02006690 intel_modeset_init_hw(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006691
Jesse Barnes652c3932009-08-17 13:31:43 -07006692 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6693 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6694 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006695}
6696
6697void intel_modeset_gem_init(struct drm_device *dev)
6698{
6699 if (IS_IRONLAKE_M(dev))
6700 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006701
6702 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006703}
6704
6705void intel_modeset_cleanup(struct drm_device *dev)
6706{
Jesse Barnes652c3932009-08-17 13:31:43 -07006707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 struct drm_crtc *crtc;
6709 struct intel_crtc *intel_crtc;
6710
Keith Packardf87ea762010-10-03 19:36:26 -07006711 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006712 mutex_lock(&dev->struct_mutex);
6713
Jesse Barnes723bfd72010-10-07 16:01:13 -07006714 intel_unregister_dsm_handler();
6715
6716
Jesse Barnes652c3932009-08-17 13:31:43 -07006717 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6718 /* Skip inactive CRTCs */
6719 if (!crtc->fb)
6720 continue;
6721
6722 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006723 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006724 }
6725
Chris Wilson973d04f2011-07-08 12:22:37 +01006726 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07006727
Jesse Barnesf97108d2010-01-29 11:27:07 -08006728 if (IS_IRONLAKE_M(dev))
6729 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006730 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006731 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006732
Jesse Barnesd5bb0812011-01-05 12:01:26 -08006733 if (IS_IRONLAKE_M(dev))
6734 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00006735
Jesse Barnes57f350b2012-03-28 13:39:25 -07006736 if (IS_VALLEYVIEW(dev))
6737 vlv_init_dpio(dev);
6738
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006739 mutex_unlock(&dev->struct_mutex);
6740
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006741 /* Disable the irq before mode object teardown, for the irq might
6742 * enqueue unpin/hotplug work. */
6743 drm_irq_uninstall(dev);
6744 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02006745 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006746
Chris Wilson1630fe72011-07-08 12:22:42 +01006747 /* flush any delayed tasks or pending work */
6748 flush_scheduled_work();
6749
Daniel Vetter3dec0092010-08-20 21:40:52 +02006750 /* Shut off idle work before the crtcs get freed. */
6751 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6752 intel_crtc = to_intel_crtc(crtc);
6753 del_timer_sync(&intel_crtc->idle_timer);
6754 }
6755 del_timer_sync(&dev_priv->idle_timer);
6756 cancel_work_sync(&dev_priv->idle_work);
6757
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 drm_mode_config_cleanup(dev);
6759}
6760
Dave Airlie28d52042009-09-21 14:33:58 +10006761/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006762 * Return which encoder is currently attached for connector.
6763 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006764struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006765{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006766 return &intel_attached_encoder(connector)->base;
6767}
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
Chris Wilsondf0e9242010-09-09 16:20:55 +01006769void intel_connector_attach_encoder(struct intel_connector *connector,
6770 struct intel_encoder *encoder)
6771{
6772 connector->encoder = encoder;
6773 drm_mode_connector_attach_encoder(&connector->base,
6774 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006775}
Dave Airlie28d52042009-09-21 14:33:58 +10006776
6777/*
6778 * set vga decode state - true == enable VGA decode
6779 */
6780int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6781{
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783 u16 gmch_ctrl;
6784
6785 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6786 if (state)
6787 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6788 else
6789 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6790 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6791 return 0;
6792}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006793
6794#ifdef CONFIG_DEBUG_FS
6795#include <linux/seq_file.h>
6796
6797struct intel_display_error_state {
6798 struct intel_cursor_error_state {
6799 u32 control;
6800 u32 position;
6801 u32 base;
6802 u32 size;
6803 } cursor[2];
6804
6805 struct intel_pipe_error_state {
6806 u32 conf;
6807 u32 source;
6808
6809 u32 htotal;
6810 u32 hblank;
6811 u32 hsync;
6812 u32 vtotal;
6813 u32 vblank;
6814 u32 vsync;
6815 } pipe[2];
6816
6817 struct intel_plane_error_state {
6818 u32 control;
6819 u32 stride;
6820 u32 size;
6821 u32 pos;
6822 u32 addr;
6823 u32 surface;
6824 u32 tile_offset;
6825 } plane[2];
6826};
6827
6828struct intel_display_error_state *
6829intel_display_capture_error_state(struct drm_device *dev)
6830{
Akshay Joshi0206e352011-08-16 15:34:10 -04006831 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006832 struct intel_display_error_state *error;
6833 int i;
6834
6835 error = kmalloc(sizeof(*error), GFP_ATOMIC);
6836 if (error == NULL)
6837 return NULL;
6838
6839 for (i = 0; i < 2; i++) {
6840 error->cursor[i].control = I915_READ(CURCNTR(i));
6841 error->cursor[i].position = I915_READ(CURPOS(i));
6842 error->cursor[i].base = I915_READ(CURBASE(i));
6843
6844 error->plane[i].control = I915_READ(DSPCNTR(i));
6845 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
6846 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04006847 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006848 error->plane[i].addr = I915_READ(DSPADDR(i));
6849 if (INTEL_INFO(dev)->gen >= 4) {
6850 error->plane[i].surface = I915_READ(DSPSURF(i));
6851 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
6852 }
6853
6854 error->pipe[i].conf = I915_READ(PIPECONF(i));
6855 error->pipe[i].source = I915_READ(PIPESRC(i));
6856 error->pipe[i].htotal = I915_READ(HTOTAL(i));
6857 error->pipe[i].hblank = I915_READ(HBLANK(i));
6858 error->pipe[i].hsync = I915_READ(HSYNC(i));
6859 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
6860 error->pipe[i].vblank = I915_READ(VBLANK(i));
6861 error->pipe[i].vsync = I915_READ(VSYNC(i));
6862 }
6863
6864 return error;
6865}
6866
6867void
6868intel_display_print_error_state(struct seq_file *m,
6869 struct drm_device *dev,
6870 struct intel_display_error_state *error)
6871{
6872 int i;
6873
6874 for (i = 0; i < 2; i++) {
6875 seq_printf(m, "Pipe [%d]:\n", i);
6876 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
6877 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
6878 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
6879 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
6880 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
6881 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
6882 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
6883 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
6884
6885 seq_printf(m, "Plane [%d]:\n", i);
6886 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
6887 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
6888 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
6889 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
6890 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
6891 if (INTEL_INFO(dev)->gen >= 4) {
6892 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
6893 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
6894 }
6895
6896 seq_printf(m, "Cursor [%d]:\n", i);
6897 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
6898 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
6899 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
6900 }
6901}
6902#endif