blob: b7530cf58834c87189ca1f86f5558462322d26a2 [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
Benjamin Herrenschmidt95327d02012-04-01 17:35:53 +000024#include <asm/switch_to.h>
Paul Mackerrasb0a94d42012-11-04 18:15:43 +000025#include <asm/time.h>
Simon Guo57063402018-05-23 15:02:01 +080026#include <asm/tm.h>
Thomas Huth5358a962015-05-22 09:25:02 +020027#include "book3s.h"
Simon Guo533082a2018-05-23 15:02:00 +080028#include <asm/asm-prototypes.h>
Alexander Grafc215c6e2009-10-30 05:47:14 +000029
30#define OP_19_XOP_RFID 18
31#define OP_19_XOP_RFI 50
32
33#define OP_31_XOP_MFMSR 83
34#define OP_31_XOP_MTMSR 146
35#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010036#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000037#define OP_31_XOP_MTSRIN 242
38#define OP_31_XOP_TLBIEL 274
39#define OP_31_XOP_TLBIE 306
Alexander Graf50c7bb82012-12-14 23:42:05 +010040/* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
41#define OP_31_XOP_FAKE_SC1 308
Alexander Grafc215c6e2009-10-30 05:47:14 +000042#define OP_31_XOP_SLBMTE 402
43#define OP_31_XOP_SLBIE 434
44#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010045#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000046#define OP_31_XOP_MFSRIN 659
Alexander Grafbd7cdbb2010-03-24 21:48:33 +010047#define OP_31_XOP_DCBA 758
Alexander Grafc215c6e2009-10-30 05:47:14 +000048#define OP_31_XOP_SLBMFEV 851
49#define OP_31_XOP_EIOIO 854
50#define OP_31_XOP_SLBMFEE 915
51
Simon Guo57063402018-05-23 15:02:01 +080052#define OP_31_XOP_TBEGIN 654
53
Simon Guo03c81682018-05-23 15:02:03 +080054#define OP_31_XOP_TRECLAIM 942
Simon Guoe32c53d2018-05-23 15:02:04 +080055#define OP_31_XOP_TRCHKPT 1006
Simon Guo03c81682018-05-23 15:02:03 +080056
Alexander Grafc215c6e2009-10-30 05:47:14 +000057/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
58#define OP_31_XOP_DCBZ 1010
59
Alexander Grafca7f4202010-03-24 21:48:28 +010060#define OP_LFS 48
61#define OP_LFD 50
62#define OP_STFS 52
63#define OP_STFD 54
64
Alexander Grafd6d549b2010-02-19 11:00:33 +010065#define SPRN_GQR0 912
66#define SPRN_GQR1 913
67#define SPRN_GQR2 914
68#define SPRN_GQR3 915
69#define SPRN_GQR4 916
70#define SPRN_GQR5 917
71#define SPRN_GQR6 918
72#define SPRN_GQR7 919
73
Alexander Graf07b09072010-04-16 00:11:53 +020074/* Book3S_32 defines mfsrin(v) - but that messes up our abstract
75 * function pointers, so let's just disable the define. */
76#undef mfsrin
77
Alexander Graf317a8fa2011-08-08 16:07:16 +020078enum priv_level {
79 PRIV_PROBLEM = 0,
80 PRIV_SUPER = 1,
81 PRIV_HYPER = 2,
82};
83
84static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
85{
86 /* PAPR VMs only access supervisor SPRs */
87 if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
88 return false;
89
90 /* Limit user space to its own small SPR set */
Alexander Graf5deb8e72014-04-24 13:46:24 +020091 if ((kvmppc_get_msr(vcpu) & MSR_PR) && level > PRIV_PROBLEM)
Alexander Graf317a8fa2011-08-08 16:07:16 +020092 return false;
93
94 return true;
95}
96
Simon Guode7ad932018-05-23 15:01:56 +080097#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
98static inline void kvmppc_copyto_vcpu_tm(struct kvm_vcpu *vcpu)
99{
100 memcpy(&vcpu->arch.gpr_tm[0], &vcpu->arch.regs.gpr[0],
101 sizeof(vcpu->arch.gpr_tm));
102 memcpy(&vcpu->arch.fp_tm, &vcpu->arch.fp,
103 sizeof(struct thread_fp_state));
104 memcpy(&vcpu->arch.vr_tm, &vcpu->arch.vr,
105 sizeof(struct thread_vr_state));
106 vcpu->arch.ppr_tm = vcpu->arch.ppr;
107 vcpu->arch.dscr_tm = vcpu->arch.dscr;
108 vcpu->arch.amr_tm = vcpu->arch.amr;
109 vcpu->arch.ctr_tm = vcpu->arch.regs.ctr;
110 vcpu->arch.tar_tm = vcpu->arch.tar;
111 vcpu->arch.lr_tm = vcpu->arch.regs.link;
112 vcpu->arch.cr_tm = vcpu->arch.cr;
113 vcpu->arch.xer_tm = vcpu->arch.regs.xer;
114 vcpu->arch.vrsave_tm = vcpu->arch.vrsave;
115}
116
117static inline void kvmppc_copyfrom_vcpu_tm(struct kvm_vcpu *vcpu)
118{
119 memcpy(&vcpu->arch.regs.gpr[0], &vcpu->arch.gpr_tm[0],
120 sizeof(vcpu->arch.regs.gpr));
121 memcpy(&vcpu->arch.fp, &vcpu->arch.fp_tm,
122 sizeof(struct thread_fp_state));
123 memcpy(&vcpu->arch.vr, &vcpu->arch.vr_tm,
124 sizeof(struct thread_vr_state));
125 vcpu->arch.ppr = vcpu->arch.ppr_tm;
126 vcpu->arch.dscr = vcpu->arch.dscr_tm;
127 vcpu->arch.amr = vcpu->arch.amr_tm;
128 vcpu->arch.regs.ctr = vcpu->arch.ctr_tm;
129 vcpu->arch.tar = vcpu->arch.tar_tm;
130 vcpu->arch.regs.link = vcpu->arch.lr_tm;
131 vcpu->arch.cr = vcpu->arch.cr_tm;
132 vcpu->arch.regs.xer = vcpu->arch.xer_tm;
133 vcpu->arch.vrsave = vcpu->arch.vrsave_tm;
134}
135
Simon Guo03c81682018-05-23 15:02:03 +0800136static void kvmppc_emulate_treclaim(struct kvm_vcpu *vcpu, int ra_val)
137{
138 unsigned long guest_msr = kvmppc_get_msr(vcpu);
139 int fc_val = ra_val ? ra_val : 1;
140
141 /* CR0 = 0 | MSR[TS] | 0 */
142 vcpu->arch.cr = (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)) |
143 (((guest_msr & MSR_TS_MASK) >> (MSR_TS_S_LG - 1))
144 << CR0_SHIFT);
145
146 preempt_disable();
147 kvmppc_save_tm_pr(vcpu);
148 kvmppc_copyfrom_vcpu_tm(vcpu);
149
150 tm_enable();
151 vcpu->arch.texasr = mfspr(SPRN_TEXASR);
152 /* failure recording depends on Failure Summary bit */
153 if (!(vcpu->arch.texasr & TEXASR_FS)) {
154 vcpu->arch.texasr &= ~TEXASR_FC;
155 vcpu->arch.texasr |= ((u64)fc_val << TEXASR_FC_LG);
156
157 vcpu->arch.texasr &= ~(TEXASR_PR | TEXASR_HV);
158 if (kvmppc_get_msr(vcpu) & MSR_PR)
159 vcpu->arch.texasr |= TEXASR_PR;
160
161 if (kvmppc_get_msr(vcpu) & MSR_HV)
162 vcpu->arch.texasr |= TEXASR_HV;
163
164 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
165 mtspr(SPRN_TEXASR, vcpu->arch.texasr);
166 mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
167 }
168 tm_disable();
169 /*
170 * treclaim need quit to non-transactional state.
171 */
172 guest_msr &= ~(MSR_TS_MASK);
173 kvmppc_set_msr(vcpu, guest_msr);
174 preempt_enable();
175}
Simon Guoe32c53d2018-05-23 15:02:04 +0800176
177static void kvmppc_emulate_trchkpt(struct kvm_vcpu *vcpu)
178{
179 unsigned long guest_msr = kvmppc_get_msr(vcpu);
180
181 preempt_disable();
182 /*
183 * need flush FP/VEC/VSX to vcpu save area before
184 * copy.
185 */
186 kvmppc_giveup_ext(vcpu, MSR_VSX);
187 kvmppc_copyto_vcpu_tm(vcpu);
188 kvmppc_save_tm_sprs(vcpu);
189
190 /*
191 * as a result of trecheckpoint. set TS to suspended.
192 */
193 guest_msr &= ~(MSR_TS_MASK);
194 guest_msr |= MSR_TS_S;
195 kvmppc_set_msr(vcpu, guest_msr);
196 kvmppc_restore_tm_pr(vcpu);
197 preempt_enable();
198}
Simon Guode7ad932018-05-23 15:01:56 +0800199#endif
200
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530201int kvmppc_core_emulate_op_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
202 unsigned int inst, int *advance)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000203{
204 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200205 int rt = get_rt(inst);
206 int rs = get_rs(inst);
207 int ra = get_ra(inst);
208 int rb = get_rb(inst);
Alexander Graf42188362014-05-13 17:05:51 +0200209 u32 inst_sc = 0x44000002;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000210
211 switch (get_op(inst)) {
Alexander Graf42188362014-05-13 17:05:51 +0200212 case 0:
213 emulated = EMULATE_FAIL;
214 if ((kvmppc_get_msr(vcpu) & MSR_LE) &&
215 (inst == swab32(inst_sc))) {
216 /*
217 * This is the byte reversed syscall instruction of our
218 * hypercall handler. Early versions of LE Linux didn't
219 * swap the instructions correctly and ended up in
220 * illegal instructions.
221 * Just always fail hypercalls on these broken systems.
222 */
223 kvmppc_set_gpr(vcpu, 3, EV_UNIMPLEMENTED);
224 kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
225 emulated = EMULATE_DONE;
226 }
227 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000228 case 19:
229 switch (get_xop(inst)) {
230 case OP_19_XOP_RFID:
Simon Guo401a89e2018-05-23 15:01:54 +0800231 case OP_19_XOP_RFI: {
232 unsigned long srr1 = kvmppc_get_srr1(vcpu);
233#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
234 unsigned long cur_msr = kvmppc_get_msr(vcpu);
235
236 /*
237 * add rules to fit in ISA specification regarding TM
238 * state transistion in TM disable/Suspended state,
239 * and target TM state is TM inactive(00) state. (the
240 * change should be suppressed).
241 */
242 if (((cur_msr & MSR_TM) == 0) &&
243 ((srr1 & MSR_TM) == 0) &&
244 MSR_TM_SUSPENDED(cur_msr) &&
245 !MSR_TM_ACTIVE(srr1))
246 srr1 |= MSR_TS_S;
247#endif
Alexander Graf5deb8e72014-04-24 13:46:24 +0200248 kvmppc_set_pc(vcpu, kvmppc_get_srr0(vcpu));
Simon Guo401a89e2018-05-23 15:01:54 +0800249 kvmppc_set_msr(vcpu, srr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000250 *advance = 0;
251 break;
Simon Guo401a89e2018-05-23 15:01:54 +0800252 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000253
254 default:
255 emulated = EMULATE_FAIL;
256 break;
257 }
258 break;
259 case 31:
260 switch (get_xop(inst)) {
261 case OP_31_XOP_MFMSR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200262 kvmppc_set_gpr(vcpu, rt, kvmppc_get_msr(vcpu));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000263 break;
264 case OP_31_XOP_MTMSRD:
265 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200266 ulong rs_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000267 if (inst & 0x10000) {
Alexander Graf5deb8e72014-04-24 13:46:24 +0200268 ulong new_msr = kvmppc_get_msr(vcpu);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200269 new_msr &= ~(MSR_RI | MSR_EE);
270 new_msr |= rs_val & (MSR_RI | MSR_EE);
Alexander Graf5deb8e72014-04-24 13:46:24 +0200271 kvmppc_set_msr_fast(vcpu, new_msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000272 } else
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200273 kvmppc_set_msr(vcpu, rs_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000274 break;
275 }
276 case OP_31_XOP_MTMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200277 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000278 break;
Alexander Grafc6648762010-03-24 21:48:24 +0100279 case OP_31_XOP_MFSR:
280 {
281 int srnum;
282
283 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
284 if (vcpu->arch.mmu.mfsrin) {
285 u32 sr;
286 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200287 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc6648762010-03-24 21:48:24 +0100288 }
289 break;
290 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000291 case OP_31_XOP_MFSRIN:
292 {
293 int srnum;
294
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200295 srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000296 if (vcpu->arch.mmu.mfsrin) {
297 u32 sr;
298 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200299 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000300 }
301 break;
302 }
Alexander Graf71db4082010-02-19 11:00:37 +0100303 case OP_31_XOP_MTSR:
304 vcpu->arch.mmu.mtsrin(vcpu,
305 (inst >> 16) & 0xf,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200306 kvmppc_get_gpr(vcpu, rs));
Alexander Graf71db4082010-02-19 11:00:37 +0100307 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000308 case OP_31_XOP_MTSRIN:
309 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200310 (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
311 kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000312 break;
313 case OP_31_XOP_TLBIE:
314 case OP_31_XOP_TLBIEL:
315 {
316 bool large = (inst & 0x00200000) ? true : false;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200317 ulong addr = kvmppc_get_gpr(vcpu, rb);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000318 vcpu->arch.mmu.tlbie(vcpu, addr, large);
319 break;
320 }
Aneesh Kumar K.V2ba9f0d2013-10-07 22:17:59 +0530321#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf50c7bb82012-12-14 23:42:05 +0100322 case OP_31_XOP_FAKE_SC1:
323 {
324 /* SC 1 papr hypercalls */
325 ulong cmd = kvmppc_get_gpr(vcpu, 3);
326 int i;
327
Alexander Graf5deb8e72014-04-24 13:46:24 +0200328 if ((kvmppc_get_msr(vcpu) & MSR_PR) ||
Alexander Graf50c7bb82012-12-14 23:42:05 +0100329 !vcpu->arch.papr_enabled) {
330 emulated = EMULATE_FAIL;
331 break;
332 }
333
334 if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
335 break;
336
337 run->papr_hcall.nr = cmd;
338 for (i = 0; i < 9; ++i) {
339 ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
340 run->papr_hcall.args[i] = gpr;
341 }
342
Bharat Bhushan0f47f9b2013-04-08 00:32:14 +0000343 run->exit_reason = KVM_EXIT_PAPR_HCALL;
344 vcpu->arch.hcall_needed = 1;
Bharat Bhushanc402a3f2013-04-08 00:32:13 +0000345 emulated = EMULATE_EXIT_USER;
Alexander Graf50c7bb82012-12-14 23:42:05 +0100346 break;
347 }
348#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000349 case OP_31_XOP_EIOIO:
350 break;
351 case OP_31_XOP_SLBMTE:
352 if (!vcpu->arch.mmu.slbmte)
353 return EMULATE_FAIL;
354
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100355 vcpu->arch.mmu.slbmte(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200356 kvmppc_get_gpr(vcpu, rs),
357 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000358 break;
359 case OP_31_XOP_SLBIE:
360 if (!vcpu->arch.mmu.slbie)
361 return EMULATE_FAIL;
362
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100363 vcpu->arch.mmu.slbie(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200364 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000365 break;
366 case OP_31_XOP_SLBIA:
367 if (!vcpu->arch.mmu.slbia)
368 return EMULATE_FAIL;
369
370 vcpu->arch.mmu.slbia(vcpu);
371 break;
372 case OP_31_XOP_SLBMFEE:
373 if (!vcpu->arch.mmu.slbmfee) {
374 emulated = EMULATE_FAIL;
375 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200376 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000377
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200378 rb_val = kvmppc_get_gpr(vcpu, rb);
379 t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
380 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000381 }
382 break;
383 case OP_31_XOP_SLBMFEV:
384 if (!vcpu->arch.mmu.slbmfev) {
385 emulated = EMULATE_FAIL;
386 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200387 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000388
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200389 rb_val = kvmppc_get_gpr(vcpu, rb);
390 t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
391 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000392 }
393 break;
Alexander Grafbd7cdbb2010-03-24 21:48:33 +0100394 case OP_31_XOP_DCBA:
395 /* Gets treated as NOP */
396 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000397 case OP_31_XOP_DCBZ:
398 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200399 ulong rb_val = kvmppc_get_gpr(vcpu, rb);
400 ulong ra_val = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100401 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000402 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
Alexander Graf9fb244a2010-03-24 21:48:32 +0100403 u32 dsisr;
404 int r;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000405
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200406 if (ra)
407 ra_val = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000408
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200409 addr = (ra_val + rb_val) & ~31ULL;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200410 if (!(kvmppc_get_msr(vcpu) & MSR_SF))
Alexander Grafc215c6e2009-10-30 05:47:14 +0000411 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100412 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000413
Alexander Graf9fb244a2010-03-24 21:48:32 +0100414 r = kvmppc_st(vcpu, &addr, 32, zeros, true);
415 if ((r == -ENOENT) || (r == -EPERM)) {
416 *advance = 0;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200417 kvmppc_set_dar(vcpu, vaddr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000418 vcpu->arch.fault_dar = vaddr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100419
420 dsisr = DSISR_ISSTORE;
421 if (r == -ENOENT)
422 dsisr |= DSISR_NOHPTE;
423 else if (r == -EPERM)
424 dsisr |= DSISR_PROTFAULT;
425
Alexander Graf5deb8e72014-04-24 13:46:24 +0200426 kvmppc_set_dsisr(vcpu, dsisr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000427 vcpu->arch.fault_dsisr = dsisr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100428
Alexander Grafc215c6e2009-10-30 05:47:14 +0000429 kvmppc_book3s_queue_irqprio(vcpu,
430 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000431 }
432
433 break;
434 }
Simon Guo57063402018-05-23 15:02:01 +0800435#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
436 case OP_31_XOP_TBEGIN:
437 {
438 if (!cpu_has_feature(CPU_FTR_TM))
439 break;
440
441 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
442 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
443 emulated = EMULATE_AGAIN;
444 break;
445 }
446
447 if (!(kvmppc_get_msr(vcpu) & MSR_PR)) {
448 preempt_disable();
449 vcpu->arch.cr = (CR0_TBEGIN_FAILURE |
450 (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)));
451
452 vcpu->arch.texasr = (TEXASR_FS | TEXASR_EXACT |
453 (((u64)(TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
454 << TEXASR_FC_LG));
455
456 if ((inst >> 21) & 0x1)
457 vcpu->arch.texasr |= TEXASR_ROT;
458
459 if (kvmppc_get_msr(vcpu) & MSR_HV)
460 vcpu->arch.texasr |= TEXASR_HV;
461
462 vcpu->arch.tfhar = kvmppc_get_pc(vcpu) + 4;
463 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
464
465 kvmppc_restore_tm_sprs(vcpu);
466 preempt_enable();
467 } else
468 emulated = EMULATE_FAIL;
469 break;
470 }
Simon Guo03c81682018-05-23 15:02:03 +0800471 case OP_31_XOP_TRECLAIM:
472 {
473 ulong guest_msr = kvmppc_get_msr(vcpu);
474 unsigned long ra_val = 0;
475
476 if (!cpu_has_feature(CPU_FTR_TM))
477 break;
478
479 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
480 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
481 emulated = EMULATE_AGAIN;
482 break;
483 }
484
485 /* generate interrupts based on priorities */
486 if (guest_msr & MSR_PR) {
487 /* Privileged Instruction type Program Interrupt */
488 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
489 emulated = EMULATE_AGAIN;
490 break;
491 }
492
493 if (!MSR_TM_ACTIVE(guest_msr)) {
494 /* TM bad thing interrupt */
495 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
496 emulated = EMULATE_AGAIN;
497 break;
498 }
499
500 if (ra)
501 ra_val = kvmppc_get_gpr(vcpu, ra);
502 kvmppc_emulate_treclaim(vcpu, ra_val);
503 break;
504 }
Simon Guoe32c53d2018-05-23 15:02:04 +0800505 case OP_31_XOP_TRCHKPT:
506 {
507 ulong guest_msr = kvmppc_get_msr(vcpu);
508 unsigned long texasr;
509
510 if (!cpu_has_feature(CPU_FTR_TM))
511 break;
512
513 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
514 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
515 emulated = EMULATE_AGAIN;
516 break;
517 }
518
519 /* generate interrupt based on priorities */
520 if (guest_msr & MSR_PR) {
521 /* Privileged Instruction type Program Intr */
522 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
523 emulated = EMULATE_AGAIN;
524 break;
525 }
526
527 tm_enable();
528 texasr = mfspr(SPRN_TEXASR);
529 tm_disable();
530
531 if (MSR_TM_ACTIVE(guest_msr) ||
532 !(texasr & (TEXASR_FS))) {
533 /* TM bad thing interrupt */
534 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
535 emulated = EMULATE_AGAIN;
536 break;
537 }
538
539 kvmppc_emulate_trchkpt(vcpu);
540 break;
541 }
Simon Guo57063402018-05-23 15:02:01 +0800542#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000543 default:
544 emulated = EMULATE_FAIL;
545 }
546 break;
547 default:
548 emulated = EMULATE_FAIL;
549 }
550
Alexander Graf831317b2010-02-19 11:00:44 +0100551 if (emulated == EMULATE_FAIL)
552 emulated = kvmppc_emulate_paired_single(run, vcpu);
553
Alexander Grafc215c6e2009-10-30 05:47:14 +0000554 return emulated;
555}
556
Alexander Grafe15a1132009-11-30 03:02:02 +0000557void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
558 u32 val)
559{
560 if (upper) {
561 /* Upper BAT */
562 u32 bl = (val >> 2) & 0x7ff;
563 bat->bepi_mask = (~bl << 17);
564 bat->bepi = val & 0xfffe0000;
565 bat->vs = (val & 2) ? 1 : 0;
566 bat->vp = (val & 1) ? 1 : 0;
567 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
568 } else {
569 /* Lower BAT */
570 bat->brpn = val & 0xfffe0000;
571 bat->wimg = (val >> 3) & 0xf;
572 bat->pp = val & 3;
573 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
574 }
575}
576
Alexander Grafc1c88e22010-08-02 23:23:04 +0200577static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
Alexander Grafc04a6952010-03-24 21:48:25 +0100578{
579 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
580 struct kvmppc_bat *bat;
581
582 switch (sprn) {
583 case SPRN_IBAT0U ... SPRN_IBAT3L:
584 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
585 break;
586 case SPRN_IBAT4U ... SPRN_IBAT7L:
587 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
588 break;
589 case SPRN_DBAT0U ... SPRN_DBAT3L:
590 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
591 break;
592 case SPRN_DBAT4U ... SPRN_DBAT7L:
593 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
594 break;
595 default:
596 BUG();
597 }
598
Alexander Grafc1c88e22010-08-02 23:23:04 +0200599 return bat;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000600}
601
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530602int kvmppc_core_emulate_mtspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000603{
604 int emulated = EMULATE_DONE;
605
606 switch (sprn) {
607 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200608 if (!spr_allowed(vcpu, PRIV_HYPER))
609 goto unprivileged;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100610 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000611 break;
612 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200613 kvmppc_set_dsisr(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000614 break;
615 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200616 kvmppc_set_dar(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000617 break;
618 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100619 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000620 break;
621 case SPRN_IBAT0U ... SPRN_IBAT3L:
622 case SPRN_IBAT4U ... SPRN_IBAT7L:
623 case SPRN_DBAT0U ... SPRN_DBAT3L:
624 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200625 {
626 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
627
628 kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000629 /* BAT writes happen so rarely that we're ok to flush
630 * everything here */
631 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100632 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000633 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200634 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000635 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100636 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000637 break;
638 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100639 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000640 break;
641 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100642 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000643 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100644 case SPRN_HID2_GEKKO:
645 to_book3s(vcpu)->hid[2] = spr_val;
646 /* HID2.PSE controls paired single on gekko */
647 switch (vcpu->arch.pvr) {
648 case 0x00080200: /* lonestar 2.0 */
649 case 0x00088202: /* lonestar 2.2 */
650 case 0x70000100: /* gekko 1.0 */
651 case 0x00080100: /* gekko 2.0 */
652 case 0x00083203: /* gekko 2.3a */
653 case 0x00083213: /* gekko 2.3b */
654 case 0x00083204: /* gekko 2.4 */
655 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
Alexander Grafb83d4a92010-04-20 02:49:54 +0200656 case 0x00087200: /* broadway */
657 if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
658 /* Native paired singles */
659 } else if (spr_val & (1 << 29)) { /* HID2.PSE */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100660 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
661 kvmppc_giveup_ext(vcpu, MSR_FP);
662 } else {
663 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
664 }
665 break;
666 }
667 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000668 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100669 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100670 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000671 break;
672 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100673 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000674 /* guest HID5 set can change is_dcbz32 */
675 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
676 (mfmsr() & MSR_HV))
677 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
678 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100679 case SPRN_GQR0:
680 case SPRN_GQR1:
681 case SPRN_GQR2:
682 case SPRN_GQR3:
683 case SPRN_GQR4:
684 case SPRN_GQR5:
685 case SPRN_GQR6:
686 case SPRN_GQR7:
687 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
688 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200689#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf8e6afa32014-07-31 10:21:59 +0200690 case SPRN_FSCR:
691 kvmppc_set_fscr(vcpu, spr_val);
692 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200693 case SPRN_BESCR:
694 vcpu->arch.bescr = spr_val;
695 break;
696 case SPRN_EBBHR:
697 vcpu->arch.ebbhr = spr_val;
698 break;
699 case SPRN_EBBRR:
700 vcpu->arch.ebbrr = spr_val;
701 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200702#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
703 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200704 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200705 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800706 if (!cpu_has_feature(CPU_FTR_TM))
707 break;
708
709 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
710 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
711 emulated = EMULATE_AGAIN;
712 break;
713 }
714
715 if (MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)) &&
716 !((MSR_TM_SUSPENDED(kvmppc_get_msr(vcpu))) &&
717 (sprn == SPRN_TFHAR))) {
718 /* it is illegal to mtspr() TM regs in
719 * other than non-transactional state, with
720 * the exception of TFHAR in suspend state.
721 */
722 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
723 emulated = EMULATE_AGAIN;
724 break;
725 }
726
727 tm_enable();
728 if (sprn == SPRN_TFHAR)
729 mtspr(SPRN_TFHAR, spr_val);
730 else if (sprn == SPRN_TEXASR)
731 mtspr(SPRN_TEXASR, spr_val);
732 else
733 mtspr(SPRN_TFIAR, spr_val);
734 tm_disable();
735
Alexander Graf9916d572014-04-29 17:54:40 +0200736 break;
737#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200738#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000739 case SPRN_ICTC:
740 case SPRN_THRM1:
741 case SPRN_THRM2:
742 case SPRN_THRM3:
743 case SPRN_CTRLF:
744 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100745 case SPRN_L2CR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000746 case SPRN_DSCR:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100747 case SPRN_MMCR0_GEKKO:
748 case SPRN_MMCR1_GEKKO:
749 case SPRN_PMC1_GEKKO:
750 case SPRN_PMC2_GEKKO:
751 case SPRN_PMC3_GEKKO:
752 case SPRN_PMC4_GEKKO:
753 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000754 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200755 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200756#ifdef CONFIG_PPC_BOOK3S_64
757 case SPRN_MMCRS:
758 case SPRN_MMCRA:
759 case SPRN_MMCR0:
760 case SPRN_MMCR1:
761 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200762 case SPRN_UMMCR2:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200763#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000764 break;
Alexander Graf317a8fa2011-08-08 16:07:16 +0200765unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000766 default:
Thomas Huthfeafd132017-04-05 15:58:51 +0200767 pr_info_ratelimited("KVM: invalid SPR write: %d\n", sprn);
768 if (sprn & 0x10) {
769 if (kvmppc_get_msr(vcpu) & MSR_PR) {
770 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
771 emulated = EMULATE_AGAIN;
772 }
773 } else {
774 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0) {
775 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
776 emulated = EMULATE_AGAIN;
777 }
778 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000779 break;
780 }
781
782 return emulated;
783}
784
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530785int kvmppc_core_emulate_mfspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000786{
787 int emulated = EMULATE_DONE;
788
789 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100790 case SPRN_IBAT0U ... SPRN_IBAT3L:
791 case SPRN_IBAT4U ... SPRN_IBAT7L:
792 case SPRN_DBAT0U ... SPRN_DBAT3L:
793 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200794 {
795 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
796
797 if (sprn % 2)
Alexander Graf54771e62012-05-04 14:55:12 +0200798 *spr_val = bat->raw >> 32;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200799 else
Alexander Graf54771e62012-05-04 14:55:12 +0200800 *spr_val = bat->raw;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200801
Alexander Grafc04a6952010-03-24 21:48:25 +0100802 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200803 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000804 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200805 if (!spr_allowed(vcpu, PRIV_HYPER))
806 goto unprivileged;
Alexander Graf54771e62012-05-04 14:55:12 +0200807 *spr_val = to_book3s(vcpu)->sdr1;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000808 break;
809 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200810 *spr_val = kvmppc_get_dsisr(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000811 break;
812 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200813 *spr_val = kvmppc_get_dar(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000814 break;
815 case SPRN_HIOR:
Alexander Graf54771e62012-05-04 14:55:12 +0200816 *spr_val = to_book3s(vcpu)->hior;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000817 break;
818 case SPRN_HID0:
Alexander Graf54771e62012-05-04 14:55:12 +0200819 *spr_val = to_book3s(vcpu)->hid[0];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000820 break;
821 case SPRN_HID1:
Alexander Graf54771e62012-05-04 14:55:12 +0200822 *spr_val = to_book3s(vcpu)->hid[1];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000823 break;
824 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100825 case SPRN_HID2_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200826 *spr_val = to_book3s(vcpu)->hid[2];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000827 break;
828 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100829 case SPRN_HID4_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200830 *spr_val = to_book3s(vcpu)->hid[4];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000831 break;
832 case SPRN_HID5:
Alexander Graf54771e62012-05-04 14:55:12 +0200833 *spr_val = to_book3s(vcpu)->hid[5];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000834 break;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200835 case SPRN_CFAR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000836 case SPRN_DSCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200837 *spr_val = 0;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200838 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000839 case SPRN_PURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530840 /*
841 * On exit we would have updated purr
842 */
843 *spr_val = vcpu->arch.purr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000844 break;
845 case SPRN_SPURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530846 /*
847 * On exit we would have updated spurr
848 */
849 *spr_val = vcpu->arch.spurr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000850 break;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530851 case SPRN_VTB:
Paul Mackerras88b02cf92016-09-15 13:42:52 +1000852 *spr_val = to_book3s(vcpu)->vtb;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530853 break;
Aneesh Kumar K.V06da28e2014-06-05 17:38:05 +0530854 case SPRN_IC:
855 *spr_val = vcpu->arch.ic;
856 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100857 case SPRN_GQR0:
858 case SPRN_GQR1:
859 case SPRN_GQR2:
860 case SPRN_GQR3:
861 case SPRN_GQR4:
862 case SPRN_GQR5:
863 case SPRN_GQR6:
864 case SPRN_GQR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200865 *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
Alexander Grafd6d549b2010-02-19 11:00:33 +0100866 break;
Alexander Graf8e6afa32014-07-31 10:21:59 +0200867#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf616dff82014-04-29 16:48:44 +0200868 case SPRN_FSCR:
869 *spr_val = vcpu->arch.fscr;
870 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200871 case SPRN_BESCR:
872 *spr_val = vcpu->arch.bescr;
873 break;
874 case SPRN_EBBHR:
875 *spr_val = vcpu->arch.ebbhr;
876 break;
877 case SPRN_EBBRR:
878 *spr_val = vcpu->arch.ebbrr;
879 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200880#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
881 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200882 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200883 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800884 if (!cpu_has_feature(CPU_FTR_TM))
885 break;
886
887 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
888 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
889 emulated = EMULATE_AGAIN;
890 break;
891 }
892
893 tm_enable();
894 if (sprn == SPRN_TFHAR)
895 *spr_val = mfspr(SPRN_TFHAR);
896 else if (sprn == SPRN_TEXASR)
897 *spr_val = mfspr(SPRN_TEXASR);
898 else if (sprn == SPRN_TFIAR)
899 *spr_val = mfspr(SPRN_TFIAR);
900 tm_disable();
Alexander Graf9916d572014-04-29 17:54:40 +0200901 break;
902#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200903#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000904 case SPRN_THRM1:
905 case SPRN_THRM2:
906 case SPRN_THRM3:
907 case SPRN_CTRLF:
908 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100909 case SPRN_L2CR:
910 case SPRN_MMCR0_GEKKO:
911 case SPRN_MMCR1_GEKKO:
912 case SPRN_PMC1_GEKKO:
913 case SPRN_PMC2_GEKKO:
914 case SPRN_PMC3_GEKKO:
915 case SPRN_PMC4_GEKKO:
916 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000917 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200918 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200919#ifdef CONFIG_PPC_BOOK3S_64
920 case SPRN_MMCRS:
921 case SPRN_MMCRA:
922 case SPRN_MMCR0:
923 case SPRN_MMCR1:
924 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200925 case SPRN_UMMCR2:
Alexander Grafa5948fa2014-04-25 16:07:21 +0200926 case SPRN_TIR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200927#endif
Alexander Graf54771e62012-05-04 14:55:12 +0200928 *spr_val = 0;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000929 break;
930 default:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200931unprivileged:
Thomas Huthfeafd132017-04-05 15:58:51 +0200932 pr_info_ratelimited("KVM: invalid SPR read: %d\n", sprn);
933 if (sprn & 0x10) {
934 if (kvmppc_get_msr(vcpu) & MSR_PR) {
935 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
936 emulated = EMULATE_AGAIN;
937 }
938 } else {
939 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0 ||
940 sprn == 4 || sprn == 5 || sprn == 6) {
941 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
942 emulated = EMULATE_AGAIN;
943 }
944 }
945
Alexander Grafc215c6e2009-10-30 05:47:14 +0000946 break;
947 }
948
949 return emulated;
950}
951
Alexander Grafca7f4202010-03-24 21:48:28 +0100952u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
953{
Aneesh Kumar K.Vddca1562014-05-12 17:04:06 +0530954 return make_dsisr(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100955}
956
957ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
958{
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530959#ifdef CONFIG_PPC_BOOK3S_64
960 /*
961 * Linux's fix_alignment() assumes that DAR is valid, so can we
962 */
963 return vcpu->arch.fault_dar;
964#else
Alexander Grafca7f4202010-03-24 21:48:28 +0100965 ulong dar = 0;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200966 ulong ra = get_ra(inst);
967 ulong rb = get_rb(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100968
969 switch (get_op(inst)) {
970 case OP_LFS:
971 case OP_LFD:
972 case OP_STFD:
973 case OP_STFS:
Alexander Grafca7f4202010-03-24 21:48:28 +0100974 if (ra)
975 dar = kvmppc_get_gpr(vcpu, ra);
976 dar += (s32)((s16)inst);
977 break;
978 case 31:
Alexander Grafca7f4202010-03-24 21:48:28 +0100979 if (ra)
980 dar = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200981 dar += kvmppc_get_gpr(vcpu, rb);
Alexander Grafca7f4202010-03-24 21:48:28 +0100982 break;
983 default:
984 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
985 break;
986 }
987
988 return dar;
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530989#endif
Alexander Grafca7f4202010-03-24 21:48:28 +0100990}