blob: 53a34573f0f033ae9bddd684ac7c4b05d0dd7d17 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020033 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Johannes Bergddaf5a52013-01-08 11:25:44 +010078static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030079{
Johannes Bergddaf5a52013-01-08 11:25:44 +010080 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
81 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
82 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
83 ~APMG_PS_CTRL_MSK_PWR_SRC);
84 else
85 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
86 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
87 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030088}
89
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020090/* PCI registers */
91#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020092
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020093static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020094{
Johannes Berg20d3b642012-05-16 22:54:29 +020095 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020096 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020097
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020098 /*
99 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
100 * Check if BIOS (or OS) enabled L1-ASPM on this device.
101 * If so (likely), disable L0S, so device moves directly L0->L1;
102 * costs negligible amount of power savings.
103 * If not (unlikely), enable L0S, so there is at least some
104 * power savings, even without L1.
105 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200106 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700107 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200108 /* L1-ASPM enabled; disable(!) L0S */
109 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700110 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200111 } else {
112 /* L1-ASPM disabled; enable(!) L0S */
113 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700114 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200115 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700116 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117}
118
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200119/*
120 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200121 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200122 * NOTE: This does not load uCode nor start the embedded processor
123 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200124static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200125{
126 int ret = 0;
127 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
128
129 /*
130 * Use "set_bit" below rather than "write", to preserve any hardware
131 * bits already set by default after reset.
132 */
133
134 /* Disable L0S exit timer (platform NMI Work/Around) */
135 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200136 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200137
138 /*
139 * Disable L0s without affecting L1;
140 * don't wait for ICH L0s (ICH bug W/A)
141 */
142 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200143 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200144
145 /* Set FH wait threshold to maximum (HW error during stress W/A) */
146 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
147
148 /*
149 * Enable HAP INTA (interrupt from management bus) to
150 * wake device's PCI Express link L1a -> L0s
151 */
152 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200153 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200154
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200155 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200156
157 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700158 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200159 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700160 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200161
162 /*
163 * Set "initialization complete" bit to move adapter from
164 * D0U* --> D0A* (powered-up active) state.
165 */
166 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
167
168 /*
169 * Wait for clock stabilization; once stabilized, access to
170 * device-internal resources is supported, e.g. iwl_write_prph()
171 * and accesses to uCode SRAM.
172 */
173 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200174 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
175 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200176 if (ret < 0) {
177 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
178 goto out;
179 }
180
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200181 if (trans->cfg->host_interrupt_operation_mode) {
182 /*
183 * This is a bit of an abuse - This is needed for 7260 / 3160
184 * only check host_interrupt_operation_mode even if this is
185 * not related to host_interrupt_operation_mode.
186 *
187 * Enable the oscillator to count wake up time for L1 exit. This
188 * consumes slightly more power (100uA) - but allows to be sure
189 * that we wake up from L1 on time.
190 *
191 * This looks weird: read twice the same register, discard the
192 * value, set a bit, and yet again, read that same register
193 * just to discard the value. But that's the way the hardware
194 * seems to like it.
195 */
196 iwl_read_prph(trans, OSC_CLK);
197 iwl_read_prph(trans, OSC_CLK);
198 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
199 iwl_read_prph(trans, OSC_CLK);
200 iwl_read_prph(trans, OSC_CLK);
201 }
202
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200203 /*
204 * Enable DMA clock and wait for it to stabilize.
205 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200206 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
207 * bits do not disable clocks. This preserves any hardware
208 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200209 */
Eran Harary3073d8c2013-12-29 14:09:59 +0200210 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
211 iwl_write_prph(trans, APMG_CLK_EN_REG,
212 APMG_CLK_VAL_DMA_CLK_RQT);
213 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200214
Eran Harary3073d8c2013-12-29 14:09:59 +0200215 /* Disable L1-Active */
216 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
217 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200218
Eran Harary3073d8c2013-12-29 14:09:59 +0200219 /* Clear the interrupt in APMG if the NIC is in RFKILL */
220 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
221 APMG_RTC_INT_STT_RFKILL);
222 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300223
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200224 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200225
226out:
227 return ret;
228}
229
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200230static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200231{
232 int ret = 0;
233
234 /* stop device's busmaster DMA activity */
235 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
236
237 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200238 CSR_RESET_REG_FLAG_MASTER_DISABLED,
239 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200240 if (ret)
241 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
242
243 IWL_DEBUG_INFO(trans, "stop master\n");
244
245 return ret;
246}
247
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200248static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200249{
250 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
251
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200252 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200253
254 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200255 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200256
257 /* Reset the entire device */
258 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
259
260 udelay(10);
261
262 /*
263 * Clear "initialization complete" bit to move adapter from
264 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
265 */
266 iwl_clear_bit(trans, CSR_GP_CNTRL,
267 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
268}
269
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200270static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300271{
Johannes Berg7b114882012-02-05 13:55:11 -0800272 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300273
274 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200275 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200276 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300277
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200278 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300279
Eran Harary3073d8c2013-12-29 14:09:59 +0200280 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
281 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300282
Johannes Bergecdb9752012-03-06 13:31:03 -0800283 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300284
285 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200286 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300287
288 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200289 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300290 return -ENOMEM;
291
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700292 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300293 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200294 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200295 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300296 }
297
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300298 return 0;
299}
300
301#define HW_READY_TIMEOUT (50)
302
303/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200304static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300305{
306 int ret;
307
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200308 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200309 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300310
311 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200312 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200313 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
314 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
315 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300316
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700317 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300318 return ret;
319}
320
321/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200322static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300323{
324 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300325 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300326
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700327 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300328
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200329 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200330 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300331 if (ret >= 0)
332 return 0;
333
334 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200335 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200336 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300337
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300338 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200339 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300340 if (ret >= 0)
341 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300342
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300343 usleep_range(200, 1000);
344 t += 200;
345 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300346
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300347 return ret;
348}
349
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200350/*
351 * ucode
352 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200353static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200354 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200355{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800356 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200357 int ret;
358
Johannes Berg13df1aa2012-03-06 13:31:00 -0800359 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200360
361 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200362 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
363 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200364
365 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200366 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
367 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200368
369 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200370 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
371 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200372
373 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200374 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
375 (iwl_get_dma_hi_addr(phy_addr)
376 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200377
378 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200379 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
380 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
381 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
382 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200383
384 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200385 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
386 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
387 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
388 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200389
Johannes Berg13df1aa2012-03-06 13:31:00 -0800390 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
391 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200392 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200393 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200394 return -ETIMEDOUT;
395 }
396
397 return 0;
398}
399
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200400static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200401 const struct fw_desc *section)
402{
403 u8 *v_addr;
404 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300405 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200406 int ret = 0;
407
408 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
409 section_num);
410
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300411 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
412 GFP_KERNEL | __GFP_NOWARN);
413 if (!v_addr) {
414 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
415 chunk_sz = PAGE_SIZE;
416 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
417 &p_addr, GFP_KERNEL);
418 if (!v_addr)
419 return -ENOMEM;
420 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200421
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300422 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200423 u32 copy_size;
424
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300425 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200426
427 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200428 ret = iwl_pcie_load_firmware_chunk(trans,
429 section->offset + offset,
430 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200431 if (ret) {
432 IWL_ERR(trans,
433 "Could not load the [%d] uCode section\n",
434 section_num);
435 break;
436 }
437 }
438
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300439 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200440 return ret;
441}
442
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300443static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
444{
445 int shift_param;
446 u32 address;
447 int ret = 0;
448
449 if (cpu == 1) {
450 shift_param = 0;
451 address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
452 } else {
453 shift_param = 16;
454 address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
455 }
456
457 /* set CPU to started */
458 iwl_trans_set_bits_mask(trans,
459 CSR_UCODE_LOAD_STATUS_ADDR,
460 CSR_CPU_STATUS_LOADING_STARTED << shift_param,
461 1);
462
463 /* set last complete descriptor number */
464 iwl_trans_set_bits_mask(trans,
465 CSR_UCODE_LOAD_STATUS_ADDR,
466 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
467 << shift_param,
468 1);
469
470 /* set last loaded block */
471 iwl_trans_set_bits_mask(trans,
472 CSR_UCODE_LOAD_STATUS_ADDR,
473 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
474 << shift_param,
475 1);
476
477 /* image loading complete */
478 iwl_trans_set_bits_mask(trans,
479 CSR_UCODE_LOAD_STATUS_ADDR,
480 CSR_CPU_STATUS_LOADING_COMPLETED
481 << shift_param,
482 1);
483
484 /* set FH_TCSR_0_REG */
485 iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
486
487 /* verify image verification started */
488 ret = iwl_poll_bit(trans, address,
489 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
490 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
491 CSR_SECURE_TIME_OUT);
492 if (ret < 0) {
493 IWL_ERR(trans, "secure boot process didn't start\n");
494 return ret;
495 }
496
497 /* wait for image verification to complete */
498 ret = iwl_poll_bit(trans, address,
499 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
500 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
501 CSR_SECURE_TIME_OUT);
502
503 if (ret < 0) {
504 IWL_ERR(trans, "Time out on secure boot process\n");
505 return ret;
506 }
507
508 return 0;
509}
510
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200511static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800512 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200513{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200514 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200515
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300516 IWL_DEBUG_FW(trans,
517 "working with %s image\n",
518 image->is_secure ? "Secured" : "Non Secured");
519 IWL_DEBUG_FW(trans,
520 "working with %s CPU\n",
521 image->is_dual_cpus ? "Dual" : "Single");
522
523 /* configure the ucode to be ready to get the secured image */
524 if (image->is_secure) {
525 /* set secure boot inspector addresses */
526 iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
527 iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
528
529 /* release CPU1 reset if secure inspector image burned in OTP */
530 iwl_write32(trans, CSR_RESET, 0);
531 }
532
533 /* load to FW the binary sections of CPU1 */
534 IWL_DEBUG_INFO(trans, "Loading CPU1\n");
535 for (i = 0;
536 i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
537 i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200538 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200539 break;
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200540 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200541 if (ret)
542 return ret;
543 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200544
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300545 /* configure the ucode to start secure process on CPU1 */
546 if (image->is_secure) {
547 /* config CPU1 to start secure protocol */
548 ret = iwl_pcie_secure_set(trans, 1);
549 if (ret)
550 return ret;
551 } else {
552 /* Remove all resets to allow NIC to operate */
553 iwl_write32(trans, CSR_RESET, 0);
554 }
555
556 if (image->is_dual_cpus) {
557 /* load to FW the binary sections of CPU2 */
558 IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
559 for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
560 i < IWL_UCODE_SECTION_MAX; i++) {
561 if (!image->sec[i].data)
562 break;
563 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
564 if (ret)
565 return ret;
566 }
567
568 if (image->is_secure) {
569 /* set CPU2 for secure protocol */
570 ret = iwl_pcie_secure_set(trans, 2);
571 if (ret)
572 return ret;
573 }
574 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200575
Eran Hararye12ba842013-12-02 12:18:10 +0200576 /* release CPU reset */
577 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
578 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
579 else
580 iwl_write32(trans, CSR_RESET, 0);
581
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200582 return 0;
583}
584
Johannes Berg0692fe42012-03-06 13:30:37 -0800585static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200586 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300587{
588 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800589 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300590
Johannes Berg496bab32012-03-06 13:30:45 -0800591 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200592 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700593 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300594 return -EIO;
595 }
596
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200597 iwl_enable_rfkill_int(trans);
598
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300599 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200600 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200601 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200602 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200603 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200604 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800605 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200606 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300607 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200609 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300610
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200611 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300612 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700613 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300614 return ret;
615 }
616
617 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
619 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300620 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
621
622 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200623 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700624 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625
626 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
628 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200630 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200631 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300632}
633
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200634static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200635{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200636 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200637 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700638}
639
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800640static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700641{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800642 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200643 bool hw_rfkill, was_hw_rfkill;
644
645 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700646
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800647 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200648 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700649 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200650 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700651
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300652 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200653 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300654
655 /*
656 * If a HW restart happens during firmware loading,
657 * then the firmware loading might call this function
658 * and later it might be called again due to the
659 * restart. So don't process again if the device is
660 * already dead.
661 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200662 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200663 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200664 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200665
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300666 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200667 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300668 APMG_CLK_VAL_DMA_CLK_RQT);
669 udelay(5);
670 }
671
672 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200673 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200674 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300675
676 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200677 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800678
679 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
680 * Clean again the interrupt here
681 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200682 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800683 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200684 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800685
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800686 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200687 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700688
689 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200690 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
691 clear_bit(STATUS_INT_ENABLED, &trans->status);
692 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
693 clear_bit(STATUS_TPOWER_PMI, &trans->status);
694 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200695
696 /*
697 * Even if we stop the HW, we still want the RF kill
698 * interrupt
699 */
700 iwl_enable_rfkill_int(trans);
701
702 /*
703 * Check again since the RF kill state may have changed while
704 * all the interrupts were disabled, in this case we couldn't
705 * receive the RF kill interrupt and update the state in the
706 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200707 * Don't call the op_mode if the rkfill state hasn't changed.
708 * This allows the op_mode to call stop_device from the rfkill
709 * notification without endless recursion. Under very rare
710 * circumstances, we might have a small recursion if the rfkill
711 * state changed exactly now while we were called from stop_device.
712 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +0200713 */
714 hw_rfkill = iwl_is_rfkill_set(trans);
715 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200716 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200717 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200718 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200719 if (hw_rfkill != was_hw_rfkill)
720 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300721}
722
Johannes Bergdebff612013-05-14 13:53:45 +0200723static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800724{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800725 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200726
727 /*
728 * in testing mode, the host stays awake and the
729 * hardware won't be reset (not even partially)
730 */
731 if (test)
732 return;
733
Johannes Bergddaf5a52013-01-08 11:25:44 +0100734 iwl_pcie_disable_ict(trans);
735
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800736 iwl_clear_bit(trans, CSR_GP_CNTRL,
737 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100738 iwl_clear_bit(trans, CSR_GP_CNTRL,
739 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
740
741 /*
742 * reset TX queues -- some of their registers reset during S3
743 * so if we don't reset everything here the D3 image would try
744 * to execute some invalid memory upon resume
745 */
746 iwl_trans_pcie_tx_reset(trans);
747
748 iwl_pcie_set_pwr(trans, true);
749}
750
751static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200752 enum iwl_d3_status *status,
753 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100754{
755 u32 val;
756 int ret;
757
Johannes Bergdebff612013-05-14 13:53:45 +0200758 if (test) {
759 iwl_enable_interrupts(trans);
760 *status = IWL_D3_STATUS_ALIVE;
761 return 0;
762 }
763
Johannes Bergddaf5a52013-01-08 11:25:44 +0100764 iwl_pcie_set_pwr(trans, false);
765
766 val = iwl_read32(trans, CSR_RESET);
767 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
768 *status = IWL_D3_STATUS_RESET;
769 return 0;
770 }
771
772 /*
773 * Also enables interrupts - none will happen as the device doesn't
774 * know we're waking it up, only when the opmode actually tells it
775 * after this call.
776 */
777 iwl_pcie_reset_ict(trans);
778
779 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
780 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
781
782 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
783 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
784 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
785 25000);
786 if (ret) {
787 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
788 return ret;
789 }
790
791 iwl_trans_pcie_tx_reset(trans);
792
793 ret = iwl_pcie_rx_init(trans);
794 if (ret) {
795 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
796 return ret;
797 }
798
Johannes Bergddaf5a52013-01-08 11:25:44 +0100799 *status = IWL_D3_STATUS_ALIVE;
800 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800801}
802
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200803static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300804{
Johannes Bergc9eec952012-03-06 13:30:43 -0800805 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100806 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300807
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200808 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200809 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200810 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100811 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200812 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200813
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300814 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +0200815 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300816
817 usleep_range(10, 15);
818
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200819 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200820
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200821 /* From now on, the op_mode will be kept updated about RF kill state */
822 iwl_enable_rfkill_int(trans);
823
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200824 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200825 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200826 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200827 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200828 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800829 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200830
Johannes Berga8b691e2012-12-27 23:08:06 +0100831 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300832}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700833
Arik Nemtsova4082842013-11-24 19:10:46 +0200834static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200835{
Johannes Berg20d3b642012-05-16 22:54:29 +0200836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200837
Arik Nemtsova4082842013-11-24 19:10:46 +0200838 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200839 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300840 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200841 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300842
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200843 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200844
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200845 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700846 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200847 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700848
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200849 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200850}
851
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200852static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
853{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800854 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200855}
856
857static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
858{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800859 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200860}
861
862static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
863{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800864 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200865}
866
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200867static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
868{
Amnon Pazf9477c12013-02-27 11:28:16 +0200869 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
870 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200871 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
872}
873
874static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
875 u32 val)
876{
877 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200878 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200879 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
880}
881
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800882static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700883 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800884{
885 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
886
887 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300888 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800889 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
890 trans_pcie->n_no_reclaim_cmds = 0;
891 else
892 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
893 if (trans_pcie->n_no_reclaim_cmds)
894 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
895 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700896
Johannes Bergb2cf4102012-04-09 17:46:51 -0700897 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
898 if (trans_pcie->rx_buf_size_8k)
899 trans_pcie->rx_page_order = get_order(8 * 1024);
900 else
901 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700902
903 trans_pcie->wd_timeout =
904 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700905
906 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200907 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800908}
909
Johannes Bergd1ff5252012-04-12 06:24:30 -0700910void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700911{
Johannes Berg20d3b642012-05-16 22:54:29 +0200912 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800913
Johannes Berg0aa86df2012-12-27 22:58:21 +0100914 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100915
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200916 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200917 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200918
Johannes Berga8b691e2012-12-27 23:08:06 +0100919 free_irq(trans_pcie->pci_dev->irq, trans);
920 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800921
922 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800923 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800924 pci_release_regions(trans_pcie->pci_dev);
925 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300926 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800927
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700929}
930
Don Fry47107e82012-03-15 13:27:06 -0700931static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
932{
Don Fry47107e82012-03-15 13:27:06 -0700933 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200934 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700935 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200936 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700937}
938
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200939static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
940 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200941{
942 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200943 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
944
945 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200946
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200947 if (trans_pcie->cmd_in_flight)
948 goto out;
949
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200950 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200951 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
952 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200953
954 /*
955 * These bits say the device is running, and should keep running for
956 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
957 * but they do not indicate that embedded SRAM is restored yet;
958 * 3945 and 4965 have volatile SRAM, and must save/restore contents
959 * to/from host DRAM when sleeping/waking for power-saving.
960 * Each direction takes approximately 1/4 millisecond; with this
961 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
962 * series of register accesses are expected (e.g. reading Event Log),
963 * to keep device from sleeping.
964 *
965 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
966 * SRAM is okay/restored. We don't check that here because this call
967 * is just for hardware register access; but GP1 MAC_SLEEP check is a
968 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
969 *
970 * 5000 series and later (including 1000 series) have non-volatile SRAM,
971 * and do not save/restore SRAM when power cycling.
972 */
973 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
974 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
975 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
976 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
977 if (unlikely(ret < 0)) {
978 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
979 if (!silent) {
980 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
981 WARN_ONCE(1,
982 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
983 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +0200984 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200985 return false;
986 }
987 }
988
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200989out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200990 /*
991 * Fool sparse by faking we release the lock - sparse will
992 * track nic_access anyway.
993 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200994 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200995 return true;
996}
997
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200998static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
999 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001000{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001001 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001002
Johannes Bergcfb4e622013-06-20 22:02:05 +02001003 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001004
1005 /*
1006 * Fool sparse by faking we acquiring the lock - sparse will
1007 * track nic_access anyway.
1008 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001009 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001010
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001011 if (trans_pcie->cmd_in_flight)
1012 goto out;
1013
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001014 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1015 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001016 /*
1017 * Above we read the CSR_GP_CNTRL register, which will flush
1018 * any previous writes, but we need the write that clears the
1019 * MAC_ACCESS_REQ bit to be performed before any other writes
1020 * scheduled on different CPUs (after we drop reg_lock).
1021 */
1022 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001023out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001024 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001025}
1026
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001027static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1028 void *buf, int dwords)
1029{
1030 unsigned long flags;
1031 int offs, ret = 0;
1032 u32 *vals = buf;
1033
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001034 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001035 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1036 for (offs = 0; offs < dwords; offs++)
1037 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001038 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001039 } else {
1040 ret = -EBUSY;
1041 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001042 return ret;
1043}
1044
1045static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001046 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001047{
1048 unsigned long flags;
1049 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001050 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001051
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001052 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001053 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1054 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001055 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1056 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001057 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001058 } else {
1059 ret = -EBUSY;
1060 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001061 return ret;
1062}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001063
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001064#define IWL_FLUSH_WAIT_MS 2000
1065
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001066static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001067{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001068 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001069 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001070 struct iwl_queue *q;
1071 int cnt;
1072 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001073 u32 scd_sram_addr;
1074 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001075 int ret = 0;
1076
1077 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001078 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001079 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001080 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001081 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001082 q = &txq->q;
1083 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1084 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1085 msleep(1);
1086
1087 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001088 IWL_ERR(trans,
1089 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001090 ret = -ETIMEDOUT;
1091 break;
1092 }
1093 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001094
1095 if (!ret)
1096 return 0;
1097
1098 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1099 txq->q.read_ptr, txq->q.write_ptr);
1100
1101 scd_sram_addr = trans_pcie->scd_base_addr +
1102 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1103 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1104
1105 iwl_print_hex_error(trans, buf, sizeof(buf));
1106
1107 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1108 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1109 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1110
1111 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1112 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1113 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1114 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1115 u32 tbl_dw =
1116 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1117 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1118
1119 if (cnt & 0x1)
1120 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1121 else
1122 tbl_dw = tbl_dw & 0x0000FFFF;
1123
1124 IWL_ERR(trans,
1125 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1126 cnt, active ? "" : "in", fifo, tbl_dw,
1127 iwl_read_prph(trans,
1128 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1129 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1130 }
1131
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001132 return ret;
1133}
1134
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001135static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1136 u32 mask, u32 value)
1137{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001138 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001139 unsigned long flags;
1140
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001141 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001142 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001143 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001144}
1145
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001146static const char *get_csr_string(int cmd)
1147{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001148#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001149 switch (cmd) {
1150 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1151 IWL_CMD(CSR_INT_COALESCING);
1152 IWL_CMD(CSR_INT);
1153 IWL_CMD(CSR_INT_MASK);
1154 IWL_CMD(CSR_FH_INT_STATUS);
1155 IWL_CMD(CSR_GPIO_IN);
1156 IWL_CMD(CSR_RESET);
1157 IWL_CMD(CSR_GP_CNTRL);
1158 IWL_CMD(CSR_HW_REV);
1159 IWL_CMD(CSR_EEPROM_REG);
1160 IWL_CMD(CSR_EEPROM_GP);
1161 IWL_CMD(CSR_OTP_GP_REG);
1162 IWL_CMD(CSR_GIO_REG);
1163 IWL_CMD(CSR_GP_UCODE_REG);
1164 IWL_CMD(CSR_GP_DRIVER_REG);
1165 IWL_CMD(CSR_UCODE_DRV_GP1);
1166 IWL_CMD(CSR_UCODE_DRV_GP2);
1167 IWL_CMD(CSR_LED_REG);
1168 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1169 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1170 IWL_CMD(CSR_ANA_PLL_CFG);
1171 IWL_CMD(CSR_HW_REV_WA_REG);
1172 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1173 default:
1174 return "UNKNOWN";
1175 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001176#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001177}
1178
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001179void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001180{
1181 int i;
1182 static const u32 csr_tbl[] = {
1183 CSR_HW_IF_CONFIG_REG,
1184 CSR_INT_COALESCING,
1185 CSR_INT,
1186 CSR_INT_MASK,
1187 CSR_FH_INT_STATUS,
1188 CSR_GPIO_IN,
1189 CSR_RESET,
1190 CSR_GP_CNTRL,
1191 CSR_HW_REV,
1192 CSR_EEPROM_REG,
1193 CSR_EEPROM_GP,
1194 CSR_OTP_GP_REG,
1195 CSR_GIO_REG,
1196 CSR_GP_UCODE_REG,
1197 CSR_GP_DRIVER_REG,
1198 CSR_UCODE_DRV_GP1,
1199 CSR_UCODE_DRV_GP2,
1200 CSR_LED_REG,
1201 CSR_DRAM_INT_TBL_REG,
1202 CSR_GIO_CHICKEN_BITS,
1203 CSR_ANA_PLL_CFG,
1204 CSR_HW_REV_WA_REG,
1205 CSR_DBG_HPET_MEM_REG
1206 };
1207 IWL_ERR(trans, "CSR values:\n");
1208 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1209 "CSR_INT_PERIODIC_REG)\n");
1210 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1211 IWL_ERR(trans, " %25s: 0X%08x\n",
1212 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001213 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001214 }
1215}
1216
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001217#ifdef CONFIG_IWLWIFI_DEBUGFS
1218/* create and remove of files */
1219#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001220 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001221 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001222 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001223} while (0)
1224
1225/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001226#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001227static const struct file_operations iwl_dbgfs_##name##_ops = { \
1228 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001229 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001230 .llseek = generic_file_llseek, \
1231};
1232
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001233#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001234static const struct file_operations iwl_dbgfs_##name##_ops = { \
1235 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001236 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001237 .llseek = generic_file_llseek, \
1238};
1239
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001240#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001241static const struct file_operations iwl_dbgfs_##name##_ops = { \
1242 .write = iwl_dbgfs_##name##_write, \
1243 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001244 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001245 .llseek = generic_file_llseek, \
1246};
1247
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001248static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001249 char __user *user_buf,
1250 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001251{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001252 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001253 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001254 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001255 struct iwl_queue *q;
1256 char *buf;
1257 int pos = 0;
1258 int cnt;
1259 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001260 size_t bufsz;
1261
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001262 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001263
Johannes Bergf9e75442012-03-30 09:37:39 +02001264 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001265 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001266
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001267 buf = kzalloc(bufsz, GFP_KERNEL);
1268 if (!buf)
1269 return -ENOMEM;
1270
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001271 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001272 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001273 q = &txq->q;
1274 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001275 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001276 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001277 !!test_bit(cnt, trans_pcie->queue_used),
1278 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001279 }
1280 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1281 kfree(buf);
1282 return ret;
1283}
1284
1285static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001286 char __user *user_buf,
1287 size_t count, loff_t *ppos)
1288{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001289 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001290 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001291 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001292 char buf[256];
1293 int pos = 0;
1294 const size_t bufsz = sizeof(buf);
1295
1296 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1297 rxq->read);
1298 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1299 rxq->write);
1300 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1301 rxq->free_count);
1302 if (rxq->rb_stts) {
1303 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1304 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1305 } else {
1306 pos += scnprintf(buf + pos, bufsz - pos,
1307 "closed_rb_num: Not Allocated\n");
1308 }
1309 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1310}
1311
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001312static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1313 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001314 size_t count, loff_t *ppos)
1315{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001316 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001317 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001318 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1319
1320 int pos = 0;
1321 char *buf;
1322 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1323 ssize_t ret;
1324
1325 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001326 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001327 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001328
1329 pos += scnprintf(buf + pos, bufsz - pos,
1330 "Interrupt Statistics Report:\n");
1331
1332 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1333 isr_stats->hw);
1334 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1335 isr_stats->sw);
1336 if (isr_stats->sw || isr_stats->hw) {
1337 pos += scnprintf(buf + pos, bufsz - pos,
1338 "\tLast Restarting Code: 0x%X\n",
1339 isr_stats->err_code);
1340 }
1341#ifdef CONFIG_IWLWIFI_DEBUG
1342 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1343 isr_stats->sch);
1344 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1345 isr_stats->alive);
1346#endif
1347 pos += scnprintf(buf + pos, bufsz - pos,
1348 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1349
1350 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1351 isr_stats->ctkill);
1352
1353 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1354 isr_stats->wakeup);
1355
1356 pos += scnprintf(buf + pos, bufsz - pos,
1357 "Rx command responses:\t\t %u\n", isr_stats->rx);
1358
1359 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1360 isr_stats->tx);
1361
1362 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1363 isr_stats->unhandled);
1364
1365 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1366 kfree(buf);
1367 return ret;
1368}
1369
1370static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1371 const char __user *user_buf,
1372 size_t count, loff_t *ppos)
1373{
1374 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001375 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001376 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1377
1378 char buf[8];
1379 int buf_size;
1380 u32 reset_flag;
1381
1382 memset(buf, 0, sizeof(buf));
1383 buf_size = min(count, sizeof(buf) - 1);
1384 if (copy_from_user(buf, user_buf, buf_size))
1385 return -EFAULT;
1386 if (sscanf(buf, "%x", &reset_flag) != 1)
1387 return -EFAULT;
1388 if (reset_flag == 0)
1389 memset(isr_stats, 0, sizeof(*isr_stats));
1390
1391 return count;
1392}
1393
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001394static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001395 const char __user *user_buf,
1396 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001397{
1398 struct iwl_trans *trans = file->private_data;
1399 char buf[8];
1400 int buf_size;
1401 int csr;
1402
1403 memset(buf, 0, sizeof(buf));
1404 buf_size = min(count, sizeof(buf) - 1);
1405 if (copy_from_user(buf, user_buf, buf_size))
1406 return -EFAULT;
1407 if (sscanf(buf, "%d", &csr) != 1)
1408 return -EFAULT;
1409
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001410 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001411
1412 return count;
1413}
1414
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001415static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001416 char __user *user_buf,
1417 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001418{
1419 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001420 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001421 int pos = 0;
1422 ssize_t ret = -EFAULT;
1423
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001424 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001425 if (buf) {
1426 ret = simple_read_from_buffer(user_buf,
1427 count, ppos, buf, pos);
1428 kfree(buf);
1429 }
1430
1431 return ret;
1432}
1433
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001434DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001435DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001436DEBUGFS_READ_FILE_OPS(rx_queue);
1437DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001438DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001439
1440/*
1441 * Create the debugfs files and directories
1442 *
1443 */
1444static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001445 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001446{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001447 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1448 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001449 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001450 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1451 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001452 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001453
1454err:
1455 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1456 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001457}
1458#else
1459static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001460 struct dentry *dir)
1461{
1462 return 0;
1463}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001464#endif /*CONFIG_IWLWIFI_DEBUGFS */
1465
Johannes Bergd1ff5252012-04-12 06:24:30 -07001466static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001467 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001468 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001469 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001470 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001471 .stop_device = iwl_trans_pcie_stop_device,
1472
Johannes Bergddaf5a52013-01-08 11:25:44 +01001473 .d3_suspend = iwl_trans_pcie_d3_suspend,
1474 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001475
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001476 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001477
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001478 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001479 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001480
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001481 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001482 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001483
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001484 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001485
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001486 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001487
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001488 .write8 = iwl_trans_pcie_write8,
1489 .write32 = iwl_trans_pcie_write32,
1490 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001491 .read_prph = iwl_trans_pcie_read_prph,
1492 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001493 .read_mem = iwl_trans_pcie_read_mem,
1494 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001495 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001496 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001497 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001498 .release_nic_access = iwl_trans_pcie_release_nic_access,
1499 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001500};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001501
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001502struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001503 const struct pci_device_id *ent,
1504 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001505{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001506 struct iwl_trans_pcie *trans_pcie;
1507 struct iwl_trans *trans;
1508 u16 pci_cmd;
1509 int err;
1510
1511 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001512 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001513 if (!trans) {
1514 err = -ENOMEM;
1515 goto out;
1516 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001517
1518 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1519
1520 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001521 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001522 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001523 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001524 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001525 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001526 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001527
Johannes Bergd819c6c2013-09-30 11:02:46 +02001528 err = pci_enable_device(pdev);
1529 if (err)
1530 goto out_no_pci;
1531
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001532 if (!cfg->base_params->pcie_l1_allowed) {
1533 /*
1534 * W/A - seems to solve weird behavior. We need to remove this
1535 * if we don't want to stay in L1 all the time. This wastes a
1536 * lot of power.
1537 */
1538 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1539 PCIE_LINK_STATE_L1 |
1540 PCIE_LINK_STATE_CLKPM);
1541 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001542
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001543 pci_set_master(pdev);
1544
1545 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1546 if (!err)
1547 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1548 if (err) {
1549 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1550 if (!err)
1551 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001552 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001553 /* both attempts failed: */
1554 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001555 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001556 goto out_pci_disable_device;
1557 }
1558 }
1559
1560 err = pci_request_regions(pdev, DRV_NAME);
1561 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001562 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001563 goto out_pci_disable_device;
1564 }
1565
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001566 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001567 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001568 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001569 err = -ENODEV;
1570 goto out_pci_release_regions;
1571 }
1572
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001573 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1574 * PCI Tx retries from interfering with C3 CPU state */
1575 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1576
1577 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001578 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001579 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001580 /* enable rfkill interrupt: hw bug w/a */
1581 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1582 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1583 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1584 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1585 }
1586 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001587
1588 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001589 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001590 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001591 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001592 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1593 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001594
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001595 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001596 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001597
Johannes Berg3ec45882012-07-12 13:56:28 +02001598 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1599 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001600
1601 trans->dev_cmd_headroom = 0;
1602 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001603 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001604 sizeof(struct iwl_device_cmd)
1605 + trans->dev_cmd_headroom,
1606 sizeof(void *),
1607 SLAB_HWCACHE_ALIGN,
1608 NULL);
1609
Luciano Coelho6965a352013-08-10 16:35:45 +03001610 if (!trans->dev_cmd_pool) {
1611 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001612 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001613 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001614
Johannes Berga8b691e2012-12-27 23:08:06 +01001615 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1616
Johannes Berga8b691e2012-12-27 23:08:06 +01001617 if (iwl_pcie_alloc_ict(trans))
1618 goto out_free_cmd_pool;
1619
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001620 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03001621 iwl_pcie_irq_handler,
1622 IRQF_SHARED, DRV_NAME, trans);
1623 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001624 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1625 goto out_free_ict;
1626 }
1627
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001628 return trans;
1629
Johannes Berga8b691e2012-12-27 23:08:06 +01001630out_free_ict:
1631 iwl_pcie_free_ict(trans);
1632out_free_cmd_pool:
1633 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001634out_pci_disable_msi:
1635 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001636out_pci_release_regions:
1637 pci_release_regions(pdev);
1638out_pci_disable_device:
1639 pci_disable_device(pdev);
1640out_no_pci:
1641 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001642out:
1643 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001644}