blob: 6cbbae3f438bd0e44cbc01406687ed82170b7372 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs15907002018-05-08 20:39:47 +100024#include "disp.h"
25#include "atom.h"
26#include "core.h"
27#include "head.h"
28#include "wndw.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100029
Ben Skeggs51beb422011-07-05 10:33:08 +100030#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040031#include <linux/hdmi.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100032
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100036#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010037#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100038#include <drm/drm_plane_helper.h>
Ilia Mirkin7a406f82018-09-03 20:57:36 -040039#include <drm/drm_scdc_helper.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040040#include <drm/drm_edid.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100041
Ben Skeggsfdb751e2014-08-10 04:10:23 +100042#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100043#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100044#include <nvif/cl5070.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100045#include <nvif/cl507d.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100046#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100047
Ben Skeggs4dc28132016-05-20 09:22:55 +100048#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100049#include "nouveau_dma.h"
50#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100051#include "nouveau_connector.h"
52#include "nouveau_encoder.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100053#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100054#include "nouveau_fbcon.h"
Ben Skeggs816af2f2011-11-16 15:48:48 +100055
Ben Skeggs34508f92018-05-08 20:39:47 +100056#include <subdev/bios/dp.h>
57
Ben Skeggsb5a794b2012-10-16 14:18:32 +100058/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100059 * Atomic state
60 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100061
62struct nv50_outp_atom {
63 struct list_head head;
64
65 struct drm_encoder *encoder;
66 bool flush_disable;
67
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100068 union nv50_outp_atom_mask {
Ben Skeggs839ca902016-11-04 17:20:36 +100069 struct {
70 bool ctrl:1;
71 };
72 u8 mask;
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100073 } set, clr;
Ben Skeggs839ca902016-11-04 17:20:36 +100074};
75
Ben Skeggs3dbd0362016-11-04 17:20:36 +100076/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +100077 * EVO channel
78 *****************************************************************************/
79
Ben Skeggsb5a794b2012-10-16 14:18:32 +100080static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100081nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100082 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100083 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100084{
Ben Skeggs41a63402015-08-20 14:54:16 +100085 struct nvif_sclass *sclass;
86 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100087
Ben Skeggsa01ca782015-08-20 14:54:15 +100088 chan->device = device;
89
Ben Skeggs41a63402015-08-20 14:54:16 +100090 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100091 if (ret < 0)
92 return ret;
93
Ben Skeggs410f3ec2014-08-10 04:10:25 +100094 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100095 for (i = 0; i < n; i++) {
96 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +100097 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +100098 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100099 if (ret == 0)
Ben Skeggs01326052017-11-01 03:56:19 +1000100 nvif_object_map(&chan->user, NULL, 0);
Ben Skeggs41a63402015-08-20 14:54:16 +1000101 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000102 return ret;
103 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000104 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000105 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000106 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000107
Ben Skeggs41a63402015-08-20 14:54:16 +1000108 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000109 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000110}
111
112static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000113nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000114{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000115 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000116}
117
118/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000119 * DMA EVO channel
120 *****************************************************************************/
121
Ben Skeggs15907002018-05-08 20:39:47 +1000122void
Ben Skeggsf5650472018-05-08 20:39:46 +1000123nv50_dmac_destroy(struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000124{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000125 nvif_object_fini(&dmac->vram);
126 nvif_object_fini(&dmac->sync);
127
128 nv50_chan_destroy(&dmac->base);
129
Ben Skeggsf5650472018-05-08 20:39:46 +1000130 nvif_mem_fini(&dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000131}
132
Ben Skeggs15907002018-05-08 20:39:47 +1000133int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000134nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000135 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000136 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000137{
Ben Skeggsf5650472018-05-08 20:39:46 +1000138 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs648d4df2014-08-10 04:10:27 +1000139 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000140 u8 type = NVIF_MEM_COHERENT;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000141 int ret;
142
Daniel Vetter59ad1462012-12-02 14:49:44 +0100143 mutex_init(&dmac->lock);
144
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000145 /* Pascal added support for 47-bit physical addresses, but some
146 * parts of EVO still only accept 40-bit PAs.
147 *
148 * To avoid issues on systems with large amounts of RAM, and on
149 * systems where an IOMMU maps pages at a high address, we need
150 * to allocate push buffers in VRAM instead.
151 *
152 * This appears to match NVIDIA's behaviour on Pascal.
153 */
154 if (device->info.family == NV_DEVICE_INFO_V0_PASCAL)
155 type |= NVIF_MEM_VRAM;
156
157 ret = nvif_mem_init_map(&cli->mmu, type, 0x1000, &dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000158 if (ret)
159 return ret;
160
Ben Skeggsf5650472018-05-08 20:39:46 +1000161 dmac->ptr = dmac->push.object.map.ptr;
162
163 args->pushbuf = nvif_handle(&dmac->push.object);
Ben Skeggsbf81df92015-08-20 14:54:16 +1000164
Ben Skeggsa01ca782015-08-20 14:54:15 +1000165 ret = nv50_chan_create(device, disp, oclass, head, data, size,
166 &dmac->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000167 if (ret)
168 return ret;
169
Ben Skeggsfacaed62018-05-08 20:39:48 +1000170 if (!syncbuf)
171 return 0;
172
Ben Skeggsa01ca782015-08-20 14:54:15 +1000173 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000174 &(struct nv_dma_v0) {
175 .target = NV_DMA_V0_TARGET_VRAM,
176 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000177 .start = syncbuf + 0x0000,
178 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000179 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000180 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000181 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000182 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000183
Ben Skeggsa01ca782015-08-20 14:54:15 +1000184 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000185 &(struct nv_dma_v0) {
186 .target = NV_DMA_V0_TARGET_VRAM,
187 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000188 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000189 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000190 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000191 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000192 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000193 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000194
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000195 return ret;
196}
197
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000198/******************************************************************************
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000199 * EVO channel helpers
200 *****************************************************************************/
Ben Skeggs15907002018-05-08 20:39:47 +1000201u32 *
202evo_wait(struct nv50_dmac *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000203{
Ben Skeggse225f442012-11-21 14:40:21 +1000204 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000205 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000206 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000207
Daniel Vetter59ad1462012-12-02 14:49:44 +0100208 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000209 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000210 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000211
Ben Skeggs0ad72862014-08-10 04:10:22 +1000212 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000213 if (nvif_msec(device, 2000,
214 if (!nvif_rd32(&dmac->base.user, 0x0004))
215 break;
216 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100217 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800218 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000219 return NULL;
220 }
221
222 put = 0;
223 }
224
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000225 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000226}
227
Ben Skeggs15907002018-05-08 20:39:47 +1000228void
229evo_kick(u32 *push, struct nv50_dmac *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000230{
Ben Skeggse225f442012-11-21 14:40:21 +1000231 struct nv50_dmac *dmac = evoc;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000232
233 /* Push buffer fetches are not coherent with BAR1, we need to ensure
234 * writes have been flushed right through to VRAM before writing PUT.
235 */
236 if (dmac->push.type & NVIF_MEM_VRAM) {
237 struct nvif_device *device = dmac->base.device;
238 nvif_wr32(&device->object, 0x070000, 0x00000001);
239 nvif_msec(device, 2000,
240 if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
241 break;
242 );
243 }
244
Ben Skeggs0ad72862014-08-10 04:10:22 +1000245 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100246 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000247}
248
Ben Skeggs438d99e2011-07-05 16:48:06 +1000249/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000250 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +1000251 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000252static void
253nv50_outp_release(struct nouveau_encoder *nv_encoder)
254{
255 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
256 struct {
257 struct nv50_disp_mthd_v1 base;
258 } args = {
259 .base.version = 1,
260 .base.method = NV50_DISP_MTHD_V1_RELEASE,
261 .base.hasht = nv_encoder->dcb->hasht,
262 .base.hashm = nv_encoder->dcb->hashm,
263 };
264
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000265 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000266 nv_encoder->or = -1;
267 nv_encoder->link = 0;
268}
269
270static int
271nv50_outp_acquire(struct nouveau_encoder *nv_encoder)
272{
273 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
274 struct nv50_disp *disp = nv50_disp(drm->dev);
275 struct {
276 struct nv50_disp_mthd_v1 base;
277 struct nv50_disp_acquire_v0 info;
278 } args = {
279 .base.version = 1,
280 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
281 .base.hasht = nv_encoder->dcb->hasht,
282 .base.hashm = nv_encoder->dcb->hashm,
283 };
284 int ret;
285
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000286 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000287 if (ret) {
288 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
289 return ret;
290 }
291
292 nv_encoder->or = args.info.or;
293 nv_encoder->link = args.info.link;
294 return 0;
295}
296
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000297static int
298nv50_outp_atomic_check_view(struct drm_encoder *encoder,
299 struct drm_crtc_state *crtc_state,
300 struct drm_connector_state *conn_state,
301 struct drm_display_mode *native_mode)
302{
303 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
304 struct drm_display_mode *mode = &crtc_state->mode;
305 struct drm_connector *connector = conn_state->connector;
306 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
307 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
308
309 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
310 asyc->scaler.full = false;
311 if (!native_mode)
312 return 0;
313
314 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
315 switch (connector->connector_type) {
316 case DRM_MODE_CONNECTOR_LVDS:
317 case DRM_MODE_CONNECTOR_eDP:
318 /* Force use of scaler for non-EDID modes. */
319 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
320 break;
321 mode = native_mode;
322 asyc->scaler.full = true;
323 break;
324 default:
325 break;
326 }
327 } else {
328 mode = native_mode;
329 }
330
331 if (!drm_mode_equal(adjusted_mode, mode)) {
332 drm_mode_copy(adjusted_mode, mode);
333 crtc_state->mode_changed = true;
334 }
335
336 return 0;
337}
338
Ben Skeggs839ca902016-11-04 17:20:36 +1000339static int
340nv50_outp_atomic_check(struct drm_encoder *encoder,
341 struct drm_crtc_state *crtc_state,
342 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +1000343{
Ben Skeggs839ca902016-11-04 17:20:36 +1000344 struct nouveau_connector *nv_connector =
345 nouveau_connector(conn_state->connector);
346 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
347 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +1000348}
349
350/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +1000351 * DAC
352 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000353static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000354nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000355{
Ben Skeggsf20c6652016-11-04 17:20:36 +1000356 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +1000357 struct nv50_core *core = nv50_disp(encoder->dev)->core;
358 if (nv_encoder->crtc)
359 core->func->dac->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000360 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000361 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000362}
363
364static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000365nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000366{
367 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
368 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000369 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +1000370 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000371
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000372 nv50_outp_acquire(nv_encoder);
373
Ben Skeggs0a368772018-05-08 20:39:47 +1000374 core->func->dac->ctrl(core, nv_encoder->or, 1 << nv_crtc->index, asyh);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000375 asyh->or.depth = 0;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000376
377 nv_encoder->crtc = encoder->crtc;
378}
379
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000380static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +1000381nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000382{
Ben Skeggsc4abd312014-08-10 04:10:26 +1000383 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000384 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +1000385 struct {
386 struct nv50_disp_mthd_v1 base;
387 struct nv50_disp_dac_load_v0 load;
388 } args = {
389 .base.version = 1,
390 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
391 .base.hasht = nv_encoder->dcb->hasht,
392 .base.hashm = nv_encoder->dcb->hashm,
393 };
394 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +1000395
Ben Skeggsc4abd312014-08-10 04:10:26 +1000396 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
397 if (args.load.data == 0)
398 args.load.data = 340;
399
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000400 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsc4abd312014-08-10 04:10:26 +1000401 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +1000402 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +1000403
Ben Skeggs35b21d32012-11-08 12:08:55 +1000404 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000405}
406
Ben Skeggsf20c6652016-11-04 17:20:36 +1000407static const struct drm_encoder_helper_funcs
408nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +1000409 .atomic_check = nv50_outp_atomic_check,
410 .enable = nv50_dac_enable,
411 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000412 .detect = nv50_dac_detect
413};
414
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000415static void
Ben Skeggse225f442012-11-21 14:40:21 +1000416nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000417{
418 drm_encoder_cleanup(encoder);
419 kfree(encoder);
420}
421
Ben Skeggsf20c6652016-11-04 17:20:36 +1000422static const struct drm_encoder_funcs
423nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +1000424 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000425};
426
427static int
Ben Skeggse225f442012-11-21 14:40:21 +1000428nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000429{
Ben Skeggs5ed50202013-02-11 20:15:03 +1000430 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000431 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000432 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000433 struct nouveau_encoder *nv_encoder;
434 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +1000435 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000436
437 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
438 if (!nv_encoder)
439 return -ENOMEM;
440 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000441
442 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
443 if (bus)
444 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000445
446 encoder = to_drm_encoder(nv_encoder);
447 encoder->possible_crtcs = dcbe->heads;
448 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +1000449 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
450 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000451 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000452
Daniel Vettercde4c442018-07-09 10:40:07 +0200453 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000454 return 0;
455}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000456
457/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +1000458 * Audio
459 *****************************************************************************/
460static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000461nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
462{
463 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
464 struct nv50_disp *disp = nv50_disp(encoder->dev);
465 struct {
466 struct nv50_disp_mthd_v1 base;
467 struct nv50_disp_sor_hda_eld_v0 eld;
468 } args = {
469 .base.version = 1,
470 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
471 .base.hasht = nv_encoder->dcb->hasht,
472 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
473 (0x0100 << nv_crtc->index),
474 };
475
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000476 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsf20c6652016-11-04 17:20:36 +1000477}
478
479static void
480nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000481{
482 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +1000483 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +1000484 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +1000485 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +1000486 struct __packed {
487 struct {
488 struct nv50_disp_mthd_v1 mthd;
489 struct nv50_disp_sor_hda_eld_v0 eld;
490 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000491 u8 data[sizeof(nv_connector->base.eld)];
492 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +1000493 .base.mthd.version = 1,
494 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
495 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +1000496 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
497 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000498 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000499
500 nv_connector = nouveau_encoder_connector_get(nv_encoder);
501 if (!drm_detect_monitor_audio(nv_connector->edid))
502 return;
503
Ben Skeggs120b0c32014-08-10 04:10:26 +1000504 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000505
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000506 nvif_mthd(&disp->disp->object, 0, &args,
Jani Nikula938fd8a2014-10-28 16:20:48 +0200507 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000508}
509
Ben Skeggsf20c6652016-11-04 17:20:36 +1000510/******************************************************************************
511 * HDMI
512 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +1000513static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000514nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +1000515{
516 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000517 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +1000518 struct {
519 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +1000520 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000521 } args = {
522 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000523 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
524 .base.hasht = nv_encoder->dcb->hasht,
525 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
526 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000527 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000528
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000529 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +1000530}
531
Ben Skeggs78951d22011-11-11 18:13:13 +1000532static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000533nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000534{
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400535 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000536 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
537 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000538 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +1000539 struct {
540 struct nv50_disp_mthd_v1 base;
541 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400542 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +1000543 } args = {
544 .base.version = 1,
545 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
546 .base.hasht = nv_encoder->dcb->hasht,
547 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
548 (0x0100 << nv_crtc->index),
549 .pwr.state = 1,
550 .pwr.rekey = 56, /* binary driver, and tegra, constant */
551 };
552 struct nouveau_connector *nv_connector;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400553 struct drm_hdmi_info *hdmi;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000554 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400555 union hdmi_infoframe avi_frame;
556 union hdmi_infoframe vendor_frame;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400557 bool scdc_supported, high_tmds_clock_ratio = false, scrambling = false;
558 u8 config;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400559 int ret;
560 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000561
562 nv_connector = nouveau_encoder_connector_get(nv_encoder);
563 if (!drm_detect_hdmi_monitor(nv_connector->edid))
564 return;
565
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400566 hdmi = &nv_connector->base.display_info.hdmi;
567 scdc_supported = hdmi->scdc.supported;
568
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530569 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi, mode,
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400570 scdc_supported);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400571 if (!ret) {
572 /* We have an AVI InfoFrame, populate it to the display */
573 args.pwr.avi_infoframe_length
574 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
575 }
576
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200577 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi,
578 &nv_connector->base, mode);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400579 if (!ret) {
580 /* We have a Vendor InfoFrame, populate it to the display */
581 args.pwr.vendor_infoframe_length
582 = hdmi_infoframe_pack(&vendor_frame,
583 args.infoframes
584 + args.pwr.avi_infoframe_length,
585 17);
586 }
587
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000588 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +1000589 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000590 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +1000591 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000592
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400593 if (hdmi->scdc.scrambling.supported) {
594 high_tmds_clock_ratio = mode->clock > 340000;
595 scrambling = high_tmds_clock_ratio ||
596 hdmi->scdc.scrambling.low_rates;
597 }
598
599 args.pwr.scdc =
600 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_SCRAMBLE * scrambling |
601 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_DIV_BY_4 * high_tmds_clock_ratio;
602
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400603 size = sizeof(args.base)
604 + sizeof(args.pwr)
605 + args.pwr.avi_infoframe_length
606 + args.pwr.vendor_infoframe_length;
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000607 nvif_mthd(&disp->disp->object, 0, &args, size);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400608
Ben Skeggsf20c6652016-11-04 17:20:36 +1000609 nv50_audio_enable(encoder, mode);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400610
611 /* If SCDC is supported by the downstream monitor, update
612 * divider / scrambling settings to what we programmed above.
613 */
614 if (!hdmi->scdc.scrambling.supported)
615 return;
616
617 ret = drm_scdc_readb(nv_encoder->i2c, SCDC_TMDS_CONFIG, &config);
618 if (ret < 0) {
619 NV_ERROR(drm, "Failure to read SCDC_TMDS_CONFIG: %d\n", ret);
620 return;
621 }
622 config &= ~(SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 | SCDC_SCRAMBLING_ENABLE);
623 config |= SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 * high_tmds_clock_ratio;
624 config |= SCDC_SCRAMBLING_ENABLE * scrambling;
625 ret = drm_scdc_writeb(nv_encoder->i2c, SCDC_TMDS_CONFIG, config);
626 if (ret < 0)
627 NV_ERROR(drm, "Failure to write SCDC_TMDS_CONFIG = 0x%02x: %d\n",
628 config, ret);
Ben Skeggs78951d22011-11-11 18:13:13 +1000629}
630
631/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000632 * MST
633 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000634#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
635#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
636#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
637
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000638struct nv50_mstm {
639 struct nouveau_encoder *outp;
640
641 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000642 struct nv50_msto *msto[4];
643
644 bool modified;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000645 bool disabled;
646 int links;
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000647};
648
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000649struct nv50_mstc {
650 struct nv50_mstm *mstm;
651 struct drm_dp_mst_port *port;
652 struct drm_connector connector;
653
654 struct drm_display_mode *native;
655 struct edid *edid;
656
657 int pbn;
658};
659
660struct nv50_msto {
661 struct drm_encoder encoder;
662
663 struct nv50_head *head;
664 struct nv50_mstc *mstc;
665 bool disabled;
666};
667
668static struct drm_dp_payload *
669nv50_msto_payload(struct nv50_msto *msto)
670{
671 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
672 struct nv50_mstc *mstc = msto->mstc;
673 struct nv50_mstm *mstm = mstc->mstm;
674 int vcpi = mstc->port->vcpi.vcpi, i;
675
676 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
677 for (i = 0; i < mstm->mgr.max_payloads; i++) {
678 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
679 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
680 mstm->outp->base.base.name, i, payload->vcpi,
681 payload->start_slot, payload->num_slots);
682 }
683
684 for (i = 0; i < mstm->mgr.max_payloads; i++) {
685 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
686 if (payload->vcpi == vcpi)
687 return payload;
688 }
689
690 return NULL;
691}
692
693static void
694nv50_msto_cleanup(struct nv50_msto *msto)
695{
696 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
697 struct nv50_mstc *mstc = msto->mstc;
698 struct nv50_mstm *mstm = mstc->mstm;
699
700 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
701 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
702 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
703 if (msto->disabled) {
704 msto->mstc = NULL;
705 msto->head = NULL;
706 msto->disabled = false;
707 }
708}
709
710static void
711nv50_msto_prepare(struct nv50_msto *msto)
712{
713 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
714 struct nv50_mstc *mstc = msto->mstc;
715 struct nv50_mstm *mstm = mstc->mstm;
716 struct {
717 struct nv50_disp_mthd_v1 base;
718 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
719 } args = {
720 .base.version = 1,
721 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
722 .base.hasht = mstm->outp->dcb->hasht,
723 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
724 (0x0100 << msto->head->base.index),
725 };
726
727 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
728 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
729 struct drm_dp_payload *payload = nv50_msto_payload(msto);
730 if (payload) {
731 args.vcpi.start_slot = payload->start_slot;
732 args.vcpi.num_slots = payload->num_slots;
733 args.vcpi.pbn = mstc->port->vcpi.pbn;
734 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
735 }
736 }
737
738 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
739 msto->encoder.name, msto->head->base.base.name,
740 args.vcpi.start_slot, args.vcpi.num_slots,
741 args.vcpi.pbn, args.vcpi.aligned_pbn);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000742 nvif_mthd(&drm->display->disp.object, 0, &args, sizeof(args));
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000743}
744
745static int
746nv50_msto_atomic_check(struct drm_encoder *encoder,
747 struct drm_crtc_state *crtc_state,
748 struct drm_connector_state *conn_state)
749{
750 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
751 struct nv50_mstm *mstm = mstc->mstm;
752 int bpp = conn_state->connector->display_info.bpc * 3;
753 int slots;
754
755 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
756
757 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
758 if (slots < 0)
759 return slots;
760
761 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
762 mstc->native);
763}
764
765static void
766nv50_msto_enable(struct drm_encoder *encoder)
767{
768 struct nv50_head *head = nv50_head(encoder->crtc);
769 struct nv50_msto *msto = nv50_msto(encoder);
770 struct nv50_mstc *mstc = NULL;
771 struct nv50_mstm *mstm = NULL;
772 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -0300773 struct drm_connector_list_iter conn_iter;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000774 u8 proto, depth;
775 int slots;
776 bool r;
777
Gustavo Padovan875dd622017-05-11 16:10:46 -0300778 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
779 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000780 if (connector->state->best_encoder == &msto->encoder) {
781 mstc = nv50_mstc(connector);
782 mstm = mstc->mstm;
783 break;
784 }
785 }
Gustavo Padovan875dd622017-05-11 16:10:46 -0300786 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000787
788 if (WARN_ON(!mstc))
789 return;
790
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -0700791 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
792 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000793 WARN_ON(!r);
794
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000795 if (!mstm->links++)
796 nv50_outp_acquire(mstm->outp);
797
798 if (mstm->outp->link & 1)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000799 proto = 0x8;
800 else
801 proto = 0x9;
802
803 switch (mstc->connector.display_info.bpc) {
804 case 6: depth = 0x2; break;
805 case 8: depth = 0x5; break;
806 case 10:
807 default: depth = 0x6; break;
808 }
809
810 mstm->outp->update(mstm->outp, head->base.index,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000811 nv50_head_atom(head->base.base.state), proto, depth);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000812
813 msto->head = head;
814 msto->mstc = mstc;
815 mstm->modified = true;
816}
817
818static void
819nv50_msto_disable(struct drm_encoder *encoder)
820{
821 struct nv50_msto *msto = nv50_msto(encoder);
822 struct nv50_mstc *mstc = msto->mstc;
823 struct nv50_mstm *mstm = mstc->mstm;
824
825 if (mstc->port)
826 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
827
828 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
829 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000830 if (!--mstm->links)
831 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000832 msto->disabled = true;
833}
834
835static const struct drm_encoder_helper_funcs
836nv50_msto_help = {
837 .disable = nv50_msto_disable,
838 .enable = nv50_msto_enable,
839 .atomic_check = nv50_msto_atomic_check,
840};
841
842static void
843nv50_msto_destroy(struct drm_encoder *encoder)
844{
845 struct nv50_msto *msto = nv50_msto(encoder);
846 drm_encoder_cleanup(&msto->encoder);
847 kfree(msto);
848}
849
850static const struct drm_encoder_funcs
851nv50_msto = {
852 .destroy = nv50_msto_destroy,
853};
854
855static int
856nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
857 struct nv50_msto **pmsto)
858{
859 struct nv50_msto *msto;
860 int ret;
861
862 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
863 return -ENOMEM;
864
865 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
866 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
867 if (ret) {
868 kfree(*pmsto);
869 *pmsto = NULL;
870 return ret;
871 }
872
873 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
874 msto->encoder.possible_crtcs = heads;
875 return 0;
876}
877
878static struct drm_encoder *
879nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
880 struct drm_connector_state *connector_state)
881{
882 struct nv50_head *head = nv50_head(connector_state->crtc);
883 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul7b0f61e2018-10-08 19:24:31 -0400884
885 return &mstc->mstm->msto[head->base.index]->encoder;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000886}
887
888static struct drm_encoder *
889nv50_mstc_best_encoder(struct drm_connector *connector)
890{
891 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul7b0f61e2018-10-08 19:24:31 -0400892
893 return &mstc->mstm->msto[0]->encoder;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000894}
895
896static enum drm_mode_status
897nv50_mstc_mode_valid(struct drm_connector *connector,
898 struct drm_display_mode *mode)
899{
900 return MODE_OK;
901}
902
903static int
904nv50_mstc_get_modes(struct drm_connector *connector)
905{
906 struct nv50_mstc *mstc = nv50_mstc(connector);
907 int ret = 0;
908
909 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
Daniel Vetterc555f022018-07-09 10:40:06 +0200910 drm_connector_update_edid_property(&mstc->connector, mstc->edid);
Jani Nikulad471ed02017-11-01 16:21:02 +0200911 if (mstc->edid)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000912 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000913
914 if (!mstc->connector.display_info.bpc)
915 mstc->connector.display_info.bpc = 8;
916
917 if (mstc->native)
918 drm_mode_destroy(mstc->connector.dev, mstc->native);
919 mstc->native = nouveau_conn_native_mode(&mstc->connector);
920 return ret;
921}
922
923static const struct drm_connector_helper_funcs
924nv50_mstc_help = {
925 .get_modes = nv50_mstc_get_modes,
926 .mode_valid = nv50_mstc_mode_valid,
927 .best_encoder = nv50_mstc_best_encoder,
928 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
929};
930
931static enum drm_connector_status
932nv50_mstc_detect(struct drm_connector *connector, bool force)
933{
934 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paule46368c2018-09-14 16:44:03 -0400935 enum drm_connector_status conn_status;
936 int ret;
937
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000938 if (!mstc->port)
939 return connector_status_disconnected;
Lyude Paule46368c2018-09-14 16:44:03 -0400940
941 ret = pm_runtime_get_sync(connector->dev->dev);
942 if (ret < 0 && ret != -EACCES)
943 return connector_status_disconnected;
944
945 conn_status = drm_dp_mst_detect_port(connector, mstc->port->mgr,
946 mstc->port);
947
948 pm_runtime_mark_last_busy(connector->dev->dev);
949 pm_runtime_put_autosuspend(connector->dev->dev);
950 return conn_status;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000951}
952
953static void
954nv50_mstc_destroy(struct drm_connector *connector)
955{
956 struct nv50_mstc *mstc = nv50_mstc(connector);
957 drm_connector_cleanup(&mstc->connector);
958 kfree(mstc);
959}
960
961static const struct drm_connector_funcs
962nv50_mstc = {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000963 .reset = nouveau_conn_reset,
964 .detect = nv50_mstc_detect,
965 .fill_modes = drm_helper_probe_single_connector_modes,
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000966 .destroy = nv50_mstc_destroy,
967 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
968 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
969 .atomic_set_property = nouveau_conn_atomic_set_property,
970 .atomic_get_property = nouveau_conn_atomic_get_property,
971};
972
973static int
974nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
975 const char *path, struct nv50_mstc **pmstc)
976{
977 struct drm_device *dev = mstm->outp->base.base.dev;
978 struct nv50_mstc *mstc;
979 int ret, i;
980
981 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
982 return -ENOMEM;
983 mstc->mstm = mstm;
984 mstc->port = port;
985
986 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
987 DRM_MODE_CONNECTOR_DisplayPort);
988 if (ret) {
989 kfree(*pmstc);
990 *pmstc = NULL;
991 return ret;
992 }
993
994 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
995
996 mstc->connector.funcs->reset(&mstc->connector);
997 nouveau_conn_attach_properties(&mstc->connector);
998
Colin Ian King27a451e2017-08-17 23:03:23 +0100999 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto[i]; i++)
Daniel Vettercde4c442018-07-09 10:40:07 +02001000 drm_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001001
1002 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
1003 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
Daniel Vetter97e14fb2018-07-09 10:40:08 +02001004 drm_connector_set_path_property(&mstc->connector, path);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001005 return 0;
1006}
1007
1008static void
1009nv50_mstm_cleanup(struct nv50_mstm *mstm)
1010{
1011 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1012 struct drm_encoder *encoder;
1013 int ret;
1014
1015 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
1016 ret = drm_dp_check_act_status(&mstm->mgr);
1017
1018 ret = drm_dp_update_payload_part2(&mstm->mgr);
1019
1020 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1021 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1022 struct nv50_msto *msto = nv50_msto(encoder);
1023 struct nv50_mstc *mstc = msto->mstc;
1024 if (mstc && mstc->mstm == mstm)
1025 nv50_msto_cleanup(msto);
1026 }
1027 }
1028
1029 mstm->modified = false;
1030}
1031
1032static void
1033nv50_mstm_prepare(struct nv50_mstm *mstm)
1034{
1035 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1036 struct drm_encoder *encoder;
1037 int ret;
1038
1039 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
1040 ret = drm_dp_update_payload_part1(&mstm->mgr);
1041
1042 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1043 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1044 struct nv50_msto *msto = nv50_msto(encoder);
1045 struct nv50_mstc *mstc = msto->mstc;
1046 if (mstc && mstc->mstm == mstm)
1047 nv50_msto_prepare(msto);
1048 }
1049 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001050
1051 if (mstm->disabled) {
1052 if (!mstm->links)
1053 nv50_outp_release(mstm->outp);
1054 mstm->disabled = false;
1055 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001056}
1057
1058static void
1059nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
1060{
1061 struct nv50_mstm *mstm = nv50_mstm(mgr);
1062 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
1063}
1064
1065static void
1066nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
1067 struct drm_connector *connector)
1068{
1069 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1070 struct nv50_mstc *mstc = nv50_mstc(connector);
1071
1072 drm_connector_unregister(&mstc->connector);
1073
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001074 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
Lyude Paul352672d2018-05-02 19:38:48 -04001075
1076 drm_modeset_lock(&drm->dev->mode_config.connection_mutex, NULL);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001077 mstc->port = NULL;
Lyude Paul352672d2018-05-02 19:38:48 -04001078 drm_modeset_unlock(&drm->dev->mode_config.connection_mutex);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001079
kbuild test robot01981ae2018-05-18 18:51:32 +02001080 drm_connector_put(&mstc->connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001081}
1082
1083static void
1084nv50_mstm_register_connector(struct drm_connector *connector)
1085{
1086 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1087
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001088 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001089
1090 drm_connector_register(connector);
1091}
1092
1093static struct drm_connector *
1094nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
1095 struct drm_dp_mst_port *port, const char *path)
1096{
1097 struct nv50_mstm *mstm = nv50_mstm(mgr);
1098 struct nv50_mstc *mstc;
1099 int ret;
1100
1101 ret = nv50_mstc_new(mstm, port, path, &mstc);
1102 if (ret) {
1103 if (mstc)
1104 mstc->connector.funcs->destroy(&mstc->connector);
1105 return NULL;
1106 }
1107
1108 return &mstc->connector;
1109}
1110
1111static const struct drm_dp_mst_topology_cbs
1112nv50_mstm = {
1113 .add_connector = nv50_mstm_add_connector,
1114 .register_connector = nv50_mstm_register_connector,
1115 .destroy_connector = nv50_mstm_destroy_connector,
1116 .hotplug = nv50_mstm_hotplug,
1117};
1118
1119void
1120nv50_mstm_service(struct nv50_mstm *mstm)
1121{
Ben Skeggs227f66d2017-10-03 16:24:28 +10001122 struct drm_dp_aux *aux = mstm ? mstm->mgr.aux : NULL;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001123 bool handled = true;
1124 int ret;
1125 u8 esi[8] = {};
1126
Ben Skeggs227f66d2017-10-03 16:24:28 +10001127 if (!aux)
1128 return;
1129
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001130 while (handled) {
1131 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1132 if (ret != 8) {
1133 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1134 return;
1135 }
1136
1137 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
1138 if (!handled)
1139 break;
1140
1141 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
1142 }
1143}
1144
1145void
1146nv50_mstm_remove(struct nv50_mstm *mstm)
1147{
1148 if (mstm)
1149 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1150}
1151
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001152static int
1153nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
1154{
1155 struct nouveau_encoder *outp = mstm->outp;
1156 struct {
1157 struct nv50_disp_mthd_v1 base;
1158 struct nv50_disp_sor_dp_mst_link_v0 mst;
1159 } args = {
1160 .base.version = 1,
1161 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
1162 .base.hasht = outp->dcb->hasht,
1163 .base.hashm = outp->dcb->hashm,
1164 .mst.state = state,
1165 };
1166 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001167 struct nvif_object *disp = &drm->display->disp.object;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001168 int ret;
1169
1170 if (dpcd >= 0x12) {
Lyude Paulfa3cdf82018-08-09 18:22:06 -04001171 /* Even if we're enabling MST, start with disabling the
1172 * branching unit to clear any sink-side MST topology state
1173 * that wasn't set by us
1174 */
1175 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001176 if (ret < 0)
1177 return ret;
1178
Lyude Paulfa3cdf82018-08-09 18:22:06 -04001179 if (state) {
1180 /* Now, start initializing */
1181 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL,
1182 DP_MST_EN);
1183 if (ret < 0)
1184 return ret;
1185 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001186 }
1187
1188 return nvif_mthd(disp, 0, &args, sizeof(args));
1189}
1190
1191int
1192nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
1193{
Lyude Paulb26b4592018-08-09 18:22:05 -04001194 struct drm_dp_aux *aux;
1195 int ret;
1196 bool old_state, new_state;
1197 u8 mstm_ctrl;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001198
1199 if (!mstm)
1200 return 0;
1201
Lyude Paulb26b4592018-08-09 18:22:05 -04001202 mutex_lock(&mstm->mgr.lock);
1203
1204 old_state = mstm->mgr.mst_state;
1205 new_state = old_state;
1206 aux = mstm->mgr.aux;
1207
1208 if (old_state) {
1209 /* Just check that the MST hub is still as we expect it */
1210 ret = drm_dp_dpcd_readb(aux, DP_MSTM_CTRL, &mstm_ctrl);
1211 if (ret < 0 || !(mstm_ctrl & DP_MST_EN)) {
1212 DRM_DEBUG_KMS("Hub gone, disabling MST topology\n");
1213 new_state = false;
1214 }
1215 } else if (dpcd[0] >= 0x12) {
1216 ret = drm_dp_dpcd_readb(aux, DP_MSTM_CAP, &dpcd[1]);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001217 if (ret < 0)
Lyude Paulb26b4592018-08-09 18:22:05 -04001218 goto probe_error;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001219
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10001220 if (!(dpcd[1] & DP_MST_CAP))
1221 dpcd[0] = 0x11;
1222 else
Lyude Paulb26b4592018-08-09 18:22:05 -04001223 new_state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001224 }
1225
Lyude Paulb26b4592018-08-09 18:22:05 -04001226 if (new_state == old_state) {
1227 mutex_unlock(&mstm->mgr.lock);
1228 return new_state;
1229 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001230
Lyude Paulb26b4592018-08-09 18:22:05 -04001231 ret = nv50_mstm_enable(mstm, dpcd[0], new_state);
1232 if (ret)
1233 goto probe_error;
1234
1235 mutex_unlock(&mstm->mgr.lock);
1236
1237 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, new_state);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001238 if (ret)
1239 return nv50_mstm_enable(mstm, dpcd[0], 0);
1240
Lyude Paulb26b4592018-08-09 18:22:05 -04001241 return new_state;
1242
1243probe_error:
1244 mutex_unlock(&mstm->mgr.lock);
1245 return ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001246}
1247
1248static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001249nv50_mstm_fini(struct nv50_mstm *mstm)
1250{
1251 if (mstm && mstm->mgr.mst_state)
1252 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
1253}
1254
1255static void
1256nv50_mstm_init(struct nv50_mstm *mstm)
1257{
1258 if (mstm && mstm->mgr.mst_state)
1259 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
1260}
1261
1262static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001263nv50_mstm_del(struct nv50_mstm **pmstm)
1264{
1265 struct nv50_mstm *mstm = *pmstm;
1266 if (mstm) {
1267 kfree(*pmstm);
1268 *pmstm = NULL;
1269 }
1270}
1271
1272static int
1273nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
1274 int conn_base_id, struct nv50_mstm **pmstm)
1275{
1276 const int max_payloads = hweight8(outp->dcb->heads);
1277 struct drm_device *dev = outp->base.base.dev;
1278 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001279 int ret, i;
1280 u8 dpcd;
1281
1282 /* This is a workaround for some monitors not functioning
1283 * correctly in MST mode on initial module load. I think
1284 * some bad interaction with the VBIOS may be responsible.
1285 *
1286 * A good ol' off and on again seems to work here ;)
1287 */
1288 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
1289 if (ret >= 0 && dpcd >= 0x12)
1290 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001291
1292 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
1293 return -ENOMEM;
1294 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001295 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001296
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08001297 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001298 max_payloads, conn_base_id);
1299 if (ret)
1300 return ret;
1301
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001302 for (i = 0; i < max_payloads; i++) {
1303 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
1304 i, &mstm->msto[i]);
1305 if (ret)
1306 return ret;
1307 }
1308
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001309 return 0;
1310}
1311
1312/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001313 * SOR
1314 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001315static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001316nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001317 struct nv50_head_atom *asyh, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10001318{
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10001319 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
Ben Skeggs0a368772018-05-08 20:39:47 +10001320 struct nv50_core *core = disp->core;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001321
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001322 if (!asyh) {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001323 nv_encoder->ctrl &= ~BIT(head);
1324 if (!(nv_encoder->ctrl & 0x0000000f))
1325 nv_encoder->ctrl = 0;
1326 } else {
1327 nv_encoder->ctrl |= proto << 8;
1328 nv_encoder->ctrl |= BIT(head);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001329 asyh->or.depth = depth;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001330 }
1331
Ben Skeggs0a368772018-05-08 20:39:47 +10001332 core->func->sor->ctrl(core, nv_encoder->or, nv_encoder->ctrl, asyh);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001333}
1334
1335static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001336nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001337{
1338 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001339 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001340
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001341 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001342
1343 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001344 struct nvkm_i2c_aux *aux = nv_encoder->aux;
1345 u8 pwr;
1346
1347 if (aux) {
1348 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
1349 if (ret == 0) {
1350 pwr &= ~DP_SET_POWER_MASK;
1351 pwr |= DP_SET_POWER_D3;
1352 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
1353 }
1354 }
1355
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001356 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001357 nv50_audio_disable(encoder, nv_crtc);
1358 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001359 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001360 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001361}
1362
1363static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001364nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001365{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001366 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1367 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001368 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1369 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001370 struct {
1371 struct nv50_disp_mthd_v1 base;
1372 struct nv50_disp_sor_lvds_script_v0 lvds;
1373 } lvds = {
1374 .base.version = 1,
1375 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1376 .base.hasht = nv_encoder->dcb->hasht,
1377 .base.hashm = nv_encoder->dcb->hashm,
1378 };
Ben Skeggse225f442012-11-21 14:40:21 +10001379 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001380 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001381 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001382 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001383 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001384 u8 proto = 0xf;
1385 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001386
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001387 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001388 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001389 nv50_outp_acquire(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001390
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001391 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001392 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001393 if (nv_encoder->link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05001394 proto = 0x1;
1395 /* Only enable dual-link if:
1396 * - Need to (i.e. rate > 165MHz)
1397 * - DCB says we can
1398 * - Not an HDMI monitor, since there's no dual-link
1399 * on HDMI.
1400 */
1401 if (mode->clock >= 165000 &&
1402 nv_encoder->dcb->duallink_possible &&
1403 !drm_detect_hdmi_monitor(nv_connector->edid))
1404 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001405 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001406 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001407 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001408
Ben Skeggsf20c6652016-11-04 17:20:36 +10001409 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001410 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001411 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001412 proto = 0x0;
1413
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001414 if (bios->fp_no_ddc) {
1415 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001416 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001417 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001418 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001419 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001420 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001421 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001422 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001423 } else
1424 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001425 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001426 }
1427
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001428 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001429 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001430 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001431 } else {
1432 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001433 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001434 }
1435
1436 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001437 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001438 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001439
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001440 nvif_mthd(&disp->disp->object, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001441 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001442 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10001443 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001444 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001445 else
1446 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001447 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001448 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001449 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001450
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001451 if (nv_encoder->link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001452 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001453 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001454 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001455
1456 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001457 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001458 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001459 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001460 break;
1461 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001462
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001463 nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001464}
1465
Ben Skeggsf20c6652016-11-04 17:20:36 +10001466static const struct drm_encoder_helper_funcs
1467nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001468 .atomic_check = nv50_outp_atomic_check,
1469 .enable = nv50_sor_enable,
1470 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001471};
1472
Ben Skeggs83fc0832011-07-05 13:08:40 +10001473static void
Ben Skeggse225f442012-11-21 14:40:21 +10001474nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001475{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001476 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1477 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001478 drm_encoder_cleanup(encoder);
1479 kfree(encoder);
1480}
1481
Ben Skeggsf20c6652016-11-04 17:20:36 +10001482static const struct drm_encoder_funcs
1483nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10001484 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001485};
1486
1487static int
Ben Skeggse225f442012-11-21 14:40:21 +10001488nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001489{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001490 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10001491 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs34508f92018-05-08 20:39:47 +10001492 struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001493 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001494 struct nouveau_encoder *nv_encoder;
1495 struct drm_encoder *encoder;
Ben Skeggs34508f92018-05-08 20:39:47 +10001496 u8 ver, hdr, cnt, len;
1497 u32 data;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001498 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001499
1500 switch (dcbe->type) {
1501 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
1502 case DCB_OUTPUT_TMDS:
1503 case DCB_OUTPUT_DP:
1504 default:
1505 type = DRM_MODE_ENCODER_TMDS;
1506 break;
1507 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001508
1509 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1510 if (!nv_encoder)
1511 return -ENOMEM;
1512 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001513 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001514
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001515 encoder = to_drm_encoder(nv_encoder);
1516 encoder->possible_crtcs = dcbe->heads;
1517 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001518 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
1519 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001520 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001521
Daniel Vettercde4c442018-07-09 10:40:07 +02001522 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001523
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001524 if (dcbe->type == DCB_OUTPUT_DP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001525 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001526 struct nvkm_i2c_aux *aux =
1527 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
1528 if (aux) {
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001529 if (disp->disp->object.oclass < GF110_DISP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001530 /* HW has no support for address-only
1531 * transactions, so we're required to
1532 * use custom I2C-over-AUX code.
1533 */
1534 nv_encoder->i2c = &aux->i2c;
1535 } else {
1536 nv_encoder->i2c = &nv_connector->aux.ddc;
1537 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001538 nv_encoder->aux = aux;
1539 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001540
Ben Skeggs34508f92018-05-08 20:39:47 +10001541 if ((data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len)) &&
1542 ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04)) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001543 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
1544 nv_connector->base.base.id,
1545 &nv_encoder->dp.mstm);
1546 if (ret)
1547 return ret;
1548 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001549 } else {
1550 struct nvkm_i2c_bus *bus =
1551 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1552 if (bus)
1553 nv_encoder->i2c = &bus->i2c;
1554 }
1555
Ben Skeggs83fc0832011-07-05 13:08:40 +10001556 return 0;
1557}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001558
1559/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10001560 * PIOR
1561 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10001562static int
1563nv50_pior_atomic_check(struct drm_encoder *encoder,
1564 struct drm_crtc_state *crtc_state,
1565 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001566{
Ben Skeggs839ca902016-11-04 17:20:36 +10001567 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
1568 if (ret)
1569 return ret;
1570 crtc_state->adjusted_mode.clock *= 2;
1571 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001572}
1573
1574static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001575nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001576{
Ben Skeggsf20c6652016-11-04 17:20:36 +10001577 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +10001578 struct nv50_core *core = nv50_disp(encoder->dev)->core;
1579 if (nv_encoder->crtc)
1580 core->func->pior->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001581 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001582 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001583}
1584
1585static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001586nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001587{
Ben Skeggseb6313a2013-02-11 09:52:58 +10001588 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1589 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1590 struct nouveau_connector *nv_connector;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001591 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +10001592 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001593 u8 owner = 1 << nv_crtc->index;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001594 u8 proto;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001595
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001596 nv50_outp_acquire(nv_encoder);
1597
Ben Skeggseb6313a2013-02-11 09:52:58 +10001598 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1599 switch (nv_connector->base.display_info.bpc) {
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001600 case 10: asyh->or.depth = 0x6; break;
1601 case 8: asyh->or.depth = 0x5; break;
1602 case 6: asyh->or.depth = 0x2; break;
1603 default: asyh->or.depth = 0x0; break;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001604 }
1605
1606 switch (nv_encoder->dcb->type) {
1607 case DCB_OUTPUT_TMDS:
1608 case DCB_OUTPUT_DP:
1609 proto = 0x0;
1610 break;
1611 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001612 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10001613 break;
1614 }
1615
Ben Skeggs0a368772018-05-08 20:39:47 +10001616 core->func->pior->ctrl(core, nv_encoder->or, (proto << 8) | owner, asyh);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001617 nv_encoder->crtc = encoder->crtc;
1618}
1619
Ben Skeggsf20c6652016-11-04 17:20:36 +10001620static const struct drm_encoder_helper_funcs
1621nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001622 .atomic_check = nv50_pior_atomic_check,
1623 .enable = nv50_pior_enable,
1624 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001625};
Ben Skeggseb6313a2013-02-11 09:52:58 +10001626
1627static void
1628nv50_pior_destroy(struct drm_encoder *encoder)
1629{
1630 drm_encoder_cleanup(encoder);
1631 kfree(encoder);
1632}
1633
Ben Skeggsf20c6652016-11-04 17:20:36 +10001634static const struct drm_encoder_funcs
1635nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10001636 .destroy = nv50_pior_destroy,
1637};
1638
1639static int
1640nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
1641{
1642 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001643 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001644 struct nvkm_i2c_bus *bus = NULL;
1645 struct nvkm_i2c_aux *aux = NULL;
1646 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001647 struct nouveau_encoder *nv_encoder;
1648 struct drm_encoder *encoder;
1649 int type;
1650
1651 switch (dcbe->type) {
1652 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001653 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
1654 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001655 type = DRM_MODE_ENCODER_TMDS;
1656 break;
1657 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001658 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggs62b290f2018-05-08 20:39:47 +10001659 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001660 type = DRM_MODE_ENCODER_TMDS;
1661 break;
1662 default:
1663 return -ENODEV;
1664 }
1665
1666 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1667 if (!nv_encoder)
1668 return -ENOMEM;
1669 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001670 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001671 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001672
1673 encoder = to_drm_encoder(nv_encoder);
1674 encoder->possible_crtcs = dcbe->heads;
1675 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001676 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
1677 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001678 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001679
Daniel Vettercde4c442018-07-09 10:40:07 +02001680 drm_connector_attach_encoder(connector, encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001681 return 0;
1682}
1683
1684/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10001685 * Atomic
1686 *****************************************************************************/
1687
1688static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001689nv50_disp_atomic_commit_core(struct drm_atomic_state *state, u32 *interlock)
Ben Skeggs839ca902016-11-04 17:20:36 +10001690{
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001691 struct nouveau_drm *drm = nouveau_drm(state->dev);
Ben Skeggs839ca902016-11-04 17:20:36 +10001692 struct nv50_disp *disp = nv50_disp(drm->dev);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001693 struct nv50_core *core = disp->core;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001694 struct nv50_mstm *mstm;
1695 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10001696
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001697 NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
Ben Skeggs839ca902016-11-04 17:20:36 +10001698
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001699 drm_for_each_encoder(encoder, drm->dev) {
1700 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1701 mstm = nouveau_encoder(encoder)->dp.mstm;
1702 if (mstm && mstm->modified)
1703 nv50_mstm_prepare(mstm);
1704 }
1705 }
1706
Ben Skeggs09e1b782018-05-08 20:39:47 +10001707 core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
1708 core->func->update(core, interlock, true);
1709 if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
1710 disp->core->chan.base.device))
1711 NV_ERROR(drm, "core notifier timeout\n");
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001712
1713 drm_for_each_encoder(encoder, drm->dev) {
1714 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1715 mstm = nouveau_encoder(encoder)->dp.mstm;
1716 if (mstm && mstm->modified)
1717 nv50_mstm_cleanup(mstm);
1718 }
1719 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001720}
1721
1722static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001723nv50_disp_atomic_commit_wndw(struct drm_atomic_state *state, u32 *interlock)
1724{
1725 struct drm_plane_state *new_plane_state;
1726 struct drm_plane *plane;
1727 int i;
1728
1729 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1730 struct nv50_wndw *wndw = nv50_wndw(plane);
1731 if (interlock[wndw->interlock.type] & wndw->interlock.data) {
1732 if (wndw->func->update)
1733 wndw->func->update(wndw, interlock);
1734 }
1735 }
1736}
1737
1738static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001739nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
1740{
1741 struct drm_device *dev = state->dev;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001742 struct drm_crtc_state *new_crtc_state, *old_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001743 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001744 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001745 struct drm_plane *plane;
1746 struct nouveau_drm *drm = nouveau_drm(dev);
1747 struct nv50_disp *disp = nv50_disp(dev);
1748 struct nv50_atom *atom = nv50_atom(state);
1749 struct nv50_outp_atom *outp, *outt;
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001750 u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
Ben Skeggs839ca902016-11-04 17:20:36 +10001751 int i;
1752
1753 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
1754 drm_atomic_helper_wait_for_fences(dev, state, false);
1755 drm_atomic_helper_wait_for_dependencies(state);
1756 drm_atomic_helper_update_legacy_modeset_state(dev, state);
1757
1758 if (atom->lock_core)
1759 mutex_lock(&disp->mutex);
1760
1761 /* Disable head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001762 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001763 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001764 struct nv50_head *head = nv50_head(crtc);
1765
1766 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
1767 asyh->clr.mask, asyh->set.mask);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001768 if (old_crtc_state->active && !new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001769 drm_crtc_vblank_off(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001770
1771 if (asyh->clr.mask) {
1772 nv50_head_flush_clr(head, asyh, atom->flush_disable);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001773 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001774 }
1775 }
1776
1777 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001778 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1779 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001780 struct nv50_wndw *wndw = nv50_wndw(plane);
1781
1782 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
1783 asyw->clr.mask, asyw->set.mask);
1784 if (!asyw->clr.mask)
1785 continue;
1786
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001787 nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001788 }
1789
1790 /* Disable output path(s). */
1791 list_for_each_entry(outp, &atom->outp, head) {
1792 const struct drm_encoder_helper_funcs *help;
1793 struct drm_encoder *encoder;
1794
1795 encoder = outp->encoder;
1796 help = encoder->helper_private;
1797
1798 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
1799 outp->clr.mask, outp->set.mask);
1800
1801 if (outp->clr.mask) {
1802 help->disable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001803 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001804 if (outp->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001805 nv50_disp_atomic_commit_wndw(state, interlock);
1806 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001807 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001808 }
1809 }
1810 }
1811
1812 /* Flush disable. */
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001813 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001814 if (atom->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001815 nv50_disp_atomic_commit_wndw(state, interlock);
1816 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001817 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001818 }
1819 }
1820
1821 /* Update output path(s). */
1822 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
1823 const struct drm_encoder_helper_funcs *help;
1824 struct drm_encoder *encoder;
1825
1826 encoder = outp->encoder;
1827 help = encoder->helper_private;
1828
1829 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
1830 outp->set.mask, outp->clr.mask);
1831
1832 if (outp->set.mask) {
1833 help->enable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001834 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001835 }
1836
1837 list_del(&outp->head);
1838 kfree(outp);
1839 }
1840
1841 /* Update head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001842 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001843 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001844 struct nv50_head *head = nv50_head(crtc);
1845
1846 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
1847 asyh->set.mask, asyh->clr.mask);
1848
1849 if (asyh->set.mask) {
1850 nv50_head_flush_set(head, asyh);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001851 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001852 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001853
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001854 if (new_crtc_state->active) {
1855 if (!old_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001856 drm_crtc_vblank_on(crtc);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001857 if (new_crtc_state->event)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001858 drm_crtc_vblank_get(crtc);
1859 }
Ben Skeggs2b507892017-01-24 09:32:26 +10001860 }
1861
Ben Skeggs839ca902016-11-04 17:20:36 +10001862 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001863 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1864 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001865 struct nv50_wndw *wndw = nv50_wndw(plane);
1866
1867 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
1868 asyw->set.mask, asyw->clr.mask);
1869 if ( !asyw->set.mask &&
1870 (!asyw->clr.mask || atom->flush_disable))
1871 continue;
1872
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001873 nv50_wndw_flush_set(wndw, interlock, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001874 }
1875
1876 /* Flush update. */
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001877 nv50_disp_atomic_commit_wndw(state, interlock);
Ben Skeggs04fc14b2018-05-08 20:39:47 +10001878
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001879 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
1880 if (interlock[NV50_DISP_INTERLOCK_BASE] ||
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001881 interlock[NV50_DISP_INTERLOCK_OVLY] ||
1882 interlock[NV50_DISP_INTERLOCK_WNDW] ||
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001883 !atom->state.legacy_cursor_update)
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001884 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001885 else
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001886 disp->core->func->update(disp->core, interlock, false);
Ben Skeggs839ca902016-11-04 17:20:36 +10001887 }
1888
1889 if (atom->lock_core)
1890 mutex_unlock(&disp->mutex);
1891
1892 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001893 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1894 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001895 struct nv50_wndw *wndw = nv50_wndw(plane);
1896 int ret = nv50_wndw_wait_armed(wndw, asyw);
1897 if (ret)
1898 NV_ERROR(drm, "%s: timeout\n", plane->name);
1899 }
1900
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001901 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
1902 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001903 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01001904 /* Get correct count/ts if racing with vblank irq */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001905 if (new_crtc_state->active)
Dave Airlie0c697fa2017-08-15 16:16:58 +10001906 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001907 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001908 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10001909 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001910
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001911 new_crtc_state->event = NULL;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001912 if (new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001913 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001914 }
1915 }
1916
1917 drm_atomic_helper_commit_hw_done(state);
1918 drm_atomic_helper_cleanup_planes(dev, state);
1919 drm_atomic_helper_commit_cleanup_done(state);
1920 drm_atomic_state_put(state);
1921}
1922
1923static void
1924nv50_disp_atomic_commit_work(struct work_struct *work)
1925{
1926 struct drm_atomic_state *state =
1927 container_of(work, typeof(*state), commit_work);
1928 nv50_disp_atomic_commit_tail(state);
1929}
1930
1931static int
1932nv50_disp_atomic_commit(struct drm_device *dev,
1933 struct drm_atomic_state *state, bool nonblock)
1934{
1935 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001936 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001937 struct drm_plane *plane;
1938 struct drm_crtc *crtc;
1939 bool active = false;
1940 int ret, i;
1941
1942 ret = pm_runtime_get_sync(dev->dev);
1943 if (ret < 0 && ret != -EACCES)
1944 return ret;
1945
1946 ret = drm_atomic_helper_setup_commit(state, nonblock);
1947 if (ret)
1948 goto done;
1949
1950 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
1951
1952 ret = drm_atomic_helper_prepare_planes(dev, state);
1953 if (ret)
1954 goto done;
1955
1956 if (!nonblock) {
1957 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
1958 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001959 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10001960 }
1961
Maarten Lankhorst85726362017-07-11 16:33:05 +02001962 ret = drm_atomic_helper_swap_state(state, true);
1963 if (ret)
1964 goto err_cleanup;
1965
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001966 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1967 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001968 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001969
Ben Skeggsccd27db2018-05-08 20:39:47 +10001970 if (asyw->set.image)
1971 nv50_wndw_ntfy_enable(wndw, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001972 }
1973
Ben Skeggs839ca902016-11-04 17:20:36 +10001974 drm_atomic_state_get(state);
1975
1976 if (nonblock)
1977 queue_work(system_unbound_wq, &state->commit_work);
1978 else
1979 nv50_disp_atomic_commit_tail(state);
1980
1981 drm_for_each_crtc(crtc, dev) {
Lyude Paule5d54f12018-07-12 13:02:53 -04001982 if (crtc->state->active) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001983 if (!drm->have_disp_power_ref) {
1984 drm->have_disp_power_ref = true;
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001985 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +10001986 }
1987 active = true;
1988 break;
1989 }
1990 }
1991
1992 if (!active && drm->have_disp_power_ref) {
1993 pm_runtime_put_autosuspend(dev->dev);
1994 drm->have_disp_power_ref = false;
1995 }
1996
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001997err_cleanup:
1998 if (ret)
1999 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002000done:
2001 pm_runtime_put_autosuspend(dev->dev);
2002 return ret;
2003}
2004
2005static struct nv50_outp_atom *
2006nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
2007{
2008 struct nv50_outp_atom *outp;
2009
2010 list_for_each_entry(outp, &atom->outp, head) {
2011 if (outp->encoder == encoder)
2012 return outp;
2013 }
2014
2015 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
2016 if (!outp)
2017 return ERR_PTR(-ENOMEM);
2018
2019 list_add(&outp->head, &atom->outp);
2020 outp->encoder = encoder;
2021 return outp;
2022}
2023
2024static int
2025nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002026 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10002027{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002028 struct drm_encoder *encoder = old_connector_state->best_encoder;
2029 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002030 struct drm_crtc *crtc;
2031 struct nv50_outp_atom *outp;
2032
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002033 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10002034 return 0;
2035
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002036 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
2037 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2038 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002039 outp = nv50_disp_outp_atomic_add(atom, encoder);
2040 if (IS_ERR(outp))
2041 return PTR_ERR(outp);
2042
2043 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
2044 outp->flush_disable = true;
2045 atom->flush_disable = true;
2046 }
2047 outp->clr.ctrl = true;
2048 atom->lock_core = true;
2049 }
2050
2051 return 0;
2052}
2053
2054static int
2055nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
2056 struct drm_connector_state *connector_state)
2057{
2058 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002059 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002060 struct drm_crtc *crtc;
2061 struct nv50_outp_atom *outp;
2062
2063 if (!(crtc = connector_state->crtc))
2064 return 0;
2065
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002066 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2067 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002068 outp = nv50_disp_outp_atomic_add(atom, encoder);
2069 if (IS_ERR(outp))
2070 return PTR_ERR(outp);
2071
2072 outp->set.ctrl = true;
2073 atom->lock_core = true;
2074 }
2075
2076 return 0;
2077}
2078
2079static int
2080nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
2081{
2082 struct nv50_atom *atom = nv50_atom(state);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002083 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002084 struct drm_connector *connector;
Ben Skeggs119608a2018-05-08 20:39:47 +10002085 struct drm_crtc_state *new_crtc_state;
2086 struct drm_crtc *crtc;
Ben Skeggs839ca902016-11-04 17:20:36 +10002087 int ret, i;
2088
Ben Skeggs119608a2018-05-08 20:39:47 +10002089 /* We need to handle colour management on a per-plane basis. */
2090 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2091 if (new_crtc_state->color_mgmt_changed) {
2092 ret = drm_atomic_add_affected_planes(state, crtc);
2093 if (ret)
2094 return ret;
2095 }
2096 }
2097
Ben Skeggs839ca902016-11-04 17:20:36 +10002098 ret = drm_atomic_helper_check(dev, state);
2099 if (ret)
2100 return ret;
2101
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002102 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
2103 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002104 if (ret)
2105 return ret;
2106
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002107 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002108 if (ret)
2109 return ret;
2110 }
2111
2112 return 0;
2113}
2114
2115static void
2116nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
2117{
2118 struct nv50_atom *atom = nv50_atom(state);
2119 struct nv50_outp_atom *outp, *outt;
2120
2121 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2122 list_del(&outp->head);
2123 kfree(outp);
2124 }
2125
2126 drm_atomic_state_default_clear(state);
2127}
2128
2129static void
2130nv50_disp_atomic_state_free(struct drm_atomic_state *state)
2131{
2132 struct nv50_atom *atom = nv50_atom(state);
2133 drm_atomic_state_default_release(&atom->state);
2134 kfree(atom);
2135}
2136
2137static struct drm_atomic_state *
2138nv50_disp_atomic_state_alloc(struct drm_device *dev)
2139{
2140 struct nv50_atom *atom;
2141 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
2142 drm_atomic_state_init(dev, &atom->state) < 0) {
2143 kfree(atom);
2144 return NULL;
2145 }
2146 INIT_LIST_HEAD(&atom->outp);
2147 return &atom->state;
2148}
2149
2150static const struct drm_mode_config_funcs
2151nv50_disp_func = {
2152 .fb_create = nouveau_user_framebuffer_create,
Lyude Paul7fec8f52018-08-15 15:00:13 -04002153 .output_poll_changed = nouveau_fbcon_output_poll_changed,
Ben Skeggs839ca902016-11-04 17:20:36 +10002154 .atomic_check = nv50_disp_atomic_check,
2155 .atomic_commit = nv50_disp_atomic_commit,
2156 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
2157 .atomic_state_clear = nv50_disp_atomic_state_clear,
2158 .atomic_state_free = nv50_disp_atomic_state_free,
2159};
2160
2161/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002162 * Init
2163 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002164
Ben Skeggs2a44e492011-11-09 11:36:33 +10002165void
Ben Skeggse225f442012-11-21 14:40:21 +10002166nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002167{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002168 struct nouveau_encoder *nv_encoder;
2169 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002170 struct drm_plane *plane;
2171
2172 drm_for_each_plane(plane, dev) {
2173 struct nv50_wndw *wndw = nv50_wndw(plane);
2174 if (plane->funcs != &nv50_wndw)
2175 continue;
2176 nv50_wndw_fini(wndw);
2177 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002178
2179 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2180 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2181 nv_encoder = nouveau_encoder(encoder);
2182 nv50_mstm_fini(nv_encoder->dp.mstm);
2183 }
2184 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002185}
2186
2187int
Ben Skeggse225f442012-11-21 14:40:21 +10002188nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002189{
Ben Skeggs09e1b782018-05-08 20:39:47 +10002190 struct nv50_core *core = nv50_disp(dev)->core;
Ben Skeggs354d3502016-11-04 17:20:36 +10002191 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002192 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002193
Ben Skeggs09e1b782018-05-08 20:39:47 +10002194 core->func->init(core);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002195
Ben Skeggs354d3502016-11-04 17:20:36 +10002196 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2197 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10002198 struct nouveau_encoder *nv_encoder =
2199 nouveau_encoder(encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002200 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10002201 }
2202 }
2203
Ben Skeggs973f10c2016-11-04 17:20:36 +10002204 drm_for_each_plane(plane, dev) {
2205 struct nv50_wndw *wndw = nv50_wndw(plane);
2206 if (plane->funcs != &nv50_wndw)
2207 continue;
2208 nv50_wndw_init(wndw);
2209 }
2210
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002211 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002212}
2213
2214void
Ben Skeggse225f442012-11-21 14:40:21 +10002215nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002216{
Ben Skeggse225f442012-11-21 14:40:21 +10002217 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002218
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002219 nv50_core_del(&disp->core);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002220
Ben Skeggs816af2f2011-11-16 15:48:48 +10002221 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002222 if (disp->sync)
2223 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002224 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002225
Ben Skeggs77145f12012-07-31 16:16:21 +10002226 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002227 kfree(disp);
2228}
2229
2230int
Ben Skeggse225f442012-11-21 14:40:21 +10002231nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002232{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002233 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002234 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002235 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002236 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002237 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002238 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002239 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002240
2241 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2242 if (!disp)
2243 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10002244
Ben Skeggs839ca902016-11-04 17:20:36 +10002245 mutex_init(&disp->mutex);
2246
Ben Skeggs77145f12012-07-31 16:16:21 +10002247 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002248 nouveau_display(dev)->dtor = nv50_display_destroy;
2249 nouveau_display(dev)->init = nv50_display_init;
2250 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002251 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10002252 dev->mode_config.funcs = &nv50_disp_func;
Gerd Hoffmann0e940432018-09-05 08:04:40 +02002253 dev->mode_config.quirk_addfb_prefer_xbgr_30bpp = true;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002254
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002255 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002256 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002257 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002258 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002259 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002260 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002261 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002262 if (ret)
2263 nouveau_bo_unpin(disp->sync);
2264 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002265 if (ret)
2266 nouveau_bo_ref(NULL, &disp->sync);
2267 }
2268
2269 if (ret)
2270 goto out;
2271
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002272 /* allocate master evo channel */
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002273 ret = nv50_core_new(drm, &disp->core);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002274 if (ret)
2275 goto out;
2276
Ben Skeggs438d99e2011-07-05 16:48:06 +10002277 /* create crtc objects to represent the hw heads */
Ben Skeggsfacaed62018-05-08 20:39:48 +10002278 if (disp->disp->object.oclass >= GV100_DISP)
2279 crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2280 else
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10002281 if (disp->disp->object.oclass >= GF110_DISP)
Ilia Mirkineba5e562017-07-03 13:06:26 -04002282 crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
Ben Skeggs63718a02012-11-16 11:44:14 +10002283 else
Ilia Mirkineba5e562017-07-03 13:06:26 -04002284 crtcs = 0x3;
Ben Skeggs63718a02012-11-16 11:44:14 +10002285
Ilia Mirkineba5e562017-07-03 13:06:26 -04002286 for (i = 0; i < fls(crtcs); i++) {
2287 if (!(crtcs & (1 << i)))
2288 continue;
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002289 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002290 if (ret)
2291 goto out;
2292 }
2293
Ben Skeggs83fc0832011-07-05 13:08:40 +10002294 /* create encoder/connector objects based on VBIOS DCB table */
2295 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2296 connector = nouveau_connector_create(dev, dcbe->connector);
2297 if (IS_ERR(connector))
2298 continue;
2299
Ben Skeggseb6313a2013-02-11 09:52:58 +10002300 if (dcbe->location == DCB_LOC_ON_CHIP) {
2301 switch (dcbe->type) {
2302 case DCB_OUTPUT_TMDS:
2303 case DCB_OUTPUT_LVDS:
2304 case DCB_OUTPUT_DP:
2305 ret = nv50_sor_create(connector, dcbe);
2306 break;
2307 case DCB_OUTPUT_ANALOG:
2308 ret = nv50_dac_create(connector, dcbe);
2309 break;
2310 default:
2311 ret = -ENODEV;
2312 break;
2313 }
2314 } else {
2315 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002316 }
2317
Ben Skeggseb6313a2013-02-11 09:52:58 +10002318 if (ret) {
2319 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2320 dcbe->location, dcbe->type,
2321 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002322 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002323 }
2324 }
2325
2326 /* cull any connectors we created that don't have an encoder */
2327 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2328 if (connector->encoder_ids[0])
2329 continue;
2330
Ben Skeggs77145f12012-07-31 16:16:21 +10002331 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002332 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002333 connector->funcs->destroy(connector);
2334 }
2335
Mario Kleiner2ae4c5f2018-07-16 16:47:50 +10002336 /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
2337 dev->vblank_disable_immediate = true;
2338
Ben Skeggs26f6d882011-07-04 16:25:18 +10002339out:
2340 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002341 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002342 return ret;
2343}