blob: 0ed04fcae18776c3d7ef20c04cacfb216e06283b [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
Bruce Allane921eb12012-11-28 09:28:37 +000029/* 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070030 * 82562G-2 10/100 Network Connection
31 * 82562GT 10/100 Network Connection
32 * 82562GT-2 10/100 Network Connection
33 * 82562V 10/100 Network Connection
34 * 82562V-2 10/100 Network Connection
35 * 82566DC-2 Gigabit Network Connection
36 * 82566DC Gigabit Network Connection
37 * 82566DM-2 Gigabit Network Connection
38 * 82566DM Gigabit Network Connection
39 * 82566MC Gigabit Network Connection
40 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070041 * 82567LM Gigabit Network Connection
42 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080043 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070044 * 82567LM-2 Gigabit Network Connection
45 * 82567LF-2 Gigabit Network Connection
46 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070047 * 82567LF-3 Gigabit Network Connection
48 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070049 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000050 * 82577LM Gigabit Network Connection
51 * 82577LC Gigabit Network Connection
52 * 82578DM Gigabit Network Connection
53 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000054 * 82579LM Gigabit Network Connection
55 * 82579V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070056 */
57
Auke Kokbc7f75f2007-09-17 12:30:59 -070058#include "e1000.h"
59
Auke Kokbc7f75f2007-09-17 12:30:59 -070060/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
61/* Offset 04h HSFSTS */
62union ich8_hws_flash_status {
63 struct ich8_hsfsts {
Bruce Allan362e20c2013-02-20 04:05:45 +000064 u16 flcdone:1; /* bit 0 Flash Cycle Done */
65 u16 flcerr:1; /* bit 1 Flash Cycle Error */
66 u16 dael:1; /* bit 2 Direct Access error Log */
67 u16 berasesz:2; /* bit 4:3 Sector Erase Size */
68 u16 flcinprog:1; /* bit 5 flash cycle in Progress */
69 u16 reserved1:2; /* bit 13:6 Reserved */
70 u16 reserved2:6; /* bit 13:6 Reserved */
71 u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */
72 u16 flockdn:1; /* bit 15 Flash Config Lock-Down */
Auke Kokbc7f75f2007-09-17 12:30:59 -070073 } hsf_status;
74 u16 regval;
75};
76
77/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
78/* Offset 06h FLCTL */
79union ich8_hws_flash_ctrl {
80 struct ich8_hsflctl {
Bruce Allan362e20c2013-02-20 04:05:45 +000081 u16 flcgo:1; /* 0 Flash Cycle Go */
82 u16 flcycle:2; /* 2:1 Flash Cycle */
83 u16 reserved:5; /* 7:3 Reserved */
84 u16 fldbcount:2; /* 9:8 Flash Data Byte Count */
85 u16 flockdn:6; /* 15:10 Reserved */
Auke Kokbc7f75f2007-09-17 12:30:59 -070086 } hsf_ctrl;
87 u16 regval;
88};
89
90/* ICH Flash Region Access Permissions */
91union ich8_hws_flash_regacc {
92 struct ich8_flracc {
Bruce Allan362e20c2013-02-20 04:05:45 +000093 u32 grra:8; /* 0:7 GbE region Read Access */
94 u32 grwa:8; /* 8:15 GbE region Write Access */
95 u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */
96 u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */
Auke Kokbc7f75f2007-09-17 12:30:59 -070097 } hsf_flregacc;
98 u16 regval;
99};
100
Bruce Allan4a770352008-10-01 17:18:35 -0700101/* ICH Flash Protected Region */
102union ich8_flash_protected_range {
103 struct ich8_pr {
104 u32 base:13; /* 0:12 Protected Range Base */
105 u32 reserved1:2; /* 13:14 Reserved */
106 u32 rpe:1; /* 15 Read Protection Enable */
107 u32 limit:13; /* 16:28 Protected Range Limit */
108 u32 reserved2:2; /* 29:30 Reserved */
109 u32 wpe:1; /* 31 Write Protection Enable */
110 } range;
111 u32 regval;
112};
113
Auke Kokbc7f75f2007-09-17 12:30:59 -0700114static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
115static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700116static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
117static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
118 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700119static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
120 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700121static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
122 u16 *data);
123static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
124 u8 size, u16 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700125static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000126static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
127static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
128static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
129static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
130static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
131static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
132static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
133static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000134static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000135static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000136static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1f96012d2013-01-05 03:06:54 +0000137static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000138static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000139static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
140static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
Bruce Allan69e1e012012-04-14 03:28:50 +0000141static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000142static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000143static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000144static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700145
146static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
147{
148 return readw(hw->flash_address + reg);
149}
150
151static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
152{
153 return readl(hw->flash_address + reg);
154}
155
156static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
157{
158 writew(val, hw->flash_address + reg);
159}
160
161static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
162{
163 writel(val, hw->flash_address + reg);
164}
165
166#define er16flash(reg) __er16flash(hw, (reg))
167#define er32flash(reg) __er32flash(hw, (reg))
Bruce Allan0e15df42012-01-31 06:37:11 +0000168#define ew16flash(reg, val) __ew16flash(hw, (reg), (val))
169#define ew32flash(reg, val) __ew32flash(hw, (reg), (val))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170
Bruce Allancb17aab2012-04-13 03:16:22 +0000171/**
172 * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
173 * @hw: pointer to the HW structure
174 *
175 * Test access to the PHY registers by reading the PHY ID registers. If
176 * the PHY ID is already known (e.g. resume path) compare it with known ID,
177 * otherwise assume the read PHY ID is correct if it is valid.
178 *
179 * Assumes the sw/fw/hw semaphore is already acquired.
180 **/
181static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
Bruce Allan99730e42011-05-13 07:19:48 +0000182{
Bruce Allana52359b2012-07-14 04:23:58 +0000183 u16 phy_reg = 0;
184 u32 phy_id = 0;
185 s32 ret_val;
186 u16 retry_count;
Bruce Allan99730e42011-05-13 07:19:48 +0000187
Bruce Allana52359b2012-07-14 04:23:58 +0000188 for (retry_count = 0; retry_count < 2; retry_count++) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000189 ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000190 if (ret_val || (phy_reg == 0xFFFF))
191 continue;
192 phy_id = (u32)(phy_reg << 16);
193
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000194 ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000195 if (ret_val || (phy_reg == 0xFFFF)) {
196 phy_id = 0;
197 continue;
198 }
199 phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
200 break;
201 }
Bruce Allan62bc8132012-03-20 03:47:57 +0000202
Bruce Allancb17aab2012-04-13 03:16:22 +0000203 if (hw->phy.id) {
204 if (hw->phy.id == phy_id)
205 return true;
Bruce Allana52359b2012-07-14 04:23:58 +0000206 } else if (phy_id) {
207 hw->phy.id = phy_id;
208 hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
Bruce Allancb17aab2012-04-13 03:16:22 +0000209 return true;
210 }
211
Bruce Allane921eb12012-11-28 09:28:37 +0000212 /* In case the PHY needs to be in mdio slow mode,
Bruce Allana52359b2012-07-14 04:23:58 +0000213 * set slow mode and try to get the PHY id again.
214 */
215 hw->phy.ops.release(hw);
216 ret_val = e1000_set_mdio_slow_mode_hv(hw);
217 if (!ret_val)
218 ret_val = e1000e_get_phy_id(hw);
219 hw->phy.ops.acquire(hw);
220
221 return !ret_val;
Bruce Allancb17aab2012-04-13 03:16:22 +0000222}
223
224/**
225 * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
226 * @hw: pointer to the HW structure
227 *
228 * Workarounds/flow necessary for PHY initialization during driver load
229 * and resume paths.
230 **/
231static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
232{
233 u32 mac_reg, fwsm = er32(FWSM);
234 s32 ret_val;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000235 u16 phy_reg;
Bruce Allancb17aab2012-04-13 03:16:22 +0000236
Bruce Allan6e928b72012-12-12 04:45:51 +0000237 /* Gate automatic PHY configuration by hardware on managed and
238 * non-managed 82579 and newer adapters.
239 */
240 e1000_gate_hw_phy_config_ich8lan(hw, true);
241
Bruce Allancb17aab2012-04-13 03:16:22 +0000242 ret_val = hw->phy.ops.acquire(hw);
243 if (ret_val) {
244 e_dbg("Failed to initialize PHY flow\n");
Bruce Allan6e928b72012-12-12 04:45:51 +0000245 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000246 }
247
Bruce Allane921eb12012-11-28 09:28:37 +0000248 /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is
Bruce Allancb17aab2012-04-13 03:16:22 +0000249 * inaccessible and resetting the PHY is not blocked, toggle the
250 * LANPHYPC Value bit to force the interconnect to PCIe mode.
251 */
252 switch (hw->mac.type) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000253 case e1000_pch_lpt:
254 if (e1000_phy_is_accessible_pchlan(hw))
255 break;
256
Bruce Allane921eb12012-11-28 09:28:37 +0000257 /* Before toggling LANPHYPC, see if PHY is accessible by
Bruce Allan2fbe4522012-04-19 03:21:47 +0000258 * forcing MAC to SMBus mode first.
259 */
260 mac_reg = er32(CTRL_EXT);
261 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
262 ew32(CTRL_EXT, mac_reg);
263
264 /* fall-through */
Bruce Allancb17aab2012-04-13 03:16:22 +0000265 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000266 if (e1000_phy_is_accessible_pchlan(hw)) {
267 if (hw->mac.type == e1000_pch_lpt) {
268 /* Unforce SMBus mode in PHY */
269 e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
270 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
271 e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);
272
273 /* Unforce SMBus mode in MAC */
274 mac_reg = er32(CTRL_EXT);
275 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
276 ew32(CTRL_EXT, mac_reg);
277 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000278 break;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000279 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000280
281 /* fall-through */
282 case e1000_pchlan:
283 if ((hw->mac.type == e1000_pchlan) &&
284 (fwsm & E1000_ICH_FWSM_FW_VALID))
285 break;
286
287 if (hw->phy.ops.check_reset_block(hw)) {
288 e_dbg("Required LANPHYPC toggle blocked by ME\n");
289 break;
290 }
291
292 e_dbg("Toggling LANPHYPC\n");
293
294 /* Set Phy Config Counter to 50msec */
295 mac_reg = er32(FEXTNVM3);
296 mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
297 mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
298 ew32(FEXTNVM3, mac_reg);
299
Bruce Allan4e035102013-01-04 09:53:19 +0000300 if (hw->mac.type == e1000_pch_lpt) {
301 /* Toggling LANPHYPC brings the PHY out of SMBus mode
302 * So ensure that the MAC is also out of SMBus mode
303 */
304 mac_reg = er32(CTRL_EXT);
305 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
306 ew32(CTRL_EXT, mac_reg);
307 }
308
Bruce Allancb17aab2012-04-13 03:16:22 +0000309 /* Toggle LANPHYPC Value bit */
310 mac_reg = er32(CTRL);
311 mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
312 mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
313 ew32(CTRL, mac_reg);
314 e1e_flush();
315 udelay(10);
316 mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
317 ew32(CTRL, mac_reg);
318 e1e_flush();
Bruce Allan2fbe4522012-04-19 03:21:47 +0000319 if (hw->mac.type < e1000_pch_lpt) {
320 msleep(50);
321 } else {
322 u16 count = 20;
323 do {
324 usleep_range(5000, 10000);
325 } while (!(er32(CTRL_EXT) &
326 E1000_CTRL_EXT_LPCD) && count--);
327 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000328 break;
329 default:
330 break;
331 }
332
333 hw->phy.ops.release(hw);
334
Bruce Allane921eb12012-11-28 09:28:37 +0000335 /* Reset the PHY before any access to it. Doing so, ensures
Bruce Allancb17aab2012-04-13 03:16:22 +0000336 * that the PHY is in a known good state before we read/write
337 * PHY registers. The generic reset is sufficient here,
338 * because we haven't determined the PHY type yet.
339 */
340 ret_val = e1000e_phy_hw_reset_generic(hw);
341
Bruce Allan6e928b72012-12-12 04:45:51 +0000342out:
Bruce Allancb17aab2012-04-13 03:16:22 +0000343 /* Ungate automatic PHY configuration on non-managed 82579 */
344 if ((hw->mac.type == e1000_pch2lan) &&
345 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
346 usleep_range(10000, 20000);
347 e1000_gate_hw_phy_config_ich8lan(hw, false);
348 }
349
350 return ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +0000351}
352
Auke Kokbc7f75f2007-09-17 12:30:59 -0700353/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000354 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
355 * @hw: pointer to the HW structure
356 *
357 * Initialize family-specific PHY parameters and function pointers.
358 **/
359static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
360{
361 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan70806a72013-01-05 05:08:37 +0000362 s32 ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +0000363
364 phy->addr = 1;
365 phy->reset_delay_us = 100;
366
Bruce Allan2b6b1682011-05-13 07:20:09 +0000367 phy->ops.set_page = e1000_set_page_igp;
Bruce Allan94d81862009-11-20 23:25:26 +0000368 phy->ops.read_reg = e1000_read_phy_reg_hv;
369 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000370 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
Bruce Allanfa2ce132009-10-26 11:23:25 +0000371 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
372 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
Bruce Allan94d81862009-11-20 23:25:26 +0000373 phy->ops.write_reg = e1000_write_phy_reg_hv;
374 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000375 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
Bruce Allan17f208d2009-12-01 15:47:22 +0000376 phy->ops.power_up = e1000_power_up_phy_copper;
377 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000378 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
379
380 phy->id = e1000_phy_unknown;
Bruce Allancb17aab2012-04-13 03:16:22 +0000381
382 ret_val = e1000_init_phy_workarounds_pchlan(hw);
383 if (ret_val)
384 return ret_val;
385
386 if (phy->id == e1000_phy_unknown)
387 switch (hw->mac.type) {
388 default:
389 ret_val = e1000e_get_phy_id(hw);
390 if (ret_val)
391 return ret_val;
392 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
393 break;
394 /* fall-through */
395 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000396 case e1000_pch_lpt:
Bruce Allane921eb12012-11-28 09:28:37 +0000397 /* In case the PHY needs to be in mdio slow mode,
Bruce Allancb17aab2012-04-13 03:16:22 +0000398 * set slow mode and try to get the PHY id again.
399 */
400 ret_val = e1000_set_mdio_slow_mode_hv(hw);
401 if (ret_val)
402 return ret_val;
403 ret_val = e1000e_get_phy_id(hw);
404 if (ret_val)
405 return ret_val;
Bruce Allan664dc872010-11-24 06:01:46 +0000406 break;
Bruce Allancb17aab2012-04-13 03:16:22 +0000407 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000408 phy->type = e1000e_get_phy_type_from_id(phy->id);
409
Bruce Allan0be84012009-12-02 17:03:18 +0000410 switch (phy->type) {
411 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000412 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000413 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +0000414 phy->ops.check_polarity = e1000_check_polarity_82577;
415 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000416 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000417 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000418 phy->ops.get_info = e1000_get_phy_info_82577;
419 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000420 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000421 case e1000_phy_82578:
422 phy->ops.check_polarity = e1000_check_polarity_m88;
423 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
424 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
425 phy->ops.get_info = e1000e_get_phy_info_m88;
426 break;
427 default:
428 ret_val = -E1000_ERR_PHY;
429 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000430 }
431
432 return ret_val;
433}
434
435/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700436 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
437 * @hw: pointer to the HW structure
438 *
439 * Initialize family-specific PHY parameters and function pointers.
440 **/
441static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
442{
443 struct e1000_phy_info *phy = &hw->phy;
444 s32 ret_val;
445 u16 i = 0;
446
447 phy->addr = 1;
448 phy->reset_delay_us = 100;
449
Bruce Allan17f208d2009-12-01 15:47:22 +0000450 phy->ops.power_up = e1000_power_up_phy_copper;
451 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
452
Bruce Allane921eb12012-11-28 09:28:37 +0000453 /* We may need to do this twice - once for IGP and if that fails,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700454 * we'll set BM func pointers and try again
455 */
456 ret_val = e1000e_determine_phy_address(hw);
457 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000458 phy->ops.write_reg = e1000e_write_phy_reg_bm;
459 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700460 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000461 if (ret_val) {
462 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700463 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000464 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700465 }
466
Auke Kokbc7f75f2007-09-17 12:30:59 -0700467 phy->id = 0;
468 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
469 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000470 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700471 ret_val = e1000e_get_phy_id(hw);
472 if (ret_val)
473 return ret_val;
474 }
475
476 /* Verify phy id */
477 switch (phy->id) {
478 case IGP03E1000_E_PHY_ID:
479 phy->type = e1000_phy_igp_3;
480 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000481 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
482 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000483 phy->ops.get_info = e1000e_get_phy_info_igp;
484 phy->ops.check_polarity = e1000_check_polarity_igp;
485 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700486 break;
487 case IFE_E_PHY_ID:
488 case IFE_PLUS_E_PHY_ID:
489 case IFE_C_E_PHY_ID:
490 phy->type = e1000_phy_ife;
491 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000492 phy->ops.get_info = e1000_get_phy_info_ife;
493 phy->ops.check_polarity = e1000_check_polarity_ife;
494 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700495 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700496 case BME1000_E_PHY_ID:
497 phy->type = e1000_phy_bm;
498 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000499 phy->ops.read_reg = e1000e_read_phy_reg_bm;
500 phy->ops.write_reg = e1000e_write_phy_reg_bm;
501 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000502 phy->ops.get_info = e1000e_get_phy_info_m88;
503 phy->ops.check_polarity = e1000_check_polarity_m88;
504 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700505 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700506 default:
507 return -E1000_ERR_PHY;
508 break;
509 }
510
511 return 0;
512}
513
514/**
515 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
516 * @hw: pointer to the HW structure
517 *
518 * Initialize family-specific NVM parameters and function
519 * pointers.
520 **/
521static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
522{
523 struct e1000_nvm_info *nvm = &hw->nvm;
524 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000525 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700526 u16 i;
527
Bruce Allanad680762008-03-28 09:15:03 -0700528 /* Can't read flash registers if the register set isn't mapped. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529 if (!hw->flash_address) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000530 e_dbg("ERROR: Flash registers not mapped\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700531 return -E1000_ERR_CONFIG;
532 }
533
534 nvm->type = e1000_nvm_flash_sw;
535
536 gfpreg = er32flash(ICH_FLASH_GFPREG);
537
Bruce Allane921eb12012-11-28 09:28:37 +0000538 /* sector_X_addr is a "sector"-aligned address (4096 bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700539 * Add 1 to sector_end_addr since this sector is included in
Bruce Allanad680762008-03-28 09:15:03 -0700540 * the overall size.
541 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700542 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
543 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
544
545 /* flash_base_addr is byte-aligned */
546 nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
547
Bruce Allane921eb12012-11-28 09:28:37 +0000548 /* find total size of the NVM, then cut in half since the total
Bruce Allanad680762008-03-28 09:15:03 -0700549 * size represents two separate NVM banks.
550 */
Bruce Allanf0ff4392013-02-20 04:05:39 +0000551 nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
552 << FLASH_SECTOR_ADDR_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700553 nvm->flash_bank_size /= 2;
554 /* Adjust to word count */
555 nvm->flash_bank_size /= sizeof(u16);
556
557 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
558
559 /* Clear shadow ram */
560 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000561 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700562 dev_spec->shadow_ram[i].value = 0xFFFF;
563 }
564
565 return 0;
566}
567
568/**
569 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
570 * @hw: pointer to the HW structure
571 *
572 * Initialize family-specific MAC parameters and function
573 * pointers.
574 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000575static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577 struct e1000_mac_info *mac = &hw->mac;
578
579 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700580 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700581
582 /* Set mta register count */
583 mac->mta_reg_count = 32;
584 /* Set rar entry count */
585 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
586 if (mac->type == e1000_ich8lan)
587 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000588 /* FWSM register */
589 mac->has_fwsm = true;
590 /* ARC subsystem not supported */
591 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000592 /* Adaptive IFS supported */
593 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700594
Bruce Allan2fbe4522012-04-19 03:21:47 +0000595 /* LED and other operations */
Bruce Allana4f58f52009-06-02 11:29:18 +0000596 switch (mac->type) {
597 case e1000_ich8lan:
598 case e1000_ich9lan:
599 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000600 /* check management mode */
601 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000602 /* ID LED init */
Bruce Alland1964eb2012-02-22 09:02:21 +0000603 mac->ops.id_led_init = e1000e_id_led_init_generic;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000604 /* blink LED */
605 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000606 /* setup LED */
607 mac->ops.setup_led = e1000e_setup_led_generic;
608 /* cleanup LED */
609 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
610 /* turn on/off LED */
611 mac->ops.led_on = e1000_led_on_ich8lan;
612 mac->ops.led_off = e1000_led_off_ich8lan;
613 break;
Bruce Alland3738bb2010-06-16 13:27:28 +0000614 case e1000_pch2lan:
Bruce Allan69e1e012012-04-14 03:28:50 +0000615 mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
616 mac->ops.rar_set = e1000_rar_set_pch2lan;
617 /* fall-through */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000618 case e1000_pch_lpt:
Bruce Allan69e1e012012-04-14 03:28:50 +0000619 case e1000_pchlan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000620 /* check management mode */
621 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000622 /* ID LED init */
623 mac->ops.id_led_init = e1000_id_led_init_pchlan;
624 /* setup LED */
625 mac->ops.setup_led = e1000_setup_led_pchlan;
626 /* cleanup LED */
627 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
628 /* turn on/off LED */
629 mac->ops.led_on = e1000_led_on_pchlan;
630 mac->ops.led_off = e1000_led_off_pchlan;
631 break;
632 default:
633 break;
634 }
635
Bruce Allan2fbe4522012-04-19 03:21:47 +0000636 if (mac->type == e1000_pch_lpt) {
637 mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
638 mac->ops.rar_set = e1000_rar_set_pch_lpt;
639 }
640
Auke Kokbc7f75f2007-09-17 12:30:59 -0700641 /* Enable PCS Lock-loss workaround for ICH8 */
642 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000643 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700644
645 return 0;
646}
647
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000648/**
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000649 * __e1000_access_emi_reg_locked - Read/write EMI register
650 * @hw: pointer to the HW structure
651 * @addr: EMI address to program
652 * @data: pointer to value to read/write from/to the EMI address
653 * @read: boolean flag to indicate read or write
654 *
655 * This helper function assumes the SW/FW/HW Semaphore is already acquired.
656 **/
657static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
658 u16 *data, bool read)
659{
Bruce Allan70806a72013-01-05 05:08:37 +0000660 s32 ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000661
662 ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
663 if (ret_val)
664 return ret_val;
665
666 if (read)
667 ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
668 else
669 ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);
670
671 return ret_val;
672}
673
674/**
675 * e1000_read_emi_reg_locked - Read Extended Management Interface register
676 * @hw: pointer to the HW structure
677 * @addr: EMI address to program
678 * @data: value to be read from the EMI address
679 *
680 * Assumes the SW/FW/HW Semaphore is already acquired.
681 **/
Bruce Allan203e4152012-12-05 08:40:59 +0000682s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000683{
684 return __e1000_access_emi_reg_locked(hw, addr, data, true);
685}
686
687/**
688 * e1000_write_emi_reg_locked - Write Extended Management Interface register
689 * @hw: pointer to the HW structure
690 * @addr: EMI address to program
691 * @data: value to be written to the EMI address
692 *
693 * Assumes the SW/FW/HW Semaphore is already acquired.
694 **/
695static s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
696{
697 return __e1000_access_emi_reg_locked(hw, addr, &data, false);
698}
699
700/**
Bruce Allane52997f2010-06-16 13:27:49 +0000701 * e1000_set_eee_pchlan - Enable/disable EEE support
702 * @hw: pointer to the HW structure
703 *
Bruce Allan3d4d5752012-12-05 06:26:08 +0000704 * Enable/disable EEE based on setting in dev_spec structure, the duplex of
705 * the link and the EEE capabilities of the link partner. The LPI Control
706 * register bits will remain set only if/when link is up.
Bruce Allane52997f2010-06-16 13:27:49 +0000707 **/
708static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
709{
Bruce Allan2fbe4522012-04-19 03:21:47 +0000710 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan3d4d5752012-12-05 06:26:08 +0000711 s32 ret_val;
712 u16 lpi_ctrl;
Bruce Allane52997f2010-06-16 13:27:49 +0000713
Bruce Allan2fbe4522012-04-19 03:21:47 +0000714 if ((hw->phy.type != e1000_phy_82579) &&
715 (hw->phy.type != e1000_phy_i217))
Bruce Allan5015e532012-02-08 02:55:56 +0000716 return 0;
Bruce Allane52997f2010-06-16 13:27:49 +0000717
Bruce Allan3d4d5752012-12-05 06:26:08 +0000718 ret_val = hw->phy.ops.acquire(hw);
Bruce Allane52997f2010-06-16 13:27:49 +0000719 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000720 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000721
Bruce Allan3d4d5752012-12-05 06:26:08 +0000722 ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000723 if (ret_val)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000724 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000725
Bruce Allan3d4d5752012-12-05 06:26:08 +0000726 /* Clear bits that enable EEE in various speeds */
727 lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;
728
729 /* Enable EEE if not disabled by user */
730 if (!dev_spec->eee_disable) {
731 u16 lpa, pcs_status, data;
732
Bruce Allan2fbe4522012-04-19 03:21:47 +0000733 /* Save off link partner's EEE ability */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000734 switch (hw->phy.type) {
735 case e1000_phy_82579:
736 lpa = I82579_EEE_LP_ABILITY;
737 pcs_status = I82579_EEE_PCS_STATUS;
738 break;
739 case e1000_phy_i217:
740 lpa = I217_EEE_LP_ABILITY;
741 pcs_status = I217_EEE_PCS_STATUS;
742 break;
743 default:
744 ret_val = -E1000_ERR_PHY;
745 goto release;
746 }
747 ret_val = e1000_read_emi_reg_locked(hw, lpa,
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000748 &dev_spec->eee_lp_ability);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000749 if (ret_val)
750 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000751
Bruce Allan3d4d5752012-12-05 06:26:08 +0000752 /* Enable EEE only for speeds in which the link partner is
753 * EEE capable.
Bruce Allan2fbe4522012-04-19 03:21:47 +0000754 */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000755 if (dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
756 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
757
758 if (dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000759 e1e_rphy_locked(hw, MII_LPA, &data);
760 if (data & LPA_100FULL)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000761 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
762 else
763 /* EEE is not supported in 100Half, so ignore
764 * partner's EEE in 100 ability if full-duplex
765 * is not advertised.
766 */
767 dev_spec->eee_lp_ability &=
768 ~I82579_EEE_100_SUPPORTED;
769 }
770
771 /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
772 ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
773 if (ret_val)
774 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000775 }
776
Bruce Allan3d4d5752012-12-05 06:26:08 +0000777 ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
778release:
779 hw->phy.ops.release(hw);
780
781 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000782}
783
784/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000785 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
786 * @hw: pointer to the HW structure
787 *
788 * Checks to see of the link status of the hardware has changed. If a
789 * change in link status has been detected, then we read the PHY registers
790 * to get the current speed/duplex if link exists.
791 **/
792static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
793{
794 struct e1000_mac_info *mac = &hw->mac;
795 s32 ret_val;
796 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000797 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000798
Bruce Allane921eb12012-11-28 09:28:37 +0000799 /* We only want to go out to the PHY registers to see if Auto-Neg
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000800 * has completed and/or if our link status has changed. The
801 * get_link_status flag is set upon receiving a Link Status
802 * Change or Rx Sequence Error interrupt.
803 */
Bruce Allan5015e532012-02-08 02:55:56 +0000804 if (!mac->get_link_status)
805 return 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000806
Bruce Allane921eb12012-11-28 09:28:37 +0000807 /* First we want to see if the MII Status Register reports
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000808 * link. If so, then we want to get the current speed/duplex
809 * of the PHY.
810 */
811 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
812 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000813 return ret_val;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000814
Bruce Allan1d5846b2009-10-29 13:46:05 +0000815 if (hw->mac.type == e1000_pchlan) {
816 ret_val = e1000_k1_gig_workaround_hv(hw, link);
817 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000818 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +0000819 }
820
Bruce Allan2fbe4522012-04-19 03:21:47 +0000821 /* Clear link partner's EEE ability */
822 hw->dev_spec.ich8lan.eee_lp_ability = 0;
823
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000824 if (!link)
Bruce Allan5015e532012-02-08 02:55:56 +0000825 return 0; /* No link detected */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000826
827 mac->get_link_status = false;
828
Bruce Allan1d2101a72011-07-22 06:21:56 +0000829 switch (hw->mac.type) {
830 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +0000831 ret_val = e1000_k1_workaround_lv(hw);
832 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000833 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000834 /* fall-thru */
835 case e1000_pchlan:
836 if (hw->phy.type == e1000_phy_82578) {
837 ret_val = e1000_link_stall_workaround_hv(hw);
838 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000839 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000840 }
841
Bruce Allane921eb12012-11-28 09:28:37 +0000842 /* Workaround for PCHx parts in half-duplex:
Bruce Allan1d2101a72011-07-22 06:21:56 +0000843 * Set the number of preambles removed from the packet
844 * when it is passed from the PHY to the MAC to prevent
845 * the MAC from misinterpreting the packet type.
846 */
847 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
848 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
849
850 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
851 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
852
853 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
854 break;
855 default:
856 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +0000857 }
858
Bruce Allane921eb12012-11-28 09:28:37 +0000859 /* Check if there was DownShift, must be checked
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000860 * immediately after link-up
861 */
862 e1000e_check_downshift(hw);
863
Bruce Allane52997f2010-06-16 13:27:49 +0000864 /* Enable/Disable EEE after link up */
865 ret_val = e1000_set_eee_pchlan(hw);
866 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000867 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000868
Bruce Allane921eb12012-11-28 09:28:37 +0000869 /* If we are forcing speed/duplex, then we simply return since
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000870 * we have already determined whether we have link or not.
871 */
Bruce Allan5015e532012-02-08 02:55:56 +0000872 if (!mac->autoneg)
873 return -E1000_ERR_CONFIG;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000874
Bruce Allane921eb12012-11-28 09:28:37 +0000875 /* Auto-Neg is enabled. Auto Speed Detection takes care
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000876 * of MAC speed/duplex configuration. So we only need to
877 * configure Collision Distance in the MAC.
878 */
Bruce Allan57cde762012-02-22 09:02:58 +0000879 mac->ops.config_collision_dist(hw);
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000880
Bruce Allane921eb12012-11-28 09:28:37 +0000881 /* Configure Flow Control now that Auto-Neg has completed.
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000882 * First, we need to restore the desired flow control
883 * settings because we may have had to re-autoneg with a
884 * different link partner.
885 */
886 ret_val = e1000e_config_fc_after_link_up(hw);
887 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000888 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000889
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000890 return ret_val;
891}
892
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700893static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700894{
895 struct e1000_hw *hw = &adapter->hw;
896 s32 rc;
897
Bruce Allanec34c172012-02-01 10:53:05 +0000898 rc = e1000_init_mac_params_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700899 if (rc)
900 return rc;
901
902 rc = e1000_init_nvm_params_ich8lan(hw);
903 if (rc)
904 return rc;
905
Bruce Alland3738bb2010-06-16 13:27:28 +0000906 switch (hw->mac.type) {
907 case e1000_ich8lan:
908 case e1000_ich9lan:
909 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +0000910 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +0000911 break;
912 case e1000_pchlan:
913 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000914 case e1000_pch_lpt:
Bruce Alland3738bb2010-06-16 13:27:28 +0000915 rc = e1000_init_phy_params_pchlan(hw);
916 break;
917 default:
918 break;
919 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700920 if (rc)
921 return rc;
922
Bruce Allane921eb12012-11-28 09:28:37 +0000923 /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
Bruce Allan23e4f062011-02-25 07:44:51 +0000924 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
925 */
926 if ((adapter->hw.phy.type == e1000_phy_ife) ||
927 ((adapter->hw.mac.type >= e1000_pch2lan) &&
928 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +0000929 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
930 adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000931
932 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000933 }
934
Auke Kokbc7f75f2007-09-17 12:30:59 -0700935 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +0000936 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700937 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
938
Bruce Allanc6e7f512011-07-29 05:53:02 +0000939 /* Enable workaround for 82579 w/ ME enabled */
940 if ((adapter->hw.mac.type == e1000_pch2lan) &&
941 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
942 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
943
Bruce Allan5a86f282010-06-29 18:13:13 +0000944 /* Disable EEE by default until IEEE802.3az spec is finalized */
945 if (adapter->flags2 & FLAG2_HAS_EEE)
946 adapter->hw.dev_spec.ich8lan.eee_disable = true;
947
Auke Kokbc7f75f2007-09-17 12:30:59 -0700948 return 0;
949}
950
Thomas Gleixner717d4382008-10-02 16:33:40 -0700951static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700952
Auke Kokbc7f75f2007-09-17 12:30:59 -0700953/**
Bruce Allanca15df52009-10-26 11:23:43 +0000954 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
955 * @hw: pointer to the HW structure
956 *
957 * Acquires the mutex for performing NVM operations.
958 **/
Bruce Allan8bb62862013-01-16 08:46:49 +0000959static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +0000960{
961 mutex_lock(&nvm_mutex);
962
963 return 0;
964}
965
966/**
967 * e1000_release_nvm_ich8lan - Release NVM mutex
968 * @hw: pointer to the HW structure
969 *
970 * Releases the mutex used while performing NVM operations.
971 **/
Bruce Allan8bb62862013-01-16 08:46:49 +0000972static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +0000973{
974 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +0000975}
976
Bruce Allanca15df52009-10-26 11:23:43 +0000977/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700978 * e1000_acquire_swflag_ich8lan - Acquire software control flag
979 * @hw: pointer to the HW structure
980 *
Bruce Allanca15df52009-10-26 11:23:43 +0000981 * Acquires the software control flag for performing PHY and select
982 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700983 **/
984static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
985{
Bruce Allan373a88d2009-08-07 07:41:37 +0000986 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
987 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700988
Bruce Allana90b4122011-10-07 03:50:38 +0000989 if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
990 &hw->adapter->state)) {
Bruce Allan34c9ef82011-10-21 04:33:47 +0000991 e_dbg("contention for Phy access\n");
Bruce Allana90b4122011-10-07 03:50:38 +0000992 return -E1000_ERR_PHY;
993 }
Thomas Gleixner717d4382008-10-02 16:33:40 -0700994
Auke Kokbc7f75f2007-09-17 12:30:59 -0700995 while (timeout) {
996 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +0000997 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
998 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700999
Auke Kokbc7f75f2007-09-17 12:30:59 -07001000 mdelay(1);
1001 timeout--;
1002 }
1003
1004 if (!timeout) {
Bruce Allana90b4122011-10-07 03:50:38 +00001005 e_dbg("SW has already locked the resource.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +00001006 ret_val = -E1000_ERR_CONFIG;
1007 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001008 }
1009
Bruce Allan53ac5a82009-10-26 11:23:06 +00001010 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +00001011
1012 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
1013 ew32(EXTCNF_CTRL, extcnf_ctrl);
1014
1015 while (timeout) {
1016 extcnf_ctrl = er32(EXTCNF_CTRL);
1017 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
1018 break;
1019
1020 mdelay(1);
1021 timeout--;
1022 }
1023
1024 if (!timeout) {
Bruce Allan434f1392011-12-16 00:46:54 +00001025 e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
Bruce Allana90b4122011-10-07 03:50:38 +00001026 er32(FWSM), extcnf_ctrl);
Bruce Allan373a88d2009-08-07 07:41:37 +00001027 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1028 ew32(EXTCNF_CTRL, extcnf_ctrl);
1029 ret_val = -E1000_ERR_CONFIG;
1030 goto out;
1031 }
1032
1033out:
1034 if (ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00001035 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Bruce Allan373a88d2009-08-07 07:41:37 +00001036
1037 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001038}
1039
1040/**
1041 * e1000_release_swflag_ich8lan - Release software control flag
1042 * @hw: pointer to the HW structure
1043 *
Bruce Allanca15df52009-10-26 11:23:43 +00001044 * Releases the software control flag for performing PHY and select
1045 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001046 **/
1047static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
1048{
1049 u32 extcnf_ctrl;
1050
1051 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +00001052
1053 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
1054 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1055 ew32(EXTCNF_CTRL, extcnf_ctrl);
1056 } else {
1057 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
1058 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001059
Bruce Allana90b4122011-10-07 03:50:38 +00001060 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001061}
1062
1063/**
Bruce Allan4662e822008-08-26 18:37:06 -07001064 * e1000_check_mng_mode_ich8lan - Checks management mode
1065 * @hw: pointer to the HW structure
1066 *
Bruce Allaneb7700d2010-06-16 13:27:05 +00001067 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -07001068 * This is a function pointer entry point only called by read/write
1069 * routines for the PHY and NVM parts.
1070 **/
1071static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
1072{
Bruce Allana708dd82009-11-20 23:28:37 +00001073 u32 fwsm;
1074
1075 fwsm = er32(FWSM);
Bruce Allanf0ff4392013-02-20 04:05:39 +00001076 return ((fwsm & E1000_ICH_FWSM_FW_VALID) &&
1077 ((fwsm & E1000_FWSM_MODE_MASK) ==
1078 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)));
Bruce Allaneb7700d2010-06-16 13:27:05 +00001079}
Bruce Allan4662e822008-08-26 18:37:06 -07001080
Bruce Allaneb7700d2010-06-16 13:27:05 +00001081/**
1082 * e1000_check_mng_mode_pchlan - Checks management mode
1083 * @hw: pointer to the HW structure
1084 *
1085 * This checks if the adapter has iAMT enabled.
1086 * This is a function pointer entry point only called by read/write
1087 * routines for the PHY and NVM parts.
1088 **/
1089static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
1090{
1091 u32 fwsm;
1092
1093 fwsm = er32(FWSM);
1094 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001095 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -07001096}
1097
1098/**
Bruce Allan69e1e012012-04-14 03:28:50 +00001099 * e1000_rar_set_pch2lan - Set receive address register
1100 * @hw: pointer to the HW structure
1101 * @addr: pointer to the receive address
1102 * @index: receive address array register
1103 *
1104 * Sets the receive address array register at index to the address passed
1105 * in by addr. For 82579, RAR[0] is the base address register that is to
1106 * contain the MAC address but RAR[1-6] are reserved for manageability (ME).
1107 * Use SHRA[0-3] in place of those reserved for ME.
1108 **/
1109static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
1110{
1111 u32 rar_low, rar_high;
1112
Bruce Allane921eb12012-11-28 09:28:37 +00001113 /* HW expects these in little endian so we reverse the byte order
Bruce Allan69e1e012012-04-14 03:28:50 +00001114 * from network order (big endian) to little endian
1115 */
1116 rar_low = ((u32)addr[0] |
1117 ((u32)addr[1] << 8) |
1118 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1119
1120 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1121
1122 /* If MAC address zero, no need to set the AV bit */
1123 if (rar_low || rar_high)
1124 rar_high |= E1000_RAH_AV;
1125
1126 if (index == 0) {
1127 ew32(RAL(index), rar_low);
1128 e1e_flush();
1129 ew32(RAH(index), rar_high);
1130 e1e_flush();
1131 return;
1132 }
1133
1134 if (index < hw->mac.rar_entry_count) {
1135 s32 ret_val;
1136
1137 ret_val = e1000_acquire_swflag_ich8lan(hw);
1138 if (ret_val)
1139 goto out;
1140
1141 ew32(SHRAL(index - 1), rar_low);
1142 e1e_flush();
1143 ew32(SHRAH(index - 1), rar_high);
1144 e1e_flush();
1145
1146 e1000_release_swflag_ich8lan(hw);
1147
1148 /* verify the register updates */
1149 if ((er32(SHRAL(index - 1)) == rar_low) &&
1150 (er32(SHRAH(index - 1)) == rar_high))
1151 return;
1152
1153 e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
1154 (index - 1), er32(FWSM));
1155 }
1156
1157out:
1158 e_dbg("Failed to write receive address at index %d\n", index);
1159}
1160
1161/**
Bruce Allan2fbe4522012-04-19 03:21:47 +00001162 * e1000_rar_set_pch_lpt - Set receive address registers
1163 * @hw: pointer to the HW structure
1164 * @addr: pointer to the receive address
1165 * @index: receive address array register
1166 *
1167 * Sets the receive address register array at index to the address passed
1168 * in by addr. For LPT, RAR[0] is the base address register that is to
1169 * contain the MAC address. SHRA[0-10] are the shared receive address
1170 * registers that are shared between the Host and manageability engine (ME).
1171 **/
1172static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
1173{
1174 u32 rar_low, rar_high;
1175 u32 wlock_mac;
1176
Bruce Allane921eb12012-11-28 09:28:37 +00001177 /* HW expects these in little endian so we reverse the byte order
Bruce Allan2fbe4522012-04-19 03:21:47 +00001178 * from network order (big endian) to little endian
1179 */
1180 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
1181 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1182
1183 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1184
1185 /* If MAC address zero, no need to set the AV bit */
1186 if (rar_low || rar_high)
1187 rar_high |= E1000_RAH_AV;
1188
1189 if (index == 0) {
1190 ew32(RAL(index), rar_low);
1191 e1e_flush();
1192 ew32(RAH(index), rar_high);
1193 e1e_flush();
1194 return;
1195 }
1196
Bruce Allane921eb12012-11-28 09:28:37 +00001197 /* The manageability engine (ME) can lock certain SHRAR registers that
Bruce Allan2fbe4522012-04-19 03:21:47 +00001198 * it is using - those registers are unavailable for use.
1199 */
1200 if (index < hw->mac.rar_entry_count) {
1201 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1202 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1203
1204 /* Check if all SHRAR registers are locked */
1205 if (wlock_mac == 1)
1206 goto out;
1207
1208 if ((wlock_mac == 0) || (index <= wlock_mac)) {
1209 s32 ret_val;
1210
1211 ret_val = e1000_acquire_swflag_ich8lan(hw);
1212
1213 if (ret_val)
1214 goto out;
1215
1216 ew32(SHRAL_PCH_LPT(index - 1), rar_low);
1217 e1e_flush();
1218 ew32(SHRAH_PCH_LPT(index - 1), rar_high);
1219 e1e_flush();
1220
1221 e1000_release_swflag_ich8lan(hw);
1222
1223 /* verify the register updates */
1224 if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
1225 (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
1226 return;
1227 }
1228 }
1229
1230out:
1231 e_dbg("Failed to write receive address at index %d\n", index);
1232}
1233
1234/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001235 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
1236 * @hw: pointer to the HW structure
1237 *
1238 * Checks if firmware is blocking the reset of the PHY.
1239 * This is a function pointer entry point only called by
1240 * reset routines.
1241 **/
1242static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
1243{
1244 u32 fwsm;
1245
1246 fwsm = er32(FWSM);
1247
1248 return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
1249}
1250
1251/**
Bruce Allan8395ae82010-09-22 17:15:08 +00001252 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
1253 * @hw: pointer to the HW structure
1254 *
1255 * Assumes semaphore already acquired.
1256 *
1257 **/
1258static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
1259{
1260 u16 phy_data;
1261 u32 strap = er32(STRAP);
Bruce Allan2fbe4522012-04-19 03:21:47 +00001262 u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
1263 E1000_STRAP_SMT_FREQ_SHIFT;
Bruce Allan70806a72013-01-05 05:08:37 +00001264 s32 ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00001265
1266 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
1267
1268 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
1269 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001270 return ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00001271
1272 phy_data &= ~HV_SMB_ADDR_MASK;
1273 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
1274 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
Bruce Allan8395ae82010-09-22 17:15:08 +00001275
Bruce Allan2fbe4522012-04-19 03:21:47 +00001276 if (hw->phy.type == e1000_phy_i217) {
1277 /* Restore SMBus frequency */
1278 if (freq--) {
1279 phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
1280 phy_data |= (freq & (1 << 0)) <<
1281 HV_SMB_ADDR_FREQ_LOW_SHIFT;
1282 phy_data |= (freq & (1 << 1)) <<
1283 (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
1284 } else {
1285 e_dbg("Unsupported SMB frequency in PHY\n");
1286 }
1287 }
1288
Bruce Allan5015e532012-02-08 02:55:56 +00001289 return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
Bruce Allan8395ae82010-09-22 17:15:08 +00001290}
1291
1292/**
Bruce Allanf523d212009-10-29 13:45:45 +00001293 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
1294 * @hw: pointer to the HW structure
1295 *
1296 * SW should configure the LCD from the NVM extended configuration region
1297 * as a workaround for certain parts.
1298 **/
1299static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
1300{
1301 struct e1000_phy_info *phy = &hw->phy;
1302 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00001303 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00001304 u16 word_addr, reg_data, reg_addr, phy_page = 0;
1305
Bruce Allane921eb12012-11-28 09:28:37 +00001306 /* Initialize the PHY from the NVM on ICH platforms. This
Bruce Allanf523d212009-10-29 13:45:45 +00001307 * is needed due to an issue where the NVM configuration is
1308 * not properly autoloaded after power transitions.
1309 * Therefore, after each PHY reset, we will load the
1310 * configuration data out of the NVM manually.
1311 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001312 switch (hw->mac.type) {
1313 case e1000_ich8lan:
1314 if (phy->type != e1000_phy_igp_3)
1315 return ret_val;
1316
Bruce Allan5f3eed62010-09-22 17:15:54 +00001317 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
1318 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001319 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
1320 break;
1321 }
1322 /* Fall-thru */
1323 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00001324 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001325 case e1000_pch_lpt:
Bruce Allan8b802a72010-05-10 15:01:10 +00001326 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001327 break;
1328 default:
1329 return ret_val;
1330 }
1331
1332 ret_val = hw->phy.ops.acquire(hw);
1333 if (ret_val)
1334 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00001335
Bruce Allan8b802a72010-05-10 15:01:10 +00001336 data = er32(FEXTNVM);
1337 if (!(data & sw_cfg_mask))
Bruce Allan75ce1532012-02-08 02:54:48 +00001338 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001339
Bruce Allane921eb12012-11-28 09:28:37 +00001340 /* Make sure HW does not configure LCD from PHY
Bruce Allan8b802a72010-05-10 15:01:10 +00001341 * extended configuration before SW configuration
1342 */
1343 data = er32(EXTCNF_CTRL);
Bruce Allan2fbe4522012-04-19 03:21:47 +00001344 if ((hw->mac.type < e1000_pch2lan) &&
1345 (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
1346 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001347
Bruce Allan8b802a72010-05-10 15:01:10 +00001348 cnf_size = er32(EXTCNF_SIZE);
1349 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
1350 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
1351 if (!cnf_size)
Bruce Allan75ce1532012-02-08 02:54:48 +00001352 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00001353
1354 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
1355 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
1356
Bruce Allan2fbe4522012-04-19 03:21:47 +00001357 if (((hw->mac.type == e1000_pchlan) &&
1358 !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
1359 (hw->mac.type > e1000_pchlan)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001360 /* HW configures the SMBus address and LEDs when the
Bruce Allan8b802a72010-05-10 15:01:10 +00001361 * OEM and LCD Write Enable bits are set in the NVM.
1362 * When both NVM bits are cleared, SW will configure
1363 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00001364 */
Bruce Allan8395ae82010-09-22 17:15:08 +00001365 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00001366 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001367 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001368
Bruce Allan8b802a72010-05-10 15:01:10 +00001369 data = er32(LEDCTL);
1370 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
1371 (u16)data);
1372 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001373 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00001374 }
1375
1376 /* Configure LCD from extended configuration region. */
1377
1378 /* cnf_base_addr is in DWORD */
1379 word_addr = (u16)(cnf_base_addr << 1);
1380
1381 for (i = 0; i < cnf_size; i++) {
Bruce Allane5fe2542013-02-20 04:06:27 +00001382 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00001383 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001384 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001385
Bruce Allan8b802a72010-05-10 15:01:10 +00001386 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
1387 1, &reg_addr);
1388 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001389 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001390
Bruce Allan8b802a72010-05-10 15:01:10 +00001391 /* Save off the PHY page for future writes. */
1392 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
1393 phy_page = reg_data;
1394 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00001395 }
Bruce Allanf523d212009-10-29 13:45:45 +00001396
Bruce Allan8b802a72010-05-10 15:01:10 +00001397 reg_addr &= PHY_REG_MASK;
1398 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00001399
Bruce Allanf1430d62012-04-14 04:21:52 +00001400 ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00001401 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001402 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001403 }
1404
Bruce Allan75ce1532012-02-08 02:54:48 +00001405release:
Bruce Allan94d81862009-11-20 23:25:26 +00001406 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001407 return ret_val;
1408}
1409
1410/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00001411 * e1000_k1_gig_workaround_hv - K1 Si workaround
1412 * @hw: pointer to the HW structure
1413 * @link: link up bool flag
1414 *
1415 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
1416 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
1417 * If link is down, the function will restore the default K1 setting located
1418 * in the NVM.
1419 **/
1420static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
1421{
1422 s32 ret_val = 0;
1423 u16 status_reg = 0;
1424 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
1425
1426 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00001427 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001428
1429 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00001430 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001431 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001432 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001433
1434 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
1435 if (link) {
1436 if (hw->phy.type == e1000_phy_82578) {
Bruce Allanf1430d62012-04-14 04:21:52 +00001437 ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
1438 &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001439 if (ret_val)
1440 goto release;
1441
Bruce Allanf0ff4392013-02-20 04:05:39 +00001442 status_reg &= (BM_CS_STATUS_LINK_UP |
1443 BM_CS_STATUS_RESOLVED |
1444 BM_CS_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001445
1446 if (status_reg == (BM_CS_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00001447 BM_CS_STATUS_RESOLVED |
1448 BM_CS_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00001449 k1_enable = false;
1450 }
1451
1452 if (hw->phy.type == e1000_phy_82577) {
Bruce Allanf1430d62012-04-14 04:21:52 +00001453 ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001454 if (ret_val)
1455 goto release;
1456
Bruce Allanf0ff4392013-02-20 04:05:39 +00001457 status_reg &= (HV_M_STATUS_LINK_UP |
1458 HV_M_STATUS_AUTONEG_COMPLETE |
1459 HV_M_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001460
1461 if (status_reg == (HV_M_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00001462 HV_M_STATUS_AUTONEG_COMPLETE |
1463 HV_M_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00001464 k1_enable = false;
1465 }
1466
1467 /* Link stall fix for link up */
Bruce Allanf1430d62012-04-14 04:21:52 +00001468 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001469 if (ret_val)
1470 goto release;
1471
1472 } else {
1473 /* Link stall fix for link down */
Bruce Allanf1430d62012-04-14 04:21:52 +00001474 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001475 if (ret_val)
1476 goto release;
1477 }
1478
1479 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
1480
1481release:
Bruce Allan94d81862009-11-20 23:25:26 +00001482 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00001483
Bruce Allan1d5846b2009-10-29 13:46:05 +00001484 return ret_val;
1485}
1486
1487/**
1488 * e1000_configure_k1_ich8lan - Configure K1 power state
1489 * @hw: pointer to the HW structure
1490 * @enable: K1 state to configure
1491 *
1492 * Configure the K1 power state based on the provided parameter.
1493 * Assumes semaphore already acquired.
1494 *
1495 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1496 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00001497s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00001498{
Bruce Allan70806a72013-01-05 05:08:37 +00001499 s32 ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001500 u32 ctrl_reg = 0;
1501 u32 ctrl_ext = 0;
1502 u32 reg = 0;
1503 u16 kmrn_reg = 0;
1504
Bruce Allan3d3a1672012-02-23 03:13:18 +00001505 ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
1506 &kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001507 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001508 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001509
1510 if (k1_enable)
1511 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
1512 else
1513 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
1514
Bruce Allan3d3a1672012-02-23 03:13:18 +00001515 ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
1516 kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001517 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001518 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001519
1520 udelay(20);
1521 ctrl_ext = er32(CTRL_EXT);
1522 ctrl_reg = er32(CTRL);
1523
1524 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1525 reg |= E1000_CTRL_FRCSPD;
1526 ew32(CTRL, reg);
1527
1528 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001529 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001530 udelay(20);
1531 ew32(CTRL, ctrl_reg);
1532 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001533 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001534 udelay(20);
1535
Bruce Allan5015e532012-02-08 02:55:56 +00001536 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001537}
1538
1539/**
Bruce Allanf523d212009-10-29 13:45:45 +00001540 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
1541 * @hw: pointer to the HW structure
1542 * @d0_state: boolean if entering d0 or d3 device state
1543 *
1544 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
1545 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
1546 * in NVM determines whether HW should configure LPLU and Gbe Disable.
1547 **/
1548static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
1549{
1550 s32 ret_val = 0;
1551 u32 mac_reg;
1552 u16 oem_reg;
1553
Bruce Allan2fbe4522012-04-19 03:21:47 +00001554 if (hw->mac.type < e1000_pchlan)
Bruce Allanf523d212009-10-29 13:45:45 +00001555 return ret_val;
1556
Bruce Allan94d81862009-11-20 23:25:26 +00001557 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001558 if (ret_val)
1559 return ret_val;
1560
Bruce Allan2fbe4522012-04-19 03:21:47 +00001561 if (hw->mac.type == e1000_pchlan) {
Bruce Alland3738bb2010-06-16 13:27:28 +00001562 mac_reg = er32(EXTCNF_CTRL);
1563 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
Bruce Allan75ce1532012-02-08 02:54:48 +00001564 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001565 }
Bruce Allanf523d212009-10-29 13:45:45 +00001566
1567 mac_reg = er32(FEXTNVM);
1568 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
Bruce Allan75ce1532012-02-08 02:54:48 +00001569 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001570
1571 mac_reg = er32(PHY_CTRL);
1572
Bruce Allanf1430d62012-04-14 04:21:52 +00001573 ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001574 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001575 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001576
1577 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
1578
1579 if (d0_state) {
1580 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
1581 oem_reg |= HV_OEM_BITS_GBE_DIS;
1582
1583 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
1584 oem_reg |= HV_OEM_BITS_LPLU;
1585 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00001586 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
1587 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00001588 oem_reg |= HV_OEM_BITS_GBE_DIS;
1589
Bruce Allan03299e42011-09-30 08:07:05 +00001590 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
1591 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00001592 oem_reg |= HV_OEM_BITS_LPLU;
1593 }
Bruce Allan03299e42011-09-30 08:07:05 +00001594
Bruce Allan92fe1732012-04-12 06:27:03 +00001595 /* Set Restart auto-neg to activate the bits */
1596 if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
1597 !hw->phy.ops.check_reset_block(hw))
1598 oem_reg |= HV_OEM_BITS_RESTART_AN;
1599
Bruce Allanf1430d62012-04-14 04:21:52 +00001600 ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001601
Bruce Allan75ce1532012-02-08 02:54:48 +00001602release:
Bruce Allan94d81862009-11-20 23:25:26 +00001603 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001604
1605 return ret_val;
1606}
1607
Bruce Allanf523d212009-10-29 13:45:45 +00001608/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001609 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1610 * @hw: pointer to the HW structure
1611 **/
1612static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1613{
1614 s32 ret_val;
1615 u16 data;
1616
1617 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
1618 if (ret_val)
1619 return ret_val;
1620
1621 data |= HV_KMRN_MDIO_SLOW;
1622
1623 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
1624
1625 return ret_val;
1626}
1627
1628/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001629 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1630 * done after every PHY reset.
1631 **/
1632static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1633{
1634 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00001635 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00001636
1637 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00001638 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00001639
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001640 /* Set MDIO slow mode before any other MDIO access */
1641 if (hw->phy.type == e1000_phy_82577) {
1642 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1643 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001644 return ret_val;
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001645 }
1646
Bruce Allana4f58f52009-06-02 11:29:18 +00001647 if (((hw->phy.type == e1000_phy_82577) &&
1648 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
1649 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
1650 /* Disable generation of early preamble */
1651 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
1652 if (ret_val)
1653 return ret_val;
1654
1655 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00001656 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00001657 if (ret_val)
1658 return ret_val;
1659 }
1660
1661 if (hw->phy.type == e1000_phy_82578) {
Bruce Allane921eb12012-11-28 09:28:37 +00001662 /* Return registers to default by doing a soft reset then
Bruce Allana4f58f52009-06-02 11:29:18 +00001663 * writing 0x3140 to the control register.
1664 */
1665 if (hw->phy.revision < 2) {
1666 e1000e_phy_sw_reset(hw);
Bruce Allanc2ade1a2013-01-16 08:54:35 +00001667 ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
Bruce Allana4f58f52009-06-02 11:29:18 +00001668 }
1669 }
1670
1671 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00001672 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00001673 if (ret_val)
1674 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001675
Bruce Allana4f58f52009-06-02 11:29:18 +00001676 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001677 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001678 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001679 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001680 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00001681
Bruce Allane921eb12012-11-28 09:28:37 +00001682 /* Configure the K1 Si workaround during phy reset assuming there is
Bruce Allan1d5846b2009-10-29 13:46:05 +00001683 * link so that it disables K1 if link is in 1Gbps.
1684 */
1685 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001686 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001687 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001688
Bruce Allanbaf86c92010-01-13 01:53:08 +00001689 /* Workaround for link disconnects on a busy hub in half duplex */
1690 ret_val = hw->phy.ops.acquire(hw);
1691 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001692 return ret_val;
Bruce Allanf1430d62012-04-14 04:21:52 +00001693 ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001694 if (ret_val)
1695 goto release;
Bruce Allanf1430d62012-04-14 04:21:52 +00001696 ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
Bruce Allan651fb102012-12-05 06:26:03 +00001697 if (ret_val)
1698 goto release;
1699
1700 /* set MSE higher to enable link to stay up when noise is high */
1701 ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001702release:
1703 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00001704
Bruce Allana4f58f52009-06-02 11:29:18 +00001705 return ret_val;
1706}
1707
1708/**
Bruce Alland3738bb2010-06-16 13:27:28 +00001709 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
1710 * @hw: pointer to the HW structure
1711 **/
1712void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
1713{
1714 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00001715 u16 i, phy_reg = 0;
1716 s32 ret_val;
1717
1718 ret_val = hw->phy.ops.acquire(hw);
1719 if (ret_val)
1720 return;
1721 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1722 if (ret_val)
1723 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001724
1725 /* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
1726 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1727 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001728 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
1729 (u16)(mac_reg & 0xFFFF));
1730 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
1731 (u16)((mac_reg >> 16) & 0xFFFF));
1732
Bruce Alland3738bb2010-06-16 13:27:28 +00001733 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001734 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
1735 (u16)(mac_reg & 0xFFFF));
1736 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
1737 (u16)((mac_reg & E1000_RAH_AV)
1738 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00001739 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00001740
1741 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1742
1743release:
1744 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001745}
1746
Bruce Alland3738bb2010-06-16 13:27:28 +00001747/**
1748 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
1749 * with 82579 PHY
1750 * @hw: pointer to the HW structure
1751 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
1752 **/
1753s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
1754{
1755 s32 ret_val = 0;
1756 u16 phy_reg, data;
1757 u32 mac_reg;
1758 u16 i;
1759
Bruce Allan2fbe4522012-04-19 03:21:47 +00001760 if (hw->mac.type < e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00001761 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00001762
1763 /* disable Rx path while enabling/disabling workaround */
1764 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
1765 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
1766 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001767 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001768
1769 if (enable) {
Bruce Allane921eb12012-11-28 09:28:37 +00001770 /* Write Rx addresses (rar_entry_count for RAL/H, +4 for
Bruce Alland3738bb2010-06-16 13:27:28 +00001771 * SHRAL/H) and initial CRC values to the MAC
1772 */
1773 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00001774 u8 mac_addr[ETH_ALEN] = { 0 };
Bruce Alland3738bb2010-06-16 13:27:28 +00001775 u32 addr_high, addr_low;
1776
1777 addr_high = er32(RAH(i));
1778 if (!(addr_high & E1000_RAH_AV))
1779 continue;
1780 addr_low = er32(RAL(i));
1781 mac_addr[0] = (addr_low & 0xFF);
1782 mac_addr[1] = ((addr_low >> 8) & 0xFF);
1783 mac_addr[2] = ((addr_low >> 16) & 0xFF);
1784 mac_addr[3] = ((addr_low >> 24) & 0xFF);
1785 mac_addr[4] = (addr_high & 0xFF);
1786 mac_addr[5] = ((addr_high >> 8) & 0xFF);
1787
Bruce Allanfe46f582011-01-06 14:29:51 +00001788 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00001789 }
1790
1791 /* Write Rx addresses to the PHY */
1792 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
1793
1794 /* Enable jumbo frame workaround in the MAC */
1795 mac_reg = er32(FFLT_DBG);
1796 mac_reg &= ~(1 << 14);
1797 mac_reg |= (7 << 15);
1798 ew32(FFLT_DBG, mac_reg);
1799
1800 mac_reg = er32(RCTL);
1801 mac_reg |= E1000_RCTL_SECRC;
1802 ew32(RCTL, mac_reg);
1803
1804 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00001805 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1806 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001807 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001808 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001809 ret_val = e1000e_write_kmrn_reg(hw,
1810 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1811 data | (1 << 0));
1812 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001813 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001814 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00001815 E1000_KMRNCTRLSTA_HD_CTRL,
1816 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001817 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001818 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001819 data &= ~(0xF << 8);
1820 data |= (0xB << 8);
1821 ret_val = e1000e_write_kmrn_reg(hw,
1822 E1000_KMRNCTRLSTA_HD_CTRL,
1823 data);
1824 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001825 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001826
1827 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00001828 e1e_rphy(hw, PHY_REG(769, 23), &data);
1829 data &= ~(0x7F << 5);
1830 data |= (0x37 << 5);
1831 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1832 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001833 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001834 e1e_rphy(hw, PHY_REG(769, 16), &data);
1835 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00001836 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1837 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001838 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001839 e1e_rphy(hw, PHY_REG(776, 20), &data);
1840 data &= ~(0x3FF << 2);
1841 data |= (0x1A << 2);
1842 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1843 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001844 return ret_val;
Bruce Allanb64e9dd2011-09-30 08:07:00 +00001845 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
Bruce Alland3738bb2010-06-16 13:27:28 +00001846 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001847 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001848 e1e_rphy(hw, HV_PM_CTRL, &data);
1849 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
1850 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001851 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001852 } else {
1853 /* Write MAC register values back to h/w defaults */
1854 mac_reg = er32(FFLT_DBG);
1855 mac_reg &= ~(0xF << 14);
1856 ew32(FFLT_DBG, mac_reg);
1857
1858 mac_reg = er32(RCTL);
1859 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00001860 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00001861
1862 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00001863 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1864 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001865 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001866 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001867 ret_val = e1000e_write_kmrn_reg(hw,
1868 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1869 data & ~(1 << 0));
1870 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001871 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001872 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00001873 E1000_KMRNCTRLSTA_HD_CTRL,
1874 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001875 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001876 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001877 data &= ~(0xF << 8);
1878 data |= (0xB << 8);
1879 ret_val = e1000e_write_kmrn_reg(hw,
1880 E1000_KMRNCTRLSTA_HD_CTRL,
1881 data);
1882 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001883 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001884
1885 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00001886 e1e_rphy(hw, PHY_REG(769, 23), &data);
1887 data &= ~(0x7F << 5);
1888 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1889 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001890 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001891 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001892 data |= (1 << 13);
1893 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1894 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001895 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001896 e1e_rphy(hw, PHY_REG(776, 20), &data);
1897 data &= ~(0x3FF << 2);
1898 data |= (0x8 << 2);
1899 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1900 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001901 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001902 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
1903 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001904 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001905 e1e_rphy(hw, HV_PM_CTRL, &data);
1906 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
1907 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001908 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001909 }
1910
1911 /* re-enable Rx path after enabling/disabling workaround */
Bruce Allan5015e532012-02-08 02:55:56 +00001912 return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
Bruce Alland3738bb2010-06-16 13:27:28 +00001913}
1914
1915/**
1916 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1917 * done after every PHY reset.
1918 **/
1919static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1920{
1921 s32 ret_val = 0;
1922
1923 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00001924 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00001925
1926 /* Set MDIO slow mode before any other MDIO access */
1927 ret_val = e1000_set_mdio_slow_mode_hv(hw);
Bruce Allan8e5ab422012-12-05 06:26:19 +00001928 if (ret_val)
1929 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001930
Bruce Allan4d241362011-12-16 00:46:06 +00001931 ret_val = hw->phy.ops.acquire(hw);
1932 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001933 return ret_val;
Bruce Allan4d241362011-12-16 00:46:06 +00001934 /* set MSE higher to enable link to stay up when noise is high */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00001935 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
Bruce Allan4d241362011-12-16 00:46:06 +00001936 if (ret_val)
1937 goto release;
1938 /* drop link after 5 times MSE threshold was reached */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00001939 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
Bruce Allan4d241362011-12-16 00:46:06 +00001940release:
1941 hw->phy.ops.release(hw);
1942
Bruce Alland3738bb2010-06-16 13:27:28 +00001943 return ret_val;
1944}
1945
1946/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00001947 * e1000_k1_gig_workaround_lv - K1 Si workaround
1948 * @hw: pointer to the HW structure
1949 *
1950 * Workaround to set the K1 beacon duration for 82579 parts
1951 **/
1952static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
1953{
1954 s32 ret_val = 0;
1955 u16 status_reg = 0;
1956 u32 mac_reg;
Bruce Allan0ed013e2011-07-29 05:52:56 +00001957 u16 phy_reg;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001958
1959 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00001960 return 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001961
1962 /* Set K1 beacon duration based on 1Gbps speed or otherwise */
1963 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
1964 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001965 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001966
1967 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
1968 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
1969 mac_reg = er32(FEXTNVM4);
1970 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1971
Bruce Allan0ed013e2011-07-29 05:52:56 +00001972 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
1973 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001974 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001975
Bruce Allan0ed013e2011-07-29 05:52:56 +00001976 if (status_reg & HV_M_STATUS_SPEED_1000) {
Bruce Allan36ceeb42012-03-20 03:47:47 +00001977 u16 pm_phy_reg;
1978
Bruce Allan0ed013e2011-07-29 05:52:56 +00001979 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1980 phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
Bruce Allan36ceeb42012-03-20 03:47:47 +00001981 /* LV 1G Packet drop issue wa */
1982 ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
1983 if (ret_val)
1984 return ret_val;
1985 pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
1986 ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
1987 if (ret_val)
1988 return ret_val;
Bruce Allan0ed013e2011-07-29 05:52:56 +00001989 } else {
1990 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1991 phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1992 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00001993 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00001994 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
Bruce Allan831bd2e2010-09-22 17:16:18 +00001995 }
1996
Bruce Allan831bd2e2010-09-22 17:16:18 +00001997 return ret_val;
1998}
1999
2000/**
Bruce Allan605c82b2010-09-22 17:17:01 +00002001 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
2002 * @hw: pointer to the HW structure
2003 * @gate: boolean set to true to gate, false to ungate
2004 *
2005 * Gate/ungate the automatic PHY configuration via hardware; perform
2006 * the configuration via software instead.
2007 **/
2008static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
2009{
2010 u32 extcnf_ctrl;
2011
Bruce Allan2fbe4522012-04-19 03:21:47 +00002012 if (hw->mac.type < e1000_pch2lan)
Bruce Allan605c82b2010-09-22 17:17:01 +00002013 return;
2014
2015 extcnf_ctrl = er32(EXTCNF_CTRL);
2016
2017 if (gate)
2018 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2019 else
2020 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2021
2022 ew32(EXTCNF_CTRL, extcnf_ctrl);
Bruce Allan605c82b2010-09-22 17:17:01 +00002023}
2024
2025/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00002026 * e1000_lan_init_done_ich8lan - Check for PHY config completion
2027 * @hw: pointer to the HW structure
2028 *
2029 * Check the appropriate indication the MAC has finished configuring the
2030 * PHY after a software reset.
2031 **/
2032static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
2033{
2034 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
2035
2036 /* Wait for basic configuration completes before proceeding */
2037 do {
2038 data = er32(STATUS);
2039 data &= E1000_STATUS_LAN_INIT_DONE;
2040 udelay(100);
2041 } while ((!data) && --loop);
2042
Bruce Allane921eb12012-11-28 09:28:37 +00002043 /* If basic configuration is incomplete before the above loop
Bruce Allanfc0c7762009-07-01 13:27:55 +00002044 * count reaches 0, loading the configuration from NVM will
2045 * leave the PHY in a bad state possibly resulting in no link.
2046 */
2047 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002048 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00002049
2050 /* Clear the Init Done bit for the next init event */
2051 data = er32(STATUS);
2052 data &= ~E1000_STATUS_LAN_INIT_DONE;
2053 ew32(STATUS, data);
2054}
2055
2056/**
Bruce Allane98cac42010-05-10 15:02:32 +00002057 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002058 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002059 **/
Bruce Allane98cac42010-05-10 15:02:32 +00002060static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002061{
Bruce Allanf523d212009-10-29 13:45:45 +00002062 s32 ret_val = 0;
2063 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002064
Bruce Allan44abd5c2012-02-22 09:02:37 +00002065 if (hw->phy.ops.check_reset_block(hw))
Bruce Allan5015e532012-02-08 02:55:56 +00002066 return 0;
Bruce Allanfc0c7762009-07-01 13:27:55 +00002067
Bruce Allan5f3eed62010-09-22 17:15:54 +00002068 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00002069 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00002070
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002071 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00002072 switch (hw->mac.type) {
2073 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00002074 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2075 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002076 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002077 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002078 case e1000_pch2lan:
2079 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
2080 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002081 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002082 break;
Bruce Allane98cac42010-05-10 15:02:32 +00002083 default:
2084 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002085 }
2086
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00002087 /* Clear the host wakeup bit after lcd reset */
2088 if (hw->mac.type >= e1000_pchlan) {
2089 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
2090 reg &= ~BM_WUC_HOST_WU_BIT;
2091 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
2092 }
Bruce Allandb2932e2009-10-26 11:22:47 +00002093
Bruce Allanf523d212009-10-29 13:45:45 +00002094 /* Configure the LCD with the extended configuration region in NVM */
2095 ret_val = e1000_sw_lcd_config_ich8lan(hw);
2096 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002097 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002098
Bruce Allanf523d212009-10-29 13:45:45 +00002099 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00002100 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002101
Bruce Allan1effb452011-02-25 06:58:03 +00002102 if (hw->mac.type == e1000_pch2lan) {
2103 /* Ungate automatic PHY configuration on non-managed 82579 */
2104 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00002105 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00002106 e1000_gate_hw_phy_config_ich8lan(hw, false);
2107 }
2108
2109 /* Set EEE LPI Update Timer to 200usec */
2110 ret_val = hw->phy.ops.acquire(hw);
2111 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002112 return ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002113 ret_val = e1000_write_emi_reg_locked(hw,
2114 I82579_LPI_UPDATE_TIMER,
2115 0x1387);
Bruce Allan1effb452011-02-25 06:58:03 +00002116 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00002117 }
2118
Bruce Allane98cac42010-05-10 15:02:32 +00002119 return ret_val;
2120}
2121
2122/**
2123 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
2124 * @hw: pointer to the HW structure
2125 *
2126 * Resets the PHY
2127 * This is a function pointer entry point called by drivers
2128 * or other shared routines.
2129 **/
2130static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
2131{
2132 s32 ret_val = 0;
2133
Bruce Allan605c82b2010-09-22 17:17:01 +00002134 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
2135 if ((hw->mac.type == e1000_pch2lan) &&
2136 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
2137 e1000_gate_hw_phy_config_ich8lan(hw, true);
2138
Bruce Allane98cac42010-05-10 15:02:32 +00002139 ret_val = e1000e_phy_hw_reset_generic(hw);
2140 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002141 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002142
Bruce Allan5015e532012-02-08 02:55:56 +00002143 return e1000_post_phy_reset_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002144}
2145
2146/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00002147 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
2148 * @hw: pointer to the HW structure
2149 * @active: true to enable LPLU, false to disable
2150 *
2151 * Sets the LPLU state according to the active flag. For PCH, if OEM write
2152 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
2153 * the phy speed. This function will manually set the LPLU bit and restart
2154 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
2155 * since it configures the same bit.
2156 **/
2157static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
2158{
Bruce Allan70806a72013-01-05 05:08:37 +00002159 s32 ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002160 u16 oem_reg;
2161
2162 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
2163 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002164 return ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002165
2166 if (active)
2167 oem_reg |= HV_OEM_BITS_LPLU;
2168 else
2169 oem_reg &= ~HV_OEM_BITS_LPLU;
2170
Bruce Allan44abd5c2012-02-22 09:02:37 +00002171 if (!hw->phy.ops.check_reset_block(hw))
Bruce Allan464c85e2011-12-16 00:46:49 +00002172 oem_reg |= HV_OEM_BITS_RESTART_AN;
2173
Bruce Allan5015e532012-02-08 02:55:56 +00002174 return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
Bruce Allanfa2ce132009-10-26 11:23:25 +00002175}
2176
2177/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002178 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
2179 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002180 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002181 *
2182 * Sets the LPLU D0 state according to the active flag. When
2183 * activating LPLU this function also disables smart speed
2184 * and vice versa. LPLU will not be activated unless the
2185 * device autonegotiation advertisement meets standards of
2186 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2187 * This is a function pointer entry point only called by
2188 * PHY setup routines.
2189 **/
2190static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2191{
2192 struct e1000_phy_info *phy = &hw->phy;
2193 u32 phy_ctrl;
2194 s32 ret_val = 0;
2195 u16 data;
2196
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002197 if (phy->type == e1000_phy_ife)
Bruce Allan82607252012-02-08 02:55:09 +00002198 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002199
2200 phy_ctrl = er32(PHY_CTRL);
2201
2202 if (active) {
2203 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
2204 ew32(PHY_CTRL, phy_ctrl);
2205
Bruce Allan60f12922009-07-01 13:28:14 +00002206 if (phy->type != e1000_phy_igp_3)
2207 return 0;
2208
Bruce Allane921eb12012-11-28 09:28:37 +00002209 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002210 * any PHY registers
2211 */
Bruce Allan60f12922009-07-01 13:28:14 +00002212 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002213 e1000e_gig_downshift_workaround_ich8lan(hw);
2214
2215 /* When LPLU is enabled, we should disable SmartSpeed */
2216 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00002217 if (ret_val)
2218 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002219 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2220 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2221 if (ret_val)
2222 return ret_val;
2223 } else {
2224 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
2225 ew32(PHY_CTRL, phy_ctrl);
2226
Bruce Allan60f12922009-07-01 13:28:14 +00002227 if (phy->type != e1000_phy_igp_3)
2228 return 0;
2229
Bruce Allane921eb12012-11-28 09:28:37 +00002230 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002231 * during Dx states where the power conservation is most
2232 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002233 * SmartSpeed, so performance is maintained.
2234 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002235 if (phy->smart_speed == e1000_smart_speed_on) {
2236 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002237 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002238 if (ret_val)
2239 return ret_val;
2240
2241 data |= IGP01E1000_PSCFR_SMART_SPEED;
2242 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002243 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002244 if (ret_val)
2245 return ret_val;
2246 } else if (phy->smart_speed == e1000_smart_speed_off) {
2247 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002248 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002249 if (ret_val)
2250 return ret_val;
2251
2252 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2253 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002254 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002255 if (ret_val)
2256 return ret_val;
2257 }
2258 }
2259
2260 return 0;
2261}
2262
2263/**
2264 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
2265 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002266 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002267 *
2268 * Sets the LPLU D3 state according to the active flag. When
2269 * activating LPLU this function also disables smart speed
2270 * and vice versa. LPLU will not be activated unless the
2271 * device autonegotiation advertisement meets standards of
2272 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2273 * This is a function pointer entry point only called by
2274 * PHY setup routines.
2275 **/
2276static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2277{
2278 struct e1000_phy_info *phy = &hw->phy;
2279 u32 phy_ctrl;
Bruce Alland7eb3382012-02-08 02:55:14 +00002280 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002281 u16 data;
2282
2283 phy_ctrl = er32(PHY_CTRL);
2284
2285 if (!active) {
2286 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
2287 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00002288
2289 if (phy->type != e1000_phy_igp_3)
2290 return 0;
2291
Bruce Allane921eb12012-11-28 09:28:37 +00002292 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002293 * during Dx states where the power conservation is most
2294 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002295 * SmartSpeed, so performance is maintained.
2296 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002297 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07002298 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2299 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002300 if (ret_val)
2301 return ret_val;
2302
2303 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002304 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2305 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002306 if (ret_val)
2307 return ret_val;
2308 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07002309 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2310 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002311 if (ret_val)
2312 return ret_val;
2313
2314 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002315 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2316 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002317 if (ret_val)
2318 return ret_val;
2319 }
2320 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
2321 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
2322 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
2323 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
2324 ew32(PHY_CTRL, phy_ctrl);
2325
Bruce Allan60f12922009-07-01 13:28:14 +00002326 if (phy->type != e1000_phy_igp_3)
2327 return 0;
2328
Bruce Allane921eb12012-11-28 09:28:37 +00002329 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002330 * any PHY registers
2331 */
Bruce Allan60f12922009-07-01 13:28:14 +00002332 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002333 e1000e_gig_downshift_workaround_ich8lan(hw);
2334
2335 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07002336 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002337 if (ret_val)
2338 return ret_val;
2339
2340 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002341 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002342 }
2343
Bruce Alland7eb3382012-02-08 02:55:14 +00002344 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002345}
2346
2347/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002348 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
2349 * @hw: pointer to the HW structure
2350 * @bank: pointer to the variable that returns the active bank
2351 *
2352 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08002353 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07002354 **/
2355static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
2356{
Bruce Allane2434552008-11-21 17:02:41 -08002357 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07002358 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07002359 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
2360 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Bruce Allane2434552008-11-21 17:02:41 -08002361 u8 sig_byte = 0;
Bruce Allanf71dde62012-02-08 02:55:35 +00002362 s32 ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07002363
Bruce Allane2434552008-11-21 17:02:41 -08002364 switch (hw->mac.type) {
2365 case e1000_ich8lan:
2366 case e1000_ich9lan:
2367 eecd = er32(EECD);
2368 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
2369 E1000_EECD_SEC1VAL_VALID_MASK) {
2370 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07002371 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08002372 else
2373 *bank = 0;
2374
2375 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002376 }
Bruce Allan434f1392011-12-16 00:46:54 +00002377 e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
Bruce Allane2434552008-11-21 17:02:41 -08002378 /* fall-thru */
2379 default:
2380 /* set bank to 0 in case flash read fails */
2381 *bank = 0;
2382
2383 /* Check bank 0 */
2384 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
Bruce Allanf0ff4392013-02-20 04:05:39 +00002385 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08002386 if (ret_val)
2387 return ret_val;
2388 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2389 E1000_ICH_NVM_SIG_VALUE) {
2390 *bank = 0;
2391 return 0;
2392 }
2393
2394 /* Check bank 1 */
2395 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
Bruce Allanf0ff4392013-02-20 04:05:39 +00002396 bank1_offset,
2397 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08002398 if (ret_val)
2399 return ret_val;
2400 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2401 E1000_ICH_NVM_SIG_VALUE) {
2402 *bank = 1;
2403 return 0;
2404 }
2405
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002406 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08002407 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07002408 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002409}
2410
2411/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002412 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
2413 * @hw: pointer to the HW structure
2414 * @offset: The offset (in bytes) of the word(s) to read.
2415 * @words: Size of data to read in words
2416 * @data: Pointer to the word(s) to read at offset.
2417 *
2418 * Reads a word(s) from the NVM using the flash access registers.
2419 **/
2420static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2421 u16 *data)
2422{
2423 struct e1000_nvm_info *nvm = &hw->nvm;
2424 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2425 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00002426 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002427 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002428 u16 i, word;
2429
2430 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2431 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002432 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00002433 ret_val = -E1000_ERR_NVM;
2434 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002435 }
2436
Bruce Allan94d81862009-11-20 23:25:26 +00002437 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002438
Bruce Allanf4187b52008-08-26 18:36:50 -07002439 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00002440 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002441 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002442 bank = 0;
2443 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002444
2445 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002446 act_offset += offset;
2447
Bruce Allan148675a2009-08-07 07:41:56 +00002448 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002449 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00002450 if (dev_spec->shadow_ram[offset + i].modified) {
2451 data[i] = dev_spec->shadow_ram[offset + i].value;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002452 } else {
2453 ret_val = e1000_read_flash_word_ich8lan(hw,
2454 act_offset + i,
2455 &word);
2456 if (ret_val)
2457 break;
2458 data[i] = word;
2459 }
2460 }
2461
Bruce Allan94d81862009-11-20 23:25:26 +00002462 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002463
Bruce Allane2434552008-11-21 17:02:41 -08002464out:
2465 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002466 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002467
Auke Kokbc7f75f2007-09-17 12:30:59 -07002468 return ret_val;
2469}
2470
2471/**
2472 * e1000_flash_cycle_init_ich8lan - Initialize flash
2473 * @hw: pointer to the HW structure
2474 *
2475 * This function does initial flash setup so that a new read/write/erase cycle
2476 * can be started.
2477 **/
2478static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
2479{
2480 union ich8_hws_flash_status hsfsts;
2481 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002482
2483 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2484
2485 /* Check if the flash descriptor is valid */
Bruce Allan04499ec2012-04-13 00:08:31 +00002486 if (!hsfsts.hsf_status.fldesvalid) {
Bruce Allan434f1392011-12-16 00:46:54 +00002487 e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002488 return -E1000_ERR_NVM;
2489 }
2490
2491 /* Clear FCERR and DAEL in hw status by writing 1 */
2492 hsfsts.hsf_status.flcerr = 1;
2493 hsfsts.hsf_status.dael = 1;
2494
2495 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2496
Bruce Allane921eb12012-11-28 09:28:37 +00002497 /* Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07002498 * bit to check against, in order to start a new cycle or
2499 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08002500 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07002501 * indication whether a cycle is in progress or has been
2502 * completed.
2503 */
2504
Bruce Allan04499ec2012-04-13 00:08:31 +00002505 if (!hsfsts.hsf_status.flcinprog) {
Bruce Allane921eb12012-11-28 09:28:37 +00002506 /* There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00002507 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07002508 * Begin by setting Flash Cycle Done.
2509 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002510 hsfsts.hsf_status.flcdone = 1;
2511 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2512 ret_val = 0;
2513 } else {
Bruce Allanf71dde62012-02-08 02:55:35 +00002514 s32 i;
Bruce Allan90da0662011-01-06 07:02:53 +00002515
Bruce Allane921eb12012-11-28 09:28:37 +00002516 /* Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07002517 * cycle has a chance to end before giving up.
2518 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002519 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
Bruce Allanc8243ee2011-12-17 08:32:57 +00002520 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002521 if (!hsfsts.hsf_status.flcinprog) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002522 ret_val = 0;
2523 break;
2524 }
2525 udelay(1);
2526 }
Bruce Allan9e2d7652012-01-31 06:37:27 +00002527 if (!ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00002528 /* Successful in waiting for previous cycle to timeout,
Bruce Allanad680762008-03-28 09:15:03 -07002529 * now set the Flash Cycle Done.
2530 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002531 hsfsts.hsf_status.flcdone = 1;
2532 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2533 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00002534 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002535 }
2536 }
2537
2538 return ret_val;
2539}
2540
2541/**
2542 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
2543 * @hw: pointer to the HW structure
2544 * @timeout: maximum time to wait for completion
2545 *
2546 * This function starts a flash cycle and waits for its completion.
2547 **/
2548static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
2549{
2550 union ich8_hws_flash_ctrl hsflctl;
2551 union ich8_hws_flash_status hsfsts;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002552 u32 i = 0;
2553
2554 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
2555 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2556 hsflctl.hsf_ctrl.flcgo = 1;
2557 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2558
2559 /* wait till FDONE bit is set to 1 */
2560 do {
2561 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002562 if (hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002563 break;
2564 udelay(1);
2565 } while (i++ < timeout);
2566
Bruce Allan04499ec2012-04-13 00:08:31 +00002567 if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002568 return 0;
2569
Bruce Allan55920b52012-02-08 02:55:25 +00002570 return -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002571}
2572
2573/**
2574 * e1000_read_flash_word_ich8lan - Read word from flash
2575 * @hw: pointer to the HW structure
2576 * @offset: offset to data location
2577 * @data: pointer to the location for storing the data
2578 *
2579 * Reads the flash word at offset into data. Offset is converted
2580 * to bytes before read.
2581 **/
2582static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
2583 u16 *data)
2584{
2585 /* Must convert offset into bytes. */
2586 offset <<= 1;
2587
2588 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
2589}
2590
2591/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002592 * e1000_read_flash_byte_ich8lan - Read byte from flash
2593 * @hw: pointer to the HW structure
2594 * @offset: The offset of the byte to read.
2595 * @data: Pointer to a byte to store the value read.
2596 *
2597 * Reads a single byte from the NVM using the flash access registers.
2598 **/
2599static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2600 u8 *data)
2601{
2602 s32 ret_val;
2603 u16 word = 0;
2604
2605 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
2606 if (ret_val)
2607 return ret_val;
2608
2609 *data = (u8)word;
2610
2611 return 0;
2612}
2613
2614/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002615 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
2616 * @hw: pointer to the HW structure
2617 * @offset: The offset (in bytes) of the byte or word to read.
2618 * @size: Size of data to read, 1=byte 2=word
2619 * @data: Pointer to the word to store the value read.
2620 *
2621 * Reads a byte or word from the NVM using the flash access registers.
2622 **/
2623static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2624 u8 size, u16 *data)
2625{
2626 union ich8_hws_flash_status hsfsts;
2627 union ich8_hws_flash_ctrl hsflctl;
2628 u32 flash_linear_addr;
2629 u32 flash_data = 0;
2630 s32 ret_val = -E1000_ERR_NVM;
2631 u8 count = 0;
2632
2633 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2634 return -E1000_ERR_NVM;
2635
Bruce Allanf0ff4392013-02-20 04:05:39 +00002636 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2637 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002638
2639 do {
2640 udelay(1);
2641 /* Steps */
2642 ret_val = e1000_flash_cycle_init_ich8lan(hw);
Bruce Allan9e2d7652012-01-31 06:37:27 +00002643 if (ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002644 break;
2645
2646 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2647 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2648 hsflctl.hsf_ctrl.fldbcount = size - 1;
2649 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
2650 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2651
2652 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2653
Bruce Allan17e813e2013-02-20 04:06:01 +00002654 ret_val =
2655 e1000_flash_cycle_ich8lan(hw,
2656 ICH_FLASH_READ_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002657
Bruce Allane921eb12012-11-28 09:28:37 +00002658 /* Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07002659 * and try the whole sequence a few more times, else
2660 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07002661 * least significant byte first msb to lsb
2662 */
Bruce Allan9e2d7652012-01-31 06:37:27 +00002663 if (!ret_val) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002664 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002665 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002666 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002667 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002668 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002669 break;
2670 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00002671 /* If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002672 * completely hosed, but if the error condition is
2673 * detected, it won't hurt to give it another try...
2674 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
2675 */
2676 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002677 if (hsfsts.hsf_status.flcerr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002678 /* Repeat for some time before giving up. */
2679 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00002680 } else if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00002681 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002682 break;
2683 }
2684 }
2685 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2686
2687 return ret_val;
2688}
2689
2690/**
2691 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
2692 * @hw: pointer to the HW structure
2693 * @offset: The offset (in bytes) of the word(s) to write.
2694 * @words: Size of data to write in words
2695 * @data: Pointer to the word(s) to write at offset.
2696 *
2697 * Writes a byte or word to the NVM using the flash access registers.
2698 **/
2699static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2700 u16 *data)
2701{
2702 struct e1000_nvm_info *nvm = &hw->nvm;
2703 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002704 u16 i;
2705
2706 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2707 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002708 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002709 return -E1000_ERR_NVM;
2710 }
2711
Bruce Allan94d81862009-11-20 23:25:26 +00002712 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002713
Auke Kokbc7f75f2007-09-17 12:30:59 -07002714 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00002715 dev_spec->shadow_ram[offset + i].modified = true;
2716 dev_spec->shadow_ram[offset + i].value = data[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07002717 }
2718
Bruce Allan94d81862009-11-20 23:25:26 +00002719 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002720
Auke Kokbc7f75f2007-09-17 12:30:59 -07002721 return 0;
2722}
2723
2724/**
2725 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
2726 * @hw: pointer to the HW structure
2727 *
2728 * The NVM checksum is updated by calling the generic update_nvm_checksum,
2729 * which writes the checksum to the shadow ram. The changes in the shadow
2730 * ram are then committed to the EEPROM by processing each bank at a time
2731 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08002732 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07002733 * future writes.
2734 **/
2735static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
2736{
2737 struct e1000_nvm_info *nvm = &hw->nvm;
2738 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07002739 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002740 s32 ret_val;
2741 u16 data;
2742
2743 ret_val = e1000e_update_nvm_checksum_generic(hw);
2744 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08002745 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002746
2747 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08002748 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002749
Bruce Allan94d81862009-11-20 23:25:26 +00002750 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002751
Bruce Allane921eb12012-11-28 09:28:37 +00002752 /* We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002753 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07002754 * is going to be written
2755 */
Bruce Allanf4187b52008-08-26 18:36:50 -07002756 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08002757 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002758 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002759 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002760 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002761
2762 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002763 new_bank_offset = nvm->flash_bank_size;
2764 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002765 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002766 if (ret_val)
2767 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002768 } else {
2769 old_bank_offset = nvm->flash_bank_size;
2770 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002771 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002772 if (ret_val)
2773 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002774 }
2775
2776 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allane921eb12012-11-28 09:28:37 +00002777 /* Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07002778 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07002779 * in the shadow RAM
2780 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002781 if (dev_spec->shadow_ram[i].modified) {
2782 data = dev_spec->shadow_ram[i].value;
2783 } else {
Bruce Allane2434552008-11-21 17:02:41 -08002784 ret_val = e1000_read_flash_word_ich8lan(hw, i +
Bruce Allanf0ff4392013-02-20 04:05:39 +00002785 old_bank_offset,
2786 &data);
Bruce Allane2434552008-11-21 17:02:41 -08002787 if (ret_val)
2788 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002789 }
2790
Bruce Allane921eb12012-11-28 09:28:37 +00002791 /* If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07002792 * (15:14) are 11b until the commit has completed.
2793 * This will allow us to write 10b which indicates the
2794 * signature is valid. We want to do this after the write
2795 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07002796 * while the write is still in progress
2797 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002798 if (i == E1000_ICH_NVM_SIG_WORD)
2799 data |= E1000_ICH_NVM_SIG_MASK;
2800
2801 /* Convert offset to bytes. */
2802 act_offset = (i + new_bank_offset) << 1;
2803
2804 udelay(100);
2805 /* Write the bytes to the new bank. */
2806 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2807 act_offset,
2808 (u8)data);
2809 if (ret_val)
2810 break;
2811
2812 udelay(100);
2813 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
Bruce Allanf0ff4392013-02-20 04:05:39 +00002814 act_offset + 1,
2815 (u8)(data >> 8));
Auke Kokbc7f75f2007-09-17 12:30:59 -07002816 if (ret_val)
2817 break;
2818 }
2819
Bruce Allane921eb12012-11-28 09:28:37 +00002820 /* Don't bother writing the segment valid bits if sector
Bruce Allanad680762008-03-28 09:15:03 -07002821 * programming failed.
2822 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002823 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07002824 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002825 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00002826 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002827 }
2828
Bruce Allane921eb12012-11-28 09:28:37 +00002829 /* Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07002830 * to 10b in word 0x13 , this can be done without an
2831 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07002832 * and we need to change bit 14 to 0b
2833 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002834 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08002835 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002836 if (ret_val)
2837 goto release;
2838
Auke Kokbc7f75f2007-09-17 12:30:59 -07002839 data &= 0xBFFF;
2840 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2841 act_offset * 2 + 1,
2842 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00002843 if (ret_val)
2844 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002845
Bruce Allane921eb12012-11-28 09:28:37 +00002846 /* And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07002847 * its signature word (0x13) high_byte to 0b. This can be
2848 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07002849 * to 1's. We can write 1's to 0's without an erase
2850 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002851 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
2852 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002853 if (ret_val)
2854 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002855
2856 /* Great! Everything worked, we can now clear the cached entries. */
2857 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002858 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002859 dev_spec->shadow_ram[i].value = 0xFFFF;
2860 }
2861
Bruce Allan9c5e2092010-05-10 15:00:31 +00002862release:
Bruce Allan94d81862009-11-20 23:25:26 +00002863 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002864
Bruce Allane921eb12012-11-28 09:28:37 +00002865 /* Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07002866 * until after the next adapter reset.
2867 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00002868 if (!ret_val) {
Bruce Allane85e3632012-02-22 09:03:14 +00002869 nvm->ops.reload(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00002870 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002871 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002872
Bruce Allane2434552008-11-21 17:02:41 -08002873out:
2874 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002875 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002876
Auke Kokbc7f75f2007-09-17 12:30:59 -07002877 return ret_val;
2878}
2879
2880/**
2881 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
2882 * @hw: pointer to the HW structure
2883 *
2884 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
2885 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
2886 * calculated, in which case we need to calculate the checksum and set bit 6.
2887 **/
2888static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
2889{
2890 s32 ret_val;
2891 u16 data;
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00002892 u16 word;
2893 u16 valid_csum_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002894
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00002895 /* Read NVM and check Invalid Image CSUM bit. If this bit is 0,
2896 * the checksum needs to be fixed. This bit is an indication that
2897 * the NVM was prepared by OEM software and did not calculate
2898 * the checksum...a likely scenario.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002899 */
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00002900 switch (hw->mac.type) {
2901 case e1000_pch_lpt:
2902 word = NVM_COMPAT;
2903 valid_csum_mask = NVM_COMPAT_VALID_CSUM;
2904 break;
2905 default:
2906 word = NVM_FUTURE_INIT_WORD1;
2907 valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
2908 break;
2909 }
2910
2911 ret_val = e1000_read_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002912 if (ret_val)
2913 return ret_val;
2914
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00002915 if (!(data & valid_csum_mask)) {
2916 data |= valid_csum_mask;
2917 ret_val = e1000_write_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002918 if (ret_val)
2919 return ret_val;
2920 ret_val = e1000e_update_nvm_checksum(hw);
2921 if (ret_val)
2922 return ret_val;
2923 }
2924
2925 return e1000e_validate_nvm_checksum_generic(hw);
2926}
2927
2928/**
Bruce Allan4a770352008-10-01 17:18:35 -07002929 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
2930 * @hw: pointer to the HW structure
2931 *
2932 * To prevent malicious write/erase of the NVM, set it to be read-only
2933 * so that the hardware ignores all write/erase cycles of the NVM via
2934 * the flash control registers. The shadow-ram copy of the NVM will
2935 * still be updated, however any updates to this copy will not stick
2936 * across driver reloads.
2937 **/
2938void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
2939{
Bruce Allanca15df52009-10-26 11:23:43 +00002940 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07002941 union ich8_flash_protected_range pr0;
2942 union ich8_hws_flash_status hsfsts;
2943 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07002944
Bruce Allan94d81862009-11-20 23:25:26 +00002945 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002946
2947 gfpreg = er32flash(ICH_FLASH_GFPREG);
2948
2949 /* Write-protect GbE Sector of NVM */
2950 pr0.regval = er32flash(ICH_FLASH_PR0);
2951 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
2952 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
2953 pr0.range.wpe = true;
2954 ew32flash(ICH_FLASH_PR0, pr0.regval);
2955
Bruce Allane921eb12012-11-28 09:28:37 +00002956 /* Lock down a subset of GbE Flash Control Registers, e.g.
Bruce Allan4a770352008-10-01 17:18:35 -07002957 * PR0 to prevent the write-protection from being lifted.
2958 * Once FLOCKDN is set, the registers protected by it cannot
2959 * be written until FLOCKDN is cleared by a hardware reset.
2960 */
2961 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2962 hsfsts.hsf_status.flockdn = true;
2963 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2964
Bruce Allan94d81862009-11-20 23:25:26 +00002965 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002966}
2967
2968/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002969 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
2970 * @hw: pointer to the HW structure
2971 * @offset: The offset (in bytes) of the byte/word to read.
2972 * @size: Size of data to read, 1=byte 2=word
2973 * @data: The byte(s) to write to the NVM.
2974 *
2975 * Writes one/two bytes to the NVM using the flash access registers.
2976 **/
2977static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2978 u8 size, u16 data)
2979{
2980 union ich8_hws_flash_status hsfsts;
2981 union ich8_hws_flash_ctrl hsflctl;
2982 u32 flash_linear_addr;
2983 u32 flash_data = 0;
2984 s32 ret_val;
2985 u8 count = 0;
2986
2987 if (size < 1 || size > 2 || data > size * 0xff ||
2988 offset > ICH_FLASH_LINEAR_ADDR_MASK)
2989 return -E1000_ERR_NVM;
2990
Bruce Allanf0ff4392013-02-20 04:05:39 +00002991 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2992 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002993
2994 do {
2995 udelay(1);
2996 /* Steps */
2997 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2998 if (ret_val)
2999 break;
3000
3001 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3002 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
Bruce Allan362e20c2013-02-20 04:05:45 +00003003 hsflctl.hsf_ctrl.fldbcount = size - 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003004 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
3005 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3006
3007 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3008
3009 if (size == 1)
3010 flash_data = (u32)data & 0x00FF;
3011 else
3012 flash_data = (u32)data;
3013
3014 ew32flash(ICH_FLASH_FDATA0, flash_data);
3015
Bruce Allane921eb12012-11-28 09:28:37 +00003016 /* check if FCERR is set to 1 , if set to 1, clear it
Bruce Allanad680762008-03-28 09:15:03 -07003017 * and try the whole sequence a few more times else done
3018 */
Bruce Allan17e813e2013-02-20 04:06:01 +00003019 ret_val =
3020 e1000_flash_cycle_ich8lan(hw,
3021 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003022 if (!ret_val)
3023 break;
3024
Bruce Allane921eb12012-11-28 09:28:37 +00003025 /* If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07003026 * completely hosed, but if the error condition
3027 * is detected, it won't hurt to give it another
3028 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
3029 */
3030 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003031 if (hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003032 /* Repeat for some time before giving up. */
3033 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003034 if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00003035 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003036 break;
3037 }
3038 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3039
3040 return ret_val;
3041}
3042
3043/**
3044 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
3045 * @hw: pointer to the HW structure
3046 * @offset: The index of the byte to read.
3047 * @data: The byte to write to the NVM.
3048 *
3049 * Writes a single byte to the NVM using the flash access registers.
3050 **/
3051static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
3052 u8 data)
3053{
3054 u16 word = (u16)data;
3055
3056 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
3057}
3058
3059/**
3060 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
3061 * @hw: pointer to the HW structure
3062 * @offset: The offset of the byte to write.
3063 * @byte: The byte to write to the NVM.
3064 *
3065 * Writes a single byte to the NVM using the flash access registers.
3066 * Goes through a retry algorithm before giving up.
3067 **/
3068static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
3069 u32 offset, u8 byte)
3070{
3071 s32 ret_val;
3072 u16 program_retries;
3073
3074 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
3075 if (!ret_val)
3076 return ret_val;
3077
3078 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003079 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003080 udelay(100);
3081 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
3082 if (!ret_val)
3083 break;
3084 }
3085 if (program_retries == 100)
3086 return -E1000_ERR_NVM;
3087
3088 return 0;
3089}
3090
3091/**
3092 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
3093 * @hw: pointer to the HW structure
3094 * @bank: 0 for first bank, 1 for second bank, etc.
3095 *
3096 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
3097 * bank N is 4096 * N + flash_reg_addr.
3098 **/
3099static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
3100{
3101 struct e1000_nvm_info *nvm = &hw->nvm;
3102 union ich8_hws_flash_status hsfsts;
3103 union ich8_hws_flash_ctrl hsflctl;
3104 u32 flash_linear_addr;
3105 /* bank size is in 16bit words - adjust to bytes */
3106 u32 flash_bank_size = nvm->flash_bank_size * 2;
3107 s32 ret_val;
3108 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00003109 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003110
3111 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3112
Bruce Allane921eb12012-11-28 09:28:37 +00003113 /* Determine HW Sector size: Read BERASE bits of hw flash status
Bruce Allanad680762008-03-28 09:15:03 -07003114 * register
3115 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07003116 * consecutive sectors. The start index for the nth Hw sector
3117 * can be calculated as = bank * 4096 + n * 256
3118 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
3119 * The start index for the nth Hw sector can be calculated
3120 * as = bank * 4096
3121 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
3122 * (ich9 only, otherwise error condition)
3123 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
3124 */
3125 switch (hsfsts.hsf_status.berasesz) {
3126 case 0:
3127 /* Hw sector size 256 */
3128 sector_size = ICH_FLASH_SEG_SIZE_256;
3129 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
3130 break;
3131 case 1:
3132 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00003133 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003134 break;
3135 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00003136 sector_size = ICH_FLASH_SEG_SIZE_8K;
3137 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003138 break;
3139 case 3:
3140 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00003141 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003142 break;
3143 default:
3144 return -E1000_ERR_NVM;
3145 }
3146
3147 /* Start with the base address, then add the sector offset. */
3148 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00003149 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003150
Bruce Allan53aa82d2013-02-20 04:06:06 +00003151 for (j = 0; j < iteration; j++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003152 do {
Bruce Allan17e813e2013-02-20 04:06:01 +00003153 u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;
3154
Auke Kokbc7f75f2007-09-17 12:30:59 -07003155 /* Steps */
3156 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3157 if (ret_val)
3158 return ret_val;
3159
Bruce Allane921eb12012-11-28 09:28:37 +00003160 /* Write a value 11 (block Erase) in Flash
Bruce Allanad680762008-03-28 09:15:03 -07003161 * Cycle field in hw flash control
3162 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003163 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3164 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
3165 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3166
Bruce Allane921eb12012-11-28 09:28:37 +00003167 /* Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07003168 * block into Flash Linear address field in Flash
3169 * Address.
3170 */
3171 flash_linear_addr += (j * sector_size);
3172 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3173
Bruce Allan17e813e2013-02-20 04:06:01 +00003174 ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
Bruce Allan9e2d7652012-01-31 06:37:27 +00003175 if (!ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003176 break;
3177
Bruce Allane921eb12012-11-28 09:28:37 +00003178 /* Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003179 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07003180 * a few more times else Done
3181 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003182 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003183 if (hsfsts.hsf_status.flcerr)
Bruce Allanad680762008-03-28 09:15:03 -07003184 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003185 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003186 else if (!hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003187 return ret_val;
3188 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
3189 }
3190
3191 return 0;
3192}
3193
3194/**
3195 * e1000_valid_led_default_ich8lan - Set the default LED settings
3196 * @hw: pointer to the HW structure
3197 * @data: Pointer to the LED settings
3198 *
3199 * Reads the LED default settings from the NVM to data. If the NVM LED
3200 * settings is all 0's or F's, set the LED default to a valid LED default
3201 * setting.
3202 **/
3203static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
3204{
3205 s32 ret_val;
3206
3207 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
3208 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003209 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003210 return ret_val;
3211 }
3212
Bruce Allane5fe2542013-02-20 04:06:27 +00003213 if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003214 *data = ID_LED_DEFAULT_ICH8LAN;
3215
3216 return 0;
3217}
3218
3219/**
Bruce Allana4f58f52009-06-02 11:29:18 +00003220 * e1000_id_led_init_pchlan - store LED configurations
3221 * @hw: pointer to the HW structure
3222 *
3223 * PCH does not control LEDs via the LEDCTL register, rather it uses
3224 * the PHY LED configuration register.
3225 *
3226 * PCH also does not have an "always on" or "always off" mode which
3227 * complicates the ID feature. Instead of using the "on" mode to indicate
Bruce Alland1964eb2012-02-22 09:02:21 +00003228 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
Bruce Allana4f58f52009-06-02 11:29:18 +00003229 * use "link_up" mode. The LEDs will still ID on request if there is no
3230 * link based on logic in e1000_led_[on|off]_pchlan().
3231 **/
3232static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
3233{
3234 struct e1000_mac_info *mac = &hw->mac;
3235 s32 ret_val;
3236 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
3237 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
3238 u16 data, i, temp, shift;
3239
3240 /* Get default ID LED modes */
3241 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
3242 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003243 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003244
3245 mac->ledctl_default = er32(LEDCTL);
3246 mac->ledctl_mode1 = mac->ledctl_default;
3247 mac->ledctl_mode2 = mac->ledctl_default;
3248
3249 for (i = 0; i < 4; i++) {
3250 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
3251 shift = (i * 5);
3252 switch (temp) {
3253 case ID_LED_ON1_DEF2:
3254 case ID_LED_ON1_ON2:
3255 case ID_LED_ON1_OFF2:
3256 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3257 mac->ledctl_mode1 |= (ledctl_on << shift);
3258 break;
3259 case ID_LED_OFF1_DEF2:
3260 case ID_LED_OFF1_ON2:
3261 case ID_LED_OFF1_OFF2:
3262 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3263 mac->ledctl_mode1 |= (ledctl_off << shift);
3264 break;
3265 default:
3266 /* Do nothing */
3267 break;
3268 }
3269 switch (temp) {
3270 case ID_LED_DEF1_ON2:
3271 case ID_LED_ON1_ON2:
3272 case ID_LED_OFF1_ON2:
3273 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3274 mac->ledctl_mode2 |= (ledctl_on << shift);
3275 break;
3276 case ID_LED_DEF1_OFF2:
3277 case ID_LED_ON1_OFF2:
3278 case ID_LED_OFF1_OFF2:
3279 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3280 mac->ledctl_mode2 |= (ledctl_off << shift);
3281 break;
3282 default:
3283 /* Do nothing */
3284 break;
3285 }
3286 }
3287
Bruce Allan5015e532012-02-08 02:55:56 +00003288 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00003289}
3290
3291/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003292 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
3293 * @hw: pointer to the HW structure
3294 *
3295 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
3296 * register, so the the bus width is hard coded.
3297 **/
3298static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
3299{
3300 struct e1000_bus_info *bus = &hw->bus;
3301 s32 ret_val;
3302
3303 ret_val = e1000e_get_bus_info_pcie(hw);
3304
Bruce Allane921eb12012-11-28 09:28:37 +00003305 /* ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07003306 * a configuration space, but do not contain
3307 * PCI Express Capability registers, so bus width
3308 * must be hardcoded.
3309 */
3310 if (bus->width == e1000_bus_width_unknown)
3311 bus->width = e1000_bus_width_pcie_x1;
3312
3313 return ret_val;
3314}
3315
3316/**
3317 * e1000_reset_hw_ich8lan - Reset the hardware
3318 * @hw: pointer to the HW structure
3319 *
3320 * Does a full reset of the hardware which includes a reset of the PHY and
3321 * MAC.
3322 **/
3323static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
3324{
Bruce Allan1d5846b2009-10-29 13:46:05 +00003325 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan62bc8132012-03-20 03:47:57 +00003326 u16 kum_cfg;
3327 u32 ctrl, reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003328 s32 ret_val;
3329
Bruce Allane921eb12012-11-28 09:28:37 +00003330 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07003331 * on the last TLP read/write transaction when MAC is reset.
3332 */
3333 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003334 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003335 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003336
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003337 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003338 ew32(IMC, 0xffffffff);
3339
Bruce Allane921eb12012-11-28 09:28:37 +00003340 /* Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07003341 * any pending transactions to complete before we hit the MAC
3342 * with the global reset.
3343 */
3344 ew32(RCTL, 0);
3345 ew32(TCTL, E1000_TCTL_PSP);
3346 e1e_flush();
3347
Bruce Allan1bba4382011-03-19 00:27:20 +00003348 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003349
3350 /* Workaround for ICH8 bit corruption issue in FIFO memory */
3351 if (hw->mac.type == e1000_ich8lan) {
3352 /* Set Tx and Rx buffer allocation to 8k apiece. */
3353 ew32(PBA, E1000_PBA_8K);
3354 /* Set Packet Buffer Size to 16k. */
3355 ew32(PBS, E1000_PBS_16K);
3356 }
3357
Bruce Allan1d5846b2009-10-29 13:46:05 +00003358 if (hw->mac.type == e1000_pchlan) {
Bruce Allan62bc8132012-03-20 03:47:57 +00003359 /* Save the NVM K1 bit setting */
3360 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00003361 if (ret_val)
3362 return ret_val;
3363
Bruce Allan62bc8132012-03-20 03:47:57 +00003364 if (kum_cfg & E1000_NVM_K1_ENABLE)
Bruce Allan1d5846b2009-10-29 13:46:05 +00003365 dev_spec->nvm_k1_enabled = true;
3366 else
3367 dev_spec->nvm_k1_enabled = false;
3368 }
3369
Auke Kokbc7f75f2007-09-17 12:30:59 -07003370 ctrl = er32(CTRL);
3371
Bruce Allan44abd5c2012-02-22 09:02:37 +00003372 if (!hw->phy.ops.check_reset_block(hw)) {
Bruce Allane921eb12012-11-28 09:28:37 +00003373 /* Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07003374 * time to make sure the interface between MAC and the
3375 * external PHY is reset.
3376 */
3377 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00003378
Bruce Allane921eb12012-11-28 09:28:37 +00003379 /* Gate automatic PHY configuration by hardware on
Bruce Allan605c82b2010-09-22 17:17:01 +00003380 * non-managed 82579
3381 */
3382 if ((hw->mac.type == e1000_pch2lan) &&
3383 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
3384 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003385 }
3386 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003387 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003388 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00003389 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003390 msleep(20);
3391
Bruce Allan62bc8132012-03-20 03:47:57 +00003392 /* Set Phy Config Counter to 50msec */
3393 if (hw->mac.type == e1000_pch2lan) {
3394 reg = er32(FEXTNVM3);
3395 reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
3396 reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
3397 ew32(FEXTNVM3, reg);
3398 }
3399
Bruce Allanfc0c7762009-07-01 13:27:55 +00003400 if (!ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00003401 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07003402
Bruce Allane98cac42010-05-10 15:02:32 +00003403 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00003404 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003405 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003406 return ret_val;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003407
Bruce Allane98cac42010-05-10 15:02:32 +00003408 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00003409 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003410 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00003411 }
Bruce Allane98cac42010-05-10 15:02:32 +00003412
Bruce Allane921eb12012-11-28 09:28:37 +00003413 /* For PCH, this write will make sure that any noise
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003414 * will be detected as a CRC error and be dropped rather than show up
3415 * as a bad packet to the DMA engine.
3416 */
3417 if (hw->mac.type == e1000_pchlan)
3418 ew32(CRC_OFFSET, 0x65656565);
3419
Auke Kokbc7f75f2007-09-17 12:30:59 -07003420 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00003421 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003422
Bruce Allan62bc8132012-03-20 03:47:57 +00003423 reg = er32(KABGTXD);
3424 reg |= E1000_KABGTXD_BGSQLBIAS;
3425 ew32(KABGTXD, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003426
Bruce Allan5015e532012-02-08 02:55:56 +00003427 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003428}
3429
3430/**
3431 * e1000_init_hw_ich8lan - Initialize the hardware
3432 * @hw: pointer to the HW structure
3433 *
3434 * Prepares the hardware for transmit and receive by doing the following:
3435 * - initialize hardware bits
3436 * - initialize LED identification
3437 * - setup receive address registers
3438 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08003439 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07003440 * - clear statistics
3441 **/
3442static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
3443{
3444 struct e1000_mac_info *mac = &hw->mac;
3445 u32 ctrl_ext, txdctl, snoop;
3446 s32 ret_val;
3447 u16 i;
3448
3449 e1000_initialize_hw_bits_ich8lan(hw);
3450
3451 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00003452 ret_val = mac->ops.id_led_init(hw);
Bruce Allan33550ce2013-02-20 04:06:16 +00003453 /* An error is not fatal and we should not stop init due to this */
Bruce Allande39b752009-11-20 23:27:59 +00003454 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003455 e_dbg("Error initializing identification LED\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003456
3457 /* Setup the receive address. */
3458 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
3459
3460 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003461 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003462 for (i = 0; i < mac->mta_reg_count; i++)
3463 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
3464
Bruce Allane921eb12012-11-28 09:28:37 +00003465 /* The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003466 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00003467 * Reset the phy after disabling host wakeup to reset the Rx buffer.
3468 */
3469 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003470 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
3471 i &= ~BM_WUC_HOST_WU_BIT;
3472 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00003473 ret_val = e1000_phy_hw_reset_ich8lan(hw);
3474 if (ret_val)
3475 return ret_val;
3476 }
3477
Auke Kokbc7f75f2007-09-17 12:30:59 -07003478 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00003479 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003480
3481 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003482 txdctl = er32(TXDCTL(0));
Bruce Allanf0ff4392013-02-20 04:05:39 +00003483 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
3484 E1000_TXDCTL_FULL_TX_DESC_WB);
3485 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
3486 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003487 ew32(TXDCTL(0), txdctl);
3488 txdctl = er32(TXDCTL(1));
Bruce Allanf0ff4392013-02-20 04:05:39 +00003489 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
3490 E1000_TXDCTL_FULL_TX_DESC_WB);
3491 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
3492 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003493 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003494
Bruce Allane921eb12012-11-28 09:28:37 +00003495 /* ICH8 has opposite polarity of no_snoop bits.
Bruce Allanad680762008-03-28 09:15:03 -07003496 * By default, we should use snoop behavior.
3497 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003498 if (mac->type == e1000_ich8lan)
3499 snoop = PCIE_ICH8_SNOOP_ALL;
3500 else
Bruce Allan53aa82d2013-02-20 04:06:06 +00003501 snoop = (u32)~(PCIE_NO_SNOOP_ALL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003502 e1000e_set_pcie_no_snoop(hw, snoop);
3503
3504 ctrl_ext = er32(CTRL_EXT);
3505 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
3506 ew32(CTRL_EXT, ctrl_ext);
3507
Bruce Allane921eb12012-11-28 09:28:37 +00003508 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07003509 * important that we do this after we have tried to establish link
3510 * because the symbol error count will increment wildly if there
3511 * is no link.
3512 */
3513 e1000_clear_hw_cntrs_ich8lan(hw);
3514
Bruce Allane561a702012-02-08 02:55:46 +00003515 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003516}
Bruce Allanfc830b72013-02-20 04:06:11 +00003517
Auke Kokbc7f75f2007-09-17 12:30:59 -07003518/**
3519 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
3520 * @hw: pointer to the HW structure
3521 *
3522 * Sets/Clears required hardware bits necessary for correctly setting up the
3523 * hardware for transmit and receive.
3524 **/
3525static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
3526{
3527 u32 reg;
3528
3529 /* Extended Device Control */
3530 reg = er32(CTRL_EXT);
3531 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00003532 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3533 if (hw->mac.type >= e1000_pchlan)
3534 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003535 ew32(CTRL_EXT, reg);
3536
3537 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003538 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003539 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003540 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003541
3542 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003543 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003544 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003545 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003546
3547 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003548 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003549 if (hw->mac.type == e1000_ich8lan)
3550 reg |= (1 << 28) | (1 << 29);
3551 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003552 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003553
3554 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003555 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003556 if (er32(TCTL) & E1000_TCTL_MULR)
3557 reg &= ~(1 << 28);
3558 else
3559 reg |= (1 << 28);
3560 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003561 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003562
3563 /* Device Status */
3564 if (hw->mac.type == e1000_ich8lan) {
3565 reg = er32(STATUS);
3566 reg &= ~(1 << 31);
3567 ew32(STATUS, reg);
3568 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003569
Bruce Allane921eb12012-11-28 09:28:37 +00003570 /* work-around descriptor data corruption issue during nfs v2 udp
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003571 * traffic, just disable the nfs filtering capability
3572 */
3573 reg = er32(RFCTL);
3574 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
Matthew Vickf6bd5572012-04-25 08:01:05 +00003575
Bruce Allane921eb12012-11-28 09:28:37 +00003576 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00003577 * IPv6 headers can hang the Rx.
3578 */
3579 if (hw->mac.type == e1000_ich8lan)
3580 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003581 ew32(RFCTL, reg);
Bruce Allan94fb8482013-01-23 09:00:03 +00003582
3583 /* Enable ECC on Lynxpoint */
3584 if (hw->mac.type == e1000_pch_lpt) {
3585 reg = er32(PBECCSTS);
3586 reg |= E1000_PBECCSTS_ECC_ENABLE;
3587 ew32(PBECCSTS, reg);
3588
3589 reg = er32(CTRL);
3590 reg |= E1000_CTRL_MEHE;
3591 ew32(CTRL, reg);
3592 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003593}
3594
3595/**
3596 * e1000_setup_link_ich8lan - Setup flow control and link settings
3597 * @hw: pointer to the HW structure
3598 *
3599 * Determines which flow control settings to use, then configures flow
3600 * control. Calls the appropriate media-specific link configuration
3601 * function. Assuming the adapter has a valid link partner, a valid link
3602 * should be established. Assumes the hardware has previously been reset
3603 * and the transmitter and receiver are not enabled.
3604 **/
3605static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
3606{
Auke Kokbc7f75f2007-09-17 12:30:59 -07003607 s32 ret_val;
3608
Bruce Allan44abd5c2012-02-22 09:02:37 +00003609 if (hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003610 return 0;
3611
Bruce Allane921eb12012-11-28 09:28:37 +00003612 /* ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07003613 * the default flow control setting, so we explicitly
3614 * set it to full.
3615 */
Bruce Allan37289d92009-06-02 11:29:37 +00003616 if (hw->fc.requested_mode == e1000_fc_default) {
3617 /* Workaround h/w hang when Tx flow control enabled */
3618 if (hw->mac.type == e1000_pchlan)
3619 hw->fc.requested_mode = e1000_fc_rx_pause;
3620 else
3621 hw->fc.requested_mode = e1000_fc_full;
3622 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003623
Bruce Allane921eb12012-11-28 09:28:37 +00003624 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003625 * on the link partner's capabilities, we may or may not use this mode.
3626 */
3627 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003628
Bruce Allan17e813e2013-02-20 04:06:01 +00003629 e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003630
3631 /* Continue to configure the copper link. */
Bruce Allan944ce012012-02-22 09:02:42 +00003632 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003633 if (ret_val)
3634 return ret_val;
3635
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003636 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003637 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003638 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00003639 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003640 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00003641 ew32(FCRTV_PCH, hw->fc.refresh_time);
3642
Bruce Allan482fed82011-01-06 14:29:49 +00003643 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
3644 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003645 if (ret_val)
3646 return ret_val;
3647 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003648
3649 return e1000e_set_fc_watermarks(hw);
3650}
3651
3652/**
3653 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
3654 * @hw: pointer to the HW structure
3655 *
3656 * Configures the kumeran interface to the PHY to wait the appropriate time
3657 * when polling the PHY, then call the generic setup_copper_link to finish
3658 * configuring the copper link.
3659 **/
3660static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
3661{
3662 u32 ctrl;
3663 s32 ret_val;
3664 u16 reg_data;
3665
3666 ctrl = er32(CTRL);
3667 ctrl |= E1000_CTRL_SLU;
3668 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
3669 ew32(CTRL, ctrl);
3670
Bruce Allane921eb12012-11-28 09:28:37 +00003671 /* Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07003672 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07003673 * this fixes erroneous timeouts at 10Mbps.
3674 */
Bruce Allan07818952009-12-08 07:28:01 +00003675 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003676 if (ret_val)
3677 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00003678 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003679 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003680 if (ret_val)
3681 return ret_val;
3682 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00003683 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003684 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003685 if (ret_val)
3686 return ret_val;
3687
Bruce Allana4f58f52009-06-02 11:29:18 +00003688 switch (hw->phy.type) {
3689 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003690 ret_val = e1000e_copper_link_setup_igp(hw);
3691 if (ret_val)
3692 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003693 break;
3694 case e1000_phy_bm:
3695 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003696 ret_val = e1000e_copper_link_setup_m88(hw);
3697 if (ret_val)
3698 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003699 break;
3700 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00003701 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +00003702 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +00003703 ret_val = e1000_copper_link_setup_82577(hw);
3704 if (ret_val)
3705 return ret_val;
3706 break;
3707 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00003708 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003709 if (ret_val)
3710 return ret_val;
3711
3712 reg_data &= ~IFE_PMC_AUTO_MDIX;
3713
3714 switch (hw->phy.mdix) {
3715 case 1:
3716 reg_data &= ~IFE_PMC_FORCE_MDIX;
3717 break;
3718 case 2:
3719 reg_data |= IFE_PMC_FORCE_MDIX;
3720 break;
3721 case 0:
3722 default:
3723 reg_data |= IFE_PMC_AUTO_MDIX;
3724 break;
3725 }
Bruce Allan482fed82011-01-06 14:29:49 +00003726 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003727 if (ret_val)
3728 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003729 break;
3730 default:
3731 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003732 }
Bruce Allan3fa8293632012-02-08 02:55:40 +00003733
Auke Kokbc7f75f2007-09-17 12:30:59 -07003734 return e1000e_setup_copper_link(hw);
3735}
3736
3737/**
3738 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
3739 * @hw: pointer to the HW structure
3740 * @speed: pointer to store current link speed
3741 * @duplex: pointer to store the current link duplex
3742 *
Bruce Allanad680762008-03-28 09:15:03 -07003743 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07003744 * information and then calls the Kumeran lock loss workaround for links at
3745 * gigabit speeds.
3746 **/
3747static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
3748 u16 *duplex)
3749{
3750 s32 ret_val;
3751
3752 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
3753 if (ret_val)
3754 return ret_val;
3755
3756 if ((hw->mac.type == e1000_ich8lan) &&
Bruce Allane5fe2542013-02-20 04:06:27 +00003757 (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003758 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
3759 }
3760
3761 return ret_val;
3762}
3763
3764/**
3765 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
3766 * @hw: pointer to the HW structure
3767 *
3768 * Work-around for 82566 Kumeran PCS lock loss:
3769 * On link status change (i.e. PCI reset, speed change) and link is up and
3770 * speed is gigabit-
3771 * 0) if workaround is optionally disabled do nothing
3772 * 1) wait 1ms for Kumeran link to come up
3773 * 2) check Kumeran Diagnostic register PCS lock loss bit
3774 * 3) if not set the link is locked (all is good), otherwise...
3775 * 4) reset the PHY
3776 * 5) repeat up to 10 times
3777 * Note: this is only called for IGP3 copper when speed is 1gb.
3778 **/
3779static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
3780{
3781 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3782 u32 phy_ctrl;
3783 s32 ret_val;
3784 u16 i, data;
3785 bool link;
3786
3787 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
3788 return 0;
3789
Bruce Allane921eb12012-11-28 09:28:37 +00003790 /* Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003791 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07003792 * stability
3793 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003794 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3795 if (!link)
3796 return 0;
3797
3798 for (i = 0; i < 10; i++) {
3799 /* read once to clear */
3800 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3801 if (ret_val)
3802 return ret_val;
3803 /* and again to get new status */
3804 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3805 if (ret_val)
3806 return ret_val;
3807
3808 /* check for PCS lock */
3809 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
3810 return 0;
3811
3812 /* Issue PHY reset */
3813 e1000_phy_hw_reset(hw);
3814 mdelay(5);
3815 }
3816 /* Disable GigE link negotiation */
3817 phy_ctrl = er32(PHY_CTRL);
3818 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
3819 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3820 ew32(PHY_CTRL, phy_ctrl);
3821
Bruce Allane921eb12012-11-28 09:28:37 +00003822 /* Call gig speed drop workaround on Gig disable before accessing
Bruce Allanad680762008-03-28 09:15:03 -07003823 * any PHY registers
3824 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003825 e1000e_gig_downshift_workaround_ich8lan(hw);
3826
3827 /* unable to acquire PCS lock */
3828 return -E1000_ERR_PHY;
3829}
3830
3831/**
Bruce Allan6e3c8072012-02-22 09:02:47 +00003832 * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003833 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08003834 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003835 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00003836 * If ICH8, set the current Kumeran workaround state (enabled - true
3837 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07003838 **/
3839void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00003840 bool state)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003841{
3842 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3843
3844 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003845 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003846 return;
3847 }
3848
3849 dev_spec->kmrn_lock_loss_workaround_enabled = state;
3850}
3851
3852/**
3853 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
3854 * @hw: pointer to the HW structure
3855 *
3856 * Workaround for 82566 power-down on D3 entry:
3857 * 1) disable gigabit link
3858 * 2) write VR power-down enable
3859 * 3) read it back
3860 * Continue if successful, else issue LCD reset and repeat
3861 **/
3862void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
3863{
3864 u32 reg;
3865 u16 data;
3866 u8 retry = 0;
3867
3868 if (hw->phy.type != e1000_phy_igp_3)
3869 return;
3870
3871 /* Try the workaround twice (if needed) */
3872 do {
3873 /* Disable link */
3874 reg = er32(PHY_CTRL);
3875 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
3876 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3877 ew32(PHY_CTRL, reg);
3878
Bruce Allane921eb12012-11-28 09:28:37 +00003879 /* Call gig speed drop workaround on Gig disable before
Bruce Allanad680762008-03-28 09:15:03 -07003880 * accessing any PHY registers
3881 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003882 if (hw->mac.type == e1000_ich8lan)
3883 e1000e_gig_downshift_workaround_ich8lan(hw);
3884
3885 /* Write VR power-down enable */
3886 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3887 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3888 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
3889
3890 /* Read it back and test */
3891 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3892 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3893 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
3894 break;
3895
3896 /* Issue PHY reset and repeat at most one more time */
3897 reg = er32(CTRL);
3898 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
3899 retry++;
3900 } while (retry);
3901}
3902
3903/**
3904 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
3905 * @hw: pointer to the HW structure
3906 *
3907 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08003908 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07003909 * 1) Set Kumeran Near-end loopback
3910 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00003911 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003912 **/
3913void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
3914{
3915 s32 ret_val;
3916 u16 reg_data;
3917
Bruce Allan462d5992011-09-30 08:07:11 +00003918 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003919 return;
3920
3921 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00003922 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003923 if (ret_val)
3924 return;
3925 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
3926 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00003927 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003928 if (ret_val)
3929 return;
3930 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00003931 e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003932}
3933
3934/**
Bruce Allan99730e42011-05-13 07:19:48 +00003935 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003936 * @hw: pointer to the HW structure
3937 *
3938 * During S0 to Sx transition, it is possible the link remains at gig
3939 * instead of negotiating to a lower speed. Before going to Sx, set
Bruce Allanc077a902011-12-16 00:46:38 +00003940 * 'Gig Disable' to force link speed negotiation to a lower speed based on
3941 * the LPLU setting in the NVM or custom setting. For PCH and newer parts,
3942 * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
3943 * needs to be written.
Bruce Allan2fbe4522012-04-19 03:21:47 +00003944 * Parts that support (and are linked to a partner which support) EEE in
3945 * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
3946 * than 10Mbps w/o EEE.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003947 **/
Bruce Allan99730e42011-05-13 07:19:48 +00003948void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003949{
Bruce Allan2fbe4522012-04-19 03:21:47 +00003950 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003951 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00003952 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003953
Bruce Allan17f085d2010-06-17 18:59:48 +00003954 phy_ctrl = er32(PHY_CTRL);
Bruce Allanc077a902011-12-16 00:46:38 +00003955 phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00003956 if (hw->phy.type == e1000_phy_i217) {
3957 u16 phy_reg;
3958
3959 ret_val = hw->phy.ops.acquire(hw);
3960 if (ret_val)
3961 goto out;
3962
3963 if (!dev_spec->eee_disable) {
3964 u16 eee_advert;
3965
Bruce Allan4ddc48a2012-12-05 06:25:58 +00003966 ret_val =
3967 e1000_read_emi_reg_locked(hw,
3968 I217_EEE_ADVERTISEMENT,
3969 &eee_advert);
Bruce Allan2fbe4522012-04-19 03:21:47 +00003970 if (ret_val)
3971 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +00003972
Bruce Allane921eb12012-11-28 09:28:37 +00003973 /* Disable LPLU if both link partners support 100BaseT
Bruce Allan2fbe4522012-04-19 03:21:47 +00003974 * EEE and 100Full is advertised on both ends of the
3975 * link.
3976 */
Bruce Allan3d4d5752012-12-05 06:26:08 +00003977 if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00003978 (dev_spec->eee_lp_ability &
Bruce Allan3d4d5752012-12-05 06:26:08 +00003979 I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00003980 (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
3981 phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
3982 E1000_PHY_CTRL_NOND0A_LPLU);
3983 }
3984
Bruce Allane921eb12012-11-28 09:28:37 +00003985 /* For i217 Intel Rapid Start Technology support,
Bruce Allan2fbe4522012-04-19 03:21:47 +00003986 * when the system is going into Sx and no manageability engine
3987 * is present, the driver must configure proxy to reset only on
3988 * power good. LPI (Low Power Idle) state must also reset only
3989 * on power good, as well as the MTA (Multicast table array).
3990 * The SMBus release must also be disabled on LCD reset.
3991 */
3992 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00003993 /* Enable proxy to reset only on power good. */
3994 e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
3995 phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
3996 e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);
3997
Bruce Allane921eb12012-11-28 09:28:37 +00003998 /* Set bit enable LPI (EEE) to reset only on
Bruce Allan2fbe4522012-04-19 03:21:47 +00003999 * power good.
4000 */
4001 e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004002 phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004003 e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);
4004
4005 /* Disable the SMB release on LCD reset. */
4006 e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004007 phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004008 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
4009 }
4010
Bruce Allane921eb12012-11-28 09:28:37 +00004011 /* Enable MTA to reset for Intel Rapid Start Technology
Bruce Allan2fbe4522012-04-19 03:21:47 +00004012 * Support
4013 */
4014 e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004015 phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004016 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
4017
4018release:
4019 hw->phy.ops.release(hw);
4020 }
4021out:
Bruce Allan17f085d2010-06-17 18:59:48 +00004022 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00004023
Bruce Allan462d5992011-09-30 08:07:11 +00004024 if (hw->mac.type == e1000_ich8lan)
4025 e1000e_gig_downshift_workaround_ich8lan(hw);
4026
Bruce Allan8395ae82010-09-22 17:15:08 +00004027 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00004028 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan92fe1732012-04-12 06:27:03 +00004029
4030 /* Reset PHY to activate OEM bits on 82577/8 */
4031 if (hw->mac.type == e1000_pchlan)
4032 e1000e_phy_hw_reset_generic(hw);
4033
Bruce Allan8395ae82010-09-22 17:15:08 +00004034 ret_val = hw->phy.ops.acquire(hw);
4035 if (ret_val)
4036 return;
4037 e1000_write_smbus_addr(hw);
4038 hw->phy.ops.release(hw);
4039 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004040}
4041
4042/**
Bruce Allan99730e42011-05-13 07:19:48 +00004043 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
4044 * @hw: pointer to the HW structure
4045 *
4046 * During Sx to S0 transitions on non-managed devices or managed devices
4047 * on which PHY resets are not blocked, if the PHY registers cannot be
4048 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
4049 * the PHY.
Bruce Allan2fbe4522012-04-19 03:21:47 +00004050 * On i217, setup Intel Rapid Start Technology.
Bruce Allan99730e42011-05-13 07:19:48 +00004051 **/
4052void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
4053{
Bruce Allan90b82982011-12-16 00:46:33 +00004054 s32 ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +00004055
Bruce Allancb17aab2012-04-13 03:16:22 +00004056 if (hw->mac.type < e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00004057 return;
4058
Bruce Allancb17aab2012-04-13 03:16:22 +00004059 ret_val = e1000_init_phy_workarounds_pchlan(hw);
Bruce Allan90b82982011-12-16 00:46:33 +00004060 if (ret_val) {
Bruce Allancb17aab2012-04-13 03:16:22 +00004061 e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
Bruce Allan99730e42011-05-13 07:19:48 +00004062 return;
4063 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00004064
Bruce Allane921eb12012-11-28 09:28:37 +00004065 /* For i217 Intel Rapid Start Technology support when the system
Bruce Allan2fbe4522012-04-19 03:21:47 +00004066 * is transitioning from Sx and no manageability engine is present
4067 * configure SMBus to restore on reset, disable proxy, and enable
4068 * the reset on MTA (Multicast table array).
4069 */
4070 if (hw->phy.type == e1000_phy_i217) {
4071 u16 phy_reg;
4072
4073 ret_val = hw->phy.ops.acquire(hw);
4074 if (ret_val) {
4075 e_dbg("Failed to setup iRST\n");
4076 return;
4077 }
4078
4079 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allane921eb12012-11-28 09:28:37 +00004080 /* Restore clear on SMB if no manageability engine
Bruce Allan2fbe4522012-04-19 03:21:47 +00004081 * is present
4082 */
4083 ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4084 if (ret_val)
4085 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00004086 phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004087 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
4088
4089 /* Disable Proxy */
4090 e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
4091 }
4092 /* Enable reset on MTA */
4093 ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4094 if (ret_val)
4095 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00004096 phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004097 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
4098release:
4099 if (ret_val)
4100 e_dbg("Error %d in resume workarounds\n", ret_val);
4101 hw->phy.ops.release(hw);
4102 }
Bruce Allan99730e42011-05-13 07:19:48 +00004103}
4104
4105/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004106 * e1000_cleanup_led_ich8lan - Restore the default LED operation
4107 * @hw: pointer to the HW structure
4108 *
4109 * Return the LED back to the default configuration.
4110 **/
4111static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
4112{
4113 if (hw->phy.type == e1000_phy_ife)
4114 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
4115
4116 ew32(LEDCTL, hw->mac.ledctl_default);
4117 return 0;
4118}
4119
4120/**
Auke Kok489815c2008-02-21 15:11:07 -08004121 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07004122 * @hw: pointer to the HW structure
4123 *
Auke Kok489815c2008-02-21 15:11:07 -08004124 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004125 **/
4126static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
4127{
4128 if (hw->phy.type == e1000_phy_ife)
4129 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4130 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
4131
4132 ew32(LEDCTL, hw->mac.ledctl_mode2);
4133 return 0;
4134}
4135
4136/**
Auke Kok489815c2008-02-21 15:11:07 -08004137 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07004138 * @hw: pointer to the HW structure
4139 *
Auke Kok489815c2008-02-21 15:11:07 -08004140 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004141 **/
4142static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
4143{
4144 if (hw->phy.type == e1000_phy_ife)
4145 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00004146 (IFE_PSCL_PROBE_MODE |
4147 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004148
4149 ew32(LEDCTL, hw->mac.ledctl_mode1);
4150 return 0;
4151}
4152
4153/**
Bruce Allana4f58f52009-06-02 11:29:18 +00004154 * e1000_setup_led_pchlan - Configures SW controllable LED
4155 * @hw: pointer to the HW structure
4156 *
4157 * This prepares the SW controllable LED for use.
4158 **/
4159static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
4160{
Bruce Allan482fed82011-01-06 14:29:49 +00004161 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00004162}
4163
4164/**
4165 * e1000_cleanup_led_pchlan - Restore the default LED operation
4166 * @hw: pointer to the HW structure
4167 *
4168 * Return the LED back to the default configuration.
4169 **/
4170static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
4171{
Bruce Allan482fed82011-01-06 14:29:49 +00004172 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00004173}
4174
4175/**
4176 * e1000_led_on_pchlan - Turn LEDs on
4177 * @hw: pointer to the HW structure
4178 *
4179 * Turn on the LEDs.
4180 **/
4181static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
4182{
4183 u16 data = (u16)hw->mac.ledctl_mode2;
4184 u32 i, led;
4185
Bruce Allane921eb12012-11-28 09:28:37 +00004186 /* If no link, then turn LED on by setting the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00004187 * for each LED that's mode is "link_up" in ledctl_mode2.
4188 */
4189 if (!(er32(STATUS) & E1000_STATUS_LU)) {
4190 for (i = 0; i < 3; i++) {
4191 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
4192 if ((led & E1000_PHY_LED0_MODE_MASK) !=
4193 E1000_LEDCTL_MODE_LINK_UP)
4194 continue;
4195 if (led & E1000_PHY_LED0_IVRT)
4196 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
4197 else
4198 data |= (E1000_PHY_LED0_IVRT << (i * 5));
4199 }
4200 }
4201
Bruce Allan482fed82011-01-06 14:29:49 +00004202 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00004203}
4204
4205/**
4206 * e1000_led_off_pchlan - Turn LEDs off
4207 * @hw: pointer to the HW structure
4208 *
4209 * Turn off the LEDs.
4210 **/
4211static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
4212{
4213 u16 data = (u16)hw->mac.ledctl_mode1;
4214 u32 i, led;
4215
Bruce Allane921eb12012-11-28 09:28:37 +00004216 /* If no link, then turn LED off by clearing the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00004217 * for each LED that's mode is "link_up" in ledctl_mode1.
4218 */
4219 if (!(er32(STATUS) & E1000_STATUS_LU)) {
4220 for (i = 0; i < 3; i++) {
4221 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
4222 if ((led & E1000_PHY_LED0_MODE_MASK) !=
4223 E1000_LEDCTL_MODE_LINK_UP)
4224 continue;
4225 if (led & E1000_PHY_LED0_IVRT)
4226 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
4227 else
4228 data |= (E1000_PHY_LED0_IVRT << (i * 5));
4229 }
4230 }
4231
Bruce Allan482fed82011-01-06 14:29:49 +00004232 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00004233}
4234
4235/**
Bruce Allane98cac42010-05-10 15:02:32 +00004236 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07004237 * @hw: pointer to the HW structure
4238 *
Bruce Allane98cac42010-05-10 15:02:32 +00004239 * Read appropriate register for the config done bit for completion status
4240 * and configure the PHY through s/w for EEPROM-less parts.
4241 *
4242 * NOTE: some silicon which is EEPROM-less will fail trying to read the
4243 * config done bit, so only an error is logged and continues. If we were
4244 * to return with error, EEPROM-less silicon would not be able to be reset
4245 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07004246 **/
4247static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
4248{
Bruce Allane98cac42010-05-10 15:02:32 +00004249 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07004250 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00004251 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00004252
Bruce Allanfe908492013-01-05 08:06:14 +00004253 e1000e_get_cfg_done_generic(hw);
Bruce Allanf4187b52008-08-26 18:36:50 -07004254
Bruce Allane98cac42010-05-10 15:02:32 +00004255 /* Wait for indication from h/w that it has completed basic config */
4256 if (hw->mac.type >= e1000_ich10lan) {
4257 e1000_lan_init_done_ich8lan(hw);
4258 } else {
4259 ret_val = e1000e_get_auto_rd_done(hw);
4260 if (ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00004261 /* When auto config read does not complete, do not
Bruce Allane98cac42010-05-10 15:02:32 +00004262 * return with an error. This can happen in situations
4263 * where there is no eeprom and prevents getting link.
4264 */
4265 e_dbg("Auto Read Done did not complete\n");
4266 ret_val = 0;
4267 }
4268 }
4269
4270 /* Clear PHY Reset Asserted bit */
4271 status = er32(STATUS);
4272 if (status & E1000_STATUS_PHYRA)
4273 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
4274 else
4275 e_dbg("PHY Reset Asserted not set - needs delay\n");
4276
Bruce Allanf4187b52008-08-26 18:36:50 -07004277 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00004278 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allan04499ec2012-04-13 00:08:31 +00004279 if (!(er32(EECD) & E1000_EECD_PRES) &&
Bruce Allanf4187b52008-08-26 18:36:50 -07004280 (hw->phy.type == e1000_phy_igp_3)) {
4281 e1000e_phy_init_script_igp3(hw);
4282 }
4283 } else {
4284 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
4285 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004286 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00004287 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07004288 }
4289 }
4290
Bruce Allane98cac42010-05-10 15:02:32 +00004291 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07004292}
4293
4294/**
Bruce Allan17f208d2009-12-01 15:47:22 +00004295 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
4296 * @hw: pointer to the HW structure
4297 *
4298 * In the case of a PHY power down to save power, or to turn off link during a
4299 * driver unload, or wake on lan is not enabled, remove the link.
4300 **/
4301static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
4302{
4303 /* If the management interface is not enabled, then power down */
4304 if (!(hw->mac.ops.check_mng_mode(hw) ||
4305 hw->phy.ops.check_reset_block(hw)))
4306 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00004307}
4308
4309/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004310 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
4311 * @hw: pointer to the HW structure
4312 *
4313 * Clears hardware counters specific to the silicon family and calls
4314 * clear_hw_cntrs_generic to clear all general purpose counters.
4315 **/
4316static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
4317{
Bruce Allana4f58f52009-06-02 11:29:18 +00004318 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00004319 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004320
4321 e1000e_clear_hw_cntrs_base(hw);
4322
Bruce Allan99673d92009-11-20 23:27:21 +00004323 er32(ALGNERRC);
4324 er32(RXERRC);
4325 er32(TNCRS);
4326 er32(CEXTERR);
4327 er32(TSCTC);
4328 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004329
Bruce Allan99673d92009-11-20 23:27:21 +00004330 er32(MGTPRC);
4331 er32(MGTPDC);
4332 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004333
Bruce Allan99673d92009-11-20 23:27:21 +00004334 er32(IAC);
4335 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004336
Bruce Allana4f58f52009-06-02 11:29:18 +00004337 /* Clear PHY statistics registers */
4338 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00004339 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00004340 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00004341 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00004342 ret_val = hw->phy.ops.acquire(hw);
4343 if (ret_val)
4344 return;
4345 ret_val = hw->phy.ops.set_page(hw,
4346 HV_STATS_PAGE << IGP_PAGE_SHIFT);
4347 if (ret_val)
4348 goto release;
4349 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4350 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
4351 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4352 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
4353 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4354 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
4355 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4356 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
4357 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4358 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
4359 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4360 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
4361 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4362 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
4363release:
4364 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00004365 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004366}
4367
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004368static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allaneb7700d2010-06-16 13:27:05 +00004369 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004370 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004371 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004372 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
4373 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00004374 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004375 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004376 /* led_on dependent on mac type */
4377 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07004378 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004379 .reset_hw = e1000_reset_hw_ich8lan,
4380 .init_hw = e1000_init_hw_ich8lan,
4381 .setup_link = e1000_setup_link_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00004382 .setup_physical_interface = e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004383 /* id_led_init dependent on mac type */
Bruce Allan57cde762012-02-22 09:02:58 +00004384 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan69e1e012012-04-14 03:28:50 +00004385 .rar_set = e1000e_rar_set_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004386};
4387
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004388static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004389 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004390 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004391 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07004392 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004393 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00004394 .read_reg = e1000e_read_phy_reg_igp,
4395 .release = e1000_release_swflag_ich8lan,
4396 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004397 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
4398 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004399 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004400};
4401
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004402static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004403 .acquire = e1000_acquire_nvm_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00004404 .read = e1000_read_nvm_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004405 .release = e1000_release_nvm_ich8lan,
Bruce Allane85e3632012-02-22 09:03:14 +00004406 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00004407 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004408 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004409 .validate = e1000_validate_nvm_checksum_ich8lan,
4410 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004411};
4412
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004413const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004414 .mac = e1000_ich8lan,
4415 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004416 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004417 | FLAG_HAS_CTRLEXT_ON_LOAD
4418 | FLAG_HAS_AMT
4419 | FLAG_HAS_FLASH
4420 | FLAG_APME_IN_WUC,
4421 .pba = 8,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004422 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004423 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004424 .mac_ops = &ich8_mac_ops,
4425 .phy_ops = &ich8_phy_ops,
4426 .nvm_ops = &ich8_nvm_ops,
4427};
4428
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004429const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004430 .mac = e1000_ich9lan,
4431 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004432 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004433 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07004434 | FLAG_HAS_CTRLEXT_ON_LOAD
4435 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07004436 | FLAG_HAS_FLASH
4437 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00004438 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004439 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004440 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004441 .mac_ops = &ich8_mac_ops,
4442 .phy_ops = &ich8_phy_ops,
4443 .nvm_ops = &ich8_nvm_ops,
4444};
4445
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004446const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07004447 .mac = e1000_ich10lan,
4448 .flags = FLAG_HAS_JUMBO_FRAMES
4449 | FLAG_IS_ICH
4450 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07004451 | FLAG_HAS_CTRLEXT_ON_LOAD
4452 | FLAG_HAS_AMT
Bruce Allanf4187b52008-08-26 18:36:50 -07004453 | FLAG_HAS_FLASH
4454 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00004455 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004456 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07004457 .get_variants = e1000_get_variants_ich8lan,
4458 .mac_ops = &ich8_mac_ops,
4459 .phy_ops = &ich8_phy_ops,
4460 .nvm_ops = &ich8_nvm_ops,
4461};
Bruce Allana4f58f52009-06-02 11:29:18 +00004462
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004463const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00004464 .mac = e1000_pchlan,
4465 .flags = FLAG_IS_ICH
4466 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00004467 | FLAG_HAS_CTRLEXT_ON_LOAD
4468 | FLAG_HAS_AMT
4469 | FLAG_HAS_FLASH
4470 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00004471 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00004472 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004473 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00004474 .pba = 26,
4475 .max_hw_frame_size = 4096,
4476 .get_variants = e1000_get_variants_ich8lan,
4477 .mac_ops = &ich8_mac_ops,
4478 .phy_ops = &ich8_phy_ops,
4479 .nvm_ops = &ich8_nvm_ops,
4480};
Bruce Alland3738bb2010-06-16 13:27:28 +00004481
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004482const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00004483 .mac = e1000_pch2lan,
4484 .flags = FLAG_IS_ICH
4485 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00004486 | FLAG_HAS_HW_TIMESTAMP
Bruce Alland3738bb2010-06-16 13:27:28 +00004487 | FLAG_HAS_CTRLEXT_ON_LOAD
4488 | FLAG_HAS_AMT
4489 | FLAG_HAS_FLASH
4490 | FLAG_HAS_JUMBO_FRAMES
4491 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00004492 .flags2 = FLAG2_HAS_PHY_STATS
4493 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00004494 .pba = 26,
Bruce Allanc3d2dbf2013-01-09 01:20:46 +00004495 .max_hw_frame_size = 9018,
Bruce Alland3738bb2010-06-16 13:27:28 +00004496 .get_variants = e1000_get_variants_ich8lan,
4497 .mac_ops = &ich8_mac_ops,
4498 .phy_ops = &ich8_phy_ops,
4499 .nvm_ops = &ich8_nvm_ops,
4500};
Bruce Allan2fbe4522012-04-19 03:21:47 +00004501
4502const struct e1000_info e1000_pch_lpt_info = {
4503 .mac = e1000_pch_lpt,
4504 .flags = FLAG_IS_ICH
4505 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00004506 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan2fbe4522012-04-19 03:21:47 +00004507 | FLAG_HAS_CTRLEXT_ON_LOAD
4508 | FLAG_HAS_AMT
4509 | FLAG_HAS_FLASH
4510 | FLAG_HAS_JUMBO_FRAMES
4511 | FLAG_APME_IN_WUC,
4512 .flags2 = FLAG2_HAS_PHY_STATS
4513 | FLAG2_HAS_EEE,
4514 .pba = 26,
Bruce Allaned1a4262013-01-04 09:51:36 +00004515 .max_hw_frame_size = 9018,
Bruce Allan2fbe4522012-04-19 03:21:47 +00004516 .get_variants = e1000_get_variants_ich8lan,
4517 .mac_ops = &ich8_mac_ops,
4518 .phy_ops = &ich8_phy_ops,
4519 .nvm_ops = &ich8_nvm_ops,
4520};