blob: b84bd99ef91076a96a553ecded04e0f7f5f55c93 [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
Tomi Valkeinen8dd24912012-10-10 10:26:45 +030021#include <linux/module.h>
Tomi Valkeinen58f255482011-11-04 09:48:54 +020022#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/jiffies.h>
25
26#include <video/omapdss.h>
27
28#include "dss.h"
29#include "dss_features.h"
Tomi Valkeinenbb3981342012-10-24 12:39:53 +030030#include "dispc-compat.h"
Tomi Valkeinen58f255482011-11-04 09:48:54 +020031
32/*
33 * We have 4 levels of cache for the dispc settings. First two are in SW and
34 * the latter two in HW.
35 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020036 * set_info()
37 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020039 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020040 * +--------------------+
41 * v
42 * apply()
43 * v
44 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020045 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020046 * +--------------------+
47 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020048 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020049 * v
50 * +--------------------+
51 * | shadow registers |
52 * +--------------------+
53 * v
54 * VFP or lcd/digit_enable
55 * v
56 * +--------------------+
57 * | registers |
58 * +--------------------+
59 */
60
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020061struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020062
63 bool user_info_dirty;
64 struct omap_overlay_info user_info;
65
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020066 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020067 struct omap_overlay_info info;
68
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020069 bool shadow_info_dirty;
70
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020071 bool extra_info_dirty;
72 bool shadow_extra_info_dirty;
73
74 bool enabled;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020075 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020076
77 /*
78 * True if overlay is to be enabled. Used to check and calculate configs
79 * for the overlay before it is enabled in the HW.
80 */
81 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020082};
83
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020084struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020085
86 bool user_info_dirty;
87 struct omap_overlay_manager_info user_info;
88
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020089 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020090 struct omap_overlay_manager_info info;
91
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020092 bool shadow_info_dirty;
93
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020094 /* If true, GO bit is up and shadow registers cannot be written.
95 * Never true for manual update displays */
96 bool busy;
97
Tomi Valkeinen34861372011-11-18 15:43:29 +020098 /* If true, dispc output is enabled */
99 bool updating;
100
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200101 /* If true, a display is enabled using this manager */
102 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530103
104 bool extra_info_dirty;
105 bool shadow_extra_info_dirty;
106
107 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530108 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen15502022012-10-10 13:59:07 +0300109
110 void (*framedone_handler)(void *);
111 void *framedone_handler_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200112};
113
114static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200115 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200116 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200117
118 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200119} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200120
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200121/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200123/* lock for blocking functions */
124static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200125static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200126
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200127static void dss_register_vsync_isr(void);
128
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200129static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
130{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200131 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200132}
133
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200134static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
135{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200136 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200137}
138
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300139static void apply_init_priv(void)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200140{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200141 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530142 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200143 int i;
144
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200145 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200146
147 for (i = 0; i < num_ovls; ++i) {
148 struct ovl_priv_data *op;
149
150 op = &dss_data.ovl_priv_data_array[i];
151
152 op->info.global_alpha = 255;
153
154 switch (i) {
155 case 0:
156 op->info.zorder = 0;
157 break;
158 case 1:
159 op->info.zorder =
160 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
161 break;
162 case 2:
163 op->info.zorder =
164 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
165 break;
166 case 3:
167 op->info.zorder =
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
169 break;
170 }
171
172 op->user_info = op->info;
173 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530174
175 /*
176 * Initialize some of the lcd_config fields for TV manager, this lets
177 * us prevent checking if the manager is LCD or TV at some places
178 */
179 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
180
181 mp->lcd_config.video_port_width = 24;
182 mp->lcd_config.clock_info.lck_div = 1;
183 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200184}
185
Archit Taneja75bac5d2012-05-24 15:08:54 +0530186/*
187 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
188 * manager is always auto update, stallmode field for TV manager is false by
189 * default
190 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200191static bool ovl_manual_update(struct omap_overlay *ovl)
192{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530193 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
194
195 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200196}
197
198static bool mgr_manual_update(struct omap_overlay_manager *mgr)
199{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530200 struct mgr_priv_data *mp = get_mgr_priv(mgr);
201
202 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200203}
204
Tomi Valkeinen39518352011-11-17 17:35:28 +0200205static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530206 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200207{
208 struct omap_overlay_info *oi;
209 struct omap_overlay_manager_info *mi;
210 struct omap_overlay *ovl;
211 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
212 struct ovl_priv_data *op;
213 struct mgr_priv_data *mp;
214
215 mp = get_mgr_priv(mgr);
216
Archit Taneja5dd747e2012-05-08 18:19:15 +0530217 if (!mp->enabled)
218 return 0;
219
Tomi Valkeinen39518352011-11-17 17:35:28 +0200220 if (applying && mp->user_info_dirty)
221 mi = &mp->user_info;
222 else
223 mi = &mp->info;
224
225 /* collect the infos to be tested into the array */
226 list_for_each_entry(ovl, &mgr->overlays, list) {
227 op = get_ovl_priv(ovl);
228
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200229 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200230 oi = NULL;
231 else if (applying && op->user_info_dirty)
232 oi = &op->user_info;
233 else
234 oi = &op->info;
235
236 ois[ovl->id] = oi;
237 }
238
Archit Taneja6e543592012-05-23 17:01:35 +0530239 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200240}
241
242/*
243 * check manager and overlay settings using overlay_info from data->info
244 */
Archit Taneja228b2132012-04-27 01:22:28 +0530245static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200246{
Archit Taneja228b2132012-04-27 01:22:28 +0530247 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200248}
249
250/*
251 * check manager and overlay settings using overlay_info from ovl->info if
252 * dirty and from data->info otherwise
253 */
Archit Taneja228b2132012-04-27 01:22:28 +0530254static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200255{
Archit Taneja228b2132012-04-27 01:22:28 +0530256 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200257}
258
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200259static bool need_isr(void)
260{
261 const int num_mgrs = dss_feat_get_num_mgrs();
262 int i;
263
264 for (i = 0; i < num_mgrs; ++i) {
265 struct omap_overlay_manager *mgr;
266 struct mgr_priv_data *mp;
267 struct omap_overlay *ovl;
268
269 mgr = omap_dss_get_overlay_manager(i);
270 mp = get_mgr_priv(mgr);
271
272 if (!mp->enabled)
273 continue;
274
Tomi Valkeinen34861372011-11-18 15:43:29 +0200275 if (mgr_manual_update(mgr)) {
276 /* to catch FRAMEDONE */
277 if (mp->updating)
278 return true;
279 } else {
280 /* to catch GO bit going down */
281 if (mp->busy)
282 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200283
284 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200285 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200286 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200287
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200288 /* to set GO bit */
289 if (mp->shadow_info_dirty)
290 return true;
291
Archit Taneja45324a22012-04-26 19:31:22 +0530292 /*
293 * NOTE: we don't check extra_info flags for disabled
294 * managers, once the manager is enabled, the extra_info
295 * related manager changes will be taken in by HW.
296 */
297
298 /* to write new values to registers */
299 if (mp->extra_info_dirty)
300 return true;
301
302 /* to set GO bit */
303 if (mp->shadow_extra_info_dirty)
304 return true;
305
Tomi Valkeinen34861372011-11-18 15:43:29 +0200306 list_for_each_entry(ovl, &mgr->overlays, list) {
307 struct ovl_priv_data *op;
308
309 op = get_ovl_priv(ovl);
310
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200311 /*
312 * NOTE: we check extra_info flags even for
313 * disabled overlays, as extra_infos need to be
314 * always written.
315 */
316
317 /* to write new values to registers */
318 if (op->extra_info_dirty)
319 return true;
320
321 /* to set GO bit */
322 if (op->shadow_extra_info_dirty)
323 return true;
324
Tomi Valkeinen34861372011-11-18 15:43:29 +0200325 if (!op->enabled)
326 continue;
327
328 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200329 if (op->info_dirty)
330 return true;
331
332 /* to set GO bit */
333 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200334 return true;
335 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200336 }
337 }
338
339 return false;
340}
341
342static bool need_go(struct omap_overlay_manager *mgr)
343{
344 struct omap_overlay *ovl;
345 struct mgr_priv_data *mp;
346 struct ovl_priv_data *op;
347
348 mp = get_mgr_priv(mgr);
349
Archit Taneja45324a22012-04-26 19:31:22 +0530350 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200351 return true;
352
353 list_for_each_entry(ovl, &mgr->overlays, list) {
354 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200355 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200356 return true;
357 }
358
359 return false;
360}
361
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200362/* returns true if an extra_info field is currently being updated */
363static bool extra_info_update_ongoing(void)
364{
Archit Taneja45324a22012-04-26 19:31:22 +0530365 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200366 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200367
Archit Taneja45324a22012-04-26 19:31:22 +0530368 for (i = 0; i < num_mgrs; ++i) {
369 struct omap_overlay_manager *mgr;
370 struct omap_overlay *ovl;
371 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200372
Archit Taneja45324a22012-04-26 19:31:22 +0530373 mgr = omap_dss_get_overlay_manager(i);
374 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200375
376 if (!mp->enabled)
377 continue;
378
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200379 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200380 continue;
381
Archit Taneja45324a22012-04-26 19:31:22 +0530382 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200383 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530384
385 list_for_each_entry(ovl, &mgr->overlays, list) {
386 struct ovl_priv_data *op = get_ovl_priv(ovl);
387
388 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
389 return true;
390 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200391 }
392
393 return false;
394}
395
396/* wait until no extra_info updates are pending */
397static void wait_pending_extra_info_updates(void)
398{
399 bool updating;
400 unsigned long flags;
401 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200402 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200403
404 spin_lock_irqsave(&data_lock, flags);
405
406 updating = extra_info_update_ongoing();
407
408 if (!updating) {
409 spin_unlock_irqrestore(&data_lock, flags);
410 return;
411 }
412
413 init_completion(&extra_updated_completion);
414
415 spin_unlock_irqrestore(&data_lock, flags);
416
417 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200418 r = wait_for_completion_timeout(&extra_updated_completion, t);
419 if (r == 0)
420 DSSWARN("timeout in wait_pending_extra_info_updates\n");
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200421}
422
Tomi Valkeinene7243662013-04-23 15:23:42 +0300423static struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300424{
425 return mgr->output ? mgr->output->device : NULL;
426}
427
Tomi Valkeinene7243662013-04-23 15:23:42 +0300428static struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
429{
430 return ovl->manager ? dss_mgr_get_device(ovl->manager) : NULL;
431}
432
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300433static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
434{
435 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300436 u32 irq;
437 int r;
438
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200439 if (mgr->output == NULL)
440 return -ENODEV;
441
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300442 r = dispc_runtime_get();
443 if (r)
444 return r;
445
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200446 switch (mgr->output->id) {
447 case OMAP_DSS_OUTPUT_VENC:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300448 irq = DISPC_IRQ_EVSYNC_ODD;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200449 break;
450 case OMAP_DSS_OUTPUT_HDMI:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300451 irq = DISPC_IRQ_EVSYNC_EVEN;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200452 break;
453 default:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300454 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200455 break;
456 }
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300457
458 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
459
460 dispc_runtime_put();
461
462 return r;
463}
464
465static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200466{
467 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530468 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200469 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530470 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200471 int r;
472 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200473
Archit Tanejafc22a842012-06-26 15:36:55 +0530474 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200475
Archit Tanejafc22a842012-06-26 15:36:55 +0530476 if (mgr_manual_update(mgr)) {
477 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200478 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530479 }
480
481 if (!mp->enabled) {
482 spin_unlock_irqrestore(&data_lock, flags);
483 return 0;
484 }
485
486 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200487
Lajos Molnar21e56f72012-02-22 12:23:16 +0530488 r = dispc_runtime_get();
489 if (r)
490 return r;
491
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200492 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200493
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200494 i = 0;
495 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200496 bool shadow_dirty, dirty;
497
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200498 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200499 dirty = mp->info_dirty;
500 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200501 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200502
503 if (!dirty && !shadow_dirty) {
504 r = 0;
505 break;
506 }
507
508 /* 4 iterations is the worst case:
509 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
510 * 2 - first VSYNC, dirty = true
511 * 3 - dirty = false, shadow_dirty = true
512 * 4 - shadow_dirty = false */
513 if (i++ == 3) {
514 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
515 mgr->id);
516 r = 0;
517 break;
518 }
519
520 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
521 if (r == -ERESTARTSYS)
522 break;
523
524 if (r) {
525 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
526 break;
527 }
528 }
529
Lajos Molnar21e56f72012-02-22 12:23:16 +0530530 dispc_runtime_put();
531
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200532 return r;
533}
534
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300535static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200536{
537 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200538 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530539 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200540 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530541 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200542 int r;
543 int i;
544
545 if (!ovl->manager)
546 return 0;
547
Archit Tanejafc22a842012-06-26 15:36:55 +0530548 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200549
Archit Tanejafc22a842012-06-26 15:36:55 +0530550 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200551
Archit Tanejafc22a842012-06-26 15:36:55 +0530552 if (ovl_manual_update(ovl)) {
553 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200554 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530555 }
556
557 if (!mp->enabled) {
558 spin_unlock_irqrestore(&data_lock, flags);
559 return 0;
560 }
561
562 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200563
Lajos Molnar21e56f72012-02-22 12:23:16 +0530564 r = dispc_runtime_get();
565 if (r)
566 return r;
567
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200568 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200569
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200570 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200571 i = 0;
572 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200573 bool shadow_dirty, dirty;
574
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200575 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200576 dirty = op->info_dirty;
577 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200578 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200579
580 if (!dirty && !shadow_dirty) {
581 r = 0;
582 break;
583 }
584
585 /* 4 iterations is the worst case:
586 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
587 * 2 - first VSYNC, dirty = true
588 * 3 - dirty = false, shadow_dirty = true
589 * 4 - shadow_dirty = false */
590 if (i++ == 3) {
591 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
592 ovl->id);
593 r = 0;
594 break;
595 }
596
597 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
598 if (r == -ERESTARTSYS)
599 break;
600
601 if (r) {
602 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
603 break;
604 }
605 }
606
Lajos Molnar21e56f72012-02-22 12:23:16 +0530607 dispc_runtime_put();
608
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200609 return r;
610}
611
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200612static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200613{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200614 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200615 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530616 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200617 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200618 int r;
619
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530620 DSSDBG("writing ovl %d regs", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200621
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200622 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200623 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200624
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200625 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200626
Archit Taneja81ab95b2012-05-08 15:53:20 +0530627 mp = get_mgr_priv(ovl->manager);
628
Archit Taneja6c6f5102012-06-25 14:58:48 +0530629 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200630
Archit Taneja8ba85302012-09-26 17:00:37 +0530631 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200632 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200633 /*
634 * We can't do much here, as this function can be called from
635 * vsync interrupt.
636 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200637 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200638
639 /* This will leave fifo configurations in a nonoptimal state */
640 op->enabled = false;
641 dispc_ovl_enable(ovl->id, false);
642 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200643 }
644
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200645 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200646 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200647 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200648}
649
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200650static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
651{
652 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200653 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200654
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530655 DSSDBG("writing ovl %d regs extra", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200656
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200657 if (!op->extra_info_dirty)
658 return;
659
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200660 /* note: write also when op->enabled == false, so that the ovl gets
661 * disabled */
662
663 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200664 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200665
Tomi Valkeinen34861372011-11-18 15:43:29 +0200666 mp = get_mgr_priv(ovl->manager);
667
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200668 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200669 if (mp->updating)
670 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200671}
672
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200673static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200674{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200675 struct mgr_priv_data *mp = get_mgr_priv(mgr);
676 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200677
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530678 DSSDBG("writing mgr %d regs", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200679
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200680 if (!mp->enabled)
681 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200682
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200683 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200684
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200685 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200686 list_for_each_entry(ovl, &mgr->overlays, list) {
687 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200688 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200689 }
690
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200691 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200692 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200693
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200694 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200695 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200696 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200697 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200698}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200699
Archit Taneja45324a22012-04-26 19:31:22 +0530700static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
701{
702 struct mgr_priv_data *mp = get_mgr_priv(mgr);
703
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530704 DSSDBG("writing mgr %d regs extra", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530705
706 if (!mp->extra_info_dirty)
707 return;
708
709 dispc_mgr_set_timings(mgr->id, &mp->timings);
710
Archit Tanejaf476ae92012-06-29 14:37:03 +0530711 /* lcd_config parameters */
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300712 if (dss_mgr_is_lcd(mgr->id))
713 dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530714
Archit Taneja45324a22012-04-26 19:31:22 +0530715 mp->extra_info_dirty = false;
716 if (mp->updating)
717 mp->shadow_extra_info_dirty = true;
718}
719
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200720static void dss_write_regs(void)
721{
722 const int num_mgrs = omap_dss_get_num_overlay_managers();
723 int i;
724
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200725 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200726 struct omap_overlay_manager *mgr;
727 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200728 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200729
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200730 mgr = omap_dss_get_overlay_manager(i);
731 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200732
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200733 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200734 continue;
735
Archit Taneja228b2132012-04-27 01:22:28 +0530736 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200737 if (r) {
738 DSSERR("cannot write registers for manager %s: "
739 "illegal configuration\n", mgr->name);
740 continue;
741 }
742
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200743 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530744 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200745 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200746}
747
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200748static void dss_set_go_bits(void)
749{
750 const int num_mgrs = omap_dss_get_num_overlay_managers();
751 int i;
752
753 for (i = 0; i < num_mgrs; ++i) {
754 struct omap_overlay_manager *mgr;
755 struct mgr_priv_data *mp;
756
757 mgr = omap_dss_get_overlay_manager(i);
758 mp = get_mgr_priv(mgr);
759
760 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
761 continue;
762
763 if (!need_go(mgr))
764 continue;
765
766 mp->busy = true;
767
768 if (!dss_data.irq_enabled && need_isr())
769 dss_register_vsync_isr();
770
771 dispc_mgr_go(mgr->id);
772 }
773
774}
775
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200776static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
777{
778 struct omap_overlay *ovl;
779 struct mgr_priv_data *mp;
780 struct ovl_priv_data *op;
781
782 mp = get_mgr_priv(mgr);
783 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530784 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200785
786 list_for_each_entry(ovl, &mgr->overlays, list) {
787 op = get_ovl_priv(ovl);
788 op->shadow_info_dirty = false;
789 op->shadow_extra_info_dirty = false;
790 }
791}
792
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300793static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200794{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200795 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200796 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200797 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200798
799 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200800
Tomi Valkeinen34861372011-11-18 15:43:29 +0200801 WARN_ON(mp->updating);
802
Archit Taneja228b2132012-04-27 01:22:28 +0530803 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200804 if (r) {
805 DSSERR("cannot start manual update: illegal configuration\n");
806 spin_unlock_irqrestore(&data_lock, flags);
807 return;
808 }
809
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200810 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530811 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200812
Tomi Valkeinen34861372011-11-18 15:43:29 +0200813 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200814
Tomi Valkeinen34861372011-11-18 15:43:29 +0200815 if (!dss_data.irq_enabled && need_isr())
816 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200817
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +0300818 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200819
820 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200821}
822
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200823static void dss_apply_irq_handler(void *data, u32 mask);
824
825static void dss_register_vsync_isr(void)
826{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200827 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200828 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200829 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200830
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200831 mask = 0;
832 for (i = 0; i < num_mgrs; ++i)
833 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200834
Tomi Valkeinen34861372011-11-18 15:43:29 +0200835 for (i = 0; i < num_mgrs; ++i)
836 mask |= dispc_mgr_get_framedone_irq(i);
837
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200838 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
839 WARN_ON(r);
840
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200841 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200842}
843
844static void dss_unregister_vsync_isr(void)
845{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200846 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200847 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200848 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200849
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200850 mask = 0;
851 for (i = 0; i < num_mgrs; ++i)
852 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200853
Tomi Valkeinen34861372011-11-18 15:43:29 +0200854 for (i = 0; i < num_mgrs; ++i)
855 mask |= dispc_mgr_get_framedone_irq(i);
856
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200857 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
858 WARN_ON(r);
859
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200860 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200861}
862
Tomi Valkeinen76098932011-11-16 12:03:22 +0200863static void dss_apply_irq_handler(void *data, u32 mask)
864{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200865 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200866 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200867 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200868
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200869 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200870
Tomi Valkeinen76098932011-11-16 12:03:22 +0200871 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200872 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200873 struct omap_overlay_manager *mgr;
874 struct mgr_priv_data *mp;
875
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200876 mgr = omap_dss_get_overlay_manager(i);
877 mp = get_mgr_priv(mgr);
878
Tomi Valkeinen76098932011-11-16 12:03:22 +0200879 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200880 continue;
881
Tomi Valkeinen76098932011-11-16 12:03:22 +0200882 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200883
Tomi Valkeinen76098932011-11-16 12:03:22 +0200884 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200885 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200886 mp->busy = dispc_mgr_go_busy(i);
887
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200888 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200889 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200890 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200891 }
892
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200893 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200894 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200895
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200896 extra_updating = extra_info_update_ongoing();
897 if (!extra_updating)
898 complete_all(&extra_updated_completion);
899
Tomi Valkeinen15502022012-10-10 13:59:07 +0300900 /* call framedone handlers for manual update displays */
901 for (i = 0; i < num_mgrs; i++) {
902 struct omap_overlay_manager *mgr;
903 struct mgr_priv_data *mp;
904
905 mgr = omap_dss_get_overlay_manager(i);
906 mp = get_mgr_priv(mgr);
907
908 if (!mgr_manual_update(mgr) || !mp->framedone_handler)
909 continue;
910
911 if (mask & dispc_mgr_get_framedone_irq(i))
912 mp->framedone_handler(mp->framedone_handler_data);
913 }
914
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200915 if (!need_isr())
916 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200917
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200918 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200919}
920
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200921static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200922{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200923 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200924
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200925 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200926
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200927 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200928 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200929
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200930 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200931 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200932 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200933}
934
935static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
936{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200937 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200938
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200939 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200940
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200941 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200942 return;
943
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200944 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200945 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200946 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200947}
948
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300949static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200950{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200951 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200952 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200953 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200954
955 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
956
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200957 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200958
Archit Taneja228b2132012-04-27 01:22:28 +0530959 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200960 if (r) {
961 spin_unlock_irqrestore(&data_lock, flags);
962 DSSERR("failed to apply settings: illegal configuration.\n");
963 return r;
964 }
965
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200966 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200967 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200968 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200969
970 /* Configure manager */
971 omap_dss_mgr_apply_mgr(mgr);
972
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200973 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200974 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200975
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200976 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200977
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200978 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200979}
980
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200981static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
982{
983 struct ovl_priv_data *op;
984
985 op = get_ovl_priv(ovl);
986
987 if (op->enabled == enable)
988 return;
989
990 op->enabled = enable;
991 op->extra_info_dirty = true;
992}
993
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200994static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
995 u32 fifo_low, u32 fifo_high)
996{
997 struct ovl_priv_data *op = get_ovl_priv(ovl);
998
999 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
1000 return;
1001
1002 op->fifo_low = fifo_low;
1003 op->fifo_high = fifo_high;
1004 op->extra_info_dirty = true;
1005}
1006
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001007static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001008{
1009 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001010 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001011 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001012
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001013 if (!op->enabled && !op->enabling)
1014 return;
1015
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001016 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001017 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001018
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001019 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001020}
1021
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001022static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001023{
1024 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001025 struct mgr_priv_data *mp;
1026
1027 mp = get_mgr_priv(mgr);
1028
1029 if (!mp->enabled)
1030 return;
1031
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001032 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001033 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001034}
1035
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001036static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001037{
1038 const int num_mgrs = omap_dss_get_num_overlay_managers();
1039 struct omap_overlay_manager *mgr;
1040 int i;
1041
1042 for (i = 0; i < num_mgrs; ++i) {
1043 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001044 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001045 }
1046}
1047
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001048static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001049{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001050 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1051 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001052 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001053
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001054 mutex_lock(&apply_lock);
1055
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001056 if (mp->enabled)
1057 goto out;
1058
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001059 spin_lock_irqsave(&data_lock, flags);
1060
1061 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001062
Archit Taneja228b2132012-04-27 01:22:28 +05301063 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001064 if (r) {
1065 DSSERR("failed to enable manager %d: check_settings failed\n",
1066 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001067 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001068 }
1069
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001070 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001071
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001072 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001073 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001074
Tomi Valkeinen34861372011-11-18 15:43:29 +02001075 if (!mgr_manual_update(mgr))
1076 mp->updating = true;
1077
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001078 if (!dss_data.irq_enabled && need_isr())
1079 dss_register_vsync_isr();
1080
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001081 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001082
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001083 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001084 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001085
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001086out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001087 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001088
1089 return 0;
1090
1091err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001092 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001093 spin_unlock_irqrestore(&data_lock, flags);
1094 mutex_unlock(&apply_lock);
1095 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001096}
1097
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001098static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001099{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001100 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1101 unsigned long flags;
1102
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001103 mutex_lock(&apply_lock);
1104
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001105 if (!mp->enabled)
1106 goto out;
1107
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001108 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001109 dispc_mgr_disable_sync(mgr->id);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001110
1111 spin_lock_irqsave(&data_lock, flags);
1112
Tomi Valkeinen34861372011-11-18 15:43:29 +02001113 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001114 mp->enabled = false;
1115
1116 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001117
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001118out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001119 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001120}
1121
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001122static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001123 struct omap_overlay_manager_info *info)
1124{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001125 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001126 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001127 int r;
1128
1129 r = dss_mgr_simple_check(mgr, info);
1130 if (r)
1131 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001132
1133 spin_lock_irqsave(&data_lock, flags);
1134
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001135 mp->user_info = *info;
1136 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001137
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001138 spin_unlock_irqrestore(&data_lock, flags);
1139
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001140 return 0;
1141}
1142
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001143static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001144 struct omap_overlay_manager_info *info)
1145{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001146 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001147 unsigned long flags;
1148
1149 spin_lock_irqsave(&data_lock, flags);
1150
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001151 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001152
1153 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001154}
1155
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001156static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
Archit Taneja97f01b32012-09-26 16:42:39 +05301157 struct omap_dss_output *output)
1158{
1159 int r;
1160
1161 mutex_lock(&apply_lock);
1162
1163 if (mgr->output) {
1164 DSSERR("manager %s is already connected to an output\n",
1165 mgr->name);
1166 r = -EINVAL;
1167 goto err;
1168 }
1169
1170 if ((mgr->supported_outputs & output->id) == 0) {
1171 DSSERR("output does not support manager %s\n",
1172 mgr->name);
1173 r = -EINVAL;
1174 goto err;
1175 }
1176
1177 output->manager = mgr;
1178 mgr->output = output;
1179
1180 mutex_unlock(&apply_lock);
1181
1182 return 0;
1183err:
1184 mutex_unlock(&apply_lock);
1185 return r;
1186}
1187
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001188static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
Archit Taneja97f01b32012-09-26 16:42:39 +05301189{
1190 int r;
1191 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1192 unsigned long flags;
1193
1194 mutex_lock(&apply_lock);
1195
1196 if (!mgr->output) {
1197 DSSERR("failed to unset output, output not set\n");
1198 r = -EINVAL;
1199 goto err;
1200 }
1201
1202 spin_lock_irqsave(&data_lock, flags);
1203
1204 if (mp->enabled) {
1205 DSSERR("output can't be unset when manager is enabled\n");
1206 r = -EINVAL;
1207 goto err1;
1208 }
1209
1210 spin_unlock_irqrestore(&data_lock, flags);
1211
1212 mgr->output->manager = NULL;
1213 mgr->output = NULL;
1214
1215 mutex_unlock(&apply_lock);
1216
1217 return 0;
1218err1:
1219 spin_unlock_irqrestore(&data_lock, flags);
1220err:
1221 mutex_unlock(&apply_lock);
1222
1223 return r;
1224}
1225
Archit Taneja45324a22012-04-26 19:31:22 +05301226static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301227 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301228{
1229 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1230
1231 mp->timings = *timings;
1232 mp->extra_info_dirty = true;
1233}
1234
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001235static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301236 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301237{
1238 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001239 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301240
1241 spin_lock_irqsave(&data_lock, flags);
1242
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001243 if (mp->updating) {
1244 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1245 mgr->name);
1246 goto out;
1247 }
1248
Archit Taneja45324a22012-04-26 19:31:22 +05301249 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001250out:
Archit Taneja45324a22012-04-26 19:31:22 +05301251 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301252}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001253
Archit Tanejaf476ae92012-06-29 14:37:03 +05301254static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1255 const struct dss_lcd_mgr_config *config)
1256{
1257 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1258
1259 mp->lcd_config = *config;
1260 mp->extra_info_dirty = true;
1261}
1262
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001263static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
Archit Tanejaf476ae92012-06-29 14:37:03 +05301264 const struct dss_lcd_mgr_config *config)
1265{
1266 unsigned long flags;
1267 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1268
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001269 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301270
1271 if (mp->enabled) {
1272 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1273 mgr->name);
1274 goto out;
1275 }
1276
Archit Tanejaf476ae92012-06-29 14:37:03 +05301277 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301278out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001279 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301280}
1281
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001282static int dss_ovl_set_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001283 struct omap_overlay_info *info)
1284{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001285 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001286 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001287 int r;
1288
1289 r = dss_ovl_simple_check(ovl, info);
1290 if (r)
1291 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001292
1293 spin_lock_irqsave(&data_lock, flags);
1294
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001295 op->user_info = *info;
1296 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001297
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001298 spin_unlock_irqrestore(&data_lock, flags);
1299
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001300 return 0;
1301}
1302
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001303static void dss_ovl_get_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001304 struct omap_overlay_info *info)
1305{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001306 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001307 unsigned long flags;
1308
1309 spin_lock_irqsave(&data_lock, flags);
1310
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001311 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001312
1313 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001314}
1315
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001316static int dss_ovl_set_manager(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001317 struct omap_overlay_manager *mgr)
1318{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001319 struct ovl_priv_data *op = get_ovl_priv(ovl);
1320 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001321 int r;
1322
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001323 if (!mgr)
1324 return -EINVAL;
1325
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001326 mutex_lock(&apply_lock);
1327
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001328 if (ovl->manager) {
1329 DSSERR("overlay '%s' already has a manager '%s'\n",
1330 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001331 r = -EINVAL;
1332 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001333 }
1334
Archit Taneja02b5ff12012-11-07 14:47:22 +05301335 r = dispc_runtime_get();
1336 if (r)
1337 goto err;
1338
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001339 spin_lock_irqsave(&data_lock, flags);
1340
1341 if (op->enabled) {
1342 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001343 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001344 r = -EINVAL;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301345 goto err1;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001346 }
1347
Archit Taneja02b5ff12012-11-07 14:47:22 +05301348 dispc_ovl_set_channel_out(ovl->id, mgr->id);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001349
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001350 ovl->manager = mgr;
1351 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001352
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001353 spin_unlock_irqrestore(&data_lock, flags);
1354
Archit Taneja02b5ff12012-11-07 14:47:22 +05301355 dispc_runtime_put();
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001356
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001357 mutex_unlock(&apply_lock);
1358
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001359 return 0;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301360
1361err1:
1362 dispc_runtime_put();
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001363err:
1364 mutex_unlock(&apply_lock);
1365 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001366}
1367
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001368static int dss_ovl_unset_manager(struct omap_overlay *ovl)
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001369{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001370 struct ovl_priv_data *op = get_ovl_priv(ovl);
1371 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001372 int r;
1373
1374 mutex_lock(&apply_lock);
1375
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001376 if (!ovl->manager) {
1377 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001378 r = -EINVAL;
1379 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001380 }
1381
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001382 spin_lock_irqsave(&data_lock, flags);
1383
1384 if (op->enabled) {
1385 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001386 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001387 r = -EINVAL;
1388 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001389 }
1390
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001391 spin_unlock_irqrestore(&data_lock, flags);
1392
1393 /* wait for pending extra_info updates to ensure the ovl is disabled */
1394 wait_pending_extra_info_updates();
1395
Archit Taneja02b5ff12012-11-07 14:47:22 +05301396 /*
1397 * For a manual update display, there is no guarantee that the overlay
1398 * is really disabled in HW, we may need an extra update from this
1399 * manager before the configurations can go in. Return an error if the
1400 * overlay needed an update from the manager.
1401 *
1402 * TODO: Instead of returning an error, try to do a dummy manager update
1403 * here to disable the overlay in hardware. Use the *GATED fields in
1404 * the DISPC_CONFIG registers to do a dummy update.
1405 */
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001406 spin_lock_irqsave(&data_lock, flags);
1407
Archit Taneja02b5ff12012-11-07 14:47:22 +05301408 if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1409 spin_unlock_irqrestore(&data_lock, flags);
1410 DSSERR("need an update to change the manager\n");
1411 r = -EINVAL;
1412 goto err;
1413 }
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001414
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001415 ovl->manager = NULL;
1416 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001417
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001418 spin_unlock_irqrestore(&data_lock, flags);
1419
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001420 mutex_unlock(&apply_lock);
1421
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001422 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001423err:
1424 mutex_unlock(&apply_lock);
1425 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001426}
1427
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001428static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001429{
1430 struct ovl_priv_data *op = get_ovl_priv(ovl);
1431 unsigned long flags;
1432 bool e;
1433
1434 spin_lock_irqsave(&data_lock, flags);
1435
1436 e = op->enabled;
1437
1438 spin_unlock_irqrestore(&data_lock, flags);
1439
1440 return e;
1441}
1442
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001443static int dss_ovl_enable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001444{
1445 struct ovl_priv_data *op = get_ovl_priv(ovl);
1446 unsigned long flags;
1447 int r;
1448
1449 mutex_lock(&apply_lock);
1450
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001451 if (op->enabled) {
1452 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001453 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001454 }
1455
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301456 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001457 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001458 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001459 }
1460
1461 spin_lock_irqsave(&data_lock, flags);
1462
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001463 op->enabling = true;
1464
Archit Taneja228b2132012-04-27 01:22:28 +05301465 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001466 if (r) {
1467 DSSERR("failed to enable overlay %d: check_settings failed\n",
1468 ovl->id);
1469 goto err2;
1470 }
1471
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001472 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001473
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001474 op->enabling = false;
1475 dss_apply_ovl_enable(ovl, true);
1476
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001477 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001478 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001479
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001480 spin_unlock_irqrestore(&data_lock, flags);
1481
1482 mutex_unlock(&apply_lock);
1483
1484 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001485err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001486 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001487 spin_unlock_irqrestore(&data_lock, flags);
1488err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001489 mutex_unlock(&apply_lock);
1490 return r;
1491}
1492
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001493static int dss_ovl_disable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001494{
1495 struct ovl_priv_data *op = get_ovl_priv(ovl);
1496 unsigned long flags;
1497 int r;
1498
1499 mutex_lock(&apply_lock);
1500
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001501 if (!op->enabled) {
1502 r = 0;
1503 goto err;
1504 }
1505
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301506 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001507 r = -EINVAL;
1508 goto err;
1509 }
1510
1511 spin_lock_irqsave(&data_lock, flags);
1512
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001513 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001514 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001515 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001516
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001517 spin_unlock_irqrestore(&data_lock, flags);
1518
1519 mutex_unlock(&apply_lock);
1520
1521 return 0;
1522
1523err:
1524 mutex_unlock(&apply_lock);
1525 return r;
1526}
1527
Tomi Valkeinen15502022012-10-10 13:59:07 +03001528static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
1529 void (*handler)(void *), void *data)
1530{
1531 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1532
1533 if (mp->framedone_handler)
1534 return -EBUSY;
1535
1536 mp->framedone_handler = handler;
1537 mp->framedone_handler_data = data;
1538
1539 return 0;
1540}
1541
1542static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
1543 void (*handler)(void *), void *data)
1544{
1545 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1546
1547 WARN_ON(mp->framedone_handler != handler ||
1548 mp->framedone_handler_data != data);
1549
1550 mp->framedone_handler = NULL;
1551 mp->framedone_handler_data = NULL;
1552}
1553
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001554static const struct dss_mgr_ops apply_mgr_ops = {
1555 .start_update = dss_mgr_start_update_compat,
1556 .enable = dss_mgr_enable_compat,
1557 .disable = dss_mgr_disable_compat,
1558 .set_timings = dss_mgr_set_timings_compat,
1559 .set_lcd_config = dss_mgr_set_lcd_config_compat,
Tomi Valkeinen15502022012-10-10 13:59:07 +03001560 .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
1561 .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001562};
1563
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001564static int compat_refcnt;
1565static DEFINE_MUTEX(compat_init_lock);
1566
1567int omapdss_compat_init(void)
1568{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001569 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001570 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001571 int i, r;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001572
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001573 mutex_lock(&compat_init_lock);
1574
1575 if (compat_refcnt++ > 0)
1576 goto out;
1577
1578 apply_init_priv();
1579
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001580 dss_init_overlay_managers(pdev);
1581 dss_init_overlays(pdev);
1582
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001583 for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1584 struct omap_overlay_manager *mgr;
1585
1586 mgr = omap_dss_get_overlay_manager(i);
1587
1588 mgr->set_output = &dss_mgr_set_output;
1589 mgr->unset_output = &dss_mgr_unset_output;
1590 mgr->apply = &omap_dss_mgr_apply;
1591 mgr->set_manager_info = &dss_mgr_set_info;
1592 mgr->get_manager_info = &dss_mgr_get_info;
1593 mgr->wait_for_go = &dss_mgr_wait_for_go;
1594 mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1595 mgr->get_device = &dss_mgr_get_device;
1596 }
1597
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001598 for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1599 struct omap_overlay *ovl = omap_dss_get_overlay(i);
1600
1601 ovl->is_enabled = &dss_ovl_is_enabled;
1602 ovl->enable = &dss_ovl_enable;
1603 ovl->disable = &dss_ovl_disable;
1604 ovl->set_manager = &dss_ovl_set_manager;
1605 ovl->unset_manager = &dss_ovl_unset_manager;
1606 ovl->set_overlay_info = &dss_ovl_set_info;
1607 ovl->get_overlay_info = &dss_ovl_get_info;
1608 ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1609 ovl->get_device = &dss_ovl_get_device;
1610 }
1611
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001612 r = dss_install_mgr_ops(&apply_mgr_ops);
1613 if (r)
1614 goto err_mgr_ops;
1615
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001616 for_each_dss_dev(dssdev) {
1617 r = display_init_sysfs(pdev, dssdev);
1618 /* XXX uninit sysfs files on error */
1619 if (r)
1620 goto err_disp_sysfs;
1621 }
1622
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001623 dispc_runtime_get();
1624
1625 r = dss_dispc_initialize_irq();
1626 if (r)
1627 goto err_init_irq;
1628
1629 dispc_runtime_put();
1630
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001631out:
1632 mutex_unlock(&compat_init_lock);
1633
1634 return 0;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001635
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001636err_init_irq:
1637 dispc_runtime_put();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001638
1639err_disp_sysfs:
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001640 dss_uninstall_mgr_ops();
1641
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001642err_mgr_ops:
1643 dss_uninit_overlay_managers(pdev);
1644 dss_uninit_overlays(pdev);
1645
1646 compat_refcnt--;
1647
1648 mutex_unlock(&compat_init_lock);
1649
1650 return r;
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001651}
1652EXPORT_SYMBOL(omapdss_compat_init);
1653
1654void omapdss_compat_uninit(void)
1655{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001656 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001657 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001658
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001659 mutex_lock(&compat_init_lock);
1660
1661 if (--compat_refcnt > 0)
1662 goto out;
1663
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001664 dss_dispc_uninitialize_irq();
1665
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001666 for_each_dss_dev(dssdev)
1667 display_uninit_sysfs(pdev, dssdev);
1668
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001669 dss_uninstall_mgr_ops();
1670
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001671 dss_uninit_overlay_managers(pdev);
1672 dss_uninit_overlays(pdev);
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001673out:
1674 mutex_unlock(&compat_init_lock);
1675}
1676EXPORT_SYMBOL(omapdss_compat_uninit);