blob: 7187457b20fb2cccce2eb639eb0c7d01c0c69ab7 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Felix Kuehlingd8d019c2018-02-06 20:32:35 -050049#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040050#include "bif/bif_4_1_d.h"
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
Christian Königabca90f2017-06-30 11:05:54 +020054static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
55 struct ttm_mem_reg *mem, unsigned num_pages,
56 uint64_t offset, unsigned window,
57 struct amdgpu_ring *ring,
58 uint64_t *addr);
59
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
61static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
62
Alex Deucherd38ceaf2015-04-20 16:55:21 -040063/*
64 * Global memory.
65 */
66static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
67{
68 return ttm_mem_global_init(ref->object);
69}
70
71static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
72{
73 ttm_mem_global_release(ref->object);
74}
75
Alex Deucher70b5c5a2016-11-15 16:55:53 -050076static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077{
78 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010079 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010080 struct drm_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081 int r;
82
83 adev->mman.mem_global_referenced = false;
84 global_ref = &adev->mman.mem_global_ref;
85 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
86 global_ref->size = sizeof(struct ttm_mem_global);
87 global_ref->init = &amdgpu_ttm_mem_global_init;
88 global_ref->release = &amdgpu_ttm_mem_global_release;
89 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080090 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091 DRM_ERROR("Failed setting up TTM memory accounting "
92 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080093 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094 }
95
96 adev->mman.bo_global_ref.mem_glob =
97 adev->mman.mem_global_ref.object;
98 global_ref = &adev->mman.bo_global_ref.ref;
99 global_ref->global_type = DRM_GLOBAL_TTM_BO;
100 global_ref->size = sizeof(struct ttm_bo_global);
101 global_ref->init = &ttm_bo_global_init;
102 global_ref->release = &ttm_bo_global_release;
103 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800104 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800106 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
Christian Königabca90f2017-06-30 11:05:54 +0200109 mutex_init(&adev->mman.gtt_window_lock);
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100112 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
113 r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800114 rq, amdgpu_sched_jobs, NULL);
Huang Ruie9d035e2016-09-07 20:55:42 +0800115 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800117 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100118 }
119
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800123
124error_entity:
125 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
126error_bo:
127 drm_global_item_unref(&adev->mman.mem_global_ref);
128error_mem:
129 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130}
131
132static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
133{
134 if (adev->mman.mem_global_referenced) {
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100135 drm_sched_entity_fini(adev->mman.entity.sched,
Christian König703297c2016-02-10 14:20:50 +0100136 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200137 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
139 drm_global_item_unref(&adev->mman.mem_global_ref);
140 adev->mman.mem_global_referenced = false;
141 }
142}
143
144static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
145{
146 return 0;
147}
148
149static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
150 struct ttm_mem_type_manager *man)
151{
152 struct amdgpu_device *adev;
153
Christian Königa7d64de2016-09-15 14:58:48 +0200154 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155
156 switch (type) {
157 case TTM_PL_SYSTEM:
158 /* System memory */
159 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
160 man->available_caching = TTM_PL_MASK_CACHING;
161 man->default_caching = TTM_PL_FLAG_CACHED;
162 break;
163 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200164 man->func = &amdgpu_gtt_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100165 man->gpu_offset = adev->gmc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 man->available_caching = TTM_PL_MASK_CACHING;
167 man->default_caching = TTM_PL_FLAG_CACHED;
168 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
169 break;
170 case TTM_PL_VRAM:
171 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200172 man->func = &amdgpu_vram_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100173 man->gpu_offset = adev->gmc.vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 man->flags = TTM_MEMTYPE_FLAG_FIXED |
175 TTM_MEMTYPE_FLAG_MAPPABLE;
176 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
177 man->default_caching = TTM_PL_FLAG_WC;
178 break;
179 case AMDGPU_PL_GDS:
180 case AMDGPU_PL_GWS:
181 case AMDGPU_PL_OA:
182 /* On-chip GDS memory*/
183 man->func = &ttm_bo_manager_func;
184 man->gpu_offset = 0;
185 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
186 man->available_caching = TTM_PL_FLAG_UNCACHED;
187 man->default_caching = TTM_PL_FLAG_UNCACHED;
188 break;
189 default:
190 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
191 return -EINVAL;
192 }
193 return 0;
194}
195
196static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
197 struct ttm_placement *placement)
198{
Christian Königa7d64de2016-09-15 14:58:48 +0200199 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200200 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530201 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400202 .fpfn = 0,
203 .lpfn = 0,
204 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
205 };
206
207 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
208 placement->placement = &placements;
209 placement->busy_placement = &placements;
210 placement->num_placement = 1;
211 placement->num_busy_placement = 1;
212 return;
213 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400214 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215 switch (bo->mem.mem_type) {
216 case TTM_PL_VRAM:
Christian König81988f92018-03-01 11:09:15 +0100217 if (!adev->mman.buffer_funcs_enabled) {
Christian König765e7fb2016-09-15 15:06:50 +0200218 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König770d13b2018-01-12 14:52:22 +0100219 } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900220 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
Christian König770d13b2018-01-12 14:52:22 +0100221 unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900222 struct drm_mm_node *node = bo->mem.mm_node;
223 unsigned long pages_left;
224
225 for (pages_left = bo->mem.num_pages;
226 pages_left;
227 pages_left -= node->size, node++) {
228 if (node->start < fpfn)
229 break;
230 }
231
232 if (!pages_left)
233 goto gtt;
234
235 /* Try evicting to the CPU inaccessible part of VRAM
236 * first, but only set GTT as busy placement, so this
237 * BO will be evicted to GTT rather than causing other
238 * BOs to be evicted from VRAM
239 */
240 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
241 AMDGPU_GEM_DOMAIN_GTT);
242 abo->placements[0].fpfn = fpfn;
243 abo->placements[0].lpfn = 0;
244 abo->placement.busy_placement = &abo->placements[1];
245 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200246 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900247gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200248 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200249 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400250 break;
251 case TTM_PL_TT:
252 default:
Christian König765e7fb2016-09-15 15:06:50 +0200253 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400254 }
Christian König765e7fb2016-09-15 15:06:50 +0200255 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256}
257
258static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
259{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400260 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400261
Felix Kuehlinga46a2cd2018-02-06 20:32:38 -0500262 /*
263 * Don't verify access for KFD BOs. They don't have a GEM
264 * object associated with them.
265 */
266 if (abo->kfd_bo)
267 return 0;
268
Jérôme Glisse054892e2016-04-19 09:07:51 -0400269 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
270 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000271 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200272 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273}
274
275static void amdgpu_move_null(struct ttm_buffer_object *bo,
276 struct ttm_mem_reg *new_mem)
277{
278 struct ttm_mem_reg *old_mem = &bo->mem;
279
280 BUG_ON(old_mem->mm_node != NULL);
281 *old_mem = *new_mem;
282 new_mem->mm_node = NULL;
283}
284
Christian König92c60d92017-06-29 10:44:39 +0200285static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
286 struct drm_mm_node *mm_node,
287 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400288{
Christian Königabca90f2017-06-30 11:05:54 +0200289 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400290
Christian König3da917b2017-10-27 14:17:09 +0200291 if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
Christian Königabca90f2017-06-30 11:05:54 +0200292 addr = mm_node->start << PAGE_SHIFT;
293 addr += bo->bdev->man[mem->mem_type].gpu_offset;
294 }
Christian König92c60d92017-06-29 10:44:39 +0200295 return addr;
Christian König8892f152016-08-17 10:46:52 +0200296}
297
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400298/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400299 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
300 * corresponding to @offset. It also modifies the offset to be
301 * within the drm_mm_node returned
302 */
303static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
304 unsigned long *offset)
Christian König8892f152016-08-17 10:46:52 +0200305{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400306 struct drm_mm_node *mm_node = mem->mm_node;
307
308 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
309 *offset -= (mm_node->size << PAGE_SHIFT);
310 ++mm_node;
311 }
312 return mm_node;
313}
314
315/**
316 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400317 *
318 * The function copies @size bytes from {src->mem + src->offset} to
319 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
320 * move and different for a BO to BO copy.
321 *
322 * @f: Returns the last fence if multiple jobs are submitted.
323 */
324int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
325 struct amdgpu_copy_mem *src,
326 struct amdgpu_copy_mem *dst,
327 uint64_t size,
328 struct reservation_object *resv,
329 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200330{
Christian König8892f152016-08-17 10:46:52 +0200331 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400332 struct drm_mm_node *src_mm, *dst_mm;
333 uint64_t src_node_start, dst_node_start, src_node_size,
334 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000335 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400336 int r = 0;
337 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
338 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200339
Christian König81988f92018-03-01 11:09:15 +0100340 if (!adev->mman.buffer_funcs_enabled) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400341 DRM_ERROR("Trying to move memory with ring turned off.\n");
342 return -EINVAL;
343 }
344
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400345 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400346 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
347 src->offset;
348 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
349 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200350
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400351 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400352 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
353 dst->offset;
354 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
355 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200356
Christian Königabca90f2017-06-30 11:05:54 +0200357 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400358
359 while (size) {
360 unsigned long cur_size;
361 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000362 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200363
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400364 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
365 * begins at an offset, then adjust the size accordingly
366 */
367 cur_size = min3(min(src_node_size, dst_node_size), size,
368 GTT_MAX_BYTES);
369 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
370 cur_size + dst_page_offset > GTT_MAX_BYTES)
371 cur_size -= max(src_page_offset, dst_page_offset);
372
373 /* Map only what needs to be accessed. Map src to window 0 and
374 * dst to window 1
375 */
376 if (src->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200377 !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400378 r = amdgpu_map_buffer(src->bo, src->mem,
379 PFN_UP(cur_size + src_page_offset),
380 src_node_start, 0, ring,
381 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200382 if (r)
383 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400384 /* Adjust the offset because amdgpu_map_buffer returns
385 * start of mapped page
386 */
387 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200388 }
389
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400390 if (dst->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200391 !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400392 r = amdgpu_map_buffer(dst->bo, dst->mem,
393 PFN_UP(cur_size + dst_page_offset),
394 dst_node_start, 1, ring,
395 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200396 if (r)
397 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400398 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200399 }
400
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400401 r = amdgpu_copy_buffer(ring, from, to, cur_size,
402 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200403 if (r)
404 goto error;
405
Dave Airlie220196b2016-10-28 11:33:52 +1000406 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200407 fence = next;
408
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400409 size -= cur_size;
410 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200411 break;
412
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400413 src_node_size -= cur_size;
414 if (!src_node_size) {
415 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
416 src->mem);
417 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200418 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400419 src_node_start += cur_size;
420 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200421 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400422 dst_node_size -= cur_size;
423 if (!dst_node_size) {
424 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
425 dst->mem);
426 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200427 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400428 dst_node_start += cur_size;
429 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200430 }
431 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400432error:
Christian Königabca90f2017-06-30 11:05:54 +0200433 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400434 if (f)
435 *f = dma_fence_get(fence);
436 dma_fence_put(fence);
437 return r;
438}
439
440
441static int amdgpu_move_blit(struct ttm_buffer_object *bo,
442 bool evict, bool no_wait_gpu,
443 struct ttm_mem_reg *new_mem,
444 struct ttm_mem_reg *old_mem)
445{
446 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
447 struct amdgpu_copy_mem src, dst;
448 struct dma_fence *fence = NULL;
449 int r;
450
451 src.bo = bo;
452 dst.bo = bo;
453 src.mem = old_mem;
454 dst.mem = new_mem;
455 src.offset = 0;
456 dst.offset = 0;
457
458 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
459 new_mem->num_pages << PAGE_SHIFT,
460 bo->resv, &fence);
461 if (r)
462 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200463
464 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100465 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 return r;
Christian König8892f152016-08-17 10:46:52 +0200467
468error:
469 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000470 dma_fence_wait(fence, false);
471 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200472 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400473}
474
Christian Königdfb8fa92017-04-26 16:44:41 +0200475static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
476 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477 struct ttm_mem_reg *new_mem)
478{
479 struct amdgpu_device *adev;
480 struct ttm_mem_reg *old_mem = &bo->mem;
481 struct ttm_mem_reg tmp_mem;
482 struct ttm_place placements;
483 struct ttm_placement placement;
484 int r;
485
Christian Königa7d64de2016-09-15 14:58:48 +0200486 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487 tmp_mem = *new_mem;
488 tmp_mem.mm_node = NULL;
489 placement.num_placement = 1;
490 placement.placement = &placements;
491 placement.num_busy_placement = 1;
492 placement.busy_placement = &placements;
493 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200494 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400495 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200496 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400497 if (unlikely(r)) {
498 return r;
499 }
500
501 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
502 if (unlikely(r)) {
503 goto out_cleanup;
504 }
505
Roger He993baf12017-12-21 17:42:51 +0800506 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507 if (unlikely(r)) {
508 goto out_cleanup;
509 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200510 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511 if (unlikely(r)) {
512 goto out_cleanup;
513 }
Roger He3e98d822017-12-08 20:19:32 +0800514 r = ttm_bo_move_ttm(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515out_cleanup:
516 ttm_bo_mem_put(bo, &tmp_mem);
517 return r;
518}
519
Christian Königdfb8fa92017-04-26 16:44:41 +0200520static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
521 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522 struct ttm_mem_reg *new_mem)
523{
524 struct amdgpu_device *adev;
525 struct ttm_mem_reg *old_mem = &bo->mem;
526 struct ttm_mem_reg tmp_mem;
527 struct ttm_placement placement;
528 struct ttm_place placements;
529 int r;
530
Christian Königa7d64de2016-09-15 14:58:48 +0200531 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532 tmp_mem = *new_mem;
533 tmp_mem.mm_node = NULL;
534 placement.num_placement = 1;
535 placement.placement = &placements;
536 placement.num_busy_placement = 1;
537 placement.busy_placement = &placements;
538 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200539 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200541 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 if (unlikely(r)) {
543 return r;
544 }
Roger He3e98d822017-12-08 20:19:32 +0800545 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546 if (unlikely(r)) {
547 goto out_cleanup;
548 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200549 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400550 if (unlikely(r)) {
551 goto out_cleanup;
552 }
553out_cleanup:
554 ttm_bo_mem_put(bo, &tmp_mem);
555 return r;
556}
557
Christian König2823f4f2017-04-26 16:31:14 +0200558static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
559 struct ttm_operation_ctx *ctx,
560 struct ttm_mem_reg *new_mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561{
562 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900563 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 struct ttm_mem_reg *old_mem = &bo->mem;
565 int r;
566
Michel Dänzer104ece92016-03-28 12:53:02 +0900567 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400568 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900569 if (WARN_ON_ONCE(abo->pin_count > 0))
570 return -EINVAL;
571
Christian Königa7d64de2016-09-15 14:58:48 +0200572 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200573
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
575 amdgpu_move_null(bo, new_mem);
576 return 0;
577 }
578 if ((old_mem->mem_type == TTM_PL_TT &&
579 new_mem->mem_type == TTM_PL_SYSTEM) ||
580 (old_mem->mem_type == TTM_PL_SYSTEM &&
581 new_mem->mem_type == TTM_PL_TT)) {
582 /* bind is enough */
583 amdgpu_move_null(bo, new_mem);
584 return 0;
585 }
Christian König81988f92018-03-01 11:09:15 +0100586
587 if (!adev->mman.buffer_funcs_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 goto memcpy;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400589
590 if (old_mem->mem_type == TTM_PL_VRAM &&
591 new_mem->mem_type == TTM_PL_SYSTEM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200592 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
594 new_mem->mem_type == TTM_PL_VRAM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200595 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 } else {
Christian König2823f4f2017-04-26 16:31:14 +0200597 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
598 new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599 }
600
601 if (r) {
602memcpy:
Roger He3e98d822017-12-08 20:19:32 +0800603 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604 if (r) {
605 return r;
606 }
607 }
608
John Brooks96cf8272017-06-30 11:31:08 -0400609 if (bo->type == ttm_bo_type_device &&
610 new_mem->mem_type == TTM_PL_VRAM &&
611 old_mem->mem_type != TTM_PL_VRAM) {
612 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
613 * accesses the BO after it's moved.
614 */
615 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
616 }
617
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618 /* update statistics */
619 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
620 return 0;
621}
622
623static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
624{
625 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200626 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Amber Linf8f4b9a2018-02-27 10:01:59 -0500627 struct drm_mm_node *mm_node = mem->mm_node;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628
629 mem->bus.addr = NULL;
630 mem->bus.offset = 0;
631 mem->bus.size = mem->num_pages << PAGE_SHIFT;
632 mem->bus.base = 0;
633 mem->bus.is_iomem = false;
634 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
635 return -EINVAL;
636 switch (mem->mem_type) {
637 case TTM_PL_SYSTEM:
638 /* system memory */
639 return 0;
640 case TTM_PL_TT:
641 break;
642 case TTM_PL_VRAM:
643 mem->bus.offset = mem->start << PAGE_SHIFT;
644 /* check if it's visible */
Christian König770d13b2018-01-12 14:52:22 +0100645 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646 return -EINVAL;
Amber Linf8f4b9a2018-02-27 10:01:59 -0500647 /* Only physically contiguous buffers apply. In a contiguous
648 * buffer, size of the first mm_node would match the number of
649 * pages in ttm_mem_reg.
650 */
651 if (adev->mman.aper_base_kaddr &&
652 (mm_node->size == mem->num_pages))
653 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
654 mem->bus.offset;
655
Christian König770d13b2018-01-12 14:52:22 +0100656 mem->bus.base = adev->gmc.aper_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400657 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658 break;
659 default:
660 return -EINVAL;
661 }
662 return 0;
663}
664
665static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
666{
667}
668
Christian König9bbdcc02017-03-29 11:16:05 +0200669static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
670 unsigned long page_offset)
671{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400672 struct drm_mm_node *mm;
673 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200674
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400675 mm = amdgpu_find_mm_node(&bo->mem, &offset);
676 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
677 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200678}
679
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680/*
681 * TTM backend functions.
682 */
Christian König637dd3b2016-03-03 14:24:57 +0100683struct amdgpu_ttm_gup_task_list {
684 struct list_head list;
685 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686};
687
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100689 struct ttm_dma_tt ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100690 u64 offset;
691 uint64_t userptr;
692 struct mm_struct *usermm;
693 uint32_t userflags;
694 spinlock_t guptasklock;
695 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100696 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200697 uint32_t last_set_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698};
699
Christian König2f568db2016-02-23 12:36:59 +0100700int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400702 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100703 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100704 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 int r;
706
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100707 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
708 flags |= FOLL_WRITE;
709
Christian Königb72cf4f2017-09-03 15:22:06 +0200710 down_read(&current->mm->mmap_sem);
711
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100713 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400714 to prevent problems with writeback */
715 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
716 struct vm_area_struct *vma;
717
718 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200719 if (!vma || vma->vm_file || vma->vm_end < end) {
720 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200722 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723 }
724
725 do {
726 unsigned num_pages = ttm->num_pages - pinned;
727 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100728 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100729 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730
Christian König637dd3b2016-03-03 14:24:57 +0100731 guptask.task = current;
732 spin_lock(&gtt->guptasklock);
733 list_add(&guptask.list, &gtt->guptasks);
734 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100736 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100737
738 spin_lock(&gtt->guptasklock);
739 list_del(&guptask.list);
740 spin_unlock(&gtt->guptasklock);
741
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742 if (r < 0)
743 goto release_pages;
744
745 pinned += r;
746
747 } while (pinned < ttm->num_pages);
748
Christian Königb72cf4f2017-09-03 15:22:06 +0200749 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100750 return 0;
751
752release_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800753 release_pages(pages, pinned);
Christian Königb72cf4f2017-09-03 15:22:06 +0200754 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100755 return r;
756}
757
Christian Königa216ab02017-09-02 13:21:31 +0200758void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400759{
Tom St Denisaca81712017-07-31 09:35:24 -0400760 struct amdgpu_ttm_tt *gtt = (void *)ttm;
761 unsigned i;
762
Christian Königca666a32017-09-05 14:30:05 +0200763 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200764 for (i = 0; i < ttm->num_pages; ++i) {
765 if (ttm->pages[i])
766 put_page(ttm->pages[i]);
767
768 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400769 }
770}
771
Christian König1b0c0f92017-09-05 14:36:44 +0200772void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400773{
Tom St Denisaca81712017-07-31 09:35:24 -0400774 struct amdgpu_ttm_tt *gtt = (void *)ttm;
775 unsigned i;
776
Christian König1b0c0f92017-09-05 14:36:44 +0200777 for (i = 0; i < ttm->num_pages; ++i) {
778 struct page *page = ttm->pages[i];
779
780 if (!page)
781 continue;
782
783 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
784 set_page_dirty(page);
785
786 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400787 }
788}
789
Christian König2f568db2016-02-23 12:36:59 +0100790/* prepare the sg table with the user pages */
791static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
792{
Christian Königa7d64de2016-09-15 14:58:48 +0200793 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100794 struct amdgpu_ttm_tt *gtt = (void *)ttm;
795 unsigned nents;
796 int r;
797
798 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
799 enum dma_data_direction direction = write ?
800 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
801
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400802 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
803 ttm->num_pages << PAGE_SHIFT,
804 GFP_KERNEL);
805 if (r)
806 goto release_sg;
807
808 r = -ENOMEM;
809 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
810 if (nents != ttm->sg->nents)
811 goto release_sg;
812
813 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
814 gtt->ttm.dma_address, ttm->num_pages);
815
816 return 0;
817
818release_sg:
819 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 return r;
821}
822
823static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
824{
Christian Königa7d64de2016-09-15 14:58:48 +0200825 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827
828 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
829 enum dma_data_direction direction = write ?
830 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
831
832 /* double check that we don't free the table twice */
833 if (!ttm->sg->sgl)
834 return;
835
836 /* free the sg table and pages again */
837 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
838
Christian König1b0c0f92017-09-05 14:36:44 +0200839 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400840
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841 sg_free_table(ttm->sg);
842}
843
844static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
845 struct ttm_mem_reg *bo_mem)
846{
Christian Königd9a13762018-02-28 09:35:39 +0100847 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200849 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300850 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800852 if (gtt->userptr) {
853 r = amdgpu_ttm_tt_pin_userptr(ttm);
854 if (r) {
855 DRM_ERROR("failed to pin userptr\n");
856 return r;
857 }
858 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400859 if (!ttm->num_pages) {
860 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
861 ttm->num_pages, bo_mem, ttm);
862 }
863
864 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
865 bo_mem->mem_type == AMDGPU_PL_GWS ||
866 bo_mem->mem_type == AMDGPU_PL_OA)
867 return -EINVAL;
868
Christian König3da917b2017-10-27 14:17:09 +0200869 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
870 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
Christian Königac7afe62017-08-22 21:04:47 +0200871 return 0;
Christian König3da917b2017-10-27 14:17:09 +0200872 }
Christian König98a7f882017-06-30 10:41:07 +0200873
Christian Königd9a13762018-02-28 09:35:39 +0100874 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
Christian Königac7afe62017-08-22 21:04:47 +0200875 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
Christian Königd9a13762018-02-28 09:35:39 +0100876 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
Christian Königac7afe62017-08-22 21:04:47 +0200877 ttm->pages, gtt->ttm.dma_address, flags);
878
Christian Königc1c7ce82017-10-16 16:50:32 +0200879 if (r)
Christian Königac7afe62017-08-22 21:04:47 +0200880 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
881 ttm->num_pages, gtt->offset);
Christian König98a7f882017-06-30 10:41:07 +0200882 return r;
Christian Königc855e252016-09-05 17:00:57 +0200883}
884
Christian Königc5835bb2017-10-27 15:43:14 +0200885int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
Christian Königc855e252016-09-05 17:00:57 +0200886{
Christian König1d004022017-08-22 16:58:07 +0200887 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königc13c55d2017-04-12 15:33:00 +0200888 struct ttm_operation_ctx ctx = { false, false };
Christian König40575732017-10-26 17:54:12 +0200889 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200890 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200891 struct ttm_placement placement;
892 struct ttm_place placements;
Christian König40575732017-10-26 17:54:12 +0200893 uint64_t flags;
Christian Königc855e252016-09-05 17:00:57 +0200894 int r;
895
Christian König3da917b2017-10-27 14:17:09 +0200896 if (bo->mem.mem_type != TTM_PL_TT ||
897 amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
Christian Königc855e252016-09-05 17:00:57 +0200898 return 0;
899
Christian König1d004022017-08-22 16:58:07 +0200900 tmp = bo->mem;
901 tmp.mm_node = NULL;
902 placement.num_placement = 1;
903 placement.placement = &placements;
904 placement.num_busy_placement = 1;
905 placement.busy_placement = &placements;
906 placements.fpfn = 0;
Christian König770d13b2018-01-12 14:52:22 +0100907 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
Christian Königec8c9f82017-10-16 13:47:15 +0200908 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
909 TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200910
Christian Königc13c55d2017-04-12 15:33:00 +0200911 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
Christian König1d004022017-08-22 16:58:07 +0200912 if (unlikely(r))
913 return r;
914
Christian König40575732017-10-26 17:54:12 +0200915 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
916 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
917 r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
918 bo->ttm->pages, gtt->ttm.dma_address, flags);
919 if (unlikely(r)) {
Christian König1d004022017-08-22 16:58:07 +0200920 ttm_bo_mem_put(bo, &tmp);
Christian König40575732017-10-26 17:54:12 +0200921 return r;
922 }
Christian König1d004022017-08-22 16:58:07 +0200923
Christian König40575732017-10-26 17:54:12 +0200924 ttm_bo_mem_put(bo, &bo->mem);
925 bo->mem = tmp;
926 bo->offset = (bo->mem.start << PAGE_SHIFT) +
927 bo->bdev->man[bo->mem.mem_type].gpu_offset;
928
929 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930}
931
Christian Königc1c7ce82017-10-16 16:50:32 +0200932int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800933{
Christian Königc1c7ce82017-10-16 16:50:32 +0200934 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
935 struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800936 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800937 int r;
938
Christian Königc1c7ce82017-10-16 16:50:32 +0200939 if (!gtt)
940 return 0;
941
942 flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
943 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
944 gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
945 if (r)
946 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
947 gtt->ttm.ttm.num_pages, gtt->offset);
948 return r;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800949}
950
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
952{
Christian Königd9a13762018-02-28 09:35:39 +0100953 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800955 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956
Christian König85a4b572016-09-22 14:19:50 +0200957 if (gtt->userptr)
958 amdgpu_ttm_tt_unpin_userptr(ttm);
959
Christian König3da917b2017-10-27 14:17:09 +0200960 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
Christian König78ab0a32016-09-09 15:39:08 +0200961 return 0;
962
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400963 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Christian Königd9a13762018-02-28 09:35:39 +0100964 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
Christian Königc1c7ce82017-10-16 16:50:32 +0200965 if (r)
Roger.He738f64c2017-05-05 13:27:10 +0800966 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
967 gtt->ttm.ttm.num_pages, gtt->offset);
Roger.He738f64c2017-05-05 13:27:10 +0800968 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969}
970
971static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
972{
973 struct amdgpu_ttm_tt *gtt = (void *)ttm;
974
975 ttm_dma_tt_fini(&gtt->ttm);
976 kfree(gtt);
977}
978
979static struct ttm_backend_func amdgpu_backend_func = {
980 .bind = &amdgpu_ttm_backend_bind,
981 .unbind = &amdgpu_ttm_backend_unbind,
982 .destroy = &amdgpu_ttm_backend_destroy,
983};
984
985static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
Christian König231cdaf2018-02-21 20:34:13 +0100986 unsigned long size, uint32_t page_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987{
988 struct amdgpu_device *adev;
989 struct amdgpu_ttm_tt *gtt;
990
Christian Königa7d64de2016-09-15 14:58:48 +0200991 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992
993 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
994 if (gtt == NULL) {
995 return NULL;
996 }
997 gtt->ttm.ttm.func = &amdgpu_backend_func;
Christian Könige89d0d32018-02-23 16:08:51 +0100998 if (ttm_sg_tt_init(&gtt->ttm, bdev, size, page_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999 kfree(gtt);
1000 return NULL;
1001 }
1002 return &gtt->ttm.ttm;
1003}
1004
Roger Hed0cef9f2017-12-21 17:42:50 +08001005static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
1006 struct ttm_operation_ctx *ctx)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007{
Tom St Denisaca81712017-07-31 09:35:24 -04001008 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1011
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001012 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301013 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001014 if (!ttm->sg)
1015 return -ENOMEM;
1016
1017 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1018 ttm->state = tt_unbound;
1019 return 0;
1020 }
1021
1022 if (slave && ttm->sg) {
1023 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
Christian Könige89d0d32018-02-23 16:08:51 +01001024 gtt->ttm.dma_address,
1025 ttm->num_pages);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001026 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001027 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001028 }
1029
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001030#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001031 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001032 return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001033 }
1034#endif
1035
Roger Hed0cef9f2017-12-21 17:42:50 +08001036 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037}
1038
1039static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1040{
1041 struct amdgpu_device *adev;
1042 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001043 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1044
1045 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001046 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001047 kfree(ttm->sg);
1048 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1049 return;
1050 }
1051
1052 if (slave)
1053 return;
1054
Christian Königa7d64de2016-09-15 14:58:48 +02001055 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001056
1057#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001058 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1060 return;
1061 }
1062#endif
1063
Tom St Denis7405e0d2017-08-18 10:05:48 -04001064 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065}
1066
1067int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1068 uint32_t flags)
1069{
1070 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1071
1072 if (gtt == NULL)
1073 return -EINVAL;
1074
1075 gtt->userptr = addr;
1076 gtt->usermm = current->mm;
1077 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001078 spin_lock_init(&gtt->guptasklock);
1079 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001080 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001081 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001082
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001083 return 0;
1084}
1085
Christian Königcc325d12016-02-08 11:08:35 +01001086struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001087{
1088 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1089
1090 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001091 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001092
Christian Königcc325d12016-02-08 11:08:35 +01001093 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001094}
1095
Christian Königcc1de6e2016-02-08 10:57:22 +01001096bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1097 unsigned long end)
1098{
1099 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001100 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001101 unsigned long size;
1102
Christian König637dd3b2016-03-03 14:24:57 +01001103 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001104 return false;
1105
1106 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1107 if (gtt->userptr > end || gtt->userptr + size <= start)
1108 return false;
1109
Christian König637dd3b2016-03-03 14:24:57 +01001110 spin_lock(&gtt->guptasklock);
1111 list_for_each_entry(entry, &gtt->guptasks, list) {
1112 if (entry->task == current) {
1113 spin_unlock(&gtt->guptasklock);
1114 return false;
1115 }
1116 }
1117 spin_unlock(&gtt->guptasklock);
1118
Christian König2f568db2016-02-23 12:36:59 +01001119 atomic_inc(&gtt->mmu_invalidations);
1120
Christian Königcc1de6e2016-02-08 10:57:22 +01001121 return true;
1122}
1123
Christian König2f568db2016-02-23 12:36:59 +01001124bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1125 int *last_invalidated)
1126{
1127 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1128 int prev_invalidated = *last_invalidated;
1129
1130 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1131 return prev_invalidated != *last_invalidated;
1132}
1133
Christian Königca666a32017-09-05 14:30:05 +02001134bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1135{
1136 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1137
1138 if (gtt == NULL || !gtt->userptr)
1139 return false;
1140
1141 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1142}
1143
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001144bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1145{
1146 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1147
1148 if (gtt == NULL)
1149 return false;
1150
1151 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1152}
1153
Chunming Zhou6b777602016-09-21 16:19:19 +08001154uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155 struct ttm_mem_reg *mem)
1156{
Chunming Zhou6b777602016-09-21 16:19:19 +08001157 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001158
1159 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1160 flags |= AMDGPU_PTE_VALID;
1161
Christian König6d999052015-12-04 13:32:55 +01001162 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001163 flags |= AMDGPU_PTE_SYSTEM;
1164
Christian König6d999052015-12-04 13:32:55 +01001165 if (ttm->caching_state == tt_cached)
1166 flags |= AMDGPU_PTE_SNOOPED;
1167 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001168
Alex Xie4b98e0c2017-02-14 12:31:36 -05001169 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001170 flags |= AMDGPU_PTE_READABLE;
1171
1172 if (!amdgpu_ttm_tt_is_readonly(ttm))
1173 flags |= AMDGPU_PTE_WRITEABLE;
1174
1175 return flags;
1176}
1177
Christian König9982ca62016-10-19 14:44:22 +02001178static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1179 const struct ttm_place *place)
1180{
Christian König4fcae782017-04-20 12:11:47 +02001181 unsigned long num_pages = bo->mem.num_pages;
1182 struct drm_mm_node *node = bo->mem.mm_node;
Felix Kuehlingd8d019c2018-02-06 20:32:35 -05001183 struct reservation_object_list *flist;
1184 struct dma_fence *f;
1185 int i;
1186
1187 /* If bo is a KFD BO, check if the bo belongs to the current process.
1188 * If true, then return false as any KFD process needs all its BOs to
1189 * be resident to run successfully
1190 */
1191 flist = reservation_object_get_list(bo->resv);
1192 if (flist) {
1193 for (i = 0; i < flist->shared_count; ++i) {
1194 f = rcu_dereference_protected(flist->shared[i],
1195 reservation_object_held(bo->resv));
1196 if (amdkfd_fence_check_mm(f, current->mm))
1197 return false;
1198 }
1199 }
Christian König9982ca62016-10-19 14:44:22 +02001200
Christian König4fcae782017-04-20 12:11:47 +02001201 switch (bo->mem.mem_type) {
1202 case TTM_PL_TT:
1203 return true;
1204
1205 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001206 /* Check each drm MM node individually */
1207 while (num_pages) {
1208 if (place->fpfn < (node->start + node->size) &&
1209 !(place->lpfn && place->lpfn <= node->start))
1210 return true;
1211
1212 num_pages -= node->size;
1213 ++node;
1214 }
Roger He7da2e3e2017-11-02 13:14:27 +08001215 return false;
Christian König9982ca62016-10-19 14:44:22 +02001216
Christian König4fcae782017-04-20 12:11:47 +02001217 default:
1218 break;
Christian König9982ca62016-10-19 14:44:22 +02001219 }
1220
1221 return ttm_bo_eviction_valuable(bo, place);
1222}
1223
Felix Kuehlinge3426102017-07-03 14:18:27 -04001224static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1225 unsigned long offset,
1226 void *buf, int len, int write)
1227{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001228 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001229 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001230 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001231 uint32_t value = 0;
1232 int ret = 0;
1233 uint64_t pos;
1234 unsigned long flags;
1235
1236 if (bo->mem.mem_type != TTM_PL_VRAM)
1237 return -EIO;
1238
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001239 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001240 pos = (nodes->start << PAGE_SHIFT) + offset;
1241
Christian König770d13b2018-01-12 14:52:22 +01001242 while (len && pos < adev->gmc.mc_vram_size) {
Felix Kuehlinge3426102017-07-03 14:18:27 -04001243 uint64_t aligned_pos = pos & ~(uint64_t)3;
1244 uint32_t bytes = 4 - (pos & 3);
1245 uint32_t shift = (pos & 3) * 8;
1246 uint32_t mask = 0xffffffff << shift;
1247
1248 if (len < bytes) {
1249 mask &= 0xffffffff >> (bytes - len) * 8;
1250 bytes = len;
1251 }
1252
1253 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001254 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1255 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001256 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001257 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001258 if (write) {
1259 value &= ~mask;
1260 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001261 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001262 }
1263 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1264 if (!write) {
1265 value = (value & mask) >> shift;
1266 memcpy(buf, &value, bytes);
1267 }
1268
1269 ret += bytes;
1270 buf = (uint8_t *)buf + bytes;
1271 pos += bytes;
1272 len -= bytes;
1273 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1274 ++nodes;
1275 pos = (nodes->start << PAGE_SHIFT);
1276 }
1277 }
1278
1279 return ret;
1280}
1281
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282static struct ttm_bo_driver amdgpu_bo_driver = {
1283 .ttm_tt_create = &amdgpu_ttm_tt_create,
1284 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1285 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1286 .invalidate_caches = &amdgpu_invalidate_caches,
1287 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001288 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289 .evict_flags = &amdgpu_evict_flags,
1290 .move = &amdgpu_bo_move,
1291 .verify_access = &amdgpu_verify_access,
1292 .move_notify = &amdgpu_bo_move_notify,
1293 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1294 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1295 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001296 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001297 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001298};
1299
Alex Deucherf5ec6972017-12-14 16:39:02 -05001300/*
1301 * Firmware Reservation functions
1302 */
1303/**
1304 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1305 *
1306 * @adev: amdgpu_device pointer
1307 *
1308 * free fw reserved vram if it has been reserved.
1309 */
1310static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1311{
1312 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1313 NULL, &adev->fw_vram_usage.va);
1314}
1315
1316/**
1317 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1318 *
1319 * @adev: amdgpu_device pointer
1320 *
1321 * create bo vram reservation from fw.
1322 */
1323static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1324{
1325 struct ttm_operation_ctx ctx = { false, false };
1326 int r = 0;
1327 int i;
Christian König770d13b2018-01-12 14:52:22 +01001328 u64 vram_size = adev->gmc.visible_vram_size;
Alex Deucherf5ec6972017-12-14 16:39:02 -05001329 u64 offset = adev->fw_vram_usage.start_offset;
1330 u64 size = adev->fw_vram_usage.size;
1331 struct amdgpu_bo *bo;
1332
1333 adev->fw_vram_usage.va = NULL;
1334 adev->fw_vram_usage.reserved_bo = NULL;
1335
1336 if (adev->fw_vram_usage.size > 0 &&
1337 adev->fw_vram_usage.size <= vram_size) {
1338
1339 r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
1340 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
1341 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
Christian König8febe612018-01-24 19:55:32 +01001342 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL,
Alex Deucherf5ec6972017-12-14 16:39:02 -05001343 &adev->fw_vram_usage.reserved_bo);
1344 if (r)
1345 goto error_create;
1346
1347 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
1348 if (r)
1349 goto error_reserve;
1350
1351 /* remove the original mem node and create a new one at the
1352 * request position
1353 */
1354 bo = adev->fw_vram_usage.reserved_bo;
1355 offset = ALIGN(offset, PAGE_SIZE);
1356 for (i = 0; i < bo->placement.num_placement; ++i) {
1357 bo->placements[i].fpfn = offset >> PAGE_SHIFT;
1358 bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
1359 }
1360
1361 ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
1362 r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
1363 &bo->tbo.mem, &ctx);
1364 if (r)
1365 goto error_pin;
1366
1367 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
1368 AMDGPU_GEM_DOMAIN_VRAM,
1369 adev->fw_vram_usage.start_offset,
1370 (adev->fw_vram_usage.start_offset +
1371 adev->fw_vram_usage.size), NULL);
1372 if (r)
1373 goto error_pin;
1374 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
1375 &adev->fw_vram_usage.va);
1376 if (r)
1377 goto error_kmap;
1378
1379 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1380 }
1381 return r;
1382
1383error_kmap:
1384 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
1385error_pin:
1386 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1387error_reserve:
1388 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
1389error_create:
1390 adev->fw_vram_usage.va = NULL;
1391 adev->fw_vram_usage.reserved_bo = NULL;
1392 return r;
1393}
1394
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395int amdgpu_ttm_init(struct amdgpu_device *adev)
1396{
Christian König36d38372017-07-07 13:17:45 +02001397 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001398 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001399 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001401 r = amdgpu_ttm_global_init(adev);
1402 if (r) {
1403 return r;
1404 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001405 /* No others user of address space so set it to 0 */
1406 r = ttm_bo_device_init(&adev->mman.bdev,
1407 adev->mman.bo_global_ref.ref.object,
1408 &amdgpu_bo_driver,
1409 adev->ddev->anon_inode->i_mapping,
1410 DRM_FILE_PAGE_OFFSET,
1411 adev->need_dma32);
1412 if (r) {
1413 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1414 return r;
1415 }
1416 adev->mman.initialized = true;
Andrey Grodzovsky7cce9582018-01-16 10:06:36 -05001417
1418 /* We opt to avoid OOM on system pages allocations */
1419 adev->mman.bdev.no_retry = true;
1420
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001421 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
Christian König770d13b2018-01-12 14:52:22 +01001422 adev->gmc.real_vram_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001423 if (r) {
1424 DRM_ERROR("Failed initializing VRAM heap.\n");
1425 return r;
1426 }
John Brooks218b5dc2017-06-27 22:33:17 -04001427
1428 /* Reduce size of CPU-visible VRAM if requested */
1429 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1430 if (amdgpu_vis_vram_limit > 0 &&
Christian König770d13b2018-01-12 14:52:22 +01001431 vis_vram_limit <= adev->gmc.visible_vram_size)
1432 adev->gmc.visible_vram_size = vis_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -04001433
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001434 /* Change the size here instead of the init above so only lpfn is affected */
Christian König57adc4c2018-03-01 11:01:52 +01001435 amdgpu_ttm_set_buffer_funcs_status(adev, false);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001436#ifdef CONFIG_64BIT
1437 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1438 adev->gmc.visible_vram_size);
1439#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001440
Horace Chena05502e2017-09-29 14:41:57 +08001441 /*
1442 *The reserved vram for firmware must be pinned to the specified
1443 *place on the VRAM, so reserve it early.
1444 */
Alex Deucherf5ec6972017-12-14 16:39:02 -05001445 r = amdgpu_ttm_fw_reserve_vram_init(adev);
Horace Chena05502e2017-09-29 14:41:57 +08001446 if (r) {
1447 return r;
1448 }
1449
Christian König770d13b2018-01-12 14:52:22 +01001450 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
Christian Königa4a02772017-07-27 17:24:36 +02001451 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001452 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001453 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001454 if (r)
1455 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001456 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
Christian König770d13b2018-01-12 14:52:22 +01001457 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001458
Roger He424e2c82017-11-10 19:05:13 +08001459 if (amdgpu_gtt_size == -1) {
1460 struct sysinfo si;
1461
1462 si_meminfo(&si);
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001463 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
Christian König770d13b2018-01-12 14:52:22 +01001464 adev->gmc.mc_vram_size),
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001465 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1466 }
1467 else
Christian König36d38372017-07-07 13:17:45 +02001468 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1469 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001470 if (r) {
1471 DRM_ERROR("Failed initializing GTT heap.\n");
1472 return r;
1473 }
1474 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001475 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001476
1477 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1478 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1479 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1480 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1481 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1482 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1483 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1484 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1485 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1486 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001487 if (adev->gds.mem.total_size) {
1488 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1489 adev->gds.mem.total_size >> PAGE_SHIFT);
1490 if (r) {
1491 DRM_ERROR("Failed initializing GDS heap.\n");
1492 return r;
1493 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001494 }
1495
1496 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001497 if (adev->gds.gws.total_size) {
1498 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1499 adev->gds.gws.total_size >> PAGE_SHIFT);
1500 if (r) {
1501 DRM_ERROR("Failed initializing gws heap.\n");
1502 return r;
1503 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001504 }
1505
1506 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001507 if (adev->gds.oa.total_size) {
1508 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1509 adev->gds.oa.total_size >> PAGE_SHIFT);
1510 if (r) {
1511 DRM_ERROR("Failed initializing oa heap.\n");
1512 return r;
1513 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001514 }
1515
1516 r = amdgpu_ttm_debugfs_init(adev);
1517 if (r) {
1518 DRM_ERROR("Failed to init debugfs\n");
1519 return r;
1520 }
1521 return 0;
1522}
1523
1524void amdgpu_ttm_fini(struct amdgpu_device *adev)
1525{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001526 if (!adev->mman.initialized)
1527 return;
Monk Liu11c6b822017-11-13 20:41:56 +08001528
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001529 amdgpu_ttm_debugfs_fini(adev);
Monk Liu11c6b822017-11-13 20:41:56 +08001530 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
Alex Deucherf5ec6972017-12-14 16:39:02 -05001531 amdgpu_ttm_fw_reserve_vram_fini(adev);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001532 if (adev->mman.aper_base_kaddr)
1533 iounmap(adev->mman.aper_base_kaddr);
1534 adev->mman.aper_base_kaddr = NULL;
Monk Liu11c6b822017-11-13 20:41:56 +08001535
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001536 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1537 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001538 if (adev->gds.mem.total_size)
1539 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1540 if (adev->gds.gws.total_size)
1541 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1542 if (adev->gds.oa.total_size)
1543 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001544 ttm_bo_device_release(&adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001545 amdgpu_ttm_global_fini(adev);
1546 adev->mman.initialized = false;
1547 DRM_INFO("amdgpu: ttm finalized\n");
1548}
1549
Christian König57adc4c2018-03-01 11:01:52 +01001550/**
1551 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1552 *
1553 * @adev: amdgpu_device pointer
1554 * @enable: true when we can use buffer functions.
1555 *
1556 * Enable/disable use of buffer functions during suspend/resume. This should
1557 * only be called at bootup or when userspace isn't running.
1558 */
1559void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001560{
Christian König57adc4c2018-03-01 11:01:52 +01001561 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1562 uint64_t size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001563
Christian König380383f2018-03-01 11:03:27 +01001564 if (!adev->mman.initialized || adev->in_gpu_reset)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001565 return;
1566
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
Christian König57adc4c2018-03-01 11:01:52 +01001568 if (enable)
1569 size = adev->gmc.real_vram_size;
1570 else
1571 size = adev->gmc.visible_vram_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001572 man->size = size >> PAGE_SHIFT;
Christian König81988f92018-03-01 11:09:15 +01001573 adev->mman.buffer_funcs_enabled = enable;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001574}
1575
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001576int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1577{
1578 struct drm_file *file_priv;
1579 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001580
Christian Könige176fe172015-05-27 10:22:47 +02001581 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001582 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001583
1584 file_priv = filp->private_data;
1585 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001586 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001587 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001588
1589 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001590}
1591
Christian Königabca90f2017-06-30 11:05:54 +02001592static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1593 struct ttm_mem_reg *mem, unsigned num_pages,
1594 uint64_t offset, unsigned window,
1595 struct amdgpu_ring *ring,
1596 uint64_t *addr)
1597{
1598 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1599 struct amdgpu_device *adev = ring->adev;
1600 struct ttm_tt *ttm = bo->ttm;
1601 struct amdgpu_job *job;
1602 unsigned num_dw, num_bytes;
1603 dma_addr_t *dma_address;
1604 struct dma_fence *fence;
1605 uint64_t src_addr, dst_addr;
1606 uint64_t flags;
1607 int r;
1608
1609 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1610 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1611
Christian König770d13b2018-01-12 14:52:22 +01001612 *addr = adev->gmc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001613 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1614 AMDGPU_GPU_PAGE_SIZE;
1615
1616 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1617 while (num_dw & 0x7)
1618 num_dw++;
1619
1620 num_bytes = num_pages * 8;
1621
1622 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1623 if (r)
1624 return r;
1625
1626 src_addr = num_dw * 4;
1627 src_addr += job->ibs[0].gpu_addr;
1628
1629 dst_addr = adev->gart.table_addr;
1630 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1631 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1632 dst_addr, num_bytes);
1633
1634 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1635 WARN_ON(job->ibs[0].length_dw > num_dw);
1636
1637 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1638 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1639 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1640 &job->ibs[0].ptr[num_dw]);
1641 if (r)
1642 goto error_free;
1643
1644 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1645 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1646 if (r)
1647 goto error_free;
1648
1649 dma_fence_put(fence);
1650
1651 return r;
1652
1653error_free:
1654 amdgpu_job_free(job);
1655 return r;
1656}
1657
Christian Königfc9c8f52017-06-29 11:46:15 +02001658int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1659 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001660 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001661 struct dma_fence **fence, bool direct_submit,
1662 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001663{
1664 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001665 struct amdgpu_job *job;
1666
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001667 uint32_t max_bytes;
1668 unsigned num_loops, num_dw;
1669 unsigned i;
1670 int r;
1671
Christian König81988f92018-03-01 11:09:15 +01001672 if (direct_submit && !ring->ready) {
1673 DRM_ERROR("Trying to move memory with ring turned off.\n");
1674 return -EINVAL;
1675 }
1676
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1678 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1679 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1680
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001681 /* for IB padding */
1682 while (num_dw & 0x7)
1683 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001684
Christian Königd71518b2016-02-01 12:20:25 +01001685 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1686 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001687 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001688
Christian Königfc9c8f52017-06-29 11:46:15 +02001689 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001690 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001691 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001692 AMDGPU_FENCE_OWNER_UNDEFINED,
1693 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001694 if (r) {
1695 DRM_ERROR("sync failed (%d).\n", r);
1696 goto error_free;
1697 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001698 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001699
1700 for (i = 0; i < num_loops; i++) {
1701 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1702
Christian Königd71518b2016-02-01 12:20:25 +01001703 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1704 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001705
1706 src_offset += cur_size_in_bytes;
1707 dst_offset += cur_size_in_bytes;
1708 byte_count -= cur_size_in_bytes;
1709 }
1710
Christian Königd71518b2016-02-01 12:20:25 +01001711 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1712 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001713 if (direct_submit) {
1714 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001715 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001716 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001717 if (r)
1718 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1719 amdgpu_job_free(job);
1720 } else {
1721 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1722 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1723 if (r)
1724 goto error_free;
1725 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001726
Chunming Zhoue24db982016-08-15 10:46:04 +08001727 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001728
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001729error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001730 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001731 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001732}
1733
Flora Cui59b4a972016-07-19 16:48:22 +08001734int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian König44e1bae2018-01-24 19:58:45 +01001735 uint32_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001736 struct reservation_object *resv,
1737 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001738{
Christian Königa7d64de2016-09-15 14:58:48 +02001739 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König44e1bae2018-01-24 19:58:45 +01001740 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001741 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1742
Christian Königf29224a62016-11-17 12:06:38 +01001743 struct drm_mm_node *mm_node;
1744 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001745 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001746
1747 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001748 int r;
1749
Christian König81988f92018-03-01 11:09:15 +01001750 if (!adev->mman.buffer_funcs_enabled) {
Christian Königf29224a62016-11-17 12:06:38 +01001751 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1752 return -EINVAL;
1753 }
1754
Christian König92c60d92017-06-29 10:44:39 +02001755 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königc5835bb2017-10-27 15:43:14 +02001756 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian König92c60d92017-06-29 10:44:39 +02001757 if (r)
1758 return r;
1759 }
1760
Christian Königf29224a62016-11-17 12:06:38 +01001761 num_pages = bo->tbo.num_pages;
1762 mm_node = bo->tbo.mem.mm_node;
1763 num_loops = 0;
1764 while (num_pages) {
1765 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1766
1767 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1768 num_pages -= mm_node->size;
1769 ++mm_node;
1770 }
Christian König44e1bae2018-01-24 19:58:45 +01001771 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001772
1773 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001774 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001775
1776 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1777 if (r)
1778 return r;
1779
1780 if (resv) {
1781 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001782 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001783 if (r) {
1784 DRM_ERROR("sync failed (%d).\n", r);
1785 goto error_free;
1786 }
1787 }
1788
Christian Königf29224a62016-11-17 12:06:38 +01001789 num_pages = bo->tbo.num_pages;
1790 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001791
Christian Königf29224a62016-11-17 12:06:38 +01001792 while (num_pages) {
1793 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1794 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001795
Christian König92c60d92017-06-29 10:44:39 +02001796 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001797 while (byte_count) {
1798 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1799
Christian König44e1bae2018-01-24 19:58:45 +01001800 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1801 dst_addr, cur_size_in_bytes);
Christian Königf29224a62016-11-17 12:06:38 +01001802
1803 dst_addr += cur_size_in_bytes;
1804 byte_count -= cur_size_in_bytes;
1805 }
1806
1807 num_pages -= mm_node->size;
1808 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001809 }
1810
1811 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1812 WARN_ON(job->ibs[0].length_dw > num_dw);
1813 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001814 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001815 if (r)
1816 goto error_free;
1817
1818 return 0;
1819
1820error_free:
1821 amdgpu_job_free(job);
1822 return r;
1823}
1824
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001825#if defined(CONFIG_DEBUG_FS)
1826
1827static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1828{
1829 struct drm_info_node *node = (struct drm_info_node *)m->private;
1830 unsigned ttm_pl = *(int *)node->info_ent->data;
1831 struct drm_device *dev = node->minor->dev;
1832 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001833 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001834 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001835
Christian König12d4ac52017-08-07 14:07:43 +02001836 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001837 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001838}
1839
1840static int ttm_pl_vram = TTM_PL_VRAM;
1841static int ttm_pl_tt = TTM_PL_TT;
1842
Nils Wallménius06ab6832016-05-02 12:46:15 -04001843static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001844 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1845 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1846 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1847#ifdef CONFIG_SWIOTLB
1848 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1849#endif
1850};
1851
1852static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1853 size_t size, loff_t *pos)
1854{
Al Viro45063092016-12-04 18:24:56 -05001855 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001856 ssize_t result = 0;
1857 int r;
1858
1859 if (size & 0x3 || *pos & 0x3)
1860 return -EINVAL;
1861
Christian König770d13b2018-01-12 14:52:22 +01001862 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis9156e722017-05-23 11:35:22 -04001863 return -ENXIO;
1864
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001865 while (size) {
1866 unsigned long flags;
1867 uint32_t value;
1868
Christian König770d13b2018-01-12 14:52:22 +01001869 if (*pos >= adev->gmc.mc_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001870 return result;
1871
1872 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001873 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1874 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1875 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001876 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1877
1878 r = put_user(value, (uint32_t *)buf);
1879 if (r)
1880 return r;
1881
1882 result += 4;
1883 buf += 4;
1884 *pos += 4;
1885 size -= 4;
1886 }
1887
1888 return result;
1889}
1890
Tom St Denis08cab982017-08-29 08:36:52 -04001891static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1892 size_t size, loff_t *pos)
1893{
1894 struct amdgpu_device *adev = file_inode(f)->i_private;
1895 ssize_t result = 0;
1896 int r;
1897
1898 if (size & 0x3 || *pos & 0x3)
1899 return -EINVAL;
1900
Christian König770d13b2018-01-12 14:52:22 +01001901 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001902 return -ENXIO;
1903
1904 while (size) {
1905 unsigned long flags;
1906 uint32_t value;
1907
Christian König770d13b2018-01-12 14:52:22 +01001908 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001909 return result;
1910
1911 r = get_user(value, (uint32_t *)buf);
1912 if (r)
1913 return r;
1914
1915 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001916 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1917 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1918 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001919 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1920
1921 result += 4;
1922 buf += 4;
1923 *pos += 4;
1924 size -= 4;
1925 }
1926
1927 return result;
1928}
1929
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001930static const struct file_operations amdgpu_ttm_vram_fops = {
1931 .owner = THIS_MODULE,
1932 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001933 .write = amdgpu_ttm_vram_write,
1934 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001935};
1936
Christian Königa1d29472016-03-30 14:42:57 +02001937#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1938
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001939static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1940 size_t size, loff_t *pos)
1941{
Al Viro45063092016-12-04 18:24:56 -05001942 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001943 ssize_t result = 0;
1944 int r;
1945
1946 while (size) {
1947 loff_t p = *pos / PAGE_SIZE;
1948 unsigned off = *pos & ~PAGE_MASK;
1949 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1950 struct page *page;
1951 void *ptr;
1952
1953 if (p >= adev->gart.num_cpu_pages)
1954 return result;
1955
1956 page = adev->gart.pages[p];
1957 if (page) {
1958 ptr = kmap(page);
1959 ptr += off;
1960
1961 r = copy_to_user(buf, ptr, cur_size);
1962 kunmap(adev->gart.pages[p]);
1963 } else
1964 r = clear_user(buf, cur_size);
1965
1966 if (r)
1967 return -EFAULT;
1968
1969 result += cur_size;
1970 buf += cur_size;
1971 *pos += cur_size;
1972 size -= cur_size;
1973 }
1974
1975 return result;
1976}
1977
1978static const struct file_operations amdgpu_ttm_gtt_fops = {
1979 .owner = THIS_MODULE,
1980 .read = amdgpu_ttm_gtt_read,
1981 .llseek = default_llseek
1982};
1983
1984#endif
1985
Tom St Denisebb043f2018-02-23 09:46:23 -05001986static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
1987 size_t size, loff_t *pos)
Tom St Denis38290b22017-09-18 07:28:14 -04001988{
1989 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001990 struct iommu_domain *dom;
Tom St Denisebb043f2018-02-23 09:46:23 -05001991 ssize_t result = 0;
1992 int r;
Tom St Denis38290b22017-09-18 07:28:14 -04001993
1994 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001995
Tom St Denisebb043f2018-02-23 09:46:23 -05001996 while (size) {
1997 phys_addr_t addr = *pos & PAGE_MASK;
1998 loff_t off = *pos & ~PAGE_MASK;
1999 size_t bytes = PAGE_SIZE - off;
2000 unsigned long pfn;
2001 struct page *p;
2002 void *ptr;
Tom St Denis38290b22017-09-18 07:28:14 -04002003
Tom St Denisebb043f2018-02-23 09:46:23 -05002004 bytes = bytes < size ? bytes : size;
2005
2006 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2007
2008 pfn = addr >> PAGE_SHIFT;
2009 if (!pfn_valid(pfn))
2010 return -EPERM;
2011
2012 p = pfn_to_page(pfn);
2013 if (p->mapping != adev->mman.bdev.dev_mapping)
2014 return -EPERM;
2015
2016 ptr = kmap(p);
2017 r = copy_to_user(buf, ptr, bytes);
2018 kunmap(p);
2019 if (r)
2020 return -EFAULT;
2021
2022 size -= bytes;
2023 *pos += bytes;
2024 result += bytes;
2025 }
2026
2027 return result;
Tom St Denis38290b22017-09-18 07:28:14 -04002028}
2029
Tom St Denisebb043f2018-02-23 09:46:23 -05002030static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2031 size_t size, loff_t *pos)
2032{
2033 struct amdgpu_device *adev = file_inode(f)->i_private;
2034 struct iommu_domain *dom;
2035 ssize_t result = 0;
2036 int r;
2037
2038 dom = iommu_get_domain_for_dev(adev->dev);
2039
2040 while (size) {
2041 phys_addr_t addr = *pos & PAGE_MASK;
2042 loff_t off = *pos & ~PAGE_MASK;
2043 size_t bytes = PAGE_SIZE - off;
2044 unsigned long pfn;
2045 struct page *p;
2046 void *ptr;
2047
2048 bytes = bytes < size ? bytes : size;
2049
2050 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2051
2052 pfn = addr >> PAGE_SHIFT;
2053 if (!pfn_valid(pfn))
2054 return -EPERM;
2055
2056 p = pfn_to_page(pfn);
2057 if (p->mapping != adev->mman.bdev.dev_mapping)
2058 return -EPERM;
2059
2060 ptr = kmap(p);
2061 r = copy_from_user(ptr, buf, bytes);
2062 kunmap(p);
2063 if (r)
2064 return -EFAULT;
2065
2066 size -= bytes;
2067 *pos += bytes;
2068 result += bytes;
2069 }
2070
2071 return result;
2072}
2073
2074static const struct file_operations amdgpu_ttm_iomem_fops = {
Tom St Denis38290b22017-09-18 07:28:14 -04002075 .owner = THIS_MODULE,
Tom St Denisebb043f2018-02-23 09:46:23 -05002076 .read = amdgpu_iomem_read,
2077 .write = amdgpu_iomem_write,
Tom St Denis38290b22017-09-18 07:28:14 -04002078 .llseek = default_llseek
2079};
Tom St Denisa40cfa02017-09-18 07:14:56 -04002080
2081static const struct {
2082 char *name;
2083 const struct file_operations *fops;
2084 int domain;
2085} ttm_debugfs_entries[] = {
2086 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2087#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2088 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2089#endif
Tom St Denisebb043f2018-02-23 09:46:23 -05002090 { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04002091};
2092
Christian Königa1d29472016-03-30 14:42:57 +02002093#endif
2094
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002095static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2096{
2097#if defined(CONFIG_DEBUG_FS)
2098 unsigned count;
2099
2100 struct drm_minor *minor = adev->ddev->primary;
2101 struct dentry *ent, *root = minor->debugfs_root;
2102
Tom St Denisa40cfa02017-09-18 07:14:56 -04002103 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2104 ent = debugfs_create_file(
2105 ttm_debugfs_entries[count].name,
2106 S_IFREG | S_IRUGO, root,
2107 adev,
2108 ttm_debugfs_entries[count].fops);
2109 if (IS_ERR(ent))
2110 return PTR_ERR(ent);
2111 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
Christian König770d13b2018-01-12 14:52:22 +01002112 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002113 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
Christian König770d13b2018-01-12 14:52:22 +01002114 i_size_write(ent->d_inode, adev->gmc.gart_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002115 adev->mman.debugfs_entries[count] = ent;
2116 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002117
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002118 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2119
2120#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08002121 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002122 --count;
2123#endif
2124
2125 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2126#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002127 return 0;
2128#endif
2129}
2130
2131static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2132{
2133#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04002134 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002135
Tom St Denisa40cfa02017-09-18 07:14:56 -04002136 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
2137 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02002138#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002139}