blob: a352c44d31eca164fd64ce66d97fc72d3d8966b1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlsonefab79c2011-12-08 14:40:18 +000092#define TG3_MIN_NUM 122
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlsonefab79c2011-12-08 14:40:18 +000095#define DRV_MODULE_RELDATE "December 7, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Matt Carlsonfd6d3f02011-08-31 11:44:52 +000097#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
Matt Carlson520b2752011-06-13 13:39:02 +0000113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
Joe Perches63c3a662011-04-26 08:12:10 +0000118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000130#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000134#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
Matt Carlson2c49a442010-09-30 10:34:35 +0000149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
Matt Carlson287be122009-08-28 13:58:46 +0000159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Matt Carlson2c49a442010-09-30 10:34:35 +0000169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000171
Matt Carlson2c49a442010-09-30 10:34:35 +0000172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000174
Matt Carlsond2757fc2010-04-12 06:58:27 +0000175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
Matt Carlson81389f52011-08-31 11:44:49 +0000193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
Eric Dumazet9205fd92011-11-18 06:47:01 +0000196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
Matt Carlson81389f52011-08-31 11:44:49 +0000197#endif
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlson55086ad2011-12-14 11:09:59 +0000201#define TG3_TX_BD_DMA_MAX_2K 2048
Matt Carlsona4cb4282011-12-14 11:09:58 +0000202#define TG3_TX_BD_DMA_MAX_4K 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Matt Carlsonad829262008-11-21 17:16:16 -0800204#define TG3_RAW_IP_ALIGN 2
205
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700309 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
Andreas Mohr50da8592006-08-14 23:54:30 -0700314static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000316} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395};
396
Matt Carlson48fa55a2011-04-13 11:05:06 +0000397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
Andreas Mohr50da8592006-08-14 23:54:30 -0700400static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700401 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000402} ethtool_test_keys[] = {
Matt Carlson28a45952011-08-19 13:58:22 +0000403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
Matt Carlson941ec902011-08-19 13:58:23 +0000409 { "ext loopback test (offline)" },
Matt Carlson28a45952011-08-19 13:58:22 +0000410 { "interrupt test (offline)" },
Michael Chan4cafd3f2005-05-29 14:56:34 -0700411};
412
Matt Carlson48fa55a2011-04-13 11:05:06 +0000413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
Michael Chanb401e9e2005-12-19 16:27:04 -0800416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000423 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800424}
425
Matt Carlson0d3031d2007-10-10 18:02:43 -0700426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000433 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700434}
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
Michael Chan68929142005-08-09 20:17:14 -0700438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Michael Chan68929142005-08-09 20:17:14 -0700452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
Matt Carlson66711e62009-11-13 13:03:49 +0000473 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
477 }
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
Michael Chanb401e9e2005-12-19 16:27:04 -0800506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Joe Perches63c3a662011-04-26 08:12:10 +0000513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528}
529
Michael Chan09ee9292005-08-09 20:17:00 -0700530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700534 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700535}
536
Michael Chan20094932005-08-09 20:16:32 -0700537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 readl(mbox);
545}
546
Michael Chanb5d37722006-09-27 16:06:21 -0700547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000549 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700562
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
Michael Chan68929142005-08-09 20:17:14 -0700570 unsigned long flags;
571
Matt Carlson6ff6f812011-05-19 12:12:54 +0000572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
Michael Chan68929142005-08-09 20:17:14 -0700576 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Michael Chanbbadf502006-04-06 21:46:34 -0700581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
586
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
Michael Chan68929142005-08-09 20:17:14 -0700590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
Michael Chan68929142005-08-09 20:17:14 -0700595 unsigned long flags;
596
Matt Carlson6ff6f812011-05-19 12:12:54 +0000597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
Michael Chan68929142005-08-09 20:17:14 -0700603 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Michael Chanbbadf502006-04-06 21:46:34 -0700608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
Michael Chan68929142005-08-09 20:17:14 -0700617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
Matt Carlson0d3031d2007-10-10 18:02:43 -0700620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700629
630 /* Make sure the driver hasn't any stale locks. */
Matt Carlson78f94dc2011-11-04 09:14:58 +0000631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000646 }
647
Matt Carlson0d3031d2007-10-10 18:02:43 -0700648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000654 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700655
Joe Perches63c3a662011-04-26 08:12:10 +0000656 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700657 return 0;
658
659 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000669 break;
670 default:
671 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700672 }
673
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 off = 4 * locknum;
683
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000684 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000688 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000689 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700690 break;
691 udelay(10);
692 }
693
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000694 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700695 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000705 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700706
Joe Perches63c3a662011-04-26 08:12:10 +0000707 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700708 return;
709
710 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000720 break;
721 default:
722 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700723 }
724
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700731}
732
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830static void tg3_disable_ints(struct tg3 *tp)
831{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000832 int i;
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840static void tg3_enable_ints(struct tg3 *tp)
841{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000842 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000843
Michael Chanbbe832c2005-06-24 20:20:04 -0700844 tp->irq_sync = 0;
845 wmb();
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000849
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000853
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000855 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
857
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000858 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000859 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000860
861 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000862 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Matt Carlson17375d22009-08-28 14:02:18 +0000871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700872{
Matt Carlson17375d22009-08-28 14:02:18 +0000873 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000874 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700875 unsigned int work_exists = 0;
876
877 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700885 work_exists = 1;
886
887 return work_exists;
888}
889
Matt Carlson17375d22009-08-28 14:02:18 +0000890/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400893 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 */
Matt Carlson17375d22009-08-28 14:02:18 +0000895static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Matt Carlson17375d22009-08-28 14:02:18 +0000897 struct tg3 *tp = tnapi->tp;
898
Matt Carlson898a56f2009-08-28 14:02:40 +0000899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 mmiowb();
901
David S. Millerfac9b832005-05-18 22:46:34 -0700902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
Joe Perches63c3a662011-04-26 08:12:10 +0000906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700907 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911static void tg3_switch_clocks(struct tg3 *tp)
912{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000913 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 u32 orig_clock_ctrl;
915
Joe Perches63c3a662011-04-26 08:12:10 +0000916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700917 return;
918
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
Joe Perches63c3a662011-04-26 08:12:10 +0000927 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
Matt Carlson882e9792009-09-01 13:21:36 +0000960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +00001002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -07001003 return 0;
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
Matt Carlson882e9792009-09-01 13:21:36 +00001011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
Matt Carlsonb0988c12011-04-20 07:57:39 +00001044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
Matt Carlson15ee95c2011-04-20 07:57:40 +00001112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
Matt Carlson1d36ba42011-04-20 07:57:42 +00001133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
Matt Carlson95e28692008-05-25 23:44:14 -07001142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
Roel Kluind4675b52009-02-12 16:33:27 -08001167 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001168 return -EBUSY;
1169
1170 return 0;
1171}
1172
Matt Carlson158d7ab2008-05-29 01:37:54 -07001173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
Francois Romieu3d165432009-01-19 16:56:50 -08001175 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001176 u32 val;
1177
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001178 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001179
1180 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
Francois Romieu3d165432009-01-19 16:56:50 -08001190 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001191 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001192
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001193 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001194
1195 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001196 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001197
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001208static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001209{
1210 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001211 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001212
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001219 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001222 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001225 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001229 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
Joe Perches63c3a662011-04-26 08:12:10 +00001244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001253
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001266
Matt Carlsona9daf362008-05-25 23:49:44 -07001267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
Matt Carlson158d7ab2008-05-29 01:37:54 -07001289static void tg3_mdio_start(struct tg3 *tp)
1290{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001294
Joe Perches63c3a662011-04-26 08:12:10 +00001295 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
Joe Perches63c3a662011-04-26 08:12:10 +00001306 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001307 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001308
Matt Carlson69f11c92011-07-13 09:27:30 +00001309 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001310
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001319 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001320
Matt Carlson158d7ab2008-05-29 01:37:54 -07001321 tg3_mdio_start(tp);
1322
Joe Perches63c3a662011-04-26 08:12:10 +00001323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001324 return 0;
1325
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001329
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001339 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001342 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001352 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001353 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001355 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001356 return i;
1357 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001358
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001360
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001361 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001369 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001370 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001372 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001376 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001385 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001386 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001388 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001391 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001394 break;
1395 }
1396
Joe Perches63c3a662011-04-26 08:12:10 +00001397 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001401
1402 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
Joe Perches63c3a662011-04-26 08:12:10 +00001407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001411 }
1412}
1413
Matt Carlson95e28692008-05-25 23:44:14 -07001414/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
1428/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001432 unsigned int delay_cnt;
1433 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001434
Matt Carlson4ba526c2008-08-15 14:10:04 -07001435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
1447
1448 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001451 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
Joe Perches63c3a662011-04-26 08:12:10 +00001461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
Matt Carlson4ba526c2008-08-15 14:10:04 -07001499 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001500}
1501
Matt Carlson8d5a89b2011-08-31 11:44:51 +00001502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
Matt Carlson95e28692008-05-25 23:44:14 -07001645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001648 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001658
Joe Perches05dbe002010-02-17 19:44:19 +00001659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
Matt Carlson95e28692008-05-25 23:44:14 -07001669 tg3_ump_link_report(tp);
1670 }
1671}
1672
Matt Carlson95e28692008-05-25 23:44:14 -07001673static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
Steve Glendinninge18ce342008-12-16 02:00:00 -08001677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001678 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001679 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001680 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001681 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001682 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
Matt Carlson95e28692008-05-25 23:44:14 -07001689static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1690{
1691 u8 cap = 0;
1692
Matt Carlsonf3791cd2011-11-21 15:01:17 +00001693 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1694 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1695 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1696 if (lcladv & ADVERTISE_1000XPAUSE)
1697 cap = FLOW_CTRL_RX;
1698 if (rmtadv & ADVERTISE_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001699 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001700 }
1701
1702 return cap;
1703}
1704
Matt Carlsonf51f3562008-05-25 23:45:08 -07001705static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001706{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001707 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001708 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001709 u32 old_rx_mode = tp->rx_mode;
1710 u32 old_tx_mode = tp->tx_mode;
1711
Joe Perches63c3a662011-04-26 08:12:10 +00001712 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001713 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001714 else
1715 autoneg = tp->link_config.autoneg;
1716
Joe Perches63c3a662011-04-26 08:12:10 +00001717 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001718 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001719 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001720 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001721 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001722 } else
1723 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001724
Matt Carlsonf51f3562008-05-25 23:45:08 -07001725 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001726
Steve Glendinninge18ce342008-12-16 02:00:00 -08001727 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001728 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1729 else
1730 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1731
Matt Carlsonf51f3562008-05-25 23:45:08 -07001732 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001733 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001734
Steve Glendinninge18ce342008-12-16 02:00:00 -08001735 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001736 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1737 else
1738 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1739
Matt Carlsonf51f3562008-05-25 23:45:08 -07001740 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001741 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001742}
1743
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001744static void tg3_adjust_link(struct net_device *dev)
1745{
1746 u8 oldflowctrl, linkmesg = 0;
1747 u32 mac_mode, lcl_adv, rmt_adv;
1748 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001749 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001750
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001751 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001752
1753 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1754 MAC_MODE_HALF_DUPLEX);
1755
1756 oldflowctrl = tp->link_config.active_flowctrl;
1757
1758 if (phydev->link) {
1759 lcl_adv = 0;
1760 rmt_adv = 0;
1761
1762 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1763 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001764 else if (phydev->speed == SPEED_1000 ||
1765 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001766 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001767 else
1768 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001769
1770 if (phydev->duplex == DUPLEX_HALF)
1771 mac_mode |= MAC_MODE_HALF_DUPLEX;
1772 else {
Matt Carlsonf88788f2011-12-14 11:10:00 +00001773 lcl_adv = mii_advertise_flowctrl(
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001774 tp->link_config.flowctrl);
1775
1776 if (phydev->pause)
1777 rmt_adv = LPA_PAUSE_CAP;
1778 if (phydev->asym_pause)
1779 rmt_adv |= LPA_PAUSE_ASYM;
1780 }
1781
1782 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1783 } else
1784 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1785
1786 if (mac_mode != tp->mac_mode) {
1787 tp->mac_mode = mac_mode;
1788 tw32_f(MAC_MODE, tp->mac_mode);
1789 udelay(40);
1790 }
1791
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1793 if (phydev->speed == SPEED_10)
1794 tw32(MAC_MI_STAT,
1795 MAC_MI_STAT_10MBPS_MODE |
1796 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1797 else
1798 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1799 }
1800
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001801 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1802 tw32(MAC_TX_LENGTHS,
1803 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1804 (6 << TX_LENGTHS_IPG_SHIFT) |
1805 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1806 else
1807 tw32(MAC_TX_LENGTHS,
1808 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1809 (6 << TX_LENGTHS_IPG_SHIFT) |
1810 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1811
1812 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1813 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1814 phydev->speed != tp->link_config.active_speed ||
1815 phydev->duplex != tp->link_config.active_duplex ||
1816 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001817 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001818
1819 tp->link_config.active_speed = phydev->speed;
1820 tp->link_config.active_duplex = phydev->duplex;
1821
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001822 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001823
1824 if (linkmesg)
1825 tg3_link_report(tp);
1826}
1827
1828static int tg3_phy_init(struct tg3 *tp)
1829{
1830 struct phy_device *phydev;
1831
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001832 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001833 return 0;
1834
1835 /* Bring the PHY back to a known state. */
1836 tg3_bmcr_reset(tp);
1837
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001838 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001839
1840 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad352008-11-10 13:55:14 -08001841 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001842 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001843 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001844 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001845 return PTR_ERR(phydev);
1846 }
1847
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001848 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001849 switch (phydev->interface) {
1850 case PHY_INTERFACE_MODE_GMII:
1851 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001852 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001853 phydev->supported &= (PHY_GBIT_FEATURES |
1854 SUPPORTED_Pause |
1855 SUPPORTED_Asym_Pause);
1856 break;
1857 }
1858 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001859 case PHY_INTERFACE_MODE_MII:
1860 phydev->supported &= (PHY_BASIC_FEATURES |
1861 SUPPORTED_Pause |
1862 SUPPORTED_Asym_Pause);
1863 break;
1864 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001865 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001866 return -EINVAL;
1867 }
1868
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001869 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001870
1871 phydev->advertising = phydev->supported;
1872
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001873 return 0;
1874}
1875
1876static void tg3_phy_start(struct tg3 *tp)
1877{
1878 struct phy_device *phydev;
1879
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001880 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001881 return;
1882
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001883 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001884
Matt Carlson80096062010-08-02 11:26:06 +00001885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1886 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001887 phydev->speed = tp->link_config.orig_speed;
1888 phydev->duplex = tp->link_config.orig_duplex;
1889 phydev->autoneg = tp->link_config.orig_autoneg;
1890 phydev->advertising = tp->link_config.orig_advertising;
1891 }
1892
1893 phy_start(phydev);
1894
1895 phy_start_aneg(phydev);
1896}
1897
1898static void tg3_phy_stop(struct tg3 *tp)
1899{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001901 return;
1902
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001903 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001904}
1905
1906static void tg3_phy_fini(struct tg3 *tp)
1907{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001908 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001909 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001910 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001911 }
1912}
1913
Matt Carlson941ec902011-08-19 13:58:23 +00001914static int tg3_phy_set_extloopbk(struct tg3 *tp)
1915{
1916 int err;
1917 u32 val;
1918
1919 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1920 return 0;
1921
1922 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1923 /* Cannot do read-modify-write on 5401 */
1924 err = tg3_phy_auxctl_write(tp,
1925 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1926 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1927 0x4c20);
1928 goto done;
1929 }
1930
1931 err = tg3_phy_auxctl_read(tp,
1932 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1933 if (err)
1934 return err;
1935
1936 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1937 err = tg3_phy_auxctl_write(tp,
1938 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1939
1940done:
1941 return err;
1942}
1943
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001944static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1945{
1946 u32 phytest;
1947
1948 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1949 u32 phy;
1950
1951 tg3_writephy(tp, MII_TG3_FET_TEST,
1952 phytest | MII_TG3_FET_SHADOW_EN);
1953 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1954 if (enable)
1955 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1956 else
1957 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1958 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1959 }
1960 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1961 }
1962}
1963
Matt Carlson6833c042008-11-21 17:18:59 -08001964static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 reg;
1967
Joe Perches63c3a662011-04-26 08:12:10 +00001968 if (!tg3_flag(tp, 5705_PLUS) ||
1969 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001970 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001971 return;
1972
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001973 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001974 tg3_phy_fet_toggle_apd(tp, enable);
1975 return;
1976 }
1977
Matt Carlson6833c042008-11-21 17:18:59 -08001978 reg = MII_TG3_MISC_SHDW_WREN |
1979 MII_TG3_MISC_SHDW_SCR5_SEL |
1980 MII_TG3_MISC_SHDW_SCR5_LPED |
1981 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1982 MII_TG3_MISC_SHDW_SCR5_SDTL |
1983 MII_TG3_MISC_SHDW_SCR5_C125OE;
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1985 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1986
1987 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1988
1989
1990 reg = MII_TG3_MISC_SHDW_WREN |
1991 MII_TG3_MISC_SHDW_APD_SEL |
1992 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1993 if (enable)
1994 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1995
1996 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1997}
1998
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001999static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2000{
2001 u32 phy;
2002
Joe Perches63c3a662011-04-26 08:12:10 +00002003 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002004 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002005 return;
2006
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002007 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002008 u32 ephy;
2009
Matt Carlson535ef6e2009-08-25 10:09:36 +00002010 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2011 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2012
2013 tg3_writephy(tp, MII_TG3_FET_TEST,
2014 ephy | MII_TG3_FET_SHADOW_EN);
2015 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002016 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00002017 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002018 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00002019 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2020 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002021 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00002022 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002023 }
2024 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00002025 int ret;
2026
2027 ret = tg3_phy_auxctl_read(tp,
2028 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2029 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002030 if (enable)
2031 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2032 else
2033 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002034 tg3_phy_auxctl_write(tp,
2035 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002036 }
2037 }
2038}
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040static void tg3_phy_set_wirespeed(struct tg3 *tp)
2041{
Matt Carlson15ee95c2011-04-20 07:57:40 +00002042 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 u32 val;
2044
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002045 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 return;
2047
Matt Carlson15ee95c2011-04-20 07:57:40 +00002048 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2049 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002050 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2051 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052}
2053
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002054static void tg3_phy_apply_otp(struct tg3 *tp)
2055{
2056 u32 otp, phy;
2057
2058 if (!tp->phy_otp)
2059 return;
2060
2061 otp = tp->phy_otp;
2062
Matt Carlson1d36ba42011-04-20 07:57:42 +00002063 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2064 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002065
2066 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2067 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2068 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2069
2070 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2071 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2072 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2073
2074 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2075 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2076 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2077
2078 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2079 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2080
2081 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2083
2084 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2085 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2086 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2087
Matt Carlson1d36ba42011-04-20 07:57:42 +00002088 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002089}
2090
Matt Carlson52b02d02010-10-14 10:37:41 +00002091static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2092{
2093 u32 val;
2094
2095 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2096 return;
2097
2098 tp->setlpicnt = 0;
2099
2100 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2101 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00002102 tp->link_config.active_duplex == DUPLEX_FULL &&
2103 (tp->link_config.active_speed == SPEED_100 ||
2104 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00002105 u32 eeectl;
2106
2107 if (tp->link_config.active_speed == SPEED_1000)
2108 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2109 else
2110 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2111
2112 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2113
Matt Carlson3110f5f52010-12-06 08:28:50 +00002114 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2115 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00002116
Matt Carlsonb0c59432011-05-19 12:12:48 +00002117 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2118 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00002119 tp->setlpicnt = 2;
2120 }
2121
2122 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002123 if (current_link_up == 1 &&
2124 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2125 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2126 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2127 }
2128
Matt Carlson52b02d02010-10-14 10:37:41 +00002129 val = tr32(TG3_CPMU_EEE_MODE);
2130 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2131 }
2132}
2133
Matt Carlsonb0c59432011-05-19 12:12:48 +00002134static void tg3_phy_eee_enable(struct tg3 *tp)
2135{
2136 u32 val;
2137
2138 if (tp->link_config.active_speed == SPEED_1000 &&
2139 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00002141 tg3_flag(tp, 57765_CLASS)) &&
Matt Carlsonb0c59432011-05-19 12:12:48 +00002142 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002143 val = MII_TG3_DSP_TAP26_ALNOKO |
2144 MII_TG3_DSP_TAP26_RMRXSTO;
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00002146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2151}
2152
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153static int tg3_wait_macro_done(struct tg3 *tp)
2154{
2155 int limit = 100;
2156
2157 while (limit--) {
2158 u32 tmp32;
2159
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002160 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 if ((tmp32 & 0x1000) == 0)
2162 break;
2163 }
2164 }
Roel Kluind4675b52009-02-12 16:33:27 -08002165 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 return -EBUSY;
2167
2168 return 0;
2169}
2170
2171static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2172{
2173 static const u32 test_pat[4][6] = {
2174 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2175 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2176 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2177 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2178 };
2179 int chan;
2180
2181 for (chan = 0; chan < 4; chan++) {
2182 int i;
2183
2184 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2185 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002186 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
2188 for (i = 0; i < 6; i++)
2189 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2190 test_pat[chan][i]);
2191
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002192 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 if (tg3_wait_macro_done(tp)) {
2194 *resetp = 1;
2195 return -EBUSY;
2196 }
2197
2198 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2199 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002200 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 if (tg3_wait_macro_done(tp)) {
2202 *resetp = 1;
2203 return -EBUSY;
2204 }
2205
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 if (tg3_wait_macro_done(tp)) {
2208 *resetp = 1;
2209 return -EBUSY;
2210 }
2211
2212 for (i = 0; i < 6; i += 2) {
2213 u32 low, high;
2214
2215 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2216 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2217 tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221 low &= 0x7fff;
2222 high &= 0x000f;
2223 if (low != test_pat[chan][i] ||
2224 high != test_pat[chan][i+1]) {
2225 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2226 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2228
2229 return -EBUSY;
2230 }
2231 }
2232 }
2233
2234 return 0;
2235}
2236
2237static int tg3_phy_reset_chanpat(struct tg3 *tp)
2238{
2239 int chan;
2240
2241 for (chan = 0; chan < 4; chan++) {
2242 int i;
2243
2244 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2245 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002246 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 for (i = 0; i < 6; i++)
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002249 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 if (tg3_wait_macro_done(tp))
2251 return -EBUSY;
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2258{
2259 u32 reg32, phy9_orig;
2260 int retries, do_phy_reset, err;
2261
2262 retries = 10;
2263 do_phy_reset = 1;
2264 do {
2265 if (do_phy_reset) {
2266 err = tg3_bmcr_reset(tp);
2267 if (err)
2268 return err;
2269 do_phy_reset = 0;
2270 }
2271
2272 /* Disable transmitter and interrupt. */
2273 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2274 continue;
2275
2276 reg32 |= 0x3000;
2277 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2278
2279 /* Set full-duplex, 1000 mbps. */
2280 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002281 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
2283 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002284 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 continue;
2286
Matt Carlson221c5632011-06-13 13:39:01 +00002287 tg3_writephy(tp, MII_CTRL1000,
2288 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
Matt Carlson1d36ba42011-04-20 07:57:42 +00002290 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2291 if (err)
2292 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
2294 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002295 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
2297 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2298 if (!err)
2299 break;
2300 } while (--retries);
2301
2302 err = tg3_phy_reset_chanpat(tp);
2303 if (err)
2304 return err;
2305
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002306 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
2308 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002309 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310
Matt Carlson1d36ba42011-04-20 07:57:42 +00002311 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Matt Carlson221c5632011-06-13 13:39:01 +00002313 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
2315 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2316 reg32 &= ~0x3000;
2317 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2318 } else if (!err)
2319 err = -EBUSY;
2320
2321 return err;
2322}
2323
2324/* This will reset the tigon3 PHY if there is no valid
2325 * link unless the FORCE argument is non-zero.
2326 */
2327static int tg3_phy_reset(struct tg3 *tp)
2328{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002329 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 int err;
2331
Michael Chan60189dd2006-12-17 17:08:07 -08002332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002333 val = tr32(GRC_MISC_CFG);
2334 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2335 udelay(40);
2336 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002337 err = tg3_readphy(tp, MII_BMSR, &val);
2338 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 if (err != 0)
2340 return -EBUSY;
2341
Michael Chanc8e1e822006-04-29 18:55:17 -07002342 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2343 netif_carrier_off(tp->dev);
2344 tg3_link_report(tp);
2345 }
2346
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2350 err = tg3_phy_reset_5703_4_5(tp);
2351 if (err)
2352 return err;
2353 goto out;
2354 }
2355
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002356 cpmuctrl = 0;
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2358 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2359 cpmuctrl = tr32(TG3_CPMU_CTRL);
2360 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2361 tw32(TG3_CPMU_CTRL,
2362 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2363 }
2364
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 err = tg3_bmcr_reset(tp);
2366 if (err)
2367 return err;
2368
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002369 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002370 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2371 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002372
2373 tw32(TG3_CPMU_CTRL, cpmuctrl);
2374 }
2375
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2377 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002378 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2379 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2380 CPMU_LSPD_1000MB_MACCLK_12_5) {
2381 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2382 udelay(40);
2383 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2384 }
2385 }
2386
Joe Perches63c3a662011-04-26 08:12:10 +00002387 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002388 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002389 return 0;
2390
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002391 tg3_phy_apply_otp(tp);
2392
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002393 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002394 tg3_phy_toggle_apd(tp, true);
2395 else
2396 tg3_phy_toggle_apd(tp, false);
2397
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002399 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2400 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002401 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2402 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002403 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002405
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002406 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002407 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002410
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002411 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002412 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2413 tg3_phydsp_write(tp, 0x000a, 0x310b);
2414 tg3_phydsp_write(tp, 0x201f, 0x9506);
2415 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2416 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2417 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002418 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002419 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2420 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2421 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2422 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2423 tg3_writephy(tp, MII_TG3_TEST1,
2424 MII_TG3_TEST1_TRIM_EN | 0x4);
2425 } else
2426 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2427
2428 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2429 }
Michael Chanc424cb22006-04-29 18:56:34 -07002430 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002431
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 /* Set Extended packet length bit (bit 14) on all chips that */
2433 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002434 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002436 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002437 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002439 err = tg3_phy_auxctl_read(tp,
2440 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2441 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002442 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2443 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 }
2445
2446 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2447 * jumbo frames transmission.
2448 */
Joe Perches63c3a662011-04-26 08:12:10 +00002449 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002450 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002451 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002452 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 }
2454
Michael Chan715116a2006-09-27 16:09:25 -07002455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002456 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002457 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002458 }
2459
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002460 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 tg3_phy_set_wirespeed(tp);
2462 return 0;
2463}
2464
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002465#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2466#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2467#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2468 TG3_GPIO_MSG_NEED_VAUX)
2469#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2470 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2471 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 12))
2474
2475#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2476 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2477 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 12))
2480
2481static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2482{
2483 u32 status, shift;
2484
2485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2487 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2488 else
2489 status = tr32(TG3_CPMU_DRV_STATUS);
2490
2491 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2492 status &= ~(TG3_GPIO_MSG_MASK << shift);
2493 status |= (newstat << shift);
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2498 else
2499 tw32(TG3_CPMU_DRV_STATUS, status);
2500
2501 return status >> TG3_APE_GPIO_MSG_SHIFT;
2502}
2503
Matt Carlson520b2752011-06-13 13:39:02 +00002504static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2505{
2506 if (!tg3_flag(tp, IS_NIC))
2507 return 0;
2508
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2512 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2513 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002514
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002515 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2516
2517 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2518 TG3_GRC_LCLCTL_PWRSW_DELAY);
2519
2520 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2521 } else {
2522 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2523 TG3_GRC_LCLCTL_PWRSW_DELAY);
2524 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002525
Matt Carlson520b2752011-06-13 13:39:02 +00002526 return 0;
2527}
2528
2529static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2530{
2531 u32 grc_local_ctrl;
2532
2533 if (!tg3_flag(tp, IS_NIC) ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2536 return;
2537
2538 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2539
2540 tw32_wait_f(GRC_LOCAL_CTRL,
2541 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tw32_wait_f(GRC_LOCAL_CTRL,
2545 grc_local_ctrl,
2546 TG3_GRC_LCLCTL_PWRSW_DELAY);
2547
2548 tw32_wait_f(GRC_LOCAL_CTRL,
2549 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2550 TG3_GRC_LCLCTL_PWRSW_DELAY);
2551}
2552
2553static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2554{
2555 if (!tg3_flag(tp, IS_NIC))
2556 return;
2557
2558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2560 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2561 (GRC_LCLCTRL_GPIO_OE0 |
2562 GRC_LCLCTRL_GPIO_OE1 |
2563 GRC_LCLCTRL_GPIO_OE2 |
2564 GRC_LCLCTRL_GPIO_OUTPUT0 |
2565 GRC_LCLCTRL_GPIO_OUTPUT1),
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2568 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2569 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2570 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2571 GRC_LCLCTRL_GPIO_OE1 |
2572 GRC_LCLCTRL_GPIO_OE2 |
2573 GRC_LCLCTRL_GPIO_OUTPUT0 |
2574 GRC_LCLCTRL_GPIO_OUTPUT1 |
2575 tp->grc_local_ctrl;
2576 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578
2579 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2580 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2581 TG3_GRC_LCLCTL_PWRSW_DELAY);
2582
2583 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2584 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2585 TG3_GRC_LCLCTL_PWRSW_DELAY);
2586 } else {
2587 u32 no_gpio2;
2588 u32 grc_local_ctrl = 0;
2589
2590 /* Workaround to prevent overdrawing Amps. */
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2592 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2593 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2594 grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 }
2597
2598 /* On 5753 and variants, GPIO2 cannot be used. */
2599 no_gpio2 = tp->nic_sram_data_cfg &
2600 NIC_SRAM_DATA_CFG_NO_GPIO2;
2601
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2603 GRC_LCLCTRL_GPIO_OE1 |
2604 GRC_LCLCTRL_GPIO_OE2 |
2605 GRC_LCLCTRL_GPIO_OUTPUT1 |
2606 GRC_LCLCTRL_GPIO_OUTPUT2;
2607 if (no_gpio2) {
2608 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2609 GRC_LCLCTRL_GPIO_OUTPUT2);
2610 }
2611 tw32_wait_f(GRC_LOCAL_CTRL,
2612 tp->grc_local_ctrl | grc_local_ctrl,
2613 TG3_GRC_LCLCTL_PWRSW_DELAY);
2614
2615 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2616
2617 tw32_wait_f(GRC_LOCAL_CTRL,
2618 tp->grc_local_ctrl | grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620
2621 if (!no_gpio2) {
2622 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2623 tw32_wait_f(GRC_LOCAL_CTRL,
2624 tp->grc_local_ctrl | grc_local_ctrl,
2625 TG3_GRC_LCLCTL_PWRSW_DELAY);
2626 }
2627 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002628}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002629
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002630static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002631{
2632 u32 msg = 0;
2633
2634 /* Serialize power state transitions */
2635 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2636 return;
2637
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002638 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002639 msg = TG3_GPIO_MSG_NEED_VAUX;
2640
2641 msg = tg3_set_function_status(tp, msg);
2642
2643 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2644 goto done;
2645
2646 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2647 tg3_pwrsrc_switch_to_vaux(tp);
2648 else
2649 tg3_pwrsrc_die_with_vmain(tp);
2650
2651done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002652 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002653}
2654
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002655static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656{
Matt Carlson683644b2011-03-09 16:58:23 +00002657 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Matt Carlson334355a2010-01-20 16:58:10 +00002659 /* The GPIOs do something completely different on 57765. */
Matt Carlson55086ad2011-12-14 11:09:59 +00002660 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 return;
2662
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002666 tg3_frob_aux_power_5717(tp, include_wol ?
2667 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002668 return;
2669 }
2670
2671 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002672 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002674 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002675
Michael Chanbc1c7562006-03-20 17:48:03 -08002676 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002677 if (dev_peer) {
2678 struct tg3 *tp_peer = netdev_priv(dev_peer);
2679
Joe Perches63c3a662011-04-26 08:12:10 +00002680 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002681 return;
2682
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002683 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002684 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002685 need_vaux = true;
2686 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002689 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2690 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002691 need_vaux = true;
2692
Matt Carlson520b2752011-06-13 13:39:02 +00002693 if (need_vaux)
2694 tg3_pwrsrc_switch_to_vaux(tp);
2695 else
2696 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697}
2698
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002699static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2700{
2701 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2702 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002703 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002704 if (speed != SPEED_10)
2705 return 1;
2706 } else if (speed == SPEED_10)
2707 return 1;
2708
2709 return 0;
2710}
2711
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712static int tg3_setup_phy(struct tg3 *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713static int tg3_halt_cpu(struct tg3 *, u32);
2714
Matt Carlson0a459aa2008-11-03 16:54:15 -08002715static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002716{
Matt Carlsonce057f02007-11-12 21:08:03 -08002717 u32 val;
2718
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002719 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2721 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2722 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2723
2724 sg_dig_ctrl |=
2725 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2726 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2727 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2728 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002729 return;
Michael Chan51297242007-02-13 12:17:57 -08002730 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002731
Michael Chan60189dd2006-12-17 17:08:07 -08002732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002733 tg3_bmcr_reset(tp);
2734 val = tr32(GRC_MISC_CFG);
2735 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2736 udelay(40);
2737 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002738 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002739 u32 phytest;
2740 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2741 u32 phy;
2742
2743 tg3_writephy(tp, MII_ADVERTISE, 0);
2744 tg3_writephy(tp, MII_BMCR,
2745 BMCR_ANENABLE | BMCR_ANRESTART);
2746
2747 tg3_writephy(tp, MII_TG3_FET_TEST,
2748 phytest | MII_TG3_FET_SHADOW_EN);
2749 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2750 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2751 tg3_writephy(tp,
2752 MII_TG3_FET_SHDW_AUXMODE4,
2753 phy);
2754 }
2755 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2756 }
2757 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002758 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002759 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2760 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002761
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002762 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2763 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2764 MII_TG3_AUXCTL_PCTL_VREG_11V;
2765 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002766 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002767
Michael Chan15c3b692006-03-22 01:06:52 -08002768 /* The PHY should not be powered down on some chips because
2769 * of bugs.
2770 */
2771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2773 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002774 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002775 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002776
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002777 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2778 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002779 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2780 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2781 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2782 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2783 }
2784
Michael Chan15c3b692006-03-22 01:06:52 -08002785 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2786}
2787
Matt Carlson3f007892008-11-03 16:51:36 -08002788/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002789static int tg3_nvram_lock(struct tg3 *tp)
2790{
Joe Perches63c3a662011-04-26 08:12:10 +00002791 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002792 int i;
2793
2794 if (tp->nvram_lock_cnt == 0) {
2795 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2796 for (i = 0; i < 8000; i++) {
2797 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2798 break;
2799 udelay(20);
2800 }
2801 if (i == 8000) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2803 return -ENODEV;
2804 }
2805 }
2806 tp->nvram_lock_cnt++;
2807 }
2808 return 0;
2809}
2810
2811/* tp->lock is held. */
2812static void tg3_nvram_unlock(struct tg3 *tp)
2813{
Joe Perches63c3a662011-04-26 08:12:10 +00002814 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002815 if (tp->nvram_lock_cnt > 0)
2816 tp->nvram_lock_cnt--;
2817 if (tp->nvram_lock_cnt == 0)
2818 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2819 }
2820}
2821
2822/* tp->lock is held. */
2823static void tg3_enable_nvram_access(struct tg3 *tp)
2824{
Joe Perches63c3a662011-04-26 08:12:10 +00002825 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002826 u32 nvaccess = tr32(NVRAM_ACCESS);
2827
2828 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2829 }
2830}
2831
2832/* tp->lock is held. */
2833static void tg3_disable_nvram_access(struct tg3 *tp)
2834{
Joe Perches63c3a662011-04-26 08:12:10 +00002835 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002836 u32 nvaccess = tr32(NVRAM_ACCESS);
2837
2838 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2839 }
2840}
2841
2842static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2843 u32 offset, u32 *val)
2844{
2845 u32 tmp;
2846 int i;
2847
2848 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2849 return -EINVAL;
2850
2851 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2852 EEPROM_ADDR_DEVID_MASK |
2853 EEPROM_ADDR_READ);
2854 tw32(GRC_EEPROM_ADDR,
2855 tmp |
2856 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2857 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2858 EEPROM_ADDR_ADDR_MASK) |
2859 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2860
2861 for (i = 0; i < 1000; i++) {
2862 tmp = tr32(GRC_EEPROM_ADDR);
2863
2864 if (tmp & EEPROM_ADDR_COMPLETE)
2865 break;
2866 msleep(1);
2867 }
2868 if (!(tmp & EEPROM_ADDR_COMPLETE))
2869 return -EBUSY;
2870
Matt Carlson62cedd12009-04-20 14:52:29 -07002871 tmp = tr32(GRC_EEPROM_DATA);
2872
2873 /*
2874 * The data will always be opposite the native endian
2875 * format. Perform a blind byteswap to compensate.
2876 */
2877 *val = swab32(tmp);
2878
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002879 return 0;
2880}
2881
2882#define NVRAM_CMD_TIMEOUT 10000
2883
2884static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2885{
2886 int i;
2887
2888 tw32(NVRAM_CMD, nvram_cmd);
2889 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2890 udelay(10);
2891 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2892 udelay(10);
2893 break;
2894 }
2895 }
2896
2897 if (i == NVRAM_CMD_TIMEOUT)
2898 return -EBUSY;
2899
2900 return 0;
2901}
2902
2903static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2904{
Joe Perches63c3a662011-04-26 08:12:10 +00002905 if (tg3_flag(tp, NVRAM) &&
2906 tg3_flag(tp, NVRAM_BUFFERED) &&
2907 tg3_flag(tp, FLASH) &&
2908 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002909 (tp->nvram_jedecnum == JEDEC_ATMEL))
2910
2911 addr = ((addr / tp->nvram_pagesize) <<
2912 ATMEL_AT45DB0X1B_PAGE_POS) +
2913 (addr % tp->nvram_pagesize);
2914
2915 return addr;
2916}
2917
2918static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2919{
Joe Perches63c3a662011-04-26 08:12:10 +00002920 if (tg3_flag(tp, NVRAM) &&
2921 tg3_flag(tp, NVRAM_BUFFERED) &&
2922 tg3_flag(tp, FLASH) &&
2923 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002924 (tp->nvram_jedecnum == JEDEC_ATMEL))
2925
2926 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2927 tp->nvram_pagesize) +
2928 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2929
2930 return addr;
2931}
2932
Matt Carlsone4f34112009-02-25 14:25:00 +00002933/* NOTE: Data read in from NVRAM is byteswapped according to
2934 * the byteswapping settings for all other register accesses.
2935 * tg3 devices are BE devices, so on a BE machine, the data
2936 * returned will be exactly as it is seen in NVRAM. On a LE
2937 * machine, the 32-bit value will be byteswapped.
2938 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002939static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2940{
2941 int ret;
2942
Joe Perches63c3a662011-04-26 08:12:10 +00002943 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002944 return tg3_nvram_read_using_eeprom(tp, offset, val);
2945
2946 offset = tg3_nvram_phys_addr(tp, offset);
2947
2948 if (offset > NVRAM_ADDR_MSK)
2949 return -EINVAL;
2950
2951 ret = tg3_nvram_lock(tp);
2952 if (ret)
2953 return ret;
2954
2955 tg3_enable_nvram_access(tp);
2956
2957 tw32(NVRAM_ADDR, offset);
2958 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2959 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2960
2961 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002962 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002963
2964 tg3_disable_nvram_access(tp);
2965
2966 tg3_nvram_unlock(tp);
2967
2968 return ret;
2969}
2970
Matt Carlsona9dc5292009-02-25 14:25:30 +00002971/* Ensures NVRAM data is in bytestream format. */
2972static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002973{
2974 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002975 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002976 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002977 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002978 return res;
2979}
2980
Matt Carlson997b4f12011-08-31 11:44:53 +00002981#define RX_CPU_SCRATCH_BASE 0x30000
2982#define RX_CPU_SCRATCH_SIZE 0x04000
2983#define TX_CPU_SCRATCH_BASE 0x34000
2984#define TX_CPU_SCRATCH_SIZE 0x04000
2985
2986/* tp->lock is held. */
2987static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
2988{
2989 int i;
2990
2991 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
2992
2993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2994 u32 val = tr32(GRC_VCPU_EXT_CTRL);
2995
2996 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
2997 return 0;
2998 }
2999 if (offset == RX_CPU_BASE) {
3000 for (i = 0; i < 10000; i++) {
3001 tw32(offset + CPU_STATE, 0xffffffff);
3002 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3003 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3004 break;
3005 }
3006
3007 tw32(offset + CPU_STATE, 0xffffffff);
3008 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3009 udelay(10);
3010 } else {
3011 for (i = 0; i < 10000; i++) {
3012 tw32(offset + CPU_STATE, 0xffffffff);
3013 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3014 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3015 break;
3016 }
3017 }
3018
3019 if (i >= 10000) {
3020 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3021 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3022 return -ENODEV;
3023 }
3024
3025 /* Clear firmware's nvram arbitration. */
3026 if (tg3_flag(tp, NVRAM))
3027 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3028 return 0;
3029}
3030
3031struct fw_info {
3032 unsigned int fw_base;
3033 unsigned int fw_len;
3034 const __be32 *fw_data;
3035};
3036
3037/* tp->lock is held. */
3038static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3039 u32 cpu_scratch_base, int cpu_scratch_size,
3040 struct fw_info *info)
3041{
3042 int err, lock_err, i;
3043 void (*write_op)(struct tg3 *, u32, u32);
3044
3045 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3046 netdev_err(tp->dev,
3047 "%s: Trying to load TX cpu firmware which is 5705\n",
3048 __func__);
3049 return -EINVAL;
3050 }
3051
3052 if (tg3_flag(tp, 5705_PLUS))
3053 write_op = tg3_write_mem;
3054 else
3055 write_op = tg3_write_indirect_reg32;
3056
3057 /* It is possible that bootcode is still loading at this point.
3058 * Get the nvram lock first before halting the cpu.
3059 */
3060 lock_err = tg3_nvram_lock(tp);
3061 err = tg3_halt_cpu(tp, cpu_base);
3062 if (!lock_err)
3063 tg3_nvram_unlock(tp);
3064 if (err)
3065 goto out;
3066
3067 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3068 write_op(tp, cpu_scratch_base + i, 0);
3069 tw32(cpu_base + CPU_STATE, 0xffffffff);
3070 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3071 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3072 write_op(tp, (cpu_scratch_base +
3073 (info->fw_base & 0xffff) +
3074 (i * sizeof(u32))),
3075 be32_to_cpu(info->fw_data[i]));
3076
3077 err = 0;
3078
3079out:
3080 return err;
3081}
3082
3083/* tp->lock is held. */
3084static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3085{
3086 struct fw_info info;
3087 const __be32 *fw_data;
3088 int err, i;
3089
3090 fw_data = (void *)tp->fw->data;
3091
3092 /* Firmware blob starts with version numbers, followed by
3093 start address and length. We are setting complete length.
3094 length = end_address_of_bss - start_address_of_text.
3095 Remainder is the blob to be loaded contiguously
3096 from start address. */
3097
3098 info.fw_base = be32_to_cpu(fw_data[1]);
3099 info.fw_len = tp->fw->size - 12;
3100 info.fw_data = &fw_data[3];
3101
3102 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3103 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3104 &info);
3105 if (err)
3106 return err;
3107
3108 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3109 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3110 &info);
3111 if (err)
3112 return err;
3113
3114 /* Now startup only the RX cpu. */
3115 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3116 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3117
3118 for (i = 0; i < 5; i++) {
3119 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3120 break;
3121 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3122 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3123 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3124 udelay(1000);
3125 }
3126 if (i >= 5) {
3127 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3128 "should be %08x\n", __func__,
3129 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3130 return -ENODEV;
3131 }
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3134
3135 return 0;
3136}
3137
3138/* tp->lock is held. */
3139static int tg3_load_tso_firmware(struct tg3 *tp)
3140{
3141 struct fw_info info;
3142 const __be32 *fw_data;
3143 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3144 int err, i;
3145
3146 if (tg3_flag(tp, HW_TSO_1) ||
3147 tg3_flag(tp, HW_TSO_2) ||
3148 tg3_flag(tp, HW_TSO_3))
3149 return 0;
3150
3151 fw_data = (void *)tp->fw->data;
3152
3153 /* Firmware blob starts with version numbers, followed by
3154 start address and length. We are setting complete length.
3155 length = end_address_of_bss - start_address_of_text.
3156 Remainder is the blob to be loaded contiguously
3157 from start address. */
3158
3159 info.fw_base = be32_to_cpu(fw_data[1]);
3160 cpu_scratch_size = tp->fw_len;
3161 info.fw_len = tp->fw->size - 12;
3162 info.fw_data = &fw_data[3];
3163
3164 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3165 cpu_base = RX_CPU_BASE;
3166 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3167 } else {
3168 cpu_base = TX_CPU_BASE;
3169 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3170 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3171 }
3172
3173 err = tg3_load_firmware_cpu(tp, cpu_base,
3174 cpu_scratch_base, cpu_scratch_size,
3175 &info);
3176 if (err)
3177 return err;
3178
3179 /* Now startup the cpu. */
3180 tw32(cpu_base + CPU_STATE, 0xffffffff);
3181 tw32_f(cpu_base + CPU_PC, info.fw_base);
3182
3183 for (i = 0; i < 5; i++) {
3184 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3185 break;
3186 tw32(cpu_base + CPU_STATE, 0xffffffff);
3187 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3188 tw32_f(cpu_base + CPU_PC, info.fw_base);
3189 udelay(1000);
3190 }
3191 if (i >= 5) {
3192 netdev_err(tp->dev,
3193 "%s fails to set CPU PC, is %08x should be %08x\n",
3194 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3195 return -ENODEV;
3196 }
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3199 return 0;
3200}
3201
3202
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003203/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08003204static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3205{
3206 u32 addr_high, addr_low;
3207 int i;
3208
3209 addr_high = ((tp->dev->dev_addr[0] << 8) |
3210 tp->dev->dev_addr[1]);
3211 addr_low = ((tp->dev->dev_addr[2] << 24) |
3212 (tp->dev->dev_addr[3] << 16) |
3213 (tp->dev->dev_addr[4] << 8) |
3214 (tp->dev->dev_addr[5] << 0));
3215 for (i = 0; i < 4; i++) {
3216 if (i == 1 && skip_mac_1)
3217 continue;
3218 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3219 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3220 }
3221
3222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3224 for (i = 0; i < 12; i++) {
3225 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3226 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3227 }
3228 }
3229
3230 addr_high = (tp->dev->dev_addr[0] +
3231 tp->dev->dev_addr[1] +
3232 tp->dev->dev_addr[2] +
3233 tp->dev->dev_addr[3] +
3234 tp->dev->dev_addr[4] +
3235 tp->dev->dev_addr[5]) &
3236 TX_BACKOFF_SEED_MASK;
3237 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3238}
3239
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003240static void tg3_enable_register_access(struct tg3 *tp)
3241{
3242 /*
3243 * Make sure register accesses (indirect or otherwise) will function
3244 * correctly.
3245 */
3246 pci_write_config_dword(tp->pdev,
3247 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3248}
3249
3250static int tg3_power_up(struct tg3 *tp)
3251{
Matt Carlsonbed98292011-07-13 09:27:29 +00003252 int err;
3253
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003254 tg3_enable_register_access(tp);
3255
Matt Carlsonbed98292011-07-13 09:27:29 +00003256 err = pci_set_power_state(tp->pdev, PCI_D0);
3257 if (!err) {
3258 /* Switch out of Vaux if it is a NIC */
3259 tg3_pwrsrc_switch_to_vmain(tp);
3260 } else {
3261 netdev_err(tp->dev, "Transition to D0 failed\n");
3262 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003263
Matt Carlsonbed98292011-07-13 09:27:29 +00003264 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003265}
3266
3267static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268{
3269 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003270 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003272 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003273
3274 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00003275 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003276 u16 lnkctl;
3277
3278 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003279 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003280 &lnkctl);
3281 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3282 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003283 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003284 lnkctl);
3285 }
3286
Linus Torvalds1da177e2005-04-16 15:20:36 -07003287 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3288 tw32(TG3PCI_MISC_HOST_CTRL,
3289 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3290
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003291 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00003292 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003293
Joe Perches63c3a662011-04-26 08:12:10 +00003294 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08003295 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003296 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00003297 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003298 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003299 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003300
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00003301 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003302
Matt Carlson80096062010-08-02 11:26:06 +00003303 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003304
3305 tp->link_config.orig_speed = phydev->speed;
3306 tp->link_config.orig_duplex = phydev->duplex;
3307 tp->link_config.orig_autoneg = phydev->autoneg;
3308 tp->link_config.orig_advertising = phydev->advertising;
3309
3310 advertising = ADVERTISED_TP |
3311 ADVERTISED_Pause |
3312 ADVERTISED_Autoneg |
3313 ADVERTISED_10baseT_Half;
3314
Joe Perches63c3a662011-04-26 08:12:10 +00003315 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3316 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003317 advertising |=
3318 ADVERTISED_100baseT_Half |
3319 ADVERTISED_100baseT_Full |
3320 ADVERTISED_10baseT_Full;
3321 else
3322 advertising |= ADVERTISED_10baseT_Full;
3323 }
3324
3325 phydev->advertising = advertising;
3326
3327 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08003328
3329 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00003330 if (phyid != PHY_ID_BCMAC131) {
3331 phyid &= PHY_BCM_OUI_MASK;
3332 if (phyid == PHY_BCM_OUI_1 ||
3333 phyid == PHY_BCM_OUI_2 ||
3334 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08003335 do_low_power = true;
3336 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003337 }
Matt Carlsondd477002008-05-25 23:45:58 -07003338 } else {
Matt Carlson20232762008-12-21 20:18:56 -08003339 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003340
Matt Carlson80096062010-08-02 11:26:06 +00003341 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3342 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07003343 tp->link_config.orig_speed = tp->link_config.speed;
3344 tp->link_config.orig_duplex = tp->link_config.duplex;
3345 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003348 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07003349 tp->link_config.speed = SPEED_10;
3350 tp->link_config.duplex = DUPLEX_HALF;
3351 tp->link_config.autoneg = AUTONEG_ENABLE;
3352 tg3_setup_phy(tp, 0);
3353 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 }
3355
Michael Chanb5d37722006-09-27 16:06:21 -07003356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3357 u32 val;
3358
3359 val = tr32(GRC_VCPU_EXT_CTRL);
3360 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00003361 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08003362 int i;
3363 u32 val;
3364
3365 for (i = 0; i < 200; i++) {
3366 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3367 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3368 break;
3369 msleep(1);
3370 }
3371 }
Joe Perches63c3a662011-04-26 08:12:10 +00003372 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07003373 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3374 WOL_DRV_STATE_SHUTDOWN |
3375 WOL_DRV_WOL |
3376 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08003377
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003378 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 u32 mac_mode;
3380
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003381 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 if (do_low_power &&
3383 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3384 tg3_phy_auxctl_write(tp,
3385 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3386 MII_TG3_AUXCTL_PCTL_WOL_EN |
3387 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3388 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07003389 udelay(40);
3390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003392 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07003393 mac_mode = MAC_MODE_PORT_MODE_GMII;
3394 else
3395 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003397 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3398 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3399 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00003400 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003401 SPEED_100 : SPEED_10;
3402 if (tg3_5700_link_polarity(tp, speed))
3403 mac_mode |= MAC_MODE_LINK_POLARITY;
3404 else
3405 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407 } else {
3408 mac_mode = MAC_MODE_PORT_MODE_TBI;
3409 }
3410
Joe Perches63c3a662011-04-26 08:12:10 +00003411 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412 tw32(MAC_LED_CTRL, tp->led_ctrl);
3413
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003414 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00003415 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3416 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003417 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
Joe Perches63c3a662011-04-26 08:12:10 +00003419 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00003420 mac_mode |= MAC_MODE_APE_TX_EN |
3421 MAC_MODE_APE_RX_EN |
3422 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07003423
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424 tw32_f(MAC_MODE, mac_mode);
3425 udelay(100);
3426
3427 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3428 udelay(10);
3429 }
3430
Joe Perches63c3a662011-04-26 08:12:10 +00003431 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3434 u32 base_val;
3435
3436 base_val = tp->pci_clock_ctrl;
3437 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3438 CLOCK_CTRL_TXCLK_DISABLE);
3439
Michael Chanb401e9e2005-12-19 16:27:04 -08003440 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3441 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00003442 } else if (tg3_flag(tp, 5780_CLASS) ||
3443 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00003444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07003445 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00003446 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 u32 newbits1, newbits2;
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3452 CLOCK_CTRL_TXCLK_DISABLE |
3453 CLOCK_CTRL_ALTCLK);
3454 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00003455 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456 newbits1 = CLOCK_CTRL_625_CORE;
3457 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3458 } else {
3459 newbits1 = CLOCK_CTRL_ALTCLK;
3460 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3461 }
3462
Michael Chanb401e9e2005-12-19 16:27:04 -08003463 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3464 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465
Michael Chanb401e9e2005-12-19 16:27:04 -08003466 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3467 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468
Joe Perches63c3a662011-04-26 08:12:10 +00003469 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 u32 newbits3;
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3474 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3475 CLOCK_CTRL_TXCLK_DISABLE |
3476 CLOCK_CTRL_44MHZ_CORE);
3477 } else {
3478 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3479 }
3480
Michael Chanb401e9e2005-12-19 16:27:04 -08003481 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3482 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 }
3484 }
3485
Joe Perches63c3a662011-04-26 08:12:10 +00003486 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003487 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003488
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003489 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
3491 /* Workaround for unstable PLL clock */
3492 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3493 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3494 u32 val = tr32(0x7d00);
3495
3496 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3497 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003498 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003499 int err;
3500
3501 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003503 if (!err)
3504 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003506 }
3507
Michael Chanbbadf502006-04-06 21:46:34 -07003508 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3509
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510 return 0;
3511}
3512
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003513static void tg3_power_down(struct tg3 *tp)
3514{
3515 tg3_power_down_prepare(tp);
3516
Joe Perches63c3a662011-04-26 08:12:10 +00003517 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003518 pci_set_power_state(tp->pdev, PCI_D3hot);
3519}
3520
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3522{
3523 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3524 case MII_TG3_AUX_STAT_10HALF:
3525 *speed = SPEED_10;
3526 *duplex = DUPLEX_HALF;
3527 break;
3528
3529 case MII_TG3_AUX_STAT_10FULL:
3530 *speed = SPEED_10;
3531 *duplex = DUPLEX_FULL;
3532 break;
3533
3534 case MII_TG3_AUX_STAT_100HALF:
3535 *speed = SPEED_100;
3536 *duplex = DUPLEX_HALF;
3537 break;
3538
3539 case MII_TG3_AUX_STAT_100FULL:
3540 *speed = SPEED_100;
3541 *duplex = DUPLEX_FULL;
3542 break;
3543
3544 case MII_TG3_AUX_STAT_1000HALF:
3545 *speed = SPEED_1000;
3546 *duplex = DUPLEX_HALF;
3547 break;
3548
3549 case MII_TG3_AUX_STAT_1000FULL:
3550 *speed = SPEED_1000;
3551 *duplex = DUPLEX_FULL;
3552 break;
3553
3554 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003555 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003556 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3557 SPEED_10;
3558 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3559 DUPLEX_HALF;
3560 break;
3561 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562 *speed = SPEED_INVALID;
3563 *duplex = DUPLEX_INVALID;
3564 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003565 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566}
3567
Matt Carlson42b64a42011-05-19 12:12:49 +00003568static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569{
Matt Carlson42b64a42011-05-19 12:12:49 +00003570 int err = 0;
3571 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003572
Matt Carlson42b64a42011-05-19 12:12:49 +00003573 new_adv = ADVERTISE_CSMA;
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00003574 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
Matt Carlsonf88788f2011-12-14 11:10:00 +00003575 new_adv |= mii_advertise_flowctrl(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003576
Matt Carlson42b64a42011-05-19 12:12:49 +00003577 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3578 if (err)
3579 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Matt Carlson4f272092011-12-14 11:09:57 +00003581 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3582 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003583
Matt Carlson4f272092011-12-14 11:09:57 +00003584 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3585 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3586 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003587
Matt Carlson4f272092011-12-14 11:09:57 +00003588 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3589 if (err)
3590 goto done;
3591 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003592
Matt Carlson42b64a42011-05-19 12:12:49 +00003593 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3594 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595
Matt Carlson42b64a42011-05-19 12:12:49 +00003596 tw32(TG3_CPMU_EEE_MODE,
3597 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003598
Matt Carlson42b64a42011-05-19 12:12:49 +00003599 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3600 if (!err) {
3601 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003602
Matt Carlsona6b68da2010-12-06 08:28:52 +00003603 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003604 /* Advertise 100-BaseTX EEE ability */
3605 if (advertise & ADVERTISED_100baseT_Full)
3606 val |= MDIO_AN_EEE_ADV_100TX;
3607 /* Advertise 1000-BaseT EEE ability */
3608 if (advertise & ADVERTISED_1000baseT_Full)
3609 val |= MDIO_AN_EEE_ADV_1000T;
3610 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003611 if (err)
3612 val = 0;
3613
3614 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3615 case ASIC_REV_5717:
3616 case ASIC_REV_57765:
Matt Carlson55086ad2011-12-14 11:09:59 +00003617 case ASIC_REV_57766:
Matt Carlsonb715ce92011-07-20 10:20:52 +00003618 case ASIC_REV_5719:
3619 /* If we advertised any eee advertisements above... */
3620 if (val)
3621 val = MII_TG3_DSP_TAP26_ALNOKO |
3622 MII_TG3_DSP_TAP26_RMRXSTO |
3623 MII_TG3_DSP_TAP26_OPCSINPT;
3624 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3625 /* Fall through */
3626 case ASIC_REV_5720:
3627 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3628 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3629 MII_TG3_DSP_CH34TP2_HIBW01);
3630 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003631
Matt Carlson42b64a42011-05-19 12:12:49 +00003632 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3633 if (!err)
3634 err = err2;
3635 }
3636
3637done:
3638 return err;
3639}
3640
3641static void tg3_phy_copper_begin(struct tg3 *tp)
3642{
3643 u32 new_adv;
3644 int i;
3645
3646 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3647 new_adv = ADVERTISED_10baseT_Half |
3648 ADVERTISED_10baseT_Full;
3649 if (tg3_flag(tp, WOL_SPEED_100MB))
3650 new_adv |= ADVERTISED_100baseT_Half |
3651 ADVERTISED_100baseT_Full;
3652
3653 tg3_phy_autoneg_cfg(tp, new_adv,
3654 FLOW_CTRL_TX | FLOW_CTRL_RX);
3655 } else if (tp->link_config.speed == SPEED_INVALID) {
3656 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3657 tp->link_config.advertising &=
3658 ~(ADVERTISED_1000baseT_Half |
3659 ADVERTISED_1000baseT_Full);
3660
3661 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3662 tp->link_config.flowctrl);
3663 } else {
3664 /* Asking for a specific link mode. */
3665 if (tp->link_config.speed == SPEED_1000) {
3666 if (tp->link_config.duplex == DUPLEX_FULL)
3667 new_adv = ADVERTISED_1000baseT_Full;
3668 else
3669 new_adv = ADVERTISED_1000baseT_Half;
3670 } else if (tp->link_config.speed == SPEED_100) {
3671 if (tp->link_config.duplex == DUPLEX_FULL)
3672 new_adv = ADVERTISED_100baseT_Full;
3673 else
3674 new_adv = ADVERTISED_100baseT_Half;
3675 } else {
3676 if (tp->link_config.duplex == DUPLEX_FULL)
3677 new_adv = ADVERTISED_10baseT_Full;
3678 else
3679 new_adv = ADVERTISED_10baseT_Half;
3680 }
3681
3682 tg3_phy_autoneg_cfg(tp, new_adv,
3683 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003684 }
3685
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3687 tp->link_config.speed != SPEED_INVALID) {
3688 u32 bmcr, orig_bmcr;
3689
3690 tp->link_config.active_speed = tp->link_config.speed;
3691 tp->link_config.active_duplex = tp->link_config.duplex;
3692
3693 bmcr = 0;
3694 switch (tp->link_config.speed) {
3695 default:
3696 case SPEED_10:
3697 break;
3698
3699 case SPEED_100:
3700 bmcr |= BMCR_SPEED100;
3701 break;
3702
3703 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003704 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707
3708 if (tp->link_config.duplex == DUPLEX_FULL)
3709 bmcr |= BMCR_FULLDPLX;
3710
3711 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3712 (bmcr != orig_bmcr)) {
3713 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3714 for (i = 0; i < 1500; i++) {
3715 u32 tmp;
3716
3717 udelay(10);
3718 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3719 tg3_readphy(tp, MII_BMSR, &tmp))
3720 continue;
3721 if (!(tmp & BMSR_LSTATUS)) {
3722 udelay(40);
3723 break;
3724 }
3725 }
3726 tg3_writephy(tp, MII_BMCR, bmcr);
3727 udelay(40);
3728 }
3729 } else {
3730 tg3_writephy(tp, MII_BMCR,
3731 BMCR_ANENABLE | BMCR_ANRESTART);
3732 }
3733}
3734
3735static int tg3_init_5401phy_dsp(struct tg3 *tp)
3736{
3737 int err;
3738
3739 /* Turn off tap power management. */
3740 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003741 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003742
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003743 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3744 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3745 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3746 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3747 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003748
3749 udelay(40);
3750
3751 return err;
3752}
3753
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003754static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755{
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003756 u32 advmsk, tgtadv, advertising;
Michael Chan3600d912006-12-07 00:21:48 -08003757
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003758 advertising = tp->link_config.advertising;
3759 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003760
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003761 advmsk = ADVERTISE_ALL;
3762 if (tp->link_config.active_duplex == DUPLEX_FULL) {
Matt Carlsonf88788f2011-12-14 11:10:00 +00003763 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003764 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003767 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3768 return false;
3769
3770 if ((*lcladv & advmsk) != tgtadv)
3771 return false;
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003772
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003773 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 u32 tg3_ctrl;
3775
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003776 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
Michael Chan3600d912006-12-07 00:21:48 -08003777
Matt Carlson221c5632011-06-13 13:39:01 +00003778 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003779 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003781 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003782 if (tg3_ctrl != tgtadv)
3783 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784 }
Matt Carlson93a700a2011-08-31 11:44:54 +00003785
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003786 return true;
Matt Carlsonef167e22007-12-20 20:10:01 -08003787}
3788
Matt Carlson859edb22011-12-08 14:40:16 +00003789static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
3790{
3791 u32 lpeth = 0;
3792
3793 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3794 u32 val;
3795
3796 if (tg3_readphy(tp, MII_STAT1000, &val))
3797 return false;
3798
3799 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
3800 }
3801
3802 if (tg3_readphy(tp, MII_LPA, rmtadv))
3803 return false;
3804
3805 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
3806 tp->link_config.rmt_adv = lpeth;
3807
3808 return true;
3809}
3810
Linus Torvalds1da177e2005-04-16 15:20:36 -07003811static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3812{
3813 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003814 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003815 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003816 u16 current_speed;
3817 u8 current_duplex;
3818 int i, err;
3819
3820 tw32(MAC_EVENT, 0);
3821
3822 tw32_f(MAC_STATUS,
3823 (MAC_STATUS_SYNC_CHANGED |
3824 MAC_STATUS_CFG_CHANGED |
3825 MAC_STATUS_MI_COMPLETION |
3826 MAC_STATUS_LNKSTATE_CHANGED));
3827 udelay(40);
3828
Matt Carlson8ef21422008-05-02 16:47:53 -07003829 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3830 tw32_f(MAC_MI_MODE,
3831 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3832 udelay(80);
3833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003835 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003836
3837 /* Some third-party PHYs need to be reset on link going
3838 * down.
3839 */
3840 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3843 netif_carrier_ok(tp->dev)) {
3844 tg3_readphy(tp, MII_BMSR, &bmsr);
3845 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3846 !(bmsr & BMSR_LSTATUS))
3847 force_reset = 1;
3848 }
3849 if (force_reset)
3850 tg3_phy_reset(tp);
3851
Matt Carlson79eb6902010-02-17 15:17:03 +00003852 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 tg3_readphy(tp, MII_BMSR, &bmsr);
3854 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003855 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856 bmsr = 0;
3857
3858 if (!(bmsr & BMSR_LSTATUS)) {
3859 err = tg3_init_5401phy_dsp(tp);
3860 if (err)
3861 return err;
3862
3863 tg3_readphy(tp, MII_BMSR, &bmsr);
3864 for (i = 0; i < 1000; i++) {
3865 udelay(10);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 (bmsr & BMSR_LSTATUS)) {
3868 udelay(40);
3869 break;
3870 }
3871 }
3872
Matt Carlson79eb6902010-02-17 15:17:03 +00003873 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3874 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 !(bmsr & BMSR_LSTATUS) &&
3876 tp->link_config.active_speed == SPEED_1000) {
3877 err = tg3_phy_reset(tp);
3878 if (!err)
3879 err = tg3_init_5401phy_dsp(tp);
3880 if (err)
3881 return err;
3882 }
3883 }
3884 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3885 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3886 /* 5701 {A0,B0} CRC bug workaround */
3887 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003888 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3889 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3890 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891 }
3892
3893 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003894 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3895 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003897 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003899 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3901
3902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3904 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3905 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3906 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3907 else
3908 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3909 }
3910
3911 current_link_up = 0;
3912 current_speed = SPEED_INVALID;
3913 current_duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +00003914 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
Matt Carlson859edb22011-12-08 14:40:16 +00003915 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003917 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003918 err = tg3_phy_auxctl_read(tp,
3919 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3920 &val);
3921 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003922 tg3_phy_auxctl_write(tp,
3923 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3924 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925 goto relink;
3926 }
3927 }
3928
3929 bmsr = 0;
3930 for (i = 0; i < 100; i++) {
3931 tg3_readphy(tp, MII_BMSR, &bmsr);
3932 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3933 (bmsr & BMSR_LSTATUS))
3934 break;
3935 udelay(40);
3936 }
3937
3938 if (bmsr & BMSR_LSTATUS) {
3939 u32 aux_stat, bmcr;
3940
3941 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3942 for (i = 0; i < 2000; i++) {
3943 udelay(10);
3944 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3945 aux_stat)
3946 break;
3947 }
3948
3949 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3950 &current_speed,
3951 &current_duplex);
3952
3953 bmcr = 0;
3954 for (i = 0; i < 200; i++) {
3955 tg3_readphy(tp, MII_BMCR, &bmcr);
3956 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3957 continue;
3958 if (bmcr && bmcr != 0x7fff)
3959 break;
3960 udelay(10);
3961 }
3962
Matt Carlsonef167e22007-12-20 20:10:01 -08003963 lcl_adv = 0;
3964 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965
Matt Carlsonef167e22007-12-20 20:10:01 -08003966 tp->link_config.active_speed = current_speed;
3967 tp->link_config.active_duplex = current_duplex;
3968
3969 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3970 if ((bmcr & BMCR_ANENABLE) &&
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003971 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
Matt Carlson859edb22011-12-08 14:40:16 +00003972 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003973 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 } else {
3975 if (!(bmcr & BMCR_ANENABLE) &&
3976 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003977 tp->link_config.duplex == current_duplex &&
3978 tp->link_config.flowctrl ==
3979 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 }
3982 }
3983
Matt Carlsonef167e22007-12-20 20:10:01 -08003984 if (current_link_up == 1 &&
Matt Carlsone348c5e2011-11-21 15:01:20 +00003985 tp->link_config.active_duplex == DUPLEX_FULL) {
3986 u32 reg, bit;
3987
3988 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3989 reg = MII_TG3_FET_GEN_STAT;
3990 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
3991 } else {
3992 reg = MII_TG3_EXT_STAT;
3993 bit = MII_TG3_EXT_STAT_MDIX;
3994 }
3995
3996 if (!tg3_readphy(tp, reg, &val) && (val & bit))
3997 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
3998
Matt Carlsonef167e22007-12-20 20:10:01 -08003999 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Matt Carlsone348c5e2011-11-21 15:01:20 +00004000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 }
4002
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003relink:
Matt Carlson80096062010-08-02 11:26:06 +00004004 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 tg3_phy_copper_begin(tp);
4006
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004007 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00004008 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4009 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 current_link_up = 1;
4011 }
4012
4013 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4014 if (current_link_up == 1) {
4015 if (tp->link_config.active_speed == SPEED_100 ||
4016 tp->link_config.active_speed == SPEED_10)
4017 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4018 else
4019 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004020 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00004021 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4022 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4024
4025 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4026 if (tp->link_config.active_duplex == DUPLEX_HALF)
4027 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4028
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004030 if (current_link_up == 1 &&
4031 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004033 else
4034 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004035 }
4036
4037 /* ??? Without this setting Netgear GA302T PHY does not
4038 * ??? send/receive packets...
4039 */
Matt Carlson79eb6902010-02-17 15:17:03 +00004040 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004041 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4042 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4043 tw32_f(MAC_MI_MODE, tp->mi_mode);
4044 udelay(80);
4045 }
4046
4047 tw32_f(MAC_MODE, tp->mac_mode);
4048 udelay(40);
4049
Matt Carlson52b02d02010-10-14 10:37:41 +00004050 tg3_phy_eee_adjust(tp, current_link_up);
4051
Joe Perches63c3a662011-04-26 08:12:10 +00004052 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004053 /* Polled via timer. */
4054 tw32_f(MAC_EVENT, 0);
4055 } else {
4056 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4057 }
4058 udelay(40);
4059
4060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4061 current_link_up == 1 &&
4062 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00004063 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 udelay(120);
4065 tw32_f(MAC_STATUS,
4066 (MAC_STATUS_SYNC_CHANGED |
4067 MAC_STATUS_CFG_CHANGED));
4068 udelay(40);
4069 tg3_write_mem(tp,
4070 NIC_SRAM_FIRMWARE_MBOX,
4071 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4072 }
4073
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004074 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00004075 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004076 u16 oldlnkctl, newlnkctl;
4077
4078 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00004079 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004080 &oldlnkctl);
4081 if (tp->link_config.active_speed == SPEED_100 ||
4082 tp->link_config.active_speed == SPEED_10)
4083 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4084 else
4085 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4086 if (newlnkctl != oldlnkctl)
4087 pci_write_config_word(tp->pdev,
Matt Carlson93a700a2011-08-31 11:44:54 +00004088 pci_pcie_cap(tp->pdev) +
4089 PCI_EXP_LNKCTL, newlnkctl);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004090 }
4091
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092 if (current_link_up != netif_carrier_ok(tp->dev)) {
4093 if (current_link_up)
4094 netif_carrier_on(tp->dev);
4095 else
4096 netif_carrier_off(tp->dev);
4097 tg3_link_report(tp);
4098 }
4099
4100 return 0;
4101}
4102
4103struct tg3_fiber_aneginfo {
4104 int state;
4105#define ANEG_STATE_UNKNOWN 0
4106#define ANEG_STATE_AN_ENABLE 1
4107#define ANEG_STATE_RESTART_INIT 2
4108#define ANEG_STATE_RESTART 3
4109#define ANEG_STATE_DISABLE_LINK_OK 4
4110#define ANEG_STATE_ABILITY_DETECT_INIT 5
4111#define ANEG_STATE_ABILITY_DETECT 6
4112#define ANEG_STATE_ACK_DETECT_INIT 7
4113#define ANEG_STATE_ACK_DETECT 8
4114#define ANEG_STATE_COMPLETE_ACK_INIT 9
4115#define ANEG_STATE_COMPLETE_ACK 10
4116#define ANEG_STATE_IDLE_DETECT_INIT 11
4117#define ANEG_STATE_IDLE_DETECT 12
4118#define ANEG_STATE_LINK_OK 13
4119#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4120#define ANEG_STATE_NEXT_PAGE_WAIT 15
4121
4122 u32 flags;
4123#define MR_AN_ENABLE 0x00000001
4124#define MR_RESTART_AN 0x00000002
4125#define MR_AN_COMPLETE 0x00000004
4126#define MR_PAGE_RX 0x00000008
4127#define MR_NP_LOADED 0x00000010
4128#define MR_TOGGLE_TX 0x00000020
4129#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4130#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4131#define MR_LP_ADV_SYM_PAUSE 0x00000100
4132#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4133#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4134#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4135#define MR_LP_ADV_NEXT_PAGE 0x00001000
4136#define MR_TOGGLE_RX 0x00002000
4137#define MR_NP_RX 0x00004000
4138
4139#define MR_LINK_OK 0x80000000
4140
4141 unsigned long link_time, cur_time;
4142
4143 u32 ability_match_cfg;
4144 int ability_match_count;
4145
4146 char ability_match, idle_match, ack_match;
4147
4148 u32 txconfig, rxconfig;
4149#define ANEG_CFG_NP 0x00000080
4150#define ANEG_CFG_ACK 0x00000040
4151#define ANEG_CFG_RF2 0x00000020
4152#define ANEG_CFG_RF1 0x00000010
4153#define ANEG_CFG_PS2 0x00000001
4154#define ANEG_CFG_PS1 0x00008000
4155#define ANEG_CFG_HD 0x00004000
4156#define ANEG_CFG_FD 0x00002000
4157#define ANEG_CFG_INVAL 0x00001f06
4158
4159};
4160#define ANEG_OK 0
4161#define ANEG_DONE 1
4162#define ANEG_TIMER_ENAB 2
4163#define ANEG_FAILED -1
4164
4165#define ANEG_STATE_SETTLE_TIME 10000
4166
4167static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4168 struct tg3_fiber_aneginfo *ap)
4169{
Matt Carlson5be73b42007-12-20 20:09:29 -08004170 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 unsigned long delta;
4172 u32 rx_cfg_reg;
4173 int ret;
4174
4175 if (ap->state == ANEG_STATE_UNKNOWN) {
4176 ap->rxconfig = 0;
4177 ap->link_time = 0;
4178 ap->cur_time = 0;
4179 ap->ability_match_cfg = 0;
4180 ap->ability_match_count = 0;
4181 ap->ability_match = 0;
4182 ap->idle_match = 0;
4183 ap->ack_match = 0;
4184 }
4185 ap->cur_time++;
4186
4187 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4188 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4189
4190 if (rx_cfg_reg != ap->ability_match_cfg) {
4191 ap->ability_match_cfg = rx_cfg_reg;
4192 ap->ability_match = 0;
4193 ap->ability_match_count = 0;
4194 } else {
4195 if (++ap->ability_match_count > 1) {
4196 ap->ability_match = 1;
4197 ap->ability_match_cfg = rx_cfg_reg;
4198 }
4199 }
4200 if (rx_cfg_reg & ANEG_CFG_ACK)
4201 ap->ack_match = 1;
4202 else
4203 ap->ack_match = 0;
4204
4205 ap->idle_match = 0;
4206 } else {
4207 ap->idle_match = 1;
4208 ap->ability_match_cfg = 0;
4209 ap->ability_match_count = 0;
4210 ap->ability_match = 0;
4211 ap->ack_match = 0;
4212
4213 rx_cfg_reg = 0;
4214 }
4215
4216 ap->rxconfig = rx_cfg_reg;
4217 ret = ANEG_OK;
4218
Matt Carlson33f401a2010-04-05 10:19:27 +00004219 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220 case ANEG_STATE_UNKNOWN:
4221 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4222 ap->state = ANEG_STATE_AN_ENABLE;
4223
4224 /* fallthru */
4225 case ANEG_STATE_AN_ENABLE:
4226 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4227 if (ap->flags & MR_AN_ENABLE) {
4228 ap->link_time = 0;
4229 ap->cur_time = 0;
4230 ap->ability_match_cfg = 0;
4231 ap->ability_match_count = 0;
4232 ap->ability_match = 0;
4233 ap->idle_match = 0;
4234 ap->ack_match = 0;
4235
4236 ap->state = ANEG_STATE_RESTART_INIT;
4237 } else {
4238 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4239 }
4240 break;
4241
4242 case ANEG_STATE_RESTART_INIT:
4243 ap->link_time = ap->cur_time;
4244 ap->flags &= ~(MR_NP_LOADED);
4245 ap->txconfig = 0;
4246 tw32(MAC_TX_AUTO_NEG, 0);
4247 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4248 tw32_f(MAC_MODE, tp->mac_mode);
4249 udelay(40);
4250
4251 ret = ANEG_TIMER_ENAB;
4252 ap->state = ANEG_STATE_RESTART;
4253
4254 /* fallthru */
4255 case ANEG_STATE_RESTART:
4256 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00004257 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00004259 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004260 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004261 break;
4262
4263 case ANEG_STATE_DISABLE_LINK_OK:
4264 ret = ANEG_DONE;
4265 break;
4266
4267 case ANEG_STATE_ABILITY_DETECT_INIT:
4268 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08004269 ap->txconfig = ANEG_CFG_FD;
4270 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4271 if (flowctrl & ADVERTISE_1000XPAUSE)
4272 ap->txconfig |= ANEG_CFG_PS1;
4273 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4274 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4276 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4277 tw32_f(MAC_MODE, tp->mac_mode);
4278 udelay(40);
4279
4280 ap->state = ANEG_STATE_ABILITY_DETECT;
4281 break;
4282
4283 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00004284 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286 break;
4287
4288 case ANEG_STATE_ACK_DETECT_INIT:
4289 ap->txconfig |= ANEG_CFG_ACK;
4290 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4291 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4292 tw32_f(MAC_MODE, tp->mac_mode);
4293 udelay(40);
4294
4295 ap->state = ANEG_STATE_ACK_DETECT;
4296
4297 /* fallthru */
4298 case ANEG_STATE_ACK_DETECT:
4299 if (ap->ack_match != 0) {
4300 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4301 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4302 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4303 } else {
4304 ap->state = ANEG_STATE_AN_ENABLE;
4305 }
4306 } else if (ap->ability_match != 0 &&
4307 ap->rxconfig == 0) {
4308 ap->state = ANEG_STATE_AN_ENABLE;
4309 }
4310 break;
4311
4312 case ANEG_STATE_COMPLETE_ACK_INIT:
4313 if (ap->rxconfig & ANEG_CFG_INVAL) {
4314 ret = ANEG_FAILED;
4315 break;
4316 }
4317 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4318 MR_LP_ADV_HALF_DUPLEX |
4319 MR_LP_ADV_SYM_PAUSE |
4320 MR_LP_ADV_ASYM_PAUSE |
4321 MR_LP_ADV_REMOTE_FAULT1 |
4322 MR_LP_ADV_REMOTE_FAULT2 |
4323 MR_LP_ADV_NEXT_PAGE |
4324 MR_TOGGLE_RX |
4325 MR_NP_RX);
4326 if (ap->rxconfig & ANEG_CFG_FD)
4327 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4328 if (ap->rxconfig & ANEG_CFG_HD)
4329 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4330 if (ap->rxconfig & ANEG_CFG_PS1)
4331 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4332 if (ap->rxconfig & ANEG_CFG_PS2)
4333 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4334 if (ap->rxconfig & ANEG_CFG_RF1)
4335 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4336 if (ap->rxconfig & ANEG_CFG_RF2)
4337 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4338 if (ap->rxconfig & ANEG_CFG_NP)
4339 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4340
4341 ap->link_time = ap->cur_time;
4342
4343 ap->flags ^= (MR_TOGGLE_TX);
4344 if (ap->rxconfig & 0x0008)
4345 ap->flags |= MR_TOGGLE_RX;
4346 if (ap->rxconfig & ANEG_CFG_NP)
4347 ap->flags |= MR_NP_RX;
4348 ap->flags |= MR_PAGE_RX;
4349
4350 ap->state = ANEG_STATE_COMPLETE_ACK;
4351 ret = ANEG_TIMER_ENAB;
4352 break;
4353
4354 case ANEG_STATE_COMPLETE_ACK:
4355 if (ap->ability_match != 0 &&
4356 ap->rxconfig == 0) {
4357 ap->state = ANEG_STATE_AN_ENABLE;
4358 break;
4359 }
4360 delta = ap->cur_time - ap->link_time;
4361 if (delta > ANEG_STATE_SETTLE_TIME) {
4362 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4363 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4364 } else {
4365 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4366 !(ap->flags & MR_NP_RX)) {
4367 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4368 } else {
4369 ret = ANEG_FAILED;
4370 }
4371 }
4372 }
4373 break;
4374
4375 case ANEG_STATE_IDLE_DETECT_INIT:
4376 ap->link_time = ap->cur_time;
4377 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4378 tw32_f(MAC_MODE, tp->mac_mode);
4379 udelay(40);
4380
4381 ap->state = ANEG_STATE_IDLE_DETECT;
4382 ret = ANEG_TIMER_ENAB;
4383 break;
4384
4385 case ANEG_STATE_IDLE_DETECT:
4386 if (ap->ability_match != 0 &&
4387 ap->rxconfig == 0) {
4388 ap->state = ANEG_STATE_AN_ENABLE;
4389 break;
4390 }
4391 delta = ap->cur_time - ap->link_time;
4392 if (delta > ANEG_STATE_SETTLE_TIME) {
4393 /* XXX another gem from the Broadcom driver :( */
4394 ap->state = ANEG_STATE_LINK_OK;
4395 }
4396 break;
4397
4398 case ANEG_STATE_LINK_OK:
4399 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4400 ret = ANEG_DONE;
4401 break;
4402
4403 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4404 /* ??? unimplemented */
4405 break;
4406
4407 case ANEG_STATE_NEXT_PAGE_WAIT:
4408 /* ??? unimplemented */
4409 break;
4410
4411 default:
4412 ret = ANEG_FAILED;
4413 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415
4416 return ret;
4417}
4418
Matt Carlson5be73b42007-12-20 20:09:29 -08004419static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420{
4421 int res = 0;
4422 struct tg3_fiber_aneginfo aninfo;
4423 int status = ANEG_FAILED;
4424 unsigned int tick;
4425 u32 tmp;
4426
4427 tw32_f(MAC_TX_AUTO_NEG, 0);
4428
4429 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4430 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4431 udelay(40);
4432
4433 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4434 udelay(40);
4435
4436 memset(&aninfo, 0, sizeof(aninfo));
4437 aninfo.flags |= MR_AN_ENABLE;
4438 aninfo.state = ANEG_STATE_UNKNOWN;
4439 aninfo.cur_time = 0;
4440 tick = 0;
4441 while (++tick < 195000) {
4442 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4443 if (status == ANEG_DONE || status == ANEG_FAILED)
4444 break;
4445
4446 udelay(1);
4447 }
4448
4449 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4450 tw32_f(MAC_MODE, tp->mac_mode);
4451 udelay(40);
4452
Matt Carlson5be73b42007-12-20 20:09:29 -08004453 *txflags = aninfo.txconfig;
4454 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455
4456 if (status == ANEG_DONE &&
4457 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4458 MR_LP_ADV_FULL_DUPLEX)))
4459 res = 1;
4460
4461 return res;
4462}
4463
4464static void tg3_init_bcm8002(struct tg3 *tp)
4465{
4466 u32 mac_status = tr32(MAC_STATUS);
4467 int i;
4468
4469 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004470 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004471 !(mac_status & MAC_STATUS_PCS_SYNCED))
4472 return;
4473
4474 /* Set PLL lock range. */
4475 tg3_writephy(tp, 0x16, 0x8007);
4476
4477 /* SW reset */
4478 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4479
4480 /* Wait for reset to complete. */
4481 /* XXX schedule_timeout() ... */
4482 for (i = 0; i < 500; i++)
4483 udelay(10);
4484
4485 /* Config mode; select PMA/Ch 1 regs. */
4486 tg3_writephy(tp, 0x10, 0x8411);
4487
4488 /* Enable auto-lock and comdet, select txclk for tx. */
4489 tg3_writephy(tp, 0x11, 0x0a10);
4490
4491 tg3_writephy(tp, 0x18, 0x00a0);
4492 tg3_writephy(tp, 0x16, 0x41ff);
4493
4494 /* Assert and deassert POR. */
4495 tg3_writephy(tp, 0x13, 0x0400);
4496 udelay(40);
4497 tg3_writephy(tp, 0x13, 0x0000);
4498
4499 tg3_writephy(tp, 0x11, 0x0a50);
4500 udelay(40);
4501 tg3_writephy(tp, 0x11, 0x0a10);
4502
4503 /* Wait for signal to stabilize */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 15000; i++)
4506 udelay(10);
4507
4508 /* Deselect the channel register so we can read the PHYID
4509 * later.
4510 */
4511 tg3_writephy(tp, 0x10, 0x8011);
4512}
4513
4514static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4515{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004516 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004517 u32 sg_dig_ctrl, sg_dig_status;
4518 u32 serdes_cfg, expected_sg_dig_ctrl;
4519 int workaround, port_a;
4520 int current_link_up;
4521
4522 serdes_cfg = 0;
4523 expected_sg_dig_ctrl = 0;
4524 workaround = 0;
4525 port_a = 1;
4526 current_link_up = 0;
4527
4528 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4529 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4530 workaround = 1;
4531 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4532 port_a = 0;
4533
4534 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4535 /* preserve bits 20-23 for voltage regulator */
4536 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4537 }
4538
4539 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4540
4541 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004542 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004543 if (workaround) {
4544 u32 val = serdes_cfg;
4545
4546 if (port_a)
4547 val |= 0xc010000;
4548 else
4549 val |= 0x4010000;
4550 tw32_f(MAC_SERDES_CFG, val);
4551 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004552
4553 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004554 }
4555 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4556 tg3_setup_flow_control(tp, 0, 0);
4557 current_link_up = 1;
4558 }
4559 goto out;
4560 }
4561
4562 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004563 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004564
Matt Carlson82cd3d12007-12-20 20:09:00 -08004565 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4566 if (flowctrl & ADVERTISE_1000XPAUSE)
4567 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4568 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4569 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570
4571 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004573 tp->serdes_counter &&
4574 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4575 MAC_STATUS_RCVD_CFG)) ==
4576 MAC_STATUS_PCS_SYNCED)) {
4577 tp->serdes_counter--;
4578 current_link_up = 1;
4579 goto out;
4580 }
4581restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004582 if (workaround)
4583 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004584 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585 udelay(5);
4586 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4587
Michael Chan3d3ebe72006-09-27 15:59:15 -07004588 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004589 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4591 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004592 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004593 mac_status = tr32(MAC_STATUS);
4594
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004595 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004597 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598
Matt Carlson82cd3d12007-12-20 20:09:00 -08004599 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4600 local_adv |= ADVERTISE_1000XPAUSE;
4601 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4602 local_adv |= ADVERTISE_1000XPSE_ASYM;
4603
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004604 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004605 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004606 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004607 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004608
Matt Carlson859edb22011-12-08 14:40:16 +00004609 tp->link_config.rmt_adv =
4610 mii_adv_to_ethtool_adv_x(remote_adv);
4611
Linus Torvalds1da177e2005-04-16 15:20:36 -07004612 tg3_setup_flow_control(tp, local_adv, remote_adv);
4613 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004614 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004615 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004616 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004617 if (tp->serdes_counter)
4618 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619 else {
4620 if (workaround) {
4621 u32 val = serdes_cfg;
4622
4623 if (port_a)
4624 val |= 0xc010000;
4625 else
4626 val |= 0x4010000;
4627
4628 tw32_f(MAC_SERDES_CFG, val);
4629 }
4630
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004631 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632 udelay(40);
4633
4634 /* Link parallel detection - link is up */
4635 /* only if we have PCS_SYNC and not */
4636 /* receiving config code words */
4637 mac_status = tr32(MAC_STATUS);
4638 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4639 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4640 tg3_setup_flow_control(tp, 0, 0);
4641 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004642 tp->phy_flags |=
4643 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004644 tp->serdes_counter =
4645 SERDES_PARALLEL_DET_TIMEOUT;
4646 } else
4647 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648 }
4649 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004650 } else {
4651 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004652 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004653 }
4654
4655out:
4656 return current_link_up;
4657}
4658
4659static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4660{
4661 int current_link_up = 0;
4662
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004663 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004665
4666 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004667 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004669
Matt Carlson5be73b42007-12-20 20:09:29 -08004670 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4671 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004672
Matt Carlson5be73b42007-12-20 20:09:29 -08004673 if (txflags & ANEG_CFG_PS1)
4674 local_adv |= ADVERTISE_1000XPAUSE;
4675 if (txflags & ANEG_CFG_PS2)
4676 local_adv |= ADVERTISE_1000XPSE_ASYM;
4677
4678 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4679 remote_adv |= LPA_1000XPAUSE;
4680 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4681 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682
Matt Carlson859edb22011-12-08 14:40:16 +00004683 tp->link_config.rmt_adv =
4684 mii_adv_to_ethtool_adv_x(remote_adv);
4685
Linus Torvalds1da177e2005-04-16 15:20:36 -07004686 tg3_setup_flow_control(tp, local_adv, remote_adv);
4687
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688 current_link_up = 1;
4689 }
4690 for (i = 0; i < 30; i++) {
4691 udelay(20);
4692 tw32_f(MAC_STATUS,
4693 (MAC_STATUS_SYNC_CHANGED |
4694 MAC_STATUS_CFG_CHANGED));
4695 udelay(40);
4696 if ((tr32(MAC_STATUS) &
4697 (MAC_STATUS_SYNC_CHANGED |
4698 MAC_STATUS_CFG_CHANGED)) == 0)
4699 break;
4700 }
4701
4702 mac_status = tr32(MAC_STATUS);
4703 if (current_link_up == 0 &&
4704 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4705 !(mac_status & MAC_STATUS_RCVD_CFG))
4706 current_link_up = 1;
4707 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004708 tg3_setup_flow_control(tp, 0, 0);
4709
Linus Torvalds1da177e2005-04-16 15:20:36 -07004710 /* Forcing 1000FD link up. */
4711 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004712
4713 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4714 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004715
4716 tw32_f(MAC_MODE, tp->mac_mode);
4717 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 }
4719
4720out:
4721 return current_link_up;
4722}
4723
4724static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4725{
4726 u32 orig_pause_cfg;
4727 u16 orig_active_speed;
4728 u8 orig_active_duplex;
4729 u32 mac_status;
4730 int current_link_up;
4731 int i;
4732
Matt Carlson8d018622007-12-20 20:05:44 -08004733 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004734 orig_active_speed = tp->link_config.active_speed;
4735 orig_active_duplex = tp->link_config.active_duplex;
4736
Joe Perches63c3a662011-04-26 08:12:10 +00004737 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004739 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740 mac_status = tr32(MAC_STATUS);
4741 mac_status &= (MAC_STATUS_PCS_SYNCED |
4742 MAC_STATUS_SIGNAL_DET |
4743 MAC_STATUS_CFG_CHANGED |
4744 MAC_STATUS_RCVD_CFG);
4745 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4746 MAC_STATUS_SIGNAL_DET)) {
4747 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4748 MAC_STATUS_CFG_CHANGED));
4749 return 0;
4750 }
4751 }
4752
4753 tw32_f(MAC_TX_AUTO_NEG, 0);
4754
4755 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4756 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4757 tw32_f(MAC_MODE, tp->mac_mode);
4758 udelay(40);
4759
Matt Carlson79eb6902010-02-17 15:17:03 +00004760 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004761 tg3_init_bcm8002(tp);
4762
4763 /* Enable link change event even when serdes polling. */
4764 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4765 udelay(40);
4766
4767 current_link_up = 0;
Matt Carlson859edb22011-12-08 14:40:16 +00004768 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769 mac_status = tr32(MAC_STATUS);
4770
Joe Perches63c3a662011-04-26 08:12:10 +00004771 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004772 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4773 else
4774 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4775
Matt Carlson898a56f2009-08-28 14:02:40 +00004776 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004777 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004778 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004779
4780 for (i = 0; i < 100; i++) {
4781 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4782 MAC_STATUS_CFG_CHANGED));
4783 udelay(5);
4784 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004785 MAC_STATUS_CFG_CHANGED |
4786 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 break;
4788 }
4789
4790 mac_status = tr32(MAC_STATUS);
4791 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4792 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004793 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4794 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 tw32_f(MAC_MODE, (tp->mac_mode |
4796 MAC_MODE_SEND_CONFIGS));
4797 udelay(1);
4798 tw32_f(MAC_MODE, tp->mac_mode);
4799 }
4800 }
4801
4802 if (current_link_up == 1) {
4803 tp->link_config.active_speed = SPEED_1000;
4804 tp->link_config.active_duplex = DUPLEX_FULL;
4805 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4806 LED_CTRL_LNKLED_OVERRIDE |
4807 LED_CTRL_1000MBPS_ON));
4808 } else {
4809 tp->link_config.active_speed = SPEED_INVALID;
4810 tp->link_config.active_duplex = DUPLEX_INVALID;
4811 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4812 LED_CTRL_LNKLED_OVERRIDE |
4813 LED_CTRL_TRAFFIC_OVERRIDE));
4814 }
4815
4816 if (current_link_up != netif_carrier_ok(tp->dev)) {
4817 if (current_link_up)
4818 netif_carrier_on(tp->dev);
4819 else
4820 netif_carrier_off(tp->dev);
4821 tg3_link_report(tp);
4822 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004823 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004824 if (orig_pause_cfg != now_pause_cfg ||
4825 orig_active_speed != tp->link_config.active_speed ||
4826 orig_active_duplex != tp->link_config.active_duplex)
4827 tg3_link_report(tp);
4828 }
4829
4830 return 0;
4831}
4832
Michael Chan747e8f82005-07-25 12:33:22 -07004833static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4834{
4835 int current_link_up, err = 0;
4836 u32 bmsr, bmcr;
4837 u16 current_speed;
4838 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004839 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004840
4841 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4842 tw32_f(MAC_MODE, tp->mac_mode);
4843 udelay(40);
4844
4845 tw32(MAC_EVENT, 0);
4846
4847 tw32_f(MAC_STATUS,
4848 (MAC_STATUS_SYNC_CHANGED |
4849 MAC_STATUS_CFG_CHANGED |
4850 MAC_STATUS_MI_COMPLETION |
4851 MAC_STATUS_LNKSTATE_CHANGED));
4852 udelay(40);
4853
4854 if (force_reset)
4855 tg3_phy_reset(tp);
4856
4857 current_link_up = 0;
4858 current_speed = SPEED_INVALID;
4859 current_duplex = DUPLEX_INVALID;
Matt Carlson859edb22011-12-08 14:40:16 +00004860 tp->link_config.rmt_adv = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07004861
4862 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4863 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4865 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4866 bmsr |= BMSR_LSTATUS;
4867 else
4868 bmsr &= ~BMSR_LSTATUS;
4869 }
Michael Chan747e8f82005-07-25 12:33:22 -07004870
4871 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4872
4873 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004874 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004875 /* do nothing, just check for link up at the end */
4876 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson28011cf2011-11-16 18:36:59 -05004877 u32 adv, newadv;
Michael Chan747e8f82005-07-25 12:33:22 -07004878
4879 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
Matt Carlson28011cf2011-11-16 18:36:59 -05004880 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4881 ADVERTISE_1000XPAUSE |
4882 ADVERTISE_1000XPSE_ASYM |
4883 ADVERTISE_SLCT);
Michael Chan747e8f82005-07-25 12:33:22 -07004884
Matt Carlson28011cf2011-11-16 18:36:59 -05004885 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Matt Carlson37f07022011-11-17 14:30:55 +00004886 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
Michael Chan747e8f82005-07-25 12:33:22 -07004887
Matt Carlson28011cf2011-11-16 18:36:59 -05004888 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4889 tg3_writephy(tp, MII_ADVERTISE, newadv);
Michael Chan747e8f82005-07-25 12:33:22 -07004890 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4891 tg3_writephy(tp, MII_BMCR, bmcr);
4892
4893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004894 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004895 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004896
4897 return err;
4898 }
4899 } else {
4900 u32 new_bmcr;
4901
4902 bmcr &= ~BMCR_SPEED1000;
4903 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4904
4905 if (tp->link_config.duplex == DUPLEX_FULL)
4906 new_bmcr |= BMCR_FULLDPLX;
4907
4908 if (new_bmcr != bmcr) {
4909 /* BMCR_SPEED1000 is a reserved bit that needs
4910 * to be set on write.
4911 */
4912 new_bmcr |= BMCR_SPEED1000;
4913
4914 /* Force a linkdown */
4915 if (netif_carrier_ok(tp->dev)) {
4916 u32 adv;
4917
4918 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4919 adv &= ~(ADVERTISE_1000XFULL |
4920 ADVERTISE_1000XHALF |
4921 ADVERTISE_SLCT);
4922 tg3_writephy(tp, MII_ADVERTISE, adv);
4923 tg3_writephy(tp, MII_BMCR, bmcr |
4924 BMCR_ANRESTART |
4925 BMCR_ANENABLE);
4926 udelay(10);
4927 netif_carrier_off(tp->dev);
4928 }
4929 tg3_writephy(tp, MII_BMCR, new_bmcr);
4930 bmcr = new_bmcr;
4931 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4932 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004933 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4934 ASIC_REV_5714) {
4935 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4936 bmsr |= BMSR_LSTATUS;
4937 else
4938 bmsr &= ~BMSR_LSTATUS;
4939 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004940 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004941 }
4942 }
4943
4944 if (bmsr & BMSR_LSTATUS) {
4945 current_speed = SPEED_1000;
4946 current_link_up = 1;
4947 if (bmcr & BMCR_FULLDPLX)
4948 current_duplex = DUPLEX_FULL;
4949 else
4950 current_duplex = DUPLEX_HALF;
4951
Matt Carlsonef167e22007-12-20 20:10:01 -08004952 local_adv = 0;
4953 remote_adv = 0;
4954
Michael Chan747e8f82005-07-25 12:33:22 -07004955 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004956 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004957
4958 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4959 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4960 common = local_adv & remote_adv;
4961 if (common & (ADVERTISE_1000XHALF |
4962 ADVERTISE_1000XFULL)) {
4963 if (common & ADVERTISE_1000XFULL)
4964 current_duplex = DUPLEX_FULL;
4965 else
4966 current_duplex = DUPLEX_HALF;
Matt Carlson859edb22011-12-08 14:40:16 +00004967
4968 tp->link_config.rmt_adv =
4969 mii_adv_to_ethtool_adv_x(remote_adv);
Joe Perches63c3a662011-04-26 08:12:10 +00004970 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004971 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004972 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004973 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004974 }
Michael Chan747e8f82005-07-25 12:33:22 -07004975 }
4976 }
4977
Matt Carlsonef167e22007-12-20 20:10:01 -08004978 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4979 tg3_setup_flow_control(tp, local_adv, remote_adv);
4980
Michael Chan747e8f82005-07-25 12:33:22 -07004981 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4982 if (tp->link_config.active_duplex == DUPLEX_HALF)
4983 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4984
4985 tw32_f(MAC_MODE, tp->mac_mode);
4986 udelay(40);
4987
4988 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4989
4990 tp->link_config.active_speed = current_speed;
4991 tp->link_config.active_duplex = current_duplex;
4992
4993 if (current_link_up != netif_carrier_ok(tp->dev)) {
4994 if (current_link_up)
4995 netif_carrier_on(tp->dev);
4996 else {
4997 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004998 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004999 }
5000 tg3_link_report(tp);
5001 }
5002 return err;
5003}
5004
5005static void tg3_serdes_parallel_detect(struct tg3 *tp)
5006{
Michael Chan3d3ebe72006-09-27 15:59:15 -07005007 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07005008 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07005009 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07005010 return;
5011 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005012
Michael Chan747e8f82005-07-25 12:33:22 -07005013 if (!netif_carrier_ok(tp->dev) &&
5014 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5015 u32 bmcr;
5016
5017 tg3_readphy(tp, MII_BMCR, &bmcr);
5018 if (bmcr & BMCR_ANENABLE) {
5019 u32 phy1, phy2;
5020
5021 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005022 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5023 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07005024
5025 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005026 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5027 MII_TG3_DSP_EXP1_INT_STAT);
5028 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5029 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005030
5031 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5032 /* We have signal detect and not receiving
5033 * config code words, link is up by parallel
5034 * detection.
5035 */
5036
5037 bmcr &= ~BMCR_ANENABLE;
5038 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5039 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005040 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005041 }
5042 }
Matt Carlson859a588792010-04-05 10:19:28 +00005043 } else if (netif_carrier_ok(tp->dev) &&
5044 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005045 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07005046 u32 phy2;
5047
5048 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005049 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5050 MII_TG3_DSP_EXP1_INT_STAT);
5051 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005052 if (phy2 & 0x20) {
5053 u32 bmcr;
5054
5055 /* Config code words received, turn on autoneg. */
5056 tg3_readphy(tp, MII_BMCR, &bmcr);
5057 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5058
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005059 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005060
5061 }
5062 }
5063}
5064
Linus Torvalds1da177e2005-04-16 15:20:36 -07005065static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5066{
Matt Carlsonf2096f92011-04-05 14:22:48 +00005067 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005068 int err;
5069
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005070 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005071 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005072 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07005073 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00005074 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005075 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005076
Matt Carlsonbcb37f62008-11-03 16:52:09 -08005077 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005078 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08005079
5080 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5081 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5082 scale = 65;
5083 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5084 scale = 6;
5085 else
5086 scale = 12;
5087
5088 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5089 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5090 tw32(GRC_MISC_CFG, val);
5091 }
5092
Matt Carlsonf2096f92011-04-05 14:22:48 +00005093 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5094 (6 << TX_LENGTHS_IPG_SHIFT);
5095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5096 val |= tr32(MAC_TX_LENGTHS) &
5097 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5098 TX_LENGTHS_CNT_DWN_VAL_MSK);
5099
Linus Torvalds1da177e2005-04-16 15:20:36 -07005100 if (tp->link_config.active_speed == SPEED_1000 &&
5101 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00005102 tw32(MAC_TX_LENGTHS, val |
5103 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00005105 tw32(MAC_TX_LENGTHS, val |
5106 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107
Joe Perches63c3a662011-04-26 08:12:10 +00005108 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005109 if (netif_carrier_ok(tp->dev)) {
5110 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07005111 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005112 } else {
5113 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5114 }
5115 }
5116
Joe Perches63c3a662011-04-26 08:12:10 +00005117 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005118 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07005119 if (!netif_carrier_ok(tp->dev))
5120 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5121 tp->pwrmgmt_thresh;
5122 else
5123 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5124 tw32(PCIE_PWR_MGMT_THRESH, val);
5125 }
5126
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 return err;
5128}
5129
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005130static inline int tg3_irq_sync(struct tg3 *tp)
5131{
5132 return tp->irq_sync;
5133}
5134
Matt Carlson97bd8e42011-04-13 11:05:04 +00005135static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5136{
5137 int i;
5138
5139 dst = (u32 *)((u8 *)dst + off);
5140 for (i = 0; i < len; i += sizeof(u32))
5141 *dst++ = tr32(off + i);
5142}
5143
5144static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5145{
5146 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5147 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5148 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5149 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5150 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5151 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5152 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5153 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5154 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5155 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5156 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5157 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5158 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5159 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5160 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5161 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5162 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5163 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5164 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5165
Joe Perches63c3a662011-04-26 08:12:10 +00005166 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005167 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5168
5169 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5170 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5171 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5172 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5173 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5174 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5175 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5176 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5177
Joe Perches63c3a662011-04-26 08:12:10 +00005178 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005179 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5180 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5181 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5182 }
5183
5184 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5185 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5186 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5187 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5188 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5189
Joe Perches63c3a662011-04-26 08:12:10 +00005190 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005191 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5192}
5193
5194static void tg3_dump_state(struct tg3 *tp)
5195{
5196 int i;
5197 u32 *regs;
5198
5199 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5200 if (!regs) {
5201 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5202 return;
5203 }
5204
Joe Perches63c3a662011-04-26 08:12:10 +00005205 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005206 /* Read up to but not including private PCI registers */
5207 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5208 regs[i / sizeof(u32)] = tr32(i);
5209 } else
5210 tg3_dump_legacy_regs(tp, regs);
5211
5212 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5213 if (!regs[i + 0] && !regs[i + 1] &&
5214 !regs[i + 2] && !regs[i + 3])
5215 continue;
5216
5217 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5218 i * 4,
5219 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5220 }
5221
5222 kfree(regs);
5223
5224 for (i = 0; i < tp->irq_cnt; i++) {
5225 struct tg3_napi *tnapi = &tp->napi[i];
5226
5227 /* SW status block */
5228 netdev_err(tp->dev,
5229 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5230 i,
5231 tnapi->hw_status->status,
5232 tnapi->hw_status->status_tag,
5233 tnapi->hw_status->rx_jumbo_consumer,
5234 tnapi->hw_status->rx_consumer,
5235 tnapi->hw_status->rx_mini_consumer,
5236 tnapi->hw_status->idx[0].rx_producer,
5237 tnapi->hw_status->idx[0].tx_consumer);
5238
5239 netdev_err(tp->dev,
5240 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5241 i,
5242 tnapi->last_tag, tnapi->last_irq_tag,
5243 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5244 tnapi->rx_rcb_ptr,
5245 tnapi->prodring.rx_std_prod_idx,
5246 tnapi->prodring.rx_std_cons_idx,
5247 tnapi->prodring.rx_jmb_prod_idx,
5248 tnapi->prodring.rx_jmb_cons_idx);
5249 }
5250}
5251
Michael Chandf3e6542006-05-26 17:48:07 -07005252/* This is called whenever we suspect that the system chipset is re-
5253 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5254 * is bogus tx completions. We try to recover by setting the
5255 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5256 * in the workqueue.
5257 */
5258static void tg3_tx_recover(struct tg3 *tp)
5259{
Joe Perches63c3a662011-04-26 08:12:10 +00005260 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07005261 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5262
Matt Carlson5129c3a2010-04-05 10:19:23 +00005263 netdev_warn(tp->dev,
5264 "The system may be re-ordering memory-mapped I/O "
5265 "cycles to the network device, attempting to recover. "
5266 "Please report the problem to the driver maintainer "
5267 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07005268
5269 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005270 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005271 spin_unlock(&tp->lock);
5272}
5273
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005274static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07005275{
Matt Carlsonf65aac12010-08-02 11:26:03 +00005276 /* Tell compiler to fetch tx indices from memory. */
5277 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005278 return tnapi->tx_pending -
5279 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07005280}
5281
Linus Torvalds1da177e2005-04-16 15:20:36 -07005282/* Tigon3 never reports partial packet sends. So we do not
5283 * need special logic to handle SKBs that have not had all
5284 * of their frags sent yet, like SunGEM does.
5285 */
Matt Carlson17375d22009-08-28 14:02:18 +00005286static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005287{
Matt Carlson17375d22009-08-28 14:02:18 +00005288 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005289 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005290 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005291 struct netdev_queue *txq;
5292 int index = tnapi - tp->napi;
Tom Herbert298376d2011-11-28 16:33:30 +00005293 unsigned int pkts_compl = 0, bytes_compl = 0;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005294
Joe Perches63c3a662011-04-26 08:12:10 +00005295 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005296 index--;
5297
5298 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005299
5300 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00005301 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005302 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07005303 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005304
Michael Chandf3e6542006-05-26 17:48:07 -07005305 if (unlikely(skb == NULL)) {
5306 tg3_tx_recover(tp);
5307 return;
5308 }
5309
Alexander Duyckf4188d82009-12-02 16:48:38 +00005310 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005311 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005312 skb_headlen(skb),
5313 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005314
5315 ri->skb = NULL;
5316
Matt Carlsone01ee142011-07-27 14:20:50 +00005317 while (ri->fragmented) {
5318 ri->fragmented = false;
5319 sw_idx = NEXT_TX(sw_idx);
5320 ri = &tnapi->tx_buffers[sw_idx];
5321 }
5322
Linus Torvalds1da177e2005-04-16 15:20:36 -07005323 sw_idx = NEXT_TX(sw_idx);
5324
5325 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005326 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07005327 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5328 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005329
5330 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005331 dma_unmap_addr(ri, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005332 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005333 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00005334
5335 while (ri->fragmented) {
5336 ri->fragmented = false;
5337 sw_idx = NEXT_TX(sw_idx);
5338 ri = &tnapi->tx_buffers[sw_idx];
5339 }
5340
Linus Torvalds1da177e2005-04-16 15:20:36 -07005341 sw_idx = NEXT_TX(sw_idx);
5342 }
5343
Tom Herbert298376d2011-11-28 16:33:30 +00005344 pkts_compl++;
5345 bytes_compl += skb->len;
5346
David S. Millerf47c11e2005-06-24 20:18:35 -07005347 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07005348
5349 if (unlikely(tx_bug)) {
5350 tg3_tx_recover(tp);
5351 return;
5352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353 }
5354
Tom Herbert298376d2011-11-28 16:33:30 +00005355 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5356
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005357 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358
Michael Chan1b2a7202006-08-07 21:46:02 -07005359 /* Need to make the tx_cons update visible to tg3_start_xmit()
5360 * before checking for netif_queue_stopped(). Without the
5361 * memory barrier, there is a small possibility that tg3_start_xmit()
5362 * will miss it and cause the queue to be stopped forever.
5363 */
5364 smp_mb();
5365
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005366 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005367 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005368 __netif_tx_lock(txq, smp_processor_id());
5369 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005370 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005371 netif_tx_wake_queue(txq);
5372 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07005373 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005374}
5375
Eric Dumazet9205fd92011-11-18 06:47:01 +00005376static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005377{
Eric Dumazet9205fd92011-11-18 06:47:01 +00005378 if (!ri->data)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005379 return;
5380
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005381 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005382 map_sz, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005383 kfree(ri->data);
5384 ri->data = NULL;
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005385}
5386
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387/* Returns size of skb allocated or < 0 on error.
5388 *
5389 * We only need to fill in the address because the other members
5390 * of the RX descriptor are invariant, see tg3_init_rings.
5391 *
5392 * Note the purposeful assymetry of cpu vs. chip accesses. For
5393 * posting buffers we only dirty the first cache line of the RX
5394 * descriptor (containing the address). Whereas for the RX status
5395 * buffers the cpu only reads the last cacheline of the RX descriptor
5396 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5397 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005398static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00005399 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005400{
5401 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00005402 struct ring_info *map;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005403 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005404 dma_addr_t mapping;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005405 int skb_size, data_size, dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 switch (opaque_key) {
5408 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005409 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00005410 desc = &tpr->rx_std[dest_idx];
5411 map = &tpr->rx_std_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005412 data_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413 break;
5414
5415 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005416 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00005417 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00005418 map = &tpr->rx_jmb_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005419 data_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420 break;
5421
5422 default:
5423 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005425
5426 /* Do not overwrite any of the map or rp information
5427 * until we are sure we can commit to a new buffer.
5428 *
5429 * Callers depend upon this behavior and assume that
5430 * we leave everything unchanged if we fail.
5431 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005432 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5433 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5434 data = kmalloc(skb_size, GFP_ATOMIC);
5435 if (!data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 return -ENOMEM;
5437
Eric Dumazet9205fd92011-11-18 06:47:01 +00005438 mapping = pci_map_single(tp->pdev,
5439 data + TG3_RX_OFFSET(tp),
5440 data_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00005442 if (pci_dma_mapping_error(tp->pdev, mapping)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005443 kfree(data);
Matt Carlsona21771d2009-11-02 14:25:31 +00005444 return -EIO;
5445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005446
Eric Dumazet9205fd92011-11-18 06:47:01 +00005447 map->data = data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005448 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450 desc->addr_hi = ((u64)mapping >> 32);
5451 desc->addr_lo = ((u64)mapping & 0xffffffff);
5452
Eric Dumazet9205fd92011-11-18 06:47:01 +00005453 return data_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005454}
5455
5456/* We only need to move over in the address because the other
5457 * members of the RX descriptor are invariant. See notes above
Eric Dumazet9205fd92011-11-18 06:47:01 +00005458 * tg3_alloc_rx_data for full details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459 */
Matt Carlsona3896162009-11-13 13:03:44 +00005460static void tg3_recycle_rx(struct tg3_napi *tnapi,
5461 struct tg3_rx_prodring_set *dpr,
5462 u32 opaque_key, int src_idx,
5463 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464{
Matt Carlson17375d22009-08-28 14:02:18 +00005465 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5467 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005468 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005469 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470
5471 switch (opaque_key) {
5472 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005473 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005474 dest_desc = &dpr->rx_std[dest_idx];
5475 dest_map = &dpr->rx_std_buffers[dest_idx];
5476 src_desc = &spr->rx_std[src_idx];
5477 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478 break;
5479
5480 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005481 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005482 dest_desc = &dpr->rx_jmb[dest_idx].std;
5483 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5484 src_desc = &spr->rx_jmb[src_idx].std;
5485 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 break;
5487
5488 default:
5489 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491
Eric Dumazet9205fd92011-11-18 06:47:01 +00005492 dest_map->data = src_map->data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005493 dma_unmap_addr_set(dest_map, mapping,
5494 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495 dest_desc->addr_hi = src_desc->addr_hi;
5496 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005497
5498 /* Ensure that the update to the skb happens after the physical
5499 * addresses have been transferred to the new BD location.
5500 */
5501 smp_wmb();
5502
Eric Dumazet9205fd92011-11-18 06:47:01 +00005503 src_map->data = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005504}
5505
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506/* The RX ring scheme is composed of multiple rings which post fresh
5507 * buffers to the chip, and one special ring the chip uses to report
5508 * status back to the host.
5509 *
5510 * The special ring reports the status of received packets to the
5511 * host. The chip does not write into the original descriptor the
5512 * RX buffer was obtained from. The chip simply takes the original
5513 * descriptor as provided by the host, updates the status and length
5514 * field, then writes this into the next status ring entry.
5515 *
5516 * Each ring the host uses to post buffers to the chip is described
5517 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5518 * it is first placed into the on-chip ram. When the packet's length
5519 * is known, it walks down the TG3_BDINFO entries to select the ring.
5520 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5521 * which is within the range of the new packet's length is chosen.
5522 *
5523 * The "separate ring for rx status" scheme may sound queer, but it makes
5524 * sense from a cache coherency perspective. If only the host writes
5525 * to the buffer post rings, and only the chip writes to the rx status
5526 * rings, then cache lines never move beyond shared-modified state.
5527 * If both the host and chip were to write into the same ring, cache line
5528 * eviction could occur since both entities want it in an exclusive state.
5529 */
Matt Carlson17375d22009-08-28 14:02:18 +00005530static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531{
Matt Carlson17375d22009-08-28 14:02:18 +00005532 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005533 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005534 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005535 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005536 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005538 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005540 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541 /*
5542 * We need to order the read of hw_idx and the read of
5543 * the opaque cookie.
5544 */
5545 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 work_mask = 0;
5547 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005548 std_prod_idx = tpr->rx_std_prod_idx;
5549 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005550 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005551 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005552 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553 unsigned int len;
5554 struct sk_buff *skb;
5555 dma_addr_t dma_addr;
5556 u32 opaque_key, desc_idx, *post_ptr;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005557 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005558
5559 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5560 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5561 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005562 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005563 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005564 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005565 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005566 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005568 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005569 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005570 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005571 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005572 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
5575 work_mask |= opaque_key;
5576
5577 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5578 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5579 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005580 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581 desc_idx, *post_ptr);
5582 drop_it_no_recycle:
5583 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005584 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 goto next_pkt;
5586 }
5587
Eric Dumazet9205fd92011-11-18 06:47:01 +00005588 prefetch(data + TG3_RX_OFFSET(tp));
Matt Carlsonad829262008-11-21 17:16:16 -08005589 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5590 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591
Matt Carlsond2757fc2010-04-12 06:58:27 +00005592 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005593 int skb_size;
5594
Eric Dumazet9205fd92011-11-18 06:47:01 +00005595 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005596 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 if (skb_size < 0)
5598 goto drop_it;
5599
Matt Carlson287be122009-08-28 13:58:46 +00005600 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601 PCI_DMA_FROMDEVICE);
5602
Eric Dumazet9205fd92011-11-18 06:47:01 +00005603 skb = build_skb(data);
5604 if (!skb) {
5605 kfree(data);
5606 goto drop_it_no_recycle;
5607 }
5608 skb_reserve(skb, TG3_RX_OFFSET(tp));
5609 /* Ensure that the update to the data happens
Matt Carlson61e800c2010-02-17 15:16:54 +00005610 * after the usage of the old DMA mapping.
5611 */
5612 smp_wmb();
5613
Eric Dumazet9205fd92011-11-18 06:47:01 +00005614 ri->data = NULL;
Matt Carlson61e800c2010-02-17 15:16:54 +00005615
Linus Torvalds1da177e2005-04-16 15:20:36 -07005616 } else {
Matt Carlsona3896162009-11-13 13:03:44 +00005617 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618 desc_idx, *post_ptr);
5619
Eric Dumazet9205fd92011-11-18 06:47:01 +00005620 skb = netdev_alloc_skb(tp->dev,
5621 len + TG3_RAW_IP_ALIGN);
5622 if (skb == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623 goto drop_it_no_recycle;
5624
Eric Dumazet9205fd92011-11-18 06:47:01 +00005625 skb_reserve(skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005627 memcpy(skb->data,
5628 data + TG3_RX_OFFSET(tp),
5629 len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631 }
5632
Eric Dumazet9205fd92011-11-18 06:47:01 +00005633 skb_put(skb, len);
Michał Mirosławdc668912011-04-07 03:35:07 +00005634 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005635 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5636 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5637 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5638 skb->ip_summed = CHECKSUM_UNNECESSARY;
5639 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005640 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641
5642 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005643
5644 if (len > (tp->dev->mtu + ETH_HLEN) &&
5645 skb->protocol != htons(ETH_P_8021Q)) {
5646 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005647 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005648 }
5649
Matt Carlson9dc7a112010-04-12 06:58:28 +00005650 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005651 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5652 __vlan_hwaccel_put_tag(skb,
5653 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005654
Matt Carlsonbf933c82011-01-25 15:58:49 +00005655 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005656
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657 received++;
5658 budget--;
5659
5660next_pkt:
5661 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005662
5663 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005664 tpr->rx_std_prod_idx = std_prod_idx &
5665 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005666 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5667 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005668 work_mask &= ~RXD_OPAQUE_RING_STD;
5669 rx_std_posted = 0;
5670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005672 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005673 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005674
5675 /* Refresh hw_idx to see if there is new work */
5676 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005677 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005678 rmb();
5679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680 }
5681
5682 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005683 tnapi->rx_rcb_ptr = sw_idx;
5684 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685
5686 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005687 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005688 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005689 tpr->rx_std_prod_idx = std_prod_idx &
5690 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005691 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5692 tpr->rx_std_prod_idx);
5693 }
5694 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005695 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5696 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005697 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5698 tpr->rx_jmb_prod_idx);
5699 }
5700 mmiowb();
5701 } else if (work_mask) {
5702 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5703 * updated before the producer indices can be updated.
5704 */
5705 smp_wmb();
5706
Matt Carlson2c49a442010-09-30 10:34:35 +00005707 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5708 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005709
Matt Carlsone4af1af2010-02-12 14:47:05 +00005710 if (tnapi != &tp->napi[1])
5711 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005713
5714 return received;
5715}
5716
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005717static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005720 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005721 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5722
Linus Torvalds1da177e2005-04-16 15:20:36 -07005723 if (sblk->status & SD_STATUS_LINK_CHG) {
5724 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005725 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005726 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005727 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005728 tw32_f(MAC_STATUS,
5729 (MAC_STATUS_SYNC_CHANGED |
5730 MAC_STATUS_CFG_CHANGED |
5731 MAC_STATUS_MI_COMPLETION |
5732 MAC_STATUS_LNKSTATE_CHANGED));
5733 udelay(40);
5734 } else
5735 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005736 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737 }
5738 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005739}
5740
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005741static int tg3_rx_prodring_xfer(struct tg3 *tp,
5742 struct tg3_rx_prodring_set *dpr,
5743 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005744{
5745 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005746 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005747
5748 while (1) {
5749 src_prod_idx = spr->rx_std_prod_idx;
5750
5751 /* Make sure updates to the rx_std_buffers[] entries and the
5752 * standard producer index are seen in the correct order.
5753 */
5754 smp_rmb();
5755
5756 if (spr->rx_std_cons_idx == src_prod_idx)
5757 break;
5758
5759 if (spr->rx_std_cons_idx < src_prod_idx)
5760 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5761 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005762 cpycnt = tp->rx_std_ring_mask + 1 -
5763 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005764
Matt Carlson2c49a442010-09-30 10:34:35 +00005765 cpycnt = min(cpycnt,
5766 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005767
5768 si = spr->rx_std_cons_idx;
5769 di = dpr->rx_std_prod_idx;
5770
Matt Carlsone92967b2010-02-12 14:47:06 +00005771 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005772 if (dpr->rx_std_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005773 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005774 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005775 break;
5776 }
5777 }
5778
5779 if (!cpycnt)
5780 break;
5781
5782 /* Ensure that updates to the rx_std_buffers ring and the
5783 * shadowed hardware producer ring from tg3_recycle_skb() are
5784 * ordered correctly WRT the skb check above.
5785 */
5786 smp_rmb();
5787
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005788 memcpy(&dpr->rx_std_buffers[di],
5789 &spr->rx_std_buffers[si],
5790 cpycnt * sizeof(struct ring_info));
5791
5792 for (i = 0; i < cpycnt; i++, di++, si++) {
5793 struct tg3_rx_buffer_desc *sbd, *dbd;
5794 sbd = &spr->rx_std[si];
5795 dbd = &dpr->rx_std[di];
5796 dbd->addr_hi = sbd->addr_hi;
5797 dbd->addr_lo = sbd->addr_lo;
5798 }
5799
Matt Carlson2c49a442010-09-30 10:34:35 +00005800 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5801 tp->rx_std_ring_mask;
5802 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5803 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005804 }
5805
5806 while (1) {
5807 src_prod_idx = spr->rx_jmb_prod_idx;
5808
5809 /* Make sure updates to the rx_jmb_buffers[] entries and
5810 * the jumbo producer index are seen in the correct order.
5811 */
5812 smp_rmb();
5813
5814 if (spr->rx_jmb_cons_idx == src_prod_idx)
5815 break;
5816
5817 if (spr->rx_jmb_cons_idx < src_prod_idx)
5818 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5819 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005820 cpycnt = tp->rx_jmb_ring_mask + 1 -
5821 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005822
5823 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005824 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005825
5826 si = spr->rx_jmb_cons_idx;
5827 di = dpr->rx_jmb_prod_idx;
5828
Matt Carlsone92967b2010-02-12 14:47:06 +00005829 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005830 if (dpr->rx_jmb_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005831 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005832 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005833 break;
5834 }
5835 }
5836
5837 if (!cpycnt)
5838 break;
5839
5840 /* Ensure that updates to the rx_jmb_buffers ring and the
5841 * shadowed hardware producer ring from tg3_recycle_skb() are
5842 * ordered correctly WRT the skb check above.
5843 */
5844 smp_rmb();
5845
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005846 memcpy(&dpr->rx_jmb_buffers[di],
5847 &spr->rx_jmb_buffers[si],
5848 cpycnt * sizeof(struct ring_info));
5849
5850 for (i = 0; i < cpycnt; i++, di++, si++) {
5851 struct tg3_rx_buffer_desc *sbd, *dbd;
5852 sbd = &spr->rx_jmb[si].std;
5853 dbd = &dpr->rx_jmb[di].std;
5854 dbd->addr_hi = sbd->addr_hi;
5855 dbd->addr_lo = sbd->addr_lo;
5856 }
5857
Matt Carlson2c49a442010-09-30 10:34:35 +00005858 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5859 tp->rx_jmb_ring_mask;
5860 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5861 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005862 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005863
5864 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005865}
5866
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005867static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5868{
5869 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870
5871 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005872 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005873 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005874 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005875 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876 }
5877
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878 /* run RX thread, within the bounds set by NAPI.
5879 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005880 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005882 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005883 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884
Joe Perches63c3a662011-04-26 08:12:10 +00005885 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005886 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005887 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005888 u32 std_prod_idx = dpr->rx_std_prod_idx;
5889 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005890
Matt Carlsone4af1af2010-02-12 14:47:05 +00005891 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005892 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005893 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005894
5895 wmb();
5896
Matt Carlsone4af1af2010-02-12 14:47:05 +00005897 if (std_prod_idx != dpr->rx_std_prod_idx)
5898 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5899 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005900
Matt Carlsone4af1af2010-02-12 14:47:05 +00005901 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5902 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5903 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005904
5905 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005906
5907 if (err)
5908 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005909 }
5910
David S. Miller6f535762007-10-11 18:08:29 -07005911 return work_done;
5912}
David S. Millerf7383c22005-05-18 22:50:53 -07005913
Matt Carlsondb219972011-11-04 09:15:03 +00005914static inline void tg3_reset_task_schedule(struct tg3 *tp)
5915{
5916 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5917 schedule_work(&tp->reset_task);
5918}
5919
5920static inline void tg3_reset_task_cancel(struct tg3 *tp)
5921{
5922 cancel_work_sync(&tp->reset_task);
5923 tg3_flag_clear(tp, RESET_TASK_PENDING);
5924}
5925
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005926static int tg3_poll_msix(struct napi_struct *napi, int budget)
5927{
5928 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5929 struct tg3 *tp = tnapi->tp;
5930 int work_done = 0;
5931 struct tg3_hw_status *sblk = tnapi->hw_status;
5932
5933 while (1) {
5934 work_done = tg3_poll_work(tnapi, work_done, budget);
5935
Joe Perches63c3a662011-04-26 08:12:10 +00005936 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005937 goto tx_recovery;
5938
5939 if (unlikely(work_done >= budget))
5940 break;
5941
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005942 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005943 * to tell the hw how much work has been processed,
5944 * so we must read it before checking for more work.
5945 */
5946 tnapi->last_tag = sblk->status_tag;
5947 tnapi->last_irq_tag = tnapi->last_tag;
5948 rmb();
5949
5950 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005951 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5952 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005953 napi_complete(napi);
5954 /* Reenable interrupts. */
5955 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5956 mmiowb();
5957 break;
5958 }
5959 }
5960
5961 return work_done;
5962
5963tx_recovery:
5964 /* work_done is guaranteed to be less than budget. */
5965 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00005966 tg3_reset_task_schedule(tp);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005967 return work_done;
5968}
5969
Matt Carlsone64de4e2011-04-13 11:05:05 +00005970static void tg3_process_error(struct tg3 *tp)
5971{
5972 u32 val;
5973 bool real_error = false;
5974
Joe Perches63c3a662011-04-26 08:12:10 +00005975 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005976 return;
5977
5978 /* Check Flow Attention register */
5979 val = tr32(HOSTCC_FLOW_ATTN);
5980 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5981 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5982 real_error = true;
5983 }
5984
5985 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5986 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5987 real_error = true;
5988 }
5989
5990 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5991 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5992 real_error = true;
5993 }
5994
5995 if (!real_error)
5996 return;
5997
5998 tg3_dump_state(tp);
5999
Joe Perches63c3a662011-04-26 08:12:10 +00006000 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsondb219972011-11-04 09:15:03 +00006001 tg3_reset_task_schedule(tp);
Matt Carlsone64de4e2011-04-13 11:05:05 +00006002}
6003
David S. Miller6f535762007-10-11 18:08:29 -07006004static int tg3_poll(struct napi_struct *napi, int budget)
6005{
Matt Carlson8ef04422009-08-28 14:01:37 +00006006 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6007 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07006008 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00006009 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07006010
6011 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00006012 if (sblk->status & SD_STATUS_ERROR)
6013 tg3_process_error(tp);
6014
Matt Carlson35f2d7d2009-11-13 13:03:41 +00006015 tg3_poll_link(tp);
6016
Matt Carlson17375d22009-08-28 14:02:18 +00006017 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07006018
Joe Perches63c3a662011-04-26 08:12:10 +00006019 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07006020 goto tx_recovery;
6021
6022 if (unlikely(work_done >= budget))
6023 break;
6024
Joe Perches63c3a662011-04-26 08:12:10 +00006025 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00006026 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07006027 * to tell the hw how much work has been processed,
6028 * so we must read it before checking for more work.
6029 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006030 tnapi->last_tag = sblk->status_tag;
6031 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07006032 rmb();
6033 } else
6034 sblk->status &= ~SD_STATUS_UPDATED;
6035
Matt Carlson17375d22009-08-28 14:02:18 +00006036 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006037 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00006038 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07006039 break;
6040 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041 }
6042
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006043 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07006044
6045tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07006046 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08006047 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00006048 tg3_reset_task_schedule(tp);
Michael Chan4fd7ab52007-10-12 01:39:50 -07006049 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050}
6051
Matt Carlson66cfd1b2010-09-30 10:34:30 +00006052static void tg3_napi_disable(struct tg3 *tp)
6053{
6054 int i;
6055
6056 for (i = tp->irq_cnt - 1; i >= 0; i--)
6057 napi_disable(&tp->napi[i].napi);
6058}
6059
6060static void tg3_napi_enable(struct tg3 *tp)
6061{
6062 int i;
6063
6064 for (i = 0; i < tp->irq_cnt; i++)
6065 napi_enable(&tp->napi[i].napi);
6066}
6067
6068static void tg3_napi_init(struct tg3 *tp)
6069{
6070 int i;
6071
6072 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6073 for (i = 1; i < tp->irq_cnt; i++)
6074 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6075}
6076
6077static void tg3_napi_fini(struct tg3 *tp)
6078{
6079 int i;
6080
6081 for (i = 0; i < tp->irq_cnt; i++)
6082 netif_napi_del(&tp->napi[i].napi);
6083}
6084
6085static inline void tg3_netif_stop(struct tg3 *tp)
6086{
6087 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6088 tg3_napi_disable(tp);
6089 netif_tx_disable(tp->dev);
6090}
6091
6092static inline void tg3_netif_start(struct tg3 *tp)
6093{
6094 /* NOTE: unconditional netif_tx_wake_all_queues is only
6095 * appropriate so long as all callers are assured to
6096 * have free tx slots (such as after tg3_init_hw)
6097 */
6098 netif_tx_wake_all_queues(tp->dev);
6099
6100 tg3_napi_enable(tp);
6101 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6102 tg3_enable_ints(tp);
6103}
6104
David S. Millerf47c11e2005-06-24 20:18:35 -07006105static void tg3_irq_quiesce(struct tg3 *tp)
6106{
Matt Carlson4f125f42009-09-01 12:55:02 +00006107 int i;
6108
David S. Millerf47c11e2005-06-24 20:18:35 -07006109 BUG_ON(tp->irq_sync);
6110
6111 tp->irq_sync = 1;
6112 smp_mb();
6113
Matt Carlson4f125f42009-09-01 12:55:02 +00006114 for (i = 0; i < tp->irq_cnt; i++)
6115 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07006116}
6117
David S. Millerf47c11e2005-06-24 20:18:35 -07006118/* Fully shutdown all tg3 driver activity elsewhere in the system.
6119 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6120 * with as well. Most of the time, this is not necessary except when
6121 * shutting down the device.
6122 */
6123static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6124{
Michael Chan46966542007-07-11 19:47:19 -07006125 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07006126 if (irq_sync)
6127 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006128}
6129
6130static inline void tg3_full_unlock(struct tg3 *tp)
6131{
David S. Millerf47c11e2005-06-24 20:18:35 -07006132 spin_unlock_bh(&tp->lock);
6133}
6134
Michael Chanfcfa0a32006-03-20 22:28:41 -08006135/* One-shot MSI handler - Chip automatically disables interrupt
6136 * after sending MSI so driver doesn't have to do it.
6137 */
David Howells7d12e782006-10-05 14:55:46 +01006138static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08006139{
Matt Carlson09943a12009-08-28 14:01:57 +00006140 struct tg3_napi *tnapi = dev_id;
6141 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08006142
Matt Carlson898a56f2009-08-28 14:02:40 +00006143 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006144 if (tnapi->rx_rcb)
6145 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006146
6147 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006148 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006149
6150 return IRQ_HANDLED;
6151}
6152
Michael Chan88b06bc22005-04-21 17:13:25 -07006153/* MSI ISR - No need to check for interrupt sharing and no need to
6154 * flush status block and interrupt mailbox. PCI ordering rules
6155 * guarantee that MSI will arrive after the status block.
6156 */
David Howells7d12e782006-10-05 14:55:46 +01006157static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07006158{
Matt Carlson09943a12009-08-28 14:01:57 +00006159 struct tg3_napi *tnapi = dev_id;
6160 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07006161
Matt Carlson898a56f2009-08-28 14:02:40 +00006162 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006163 if (tnapi->rx_rcb)
6164 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07006165 /*
David S. Millerfac9b832005-05-18 22:46:34 -07006166 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07006167 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07006168 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07006169 * NIC to stop sending us irqs, engaging "in-intr-handler"
6170 * event coalescing.
6171 */
Matt Carlson5b39de92011-08-31 11:44:50 +00006172 tw32_mailbox(tnapi->int_mbox, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07006173 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006174 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07006175
Michael Chan88b06bc22005-04-21 17:13:25 -07006176 return IRQ_RETVAL(1);
6177}
6178
David Howells7d12e782006-10-05 14:55:46 +01006179static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180{
Matt Carlson09943a12009-08-28 14:01:57 +00006181 struct tg3_napi *tnapi = dev_id;
6182 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006183 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184 unsigned int handled = 1;
6185
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186 /* In INTx mode, it is possible for the interrupt to arrive at
6187 * the CPU before the status block posted prior to the interrupt.
6188 * Reading the PCI State register will confirm whether the
6189 * interrupt is ours and will flush the status block.
6190 */
Michael Chand18edcb2007-03-24 20:57:11 -07006191 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00006192 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006193 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6194 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006195 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07006196 }
Michael Chand18edcb2007-03-24 20:57:11 -07006197 }
6198
6199 /*
6200 * Writing any value to intr-mbox-0 clears PCI INTA# and
6201 * chip-internal interrupt pending events.
6202 * Writing non-zero to intr-mbox-0 additional tells the
6203 * NIC to stop sending us irqs, engaging "in-intr-handler"
6204 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006205 *
6206 * Flush the mailbox to de-assert the IRQ immediately to prevent
6207 * spurious interrupts. The flush impacts performance but
6208 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006209 */
Michael Chanc04cb342007-05-07 00:26:15 -07006210 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07006211 if (tg3_irq_sync(tp))
6212 goto out;
6213 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00006214 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00006215 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00006216 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07006217 } else {
6218 /* No work, shared interrupt perhaps? re-enable
6219 * interrupts, and flush that PCI write
6220 */
6221 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6222 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07006223 }
David S. Millerf47c11e2005-06-24 20:18:35 -07006224out:
David S. Millerfac9b832005-05-18 22:46:34 -07006225 return IRQ_RETVAL(handled);
6226}
6227
David Howells7d12e782006-10-05 14:55:46 +01006228static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07006229{
Matt Carlson09943a12009-08-28 14:01:57 +00006230 struct tg3_napi *tnapi = dev_id;
6231 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006232 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07006233 unsigned int handled = 1;
6234
David S. Millerfac9b832005-05-18 22:46:34 -07006235 /* In INTx mode, it is possible for the interrupt to arrive at
6236 * the CPU before the status block posted prior to the interrupt.
6237 * Reading the PCI State register will confirm whether the
6238 * interrupt is ours and will flush the status block.
6239 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006240 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00006241 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006242 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6243 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006244 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 }
Michael Chand18edcb2007-03-24 20:57:11 -07006246 }
6247
6248 /*
6249 * writing any value to intr-mbox-0 clears PCI INTA# and
6250 * chip-internal interrupt pending events.
6251 * writing non-zero to intr-mbox-0 additional tells the
6252 * NIC to stop sending us irqs, engaging "in-intr-handler"
6253 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006254 *
6255 * Flush the mailbox to de-assert the IRQ immediately to prevent
6256 * spurious interrupts. The flush impacts performance but
6257 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006258 */
Michael Chanc04cb342007-05-07 00:26:15 -07006259 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00006260
6261 /*
6262 * In a shared interrupt configuration, sometimes other devices'
6263 * interrupts will scream. We record the current status tag here
6264 * so that the above check can report that the screaming interrupts
6265 * are unhandled. Eventually they will be silenced.
6266 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006267 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00006268
Michael Chand18edcb2007-03-24 20:57:11 -07006269 if (tg3_irq_sync(tp))
6270 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00006271
Matt Carlson72334482009-08-28 14:03:01 +00006272 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00006273
Matt Carlson09943a12009-08-28 14:01:57 +00006274 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00006275
David S. Millerf47c11e2005-06-24 20:18:35 -07006276out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006277 return IRQ_RETVAL(handled);
6278}
6279
Michael Chan79381092005-04-21 17:13:59 -07006280/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01006281static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07006282{
Matt Carlson09943a12009-08-28 14:01:57 +00006283 struct tg3_napi *tnapi = dev_id;
6284 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006285 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07006286
Michael Chanf9804dd2005-09-27 12:13:10 -07006287 if ((sblk->status & SD_STATUS_UPDATED) ||
6288 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07006289 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07006290 return IRQ_RETVAL(1);
6291 }
6292 return IRQ_RETVAL(0);
6293}
6294
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295#ifdef CONFIG_NET_POLL_CONTROLLER
6296static void tg3_poll_controller(struct net_device *dev)
6297{
Matt Carlson4f125f42009-09-01 12:55:02 +00006298 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07006299 struct tg3 *tp = netdev_priv(dev);
6300
Matt Carlson4f125f42009-09-01 12:55:02 +00006301 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00006302 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303}
6304#endif
6305
Matt Carlsonebf33122012-02-13 10:20:05 +00006306static int tg3_init_hw(struct tg3 *, int);
6307static int tg3_halt(struct tg3 *, int, int);
6308
David Howellsc4028952006-11-22 14:57:56 +00006309static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310{
David Howellsc4028952006-11-22 14:57:56 +00006311 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006312 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006313
Michael Chan7faa0062006-02-02 17:29:28 -08006314 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08006315
6316 if (!netif_running(tp->dev)) {
Matt Carlsondb219972011-11-04 09:15:03 +00006317 tg3_flag_clear(tp, RESET_TASK_PENDING);
Michael Chan7faa0062006-02-02 17:29:28 -08006318 tg3_full_unlock(tp);
6319 return;
6320 }
6321
6322 tg3_full_unlock(tp);
6323
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006324 tg3_phy_stop(tp);
6325
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326 tg3_netif_stop(tp);
6327
David S. Millerf47c11e2005-06-24 20:18:35 -07006328 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329
Joe Perches63c3a662011-04-26 08:12:10 +00006330 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07006331 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6332 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00006333 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6334 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07006335 }
6336
Michael Chan944d9802005-05-29 14:57:48 -07006337 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006338 err = tg3_init_hw(tp, 1);
6339 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07006340 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341
6342 tg3_netif_start(tp);
6343
Michael Chanb9ec6c12006-07-25 16:37:27 -07006344out:
Michael Chan7faa0062006-02-02 17:29:28 -08006345 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006346
6347 if (!err)
6348 tg3_phy_start(tp);
Matt Carlsondb219972011-11-04 09:15:03 +00006349
6350 tg3_flag_clear(tp, RESET_TASK_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006351}
6352
6353static void tg3_tx_timeout(struct net_device *dev)
6354{
6355 struct tg3 *tp = netdev_priv(dev);
6356
Michael Chanb0408752007-02-13 12:18:30 -08006357 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00006358 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00006359 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08006360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006361
Matt Carlsondb219972011-11-04 09:15:03 +00006362 tg3_reset_task_schedule(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006363}
6364
Michael Chanc58ec932005-09-17 00:46:27 -07006365/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6366static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6367{
6368 u32 base = (u32) mapping & 0xffffffff;
6369
Eric Dumazet807540b2010-09-23 05:40:09 +00006370 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07006371}
6372
Michael Chan72f2afb2006-03-06 19:28:35 -08006373/* Test for DMA addresses > 40-bit */
6374static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6375 int len)
6376{
6377#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00006378 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00006379 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08006380 return 0;
6381#else
6382 return 0;
6383#endif
6384}
6385
Matt Carlsond1a3b732011-07-27 14:20:51 +00006386static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006387 dma_addr_t mapping, u32 len, u32 flags,
6388 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00006389{
Matt Carlson92cd3a12011-07-27 14:20:47 +00006390 txbd->addr_hi = ((u64) mapping >> 32);
6391 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6392 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6393 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00006394}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395
Matt Carlson84b67b22011-07-27 14:20:52 +00006396static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006397 dma_addr_t map, u32 len, u32 flags,
6398 u32 mss, u32 vlan)
6399{
6400 struct tg3 *tp = tnapi->tp;
6401 bool hwbug = false;
6402
6403 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Rusty Russell3db1cd52011-12-19 13:56:45 +00006404 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006405
6406 if (tg3_4g_overflow_test(map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00006407 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006408
6409 if (tg3_40bit_overflow_test(tp, map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00006410 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006411
Matt Carlsona4cb4282011-12-14 11:09:58 +00006412 if (tp->dma_limit) {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006413 u32 prvidx = *entry;
Matt Carlsone31aa982011-07-27 14:20:53 +00006414 u32 tmp_flag = flags & ~TXD_FLAG_END;
Matt Carlsona4cb4282011-12-14 11:09:58 +00006415 while (len > tp->dma_limit && *budget) {
6416 u32 frag_len = tp->dma_limit;
6417 len -= tp->dma_limit;
Matt Carlsone31aa982011-07-27 14:20:53 +00006418
Matt Carlsonb9e45482011-11-04 09:14:59 +00006419 /* Avoid the 8byte DMA problem */
6420 if (len <= 8) {
Matt Carlsona4cb4282011-12-14 11:09:58 +00006421 len += tp->dma_limit / 2;
6422 frag_len = tp->dma_limit / 2;
Matt Carlsone31aa982011-07-27 14:20:53 +00006423 }
6424
Matt Carlsonb9e45482011-11-04 09:14:59 +00006425 tnapi->tx_buffers[*entry].fragmented = true;
6426
6427 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6428 frag_len, tmp_flag, mss, vlan);
6429 *budget -= 1;
6430 prvidx = *entry;
6431 *entry = NEXT_TX(*entry);
6432
Matt Carlsone31aa982011-07-27 14:20:53 +00006433 map += frag_len;
6434 }
6435
6436 if (len) {
6437 if (*budget) {
6438 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6439 len, flags, mss, vlan);
Matt Carlsonb9e45482011-11-04 09:14:59 +00006440 *budget -= 1;
Matt Carlsone31aa982011-07-27 14:20:53 +00006441 *entry = NEXT_TX(*entry);
6442 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00006443 hwbug = true;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006444 tnapi->tx_buffers[prvidx].fragmented = false;
Matt Carlsone31aa982011-07-27 14:20:53 +00006445 }
6446 }
6447 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00006448 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6449 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00006450 *entry = NEXT_TX(*entry);
6451 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00006452
6453 return hwbug;
6454}
6455
Matt Carlson0d681b22011-07-27 14:20:49 +00006456static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00006457{
6458 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00006459 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00006460 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006461
Matt Carlson0d681b22011-07-27 14:20:49 +00006462 skb = txb->skb;
6463 txb->skb = NULL;
6464
Matt Carlson432aa7e2011-05-19 12:12:45 +00006465 pci_unmap_single(tnapi->tp->pdev,
6466 dma_unmap_addr(txb, mapping),
6467 skb_headlen(skb),
6468 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006469
6470 while (txb->fragmented) {
6471 txb->fragmented = false;
6472 entry = NEXT_TX(entry);
6473 txb = &tnapi->tx_buffers[entry];
6474 }
6475
Matt Carlsonba1142e2011-11-04 09:15:00 +00006476 for (i = 0; i <= last; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006477 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006478
6479 entry = NEXT_TX(entry);
6480 txb = &tnapi->tx_buffers[entry];
6481
6482 pci_unmap_page(tnapi->tp->pdev,
6483 dma_unmap_addr(txb, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006484 skb_frag_size(frag), PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006485
6486 while (txb->fragmented) {
6487 txb->fragmented = false;
6488 entry = NEXT_TX(entry);
6489 txb = &tnapi->tx_buffers[entry];
6490 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00006491 }
6492}
6493
Michael Chan72f2afb2006-03-06 19:28:35 -08006494/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006495static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
David S. Miller1805b2f2011-10-24 18:18:09 -04006496 struct sk_buff **pskb,
Matt Carlson84b67b22011-07-27 14:20:52 +00006497 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006498 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006499{
Matt Carlson24f4efd2009-11-13 13:03:35 +00006500 struct tg3 *tp = tnapi->tp;
David S. Miller1805b2f2011-10-24 18:18:09 -04006501 struct sk_buff *new_skb, *skb = *pskb;
Michael Chanc58ec932005-09-17 00:46:27 -07006502 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006503 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006504
Matt Carlson41588ba2008-04-19 18:12:33 -07006505 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6506 new_skb = skb_copy(skb, GFP_ATOMIC);
6507 else {
6508 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6509
6510 new_skb = skb_copy_expand(skb,
6511 skb_headroom(skb) + more_headroom,
6512 skb_tailroom(skb), GFP_ATOMIC);
6513 }
6514
Linus Torvalds1da177e2005-04-16 15:20:36 -07006515 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07006516 ret = -1;
6517 } else {
6518 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00006519 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6520 PCI_DMA_TODEVICE);
6521 /* Make sure the mapping succeeded */
6522 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006523 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07006524 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07006525 } else {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006526 u32 save_entry = *entry;
6527
Matt Carlson92cd3a12011-07-27 14:20:47 +00006528 base_flags |= TXD_FLAG_END;
6529
Matt Carlson84b67b22011-07-27 14:20:52 +00006530 tnapi->tx_buffers[*entry].skb = new_skb;
6531 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00006532 mapping, new_addr);
6533
Matt Carlson84b67b22011-07-27 14:20:52 +00006534 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006535 new_skb->len, base_flags,
6536 mss, vlan)) {
Matt Carlsonba1142e2011-11-04 09:15:00 +00006537 tg3_tx_skb_unmap(tnapi, save_entry, -1);
Matt Carlsond1a3b732011-07-27 14:20:51 +00006538 dev_kfree_skb(new_skb);
6539 ret = -1;
6540 }
Michael Chanc58ec932005-09-17 00:46:27 -07006541 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006542 }
6543
Linus Torvalds1da177e2005-04-16 15:20:36 -07006544 dev_kfree_skb(skb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006545 *pskb = new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07006546 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006547}
6548
Matt Carlson2ffcc982011-05-19 12:12:44 +00006549static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006550
6551/* Use GSO to workaround a rare TSO bug that may be triggered when the
6552 * TSO header is greater than 80 bytes.
6553 */
6554static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6555{
6556 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006557 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006558
6559 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006560 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006561 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006562
6563 /* netif_tx_stop_queue() must be done before checking
6564 * checking tx index in tg3_tx_avail() below, because in
6565 * tg3_tx(), we update tx index before checking for
6566 * netif_tx_queue_stopped().
6567 */
6568 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006569 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006570 return NETDEV_TX_BUSY;
6571
6572 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006573 }
6574
6575 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006576 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006577 goto tg3_tso_bug_end;
6578
6579 do {
6580 nskb = segs;
6581 segs = segs->next;
6582 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006583 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006584 } while (segs);
6585
6586tg3_tso_bug_end:
6587 dev_kfree_skb(skb);
6588
6589 return NETDEV_TX_OK;
6590}
Michael Chan52c0fd82006-06-29 20:15:54 -07006591
Michael Chan5a6f3072006-03-20 22:28:05 -08006592/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006593 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006594 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006595static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006596{
6597 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006598 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00006599 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006600 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006601 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006602 struct tg3_napi *tnapi;
6603 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006604 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006605
Matt Carlson24f4efd2009-11-13 13:03:35 +00006606 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6607 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006608 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006609 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006610
Matt Carlson84b67b22011-07-27 14:20:52 +00006611 budget = tg3_tx_avail(tnapi);
6612
Michael Chan00b70502006-06-17 21:58:45 -07006613 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006614 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006615 * interrupt. Furthermore, IRQ processing runs lockless so we have
6616 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006617 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006618 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006619 if (!netif_tx_queue_stopped(txq)) {
6620 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006621
6622 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006623 netdev_err(dev,
6624 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006626 return NETDEV_TX_BUSY;
6627 }
6628
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006629 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006630 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006631 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006632 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006633
Matt Carlsonbe98da62010-07-11 09:31:46 +00006634 mss = skb_shinfo(skb)->gso_size;
6635 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006636 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006637 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006638
6639 if (skb_header_cloned(skb) &&
Eric Dumazet48855432011-10-24 07:53:03 +00006640 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6641 goto drop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006642
Matt Carlson34195c32010-07-11 09:31:42 +00006643 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006644 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006645
Eric Dumazeta5a11952012-01-23 01:22:09 +00006646 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
Matt Carlson34195c32010-07-11 09:31:42 +00006647
Eric Dumazeta5a11952012-01-23 01:22:09 +00006648 if (!skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006649 iph->check = 0;
6650 iph->tot_len = htons(mss + hdr_len);
6651 }
6652
Michael Chan52c0fd82006-06-29 20:15:54 -07006653 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006654 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006655 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006656
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6658 TXD_FLAG_CPU_POST_DMA);
6659
Joe Perches63c3a662011-04-26 08:12:10 +00006660 if (tg3_flag(tp, HW_TSO_1) ||
6661 tg3_flag(tp, HW_TSO_2) ||
6662 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006663 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006664 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006665 } else
6666 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6667 iph->daddr, 0,
6668 IPPROTO_TCP,
6669 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670
Joe Perches63c3a662011-04-26 08:12:10 +00006671 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006672 mss |= (hdr_len & 0xc) << 12;
6673 if (hdr_len & 0x10)
6674 base_flags |= 0x00000010;
6675 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006676 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006677 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006678 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006679 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006680 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006681 int tsflags;
6682
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006683 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684 mss |= (tsflags << 11);
6685 }
6686 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006687 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006688 int tsflags;
6689
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006690 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006691 base_flags |= tsflags << 12;
6692 }
6693 }
6694 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006695
Matt Carlson93a700a2011-08-31 11:44:54 +00006696 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6697 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6698 base_flags |= TXD_FLAG_JMB_PKT;
6699
Matt Carlson92cd3a12011-07-27 14:20:47 +00006700 if (vlan_tx_tag_present(skb)) {
6701 base_flags |= TXD_FLAG_VLAN;
6702 vlan = vlan_tx_tag_get(skb);
6703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704
Alexander Duyckf4188d82009-12-02 16:48:38 +00006705 len = skb_headlen(skb);
6706
6707 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Eric Dumazet48855432011-10-24 07:53:03 +00006708 if (pci_dma_mapping_error(tp->pdev, mapping))
6709 goto drop;
6710
David S. Miller90079ce2008-09-11 04:52:51 -07006711
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006712 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006713 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006714
6715 would_hit_hwbug = 0;
6716
Joe Perches63c3a662011-04-26 08:12:10 +00006717 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006718 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719
Matt Carlson84b67b22011-07-27 14:20:52 +00006720 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00006721 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
Matt Carlsonba1142e2011-11-04 09:15:00 +00006722 mss, vlan)) {
Matt Carlsond1a3b732011-07-27 14:20:51 +00006723 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724 /* Now loop through additional data fragments, and queue them. */
Matt Carlsonba1142e2011-11-04 09:15:00 +00006725 } else if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006726 u32 tmp_mss = mss;
6727
6728 if (!tg3_flag(tp, HW_TSO_1) &&
6729 !tg3_flag(tp, HW_TSO_2) &&
6730 !tg3_flag(tp, HW_TSO_3))
6731 tmp_mss = 0;
6732
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733 last = skb_shinfo(skb)->nr_frags - 1;
6734 for (i = 0; i <= last; i++) {
6735 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6736
Eric Dumazet9e903e02011-10-18 21:00:24 +00006737 len = skb_frag_size(frag);
Ian Campbelldc234d02011-08-24 22:28:11 +00006738 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006739 len, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006740
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006741 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006742 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006743 mapping);
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006744 if (dma_mapping_error(&tp->pdev->dev, mapping))
Alexander Duyckf4188d82009-12-02 16:48:38 +00006745 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006746
Matt Carlsonb9e45482011-11-04 09:14:59 +00006747 if (!budget ||
6748 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
Matt Carlson84b67b22011-07-27 14:20:52 +00006749 len, base_flags |
6750 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsonb9e45482011-11-04 09:14:59 +00006751 tmp_mss, vlan)) {
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006752 would_hit_hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006753 break;
6754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006755 }
6756 }
6757
6758 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006759 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006760
6761 /* If the workaround fails due to memory/mapping
6762 * failure, silently drop this packet.
6763 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006764 entry = tnapi->tx_prod;
6765 budget = tg3_tx_avail(tnapi);
David S. Miller1805b2f2011-10-24 18:18:09 -04006766 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
Matt Carlson84b67b22011-07-27 14:20:52 +00006767 base_flags, mss, vlan))
Eric Dumazet48855432011-10-24 07:53:03 +00006768 goto drop_nofree;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769 }
6770
Richard Cochrand515b452011-06-19 03:31:41 +00006771 skb_tx_timestamp(skb);
Tom Herbert298376d2011-11-28 16:33:30 +00006772 netdev_sent_queue(tp->dev, skb->len);
Richard Cochrand515b452011-06-19 03:31:41 +00006773
Linus Torvalds1da177e2005-04-16 15:20:36 -07006774 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006775 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006776
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006777 tnapi->tx_prod = entry;
6778 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006779 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006780
6781 /* netif_tx_stop_queue() must be done before checking
6782 * checking tx index in tg3_tx_avail() below, because in
6783 * tg3_tx(), we update tx index before checking for
6784 * netif_tx_queue_stopped().
6785 */
6786 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006787 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006788 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006790
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006791 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006793
6794dma_error:
Matt Carlsonba1142e2011-11-04 09:15:00 +00006795 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006796 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Eric Dumazet48855432011-10-24 07:53:03 +00006797drop:
6798 dev_kfree_skb(skb);
6799drop_nofree:
6800 tp->tx_dropped++;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006801 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006802}
6803
Matt Carlson6e01b202011-08-19 13:58:20 +00006804static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6805{
6806 if (enable) {
6807 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6808 MAC_MODE_PORT_MODE_MASK);
6809
6810 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6811
6812 if (!tg3_flag(tp, 5705_PLUS))
6813 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6814
6815 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6816 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6817 else
6818 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6819 } else {
6820 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6821
6822 if (tg3_flag(tp, 5705_PLUS) ||
6823 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6824 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6825 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6826 }
6827
6828 tw32(MAC_MODE, tp->mac_mode);
6829 udelay(40);
6830}
6831
Matt Carlson941ec902011-08-19 13:58:23 +00006832static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006833{
Matt Carlson941ec902011-08-19 13:58:23 +00006834 u32 val, bmcr, mac_mode, ptest = 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006835
6836 tg3_phy_toggle_apd(tp, false);
6837 tg3_phy_toggle_automdix(tp, 0);
6838
Matt Carlson941ec902011-08-19 13:58:23 +00006839 if (extlpbk && tg3_phy_set_extloopbk(tp))
6840 return -EIO;
6841
6842 bmcr = BMCR_FULLDPLX;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006843 switch (speed) {
6844 case SPEED_10:
6845 break;
6846 case SPEED_100:
6847 bmcr |= BMCR_SPEED100;
6848 break;
6849 case SPEED_1000:
6850 default:
6851 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6852 speed = SPEED_100;
6853 bmcr |= BMCR_SPEED100;
6854 } else {
6855 speed = SPEED_1000;
6856 bmcr |= BMCR_SPEED1000;
6857 }
6858 }
6859
Matt Carlson941ec902011-08-19 13:58:23 +00006860 if (extlpbk) {
6861 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6862 tg3_readphy(tp, MII_CTRL1000, &val);
6863 val |= CTL1000_AS_MASTER |
6864 CTL1000_ENABLE_MASTER;
6865 tg3_writephy(tp, MII_CTRL1000, val);
6866 } else {
6867 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6868 MII_TG3_FET_PTEST_TRIM_2;
6869 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6870 }
6871 } else
6872 bmcr |= BMCR_LOOPBACK;
6873
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006874 tg3_writephy(tp, MII_BMCR, bmcr);
6875
6876 /* The write needs to be flushed for the FETs */
6877 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6878 tg3_readphy(tp, MII_BMCR, &bmcr);
6879
6880 udelay(40);
6881
6882 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6883 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlson941ec902011-08-19 13:58:23 +00006884 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006885 MII_TG3_FET_PTEST_FRC_TX_LINK |
6886 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6887
6888 /* The write needs to be flushed for the AC131 */
6889 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6890 }
6891
6892 /* Reset to prevent losing 1st rx packet intermittently */
6893 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6894 tg3_flag(tp, 5780_CLASS)) {
6895 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6896 udelay(10);
6897 tw32_f(MAC_RX_MODE, tp->rx_mode);
6898 }
6899
6900 mac_mode = tp->mac_mode &
6901 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6902 if (speed == SPEED_1000)
6903 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6904 else
6905 mac_mode |= MAC_MODE_PORT_MODE_MII;
6906
6907 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6908 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6909
6910 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6911 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6912 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6913 mac_mode |= MAC_MODE_LINK_POLARITY;
6914
6915 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6916 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6917 }
6918
6919 tw32(MAC_MODE, mac_mode);
6920 udelay(40);
Matt Carlson941ec902011-08-19 13:58:23 +00006921
6922 return 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006923}
6924
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006925static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006926{
6927 struct tg3 *tp = netdev_priv(dev);
6928
6929 if (features & NETIF_F_LOOPBACK) {
6930 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6931 return;
6932
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006933 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006934 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006935 netif_carrier_on(tp->dev);
6936 spin_unlock_bh(&tp->lock);
6937 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6938 } else {
6939 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6940 return;
6941
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006942 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006943 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006944 /* Force link status check */
6945 tg3_setup_phy(tp, 1);
6946 spin_unlock_bh(&tp->lock);
6947 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6948 }
6949}
6950
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006951static netdev_features_t tg3_fix_features(struct net_device *dev,
6952 netdev_features_t features)
Michał Mirosławdc668912011-04-07 03:35:07 +00006953{
6954 struct tg3 *tp = netdev_priv(dev);
6955
Joe Perches63c3a662011-04-26 08:12:10 +00006956 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006957 features &= ~NETIF_F_ALL_TSO;
6958
6959 return features;
6960}
6961
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006962static int tg3_set_features(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006963{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006964 netdev_features_t changed = dev->features ^ features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006965
6966 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6967 tg3_set_loopback(dev, features);
6968
6969 return 0;
6970}
6971
Linus Torvalds1da177e2005-04-16 15:20:36 -07006972static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6973 int new_mtu)
6974{
6975 dev->mtu = new_mtu;
6976
Michael Chanef7f5ec2005-07-25 12:32:25 -07006977 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006978 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006979 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006980 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006981 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006982 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006983 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006984 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006985 if (tg3_flag(tp, 5780_CLASS)) {
6986 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006987 netdev_update_features(dev);
6988 }
Joe Perches63c3a662011-04-26 08:12:10 +00006989 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006991}
6992
Matt Carlsonebf33122012-02-13 10:20:05 +00006993static int tg3_restart_hw(struct tg3 *tp, int reset_phy);
6994
Linus Torvalds1da177e2005-04-16 15:20:36 -07006995static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6996{
6997 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006998 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006999
7000 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7001 return -EINVAL;
7002
7003 if (!netif_running(dev)) {
7004 /* We'll just catch it later when the
7005 * device is up'd.
7006 */
7007 tg3_set_mtu(dev, tp, new_mtu);
7008 return 0;
7009 }
7010
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07007011 tg3_phy_stop(tp);
7012
Linus Torvalds1da177e2005-04-16 15:20:36 -07007013 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07007014
7015 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007016
Michael Chan944d9802005-05-29 14:57:48 -07007017 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007018
7019 tg3_set_mtu(dev, tp, new_mtu);
7020
Michael Chanb9ec6c12006-07-25 16:37:27 -07007021 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007022
Michael Chanb9ec6c12006-07-25 16:37:27 -07007023 if (!err)
7024 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007025
David S. Millerf47c11e2005-06-24 20:18:35 -07007026 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007027
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07007028 if (!err)
7029 tg3_phy_start(tp);
7030
Michael Chanb9ec6c12006-07-25 16:37:27 -07007031 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007032}
7033
Matt Carlson21f581a2009-08-28 14:00:25 +00007034static void tg3_rx_prodring_free(struct tg3 *tp,
7035 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007036{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007037 int i;
7038
Matt Carlson8fea32b2010-09-15 08:59:58 +00007039 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007040 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00007041 i = (i + 1) & tp->rx_std_ring_mask)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007042 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007043 tp->rx_pkt_map_sz);
7044
Joe Perches63c3a662011-04-26 08:12:10 +00007045 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007046 for (i = tpr->rx_jmb_cons_idx;
7047 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00007048 i = (i + 1) & tp->rx_jmb_ring_mask) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007049 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007050 TG3_RX_JMB_MAP_SZ);
7051 }
7052 }
7053
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007054 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007056
Matt Carlson2c49a442010-09-30 10:34:35 +00007057 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007058 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007059 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007060
Joe Perches63c3a662011-04-26 08:12:10 +00007061 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007062 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00007063 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007064 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007065 }
7066}
7067
Matt Carlsonc6cdf432010-04-05 10:19:26 +00007068/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007069 *
7070 * The chip has been shut down and the driver detached from
7071 * the networking, so no interrupts or new tx packets will
7072 * end up in the driver. tp->{tx,}lock are held and thus
7073 * we may not sleep.
7074 */
Matt Carlson21f581a2009-08-28 14:00:25 +00007075static int tg3_rx_prodring_alloc(struct tg3 *tp,
7076 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007077{
Matt Carlson287be122009-08-28 13:58:46 +00007078 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007079
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007080 tpr->rx_std_cons_idx = 0;
7081 tpr->rx_std_prod_idx = 0;
7082 tpr->rx_jmb_cons_idx = 0;
7083 tpr->rx_jmb_prod_idx = 0;
7084
Matt Carlson8fea32b2010-09-15 08:59:58 +00007085 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007086 memset(&tpr->rx_std_buffers[0], 0,
7087 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00007088 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007089 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00007090 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007091 goto done;
7092 }
7093
Linus Torvalds1da177e2005-04-16 15:20:36 -07007094 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00007095 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007096
Matt Carlson287be122009-08-28 13:58:46 +00007097 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00007098 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00007099 tp->dev->mtu > ETH_DATA_LEN)
7100 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7101 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07007102
Linus Torvalds1da177e2005-04-16 15:20:36 -07007103 /* Initialize invariants of the rings, we only set this
7104 * stuff once. This works because the card does not
7105 * write into the rx buffer posting rings.
7106 */
Matt Carlson2c49a442010-09-30 10:34:35 +00007107 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007108 struct tg3_rx_buffer_desc *rxd;
7109
Matt Carlson21f581a2009-08-28 14:00:25 +00007110 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00007111 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007112 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7113 rxd->opaque = (RXD_OPAQUE_RING_STD |
7114 (i << RXD_OPAQUE_INDEX_SHIFT));
7115 }
7116
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007117 /* Now allocate fresh SKBs for each rx ring. */
7118 for (i = 0; i < tp->rx_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007119 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007120 netdev_warn(tp->dev,
7121 "Using a smaller RX standard ring. Only "
7122 "%d out of %d buffers were allocated "
7123 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007124 if (i == 0)
7125 goto initfail;
7126 tp->rx_pending = i;
7127 break;
7128 }
7129 }
7130
Joe Perches63c3a662011-04-26 08:12:10 +00007131 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007132 goto done;
7133
Matt Carlson2c49a442010-09-30 10:34:35 +00007134 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007135
Joe Perches63c3a662011-04-26 08:12:10 +00007136 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00007137 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007138
Matt Carlson2c49a442010-09-30 10:34:35 +00007139 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00007140 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007141
Matt Carlson0d86df82010-02-17 15:17:00 +00007142 rxd = &tpr->rx_jmb[i].std;
7143 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7144 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7145 RXD_FLAG_JUMBO;
7146 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7147 (i << RXD_OPAQUE_INDEX_SHIFT));
7148 }
7149
7150 for (i = 0; i < tp->rx_jumbo_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007151 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007152 netdev_warn(tp->dev,
7153 "Using a smaller RX jumbo ring. Only %d "
7154 "out of %d buffers were allocated "
7155 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00007156 if (i == 0)
7157 goto initfail;
7158 tp->rx_jumbo_pending = i;
7159 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007160 }
7161 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007162
7163done:
Michael Chan32d8c572006-07-25 16:38:29 -07007164 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007165
7166initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00007167 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007168 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007169}
7170
Matt Carlson21f581a2009-08-28 14:00:25 +00007171static void tg3_rx_prodring_fini(struct tg3 *tp,
7172 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007173{
Matt Carlson21f581a2009-08-28 14:00:25 +00007174 kfree(tpr->rx_std_buffers);
7175 tpr->rx_std_buffers = NULL;
7176 kfree(tpr->rx_jmb_buffers);
7177 tpr->rx_jmb_buffers = NULL;
7178 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007179 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7180 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007181 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007182 }
Matt Carlson21f581a2009-08-28 14:00:25 +00007183 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007184 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7185 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007186 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007187 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007188}
7189
Matt Carlson21f581a2009-08-28 14:00:25 +00007190static int tg3_rx_prodring_init(struct tg3 *tp,
7191 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007192{
Matt Carlson2c49a442010-09-30 10:34:35 +00007193 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7194 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007195 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007196 return -ENOMEM;
7197
Matt Carlson4bae65c2010-11-24 08:31:52 +00007198 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7199 TG3_RX_STD_RING_BYTES(tp),
7200 &tpr->rx_std_mapping,
7201 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007202 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007203 goto err_out;
7204
Joe Perches63c3a662011-04-26 08:12:10 +00007205 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007206 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00007207 GFP_KERNEL);
7208 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007209 goto err_out;
7210
Matt Carlson4bae65c2010-11-24 08:31:52 +00007211 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7212 TG3_RX_JMB_RING_BYTES(tp),
7213 &tpr->rx_jmb_mapping,
7214 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007215 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007216 goto err_out;
7217 }
7218
7219 return 0;
7220
7221err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00007222 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007223 return -ENOMEM;
7224}
7225
7226/* Free up pending packets in all rx/tx rings.
7227 *
7228 * The chip has been shut down and the driver detached from
7229 * the networking, so no interrupts or new tx packets will
7230 * end up in the driver. tp->{tx,}lock is not held and we are not
7231 * in an interrupt context and thus may sleep.
7232 */
7233static void tg3_free_rings(struct tg3 *tp)
7234{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007235 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007236
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007237 for (j = 0; j < tp->irq_cnt; j++) {
7238 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007239
Matt Carlson8fea32b2010-09-15 08:59:58 +00007240 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00007241
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007242 if (!tnapi->tx_buffers)
7243 continue;
7244
Matt Carlson0d681b22011-07-27 14:20:49 +00007245 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7246 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007247
Matt Carlson0d681b22011-07-27 14:20:49 +00007248 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007249 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007250
Matt Carlsonba1142e2011-11-04 09:15:00 +00007251 tg3_tx_skb_unmap(tnapi, i,
7252 skb_shinfo(skb)->nr_frags - 1);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007253
7254 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007255 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007256 }
Tom Herbert298376d2011-11-28 16:33:30 +00007257 netdev_reset_queue(tp->dev);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007258}
7259
7260/* Initialize tx/rx rings for packet processing.
7261 *
7262 * The chip has been shut down and the driver detached from
7263 * the networking, so no interrupts or new tx packets will
7264 * end up in the driver. tp->{tx,}lock are held and thus
7265 * we may not sleep.
7266 */
7267static int tg3_init_rings(struct tg3 *tp)
7268{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007269 int i;
Matt Carlson72334482009-08-28 14:03:01 +00007270
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007271 /* Free up all the SKBs. */
7272 tg3_free_rings(tp);
7273
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007274 for (i = 0; i < tp->irq_cnt; i++) {
7275 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007276
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007277 tnapi->last_tag = 0;
7278 tnapi->last_irq_tag = 0;
7279 tnapi->hw_status->status = 0;
7280 tnapi->hw_status->status_tag = 0;
7281 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7282
7283 tnapi->tx_prod = 0;
7284 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007285 if (tnapi->tx_ring)
7286 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007287
7288 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007289 if (tnapi->rx_rcb)
7290 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007291
Matt Carlson8fea32b2010-09-15 08:59:58 +00007292 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00007293 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007294 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00007295 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007296 }
Matt Carlson72334482009-08-28 14:03:01 +00007297
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007298 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007299}
7300
7301/*
7302 * Must not be invoked with interrupt sources disabled and
7303 * the hardware shutdown down.
7304 */
7305static void tg3_free_consistent(struct tg3 *tp)
7306{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007307 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007308
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007309 for (i = 0; i < tp->irq_cnt; i++) {
7310 struct tg3_napi *tnapi = &tp->napi[i];
7311
7312 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007313 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007314 tnapi->tx_ring, tnapi->tx_desc_mapping);
7315 tnapi->tx_ring = NULL;
7316 }
7317
7318 kfree(tnapi->tx_buffers);
7319 tnapi->tx_buffers = NULL;
7320
7321 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007322 dma_free_coherent(&tp->pdev->dev,
7323 TG3_RX_RCB_RING_BYTES(tp),
7324 tnapi->rx_rcb,
7325 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007326 tnapi->rx_rcb = NULL;
7327 }
7328
Matt Carlson8fea32b2010-09-15 08:59:58 +00007329 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7330
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007331 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007332 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7333 tnapi->hw_status,
7334 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007335 tnapi->hw_status = NULL;
7336 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007337 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007338
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007340 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7341 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007342 tp->hw_stats = NULL;
7343 }
7344}
7345
7346/*
7347 * Must not be invoked with interrupt sources disabled and
7348 * the hardware shutdown down. Can sleep.
7349 */
7350static int tg3_alloc_consistent(struct tg3 *tp)
7351{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007352 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007353
Matt Carlson4bae65c2010-11-24 08:31:52 +00007354 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7355 sizeof(struct tg3_hw_stats),
7356 &tp->stats_mapping,
7357 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007358 if (!tp->hw_stats)
7359 goto err_out;
7360
Linus Torvalds1da177e2005-04-16 15:20:36 -07007361 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7362
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007363 for (i = 0; i < tp->irq_cnt; i++) {
7364 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007365 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007366
Matt Carlson4bae65c2010-11-24 08:31:52 +00007367 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7368 TG3_HW_STATUS_SIZE,
7369 &tnapi->status_mapping,
7370 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007371 if (!tnapi->hw_status)
7372 goto err_out;
7373
7374 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007375 sblk = tnapi->hw_status;
7376
Matt Carlson8fea32b2010-09-15 08:59:58 +00007377 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7378 goto err_out;
7379
Matt Carlson19cfaec2009-12-03 08:36:20 +00007380 /* If multivector TSS is enabled, vector 0 does not handle
7381 * tx interrupts. Don't allocate any resources for it.
7382 */
Joe Perches63c3a662011-04-26 08:12:10 +00007383 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7384 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00007385 tnapi->tx_buffers = kzalloc(
7386 sizeof(struct tg3_tx_ring_info) *
7387 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007388 if (!tnapi->tx_buffers)
7389 goto err_out;
7390
Matt Carlson4bae65c2010-11-24 08:31:52 +00007391 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7392 TG3_TX_RING_BYTES,
7393 &tnapi->tx_desc_mapping,
7394 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007395 if (!tnapi->tx_ring)
7396 goto err_out;
7397 }
7398
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007399 /*
7400 * When RSS is enabled, the status block format changes
7401 * slightly. The "rx_jumbo_consumer", "reserved",
7402 * and "rx_mini_consumer" members get mapped to the
7403 * other three rx return ring producer indexes.
7404 */
7405 switch (i) {
7406 default:
7407 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7408 break;
7409 case 2:
7410 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7411 break;
7412 case 3:
7413 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7414 break;
7415 case 4:
7416 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7417 break;
7418 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007419
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007420 /*
7421 * If multivector RSS is enabled, vector 0 does not handle
7422 * rx or tx interrupts. Don't allocate any resources for it.
7423 */
Joe Perches63c3a662011-04-26 08:12:10 +00007424 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007425 continue;
7426
Matt Carlson4bae65c2010-11-24 08:31:52 +00007427 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7428 TG3_RX_RCB_RING_BYTES(tp),
7429 &tnapi->rx_rcb_mapping,
7430 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007431 if (!tnapi->rx_rcb)
7432 goto err_out;
7433
7434 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007435 }
7436
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437 return 0;
7438
7439err_out:
7440 tg3_free_consistent(tp);
7441 return -ENOMEM;
7442}
7443
7444#define MAX_WAIT_CNT 1000
7445
7446/* To stop a block, clear the enable bit and poll till it
7447 * clears. tp->lock is held.
7448 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007449static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007450{
7451 unsigned int i;
7452 u32 val;
7453
Joe Perches63c3a662011-04-26 08:12:10 +00007454 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007455 switch (ofs) {
7456 case RCVLSC_MODE:
7457 case DMAC_MODE:
7458 case MBFREE_MODE:
7459 case BUFMGR_MODE:
7460 case MEMARB_MODE:
7461 /* We can't enable/disable these bits of the
7462 * 5705/5750, just say success.
7463 */
7464 return 0;
7465
7466 default:
7467 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007469 }
7470
7471 val = tr32(ofs);
7472 val &= ~enable_bit;
7473 tw32_f(ofs, val);
7474
7475 for (i = 0; i < MAX_WAIT_CNT; i++) {
7476 udelay(100);
7477 val = tr32(ofs);
7478 if ((val & enable_bit) == 0)
7479 break;
7480 }
7481
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007482 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00007483 dev_err(&tp->pdev->dev,
7484 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7485 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007486 return -ENODEV;
7487 }
7488
7489 return 0;
7490}
7491
7492/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007493static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007494{
7495 int i, err;
7496
7497 tg3_disable_ints(tp);
7498
7499 tp->rx_mode &= ~RX_MODE_ENABLE;
7500 tw32_f(MAC_RX_MODE, tp->rx_mode);
7501 udelay(10);
7502
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007503 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7504 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7505 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7506 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7507 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7508 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007509
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007510 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7511 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7512 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7513 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7514 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7515 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7516 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007517
7518 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7519 tw32_f(MAC_MODE, tp->mac_mode);
7520 udelay(40);
7521
7522 tp->tx_mode &= ~TX_MODE_ENABLE;
7523 tw32_f(MAC_TX_MODE, tp->tx_mode);
7524
7525 for (i = 0; i < MAX_WAIT_CNT; i++) {
7526 udelay(100);
7527 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7528 break;
7529 }
7530 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00007531 dev_err(&tp->pdev->dev,
7532 "%s timed out, TX_MODE_ENABLE will not clear "
7533 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07007534 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007535 }
7536
Michael Chane6de8ad2005-05-05 14:42:41 -07007537 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007538 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540
7541 tw32(FTQ_RESET, 0xffffffff);
7542 tw32(FTQ_RESET, 0x00000000);
7543
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007544 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007546
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007547 for (i = 0; i < tp->irq_cnt; i++) {
7548 struct tg3_napi *tnapi = &tp->napi[i];
7549 if (tnapi->hw_status)
7550 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007552
Linus Torvalds1da177e2005-04-16 15:20:36 -07007553 return err;
7554}
7555
Michael Chanee6a99b2007-07-18 21:49:10 -07007556/* Save PCI command register before chip reset */
7557static void tg3_save_pci_state(struct tg3 *tp)
7558{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007559 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007560}
7561
7562/* Restore PCI state after chip reset */
7563static void tg3_restore_pci_state(struct tg3 *tp)
7564{
7565 u32 val;
7566
7567 /* Re-enable indirect register accesses. */
7568 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7569 tp->misc_host_ctrl);
7570
7571 /* Set MAX PCI retry to zero. */
7572 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7573 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007574 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007575 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007576 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007577 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007578 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007579 PCISTATE_ALLOW_APE_SHMEM_WR |
7580 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007581 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7582
Matt Carlson8a6eac92007-10-21 16:17:55 -07007583 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007584
Matt Carlson2c55a3d2011-11-28 09:41:04 +00007585 if (!tg3_flag(tp, PCI_EXPRESS)) {
7586 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7587 tp->pci_cacheline_sz);
7588 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7589 tp->pci_lat_timer);
Michael Chan114342f2007-10-15 02:12:26 -07007590 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007591
Michael Chanee6a99b2007-07-18 21:49:10 -07007592 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007593 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007594 u16 pcix_cmd;
7595
7596 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7597 &pcix_cmd);
7598 pcix_cmd &= ~PCI_X_CMD_ERO;
7599 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7600 pcix_cmd);
7601 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007602
Joe Perches63c3a662011-04-26 08:12:10 +00007603 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007604
7605 /* Chip reset on 5780 will reset MSI enable bit,
7606 * so need to restore it.
7607 */
Joe Perches63c3a662011-04-26 08:12:10 +00007608 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007609 u16 ctrl;
7610
7611 pci_read_config_word(tp->pdev,
7612 tp->msi_cap + PCI_MSI_FLAGS,
7613 &ctrl);
7614 pci_write_config_word(tp->pdev,
7615 tp->msi_cap + PCI_MSI_FLAGS,
7616 ctrl | PCI_MSI_FLAGS_ENABLE);
7617 val = tr32(MSGINT_MODE);
7618 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7619 }
7620 }
7621}
7622
Linus Torvalds1da177e2005-04-16 15:20:36 -07007623/* tp->lock is held. */
7624static int tg3_chip_reset(struct tg3 *tp)
7625{
7626 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007627 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007628 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007629
David S. Millerf49639e2006-06-09 11:58:36 -07007630 tg3_nvram_lock(tp);
7631
Matt Carlson77b483f2008-08-15 14:07:24 -07007632 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7633
David S. Millerf49639e2006-06-09 11:58:36 -07007634 /* No matching tg3_nvram_unlock() after this because
7635 * chip reset below will undo the nvram lock.
7636 */
7637 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007638
Michael Chanee6a99b2007-07-18 21:49:10 -07007639 /* GRC_MISC_CFG core clock reset will clear the memory
7640 * enable bit in PCI register 4 and the MSI enable bit
7641 * on some chips, so we save relevant registers here.
7642 */
7643 tg3_save_pci_state(tp);
7644
Michael Chand9ab5ad12006-03-20 22:27:35 -08007645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007646 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007647 tw32(GRC_FASTBOOT_PC, 0);
7648
Linus Torvalds1da177e2005-04-16 15:20:36 -07007649 /*
7650 * We must avoid the readl() that normally takes place.
7651 * It locks machines, causes machine checks, and other
7652 * fun things. So, temporarily disable the 5701
7653 * hardware workaround, while we do the reset.
7654 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007655 write_op = tp->write32;
7656 if (write_op == tg3_write_flush_reg32)
7657 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007658
Michael Chand18edcb2007-03-24 20:57:11 -07007659 /* Prevent the irq handler from reading or writing PCI registers
7660 * during chip reset when the memory enable bit in the PCI command
7661 * register may be cleared. The chip does not generate interrupt
7662 * at this time, but the irq handler may still be called due to irq
7663 * sharing or irqpoll.
7664 */
Joe Perches63c3a662011-04-26 08:12:10 +00007665 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007666 for (i = 0; i < tp->irq_cnt; i++) {
7667 struct tg3_napi *tnapi = &tp->napi[i];
7668 if (tnapi->hw_status) {
7669 tnapi->hw_status->status = 0;
7670 tnapi->hw_status->status_tag = 0;
7671 }
7672 tnapi->last_tag = 0;
7673 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007674 }
Michael Chand18edcb2007-03-24 20:57:11 -07007675 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007676
7677 for (i = 0; i < tp->irq_cnt; i++)
7678 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007679
Matt Carlson255ca312009-08-25 10:07:27 +00007680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7681 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7682 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7683 }
7684
Linus Torvalds1da177e2005-04-16 15:20:36 -07007685 /* do the reset */
7686 val = GRC_MISC_CFG_CORECLK_RESET;
7687
Joe Perches63c3a662011-04-26 08:12:10 +00007688 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007689 /* Force PCIe 1.0a mode */
7690 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007691 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007692 tr32(TG3_PCIE_PHY_TSTCTL) ==
7693 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7694 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7695
Linus Torvalds1da177e2005-04-16 15:20:36 -07007696 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7697 tw32(GRC_MISC_CFG, (1 << 29));
7698 val |= (1 << 29);
7699 }
7700 }
7701
Michael Chanb5d37722006-09-27 16:06:21 -07007702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7703 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7704 tw32(GRC_VCPU_EXT_CTRL,
7705 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7706 }
7707
Matt Carlsonf37500d2010-08-02 11:25:59 +00007708 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007709 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007710 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007711
Linus Torvalds1da177e2005-04-16 15:20:36 -07007712 tw32(GRC_MISC_CFG, val);
7713
Michael Chan1ee582d2005-08-09 20:16:46 -07007714 /* restore 5701 hardware bug workaround write method */
7715 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007716
7717 /* Unfortunately, we have to delay before the PCI read back.
7718 * Some 575X chips even will not respond to a PCI cfg access
7719 * when the reset command is given to the chip.
7720 *
7721 * How do these hardware designers expect things to work
7722 * properly if the PCI write is posted for a long period
7723 * of time? It is always necessary to have some method by
7724 * which a register read back can occur to push the write
7725 * out which does the reset.
7726 *
7727 * For most tg3 variants the trick below was working.
7728 * Ho hum...
7729 */
7730 udelay(120);
7731
7732 /* Flush PCI posted writes. The normal MMIO registers
7733 * are inaccessible at this time so this is the only
7734 * way to make this reliably (actually, this is no longer
7735 * the case, see above). I tried to use indirect
7736 * register read/write but this upset some 5701 variants.
7737 */
7738 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7739
7740 udelay(120);
7741
Jon Mason708ebb3a2011-06-27 12:56:50 +00007742 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007743 u16 val16;
7744
Linus Torvalds1da177e2005-04-16 15:20:36 -07007745 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7746 int i;
7747 u32 cfg_val;
7748
7749 /* Wait for link training to complete. */
7750 for (i = 0; i < 5000; i++)
7751 udelay(100);
7752
7753 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7754 pci_write_config_dword(tp->pdev, 0xc4,
7755 cfg_val | (1 << 15));
7756 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007757
Matt Carlsone7126992009-08-25 10:08:16 +00007758 /* Clear the "no snoop" and "relaxed ordering" bits. */
7759 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007760 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007761 &val16);
7762 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7763 PCI_EXP_DEVCTL_NOSNOOP_EN);
7764 /*
7765 * Older PCIe devices only support the 128 byte
7766 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007767 */
Joe Perches63c3a662011-04-26 08:12:10 +00007768 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007769 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007770 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007771 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007772 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007773
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007774 /* Clear error status */
7775 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007776 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007777 PCI_EXP_DEVSTA_CED |
7778 PCI_EXP_DEVSTA_NFED |
7779 PCI_EXP_DEVSTA_FED |
7780 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007781 }
7782
Michael Chanee6a99b2007-07-18 21:49:10 -07007783 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007784
Joe Perches63c3a662011-04-26 08:12:10 +00007785 tg3_flag_clear(tp, CHIP_RESETTING);
7786 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007787
Michael Chanee6a99b2007-07-18 21:49:10 -07007788 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007789 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007790 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007791 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007792
7793 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7794 tg3_stop_fw(tp);
7795 tw32(0x5000, 0x400);
7796 }
7797
7798 tw32(GRC_MODE, tp->grc_mode);
7799
7800 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007801 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007802
7803 tw32(0xc4, val | (1 << 15));
7804 }
7805
7806 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7807 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7808 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7809 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7810 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7811 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7812 }
7813
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007814 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007815 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007816 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007817 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007818 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007819 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007820 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007821 val = 0;
7822
7823 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007824 udelay(40);
7825
Matt Carlson77b483f2008-08-15 14:07:24 -07007826 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7827
Michael Chan7a6f4362006-09-27 16:03:31 -07007828 err = tg3_poll_fw(tp);
7829 if (err)
7830 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007831
Matt Carlson0a9140c2009-08-28 12:27:50 +00007832 tg3_mdio_start(tp);
7833
Joe Perches63c3a662011-04-26 08:12:10 +00007834 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007835 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7836 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007837 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007838 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007839
7840 tw32(0x7c00, val | (1 << 25));
7841 }
7842
Matt Carlsond78b59f2011-04-05 14:22:46 +00007843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7844 val = tr32(TG3_CPMU_CLCK_ORIDE);
7845 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7846 }
7847
Linus Torvalds1da177e2005-04-16 15:20:36 -07007848 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007849 tg3_flag_clear(tp, ENABLE_ASF);
7850 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007851 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7852 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7853 u32 nic_cfg;
7854
7855 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7856 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007857 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007858 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007859 if (tg3_flag(tp, 5750_PLUS))
7860 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007861 }
7862 }
7863
7864 return 0;
7865}
7866
Matt Carlson92feeab2011-12-08 14:40:14 +00007867static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7868 struct rtnl_link_stats64 *);
7869static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7870 struct tg3_ethtool_stats *);
7871
Linus Torvalds1da177e2005-04-16 15:20:36 -07007872/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007873static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007874{
7875 int err;
7876
7877 tg3_stop_fw(tp);
7878
Michael Chan944d9802005-05-29 14:57:48 -07007879 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007880
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007881 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007882 err = tg3_chip_reset(tp);
7883
Matt Carlsondaba2a62009-04-20 06:58:52 +00007884 __tg3_set_mac_addr(tp, 0);
7885
Michael Chan944d9802005-05-29 14:57:48 -07007886 tg3_write_sig_legacy(tp, kind);
7887 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007888
Matt Carlson92feeab2011-12-08 14:40:14 +00007889 if (tp->hw_stats) {
7890 /* Save the stats across chip resets... */
7891 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7892 tg3_get_estats(tp, &tp->estats_prev);
7893
7894 /* And make sure the next sample is new data */
7895 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7896 }
7897
Linus Torvalds1da177e2005-04-16 15:20:36 -07007898 if (err)
7899 return err;
7900
7901 return 0;
7902}
7903
Linus Torvalds1da177e2005-04-16 15:20:36 -07007904static int tg3_set_mac_addr(struct net_device *dev, void *p)
7905{
7906 struct tg3 *tp = netdev_priv(dev);
7907 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007908 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007909
Michael Chanf9804dd2005-09-27 12:13:10 -07007910 if (!is_valid_ether_addr(addr->sa_data))
7911 return -EINVAL;
7912
Linus Torvalds1da177e2005-04-16 15:20:36 -07007913 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7914
Michael Chane75f7c92006-03-20 21:33:26 -08007915 if (!netif_running(dev))
7916 return 0;
7917
Joe Perches63c3a662011-04-26 08:12:10 +00007918 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007919 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007920
Michael Chan986e0ae2007-05-05 12:10:20 -07007921 addr0_high = tr32(MAC_ADDR_0_HIGH);
7922 addr0_low = tr32(MAC_ADDR_0_LOW);
7923 addr1_high = tr32(MAC_ADDR_1_HIGH);
7924 addr1_low = tr32(MAC_ADDR_1_LOW);
7925
7926 /* Skip MAC addr 1 if ASF is using it. */
7927 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7928 !(addr1_high == 0 && addr1_low == 0))
7929 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007930 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007931 spin_lock_bh(&tp->lock);
7932 __tg3_set_mac_addr(tp, skip_mac_1);
7933 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007934
Michael Chanb9ec6c12006-07-25 16:37:27 -07007935 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007936}
7937
7938/* tp->lock is held. */
7939static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7940 dma_addr_t mapping, u32 maxlen_flags,
7941 u32 nic_addr)
7942{
7943 tg3_write_mem(tp,
7944 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7945 ((u64) mapping >> 32));
7946 tg3_write_mem(tp,
7947 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7948 ((u64) mapping & 0xffffffff));
7949 tg3_write_mem(tp,
7950 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7951 maxlen_flags);
7952
Joe Perches63c3a662011-04-26 08:12:10 +00007953 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007954 tg3_write_mem(tp,
7955 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7956 nic_addr);
7957}
7958
7959static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007960static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007961{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007962 int i;
7963
Joe Perches63c3a662011-04-26 08:12:10 +00007964 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007965 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7966 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7967 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007968 } else {
7969 tw32(HOSTCC_TXCOL_TICKS, 0);
7970 tw32(HOSTCC_TXMAX_FRAMES, 0);
7971 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007972 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007973
Joe Perches63c3a662011-04-26 08:12:10 +00007974 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007975 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7976 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7977 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7978 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007979 tw32(HOSTCC_RXCOL_TICKS, 0);
7980 tw32(HOSTCC_RXMAX_FRAMES, 0);
7981 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007982 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007983
Joe Perches63c3a662011-04-26 08:12:10 +00007984 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007985 u32 val = ec->stats_block_coalesce_usecs;
7986
Matt Carlsonb6080e12009-09-01 13:12:00 +00007987 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7988 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7989
David S. Miller15f98502005-05-18 22:49:26 -07007990 if (!netif_carrier_ok(tp->dev))
7991 val = 0;
7992
7993 tw32(HOSTCC_STAT_COAL_TICKS, val);
7994 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007995
7996 for (i = 0; i < tp->irq_cnt - 1; i++) {
7997 u32 reg;
7998
7999 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8000 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008001 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8002 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008003 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8004 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00008005
Joe Perches63c3a662011-04-26 08:12:10 +00008006 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00008007 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8008 tw32(reg, ec->tx_coalesce_usecs);
8009 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8010 tw32(reg, ec->tx_max_coalesced_frames);
8011 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8012 tw32(reg, ec->tx_max_coalesced_frames_irq);
8013 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008014 }
8015
8016 for (; i < tp->irq_max - 1; i++) {
8017 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008018 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00008019 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00008020
Joe Perches63c3a662011-04-26 08:12:10 +00008021 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00008022 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8023 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8024 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8025 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008026 }
David S. Miller15f98502005-05-18 22:49:26 -07008027}
Linus Torvalds1da177e2005-04-16 15:20:36 -07008028
8029/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00008030static void tg3_rings_reset(struct tg3 *tp)
8031{
8032 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008033 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008034 struct tg3_napi *tnapi = &tp->napi[0];
8035
8036 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008037 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008038 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008039 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00008040 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlson55086ad2011-12-14 11:09:59 +00008041 else if (tg3_flag(tp, 57765_CLASS))
Matt Carlsonb703df62009-12-03 08:36:21 +00008042 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008043 else
8044 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8045
8046 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8047 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8048 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8049 BDINFO_FLAGS_DISABLED);
8050
8051
8052 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008053 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008054 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00008055 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008056 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00008057 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00008058 tg3_flag(tp, 57765_CLASS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008059 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8060 else
8061 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8062
8063 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8064 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8065 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8066 BDINFO_FLAGS_DISABLED);
8067
8068 /* Disable interrupts */
8069 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008070 tp->napi[0].chk_msi_cnt = 0;
8071 tp->napi[0].last_rx_cons = 0;
8072 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008073
8074 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00008075 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00008076 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008077 tp->napi[i].tx_prod = 0;
8078 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00008079 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008080 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008081 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8082 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson7f230732011-08-31 11:44:48 +00008083 tp->napi[i].chk_msi_cnt = 0;
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008084 tp->napi[i].last_rx_cons = 0;
8085 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008086 }
Joe Perches63c3a662011-04-26 08:12:10 +00008087 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008088 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008089 } else {
8090 tp->napi[0].tx_prod = 0;
8091 tp->napi[0].tx_cons = 0;
8092 tw32_mailbox(tp->napi[0].prodmbox, 0);
8093 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8094 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008095
8096 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00008097 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00008098 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8099 for (i = 0; i < 16; i++)
8100 tw32_tx_mbox(mbox + i * 8, 0);
8101 }
8102
8103 txrcb = NIC_SRAM_SEND_RCB;
8104 rxrcb = NIC_SRAM_RCV_RET_RCB;
8105
8106 /* Clear status block in ram. */
8107 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8108
8109 /* Set status block DMA address */
8110 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8111 ((u64) tnapi->status_mapping >> 32));
8112 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8113 ((u64) tnapi->status_mapping & 0xffffffff));
8114
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008115 if (tnapi->tx_ring) {
8116 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8117 (TG3_TX_RING_SIZE <<
8118 BDINFO_FLAGS_MAXLEN_SHIFT),
8119 NIC_SRAM_TX_BUFFER_DESC);
8120 txrcb += TG3_BDINFO_SIZE;
8121 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008122
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008123 if (tnapi->rx_rcb) {
8124 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008125 (tp->rx_ret_ring_mask + 1) <<
8126 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008127 rxrcb += TG3_BDINFO_SIZE;
8128 }
8129
8130 stblk = HOSTCC_STATBLCK_RING1;
8131
8132 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8133 u64 mapping = (u64)tnapi->status_mapping;
8134 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8135 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8136
8137 /* Clear status block in ram. */
8138 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8139
Matt Carlson19cfaec2009-12-03 08:36:20 +00008140 if (tnapi->tx_ring) {
8141 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8142 (TG3_TX_RING_SIZE <<
8143 BDINFO_FLAGS_MAXLEN_SHIFT),
8144 NIC_SRAM_TX_BUFFER_DESC);
8145 txrcb += TG3_BDINFO_SIZE;
8146 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008147
8148 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008149 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008150 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8151
8152 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008153 rxrcb += TG3_BDINFO_SIZE;
8154 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008155}
8156
Matt Carlsoneb07a942011-04-20 07:57:36 +00008157static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8158{
8159 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8160
Joe Perches63c3a662011-04-26 08:12:10 +00008161 if (!tg3_flag(tp, 5750_PLUS) ||
8162 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Matt Carlson513aa6e2011-11-21 15:01:18 +00008164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8165 tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008166 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8167 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8168 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8169 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8170 else
8171 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8172
8173 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8174 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8175
8176 val = min(nic_rep_thresh, host_rep_thresh);
8177 tw32(RCVBDI_STD_THRESH, val);
8178
Joe Perches63c3a662011-04-26 08:12:10 +00008179 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008180 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8181
Joe Perches63c3a662011-04-26 08:12:10 +00008182 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008183 return;
8184
Matt Carlson513aa6e2011-11-21 15:01:18 +00008185 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
Matt Carlsoneb07a942011-04-20 07:57:36 +00008186
8187 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8188
8189 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8190 tw32(RCVBDI_JUMBO_THRESH, val);
8191
Joe Perches63c3a662011-04-26 08:12:10 +00008192 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008193 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8194}
8195
Matt Carlson90415472011-12-16 13:33:23 +00008196static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8197{
8198 int i;
8199
8200 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8201 tp->rss_ind_tbl[i] =
8202 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8203}
8204
8205static void tg3_rss_check_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008206{
8207 int i;
8208
8209 if (!tg3_flag(tp, SUPPORT_MSIX))
8210 return;
8211
Matt Carlson90415472011-12-16 13:33:23 +00008212 if (tp->irq_cnt <= 2) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008213 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
Matt Carlson90415472011-12-16 13:33:23 +00008214 return;
8215 }
8216
8217 /* Validate table against current IRQ count */
8218 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8219 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8220 break;
8221 }
8222
8223 if (i != TG3_RSS_INDIR_TBL_SIZE)
8224 tg3_rss_init_dflt_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008225}
8226
Matt Carlson90415472011-12-16 13:33:23 +00008227static void tg3_rss_write_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008228{
8229 int i = 0;
8230 u32 reg = MAC_RSS_INDIR_TBL_0;
8231
8232 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8233 u32 val = tp->rss_ind_tbl[i];
8234 i++;
8235 for (; i % 8; i++) {
8236 val <<= 4;
8237 val |= tp->rss_ind_tbl[i];
8238 }
8239 tw32(reg, val);
8240 reg += 4;
8241 }
8242}
8243
Matt Carlson2d31eca2009-09-01 12:53:31 +00008244/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008245static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008246{
8247 u32 val, rdmac_mode;
8248 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008249 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008250
8251 tg3_disable_ints(tp);
8252
8253 tg3_stop_fw(tp);
8254
8255 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8256
Joe Perches63c3a662011-04-26 08:12:10 +00008257 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008258 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008259
Matt Carlson699c0192010-12-06 08:28:51 +00008260 /* Enable MAC control of LPI */
8261 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8262 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8263 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8264 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8265
8266 tw32_f(TG3_CPMU_EEE_CTRL,
8267 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8268
Matt Carlsona386b902010-12-06 08:28:53 +00008269 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8270 TG3_CPMU_EEEMD_LPI_IN_TX |
8271 TG3_CPMU_EEEMD_LPI_IN_RX |
8272 TG3_CPMU_EEEMD_EEE_ENABLE;
8273
8274 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8275 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8276
Joe Perches63c3a662011-04-26 08:12:10 +00008277 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008278 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8279
8280 tw32_f(TG3_CPMU_EEE_MODE, val);
8281
8282 tw32_f(TG3_CPMU_EEE_DBTMR1,
8283 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8284 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8285
8286 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008287 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008288 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008289 }
8290
Matt Carlson603f1172010-02-12 14:47:10 +00008291 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008292 tg3_phy_reset(tp);
8293
Linus Torvalds1da177e2005-04-16 15:20:36 -07008294 err = tg3_chip_reset(tp);
8295 if (err)
8296 return err;
8297
8298 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8299
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008300 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008301 val = tr32(TG3_CPMU_CTRL);
8302 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8303 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008304
8305 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8306 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8307 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8308 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8309
8310 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8311 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8312 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8313 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8314
8315 val = tr32(TG3_CPMU_HST_ACC);
8316 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8317 val |= CPMU_HST_ACC_MACCLK_6_25;
8318 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008319 }
8320
Matt Carlson33466d92009-04-20 06:57:41 +00008321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8322 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8323 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8324 PCIE_PWR_MGMT_L1_THRESH_4MS;
8325 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008326
8327 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8328 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8329
8330 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00008331
Matt Carlsonf40386c2009-11-02 14:24:02 +00008332 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8333 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008334 }
8335
Joe Perches63c3a662011-04-26 08:12:10 +00008336 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008337 u32 grc_mode = tr32(GRC_MODE);
8338
8339 /* Access the lower 1K of PL PCIE block registers. */
8340 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8341 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8342
8343 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8344 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8345 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8346
8347 tw32(GRC_MODE, grc_mode);
8348 }
8349
Matt Carlson55086ad2011-12-14 11:09:59 +00008350 if (tg3_flag(tp, 57765_CLASS)) {
Matt Carlson5093eed2010-11-24 08:31:45 +00008351 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8352 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008353
Matt Carlson5093eed2010-11-24 08:31:45 +00008354 /* Access the lower 1K of PL PCIE block registers. */
8355 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8356 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008357
Matt Carlson5093eed2010-11-24 08:31:45 +00008358 val = tr32(TG3_PCIE_TLDLPL_PORT +
8359 TG3_PCIE_PL_LO_PHYCTL5);
8360 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8361 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008362
Matt Carlson5093eed2010-11-24 08:31:45 +00008363 tw32(GRC_MODE, grc_mode);
8364 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008365
Matt Carlson1ff30a52011-05-19 12:12:46 +00008366 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8367 u32 grc_mode = tr32(GRC_MODE);
8368
8369 /* Access the lower 1K of DL PCIE block registers. */
8370 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8371 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8372
8373 val = tr32(TG3_PCIE_TLDLPL_PORT +
8374 TG3_PCIE_DL_LO_FTSMAX);
8375 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8376 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8377 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8378
8379 tw32(GRC_MODE, grc_mode);
8380 }
8381
Matt Carlsona977dbe2010-04-12 06:58:26 +00008382 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8383 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8384 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8385 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008386 }
8387
Linus Torvalds1da177e2005-04-16 15:20:36 -07008388 /* This works around an issue with Athlon chipsets on
8389 * B3 tigon3 silicon. This bit has no effect on any
8390 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008391 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008392 */
Joe Perches63c3a662011-04-26 08:12:10 +00008393 if (!tg3_flag(tp, CPMU_PRESENT)) {
8394 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008395 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8396 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8397 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008398
8399 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008400 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008401 val = tr32(TG3PCI_PCISTATE);
8402 val |= PCISTATE_RETRY_SAME_DMA;
8403 tw32(TG3PCI_PCISTATE, val);
8404 }
8405
Joe Perches63c3a662011-04-26 08:12:10 +00008406 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008407 /* Allow reads and writes to the
8408 * APE register and memory space.
8409 */
8410 val = tr32(TG3PCI_PCISTATE);
8411 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008412 PCISTATE_ALLOW_APE_SHMEM_WR |
8413 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008414 tw32(TG3PCI_PCISTATE, val);
8415 }
8416
Linus Torvalds1da177e2005-04-16 15:20:36 -07008417 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8418 /* Enable some hw fixes. */
8419 val = tr32(TG3PCI_MSI_DATA);
8420 val |= (1 << 26) | (1 << 28) | (1 << 29);
8421 tw32(TG3PCI_MSI_DATA, val);
8422 }
8423
8424 /* Descriptor ring init may make accesses to the
8425 * NIC SRAM area to setup the TX descriptors, so we
8426 * can only do this after the hardware has been
8427 * successfully reset.
8428 */
Michael Chan32d8c572006-07-25 16:38:29 -07008429 err = tg3_init_rings(tp);
8430 if (err)
8431 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008432
Joe Perches63c3a662011-04-26 08:12:10 +00008433 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008434 val = tr32(TG3PCI_DMA_RW_CTRL) &
8435 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008436 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8437 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson55086ad2011-12-14 11:09:59 +00008438 if (!tg3_flag(tp, 57765_CLASS) &&
Matt Carlson0aebff42011-04-25 12:42:45 +00008439 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8440 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008441 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8442 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8443 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008444 /* This value is determined during the probe time DMA
8445 * engine test, tg3_test_dma.
8446 */
8447 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008449
8450 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8451 GRC_MODE_4X_NIC_SEND_RINGS |
8452 GRC_MODE_NO_TX_PHDR_CSUM |
8453 GRC_MODE_NO_RX_PHDR_CSUM);
8454 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008455
8456 /* Pseudo-header checksum is done by hardware logic and not
8457 * the offload processers, so make the chip do the pseudo-
8458 * header checksums on receive. For transmit it is more
8459 * convenient to do the pseudo-header checksum in software
8460 * as Linux does that on transmit for us in all cases.
8461 */
8462 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008463
8464 tw32(GRC_MODE,
8465 tp->grc_mode |
8466 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8467
8468 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8469 val = tr32(GRC_MISC_CFG);
8470 val &= ~0xff;
8471 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8472 tw32(GRC_MISC_CFG, val);
8473
8474 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008475 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008476 /* Do nothing. */
8477 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8478 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8480 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8481 else
8482 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8483 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8484 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008485 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008486 int fw_len;
8487
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008488 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008489 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8490 tw32(BUFMGR_MB_POOL_ADDR,
8491 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8492 tw32(BUFMGR_MB_POOL_SIZE,
8493 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008495
Michael Chan0f893dc2005-07-25 12:30:38 -07008496 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008497 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8498 tp->bufmgr_config.mbuf_read_dma_low_water);
8499 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8500 tp->bufmgr_config.mbuf_mac_rx_low_water);
8501 tw32(BUFMGR_MB_HIGH_WATER,
8502 tp->bufmgr_config.mbuf_high_water);
8503 } else {
8504 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8505 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8506 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8507 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8508 tw32(BUFMGR_MB_HIGH_WATER,
8509 tp->bufmgr_config.mbuf_high_water_jumbo);
8510 }
8511 tw32(BUFMGR_DMA_LOW_WATER,
8512 tp->bufmgr_config.dma_low_water);
8513 tw32(BUFMGR_DMA_HIGH_WATER,
8514 tp->bufmgr_config.dma_high_water);
8515
Matt Carlsond309a462010-09-30 10:34:31 +00008516 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8518 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8520 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8521 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8522 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008523 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008524 for (i = 0; i < 2000; i++) {
8525 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8526 break;
8527 udelay(10);
8528 }
8529 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008530 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008531 return -ENODEV;
8532 }
8533
Matt Carlsoneb07a942011-04-20 07:57:36 +00008534 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8535 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008536
Matt Carlsoneb07a942011-04-20 07:57:36 +00008537 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008538
8539 /* Initialize TG3_BDINFO's at:
8540 * RCVDBDI_STD_BD: standard eth size rx ring
8541 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8542 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8543 *
8544 * like so:
8545 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8546 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8547 * ring attribute flags
8548 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8549 *
8550 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8551 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8552 *
8553 * The size of each ring is fixed in the firmware, but the location is
8554 * configurable.
8555 */
8556 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008557 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008558 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008559 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008560 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008561 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8562 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008563
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008564 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008565 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008566 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8567 BDINFO_FLAGS_DISABLED);
8568
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008569 /* Program the jumbo buffer descriptor ring control
8570 * blocks on those devices that have them.
8571 */
Matt Carlsona0512942011-07-27 14:20:54 +00008572 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008573 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008574
Joe Perches63c3a662011-04-26 08:12:10 +00008575 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008576 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008577 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008578 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008579 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008580 val = TG3_RX_JMB_RING_SIZE(tp) <<
8581 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008582 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008583 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008584 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlson55086ad2011-12-14 11:09:59 +00008585 tg3_flag(tp, 57765_CLASS))
Matt Carlson87668d32009-11-13 13:03:34 +00008586 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8587 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008588 } else {
8589 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8590 BDINFO_FLAGS_DISABLED);
8591 }
8592
Joe Perches63c3a662011-04-26 08:12:10 +00008593 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +00008594 val = TG3_RX_STD_RING_SIZE(tp);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008595 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8596 val |= (TG3_RX_STD_DMA_SZ << 2);
8597 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008598 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008599 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008600 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008601
8602 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008603
Matt Carlson411da642009-11-13 13:03:46 +00008604 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008605 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008606
Joe Perches63c3a662011-04-26 08:12:10 +00008607 tpr->rx_jmb_prod_idx =
8608 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008609 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008610
Matt Carlson2d31eca2009-09-01 12:53:31 +00008611 tg3_rings_reset(tp);
8612
Linus Torvalds1da177e2005-04-16 15:20:36 -07008613 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008614 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008615
8616 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008617 tw32(MAC_RX_MTU_SIZE,
8618 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008619
8620 /* The slot time is changed by tg3_setup_phy if we
8621 * run at gigabit with half duplex.
8622 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008623 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8624 (6 << TX_LENGTHS_IPG_SHIFT) |
8625 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8626
8627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8628 val |= tr32(MAC_TX_LENGTHS) &
8629 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8630 TX_LENGTHS_CNT_DWN_VAL_MSK);
8631
8632 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008633
8634 /* Receive rules. */
8635 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8636 tw32(RCVLPC_CONFIG, 0x0181);
8637
8638 /* Calculate RDMAC_MODE setting early, we need it to determine
8639 * the RCVLPC_STATE_ENABLE mask.
8640 */
8641 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8642 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8643 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8644 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8645 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008646
Matt Carlsondeabaac2010-11-24 08:31:50 +00008647 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008648 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8649
Matt Carlson57e69832008-05-25 23:48:31 -07008650 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008651 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8652 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008653 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8654 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8655 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8656
Matt Carlsonc5908932011-03-09 16:58:25 +00008657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8658 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008659 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008661 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8662 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008663 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008664 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8665 }
8666 }
8667
Joe Perches63c3a662011-04-26 08:12:10 +00008668 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008669 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8670
Matt Carlson55086ad2011-12-14 11:09:59 +00008671 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
8672 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
8673
Joe Perches63c3a662011-04-26 08:12:10 +00008674 if (tg3_flag(tp, HW_TSO_1) ||
8675 tg3_flag(tp, HW_TSO_2) ||
8676 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008677 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8678
Matt Carlson108a6c12011-05-19 12:12:47 +00008679 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008680 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8682 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008683
Matt Carlsonf2096f92011-04-05 14:22:48 +00008684 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8685 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8686
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008687 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8689 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8690 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008691 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008692 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008693 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8694 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008695 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8696 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8697 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8698 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8699 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8700 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008701 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008702 tw32(TG3_RDMA_RSRVCTRL_REG,
8703 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8704 }
8705
Matt Carlsond78b59f2011-04-05 14:22:46 +00008706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8707 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008708 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8709 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8710 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8711 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8712 }
8713
Linus Torvalds1da177e2005-04-16 15:20:36 -07008714 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008715 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008716 val = tr32(RCVLPC_STATS_ENABLE);
8717 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8718 tw32(RCVLPC_STATS_ENABLE, val);
8719 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008720 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008721 val = tr32(RCVLPC_STATS_ENABLE);
8722 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8723 tw32(RCVLPC_STATS_ENABLE, val);
8724 } else {
8725 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8726 }
8727 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8728 tw32(SNDDATAI_STATSENAB, 0xffffff);
8729 tw32(SNDDATAI_STATSCTRL,
8730 (SNDDATAI_SCTRL_ENABLE |
8731 SNDDATAI_SCTRL_FASTUPD));
8732
8733 /* Setup host coalescing engine. */
8734 tw32(HOSTCC_MODE, 0);
8735 for (i = 0; i < 2000; i++) {
8736 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8737 break;
8738 udelay(10);
8739 }
8740
Michael Chand244c892005-07-05 14:42:33 -07008741 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008742
Joe Perches63c3a662011-04-26 08:12:10 +00008743 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008744 /* Status/statistics block address. See tg3_timer,
8745 * the tg3_periodic_fetch_stats call there, and
8746 * tg3_get_stats to see how this works for 5705/5750 chips.
8747 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008748 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8749 ((u64) tp->stats_mapping >> 32));
8750 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8751 ((u64) tp->stats_mapping & 0xffffffff));
8752 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008753
Linus Torvalds1da177e2005-04-16 15:20:36 -07008754 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008755
8756 /* Clear statistics and status block memory areas */
8757 for (i = NIC_SRAM_STATS_BLK;
8758 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8759 i += sizeof(u32)) {
8760 tg3_write_mem(tp, i, 0);
8761 udelay(40);
8762 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008763 }
8764
8765 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8766
8767 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8768 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008769 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008770 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8771
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008772 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8773 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008774 /* reset to prevent losing 1st rx packet intermittently */
8775 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8776 udelay(10);
8777 }
8778
Matt Carlson3bda1252008-08-15 14:08:22 -07008779 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008780 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8781 MAC_MODE_FHDE_ENABLE;
8782 if (tg3_flag(tp, ENABLE_APE))
8783 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008784 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008785 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008786 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8787 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008788 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8789 udelay(40);
8790
Michael Chan314fba32005-04-21 17:07:04 -07008791 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008792 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008793 * register to preserve the GPIO settings for LOMs. The GPIOs,
8794 * whether used as inputs or outputs, are set by boot code after
8795 * reset.
8796 */
Joe Perches63c3a662011-04-26 08:12:10 +00008797 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008798 u32 gpio_mask;
8799
Michael Chan9d26e212006-12-07 00:21:14 -08008800 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8801 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8802 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008803
8804 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8805 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8806 GRC_LCLCTRL_GPIO_OUTPUT3;
8807
Michael Chanaf36e6b2006-03-23 01:28:06 -08008808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8809 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8810
Gary Zambranoaaf84462007-05-05 11:51:45 -07008811 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008812 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8813
8814 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008815 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008816 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8817 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008819 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8820 udelay(100);
8821
Matt Carlsonc3b50032012-01-17 15:27:23 +00008822 if (tg3_flag(tp, USING_MSIX)) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008823 val = tr32(MSGINT_MODE);
Matt Carlsonc3b50032012-01-17 15:27:23 +00008824 val |= MSGINT_MODE_ENABLE;
8825 if (tp->irq_cnt > 1)
8826 val |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +00008827 if (!tg3_flag(tp, 1SHOT_MSI))
8828 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008829 tw32(MSGINT_MODE, val);
8830 }
8831
Joe Perches63c3a662011-04-26 08:12:10 +00008832 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008833 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8834 udelay(40);
8835 }
8836
8837 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8838 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8839 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8840 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8841 WDMAC_MODE_LNGREAD_ENAB);
8842
Matt Carlsonc5908932011-03-09 16:58:25 +00008843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8844 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008845 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008846 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8847 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8848 /* nothing */
8849 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008850 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008851 val |= WDMAC_MODE_RX_ACCEL;
8852 }
8853 }
8854
Michael Chand9ab5ad12006-03-20 22:27:35 -08008855 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008856 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008857 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008858
Matt Carlson788a0352009-11-02 14:26:03 +00008859 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8860 val |= WDMAC_MODE_BURST_ALL_DATA;
8861
Linus Torvalds1da177e2005-04-16 15:20:36 -07008862 tw32_f(WDMAC_MODE, val);
8863 udelay(40);
8864
Joe Perches63c3a662011-04-26 08:12:10 +00008865 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008866 u16 pcix_cmd;
8867
8868 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8869 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008871 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8872 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008873 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008874 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8875 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008876 }
Matt Carlson9974a352007-10-07 23:27:28 -07008877 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8878 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008879 }
8880
8881 tw32_f(RDMAC_MODE, rdmac_mode);
8882 udelay(40);
8883
8884 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008885 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008886 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008887
8888 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8889 tw32(SNDDATAC_MODE,
8890 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8891 else
8892 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8893
Linus Torvalds1da177e2005-04-16 15:20:36 -07008894 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8895 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008896 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008897 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008898 val |= RCVDBDI_MODE_LRG_RING_SZ;
8899 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008900 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008901 if (tg3_flag(tp, HW_TSO_1) ||
8902 tg3_flag(tp, HW_TSO_2) ||
8903 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008904 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008905 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008906 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008907 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8908 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008909 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8910
8911 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8912 err = tg3_load_5701_a0_firmware_fix(tp);
8913 if (err)
8914 return err;
8915 }
8916
Joe Perches63c3a662011-04-26 08:12:10 +00008917 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008918 err = tg3_load_tso_firmware(tp);
8919 if (err)
8920 return err;
8921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008922
8923 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008924
Joe Perches63c3a662011-04-26 08:12:10 +00008925 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008926 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8927 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008928
8929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8930 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8931 tp->tx_mode &= ~val;
8932 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8933 }
8934
Linus Torvalds1da177e2005-04-16 15:20:36 -07008935 tw32_f(MAC_TX_MODE, tp->tx_mode);
8936 udelay(100);
8937
Joe Perches63c3a662011-04-26 08:12:10 +00008938 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008939 tg3_rss_write_indir_tbl(tp);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008940
8941 /* Setup the "secret" hash key. */
8942 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8943 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8944 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8945 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8946 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8947 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8948 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8949 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8950 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8951 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8952 }
8953
Linus Torvalds1da177e2005-04-16 15:20:36 -07008954 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008955 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008956 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8957
Joe Perches63c3a662011-04-26 08:12:10 +00008958 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008959 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8960 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8961 RX_MODE_RSS_IPV6_HASH_EN |
8962 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8963 RX_MODE_RSS_IPV4_HASH_EN |
8964 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8965
Linus Torvalds1da177e2005-04-16 15:20:36 -07008966 tw32_f(MAC_RX_MODE, tp->rx_mode);
8967 udelay(10);
8968
Linus Torvalds1da177e2005-04-16 15:20:36 -07008969 tw32(MAC_LED_CTRL, tp->led_ctrl);
8970
8971 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008972 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008973 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8974 udelay(10);
8975 }
8976 tw32_f(MAC_RX_MODE, tp->rx_mode);
8977 udelay(10);
8978
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008979 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008980 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008981 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008982 /* Set drive transmission level to 1.2V */
8983 /* only if the signal pre-emphasis bit is not set */
8984 val = tr32(MAC_SERDES_CFG);
8985 val &= 0xfffff000;
8986 val |= 0x880;
8987 tw32(MAC_SERDES_CFG, val);
8988 }
8989 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8990 tw32(MAC_SERDES_CFG, 0x616000);
8991 }
8992
8993 /* Prevent chip from dropping frames when flow control
8994 * is enabled.
8995 */
Matt Carlson55086ad2011-12-14 11:09:59 +00008996 if (tg3_flag(tp, 57765_CLASS))
Matt Carlson666bc832010-01-20 16:58:03 +00008997 val = 1;
8998 else
8999 val = 2;
9000 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009001
9002 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009003 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009004 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00009005 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009006 }
9007
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009008 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00009009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08009010 u32 tmp;
9011
9012 tmp = tr32(SERDES_RX_CTRL);
9013 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9014 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9015 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9016 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9017 }
9018
Joe Perches63c3a662011-04-26 08:12:10 +00009019 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00009020 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9021 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07009022 tp->link_config.speed = tp->link_config.orig_speed;
9023 tp->link_config.duplex = tp->link_config.orig_duplex;
9024 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9025 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009026
Matt Carlsondd477002008-05-25 23:45:58 -07009027 err = tg3_setup_phy(tp, 0);
9028 if (err)
9029 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009030
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009031 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9032 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07009033 u32 tmp;
9034
9035 /* Clear CRC stats. */
9036 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9037 tg3_writephy(tp, MII_TG3_TEST1,
9038 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009039 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07009040 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009041 }
9042 }
9043
9044 __tg3_set_rx_mode(tp->dev);
9045
9046 /* Initialize receive rules. */
9047 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9048 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9049 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9050 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9051
Joe Perches63c3a662011-04-26 08:12:10 +00009052 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009053 limit = 8;
9054 else
9055 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00009056 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009057 limit -= 4;
9058 switch (limit) {
9059 case 16:
9060 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9061 case 15:
9062 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9063 case 14:
9064 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9065 case 13:
9066 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9067 case 12:
9068 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9069 case 11:
9070 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9071 case 10:
9072 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9073 case 9:
9074 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9075 case 8:
9076 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9077 case 7:
9078 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9079 case 6:
9080 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9081 case 5:
9082 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9083 case 4:
9084 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9085 case 3:
9086 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9087 case 2:
9088 case 1:
9089
9090 default:
9091 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07009092 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009093
Joe Perches63c3a662011-04-26 08:12:10 +00009094 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07009095 /* Write our heartbeat update interval to APE. */
9096 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9097 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07009098
Linus Torvalds1da177e2005-04-16 15:20:36 -07009099 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9100
Linus Torvalds1da177e2005-04-16 15:20:36 -07009101 return 0;
9102}
9103
9104/* Called at device open time to get the chip ready for
9105 * packet processing. Invoked with tp->lock held.
9106 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009107static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009108{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009109 tg3_switch_clocks(tp);
9110
9111 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9112
Matt Carlson2f751b62008-08-04 23:17:34 -07009113 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009114}
9115
Matt Carlsonebf33122012-02-13 10:20:05 +00009116/* Restart hardware after configuration changes, self-test, etc.
9117 * Invoked with tp->lock held.
9118 */
9119static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9120 __releases(tp->lock)
9121 __acquires(tp->lock)
9122{
9123 int err;
9124
9125 err = tg3_init_hw(tp, reset_phy);
9126 if (err) {
9127 netdev_err(tp->dev,
9128 "Failed to re-initialize device, aborting\n");
9129 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9130 tg3_full_unlock(tp);
9131 del_timer_sync(&tp->timer);
9132 tp->irq_sync = 0;
9133 tg3_napi_enable(tp);
9134 dev_close(tp->dev);
9135 tg3_full_lock(tp, 0);
9136 }
9137 return err;
9138}
9139
Linus Torvalds1da177e2005-04-16 15:20:36 -07009140#define TG3_STAT_ADD32(PSTAT, REG) \
9141do { u32 __val = tr32(REG); \
9142 (PSTAT)->low += __val; \
9143 if ((PSTAT)->low < __val) \
9144 (PSTAT)->high += 1; \
9145} while (0)
9146
9147static void tg3_periodic_fetch_stats(struct tg3 *tp)
9148{
9149 struct tg3_hw_stats *sp = tp->hw_stats;
9150
9151 if (!netif_carrier_ok(tp->dev))
9152 return;
9153
9154 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9155 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9156 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9157 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9158 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9159 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9160 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9161 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9162 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9163 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9164 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9165 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9166 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9167
9168 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9169 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9170 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9171 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9172 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9173 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9174 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9175 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9176 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9177 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9178 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9179 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9180 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9181 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07009182
9183 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00009184 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9185 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9186 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00009187 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9188 } else {
9189 u32 val = tr32(HOSTCC_FLOW_ATTN);
9190 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9191 if (val) {
9192 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9193 sp->rx_discards.low += val;
9194 if (sp->rx_discards.low < val)
9195 sp->rx_discards.high += 1;
9196 }
9197 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9198 }
Michael Chan463d3052006-05-22 16:36:27 -07009199 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009200}
9201
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009202static void tg3_chk_missed_msi(struct tg3 *tp)
9203{
9204 u32 i;
9205
9206 for (i = 0; i < tp->irq_cnt; i++) {
9207 struct tg3_napi *tnapi = &tp->napi[i];
9208
9209 if (tg3_has_work(tnapi)) {
9210 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9211 tnapi->last_tx_cons == tnapi->tx_cons) {
9212 if (tnapi->chk_msi_cnt < 1) {
9213 tnapi->chk_msi_cnt++;
9214 return;
9215 }
Matt Carlson7f230732011-08-31 11:44:48 +00009216 tg3_msi(0, tnapi);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009217 }
9218 }
9219 tnapi->chk_msi_cnt = 0;
9220 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9221 tnapi->last_tx_cons = tnapi->tx_cons;
9222 }
9223}
9224
Linus Torvalds1da177e2005-04-16 15:20:36 -07009225static void tg3_timer(unsigned long __opaque)
9226{
9227 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009228
Matt Carlson5b190622011-11-04 09:15:04 +00009229 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
Michael Chanf475f162006-03-27 23:20:14 -08009230 goto restart_timer;
9231
David S. Millerf47c11e2005-06-24 20:18:35 -07009232 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009233
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009234 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00009235 tg3_flag(tp, 57765_CLASS))
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009236 tg3_chk_missed_msi(tp);
9237
Joe Perches63c3a662011-04-26 08:12:10 +00009238 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009239 /* All of this garbage is because when using non-tagged
9240 * IRQ status the mailbox/status_block protocol the chip
9241 * uses with the cpu is race prone.
9242 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009243 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009244 tw32(GRC_LOCAL_CTRL,
9245 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9246 } else {
9247 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009248 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009250
David S. Millerfac9b832005-05-18 22:46:34 -07009251 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009252 spin_unlock(&tp->lock);
Matt Carlsondb219972011-11-04 09:15:03 +00009253 tg3_reset_task_schedule(tp);
Matt Carlson5b190622011-11-04 09:15:04 +00009254 goto restart_timer;
David S. Millerfac9b832005-05-18 22:46:34 -07009255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009256 }
9257
Linus Torvalds1da177e2005-04-16 15:20:36 -07009258 /* This part only runs once per second. */
9259 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009260 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009261 tg3_periodic_fetch_stats(tp);
9262
Matt Carlsonb0c59432011-05-19 12:12:48 +00009263 if (tp->setlpicnt && !--tp->setlpicnt)
9264 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009265
Joe Perches63c3a662011-04-26 08:12:10 +00009266 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009267 u32 mac_stat;
9268 int phy_event;
9269
9270 mac_stat = tr32(MAC_STATUS);
9271
9272 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009273 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009274 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9275 phy_event = 1;
9276 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9277 phy_event = 1;
9278
9279 if (phy_event)
9280 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009281 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009282 u32 mac_stat = tr32(MAC_STATUS);
9283 int need_setup = 0;
9284
9285 if (netif_carrier_ok(tp->dev) &&
9286 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9287 need_setup = 1;
9288 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009289 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009290 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9291 MAC_STATUS_SIGNAL_DET))) {
9292 need_setup = 1;
9293 }
9294 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009295 if (!tp->serdes_counter) {
9296 tw32_f(MAC_MODE,
9297 (tp->mac_mode &
9298 ~MAC_MODE_PORT_MODE_MASK));
9299 udelay(40);
9300 tw32_f(MAC_MODE, tp->mac_mode);
9301 udelay(40);
9302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009303 tg3_setup_phy(tp, 0);
9304 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009305 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009306 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009307 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009309
9310 tp->timer_counter = tp->timer_multiplier;
9311 }
9312
Michael Chan130b8e42006-09-27 16:00:40 -07009313 /* Heartbeat is only sent once every 2 seconds.
9314 *
9315 * The heartbeat is to tell the ASF firmware that the host
9316 * driver is still alive. In the event that the OS crashes,
9317 * ASF needs to reset the hardware to free up the FIFO space
9318 * that may be filled with rx packets destined for the host.
9319 * If the FIFO is full, ASF will no longer function properly.
9320 *
9321 * Unintended resets have been reported on real time kernels
9322 * where the timer doesn't run on time. Netpoll will also have
9323 * same problem.
9324 *
9325 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9326 * to check the ring condition when the heartbeat is expiring
9327 * before doing the reset. This will prevent most unintended
9328 * resets.
9329 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009330 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009331 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009332 tg3_wait_for_event_ack(tp);
9333
Michael Chanbbadf502006-04-06 21:46:34 -07009334 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009335 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009336 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009337 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9338 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009339
9340 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009341 }
9342 tp->asf_counter = tp->asf_multiplier;
9343 }
9344
David S. Millerf47c11e2005-06-24 20:18:35 -07009345 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009346
Michael Chanf475f162006-03-27 23:20:14 -08009347restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009348 tp->timer.expires = jiffies + tp->timer_offset;
9349 add_timer(&tp->timer);
9350}
9351
Matt Carlson4f125f42009-09-01 12:55:02 +00009352static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009353{
David Howells7d12e782006-10-05 14:55:46 +01009354 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009355 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009356 char *name;
9357 struct tg3_napi *tnapi = &tp->napi[irq_num];
9358
9359 if (tp->irq_cnt == 1)
9360 name = tp->dev->name;
9361 else {
9362 name = &tnapi->irq_lbl[0];
9363 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9364 name[IFNAMSIZ-1] = 0;
9365 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009366
Joe Perches63c3a662011-04-26 08:12:10 +00009367 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009368 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009369 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009370 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009371 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009372 } else {
9373 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009374 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009375 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009376 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009377 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009378
9379 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009380}
9381
Michael Chan79381092005-04-21 17:13:59 -07009382static int tg3_test_interrupt(struct tg3 *tp)
9383{
Matt Carlson09943a12009-08-28 14:01:57 +00009384 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009385 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009386 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009387 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009388
Michael Chand4bc3922005-05-29 14:59:20 -07009389 if (!netif_running(dev))
9390 return -ENODEV;
9391
Michael Chan79381092005-04-21 17:13:59 -07009392 tg3_disable_ints(tp);
9393
Matt Carlson4f125f42009-09-01 12:55:02 +00009394 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009395
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009396 /*
9397 * Turn off MSI one shot mode. Otherwise this test has no
9398 * observable way to know whether the interrupt was delivered.
9399 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009400 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009401 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9402 tw32(MSGINT_MODE, val);
9403 }
9404
Matt Carlson4f125f42009-09-01 12:55:02 +00009405 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009406 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009407 if (err)
9408 return err;
9409
Matt Carlson898a56f2009-08-28 14:02:40 +00009410 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009411 tg3_enable_ints(tp);
9412
9413 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009414 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009415
9416 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009417 u32 int_mbox, misc_host_ctrl;
9418
Matt Carlson898a56f2009-08-28 14:02:40 +00009419 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009420 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9421
9422 if ((int_mbox != 0) ||
9423 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9424 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009425 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009426 }
9427
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009428 if (tg3_flag(tp, 57765_PLUS) &&
9429 tnapi->hw_status->status_tag != tnapi->last_tag)
9430 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9431
Michael Chan79381092005-04-21 17:13:59 -07009432 msleep(10);
9433 }
9434
9435 tg3_disable_ints(tp);
9436
Matt Carlson4f125f42009-09-01 12:55:02 +00009437 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009438
Matt Carlson4f125f42009-09-01 12:55:02 +00009439 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009440
9441 if (err)
9442 return err;
9443
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009444 if (intr_ok) {
9445 /* Reenable MSI one shot mode. */
Matt Carlson5b39de92011-08-31 11:44:50 +00009446 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009447 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9448 tw32(MSGINT_MODE, val);
9449 }
Michael Chan79381092005-04-21 17:13:59 -07009450 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009451 }
Michael Chan79381092005-04-21 17:13:59 -07009452
9453 return -EIO;
9454}
9455
9456/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9457 * successfully restored
9458 */
9459static int tg3_test_msi(struct tg3 *tp)
9460{
Michael Chan79381092005-04-21 17:13:59 -07009461 int err;
9462 u16 pci_cmd;
9463
Joe Perches63c3a662011-04-26 08:12:10 +00009464 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009465 return 0;
9466
9467 /* Turn off SERR reporting in case MSI terminates with Master
9468 * Abort.
9469 */
9470 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9471 pci_write_config_word(tp->pdev, PCI_COMMAND,
9472 pci_cmd & ~PCI_COMMAND_SERR);
9473
9474 err = tg3_test_interrupt(tp);
9475
9476 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9477
9478 if (!err)
9479 return 0;
9480
9481 /* other failures */
9482 if (err != -EIO)
9483 return err;
9484
9485 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009486 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9487 "to INTx mode. Please report this failure to the PCI "
9488 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009489
Matt Carlson4f125f42009-09-01 12:55:02 +00009490 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009491
Michael Chan79381092005-04-21 17:13:59 -07009492 pci_disable_msi(tp->pdev);
9493
Joe Perches63c3a662011-04-26 08:12:10 +00009494 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009495 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009496
Matt Carlson4f125f42009-09-01 12:55:02 +00009497 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009498 if (err)
9499 return err;
9500
9501 /* Need to reset the chip because the MSI cycle may have terminated
9502 * with Master Abort.
9503 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009504 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009505
Michael Chan944d9802005-05-29 14:57:48 -07009506 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009507 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009508
David S. Millerf47c11e2005-06-24 20:18:35 -07009509 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009510
9511 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009512 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009513
9514 return err;
9515}
9516
Matt Carlson9e9fd122009-01-19 16:57:45 -08009517static int tg3_request_firmware(struct tg3 *tp)
9518{
9519 const __be32 *fw_data;
9520
9521 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009522 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9523 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009524 return -ENOENT;
9525 }
9526
9527 fw_data = (void *)tp->fw->data;
9528
9529 /* Firmware blob starts with version numbers, followed by
9530 * start address and _full_ length including BSS sections
9531 * (which must be longer than the actual data, of course
9532 */
9533
9534 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9535 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009536 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9537 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009538 release_firmware(tp->fw);
9539 tp->fw = NULL;
9540 return -EINVAL;
9541 }
9542
9543 /* We no longer need firmware; we have it. */
9544 tp->fw_needed = NULL;
9545 return 0;
9546}
9547
Matt Carlson679563f2009-09-01 12:55:46 +00009548static bool tg3_enable_msix(struct tg3 *tp)
9549{
Matt Carlsonc3b50032012-01-17 15:27:23 +00009550 int i, rc;
Matt Carlson679563f2009-09-01 12:55:46 +00009551 struct msix_entry msix_ent[tp->irq_max];
9552
Matt Carlsonc3b50032012-01-17 15:27:23 +00009553 tp->irq_cnt = num_online_cpus();
9554 if (tp->irq_cnt > 1) {
9555 /* We want as many rx rings enabled as there are cpus.
9556 * In multiqueue MSI-X mode, the first MSI-X vector
9557 * only deals with link interrupts, etc, so we add
9558 * one to the number of vectors we are requesting.
9559 */
9560 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9561 }
Matt Carlson679563f2009-09-01 12:55:46 +00009562
9563 for (i = 0; i < tp->irq_max; i++) {
9564 msix_ent[i].entry = i;
9565 msix_ent[i].vector = 0;
9566 }
9567
9568 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009569 if (rc < 0) {
9570 return false;
9571 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009572 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9573 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009574 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9575 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009576 tp->irq_cnt = rc;
9577 }
9578
9579 for (i = 0; i < tp->irq_max; i++)
9580 tp->napi[i].irq_vec = msix_ent[i].vector;
9581
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009582 netif_set_real_num_tx_queues(tp->dev, 1);
9583 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9584 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9585 pci_disable_msix(tp->pdev);
9586 return false;
9587 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009588
9589 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009590 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009591
9592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009594 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009595 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9596 }
9597 }
Matt Carlson2430b032010-06-05 17:24:34 +00009598
Matt Carlson679563f2009-09-01 12:55:46 +00009599 return true;
9600}
9601
Matt Carlson07b01732009-08-28 14:01:15 +00009602static void tg3_ints_init(struct tg3 *tp)
9603{
Joe Perches63c3a662011-04-26 08:12:10 +00009604 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9605 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009606 /* All MSI supporting chips should support tagged
9607 * status. Assert that this is the case.
9608 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009609 netdev_warn(tp->dev,
9610 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009611 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009612 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009613
Joe Perches63c3a662011-04-26 08:12:10 +00009614 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9615 tg3_flag_set(tp, USING_MSIX);
9616 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9617 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009618
Joe Perches63c3a662011-04-26 08:12:10 +00009619 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009620 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009621 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009622 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +00009623 if (!tg3_flag(tp, 1SHOT_MSI))
9624 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlson679563f2009-09-01 12:55:46 +00009625 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9626 }
9627defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009628 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009629 tp->irq_cnt = 1;
9630 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009631 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009632 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009633 }
Matt Carlson07b01732009-08-28 14:01:15 +00009634}
9635
9636static void tg3_ints_fini(struct tg3 *tp)
9637{
Joe Perches63c3a662011-04-26 08:12:10 +00009638 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009639 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009640 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009641 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009642 tg3_flag_clear(tp, USING_MSI);
9643 tg3_flag_clear(tp, USING_MSIX);
9644 tg3_flag_clear(tp, ENABLE_RSS);
9645 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009646}
9647
Linus Torvalds1da177e2005-04-16 15:20:36 -07009648static int tg3_open(struct net_device *dev)
9649{
9650 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009651 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009652
Matt Carlson9e9fd122009-01-19 16:57:45 -08009653 if (tp->fw_needed) {
9654 err = tg3_request_firmware(tp);
9655 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9656 if (err)
9657 return err;
9658 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009659 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009660 tg3_flag_clear(tp, TSO_CAPABLE);
9661 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009662 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009663 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009664 }
9665 }
9666
Michael Chanc49a1562006-12-17 17:07:29 -08009667 netif_carrier_off(tp->dev);
9668
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009669 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009670 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009671 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009672
9673 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009674
Linus Torvalds1da177e2005-04-16 15:20:36 -07009675 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009676 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009677
David S. Millerf47c11e2005-06-24 20:18:35 -07009678 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009679
Matt Carlson679563f2009-09-01 12:55:46 +00009680 /*
9681 * Setup interrupts first so we know how
9682 * many NAPI resources to allocate
9683 */
9684 tg3_ints_init(tp);
9685
Matt Carlson90415472011-12-16 13:33:23 +00009686 tg3_rss_check_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009687
Linus Torvalds1da177e2005-04-16 15:20:36 -07009688 /* The placement of this call is tied
9689 * to the setup and use of Host TX descriptors.
9690 */
9691 err = tg3_alloc_consistent(tp);
9692 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009693 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009694
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009695 tg3_napi_init(tp);
9696
Matt Carlsonfed97812009-09-01 13:10:19 +00009697 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009698
Matt Carlson4f125f42009-09-01 12:55:02 +00009699 for (i = 0; i < tp->irq_cnt; i++) {
9700 struct tg3_napi *tnapi = &tp->napi[i];
9701 err = tg3_request_irq(tp, i);
9702 if (err) {
Matt Carlson5bc09182011-11-04 09:15:01 +00009703 for (i--; i >= 0; i--) {
9704 tnapi = &tp->napi[i];
Matt Carlson4f125f42009-09-01 12:55:02 +00009705 free_irq(tnapi->irq_vec, tnapi);
Matt Carlson5bc09182011-11-04 09:15:01 +00009706 }
9707 goto err_out2;
Matt Carlson4f125f42009-09-01 12:55:02 +00009708 }
9709 }
Matt Carlson07b01732009-08-28 14:01:15 +00009710
David S. Millerf47c11e2005-06-24 20:18:35 -07009711 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009712
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009713 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009714 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009715 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009716 tg3_free_rings(tp);
9717 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009718 if (tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlson55086ad2011-12-14 11:09:59 +00009719 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9720 !tg3_flag(tp, 57765_CLASS))
David S. Millerfac9b832005-05-18 22:46:34 -07009721 tp->timer_offset = HZ;
9722 else
9723 tp->timer_offset = HZ / 10;
9724
9725 BUG_ON(tp->timer_offset > HZ);
9726 tp->timer_counter = tp->timer_multiplier =
9727 (HZ / tp->timer_offset);
9728 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009729 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009730
9731 init_timer(&tp->timer);
9732 tp->timer.expires = jiffies + tp->timer_offset;
9733 tp->timer.data = (unsigned long) tp;
9734 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009735 }
9736
David S. Millerf47c11e2005-06-24 20:18:35 -07009737 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009738
Matt Carlson07b01732009-08-28 14:01:15 +00009739 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009740 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009741
Joe Perches63c3a662011-04-26 08:12:10 +00009742 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009743 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009744
Michael Chan79381092005-04-21 17:13:59 -07009745 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009746 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009747 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009748 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009749 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009750
Matt Carlson679563f2009-09-01 12:55:46 +00009751 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009752 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009753
Joe Perches63c3a662011-04-26 08:12:10 +00009754 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009755 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009756
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009757 tw32(PCIE_TRANSACTION_CFG,
9758 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009759 }
Michael Chan79381092005-04-21 17:13:59 -07009760 }
9761
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009762 tg3_phy_start(tp);
9763
David S. Millerf47c11e2005-06-24 20:18:35 -07009764 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009765
Michael Chan79381092005-04-21 17:13:59 -07009766 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009767 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009768 tg3_enable_ints(tp);
9769
David S. Millerf47c11e2005-06-24 20:18:35 -07009770 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009771
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009772 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009773
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009774 /*
9775 * Reset loopback feature if it was turned on while the device was down
9776 * make sure that it's installed properly now.
9777 */
9778 if (dev->features & NETIF_F_LOOPBACK)
9779 tg3_set_loopback(dev, dev->features);
9780
Linus Torvalds1da177e2005-04-16 15:20:36 -07009781 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009782
Matt Carlson679563f2009-09-01 12:55:46 +00009783err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009784 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9785 struct tg3_napi *tnapi = &tp->napi[i];
9786 free_irq(tnapi->irq_vec, tnapi);
9787 }
Matt Carlson07b01732009-08-28 14:01:15 +00009788
Matt Carlson679563f2009-09-01 12:55:46 +00009789err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009790 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009791 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009792 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009793
9794err_out1:
9795 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009796 tg3_frob_aux_power(tp, false);
9797 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009798 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009799}
9800
Linus Torvalds1da177e2005-04-16 15:20:36 -07009801static int tg3_close(struct net_device *dev)
9802{
Matt Carlson4f125f42009-09-01 12:55:02 +00009803 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009804 struct tg3 *tp = netdev_priv(dev);
9805
Matt Carlsonfed97812009-09-01 13:10:19 +00009806 tg3_napi_disable(tp);
Matt Carlsondb219972011-11-04 09:15:03 +00009807 tg3_reset_task_cancel(tp);
Michael Chan7faa0062006-02-02 17:29:28 -08009808
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009809 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009810
9811 del_timer_sync(&tp->timer);
9812
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009813 tg3_phy_stop(tp);
9814
David S. Millerf47c11e2005-06-24 20:18:35 -07009815 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009816
9817 tg3_disable_ints(tp);
9818
Michael Chan944d9802005-05-29 14:57:48 -07009819 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009820 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009821 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009822
David S. Millerf47c11e2005-06-24 20:18:35 -07009823 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009824
Matt Carlson4f125f42009-09-01 12:55:02 +00009825 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9826 struct tg3_napi *tnapi = &tp->napi[i];
9827 free_irq(tnapi->irq_vec, tnapi);
9828 }
Matt Carlson07b01732009-08-28 14:01:15 +00009829
9830 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009831
Matt Carlson92feeab2011-12-08 14:40:14 +00009832 /* Clear stats across close / open calls */
9833 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9834 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07009835
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009836 tg3_napi_fini(tp);
9837
Linus Torvalds1da177e2005-04-16 15:20:36 -07009838 tg3_free_consistent(tp);
9839
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009840 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009841
9842 netif_carrier_off(tp->dev);
9843
Linus Torvalds1da177e2005-04-16 15:20:36 -07009844 return 0;
9845}
9846
Eric Dumazet511d2222010-07-07 20:44:24 +00009847static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009848{
9849 return ((u64)val->high << 32) | ((u64)val->low);
9850}
9851
Eric Dumazet511d2222010-07-07 20:44:24 +00009852static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009853{
9854 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9855
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009856 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009857 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009859 u32 val;
9860
David S. Millerf47c11e2005-06-24 20:18:35 -07009861 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009862 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9863 tg3_writephy(tp, MII_TG3_TEST1,
9864 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009865 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009866 } else
9867 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009868 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009869
9870 tp->phy_crc_errors += val;
9871
9872 return tp->phy_crc_errors;
9873 }
9874
9875 return get_stat64(&hw_stats->rx_fcs_errors);
9876}
9877
9878#define ESTAT_ADD(member) \
9879 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009880 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009881
Matt Carlson0e6c9da2011-12-08 14:40:13 +00009882static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9883 struct tg3_ethtool_stats *estats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009884{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009885 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9886 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9887
9888 if (!hw_stats)
9889 return old_estats;
9890
9891 ESTAT_ADD(rx_octets);
9892 ESTAT_ADD(rx_fragments);
9893 ESTAT_ADD(rx_ucast_packets);
9894 ESTAT_ADD(rx_mcast_packets);
9895 ESTAT_ADD(rx_bcast_packets);
9896 ESTAT_ADD(rx_fcs_errors);
9897 ESTAT_ADD(rx_align_errors);
9898 ESTAT_ADD(rx_xon_pause_rcvd);
9899 ESTAT_ADD(rx_xoff_pause_rcvd);
9900 ESTAT_ADD(rx_mac_ctrl_rcvd);
9901 ESTAT_ADD(rx_xoff_entered);
9902 ESTAT_ADD(rx_frame_too_long_errors);
9903 ESTAT_ADD(rx_jabbers);
9904 ESTAT_ADD(rx_undersize_packets);
9905 ESTAT_ADD(rx_in_length_errors);
9906 ESTAT_ADD(rx_out_length_errors);
9907 ESTAT_ADD(rx_64_or_less_octet_packets);
9908 ESTAT_ADD(rx_65_to_127_octet_packets);
9909 ESTAT_ADD(rx_128_to_255_octet_packets);
9910 ESTAT_ADD(rx_256_to_511_octet_packets);
9911 ESTAT_ADD(rx_512_to_1023_octet_packets);
9912 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9913 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9914 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9915 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9916 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9917
9918 ESTAT_ADD(tx_octets);
9919 ESTAT_ADD(tx_collisions);
9920 ESTAT_ADD(tx_xon_sent);
9921 ESTAT_ADD(tx_xoff_sent);
9922 ESTAT_ADD(tx_flow_control);
9923 ESTAT_ADD(tx_mac_errors);
9924 ESTAT_ADD(tx_single_collisions);
9925 ESTAT_ADD(tx_mult_collisions);
9926 ESTAT_ADD(tx_deferred);
9927 ESTAT_ADD(tx_excessive_collisions);
9928 ESTAT_ADD(tx_late_collisions);
9929 ESTAT_ADD(tx_collide_2times);
9930 ESTAT_ADD(tx_collide_3times);
9931 ESTAT_ADD(tx_collide_4times);
9932 ESTAT_ADD(tx_collide_5times);
9933 ESTAT_ADD(tx_collide_6times);
9934 ESTAT_ADD(tx_collide_7times);
9935 ESTAT_ADD(tx_collide_8times);
9936 ESTAT_ADD(tx_collide_9times);
9937 ESTAT_ADD(tx_collide_10times);
9938 ESTAT_ADD(tx_collide_11times);
9939 ESTAT_ADD(tx_collide_12times);
9940 ESTAT_ADD(tx_collide_13times);
9941 ESTAT_ADD(tx_collide_14times);
9942 ESTAT_ADD(tx_collide_15times);
9943 ESTAT_ADD(tx_ucast_packets);
9944 ESTAT_ADD(tx_mcast_packets);
9945 ESTAT_ADD(tx_bcast_packets);
9946 ESTAT_ADD(tx_carrier_sense_errors);
9947 ESTAT_ADD(tx_discards);
9948 ESTAT_ADD(tx_errors);
9949
9950 ESTAT_ADD(dma_writeq_full);
9951 ESTAT_ADD(dma_write_prioq_full);
9952 ESTAT_ADD(rxbds_empty);
9953 ESTAT_ADD(rx_discards);
9954 ESTAT_ADD(rx_errors);
9955 ESTAT_ADD(rx_threshold_hit);
9956
9957 ESTAT_ADD(dma_readq_full);
9958 ESTAT_ADD(dma_read_prioq_full);
9959 ESTAT_ADD(tx_comp_queue_full);
9960
9961 ESTAT_ADD(ring_set_send_prod_index);
9962 ESTAT_ADD(ring_status_update);
9963 ESTAT_ADD(nic_irqs);
9964 ESTAT_ADD(nic_avoided_irqs);
9965 ESTAT_ADD(nic_tx_threshold_hit);
9966
Matt Carlson4452d092011-05-19 12:12:51 +00009967 ESTAT_ADD(mbuf_lwm_thresh_hit);
9968
Linus Torvalds1da177e2005-04-16 15:20:36 -07009969 return estats;
9970}
9971
Eric Dumazet511d2222010-07-07 20:44:24 +00009972static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9973 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009974{
9975 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009976 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009977 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9978
9979 if (!hw_stats)
9980 return old_stats;
9981
9982 stats->rx_packets = old_stats->rx_packets +
9983 get_stat64(&hw_stats->rx_ucast_packets) +
9984 get_stat64(&hw_stats->rx_mcast_packets) +
9985 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009986
Linus Torvalds1da177e2005-04-16 15:20:36 -07009987 stats->tx_packets = old_stats->tx_packets +
9988 get_stat64(&hw_stats->tx_ucast_packets) +
9989 get_stat64(&hw_stats->tx_mcast_packets) +
9990 get_stat64(&hw_stats->tx_bcast_packets);
9991
9992 stats->rx_bytes = old_stats->rx_bytes +
9993 get_stat64(&hw_stats->rx_octets);
9994 stats->tx_bytes = old_stats->tx_bytes +
9995 get_stat64(&hw_stats->tx_octets);
9996
9997 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009998 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009999 stats->tx_errors = old_stats->tx_errors +
10000 get_stat64(&hw_stats->tx_errors) +
10001 get_stat64(&hw_stats->tx_mac_errors) +
10002 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10003 get_stat64(&hw_stats->tx_discards);
10004
10005 stats->multicast = old_stats->multicast +
10006 get_stat64(&hw_stats->rx_mcast_packets);
10007 stats->collisions = old_stats->collisions +
10008 get_stat64(&hw_stats->tx_collisions);
10009
10010 stats->rx_length_errors = old_stats->rx_length_errors +
10011 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10012 get_stat64(&hw_stats->rx_undersize_packets);
10013
10014 stats->rx_over_errors = old_stats->rx_over_errors +
10015 get_stat64(&hw_stats->rxbds_empty);
10016 stats->rx_frame_errors = old_stats->rx_frame_errors +
10017 get_stat64(&hw_stats->rx_align_errors);
10018 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10019 get_stat64(&hw_stats->tx_discards);
10020 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10021 get_stat64(&hw_stats->tx_carrier_sense_errors);
10022
10023 stats->rx_crc_errors = old_stats->rx_crc_errors +
10024 calc_crc_errors(tp);
10025
John W. Linville4f63b872005-09-12 14:43:18 -070010026 stats->rx_missed_errors = old_stats->rx_missed_errors +
10027 get_stat64(&hw_stats->rx_discards);
10028
Eric Dumazetb0057c52010-10-10 19:55:52 +000010029 stats->rx_dropped = tp->rx_dropped;
Eric Dumazet48855432011-10-24 07:53:03 +000010030 stats->tx_dropped = tp->tx_dropped;
Eric Dumazetb0057c52010-10-10 19:55:52 +000010031
Linus Torvalds1da177e2005-04-16 15:20:36 -070010032 return stats;
10033}
10034
10035static inline u32 calc_crc(unsigned char *buf, int len)
10036{
10037 u32 reg;
10038 u32 tmp;
10039 int j, k;
10040
10041 reg = 0xffffffff;
10042
10043 for (j = 0; j < len; j++) {
10044 reg ^= buf[j];
10045
10046 for (k = 0; k < 8; k++) {
10047 tmp = reg & 0x01;
10048
10049 reg >>= 1;
10050
Matt Carlson859a588792010-04-05 10:19:28 +000010051 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010052 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010053 }
10054 }
10055
10056 return ~reg;
10057}
10058
10059static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10060{
10061 /* accept or reject all multicast frames */
10062 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10063 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10064 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10065 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10066}
10067
10068static void __tg3_set_rx_mode(struct net_device *dev)
10069{
10070 struct tg3 *tp = netdev_priv(dev);
10071 u32 rx_mode;
10072
10073 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10074 RX_MODE_KEEP_VLAN_TAG);
10075
Matt Carlsonbf933c82011-01-25 15:58:49 +000010076#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010077 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10078 * flag clear.
10079 */
Joe Perches63c3a662011-04-26 08:12:10 +000010080 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010081 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10082#endif
10083
10084 if (dev->flags & IFF_PROMISC) {
10085 /* Promiscuous mode. */
10086 rx_mode |= RX_MODE_PROMISC;
10087 } else if (dev->flags & IFF_ALLMULTI) {
10088 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010089 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000010090 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010091 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010092 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010093 } else {
10094 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +000010095 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010096 u32 mc_filter[4] = { 0, };
10097 u32 regidx;
10098 u32 bit;
10099 u32 crc;
10100
Jiri Pirko22bedad32010-04-01 21:22:57 +000010101 netdev_for_each_mc_addr(ha, dev) {
10102 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010103 bit = ~crc & 0x7f;
10104 regidx = (bit & 0x60) >> 5;
10105 bit &= 0x1f;
10106 mc_filter[regidx] |= (1 << bit);
10107 }
10108
10109 tw32(MAC_HASH_REG_0, mc_filter[0]);
10110 tw32(MAC_HASH_REG_1, mc_filter[1]);
10111 tw32(MAC_HASH_REG_2, mc_filter[2]);
10112 tw32(MAC_HASH_REG_3, mc_filter[3]);
10113 }
10114
10115 if (rx_mode != tp->rx_mode) {
10116 tp->rx_mode = rx_mode;
10117 tw32_f(MAC_RX_MODE, rx_mode);
10118 udelay(10);
10119 }
10120}
10121
10122static void tg3_set_rx_mode(struct net_device *dev)
10123{
10124 struct tg3 *tp = netdev_priv(dev);
10125
Michael Chane75f7c92006-03-20 21:33:26 -080010126 if (!netif_running(dev))
10127 return;
10128
David S. Millerf47c11e2005-06-24 20:18:35 -070010129 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010130 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -070010131 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010132}
10133
Linus Torvalds1da177e2005-04-16 15:20:36 -070010134static int tg3_get_regs_len(struct net_device *dev)
10135{
Matt Carlson97bd8e42011-04-13 11:05:04 +000010136 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010137}
10138
10139static void tg3_get_regs(struct net_device *dev,
10140 struct ethtool_regs *regs, void *_p)
10141{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010142 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010143
10144 regs->version = 0;
10145
Matt Carlson97bd8e42011-04-13 11:05:04 +000010146 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010147
Matt Carlson80096062010-08-02 11:26:06 +000010148 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010149 return;
10150
David S. Millerf47c11e2005-06-24 20:18:35 -070010151 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010152
Matt Carlson97bd8e42011-04-13 11:05:04 +000010153 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010154
David S. Millerf47c11e2005-06-24 20:18:35 -070010155 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010156}
10157
10158static int tg3_get_eeprom_len(struct net_device *dev)
10159{
10160 struct tg3 *tp = netdev_priv(dev);
10161
10162 return tp->nvram_size;
10163}
10164
Linus Torvalds1da177e2005-04-16 15:20:36 -070010165static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10166{
10167 struct tg3 *tp = netdev_priv(dev);
10168 int ret;
10169 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -080010170 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010171 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010172
Joe Perches63c3a662011-04-26 08:12:10 +000010173 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010174 return -EINVAL;
10175
Matt Carlson80096062010-08-02 11:26:06 +000010176 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010177 return -EAGAIN;
10178
Linus Torvalds1da177e2005-04-16 15:20:36 -070010179 offset = eeprom->offset;
10180 len = eeprom->len;
10181 eeprom->len = 0;
10182
10183 eeprom->magic = TG3_EEPROM_MAGIC;
10184
10185 if (offset & 3) {
10186 /* adjustments to start on required 4 byte boundary */
10187 b_offset = offset & 3;
10188 b_count = 4 - b_offset;
10189 if (b_count > len) {
10190 /* i.e. offset=1 len=2 */
10191 b_count = len;
10192 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000010193 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010194 if (ret)
10195 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +000010196 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010197 len -= b_count;
10198 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010199 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010200 }
10201
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010202 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010203 pd = &data[eeprom->len];
10204 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010205 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010206 if (ret) {
10207 eeprom->len += i;
10208 return ret;
10209 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010210 memcpy(pd + i, &val, 4);
10211 }
10212 eeprom->len += i;
10213
10214 if (len & 3) {
10215 /* read last bytes not ending on 4 byte boundary */
10216 pd = &data[eeprom->len];
10217 b_count = len & 3;
10218 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010219 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010220 if (ret)
10221 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010222 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010223 eeprom->len += b_count;
10224 }
10225 return 0;
10226}
10227
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010228static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010229
10230static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10231{
10232 struct tg3 *tp = netdev_priv(dev);
10233 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010234 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010235 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010236 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010237
Matt Carlson80096062010-08-02 11:26:06 +000010238 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010239 return -EAGAIN;
10240
Joe Perches63c3a662011-04-26 08:12:10 +000010241 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010242 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010243 return -EINVAL;
10244
10245 offset = eeprom->offset;
10246 len = eeprom->len;
10247
10248 if ((b_offset = (offset & 3))) {
10249 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010250 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010251 if (ret)
10252 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010253 len += b_offset;
10254 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070010255 if (len < 4)
10256 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010257 }
10258
10259 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070010260 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010261 /* adjustments to end on required 4 byte boundary */
10262 odd_len = 1;
10263 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010264 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010265 if (ret)
10266 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010267 }
10268
10269 buf = data;
10270 if (b_offset || odd_len) {
10271 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010272 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010273 return -ENOMEM;
10274 if (b_offset)
10275 memcpy(buf, &start, 4);
10276 if (odd_len)
10277 memcpy(buf+len-4, &end, 4);
10278 memcpy(buf + b_offset, data, eeprom->len);
10279 }
10280
10281 ret = tg3_nvram_write_block(tp, offset, len, buf);
10282
10283 if (buf != data)
10284 kfree(buf);
10285
10286 return ret;
10287}
10288
10289static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10290{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010291 struct tg3 *tp = netdev_priv(dev);
10292
Joe Perches63c3a662011-04-26 08:12:10 +000010293 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010294 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010295 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010296 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010297 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10298 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010299 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010300
Linus Torvalds1da177e2005-04-16 15:20:36 -070010301 cmd->supported = (SUPPORTED_Autoneg);
10302
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010303 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010304 cmd->supported |= (SUPPORTED_1000baseT_Half |
10305 SUPPORTED_1000baseT_Full);
10306
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010307 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010308 cmd->supported |= (SUPPORTED_100baseT_Half |
10309 SUPPORTED_100baseT_Full |
10310 SUPPORTED_10baseT_Half |
10311 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010312 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010313 cmd->port = PORT_TP;
10314 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010315 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010316 cmd->port = PORT_FIBRE;
10317 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010318
Linus Torvalds1da177e2005-04-16 15:20:36 -070010319 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010320 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10321 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10322 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10323 cmd->advertising |= ADVERTISED_Pause;
10324 } else {
10325 cmd->advertising |= ADVERTISED_Pause |
10326 ADVERTISED_Asym_Pause;
10327 }
10328 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10329 cmd->advertising |= ADVERTISED_Asym_Pause;
10330 }
10331 }
Matt Carlson859edb22011-12-08 14:40:16 +000010332 if (netif_running(dev) && netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010333 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010334 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson859edb22011-12-08 14:40:16 +000010335 cmd->lp_advertising = tp->link_config.rmt_adv;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010336 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10337 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10338 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10339 else
10340 cmd->eth_tp_mdix = ETH_TP_MDI;
10341 }
Matt Carlson64c22182010-10-14 10:37:44 +000010342 } else {
David Decotigny70739492011-04-27 18:32:40 +000010343 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010344 cmd->duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010345 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010346 }
Matt Carlson882e9792009-09-01 13:21:36 +000010347 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010348 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010349 cmd->autoneg = tp->link_config.autoneg;
10350 cmd->maxtxpkt = 0;
10351 cmd->maxrxpkt = 0;
10352 return 0;
10353}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010354
Linus Torvalds1da177e2005-04-16 15:20:36 -070010355static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10356{
10357 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010358 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010359
Joe Perches63c3a662011-04-26 08:12:10 +000010360 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010361 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010362 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010363 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010364 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10365 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010366 }
10367
Matt Carlson7e5856b2009-02-25 14:23:01 +000010368 if (cmd->autoneg != AUTONEG_ENABLE &&
10369 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010370 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010371
10372 if (cmd->autoneg == AUTONEG_DISABLE &&
10373 cmd->duplex != DUPLEX_FULL &&
10374 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010375 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010376
Matt Carlson7e5856b2009-02-25 14:23:01 +000010377 if (cmd->autoneg == AUTONEG_ENABLE) {
10378 u32 mask = ADVERTISED_Autoneg |
10379 ADVERTISED_Pause |
10380 ADVERTISED_Asym_Pause;
10381
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010382 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010383 mask |= ADVERTISED_1000baseT_Half |
10384 ADVERTISED_1000baseT_Full;
10385
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010386 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010387 mask |= ADVERTISED_100baseT_Half |
10388 ADVERTISED_100baseT_Full |
10389 ADVERTISED_10baseT_Half |
10390 ADVERTISED_10baseT_Full |
10391 ADVERTISED_TP;
10392 else
10393 mask |= ADVERTISED_FIBRE;
10394
10395 if (cmd->advertising & ~mask)
10396 return -EINVAL;
10397
10398 mask &= (ADVERTISED_1000baseT_Half |
10399 ADVERTISED_1000baseT_Full |
10400 ADVERTISED_100baseT_Half |
10401 ADVERTISED_100baseT_Full |
10402 ADVERTISED_10baseT_Half |
10403 ADVERTISED_10baseT_Full);
10404
10405 cmd->advertising &= mask;
10406 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010407 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010408 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010409 return -EINVAL;
10410
10411 if (cmd->duplex != DUPLEX_FULL)
10412 return -EINVAL;
10413 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010414 if (speed != SPEED_100 &&
10415 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010416 return -EINVAL;
10417 }
10418 }
10419
David S. Millerf47c11e2005-06-24 20:18:35 -070010420 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010421
10422 tp->link_config.autoneg = cmd->autoneg;
10423 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010424 tp->link_config.advertising = (cmd->advertising |
10425 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010426 tp->link_config.speed = SPEED_INVALID;
10427 tp->link_config.duplex = DUPLEX_INVALID;
10428 } else {
10429 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010430 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010431 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010432 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010433
Michael Chan24fcad62006-12-17 17:06:46 -080010434 tp->link_config.orig_speed = tp->link_config.speed;
10435 tp->link_config.orig_duplex = tp->link_config.duplex;
10436 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10437
Linus Torvalds1da177e2005-04-16 15:20:36 -070010438 if (netif_running(dev))
10439 tg3_setup_phy(tp, 1);
10440
David S. Millerf47c11e2005-06-24 20:18:35 -070010441 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010442
Linus Torvalds1da177e2005-04-16 15:20:36 -070010443 return 0;
10444}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010445
Linus Torvalds1da177e2005-04-16 15:20:36 -070010446static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10447{
10448 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010449
Rick Jones68aad782011-11-07 13:29:27 +000010450 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10451 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10452 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10453 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010454}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010455
Linus Torvalds1da177e2005-04-16 15:20:36 -070010456static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10457{
10458 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010459
Joe Perches63c3a662011-04-26 08:12:10 +000010460 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010461 wol->supported = WAKE_MAGIC;
10462 else
10463 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010464 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010465 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010466 wol->wolopts = WAKE_MAGIC;
10467 memset(&wol->sopass, 0, sizeof(wol->sopass));
10468}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010469
Linus Torvalds1da177e2005-04-16 15:20:36 -070010470static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10471{
10472 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010473 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010474
Linus Torvalds1da177e2005-04-16 15:20:36 -070010475 if (wol->wolopts & ~WAKE_MAGIC)
10476 return -EINVAL;
10477 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010478 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010479 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010480
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010481 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10482
David S. Millerf47c11e2005-06-24 20:18:35 -070010483 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010484 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010485 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010486 else
Joe Perches63c3a662011-04-26 08:12:10 +000010487 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010488 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010489
Linus Torvalds1da177e2005-04-16 15:20:36 -070010490 return 0;
10491}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010492
Linus Torvalds1da177e2005-04-16 15:20:36 -070010493static u32 tg3_get_msglevel(struct net_device *dev)
10494{
10495 struct tg3 *tp = netdev_priv(dev);
10496 return tp->msg_enable;
10497}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010498
Linus Torvalds1da177e2005-04-16 15:20:36 -070010499static void tg3_set_msglevel(struct net_device *dev, u32 value)
10500{
10501 struct tg3 *tp = netdev_priv(dev);
10502 tp->msg_enable = value;
10503}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010504
Linus Torvalds1da177e2005-04-16 15:20:36 -070010505static int tg3_nway_reset(struct net_device *dev)
10506{
10507 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010508 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010509
Linus Torvalds1da177e2005-04-16 15:20:36 -070010510 if (!netif_running(dev))
10511 return -EAGAIN;
10512
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010513 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010514 return -EINVAL;
10515
Joe Perches63c3a662011-04-26 08:12:10 +000010516 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010517 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010518 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010519 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010520 } else {
10521 u32 bmcr;
10522
10523 spin_lock_bh(&tp->lock);
10524 r = -EINVAL;
10525 tg3_readphy(tp, MII_BMCR, &bmcr);
10526 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10527 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010528 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010529 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10530 BMCR_ANENABLE);
10531 r = 0;
10532 }
10533 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010534 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010535
Linus Torvalds1da177e2005-04-16 15:20:36 -070010536 return r;
10537}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010538
Linus Torvalds1da177e2005-04-16 15:20:36 -070010539static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10540{
10541 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010542
Matt Carlson2c49a442010-09-30 10:34:35 +000010543 ering->rx_max_pending = tp->rx_std_ring_mask;
Joe Perches63c3a662011-04-26 08:12:10 +000010544 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010545 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010546 else
10547 ering->rx_jumbo_max_pending = 0;
10548
10549 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010550
10551 ering->rx_pending = tp->rx_pending;
Joe Perches63c3a662011-04-26 08:12:10 +000010552 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010553 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10554 else
10555 ering->rx_jumbo_pending = 0;
10556
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010557 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010558}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010559
Linus Torvalds1da177e2005-04-16 15:20:36 -070010560static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10561{
10562 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010563 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010564
Matt Carlson2c49a442010-09-30 10:34:35 +000010565 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10566 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010567 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10568 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010569 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010570 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010571 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010572
Michael Chanbbe832c2005-06-24 20:20:04 -070010573 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010574 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010575 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010576 irq_sync = 1;
10577 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010578
Michael Chanbbe832c2005-06-24 20:20:04 -070010579 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010580
Linus Torvalds1da177e2005-04-16 15:20:36 -070010581 tp->rx_pending = ering->rx_pending;
10582
Joe Perches63c3a662011-04-26 08:12:10 +000010583 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010584 tp->rx_pending > 63)
10585 tp->rx_pending = 63;
10586 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010587
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010588 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010589 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010590
10591 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010592 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010593 err = tg3_restart_hw(tp, 1);
10594 if (!err)
10595 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010596 }
10597
David S. Millerf47c11e2005-06-24 20:18:35 -070010598 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010599
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010600 if (irq_sync && !err)
10601 tg3_phy_start(tp);
10602
Michael Chanb9ec6c12006-07-25 16:37:27 -070010603 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010604}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010605
Linus Torvalds1da177e2005-04-16 15:20:36 -070010606static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10607{
10608 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010609
Joe Perches63c3a662011-04-26 08:12:10 +000010610 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010611
Matt Carlson4a2db502011-12-08 14:40:17 +000010612 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010613 epause->rx_pause = 1;
10614 else
10615 epause->rx_pause = 0;
10616
Matt Carlson4a2db502011-12-08 14:40:17 +000010617 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010618 epause->tx_pause = 1;
10619 else
10620 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010621}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010622
Linus Torvalds1da177e2005-04-16 15:20:36 -070010623static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10624{
10625 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010626 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010627
Joe Perches63c3a662011-04-26 08:12:10 +000010628 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010629 u32 newadv;
10630 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010631
Matt Carlson27121682010-02-17 15:16:57 +000010632 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010633
Matt Carlson27121682010-02-17 15:16:57 +000010634 if (!(phydev->supported & SUPPORTED_Pause) ||
10635 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010636 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010637 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010638
Matt Carlson27121682010-02-17 15:16:57 +000010639 tp->link_config.flowctrl = 0;
10640 if (epause->rx_pause) {
10641 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010642
Matt Carlson27121682010-02-17 15:16:57 +000010643 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010644 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010645 newadv = ADVERTISED_Pause;
10646 } else
10647 newadv = ADVERTISED_Pause |
10648 ADVERTISED_Asym_Pause;
10649 } else if (epause->tx_pause) {
10650 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10651 newadv = ADVERTISED_Asym_Pause;
10652 } else
10653 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010654
Matt Carlson27121682010-02-17 15:16:57 +000010655 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010656 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010657 else
Joe Perches63c3a662011-04-26 08:12:10 +000010658 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010659
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010660 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010661 u32 oldadv = phydev->advertising &
10662 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10663 if (oldadv != newadv) {
10664 phydev->advertising &=
10665 ~(ADVERTISED_Pause |
10666 ADVERTISED_Asym_Pause);
10667 phydev->advertising |= newadv;
10668 if (phydev->autoneg) {
10669 /*
10670 * Always renegotiate the link to
10671 * inform our link partner of our
10672 * flow control settings, even if the
10673 * flow control is forced. Let
10674 * tg3_adjust_link() do the final
10675 * flow control setup.
10676 */
10677 return phy_start_aneg(phydev);
10678 }
10679 }
10680
10681 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010682 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010683 } else {
10684 tp->link_config.orig_advertising &=
10685 ~(ADVERTISED_Pause |
10686 ADVERTISED_Asym_Pause);
10687 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010688 }
10689 } else {
10690 int irq_sync = 0;
10691
10692 if (netif_running(dev)) {
10693 tg3_netif_stop(tp);
10694 irq_sync = 1;
10695 }
10696
10697 tg3_full_lock(tp, irq_sync);
10698
10699 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010700 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010701 else
Joe Perches63c3a662011-04-26 08:12:10 +000010702 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010703 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010704 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010705 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010706 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010707 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010708 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010709 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010710 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010711
10712 if (netif_running(dev)) {
10713 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10714 err = tg3_restart_hw(tp, 1);
10715 if (!err)
10716 tg3_netif_start(tp);
10717 }
10718
10719 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010721
Michael Chanb9ec6c12006-07-25 16:37:27 -070010722 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010723}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010724
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010725static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010726{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010727 switch (sset) {
10728 case ETH_SS_TEST:
10729 return TG3_NUM_TEST;
10730 case ETH_SS_STATS:
10731 return TG3_NUM_STATS;
10732 default:
10733 return -EOPNOTSUPP;
10734 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010735}
10736
Matt Carlson90415472011-12-16 13:33:23 +000010737static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10738 u32 *rules __always_unused)
10739{
10740 struct tg3 *tp = netdev_priv(dev);
10741
10742 if (!tg3_flag(tp, SUPPORT_MSIX))
10743 return -EOPNOTSUPP;
10744
10745 switch (info->cmd) {
10746 case ETHTOOL_GRXRINGS:
10747 if (netif_running(tp->dev))
10748 info->data = tp->irq_cnt;
10749 else {
10750 info->data = num_online_cpus();
10751 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10752 info->data = TG3_IRQ_MAX_VECS_RSS;
10753 }
10754
10755 /* The first interrupt vector only
10756 * handles link interrupts.
10757 */
10758 info->data -= 1;
10759 return 0;
10760
10761 default:
10762 return -EOPNOTSUPP;
10763 }
10764}
10765
10766static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10767{
10768 u32 size = 0;
10769 struct tg3 *tp = netdev_priv(dev);
10770
10771 if (tg3_flag(tp, SUPPORT_MSIX))
10772 size = TG3_RSS_INDIR_TBL_SIZE;
10773
10774 return size;
10775}
10776
10777static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10778{
10779 struct tg3 *tp = netdev_priv(dev);
10780 int i;
10781
10782 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10783 indir[i] = tp->rss_ind_tbl[i];
10784
10785 return 0;
10786}
10787
10788static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10789{
10790 struct tg3 *tp = netdev_priv(dev);
10791 size_t i;
10792
10793 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10794 tp->rss_ind_tbl[i] = indir[i];
10795
10796 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10797 return 0;
10798
10799 /* It is legal to write the indirection
10800 * table while the device is running.
10801 */
10802 tg3_full_lock(tp, 0);
10803 tg3_rss_write_indir_tbl(tp);
10804 tg3_full_unlock(tp);
10805
10806 return 0;
10807}
10808
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010809static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010810{
10811 switch (stringset) {
10812 case ETH_SS_STATS:
10813 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10814 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010815 case ETH_SS_TEST:
10816 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10817 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010818 default:
10819 WARN_ON(1); /* we need a WARN() */
10820 break;
10821 }
10822}
10823
stephen hemminger81b87092011-04-04 08:43:50 +000010824static int tg3_set_phys_id(struct net_device *dev,
10825 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010826{
10827 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010828
10829 if (!netif_running(tp->dev))
10830 return -EAGAIN;
10831
stephen hemminger81b87092011-04-04 08:43:50 +000010832 switch (state) {
10833 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010834 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010835
stephen hemminger81b87092011-04-04 08:43:50 +000010836 case ETHTOOL_ID_ON:
10837 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10838 LED_CTRL_1000MBPS_ON |
10839 LED_CTRL_100MBPS_ON |
10840 LED_CTRL_10MBPS_ON |
10841 LED_CTRL_TRAFFIC_OVERRIDE |
10842 LED_CTRL_TRAFFIC_BLINK |
10843 LED_CTRL_TRAFFIC_LED);
10844 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010845
stephen hemminger81b87092011-04-04 08:43:50 +000010846 case ETHTOOL_ID_OFF:
10847 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10848 LED_CTRL_TRAFFIC_OVERRIDE);
10849 break;
Michael Chan4009a932005-09-05 17:52:54 -070010850
stephen hemminger81b87092011-04-04 08:43:50 +000010851 case ETHTOOL_ID_INACTIVE:
10852 tw32(MAC_LED_CTRL, tp->led_ctrl);
10853 break;
Michael Chan4009a932005-09-05 17:52:54 -070010854 }
stephen hemminger81b87092011-04-04 08:43:50 +000010855
Michael Chan4009a932005-09-05 17:52:54 -070010856 return 0;
10857}
10858
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010859static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010860 struct ethtool_stats *estats, u64 *tmp_stats)
10861{
10862 struct tg3 *tp = netdev_priv(dev);
Matt Carlson0e6c9da2011-12-08 14:40:13 +000010863
10864 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010865}
10866
Matt Carlson535a4902011-07-20 10:20:56 +000010867static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010868{
10869 int i;
10870 __be32 *buf;
10871 u32 offset = 0, len = 0;
10872 u32 magic, val;
10873
Joe Perches63c3a662011-04-26 08:12:10 +000010874 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010875 return NULL;
10876
10877 if (magic == TG3_EEPROM_MAGIC) {
10878 for (offset = TG3_NVM_DIR_START;
10879 offset < TG3_NVM_DIR_END;
10880 offset += TG3_NVM_DIRENT_SIZE) {
10881 if (tg3_nvram_read(tp, offset, &val))
10882 return NULL;
10883
10884 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10885 TG3_NVM_DIRTYPE_EXTVPD)
10886 break;
10887 }
10888
10889 if (offset != TG3_NVM_DIR_END) {
10890 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10891 if (tg3_nvram_read(tp, offset + 4, &offset))
10892 return NULL;
10893
10894 offset = tg3_nvram_logical_addr(tp, offset);
10895 }
10896 }
10897
10898 if (!offset || !len) {
10899 offset = TG3_NVM_VPD_OFF;
10900 len = TG3_NVM_VPD_LEN;
10901 }
10902
10903 buf = kmalloc(len, GFP_KERNEL);
10904 if (buf == NULL)
10905 return NULL;
10906
10907 if (magic == TG3_EEPROM_MAGIC) {
10908 for (i = 0; i < len; i += 4) {
10909 /* The data is in little-endian format in NVRAM.
10910 * Use the big-endian read routines to preserve
10911 * the byte order as it exists in NVRAM.
10912 */
10913 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10914 goto error;
10915 }
10916 } else {
10917 u8 *ptr;
10918 ssize_t cnt;
10919 unsigned int pos = 0;
10920
10921 ptr = (u8 *)&buf[0];
10922 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10923 cnt = pci_read_vpd(tp->pdev, pos,
10924 len - pos, ptr);
10925 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10926 cnt = 0;
10927 else if (cnt < 0)
10928 goto error;
10929 }
10930 if (pos != len)
10931 goto error;
10932 }
10933
Matt Carlson535a4902011-07-20 10:20:56 +000010934 *vpdlen = len;
10935
Matt Carlsonc3e94502011-04-13 11:05:08 +000010936 return buf;
10937
10938error:
10939 kfree(buf);
10940 return NULL;
10941}
10942
Michael Chan566f86a2005-05-29 14:56:58 -070010943#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010944#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10945#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10946#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010947#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10948#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010949#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010950#define NVRAM_SELFBOOT_HW_SIZE 0x20
10951#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010952
10953static int tg3_test_nvram(struct tg3 *tp)
10954{
Matt Carlson535a4902011-07-20 10:20:56 +000010955 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010956 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010957 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010958
Joe Perches63c3a662011-04-26 08:12:10 +000010959 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010960 return 0;
10961
Matt Carlsone4f34112009-02-25 14:25:00 +000010962 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010963 return -EIO;
10964
Michael Chan1b277772006-03-20 22:27:48 -080010965 if (magic == TG3_EEPROM_MAGIC)
10966 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010967 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010968 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10969 TG3_EEPROM_SB_FORMAT_1) {
10970 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10971 case TG3_EEPROM_SB_REVISION_0:
10972 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10973 break;
10974 case TG3_EEPROM_SB_REVISION_2:
10975 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10976 break;
10977 case TG3_EEPROM_SB_REVISION_3:
10978 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10979 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010980 case TG3_EEPROM_SB_REVISION_4:
10981 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10982 break;
10983 case TG3_EEPROM_SB_REVISION_5:
10984 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10985 break;
10986 case TG3_EEPROM_SB_REVISION_6:
10987 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10988 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010989 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010990 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010991 }
10992 } else
Michael Chan1b277772006-03-20 22:27:48 -080010993 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010994 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10995 size = NVRAM_SELFBOOT_HW_SIZE;
10996 else
Michael Chan1b277772006-03-20 22:27:48 -080010997 return -EIO;
10998
10999 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070011000 if (buf == NULL)
11001 return -ENOMEM;
11002
Michael Chan1b277772006-03-20 22:27:48 -080011003 err = -EIO;
11004 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011005 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11006 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070011007 break;
Michael Chan566f86a2005-05-29 14:56:58 -070011008 }
Michael Chan1b277772006-03-20 22:27:48 -080011009 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070011010 goto out;
11011
Michael Chan1b277772006-03-20 22:27:48 -080011012 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000011013 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080011014 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070011015 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080011016 u8 *buf8 = (u8 *) buf, csum8 = 0;
11017
Al Virob9fc7dc2007-12-17 22:59:57 -080011018 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080011019 TG3_EEPROM_SB_REVISION_2) {
11020 /* For rev 2, the csum doesn't include the MBA. */
11021 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11022 csum8 += buf8[i];
11023 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11024 csum8 += buf8[i];
11025 } else {
11026 for (i = 0; i < size; i++)
11027 csum8 += buf8[i];
11028 }
Michael Chan1b277772006-03-20 22:27:48 -080011029
Adrian Bunkad96b482006-04-05 22:21:04 -070011030 if (csum8 == 0) {
11031 err = 0;
11032 goto out;
11033 }
11034
11035 err = -EIO;
11036 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080011037 }
Michael Chan566f86a2005-05-29 14:56:58 -070011038
Al Virob9fc7dc2007-12-17 22:59:57 -080011039 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070011040 TG3_EEPROM_MAGIC_HW) {
11041 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000011042 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070011043 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070011044
11045 /* Separate the parity bits and the data bytes. */
11046 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11047 if ((i == 0) || (i == 8)) {
11048 int l;
11049 u8 msk;
11050
11051 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11052 parity[k++] = buf8[i] & msk;
11053 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000011054 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070011055 int l;
11056 u8 msk;
11057
11058 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11059 parity[k++] = buf8[i] & msk;
11060 i++;
11061
11062 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11063 parity[k++] = buf8[i] & msk;
11064 i++;
11065 }
11066 data[j++] = buf8[i];
11067 }
11068
11069 err = -EIO;
11070 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11071 u8 hw8 = hweight8(data[i]);
11072
11073 if ((hw8 & 0x1) && parity[i])
11074 goto out;
11075 else if (!(hw8 & 0x1) && !parity[i])
11076 goto out;
11077 }
11078 err = 0;
11079 goto out;
11080 }
11081
Matt Carlson01c3a392011-03-09 16:58:20 +000011082 err = -EIO;
11083
Michael Chan566f86a2005-05-29 14:56:58 -070011084 /* Bootstrap checksum at offset 0x10 */
11085 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000011086 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070011087 goto out;
11088
11089 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11090 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000011091 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000011092 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070011093
Matt Carlsonc3e94502011-04-13 11:05:08 +000011094 kfree(buf);
11095
Matt Carlson535a4902011-07-20 10:20:56 +000011096 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000011097 if (!buf)
11098 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000011099
Matt Carlson535a4902011-07-20 10:20:56 +000011100 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000011101 if (i > 0) {
11102 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11103 if (j < 0)
11104 goto out;
11105
Matt Carlson535a4902011-07-20 10:20:56 +000011106 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000011107 goto out;
11108
11109 i += PCI_VPD_LRDT_TAG_SIZE;
11110 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11111 PCI_VPD_RO_KEYWORD_CHKSUM);
11112 if (j > 0) {
11113 u8 csum8 = 0;
11114
11115 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11116
11117 for (i = 0; i <= j; i++)
11118 csum8 += ((u8 *)buf)[i];
11119
11120 if (csum8)
11121 goto out;
11122 }
11123 }
11124
Michael Chan566f86a2005-05-29 14:56:58 -070011125 err = 0;
11126
11127out:
11128 kfree(buf);
11129 return err;
11130}
11131
Michael Chanca430072005-05-29 14:57:23 -070011132#define TG3_SERDES_TIMEOUT_SEC 2
11133#define TG3_COPPER_TIMEOUT_SEC 6
11134
11135static int tg3_test_link(struct tg3 *tp)
11136{
11137 int i, max;
11138
11139 if (!netif_running(tp->dev))
11140 return -ENODEV;
11141
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011142 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070011143 max = TG3_SERDES_TIMEOUT_SEC;
11144 else
11145 max = TG3_COPPER_TIMEOUT_SEC;
11146
11147 for (i = 0; i < max; i++) {
11148 if (netif_carrier_ok(tp->dev))
11149 return 0;
11150
11151 if (msleep_interruptible(1000))
11152 break;
11153 }
11154
11155 return -EIO;
11156}
11157
Michael Chana71116d2005-05-29 14:58:11 -070011158/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080011159static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070011160{
Michael Chanb16250e2006-09-27 16:10:14 -070011161 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070011162 u32 offset, read_mask, write_mask, val, save_val, read_val;
11163 static struct {
11164 u16 offset;
11165 u16 flags;
11166#define TG3_FL_5705 0x1
11167#define TG3_FL_NOT_5705 0x2
11168#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070011169#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070011170 u32 read_mask;
11171 u32 write_mask;
11172 } reg_tbl[] = {
11173 /* MAC Control Registers */
11174 { MAC_MODE, TG3_FL_NOT_5705,
11175 0x00000000, 0x00ef6f8c },
11176 { MAC_MODE, TG3_FL_5705,
11177 0x00000000, 0x01ef6b8c },
11178 { MAC_STATUS, TG3_FL_NOT_5705,
11179 0x03800107, 0x00000000 },
11180 { MAC_STATUS, TG3_FL_5705,
11181 0x03800100, 0x00000000 },
11182 { MAC_ADDR_0_HIGH, 0x0000,
11183 0x00000000, 0x0000ffff },
11184 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011185 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070011186 { MAC_RX_MTU_SIZE, 0x0000,
11187 0x00000000, 0x0000ffff },
11188 { MAC_TX_MODE, 0x0000,
11189 0x00000000, 0x00000070 },
11190 { MAC_TX_LENGTHS, 0x0000,
11191 0x00000000, 0x00003fff },
11192 { MAC_RX_MODE, TG3_FL_NOT_5705,
11193 0x00000000, 0x000007fc },
11194 { MAC_RX_MODE, TG3_FL_5705,
11195 0x00000000, 0x000007dc },
11196 { MAC_HASH_REG_0, 0x0000,
11197 0x00000000, 0xffffffff },
11198 { MAC_HASH_REG_1, 0x0000,
11199 0x00000000, 0xffffffff },
11200 { MAC_HASH_REG_2, 0x0000,
11201 0x00000000, 0xffffffff },
11202 { MAC_HASH_REG_3, 0x0000,
11203 0x00000000, 0xffffffff },
11204
11205 /* Receive Data and Receive BD Initiator Control Registers. */
11206 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11207 0x00000000, 0xffffffff },
11208 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11209 0x00000000, 0xffffffff },
11210 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11211 0x00000000, 0x00000003 },
11212 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11213 0x00000000, 0xffffffff },
11214 { RCVDBDI_STD_BD+0, 0x0000,
11215 0x00000000, 0xffffffff },
11216 { RCVDBDI_STD_BD+4, 0x0000,
11217 0x00000000, 0xffffffff },
11218 { RCVDBDI_STD_BD+8, 0x0000,
11219 0x00000000, 0xffff0002 },
11220 { RCVDBDI_STD_BD+0xc, 0x0000,
11221 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011222
Michael Chana71116d2005-05-29 14:58:11 -070011223 /* Receive BD Initiator Control Registers. */
11224 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11225 0x00000000, 0xffffffff },
11226 { RCVBDI_STD_THRESH, TG3_FL_5705,
11227 0x00000000, 0x000003ff },
11228 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11229 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011230
Michael Chana71116d2005-05-29 14:58:11 -070011231 /* Host Coalescing Control Registers. */
11232 { HOSTCC_MODE, TG3_FL_NOT_5705,
11233 0x00000000, 0x00000004 },
11234 { HOSTCC_MODE, TG3_FL_5705,
11235 0x00000000, 0x000000f6 },
11236 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11237 0x00000000, 0xffffffff },
11238 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11239 0x00000000, 0x000003ff },
11240 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11241 0x00000000, 0xffffffff },
11242 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11243 0x00000000, 0x000003ff },
11244 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11245 0x00000000, 0xffffffff },
11246 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11247 0x00000000, 0x000000ff },
11248 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11249 0x00000000, 0xffffffff },
11250 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11251 0x00000000, 0x000000ff },
11252 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11253 0x00000000, 0xffffffff },
11254 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11255 0x00000000, 0xffffffff },
11256 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11257 0x00000000, 0xffffffff },
11258 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11259 0x00000000, 0x000000ff },
11260 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11261 0x00000000, 0xffffffff },
11262 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11263 0x00000000, 0x000000ff },
11264 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11265 0x00000000, 0xffffffff },
11266 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11267 0x00000000, 0xffffffff },
11268 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11269 0x00000000, 0xffffffff },
11270 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11271 0x00000000, 0xffffffff },
11272 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11273 0x00000000, 0xffffffff },
11274 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11275 0xffffffff, 0x00000000 },
11276 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11277 0xffffffff, 0x00000000 },
11278
11279 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070011280 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011281 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070011282 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011283 0x00000000, 0x007fffff },
11284 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11285 0x00000000, 0x0000003f },
11286 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11287 0x00000000, 0x000001ff },
11288 { BUFMGR_MB_HIGH_WATER, 0x0000,
11289 0x00000000, 0x000001ff },
11290 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11291 0xffffffff, 0x00000000 },
11292 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11293 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011294
Michael Chana71116d2005-05-29 14:58:11 -070011295 /* Mailbox Registers */
11296 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11297 0x00000000, 0x000001ff },
11298 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11299 0x00000000, 0x000001ff },
11300 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11301 0x00000000, 0x000007ff },
11302 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11303 0x00000000, 0x000001ff },
11304
11305 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11306 };
11307
Michael Chanb16250e2006-09-27 16:10:14 -070011308 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011309 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011310 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011311 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011312 is_5750 = 1;
11313 }
Michael Chana71116d2005-05-29 14:58:11 -070011314
11315 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11316 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11317 continue;
11318
11319 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11320 continue;
11321
Joe Perches63c3a662011-04-26 08:12:10 +000011322 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011323 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11324 continue;
11325
Michael Chanb16250e2006-09-27 16:10:14 -070011326 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11327 continue;
11328
Michael Chana71116d2005-05-29 14:58:11 -070011329 offset = (u32) reg_tbl[i].offset;
11330 read_mask = reg_tbl[i].read_mask;
11331 write_mask = reg_tbl[i].write_mask;
11332
11333 /* Save the original register content */
11334 save_val = tr32(offset);
11335
11336 /* Determine the read-only value. */
11337 read_val = save_val & read_mask;
11338
11339 /* Write zero to the register, then make sure the read-only bits
11340 * are not changed and the read/write bits are all zeros.
11341 */
11342 tw32(offset, 0);
11343
11344 val = tr32(offset);
11345
11346 /* Test the read-only and read/write bits. */
11347 if (((val & read_mask) != read_val) || (val & write_mask))
11348 goto out;
11349
11350 /* Write ones to all the bits defined by RdMask and WrMask, then
11351 * make sure the read-only bits are not changed and the
11352 * read/write bits are all ones.
11353 */
11354 tw32(offset, read_mask | write_mask);
11355
11356 val = tr32(offset);
11357
11358 /* Test the read-only bits. */
11359 if ((val & read_mask) != read_val)
11360 goto out;
11361
11362 /* Test the read/write bits. */
11363 if ((val & write_mask) != write_mask)
11364 goto out;
11365
11366 tw32(offset, save_val);
11367 }
11368
11369 return 0;
11370
11371out:
Michael Chan9f88f292006-12-07 00:22:54 -080011372 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011373 netdev_err(tp->dev,
11374 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011375 tw32(offset, save_val);
11376 return -EIO;
11377}
11378
Michael Chan7942e1d2005-05-29 14:58:36 -070011379static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11380{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011381 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011382 int i;
11383 u32 j;
11384
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011385 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011386 for (j = 0; j < len; j += 4) {
11387 u32 val;
11388
11389 tg3_write_mem(tp, offset + j, test_pattern[i]);
11390 tg3_read_mem(tp, offset + j, &val);
11391 if (val != test_pattern[i])
11392 return -EIO;
11393 }
11394 }
11395 return 0;
11396}
11397
11398static int tg3_test_memory(struct tg3 *tp)
11399{
11400 static struct mem_entry {
11401 u32 offset;
11402 u32 len;
11403 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011404 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011405 { 0x00002000, 0x1c000},
11406 { 0xffffffff, 0x00000}
11407 }, mem_tbl_5705[] = {
11408 { 0x00000100, 0x0000c},
11409 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011410 { 0x00004000, 0x00800},
11411 { 0x00006000, 0x01000},
11412 { 0x00008000, 0x02000},
11413 { 0x00010000, 0x0e000},
11414 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011415 }, mem_tbl_5755[] = {
11416 { 0x00000200, 0x00008},
11417 { 0x00004000, 0x00800},
11418 { 0x00006000, 0x00800},
11419 { 0x00008000, 0x02000},
11420 { 0x00010000, 0x0c000},
11421 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011422 }, mem_tbl_5906[] = {
11423 { 0x00000200, 0x00008},
11424 { 0x00004000, 0x00400},
11425 { 0x00006000, 0x00400},
11426 { 0x00008000, 0x01000},
11427 { 0x00010000, 0x01000},
11428 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011429 }, mem_tbl_5717[] = {
11430 { 0x00000200, 0x00008},
11431 { 0x00010000, 0x0a000},
11432 { 0x00020000, 0x13c00},
11433 { 0xffffffff, 0x00000}
11434 }, mem_tbl_57765[] = {
11435 { 0x00000200, 0x00008},
11436 { 0x00004000, 0x00800},
11437 { 0x00006000, 0x09800},
11438 { 0x00010000, 0x0a000},
11439 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011440 };
11441 struct mem_entry *mem_tbl;
11442 int err = 0;
11443 int i;
11444
Joe Perches63c3a662011-04-26 08:12:10 +000011445 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011446 mem_tbl = mem_tbl_5717;
Matt Carlson55086ad2011-12-14 11:09:59 +000011447 else if (tg3_flag(tp, 57765_CLASS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011448 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011449 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011450 mem_tbl = mem_tbl_5755;
11451 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11452 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011453 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011454 mem_tbl = mem_tbl_5705;
11455 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011456 mem_tbl = mem_tbl_570x;
11457
11458 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011459 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11460 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011461 break;
11462 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011463
Michael Chan7942e1d2005-05-29 14:58:36 -070011464 return err;
11465}
11466
Matt Carlsonbb158d62011-04-25 12:42:47 +000011467#define TG3_TSO_MSS 500
11468
11469#define TG3_TSO_IP_HDR_LEN 20
11470#define TG3_TSO_TCP_HDR_LEN 20
11471#define TG3_TSO_TCP_OPT_LEN 12
11472
11473static const u8 tg3_tso_header[] = {
114740x08, 0x00,
114750x45, 0x00, 0x00, 0x00,
114760x00, 0x00, 0x40, 0x00,
114770x40, 0x06, 0x00, 0x00,
114780x0a, 0x00, 0x00, 0x01,
114790x0a, 0x00, 0x00, 0x02,
114800x0d, 0x00, 0xe0, 0x00,
114810x00, 0x00, 0x01, 0x00,
114820x00, 0x00, 0x02, 0x00,
114830x80, 0x10, 0x10, 0x00,
114840x14, 0x09, 0x00, 0x00,
114850x01, 0x01, 0x08, 0x0a,
114860x11, 0x11, 0x11, 0x11,
114870x11, 0x11, 0x11, 0x11,
11488};
Michael Chan9f40dea2005-09-05 17:53:06 -070011489
Matt Carlson28a45952011-08-19 13:58:22 +000011490static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
Michael Chanc76949a2005-05-29 14:58:59 -070011491{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011492 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011493 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000011494 u32 budget;
Eric Dumazet9205fd92011-11-18 06:47:01 +000011495 struct sk_buff *skb;
11496 u8 *tx_data, *rx_data;
Michael Chanc76949a2005-05-29 14:58:59 -070011497 dma_addr_t map;
11498 int num_pkts, tx_len, rx_len, i, err;
11499 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011500 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011501 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011502
Matt Carlsonc8873402010-02-12 14:47:11 +000011503 tnapi = &tp->napi[0];
11504 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011505 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011506 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011507 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011508 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011509 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011510 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011511 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011512
Michael Chanc76949a2005-05-29 14:58:59 -070011513 err = -EIO;
11514
Matt Carlson4852a862011-04-13 11:05:07 +000011515 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011516 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011517 if (!skb)
11518 return -ENOMEM;
11519
Michael Chanc76949a2005-05-29 14:58:59 -070011520 tx_data = skb_put(skb, tx_len);
11521 memcpy(tx_data, tp->dev->dev_addr, 6);
11522 memset(tx_data + 6, 0x0, 8);
11523
Matt Carlson4852a862011-04-13 11:05:07 +000011524 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011525
Matt Carlson28a45952011-08-19 13:58:22 +000011526 if (tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011527 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11528
11529 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11530 TG3_TSO_TCP_OPT_LEN;
11531
11532 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11533 sizeof(tg3_tso_header));
11534 mss = TG3_TSO_MSS;
11535
11536 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11537 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11538
11539 /* Set the total length field in the IP header */
11540 iph->tot_len = htons((u16)(mss + hdr_len));
11541
11542 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11543 TXD_FLAG_CPU_POST_DMA);
11544
Joe Perches63c3a662011-04-26 08:12:10 +000011545 if (tg3_flag(tp, HW_TSO_1) ||
11546 tg3_flag(tp, HW_TSO_2) ||
11547 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011548 struct tcphdr *th;
11549 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11550 th = (struct tcphdr *)&tx_data[val];
11551 th->check = 0;
11552 } else
11553 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11554
Joe Perches63c3a662011-04-26 08:12:10 +000011555 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011556 mss |= (hdr_len & 0xc) << 12;
11557 if (hdr_len & 0x10)
11558 base_flags |= 0x00000010;
11559 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011560 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011561 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011562 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011563 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11564 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11565 } else {
11566 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11567 }
11568
11569 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11570 } else {
11571 num_pkts = 1;
11572 data_off = ETH_HLEN;
11573 }
11574
11575 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011576 tx_data[i] = (u8) (i & 0xff);
11577
Alexander Duyckf4188d82009-12-02 16:48:38 +000011578 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11579 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011580 dev_kfree_skb(skb);
11581 return -EIO;
11582 }
Michael Chanc76949a2005-05-29 14:58:59 -070011583
Matt Carlson0d681b22011-07-27 14:20:49 +000011584 val = tnapi->tx_prod;
11585 tnapi->tx_buffers[val].skb = skb;
11586 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11587
Michael Chanc76949a2005-05-29 14:58:59 -070011588 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011589 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011590
11591 udelay(10);
11592
Matt Carlson898a56f2009-08-28 14:02:40 +000011593 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011594
Matt Carlson84b67b22011-07-27 14:20:52 +000011595 budget = tg3_tx_avail(tnapi);
11596 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000011597 base_flags | TXD_FLAG_END, mss, 0)) {
11598 tnapi->tx_buffers[val].skb = NULL;
11599 dev_kfree_skb(skb);
11600 return -EIO;
11601 }
Michael Chanc76949a2005-05-29 14:58:59 -070011602
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011603 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011604
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011605 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11606 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011607
11608 udelay(10);
11609
Matt Carlson303fc922009-11-02 14:27:34 +000011610 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11611 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011612 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011613 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011614
11615 udelay(10);
11616
Matt Carlson898a56f2009-08-28 14:02:40 +000011617 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11618 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011619 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011620 (rx_idx == (rx_start_idx + num_pkts)))
11621 break;
11622 }
11623
Matt Carlsonba1142e2011-11-04 09:15:00 +000011624 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
Michael Chanc76949a2005-05-29 14:58:59 -070011625 dev_kfree_skb(skb);
11626
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011627 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011628 goto out;
11629
11630 if (rx_idx != rx_start_idx + num_pkts)
11631 goto out;
11632
Matt Carlsonbb158d62011-04-25 12:42:47 +000011633 val = data_off;
11634 while (rx_idx != rx_start_idx) {
11635 desc = &rnapi->rx_rcb[rx_start_idx++];
11636 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11637 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011638
Matt Carlsonbb158d62011-04-25 12:42:47 +000011639 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11640 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011641 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011642
Matt Carlsonbb158d62011-04-25 12:42:47 +000011643 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11644 - ETH_FCS_LEN;
11645
Matt Carlson28a45952011-08-19 13:58:22 +000011646 if (!tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011647 if (rx_len != tx_len)
11648 goto out;
11649
11650 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11651 if (opaque_key != RXD_OPAQUE_RING_STD)
11652 goto out;
11653 } else {
11654 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11655 goto out;
11656 }
11657 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11658 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011659 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011660 goto out;
11661 }
11662
11663 if (opaque_key == RXD_OPAQUE_RING_STD) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011664 rx_data = tpr->rx_std_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011665 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11666 mapping);
11667 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011668 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011669 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11670 mapping);
11671 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011672 goto out;
11673
Matt Carlsonbb158d62011-04-25 12:42:47 +000011674 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11675 PCI_DMA_FROMDEVICE);
11676
Eric Dumazet9205fd92011-11-18 06:47:01 +000011677 rx_data += TG3_RX_OFFSET(tp);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011678 for (i = data_off; i < rx_len; i++, val++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011679 if (*(rx_data + i) != (u8) (val & 0xff))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011680 goto out;
11681 }
Matt Carlson4852a862011-04-13 11:05:07 +000011682 }
11683
Michael Chanc76949a2005-05-29 14:58:59 -070011684 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011685
Eric Dumazet9205fd92011-11-18 06:47:01 +000011686 /* tg3_free_rings will unmap and free the rx_data */
Michael Chanc76949a2005-05-29 14:58:59 -070011687out:
11688 return err;
11689}
11690
Matt Carlson00c266b2011-04-25 12:42:46 +000011691#define TG3_STD_LOOPBACK_FAILED 1
11692#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011693#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson28a45952011-08-19 13:58:22 +000011694#define TG3_LOOPBACK_FAILED \
11695 (TG3_STD_LOOPBACK_FAILED | \
11696 TG3_JMB_LOOPBACK_FAILED | \
11697 TG3_TSO_LOOPBACK_FAILED)
Matt Carlson00c266b2011-04-25 12:42:46 +000011698
Matt Carlson941ec902011-08-19 13:58:23 +000011699static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
Michael Chan9f40dea2005-09-05 17:53:06 -070011700{
Matt Carlson28a45952011-08-19 13:58:22 +000011701 int err = -EIO;
Matt Carlson2215e242011-08-19 13:58:19 +000011702 u32 eee_cap;
Michael Chan9f40dea2005-09-05 17:53:06 -070011703
Matt Carlsonab789042011-01-25 15:58:54 +000011704 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11705 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11706
Matt Carlson28a45952011-08-19 13:58:22 +000011707 if (!netif_running(tp->dev)) {
11708 data[0] = TG3_LOOPBACK_FAILED;
11709 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011710 if (do_extlpbk)
11711 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlson28a45952011-08-19 13:58:22 +000011712 goto done;
11713 }
11714
Michael Chanb9ec6c12006-07-25 16:37:27 -070011715 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011716 if (err) {
Matt Carlson28a45952011-08-19 13:58:22 +000011717 data[0] = TG3_LOOPBACK_FAILED;
11718 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011719 if (do_extlpbk)
11720 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlsonab789042011-01-25 15:58:54 +000011721 goto done;
11722 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011723
Joe Perches63c3a662011-04-26 08:12:10 +000011724 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011725 int i;
11726
11727 /* Reroute all rx packets to the 1st queue */
11728 for (i = MAC_RSS_INDIR_TBL_0;
11729 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11730 tw32(i, 0x0);
11731 }
11732
Matt Carlson6e01b202011-08-19 13:58:20 +000011733 /* HW errata - mac loopback fails in some cases on 5780.
11734 * Normal traffic and PHY loopback are not affected by
11735 * errata. Also, the MAC loopback test is deprecated for
11736 * all newer ASIC revisions.
11737 */
11738 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11739 !tg3_flag(tp, CPMU_PRESENT)) {
11740 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070011741
Matt Carlson28a45952011-08-19 13:58:22 +000011742 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11743 data[0] |= TG3_STD_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011744
11745 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011746 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11747 data[0] |= TG3_JMB_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011748
11749 tg3_mac_loopback(tp, false);
11750 }
Matt Carlson4852a862011-04-13 11:05:07 +000011751
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011752 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011753 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011754 int i;
11755
Matt Carlson941ec902011-08-19 13:58:23 +000011756 tg3_phy_lpbk_set(tp, 0, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011757
11758 /* Wait for link */
11759 for (i = 0; i < 100; i++) {
11760 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11761 break;
11762 mdelay(1);
11763 }
11764
Matt Carlson28a45952011-08-19 13:58:22 +000011765 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11766 data[1] |= TG3_STD_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011767 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011768 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11769 data[1] |= TG3_TSO_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011770 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011771 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11772 data[1] |= TG3_JMB_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070011773
Matt Carlson941ec902011-08-19 13:58:23 +000011774 if (do_extlpbk) {
11775 tg3_phy_lpbk_set(tp, 0, true);
11776
11777 /* All link indications report up, but the hardware
11778 * isn't really ready for about 20 msec. Double it
11779 * to be sure.
11780 */
11781 mdelay(40);
11782
11783 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11784 data[2] |= TG3_STD_LOOPBACK_FAILED;
11785 if (tg3_flag(tp, TSO_CAPABLE) &&
11786 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11787 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11788 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11789 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11790 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11791 }
11792
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011793 /* Re-enable gphy autopowerdown. */
11794 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11795 tg3_phy_toggle_apd(tp, true);
11796 }
Matt Carlson6833c042008-11-21 17:18:59 -080011797
Matt Carlson941ec902011-08-19 13:58:23 +000011798 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
Matt Carlson28a45952011-08-19 13:58:22 +000011799
Matt Carlsonab789042011-01-25 15:58:54 +000011800done:
11801 tp->phy_flags |= eee_cap;
11802
Michael Chan9f40dea2005-09-05 17:53:06 -070011803 return err;
11804}
11805
Michael Chan4cafd3f2005-05-29 14:56:34 -070011806static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11807 u64 *data)
11808{
Michael Chan566f86a2005-05-29 14:56:58 -070011809 struct tg3 *tp = netdev_priv(dev);
Matt Carlson941ec902011-08-19 13:58:23 +000011810 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
Michael Chan566f86a2005-05-29 14:56:58 -070011811
Matt Carlsonbed98292011-07-13 09:27:29 +000011812 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11813 tg3_power_up(tp)) {
11814 etest->flags |= ETH_TEST_FL_FAILED;
11815 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11816 return;
11817 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011818
Michael Chan566f86a2005-05-29 14:56:58 -070011819 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11820
11821 if (tg3_test_nvram(tp) != 0) {
11822 etest->flags |= ETH_TEST_FL_FAILED;
11823 data[0] = 1;
11824 }
Matt Carlson941ec902011-08-19 13:58:23 +000011825 if (!doextlpbk && tg3_test_link(tp)) {
Michael Chanca430072005-05-29 14:57:23 -070011826 etest->flags |= ETH_TEST_FL_FAILED;
11827 data[1] = 1;
11828 }
Michael Chana71116d2005-05-29 14:58:11 -070011829 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011830 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011831
Michael Chanbbe832c2005-06-24 20:20:04 -070011832 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011833 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011834 tg3_netif_stop(tp);
11835 irq_sync = 1;
11836 }
11837
11838 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011839
11840 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011841 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011842 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011843 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011844 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011845 if (!err)
11846 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011847
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011848 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011849 tg3_phy_reset(tp);
11850
Michael Chana71116d2005-05-29 14:58:11 -070011851 if (tg3_test_registers(tp) != 0) {
11852 etest->flags |= ETH_TEST_FL_FAILED;
11853 data[2] = 1;
11854 }
Matt Carlson28a45952011-08-19 13:58:22 +000011855
Michael Chan7942e1d2005-05-29 14:58:36 -070011856 if (tg3_test_memory(tp) != 0) {
11857 etest->flags |= ETH_TEST_FL_FAILED;
11858 data[3] = 1;
11859 }
Matt Carlson28a45952011-08-19 13:58:22 +000011860
Matt Carlson941ec902011-08-19 13:58:23 +000011861 if (doextlpbk)
11862 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11863
11864 if (tg3_test_loopback(tp, &data[4], doextlpbk))
Michael Chanc76949a2005-05-29 14:58:59 -070011865 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011866
David S. Millerf47c11e2005-06-24 20:18:35 -070011867 tg3_full_unlock(tp);
11868
Michael Chand4bc3922005-05-29 14:59:20 -070011869 if (tg3_test_interrupt(tp) != 0) {
11870 etest->flags |= ETH_TEST_FL_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011871 data[7] = 1;
Michael Chand4bc3922005-05-29 14:59:20 -070011872 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011873
11874 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011875
Michael Chana71116d2005-05-29 14:58:11 -070011876 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11877 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011878 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011879 err2 = tg3_restart_hw(tp, 1);
11880 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011881 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011882 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011883
11884 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011885
11886 if (irq_sync && !err2)
11887 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011888 }
Matt Carlson80096062010-08-02 11:26:06 +000011889 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011890 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011891
Michael Chan4cafd3f2005-05-29 14:56:34 -070011892}
11893
Linus Torvalds1da177e2005-04-16 15:20:36 -070011894static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11895{
11896 struct mii_ioctl_data *data = if_mii(ifr);
11897 struct tg3 *tp = netdev_priv(dev);
11898 int err;
11899
Joe Perches63c3a662011-04-26 08:12:10 +000011900 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011901 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011902 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011903 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011904 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011905 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011906 }
11907
Matt Carlson33f401a2010-04-05 10:19:27 +000011908 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011909 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011910 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011911
11912 /* fallthru */
11913 case SIOCGMIIREG: {
11914 u32 mii_regval;
11915
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011916 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011917 break; /* We have no PHY */
11918
Matt Carlson34eea5a2011-04-20 07:57:38 +000011919 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011920 return -EAGAIN;
11921
David S. Millerf47c11e2005-06-24 20:18:35 -070011922 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011923 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011924 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011925
11926 data->val_out = mii_regval;
11927
11928 return err;
11929 }
11930
11931 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011932 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011933 break; /* We have no PHY */
11934
Matt Carlson34eea5a2011-04-20 07:57:38 +000011935 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011936 return -EAGAIN;
11937
David S. Millerf47c11e2005-06-24 20:18:35 -070011938 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011939 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011940 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011941
11942 return err;
11943
11944 default:
11945 /* do nothing */
11946 break;
11947 }
11948 return -EOPNOTSUPP;
11949}
11950
David S. Miller15f98502005-05-18 22:49:26 -070011951static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11952{
11953 struct tg3 *tp = netdev_priv(dev);
11954
11955 memcpy(ec, &tp->coal, sizeof(*ec));
11956 return 0;
11957}
11958
Michael Chand244c892005-07-05 14:42:33 -070011959static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11960{
11961 struct tg3 *tp = netdev_priv(dev);
11962 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11963 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11964
Joe Perches63c3a662011-04-26 08:12:10 +000011965 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011966 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11967 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11968 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11969 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11970 }
11971
11972 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11973 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11974 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11975 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11976 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11977 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11978 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11979 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11980 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11981 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11982 return -EINVAL;
11983
11984 /* No rx interrupts will be generated if both are zero */
11985 if ((ec->rx_coalesce_usecs == 0) &&
11986 (ec->rx_max_coalesced_frames == 0))
11987 return -EINVAL;
11988
11989 /* No tx interrupts will be generated if both are zero */
11990 if ((ec->tx_coalesce_usecs == 0) &&
11991 (ec->tx_max_coalesced_frames == 0))
11992 return -EINVAL;
11993
11994 /* Only copy relevant parameters, ignore all others. */
11995 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11996 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11997 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11998 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11999 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12000 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12001 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12002 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12003 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12004
12005 if (netif_running(dev)) {
12006 tg3_full_lock(tp, 0);
12007 __tg3_set_coalesce(tp, &tp->coal);
12008 tg3_full_unlock(tp);
12009 }
12010 return 0;
12011}
12012
Jeff Garzik7282d492006-09-13 14:30:00 -040012013static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012014 .get_settings = tg3_get_settings,
12015 .set_settings = tg3_set_settings,
12016 .get_drvinfo = tg3_get_drvinfo,
12017 .get_regs_len = tg3_get_regs_len,
12018 .get_regs = tg3_get_regs,
12019 .get_wol = tg3_get_wol,
12020 .set_wol = tg3_set_wol,
12021 .get_msglevel = tg3_get_msglevel,
12022 .set_msglevel = tg3_set_msglevel,
12023 .nway_reset = tg3_nway_reset,
12024 .get_link = ethtool_op_get_link,
12025 .get_eeprom_len = tg3_get_eeprom_len,
12026 .get_eeprom = tg3_get_eeprom,
12027 .set_eeprom = tg3_set_eeprom,
12028 .get_ringparam = tg3_get_ringparam,
12029 .set_ringparam = tg3_set_ringparam,
12030 .get_pauseparam = tg3_get_pauseparam,
12031 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070012032 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012033 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000012034 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012035 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070012036 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070012037 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070012038 .get_sset_count = tg3_get_sset_count,
Matt Carlson90415472011-12-16 13:33:23 +000012039 .get_rxnfc = tg3_get_rxnfc,
12040 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12041 .get_rxfh_indir = tg3_get_rxfh_indir,
12042 .set_rxfh_indir = tg3_set_rxfh_indir,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012043};
12044
12045static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12046{
Michael Chan1b277772006-03-20 22:27:48 -080012047 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012048
12049 tp->nvram_size = EEPROM_CHIP_SIZE;
12050
Matt Carlsone4f34112009-02-25 14:25:00 +000012051 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012052 return;
12053
Michael Chanb16250e2006-09-27 16:10:14 -070012054 if ((magic != TG3_EEPROM_MAGIC) &&
12055 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12056 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012057 return;
12058
12059 /*
12060 * Size the chip by reading offsets at increasing powers of two.
12061 * When we encounter our validation signature, we know the addressing
12062 * has wrapped around, and thus have our chip size.
12063 */
Michael Chan1b277772006-03-20 22:27:48 -080012064 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012065
12066 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000012067 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012068 return;
12069
Michael Chan18201802006-03-20 22:29:15 -080012070 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012071 break;
12072
12073 cursize <<= 1;
12074 }
12075
12076 tp->nvram_size = cursize;
12077}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012078
Linus Torvalds1da177e2005-04-16 15:20:36 -070012079static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12080{
12081 u32 val;
12082
Joe Perches63c3a662011-04-26 08:12:10 +000012083 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080012084 return;
12085
12086 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080012087 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080012088 tg3_get_eeprom_size(tp);
12089 return;
12090 }
12091
Matt Carlson6d348f22009-02-25 14:25:52 +000012092 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012093 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000012094 /* This is confusing. We want to operate on the
12095 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12096 * call will read from NVRAM and byteswap the data
12097 * according to the byteswapping settings for all
12098 * other register accesses. This ensures the data we
12099 * want will always reside in the lower 16-bits.
12100 * However, the data in NVRAM is in LE format, which
12101 * means the data from the NVRAM read will always be
12102 * opposite the endianness of the CPU. The 16-bit
12103 * byteswap then brings the data to CPU endianness.
12104 */
12105 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012106 return;
12107 }
12108 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070012109 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012110}
12111
12112static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12113{
12114 u32 nvcfg1;
12115
12116 nvcfg1 = tr32(NVRAM_CFG1);
12117 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000012118 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012119 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012120 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12121 tw32(NVRAM_CFG1, nvcfg1);
12122 }
12123
Matt Carlson6ff6f812011-05-19 12:12:54 +000012124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000012125 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012126 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012127 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12128 tp->nvram_jedecnum = JEDEC_ATMEL;
12129 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012130 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012131 break;
12132 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12133 tp->nvram_jedecnum = JEDEC_ATMEL;
12134 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12135 break;
12136 case FLASH_VENDOR_ATMEL_EEPROM:
12137 tp->nvram_jedecnum = JEDEC_ATMEL;
12138 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012139 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012140 break;
12141 case FLASH_VENDOR_ST:
12142 tp->nvram_jedecnum = JEDEC_ST;
12143 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012144 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012145 break;
12146 case FLASH_VENDOR_SAIFUN:
12147 tp->nvram_jedecnum = JEDEC_SAIFUN;
12148 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12149 break;
12150 case FLASH_VENDOR_SST_SMALL:
12151 case FLASH_VENDOR_SST_LARGE:
12152 tp->nvram_jedecnum = JEDEC_SST;
12153 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12154 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012155 }
Matt Carlson8590a602009-08-28 12:29:16 +000012156 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012157 tp->nvram_jedecnum = JEDEC_ATMEL;
12158 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012159 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012160 }
12161}
12162
Matt Carlsona1b950d2009-09-01 13:20:17 +000012163static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12164{
12165 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12166 case FLASH_5752PAGE_SIZE_256:
12167 tp->nvram_pagesize = 256;
12168 break;
12169 case FLASH_5752PAGE_SIZE_512:
12170 tp->nvram_pagesize = 512;
12171 break;
12172 case FLASH_5752PAGE_SIZE_1K:
12173 tp->nvram_pagesize = 1024;
12174 break;
12175 case FLASH_5752PAGE_SIZE_2K:
12176 tp->nvram_pagesize = 2048;
12177 break;
12178 case FLASH_5752PAGE_SIZE_4K:
12179 tp->nvram_pagesize = 4096;
12180 break;
12181 case FLASH_5752PAGE_SIZE_264:
12182 tp->nvram_pagesize = 264;
12183 break;
12184 case FLASH_5752PAGE_SIZE_528:
12185 tp->nvram_pagesize = 528;
12186 break;
12187 }
12188}
12189
Michael Chan361b4ac2005-04-21 17:11:21 -070012190static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12191{
12192 u32 nvcfg1;
12193
12194 nvcfg1 = tr32(NVRAM_CFG1);
12195
Michael Chane6af3012005-04-21 17:12:05 -070012196 /* NVRAM protection for TPM */
12197 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000012198 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070012199
Michael Chan361b4ac2005-04-21 17:11:21 -070012200 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012201 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12202 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12203 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012204 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012205 break;
12206 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12207 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012208 tg3_flag_set(tp, NVRAM_BUFFERED);
12209 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012210 break;
12211 case FLASH_5752VENDOR_ST_M45PE10:
12212 case FLASH_5752VENDOR_ST_M45PE20:
12213 case FLASH_5752VENDOR_ST_M45PE40:
12214 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012215 tg3_flag_set(tp, NVRAM_BUFFERED);
12216 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012217 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070012218 }
12219
Joe Perches63c3a662011-04-26 08:12:10 +000012220 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000012221 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000012222 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070012223 /* For eeprom, set pagesize to maximum eeprom size */
12224 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12225
12226 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12227 tw32(NVRAM_CFG1, nvcfg1);
12228 }
12229}
12230
Michael Chand3c7b882006-03-23 01:28:25 -080012231static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12232{
Matt Carlson989a9d22007-05-05 11:51:05 -070012233 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080012234
12235 nvcfg1 = tr32(NVRAM_CFG1);
12236
12237 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070012238 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012239 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070012240 protect = 1;
12241 }
Michael Chand3c7b882006-03-23 01:28:25 -080012242
Matt Carlson989a9d22007-05-05 11:51:05 -070012243 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12244 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012245 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12246 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12247 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12248 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12249 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012250 tg3_flag_set(tp, NVRAM_BUFFERED);
12251 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012252 tp->nvram_pagesize = 264;
12253 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12254 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12255 tp->nvram_size = (protect ? 0x3e200 :
12256 TG3_NVRAM_SIZE_512KB);
12257 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12258 tp->nvram_size = (protect ? 0x1f200 :
12259 TG3_NVRAM_SIZE_256KB);
12260 else
12261 tp->nvram_size = (protect ? 0x1f200 :
12262 TG3_NVRAM_SIZE_128KB);
12263 break;
12264 case FLASH_5752VENDOR_ST_M45PE10:
12265 case FLASH_5752VENDOR_ST_M45PE20:
12266 case FLASH_5752VENDOR_ST_M45PE40:
12267 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012268 tg3_flag_set(tp, NVRAM_BUFFERED);
12269 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012270 tp->nvram_pagesize = 256;
12271 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12272 tp->nvram_size = (protect ?
12273 TG3_NVRAM_SIZE_64KB :
12274 TG3_NVRAM_SIZE_128KB);
12275 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12276 tp->nvram_size = (protect ?
12277 TG3_NVRAM_SIZE_64KB :
12278 TG3_NVRAM_SIZE_256KB);
12279 else
12280 tp->nvram_size = (protect ?
12281 TG3_NVRAM_SIZE_128KB :
12282 TG3_NVRAM_SIZE_512KB);
12283 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012284 }
12285}
12286
Michael Chan1b277772006-03-20 22:27:48 -080012287static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12288{
12289 u32 nvcfg1;
12290
12291 nvcfg1 = tr32(NVRAM_CFG1);
12292
12293 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012294 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12295 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12296 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12297 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12298 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012299 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012300 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012301
Matt Carlson8590a602009-08-28 12:29:16 +000012302 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12303 tw32(NVRAM_CFG1, nvcfg1);
12304 break;
12305 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12306 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12307 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12308 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12309 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012310 tg3_flag_set(tp, NVRAM_BUFFERED);
12311 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012312 tp->nvram_pagesize = 264;
12313 break;
12314 case FLASH_5752VENDOR_ST_M45PE10:
12315 case FLASH_5752VENDOR_ST_M45PE20:
12316 case FLASH_5752VENDOR_ST_M45PE40:
12317 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012318 tg3_flag_set(tp, NVRAM_BUFFERED);
12319 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012320 tp->nvram_pagesize = 256;
12321 break;
Michael Chan1b277772006-03-20 22:27:48 -080012322 }
12323}
12324
Matt Carlson6b91fa02007-10-10 18:01:09 -070012325static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12326{
12327 u32 nvcfg1, protect = 0;
12328
12329 nvcfg1 = tr32(NVRAM_CFG1);
12330
12331 /* NVRAM protection for TPM */
12332 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012333 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012334 protect = 1;
12335 }
12336
12337 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12338 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012339 case FLASH_5761VENDOR_ATMEL_ADB021D:
12340 case FLASH_5761VENDOR_ATMEL_ADB041D:
12341 case FLASH_5761VENDOR_ATMEL_ADB081D:
12342 case FLASH_5761VENDOR_ATMEL_ADB161D:
12343 case FLASH_5761VENDOR_ATMEL_MDB021D:
12344 case FLASH_5761VENDOR_ATMEL_MDB041D:
12345 case FLASH_5761VENDOR_ATMEL_MDB081D:
12346 case FLASH_5761VENDOR_ATMEL_MDB161D:
12347 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012348 tg3_flag_set(tp, NVRAM_BUFFERED);
12349 tg3_flag_set(tp, FLASH);
12350 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012351 tp->nvram_pagesize = 256;
12352 break;
12353 case FLASH_5761VENDOR_ST_A_M45PE20:
12354 case FLASH_5761VENDOR_ST_A_M45PE40:
12355 case FLASH_5761VENDOR_ST_A_M45PE80:
12356 case FLASH_5761VENDOR_ST_A_M45PE16:
12357 case FLASH_5761VENDOR_ST_M_M45PE20:
12358 case FLASH_5761VENDOR_ST_M_M45PE40:
12359 case FLASH_5761VENDOR_ST_M_M45PE80:
12360 case FLASH_5761VENDOR_ST_M_M45PE16:
12361 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012362 tg3_flag_set(tp, NVRAM_BUFFERED);
12363 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012364 tp->nvram_pagesize = 256;
12365 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012366 }
12367
12368 if (protect) {
12369 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12370 } else {
12371 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012372 case FLASH_5761VENDOR_ATMEL_ADB161D:
12373 case FLASH_5761VENDOR_ATMEL_MDB161D:
12374 case FLASH_5761VENDOR_ST_A_M45PE16:
12375 case FLASH_5761VENDOR_ST_M_M45PE16:
12376 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12377 break;
12378 case FLASH_5761VENDOR_ATMEL_ADB081D:
12379 case FLASH_5761VENDOR_ATMEL_MDB081D:
12380 case FLASH_5761VENDOR_ST_A_M45PE80:
12381 case FLASH_5761VENDOR_ST_M_M45PE80:
12382 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12383 break;
12384 case FLASH_5761VENDOR_ATMEL_ADB041D:
12385 case FLASH_5761VENDOR_ATMEL_MDB041D:
12386 case FLASH_5761VENDOR_ST_A_M45PE40:
12387 case FLASH_5761VENDOR_ST_M_M45PE40:
12388 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12389 break;
12390 case FLASH_5761VENDOR_ATMEL_ADB021D:
12391 case FLASH_5761VENDOR_ATMEL_MDB021D:
12392 case FLASH_5761VENDOR_ST_A_M45PE20:
12393 case FLASH_5761VENDOR_ST_M_M45PE20:
12394 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12395 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012396 }
12397 }
12398}
12399
Michael Chanb5d37722006-09-27 16:06:21 -070012400static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12401{
12402 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012403 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012404 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12405}
12406
Matt Carlson321d32a2008-11-21 17:22:19 -080012407static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12408{
12409 u32 nvcfg1;
12410
12411 nvcfg1 = tr32(NVRAM_CFG1);
12412
12413 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12414 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12415 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12416 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012417 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012418 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12419
12420 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12421 tw32(NVRAM_CFG1, nvcfg1);
12422 return;
12423 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12424 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12425 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12426 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12427 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12428 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12429 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12430 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012431 tg3_flag_set(tp, NVRAM_BUFFERED);
12432 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012433
12434 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12435 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12436 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12437 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12438 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12439 break;
12440 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12441 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12442 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12443 break;
12444 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12445 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12446 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12447 break;
12448 }
12449 break;
12450 case FLASH_5752VENDOR_ST_M45PE10:
12451 case FLASH_5752VENDOR_ST_M45PE20:
12452 case FLASH_5752VENDOR_ST_M45PE40:
12453 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012454 tg3_flag_set(tp, NVRAM_BUFFERED);
12455 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012456
12457 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12458 case FLASH_5752VENDOR_ST_M45PE10:
12459 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12460 break;
12461 case FLASH_5752VENDOR_ST_M45PE20:
12462 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12463 break;
12464 case FLASH_5752VENDOR_ST_M45PE40:
12465 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12466 break;
12467 }
12468 break;
12469 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012470 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012471 return;
12472 }
12473
Matt Carlsona1b950d2009-09-01 13:20:17 +000012474 tg3_nvram_get_pagesize(tp, nvcfg1);
12475 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012476 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012477}
12478
12479
12480static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12481{
12482 u32 nvcfg1;
12483
12484 nvcfg1 = tr32(NVRAM_CFG1);
12485
12486 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12487 case FLASH_5717VENDOR_ATMEL_EEPROM:
12488 case FLASH_5717VENDOR_MICRO_EEPROM:
12489 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012490 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012491 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12492
12493 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12494 tw32(NVRAM_CFG1, nvcfg1);
12495 return;
12496 case FLASH_5717VENDOR_ATMEL_MDB011D:
12497 case FLASH_5717VENDOR_ATMEL_ADB011B:
12498 case FLASH_5717VENDOR_ATMEL_ADB011D:
12499 case FLASH_5717VENDOR_ATMEL_MDB021D:
12500 case FLASH_5717VENDOR_ATMEL_ADB021B:
12501 case FLASH_5717VENDOR_ATMEL_ADB021D:
12502 case FLASH_5717VENDOR_ATMEL_45USPT:
12503 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012504 tg3_flag_set(tp, NVRAM_BUFFERED);
12505 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012506
12507 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12508 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012509 /* Detect size with tg3_nvram_get_size() */
12510 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012511 case FLASH_5717VENDOR_ATMEL_ADB021B:
12512 case FLASH_5717VENDOR_ATMEL_ADB021D:
12513 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12514 break;
12515 default:
12516 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12517 break;
12518 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012519 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012520 case FLASH_5717VENDOR_ST_M_M25PE10:
12521 case FLASH_5717VENDOR_ST_A_M25PE10:
12522 case FLASH_5717VENDOR_ST_M_M45PE10:
12523 case FLASH_5717VENDOR_ST_A_M45PE10:
12524 case FLASH_5717VENDOR_ST_M_M25PE20:
12525 case FLASH_5717VENDOR_ST_A_M25PE20:
12526 case FLASH_5717VENDOR_ST_M_M45PE20:
12527 case FLASH_5717VENDOR_ST_A_M45PE20:
12528 case FLASH_5717VENDOR_ST_25USPT:
12529 case FLASH_5717VENDOR_ST_45USPT:
12530 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012531 tg3_flag_set(tp, NVRAM_BUFFERED);
12532 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012533
12534 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12535 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012536 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012537 /* Detect size with tg3_nvram_get_size() */
12538 break;
12539 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012540 case FLASH_5717VENDOR_ST_A_M45PE20:
12541 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12542 break;
12543 default:
12544 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12545 break;
12546 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012547 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012548 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012549 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012550 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012551 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012552
12553 tg3_nvram_get_pagesize(tp, nvcfg1);
12554 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012555 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012556}
12557
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012558static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12559{
12560 u32 nvcfg1, nvmpinstrp;
12561
12562 nvcfg1 = tr32(NVRAM_CFG1);
12563 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12564
12565 switch (nvmpinstrp) {
12566 case FLASH_5720_EEPROM_HD:
12567 case FLASH_5720_EEPROM_LD:
12568 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012569 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012570
12571 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12572 tw32(NVRAM_CFG1, nvcfg1);
12573 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12574 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12575 else
12576 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12577 return;
12578 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12579 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12580 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12581 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12582 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12583 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12584 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12585 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12586 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12587 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12588 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12589 case FLASH_5720VENDOR_ATMEL_45USPT:
12590 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012591 tg3_flag_set(tp, NVRAM_BUFFERED);
12592 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012593
12594 switch (nvmpinstrp) {
12595 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12596 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12597 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12598 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12599 break;
12600 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12601 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12602 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12603 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12604 break;
12605 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12606 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12607 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12608 break;
12609 default:
12610 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12611 break;
12612 }
12613 break;
12614 case FLASH_5720VENDOR_M_ST_M25PE10:
12615 case FLASH_5720VENDOR_M_ST_M45PE10:
12616 case FLASH_5720VENDOR_A_ST_M25PE10:
12617 case FLASH_5720VENDOR_A_ST_M45PE10:
12618 case FLASH_5720VENDOR_M_ST_M25PE20:
12619 case FLASH_5720VENDOR_M_ST_M45PE20:
12620 case FLASH_5720VENDOR_A_ST_M25PE20:
12621 case FLASH_5720VENDOR_A_ST_M45PE20:
12622 case FLASH_5720VENDOR_M_ST_M25PE40:
12623 case FLASH_5720VENDOR_M_ST_M45PE40:
12624 case FLASH_5720VENDOR_A_ST_M25PE40:
12625 case FLASH_5720VENDOR_A_ST_M45PE40:
12626 case FLASH_5720VENDOR_M_ST_M25PE80:
12627 case FLASH_5720VENDOR_M_ST_M45PE80:
12628 case FLASH_5720VENDOR_A_ST_M25PE80:
12629 case FLASH_5720VENDOR_A_ST_M45PE80:
12630 case FLASH_5720VENDOR_ST_25USPT:
12631 case FLASH_5720VENDOR_ST_45USPT:
12632 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012633 tg3_flag_set(tp, NVRAM_BUFFERED);
12634 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012635
12636 switch (nvmpinstrp) {
12637 case FLASH_5720VENDOR_M_ST_M25PE20:
12638 case FLASH_5720VENDOR_M_ST_M45PE20:
12639 case FLASH_5720VENDOR_A_ST_M25PE20:
12640 case FLASH_5720VENDOR_A_ST_M45PE20:
12641 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12642 break;
12643 case FLASH_5720VENDOR_M_ST_M25PE40:
12644 case FLASH_5720VENDOR_M_ST_M45PE40:
12645 case FLASH_5720VENDOR_A_ST_M25PE40:
12646 case FLASH_5720VENDOR_A_ST_M45PE40:
12647 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12648 break;
12649 case FLASH_5720VENDOR_M_ST_M25PE80:
12650 case FLASH_5720VENDOR_M_ST_M45PE80:
12651 case FLASH_5720VENDOR_A_ST_M25PE80:
12652 case FLASH_5720VENDOR_A_ST_M45PE80:
12653 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12654 break;
12655 default:
12656 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12657 break;
12658 }
12659 break;
12660 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012661 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012662 return;
12663 }
12664
12665 tg3_nvram_get_pagesize(tp, nvcfg1);
12666 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012667 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012668}
12669
Linus Torvalds1da177e2005-04-16 15:20:36 -070012670/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12671static void __devinit tg3_nvram_init(struct tg3 *tp)
12672{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012673 tw32_f(GRC_EEPROM_ADDR,
12674 (EEPROM_ADDR_FSM_RESET |
12675 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12676 EEPROM_ADDR_CLKPERD_SHIFT)));
12677
Michael Chan9d57f012006-12-07 00:23:25 -080012678 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012679
12680 /* Enable seeprom accesses. */
12681 tw32_f(GRC_LOCAL_CTRL,
12682 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12683 udelay(100);
12684
12685 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12686 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012687 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012688
Michael Chanec41c7d2006-01-17 02:40:55 -080012689 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012690 netdev_warn(tp->dev,
12691 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012692 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012693 return;
12694 }
Michael Chane6af3012005-04-21 17:12:05 -070012695 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012696
Matt Carlson989a9d22007-05-05 11:51:05 -070012697 tp->nvram_size = 0;
12698
Michael Chan361b4ac2005-04-21 17:11:21 -070012699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12700 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012701 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12702 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012703 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12705 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012706 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012707 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12708 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012709 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12710 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012711 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000012712 tg3_flag(tp, 57765_CLASS))
Matt Carlson321d32a2008-11-21 17:22:19 -080012713 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012714 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12715 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012716 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012717 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12718 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012719 else
12720 tg3_get_nvram_info(tp);
12721
Matt Carlson989a9d22007-05-05 11:51:05 -070012722 if (tp->nvram_size == 0)
12723 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012724
Michael Chane6af3012005-04-21 17:12:05 -070012725 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012726 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012727
12728 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012729 tg3_flag_clear(tp, NVRAM);
12730 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012731
12732 tg3_get_eeprom_size(tp);
12733 }
12734}
12735
Linus Torvalds1da177e2005-04-16 15:20:36 -070012736static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12737 u32 offset, u32 len, u8 *buf)
12738{
12739 int i, j, rc = 0;
12740 u32 val;
12741
12742 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012743 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012744 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012745
12746 addr = offset + i;
12747
12748 memcpy(&data, buf + i, 4);
12749
Matt Carlson62cedd12009-04-20 14:52:29 -070012750 /*
12751 * The SEEPROM interface expects the data to always be opposite
12752 * the native endian format. We accomplish this by reversing
12753 * all the operations that would have been performed on the
12754 * data from a call to tg3_nvram_read_be32().
12755 */
12756 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012757
12758 val = tr32(GRC_EEPROM_ADDR);
12759 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12760
12761 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12762 EEPROM_ADDR_READ);
12763 tw32(GRC_EEPROM_ADDR, val |
12764 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12765 (addr & EEPROM_ADDR_ADDR_MASK) |
12766 EEPROM_ADDR_START |
12767 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012768
Michael Chan9d57f012006-12-07 00:23:25 -080012769 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012770 val = tr32(GRC_EEPROM_ADDR);
12771
12772 if (val & EEPROM_ADDR_COMPLETE)
12773 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012774 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012775 }
12776 if (!(val & EEPROM_ADDR_COMPLETE)) {
12777 rc = -EBUSY;
12778 break;
12779 }
12780 }
12781
12782 return rc;
12783}
12784
12785/* offset and length are dword aligned */
12786static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12787 u8 *buf)
12788{
12789 int ret = 0;
12790 u32 pagesize = tp->nvram_pagesize;
12791 u32 pagemask = pagesize - 1;
12792 u32 nvram_cmd;
12793 u8 *tmp;
12794
12795 tmp = kmalloc(pagesize, GFP_KERNEL);
12796 if (tmp == NULL)
12797 return -ENOMEM;
12798
12799 while (len) {
12800 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012801 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012802
12803 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012804
Linus Torvalds1da177e2005-04-16 15:20:36 -070012805 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012806 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12807 (__be32 *) (tmp + j));
12808 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012809 break;
12810 }
12811 if (ret)
12812 break;
12813
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012814 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012815 size = pagesize;
12816 if (len < size)
12817 size = len;
12818
12819 len -= size;
12820
12821 memcpy(tmp + page_off, buf, size);
12822
12823 offset = offset + (pagesize - page_off);
12824
Michael Chane6af3012005-04-21 17:12:05 -070012825 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012826
12827 /*
12828 * Before we can erase the flash page, we need
12829 * to issue a special "write enable" command.
12830 */
12831 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12832
12833 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12834 break;
12835
12836 /* Erase the target page */
12837 tw32(NVRAM_ADDR, phy_addr);
12838
12839 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12840 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12841
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012842 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012843 break;
12844
12845 /* Issue another write enable to start the write. */
12846 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12847
12848 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12849 break;
12850
12851 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012852 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012853
Al Virob9fc7dc2007-12-17 22:59:57 -080012854 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012855
Al Virob9fc7dc2007-12-17 22:59:57 -080012856 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012857
12858 tw32(NVRAM_ADDR, phy_addr + j);
12859
12860 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12861 NVRAM_CMD_WR;
12862
12863 if (j == 0)
12864 nvram_cmd |= NVRAM_CMD_FIRST;
12865 else if (j == (pagesize - 4))
12866 nvram_cmd |= NVRAM_CMD_LAST;
12867
12868 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12869 break;
12870 }
12871 if (ret)
12872 break;
12873 }
12874
12875 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12876 tg3_nvram_exec_cmd(tp, nvram_cmd);
12877
12878 kfree(tmp);
12879
12880 return ret;
12881}
12882
12883/* offset and length are dword aligned */
12884static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12885 u8 *buf)
12886{
12887 int i, ret = 0;
12888
12889 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012890 u32 page_off, phy_addr, nvram_cmd;
12891 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012892
12893 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012894 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012895
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012896 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012897
Michael Chan18201802006-03-20 22:29:15 -080012898 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012899
12900 tw32(NVRAM_ADDR, phy_addr);
12901
12902 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12903
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012904 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012905 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012906 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012907 nvram_cmd |= NVRAM_CMD_LAST;
12908
12909 if (i == (len - 4))
12910 nvram_cmd |= NVRAM_CMD_LAST;
12911
Matt Carlson321d32a2008-11-21 17:22:19 -080012912 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012913 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012914 (tp->nvram_jedecnum == JEDEC_ST) &&
12915 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012916
12917 if ((ret = tg3_nvram_exec_cmd(tp,
12918 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12919 NVRAM_CMD_DONE)))
12920
12921 break;
12922 }
Joe Perches63c3a662011-04-26 08:12:10 +000012923 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012924 /* We always do complete word writes to eeprom. */
12925 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12926 }
12927
12928 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12929 break;
12930 }
12931 return ret;
12932}
12933
12934/* offset and length are dword aligned */
12935static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12936{
12937 int ret;
12938
Joe Perches63c3a662011-04-26 08:12:10 +000012939 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012940 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12941 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012942 udelay(40);
12943 }
12944
Joe Perches63c3a662011-04-26 08:12:10 +000012945 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012946 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012947 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012948 u32 grc_mode;
12949
Michael Chanec41c7d2006-01-17 02:40:55 -080012950 ret = tg3_nvram_lock(tp);
12951 if (ret)
12952 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012953
Michael Chane6af3012005-04-21 17:12:05 -070012954 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012955 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012956 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012957
12958 grc_mode = tr32(GRC_MODE);
12959 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12960
Joe Perches63c3a662011-04-26 08:12:10 +000012961 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012962 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12963 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012964 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012965 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12966 buf);
12967 }
12968
12969 grc_mode = tr32(GRC_MODE);
12970 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12971
Michael Chane6af3012005-04-21 17:12:05 -070012972 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012973 tg3_nvram_unlock(tp);
12974 }
12975
Joe Perches63c3a662011-04-26 08:12:10 +000012976 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012977 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012978 udelay(40);
12979 }
12980
12981 return ret;
12982}
12983
12984struct subsys_tbl_ent {
12985 u16 subsys_vendor, subsys_devid;
12986 u32 phy_id;
12987};
12988
Matt Carlson24daf2b2010-02-17 15:17:02 +000012989static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012990 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012991 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012992 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012993 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012994 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012995 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012996 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012997 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12998 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12999 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013000 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013001 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013002 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013003 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13004 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13005 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013006 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013007 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013008 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013009 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013010 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013011 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013012 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013013
13014 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013015 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013016 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013017 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013018 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013019 { TG3PCI_SUBVENDOR_ID_3COM,
13020 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13021 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013022 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013023 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013024 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013025
13026 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013027 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013028 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013029 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013030 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013031 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013032 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013033 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013034 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013035
13036 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013037 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013038 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013039 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013040 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013041 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13042 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13043 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013044 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013045 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013046 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013047
13048 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013049 { TG3PCI_SUBVENDOR_ID_IBM,
13050 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013051};
13052
Matt Carlson24daf2b2010-02-17 15:17:02 +000013053static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013054{
13055 int i;
13056
13057 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13058 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13059 tp->pdev->subsystem_vendor) &&
13060 (subsys_id_to_phy_id[i].subsys_devid ==
13061 tp->pdev->subsystem_device))
13062 return &subsys_id_to_phy_id[i];
13063 }
13064 return NULL;
13065}
13066
Michael Chan7d0c41e2005-04-21 17:06:20 -070013067static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013068{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013069 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070013070
Matt Carlson79eb6902010-02-17 15:17:03 +000013071 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070013072 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13073
Gary Zambranoa85feb82007-05-05 11:52:19 -070013074 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000013075 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13076 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080013077
Michael Chanb5d37722006-09-27 16:06:21 -070013078 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080013079 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013080 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13081 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013082 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013083 val = tr32(VCPU_CFGSHDW);
13084 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000013085 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070013086 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013087 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013088 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013089 device_set_wakeup_enable(&tp->pdev->dev, true);
13090 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013091 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070013092 }
13093
Linus Torvalds1da177e2005-04-16 15:20:36 -070013094 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13095 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13096 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070013097 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070013098 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013099
13100 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13101 tp->nic_sram_data_cfg = nic_cfg;
13102
13103 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13104 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000013105 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13106 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13107 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070013108 (ver > 0) && (ver < 0x100))
13109 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13110
Matt Carlsona9daf362008-05-25 23:49:44 -070013111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13112 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13113
Linus Torvalds1da177e2005-04-16 15:20:36 -070013114 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13115 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13116 eeprom_phy_serdes = 1;
13117
13118 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13119 if (nic_phy_id != 0) {
13120 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13121 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13122
13123 eeprom_phy_id = (id1 >> 16) << 10;
13124 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13125 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13126 } else
13127 eeprom_phy_id = 0;
13128
Michael Chan7d0c41e2005-04-21 17:06:20 -070013129 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070013130 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000013131 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013132 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000013133 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013134 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070013135 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070013136
Joe Perches63c3a662011-04-26 08:12:10 +000013137 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070013138 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13139 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070013140 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070013141 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13142
13143 switch (led_cfg) {
13144 default:
13145 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13146 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13147 break;
13148
13149 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13150 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13151 break;
13152
13153 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13154 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070013155
13156 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13157 * read on some older 5700/5701 bootcode.
13158 */
13159 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13160 ASIC_REV_5700 ||
13161 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13162 ASIC_REV_5701)
13163 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13164
Linus Torvalds1da177e2005-04-16 15:20:36 -070013165 break;
13166
13167 case SHASTA_EXT_LED_SHARED:
13168 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13169 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13170 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13171 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13172 LED_CTRL_MODE_PHY_2);
13173 break;
13174
13175 case SHASTA_EXT_LED_MAC:
13176 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13177 break;
13178
13179 case SHASTA_EXT_LED_COMBO:
13180 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13181 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13182 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13183 LED_CTRL_MODE_PHY_2);
13184 break;
13185
Stephen Hemminger855e1112008-04-16 16:37:28 -070013186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013187
13188 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13190 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13191 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13192
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013193 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13194 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080013195
Michael Chan9d26e212006-12-07 00:21:14 -080013196 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000013197 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013198 if ((tp->pdev->subsystem_vendor ==
13199 PCI_VENDOR_ID_ARIMA) &&
13200 (tp->pdev->subsystem_device == 0x205a ||
13201 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000013202 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013203 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000013204 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13205 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013207
13208 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000013209 tg3_flag_set(tp, ENABLE_ASF);
13210 if (tg3_flag(tp, 5750_PLUS))
13211 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013212 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013213
13214 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013215 tg3_flag(tp, 5750_PLUS))
13216 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013217
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013218 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070013219 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000013220 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013221
Joe Perches63c3a662011-04-26 08:12:10 +000013222 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013223 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013224 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013225 device_set_wakeup_enable(&tp->pdev->dev, true);
13226 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013227
Linus Torvalds1da177e2005-04-16 15:20:36 -070013228 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013229 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013230
13231 /* serdes signal pre-emphasis in register 0x590 set by */
13232 /* bootcode if bit 18 is set */
13233 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013234 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070013235
Joe Perches63c3a662011-04-26 08:12:10 +000013236 if ((tg3_flag(tp, 57765_PLUS) ||
13237 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13238 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080013239 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013240 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080013241
Joe Perches63c3a662011-04-26 08:12:10 +000013242 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000013243 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000013244 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070013245 u32 cfg3;
13246
13247 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13248 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000013249 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013250 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013251
Matt Carlson14417062010-02-17 15:16:59 +000013252 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013253 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013254 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013255 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013256 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013257 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013258 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013259done:
Joe Perches63c3a662011-04-26 08:12:10 +000013260 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013261 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013262 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013263 else
13264 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013265}
13266
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013267static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13268{
13269 int i;
13270 u32 val;
13271
13272 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13273 tw32(OTP_CTRL, cmd);
13274
13275 /* Wait for up to 1 ms for command to execute. */
13276 for (i = 0; i < 100; i++) {
13277 val = tr32(OTP_STATUS);
13278 if (val & OTP_STATUS_CMD_DONE)
13279 break;
13280 udelay(10);
13281 }
13282
13283 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13284}
13285
13286/* Read the gphy configuration from the OTP region of the chip. The gphy
13287 * configuration is a 32-bit value that straddles the alignment boundary.
13288 * We do two 32-bit reads and then shift and merge the results.
13289 */
13290static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13291{
13292 u32 bhalf_otp, thalf_otp;
13293
13294 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13295
13296 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13297 return 0;
13298
13299 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13300
13301 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13302 return 0;
13303
13304 thalf_otp = tr32(OTP_READ_DATA);
13305
13306 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13307
13308 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13309 return 0;
13310
13311 bhalf_otp = tr32(OTP_READ_DATA);
13312
13313 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13314}
13315
Matt Carlsone256f8a2011-03-09 16:58:24 +000013316static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13317{
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +000013318 u32 adv = ADVERTISED_Autoneg;
Matt Carlsone256f8a2011-03-09 16:58:24 +000013319
13320 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13321 adv |= ADVERTISED_1000baseT_Half |
13322 ADVERTISED_1000baseT_Full;
13323
13324 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13325 adv |= ADVERTISED_100baseT_Half |
13326 ADVERTISED_100baseT_Full |
13327 ADVERTISED_10baseT_Half |
13328 ADVERTISED_10baseT_Full |
13329 ADVERTISED_TP;
13330 else
13331 adv |= ADVERTISED_FIBRE;
13332
13333 tp->link_config.advertising = adv;
13334 tp->link_config.speed = SPEED_INVALID;
13335 tp->link_config.duplex = DUPLEX_INVALID;
13336 tp->link_config.autoneg = AUTONEG_ENABLE;
13337 tp->link_config.active_speed = SPEED_INVALID;
13338 tp->link_config.active_duplex = DUPLEX_INVALID;
13339 tp->link_config.orig_speed = SPEED_INVALID;
13340 tp->link_config.orig_duplex = DUPLEX_INVALID;
13341 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13342}
13343
Michael Chan7d0c41e2005-04-21 17:06:20 -070013344static int __devinit tg3_phy_probe(struct tg3 *tp)
13345{
13346 u32 hw_phy_id_1, hw_phy_id_2;
13347 u32 hw_phy_id, hw_phy_id_masked;
13348 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013349
Matt Carlsone256f8a2011-03-09 16:58:24 +000013350 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013351 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013352 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13353
Joe Perches63c3a662011-04-26 08:12:10 +000013354 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013355 return tg3_phy_init(tp);
13356
Linus Torvalds1da177e2005-04-16 15:20:36 -070013357 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013358 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013359 */
13360 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013361 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013362 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013363 } else {
13364 /* Now read the physical PHY_ID from the chip and verify
13365 * that it is sane. If it doesn't look good, we fall back
13366 * to either the hard-coded table based PHY_ID and failing
13367 * that the value found in the eeprom area.
13368 */
13369 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13370 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13371
13372 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13373 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13374 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13375
Matt Carlson79eb6902010-02-17 15:17:03 +000013376 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013377 }
13378
Matt Carlson79eb6902010-02-17 15:17:03 +000013379 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013380 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013381 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013382 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013383 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013384 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013385 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013386 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013387 /* Do nothing, phy ID already set up in
13388 * tg3_get_eeprom_hw_cfg().
13389 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013390 } else {
13391 struct subsys_tbl_ent *p;
13392
13393 /* No eeprom signature? Try the hardcoded
13394 * subsys device table.
13395 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013396 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013397 if (!p)
13398 return -ENODEV;
13399
13400 tp->phy_id = p->phy_id;
13401 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013402 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013403 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013404 }
13405 }
13406
Matt Carlsona6b68da2010-12-06 08:28:52 +000013407 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013408 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13409 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13410 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013411 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13412 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13413 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013414 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13415
Matt Carlsone256f8a2011-03-09 16:58:24 +000013416 tg3_phy_init_link_config(tp);
13417
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013418 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013419 !tg3_flag(tp, ENABLE_APE) &&
13420 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsone2bf73e2011-12-08 14:40:15 +000013421 u32 bmsr, dummy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013422
13423 tg3_readphy(tp, MII_BMSR, &bmsr);
13424 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13425 (bmsr & BMSR_LSTATUS))
13426 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013427
Linus Torvalds1da177e2005-04-16 15:20:36 -070013428 err = tg3_phy_reset(tp);
13429 if (err)
13430 return err;
13431
Matt Carlson42b64a42011-05-19 12:12:49 +000013432 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013433
Matt Carlsone2bf73e2011-12-08 14:40:15 +000013434 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013435 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13436 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013437
13438 tg3_writephy(tp, MII_BMCR,
13439 BMCR_ANENABLE | BMCR_ANRESTART);
13440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013441 }
13442
13443skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013444 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013445 err = tg3_init_5401phy_dsp(tp);
13446 if (err)
13447 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013448
Linus Torvalds1da177e2005-04-16 15:20:36 -070013449 err = tg3_init_5401phy_dsp(tp);
13450 }
13451
Linus Torvalds1da177e2005-04-16 15:20:36 -070013452 return err;
13453}
13454
Matt Carlson184b8902010-04-05 10:19:25 +000013455static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013456{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013457 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013458 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013459 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013460 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013461
Matt Carlson535a4902011-07-20 10:20:56 +000013462 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013463 if (!vpd_data)
13464 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013465
Matt Carlson535a4902011-07-20 10:20:56 +000013466 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013467 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013468 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013469
13470 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13471 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13472 i += PCI_VPD_LRDT_TAG_SIZE;
13473
Matt Carlson535a4902011-07-20 10:20:56 +000013474 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013475 goto out_not_found;
13476
Matt Carlson184b8902010-04-05 10:19:25 +000013477 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13478 PCI_VPD_RO_KEYWORD_MFR_ID);
13479 if (j > 0) {
13480 len = pci_vpd_info_field_size(&vpd_data[j]);
13481
13482 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13483 if (j + len > block_end || len != 4 ||
13484 memcmp(&vpd_data[j], "1028", 4))
13485 goto partno;
13486
13487 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13488 PCI_VPD_RO_KEYWORD_VENDOR0);
13489 if (j < 0)
13490 goto partno;
13491
13492 len = pci_vpd_info_field_size(&vpd_data[j]);
13493
13494 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13495 if (j + len > block_end)
13496 goto partno;
13497
13498 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013499 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013500 }
13501
13502partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013503 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13504 PCI_VPD_RO_KEYWORD_PARTNO);
13505 if (i < 0)
13506 goto out_not_found;
13507
13508 len = pci_vpd_info_field_size(&vpd_data[i]);
13509
13510 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13511 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013512 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013513 goto out_not_found;
13514
13515 memcpy(tp->board_part_number, &vpd_data[i], len);
13516
Linus Torvalds1da177e2005-04-16 15:20:36 -070013517out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013518 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013519 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013520 return;
13521
13522out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013523 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13524 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13525 strcpy(tp->board_part_number, "BCM5717");
13526 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13527 strcpy(tp->board_part_number, "BCM5718");
13528 else
13529 goto nomatch;
13530 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13531 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13532 strcpy(tp->board_part_number, "BCM57780");
13533 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13534 strcpy(tp->board_part_number, "BCM57760");
13535 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13536 strcpy(tp->board_part_number, "BCM57790");
13537 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13538 strcpy(tp->board_part_number, "BCM57788");
13539 else
13540 goto nomatch;
13541 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13542 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13543 strcpy(tp->board_part_number, "BCM57761");
13544 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13545 strcpy(tp->board_part_number, "BCM57765");
13546 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13547 strcpy(tp->board_part_number, "BCM57781");
13548 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13549 strcpy(tp->board_part_number, "BCM57785");
13550 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13551 strcpy(tp->board_part_number, "BCM57791");
13552 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13553 strcpy(tp->board_part_number, "BCM57795");
13554 else
13555 goto nomatch;
Matt Carlson55086ad2011-12-14 11:09:59 +000013556 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13557 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13558 strcpy(tp->board_part_number, "BCM57762");
13559 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13560 strcpy(tp->board_part_number, "BCM57766");
13561 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13562 strcpy(tp->board_part_number, "BCM57782");
13563 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13564 strcpy(tp->board_part_number, "BCM57786");
13565 else
13566 goto nomatch;
Matt Carlson37a949c2010-09-30 10:34:33 +000013567 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013568 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013569 } else {
13570nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013571 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013573}
13574
Matt Carlson9c8a6202007-10-21 16:16:08 -070013575static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13576{
13577 u32 val;
13578
Matt Carlsone4f34112009-02-25 14:25:00 +000013579 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013580 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013581 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013582 val != 0)
13583 return 0;
13584
13585 return 1;
13586}
13587
Matt Carlsonacd9c112009-02-25 14:26:33 +000013588static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13589{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013590 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013591 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013592 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013593
13594 if (tg3_nvram_read(tp, 0xc, &offset) ||
13595 tg3_nvram_read(tp, 0x4, &start))
13596 return;
13597
13598 offset = tg3_nvram_logical_addr(tp, offset);
13599
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013600 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013601 return;
13602
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013603 if ((val & 0xfc000000) == 0x0c000000) {
13604 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013605 return;
13606
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013607 if (val == 0)
13608 newver = true;
13609 }
13610
Matt Carlson75f99362010-04-05 10:19:24 +000013611 dst_off = strlen(tp->fw_ver);
13612
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013613 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013614 if (TG3_VER_SIZE - dst_off < 16 ||
13615 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013616 return;
13617
13618 offset = offset + ver_offset - start;
13619 for (i = 0; i < 16; i += 4) {
13620 __be32 v;
13621 if (tg3_nvram_read_be32(tp, offset + i, &v))
13622 return;
13623
Matt Carlson75f99362010-04-05 10:19:24 +000013624 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013625 }
13626 } else {
13627 u32 major, minor;
13628
13629 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13630 return;
13631
13632 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13633 TG3_NVM_BCVER_MAJSFT;
13634 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013635 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13636 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013637 }
13638}
13639
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013640static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13641{
13642 u32 val, major, minor;
13643
13644 /* Use native endian representation */
13645 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13646 return;
13647
13648 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13649 TG3_NVM_HWSB_CFG1_MAJSFT;
13650 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13651 TG3_NVM_HWSB_CFG1_MINSFT;
13652
13653 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13654}
13655
Matt Carlsondfe00d72008-11-21 17:19:41 -080013656static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13657{
13658 u32 offset, major, minor, build;
13659
Matt Carlson75f99362010-04-05 10:19:24 +000013660 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013661
13662 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13663 return;
13664
13665 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13666 case TG3_EEPROM_SB_REVISION_0:
13667 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13668 break;
13669 case TG3_EEPROM_SB_REVISION_2:
13670 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13671 break;
13672 case TG3_EEPROM_SB_REVISION_3:
13673 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13674 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013675 case TG3_EEPROM_SB_REVISION_4:
13676 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13677 break;
13678 case TG3_EEPROM_SB_REVISION_5:
13679 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13680 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013681 case TG3_EEPROM_SB_REVISION_6:
13682 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13683 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013684 default:
13685 return;
13686 }
13687
Matt Carlsone4f34112009-02-25 14:25:00 +000013688 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013689 return;
13690
13691 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13692 TG3_EEPROM_SB_EDH_BLD_SHFT;
13693 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13694 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13695 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13696
13697 if (minor > 99 || build > 26)
13698 return;
13699
Matt Carlson75f99362010-04-05 10:19:24 +000013700 offset = strlen(tp->fw_ver);
13701 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13702 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013703
13704 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013705 offset = strlen(tp->fw_ver);
13706 if (offset < TG3_VER_SIZE - 1)
13707 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013708 }
13709}
13710
Matt Carlsonacd9c112009-02-25 14:26:33 +000013711static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013712{
13713 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013714 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013715
13716 for (offset = TG3_NVM_DIR_START;
13717 offset < TG3_NVM_DIR_END;
13718 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013719 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013720 return;
13721
13722 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13723 break;
13724 }
13725
13726 if (offset == TG3_NVM_DIR_END)
13727 return;
13728
Joe Perches63c3a662011-04-26 08:12:10 +000013729 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013730 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013731 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013732 return;
13733
Matt Carlsone4f34112009-02-25 14:25:00 +000013734 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013735 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013736 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013737 return;
13738
13739 offset += val - start;
13740
Matt Carlsonacd9c112009-02-25 14:26:33 +000013741 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013742
Matt Carlsonacd9c112009-02-25 14:26:33 +000013743 tp->fw_ver[vlen++] = ',';
13744 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013745
13746 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013747 __be32 v;
13748 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013749 return;
13750
Al Virob9fc7dc2007-12-17 22:59:57 -080013751 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013752
Matt Carlsonacd9c112009-02-25 14:26:33 +000013753 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13754 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013755 break;
13756 }
13757
Matt Carlsonacd9c112009-02-25 14:26:33 +000013758 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13759 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013760 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013761}
13762
Matt Carlson7fd76442009-02-25 14:27:20 +000013763static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13764{
13765 int vlen;
13766 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013767 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013768
Joe Perches63c3a662011-04-26 08:12:10 +000013769 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013770 return;
13771
13772 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13773 if (apedata != APE_SEG_SIG_MAGIC)
13774 return;
13775
13776 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13777 if (!(apedata & APE_FW_STATUS_READY))
13778 return;
13779
13780 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13781
Matt Carlsondc6d0742010-09-15 08:59:55 +000013782 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013783 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013784 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013785 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013786 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013787 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013788
Matt Carlson7fd76442009-02-25 14:27:20 +000013789 vlen = strlen(tp->fw_ver);
13790
Matt Carlsonecc79642010-08-02 11:26:01 +000013791 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13792 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013793 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13794 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13795 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13796 (apedata & APE_FW_VERSION_BLDMSK));
13797}
13798
Matt Carlsonacd9c112009-02-25 14:26:33 +000013799static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13800{
13801 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013802 bool vpd_vers = false;
13803
13804 if (tp->fw_ver[0] != 0)
13805 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013806
Joe Perches63c3a662011-04-26 08:12:10 +000013807 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013808 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013809 return;
13810 }
13811
Matt Carlsonacd9c112009-02-25 14:26:33 +000013812 if (tg3_nvram_read(tp, 0, &val))
13813 return;
13814
13815 if (val == TG3_EEPROM_MAGIC)
13816 tg3_read_bc_ver(tp);
13817 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13818 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013819 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13820 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013821 else
13822 return;
13823
Matt Carlsonc9cab242011-07-13 09:27:27 +000013824 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013825 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013826
Matt Carlsonc9cab242011-07-13 09:27:27 +000013827 if (tg3_flag(tp, ENABLE_APE)) {
13828 if (tg3_flag(tp, ENABLE_ASF))
13829 tg3_read_dash_ver(tp);
13830 } else if (tg3_flag(tp, ENABLE_ASF)) {
13831 tg3_read_mgmtfw_ver(tp);
13832 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013833
Matt Carlson75f99362010-04-05 10:19:24 +000013834done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013835 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013836}
13837
Michael Chan7544b092007-05-05 13:08:32 -070013838static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13839
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013840static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13841{
Joe Perches63c3a662011-04-26 08:12:10 +000013842 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013843 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013844 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013845 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013846 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013847 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013848}
13849
Matt Carlson41434702011-03-09 16:58:22 +000013850static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013851 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13852 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13853 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13854 { },
13855};
13856
Linus Torvalds1da177e2005-04-16 15:20:36 -070013857static int __devinit tg3_get_invariants(struct tg3 *tp)
13858{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013859 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013860 u32 pci_state_reg, grc_misc_cfg;
13861 u32 val;
13862 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013863 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013864
Linus Torvalds1da177e2005-04-16 15:20:36 -070013865 /* Force memory write invalidate off. If we leave it on,
13866 * then on 5700_BX chips we have to enable a workaround.
13867 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13868 * to match the cacheline size. The Broadcom driver have this
13869 * workaround but turns MWI off all the times so never uses
13870 * it. This seems to suggest that the workaround is insufficient.
13871 */
13872 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13873 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13874 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13875
Matt Carlson16821282011-07-13 09:27:28 +000013876 /* Important! -- Make sure register accesses are byteswapped
13877 * correctly. Also, for those chips that require it, make
13878 * sure that indirect register accesses are enabled before
13879 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013880 */
13881 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13882 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013883 tp->misc_host_ctrl |= (misc_ctrl_reg &
13884 MISC_HOST_CTRL_CHIPREV);
13885 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13886 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013887
13888 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13889 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13891 u32 prod_id_asic_rev;
13892
Matt Carlson5001e2f2009-11-13 13:03:51 +000013893 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13894 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013895 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13896 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013897 pci_read_config_dword(tp->pdev,
13898 TG3PCI_GEN2_PRODID_ASICREV,
13899 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013900 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13901 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13902 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13903 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13904 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000013905 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13906 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13907 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13908 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13909 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
Matt Carlsonb703df62009-12-03 08:36:21 +000013910 pci_read_config_dword(tp->pdev,
13911 TG3PCI_GEN15_PRODID_ASICREV,
13912 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013913 else
13914 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13915 &prod_id_asic_rev);
13916
Matt Carlson321d32a2008-11-21 17:22:19 -080013917 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013918 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013919
Michael Chanff645be2005-04-21 17:09:53 -070013920 /* Wrong chip ID in 5752 A0. This code can be removed later
13921 * as A0 is not in production.
13922 */
13923 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13924 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13925
Michael Chan68929142005-08-09 20:17:14 -070013926 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13927 * we need to disable memory and use config. cycles
13928 * only to access all registers. The 5702/03 chips
13929 * can mistakenly decode the special cycles from the
13930 * ICH chipsets as memory write cycles, causing corruption
13931 * of register and memory space. Only certain ICH bridges
13932 * will drive special cycles with non-zero data during the
13933 * address phase which can fall within the 5703's address
13934 * range. This is not an ICH bug as the PCI spec allows
13935 * non-zero address during special cycles. However, only
13936 * these ICH bridges are known to drive non-zero addresses
13937 * during special cycles.
13938 *
13939 * Since special cycles do not cross PCI bridges, we only
13940 * enable this workaround if the 5703 is on the secondary
13941 * bus of these ICH bridges.
13942 */
13943 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13944 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13945 static struct tg3_dev_id {
13946 u32 vendor;
13947 u32 device;
13948 u32 rev;
13949 } ich_chipsets[] = {
13950 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13951 PCI_ANY_ID },
13952 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13953 PCI_ANY_ID },
13954 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13955 0xa },
13956 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13957 PCI_ANY_ID },
13958 { },
13959 };
13960 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13961 struct pci_dev *bridge = NULL;
13962
13963 while (pci_id->vendor != 0) {
13964 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13965 bridge);
13966 if (!bridge) {
13967 pci_id++;
13968 continue;
13969 }
13970 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013971 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013972 continue;
13973 }
13974 if (bridge->subordinate &&
13975 (bridge->subordinate->number ==
13976 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013977 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013978 pci_dev_put(bridge);
13979 break;
13980 }
13981 }
13982 }
13983
Matt Carlson6ff6f812011-05-19 12:12:54 +000013984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013985 static struct tg3_dev_id {
13986 u32 vendor;
13987 u32 device;
13988 } bridge_chipsets[] = {
13989 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13990 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13991 { },
13992 };
13993 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13994 struct pci_dev *bridge = NULL;
13995
13996 while (pci_id->vendor != 0) {
13997 bridge = pci_get_device(pci_id->vendor,
13998 pci_id->device,
13999 bridge);
14000 if (!bridge) {
14001 pci_id++;
14002 continue;
14003 }
14004 if (bridge->subordinate &&
14005 (bridge->subordinate->number <=
14006 tp->pdev->bus->number) &&
14007 (bridge->subordinate->subordinate >=
14008 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014009 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070014010 pci_dev_put(bridge);
14011 break;
14012 }
14013 }
14014 }
14015
Michael Chan4a29cc22006-03-19 13:21:12 -080014016 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14017 * DMA addresses > 40-bit. This bridge may have other additional
14018 * 57xx devices behind it in some 4-port NIC designs for example.
14019 * Any tg3 device found behind the bridge will also need the 40-bit
14020 * DMA workaround.
14021 */
Michael Chana4e2b342005-10-26 15:46:52 -070014022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14023 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000014024 tg3_flag_set(tp, 5780_CLASS);
14025 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070014026 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000014027 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080014028 struct pci_dev *bridge = NULL;
14029
14030 do {
14031 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14032 PCI_DEVICE_ID_SERVERWORKS_EPB,
14033 bridge);
14034 if (bridge && bridge->subordinate &&
14035 (bridge->subordinate->number <=
14036 tp->pdev->bus->number) &&
14037 (bridge->subordinate->subordinate >=
14038 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014039 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080014040 pci_dev_put(bridge);
14041 break;
14042 }
14043 } while (bridge);
14044 }
Michael Chan4cf78e42005-07-25 12:29:19 -070014045
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000014047 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070014048 tp->pdev_peer = tg3_find_peer(tp);
14049
Matt Carlsonc885e822010-08-02 11:25:57 +000014050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000014051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14052 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000014053 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000014054
14055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14057 tg3_flag_set(tp, 57765_CLASS);
14058
14059 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000014060 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000014061
Matt Carlson321d32a2008-11-21 17:22:19 -080014062 /* Intentionally exclude ASIC_REV_5906 */
14063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080014064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014065 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014067 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014068 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014069 tg3_flag(tp, 57765_PLUS))
14070 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080014071
14072 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070014074 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014075 tg3_flag(tp, 5755_PLUS) ||
14076 tg3_flag(tp, 5780_CLASS))
14077 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070014078
Matt Carlson6ff6f812011-05-19 12:12:54 +000014079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014080 tg3_flag(tp, 5750_PLUS))
14081 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070014082
Matt Carlson507399f2009-11-13 13:03:37 +000014083 /* Determine TSO capabilities */
Matt Carlsona0512942011-07-27 14:20:54 +000014084 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000014085 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000014086 else if (tg3_flag(tp, 57765_PLUS))
14087 tg3_flag_set(tp, HW_TSO_3);
14088 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000014089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000014090 tg3_flag_set(tp, HW_TSO_2);
14091 else if (tg3_flag(tp, 5750_PLUS)) {
14092 tg3_flag_set(tp, HW_TSO_1);
14093 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014094 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14095 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000014096 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014097 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14098 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14099 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000014100 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14102 tp->fw_needed = FIRMWARE_TG3TSO5;
14103 else
14104 tp->fw_needed = FIRMWARE_TG3TSO;
14105 }
14106
Matt Carlsondabc5c62011-05-19 12:12:52 +000014107 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014108 if (tg3_flag(tp, HW_TSO_1) ||
14109 tg3_flag(tp, HW_TSO_2) ||
14110 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014111 tp->fw_needed) {
14112 /* For firmware TSO, assume ASF is disabled.
14113 * We'll disable TSO later if we discover ASF
14114 * is enabled in tg3_get_eeprom_hw_cfg().
14115 */
Matt Carlsondabc5c62011-05-19 12:12:52 +000014116 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014117 } else {
Matt Carlsondabc5c62011-05-19 12:12:52 +000014118 tg3_flag_clear(tp, TSO_CAPABLE);
14119 tg3_flag_clear(tp, TSO_BUG);
14120 tp->fw_needed = NULL;
14121 }
14122
14123 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14124 tp->fw_needed = FIRMWARE_TG3;
14125
Matt Carlson507399f2009-11-13 13:03:37 +000014126 tp->irq_max = 1;
14127
Joe Perches63c3a662011-04-26 08:12:10 +000014128 if (tg3_flag(tp, 5750_PLUS)) {
14129 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014130 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14131 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14132 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14133 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14134 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000014135 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014136
Joe Perches63c3a662011-04-26 08:12:10 +000014137 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070014138 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014139 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070014140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014141
Joe Perches63c3a662011-04-26 08:12:10 +000014142 if (tg3_flag(tp, 57765_PLUS)) {
14143 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000014144 tp->irq_max = TG3_IRQ_MAX_VECS;
Matt Carlson90415472011-12-16 13:33:23 +000014145 tg3_rss_init_dflt_indir_tbl(tp);
Matt Carlson507399f2009-11-13 13:03:37 +000014146 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014147 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000014148
Matt Carlson2ffcc982011-05-19 12:12:44 +000014149 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000014150 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014151
Matt Carlsone31aa982011-07-27 14:20:53 +000014152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona4cb4282011-12-14 11:09:58 +000014153 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
Matt Carlson55086ad2011-12-14 11:09:59 +000014154 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14155 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
Matt Carlsone31aa982011-07-27 14:20:53 +000014156
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +000014157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14159 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000014160 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000014161
Joe Perches63c3a662011-04-26 08:12:10 +000014162 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlsona0512942011-07-27 14:20:54 +000014163 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000014164 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000014165
Joe Perches63c3a662011-04-26 08:12:10 +000014166 if (!tg3_flag(tp, 5705_PLUS) ||
14167 tg3_flag(tp, 5780_CLASS) ||
14168 tg3_flag(tp, USE_JUMBO_BDFLAG))
14169 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070014170
Matt Carlson52f44902008-11-21 17:17:04 -080014171 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14172 &pci_state_reg);
14173
Jon Mason708ebb3a2011-06-27 12:56:50 +000014174 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014175 u16 lnkctl;
14176
Joe Perches63c3a662011-04-26 08:12:10 +000014177 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014178
Matt Carlson2c55a3d2011-11-28 09:41:04 +000014179 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14180 int readrq = pcie_get_readrq(tp->pdev);
14181 if (readrq > 2048)
14182 pcie_set_readrq(tp->pdev, 2048);
14183 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014184
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014185 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000014186 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014187 &lnkctl);
14188 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000014189 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14190 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014191 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000014192 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000014193 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000014196 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14197 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000014198 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000014199 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000014200 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080014201 }
Matt Carlson52f44902008-11-21 17:17:04 -080014202 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000014203 /* BCM5785 devices are effectively PCIe devices, and should
14204 * follow PCIe codepaths, but do not have a PCIe capabilities
14205 * section.
Matt Carlson93a700a2011-08-31 11:44:54 +000014206 */
Joe Perches63c3a662011-04-26 08:12:10 +000014207 tg3_flag_set(tp, PCI_EXPRESS);
14208 } else if (!tg3_flag(tp, 5705_PLUS) ||
14209 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080014210 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14211 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000014212 dev_err(&tp->pdev->dev,
14213 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080014214 return -EIO;
14215 }
14216
14217 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000014218 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080014219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014220
Michael Chan399de502005-10-03 14:02:39 -070014221 /* If we have an AMD 762 or VIA K8T800 chipset, write
14222 * reordering to the mailbox registers done by the host
14223 * controller can cause major troubles. We read back from
14224 * every mailbox register write to force the writes to be
14225 * posted to the chip in order.
14226 */
Matt Carlson41434702011-03-09 16:58:22 +000014227 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000014228 !tg3_flag(tp, PCI_EXPRESS))
14229 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070014230
Matt Carlson69fc4052008-12-21 20:19:57 -080014231 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14232 &tp->pci_cacheline_sz);
14233 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14234 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014235 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14236 tp->pci_lat_timer < 64) {
14237 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080014238 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14239 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014240 }
14241
Matt Carlson16821282011-07-13 09:27:28 +000014242 /* Important! -- It is critical that the PCI-X hw workaround
14243 * situation is decided before the first MMIO register access.
14244 */
Matt Carlson52f44902008-11-21 17:17:04 -080014245 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14246 /* 5700 BX chips need to have their TX producer index
14247 * mailboxes written twice to workaround a bug.
14248 */
Joe Perches63c3a662011-04-26 08:12:10 +000014249 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070014250
Matt Carlson52f44902008-11-21 17:17:04 -080014251 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014252 *
14253 * The workaround is to use indirect register accesses
14254 * for all chip writes not to mailbox registers.
14255 */
Joe Perches63c3a662011-04-26 08:12:10 +000014256 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014257 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014258
Joe Perches63c3a662011-04-26 08:12:10 +000014259 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014260
14261 /* The chip can have it's power management PCI config
14262 * space registers clobbered due to this bug.
14263 * So explicitly force the chip into D0 here.
14264 */
Matt Carlson9974a352007-10-07 23:27:28 -070014265 pci_read_config_dword(tp->pdev,
14266 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014267 &pm_reg);
14268 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14269 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070014270 pci_write_config_dword(tp->pdev,
14271 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014272 pm_reg);
14273
14274 /* Also, force SERR#/PERR# in PCI command. */
14275 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14276 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14277 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14278 }
14279 }
14280
Linus Torvalds1da177e2005-04-16 15:20:36 -070014281 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014282 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014283 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014284 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014285
14286 /* Chip-specific fixup from Broadcom driver */
14287 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14288 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14289 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14290 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14291 }
14292
Michael Chan1ee582d2005-08-09 20:16:46 -070014293 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014294 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014295 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014296 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014297 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014298 tp->write32_tx_mbox = tg3_write32;
14299 tp->write32_rx_mbox = tg3_write32;
14300
14301 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014302 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014303 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014304 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014305 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014306 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14307 /*
14308 * Back to back register writes can cause problems on these
14309 * chips, the workaround is to read back all reg writes
14310 * except those to mailbox regs.
14311 *
14312 * See tg3_write_indirect_reg32().
14313 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014314 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014315 }
14316
Joe Perches63c3a662011-04-26 08:12:10 +000014317 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014318 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014319 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014320 tp->write32_rx_mbox = tg3_write_flush_reg32;
14321 }
Michael Chan20094932005-08-09 20:16:32 -070014322
Joe Perches63c3a662011-04-26 08:12:10 +000014323 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014324 tp->read32 = tg3_read_indirect_reg32;
14325 tp->write32 = tg3_write_indirect_reg32;
14326 tp->read32_mbox = tg3_read_indirect_mbox;
14327 tp->write32_mbox = tg3_write_indirect_mbox;
14328 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14329 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14330
14331 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014332 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014333
14334 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14335 pci_cmd &= ~PCI_COMMAND_MEMORY;
14336 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14337 }
Michael Chanb5d37722006-09-27 16:06:21 -070014338 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14339 tp->read32_mbox = tg3_read32_mbox_5906;
14340 tp->write32_mbox = tg3_write32_mbox_5906;
14341 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14342 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14343 }
Michael Chan68929142005-08-09 20:17:14 -070014344
Michael Chanbbadf502006-04-06 21:46:34 -070014345 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014346 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014347 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014349 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014350
Matt Carlson16821282011-07-13 09:27:28 +000014351 /* The memory arbiter has to be enabled in order for SRAM accesses
14352 * to succeed. Normally on powerup the tg3 chip firmware will make
14353 * sure it is enabled, but other entities such as system netboot
14354 * code might disable it.
14355 */
14356 val = tr32(MEMARB_MODE);
14357 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14358
Matt Carlson9dc5e342011-11-04 09:15:02 +000014359 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14361 tg3_flag(tp, 5780_CLASS)) {
14362 if (tg3_flag(tp, PCIX_MODE)) {
14363 pci_read_config_dword(tp->pdev,
14364 tp->pcix_cap + PCI_X_STATUS,
14365 &val);
14366 tp->pci_fn = val & 0x7;
14367 }
14368 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14369 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14370 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14371 NIC_SRAM_CPMUSTAT_SIG) {
14372 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14373 tp->pci_fn = tp->pci_fn ? 1 : 0;
14374 }
14375 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14377 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14378 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14379 NIC_SRAM_CPMUSTAT_SIG) {
14380 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14381 TG3_CPMU_STATUS_FSHFT_5719;
14382 }
Matt Carlson69f11c92011-07-13 09:27:30 +000014383 }
14384
Michael Chan7d0c41e2005-04-21 17:06:20 -070014385 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014386 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014387 * determined before calling tg3_set_power_state() so that
14388 * we know whether or not to switch out of Vaux power.
14389 * When the flag is set, it means that GPIO1 is used for eeprom
14390 * write protect and also implies that it is a LOM where GPIOs
14391 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014392 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014393 tg3_get_eeprom_hw_cfg(tp);
14394
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014395 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14396 tg3_flag_clear(tp, TSO_CAPABLE);
14397 tg3_flag_clear(tp, TSO_BUG);
14398 tp->fw_needed = NULL;
14399 }
14400
Joe Perches63c3a662011-04-26 08:12:10 +000014401 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014402 /* Allow reads and writes to the
14403 * APE register and memory space.
14404 */
14405 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014406 PCISTATE_ALLOW_APE_SHMEM_WR |
14407 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014408 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14409 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014410
14411 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014412 }
14413
Matt Carlson9936bcf2007-10-10 18:03:07 -070014414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014415 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014416 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014417 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014418 tg3_flag(tp, 57765_PLUS))
14419 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014420
Matt Carlson16821282011-07-13 09:27:28 +000014421 /* Set up tp->grc_local_ctrl before calling
14422 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14423 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014424 * It is also used as eeprom write protect on LOMs.
14425 */
14426 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014428 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014429 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14430 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014431 /* Unused GPIO3 must be driven as output on 5752 because there
14432 * are no pull-up resistors on unused GPIO pins.
14433 */
14434 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14435 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014436
Matt Carlson321d32a2008-11-21 17:22:19 -080014437 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014439 tg3_flag(tp, 57765_CLASS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080014440 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14441
Matt Carlson8d519ab2009-04-20 06:58:01 +000014442 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14443 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014444 /* Turn off the debug UART. */
14445 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014446 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014447 /* Keep VMain power. */
14448 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14449 GRC_LCLCTRL_GPIO_OUTPUT0;
14450 }
14451
Matt Carlson16821282011-07-13 09:27:28 +000014452 /* Switch out of Vaux if it is a NIC */
14453 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014454
Linus Torvalds1da177e2005-04-16 15:20:36 -070014455 /* Derive initial jumbo mode from MTU assigned in
14456 * ether_setup() via the alloc_etherdev() call
14457 */
Joe Perches63c3a662011-04-26 08:12:10 +000014458 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14459 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014460
14461 /* Determine WakeOnLan speed to use. */
14462 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14463 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14464 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14465 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014466 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014467 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014468 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014469 }
14470
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014472 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014473
Linus Torvalds1da177e2005-04-16 15:20:36 -070014474 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14476 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014477 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014478 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014479 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14480 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14481 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014482
14483 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14484 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014485 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014486 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014487 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014488
Joe Perches63c3a662011-04-26 08:12:10 +000014489 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014490 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014491 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014492 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014493 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014494 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014495 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014498 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14499 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014500 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014501 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014502 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014503 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014504 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014506
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14508 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14509 tp->phy_otp = tg3_read_otp_phycfg(tp);
14510 if (tp->phy_otp == 0)
14511 tp->phy_otp = TG3_OTP_DEFAULT;
14512 }
14513
Joe Perches63c3a662011-04-26 08:12:10 +000014514 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014515 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14516 else
14517 tp->mi_mode = MAC_MI_MODE_BASE;
14518
Linus Torvalds1da177e2005-04-16 15:20:36 -070014519 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014520 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14521 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14522 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14523
Matt Carlson4d958472011-04-20 07:57:35 +000014524 /* Set these bits to enable statistics workaround. */
14525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14526 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14527 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14528 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14529 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14530 }
14531
Matt Carlson321d32a2008-11-21 17:22:19 -080014532 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14533 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014534 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014535
Matt Carlson158d7ab2008-05-29 01:37:54 -070014536 err = tg3_mdio_init(tp);
14537 if (err)
14538 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014539
14540 /* Initialize data/descriptor byte/word swapping. */
14541 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014542 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14543 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14544 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14545 GRC_MODE_B2HRX_ENABLE |
14546 GRC_MODE_HTX2B_ENABLE |
14547 GRC_MODE_HOST_STACKUP);
14548 else
14549 val &= GRC_MODE_HOST_STACKUP;
14550
Linus Torvalds1da177e2005-04-16 15:20:36 -070014551 tw32(GRC_MODE, val | tp->grc_mode);
14552
14553 tg3_switch_clocks(tp);
14554
14555 /* Clear this out for sanity. */
14556 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14557
14558 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14559 &pci_state_reg);
14560 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014561 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014562 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14563
14564 if (chiprevid == CHIPREV_ID_5701_A0 ||
14565 chiprevid == CHIPREV_ID_5701_B0 ||
14566 chiprevid == CHIPREV_ID_5701_B2 ||
14567 chiprevid == CHIPREV_ID_5701_B5) {
14568 void __iomem *sram_base;
14569
14570 /* Write some dummy words into the SRAM status block
14571 * area, see if it reads back correctly. If the return
14572 * value is bad, force enable the PCIX workaround.
14573 */
14574 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14575
14576 writel(0x00000000, sram_base);
14577 writel(0x00000000, sram_base + 4);
14578 writel(0xffffffff, sram_base + 4);
14579 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014580 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014581 }
14582 }
14583
14584 udelay(50);
14585 tg3_nvram_init(tp);
14586
14587 grc_misc_cfg = tr32(GRC_MISC_CFG);
14588 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14589
Linus Torvalds1da177e2005-04-16 15:20:36 -070014590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14591 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14592 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014593 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014594
Joe Perches63c3a662011-04-26 08:12:10 +000014595 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014596 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014597 tg3_flag_set(tp, TAGGED_STATUS);
14598 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014599 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14600 HOSTCC_MODE_CLRTICK_TXBD);
14601
14602 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14603 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14604 tp->misc_host_ctrl);
14605 }
14606
Matt Carlson3bda1252008-08-15 14:08:22 -070014607 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014608 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014609 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014610 else
Matt Carlson6e01b202011-08-19 13:58:20 +000014611 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070014612
Linus Torvalds1da177e2005-04-16 15:20:36 -070014613 /* these are limited to 10/100 only */
14614 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14615 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14616 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14617 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14618 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14619 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14620 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14621 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14622 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014623 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14624 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014626 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14627 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014628 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14629 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014630
14631 err = tg3_phy_probe(tp);
14632 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014633 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014634 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014635 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014636 }
14637
Matt Carlson184b8902010-04-05 10:19:25 +000014638 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014639 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014640
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014641 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14642 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014643 } else {
14644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014645 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014646 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014647 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014648 }
14649
14650 /* 5700 {AX,BX} chips have a broken status block link
14651 * change bit implementation, so we must use the
14652 * status register in those cases.
14653 */
14654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014655 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014656 else
Joe Perches63c3a662011-04-26 08:12:10 +000014657 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014658
14659 /* The led_ctrl is set during tg3_phy_probe, here we might
14660 * have to force the link status polling mechanism based
14661 * upon subsystem IDs.
14662 */
14663 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014665 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14666 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014667 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014668 }
14669
14670 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014671 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014672 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014673 else
Joe Perches63c3a662011-04-26 08:12:10 +000014674 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014675
Eric Dumazet9205fd92011-11-18 06:47:01 +000014676 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014677 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014679 tg3_flag(tp, PCIX_MODE)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000014680 tp->rx_offset = NET_SKB_PAD;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014681#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014682 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014683#endif
14684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014685
Matt Carlson2c49a442010-09-30 10:34:35 +000014686 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14687 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014688 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14689
Matt Carlson2c49a442010-09-30 10:34:35 +000014690 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014691
14692 /* Increment the rx prod index on the rx std ring by at most
14693 * 8 for these chips to workaround hw errata.
14694 */
14695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14697 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14698 tp->rx_std_max_post = 8;
14699
Joe Perches63c3a662011-04-26 08:12:10 +000014700 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014701 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14702 PCIE_PWR_MGMT_L1_THRESH_MSK;
14703
Linus Torvalds1da177e2005-04-16 15:20:36 -070014704 return err;
14705}
14706
David S. Miller49b6e95f2007-03-29 01:38:42 -070014707#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014708static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14709{
14710 struct net_device *dev = tp->dev;
14711 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014712 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014713 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014714 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014715
David S. Miller49b6e95f2007-03-29 01:38:42 -070014716 addr = of_get_property(dp, "local-mac-address", &len);
14717 if (addr && len == 6) {
14718 memcpy(dev->dev_addr, addr, 6);
14719 memcpy(dev->perm_addr, dev->dev_addr, 6);
14720 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014721 }
14722 return -ENODEV;
14723}
14724
14725static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14726{
14727 struct net_device *dev = tp->dev;
14728
14729 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014730 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014731 return 0;
14732}
14733#endif
14734
14735static int __devinit tg3_get_device_address(struct tg3 *tp)
14736{
14737 struct net_device *dev = tp->dev;
14738 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014739 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014740
David S. Miller49b6e95f2007-03-29 01:38:42 -070014741#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014742 if (!tg3_get_macaddr_sparc(tp))
14743 return 0;
14744#endif
14745
14746 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014747 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014748 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014749 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14750 mac_offset = 0xcc;
14751 if (tg3_nvram_lock(tp))
14752 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14753 else
14754 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014755 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014756 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014757 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014758 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014759 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014760 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014761 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014762
14763 /* First try to get it from MAC address mailbox. */
14764 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14765 if ((hi >> 16) == 0x484b) {
14766 dev->dev_addr[0] = (hi >> 8) & 0xff;
14767 dev->dev_addr[1] = (hi >> 0) & 0xff;
14768
14769 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14770 dev->dev_addr[2] = (lo >> 24) & 0xff;
14771 dev->dev_addr[3] = (lo >> 16) & 0xff;
14772 dev->dev_addr[4] = (lo >> 8) & 0xff;
14773 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014774
Michael Chan008652b2006-03-27 23:14:53 -080014775 /* Some old bootcode may report a 0 MAC address in SRAM */
14776 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14777 }
14778 if (!addr_ok) {
14779 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014780 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014781 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014782 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014783 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14784 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014785 }
14786 /* Finally just fetch it out of the MAC control regs. */
14787 else {
14788 hi = tr32(MAC_ADDR_0_HIGH);
14789 lo = tr32(MAC_ADDR_0_LOW);
14790
14791 dev->dev_addr[5] = lo & 0xff;
14792 dev->dev_addr[4] = (lo >> 8) & 0xff;
14793 dev->dev_addr[3] = (lo >> 16) & 0xff;
14794 dev->dev_addr[2] = (lo >> 24) & 0xff;
14795 dev->dev_addr[1] = hi & 0xff;
14796 dev->dev_addr[0] = (hi >> 8) & 0xff;
14797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014798 }
14799
14800 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014801#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014802 if (!tg3_get_default_macaddr_sparc(tp))
14803 return 0;
14804#endif
14805 return -EINVAL;
14806 }
John W. Linville2ff43692005-09-12 14:44:20 -070014807 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014808 return 0;
14809}
14810
David S. Miller59e6b432005-05-18 22:50:10 -070014811#define BOUNDARY_SINGLE_CACHELINE 1
14812#define BOUNDARY_MULTI_CACHELINE 2
14813
14814static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14815{
14816 int cacheline_size;
14817 u8 byte;
14818 int goal;
14819
14820 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14821 if (byte == 0)
14822 cacheline_size = 1024;
14823 else
14824 cacheline_size = (int) byte * 4;
14825
14826 /* On 5703 and later chips, the boundary bits have no
14827 * effect.
14828 */
14829 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14830 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014831 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014832 goto out;
14833
14834#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14835 goal = BOUNDARY_MULTI_CACHELINE;
14836#else
14837#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14838 goal = BOUNDARY_SINGLE_CACHELINE;
14839#else
14840 goal = 0;
14841#endif
14842#endif
14843
Joe Perches63c3a662011-04-26 08:12:10 +000014844 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014845 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14846 goto out;
14847 }
14848
David S. Miller59e6b432005-05-18 22:50:10 -070014849 if (!goal)
14850 goto out;
14851
14852 /* PCI controllers on most RISC systems tend to disconnect
14853 * when a device tries to burst across a cache-line boundary.
14854 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14855 *
14856 * Unfortunately, for PCI-E there are only limited
14857 * write-side controls for this, and thus for reads
14858 * we will still get the disconnects. We'll also waste
14859 * these PCI cycles for both read and write for chips
14860 * other than 5700 and 5701 which do not implement the
14861 * boundary bits.
14862 */
Joe Perches63c3a662011-04-26 08:12:10 +000014863 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014864 switch (cacheline_size) {
14865 case 16:
14866 case 32:
14867 case 64:
14868 case 128:
14869 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14870 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14871 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14872 } else {
14873 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14874 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14875 }
14876 break;
14877
14878 case 256:
14879 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14880 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14881 break;
14882
14883 default:
14884 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14885 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14886 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014887 }
Joe Perches63c3a662011-04-26 08:12:10 +000014888 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014889 switch (cacheline_size) {
14890 case 16:
14891 case 32:
14892 case 64:
14893 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14894 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14895 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14896 break;
14897 }
14898 /* fallthrough */
14899 case 128:
14900 default:
14901 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14902 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14903 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014904 }
David S. Miller59e6b432005-05-18 22:50:10 -070014905 } else {
14906 switch (cacheline_size) {
14907 case 16:
14908 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14909 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14910 DMA_RWCTRL_WRITE_BNDRY_16);
14911 break;
14912 }
14913 /* fallthrough */
14914 case 32:
14915 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14916 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14917 DMA_RWCTRL_WRITE_BNDRY_32);
14918 break;
14919 }
14920 /* fallthrough */
14921 case 64:
14922 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14923 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14924 DMA_RWCTRL_WRITE_BNDRY_64);
14925 break;
14926 }
14927 /* fallthrough */
14928 case 128:
14929 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14930 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14931 DMA_RWCTRL_WRITE_BNDRY_128);
14932 break;
14933 }
14934 /* fallthrough */
14935 case 256:
14936 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14937 DMA_RWCTRL_WRITE_BNDRY_256);
14938 break;
14939 case 512:
14940 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14941 DMA_RWCTRL_WRITE_BNDRY_512);
14942 break;
14943 case 1024:
14944 default:
14945 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14946 DMA_RWCTRL_WRITE_BNDRY_1024);
14947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014948 }
David S. Miller59e6b432005-05-18 22:50:10 -070014949 }
14950
14951out:
14952 return val;
14953}
14954
Linus Torvalds1da177e2005-04-16 15:20:36 -070014955static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14956{
14957 struct tg3_internal_buffer_desc test_desc;
14958 u32 sram_dma_descs;
14959 int i, ret;
14960
14961 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14962
14963 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14964 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14965 tw32(RDMAC_STATUS, 0);
14966 tw32(WDMAC_STATUS, 0);
14967
14968 tw32(BUFMGR_MODE, 0);
14969 tw32(FTQ_RESET, 0);
14970
14971 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14972 test_desc.addr_lo = buf_dma & 0xffffffff;
14973 test_desc.nic_mbuf = 0x00002100;
14974 test_desc.len = size;
14975
14976 /*
14977 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14978 * the *second* time the tg3 driver was getting loaded after an
14979 * initial scan.
14980 *
14981 * Broadcom tells me:
14982 * ...the DMA engine is connected to the GRC block and a DMA
14983 * reset may affect the GRC block in some unpredictable way...
14984 * The behavior of resets to individual blocks has not been tested.
14985 *
14986 * Broadcom noted the GRC reset will also reset all sub-components.
14987 */
14988 if (to_device) {
14989 test_desc.cqid_sqid = (13 << 8) | 2;
14990
14991 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14992 udelay(40);
14993 } else {
14994 test_desc.cqid_sqid = (16 << 8) | 7;
14995
14996 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14997 udelay(40);
14998 }
14999 test_desc.flags = 0x00000005;
15000
15001 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15002 u32 val;
15003
15004 val = *(((u32 *)&test_desc) + i);
15005 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15006 sram_dma_descs + (i * sizeof(u32)));
15007 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15008 }
15009 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15010
Matt Carlson859a588792010-04-05 10:19:28 +000015011 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015012 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000015013 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070015014 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015015
15016 ret = -ENODEV;
15017 for (i = 0; i < 40; i++) {
15018 u32 val;
15019
15020 if (to_device)
15021 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15022 else
15023 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15024 if ((val & 0xffff) == sram_dma_descs) {
15025 ret = 0;
15026 break;
15027 }
15028
15029 udelay(100);
15030 }
15031
15032 return ret;
15033}
15034
David S. Millerded73402005-05-23 13:59:47 -070015035#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070015036
Matt Carlson41434702011-03-09 16:58:22 +000015037static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080015038 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15039 { },
15040};
15041
Linus Torvalds1da177e2005-04-16 15:20:36 -070015042static int __devinit tg3_test_dma(struct tg3 *tp)
15043{
15044 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070015045 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000015046 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015047
Matt Carlson4bae65c2010-11-24 08:31:52 +000015048 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15049 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015050 if (!buf) {
15051 ret = -ENOMEM;
15052 goto out_nofree;
15053 }
15054
15055 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15056 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15057
David S. Miller59e6b432005-05-18 22:50:10 -070015058 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015059
Joe Perches63c3a662011-04-26 08:12:10 +000015060 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000015061 goto out;
15062
Joe Perches63c3a662011-04-26 08:12:10 +000015063 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015064 /* DMA read watermark not used on PCIE */
15065 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000015066 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070015067 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15068 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015069 tp->dma_rwctrl |= 0x003f0000;
15070 else
15071 tp->dma_rwctrl |= 0x003f000f;
15072 } else {
15073 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15074 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15075 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080015076 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015077
Michael Chan4a29cc22006-03-19 13:21:12 -080015078 /* If the 5704 is behind the EPB bridge, we can
15079 * do the less restrictive ONE_DMA workaround for
15080 * better performance.
15081 */
Joe Perches63c3a662011-04-26 08:12:10 +000015082 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080015083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15084 tp->dma_rwctrl |= 0x8000;
15085 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015086 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15087
Michael Chan49afdeb2007-02-13 12:17:03 -080015088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15089 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070015090 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080015091 tp->dma_rwctrl |=
15092 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15093 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15094 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070015095 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15096 /* 5780 always in PCIX mode */
15097 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070015098 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15099 /* 5714 always in PCIX mode */
15100 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015101 } else {
15102 tp->dma_rwctrl |= 0x001b000f;
15103 }
15104 }
15105
15106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15107 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15108 tp->dma_rwctrl &= 0xfffffff0;
15109
15110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15112 /* Remove this if it causes problems for some boards. */
15113 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15114
15115 /* On 5700/5701 chips, we need to set this bit.
15116 * Otherwise the chip will issue cacheline transactions
15117 * to streamable DMA memory with not all the byte
15118 * enables turned on. This is an error on several
15119 * RISC PCI controllers, in particular sparc64.
15120 *
15121 * On 5703/5704 chips, this bit has been reassigned
15122 * a different meaning. In particular, it is used
15123 * on those chips to enable a PCI-X workaround.
15124 */
15125 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15126 }
15127
15128 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15129
15130#if 0
15131 /* Unneeded, already done by tg3_get_invariants. */
15132 tg3_switch_clocks(tp);
15133#endif
15134
Linus Torvalds1da177e2005-04-16 15:20:36 -070015135 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15136 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15137 goto out;
15138
David S. Miller59e6b432005-05-18 22:50:10 -070015139 /* It is best to perform DMA test with maximum write burst size
15140 * to expose the 5700/5701 write DMA bug.
15141 */
15142 saved_dma_rwctrl = tp->dma_rwctrl;
15143 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15144 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15145
Linus Torvalds1da177e2005-04-16 15:20:36 -070015146 while (1) {
15147 u32 *p = buf, i;
15148
15149 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15150 p[i] = i;
15151
15152 /* Send the buffer to the chip. */
15153 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15154 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000015155 dev_err(&tp->pdev->dev,
15156 "%s: Buffer write failed. err = %d\n",
15157 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015158 break;
15159 }
15160
15161#if 0
15162 /* validate data reached card RAM correctly. */
15163 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15164 u32 val;
15165 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15166 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000015167 dev_err(&tp->pdev->dev,
15168 "%s: Buffer corrupted on device! "
15169 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015170 /* ret = -ENODEV here? */
15171 }
15172 p[i] = 0;
15173 }
15174#endif
15175 /* Now read it back. */
15176 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15177 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000015178 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15179 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015180 break;
15181 }
15182
15183 /* Verify it. */
15184 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15185 if (p[i] == i)
15186 continue;
15187
David S. Miller59e6b432005-05-18 22:50:10 -070015188 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15189 DMA_RWCTRL_WRITE_BNDRY_16) {
15190 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015191 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15192 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15193 break;
15194 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000015195 dev_err(&tp->pdev->dev,
15196 "%s: Buffer corrupted on read back! "
15197 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015198 ret = -ENODEV;
15199 goto out;
15200 }
15201 }
15202
15203 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15204 /* Success. */
15205 ret = 0;
15206 break;
15207 }
15208 }
David S. Miller59e6b432005-05-18 22:50:10 -070015209 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15210 DMA_RWCTRL_WRITE_BNDRY_16) {
15211 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070015212 * now look for chipsets that are known to expose the
15213 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070015214 */
Matt Carlson41434702011-03-09 16:58:22 +000015215 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015216 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15217 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000015218 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015219 /* Safe to use the calculated DMA boundary. */
15220 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000015221 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070015222
David S. Miller59e6b432005-05-18 22:50:10 -070015223 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15224 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015225
15226out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000015227 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015228out_nofree:
15229 return ret;
15230}
15231
Linus Torvalds1da177e2005-04-16 15:20:36 -070015232static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15233{
Joe Perches63c3a662011-04-26 08:12:10 +000015234 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000015235 tp->bufmgr_config.mbuf_read_dma_low_water =
15236 DEFAULT_MB_RDMA_LOW_WATER_5705;
15237 tp->bufmgr_config.mbuf_mac_rx_low_water =
15238 DEFAULT_MB_MACRX_LOW_WATER_57765;
15239 tp->bufmgr_config.mbuf_high_water =
15240 DEFAULT_MB_HIGH_WATER_57765;
15241
15242 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15243 DEFAULT_MB_RDMA_LOW_WATER_5705;
15244 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15245 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15246 tp->bufmgr_config.mbuf_high_water_jumbo =
15247 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000015248 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070015249 tp->bufmgr_config.mbuf_read_dma_low_water =
15250 DEFAULT_MB_RDMA_LOW_WATER_5705;
15251 tp->bufmgr_config.mbuf_mac_rx_low_water =
15252 DEFAULT_MB_MACRX_LOW_WATER_5705;
15253 tp->bufmgr_config.mbuf_high_water =
15254 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070015255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15256 tp->bufmgr_config.mbuf_mac_rx_low_water =
15257 DEFAULT_MB_MACRX_LOW_WATER_5906;
15258 tp->bufmgr_config.mbuf_high_water =
15259 DEFAULT_MB_HIGH_WATER_5906;
15260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015261
Michael Chanfdfec1722005-07-25 12:31:48 -070015262 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15263 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15264 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15265 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15266 tp->bufmgr_config.mbuf_high_water_jumbo =
15267 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15268 } else {
15269 tp->bufmgr_config.mbuf_read_dma_low_water =
15270 DEFAULT_MB_RDMA_LOW_WATER;
15271 tp->bufmgr_config.mbuf_mac_rx_low_water =
15272 DEFAULT_MB_MACRX_LOW_WATER;
15273 tp->bufmgr_config.mbuf_high_water =
15274 DEFAULT_MB_HIGH_WATER;
15275
15276 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15277 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15278 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15279 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15280 tp->bufmgr_config.mbuf_high_water_jumbo =
15281 DEFAULT_MB_HIGH_WATER_JUMBO;
15282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015283
15284 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15285 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15286}
15287
15288static char * __devinit tg3_phy_string(struct tg3 *tp)
15289{
Matt Carlson79eb6902010-02-17 15:17:03 +000015290 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15291 case TG3_PHY_ID_BCM5400: return "5400";
15292 case TG3_PHY_ID_BCM5401: return "5401";
15293 case TG3_PHY_ID_BCM5411: return "5411";
15294 case TG3_PHY_ID_BCM5701: return "5701";
15295 case TG3_PHY_ID_BCM5703: return "5703";
15296 case TG3_PHY_ID_BCM5704: return "5704";
15297 case TG3_PHY_ID_BCM5705: return "5705";
15298 case TG3_PHY_ID_BCM5750: return "5750";
15299 case TG3_PHY_ID_BCM5752: return "5752";
15300 case TG3_PHY_ID_BCM5714: return "5714";
15301 case TG3_PHY_ID_BCM5780: return "5780";
15302 case TG3_PHY_ID_BCM5755: return "5755";
15303 case TG3_PHY_ID_BCM5787: return "5787";
15304 case TG3_PHY_ID_BCM5784: return "5784";
15305 case TG3_PHY_ID_BCM5756: return "5722/5756";
15306 case TG3_PHY_ID_BCM5906: return "5906";
15307 case TG3_PHY_ID_BCM5761: return "5761";
15308 case TG3_PHY_ID_BCM5718C: return "5718C";
15309 case TG3_PHY_ID_BCM5718S: return "5718S";
15310 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015311 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015312 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015313 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015314 case 0: return "serdes";
15315 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015317}
15318
Michael Chanf9804dd2005-09-27 12:13:10 -070015319static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15320{
Joe Perches63c3a662011-04-26 08:12:10 +000015321 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015322 strcpy(str, "PCI Express");
15323 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015324 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015325 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15326
15327 strcpy(str, "PCIX:");
15328
15329 if ((clock_ctrl == 7) ||
15330 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15331 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15332 strcat(str, "133MHz");
15333 else if (clock_ctrl == 0)
15334 strcat(str, "33MHz");
15335 else if (clock_ctrl == 2)
15336 strcat(str, "50MHz");
15337 else if (clock_ctrl == 4)
15338 strcat(str, "66MHz");
15339 else if (clock_ctrl == 6)
15340 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015341 } else {
15342 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015343 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015344 strcat(str, "66MHz");
15345 else
15346 strcat(str, "33MHz");
15347 }
Joe Perches63c3a662011-04-26 08:12:10 +000015348 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015349 strcat(str, ":32-bit");
15350 else
15351 strcat(str, ":64-bit");
15352 return str;
15353}
15354
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015355static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015356{
15357 struct pci_dev *peer;
15358 unsigned int func, devnr = tp->pdev->devfn & ~7;
15359
15360 for (func = 0; func < 8; func++) {
15361 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15362 if (peer && peer != tp->pdev)
15363 break;
15364 pci_dev_put(peer);
15365 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015366 /* 5704 can be configured in single-port mode, set peer to
15367 * tp->pdev in that case.
15368 */
15369 if (!peer) {
15370 peer = tp->pdev;
15371 return peer;
15372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015373
15374 /*
15375 * We don't need to keep the refcount elevated; there's no way
15376 * to remove one half of this device without removing the other
15377 */
15378 pci_dev_put(peer);
15379
15380 return peer;
15381}
15382
David S. Miller15f98502005-05-18 22:49:26 -070015383static void __devinit tg3_init_coal(struct tg3 *tp)
15384{
15385 struct ethtool_coalesce *ec = &tp->coal;
15386
15387 memset(ec, 0, sizeof(*ec));
15388 ec->cmd = ETHTOOL_GCOALESCE;
15389 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15390 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15391 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15392 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15393 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15394 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15395 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15396 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15397 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15398
15399 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15400 HOSTCC_MODE_CLRTICK_TXBD)) {
15401 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15402 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15403 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15404 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15405 }
Michael Chand244c892005-07-05 14:42:33 -070015406
Joe Perches63c3a662011-04-26 08:12:10 +000015407 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015408 ec->rx_coalesce_usecs_irq = 0;
15409 ec->tx_coalesce_usecs_irq = 0;
15410 ec->stats_block_coalesce_usecs = 0;
15411 }
David S. Miller15f98502005-05-18 22:49:26 -070015412}
15413
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015414static const struct net_device_ops tg3_netdev_ops = {
15415 .ndo_open = tg3_open,
15416 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015417 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015418 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015419 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +000015420 .ndo_set_rx_mode = tg3_set_rx_mode,
Stephen Hemminger00829822008-11-20 20:14:53 -080015421 .ndo_set_mac_address = tg3_set_mac_addr,
15422 .ndo_do_ioctl = tg3_ioctl,
15423 .ndo_tx_timeout = tg3_tx_timeout,
15424 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015425 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015426 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015427#ifdef CONFIG_NET_POLL_CONTROLLER
15428 .ndo_poll_controller = tg3_poll_controller,
15429#endif
15430};
15431
Linus Torvalds1da177e2005-04-16 15:20:36 -070015432static int __devinit tg3_init_one(struct pci_dev *pdev,
15433 const struct pci_device_id *ent)
15434{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015435 struct net_device *dev;
15436 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015437 int i, err, pm_cap;
15438 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015439 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015440 u64 dma_mask, persist_dma_mask;
Michał Mirosławc8f44af2011-11-15 15:29:55 +000015441 netdev_features_t features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015442
Joe Perches05dbe002010-02-17 19:44:19 +000015443 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015444
15445 err = pci_enable_device(pdev);
15446 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015447 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015448 return err;
15449 }
15450
Linus Torvalds1da177e2005-04-16 15:20:36 -070015451 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15452 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015453 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015454 goto err_out_disable_pdev;
15455 }
15456
15457 pci_set_master(pdev);
15458
15459 /* Find power-management capability. */
15460 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15461 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015462 dev_err(&pdev->dev,
15463 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015464 err = -EIO;
15465 goto err_out_free_res;
15466 }
15467
Matt Carlson16821282011-07-13 09:27:28 +000015468 err = pci_set_power_state(pdev, PCI_D0);
15469 if (err) {
15470 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15471 goto err_out_free_res;
15472 }
15473
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015474 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015475 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015476 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015477 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015478 }
15479
Linus Torvalds1da177e2005-04-16 15:20:36 -070015480 SET_NETDEV_DEV(dev, &pdev->dev);
15481
Linus Torvalds1da177e2005-04-16 15:20:36 -070015482 tp = netdev_priv(dev);
15483 tp->pdev = pdev;
15484 tp->dev = dev;
15485 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015486 tp->rx_mode = TG3_DEF_RX_MODE;
15487 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015488
Linus Torvalds1da177e2005-04-16 15:20:36 -070015489 if (tg3_debug > 0)
15490 tp->msg_enable = tg3_debug;
15491 else
15492 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15493
15494 /* The word/byte swap controls here control register access byte
15495 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15496 * setting below.
15497 */
15498 tp->misc_host_ctrl =
15499 MISC_HOST_CTRL_MASK_PCI_INT |
15500 MISC_HOST_CTRL_WORD_SWAP |
15501 MISC_HOST_CTRL_INDIR_ACCESS |
15502 MISC_HOST_CTRL_PCISTATE_RW;
15503
15504 /* The NONFRM (non-frame) byte/word swap controls take effect
15505 * on descriptor entries, anything which isn't packet data.
15506 *
15507 * The StrongARM chips on the board (one for tx, one for rx)
15508 * are running in big-endian mode.
15509 */
15510 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15511 GRC_MODE_WSWAP_NONFRM_DATA);
15512#ifdef __BIG_ENDIAN
15513 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15514#endif
15515 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015516 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015517 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015518
Matt Carlsond5fe4882008-11-21 17:20:32 -080015519 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015520 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015521 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015522 err = -ENOMEM;
15523 goto err_out_free_dev;
15524 }
15525
Matt Carlsonc9cab242011-07-13 09:27:27 +000015526 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15527 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15528 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15529 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15530 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15531 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15532 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15533 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15534 tg3_flag_set(tp, ENABLE_APE);
15535 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15536 if (!tp->aperegs) {
15537 dev_err(&pdev->dev,
15538 "Cannot map APE registers, aborting\n");
15539 err = -ENOMEM;
15540 goto err_out_iounmap;
15541 }
15542 }
15543
Linus Torvalds1da177e2005-04-16 15:20:36 -070015544 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15545 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015546
Linus Torvalds1da177e2005-04-16 15:20:36 -070015547 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015548 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015549 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015550 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015551
15552 err = tg3_get_invariants(tp);
15553 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015554 dev_err(&pdev->dev,
15555 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015556 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015557 }
15558
Michael Chan4a29cc22006-03-19 13:21:12 -080015559 /* The EPB bridge inside 5714, 5715, and 5780 and any
15560 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015561 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15562 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15563 * do DMA address check in tg3_start_xmit().
15564 */
Joe Perches63c3a662011-04-26 08:12:10 +000015565 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015566 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015567 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015568 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015569#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015570 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015571#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015572 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015573 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015574
15575 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015576 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015577 err = pci_set_dma_mask(pdev, dma_mask);
15578 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015579 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015580 err = pci_set_consistent_dma_mask(pdev,
15581 persist_dma_mask);
15582 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015583 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15584 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015585 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015586 }
15587 }
15588 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015589 if (err || dma_mask == DMA_BIT_MASK(32)) {
15590 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015591 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015592 dev_err(&pdev->dev,
15593 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015594 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015595 }
15596 }
15597
Michael Chanfdfec1722005-07-25 12:31:48 -070015598 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015599
Matt Carlson0da06062011-05-19 12:12:53 +000015600 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15601
15602 /* 5700 B0 chips do not support checksumming correctly due
15603 * to hardware bugs.
15604 */
15605 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15606 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15607
15608 if (tg3_flag(tp, 5755_PLUS))
15609 features |= NETIF_F_IPV6_CSUM;
15610 }
15611
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015612 /* TSO is on by default on chips that support hardware TSO.
15613 * Firmware TSO on older chips gives lower performance, so it
15614 * is off by default, but can be enabled using ethtool.
15615 */
Joe Perches63c3a662011-04-26 08:12:10 +000015616 if ((tg3_flag(tp, HW_TSO_1) ||
15617 tg3_flag(tp, HW_TSO_2) ||
15618 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015619 (features & NETIF_F_IP_CSUM))
15620 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015621 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015622 if (features & NETIF_F_IPV6_CSUM)
15623 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015624 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015626 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15627 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015628 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015629 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015630 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015632
Matt Carlsond542fe22011-05-19 16:02:43 +000015633 dev->features |= features;
15634 dev->vlan_features |= features;
15635
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015636 /*
15637 * Add loopback capability only for a subset of devices that support
15638 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15639 * loopback for the remaining devices.
15640 */
15641 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15642 !tg3_flag(tp, CPMU_PRESENT))
15643 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015644 features |= NETIF_F_LOOPBACK;
15645
Matt Carlson0da06062011-05-19 12:12:53 +000015646 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015647
Linus Torvalds1da177e2005-04-16 15:20:36 -070015648 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015649 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015650 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015651 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015652 tp->rx_pending = 63;
15653 }
15654
Linus Torvalds1da177e2005-04-16 15:20:36 -070015655 err = tg3_get_device_address(tp);
15656 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015657 dev_err(&pdev->dev,
15658 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015659 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015660 }
15661
Matt Carlsonc88864d2007-11-12 21:07:01 -080015662 /*
15663 * Reset chip in case UNDI or EFI driver did not shutdown
15664 * DMA self test will enable WDMAC and we'll see (spurious)
15665 * pending DMA on the PCI bus at that point.
15666 */
15667 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15668 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15669 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15670 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15671 }
15672
15673 err = tg3_test_dma(tp);
15674 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015675 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015676 goto err_out_apeunmap;
15677 }
15678
Matt Carlson78f90dc2009-11-13 13:03:42 +000015679 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15680 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15681 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015682 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015683 struct tg3_napi *tnapi = &tp->napi[i];
15684
15685 tnapi->tp = tp;
15686 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15687
15688 tnapi->int_mbox = intmbx;
Matt Carlson93a700a2011-08-31 11:44:54 +000015689 if (i <= 4)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015690 intmbx += 0x8;
15691 else
15692 intmbx += 0x4;
15693
15694 tnapi->consmbox = rcvmbx;
15695 tnapi->prodmbox = sndmbx;
15696
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015697 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015698 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015699 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015700 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015701
Joe Perches63c3a662011-04-26 08:12:10 +000015702 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015703 break;
15704
15705 /*
15706 * If we support MSIX, we'll be using RSS. If we're using
15707 * RSS, the first vector only handles link interrupts and the
15708 * remaining vectors handle rx and tx interrupts. Reuse the
15709 * mailbox values for the next iteration. The values we setup
15710 * above are still useful for the single vectored mode.
15711 */
15712 if (!i)
15713 continue;
15714
15715 rcvmbx += 0x8;
15716
15717 if (sndmbx & 0x4)
15718 sndmbx -= 0x4;
15719 else
15720 sndmbx += 0xc;
15721 }
15722
Matt Carlsonc88864d2007-11-12 21:07:01 -080015723 tg3_init_coal(tp);
15724
Michael Chanc49a1562006-12-17 17:07:29 -080015725 pci_set_drvdata(pdev, dev);
15726
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015727 if (tg3_flag(tp, 5717_PLUS)) {
15728 /* Resume a low-power mode */
15729 tg3_frob_aux_power(tp, false);
15730 }
15731
Linus Torvalds1da177e2005-04-16 15:20:36 -070015732 err = register_netdev(dev);
15733 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015734 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015735 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015736 }
15737
Joe Perches05dbe002010-02-17 19:44:19 +000015738 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15739 tp->board_part_number,
15740 tp->pci_chip_rev_id,
15741 tg3_bus_string(tp, str),
15742 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015743
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015744 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015745 struct phy_device *phydev;
15746 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015747 netdev_info(dev,
15748 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015749 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015750 } else {
15751 char *ethtype;
15752
15753 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15754 ethtype = "10/100Base-TX";
15755 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15756 ethtype = "1000Base-SX";
15757 else
15758 ethtype = "10/100/1000Base-T";
15759
Matt Carlson5129c3a2010-04-05 10:19:23 +000015760 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015761 "(WireSpeed[%d], EEE[%d])\n",
15762 tg3_phy_string(tp), ethtype,
15763 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15764 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015765 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015766
Joe Perches05dbe002010-02-17 19:44:19 +000015767 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015768 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015769 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015770 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015771 tg3_flag(tp, ENABLE_ASF) != 0,
15772 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015773 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15774 tp->dma_rwctrl,
15775 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15776 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015777
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015778 pci_save_state(pdev);
15779
Linus Torvalds1da177e2005-04-16 15:20:36 -070015780 return 0;
15781
Matt Carlson0d3031d2007-10-10 18:02:43 -070015782err_out_apeunmap:
15783 if (tp->aperegs) {
15784 iounmap(tp->aperegs);
15785 tp->aperegs = NULL;
15786 }
15787
Linus Torvalds1da177e2005-04-16 15:20:36 -070015788err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015789 if (tp->regs) {
15790 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015791 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015793
15794err_out_free_dev:
15795 free_netdev(dev);
15796
Matt Carlson16821282011-07-13 09:27:28 +000015797err_out_power_down:
15798 pci_set_power_state(pdev, PCI_D3hot);
15799
Linus Torvalds1da177e2005-04-16 15:20:36 -070015800err_out_free_res:
15801 pci_release_regions(pdev);
15802
15803err_out_disable_pdev:
15804 pci_disable_device(pdev);
15805 pci_set_drvdata(pdev, NULL);
15806 return err;
15807}
15808
15809static void __devexit tg3_remove_one(struct pci_dev *pdev)
15810{
15811 struct net_device *dev = pci_get_drvdata(pdev);
15812
15813 if (dev) {
15814 struct tg3 *tp = netdev_priv(dev);
15815
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015816 if (tp->fw)
15817 release_firmware(tp->fw);
15818
Matt Carlsondb219972011-11-04 09:15:03 +000015819 tg3_reset_task_cancel(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015820
David S. Miller1805b2f2011-10-24 18:18:09 -040015821 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015822 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015823 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015824 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015825
Linus Torvalds1da177e2005-04-16 15:20:36 -070015826 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015827 if (tp->aperegs) {
15828 iounmap(tp->aperegs);
15829 tp->aperegs = NULL;
15830 }
Michael Chan68929142005-08-09 20:17:14 -070015831 if (tp->regs) {
15832 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015833 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015835 free_netdev(dev);
15836 pci_release_regions(pdev);
15837 pci_disable_device(pdev);
15838 pci_set_drvdata(pdev, NULL);
15839 }
15840}
15841
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015842#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015843static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015844{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015845 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015846 struct net_device *dev = pci_get_drvdata(pdev);
15847 struct tg3 *tp = netdev_priv(dev);
15848 int err;
15849
15850 if (!netif_running(dev))
15851 return 0;
15852
Matt Carlsondb219972011-11-04 09:15:03 +000015853 tg3_reset_task_cancel(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015854 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015855 tg3_netif_stop(tp);
15856
15857 del_timer_sync(&tp->timer);
15858
David S. Millerf47c11e2005-06-24 20:18:35 -070015859 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015860 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015861 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015862
15863 netif_device_detach(dev);
15864
David S. Millerf47c11e2005-06-24 20:18:35 -070015865 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015866 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015867 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015868 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015869
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015870 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015871 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015872 int err2;
15873
David S. Millerf47c11e2005-06-24 20:18:35 -070015874 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015875
Joe Perches63c3a662011-04-26 08:12:10 +000015876 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015877 err2 = tg3_restart_hw(tp, 1);
15878 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015879 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015880
15881 tp->timer.expires = jiffies + tp->timer_offset;
15882 add_timer(&tp->timer);
15883
15884 netif_device_attach(dev);
15885 tg3_netif_start(tp);
15886
Michael Chanb9ec6c12006-07-25 16:37:27 -070015887out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015888 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015889
15890 if (!err2)
15891 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015892 }
15893
15894 return err;
15895}
15896
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015897static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015898{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015899 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015900 struct net_device *dev = pci_get_drvdata(pdev);
15901 struct tg3 *tp = netdev_priv(dev);
15902 int err;
15903
15904 if (!netif_running(dev))
15905 return 0;
15906
Linus Torvalds1da177e2005-04-16 15:20:36 -070015907 netif_device_attach(dev);
15908
David S. Millerf47c11e2005-06-24 20:18:35 -070015909 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015910
Joe Perches63c3a662011-04-26 08:12:10 +000015911 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015912 err = tg3_restart_hw(tp, 1);
15913 if (err)
15914 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015915
15916 tp->timer.expires = jiffies + tp->timer_offset;
15917 add_timer(&tp->timer);
15918
Linus Torvalds1da177e2005-04-16 15:20:36 -070015919 tg3_netif_start(tp);
15920
Michael Chanb9ec6c12006-07-25 16:37:27 -070015921out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015922 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015923
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015924 if (!err)
15925 tg3_phy_start(tp);
15926
Michael Chanb9ec6c12006-07-25 16:37:27 -070015927 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015928}
15929
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015930static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015931#define TG3_PM_OPS (&tg3_pm_ops)
15932
15933#else
15934
15935#define TG3_PM_OPS NULL
15936
15937#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015938
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015939/**
15940 * tg3_io_error_detected - called when PCI error is detected
15941 * @pdev: Pointer to PCI device
15942 * @state: The current pci connection state
15943 *
15944 * This function is called after a PCI bus error affecting
15945 * this device has been detected.
15946 */
15947static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15948 pci_channel_state_t state)
15949{
15950 struct net_device *netdev = pci_get_drvdata(pdev);
15951 struct tg3 *tp = netdev_priv(netdev);
15952 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15953
15954 netdev_info(netdev, "PCI I/O error detected\n");
15955
15956 rtnl_lock();
15957
15958 if (!netif_running(netdev))
15959 goto done;
15960
15961 tg3_phy_stop(tp);
15962
15963 tg3_netif_stop(tp);
15964
15965 del_timer_sync(&tp->timer);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015966
15967 /* Want to make sure that the reset task doesn't run */
Matt Carlsondb219972011-11-04 09:15:03 +000015968 tg3_reset_task_cancel(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000015969 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015970
15971 netif_device_detach(netdev);
15972
15973 /* Clean up software state, even if MMIO is blocked */
15974 tg3_full_lock(tp, 0);
15975 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15976 tg3_full_unlock(tp);
15977
15978done:
15979 if (state == pci_channel_io_perm_failure)
15980 err = PCI_ERS_RESULT_DISCONNECT;
15981 else
15982 pci_disable_device(pdev);
15983
15984 rtnl_unlock();
15985
15986 return err;
15987}
15988
15989/**
15990 * tg3_io_slot_reset - called after the pci bus has been reset.
15991 * @pdev: Pointer to PCI device
15992 *
15993 * Restart the card from scratch, as if from a cold-boot.
15994 * At this point, the card has exprienced a hard reset,
15995 * followed by fixups by BIOS, and has its config space
15996 * set up identically to what it was at cold boot.
15997 */
15998static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15999{
16000 struct net_device *netdev = pci_get_drvdata(pdev);
16001 struct tg3 *tp = netdev_priv(netdev);
16002 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16003 int err;
16004
16005 rtnl_lock();
16006
16007 if (pci_enable_device(pdev)) {
16008 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16009 goto done;
16010 }
16011
16012 pci_set_master(pdev);
16013 pci_restore_state(pdev);
16014 pci_save_state(pdev);
16015
16016 if (!netif_running(netdev)) {
16017 rc = PCI_ERS_RESULT_RECOVERED;
16018 goto done;
16019 }
16020
16021 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000016022 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016023 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016024
16025 rc = PCI_ERS_RESULT_RECOVERED;
16026
16027done:
16028 rtnl_unlock();
16029
16030 return rc;
16031}
16032
16033/**
16034 * tg3_io_resume - called when traffic can start flowing again.
16035 * @pdev: Pointer to PCI device
16036 *
16037 * This callback is called when the error recovery driver tells
16038 * us that its OK to resume normal operation.
16039 */
16040static void tg3_io_resume(struct pci_dev *pdev)
16041{
16042 struct net_device *netdev = pci_get_drvdata(pdev);
16043 struct tg3 *tp = netdev_priv(netdev);
16044 int err;
16045
16046 rtnl_lock();
16047
16048 if (!netif_running(netdev))
16049 goto done;
16050
16051 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000016052 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016053 err = tg3_restart_hw(tp, 1);
16054 tg3_full_unlock(tp);
16055 if (err) {
16056 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16057 goto done;
16058 }
16059
16060 netif_device_attach(netdev);
16061
16062 tp->timer.expires = jiffies + tp->timer_offset;
16063 add_timer(&tp->timer);
16064
16065 tg3_netif_start(tp);
16066
16067 tg3_phy_start(tp);
16068
16069done:
16070 rtnl_unlock();
16071}
16072
16073static struct pci_error_handlers tg3_err_handler = {
16074 .error_detected = tg3_io_error_detected,
16075 .slot_reset = tg3_io_slot_reset,
16076 .resume = tg3_io_resume
16077};
16078
Linus Torvalds1da177e2005-04-16 15:20:36 -070016079static struct pci_driver tg3_driver = {
16080 .name = DRV_MODULE_NAME,
16081 .id_table = tg3_pci_tbl,
16082 .probe = tg3_init_one,
16083 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016084 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000016085 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016086};
16087
16088static int __init tg3_init(void)
16089{
Jeff Garzik29917622006-08-19 17:48:59 -040016090 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016091}
16092
16093static void __exit tg3_cleanup(void)
16094{
16095 pci_unregister_driver(&tg3_driver);
16096}
16097
16098module_init(tg3_init);
16099module_exit(tg3_cleanup);