Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Brad Volkin <bradley.d.volkin@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "i915_drv.h" |
| 29 | |
| 30 | /** |
Daniel Vetter | 122b250 | 2014-04-25 16:59:00 +0200 | [diff] [blame] | 31 | * DOC: batch buffer command parser |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 32 | * |
| 33 | * Motivation: |
| 34 | * Certain OpenGL features (e.g. transform feedback, performance monitoring) |
| 35 | * require userspace code to submit batches containing commands such as |
| 36 | * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some |
| 37 | * generations of the hardware will noop these commands in "unsecure" batches |
| 38 | * (which includes all userspace batches submitted via i915) even though the |
| 39 | * commands may be safe and represent the intended programming model of the |
| 40 | * device. |
| 41 | * |
| 42 | * The software command parser is similar in operation to the command parsing |
| 43 | * done in hardware for unsecure batches. However, the software parser allows |
| 44 | * some operations that would be noop'd by hardware, if the parser determines |
| 45 | * the operation is safe, and submits the batch as "secure" to prevent hardware |
| 46 | * parsing. |
| 47 | * |
| 48 | * Threats: |
| 49 | * At a high level, the hardware (and software) checks attempt to prevent |
| 50 | * granting userspace undue privileges. There are three categories of privilege. |
| 51 | * |
| 52 | * First, commands which are explicitly defined as privileged or which should |
| 53 | * only be used by the kernel driver. The parser generally rejects such |
| 54 | * commands, though it may allow some from the drm master process. |
| 55 | * |
| 56 | * Second, commands which access registers. To support correct/enhanced |
| 57 | * userspace functionality, particularly certain OpenGL extensions, the parser |
| 58 | * provides a whitelist of registers which userspace may safely access (for both |
| 59 | * normal and drm master processes). |
| 60 | * |
| 61 | * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc). |
| 62 | * The parser always rejects such commands. |
| 63 | * |
| 64 | * The majority of the problematic commands fall in the MI_* range, with only a |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 65 | * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW). |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 66 | * |
| 67 | * Implementation: |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 68 | * Each engine maintains tables of commands and registers which the parser |
| 69 | * uses in scanning batch buffers submitted to that engine. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 70 | * |
| 71 | * Since the set of commands that the parser must check for is significantly |
| 72 | * smaller than the number of commands supported, the parser tables contain only |
| 73 | * those commands required by the parser. This generally works because command |
| 74 | * opcode ranges have standard command length encodings. So for commands that |
| 75 | * the parser does not need to check, it can easily skip them. This is |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 76 | * implemented via a per-engine length decoding vfunc. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 77 | * |
| 78 | * Unfortunately, there are a number of commands that do not follow the standard |
| 79 | * length encoding for their opcode range, primarily amongst the MI_* commands. |
| 80 | * To handle this, the parser provides a way to define explicit "skip" entries |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 81 | * in the per-engine command tables. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 82 | * |
| 83 | * Other command table entries map fairly directly to high level categories |
| 84 | * mentioned above: rejected, master-only, register whitelist. The parser |
| 85 | * implements a number of checks, including the privileged memory checks, via a |
| 86 | * general bitmasking mechanism. |
| 87 | */ |
| 88 | |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 89 | #define STD_MI_OPCODE_SHIFT (32 - 9) |
| 90 | #define STD_3D_OPCODE_SHIFT (32 - 16) |
| 91 | #define STD_2D_OPCODE_SHIFT (32 - 10) |
| 92 | #define STD_MFX_OPCODE_SHIFT (32 - 16) |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 93 | #define MIN_OPCODE_SHIFT 16 |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 94 | |
| 95 | #define CMD(op, opm, f, lm, fl, ...) \ |
| 96 | { \ |
| 97 | .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \ |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 98 | .cmd = { (op), ~0u << (opm) }, \ |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 99 | .length = { (lm) }, \ |
| 100 | __VA_ARGS__ \ |
| 101 | } |
| 102 | |
| 103 | /* Convenience macros to compress the tables */ |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 104 | #define SMI STD_MI_OPCODE_SHIFT |
| 105 | #define S3D STD_3D_OPCODE_SHIFT |
| 106 | #define S2D STD_2D_OPCODE_SHIFT |
| 107 | #define SMFX STD_MFX_OPCODE_SHIFT |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 108 | #define F true |
| 109 | #define S CMD_DESC_SKIP |
| 110 | #define R CMD_DESC_REJECT |
| 111 | #define W CMD_DESC_REGISTER |
| 112 | #define B CMD_DESC_BITMASK |
| 113 | #define M CMD_DESC_MASTER |
| 114 | |
| 115 | /* Command Mask Fixed Len Action |
| 116 | ---------------------------------------------------------- */ |
| 117 | static const struct drm_i915_cmd_descriptor common_cmds[] = { |
| 118 | CMD( MI_NOOP, SMI, F, 1, S ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 119 | CMD( MI_USER_INTERRUPT, SMI, F, 1, R ), |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 120 | CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 121 | CMD( MI_ARB_CHECK, SMI, F, 1, S ), |
| 122 | CMD( MI_REPORT_HEAD, SMI, F, 1, S ), |
| 123 | CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 124 | CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ), |
| 125 | CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 126 | CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 127 | .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ), |
Chris Wilson | 614f4ad | 2015-09-02 12:29:40 +0100 | [diff] [blame] | 128 | CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 129 | .reg = { .offset = 1, .mask = 0x007FFFFC }, |
| 130 | .bits = {{ |
| 131 | .offset = 0, |
| 132 | .mask = MI_GLOBAL_GTT, |
| 133 | .expected = 0, |
| 134 | }}, ), |
Chris Wilson | 614f4ad | 2015-09-02 12:29:40 +0100 | [diff] [blame] | 135 | CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 136 | .reg = { .offset = 1, .mask = 0x007FFFFC }, |
| 137 | .bits = {{ |
| 138 | .offset = 0, |
| 139 | .mask = MI_GLOBAL_GTT, |
| 140 | .expected = 0, |
| 141 | }}, ), |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 142 | /* |
| 143 | * MI_BATCH_BUFFER_START requires some special handling. It's not |
| 144 | * really a 'skip' action but it doesn't seem like it's worth adding |
| 145 | * a new action. See i915_parse_cmds(). |
| 146 | */ |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 147 | CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ), |
| 148 | }; |
| 149 | |
| 150 | static const struct drm_i915_cmd_descriptor render_cmds[] = { |
| 151 | CMD( MI_FLUSH, SMI, F, 1, S ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 152 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 153 | CMD( MI_PREDICATE, SMI, F, 1, S ), |
| 154 | CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 155 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Hanno Böck | 9f58582 | 2015-07-29 10:29:58 +0200 | [diff] [blame] | 156 | CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 157 | CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 158 | CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 159 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B, |
| 160 | .bits = {{ |
| 161 | .offset = 0, |
| 162 | .mask = MI_GLOBAL_GTT, |
| 163 | .expected = 0, |
| 164 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 165 | CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 166 | CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B, |
| 167 | .bits = {{ |
| 168 | .offset = 0, |
| 169 | .mask = MI_GLOBAL_GTT, |
| 170 | .expected = 0, |
| 171 | }}, ), |
| 172 | CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B, |
| 173 | .bits = {{ |
| 174 | .offset = 1, |
| 175 | .mask = MI_REPORT_PERF_COUNT_GGTT, |
| 176 | .expected = 0, |
| 177 | }}, ), |
| 178 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 179 | .bits = {{ |
| 180 | .offset = 0, |
| 181 | .mask = MI_GLOBAL_GTT, |
| 182 | .expected = 0, |
| 183 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 184 | CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ), |
| 185 | CMD( PIPELINE_SELECT, S3D, F, 1, S ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 186 | CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B, |
| 187 | .bits = {{ |
| 188 | .offset = 2, |
| 189 | .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK, |
| 190 | .expected = 0, |
| 191 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 192 | CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ), |
| 193 | CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ), |
| 194 | CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 195 | CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B, |
| 196 | .bits = {{ |
| 197 | .offset = 1, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 198 | .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 199 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 200 | }, |
| 201 | { |
| 202 | .offset = 1, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 203 | .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 204 | PIPE_CONTROL_STORE_DATA_INDEX), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 205 | .expected = 0, |
| 206 | .condition_offset = 1, |
| 207 | .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK, |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 208 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 209 | }; |
| 210 | |
| 211 | static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = { |
| 212 | CMD( MI_SET_PREDICATE, SMI, F, 1, S ), |
| 213 | CMD( MI_RS_CONTROL, SMI, F, 1, S ), |
| 214 | CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 215 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 216 | CMD( MI_RS_CONTEXT, SMI, F, 1, S ), |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 217 | CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 218 | CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ), |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 219 | CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W, |
| 220 | .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 221 | CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ), |
| 222 | CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ), |
| 223 | CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ), |
| 224 | CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ), |
| 225 | CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ), |
| 226 | |
| 227 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ), |
| 228 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ), |
| 229 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ), |
| 230 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ), |
| 231 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ), |
| 232 | }; |
| 233 | |
| 234 | static const struct drm_i915_cmd_descriptor video_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 235 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 236 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 237 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B, |
| 238 | .bits = {{ |
| 239 | .offset = 0, |
| 240 | .mask = MI_GLOBAL_GTT, |
| 241 | .expected = 0, |
| 242 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 243 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 244 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 245 | .bits = {{ |
| 246 | .offset = 0, |
| 247 | .mask = MI_FLUSH_DW_NOTIFY, |
| 248 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 249 | }, |
| 250 | { |
| 251 | .offset = 1, |
| 252 | .mask = MI_FLUSH_DW_USE_GTT, |
| 253 | .expected = 0, |
| 254 | .condition_offset = 0, |
| 255 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 256 | }, |
| 257 | { |
| 258 | .offset = 0, |
| 259 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 260 | .expected = 0, |
| 261 | .condition_offset = 0, |
| 262 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 263 | }}, ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 264 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 265 | .bits = {{ |
| 266 | .offset = 0, |
| 267 | .mask = MI_GLOBAL_GTT, |
| 268 | .expected = 0, |
| 269 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 270 | /* |
| 271 | * MFX_WAIT doesn't fit the way we handle length for most commands. |
| 272 | * It has a length field but it uses a non-standard length bias. |
| 273 | * It is always 1 dword though, so just treat it as fixed length. |
| 274 | */ |
| 275 | CMD( MFX_WAIT, SMFX, F, 1, S ), |
| 276 | }; |
| 277 | |
| 278 | static const struct drm_i915_cmd_descriptor vecs_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 279 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 280 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 281 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B, |
| 282 | .bits = {{ |
| 283 | .offset = 0, |
| 284 | .mask = MI_GLOBAL_GTT, |
| 285 | .expected = 0, |
| 286 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 287 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 288 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 289 | .bits = {{ |
| 290 | .offset = 0, |
| 291 | .mask = MI_FLUSH_DW_NOTIFY, |
| 292 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 293 | }, |
| 294 | { |
| 295 | .offset = 1, |
| 296 | .mask = MI_FLUSH_DW_USE_GTT, |
| 297 | .expected = 0, |
| 298 | .condition_offset = 0, |
| 299 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 300 | }, |
| 301 | { |
| 302 | .offset = 0, |
| 303 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 304 | .expected = 0, |
| 305 | .condition_offset = 0, |
| 306 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 307 | }}, ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 308 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 309 | .bits = {{ |
| 310 | .offset = 0, |
| 311 | .mask = MI_GLOBAL_GTT, |
| 312 | .expected = 0, |
| 313 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 314 | }; |
| 315 | |
| 316 | static const struct drm_i915_cmd_descriptor blt_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 317 | CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 318 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B, |
| 319 | .bits = {{ |
| 320 | .offset = 0, |
| 321 | .mask = MI_GLOBAL_GTT, |
| 322 | .expected = 0, |
| 323 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 324 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 325 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 326 | .bits = {{ |
| 327 | .offset = 0, |
| 328 | .mask = MI_FLUSH_DW_NOTIFY, |
| 329 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 330 | }, |
| 331 | { |
| 332 | .offset = 1, |
| 333 | .mask = MI_FLUSH_DW_USE_GTT, |
| 334 | .expected = 0, |
| 335 | .condition_offset = 0, |
| 336 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 337 | }, |
| 338 | { |
| 339 | .offset = 0, |
| 340 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 341 | .expected = 0, |
| 342 | .condition_offset = 0, |
| 343 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 344 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 345 | CMD( COLOR_BLT, S2D, !F, 0x3F, S ), |
| 346 | CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ), |
| 347 | }; |
| 348 | |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 349 | static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = { |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 350 | CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 351 | CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ), |
| 352 | }; |
| 353 | |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 354 | static const struct drm_i915_cmd_descriptor noop_desc = |
| 355 | CMD(MI_NOOP, SMI, F, 1, S); |
| 356 | |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 357 | #undef CMD |
| 358 | #undef SMI |
| 359 | #undef S3D |
| 360 | #undef S2D |
| 361 | #undef SMFX |
| 362 | #undef F |
| 363 | #undef S |
| 364 | #undef R |
| 365 | #undef W |
| 366 | #undef B |
| 367 | #undef M |
| 368 | |
| 369 | static const struct drm_i915_cmd_table gen7_render_cmds[] = { |
| 370 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 371 | { render_cmds, ARRAY_SIZE(render_cmds) }, |
| 372 | }; |
| 373 | |
| 374 | static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = { |
| 375 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 376 | { render_cmds, ARRAY_SIZE(render_cmds) }, |
| 377 | { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) }, |
| 378 | }; |
| 379 | |
| 380 | static const struct drm_i915_cmd_table gen7_video_cmds[] = { |
| 381 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 382 | { video_cmds, ARRAY_SIZE(video_cmds) }, |
| 383 | }; |
| 384 | |
| 385 | static const struct drm_i915_cmd_table hsw_vebox_cmds[] = { |
| 386 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 387 | { vecs_cmds, ARRAY_SIZE(vecs_cmds) }, |
| 388 | }; |
| 389 | |
| 390 | static const struct drm_i915_cmd_table gen7_blt_cmds[] = { |
| 391 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 392 | { blt_cmds, ARRAY_SIZE(blt_cmds) }, |
| 393 | }; |
| 394 | |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 395 | static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = { |
| 396 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 397 | { blt_cmds, ARRAY_SIZE(blt_cmds) }, |
| 398 | { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) }, |
| 399 | }; |
| 400 | |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 401 | /* |
| 402 | * Register whitelists, sorted by increasing register offset. |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 403 | */ |
| 404 | |
| 405 | /* |
| 406 | * An individual whitelist entry granting access to register addr. If |
| 407 | * mask is non-zero the argument of immediate register writes will be |
| 408 | * AND-ed with mask, and the command will be rejected if the result |
| 409 | * doesn't match value. |
| 410 | * |
| 411 | * Registers with non-zero mask are only allowed to be written using |
| 412 | * LRI. |
| 413 | */ |
| 414 | struct drm_i915_reg_descriptor { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 415 | i915_reg_t addr; |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 416 | u32 mask; |
| 417 | u32 value; |
| 418 | }; |
| 419 | |
| 420 | /* Convenience macro for adding 32-bit registers. */ |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 421 | #define REG32(_reg, ...) \ |
| 422 | { .addr = (_reg), __VA_ARGS__ } |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 423 | |
| 424 | /* |
| 425 | * Convenience macro for adding 64-bit registers. |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 426 | * |
| 427 | * Some registers that userspace accesses are 64 bits. The register |
| 428 | * access commands only allow 32-bit accesses. Hence, we have to include |
| 429 | * entries for both halves of the 64-bit registers. |
| 430 | */ |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 431 | #define REG64(_reg) \ |
| 432 | { .addr = _reg }, \ |
| 433 | { .addr = _reg ## _UDW } |
| 434 | |
| 435 | #define REG64_IDX(_reg, idx) \ |
| 436 | { .addr = _reg(idx) }, \ |
| 437 | { .addr = _reg ## _UDW(idx) } |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 438 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 439 | static const struct drm_i915_reg_descriptor gen7_render_regs[] = { |
Jordan Justen | c61200c | 2014-12-11 13:28:09 -0800 | [diff] [blame] | 440 | REG64(GPGPU_THREADS_DISPATCHED), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 441 | REG64(HS_INVOCATION_COUNT), |
| 442 | REG64(DS_INVOCATION_COUNT), |
| 443 | REG64(IA_VERTICES_COUNT), |
| 444 | REG64(IA_PRIMITIVES_COUNT), |
| 445 | REG64(VS_INVOCATION_COUNT), |
| 446 | REG64(GS_INVOCATION_COUNT), |
| 447 | REG64(GS_PRIMITIVES_COUNT), |
| 448 | REG64(CL_INVOCATION_COUNT), |
| 449 | REG64(CL_PRIMITIVES_COUNT), |
| 450 | REG64(PS_INVOCATION_COUNT), |
| 451 | REG64(PS_DEPTH_COUNT), |
Jordan Justen | a6573e1 | 2016-03-06 23:30:26 -0800 | [diff] [blame] | 452 | REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 453 | REG32(OACONTROL), /* Only allowed for LRI and SRM. See below. */ |
Neil Roberts | f1f55cc | 2014-11-07 19:00:26 +0000 | [diff] [blame] | 454 | REG64(MI_PREDICATE_SRC0), |
| 455 | REG64(MI_PREDICATE_SRC1), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 456 | REG32(GEN7_3DPRIM_END_OFFSET), |
| 457 | REG32(GEN7_3DPRIM_START_VERTEX), |
| 458 | REG32(GEN7_3DPRIM_VERTEX_COUNT), |
| 459 | REG32(GEN7_3DPRIM_INSTANCE_COUNT), |
| 460 | REG32(GEN7_3DPRIM_START_INSTANCE), |
| 461 | REG32(GEN7_3DPRIM_BASE_VERTEX), |
Jordan Justen | 7b9748c | 2015-10-01 23:09:58 -0700 | [diff] [blame] | 462 | REG32(GEN7_GPGPU_DISPATCHDIMX), |
| 463 | REG32(GEN7_GPGPU_DISPATCHDIMY), |
| 464 | REG32(GEN7_GPGPU_DISPATCHDIMZ), |
Chris Wilson | 068715b | 2016-08-18 17:17:11 +0100 | [diff] [blame] | 465 | REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE), |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 466 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0), |
| 467 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1), |
| 468 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2), |
| 469 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3), |
| 470 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0), |
| 471 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1), |
| 472 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2), |
| 473 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 474 | REG32(GEN7_SO_WRITE_OFFSET(0)), |
| 475 | REG32(GEN7_SO_WRITE_OFFSET(1)), |
| 476 | REG32(GEN7_SO_WRITE_OFFSET(2)), |
| 477 | REG32(GEN7_SO_WRITE_OFFSET(3)), |
| 478 | REG32(GEN7_L3SQCREG1), |
| 479 | REG32(GEN7_L3CNTLREG2), |
| 480 | REG32(GEN7_L3CNTLREG3), |
Chris Wilson | 068715b | 2016-08-18 17:17:11 +0100 | [diff] [blame] | 481 | REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE), |
Jordan Justen | 99c5aec | 2016-03-06 23:30:28 -0800 | [diff] [blame] | 482 | }; |
| 483 | |
| 484 | static const struct drm_i915_reg_descriptor hsw_render_regs[] = { |
Jordan Justen | 1b85066 | 2016-03-06 23:30:29 -0800 | [diff] [blame] | 485 | REG64_IDX(HSW_CS_GPR, 0), |
| 486 | REG64_IDX(HSW_CS_GPR, 1), |
| 487 | REG64_IDX(HSW_CS_GPR, 2), |
| 488 | REG64_IDX(HSW_CS_GPR, 3), |
| 489 | REG64_IDX(HSW_CS_GPR, 4), |
| 490 | REG64_IDX(HSW_CS_GPR, 5), |
| 491 | REG64_IDX(HSW_CS_GPR, 6), |
| 492 | REG64_IDX(HSW_CS_GPR, 7), |
| 493 | REG64_IDX(HSW_CS_GPR, 8), |
| 494 | REG64_IDX(HSW_CS_GPR, 9), |
| 495 | REG64_IDX(HSW_CS_GPR, 10), |
| 496 | REG64_IDX(HSW_CS_GPR, 11), |
| 497 | REG64_IDX(HSW_CS_GPR, 12), |
| 498 | REG64_IDX(HSW_CS_GPR, 13), |
| 499 | REG64_IDX(HSW_CS_GPR, 14), |
| 500 | REG64_IDX(HSW_CS_GPR, 15), |
Francisco Jerez | d351f6d | 2015-05-29 16:44:15 +0300 | [diff] [blame] | 501 | REG32(HSW_SCRATCH1, |
| 502 | .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE, |
| 503 | .value = 0), |
| 504 | REG32(HSW_ROW_CHICKEN3, |
| 505 | .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 | |
| 506 | HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE), |
| 507 | .value = 0), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 508 | }; |
| 509 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 510 | static const struct drm_i915_reg_descriptor gen7_blt_regs[] = { |
Chris Wilson | 068715b | 2016-08-18 17:17:11 +0100 | [diff] [blame] | 511 | REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE), |
| 512 | REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 513 | REG32(BCS_SWCTRL), |
Chris Wilson | 068715b | 2016-08-18 17:17:11 +0100 | [diff] [blame] | 514 | REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 515 | }; |
| 516 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 517 | static const struct drm_i915_reg_descriptor ivb_master_regs[] = { |
| 518 | REG32(FORCEWAKE_MT), |
| 519 | REG32(DERRMR), |
| 520 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)), |
| 521 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)), |
| 522 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)), |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 523 | }; |
| 524 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 525 | static const struct drm_i915_reg_descriptor hsw_master_regs[] = { |
| 526 | REG32(FORCEWAKE_MT), |
| 527 | REG32(DERRMR), |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 528 | }; |
| 529 | |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 530 | #undef REG64 |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 531 | #undef REG32 |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 532 | |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 533 | struct drm_i915_reg_table { |
| 534 | const struct drm_i915_reg_descriptor *regs; |
| 535 | int num_regs; |
| 536 | bool master; |
| 537 | }; |
| 538 | |
| 539 | static const struct drm_i915_reg_table ivb_render_reg_tables[] = { |
| 540 | { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false }, |
| 541 | { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true }, |
| 542 | }; |
| 543 | |
| 544 | static const struct drm_i915_reg_table ivb_blt_reg_tables[] = { |
| 545 | { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false }, |
| 546 | { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true }, |
| 547 | }; |
| 548 | |
| 549 | static const struct drm_i915_reg_table hsw_render_reg_tables[] = { |
| 550 | { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false }, |
Jordan Justen | 99c5aec | 2016-03-06 23:30:28 -0800 | [diff] [blame] | 551 | { hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false }, |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 552 | { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true }, |
| 553 | }; |
| 554 | |
| 555 | static const struct drm_i915_reg_table hsw_blt_reg_tables[] = { |
| 556 | { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false }, |
| 557 | { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true }, |
| 558 | }; |
| 559 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 560 | static u32 gen7_render_get_cmd_length_mask(u32 cmd_header) |
| 561 | { |
| 562 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 563 | u32 subclient = |
| 564 | (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT; |
| 565 | |
| 566 | if (client == INSTR_MI_CLIENT) |
| 567 | return 0x3F; |
| 568 | else if (client == INSTR_RC_CLIENT) { |
| 569 | if (subclient == INSTR_MEDIA_SUBCLIENT) |
| 570 | return 0xFFFF; |
| 571 | else |
| 572 | return 0xFF; |
| 573 | } |
| 574 | |
| 575 | DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header); |
| 576 | return 0; |
| 577 | } |
| 578 | |
| 579 | static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header) |
| 580 | { |
| 581 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 582 | u32 subclient = |
| 583 | (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT; |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 584 | u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 585 | |
| 586 | if (client == INSTR_MI_CLIENT) |
| 587 | return 0x3F; |
| 588 | else if (client == INSTR_RC_CLIENT) { |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 589 | if (subclient == INSTR_MEDIA_SUBCLIENT) { |
| 590 | if (op == 6) |
| 591 | return 0xFFFF; |
| 592 | else |
| 593 | return 0xFFF; |
| 594 | } else |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 595 | return 0xFF; |
| 596 | } |
| 597 | |
| 598 | DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header); |
| 599 | return 0; |
| 600 | } |
| 601 | |
| 602 | static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header) |
| 603 | { |
| 604 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 605 | |
| 606 | if (client == INSTR_MI_CLIENT) |
| 607 | return 0x3F; |
| 608 | else if (client == INSTR_BC_CLIENT) |
| 609 | return 0xFF; |
| 610 | |
| 611 | DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header); |
| 612 | return 0; |
| 613 | } |
| 614 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 615 | static bool validate_cmds_sorted(const struct intel_engine_cs *engine, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 616 | const struct drm_i915_cmd_table *cmd_tables, |
| 617 | int cmd_table_count) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 618 | { |
| 619 | int i; |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 620 | bool ret = true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 621 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 622 | if (!cmd_tables || cmd_table_count == 0) |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 623 | return true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 624 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 625 | for (i = 0; i < cmd_table_count; i++) { |
| 626 | const struct drm_i915_cmd_table *table = &cmd_tables[i]; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 627 | u32 previous = 0; |
| 628 | int j; |
| 629 | |
| 630 | for (j = 0; j < table->count; j++) { |
| 631 | const struct drm_i915_cmd_descriptor *desc = |
Hanno Böck | 8453580 | 2015-07-29 10:31:04 +0200 | [diff] [blame] | 632 | &table->table[j]; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 633 | u32 curr = desc->cmd.value & desc->cmd.mask; |
| 634 | |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 635 | if (curr < previous) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 636 | DRM_ERROR("CMD: %s [%d] command table not sorted: " |
| 637 | "table=%d entry=%d cmd=0x%08X prev=0x%08X\n", |
| 638 | engine->name, engine->id, |
| 639 | i, j, curr, previous); |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 640 | ret = false; |
| 641 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 642 | |
| 643 | previous = curr; |
| 644 | } |
| 645 | } |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 646 | |
| 647 | return ret; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 648 | } |
| 649 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 650 | static bool check_sorted(const struct intel_engine_cs *engine, |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 651 | const struct drm_i915_reg_descriptor *reg_table, |
| 652 | int reg_count) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 653 | { |
| 654 | int i; |
| 655 | u32 previous = 0; |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 656 | bool ret = true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 657 | |
| 658 | for (i = 0; i < reg_count; i++) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 659 | u32 curr = i915_mmio_reg_offset(reg_table[i].addr); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 660 | |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 661 | if (curr < previous) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 662 | DRM_ERROR("CMD: %s [%d] register table not sorted: " |
| 663 | "entry=%d reg=0x%08X prev=0x%08X\n", |
| 664 | engine->name, engine->id, |
| 665 | i, curr, previous); |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 666 | ret = false; |
| 667 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 668 | |
| 669 | previous = curr; |
| 670 | } |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 671 | |
| 672 | return ret; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 673 | } |
| 674 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 675 | static bool validate_regs_sorted(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 676 | { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 677 | int i; |
| 678 | const struct drm_i915_reg_table *table; |
| 679 | |
| 680 | for (i = 0; i < engine->reg_table_count; i++) { |
| 681 | table = &engine->reg_tables[i]; |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 682 | if (!check_sorted(engine, table->regs, table->num_regs)) |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 683 | return false; |
| 684 | } |
| 685 | |
| 686 | return true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 687 | } |
| 688 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 689 | struct cmd_node { |
| 690 | const struct drm_i915_cmd_descriptor *desc; |
| 691 | struct hlist_node node; |
| 692 | }; |
| 693 | |
| 694 | /* |
| 695 | * Different command ranges have different numbers of bits for the opcode. For |
| 696 | * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The |
| 697 | * problem is that, for example, MI commands use bits 22:16 for other fields |
| 698 | * such as GGTT vs PPGTT bits. If we include those bits in the mask then when |
| 699 | * we mask a command from a batch it could hash to the wrong bucket due to |
| 700 | * non-opcode bits being set. But if we don't include those bits, some 3D |
| 701 | * commands may hash to the same bucket due to not including opcode bits that |
| 702 | * make the command unique. For now, we will risk hashing to the same bucket. |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 703 | */ |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 704 | static inline u32 cmd_header_key(u32 x) |
| 705 | { |
| 706 | u32 shift; |
| 707 | |
| 708 | switch (x >> INSTR_CLIENT_SHIFT) { |
| 709 | default: |
| 710 | case INSTR_MI_CLIENT: |
| 711 | shift = STD_MI_OPCODE_SHIFT; |
| 712 | break; |
| 713 | case INSTR_RC_CLIENT: |
| 714 | shift = STD_3D_OPCODE_SHIFT; |
| 715 | break; |
| 716 | case INSTR_BC_CLIENT: |
| 717 | shift = STD_2D_OPCODE_SHIFT; |
| 718 | break; |
| 719 | } |
| 720 | |
| 721 | return x >> shift; |
| 722 | } |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 723 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 724 | static int init_hash_table(struct intel_engine_cs *engine, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 725 | const struct drm_i915_cmd_table *cmd_tables, |
| 726 | int cmd_table_count) |
| 727 | { |
| 728 | int i, j; |
| 729 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 730 | hash_init(engine->cmd_hash); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 731 | |
| 732 | for (i = 0; i < cmd_table_count; i++) { |
| 733 | const struct drm_i915_cmd_table *table = &cmd_tables[i]; |
| 734 | |
| 735 | for (j = 0; j < table->count; j++) { |
| 736 | const struct drm_i915_cmd_descriptor *desc = |
| 737 | &table->table[j]; |
| 738 | struct cmd_node *desc_node = |
| 739 | kmalloc(sizeof(*desc_node), GFP_KERNEL); |
| 740 | |
| 741 | if (!desc_node) |
| 742 | return -ENOMEM; |
| 743 | |
| 744 | desc_node->desc = desc; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 745 | hash_add(engine->cmd_hash, &desc_node->node, |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 746 | cmd_header_key(desc->cmd.value)); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 747 | } |
| 748 | } |
| 749 | |
| 750 | return 0; |
| 751 | } |
| 752 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 753 | static void fini_hash_table(struct intel_engine_cs *engine) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 754 | { |
| 755 | struct hlist_node *tmp; |
| 756 | struct cmd_node *desc_node; |
| 757 | int i; |
| 758 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 759 | hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 760 | hash_del(&desc_node->node); |
| 761 | kfree(desc_node); |
| 762 | } |
| 763 | } |
| 764 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 765 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 766 | * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 767 | * @engine: the engine to initialize |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 768 | * |
| 769 | * Optionally initializes fields related to batch buffer command parsing in the |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 770 | * struct intel_engine_cs based on whether the platform requires software |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 771 | * command parsing. |
| 772 | */ |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 773 | void intel_engine_init_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 774 | { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 775 | const struct drm_i915_cmd_table *cmd_tables; |
| 776 | int cmd_table_count; |
| 777 | int ret; |
| 778 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 779 | if (!IS_GEN7(engine->i915)) |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 780 | return; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 781 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 782 | switch (engine->id) { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 783 | case RCS: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 784 | if (IS_HASWELL(engine->i915)) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 785 | cmd_tables = hsw_render_ring_cmds; |
| 786 | cmd_table_count = |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 787 | ARRAY_SIZE(hsw_render_ring_cmds); |
| 788 | } else { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 789 | cmd_tables = gen7_render_cmds; |
| 790 | cmd_table_count = ARRAY_SIZE(gen7_render_cmds); |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 791 | } |
| 792 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 793 | if (IS_HASWELL(engine->i915)) { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 794 | engine->reg_tables = hsw_render_reg_tables; |
| 795 | engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 796 | } else { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 797 | engine->reg_tables = ivb_render_reg_tables; |
| 798 | engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 799 | } |
| 800 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 801 | engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 802 | break; |
| 803 | case VCS: |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 804 | cmd_tables = gen7_video_cmds; |
| 805 | cmd_table_count = ARRAY_SIZE(gen7_video_cmds); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 806 | engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 807 | break; |
| 808 | case BCS: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 809 | if (IS_HASWELL(engine->i915)) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 810 | cmd_tables = hsw_blt_ring_cmds; |
| 811 | cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds); |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 812 | } else { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 813 | cmd_tables = gen7_blt_cmds; |
| 814 | cmd_table_count = ARRAY_SIZE(gen7_blt_cmds); |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 815 | } |
| 816 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 817 | if (IS_HASWELL(engine->i915)) { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 818 | engine->reg_tables = hsw_blt_reg_tables; |
| 819 | engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 820 | } else { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 821 | engine->reg_tables = ivb_blt_reg_tables; |
| 822 | engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 823 | } |
| 824 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 825 | engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 826 | break; |
| 827 | case VECS: |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 828 | cmd_tables = hsw_vebox_cmds; |
| 829 | cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 830 | /* VECS can use the same length_mask function as VCS */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 831 | engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 832 | break; |
| 833 | default: |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 834 | MISSING_CASE(engine->id); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 835 | return; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 836 | } |
| 837 | |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 838 | if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) { |
| 839 | DRM_ERROR("%s: command descriptions are not sorted\n", |
| 840 | engine->name); |
| 841 | return; |
| 842 | } |
| 843 | if (!validate_regs_sorted(engine)) { |
| 844 | DRM_ERROR("%s: registers are not sorted\n", engine->name); |
| 845 | return; |
| 846 | } |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 847 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 848 | ret = init_hash_table(engine, cmd_tables, cmd_table_count); |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 849 | if (ret) { |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 850 | DRM_ERROR("%s: initialised failed!\n", engine->name); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 851 | fini_hash_table(engine); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 852 | return; |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 853 | } |
| 854 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 855 | engine->needs_cmd_parser = true; |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 856 | } |
| 857 | |
| 858 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 859 | * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 860 | * @engine: the engine to clean up |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 861 | * |
| 862 | * Releases any resources related to command parsing that may have been |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 863 | * initialized for the specified engine. |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 864 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 865 | void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 866 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 867 | if (!engine->needs_cmd_parser) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 868 | return; |
| 869 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 870 | fini_hash_table(engine); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 871 | } |
| 872 | |
| 873 | static const struct drm_i915_cmd_descriptor* |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 874 | find_cmd_in_table(struct intel_engine_cs *engine, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 875 | u32 cmd_header) |
| 876 | { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 877 | struct cmd_node *desc_node; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 878 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 879 | hash_for_each_possible(engine->cmd_hash, desc_node, node, |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 880 | cmd_header_key(cmd_header)) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 881 | const struct drm_i915_cmd_descriptor *desc = desc_node->desc; |
Chris Wilson | d6a4ead | 2016-08-18 17:17:14 +0100 | [diff] [blame] | 882 | if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 883 | return desc; |
| 884 | } |
| 885 | |
| 886 | return NULL; |
| 887 | } |
| 888 | |
| 889 | /* |
| 890 | * Returns a pointer to a descriptor for the command specified by cmd_header. |
| 891 | * |
| 892 | * The caller must supply space for a default descriptor via the default_desc |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 893 | * parameter. If no descriptor for the specified command exists in the engine's |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 894 | * command parser tables, this function fills in default_desc based on the |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 895 | * engine's default length encoding and returns default_desc. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 896 | */ |
| 897 | static const struct drm_i915_cmd_descriptor* |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 898 | find_cmd(struct intel_engine_cs *engine, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 899 | u32 cmd_header, |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 900 | const struct drm_i915_cmd_descriptor *desc, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 901 | struct drm_i915_cmd_descriptor *default_desc) |
| 902 | { |
| 903 | u32 mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 904 | |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 905 | if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0) |
| 906 | return desc; |
| 907 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 908 | desc = find_cmd_in_table(engine, cmd_header); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 909 | if (desc) |
| 910 | return desc; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 911 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 912 | mask = engine->get_cmd_length_mask(cmd_header); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 913 | if (!mask) |
| 914 | return NULL; |
| 915 | |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 916 | default_desc->cmd.value = cmd_header; |
| 917 | default_desc->cmd.mask = ~0u << MIN_OPCODE_SHIFT; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 918 | default_desc->length.mask = mask; |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 919 | default_desc->flags = CMD_DESC_SKIP; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 920 | return default_desc; |
| 921 | } |
| 922 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 923 | static const struct drm_i915_reg_descriptor * |
| 924 | find_reg(const struct drm_i915_reg_descriptor *table, |
| 925 | int count, u32 addr) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 926 | { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 927 | int i; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 928 | |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 929 | for (i = 0; i < count; i++) { |
| 930 | if (i915_mmio_reg_offset(table[i].addr) == addr) |
| 931 | return &table[i]; |
| 932 | } |
| 933 | |
| 934 | return NULL; |
| 935 | } |
| 936 | |
| 937 | static const struct drm_i915_reg_descriptor * |
| 938 | find_reg_in_tables(const struct drm_i915_reg_table *tables, |
| 939 | int count, bool is_master, u32 addr) |
| 940 | { |
| 941 | int i; |
| 942 | const struct drm_i915_reg_table *table; |
| 943 | const struct drm_i915_reg_descriptor *reg; |
| 944 | |
| 945 | for (i = 0; i < count; i++) { |
| 946 | table = &tables[i]; |
| 947 | if (!table->master || is_master) { |
| 948 | reg = find_reg(table->regs, table->num_regs, |
| 949 | addr); |
| 950 | if (reg != NULL) |
| 951 | return reg; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 952 | } |
| 953 | } |
| 954 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 955 | return NULL; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 956 | } |
| 957 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 958 | /* Returns a vmap'd pointer to dst_obj, which the caller must unmap */ |
| 959 | static u32 *copy_batch(struct drm_i915_gem_object *dst_obj, |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 960 | struct drm_i915_gem_object *src_obj, |
| 961 | u32 batch_start_offset, |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 962 | u32 batch_len, |
| 963 | bool *needs_clflush_after) |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 964 | { |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 965 | unsigned int src_needs_clflush; |
| 966 | unsigned int dst_needs_clflush; |
Chris Wilson | ed13033 | 2016-08-18 17:17:13 +0100 | [diff] [blame] | 967 | void *dst, *ptr; |
| 968 | int offset, n; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 969 | int ret; |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 970 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 971 | ret = i915_gem_obj_prepare_shmem_read(src_obj, &src_needs_clflush); |
| 972 | if (ret) |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 973 | return ERR_PTR(ret); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 974 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 975 | ret = i915_gem_obj_prepare_shmem_write(dst_obj, &dst_needs_clflush); |
| 976 | if (ret) { |
| 977 | dst = ERR_PTR(ret); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 978 | goto unpin_src; |
| 979 | } |
| 980 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 981 | dst = i915_gem_object_pin_map(dst_obj, I915_MAP_WB); |
| 982 | if (IS_ERR(dst)) |
Chris Wilson | ed13033 | 2016-08-18 17:17:13 +0100 | [diff] [blame] | 983 | goto unpin_dst; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 984 | |
Chris Wilson | ed13033 | 2016-08-18 17:17:13 +0100 | [diff] [blame] | 985 | ptr = dst; |
| 986 | offset = offset_in_page(batch_start_offset); |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 987 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 988 | /* We can avoid clflushing partial cachelines before the write if we |
| 989 | * only every write full cache-lines. Since we know that both the |
| 990 | * source and destination are in multiples of PAGE_SIZE, we can simply |
| 991 | * round up to the next cacheline. We don't care about copying too much |
| 992 | * here as we only validate up to the end of the batch. |
| 993 | */ |
| 994 | if (dst_needs_clflush & CLFLUSH_BEFORE) |
| 995 | batch_len = roundup(batch_len, boot_cpu_data.x86_clflush_size); |
| 996 | |
Chris Wilson | ed13033 | 2016-08-18 17:17:13 +0100 | [diff] [blame] | 997 | for (n = batch_start_offset >> PAGE_SHIFT; batch_len; n++) { |
| 998 | int len = min_t(int, batch_len, PAGE_SIZE - offset); |
| 999 | void *vaddr; |
| 1000 | |
| 1001 | vaddr = kmap_atomic(i915_gem_object_get_page(src_obj, n)); |
| 1002 | if (src_needs_clflush) |
| 1003 | drm_clflush_virt_range(vaddr + offset, len); |
| 1004 | memcpy(ptr, vaddr + offset, len); |
| 1005 | kunmap_atomic(vaddr); |
| 1006 | |
| 1007 | ptr += len; |
| 1008 | batch_len -= len; |
| 1009 | offset = 0; |
| 1010 | } |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1011 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1012 | /* dst_obj is returned with vmap pinned */ |
| 1013 | *needs_clflush_after = dst_needs_clflush & CLFLUSH_AFTER; |
| 1014 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1015 | unpin_dst: |
| 1016 | i915_gem_obj_finish_shmem_access(dst_obj); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1017 | unpin_src: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1018 | i915_gem_obj_finish_shmem_access(src_obj); |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1019 | return dst; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1020 | } |
| 1021 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1022 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1023 | * intel_engine_needs_cmd_parser() - should a given engine use software |
| 1024 | * command parsing? |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1025 | * @engine: the engine in question |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1026 | * |
| 1027 | * Only certain platforms require software batch buffer command parsing, and |
Masanari Iida | 32197aa | 2014-10-20 23:53:13 +0900 | [diff] [blame] | 1028 | * only when enabled via module parameter. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1029 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1030 | * Return: true if the engine requires software command parsing |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1031 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1032 | bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1033 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1034 | if (!engine->needs_cmd_parser) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1035 | return false; |
| 1036 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1037 | if (!USES_PPGTT(engine->i915)) |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 1038 | return false; |
| 1039 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1040 | return (i915.enable_cmd_parser == 1); |
| 1041 | } |
| 1042 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1043 | static bool check_cmd(const struct intel_engine_cs *engine, |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1044 | const struct drm_i915_cmd_descriptor *desc, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1045 | const u32 *cmd, u32 length, |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1046 | const bool is_master, |
| 1047 | bool *oacontrol_set) |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1048 | { |
| 1049 | if (desc->flags & CMD_DESC_REJECT) { |
| 1050 | DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd); |
| 1051 | return false; |
| 1052 | } |
| 1053 | |
| 1054 | if ((desc->flags & CMD_DESC_MASTER) && !is_master) { |
| 1055 | DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n", |
| 1056 | *cmd); |
| 1057 | return false; |
| 1058 | } |
| 1059 | |
| 1060 | if (desc->flags & CMD_DESC_REGISTER) { |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1061 | /* |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1062 | * Get the distance between individual register offset |
| 1063 | * fields if the command can perform more than one |
| 1064 | * access at a time. |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1065 | */ |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1066 | const u32 step = desc->reg.step ? desc->reg.step : length; |
| 1067 | u32 offset; |
| 1068 | |
| 1069 | for (offset = desc->reg.offset; offset < length; |
| 1070 | offset += step) { |
| 1071 | const u32 reg_addr = cmd[offset] & desc->reg.mask; |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1072 | const struct drm_i915_reg_descriptor *reg = |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 1073 | find_reg_in_tables(engine->reg_tables, |
| 1074 | engine->reg_table_count, |
| 1075 | is_master, |
| 1076 | reg_addr); |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1077 | |
| 1078 | if (!reg) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1079 | DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (exec_id=%d)\n", |
| 1080 | reg_addr, *cmd, engine->exec_id); |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1081 | return false; |
| 1082 | } |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1083 | |
| 1084 | /* |
| 1085 | * OACONTROL requires some special handling for |
| 1086 | * writes. We want to make sure that any batch which |
| 1087 | * enables OA also disables it before the end of the |
| 1088 | * batch. The goal is to prevent one process from |
| 1089 | * snooping on the perf data from another process. To do |
| 1090 | * that, we need to check the value that will be written |
| 1091 | * to the register. Hence, limit OACONTROL writes to |
| 1092 | * only MI_LOAD_REGISTER_IMM commands. |
| 1093 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1094 | if (reg_addr == i915_mmio_reg_offset(OACONTROL)) { |
Arun Siluvery | f1afe24 | 2015-08-04 16:22:20 +0100 | [diff] [blame] | 1095 | if (desc->cmd.value == MI_LOAD_REGISTER_MEM) { |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1096 | DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n"); |
| 1097 | return false; |
| 1098 | } |
| 1099 | |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1100 | if (desc->cmd.value == MI_LOAD_REGISTER_REG) { |
| 1101 | DRM_DEBUG_DRIVER("CMD: Rejected LRR to OACONTROL\n"); |
| 1102 | return false; |
| 1103 | } |
| 1104 | |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1105 | if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1)) |
| 1106 | *oacontrol_set = (cmd[offset + 1] != 0); |
Brad Volkin | 00caf01 | 2014-09-18 16:26:27 -0700 | [diff] [blame] | 1107 | } |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1108 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1109 | /* |
| 1110 | * Check the value written to the register against the |
| 1111 | * allowed mask/value pair given in the whitelist entry. |
| 1112 | */ |
| 1113 | if (reg->mask) { |
Arun Siluvery | f1afe24 | 2015-08-04 16:22:20 +0100 | [diff] [blame] | 1114 | if (desc->cmd.value == MI_LOAD_REGISTER_MEM) { |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1115 | DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n", |
| 1116 | reg_addr); |
| 1117 | return false; |
| 1118 | } |
| 1119 | |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1120 | if (desc->cmd.value == MI_LOAD_REGISTER_REG) { |
| 1121 | DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n", |
| 1122 | reg_addr); |
| 1123 | return false; |
| 1124 | } |
| 1125 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1126 | if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) && |
| 1127 | (offset + 2 > length || |
| 1128 | (cmd[offset + 1] & reg->mask) != reg->value)) { |
| 1129 | DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n", |
| 1130 | reg_addr); |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1131 | return false; |
| 1132 | } |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1133 | } |
| 1134 | } |
| 1135 | } |
| 1136 | |
| 1137 | if (desc->flags & CMD_DESC_BITMASK) { |
| 1138 | int i; |
| 1139 | |
| 1140 | for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) { |
| 1141 | u32 dword; |
| 1142 | |
| 1143 | if (desc->bits[i].mask == 0) |
| 1144 | break; |
| 1145 | |
| 1146 | if (desc->bits[i].condition_mask != 0) { |
| 1147 | u32 offset = |
| 1148 | desc->bits[i].condition_offset; |
| 1149 | u32 condition = cmd[offset] & |
| 1150 | desc->bits[i].condition_mask; |
| 1151 | |
| 1152 | if (condition == 0) |
| 1153 | continue; |
| 1154 | } |
| 1155 | |
| 1156 | dword = cmd[desc->bits[i].offset] & |
| 1157 | desc->bits[i].mask; |
| 1158 | |
| 1159 | if (dword != desc->bits[i].expected) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1160 | DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (exec_id=%d)\n", |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1161 | *cmd, |
| 1162 | desc->bits[i].mask, |
| 1163 | desc->bits[i].expected, |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1164 | dword, engine->exec_id); |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1165 | return false; |
| 1166 | } |
| 1167 | } |
| 1168 | } |
| 1169 | |
| 1170 | return true; |
| 1171 | } |
| 1172 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1173 | #define LENGTH_BIAS 2 |
| 1174 | |
| 1175 | /** |
| 1176 | * i915_parse_cmds() - parse a submitted batch buffer for privilege violations |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1177 | * @engine: the engine on which the batch is to execute |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1178 | * @batch_obj: the batch buffer in question |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1179 | * @shadow_batch_obj: copy of the batch buffer in question |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1180 | * @batch_start_offset: byte offset in the batch at which execution starts |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1181 | * @batch_len: length of the commands in batch_obj |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1182 | * @is_master: is the submitting process the drm master? |
| 1183 | * |
| 1184 | * Parses the specified batch buffer looking for privilege violations as |
| 1185 | * described in the overview. |
| 1186 | * |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 1187 | * Return: non-zero if the parser finds violations or otherwise fails; -EACCES |
| 1188 | * if the batch appears legal but should use hardware parsing |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1189 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1190 | int intel_engine_cmd_parser(struct intel_engine_cs *engine, |
| 1191 | struct drm_i915_gem_object *batch_obj, |
| 1192 | struct drm_i915_gem_object *shadow_batch_obj, |
| 1193 | u32 batch_start_offset, |
| 1194 | u32 batch_len, |
| 1195 | bool is_master) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1196 | { |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1197 | u32 *cmd, *batch_end; |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 1198 | struct drm_i915_cmd_descriptor default_desc = noop_desc; |
| 1199 | const struct drm_i915_cmd_descriptor *desc = &default_desc; |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1200 | bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */ |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1201 | bool needs_clflush_after = false; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1202 | int ret = 0; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1203 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1204 | cmd = copy_batch(shadow_batch_obj, batch_obj, |
| 1205 | batch_start_offset, batch_len, |
| 1206 | &needs_clflush_after); |
| 1207 | if (IS_ERR(cmd)) { |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1208 | DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n"); |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1209 | return PTR_ERR(cmd); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1210 | } |
| 1211 | |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1212 | /* |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1213 | * We use the batch length as size because the shadow object is as |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1214 | * large or larger and copy_batch() will write MI_NOPs to the extra |
| 1215 | * space. Parsing should be faster in some cases this way. |
| 1216 | */ |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1217 | batch_end = cmd + (batch_len / sizeof(*batch_end)); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1218 | while (cmd < batch_end) { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1219 | u32 length; |
| 1220 | |
| 1221 | if (*cmd == MI_BATCH_BUFFER_END) |
| 1222 | break; |
| 1223 | |
Chris Wilson | efdfd91 | 2016-08-18 17:17:15 +0100 | [diff] [blame^] | 1224 | desc = find_cmd(engine, *cmd, desc, &default_desc); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1225 | if (!desc) { |
| 1226 | DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n", |
| 1227 | *cmd); |
| 1228 | ret = -EINVAL; |
| 1229 | break; |
| 1230 | } |
| 1231 | |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 1232 | /* |
| 1233 | * If the batch buffer contains a chained batch, return an |
| 1234 | * error that tells the caller to abort and dispatch the |
| 1235 | * workload as a non-secure batch. |
| 1236 | */ |
| 1237 | if (desc->cmd.value == MI_BATCH_BUFFER_START) { |
| 1238 | ret = -EACCES; |
| 1239 | break; |
| 1240 | } |
| 1241 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1242 | if (desc->flags & CMD_DESC_FIXED) |
| 1243 | length = desc->length.fixed; |
| 1244 | else |
| 1245 | length = ((*cmd & desc->length.mask) + LENGTH_BIAS); |
| 1246 | |
| 1247 | if ((batch_end - cmd) < length) { |
Jani Nikula | 86a2512 | 2014-04-02 11:24:20 +0300 | [diff] [blame] | 1248 | DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n", |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1249 | *cmd, |
| 1250 | length, |
Jan Moskyto Matejka | 4b6eab5 | 2014-04-28 15:03:23 +0200 | [diff] [blame] | 1251 | batch_end - cmd); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1252 | ret = -EINVAL; |
| 1253 | break; |
| 1254 | } |
| 1255 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1256 | if (!check_cmd(engine, desc, cmd, length, is_master, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1257 | &oacontrol_set)) { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1258 | ret = -EINVAL; |
| 1259 | break; |
| 1260 | } |
| 1261 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1262 | cmd += length; |
| 1263 | } |
| 1264 | |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1265 | if (oacontrol_set) { |
| 1266 | DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n"); |
| 1267 | ret = -EINVAL; |
| 1268 | } |
| 1269 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1270 | if (cmd >= batch_end) { |
| 1271 | DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n"); |
| 1272 | ret = -EINVAL; |
| 1273 | } |
| 1274 | |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1275 | if (ret == 0 && needs_clflush_after) |
| 1276 | drm_clflush_virt_range(shadow_batch_obj->mapping, batch_len); |
| 1277 | i915_gem_object_unpin_map(shadow_batch_obj); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1278 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1279 | return ret; |
| 1280 | } |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1281 | |
| 1282 | /** |
| 1283 | * i915_cmd_parser_get_version() - get the cmd parser version number |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1284 | * @dev_priv: i915 device private |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1285 | * |
| 1286 | * The cmd parser maintains a simple increasing integer version number suitable |
| 1287 | * for passing to userspace clients to determine what operations are permitted. |
| 1288 | * |
| 1289 | * Return: the current version number of the cmd parser |
| 1290 | */ |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1291 | int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv) |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1292 | { |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1293 | struct intel_engine_cs *engine; |
| 1294 | bool active = false; |
| 1295 | |
| 1296 | /* If the command parser is not enabled, report 0 - unsupported */ |
| 1297 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1298 | if (intel_engine_needs_cmd_parser(engine)) { |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1299 | active = true; |
| 1300 | break; |
| 1301 | } |
| 1302 | } |
| 1303 | if (!active) |
| 1304 | return 0; |
| 1305 | |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1306 | /* |
| 1307 | * Command parser version history |
| 1308 | * |
| 1309 | * 1. Initial version. Checks batches and reports violations, but leaves |
| 1310 | * hardware parsing enabled (so does not allow new use cases). |
Neil Roberts | f1f55cc | 2014-11-07 19:00:26 +0000 | [diff] [blame] | 1311 | * 2. Allow access to the MI_PREDICATE_SRC0 and |
| 1312 | * MI_PREDICATE_SRC1 registers. |
Jordan Justen | c61200c | 2014-12-11 13:28:09 -0800 | [diff] [blame] | 1313 | * 3. Allow access to the GPGPU_THREADS_DISPATCHED register. |
Francisco Jerez | 2bbe6bb | 2015-06-15 14:03:29 +0300 | [diff] [blame] | 1314 | * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3. |
Jordan Justen | 7b9748c | 2015-10-01 23:09:58 -0700 | [diff] [blame] | 1315 | * 5. GPGPU dispatch compute indirect registers. |
Jordan Justen | 6cf0716 | 2016-03-06 23:30:30 -0800 | [diff] [blame] | 1316 | * 6. TIMESTAMP register and Haswell CS GPR registers |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1317 | * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers. |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1318 | */ |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1319 | return 7; |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1320 | } |