blob: e4efffe02fa84c88c29a2d7dfe23090085371474 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080029#include <linux/dma_remapping.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010030#include <linux/reservation.h>
David Hildenbrand32d82062015-05-11 17:52:12 +020031#include <linux/uaccess.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000032
Chris Wilson54cf91d2010-11-25 18:00:26 +000033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010035
Chris Wilson54cf91d2010-11-25 18:00:26 +000036#include "i915_drv.h"
37#include "i915_trace.h"
38#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000040
Chris Wilsond50415c2016-08-18 17:16:52 +010041#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
42
Dave Gordon9e2793f62016-07-14 14:52:03 +010043#define __EXEC_OBJECT_HAS_PIN (1<<31)
44#define __EXEC_OBJECT_HAS_FENCE (1<<30)
45#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
46#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
47#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
Chris Wilsond23db882014-05-23 08:48:08 +020048
49#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000050
Chris Wilson5b043f42016-08-02 22:50:38 +010051struct i915_execbuffer_params {
52 struct drm_device *dev;
53 struct drm_file *file;
Chris Wilson59bfa122016-08-04 16:32:31 +010054 struct i915_vma *batch;
55 u32 dispatch_flags;
56 u32 args_batch_start_offset;
Chris Wilson5b043f42016-08-02 22:50:38 +010057 struct intel_engine_cs *engine;
Chris Wilson5b043f42016-08-02 22:50:38 +010058 struct i915_gem_context *ctx;
59 struct drm_i915_gem_request *request;
60};
61
Ben Widawsky27173f12013-08-14 11:38:36 +020062struct eb_vmas {
Chris Wilsond50415c2016-08-18 17:16:52 +010063 struct drm_i915_private *i915;
Ben Widawsky27173f12013-08-14 11:38:36 +020064 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000065 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000066 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020067 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 struct hlist_head buckets[0];
69 };
Chris Wilson67731b82010-12-08 10:38:14 +000070};
71
Ben Widawsky27173f12013-08-14 11:38:36 +020072static struct eb_vmas *
Chris Wilsond50415c2016-08-18 17:16:52 +010073eb_create(struct drm_i915_private *i915,
74 struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000075{
Ben Widawsky27173f12013-08-14 11:38:36 +020076 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000077
Chris Wilsoneef90cc2013-01-08 10:53:17 +000078 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020079 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020080 size *= sizeof(struct i915_vma *);
81 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000082 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
83 }
84
85 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020086 unsigned size = args->buffer_count;
87 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020088 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000089 while (count > 2*size)
90 count >>= 1;
91 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020092 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000093 GFP_TEMPORARY);
94 if (eb == NULL)
95 return eb;
96
97 eb->and = count - 1;
98 } else
99 eb->and = -args->buffer_count;
100
Chris Wilsond50415c2016-08-18 17:16:52 +0100101 eb->i915 = i915;
Ben Widawsky27173f12013-08-14 11:38:36 +0200102 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +0000103 return eb;
104}
105
106static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200107eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +0000108{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000109 if (eb->and >= 0)
110 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +0000111}
112
Chris Wilson59bfa122016-08-04 16:32:31 +0100113static struct i915_vma *
114eb_get_batch(struct eb_vmas *eb)
115{
116 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
117
118 /*
119 * SNA is doing fancy tricks with compressing batch buffers, which leads
120 * to negative relocation deltas. Usually that works out ok since the
121 * relocate address is still positive, except when the batch is placed
122 * very low in the GTT. Ensure this doesn't happen.
123 *
124 * Note that actual hangs have only been observed on gen7, but for
125 * paranoia do it everywhere.
126 */
127 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
128 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
129
130 return vma;
131}
132
Chris Wilson3b96eff2013-01-08 10:53:14 +0000133static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200134eb_lookup_vmas(struct eb_vmas *eb,
135 struct drm_i915_gem_exec_object2 *exec,
136 const struct drm_i915_gem_execbuffer2 *args,
137 struct i915_address_space *vm,
138 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +0000139{
Ben Widawsky27173f12013-08-14 11:38:36 +0200140 struct drm_i915_gem_object *obj;
141 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000142 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000143
Ben Widawsky27173f12013-08-14 11:38:36 +0200144 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000145 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200146 /* Grab a reference to the object and release the lock so we can lookup
147 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000148 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000149 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
150 if (obj == NULL) {
151 spin_unlock(&file->table_lock);
152 DRM_DEBUG("Invalid object handle %d at index %d\n",
153 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200154 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000155 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000156 }
157
Ben Widawsky27173f12013-08-14 11:38:36 +0200158 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000159 spin_unlock(&file->table_lock);
160 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
161 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200162 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000163 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000164 }
165
Chris Wilson25dc5562016-07-20 13:31:52 +0100166 i915_gem_object_get(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200167 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000168 }
169 spin_unlock(&file->table_lock);
170
Ben Widawsky27173f12013-08-14 11:38:36 +0200171 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000172 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200173 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800174
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000175 obj = list_first_entry(&objects,
176 struct drm_i915_gem_object,
177 obj_exec_link);
178
Daniel Vettere656a6c2013-08-14 14:14:04 +0200179 /*
180 * NOTE: We can leak any vmas created here when something fails
181 * later on. But that's no issue since vma_unbind can deal with
182 * vmas which are not actually bound. And since only
183 * lookup_or_create exists as an interface to get at the vma
184 * from the (obj, vm) we don't run the risk of creating
185 * duplicated vmas for the same vm.
186 */
Chris Wilson058d88c2016-08-15 10:49:06 +0100187 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
188 if (unlikely(IS_ERR(vma))) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200189 DRM_DEBUG("Failed to lookup VMA\n");
190 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000191 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200192 }
193
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000194 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200195 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000196 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200197
198 vma->exec_entry = &exec[i];
199 if (eb->and < 0) {
200 eb->lut[i] = vma;
201 } else {
202 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
203 vma->exec_handle = handle;
204 hlist_add_head(&vma->exec_node,
205 &eb->buckets[handle & eb->and]);
206 }
207 ++i;
208 }
209
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000210 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200211
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000212
213err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200214 while (!list_empty(&objects)) {
215 obj = list_first_entry(&objects,
216 struct drm_i915_gem_object,
217 obj_exec_link);
218 list_del_init(&obj->obj_exec_link);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100219 i915_gem_object_put(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200220 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000221 /*
222 * Objects already transfered to the vmas list will be unreferenced by
223 * eb_destroy.
224 */
225
Ben Widawsky27173f12013-08-14 11:38:36 +0200226 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000227}
228
Ben Widawsky27173f12013-08-14 11:38:36 +0200229static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000230{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000231 if (eb->and < 0) {
232 if (handle >= -eb->and)
233 return NULL;
234 return eb->lut[handle];
235 } else {
236 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800237 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000238
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000239 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800240 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200241 if (vma->exec_handle == handle)
242 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000243 }
244 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000245 }
Chris Wilson67731b82010-12-08 10:38:14 +0000246}
247
Chris Wilsona415d352013-11-26 11:23:15 +0000248static void
249i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
250{
251 struct drm_i915_gem_exec_object2 *entry;
Chris Wilsona415d352013-11-26 11:23:15 +0000252
253 if (!drm_mm_node_allocated(&vma->node))
254 return;
255
256 entry = vma->exec_entry;
257
258 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
Chris Wilson49ef5292016-08-18 17:17:00 +0100259 i915_vma_unpin_fence(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000260
261 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100262 __i915_vma_unpin(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000263
Chris Wilsonde4e7832015-04-07 16:20:35 +0100264 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000265}
266
267static void eb_destroy(struct eb_vmas *eb)
268{
Ben Widawsky27173f12013-08-14 11:38:36 +0200269 while (!list_empty(&eb->vmas)) {
270 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000271
Ben Widawsky27173f12013-08-14 11:38:36 +0200272 vma = list_first_entry(&eb->vmas,
273 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000274 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200275 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000276 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +0100277 i915_vma_put(vma);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000278 }
Chris Wilson67731b82010-12-08 10:38:14 +0000279 kfree(eb);
280}
281
Chris Wilsondabdfe02012-03-26 10:10:27 +0200282static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
283{
Chris Wilson9e53d9b2016-08-18 17:16:54 +0100284 if (!i915_gem_object_has_struct_page(obj))
285 return false;
286
Chris Wilsond50415c2016-08-18 17:16:52 +0100287 if (DBG_USE_CPU_RELOC)
288 return DBG_USE_CPU_RELOC > 0;
289
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000290 return (HAS_LLC(to_i915(obj->base.dev)) ||
Chris Wilson2cc86b82013-08-26 19:51:00 -0300291 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200292 obj->cache_level != I915_CACHE_NONE);
293}
294
Michał Winiarski934acce2015-12-29 18:24:52 +0100295/* Used to convert any address to canonical form.
296 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
297 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
298 * addresses to be in a canonical form:
299 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
300 * canonical form [63:48] == [47]."
301 */
302#define GEN8_HIGH_ADDRESS_BIT 47
303static inline uint64_t gen8_canonical_addr(uint64_t address)
304{
305 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
306}
307
308static inline uint64_t gen8_noncanonical_addr(uint64_t address)
309{
310 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
311}
312
313static inline uint64_t
Chris Wilsond50415c2016-08-18 17:16:52 +0100314relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
Michał Winiarski934acce2015-12-29 18:24:52 +0100315 uint64_t target_offset)
316{
317 return gen8_canonical_addr((int)reloc->delta + target_offset);
318}
319
Chris Wilson31a39202016-08-18 17:16:46 +0100320struct reloc_cache {
Chris Wilsond50415c2016-08-18 17:16:52 +0100321 struct drm_i915_private *i915;
322 struct drm_mm_node node;
323 unsigned long vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100324 unsigned int page;
Chris Wilsond50415c2016-08-18 17:16:52 +0100325 bool use_64bit_reloc;
Chris Wilson31a39202016-08-18 17:16:46 +0100326};
327
Chris Wilsond50415c2016-08-18 17:16:52 +0100328static void reloc_cache_init(struct reloc_cache *cache,
329 struct drm_i915_private *i915)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100330{
Chris Wilson31a39202016-08-18 17:16:46 +0100331 cache->page = -1;
Chris Wilsond50415c2016-08-18 17:16:52 +0100332 cache->vaddr = 0;
333 cache->i915 = i915;
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200334 /* Must be a variable in the struct to allow GCC to unroll. */
335 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100336 cache->node.allocated = false;
Chris Wilson31a39202016-08-18 17:16:46 +0100337}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100338
Chris Wilsond50415c2016-08-18 17:16:52 +0100339static inline void *unmask_page(unsigned long p)
340{
341 return (void *)(uintptr_t)(p & PAGE_MASK);
342}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100343
Chris Wilsond50415c2016-08-18 17:16:52 +0100344static inline unsigned int unmask_flags(unsigned long p)
345{
346 return p & ~PAGE_MASK;
347}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700348
Chris Wilsond50415c2016-08-18 17:16:52 +0100349#define KMAP 0x4 /* after CLFLUSH_FLAGS */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700350
Chris Wilson31a39202016-08-18 17:16:46 +0100351static void reloc_cache_fini(struct reloc_cache *cache)
352{
Chris Wilsond50415c2016-08-18 17:16:52 +0100353 void *vaddr;
354
Chris Wilson31a39202016-08-18 17:16:46 +0100355 if (!cache->vaddr)
356 return;
357
Chris Wilsond50415c2016-08-18 17:16:52 +0100358 vaddr = unmask_page(cache->vaddr);
359 if (cache->vaddr & KMAP) {
360 if (cache->vaddr & CLFLUSH_AFTER)
361 mb();
Chris Wilson31a39202016-08-18 17:16:46 +0100362
Chris Wilsond50415c2016-08-18 17:16:52 +0100363 kunmap_atomic(vaddr);
364 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
365 } else {
Chris Wilsone8cb9092016-08-18 17:16:53 +0100366 wmb();
Chris Wilsond50415c2016-08-18 17:16:52 +0100367 io_mapping_unmap_atomic((void __iomem *)vaddr);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100368 if (cache->node.allocated) {
369 struct i915_ggtt *ggtt = &cache->i915->ggtt;
370
371 ggtt->base.clear_range(&ggtt->base,
372 cache->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200373 cache->node.size);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100374 drm_mm_remove_node(&cache->node);
375 } else {
376 i915_vma_unpin((struct i915_vma *)cache->node.mm);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700377 }
Chris Wilson31a39202016-08-18 17:16:46 +0100378 }
379}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700380
Chris Wilson31a39202016-08-18 17:16:46 +0100381static void *reloc_kmap(struct drm_i915_gem_object *obj,
382 struct reloc_cache *cache,
383 int page)
384{
Chris Wilsond50415c2016-08-18 17:16:52 +0100385 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100386
Chris Wilsond50415c2016-08-18 17:16:52 +0100387 if (cache->vaddr) {
388 kunmap_atomic(unmask_page(cache->vaddr));
389 } else {
390 unsigned int flushes;
391 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100392
Chris Wilsond50415c2016-08-18 17:16:52 +0100393 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
394 if (ret)
395 return ERR_PTR(ret);
396
397 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
398 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
399
400 cache->vaddr = flushes | KMAP;
401 cache->node.mm = (void *)obj;
402 if (flushes)
403 mb();
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700404 }
405
Chris Wilsond50415c2016-08-18 17:16:52 +0100406 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
407 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100408 cache->page = page;
Chris Wilson31a39202016-08-18 17:16:46 +0100409
Chris Wilsond50415c2016-08-18 17:16:52 +0100410 return vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100411}
412
Chris Wilsond50415c2016-08-18 17:16:52 +0100413static void *reloc_iomap(struct drm_i915_gem_object *obj,
Chris Wilson31a39202016-08-18 17:16:46 +0100414 struct reloc_cache *cache,
Chris Wilsond50415c2016-08-18 17:16:52 +0100415 int page)
Chris Wilson31a39202016-08-18 17:16:46 +0100416{
Chris Wilsone8cb9092016-08-18 17:16:53 +0100417 struct i915_ggtt *ggtt = &cache->i915->ggtt;
418 unsigned long offset;
Chris Wilsond50415c2016-08-18 17:16:52 +0100419 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100420
Chris Wilsond50415c2016-08-18 17:16:52 +0100421 if (cache->vaddr) {
Jani Nikula615e5002016-10-04 12:54:13 +0300422 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
Chris Wilsond50415c2016-08-18 17:16:52 +0100423 } else {
424 struct i915_vma *vma;
425 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100426
Chris Wilsond50415c2016-08-18 17:16:52 +0100427 if (use_cpu_reloc(obj))
428 return NULL;
Chris Wilson31a39202016-08-18 17:16:46 +0100429
Chris Wilsond50415c2016-08-18 17:16:52 +0100430 ret = i915_gem_object_set_to_gtt_domain(obj, true);
431 if (ret)
432 return ERR_PTR(ret);
Chris Wilson31a39202016-08-18 17:16:46 +0100433
Chris Wilsond50415c2016-08-18 17:16:52 +0100434 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
435 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100436 if (IS_ERR(vma)) {
437 memset(&cache->node, 0, sizeof(cache->node));
438 ret = drm_mm_insert_node_in_range_generic
439 (&ggtt->base.mm, &cache->node,
440 4096, 0, 0,
441 0, ggtt->mappable_end,
442 DRM_MM_SEARCH_DEFAULT,
443 DRM_MM_CREATE_DEFAULT);
Chris Wilsonc92fa4f2016-10-07 07:53:25 +0100444 if (ret) /* no inactive aperture space, use cpu reloc */
445 return NULL;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100446 } else {
Chris Wilson49ef5292016-08-18 17:17:00 +0100447 ret = i915_vma_put_fence(vma);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100448 if (ret) {
449 i915_vma_unpin(vma);
450 return ERR_PTR(ret);
451 }
Rafael Barbalho5032d872013-08-21 17:10:51 +0100452
Chris Wilsone8cb9092016-08-18 17:16:53 +0100453 cache->node.start = vma->node.start;
454 cache->node.mm = (void *)vma;
Chris Wilsond50415c2016-08-18 17:16:52 +0100455 }
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700456 }
457
Chris Wilsone8cb9092016-08-18 17:16:53 +0100458 offset = cache->node.start;
459 if (cache->node.allocated) {
Chris Wilsonfc099092016-10-28 15:27:56 +0100460 wmb();
Chris Wilsone8cb9092016-08-18 17:16:53 +0100461 ggtt->base.insert_page(&ggtt->base,
462 i915_gem_object_get_dma_address(obj, page),
463 offset, I915_CACHE_NONE, 0);
464 } else {
465 offset += page << PAGE_SHIFT;
466 }
467
Jani Nikula615e5002016-10-04 12:54:13 +0300468 vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
Chris Wilsond50415c2016-08-18 17:16:52 +0100469 cache->page = page;
470 cache->vaddr = (unsigned long)vaddr;
471
472 return vaddr;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100473}
474
Chris Wilsond50415c2016-08-18 17:16:52 +0100475static void *reloc_vaddr(struct drm_i915_gem_object *obj,
476 struct reloc_cache *cache,
477 int page)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000478{
Chris Wilsond50415c2016-08-18 17:16:52 +0100479 void *vaddr;
480
481 if (cache->page == page) {
482 vaddr = unmask_page(cache->vaddr);
483 } else {
484 vaddr = NULL;
485 if ((cache->vaddr & KMAP) == 0)
486 vaddr = reloc_iomap(obj, cache, page);
487 if (!vaddr)
488 vaddr = reloc_kmap(obj, cache, page);
489 }
490
491 return vaddr;
492}
493
494static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
495{
496 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
497 if (flushes & CLFLUSH_BEFORE) {
498 clflushopt(addr);
499 mb();
500 }
501
502 *addr = value;
503
504 /* Writes to the same cacheline are serialised by the CPU
505 * (including clflush). On the write path, we only require
506 * that it hits memory in an orderly fashion and place
507 * mb barriers at the start and end of the relocation phase
508 * to ensure ordering of clflush wrt to the system.
509 */
510 if (flushes & CLFLUSH_AFTER)
511 clflushopt(addr);
512 } else
513 *addr = value;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000514}
515
516static int
Chris Wilsond50415c2016-08-18 17:16:52 +0100517relocate_entry(struct drm_i915_gem_object *obj,
518 const struct drm_i915_gem_relocation_entry *reloc,
519 struct reloc_cache *cache,
520 u64 target_offset)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000521{
Chris Wilsond50415c2016-08-18 17:16:52 +0100522 u64 offset = reloc->offset;
523 bool wide = cache->use_64bit_reloc;
524 void *vaddr;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000525
Chris Wilsond50415c2016-08-18 17:16:52 +0100526 target_offset = relocation_target(reloc, target_offset);
527repeat:
528 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
529 if (IS_ERR(vaddr))
530 return PTR_ERR(vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000531
Chris Wilsond50415c2016-08-18 17:16:52 +0100532 clflush_write32(vaddr + offset_in_page(offset),
533 lower_32_bits(target_offset),
534 cache->vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000535
Chris Wilsond50415c2016-08-18 17:16:52 +0100536 if (wide) {
537 offset += sizeof(u32);
538 target_offset >>= 32;
539 wide = false;
540 goto repeat;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000541 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000542
543 return 0;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100544}
545
Rafael Barbalho5032d872013-08-21 17:10:51 +0100546static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000547i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200548 struct eb_vmas *eb,
Chris Wilson31a39202016-08-18 17:16:46 +0100549 struct drm_i915_gem_relocation_entry *reloc,
550 struct reloc_cache *cache)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000551{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100552 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000553 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100554 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200555 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700556 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800557 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000558
Chris Wilson67731b82010-12-08 10:38:14 +0000559 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200560 target_vma = eb_get_vma(eb, reloc->target_handle);
561 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000562 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200563 target_i915_obj = target_vma->obj;
564 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000565
Michał Winiarski934acce2015-12-29 18:24:52 +0100566 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000567
Eric Anholte844b992012-07-31 15:35:01 -0700568 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
569 * pipe_control writes because the gpu doesn't properly redirect them
570 * through the ppgtt for non_secure batchbuffers. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100571 if (unlikely(IS_GEN6(dev_priv) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700572 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000573 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700574 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000575 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
576 return ret;
577 }
Eric Anholte844b992012-07-31 15:35:01 -0700578
Chris Wilson54cf91d2010-11-25 18:00:26 +0000579 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000580 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100581 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000582 "obj %p target %d offset %d "
583 "read %08x write %08x",
584 obj, reloc->target_handle,
585 (int) reloc->offset,
586 reloc->read_domains,
587 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800588 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000589 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100590 if (unlikely((reloc->write_domain | reloc->read_domains)
591 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100592 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000593 "obj %p target %d offset %d "
594 "read %08x write %08x",
595 obj, reloc->target_handle,
596 (int) reloc->offset,
597 reloc->read_domains,
598 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800599 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000600 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000601
602 target_obj->pending_read_domains |= reloc->read_domains;
603 target_obj->pending_write_domain |= reloc->write_domain;
604
605 /* If the relocation already has the right value in it, no
606 * more work needs to be done.
607 */
608 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000609 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000610
611 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700612 if (unlikely(reloc->offset >
Chris Wilsond50415c2016-08-18 17:16:52 +0100613 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100614 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000615 "obj %p target %d offset %d size %d.\n",
616 obj, reloc->target_handle,
617 (int) reloc->offset,
618 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800619 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000620 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000621 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100622 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000623 "obj %p target %d offset %d.\n",
624 obj, reloc->target_handle,
625 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800626 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000627 }
628
Chris Wilsond50415c2016-08-18 17:16:52 +0100629 ret = relocate_entry(obj, reloc, cache, target_offset);
Daniel Vetterd4d36012013-09-02 20:56:23 +0200630 if (ret)
631 return ret;
632
Chris Wilson54cf91d2010-11-25 18:00:26 +0000633 /* and update the user's relocation entry */
634 reloc->presumed_offset = target_offset;
Chris Wilson67731b82010-12-08 10:38:14 +0000635 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000636}
637
638static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200639i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
640 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000641{
Chris Wilson1d83f442012-03-24 20:12:53 +0000642#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
643 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000644 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200645 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100646 struct reloc_cache cache;
647 int remain, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000648
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300649 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
Chris Wilsond50415c2016-08-18 17:16:52 +0100650 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000651
Chris Wilson1d83f442012-03-24 20:12:53 +0000652 remain = entry->relocation_count;
653 while (remain) {
654 struct drm_i915_gem_relocation_entry *r = stack_reloc;
Chris Wilsonebc08082016-10-18 13:02:51 +0100655 unsigned long unwritten;
656 unsigned int count;
657
658 count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
Chris Wilson1d83f442012-03-24 20:12:53 +0000659 remain -= count;
660
Chris Wilsonebc08082016-10-18 13:02:51 +0100661 /* This is the fast path and we cannot handle a pagefault
662 * whilst holding the struct mutex lest the user pass in the
663 * relocations contained within a mmaped bo. For in such a case
664 * we, the page fault handler would call i915_gem_fault() and
665 * we would try to acquire the struct mutex again. Obviously
666 * this is bad and so lockdep complains vehemently.
667 */
668 pagefault_disable();
669 unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
670 pagefault_enable();
671 if (unlikely(unwritten)) {
Chris Wilson31a39202016-08-18 17:16:46 +0100672 ret = -EFAULT;
673 goto out;
674 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000675
Chris Wilson1d83f442012-03-24 20:12:53 +0000676 do {
677 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000678
Chris Wilson31a39202016-08-18 17:16:46 +0100679 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
Chris Wilson1d83f442012-03-24 20:12:53 +0000680 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100681 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000682
Chris Wilsonebc08082016-10-18 13:02:51 +0100683 if (r->presumed_offset != offset) {
684 pagefault_disable();
685 unwritten = __put_user(r->presumed_offset,
686 &user_relocs->presumed_offset);
687 pagefault_enable();
688 if (unlikely(unwritten)) {
689 /* Note that reporting an error now
690 * leaves everything in an inconsistent
691 * state as we have *already* changed
692 * the relocation value inside the
693 * object. As we have not changed the
694 * reloc.presumed_offset or will not
695 * change the execobject.offset, on the
696 * call we may not rewrite the value
697 * inside the object, leaving it
698 * dangling and causing a GPU hang.
699 */
700 ret = -EFAULT;
701 goto out;
702 }
Chris Wilson1d83f442012-03-24 20:12:53 +0000703 }
704
705 user_relocs++;
706 r++;
707 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000708 }
709
Chris Wilson31a39202016-08-18 17:16:46 +0100710out:
711 reloc_cache_fini(&cache);
712 return ret;
Chris Wilson1d83f442012-03-24 20:12:53 +0000713#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000714}
715
716static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200717i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
718 struct eb_vmas *eb,
719 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000720{
Ben Widawsky27173f12013-08-14 11:38:36 +0200721 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100722 struct reloc_cache cache;
723 int i, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000724
Chris Wilsond50415c2016-08-18 17:16:52 +0100725 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000726 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson31a39202016-08-18 17:16:46 +0100727 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000728 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100729 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000730 }
Chris Wilson31a39202016-08-18 17:16:46 +0100731 reloc_cache_fini(&cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000732
Chris Wilson31a39202016-08-18 17:16:46 +0100733 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000734}
735
736static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800737i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000738{
Ben Widawsky27173f12013-08-14 11:38:36 +0200739 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000740 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000741
Ben Widawsky27173f12013-08-14 11:38:36 +0200742 list_for_each_entry(vma, &eb->vmas, exec_list) {
743 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000744 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000745 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000746 }
747
Chris Wilsond4aeee72011-03-14 15:11:24 +0000748 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000749}
750
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000751static bool only_mappable_for_reloc(unsigned int flags)
752{
753 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
754 __EXEC_OBJECT_NEEDS_MAP;
755}
756
Chris Wilson1690e1e2011-12-14 13:57:08 +0100757static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200758i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000759 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200760 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100761{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800762 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200763 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200764 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100765 int ret;
766
Daniel Vetter08755462015-04-20 09:04:05 -0700767 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200768 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
769 flags |= PIN_GLOBAL;
770
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000771 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100772 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
773 * limit address to the first 4GBs for unflagged objects.
774 */
775 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
776 flags |= PIN_ZONE_4G;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000777 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
778 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000779 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
780 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000781 if (entry->flags & EXEC_OBJECT_PINNED)
782 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100783 if ((flags & PIN_MAPPABLE) == 0)
784 flags |= PIN_HIGH;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000785 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100786
Chris Wilson59bfa122016-08-04 16:32:31 +0100787 ret = i915_vma_pin(vma,
788 entry->pad_to_size,
789 entry->alignment,
790 flags);
791 if ((ret == -ENOSPC || ret == -E2BIG) &&
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000792 only_mappable_for_reloc(entry->flags))
Chris Wilson59bfa122016-08-04 16:32:31 +0100793 ret = i915_vma_pin(vma,
794 entry->pad_to_size,
795 entry->alignment,
796 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100797 if (ret)
798 return ret;
799
Chris Wilson7788a762012-08-24 19:18:18 +0100800 entry->flags |= __EXEC_OBJECT_HAS_PIN;
801
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100802 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100803 ret = i915_vma_get_fence(vma);
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100804 if (ret)
805 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100806
Chris Wilson49ef5292016-08-18 17:17:00 +0100807 if (i915_vma_pin_fence(vma))
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100808 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100809 }
810
Ben Widawsky27173f12013-08-14 11:38:36 +0200811 if (entry->offset != vma->node.start) {
812 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100813 *need_reloc = true;
814 }
815
816 if (entry->flags & EXEC_OBJECT_WRITE) {
817 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
818 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
819 }
820
Chris Wilson1690e1e2011-12-14 13:57:08 +0100821 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100822}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100823
Chris Wilsond23db882014-05-23 08:48:08 +0200824static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200825need_reloc_mappable(struct i915_vma *vma)
826{
827 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
828
829 if (entry->relocation_count == 0)
830 return false;
831
Chris Wilson3272db52016-08-04 16:32:32 +0100832 if (!i915_vma_is_ggtt(vma))
Chris Wilsone6a84462014-08-11 12:00:12 +0200833 return false;
834
835 /* See also use_cpu_reloc() */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000836 if (HAS_LLC(to_i915(vma->obj->base.dev)))
Chris Wilsone6a84462014-08-11 12:00:12 +0200837 return false;
838
839 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
840 return false;
841
842 return true;
843}
844
845static bool
846eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200847{
848 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200849
Chris Wilson3272db52016-08-04 16:32:32 +0100850 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
851 !i915_vma_is_ggtt(vma));
Chris Wilsond23db882014-05-23 08:48:08 +0200852
853 if (entry->alignment &&
854 vma->node.start & (entry->alignment - 1))
855 return true;
856
Chris Wilson91b2db62016-08-04 16:32:23 +0100857 if (vma->node.size < entry->pad_to_size)
858 return true;
859
Chris Wilson506a8e82015-12-08 11:55:07 +0000860 if (entry->flags & EXEC_OBJECT_PINNED &&
861 vma->node.start != entry->offset)
862 return true;
863
Chris Wilsond23db882014-05-23 08:48:08 +0200864 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
865 vma->node.start < BATCH_OFFSET_BIAS)
866 return true;
867
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000868 /* avoid costly ping-pong once a batch bo ended up non-mappable */
Chris Wilson05a20d02016-08-18 17:16:55 +0100869 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
870 !i915_vma_is_map_and_fenceable(vma))
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000871 return !only_mappable_for_reloc(entry->flags);
872
Michel Thierry101b5062015-10-01 13:33:57 +0100873 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
874 (vma->node.start + vma->node.size - 1) >> 32)
875 return true;
876
Chris Wilsond23db882014-05-23 08:48:08 +0200877 return false;
878}
879
Chris Wilson54cf91d2010-11-25 18:00:26 +0000880static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000881i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200882 struct list_head *vmas,
Chris Wilsone2efd132016-05-24 14:53:34 +0100883 struct i915_gem_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100884 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000885{
Chris Wilson432e58e2010-11-25 19:32:06 +0000886 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200887 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700888 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200889 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000890 struct list_head pinned_vmas;
Chris Wilsonc0336662016-05-06 15:40:21 +0100891 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100892 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000893
Ben Widawsky68c8c172013-09-11 14:57:50 -0700894 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
895
Ben Widawsky27173f12013-08-14 11:38:36 +0200896 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000897 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200898 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000899 struct drm_i915_gem_exec_object2 *entry;
900 bool need_fence, need_mappable;
901
Ben Widawsky27173f12013-08-14 11:38:36 +0200902 vma = list_first_entry(vmas, struct i915_vma, exec_list);
903 obj = vma->obj;
904 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000905
David Weinehallb1b38272015-05-20 17:00:13 +0300906 if (ctx->flags & CONTEXT_NO_ZEROMAP)
907 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
908
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100909 if (!has_fenced_gpu_access)
910 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000911 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000912 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
Chris Wilson3e510a82016-08-05 10:14:23 +0100913 i915_gem_object_is_tiled(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200914 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000915
Chris Wilson506a8e82015-12-08 11:55:07 +0000916 if (entry->flags & EXEC_OBJECT_PINNED)
917 list_move_tail(&vma->exec_list, &pinned_vmas);
918 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200919 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200920 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200921 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200922 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000923
Daniel Vettered5982e2013-01-17 22:23:36 +0100924 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000925 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000926 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200927 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000928 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000929
930 /* Attempt to pin all of the buffers into the GTT.
931 * This is done in 3 phases:
932 *
933 * 1a. Unbind all objects that do not match the GTT constraints for
934 * the execbuffer (fenceable, mappable, alignment etc).
935 * 1b. Increment pin count for already bound objects.
936 * 2. Bind new objects.
937 * 3. Decrement pin count.
938 *
Chris Wilson7788a762012-08-24 19:18:18 +0100939 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000940 * room for the earlier objects *unless* we need to defragment.
941 */
942 retry = 0;
943 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100944 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000945
946 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200947 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200948 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000949 continue;
950
Chris Wilsone6a84462014-08-11 12:00:12 +0200951 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200952 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000953 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000954 ret = i915_gem_execbuffer_reserve_vma(vma,
955 engine,
956 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000957 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000958 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000959 }
960
961 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200962 list_for_each_entry(vma, vmas, exec_list) {
963 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100964 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000965
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000966 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
967 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100968 if (ret)
969 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000970 }
971
Chris Wilsona415d352013-11-26 11:23:15 +0000972err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200973 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000974 return ret;
975
Chris Wilsona415d352013-11-26 11:23:15 +0000976 /* Decrement pin count for bound objects */
977 list_for_each_entry(vma, vmas, exec_list)
978 i915_gem_execbuffer_unreserve_vma(vma);
979
Ben Widawsky68c8c172013-09-11 14:57:50 -0700980 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000981 if (ret)
982 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000983 } while (1);
984}
985
986static int
987i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100988 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000989 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000990 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200991 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300992 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsone2efd132016-05-24 14:53:34 +0100993 struct i915_gem_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000994{
995 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200996 struct i915_address_space *vm;
997 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100998 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000999 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001000 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +02001001 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001002
Ben Widawsky27173f12013-08-14 11:38:36 +02001003 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1004
Chris Wilson67731b82010-12-08 10:38:14 +00001005 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +02001006 while (!list_empty(&eb->vmas)) {
1007 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1008 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +00001009 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +01001010 i915_vma_put(vma);
Chris Wilson67731b82010-12-08 10:38:14 +00001011 }
1012
Chris Wilson54cf91d2010-11-25 18:00:26 +00001013 mutex_unlock(&dev->struct_mutex);
1014
1015 total = 0;
1016 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +00001017 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001018
Chris Wilsondd6864a2011-01-12 23:49:13 +00001019 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +00001020 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +00001021 if (reloc == NULL || reloc_offset == NULL) {
1022 drm_free_large(reloc);
1023 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001024 mutex_lock(&dev->struct_mutex);
1025 return -ENOMEM;
1026 }
1027
1028 total = 0;
1029 for (i = 0; i < count; i++) {
1030 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +00001031 u64 invalid_offset = (u64)-1;
1032 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001033
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001034 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001035
1036 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +00001037 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001038 ret = -EFAULT;
1039 mutex_lock(&dev->struct_mutex);
1040 goto err;
1041 }
1042
Chris Wilson262b6d32013-01-15 16:17:54 +00001043 /* As we do not update the known relocation offsets after
1044 * relocating (due to the complexities in lock handling),
1045 * we need to mark them as invalid now so that we force the
1046 * relocation processing next time. Just in case the target
1047 * object is evicted and then rebound into its old
1048 * presumed_offset before the next execbuffer - if that
1049 * happened we would make the mistake of assuming that the
1050 * relocations were valid.
1051 */
1052 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001053 if (__copy_to_user(&user_relocs[j].presumed_offset,
1054 &invalid_offset,
1055 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +00001056 ret = -EFAULT;
1057 mutex_lock(&dev->struct_mutex);
1058 goto err;
1059 }
1060 }
1061
Chris Wilsondd6864a2011-01-12 23:49:13 +00001062 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +00001063 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001064 }
1065
1066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret) {
1068 mutex_lock(&dev->struct_mutex);
1069 goto err;
1070 }
1071
Chris Wilson67731b82010-12-08 10:38:14 +00001072 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +00001073 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +02001074 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001075 if (ret)
1076 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +00001077
Daniel Vettered5982e2013-01-17 22:23:36 +01001078 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001079 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1080 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001081 if (ret)
1082 goto err;
1083
Ben Widawsky27173f12013-08-14 11:38:36 +02001084 list_for_each_entry(vma, &eb->vmas, exec_list) {
1085 int offset = vma->exec_entry - exec;
1086 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1087 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001088 if (ret)
1089 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001090 }
1091
1092 /* Leave the user relocations as are, this is the painfully slow path,
1093 * and we want to avoid the complication of dropping the lock whilst
1094 * having buffers reserved in the aperture and so causing spurious
1095 * ENOSPC for random operations.
1096 */
1097
1098err:
1099 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +00001100 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001101 return ret;
1102}
1103
Chris Wilson54cf91d2010-11-25 18:00:26 +00001104static int
John Harrison535fbe82015-05-29 17:43:32 +01001105i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +02001106 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001107{
Ben Widawsky27173f12013-08-14 11:38:36 +02001108 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001109 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001110
Ben Widawsky27173f12013-08-14 11:38:36 +02001111 list_for_each_entry(vma, vmas, exec_list) {
1112 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +01001113
Chris Wilsond07f0e52016-10-28 13:58:44 +01001114 ret = i915_gem_request_await_object
1115 (req, obj, obj->base.pending_write_domain);
1116 if (ret)
1117 return ret;
Chris Wilson851ba2d2016-09-09 14:12:01 +01001118
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001119 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilsondcd79932016-08-18 17:16:40 +01001120 i915_gem_clflush_object(obj, false);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001121 }
1122
Chris Wilsondcd79932016-08-18 17:16:40 +01001123 /* Unconditionally flush any chipset caches (for streaming writes). */
1124 i915_gem_chipset_flush(req->engine->i915);
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001125
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001126 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001127 return req->engine->emit_flush(req, EMIT_INVALIDATE);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001128}
1129
Chris Wilson432e58e2010-11-25 19:32:06 +00001130static bool
1131i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001132{
Daniel Vettered5982e2013-01-17 22:23:36 +01001133 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1134 return false;
1135
Chris Wilson2f5945b2015-10-06 11:39:55 +01001136 /* Kernel clipping was a DRI1 misfeature */
1137 if (exec->num_cliprects || exec->cliprects_ptr)
1138 return false;
1139
1140 if (exec->DR4 == 0xffffffff) {
1141 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1142 exec->DR4 = 0;
1143 }
1144 if (exec->DR1 || exec->DR4)
1145 return false;
1146
1147 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1148 return false;
1149
1150 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001151}
1152
1153static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001154validate_exec_list(struct drm_device *dev,
1155 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001156 int count)
1157{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001158 unsigned relocs_total = 0;
1159 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001160 unsigned invalid_flags;
1161 int i;
1162
Dave Gordon9e2793f62016-07-14 14:52:03 +01001163 /* INTERNAL flags must not overlap with external ones */
1164 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1165
Chris Wilsonad19f102014-08-10 06:29:08 +01001166 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1167 if (USES_FULL_PPGTT(dev))
1168 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001169
1170 for (i = 0; i < count; i++) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001171 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001172 int length; /* limited by fault_in_pages_readable() */
1173
Chris Wilsonad19f102014-08-10 06:29:08 +01001174 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001175 return -EINVAL;
1176
Michał Winiarski934acce2015-12-29 18:24:52 +01001177 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1178 * any non-page-aligned or non-canonical addresses.
1179 */
1180 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1181 if (exec[i].offset !=
1182 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1183 return -EINVAL;
1184
1185 /* From drm_mm perspective address space is continuous,
1186 * so from this point we're always using non-canonical
1187 * form internally.
1188 */
1189 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1190 }
1191
Chris Wilson55a97852015-06-19 13:59:46 +01001192 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1193 return -EINVAL;
1194
Chris Wilson91b2db62016-08-04 16:32:23 +01001195 /* pad_to_size was once a reserved field, so sanitize it */
1196 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1197 if (offset_in_page(exec[i].pad_to_size))
1198 return -EINVAL;
1199 } else {
1200 exec[i].pad_to_size = 0;
1201 }
1202
Kees Cook3118a4f2013-03-11 17:31:45 -07001203 /* First check for malicious input causing overflow in
1204 * the worst case where we need to allocate the entire
1205 * relocation tree as a single array.
1206 */
1207 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001208 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001209 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001210
1211 length = exec[i].relocation_count *
1212 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001213 /*
1214 * We must check that the entire relocation array is safe
1215 * to read, but since we may need to update the presumed
1216 * offsets during execution, check for full write access.
1217 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001218 if (!access_ok(VERIFY_WRITE, ptr, length))
1219 return -EFAULT;
1220
Jani Nikulad330a952014-01-21 11:24:25 +02001221 if (likely(!i915.prefault_disable)) {
Al Viro4bce9f62016-09-17 18:02:44 -04001222 if (fault_in_pages_readable(ptr, length))
Xiong Zhang0b74b502013-07-19 13:51:24 +08001223 return -EFAULT;
1224 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001225 }
1226
1227 return 0;
1228}
1229
Chris Wilsone2efd132016-05-24 14:53:34 +01001230static struct i915_gem_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001231i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001232 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001233{
Chris Wilsonf7978a02016-08-22 09:03:36 +01001234 struct i915_gem_context *ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001235 struct i915_ctx_hang_stats *hs;
1236
Chris Wilsonca585b52016-05-24 14:53:36 +01001237 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001238 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001239 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001240
Ben Widawsky41bde552013-12-06 14:11:21 -08001241 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001242 if (hs->banned) {
1243 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001244 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001245 }
1246
Ben Widawsky41bde552013-12-06 14:11:21 -08001247 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001248}
1249
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001250static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
1251{
1252 return !(obj->cache_level == I915_CACHE_NONE ||
1253 obj->cache_level == I915_CACHE_WT);
1254}
1255
Chris Wilson5cf3d282016-08-04 07:52:43 +01001256void i915_vma_move_to_active(struct i915_vma *vma,
1257 struct drm_i915_gem_request *req,
1258 unsigned int flags)
1259{
1260 struct drm_i915_gem_object *obj = vma->obj;
1261 const unsigned int idx = req->engine->id;
1262
1263 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1264
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001265 /* Add a reference if we're newly entering the active list.
1266 * The order in which we add operations to the retirement queue is
1267 * vital here: mark_active adds to the start of the callback list,
1268 * such that subsequent callbacks are called first. Therefore we
1269 * add the active reference first and queue for it to be dropped
1270 * *last*.
1271 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01001272 if (!i915_vma_is_active(vma))
1273 obj->active_count++;
1274 i915_vma_set_active(vma, idx);
1275 i915_gem_active_set(&vma->last_read[idx], req);
1276 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001277
1278 if (flags & EXEC_OBJECT_WRITE) {
Chris Wilsond07f0e52016-10-28 13:58:44 +01001279 i915_gem_active_set(&vma->last_write, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001280
1281 intel_fb_obj_invalidate(obj, ORIGIN_CS);
1282
1283 /* update for the implicit flush after a batch */
1284 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001285 if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
1286 obj->cache_dirty = true;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001287 }
1288
Chris Wilson49ef5292016-08-18 17:17:00 +01001289 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1290 i915_gem_active_set(&vma->last_fence, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001291}
1292
Chris Wilsonad778f82016-08-04 16:32:42 +01001293static void eb_export_fence(struct drm_i915_gem_object *obj,
1294 struct drm_i915_gem_request *req,
1295 unsigned int flags)
1296{
Chris Wilsond07f0e52016-10-28 13:58:44 +01001297 struct reservation_object *resv = obj->resv;
Chris Wilsonad778f82016-08-04 16:32:42 +01001298
1299 /* Ignore errors from failing to allocate the new fence, we can't
1300 * handle an error right now. Worst case should be missed
1301 * synchronisation leading to rendering corruption.
1302 */
1303 ww_mutex_lock(&resv->lock, NULL);
1304 if (flags & EXEC_OBJECT_WRITE)
1305 reservation_object_add_excl_fence(resv, &req->fence);
1306 else if (reservation_object_reserve_shared(resv) == 0)
1307 reservation_object_add_shared_fence(resv, &req->fence);
1308 ww_mutex_unlock(&resv->lock);
1309}
1310
Chris Wilson5b043f42016-08-02 22:50:38 +01001311static void
Ben Widawsky27173f12013-08-14 11:38:36 +02001312i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001313 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001314{
Ben Widawsky27173f12013-08-14 11:38:36 +02001315 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001316
Ben Widawsky27173f12013-08-14 11:38:36 +02001317 list_for_each_entry(vma, vmas, exec_list) {
1318 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001319 u32 old_read = obj->base.read_domains;
1320 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001321
Chris Wilson432e58e2010-11-25 19:32:06 +00001322 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001323 if (obj->base.write_domain)
1324 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1325 else
Daniel Vettered5982e2013-01-17 22:23:36 +01001326 obj->base.pending_read_domains |= obj->base.read_domains;
1327 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001328
Chris Wilson5cf3d282016-08-04 07:52:43 +01001329 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
Chris Wilsonad778f82016-08-04 16:32:42 +01001330 eb_export_fence(obj, req, vma->exec_entry->flags);
Chris Wilsondb53a302011-02-03 11:57:46 +00001331 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001332 }
1333}
1334
Chris Wilson54cf91d2010-11-25 18:00:26 +00001335static int
Chris Wilsonb5321f32016-08-02 22:50:18 +01001336i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001337{
Chris Wilson7e37f882016-08-02 22:50:21 +01001338 struct intel_ring *ring = req->ring;
Eric Anholtae662d32012-01-03 09:23:29 -08001339 int ret, i;
1340
Chris Wilsonb5321f32016-08-02 22:50:18 +01001341 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001342 DRM_DEBUG("sol reset is gen7/rcs only\n");
1343 return -EINVAL;
1344 }
Eric Anholtae662d32012-01-03 09:23:29 -08001345
John Harrison5fb9de12015-05-29 17:44:07 +01001346 ret = intel_ring_begin(req, 4 * 3);
Eric Anholtae662d32012-01-03 09:23:29 -08001347 if (ret)
1348 return ret;
1349
1350 for (i = 0; i < 4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001351 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1352 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1353 intel_ring_emit(ring, 0);
Eric Anholtae662d32012-01-03 09:23:29 -08001354 }
1355
Chris Wilsonb5321f32016-08-02 22:50:18 +01001356 intel_ring_advance(ring);
Eric Anholtae662d32012-01-03 09:23:29 -08001357
1358 return 0;
1359}
1360
Chris Wilson058d88c2016-08-15 10:49:06 +01001361static struct i915_vma *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001362i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001363 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
Brad Volkin71745372014-12-11 12:13:12 -08001364 struct drm_i915_gem_object *batch_obj,
Chris Wilson59bfa122016-08-04 16:32:31 +01001365 struct eb_vmas *eb,
Brad Volkin71745372014-12-11 12:13:12 -08001366 u32 batch_start_offset,
1367 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001368 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001369{
Brad Volkin71745372014-12-11 12:13:12 -08001370 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001371 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001372 int ret;
1373
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001374 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001375 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001376 if (IS_ERR(shadow_batch_obj))
Chris Wilson59bfa122016-08-04 16:32:31 +01001377 return ERR_CAST(shadow_batch_obj);
Brad Volkin71745372014-12-11 12:13:12 -08001378
Chris Wilson33a051a2016-07-27 09:07:26 +01001379 ret = intel_engine_cmd_parser(engine,
1380 batch_obj,
1381 shadow_batch_obj,
1382 batch_start_offset,
1383 batch_len,
1384 is_master);
Chris Wilson058d88c2016-08-15 10:49:06 +01001385 if (ret) {
1386 if (ret == -EACCES) /* unhandled chained batch */
1387 vma = NULL;
1388 else
1389 vma = ERR_PTR(ret);
1390 goto out;
1391 }
Brad Volkin71745372014-12-11 12:13:12 -08001392
Chris Wilson058d88c2016-08-15 10:49:06 +01001393 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1394 if (IS_ERR(vma))
1395 goto out;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001396
Chris Wilson17cabf52015-01-14 11:20:57 +00001397 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001398
Chris Wilson17cabf52015-01-14 11:20:57 +00001399 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001400 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson25dc5562016-07-20 13:31:52 +01001401 i915_gem_object_get(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001402 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001403
Chris Wilson058d88c2016-08-15 10:49:06 +01001404out:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001405 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson058d88c2016-08-15 10:49:06 +01001406 return vma;
Brad Volkin71745372014-12-11 12:13:12 -08001407}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001408
Chris Wilson5b043f42016-08-02 22:50:38 +01001409static int
1410execbuf_submit(struct i915_execbuffer_params *params,
1411 struct drm_i915_gem_execbuffer2 *args,
1412 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001413{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001414 struct drm_i915_private *dev_priv = params->request->i915;
John Harrison5f19e2b2015-05-29 17:43:27 +01001415 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001416 int instp_mode;
1417 u32 instp_mask;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001418 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001419
John Harrison535fbe82015-05-29 17:43:32 +01001420 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001421 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001422 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001423
John Harrisonba01cc92015-05-29 17:43:41 +01001424 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001425 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001426 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001427
1428 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1429 instp_mask = I915_EXEC_CONSTANTS_MASK;
1430 switch (instp_mode) {
1431 case I915_EXEC_CONSTANTS_REL_GENERAL:
1432 case I915_EXEC_CONSTANTS_ABSOLUTE:
1433 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilsonb5321f32016-08-02 22:50:18 +01001434 if (instp_mode != 0 && params->engine->id != RCS) {
Oscar Mateo78382592014-07-03 16:28:05 +01001435 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001436 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001437 }
1438
1439 if (instp_mode != dev_priv->relative_constants_mode) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001440 if (INTEL_INFO(dev_priv)->gen < 4) {
Oscar Mateo78382592014-07-03 16:28:05 +01001441 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001442 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001443 }
1444
Chris Wilsonb5321f32016-08-02 22:50:18 +01001445 if (INTEL_INFO(dev_priv)->gen > 5 &&
Oscar Mateo78382592014-07-03 16:28:05 +01001446 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1447 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001448 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001449 }
1450
1451 /* The HW changed the meaning on this bit on gen6 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001452 if (INTEL_INFO(dev_priv)->gen >= 6)
Oscar Mateo78382592014-07-03 16:28:05 +01001453 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1454 }
1455 break;
1456 default:
1457 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001458 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001459 }
1460
Chris Wilsonb5321f32016-08-02 22:50:18 +01001461 if (params->engine->id == RCS &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001462 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001463 struct intel_ring *ring = params->request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001464
John Harrison5fb9de12015-05-29 17:44:07 +01001465 ret = intel_ring_begin(params->request, 4);
Oscar Mateo78382592014-07-03 16:28:05 +01001466 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001467 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001468
Chris Wilsonb5321f32016-08-02 22:50:18 +01001469 intel_ring_emit(ring, MI_NOOP);
1470 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1471 intel_ring_emit_reg(ring, INSTPM);
1472 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1473 intel_ring_advance(ring);
Oscar Mateo78382592014-07-03 16:28:05 +01001474
1475 dev_priv->relative_constants_mode = instp_mode;
1476 }
1477
1478 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001479 ret = i915_reset_gen7_sol_offsets(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001480 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001481 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001482 }
1483
John Harrison5f19e2b2015-05-29 17:43:27 +01001484 exec_len = args->batch_len;
Chris Wilson59bfa122016-08-04 16:32:31 +01001485 exec_start = params->batch->node.start +
John Harrison5f19e2b2015-05-29 17:43:27 +01001486 params->args_batch_start_offset;
1487
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001488 if (exec_len == 0)
Chris Wilson0b537272016-08-18 17:17:12 +01001489 exec_len = params->batch->size - params->args_batch_start_offset;
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001490
Chris Wilson803688b2016-08-02 22:50:27 +01001491 ret = params->engine->emit_bb_start(params->request,
1492 exec_start, exec_len,
1493 params->dispatch_flags);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001494 if (ret)
1495 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001496
John Harrison95c24162015-05-29 17:43:31 +01001497 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001498
John Harrison8a8edb52015-05-29 17:43:33 +01001499 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001500
Chris Wilson2f5945b2015-10-06 11:39:55 +01001501 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001502}
1503
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001504/**
1505 * Find one BSD ring to dispatch the corresponding BSD command.
Chris Wilsonc80ff162016-07-27 09:07:27 +01001506 * The engine index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001507 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001508static unsigned int
Chris Wilsonc80ff162016-07-27 09:07:27 +01001509gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1510 struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001511{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001512 struct drm_i915_file_private *file_priv = file->driver_priv;
1513
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001514 /* Check whether the file_priv has already selected one ring. */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001515 if ((int)file_priv->bsd_engine < 0)
1516 file_priv->bsd_engine = atomic_fetch_xor(1,
1517 &dev_priv->mm.bsd_engine_dispatch_index);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001518
Chris Wilsonc80ff162016-07-27 09:07:27 +01001519 return file_priv->bsd_engine;
Chris Wilsond23db882014-05-23 08:48:08 +02001520}
1521
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001522#define I915_USER_RINGS (4)
1523
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001524static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001525 [I915_EXEC_DEFAULT] = RCS,
1526 [I915_EXEC_RENDER] = RCS,
1527 [I915_EXEC_BLT] = BCS,
1528 [I915_EXEC_BSD] = VCS,
1529 [I915_EXEC_VEBOX] = VECS
1530};
1531
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001532static struct intel_engine_cs *
1533eb_select_engine(struct drm_i915_private *dev_priv,
1534 struct drm_file *file,
1535 struct drm_i915_gem_execbuffer2 *args)
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001536{
1537 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001538 struct intel_engine_cs *engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001539
1540 if (user_ring_id > I915_USER_RINGS) {
1541 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001542 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001543 }
1544
1545 if ((user_ring_id != I915_EXEC_BSD) &&
1546 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1547 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1548 "bsd dispatch flags: %d\n", (int)(args->flags));
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001549 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001550 }
1551
1552 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1553 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1554
1555 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
Chris Wilsonc80ff162016-07-27 09:07:27 +01001556 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001557 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1558 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001559 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001560 bsd_idx--;
1561 } else {
1562 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1563 bsd_idx);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001564 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001565 }
1566
Akash Goel3b3f1652016-10-13 22:44:48 +05301567 engine = dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001568 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +05301569 engine = dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001570 }
1571
Akash Goel3b3f1652016-10-13 22:44:48 +05301572 if (!engine) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001573 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001574 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001575 }
1576
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001577 return engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001578}
1579
Eric Anholtae662d32012-01-03 09:23:29 -08001580static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001581i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1582 struct drm_file *file,
1583 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001584 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001585{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001586 struct drm_i915_private *dev_priv = to_i915(dev);
1587 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky27173f12013-08-14 11:38:36 +02001588 struct eb_vmas *eb;
Brad Volkin78a42372014-12-11 12:13:09 -08001589 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001590 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001591 struct i915_gem_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001592 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001593 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1594 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001595 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001596 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001597 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001598 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001599
Daniel Vettered5982e2013-01-17 22:23:36 +01001600 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001601 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001602
Chris Wilsonad19f102014-08-10 06:29:08 +01001603 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001604 if (ret)
1605 return ret;
1606
John Harrison8e004ef2015-02-13 11:48:10 +00001607 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001608 if (args->flags & I915_EXEC_SECURE) {
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001609 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001610 return -EPERM;
1611
John Harrison8e004ef2015-02-13 11:48:10 +00001612 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001613 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001614 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001615 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001616
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001617 engine = eb_select_engine(dev_priv, file, args);
1618 if (!engine)
1619 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001620
1621 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001622 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001623 return -EINVAL;
1624 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001625
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001626 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001627 if (!HAS_RESOURCE_STREAMER(dev_priv)) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001628 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1629 return -EINVAL;
1630 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001631 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001632 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001633 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001634 return -EINVAL;
1635 }
1636
1637 dispatch_flags |= I915_DISPATCH_RS;
1638 }
1639
Chris Wilson67d97da2016-07-04 08:08:31 +01001640 /* Take a local wakeref for preparing to dispatch the execbuf as
1641 * we expect to access the hardware fairly frequently in the
1642 * process. Upon first dispatch, we acquire another prolonged
1643 * wakeref that we hold until the GPU has been idle for at least
1644 * 100ms.
1645 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001646 intel_runtime_pm_get(dev_priv);
1647
Chris Wilson54cf91d2010-11-25 18:00:26 +00001648 ret = i915_mutex_lock_interruptible(dev);
1649 if (ret)
1650 goto pre_mutex_err;
1651
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001652 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001653 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001654 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001655 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001656 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001657 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001658
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001659 i915_gem_context_get(ctx);
Ben Widawsky41bde552013-12-06 14:11:21 -08001660
Daniel Vetterae6c4802014-08-06 15:04:53 +02001661 if (ctx->ppgtt)
1662 vm = &ctx->ppgtt->base;
1663 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001664 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001665
John Harrison5f19e2b2015-05-29 17:43:27 +01001666 memset(&params_master, 0x00, sizeof(params_master));
1667
Chris Wilsond50415c2016-08-18 17:16:52 +01001668 eb = eb_create(dev_priv, args);
Chris Wilson67731b82010-12-08 10:38:14 +00001669 if (eb == NULL) {
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001670 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001671 mutex_unlock(&dev->struct_mutex);
1672 ret = -ENOMEM;
1673 goto pre_mutex_err;
1674 }
1675
Chris Wilson54cf91d2010-11-25 18:00:26 +00001676 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001677 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001678 if (ret)
1679 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001680
Chris Wilson6fe4f142011-01-10 17:35:37 +00001681 /* take note of the batch buffer before we might reorder the lists */
Chris Wilson59bfa122016-08-04 16:32:31 +01001682 params->batch = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001683
Chris Wilson54cf91d2010-11-25 18:00:26 +00001684 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001685 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001686 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1687 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001688 if (ret)
1689 goto err;
1690
1691 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001692 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001693 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001694 if (ret) {
1695 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001696 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1697 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001698 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001699 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1700 }
1701 if (ret)
1702 goto err;
1703 }
1704
1705 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson59bfa122016-08-04 16:32:31 +01001706 if (params->batch->obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001707 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001708 ret = -EINVAL;
1709 goto err;
1710 }
Chris Wilson0b537272016-08-18 17:17:12 +01001711 if (args->batch_start_offset > params->batch->size ||
1712 args->batch_len > params->batch->size - args->batch_start_offset) {
1713 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1714 ret = -EINVAL;
1715 goto err;
1716 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001717
John Harrison5f19e2b2015-05-29 17:43:27 +01001718 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson33a051a2016-07-27 09:07:26 +01001719 if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001720 struct i915_vma *vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001721
Chris Wilson59bfa122016-08-04 16:32:31 +01001722 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1723 params->batch->obj,
1724 eb,
1725 args->batch_start_offset,
1726 args->batch_len,
1727 drm_is_current_master(file));
1728 if (IS_ERR(vma)) {
1729 ret = PTR_ERR(vma);
Brad Volkin78a42372014-12-11 12:13:09 -08001730 goto err;
1731 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001732
Chris Wilson59bfa122016-08-04 16:32:31 +01001733 if (vma) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001734 /*
1735 * Batch parsed and accepted:
1736 *
1737 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1738 * bit from MI_BATCH_BUFFER_START commands issued in
1739 * the dispatch_execbuffer implementations. We
1740 * specifically don't want that set on batches the
1741 * command parser has accepted.
1742 */
1743 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001744 params->args_batch_start_offset = 0;
Chris Wilson59bfa122016-08-04 16:32:31 +01001745 params->batch = vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001746 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001747 }
1748
Chris Wilson59bfa122016-08-04 16:32:31 +01001749 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Brad Volkin78a42372014-12-11 12:13:09 -08001750
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001751 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1752 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001753 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001754 if (dispatch_flags & I915_DISPATCH_SECURE) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001755 struct drm_i915_gem_object *obj = params->batch->obj;
Chris Wilson058d88c2016-08-15 10:49:06 +01001756 struct i915_vma *vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001757
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001758 /*
1759 * So on first glance it looks freaky that we pin the batch here
1760 * outside of the reservation loop. But:
1761 * - The batch is already pinned into the relevant ppgtt, so we
1762 * already have the backing storage fully allocated.
1763 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001764 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001765 * fitting due to fragmentation.
1766 * So this is actually safe.
1767 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001768 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1769 if (IS_ERR(vma)) {
1770 ret = PTR_ERR(vma);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001771 goto err;
Chris Wilson058d88c2016-08-15 10:49:06 +01001772 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001773
Chris Wilson058d88c2016-08-15 10:49:06 +01001774 params->batch = vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001775 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001776
John Harrison0c8dac82015-05-29 17:43:25 +01001777 /* Allocate a request for this batch buffer nice and early. */
Chris Wilson8e637172016-08-02 22:50:26 +01001778 params->request = i915_gem_request_alloc(engine, ctx);
1779 if (IS_ERR(params->request)) {
1780 ret = PTR_ERR(params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001781 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001782 }
John Harrison0c8dac82015-05-29 17:43:25 +01001783
Chris Wilson17f298cf2016-08-10 13:41:46 +01001784 /* Whilst this request exists, batch_obj will be on the
1785 * active_list, and so will hold the active reference. Only when this
1786 * request is retired will the the batch_obj be moved onto the
1787 * inactive_list and lose its active reference. Hence we do not need
1788 * to explicitly hold another reference here.
1789 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001790 params->request->batch = params->batch;
Chris Wilson17f298cf2016-08-10 13:41:46 +01001791
Chris Wilson8e637172016-08-02 22:50:26 +01001792 ret = i915_gem_request_add_to_client(params->request, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001793 if (ret)
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001794 goto err_request;
John Harrisonfcfa423c2015-05-29 17:44:12 +01001795
John Harrison5f19e2b2015-05-29 17:43:27 +01001796 /*
1797 * Save assorted stuff away to pass through to *_submission().
1798 * NB: This data should be 'persistent' and not local as it will
1799 * kept around beyond the duration of the IOCTL once the GPU
1800 * scheduler arrives.
1801 */
1802 params->dev = dev;
1803 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001804 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001805 params->dispatch_flags = dispatch_flags;
John Harrison5f19e2b2015-05-29 17:43:27 +01001806 params->ctx = ctx;
1807
Chris Wilson5b043f42016-08-02 22:50:38 +01001808 ret = execbuf_submit(params, args, &eb->vmas);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001809err_request:
Chris Wilson17f298cf2016-08-10 13:41:46 +01001810 __i915_add_request(params->request, ret == 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001811
John Harrison0c8dac82015-05-29 17:43:25 +01001812err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001813 /*
1814 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1815 * batch vma for correctness. For less ugly and less fragility this
1816 * needs to be adjusted to also track the ggtt batch vma properly as
1817 * active.
1818 */
John Harrison8e004ef2015-02-13 11:48:10 +00001819 if (dispatch_flags & I915_DISPATCH_SECURE)
Chris Wilson59bfa122016-08-04 16:32:31 +01001820 i915_vma_unpin(params->batch);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001821err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001822 /* the request owns the ref now */
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001823 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001824 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001825
1826 mutex_unlock(&dev->struct_mutex);
1827
1828pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001829 /* intel_gpu_busy should also get a ref, so it will free when the device
1830 * is really idle. */
1831 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001832 return ret;
1833}
1834
1835/*
1836 * Legacy execbuffer just creates an exec2 list from the original exec object
1837 * list array and passes it to the real function.
1838 */
1839int
1840i915_gem_execbuffer(struct drm_device *dev, void *data,
1841 struct drm_file *file)
1842{
1843 struct drm_i915_gem_execbuffer *args = data;
1844 struct drm_i915_gem_execbuffer2 exec2;
1845 struct drm_i915_gem_exec_object *exec_list = NULL;
1846 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1847 int ret, i;
1848
Chris Wilson54cf91d2010-11-25 18:00:26 +00001849 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001850 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001851 return -EINVAL;
1852 }
1853
1854 /* Copy in the exec list from userland */
1855 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1856 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1857 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001858 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001859 args->buffer_count);
1860 drm_free_large(exec_list);
1861 drm_free_large(exec2_list);
1862 return -ENOMEM;
1863 }
1864 ret = copy_from_user(exec_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001865 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001866 sizeof(*exec_list) * args->buffer_count);
1867 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001868 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001869 args->buffer_count, ret);
1870 drm_free_large(exec_list);
1871 drm_free_large(exec2_list);
1872 return -EFAULT;
1873 }
1874
1875 for (i = 0; i < args->buffer_count; i++) {
1876 exec2_list[i].handle = exec_list[i].handle;
1877 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1878 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1879 exec2_list[i].alignment = exec_list[i].alignment;
1880 exec2_list[i].offset = exec_list[i].offset;
Tvrtko Ursulinf0836b72016-11-16 08:55:32 +00001881 if (INTEL_GEN(to_i915(dev)) < 4)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001882 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1883 else
1884 exec2_list[i].flags = 0;
1885 }
1886
1887 exec2.buffers_ptr = args->buffers_ptr;
1888 exec2.buffer_count = args->buffer_count;
1889 exec2.batch_start_offset = args->batch_start_offset;
1890 exec2.batch_len = args->batch_len;
1891 exec2.DR1 = args->DR1;
1892 exec2.DR4 = args->DR4;
1893 exec2.num_cliprects = args->num_cliprects;
1894 exec2.cliprects_ptr = args->cliprects_ptr;
1895 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001896 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001897
Ben Widawsky41bde552013-12-06 14:11:21 -08001898 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001899 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001900 struct drm_i915_gem_exec_object __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001901 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001902
Chris Wilson54cf91d2010-11-25 18:00:26 +00001903 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001904 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001905 exec2_list[i].offset =
1906 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001907 ret = __copy_to_user(&user_exec_list[i].offset,
1908 &exec2_list[i].offset,
1909 sizeof(user_exec_list[i].offset));
1910 if (ret) {
1911 ret = -EFAULT;
1912 DRM_DEBUG("failed to copy %d exec entries "
1913 "back to user (%d)\n",
1914 args->buffer_count, ret);
1915 break;
1916 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001917 }
1918 }
1919
1920 drm_free_large(exec_list);
1921 drm_free_large(exec2_list);
1922 return ret;
1923}
1924
1925int
1926i915_gem_execbuffer2(struct drm_device *dev, void *data,
1927 struct drm_file *file)
1928{
1929 struct drm_i915_gem_execbuffer2 *args = data;
1930 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1931 int ret;
1932
Xi Wanged8cd3b2012-04-23 04:06:41 -04001933 if (args->buffer_count < 1 ||
1934 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001935 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001936 return -EINVAL;
1937 }
1938
Daniel Vetter9cb34662014-04-24 08:09:11 +02001939 if (args->rsvd2 != 0) {
1940 DRM_DEBUG("dirty rvsd2 field\n");
1941 return -EINVAL;
1942 }
1943
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001944 exec2_list = drm_malloc_gfp(args->buffer_count,
1945 sizeof(*exec2_list),
1946 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001947 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001948 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001949 args->buffer_count);
1950 return -ENOMEM;
1951 }
1952 ret = copy_from_user(exec2_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001953 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001954 sizeof(*exec2_list) * args->buffer_count);
1955 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001956 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001957 args->buffer_count, ret);
1958 drm_free_large(exec2_list);
1959 return -EFAULT;
1960 }
1961
Ben Widawsky41bde552013-12-06 14:11:21 -08001962 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001963 if (!ret) {
1964 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001965 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001966 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001967 int i;
1968
1969 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001970 exec2_list[i].offset =
1971 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001972 ret = __copy_to_user(&user_exec_list[i].offset,
1973 &exec2_list[i].offset,
1974 sizeof(user_exec_list[i].offset));
1975 if (ret) {
1976 ret = -EFAULT;
1977 DRM_DEBUG("failed to copy %d exec entries "
1978 "back to user\n",
1979 args->buffer_count);
1980 break;
1981 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001982 }
1983 }
1984
1985 drm_free_large(exec2_list);
1986 return ret;
1987}