blob: db1bf7f88c1f5aa8b2c57e44971cc1e33201443a [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs15907002018-05-08 20:39:47 +100024#include "disp.h"
25#include "atom.h"
26#include "core.h"
27#include "head.h"
28#include "wndw.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100029
Ben Skeggs51beb422011-07-05 10:33:08 +100030#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040031#include <linux/hdmi.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100032
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100036#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010037#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100038#include <drm/drm_plane_helper.h>
Ilia Mirkin7a406f82018-09-03 20:57:36 -040039#include <drm/drm_scdc_helper.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040040#include <drm/drm_edid.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100041
Ben Skeggsfdb751e2014-08-10 04:10:23 +100042#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100043#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100044#include <nvif/cl5070.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100045#include <nvif/cl507d.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100046#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100047
Ben Skeggs4dc28132016-05-20 09:22:55 +100048#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100049#include "nouveau_dma.h"
50#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100051#include "nouveau_connector.h"
52#include "nouveau_encoder.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100053#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100054#include "nouveau_fbcon.h"
Ben Skeggs816af2f2011-11-16 15:48:48 +100055
Ben Skeggs34508f92018-05-08 20:39:47 +100056#include <subdev/bios/dp.h>
57
Ben Skeggsb5a794b2012-10-16 14:18:32 +100058/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100059 * Atomic state
60 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100061
62struct nv50_outp_atom {
63 struct list_head head;
64
65 struct drm_encoder *encoder;
66 bool flush_disable;
67
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100068 union nv50_outp_atom_mask {
Ben Skeggs839ca902016-11-04 17:20:36 +100069 struct {
70 bool ctrl:1;
71 };
72 u8 mask;
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100073 } set, clr;
Ben Skeggs839ca902016-11-04 17:20:36 +100074};
75
Ben Skeggs3dbd0362016-11-04 17:20:36 +100076/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +100077 * EVO channel
78 *****************************************************************************/
79
Ben Skeggsb5a794b2012-10-16 14:18:32 +100080static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100081nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100082 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100083 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100084{
Ben Skeggs41a63402015-08-20 14:54:16 +100085 struct nvif_sclass *sclass;
86 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100087
Ben Skeggsa01ca782015-08-20 14:54:15 +100088 chan->device = device;
89
Ben Skeggs41a63402015-08-20 14:54:16 +100090 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100091 if (ret < 0)
92 return ret;
93
Ben Skeggs410f3ec2014-08-10 04:10:25 +100094 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100095 for (i = 0; i < n; i++) {
96 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +100097 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +100098 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100099 if (ret == 0)
Ben Skeggs01326052017-11-01 03:56:19 +1000100 nvif_object_map(&chan->user, NULL, 0);
Ben Skeggs41a63402015-08-20 14:54:16 +1000101 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000102 return ret;
103 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000104 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000105 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000106 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000107
Ben Skeggs41a63402015-08-20 14:54:16 +1000108 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000109 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000110}
111
112static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000113nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000114{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000115 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000116}
117
118/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000119 * DMA EVO channel
120 *****************************************************************************/
121
Ben Skeggs15907002018-05-08 20:39:47 +1000122void
Ben Skeggsf5650472018-05-08 20:39:46 +1000123nv50_dmac_destroy(struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000124{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000125 nvif_object_fini(&dmac->vram);
126 nvif_object_fini(&dmac->sync);
127
128 nv50_chan_destroy(&dmac->base);
129
Ben Skeggsf5650472018-05-08 20:39:46 +1000130 nvif_mem_fini(&dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000131}
132
Ben Skeggs15907002018-05-08 20:39:47 +1000133int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000134nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000135 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000136 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000137{
Ben Skeggsf5650472018-05-08 20:39:46 +1000138 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs648d4df2014-08-10 04:10:27 +1000139 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000140 u8 type = NVIF_MEM_COHERENT;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000141 int ret;
142
Daniel Vetter59ad1462012-12-02 14:49:44 +0100143 mutex_init(&dmac->lock);
144
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000145 /* Pascal added support for 47-bit physical addresses, but some
146 * parts of EVO still only accept 40-bit PAs.
147 *
148 * To avoid issues on systems with large amounts of RAM, and on
149 * systems where an IOMMU maps pages at a high address, we need
150 * to allocate push buffers in VRAM instead.
151 *
152 * This appears to match NVIDIA's behaviour on Pascal.
153 */
154 if (device->info.family == NV_DEVICE_INFO_V0_PASCAL)
155 type |= NVIF_MEM_VRAM;
156
157 ret = nvif_mem_init_map(&cli->mmu, type, 0x1000, &dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000158 if (ret)
159 return ret;
160
Ben Skeggsf5650472018-05-08 20:39:46 +1000161 dmac->ptr = dmac->push.object.map.ptr;
162
163 args->pushbuf = nvif_handle(&dmac->push.object);
Ben Skeggsbf81df92015-08-20 14:54:16 +1000164
Ben Skeggsa01ca782015-08-20 14:54:15 +1000165 ret = nv50_chan_create(device, disp, oclass, head, data, size,
166 &dmac->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000167 if (ret)
168 return ret;
169
Ben Skeggsfacaed62018-05-08 20:39:48 +1000170 if (!syncbuf)
171 return 0;
172
Ben Skeggsa01ca782015-08-20 14:54:15 +1000173 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000174 &(struct nv_dma_v0) {
175 .target = NV_DMA_V0_TARGET_VRAM,
176 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000177 .start = syncbuf + 0x0000,
178 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000179 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000180 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000181 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000182 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000183
Ben Skeggsa01ca782015-08-20 14:54:15 +1000184 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000185 &(struct nv_dma_v0) {
186 .target = NV_DMA_V0_TARGET_VRAM,
187 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000188 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000189 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000190 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000191 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000192 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000193 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000194
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000195 return ret;
196}
197
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000198/******************************************************************************
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000199 * EVO channel helpers
200 *****************************************************************************/
Ben Skeggs970a5ee2018-12-12 16:51:17 +1000201static void
202evo_flush(struct nv50_dmac *dmac)
203{
204 /* Push buffer fetches are not coherent with BAR1, we need to ensure
205 * writes have been flushed right through to VRAM before writing PUT.
206 */
207 if (dmac->push.type & NVIF_MEM_VRAM) {
208 struct nvif_device *device = dmac->base.device;
209 nvif_wr32(&device->object, 0x070000, 0x00000001);
210 nvif_msec(device, 2000,
211 if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
212 break;
213 );
214 }
215}
216
Ben Skeggs15907002018-05-08 20:39:47 +1000217u32 *
218evo_wait(struct nv50_dmac *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000219{
Ben Skeggse225f442012-11-21 14:40:21 +1000220 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000221 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000222 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000223
Daniel Vetter59ad1462012-12-02 14:49:44 +0100224 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000225 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000226 dmac->ptr[put] = 0x20000000;
Ben Skeggs970a5ee2018-12-12 16:51:17 +1000227 evo_flush(dmac);
Ben Skeggs51beb422011-07-05 10:33:08 +1000228
Ben Skeggs0ad72862014-08-10 04:10:22 +1000229 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000230 if (nvif_msec(device, 2000,
231 if (!nvif_rd32(&dmac->base.user, 0x0004))
232 break;
233 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100234 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800235 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000236 return NULL;
237 }
238
239 put = 0;
240 }
241
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000242 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000243}
244
Ben Skeggs15907002018-05-08 20:39:47 +1000245void
246evo_kick(u32 *push, struct nv50_dmac *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000247{
Ben Skeggse225f442012-11-21 14:40:21 +1000248 struct nv50_dmac *dmac = evoc;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000249
Ben Skeggs970a5ee2018-12-12 16:51:17 +1000250 evo_flush(dmac);
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000251
Ben Skeggs0ad72862014-08-10 04:10:22 +1000252 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100253 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000254}
255
Ben Skeggs438d99e2011-07-05 16:48:06 +1000256/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000257 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +1000258 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000259static void
260nv50_outp_release(struct nouveau_encoder *nv_encoder)
261{
262 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
263 struct {
264 struct nv50_disp_mthd_v1 base;
265 } args = {
266 .base.version = 1,
267 .base.method = NV50_DISP_MTHD_V1_RELEASE,
268 .base.hasht = nv_encoder->dcb->hasht,
269 .base.hashm = nv_encoder->dcb->hashm,
270 };
271
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000272 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000273 nv_encoder->or = -1;
274 nv_encoder->link = 0;
275}
276
277static int
278nv50_outp_acquire(struct nouveau_encoder *nv_encoder)
279{
280 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
281 struct nv50_disp *disp = nv50_disp(drm->dev);
282 struct {
283 struct nv50_disp_mthd_v1 base;
284 struct nv50_disp_acquire_v0 info;
285 } args = {
286 .base.version = 1,
287 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
288 .base.hasht = nv_encoder->dcb->hasht,
289 .base.hashm = nv_encoder->dcb->hashm,
290 };
291 int ret;
292
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000293 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000294 if (ret) {
295 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
296 return ret;
297 }
298
299 nv_encoder->or = args.info.or;
300 nv_encoder->link = args.info.link;
301 return 0;
302}
303
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000304static int
305nv50_outp_atomic_check_view(struct drm_encoder *encoder,
306 struct drm_crtc_state *crtc_state,
307 struct drm_connector_state *conn_state,
308 struct drm_display_mode *native_mode)
309{
310 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
311 struct drm_display_mode *mode = &crtc_state->mode;
312 struct drm_connector *connector = conn_state->connector;
313 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
314 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
315
316 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
317 asyc->scaler.full = false;
318 if (!native_mode)
319 return 0;
320
321 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
322 switch (connector->connector_type) {
323 case DRM_MODE_CONNECTOR_LVDS:
324 case DRM_MODE_CONNECTOR_eDP:
325 /* Force use of scaler for non-EDID modes. */
326 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
327 break;
328 mode = native_mode;
329 asyc->scaler.full = true;
330 break;
331 default:
332 break;
333 }
334 } else {
335 mode = native_mode;
336 }
337
338 if (!drm_mode_equal(adjusted_mode, mode)) {
339 drm_mode_copy(adjusted_mode, mode);
340 crtc_state->mode_changed = true;
341 }
342
343 return 0;
344}
345
Ben Skeggs839ca902016-11-04 17:20:36 +1000346static int
347nv50_outp_atomic_check(struct drm_encoder *encoder,
348 struct drm_crtc_state *crtc_state,
349 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +1000350{
Ben Skeggs839ca902016-11-04 17:20:36 +1000351 struct nouveau_connector *nv_connector =
352 nouveau_connector(conn_state->connector);
353 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
354 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +1000355}
356
357/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +1000358 * DAC
359 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000360static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000361nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000362{
Ben Skeggsf20c6652016-11-04 17:20:36 +1000363 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +1000364 struct nv50_core *core = nv50_disp(encoder->dev)->core;
365 if (nv_encoder->crtc)
366 core->func->dac->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000367 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000368 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000369}
370
371static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000372nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000373{
374 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
375 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000376 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +1000377 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000378
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000379 nv50_outp_acquire(nv_encoder);
380
Ben Skeggs0a368772018-05-08 20:39:47 +1000381 core->func->dac->ctrl(core, nv_encoder->or, 1 << nv_crtc->index, asyh);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000382 asyh->or.depth = 0;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000383
384 nv_encoder->crtc = encoder->crtc;
385}
386
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000387static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +1000388nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000389{
Ben Skeggsc4abd312014-08-10 04:10:26 +1000390 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000391 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +1000392 struct {
393 struct nv50_disp_mthd_v1 base;
394 struct nv50_disp_dac_load_v0 load;
395 } args = {
396 .base.version = 1,
397 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
398 .base.hasht = nv_encoder->dcb->hasht,
399 .base.hashm = nv_encoder->dcb->hashm,
400 };
401 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +1000402
Ben Skeggsc4abd312014-08-10 04:10:26 +1000403 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
404 if (args.load.data == 0)
405 args.load.data = 340;
406
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000407 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsc4abd312014-08-10 04:10:26 +1000408 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +1000409 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +1000410
Ben Skeggs35b21d32012-11-08 12:08:55 +1000411 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000412}
413
Ben Skeggsf20c6652016-11-04 17:20:36 +1000414static const struct drm_encoder_helper_funcs
415nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +1000416 .atomic_check = nv50_outp_atomic_check,
417 .enable = nv50_dac_enable,
418 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000419 .detect = nv50_dac_detect
420};
421
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000422static void
Ben Skeggse225f442012-11-21 14:40:21 +1000423nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000424{
425 drm_encoder_cleanup(encoder);
426 kfree(encoder);
427}
428
Ben Skeggsf20c6652016-11-04 17:20:36 +1000429static const struct drm_encoder_funcs
430nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +1000431 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000432};
433
434static int
Ben Skeggse225f442012-11-21 14:40:21 +1000435nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000436{
Ben Skeggs5ed50202013-02-11 20:15:03 +1000437 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000438 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000439 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000440 struct nouveau_encoder *nv_encoder;
441 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +1000442 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000443
444 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
445 if (!nv_encoder)
446 return -ENOMEM;
447 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000448
449 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
450 if (bus)
451 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000452
453 encoder = to_drm_encoder(nv_encoder);
454 encoder->possible_crtcs = dcbe->heads;
455 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +1000456 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
457 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000458 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000459
Daniel Vettercde4c442018-07-09 10:40:07 +0200460 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000461 return 0;
462}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000463
464/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +1000465 * Audio
466 *****************************************************************************/
467static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000468nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
469{
470 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
471 struct nv50_disp *disp = nv50_disp(encoder->dev);
472 struct {
473 struct nv50_disp_mthd_v1 base;
474 struct nv50_disp_sor_hda_eld_v0 eld;
475 } args = {
476 .base.version = 1,
477 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
478 .base.hasht = nv_encoder->dcb->hasht,
479 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
480 (0x0100 << nv_crtc->index),
481 };
482
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000483 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsf20c6652016-11-04 17:20:36 +1000484}
485
486static void
487nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000488{
489 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +1000490 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +1000491 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +1000492 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +1000493 struct __packed {
494 struct {
495 struct nv50_disp_mthd_v1 mthd;
496 struct nv50_disp_sor_hda_eld_v0 eld;
497 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000498 u8 data[sizeof(nv_connector->base.eld)];
499 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +1000500 .base.mthd.version = 1,
501 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
502 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +1000503 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
504 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000505 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000506
507 nv_connector = nouveau_encoder_connector_get(nv_encoder);
508 if (!drm_detect_monitor_audio(nv_connector->edid))
509 return;
510
Ben Skeggs120b0c32014-08-10 04:10:26 +1000511 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000512
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000513 nvif_mthd(&disp->disp->object, 0, &args,
Jani Nikula938fd8a2014-10-28 16:20:48 +0200514 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000515}
516
Ben Skeggsf20c6652016-11-04 17:20:36 +1000517/******************************************************************************
518 * HDMI
519 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +1000520static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000521nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +1000522{
523 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000524 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +1000525 struct {
526 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +1000527 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000528 } args = {
529 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000530 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
531 .base.hasht = nv_encoder->dcb->hasht,
532 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
533 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000534 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000535
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000536 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +1000537}
538
Ben Skeggs78951d22011-11-11 18:13:13 +1000539static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000540nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000541{
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400542 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000543 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
544 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000545 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +1000546 struct {
547 struct nv50_disp_mthd_v1 base;
548 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400549 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +1000550 } args = {
551 .base.version = 1,
552 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
553 .base.hasht = nv_encoder->dcb->hasht,
554 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
555 (0x0100 << nv_crtc->index),
556 .pwr.state = 1,
557 .pwr.rekey = 56, /* binary driver, and tegra, constant */
558 };
559 struct nouveau_connector *nv_connector;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400560 struct drm_hdmi_info *hdmi;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000561 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400562 union hdmi_infoframe avi_frame;
563 union hdmi_infoframe vendor_frame;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400564 bool scdc_supported, high_tmds_clock_ratio = false, scrambling = false;
565 u8 config;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400566 int ret;
567 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000568
569 nv_connector = nouveau_encoder_connector_get(nv_encoder);
570 if (!drm_detect_hdmi_monitor(nv_connector->edid))
571 return;
572
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400573 hdmi = &nv_connector->base.display_info.hdmi;
574 scdc_supported = hdmi->scdc.supported;
575
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530576 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi, mode,
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400577 scdc_supported);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400578 if (!ret) {
579 /* We have an AVI InfoFrame, populate it to the display */
580 args.pwr.avi_infoframe_length
581 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
582 }
583
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200584 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi,
585 &nv_connector->base, mode);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400586 if (!ret) {
587 /* We have a Vendor InfoFrame, populate it to the display */
588 args.pwr.vendor_infoframe_length
589 = hdmi_infoframe_pack(&vendor_frame,
590 args.infoframes
591 + args.pwr.avi_infoframe_length,
592 17);
593 }
594
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000595 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +1000596 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000597 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +1000598 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000599
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400600 if (hdmi->scdc.scrambling.supported) {
601 high_tmds_clock_ratio = mode->clock > 340000;
602 scrambling = high_tmds_clock_ratio ||
603 hdmi->scdc.scrambling.low_rates;
604 }
605
606 args.pwr.scdc =
607 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_SCRAMBLE * scrambling |
608 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_DIV_BY_4 * high_tmds_clock_ratio;
609
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400610 size = sizeof(args.base)
611 + sizeof(args.pwr)
612 + args.pwr.avi_infoframe_length
613 + args.pwr.vendor_infoframe_length;
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000614 nvif_mthd(&disp->disp->object, 0, &args, size);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400615
Ben Skeggsf20c6652016-11-04 17:20:36 +1000616 nv50_audio_enable(encoder, mode);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400617
618 /* If SCDC is supported by the downstream monitor, update
619 * divider / scrambling settings to what we programmed above.
620 */
621 if (!hdmi->scdc.scrambling.supported)
622 return;
623
624 ret = drm_scdc_readb(nv_encoder->i2c, SCDC_TMDS_CONFIG, &config);
625 if (ret < 0) {
626 NV_ERROR(drm, "Failure to read SCDC_TMDS_CONFIG: %d\n", ret);
627 return;
628 }
629 config &= ~(SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 | SCDC_SCRAMBLING_ENABLE);
630 config |= SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 * high_tmds_clock_ratio;
631 config |= SCDC_SCRAMBLING_ENABLE * scrambling;
632 ret = drm_scdc_writeb(nv_encoder->i2c, SCDC_TMDS_CONFIG, config);
633 if (ret < 0)
634 NV_ERROR(drm, "Failure to write SCDC_TMDS_CONFIG = 0x%02x: %d\n",
635 config, ret);
Ben Skeggs78951d22011-11-11 18:13:13 +1000636}
637
638/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000639 * MST
640 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000641#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
642#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
643#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
644
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000645struct nv50_mstm {
646 struct nouveau_encoder *outp;
647
648 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000649 struct nv50_msto *msto[4];
650
651 bool modified;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000652 bool disabled;
653 int links;
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000654};
655
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000656struct nv50_mstc {
657 struct nv50_mstm *mstm;
658 struct drm_dp_mst_port *port;
659 struct drm_connector connector;
660
661 struct drm_display_mode *native;
662 struct edid *edid;
663
664 int pbn;
665};
666
667struct nv50_msto {
668 struct drm_encoder encoder;
669
670 struct nv50_head *head;
671 struct nv50_mstc *mstc;
672 bool disabled;
673};
674
675static struct drm_dp_payload *
676nv50_msto_payload(struct nv50_msto *msto)
677{
678 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
679 struct nv50_mstc *mstc = msto->mstc;
680 struct nv50_mstm *mstm = mstc->mstm;
681 int vcpi = mstc->port->vcpi.vcpi, i;
682
683 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
684 for (i = 0; i < mstm->mgr.max_payloads; i++) {
685 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
686 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
687 mstm->outp->base.base.name, i, payload->vcpi,
688 payload->start_slot, payload->num_slots);
689 }
690
691 for (i = 0; i < mstm->mgr.max_payloads; i++) {
692 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
693 if (payload->vcpi == vcpi)
694 return payload;
695 }
696
697 return NULL;
698}
699
700static void
701nv50_msto_cleanup(struct nv50_msto *msto)
702{
703 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
704 struct nv50_mstc *mstc = msto->mstc;
705 struct nv50_mstm *mstm = mstc->mstm;
706
707 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
708 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
709 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
710 if (msto->disabled) {
711 msto->mstc = NULL;
712 msto->head = NULL;
713 msto->disabled = false;
714 }
715}
716
717static void
718nv50_msto_prepare(struct nv50_msto *msto)
719{
720 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
721 struct nv50_mstc *mstc = msto->mstc;
722 struct nv50_mstm *mstm = mstc->mstm;
723 struct {
724 struct nv50_disp_mthd_v1 base;
725 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
726 } args = {
727 .base.version = 1,
728 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
729 .base.hasht = mstm->outp->dcb->hasht,
730 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
731 (0x0100 << msto->head->base.index),
732 };
733
734 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
735 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
736 struct drm_dp_payload *payload = nv50_msto_payload(msto);
737 if (payload) {
738 args.vcpi.start_slot = payload->start_slot;
739 args.vcpi.num_slots = payload->num_slots;
740 args.vcpi.pbn = mstc->port->vcpi.pbn;
741 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
742 }
743 }
744
745 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
746 msto->encoder.name, msto->head->base.base.name,
747 args.vcpi.start_slot, args.vcpi.num_slots,
748 args.vcpi.pbn, args.vcpi.aligned_pbn);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000749 nvif_mthd(&drm->display->disp.object, 0, &args, sizeof(args));
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000750}
751
752static int
753nv50_msto_atomic_check(struct drm_encoder *encoder,
754 struct drm_crtc_state *crtc_state,
755 struct drm_connector_state *conn_state)
756{
757 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
758 struct nv50_mstm *mstm = mstc->mstm;
759 int bpp = conn_state->connector->display_info.bpc * 3;
760 int slots;
761
762 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
763
764 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
765 if (slots < 0)
766 return slots;
767
768 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
769 mstc->native);
770}
771
772static void
773nv50_msto_enable(struct drm_encoder *encoder)
774{
775 struct nv50_head *head = nv50_head(encoder->crtc);
776 struct nv50_msto *msto = nv50_msto(encoder);
777 struct nv50_mstc *mstc = NULL;
778 struct nv50_mstm *mstm = NULL;
779 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -0300780 struct drm_connector_list_iter conn_iter;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000781 u8 proto, depth;
782 int slots;
783 bool r;
784
Gustavo Padovan875dd622017-05-11 16:10:46 -0300785 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
786 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000787 if (connector->state->best_encoder == &msto->encoder) {
788 mstc = nv50_mstc(connector);
789 mstm = mstc->mstm;
790 break;
791 }
792 }
Gustavo Padovan875dd622017-05-11 16:10:46 -0300793 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000794
795 if (WARN_ON(!mstc))
796 return;
797
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -0700798 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
799 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000800 WARN_ON(!r);
801
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000802 if (!mstm->links++)
803 nv50_outp_acquire(mstm->outp);
804
805 if (mstm->outp->link & 1)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000806 proto = 0x8;
807 else
808 proto = 0x9;
809
810 switch (mstc->connector.display_info.bpc) {
811 case 6: depth = 0x2; break;
812 case 8: depth = 0x5; break;
813 case 10:
814 default: depth = 0x6; break;
815 }
816
817 mstm->outp->update(mstm->outp, head->base.index,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000818 nv50_head_atom(head->base.base.state), proto, depth);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000819
820 msto->head = head;
821 msto->mstc = mstc;
822 mstm->modified = true;
823}
824
825static void
826nv50_msto_disable(struct drm_encoder *encoder)
827{
828 struct nv50_msto *msto = nv50_msto(encoder);
829 struct nv50_mstc *mstc = msto->mstc;
830 struct nv50_mstm *mstm = mstc->mstm;
831
832 if (mstc->port)
833 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
834
835 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
836 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000837 if (!--mstm->links)
838 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000839 msto->disabled = true;
840}
841
842static const struct drm_encoder_helper_funcs
843nv50_msto_help = {
844 .disable = nv50_msto_disable,
845 .enable = nv50_msto_enable,
846 .atomic_check = nv50_msto_atomic_check,
847};
848
849static void
850nv50_msto_destroy(struct drm_encoder *encoder)
851{
852 struct nv50_msto *msto = nv50_msto(encoder);
853 drm_encoder_cleanup(&msto->encoder);
854 kfree(msto);
855}
856
857static const struct drm_encoder_funcs
858nv50_msto = {
859 .destroy = nv50_msto_destroy,
860};
861
862static int
863nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
864 struct nv50_msto **pmsto)
865{
866 struct nv50_msto *msto;
867 int ret;
868
869 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
870 return -ENOMEM;
871
872 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
873 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
874 if (ret) {
875 kfree(*pmsto);
876 *pmsto = NULL;
877 return ret;
878 }
879
880 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
881 msto->encoder.possible_crtcs = heads;
882 return 0;
883}
884
885static struct drm_encoder *
886nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
887 struct drm_connector_state *connector_state)
888{
889 struct nv50_head *head = nv50_head(connector_state->crtc);
890 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul7b0f61e2018-10-08 19:24:31 -0400891
892 return &mstc->mstm->msto[head->base.index]->encoder;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000893}
894
895static struct drm_encoder *
896nv50_mstc_best_encoder(struct drm_connector *connector)
897{
898 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul7b0f61e2018-10-08 19:24:31 -0400899
900 return &mstc->mstm->msto[0]->encoder;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000901}
902
903static enum drm_mode_status
904nv50_mstc_mode_valid(struct drm_connector *connector,
905 struct drm_display_mode *mode)
906{
907 return MODE_OK;
908}
909
910static int
911nv50_mstc_get_modes(struct drm_connector *connector)
912{
913 struct nv50_mstc *mstc = nv50_mstc(connector);
914 int ret = 0;
915
916 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
Daniel Vetterc555f022018-07-09 10:40:06 +0200917 drm_connector_update_edid_property(&mstc->connector, mstc->edid);
Jani Nikulad471ed02017-11-01 16:21:02 +0200918 if (mstc->edid)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000919 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000920
921 if (!mstc->connector.display_info.bpc)
922 mstc->connector.display_info.bpc = 8;
923
924 if (mstc->native)
925 drm_mode_destroy(mstc->connector.dev, mstc->native);
926 mstc->native = nouveau_conn_native_mode(&mstc->connector);
927 return ret;
928}
929
930static const struct drm_connector_helper_funcs
931nv50_mstc_help = {
932 .get_modes = nv50_mstc_get_modes,
933 .mode_valid = nv50_mstc_mode_valid,
934 .best_encoder = nv50_mstc_best_encoder,
935 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
936};
937
938static enum drm_connector_status
939nv50_mstc_detect(struct drm_connector *connector, bool force)
940{
941 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paule46368c2018-09-14 16:44:03 -0400942 enum drm_connector_status conn_status;
943 int ret;
944
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000945 if (!mstc->port)
946 return connector_status_disconnected;
Lyude Paule46368c2018-09-14 16:44:03 -0400947
948 ret = pm_runtime_get_sync(connector->dev->dev);
949 if (ret < 0 && ret != -EACCES)
950 return connector_status_disconnected;
951
952 conn_status = drm_dp_mst_detect_port(connector, mstc->port->mgr,
953 mstc->port);
954
955 pm_runtime_mark_last_busy(connector->dev->dev);
956 pm_runtime_put_autosuspend(connector->dev->dev);
957 return conn_status;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000958}
959
960static void
961nv50_mstc_destroy(struct drm_connector *connector)
962{
963 struct nv50_mstc *mstc = nv50_mstc(connector);
964 drm_connector_cleanup(&mstc->connector);
965 kfree(mstc);
966}
967
968static const struct drm_connector_funcs
969nv50_mstc = {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000970 .reset = nouveau_conn_reset,
971 .detect = nv50_mstc_detect,
972 .fill_modes = drm_helper_probe_single_connector_modes,
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000973 .destroy = nv50_mstc_destroy,
974 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
975 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
976 .atomic_set_property = nouveau_conn_atomic_set_property,
977 .atomic_get_property = nouveau_conn_atomic_get_property,
978};
979
980static int
981nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
982 const char *path, struct nv50_mstc **pmstc)
983{
984 struct drm_device *dev = mstm->outp->base.base.dev;
985 struct nv50_mstc *mstc;
986 int ret, i;
987
988 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
989 return -ENOMEM;
990 mstc->mstm = mstm;
991 mstc->port = port;
992
993 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
994 DRM_MODE_CONNECTOR_DisplayPort);
995 if (ret) {
996 kfree(*pmstc);
997 *pmstc = NULL;
998 return ret;
999 }
1000
1001 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
1002
1003 mstc->connector.funcs->reset(&mstc->connector);
1004 nouveau_conn_attach_properties(&mstc->connector);
1005
Colin Ian King27a451e2017-08-17 23:03:23 +01001006 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto[i]; i++)
Daniel Vettercde4c442018-07-09 10:40:07 +02001007 drm_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001008
1009 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
1010 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
Daniel Vetter97e14fb2018-07-09 10:40:08 +02001011 drm_connector_set_path_property(&mstc->connector, path);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001012 return 0;
1013}
1014
1015static void
1016nv50_mstm_cleanup(struct nv50_mstm *mstm)
1017{
1018 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1019 struct drm_encoder *encoder;
1020 int ret;
1021
1022 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
1023 ret = drm_dp_check_act_status(&mstm->mgr);
1024
1025 ret = drm_dp_update_payload_part2(&mstm->mgr);
1026
1027 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1028 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1029 struct nv50_msto *msto = nv50_msto(encoder);
1030 struct nv50_mstc *mstc = msto->mstc;
1031 if (mstc && mstc->mstm == mstm)
1032 nv50_msto_cleanup(msto);
1033 }
1034 }
1035
1036 mstm->modified = false;
1037}
1038
1039static void
1040nv50_mstm_prepare(struct nv50_mstm *mstm)
1041{
1042 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1043 struct drm_encoder *encoder;
1044 int ret;
1045
1046 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
1047 ret = drm_dp_update_payload_part1(&mstm->mgr);
1048
1049 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1050 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1051 struct nv50_msto *msto = nv50_msto(encoder);
1052 struct nv50_mstc *mstc = msto->mstc;
1053 if (mstc && mstc->mstm == mstm)
1054 nv50_msto_prepare(msto);
1055 }
1056 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001057
1058 if (mstm->disabled) {
1059 if (!mstm->links)
1060 nv50_outp_release(mstm->outp);
1061 mstm->disabled = false;
1062 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001063}
1064
1065static void
1066nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
1067{
1068 struct nv50_mstm *mstm = nv50_mstm(mgr);
1069 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
1070}
1071
1072static void
1073nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
1074 struct drm_connector *connector)
1075{
1076 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1077 struct nv50_mstc *mstc = nv50_mstc(connector);
1078
1079 drm_connector_unregister(&mstc->connector);
1080
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001081 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
Lyude Paul352672d2018-05-02 19:38:48 -04001082
1083 drm_modeset_lock(&drm->dev->mode_config.connection_mutex, NULL);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001084 mstc->port = NULL;
Lyude Paul352672d2018-05-02 19:38:48 -04001085 drm_modeset_unlock(&drm->dev->mode_config.connection_mutex);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001086
kbuild test robot01981ae2018-05-18 18:51:32 +02001087 drm_connector_put(&mstc->connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001088}
1089
1090static void
1091nv50_mstm_register_connector(struct drm_connector *connector)
1092{
1093 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1094
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001095 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001096
1097 drm_connector_register(connector);
1098}
1099
1100static struct drm_connector *
1101nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
1102 struct drm_dp_mst_port *port, const char *path)
1103{
1104 struct nv50_mstm *mstm = nv50_mstm(mgr);
1105 struct nv50_mstc *mstc;
1106 int ret;
1107
1108 ret = nv50_mstc_new(mstm, port, path, &mstc);
1109 if (ret) {
1110 if (mstc)
1111 mstc->connector.funcs->destroy(&mstc->connector);
1112 return NULL;
1113 }
1114
1115 return &mstc->connector;
1116}
1117
1118static const struct drm_dp_mst_topology_cbs
1119nv50_mstm = {
1120 .add_connector = nv50_mstm_add_connector,
1121 .register_connector = nv50_mstm_register_connector,
1122 .destroy_connector = nv50_mstm_destroy_connector,
1123 .hotplug = nv50_mstm_hotplug,
1124};
1125
1126void
1127nv50_mstm_service(struct nv50_mstm *mstm)
1128{
Ben Skeggs227f66d2017-10-03 16:24:28 +10001129 struct drm_dp_aux *aux = mstm ? mstm->mgr.aux : NULL;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001130 bool handled = true;
1131 int ret;
1132 u8 esi[8] = {};
1133
Ben Skeggs227f66d2017-10-03 16:24:28 +10001134 if (!aux)
1135 return;
1136
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001137 while (handled) {
1138 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1139 if (ret != 8) {
1140 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1141 return;
1142 }
1143
1144 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
1145 if (!handled)
1146 break;
1147
1148 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
1149 }
1150}
1151
1152void
1153nv50_mstm_remove(struct nv50_mstm *mstm)
1154{
1155 if (mstm)
1156 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1157}
1158
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001159static int
1160nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
1161{
1162 struct nouveau_encoder *outp = mstm->outp;
1163 struct {
1164 struct nv50_disp_mthd_v1 base;
1165 struct nv50_disp_sor_dp_mst_link_v0 mst;
1166 } args = {
1167 .base.version = 1,
1168 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
1169 .base.hasht = outp->dcb->hasht,
1170 .base.hashm = outp->dcb->hashm,
1171 .mst.state = state,
1172 };
1173 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001174 struct nvif_object *disp = &drm->display->disp.object;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001175 int ret;
1176
1177 if (dpcd >= 0x12) {
Lyude Paulfa3cdf82018-08-09 18:22:06 -04001178 /* Even if we're enabling MST, start with disabling the
1179 * branching unit to clear any sink-side MST topology state
1180 * that wasn't set by us
1181 */
1182 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001183 if (ret < 0)
1184 return ret;
1185
Lyude Paulfa3cdf82018-08-09 18:22:06 -04001186 if (state) {
1187 /* Now, start initializing */
1188 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL,
1189 DP_MST_EN);
1190 if (ret < 0)
1191 return ret;
1192 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001193 }
1194
1195 return nvif_mthd(disp, 0, &args, sizeof(args));
1196}
1197
1198int
1199nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
1200{
Lyude Paulb26b4592018-08-09 18:22:05 -04001201 struct drm_dp_aux *aux;
1202 int ret;
1203 bool old_state, new_state;
1204 u8 mstm_ctrl;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001205
1206 if (!mstm)
1207 return 0;
1208
Lyude Paulb26b4592018-08-09 18:22:05 -04001209 mutex_lock(&mstm->mgr.lock);
1210
1211 old_state = mstm->mgr.mst_state;
1212 new_state = old_state;
1213 aux = mstm->mgr.aux;
1214
1215 if (old_state) {
1216 /* Just check that the MST hub is still as we expect it */
1217 ret = drm_dp_dpcd_readb(aux, DP_MSTM_CTRL, &mstm_ctrl);
1218 if (ret < 0 || !(mstm_ctrl & DP_MST_EN)) {
1219 DRM_DEBUG_KMS("Hub gone, disabling MST topology\n");
1220 new_state = false;
1221 }
1222 } else if (dpcd[0] >= 0x12) {
1223 ret = drm_dp_dpcd_readb(aux, DP_MSTM_CAP, &dpcd[1]);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001224 if (ret < 0)
Lyude Paulb26b4592018-08-09 18:22:05 -04001225 goto probe_error;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001226
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10001227 if (!(dpcd[1] & DP_MST_CAP))
1228 dpcd[0] = 0x11;
1229 else
Lyude Paulb26b4592018-08-09 18:22:05 -04001230 new_state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001231 }
1232
Lyude Paulb26b4592018-08-09 18:22:05 -04001233 if (new_state == old_state) {
1234 mutex_unlock(&mstm->mgr.lock);
1235 return new_state;
1236 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001237
Lyude Paulb26b4592018-08-09 18:22:05 -04001238 ret = nv50_mstm_enable(mstm, dpcd[0], new_state);
1239 if (ret)
1240 goto probe_error;
1241
1242 mutex_unlock(&mstm->mgr.lock);
1243
1244 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, new_state);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001245 if (ret)
1246 return nv50_mstm_enable(mstm, dpcd[0], 0);
1247
Lyude Paulb26b4592018-08-09 18:22:05 -04001248 return new_state;
1249
1250probe_error:
1251 mutex_unlock(&mstm->mgr.lock);
1252 return ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001253}
1254
1255static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001256nv50_mstm_fini(struct nv50_mstm *mstm)
1257{
1258 if (mstm && mstm->mgr.mst_state)
1259 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
1260}
1261
1262static void
1263nv50_mstm_init(struct nv50_mstm *mstm)
1264{
1265 if (mstm && mstm->mgr.mst_state)
1266 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
1267}
1268
1269static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001270nv50_mstm_del(struct nv50_mstm **pmstm)
1271{
1272 struct nv50_mstm *mstm = *pmstm;
1273 if (mstm) {
Lyude Paul24199c52018-12-11 18:56:20 -05001274 drm_dp_mst_topology_mgr_destroy(&mstm->mgr);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001275 kfree(*pmstm);
1276 *pmstm = NULL;
1277 }
1278}
1279
1280static int
1281nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
1282 int conn_base_id, struct nv50_mstm **pmstm)
1283{
1284 const int max_payloads = hweight8(outp->dcb->heads);
1285 struct drm_device *dev = outp->base.base.dev;
1286 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001287 int ret, i;
1288 u8 dpcd;
1289
1290 /* This is a workaround for some monitors not functioning
1291 * correctly in MST mode on initial module load. I think
1292 * some bad interaction with the VBIOS may be responsible.
1293 *
1294 * A good ol' off and on again seems to work here ;)
1295 */
1296 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
1297 if (ret >= 0 && dpcd >= 0x12)
1298 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001299
1300 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
1301 return -ENOMEM;
1302 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001303 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001304
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08001305 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001306 max_payloads, conn_base_id);
1307 if (ret)
1308 return ret;
1309
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001310 for (i = 0; i < max_payloads; i++) {
1311 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
1312 i, &mstm->msto[i]);
1313 if (ret)
1314 return ret;
1315 }
1316
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001317 return 0;
1318}
1319
1320/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001321 * SOR
1322 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001323static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001324nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001325 struct nv50_head_atom *asyh, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10001326{
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10001327 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
Ben Skeggs0a368772018-05-08 20:39:47 +10001328 struct nv50_core *core = disp->core;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001329
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001330 if (!asyh) {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001331 nv_encoder->ctrl &= ~BIT(head);
1332 if (!(nv_encoder->ctrl & 0x0000000f))
1333 nv_encoder->ctrl = 0;
1334 } else {
1335 nv_encoder->ctrl |= proto << 8;
1336 nv_encoder->ctrl |= BIT(head);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001337 asyh->or.depth = depth;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001338 }
1339
Ben Skeggs0a368772018-05-08 20:39:47 +10001340 core->func->sor->ctrl(core, nv_encoder->or, nv_encoder->ctrl, asyh);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001341}
1342
1343static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001344nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001345{
1346 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001347 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001348
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001349 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001350
1351 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001352 struct nvkm_i2c_aux *aux = nv_encoder->aux;
1353 u8 pwr;
1354
1355 if (aux) {
1356 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
1357 if (ret == 0) {
1358 pwr &= ~DP_SET_POWER_MASK;
1359 pwr |= DP_SET_POWER_D3;
1360 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
1361 }
1362 }
1363
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001364 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001365 nv50_audio_disable(encoder, nv_crtc);
1366 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001367 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001368 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001369}
1370
1371static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001372nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001373{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001374 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1375 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001376 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1377 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001378 struct {
1379 struct nv50_disp_mthd_v1 base;
1380 struct nv50_disp_sor_lvds_script_v0 lvds;
1381 } lvds = {
1382 .base.version = 1,
1383 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1384 .base.hasht = nv_encoder->dcb->hasht,
1385 .base.hashm = nv_encoder->dcb->hashm,
1386 };
Ben Skeggse225f442012-11-21 14:40:21 +10001387 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001388 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001389 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001390 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001391 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001392 u8 proto = 0xf;
1393 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001394
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001395 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001396 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001397 nv50_outp_acquire(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001398
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001399 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001400 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001401 if (nv_encoder->link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05001402 proto = 0x1;
1403 /* Only enable dual-link if:
1404 * - Need to (i.e. rate > 165MHz)
1405 * - DCB says we can
1406 * - Not an HDMI monitor, since there's no dual-link
1407 * on HDMI.
1408 */
1409 if (mode->clock >= 165000 &&
1410 nv_encoder->dcb->duallink_possible &&
1411 !drm_detect_hdmi_monitor(nv_connector->edid))
1412 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001413 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001414 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001415 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001416
Ben Skeggsf20c6652016-11-04 17:20:36 +10001417 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001418 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001419 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001420 proto = 0x0;
1421
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001422 if (bios->fp_no_ddc) {
1423 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001424 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001425 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001426 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001427 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001428 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001429 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001430 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001431 } else
1432 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001433 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001434 }
1435
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001436 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001437 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001438 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001439 } else {
1440 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001441 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001442 }
1443
1444 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001445 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001446 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001447
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001448 nvif_mthd(&disp->disp->object, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001449 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001450 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10001451 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001452 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001453 else
1454 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001455 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001456 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001457 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001458
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001459 if (nv_encoder->link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001460 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001461 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001462 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001463
1464 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001465 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001466 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001467 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001468 break;
1469 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001470
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001471 nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001472}
1473
Ben Skeggsf20c6652016-11-04 17:20:36 +10001474static const struct drm_encoder_helper_funcs
1475nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001476 .atomic_check = nv50_outp_atomic_check,
1477 .enable = nv50_sor_enable,
1478 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001479};
1480
Ben Skeggs83fc0832011-07-05 13:08:40 +10001481static void
Ben Skeggse225f442012-11-21 14:40:21 +10001482nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001483{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001484 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1485 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001486 drm_encoder_cleanup(encoder);
1487 kfree(encoder);
1488}
1489
Ben Skeggsf20c6652016-11-04 17:20:36 +10001490static const struct drm_encoder_funcs
1491nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10001492 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001493};
1494
1495static int
Ben Skeggse225f442012-11-21 14:40:21 +10001496nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001497{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001498 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10001499 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs34508f92018-05-08 20:39:47 +10001500 struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001501 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001502 struct nouveau_encoder *nv_encoder;
1503 struct drm_encoder *encoder;
Ben Skeggs34508f92018-05-08 20:39:47 +10001504 u8 ver, hdr, cnt, len;
1505 u32 data;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001506 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001507
1508 switch (dcbe->type) {
1509 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
1510 case DCB_OUTPUT_TMDS:
1511 case DCB_OUTPUT_DP:
1512 default:
1513 type = DRM_MODE_ENCODER_TMDS;
1514 break;
1515 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001516
1517 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1518 if (!nv_encoder)
1519 return -ENOMEM;
1520 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001521 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001522
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001523 encoder = to_drm_encoder(nv_encoder);
1524 encoder->possible_crtcs = dcbe->heads;
1525 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001526 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
1527 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001528 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001529
Daniel Vettercde4c442018-07-09 10:40:07 +02001530 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001531
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001532 if (dcbe->type == DCB_OUTPUT_DP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001533 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001534 struct nvkm_i2c_aux *aux =
1535 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
1536 if (aux) {
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001537 if (disp->disp->object.oclass < GF110_DISP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001538 /* HW has no support for address-only
1539 * transactions, so we're required to
1540 * use custom I2C-over-AUX code.
1541 */
1542 nv_encoder->i2c = &aux->i2c;
1543 } else {
1544 nv_encoder->i2c = &nv_connector->aux.ddc;
1545 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001546 nv_encoder->aux = aux;
1547 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001548
Ben Skeggs34508f92018-05-08 20:39:47 +10001549 if ((data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len)) &&
1550 ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04)) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001551 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
1552 nv_connector->base.base.id,
1553 &nv_encoder->dp.mstm);
1554 if (ret)
1555 return ret;
1556 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001557 } else {
1558 struct nvkm_i2c_bus *bus =
1559 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1560 if (bus)
1561 nv_encoder->i2c = &bus->i2c;
1562 }
1563
Ben Skeggs83fc0832011-07-05 13:08:40 +10001564 return 0;
1565}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001566
1567/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10001568 * PIOR
1569 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10001570static int
1571nv50_pior_atomic_check(struct drm_encoder *encoder,
1572 struct drm_crtc_state *crtc_state,
1573 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001574{
Ben Skeggs839ca902016-11-04 17:20:36 +10001575 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
1576 if (ret)
1577 return ret;
1578 crtc_state->adjusted_mode.clock *= 2;
1579 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001580}
1581
1582static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001583nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001584{
Ben Skeggsf20c6652016-11-04 17:20:36 +10001585 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +10001586 struct nv50_core *core = nv50_disp(encoder->dev)->core;
1587 if (nv_encoder->crtc)
1588 core->func->pior->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001589 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001590 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001591}
1592
1593static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001594nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001595{
Ben Skeggseb6313a2013-02-11 09:52:58 +10001596 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1597 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1598 struct nouveau_connector *nv_connector;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001599 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +10001600 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001601 u8 owner = 1 << nv_crtc->index;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001602 u8 proto;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001603
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001604 nv50_outp_acquire(nv_encoder);
1605
Ben Skeggseb6313a2013-02-11 09:52:58 +10001606 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1607 switch (nv_connector->base.display_info.bpc) {
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001608 case 10: asyh->or.depth = 0x6; break;
1609 case 8: asyh->or.depth = 0x5; break;
1610 case 6: asyh->or.depth = 0x2; break;
1611 default: asyh->or.depth = 0x0; break;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001612 }
1613
1614 switch (nv_encoder->dcb->type) {
1615 case DCB_OUTPUT_TMDS:
1616 case DCB_OUTPUT_DP:
1617 proto = 0x0;
1618 break;
1619 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001620 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10001621 break;
1622 }
1623
Ben Skeggs0a368772018-05-08 20:39:47 +10001624 core->func->pior->ctrl(core, nv_encoder->or, (proto << 8) | owner, asyh);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001625 nv_encoder->crtc = encoder->crtc;
1626}
1627
Ben Skeggsf20c6652016-11-04 17:20:36 +10001628static const struct drm_encoder_helper_funcs
1629nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001630 .atomic_check = nv50_pior_atomic_check,
1631 .enable = nv50_pior_enable,
1632 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001633};
Ben Skeggseb6313a2013-02-11 09:52:58 +10001634
1635static void
1636nv50_pior_destroy(struct drm_encoder *encoder)
1637{
1638 drm_encoder_cleanup(encoder);
1639 kfree(encoder);
1640}
1641
Ben Skeggsf20c6652016-11-04 17:20:36 +10001642static const struct drm_encoder_funcs
1643nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10001644 .destroy = nv50_pior_destroy,
1645};
1646
1647static int
1648nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
1649{
1650 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001651 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001652 struct nvkm_i2c_bus *bus = NULL;
1653 struct nvkm_i2c_aux *aux = NULL;
1654 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001655 struct nouveau_encoder *nv_encoder;
1656 struct drm_encoder *encoder;
1657 int type;
1658
1659 switch (dcbe->type) {
1660 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001661 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
1662 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001663 type = DRM_MODE_ENCODER_TMDS;
1664 break;
1665 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001666 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggs62b290f2018-05-08 20:39:47 +10001667 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001668 type = DRM_MODE_ENCODER_TMDS;
1669 break;
1670 default:
1671 return -ENODEV;
1672 }
1673
1674 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1675 if (!nv_encoder)
1676 return -ENOMEM;
1677 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001678 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001679 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001680
1681 encoder = to_drm_encoder(nv_encoder);
1682 encoder->possible_crtcs = dcbe->heads;
1683 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001684 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
1685 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001686 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001687
Daniel Vettercde4c442018-07-09 10:40:07 +02001688 drm_connector_attach_encoder(connector, encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001689 return 0;
1690}
1691
1692/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10001693 * Atomic
1694 *****************************************************************************/
1695
1696static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001697nv50_disp_atomic_commit_core(struct drm_atomic_state *state, u32 *interlock)
Ben Skeggs839ca902016-11-04 17:20:36 +10001698{
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001699 struct nouveau_drm *drm = nouveau_drm(state->dev);
Ben Skeggs839ca902016-11-04 17:20:36 +10001700 struct nv50_disp *disp = nv50_disp(drm->dev);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001701 struct nv50_core *core = disp->core;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001702 struct nv50_mstm *mstm;
1703 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10001704
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001705 NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
Ben Skeggs839ca902016-11-04 17:20:36 +10001706
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001707 drm_for_each_encoder(encoder, drm->dev) {
1708 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1709 mstm = nouveau_encoder(encoder)->dp.mstm;
1710 if (mstm && mstm->modified)
1711 nv50_mstm_prepare(mstm);
1712 }
1713 }
1714
Ben Skeggs09e1b782018-05-08 20:39:47 +10001715 core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
1716 core->func->update(core, interlock, true);
1717 if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
1718 disp->core->chan.base.device))
1719 NV_ERROR(drm, "core notifier timeout\n");
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001720
1721 drm_for_each_encoder(encoder, drm->dev) {
1722 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1723 mstm = nouveau_encoder(encoder)->dp.mstm;
1724 if (mstm && mstm->modified)
1725 nv50_mstm_cleanup(mstm);
1726 }
1727 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001728}
1729
1730static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001731nv50_disp_atomic_commit_wndw(struct drm_atomic_state *state, u32 *interlock)
1732{
1733 struct drm_plane_state *new_plane_state;
1734 struct drm_plane *plane;
1735 int i;
1736
1737 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1738 struct nv50_wndw *wndw = nv50_wndw(plane);
1739 if (interlock[wndw->interlock.type] & wndw->interlock.data) {
1740 if (wndw->func->update)
1741 wndw->func->update(wndw, interlock);
1742 }
1743 }
1744}
1745
1746static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001747nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
1748{
1749 struct drm_device *dev = state->dev;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001750 struct drm_crtc_state *new_crtc_state, *old_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001751 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001752 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001753 struct drm_plane *plane;
1754 struct nouveau_drm *drm = nouveau_drm(dev);
1755 struct nv50_disp *disp = nv50_disp(dev);
1756 struct nv50_atom *atom = nv50_atom(state);
1757 struct nv50_outp_atom *outp, *outt;
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001758 u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
Ben Skeggs839ca902016-11-04 17:20:36 +10001759 int i;
1760
1761 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
1762 drm_atomic_helper_wait_for_fences(dev, state, false);
1763 drm_atomic_helper_wait_for_dependencies(state);
1764 drm_atomic_helper_update_legacy_modeset_state(dev, state);
1765
1766 if (atom->lock_core)
1767 mutex_lock(&disp->mutex);
1768
1769 /* Disable head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001770 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001771 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001772 struct nv50_head *head = nv50_head(crtc);
1773
1774 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
1775 asyh->clr.mask, asyh->set.mask);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001776 if (old_crtc_state->active && !new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001777 drm_crtc_vblank_off(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001778
1779 if (asyh->clr.mask) {
1780 nv50_head_flush_clr(head, asyh, atom->flush_disable);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001781 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001782 }
1783 }
1784
1785 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001786 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1787 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001788 struct nv50_wndw *wndw = nv50_wndw(plane);
1789
1790 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
1791 asyw->clr.mask, asyw->set.mask);
1792 if (!asyw->clr.mask)
1793 continue;
1794
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001795 nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001796 }
1797
1798 /* Disable output path(s). */
1799 list_for_each_entry(outp, &atom->outp, head) {
1800 const struct drm_encoder_helper_funcs *help;
1801 struct drm_encoder *encoder;
1802
1803 encoder = outp->encoder;
1804 help = encoder->helper_private;
1805
1806 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
1807 outp->clr.mask, outp->set.mask);
1808
1809 if (outp->clr.mask) {
1810 help->disable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001811 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001812 if (outp->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001813 nv50_disp_atomic_commit_wndw(state, interlock);
1814 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001815 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001816 }
1817 }
1818 }
1819
1820 /* Flush disable. */
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001821 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001822 if (atom->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001823 nv50_disp_atomic_commit_wndw(state, interlock);
1824 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001825 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001826 }
1827 }
1828
1829 /* Update output path(s). */
1830 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
1831 const struct drm_encoder_helper_funcs *help;
1832 struct drm_encoder *encoder;
1833
1834 encoder = outp->encoder;
1835 help = encoder->helper_private;
1836
1837 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
1838 outp->set.mask, outp->clr.mask);
1839
1840 if (outp->set.mask) {
1841 help->enable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001842 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001843 }
1844
1845 list_del(&outp->head);
1846 kfree(outp);
1847 }
1848
1849 /* Update head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001850 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001851 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001852 struct nv50_head *head = nv50_head(crtc);
1853
1854 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
1855 asyh->set.mask, asyh->clr.mask);
1856
1857 if (asyh->set.mask) {
1858 nv50_head_flush_set(head, asyh);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001859 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001860 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001861
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001862 if (new_crtc_state->active) {
1863 if (!old_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001864 drm_crtc_vblank_on(crtc);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001865 if (new_crtc_state->event)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001866 drm_crtc_vblank_get(crtc);
1867 }
Ben Skeggs2b507892017-01-24 09:32:26 +10001868 }
1869
Ben Skeggs839ca902016-11-04 17:20:36 +10001870 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001871 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1872 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001873 struct nv50_wndw *wndw = nv50_wndw(plane);
1874
1875 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
1876 asyw->set.mask, asyw->clr.mask);
1877 if ( !asyw->set.mask &&
1878 (!asyw->clr.mask || atom->flush_disable))
1879 continue;
1880
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001881 nv50_wndw_flush_set(wndw, interlock, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001882 }
1883
1884 /* Flush update. */
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001885 nv50_disp_atomic_commit_wndw(state, interlock);
Ben Skeggs04fc14b2018-05-08 20:39:47 +10001886
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001887 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
1888 if (interlock[NV50_DISP_INTERLOCK_BASE] ||
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001889 interlock[NV50_DISP_INTERLOCK_OVLY] ||
1890 interlock[NV50_DISP_INTERLOCK_WNDW] ||
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001891 !atom->state.legacy_cursor_update)
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10001892 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001893 else
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001894 disp->core->func->update(disp->core, interlock, false);
Ben Skeggs839ca902016-11-04 17:20:36 +10001895 }
1896
1897 if (atom->lock_core)
1898 mutex_unlock(&disp->mutex);
1899
1900 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001901 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1902 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001903 struct nv50_wndw *wndw = nv50_wndw(plane);
1904 int ret = nv50_wndw_wait_armed(wndw, asyw);
1905 if (ret)
1906 NV_ERROR(drm, "%s: timeout\n", plane->name);
1907 }
1908
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001909 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
1910 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001911 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01001912 /* Get correct count/ts if racing with vblank irq */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001913 if (new_crtc_state->active)
Dave Airlie0c697fa2017-08-15 16:16:58 +10001914 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001915 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001916 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10001917 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001918
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001919 new_crtc_state->event = NULL;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001920 if (new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001921 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001922 }
1923 }
1924
1925 drm_atomic_helper_commit_hw_done(state);
1926 drm_atomic_helper_cleanup_planes(dev, state);
1927 drm_atomic_helper_commit_cleanup_done(state);
1928 drm_atomic_state_put(state);
1929}
1930
1931static void
1932nv50_disp_atomic_commit_work(struct work_struct *work)
1933{
1934 struct drm_atomic_state *state =
1935 container_of(work, typeof(*state), commit_work);
1936 nv50_disp_atomic_commit_tail(state);
1937}
1938
1939static int
1940nv50_disp_atomic_commit(struct drm_device *dev,
1941 struct drm_atomic_state *state, bool nonblock)
1942{
1943 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001944 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001945 struct drm_plane *plane;
1946 struct drm_crtc *crtc;
1947 bool active = false;
1948 int ret, i;
1949
1950 ret = pm_runtime_get_sync(dev->dev);
1951 if (ret < 0 && ret != -EACCES)
1952 return ret;
1953
1954 ret = drm_atomic_helper_setup_commit(state, nonblock);
1955 if (ret)
1956 goto done;
1957
1958 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
1959
1960 ret = drm_atomic_helper_prepare_planes(dev, state);
1961 if (ret)
1962 goto done;
1963
1964 if (!nonblock) {
1965 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
1966 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001967 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10001968 }
1969
Maarten Lankhorst85726362017-07-11 16:33:05 +02001970 ret = drm_atomic_helper_swap_state(state, true);
1971 if (ret)
1972 goto err_cleanup;
1973
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001974 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1975 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001976 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001977
Ben Skeggsccd27db2018-05-08 20:39:47 +10001978 if (asyw->set.image)
1979 nv50_wndw_ntfy_enable(wndw, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001980 }
1981
Ben Skeggs839ca902016-11-04 17:20:36 +10001982 drm_atomic_state_get(state);
1983
1984 if (nonblock)
1985 queue_work(system_unbound_wq, &state->commit_work);
1986 else
1987 nv50_disp_atomic_commit_tail(state);
1988
1989 drm_for_each_crtc(crtc, dev) {
Lyude Paule5d54f12018-07-12 13:02:53 -04001990 if (crtc->state->active) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001991 if (!drm->have_disp_power_ref) {
1992 drm->have_disp_power_ref = true;
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001993 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +10001994 }
1995 active = true;
1996 break;
1997 }
1998 }
1999
2000 if (!active && drm->have_disp_power_ref) {
2001 pm_runtime_put_autosuspend(dev->dev);
2002 drm->have_disp_power_ref = false;
2003 }
2004
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02002005err_cleanup:
2006 if (ret)
2007 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002008done:
2009 pm_runtime_put_autosuspend(dev->dev);
2010 return ret;
2011}
2012
2013static struct nv50_outp_atom *
2014nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
2015{
2016 struct nv50_outp_atom *outp;
2017
2018 list_for_each_entry(outp, &atom->outp, head) {
2019 if (outp->encoder == encoder)
2020 return outp;
2021 }
2022
2023 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
2024 if (!outp)
2025 return ERR_PTR(-ENOMEM);
2026
2027 list_add(&outp->head, &atom->outp);
2028 outp->encoder = encoder;
2029 return outp;
2030}
2031
2032static int
2033nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002034 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10002035{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002036 struct drm_encoder *encoder = old_connector_state->best_encoder;
2037 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002038 struct drm_crtc *crtc;
2039 struct nv50_outp_atom *outp;
2040
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002041 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10002042 return 0;
2043
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002044 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
2045 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2046 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002047 outp = nv50_disp_outp_atomic_add(atom, encoder);
2048 if (IS_ERR(outp))
2049 return PTR_ERR(outp);
2050
2051 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
2052 outp->flush_disable = true;
2053 atom->flush_disable = true;
2054 }
2055 outp->clr.ctrl = true;
2056 atom->lock_core = true;
2057 }
2058
2059 return 0;
2060}
2061
2062static int
2063nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
2064 struct drm_connector_state *connector_state)
2065{
2066 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002067 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002068 struct drm_crtc *crtc;
2069 struct nv50_outp_atom *outp;
2070
2071 if (!(crtc = connector_state->crtc))
2072 return 0;
2073
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002074 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2075 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002076 outp = nv50_disp_outp_atomic_add(atom, encoder);
2077 if (IS_ERR(outp))
2078 return PTR_ERR(outp);
2079
2080 outp->set.ctrl = true;
2081 atom->lock_core = true;
2082 }
2083
2084 return 0;
2085}
2086
2087static int
2088nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
2089{
2090 struct nv50_atom *atom = nv50_atom(state);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002091 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002092 struct drm_connector *connector;
Ben Skeggs119608a2018-05-08 20:39:47 +10002093 struct drm_crtc_state *new_crtc_state;
2094 struct drm_crtc *crtc;
Ben Skeggs839ca902016-11-04 17:20:36 +10002095 int ret, i;
2096
Ben Skeggs119608a2018-05-08 20:39:47 +10002097 /* We need to handle colour management on a per-plane basis. */
2098 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2099 if (new_crtc_state->color_mgmt_changed) {
2100 ret = drm_atomic_add_affected_planes(state, crtc);
2101 if (ret)
2102 return ret;
2103 }
2104 }
2105
Ben Skeggs839ca902016-11-04 17:20:36 +10002106 ret = drm_atomic_helper_check(dev, state);
2107 if (ret)
2108 return ret;
2109
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002110 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
2111 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002112 if (ret)
2113 return ret;
2114
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002115 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002116 if (ret)
2117 return ret;
2118 }
2119
2120 return 0;
2121}
2122
2123static void
2124nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
2125{
2126 struct nv50_atom *atom = nv50_atom(state);
2127 struct nv50_outp_atom *outp, *outt;
2128
2129 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2130 list_del(&outp->head);
2131 kfree(outp);
2132 }
2133
2134 drm_atomic_state_default_clear(state);
2135}
2136
2137static void
2138nv50_disp_atomic_state_free(struct drm_atomic_state *state)
2139{
2140 struct nv50_atom *atom = nv50_atom(state);
2141 drm_atomic_state_default_release(&atom->state);
2142 kfree(atom);
2143}
2144
2145static struct drm_atomic_state *
2146nv50_disp_atomic_state_alloc(struct drm_device *dev)
2147{
2148 struct nv50_atom *atom;
2149 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
2150 drm_atomic_state_init(dev, &atom->state) < 0) {
2151 kfree(atom);
2152 return NULL;
2153 }
2154 INIT_LIST_HEAD(&atom->outp);
2155 return &atom->state;
2156}
2157
2158static const struct drm_mode_config_funcs
2159nv50_disp_func = {
2160 .fb_create = nouveau_user_framebuffer_create,
Lyude Paul7fec8f52018-08-15 15:00:13 -04002161 .output_poll_changed = nouveau_fbcon_output_poll_changed,
Ben Skeggs839ca902016-11-04 17:20:36 +10002162 .atomic_check = nv50_disp_atomic_check,
2163 .atomic_commit = nv50_disp_atomic_commit,
2164 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
2165 .atomic_state_clear = nv50_disp_atomic_state_clear,
2166 .atomic_state_free = nv50_disp_atomic_state_free,
2167};
2168
2169/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002170 * Init
2171 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002172
Ben Skeggs2a44e492011-11-09 11:36:33 +10002173void
Ben Skeggse225f442012-11-21 14:40:21 +10002174nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002175{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002176 struct nouveau_encoder *nv_encoder;
2177 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002178 struct drm_plane *plane;
2179
2180 drm_for_each_plane(plane, dev) {
2181 struct nv50_wndw *wndw = nv50_wndw(plane);
2182 if (plane->funcs != &nv50_wndw)
2183 continue;
2184 nv50_wndw_fini(wndw);
2185 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002186
2187 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2188 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2189 nv_encoder = nouveau_encoder(encoder);
2190 nv50_mstm_fini(nv_encoder->dp.mstm);
2191 }
2192 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002193}
2194
2195int
Ben Skeggse225f442012-11-21 14:40:21 +10002196nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002197{
Ben Skeggs09e1b782018-05-08 20:39:47 +10002198 struct nv50_core *core = nv50_disp(dev)->core;
Ben Skeggs354d3502016-11-04 17:20:36 +10002199 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002200 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002201
Ben Skeggs09e1b782018-05-08 20:39:47 +10002202 core->func->init(core);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002203
Ben Skeggs354d3502016-11-04 17:20:36 +10002204 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2205 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10002206 struct nouveau_encoder *nv_encoder =
2207 nouveau_encoder(encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002208 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10002209 }
2210 }
2211
Ben Skeggs973f10c2016-11-04 17:20:36 +10002212 drm_for_each_plane(plane, dev) {
2213 struct nv50_wndw *wndw = nv50_wndw(plane);
2214 if (plane->funcs != &nv50_wndw)
2215 continue;
2216 nv50_wndw_init(wndw);
2217 }
2218
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002219 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002220}
2221
2222void
Ben Skeggse225f442012-11-21 14:40:21 +10002223nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002224{
Ben Skeggse225f442012-11-21 14:40:21 +10002225 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002226
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002227 nv50_core_del(&disp->core);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002228
Ben Skeggs816af2f2011-11-16 15:48:48 +10002229 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002230 if (disp->sync)
2231 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002232 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002233
Ben Skeggs77145f12012-07-31 16:16:21 +10002234 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002235 kfree(disp);
2236}
2237
2238int
Ben Skeggse225f442012-11-21 14:40:21 +10002239nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002240{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002241 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002242 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002243 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002244 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002245 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002246 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002247 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002248
2249 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2250 if (!disp)
2251 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10002252
Ben Skeggs839ca902016-11-04 17:20:36 +10002253 mutex_init(&disp->mutex);
2254
Ben Skeggs77145f12012-07-31 16:16:21 +10002255 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002256 nouveau_display(dev)->dtor = nv50_display_destroy;
2257 nouveau_display(dev)->init = nv50_display_init;
2258 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002259 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10002260 dev->mode_config.funcs = &nv50_disp_func;
Gerd Hoffmann0e940432018-09-05 08:04:40 +02002261 dev->mode_config.quirk_addfb_prefer_xbgr_30bpp = true;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002262
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002263 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002264 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002265 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002266 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002267 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002268 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002269 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002270 if (ret)
2271 nouveau_bo_unpin(disp->sync);
2272 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002273 if (ret)
2274 nouveau_bo_ref(NULL, &disp->sync);
2275 }
2276
2277 if (ret)
2278 goto out;
2279
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002280 /* allocate master evo channel */
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002281 ret = nv50_core_new(drm, &disp->core);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002282 if (ret)
2283 goto out;
2284
Ben Skeggs438d99e2011-07-05 16:48:06 +10002285 /* create crtc objects to represent the hw heads */
Ben Skeggsfacaed62018-05-08 20:39:48 +10002286 if (disp->disp->object.oclass >= GV100_DISP)
2287 crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2288 else
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10002289 if (disp->disp->object.oclass >= GF110_DISP)
Ilia Mirkineba5e562017-07-03 13:06:26 -04002290 crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
Ben Skeggs63718a02012-11-16 11:44:14 +10002291 else
Ilia Mirkineba5e562017-07-03 13:06:26 -04002292 crtcs = 0x3;
Ben Skeggs63718a02012-11-16 11:44:14 +10002293
Ilia Mirkineba5e562017-07-03 13:06:26 -04002294 for (i = 0; i < fls(crtcs); i++) {
2295 if (!(crtcs & (1 << i)))
2296 continue;
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002297 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002298 if (ret)
2299 goto out;
2300 }
2301
Ben Skeggs83fc0832011-07-05 13:08:40 +10002302 /* create encoder/connector objects based on VBIOS DCB table */
2303 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2304 connector = nouveau_connector_create(dev, dcbe->connector);
2305 if (IS_ERR(connector))
2306 continue;
2307
Ben Skeggseb6313a2013-02-11 09:52:58 +10002308 if (dcbe->location == DCB_LOC_ON_CHIP) {
2309 switch (dcbe->type) {
2310 case DCB_OUTPUT_TMDS:
2311 case DCB_OUTPUT_LVDS:
2312 case DCB_OUTPUT_DP:
2313 ret = nv50_sor_create(connector, dcbe);
2314 break;
2315 case DCB_OUTPUT_ANALOG:
2316 ret = nv50_dac_create(connector, dcbe);
2317 break;
2318 default:
2319 ret = -ENODEV;
2320 break;
2321 }
2322 } else {
2323 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002324 }
2325
Ben Skeggseb6313a2013-02-11 09:52:58 +10002326 if (ret) {
2327 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2328 dcbe->location, dcbe->type,
2329 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002330 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002331 }
2332 }
2333
2334 /* cull any connectors we created that don't have an encoder */
2335 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2336 if (connector->encoder_ids[0])
2337 continue;
2338
Ben Skeggs77145f12012-07-31 16:16:21 +10002339 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002340 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002341 connector->funcs->destroy(connector);
2342 }
2343
Mario Kleiner2ae4c5f2018-07-16 16:47:50 +10002344 /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
2345 dev->vblank_disable_immediate = true;
2346
Ben Skeggs26f6d882011-07-04 16:25:18 +10002347out:
2348 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002349 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002350 return ret;
2351}