blob: bf9da1b7b090a8edf9a95a1cf0372dd399038e94 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000053#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000071#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
stephen hemminger5676cc72012-03-21 05:32:05 +000098static int legacy_pme = 0;
99module_param(legacy_pme, int, 0);
100MODULE_PARM_DESC(legacy_pme, "Legacy power management");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Mirko Lindner0e767322012-07-03 23:38:41 +0000144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145 { 0 }
146};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148MODULE_DEVICE_TABLE(pci, sky2_id_table);
149
150/* Avoid conditionals by using array */
151static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
152static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700153static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100155static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000156static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800158/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160{
161 int i;
162
163 gma_write16(hw, port, GM_SMI_DATA, val);
164 gma_write16(hw, port, GM_SMI_CTRL,
165 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
169 if (ctrl == 0xffff)
170 goto io_error;
171
172 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177
Mike McCormack060b9462010-07-29 03:34:52 +0000178 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800180
181io_error:
182 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
183 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184}
185
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187{
188 int i;
189
Stephen Hemminger793b8832005-09-14 16:06:14 -0700190 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
192
193 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800194 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
195 if (ctrl == 0xffff)
196 goto io_error;
197
198 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800199 *val = gma_read16(hw, port, GM_SMI_DATA);
200 return 0;
201 }
202
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700204 }
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208io_error:
209 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
210 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211}
212
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800213static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800214{
215 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800216 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800217 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700218}
219
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800220
221static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* switch power to VCC (WA for VAUX problem) */
224 sky2_write8(hw, B0_POWER_CTRL,
225 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227 /* disable Core Clock Division, */
228 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000230 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800231 /* enable bits are inverted */
232 sky2_write8(hw, B2_Y2_CLK_GATE,
233 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
234 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
235 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
236 else
237 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700238
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700239 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 /* set all bits to 0 except bits 15..12 and 8 */
246 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250 /* set all bits to 0 except bits 28 & 27 */
251 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700253
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700255
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000256 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
257
Stephen Hemminger8f709202007-06-04 17:23:25 -0700258 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
259 reg = sky2_read32(hw, B2_GP_IO);
260 reg |= GLB_GPIO_STAT_RACE_DIS;
261 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700262
263 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000265
266 /* Turn on "driver loaded" LED */
267 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700269
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800270static void sky2_power_aux(struct sky2_hw *hw)
271{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000272 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800273 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
274 else
275 /* enable bits are inverted */
276 sky2_write8(hw, B2_Y2_CLK_GATE,
277 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
278 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
279 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
280
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000281 /* switch power to VAUX if supported and PME from D3cold */
282 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
283 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800284 sky2_write8(hw, B0_POWER_CTRL,
285 (PC_VAUX_ENA | PC_VCC_ENA |
286 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000287
288 /* turn off "driver loaded LED" */
289 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700290}
291
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700292static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293{
294 u16 reg;
295
296 /* disable all GMAC IRQ's */
297 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700299 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
300 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
301 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
302 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
303
304 reg = gma_read16(hw, port, GM_RX_CTRL);
305 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
306 gma_write16(hw, port, GM_RX_CTRL, reg);
307}
308
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700309/* flow control to advertise bits */
310static const u16 copper_fc_adv[] = {
311 [FC_NONE] = 0,
312 [FC_TX] = PHY_M_AN_ASP,
313 [FC_RX] = PHY_M_AN_PC,
314 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
315};
316
317/* flow control to advertise bits when using 1000BaseX */
318static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700319 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700320 [FC_TX] = PHY_M_P_ASYM_MD_X,
321 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700322 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700323};
324
325/* flow control to GMA disable bits */
326static const u16 gm_fc_disable[] = {
327 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
328 [FC_TX] = GM_GPCR_FC_RX_DIS,
329 [FC_RX] = GM_GPCR_FC_TX_DIS,
330 [FC_BOTH] = 0,
331};
332
333
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
335{
336 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700337 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700339 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700340 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
342
343 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700344 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
346
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
351 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700352 /* set master & slave downshift counter to 1x */
353 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354
355 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
356 }
357
358 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700359 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700360 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700361 /* enable automatic crossover */
362 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700363
364 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
365 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
366 u16 spec;
367
368 /* Enable Class A driver for FE+ A0 */
369 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
370 spec |= PHY_M_FESC_SEL_CL_A;
371 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* disable energy detect */
375 ctrl &= ~PHY_M_PC_EN_DET_MSK;
376
377 /* enable automatic crossover */
378 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
379
Stephen Hemminger53419c62007-05-14 12:38:11 -0700380 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000381 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
382 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700383 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 ctrl &= ~PHY_M_PC_DSC_MSK;
385 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
386 }
387 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388 } else {
389 /* workaround for deviation #4.88 (CRC errors) */
390 /* disable Automatic Crossover */
391
392 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 }
394
395 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
396
397 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700398 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700399 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
400
401 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
402 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
403 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
404 ctrl &= ~PHY_M_MAC_MD_MSK;
405 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
407
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700408 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 /* select page 1 to access Fiber registers */
410 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 /* for SFP-module set SIGDET polarity to low */
413 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
414 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700415 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700417
418 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419 }
420
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700421 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 ct1000 = 0;
423 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700424 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700426 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700427 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700428 if (sky2->advertising & ADVERTISED_1000baseT_Full)
429 ct1000 |= PHY_M_1000C_AFD;
430 if (sky2->advertising & ADVERTISED_1000baseT_Half)
431 ct1000 |= PHY_M_1000C_AHD;
432 if (sky2->advertising & ADVERTISED_100baseT_Full)
433 adv |= PHY_M_AN_100_FD;
434 if (sky2->advertising & ADVERTISED_100baseT_Half)
435 adv |= PHY_M_AN_100_HD;
436 if (sky2->advertising & ADVERTISED_10baseT_Full)
437 adv |= PHY_M_AN_10_FD;
438 if (sky2->advertising & ADVERTISED_10baseT_Half)
439 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700440
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700441 } else { /* special defines for FIBER (88E1040S only) */
442 if (sky2->advertising & ADVERTISED_1000baseT_Full)
443 adv |= PHY_M_AN_1000X_AFD;
444 if (sky2->advertising & ADVERTISED_1000baseT_Half)
445 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700446 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447
448 /* Restart Auto-negotiation */
449 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
450 } else {
451 /* forced speed/duplex settings */
452 ct1000 = PHY_M_1000C_MSE;
453
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700454 /* Disable auto update for duplex flow control and duplex */
455 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456
457 switch (sky2->speed) {
458 case SPEED_1000:
459 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 case SPEED_100:
463 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700465 break;
466 }
467
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468 if (sky2->duplex == DUPLEX_FULL) {
469 reg |= GM_GPCR_DUP_FULL;
470 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700471 } else if (sky2->speed < SPEED_1000)
472 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700473 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700474
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700475 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
476 if (sky2_is_copper(hw))
477 adv |= copper_fc_adv[sky2->flow_mode];
478 else
479 adv |= fiber_fc_adv[sky2->flow_mode];
480 } else {
481 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700482 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700483
484 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700485 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
487 else
488 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489 }
490
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700491 gma_write16(hw, port, GM_GP_CTRL, reg);
492
Stephen Hemminger05745c42007-09-19 15:36:45 -0700493 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700494 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
495
496 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
497 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
498
499 /* Setup Phy LED's */
500 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
501 ledover = 0;
502
503 switch (hw->chip_id) {
504 case CHIP_ID_YUKON_FE:
505 /* on 88E3082 these bits are at 11..9 (shifted left) */
506 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
507
508 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
509
510 /* delete ACT LED control bits */
511 ctrl &= ~PHY_M_FELP_LED1_MSK;
512 /* change ACT LED control to blink mode */
513 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
514 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
515 break;
516
Stephen Hemminger05745c42007-09-19 15:36:45 -0700517 case CHIP_ID_YUKON_FE_P:
518 /* Enable Link Partner Next Page */
519 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
520 ctrl |= PHY_M_PC_ENA_LIP_NP;
521
522 /* disable Energy Detect and enable scrambler */
523 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
524 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
525
526 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
527 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
528 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
529 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
530
531 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
532 break;
533
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700535 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 /* select page 3 to access LED control register */
538 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
539
540 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
542 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
543 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
544 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
545 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
547 /* set Polarity Control register */
548 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700549 (PHY_M_POLC_LS1_P_MIX(4) |
550 PHY_M_POLC_IS0_P_MIX(4) |
551 PHY_M_POLC_LOS_CTRL(2) |
552 PHY_M_POLC_INIT_CTRL(2) |
553 PHY_M_POLC_STA1_CTRL(2) |
554 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555
556 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700557 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800559
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700560 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800561 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800562 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700563 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
564
565 /* select page 3 to access LED control register */
566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
567
568 /* set LED Function Control register */
569 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
570 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
571 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
572 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
573 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
574
575 /* set Blink Rate in LED Timer Control Register */
576 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
577 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
578 /* restore page register */
579 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
580 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581
582 default:
583 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
584 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800587 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700588 }
589
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700590 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700592 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
593
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800594 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700595 gm_phy_write(hw, port, 0x18, 0xaa99);
596 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700598 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
599 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
600 gm_phy_write(hw, port, 0x18, 0xa204);
601 gm_phy_write(hw, port, 0x17, 0x2002);
602 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603
604 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700605 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700606 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
607 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
608 /* apply workaround for integrated resistors calibration */
609 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
610 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000611 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
612 /* apply fixes in PHY AFE */
613 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
614
615 /* apply RDAC termination workaround */
616 gm_phy_write(hw, port, 24, 0x2800);
617 gm_phy_write(hw, port, 23, 0x2001);
618
619 /* set page register back to 0 */
620 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700621 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
622 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700623 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800624 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
625
Joe Perches8e95a202009-12-03 07:58:21 +0000626 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
627 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800628 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800629 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800630 }
631
632 if (ledover)
633 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
634
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000635 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
636 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
637 int i;
638 /* This a phy register setup workaround copied from vendor driver. */
639 static const struct {
640 u16 reg, val;
641 } eee_afe[] = {
642 { 0x156, 0x58ce },
643 { 0x153, 0x99eb },
644 { 0x141, 0x8064 },
645 /* { 0x155, 0x130b },*/
646 { 0x000, 0x0000 },
647 { 0x151, 0x8433 },
648 { 0x14b, 0x8c44 },
649 { 0x14c, 0x0f90 },
650 { 0x14f, 0x39aa },
651 /* { 0x154, 0x2f39 },*/
652 { 0x14d, 0xba33 },
653 { 0x144, 0x0048 },
654 { 0x152, 0x2010 },
655 /* { 0x158, 0x1223 },*/
656 { 0x140, 0x4444 },
657 { 0x154, 0x2f3b },
658 { 0x158, 0xb203 },
659 { 0x157, 0x2029 },
660 };
661
662 /* Start Workaround for OptimaEEE Rev.Z0 */
663 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
664
665 gm_phy_write(hw, port, 1, 0x4099);
666 gm_phy_write(hw, port, 3, 0x1120);
667 gm_phy_write(hw, port, 11, 0x113c);
668 gm_phy_write(hw, port, 14, 0x8100);
669 gm_phy_write(hw, port, 15, 0x112a);
670 gm_phy_write(hw, port, 17, 0x1008);
671
672 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
673 gm_phy_write(hw, port, 1, 0x20b0);
674
675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
676
677 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
678 /* apply AFE settings */
679 gm_phy_write(hw, port, 17, eee_afe[i].val);
680 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
681 }
682
683 /* End Workaround for OptimaEEE */
684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
685
686 /* Enable 10Base-Te (EEE) */
687 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
688 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
689 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
690 reg | PHY_M_10B_TE_ENABLE);
691 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700693
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700694 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700695 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
697 else
698 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
699}
700
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700701static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
702static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
703
704static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700705{
706 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700707
stephen hemmingera40ccc62010-01-24 18:46:06 +0000708 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800709 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700710 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700711
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000712 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700713 reg1 |= coma_mode[port];
714
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800715 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000716 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800717 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700718
719 if (hw->chip_id == CHIP_ID_YUKON_FE)
720 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
721 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
722 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700723}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700724
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700725static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
726{
727 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700728 u16 ctrl;
729
730 /* release GPHY Control reset */
731 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
732
733 /* release GMAC reset */
734 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
735
736 if (hw->flags & SKY2_HW_NEWER_PHY) {
737 /* select page 2 to access MAC control register */
738 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
739
740 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
741 /* allow GMII Power Down */
742 ctrl &= ~PHY_M_MAC_GMIF_PUP;
743 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
744
745 /* set page register back to 0 */
746 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
747 }
748
749 /* setup General Purpose Control Register */
750 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700751 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
752 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
753 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700754
755 if (hw->chip_id != CHIP_ID_YUKON_EC) {
756 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200757 /* select page 2 to access MAC control register */
758 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700759
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200760 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700761 /* enable Power Down */
762 ctrl |= PHY_M_PC_POW_D_ENA;
763 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200764
765 /* set page register back to 0 */
766 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700767 }
768
769 /* set IEEE compatible Power Down Mode (dev. #4.99) */
770 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
771 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700772
stephen hemmingera40ccc62010-01-24 18:46:06 +0000773 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700774 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700775 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700776 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000777 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700778}
779
stephen hemminger8e116802011-07-07 05:50:58 +0000780/* configure IPG according to used link speed */
781static void sky2_set_ipg(struct sky2_port *sky2)
782{
783 u16 reg;
784
785 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
786 reg &= ~GM_SMOD_IPG_MSK;
787 if (sky2->speed > SPEED_100)
788 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
789 else
790 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
791 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
792}
793
Brandon Philips38000a92010-06-16 16:21:58 +0000794/* Enable Rx/Tx */
795static void sky2_enable_rx_tx(struct sky2_port *sky2)
796{
797 struct sky2_hw *hw = sky2->hw;
798 unsigned port = sky2->port;
799 u16 reg;
800
801 reg = gma_read16(hw, port, GM_GP_CTRL);
802 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
803 gma_write16(hw, port, GM_GP_CTRL, reg);
804}
805
Stephen Hemminger1b537562005-12-20 15:08:07 -0800806/* Force a renegotiation */
807static void sky2_phy_reinit(struct sky2_port *sky2)
808{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800809 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800810 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000811 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800812 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800813}
814
Stephen Hemmingere3173832007-02-06 10:45:39 -0800815/* Put device in state to listen for Wake On Lan */
816static void sky2_wol_init(struct sky2_port *sky2)
817{
818 struct sky2_hw *hw = sky2->hw;
819 unsigned port = sky2->port;
820 enum flow_control save_mode;
821 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800822
823 /* Bring hardware out of reset */
824 sky2_write16(hw, B0_CTST, CS_RST_CLR);
825 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
826
827 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
828 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
829
830 /* Force to 10/100
831 * sky2_reset will re-enable on resume
832 */
833 save_mode = sky2->flow_mode;
834 ctrl = sky2->advertising;
835
836 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
837 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700838
839 spin_lock_bh(&sky2->phy_lock);
840 sky2_phy_power_up(hw, port);
841 sky2_phy_init(hw, port);
842 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800843
844 sky2->flow_mode = save_mode;
845 sky2->advertising = ctrl;
846
847 /* Set GMAC to no flow control and auto update for speed/duplex */
848 gma_write16(hw, port, GM_GP_CTRL,
849 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
850 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
851
852 /* Set WOL address */
853 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
854 sky2->netdev->dev_addr, ETH_ALEN);
855
856 /* Turn on appropriate WOL control bits */
857 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
858 ctrl = 0;
859 if (sky2->wol & WAKE_PHY)
860 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
861 else
862 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
863
864 if (sky2->wol & WAKE_MAGIC)
865 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
866 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700867 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800868
869 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
870 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
871
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000872 /* Disable PiG firmware */
873 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
874
stephen hemminger5676cc72012-03-21 05:32:05 +0000875 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
876 if (legacy_pme) {
877 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
878 reg1 |= PCI_Y2_PME_LEGACY;
879 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
880 }
881
Stephen Hemmingere3173832007-02-06 10:45:39 -0800882 /* block receiver */
883 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000884 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800885}
886
Stephen Hemminger69161612007-06-04 17:23:26 -0700887static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
888{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700889 struct net_device *dev = hw->dev[port];
890
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800891 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
892 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000893 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800894 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000895 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
896 } else if (dev->mtu > ETH_DATA_LEN) {
897 /* set Tx GMAC FIFO Almost Empty Threshold */
898 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
899 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700900
stephen hemminger44dde562010-02-12 06:58:01 +0000901 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
902 } else
903 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700904}
905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
907{
908 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
909 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100910 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911 int i;
912 const u8 *addr = hw->dev[port]->dev_addr;
913
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700914 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
915 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
917 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
918
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000919 if (hw->chip_id == CHIP_ID_YUKON_XL &&
920 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
921 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922 /* WA DEV_472 -- looks like crossed wires on port 2 */
923 /* clear GMAC 1 Control reset */
924 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
925 do {
926 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
927 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
928 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
929 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
930 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
931 }
932
Stephen Hemminger793b8832005-09-14 16:06:14 -0700933 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700935 /* Enable Transmit FIFO Underrun */
936 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
937
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800938 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700939 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800941 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942
943 /* MIB clear */
944 reg = gma_read16(hw, port, GM_PHY_ADDR);
945 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
946
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700947 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
948 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949 gma_write16(hw, port, GM_PHY_ADDR, reg);
950
951 /* transmit control */
952 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
953
954 /* receive control reg: unicast + multicast + no FCS */
955 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700956 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957
958 /* transmit flow control */
959 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
960
961 /* transmit parameter */
962 gma_write16(hw, port, GM_TX_PARAM,
963 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
964 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
965 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
966 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
967
968 /* serial mode register */
969 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000970 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700972 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 reg |= GM_SMOD_JUMBO_ENA;
974
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000975 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
976 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
977 reg |= GM_NEW_FLOW_CTRL;
978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979 gma_write16(hw, port, GM_SERIAL_MODE, reg);
980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981 /* virtual address for data */
982 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
983
Stephen Hemminger793b8832005-09-14 16:06:14 -0700984 /* physical address: used for pause frames */
985 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
986
987 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
989 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
990 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
991
992 /* Configure Rx MAC FIFO */
993 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100994 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700995 if (hw->chip_id == CHIP_ID_YUKON_EX ||
996 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100997 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700998
Al Viro25cccec2007-07-20 16:07:33 +0100999 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000
Stephen Hemminger798fdd02007-12-07 15:22:15 -08001001 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1002 /* Hardware errata - clear flush mask */
1003 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
1004 } else {
1005 /* Flush Rx MAC FIFO on any flow control or error */
1006 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
1007 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001009 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -07001010 reg = RX_GMF_FL_THR_DEF + 1;
1011 /* Another magic mystery workaround from sk98lin */
1012 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1013 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1014 reg = 0x178;
1015 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001016
1017 /* Configure Tx MAC FIFO */
1018 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1019 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001020
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001021 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001022 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001023 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001024 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1025 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001026 reg = 1568 / 8;
1027 else
1028 reg = 1024 / 8;
1029 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1030 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001031
Stephen Hemminger69161612007-06-04 17:23:26 -07001032 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001033 }
1034
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001035 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1036 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1037 /* disable dynamic watermark */
1038 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1039 reg &= ~TX_DYN_WM_ENA;
1040 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1041 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001042}
1043
Stephen Hemminger67712902006-12-04 15:53:45 -08001044/* Assign Ram Buffer allocation to queue */
1045static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046{
Stephen Hemminger67712902006-12-04 15:53:45 -08001047 u32 end;
1048
1049 /* convert from K bytes to qwords used for hw register */
1050 start *= 1024/8;
1051 space *= 1024/8;
1052 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001053
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1055 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1056 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1057 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1058 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1059
1060 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001061 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001062
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001063 /* On receive queue's set the thresholds
1064 * give receiver priority when > 3/4 full
1065 * send pause when down to 2K
1066 */
1067 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1068 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069
Mirko Lindner74f9f422013-03-26 06:38:42 +00001070 tp = space - 8192/8;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001071 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1072 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073 } else {
1074 /* Enable store & forward on Tx queue's because
1075 * Tx FIFO is only 1K on Yukon
1076 */
1077 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1078 }
1079
1080 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001081 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082}
1083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001085static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086{
1087 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1088 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1089 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001090 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091}
1092
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093/* Setup prefetch unit registers. This is the interface between
1094 * hardware and driver list elements
1095 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001096static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001097 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1100 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001101 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1102 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1104 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001105
1106 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107}
1108
Mike McCormack9b289c32009-08-14 05:15:12 +00001109static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110{
Mike McCormack9b289c32009-08-14 05:15:12 +00001111 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001113 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001114 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115 return le;
1116}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001118static void tx_init(struct sky2_port *sky2)
1119{
1120 struct sky2_tx_le *le;
1121
1122 sky2->tx_prod = sky2->tx_cons = 0;
1123 sky2->tx_tcpsum = 0;
1124 sky2->tx_last_mss = 0;
stephen hemmingerec2a5462011-11-29 15:15:33 +00001125 netdev_reset_queue(sky2->netdev);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001126
Mike McCormack9b289c32009-08-14 05:15:12 +00001127 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001128 le->addr = 0;
1129 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001130 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001131}
1132
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001133/* Update chip's next pointer */
1134static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001135{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001136 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001137 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001138 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1139
1140 /* Synchronize I/O on since next processor may write to tail */
1141 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001142}
1143
Stephen Hemminger793b8832005-09-14 16:06:14 -07001144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1146{
1147 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001148 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001149 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150 return le;
1151}
1152
Mike McCormack060b9462010-07-29 03:34:52 +00001153static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001154{
1155 unsigned size;
1156
1157 /* Space needed for frame data + headers rounded up */
1158 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1159
1160 /* Stopping point for hardware truncation */
1161 return (size - 8) / sizeof(u32);
1162}
1163
Mike McCormack060b9462010-07-29 03:34:52 +00001164static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001165{
1166 struct rx_ring_info *re;
1167 unsigned size;
1168
1169 /* Space needed for frame data + headers rounded up */
1170 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1171
1172 sky2->rx_nfrags = size >> PAGE_SHIFT;
1173 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1174
1175 /* Compute residue after pages */
1176 size -= sky2->rx_nfrags << PAGE_SHIFT;
1177
1178 /* Optimize to handle small packets and headers */
1179 if (size < copybreak)
1180 size = copybreak;
1181 if (size < ETH_HLEN)
1182 size = ETH_HLEN;
1183
1184 return size;
1185}
1186
Stephen Hemminger14d02632006-09-26 11:57:43 -07001187/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001188static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190{
1191 struct sky2_rx_le *le;
1192
Stephen Hemminger86c68872008-01-10 16:14:12 -08001193 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001195 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 le->opcode = OP_ADDR64 | HW_OWNER;
1197 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001200 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001201 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001202 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203}
1204
Stephen Hemminger14d02632006-09-26 11:57:43 -07001205/* Build description to hardware for one possibly fragmented skb */
1206static void sky2_rx_submit(struct sky2_port *sky2,
1207 const struct rx_ring_info *re)
1208{
1209 int i;
1210
1211 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1212
1213 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1214 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1215}
1216
1217
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001218static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001219 unsigned size)
1220{
1221 struct sk_buff *skb = re->skb;
1222 int i;
1223
1224 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001225 if (pci_dma_mapping_error(pdev, re->data_addr))
1226 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001227
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001228 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001229
stephen hemminger3fbd9182010-02-01 13:45:41 +00001230 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001231 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001232
Ian Campbell950a5a42011-09-21 21:53:18 +00001233 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001234 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001235 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001236
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001237 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001238 goto map_page_error;
1239 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001240 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001241
1242map_page_error:
1243 while (--i >= 0) {
1244 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001245 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001246 PCI_DMA_FROMDEVICE);
1247 }
1248
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001249 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001250 PCI_DMA_FROMDEVICE);
1251
1252mapping_error:
1253 if (net_ratelimit())
1254 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1255 skb->dev->name);
1256 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001257}
1258
1259static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1260{
1261 struct sk_buff *skb = re->skb;
1262 int i;
1263
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001264 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001265 PCI_DMA_FROMDEVICE);
1266
1267 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1268 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001269 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270 PCI_DMA_FROMDEVICE);
1271}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273/* Tell chip where to start receive checksum.
1274 * Actually has two checksums, but set both same to avoid possible byte
1275 * order problems.
1276 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001277static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001278{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001279 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001281 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1282 le->ctrl = 0;
1283 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001284
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001285 sky2_write32(sky2->hw,
1286 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001287 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001288 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289}
1290
stephen hemminger00427a72011-11-16 13:42:59 +00001291/*
1292 * Fixed initial key as seed to RSS.
1293 */
1294static const uint32_t rss_init_key[10] = {
1295 0x7c3351da, 0x51c5cf4e, 0x44adbdd1, 0xe8d38d18, 0x48897c43,
1296 0xb1d60e7e, 0x6a3dd760, 0x01a2e453, 0x16f46f13, 0x1a0e7b30
1297};
1298
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001299/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001300static void rx_set_rss(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001301{
1302 struct sky2_port *sky2 = netdev_priv(dev);
1303 struct sky2_hw *hw = sky2->hw;
1304 int i, nkeys = 4;
1305
1306 /* Supports IPv6 and other modes */
1307 if (hw->flags & SKY2_HW_NEW_LE) {
1308 nkeys = 10;
1309 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1310 }
1311
1312 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001313 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001314 for (i = 0; i < nkeys; i++)
1315 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
stephen hemminger00427a72011-11-16 13:42:59 +00001316 rss_init_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001317
1318 /* Need to turn on (undocumented) flag to make hashing work */
1319 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1320 RX_STFW_ENA);
1321
1322 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1323 BMU_ENA_RX_RSS_HASH);
1324 } else
1325 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1326 BMU_DIS_RX_RSS_HASH);
1327}
1328
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001329/*
1330 * The RX Stop command will not work for Yukon-2 if the BMU does not
1331 * reach the end of packet and since we can't make sure that we have
1332 * incoming data, we must reset the BMU while it is not doing a DMA
1333 * transfer. Since it is possible that the RX path is still active,
1334 * the RX RAM buffer will be stopped first, so any possible incoming
1335 * data will not trigger a DMA. After the RAM buffer is stopped, the
1336 * BMU is polled until any DMA in progress is ended and only then it
1337 * will be reset.
1338 */
1339static void sky2_rx_stop(struct sky2_port *sky2)
1340{
1341 struct sky2_hw *hw = sky2->hw;
1342 unsigned rxq = rxqaddr[sky2->port];
1343 int i;
1344
1345 /* disable the RAM Buffer receive queue */
1346 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1347
1348 for (i = 0; i < 0xffff; i++)
1349 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1350 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1351 goto stopped;
1352
Joe Perchesada1db52010-02-17 15:01:59 +00001353 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001354stopped:
1355 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1356
1357 /* reset the Rx prefetch unit */
1358 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001359 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001360}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001361
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001362/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363static void sky2_rx_clean(struct sky2_port *sky2)
1364{
1365 unsigned i;
1366
1367 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001368 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001369 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370
1371 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001372 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 kfree_skb(re->skb);
1374 re->skb = NULL;
1375 }
1376 }
1377}
1378
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001379/* Basic MII support */
1380static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1381{
1382 struct mii_ioctl_data *data = if_mii(ifr);
1383 struct sky2_port *sky2 = netdev_priv(dev);
1384 struct sky2_hw *hw = sky2->hw;
1385 int err = -EOPNOTSUPP;
1386
1387 if (!netif_running(dev))
1388 return -ENODEV; /* Phy still in reset */
1389
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001390 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001391 case SIOCGMIIPHY:
1392 data->phy_id = PHY_ADDR_MARV;
1393
1394 /* fallthru */
1395 case SIOCGMIIREG: {
1396 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001397
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001398 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001399 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001400 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001401
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001402 data->val_out = val;
1403 break;
1404 }
1405
1406 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001407 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001408 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1409 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001410 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001411 break;
1412 }
1413 return err;
1414}
1415
Michał Mirosławf5d64032011-04-10 03:13:21 +00001416#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001417
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001418static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001419{
1420 struct sky2_port *sky2 = netdev_priv(dev);
1421 struct sky2_hw *hw = sky2->hw;
1422 u16 port = sky2->port;
1423
Patrick McHardyf6469682013-04-19 02:04:27 +00001424 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001425 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1426 RX_VLAN_STRIP_ON);
1427 else
1428 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1429 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001430
Patrick McHardyf6469682013-04-19 02:04:27 +00001431 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001432 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1433 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001434
1435 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1436 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001437 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1438 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001439
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001440 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001441 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001442 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001443}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001444
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001445/* Amount of required worst case padding in rx buffer */
1446static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1447{
1448 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1449}
1450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001451/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001452 * Allocate an skb for receiving. If the MTU is large enough
1453 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001454 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001455static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001456{
1457 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001458 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001459
Eric Dumazet68ac3192011-07-07 06:13:32 -07001460 skb = __netdev_alloc_skb(sky2->netdev,
1461 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1462 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001463 if (!skb)
1464 goto nomem;
1465
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001466 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001467 unsigned char *start;
1468 /*
1469 * Workaround for a bug in FIFO that cause hang
1470 * if the FIFO if the receive buffer is not 64 byte aligned.
1471 * The buffer returned from netdev_alloc_skb is
1472 * aligned except if slab debugging is enabled.
1473 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001474 start = PTR_ALIGN(skb->data, 8);
1475 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001476 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001477 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001478
1479 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001480 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001481
1482 if (!page)
1483 goto free_partial;
1484 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001485 }
1486
1487 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001488free_partial:
1489 kfree_skb(skb);
1490nomem:
1491 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001492}
1493
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001494static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1495{
1496 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1497}
1498
Mike McCormack200ac492010-02-12 06:58:03 +00001499static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1500{
1501 struct sky2_hw *hw = sky2->hw;
1502 unsigned i;
1503
1504 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1505
1506 /* Fill Rx ring */
1507 for (i = 0; i < sky2->rx_pending; i++) {
1508 struct rx_ring_info *re = sky2->rx_ring + i;
1509
Eric Dumazet68ac3192011-07-07 06:13:32 -07001510 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001511 if (!re->skb)
1512 return -ENOMEM;
1513
1514 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1515 dev_kfree_skb(re->skb);
1516 re->skb = NULL;
1517 return -ENOMEM;
1518 }
1519 }
1520 return 0;
1521}
1522
Stephen Hemminger82788c72006-01-17 13:43:10 -08001523/*
Mike McCormack200ac492010-02-12 06:58:03 +00001524 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001525 * Normal case this ends up creating one list element for skb
1526 * in the receive ring. Worst case if using large MTU and each
1527 * allocation falls on a different 64 bit region, that results
1528 * in 6 list elements per ring entry.
1529 * One element is used for checksum enable/disable, and one
1530 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 */
Mike McCormack200ac492010-02-12 06:58:03 +00001532static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001534 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001535 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001536 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001537 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001539 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001540 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001541
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001542 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001543 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001544 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1545
1546 /* These chips have no ram buffer?
1547 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001548 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001549 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001550 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001551
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001552 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1553
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001554 if (!(hw->flags & SKY2_HW_NEW_LE))
1555 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001557 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001558 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001559
Mike McCormack200ac492010-02-12 06:58:03 +00001560 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001561 for (i = 0; i < sky2->rx_pending; i++) {
1562 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001563 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 }
1565
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001566 /*
1567 * The receiver hangs if it receives frames larger than the
1568 * packet buffer. As a workaround, truncate oversize frames, but
1569 * the register is limited to 9 bits, so if you do frames > 2052
1570 * you better get the MTU right!
1571 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001572 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001573 if (thresh > 0x1ff)
1574 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1575 else {
1576 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1577 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1578 }
1579
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001580 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001581 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001582
1583 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1584 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1585 /*
1586 * Disable flushing of non ASF packets;
1587 * must be done after initializing the BMUs;
1588 * drivers without ASF support should do this too, otherwise
1589 * it may happen that they cannot run on ASF devices;
1590 * remember that the MAC FIFO isn't reset during initialization.
1591 */
1592 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1593 }
1594
1595 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1596 /* Enable RX Home Address & Routing Header checksum fix */
1597 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1598 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1599
1600 /* Enable TX Home Address & Routing Header checksum fix */
1601 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1602 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1603 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604}
1605
Mike McCormack90bbebb2009-09-01 03:21:35 +00001606static int sky2_alloc_buffers(struct sky2_port *sky2)
1607{
1608 struct sky2_hw *hw = sky2->hw;
1609
1610 /* must be power of 2 */
1611 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1612 sky2->tx_ring_size *
1613 sizeof(struct sky2_tx_le),
1614 &sky2->tx_le_map);
1615 if (!sky2->tx_le)
1616 goto nomem;
1617
1618 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1619 GFP_KERNEL);
1620 if (!sky2->tx_ring)
1621 goto nomem;
1622
1623 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1624 &sky2->rx_le_map);
1625 if (!sky2->rx_le)
1626 goto nomem;
1627 memset(sky2->rx_le, 0, RX_LE_BYTES);
1628
1629 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1630 GFP_KERNEL);
1631 if (!sky2->rx_ring)
1632 goto nomem;
1633
Mike McCormack200ac492010-02-12 06:58:03 +00001634 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001635nomem:
1636 return -ENOMEM;
1637}
1638
1639static void sky2_free_buffers(struct sky2_port *sky2)
1640{
1641 struct sky2_hw *hw = sky2->hw;
1642
Mike McCormack200ac492010-02-12 06:58:03 +00001643 sky2_rx_clean(sky2);
1644
Mike McCormack90bbebb2009-09-01 03:21:35 +00001645 if (sky2->rx_le) {
1646 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1647 sky2->rx_le, sky2->rx_le_map);
1648 sky2->rx_le = NULL;
1649 }
1650 if (sky2->tx_le) {
1651 pci_free_consistent(hw->pdev,
1652 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1653 sky2->tx_le, sky2->tx_le_map);
1654 sky2->tx_le = NULL;
1655 }
1656 kfree(sky2->tx_ring);
1657 kfree(sky2->rx_ring);
1658
1659 sky2->tx_ring = NULL;
1660 sky2->rx_ring = NULL;
1661}
1662
Mike McCormackea0f71e2010-02-12 06:58:04 +00001663static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665 struct sky2_hw *hw = sky2->hw;
1666 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001667 u32 ramsize;
1668 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001669 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670
Mike McCormackea0f71e2010-02-12 06:58:04 +00001671 tx_init(sky2);
1672
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001673 /*
1674 * On dual port PCI-X card, there is an problem where status
1675 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001676 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001677 if (otherdev && netif_running(otherdev) &&
1678 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001679 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001680
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001681 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001682 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001683 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001684 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 sky2_mac_init(hw, port);
1687
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001688 /* Register is number of 4K blocks on internal RAM buffer. */
1689 ramsize = sky2_read8(hw, B2_E_0) * 4;
1690 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001691 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692
Joe Perchesada1db52010-02-17 15:01:59 +00001693 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001694 if (ramsize < 16)
1695 rxspace = ramsize / 2;
1696 else
1697 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698
Stephen Hemminger67712902006-12-04 15:53:45 -08001699 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1700 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1701
1702 /* Make sure SyncQ is disabled */
1703 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1704 RB_RST_SET);
1705 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001707 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001708
Stephen Hemminger69161612007-06-04 17:23:26 -07001709 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1710 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1711 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1712
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001713 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001714 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1715 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001716 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001717
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001719 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720
Michał Mirosławf5d64032011-04-10 03:13:21 +00001721 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1722 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001723
Mike McCormack200ac492010-02-12 06:58:03 +00001724 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001725}
1726
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001727/* Setup device IRQ and enable napi to process */
1728static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1729{
1730 struct pci_dev *pdev = hw->pdev;
1731 int err;
1732
1733 err = request_irq(pdev->irq, sky2_intr,
1734 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1735 name, hw);
1736 if (err)
1737 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1738 else {
stephen hemminger282edce2011-11-17 14:37:35 +00001739 hw->flags |= SKY2_HW_IRQ_SETUP;
1740
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001741 napi_enable(&hw->napi);
1742 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1743 sky2_read32(hw, B0_IMSK);
1744 }
1745
1746 return err;
1747}
1748
1749
Mike McCormackea0f71e2010-02-12 06:58:04 +00001750/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001751static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001752{
1753 struct sky2_port *sky2 = netdev_priv(dev);
1754 struct sky2_hw *hw = sky2->hw;
1755 unsigned port = sky2->port;
1756 u32 imask;
1757 int err;
1758
1759 netif_carrier_off(dev);
1760
1761 err = sky2_alloc_buffers(sky2);
1762 if (err)
1763 goto err_out;
1764
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001765 /* With single port, IRQ is setup when device is brought up */
1766 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1767 goto err_out;
1768
Mike McCormackea0f71e2010-02-12 06:58:04 +00001769 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001770
Lino Sanfilippo2240eb42012-03-30 07:28:59 +00001771 /* Enable interrupts from phy/mac for port */
1772 imask = sky2_read32(hw, B0_IMSK);
1773
stephen hemminger1401a802011-11-16 13:42:55 +00001774 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1775 hw->chip_id == CHIP_ID_YUKON_PRM ||
1776 hw->chip_id == CHIP_ID_YUKON_OP_2)
1777 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1778
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001779 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001780 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001781 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001782
Joe Perches6c35aba2010-02-15 08:34:21 +00001783 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 return 0;
1786
1787err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001788 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789 return err;
1790}
1791
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001793static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001795 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796}
1797
1798/* Number of list elements available for next tx */
1799static inline int tx_avail(const struct sky2_port *sky2)
1800{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001801 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802}
1803
1804/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001805static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806{
1807 unsigned count;
1808
Stephen Hemminger07e31632009-09-14 06:12:55 +00001809 count = (skb_shinfo(skb)->nr_frags + 1)
1810 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811
Herbert Xu89114af2006-07-08 13:34:32 -07001812 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001813 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001814 else if (sizeof(dma_addr_t) == sizeof(u32))
1815 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816
Patrick McHardy84fa7932006-08-29 16:44:56 -07001817 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001818 ++count;
1819
1820 return count;
1821}
1822
stephen hemmingerf6815072010-02-01 13:41:47 +00001823static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001824{
1825 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001826 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1827 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001828 PCI_DMA_TODEVICE);
1829 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001830 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1831 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001832 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001833 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001834}
1835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001837 * Put one packet in ring for transmit.
1838 * A single packet can generate multiple list elements, and
1839 * the number of ring elements will probably be less than the number
1840 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001842static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1843 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844{
1845 struct sky2_port *sky2 = netdev_priv(dev);
1846 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001847 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001848 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001849 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001851 u32 upper;
1852 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853 u16 mss;
1854 u8 ctrl;
1855
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001856 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1857 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 len = skb_headlen(skb);
1860 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001862 if (pci_dma_mapping_error(hw->pdev, mapping))
1863 goto mapping_error;
1864
Mike McCormack9b289c32009-08-14 05:15:12 +00001865 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001866 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1867 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001868
Stephen Hemminger86c68872008-01-10 16:14:12 -08001869 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001870 upper = upper_32_bits(mapping);
1871 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001872 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001873 le->addr = cpu_to_le32(upper);
1874 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877
1878 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001879 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001880 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001881
1882 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001883 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884
Stephen Hemminger69161612007-06-04 17:23:26 -07001885 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001886 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001887 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001888
1889 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001890 le->opcode = OP_MSS | HW_OWNER;
1891 else
1892 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001893 sky2->tx_last_mss = mss;
1894 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 }
1896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001898
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001899 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001900 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001901 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001902 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001903 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001904 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001905 } else
1906 le->opcode |= OP_VLAN;
1907 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1908 ctrl |= INS_VLAN;
1909 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001910
1911 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001912 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001913 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001914 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001915 ctrl |= CALSUM; /* auto checksum */
1916 else {
1917 const unsigned offset = skb_transport_offset(skb);
1918 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001919
Stephen Hemminger69161612007-06-04 17:23:26 -07001920 tcpsum = offset << 16; /* sum start */
1921 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922
Stephen Hemminger69161612007-06-04 17:23:26 -07001923 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1924 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1925 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926
Stephen Hemminger69161612007-06-04 17:23:26 -07001927 if (tcpsum != sky2->tx_tcpsum) {
1928 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001929
Mike McCormack9b289c32009-08-14 05:15:12 +00001930 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001931 le->addr = cpu_to_le32(tcpsum);
1932 le->length = 0; /* initial checksum value */
1933 le->ctrl = 1; /* one packet */
1934 le->opcode = OP_TCPLISW | HW_OWNER;
1935 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001936 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937 }
1938
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001939 re = sky2->tx_ring + slot;
1940 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001941 dma_unmap_addr_set(re, mapaddr, mapping);
1942 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001943
Mike McCormack9b289c32009-08-14 05:15:12 +00001944 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001945 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 le->length = cpu_to_le16(len);
1947 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001948 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950
1951 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001952 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953
Ian Campbell950a5a42011-09-21 21:53:18 +00001954 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001955 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001956
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001957 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001958 goto mapping_unwind;
1959
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001960 upper = upper_32_bits(mapping);
1961 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001962 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001963 le->addr = cpu_to_le32(upper);
1964 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001965 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001966 }
1967
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001968 re = sky2->tx_ring + slot;
1969 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001970 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001971 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001972
Mike McCormack9b289c32009-08-14 05:15:12 +00001973 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001974 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001975 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001977 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001979
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001980 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 le->ctrl |= EOP;
1982
Mike McCormack9b289c32009-08-14 05:15:12 +00001983 sky2->tx_prod = slot;
1984
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001985 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1986 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001987
stephen hemmingerec2a5462011-11-29 15:15:33 +00001988 netdev_sent_queue(dev, skb->len);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001989 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001992
1993mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001994 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001995 re = sky2->tx_ring + i;
1996
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001997 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001998 }
1999
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002000mapping_error:
2001 if (net_ratelimit())
2002 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
2003 dev_kfree_skb(skb);
2004 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005}
2006
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002007/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 * Free ring elements from starting at tx_cons until "done"
2009 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07002010 * NB:
2011 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07002012 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07002013 * 2. This may run in parallel start_xmit because the it only
2014 * looks at the tail of the queue of FIFO (tx_cons), not
2015 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002017static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002019 struct net_device *dev = sky2->netdev;
stephen hemmingerec2a5462011-11-29 15:15:33 +00002020 u16 idx;
2021 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002023 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002024
Stephen Hemminger291ea612006-09-26 11:57:41 -07002025 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002026 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002027 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002028 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002029
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002030 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002032 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002033 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2034 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002035
stephen hemmingerec2a5462011-11-29 15:15:33 +00002036 pkts_compl++;
2037 bytes_compl += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002038
stephen hemmingerf6815072010-02-01 13:41:47 +00002039 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002040 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002041
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002042 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002043 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002045
Stephen Hemminger291ea612006-09-26 11:57:41 -07002046 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002047 smp_mb();
stephen hemmingerec2a5462011-11-29 15:15:33 +00002048
2049 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2050
2051 u64_stats_update_begin(&sky2->tx_stats.syncp);
2052 sky2->tx_stats.packets += pkts_compl;
2053 sky2->tx_stats.bytes += bytes_compl;
2054 u64_stats_update_end(&sky2->tx_stats.syncp);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055}
2056
Mike McCormack264bb4f2009-08-14 05:15:14 +00002057static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002058{
Mike McCormacka5109962009-08-14 05:15:13 +00002059 /* Disable Force Sync bit and Enable Alloc bit */
2060 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2061 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2062
2063 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2064 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2065 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2066
2067 /* Reset the PCI FIFO of the async Tx queue */
2068 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2069 BMU_RST_SET | BMU_FIFO_RST);
2070
2071 /* Reset the Tx prefetch units */
2072 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2073 PREF_UNIT_RST_SET);
2074
2075 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2076 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002077
2078 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002079}
2080
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002081static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 struct sky2_hw *hw = sky2->hw;
2084 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002085 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002087 /* Force flow control off */
2088 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 /* Stop transmitter */
2091 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2092 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2093
2094 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002095 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096
2097 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002098 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2100
2101 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2102
2103 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002104 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2105 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002110 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002111 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2112 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2113 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2114 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2115
Mike McCormacka947a392009-07-21 20:57:56 -07002116 sky2_rx_stop(sky2);
2117
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002118 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002119 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002120 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002121
Mike McCormack264bb4f2009-08-14 05:15:14 +00002122 sky2_tx_reset(hw, port);
2123
Stephen Hemminger481cea42009-08-14 15:33:19 -07002124 /* Free any pending frames stuck in HW queue */
2125 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002126}
2127
2128/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002129static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002130{
2131 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002132 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002133
2134 /* Never really got started! */
2135 if (!sky2->tx_le)
2136 return 0;
2137
Joe Perches6c35aba2010-02-15 08:34:21 +00002138 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002139
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002140 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002141 sky2_write32(hw, B0_IMSK, 0);
2142 sky2_read32(hw, B0_IMSK);
2143
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002144 napi_disable(&hw->napi);
2145 free_irq(hw->pdev->irq, hw);
stephen hemminger282edce2011-11-17 14:37:35 +00002146 hw->flags &= ~SKY2_HW_IRQ_SETUP;
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002147 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002148 u32 imask;
2149
2150 /* Disable port IRQ */
2151 imask = sky2_read32(hw, B0_IMSK);
2152 imask &= ~portirq_msk[sky2->port];
2153 sky2_write32(hw, B0_IMSK, imask);
2154 sky2_read32(hw, B0_IMSK);
2155
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002156 synchronize_irq(hw->pdev->irq);
2157 napi_synchronize(&hw->napi);
2158 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002159
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002160 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002161
Mike McCormack90bbebb2009-09-01 03:21:35 +00002162 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002163
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164 return 0;
2165}
2166
2167static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2168{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002169 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002170 return SPEED_1000;
2171
Stephen Hemminger05745c42007-09-19 15:36:45 -07002172 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2173 if (aux & PHY_M_PS_SPEED_100)
2174 return SPEED_100;
2175 else
2176 return SPEED_10;
2177 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178
2179 switch (aux & PHY_M_PS_SPEED_MSK) {
2180 case PHY_M_PS_SPEED_1000:
2181 return SPEED_1000;
2182 case PHY_M_PS_SPEED_100:
2183 return SPEED_100;
2184 default:
2185 return SPEED_10;
2186 }
2187}
2188
2189static void sky2_link_up(struct sky2_port *sky2)
2190{
2191 struct sky2_hw *hw = sky2->hw;
2192 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002193 static const char *fc_name[] = {
2194 [FC_NONE] = "none",
2195 [FC_TX] = "tx",
2196 [FC_RX] = "rx",
2197 [FC_BOTH] = "both",
2198 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
stephen hemminger8e116802011-07-07 05:50:58 +00002200 sky2_set_ipg(sky2);
2201
Brandon Philips38000a92010-06-16 16:21:58 +00002202 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203
2204 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2205
2206 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207
Stephen Hemminger75e80682007-09-19 15:36:46 -07002208 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002209
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2213
Joe Perches6c35aba2010-02-15 08:34:21 +00002214 netif_info(sky2, link, sky2->netdev,
2215 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2216 sky2->speed,
2217 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2218 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219}
2220
2221static void sky2_link_down(struct sky2_port *sky2)
2222{
2223 struct sky2_hw *hw = sky2->hw;
2224 unsigned port = sky2->port;
2225 u16 reg;
2226
2227 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2228
2229 reg = gma_read16(hw, port, GM_GP_CTRL);
2230 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2231 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234
Brandon Philips809aaaa2009-10-29 17:01:49 -07002235 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2237
Joe Perches6c35aba2010-02-15 08:34:21 +00002238 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002239
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002240 sky2_phy_init(hw, port);
2241}
2242
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002243static enum flow_control sky2_flow(int rx, int tx)
2244{
2245 if (rx)
2246 return tx ? FC_BOTH : FC_RX;
2247 else
2248 return tx ? FC_TX : FC_NONE;
2249}
2250
Stephen Hemminger793b8832005-09-14 16:06:14 -07002251static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2252{
2253 struct sky2_hw *hw = sky2->hw;
2254 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002255 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002256
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002257 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002258 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002259 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002260 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002261 return -1;
2262 }
2263
Stephen Hemminger793b8832005-09-14 16:06:14 -07002264 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002265 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002266 return -1;
2267 }
2268
Stephen Hemminger793b8832005-09-14 16:06:14 -07002269 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002270 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002271
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002272 /* Since the pause result bits seem to in different positions on
2273 * different chips. look at registers.
2274 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002275 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002276 /* Shift for bits in fiber PHY */
2277 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2278 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002279
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002280 if (advert & ADVERTISE_1000XPAUSE)
2281 advert |= ADVERTISE_PAUSE_CAP;
2282 if (advert & ADVERTISE_1000XPSE_ASYM)
2283 advert |= ADVERTISE_PAUSE_ASYM;
2284 if (lpa & LPA_1000XPAUSE)
2285 lpa |= LPA_PAUSE_CAP;
2286 if (lpa & LPA_1000XPAUSE_ASYM)
2287 lpa |= LPA_PAUSE_ASYM;
2288 }
2289
2290 sky2->flow_status = FC_NONE;
2291 if (advert & ADVERTISE_PAUSE_CAP) {
2292 if (lpa & LPA_PAUSE_CAP)
2293 sky2->flow_status = FC_BOTH;
2294 else if (advert & ADVERTISE_PAUSE_ASYM)
2295 sky2->flow_status = FC_RX;
2296 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2297 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2298 sky2->flow_status = FC_TX;
2299 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002300
Joe Perches8e95a202009-12-03 07:58:21 +00002301 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2302 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002303 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002304
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002305 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002306 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2307 else
2308 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2309
2310 return 0;
2311}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002313/* Interrupt from PHY */
2314static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002316 struct net_device *dev = hw->dev[port];
2317 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 u16 istatus, phystat;
2319
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002320 if (!netif_running(dev))
2321 return;
2322
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002323 spin_lock(&sky2->phy_lock);
2324 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2325 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2326
Joe Perches6c35aba2010-02-15 08:34:21 +00002327 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2328 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002330 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002331 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2332 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002334 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335 }
2336
Stephen Hemminger793b8832005-09-14 16:06:14 -07002337 if (istatus & PHY_M_IS_LSP_CHANGE)
2338 sky2->speed = sky2_phy_speed(hw, phystat);
2339
2340 if (istatus & PHY_M_IS_DUP_CHANGE)
2341 sky2->duplex =
2342 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2343
2344 if (istatus & PHY_M_IS_LST_CHANGE) {
2345 if (phystat & PHY_M_PS_LINK_UP)
2346 sky2_link_up(sky2);
2347 else
2348 sky2_link_down(sky2);
2349 }
2350out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002351 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352}
2353
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002354/* Special quick link interrupt (Yukon-2 Optima only) */
2355static void sky2_qlink_intr(struct sky2_hw *hw)
2356{
2357 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2358 u32 imask;
2359 u16 phy;
2360
2361 /* disable irq */
2362 imask = sky2_read32(hw, B0_IMSK);
2363 imask &= ~Y2_IS_PHY_QLNK;
2364 sky2_write32(hw, B0_IMSK, imask);
2365
2366 /* reset PHY Link Detect */
2367 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002368 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002369 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002370 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002371
2372 sky2_link_up(sky2);
2373}
2374
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002375/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002376 * and tx queue is full (stopped).
2377 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378static void sky2_tx_timeout(struct net_device *dev)
2379{
2380 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002381 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382
Joe Perches6c35aba2010-02-15 08:34:21 +00002383 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384
Joe Perchesada1db52010-02-17 15:01:59 +00002385 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2386 sky2->tx_cons, sky2->tx_prod,
2387 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2388 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002389
Stephen Hemminger81906792007-02-15 16:40:33 -08002390 /* can't restart safely under softirq */
2391 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392}
2393
2394static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2395{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002396 struct sky2_port *sky2 = netdev_priv(dev);
2397 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002398 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002399 int err;
2400 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002401 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402
stephen hemminger44dde562010-02-12 06:58:01 +00002403 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2405 return -EINVAL;
2406
stephen hemminger44dde562010-02-12 06:58:01 +00002407 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002408 if (new_mtu > ETH_DATA_LEN &&
2409 (hw->chip_id == CHIP_ID_YUKON_FE ||
2410 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002411 return -EINVAL;
2412
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002413 if (!netif_running(dev)) {
2414 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002415 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002416 return 0;
2417 }
2418
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002419 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002420 sky2_write32(hw, B0_IMSK, 0);
2421
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002422 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002423 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002424 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002425
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002426 synchronize_irq(hw->pdev->irq);
2427
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002428 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002429 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002430
2431 ctl = gma_read16(hw, port, GM_GP_CTRL);
2432 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002433 sky2_rx_stop(sky2);
2434 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
2436 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002437 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002438
stephen hemminger8e116802011-07-07 05:50:58 +00002439 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2440 if (sky2->speed > SPEED_100)
2441 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2442 else
2443 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002445 if (dev->mtu > ETH_DATA_LEN)
2446 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002448 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002449
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002450 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002451
Mike McCormack200ac492010-02-12 06:58:03 +00002452 err = sky2_alloc_rx_skbs(sky2);
2453 if (!err)
2454 sky2_rx_start(sky2);
2455 else
2456 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002457 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002458
David S. Millerd1d08d12008-01-07 20:53:33 -08002459 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002460 napi_enable(&hw->napi);
2461
Stephen Hemminger1b537562005-12-20 15:08:07 -08002462 if (err)
2463 dev_close(dev);
2464 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002465 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002466
Stephen Hemminger1b537562005-12-20 15:08:07 -08002467 netif_wake_queue(dev);
2468 }
2469
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470 return err;
2471}
2472
stephen hemminger857504d2012-04-04 12:10:27 +00002473static inline bool needs_copy(const struct rx_ring_info *re,
2474 unsigned length)
2475{
2476#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2477 /* Some architectures need the IP header to be aligned */
2478 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2479 return true;
2480#endif
2481 return length < copybreak;
2482}
2483
Stephen Hemminger14d02632006-09-26 11:57:43 -07002484/* For small just reuse existing skb for next receive */
2485static struct sk_buff *receive_copy(struct sky2_port *sky2,
2486 const struct rx_ring_info *re,
2487 unsigned length)
2488{
2489 struct sk_buff *skb;
2490
Eric Dumazet89d71a62009-10-13 05:34:20 +00002491 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002492 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002493 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2494 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002495 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002496 skb->ip_summed = re->skb->ip_summed;
2497 skb->csum = re->skb->csum;
stephen hemminger3f429412012-04-30 05:49:45 +00002498 skb->rxhash = re->skb->rxhash;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002499 skb->vlan_tci = re->skb->vlan_tci;
stephen hemminger3f429412012-04-30 05:49:45 +00002500
Stephen Hemminger14d02632006-09-26 11:57:43 -07002501 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2502 length, PCI_DMA_FROMDEVICE);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002503 re->skb->vlan_tci = 0;
stephen hemminger3f429412012-04-30 05:49:45 +00002504 re->skb->rxhash = 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002505 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002506 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002507 }
2508 return skb;
2509}
2510
2511/* Adjust length of skb with fragments to match received data */
2512static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2513 unsigned int length)
2514{
2515 int i, num_frags;
2516 unsigned int size;
2517
2518 /* put header into skb */
2519 size = min(length, hdr_space);
2520 skb->tail += size;
2521 skb->len += size;
2522 length -= size;
2523
2524 num_frags = skb_shinfo(skb)->nr_frags;
2525 for (i = 0; i < num_frags; i++) {
2526 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2527
2528 if (length == 0) {
2529 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002530 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002531 --skb_shinfo(skb)->nr_frags;
2532 } else {
2533 size = min(length, (unsigned) PAGE_SIZE);
2534
Eric Dumazet9e903e02011-10-18 21:00:24 +00002535 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002536 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002537 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002538 skb->len += size;
2539 length -= size;
2540 }
2541 }
2542}
2543
2544/* Normal packet - take skb from ring element and put in a new one */
2545static struct sk_buff *receive_new(struct sky2_port *sky2,
2546 struct rx_ring_info *re,
2547 unsigned int length)
2548{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002549 struct sk_buff *skb;
2550 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002551 unsigned hdr_space = sky2->rx_data_size;
2552
Eric Dumazet68ac3192011-07-07 06:13:32 -07002553 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002554 if (unlikely(!nre.skb))
2555 goto nobuf;
2556
2557 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2558 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002559
2560 skb = re->skb;
2561 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002562 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002563 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002564
2565 if (skb_shinfo(skb)->nr_frags)
2566 skb_put_frags(skb, hdr_space, length);
2567 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002568 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002569 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002570
2571nomap:
2572 dev_kfree_skb(nre.skb);
2573nobuf:
2574 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002575}
2576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577/*
2578 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002579 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002581static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 u16 length, u32 status)
2583{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002584 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002585 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002586 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002587 u16 count = (status & GMR_FS_LEN) >> 16;
2588
Joe Perches6c35aba2010-02-15 08:34:21 +00002589 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2590 "rx slot %u status 0x%x len %d\n",
2591 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592
Stephen Hemminger793b8832005-09-14 16:06:14 -07002593 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002594 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002595
stephen hemmingere072b3f2012-04-30 06:47:37 +00002596 if (vlan_tx_tag_present(re->skb))
2597 count -= VLAN_HLEN; /* Account for vlan tag */
2598
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002599 /* This chip has hardware problems that generates bogus status.
2600 * So do only marginal checking and expect higher level protocols
2601 * to handle crap frames.
2602 */
2603 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2604 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2605 length != count)
2606 goto okay;
2607
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002608 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 goto error;
2610
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002611 if (!(status & GMR_FS_RX_OK))
2612 goto resubmit;
2613
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002614 /* if length reported by DMA does not match PHY, packet was truncated */
2615 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002616 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002617
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002618okay:
stephen hemminger857504d2012-04-04 12:10:27 +00002619 if (needs_copy(re, length))
Stephen Hemminger14d02632006-09-26 11:57:43 -07002620 skb = receive_copy(sky2, re, length);
2621 else
2622 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002623
2624 dev->stats.rx_dropped += (skb == NULL);
2625
Stephen Hemminger793b8832005-09-14 16:06:14 -07002626resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002627 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002629 return skb;
2630
2631error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002632 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002633
Joe Perches6c35aba2010-02-15 08:34:21 +00002634 if (net_ratelimit())
2635 netif_info(sky2, rx_err, dev,
2636 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002637
Stephen Hemminger793b8832005-09-14 16:06:14 -07002638 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639}
2640
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002641/* Transmit complete */
2642static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002643{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002644 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002645
Mike McCormack8a0c9222010-02-12 06:58:06 +00002646 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002647 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002648
stephen hemminger926d0972011-11-16 13:42:57 +00002649 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002650 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2651 netif_wake_queue(dev);
2652 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653}
2654
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002655static inline void sky2_skb_rx(const struct sky2_port *sky2,
stephen hemmingere072b3f2012-04-30 06:47:37 +00002656 struct sk_buff *skb)
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002657{
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002658 if (skb->ip_summed == CHECKSUM_NONE)
2659 netif_receive_skb(skb);
2660 else
2661 napi_gro_receive(&sky2->hw->napi, skb);
2662}
2663
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002664static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2665 unsigned packets, unsigned bytes)
2666{
stephen hemminger0885a302010-12-31 15:34:27 +00002667 struct net_device *dev = hw->dev[port];
2668 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002669
stephen hemminger0885a302010-12-31 15:34:27 +00002670 if (packets == 0)
2671 return;
2672
2673 u64_stats_update_begin(&sky2->rx_stats.syncp);
2674 sky2->rx_stats.packets += packets;
2675 sky2->rx_stats.bytes += bytes;
2676 u64_stats_update_end(&sky2->rx_stats.syncp);
2677
2678 dev->last_rx = jiffies;
2679 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002680}
2681
stephen hemminger375c5682010-02-07 06:28:36 +00002682static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2683{
2684 /* If this happens then driver assuming wrong format for chip type */
2685 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2686
2687 /* Both checksum counters are programmed to start at
2688 * the same offset, so unless there is a problem they
2689 * should match. This failure is an early indication that
2690 * hardware receive checksumming won't work.
2691 */
2692 if (likely((u16)(status >> 16) == (u16)status)) {
2693 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2694 skb->ip_summed = CHECKSUM_COMPLETE;
2695 skb->csum = le16_to_cpu(status);
2696 } else {
2697 dev_notice(&sky2->hw->pdev->dev,
2698 "%s: receive checksum problem (status = %#x)\n",
2699 sky2->netdev->name, status);
2700
Michał Mirosławf5d64032011-04-10 03:13:21 +00002701 /* Disable checksum offload
2702 * It will be reenabled on next ndo_set_features, but if it's
2703 * really broken, will get disabled again
2704 */
2705 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002706 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2707 BMU_DIS_RX_CHKSUM);
2708 }
2709}
2710
stephen hemmingere072b3f2012-04-30 06:47:37 +00002711static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2712{
2713 struct sk_buff *skb;
2714
2715 skb = sky2->rx_ring[sky2->rx_next].skb;
2716 __vlan_hwaccel_put_tag(skb, be16_to_cpu(length));
2717}
2718
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002719static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2720{
2721 struct sk_buff *skb;
2722
2723 skb = sky2->rx_ring[sky2->rx_next].skb;
2724 skb->rxhash = le32_to_cpu(status);
2725}
2726
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002727/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002728static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002730 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002731 unsigned int total_bytes[2] = { 0 };
2732 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002734 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002735 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002736 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002737 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002738 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002739 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 u32 status;
2742 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002743 u8 opcode = le->opcode;
2744
2745 if (!(opcode & HW_OWNER))
2746 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002747
stephen hemmingerefe91932010-04-22 13:42:56 +00002748 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002749
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002750 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002751 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002752 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002753 length = le16_to_cpu(le->length);
2754 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002755
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002756 le->opcode = 0;
2757 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002759 total_packets[port]++;
2760 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002761
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002762 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002763 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002764 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002765
Stephen Hemminger69161612007-06-04 17:23:26 -07002766 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002767 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002768 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002769 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2770 (le->css & CSS_TCPUDPCSOK))
2771 skb->ip_summed = CHECKSUM_UNNECESSARY;
2772 else
2773 skb->ip_summed = CHECKSUM_NONE;
2774 }
2775
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002776 skb->protocol = eth_type_trans(skb, dev);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002777 sky2_skb_rx(sky2, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002778
Stephen Hemminger22e11702006-07-12 15:23:48 -07002779 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002780 if (++work_done >= to_do)
2781 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782 break;
2783
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002784 case OP_RXVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002785 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002786 break;
2787
2788 case OP_RXCHKSVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002789 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002790 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002792 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002793 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794 break;
2795
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002796 case OP_RSS_HASH:
2797 sky2_rx_hash(sky2, status);
2798 break;
2799
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002801 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002802 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002803 if (hw->dev[1])
2804 sky2_tx_done(hw->dev[1],
2805 ((status >> 24) & 0xff)
2806 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002807 break;
2808
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809 default:
2810 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002811 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002813 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002815 /* Fully processed status ring so clear irq */
2816 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2817
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002818exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002819 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2820 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002821
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002822 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823}
2824
2825static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2826{
2827 struct net_device *dev = hw->dev[port];
2828
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002829 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002830 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831
2832 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002833 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002834 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835 /* Clear IRQ */
2836 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2837 }
2838
2839 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002840 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002841 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2844 }
2845
2846 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002847 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002848 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2850 }
2851
2852 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002853 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002854 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2856 }
2857
2858 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002859 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002860 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2862 }
2863}
2864
2865static void sky2_hw_intr(struct sky2_hw *hw)
2866{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002867 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002868 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002869 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2870
2871 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872
Stephen Hemminger793b8832005-09-14 16:06:14 -07002873 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
2876 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 u16 pci_err;
2878
stephen hemmingera40ccc62010-01-24 18:46:06 +00002879 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002880 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002881 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002882 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002883 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002885 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002886 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002887 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888 }
2889
2890 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002891 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002892 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
stephen hemmingera40ccc62010-01-24 18:46:06 +00002894 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002895 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2896 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2897 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002898 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002899 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002900
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002901 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002902 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903 }
2904
2905 if (status & Y2_HWE_L1_MASK)
2906 sky2_hw_error(hw, 0, status);
2907 status >>= 8;
2908 if (status & Y2_HWE_L1_MASK)
2909 sky2_hw_error(hw, 1, status);
2910}
2911
2912static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2913{
2914 struct net_device *dev = hw->dev[port];
2915 struct sky2_port *sky2 = netdev_priv(dev);
2916 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2917
Joe Perches6c35aba2010-02-15 08:34:21 +00002918 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002919
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002920 if (status & GM_IS_RX_CO_OV)
2921 gma_read16(hw, port, GM_RX_IRQ_SRC);
2922
2923 if (status & GM_IS_TX_CO_OV)
2924 gma_read16(hw, port, GM_TX_IRQ_SRC);
2925
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002927 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2929 }
2930
2931 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002932 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2934 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935}
2936
Stephen Hemminger40b01722007-04-11 14:47:59 -07002937/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002938static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002939{
2940 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002941 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002942
Joe Perchesada1db52010-02-17 15:01:59 +00002943 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002944 dev->name, (unsigned) q, (unsigned) idx,
2945 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002946
Stephen Hemminger40b01722007-04-11 14:47:59 -07002947 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002948}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002949
Stephen Hemminger75e80682007-09-19 15:36:46 -07002950static int sky2_rx_hung(struct net_device *dev)
2951{
2952 struct sky2_port *sky2 = netdev_priv(dev);
2953 struct sky2_hw *hw = sky2->hw;
2954 unsigned port = sky2->port;
2955 unsigned rxq = rxqaddr[port];
2956 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2957 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2958 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2959 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2960
2961 /* If idle and MAC or PCI is stuck */
2962 if (sky2->check.last == dev->last_rx &&
2963 ((mac_rp == sky2->check.mac_rp &&
2964 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2965 /* Check if the PCI RX hang */
2966 (fifo_rp == sky2->check.fifo_rp &&
2967 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002968 netdev_printk(KERN_DEBUG, dev,
2969 "hung mac %d:%d fifo %d (%d:%d)\n",
2970 mac_lev, mac_rp, fifo_lev,
2971 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002972 return 1;
2973 } else {
2974 sky2->check.last = dev->last_rx;
2975 sky2->check.mac_rp = mac_rp;
2976 sky2->check.mac_lev = mac_lev;
2977 sky2->check.fifo_rp = fifo_rp;
2978 sky2->check.fifo_lev = fifo_lev;
2979 return 0;
2980 }
2981}
2982
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002983static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002984{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002985 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002986
Stephen Hemminger75e80682007-09-19 15:36:46 -07002987 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002988 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002989 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002990 } else {
2991 int i, active = 0;
2992
2993 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002994 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002995 if (!netif_running(dev))
2996 continue;
2997 ++active;
2998
2999 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003000 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07003001 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00003002 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07003003 schedule_work(&hw->restart_work);
3004 return;
3005 }
3006 }
3007
3008 if (active == 0)
3009 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07003010 }
3011
Stephen Hemminger75e80682007-09-19 15:36:46 -07003012 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003013}
3014
Stephen Hemminger40b01722007-04-11 14:47:59 -07003015/* Hardware/software error handling */
3016static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017{
Stephen Hemminger40b01722007-04-11 14:47:59 -07003018 if (net_ratelimit())
3019 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003021 if (status & Y2_IS_HW_ERR)
3022 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003024 if (status & Y2_IS_IRQ_MAC1)
3025 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003027 if (status & Y2_IS_IRQ_MAC2)
3028 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003029
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003030 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003031 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003032
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003033 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003034 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003035
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003036 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003037 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003038
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003039 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003040 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003041}
3042
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003043static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003044{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003045 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003046 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003047 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003048 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003049
3050 if (unlikely(status & Y2_IS_ERROR))
3051 sky2_err_intr(hw, status);
3052
3053 if (status & Y2_IS_IRQ_PHY1)
3054 sky2_phy_intr(hw, 0);
3055
3056 if (status & Y2_IS_IRQ_PHY2)
3057 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003059 if (status & Y2_IS_PHY_QLNK)
3060 sky2_qlink_intr(hw);
3061
Stephen Hemminger26691832007-10-11 18:31:13 -07003062 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3063 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003064
David S. Miller6f535762007-10-11 18:08:29 -07003065 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003066 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003067 }
David S. Miller6f535762007-10-11 18:08:29 -07003068
Stephen Hemminger26691832007-10-11 18:31:13 -07003069 napi_complete(napi);
3070 sky2_read32(hw, B0_Y2_SP_LISR);
3071done:
3072
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003073 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003074}
3075
David Howells7d12e782006-10-05 14:55:46 +01003076static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003077{
3078 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003079 u32 status;
3080
3081 /* Reading this mask interrupts as side effect */
3082 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Mirko Lindnerd663d182012-07-03 23:38:46 +00003083 if (status == 0 || status == ~0) {
3084 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003085 return IRQ_NONE;
Mirko Lindnerd663d182012-07-03 23:38:46 +00003086 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003087
3088 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003089
3090 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003091
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003092 return IRQ_HANDLED;
3093}
3094
3095#ifdef CONFIG_NET_POLL_CONTROLLER
3096static void sky2_netpoll(struct net_device *dev)
3097{
3098 struct sky2_port *sky2 = netdev_priv(dev);
3099
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003100 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101}
3102#endif
3103
3104/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003105static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003107 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003109 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003110 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003111 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003112 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003113 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003114 case CHIP_ID_YUKON_PRM:
3115 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003116 return 125;
3117
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003118 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003119 return 100;
3120
3121 case CHIP_ID_YUKON_FE_P:
3122 return 50;
3123
3124 case CHIP_ID_YUKON_XL:
3125 return 156;
3126
3127 default:
3128 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129 }
3130}
3131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3133{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003134 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135}
3136
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003137static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3138{
3139 return clk / sky2_mhz(hw);
3140}
3141
3142
Bill Pemberton853e3f42012-12-03 09:23:14 -05003143static int sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003144{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003145 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003146
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003147 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003148 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003153 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3154
Mike McCormack060b9462010-07-29 03:34:52 +00003155 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003156 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003157 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003158 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3159 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003160 break;
3161
3162 case CHIP_ID_YUKON_EC_U:
3163 hw->flags = SKY2_HW_GIGABIT
3164 | SKY2_HW_NEWER_PHY
3165 | SKY2_HW_ADV_POWER_CTL;
3166 break;
3167
3168 case CHIP_ID_YUKON_EX:
3169 hw->flags = SKY2_HW_GIGABIT
3170 | SKY2_HW_NEWER_PHY
3171 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003172 | SKY2_HW_ADV_POWER_CTL
3173 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003174
3175 /* New transmit checksum */
3176 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3177 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3178 break;
3179
3180 case CHIP_ID_YUKON_EC:
3181 /* This rev is really old, and requires untested workarounds */
3182 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3183 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3184 return -EOPNOTSUPP;
3185 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003186 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003187 break;
3188
3189 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003190 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003191 break;
3192
Stephen Hemminger05745c42007-09-19 15:36:45 -07003193 case CHIP_ID_YUKON_FE_P:
3194 hw->flags = SKY2_HW_NEWER_PHY
3195 | SKY2_HW_NEW_LE
3196 | SKY2_HW_AUTO_TX_SUM
3197 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003198
3199 /* The workaround for status conflicts VLAN tag detection. */
3200 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003201 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003202 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003203
3204 case CHIP_ID_YUKON_SUPR:
3205 hw->flags = SKY2_HW_GIGABIT
3206 | SKY2_HW_NEWER_PHY
3207 | SKY2_HW_NEW_LE
3208 | SKY2_HW_AUTO_TX_SUM
3209 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003210
3211 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3212 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003213 break;
3214
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003215 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003216 hw->flags = SKY2_HW_GIGABIT
3217 | SKY2_HW_ADV_POWER_CTL;
3218 break;
3219
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003220 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003221 case CHIP_ID_YUKON_PRM:
3222 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003223 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003224 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003225 | SKY2_HW_ADV_POWER_CTL;
3226 break;
3227
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003228 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003229 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3230 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231 return -EOPNOTSUPP;
3232 }
3233
Stephen Hemmingere3173832007-02-06 10:45:39 -08003234 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003235 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3236 hw->flags |= SKY2_HW_FIBRE_PHY;
3237
Stephen Hemmingere3173832007-02-06 10:45:39 -08003238 hw->ports = 1;
3239 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3240 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3241 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3242 ++hw->ports;
3243 }
3244
Mike McCormack74a61eb2009-09-21 04:08:52 +00003245 if (sky2_read8(hw, B2_E_0))
3246 hw->flags |= SKY2_HW_RAM_BUFFER;
3247
Stephen Hemmingere3173832007-02-06 10:45:39 -08003248 return 0;
3249}
3250
3251static void sky2_reset(struct sky2_hw *hw)
3252{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003253 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003254 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003255 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003256 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003259 if (hw->chip_id == CHIP_ID_YUKON_EX
3260 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3261 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003262 status = sky2_read16(hw, HCU_CCSR);
3263 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3264 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003265 /*
3266 * CPU clock divider shouldn't be used because
3267 * - ASF firmware may malfunction
3268 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3269 */
3270 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003271 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003272 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003273 } else
3274 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3275 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276
3277 /* do a SW reset */
3278 sky2_write8(hw, B0_CTST, CS_RST_SET);
3279 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3280
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003281 /* allow writes to PCI config */
3282 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003285 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003286 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003287 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288
3289 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3290
Jon Mason1a10cca2011-06-27 07:46:56 +00003291 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003292 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3293 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003294
Stephen Hemminger555382c2007-08-29 12:58:14 -07003295 /* If error bit is stuck on ignore it */
3296 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3297 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003298 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003299 hwe_mask |= Y2_IS_PCI_EXP;
3300 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003301
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003302 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003303 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304
3305 for (i = 0; i < hw->ports; i++) {
3306 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3307 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003308
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003309 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3310 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003311 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3312 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3313 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003314
3315 }
3316
3317 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3318 /* enable MACSec clock gating */
3319 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320 }
3321
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003322 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3323 hw->chip_id == CHIP_ID_YUKON_PRM ||
3324 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003325 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003326
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003327 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003328 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3329 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3330
3331 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3332 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003333
3334 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3335 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003336 } else {
3337 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3338 reg = 3;
3339 }
3340
3341 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003342 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003343
3344 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003345 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003346 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3347
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003348 /* check if PSMv2 was running before */
3349 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003350 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003351 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003352 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3353 reg);
3354
Mirko Lindner0e767322012-07-03 23:38:41 +00003355 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3356 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3357 /* change PHY Interrupt polarity to low active */
3358 reg = sky2_read16(hw, GPHY_CTRL);
3359 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3360
3361 /* adapt HW for low active PHY Interrupt */
3362 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3363 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3364 }
3365
stephen hemmingera40ccc62010-01-24 18:46:06 +00003366 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003367
3368 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3369 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3370 }
3371
Stephen Hemminger793b8832005-09-14 16:06:14 -07003372 /* Clear I2C IRQ noise */
3373 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374
3375 /* turn off hardware timer (unused) */
3376 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3377 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003378
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003379 /* Turn off descriptor polling */
3380 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381
3382 /* Turn off receive timestamp */
3383 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385
3386 /* enable the Tx Arbiters */
3387 for (i = 0; i < hw->ports; i++)
3388 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3389
3390 /* Initialize ram interface */
3391 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003392 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003393
3394 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3395 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3396 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3397 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3398 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3406 }
3407
Stephen Hemminger555382c2007-08-29 12:58:14 -07003408 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003411 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412
stephen hemmingerefe91932010-04-22 13:42:56 +00003413 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414 hw->st_idx = 0;
3415
3416 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3417 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3418
3419 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003420 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421
3422 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003423 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003424
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003425 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3426 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003428 /* set Status-FIFO ISR watermark */
3429 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3430 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3431 else
3432 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003434 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003435 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3436 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
Stephen Hemminger793b8832005-09-14 16:06:14 -07003438 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3440
3441 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3442 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3443 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003444}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003445
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003446/* Take device down (offline).
3447 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003448 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003449 */
3450static void sky2_detach(struct net_device *dev)
3451{
3452 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003453 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003454 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003455 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003456 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003457 }
3458}
3459
3460/* Bring device back after doing sky2_detach */
3461static int sky2_reattach(struct net_device *dev)
3462{
3463 int err = 0;
3464
3465 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003466 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003467 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003468 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003469 dev_close(dev);
3470 } else {
3471 netif_device_attach(dev);
3472 sky2_set_multicast(dev);
3473 }
3474 }
3475
3476 return err;
3477}
3478
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003479static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003480{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003481 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003482
stephen hemminger282edce2011-11-17 14:37:35 +00003483 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3484 sky2_read32(hw, B0_IMSK);
3485 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger1401a802011-11-16 13:42:55 +00003486
stephen hemminger1401a802011-11-16 13:42:55 +00003487 synchronize_irq(hw->pdev->irq);
stephen hemminger282edce2011-11-17 14:37:35 +00003488 napi_disable(&hw->napi);
3489 }
Stephen Hemminger81906792007-02-15 16:40:33 -08003490
Mike McCormack8a0c9222010-02-12 06:58:06 +00003491 for (i = 0; i < hw->ports; i++) {
3492 struct net_device *dev = hw->dev[i];
3493 struct sky2_port *sky2 = netdev_priv(dev);
3494
3495 if (!netif_running(dev))
3496 continue;
3497
3498 netif_carrier_off(dev);
3499 netif_tx_disable(dev);
3500 sky2_hw_down(sky2);
3501 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003502}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003503
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003504static void sky2_all_up(struct sky2_hw *hw)
3505{
3506 u32 imask = Y2_IS_BASE;
3507 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003508
3509 for (i = 0; i < hw->ports; i++) {
3510 struct net_device *dev = hw->dev[i];
3511 struct sky2_port *sky2 = netdev_priv(dev);
3512
3513 if (!netif_running(dev))
3514 continue;
3515
3516 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003517 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003518 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003519 netif_wake_queue(dev);
3520 }
3521
stephen hemminger282edce2011-11-17 14:37:35 +00003522 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger1401a802011-11-16 13:42:55 +00003523 sky2_write32(hw, B0_IMSK, imask);
3524 sky2_read32(hw, B0_IMSK);
3525 sky2_read32(hw, B0_Y2_SP_LISR);
3526 napi_enable(&hw->napi);
3527 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003528}
3529
3530static void sky2_restart(struct work_struct *work)
3531{
3532 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3533
3534 rtnl_lock();
3535
3536 sky2_all_down(hw);
3537 sky2_reset(hw);
3538 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003539
Stephen Hemminger81906792007-02-15 16:40:33 -08003540 rtnl_unlock();
3541}
3542
Stephen Hemmingere3173832007-02-06 10:45:39 -08003543static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3544{
3545 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3546}
3547
3548static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3549{
3550 const struct sky2_port *sky2 = netdev_priv(dev);
3551
3552 wol->supported = sky2_wol_supported(sky2->hw);
3553 wol->wolopts = sky2->wol;
3554}
3555
3556static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3557{
3558 struct sky2_port *sky2 = netdev_priv(dev);
3559 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003560 bool enable_wakeup = false;
3561 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003562
Joe Perches8e95a202009-12-03 07:58:21 +00003563 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3564 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003565 return -EOPNOTSUPP;
3566
3567 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003568
3569 for (i = 0; i < hw->ports; i++) {
3570 struct net_device *dev = hw->dev[i];
3571 struct sky2_port *sky2 = netdev_priv(dev);
3572
3573 if (sky2->wol)
3574 enable_wakeup = true;
3575 }
3576 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003578 return 0;
3579}
3580
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003581static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003582{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003583 if (sky2_is_copper(hw)) {
3584 u32 modes = SUPPORTED_10baseT_Half
3585 | SUPPORTED_10baseT_Full
3586 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003587 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003588
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003589 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003591 | SUPPORTED_1000baseT_Full;
3592 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003594 return SUPPORTED_1000baseT_Half
3595 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003596}
3597
Stephen Hemminger793b8832005-09-14 16:06:14 -07003598static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599{
3600 struct sky2_port *sky2 = netdev_priv(dev);
3601 struct sky2_hw *hw = sky2->hw;
3602
3603 ecmd->transceiver = XCVR_INTERNAL;
3604 ecmd->supported = sky2_supported_modes(hw);
3605 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003606 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003608 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003609 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003610 } else {
David Decotigny70739492011-04-27 18:32:40 +00003611 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003613 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003614 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615
3616 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003617 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3618 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003619 ecmd->duplex = sky2->duplex;
3620 return 0;
3621}
3622
3623static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3624{
3625 struct sky2_port *sky2 = netdev_priv(dev);
3626 const struct sky2_hw *hw = sky2->hw;
3627 u32 supported = sky2_supported_modes(hw);
3628
3629 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003630 if (ecmd->advertising & ~supported)
3631 return -EINVAL;
3632
3633 if (sky2_is_copper(hw))
3634 sky2->advertising = ecmd->advertising |
3635 ADVERTISED_TP |
3636 ADVERTISED_Autoneg;
3637 else
3638 sky2->advertising = ecmd->advertising |
3639 ADVERTISED_FIBRE |
3640 ADVERTISED_Autoneg;
3641
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003642 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003643 sky2->duplex = -1;
3644 sky2->speed = -1;
3645 } else {
3646 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003647 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003648
David Decotigny25db0332011-04-27 18:32:39 +00003649 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003650 case SPEED_1000:
3651 if (ecmd->duplex == DUPLEX_FULL)
3652 setting = SUPPORTED_1000baseT_Full;
3653 else if (ecmd->duplex == DUPLEX_HALF)
3654 setting = SUPPORTED_1000baseT_Half;
3655 else
3656 return -EINVAL;
3657 break;
3658 case SPEED_100:
3659 if (ecmd->duplex == DUPLEX_FULL)
3660 setting = SUPPORTED_100baseT_Full;
3661 else if (ecmd->duplex == DUPLEX_HALF)
3662 setting = SUPPORTED_100baseT_Half;
3663 else
3664 return -EINVAL;
3665 break;
3666
3667 case SPEED_10:
3668 if (ecmd->duplex == DUPLEX_FULL)
3669 setting = SUPPORTED_10baseT_Full;
3670 else if (ecmd->duplex == DUPLEX_HALF)
3671 setting = SUPPORTED_10baseT_Half;
3672 else
3673 return -EINVAL;
3674 break;
3675 default:
3676 return -EINVAL;
3677 }
3678
3679 if ((setting & supported) == 0)
3680 return -EINVAL;
3681
David Decotigny25db0332011-04-27 18:32:39 +00003682 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003683 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003684 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685 }
3686
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003687 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003688 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003689 sky2_set_multicast(dev);
3690 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003691
3692 return 0;
3693}
3694
3695static void sky2_get_drvinfo(struct net_device *dev,
3696 struct ethtool_drvinfo *info)
3697{
3698 struct sky2_port *sky2 = netdev_priv(dev);
3699
Rick Jones68aad782011-11-07 13:29:27 +00003700 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3701 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +00003702 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3703 sizeof(info->bus_info));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003704}
3705
3706static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707 char name[ETH_GSTRING_LEN];
3708 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003709} sky2_stats[] = {
3710 { "tx_bytes", GM_TXO_OK_HI },
3711 { "rx_bytes", GM_RXO_OK_HI },
3712 { "tx_broadcast", GM_TXF_BC_OK },
3713 { "rx_broadcast", GM_RXF_BC_OK },
3714 { "tx_multicast", GM_TXF_MC_OK },
3715 { "rx_multicast", GM_RXF_MC_OK },
3716 { "tx_unicast", GM_TXF_UC_OK },
3717 { "rx_unicast", GM_RXF_UC_OK },
3718 { "tx_mac_pause", GM_TXF_MPAUSE },
3719 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003720 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003721 { "late_collision",GM_TXF_LAT_COL },
3722 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003723 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003724 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003725
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003726 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003727 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003728 { "rx_64_byte_packets", GM_RXF_64B },
3729 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3730 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3731 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3732 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3733 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3734 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003735 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003736 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3737 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003738 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003739
3740 { "tx_64_byte_packets", GM_TXF_64B },
3741 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3742 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3743 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3744 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3745 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3746 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3747 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003748};
3749
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003750static u32 sky2_get_msglevel(struct net_device *netdev)
3751{
3752 struct sky2_port *sky2 = netdev_priv(netdev);
3753 return sky2->msg_enable;
3754}
3755
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003756static int sky2_nway_reset(struct net_device *dev)
3757{
3758 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003759
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003760 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003761 return -EINVAL;
3762
Stephen Hemminger1b537562005-12-20 15:08:07 -08003763 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003764 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003765
3766 return 0;
3767}
3768
Stephen Hemminger793b8832005-09-14 16:06:14 -07003769static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003770{
3771 struct sky2_hw *hw = sky2->hw;
3772 unsigned port = sky2->port;
3773 int i;
3774
stephen hemminger0885a302010-12-31 15:34:27 +00003775 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3776 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003777
Stephen Hemminger793b8832005-09-14 16:06:14 -07003778 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003779 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003780}
3781
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003782static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3783{
3784 struct sky2_port *sky2 = netdev_priv(netdev);
3785 sky2->msg_enable = value;
3786}
3787
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003788static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003789{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003790 switch (sset) {
3791 case ETH_SS_STATS:
3792 return ARRAY_SIZE(sky2_stats);
3793 default:
3794 return -EOPNOTSUPP;
3795 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003796}
3797
3798static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003799 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003800{
3801 struct sky2_port *sky2 = netdev_priv(dev);
3802
Stephen Hemminger793b8832005-09-14 16:06:14 -07003803 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003804}
3805
Stephen Hemminger793b8832005-09-14 16:06:14 -07003806static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003807{
3808 int i;
3809
3810 switch (stringset) {
3811 case ETH_SS_STATS:
3812 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3813 memcpy(data + i * ETH_GSTRING_LEN,
3814 sky2_stats[i].name, ETH_GSTRING_LEN);
3815 break;
3816 }
3817}
3818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003819static int sky2_set_mac_address(struct net_device *dev, void *p)
3820{
3821 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003822 struct sky2_hw *hw = sky2->hw;
3823 unsigned port = sky2->port;
3824 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003825
3826 if (!is_valid_ether_addr(addr->sa_data))
3827 return -EADDRNOTAVAIL;
3828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003829 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003830 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003831 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003832 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003833 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003834
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003835 /* virtual address for data */
3836 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3837
3838 /* physical address: used for pause frames */
3839 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003840
3841 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003842}
3843
Mike McCormack060b9462010-07-29 03:34:52 +00003844static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003845{
3846 u32 bit;
3847
3848 bit = ether_crc(ETH_ALEN, addr) & 63;
3849 filter[bit >> 3] |= 1 << (bit & 7);
3850}
3851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003852static void sky2_set_multicast(struct net_device *dev)
3853{
3854 struct sky2_port *sky2 = netdev_priv(dev);
3855 struct sky2_hw *hw = sky2->hw;
3856 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003857 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003858 u16 reg;
3859 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003860 int rx_pause;
3861 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003862
Stephen Hemmingera052b522006-10-17 10:24:23 -07003863 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003864 memset(filter, 0, sizeof(filter));
3865
3866 reg = gma_read16(hw, port, GM_RX_CTRL);
3867 reg |= GM_RXCR_UCF_ENA;
3868
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003869 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003870 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003871 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003872 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003873 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003874 reg &= ~GM_RXCR_MCF_ENA;
3875 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003876 reg |= GM_RXCR_MCF_ENA;
3877
Stephen Hemmingera052b522006-10-17 10:24:23 -07003878 if (rx_pause)
3879 sky2_add_filter(filter, pause_mc_addr);
3880
Jiri Pirko22bedad32010-04-01 21:22:57 +00003881 netdev_for_each_mc_addr(ha, dev)
3882 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003883 }
3884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003885 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003886 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003887 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003888 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003889 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003890 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003891 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003892 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003893
3894 gma_write16(hw, port, GM_RX_CTRL, reg);
3895}
3896
stephen hemminger0885a302010-12-31 15:34:27 +00003897static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3898 struct rtnl_link_stats64 *stats)
3899{
3900 struct sky2_port *sky2 = netdev_priv(dev);
3901 struct sky2_hw *hw = sky2->hw;
3902 unsigned port = sky2->port;
3903 unsigned int start;
3904 u64 _bytes, _packets;
3905
3906 do {
3907 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3908 _bytes = sky2->rx_stats.bytes;
3909 _packets = sky2->rx_stats.packets;
3910 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3911
3912 stats->rx_packets = _packets;
3913 stats->rx_bytes = _bytes;
3914
3915 do {
3916 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3917 _bytes = sky2->tx_stats.bytes;
3918 _packets = sky2->tx_stats.packets;
3919 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3920
3921 stats->tx_packets = _packets;
3922 stats->tx_bytes = _bytes;
3923
3924 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3925 + get_stats32(hw, port, GM_RXF_BC_OK);
3926
3927 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3928
3929 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3930 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3931 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3932 + get_stats32(hw, port, GM_RXE_FRAG);
3933 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3934
3935 stats->rx_dropped = dev->stats.rx_dropped;
3936 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3937 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3938
3939 return stats;
3940}
3941
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003942/* Can have one global because blinking is controlled by
3943 * ethtool and that is always under RTNL mutex
3944 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003945static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003946{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003947 struct sky2_hw *hw = sky2->hw;
3948 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003949
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003950 spin_lock_bh(&sky2->phy_lock);
3951 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3952 hw->chip_id == CHIP_ID_YUKON_EX ||
3953 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3954 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003955 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3956 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003957
3958 switch (mode) {
3959 case MO_LED_OFF:
3960 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3961 PHY_M_LEDC_LOS_CTRL(8) |
3962 PHY_M_LEDC_INIT_CTRL(8) |
3963 PHY_M_LEDC_STA1_CTRL(8) |
3964 PHY_M_LEDC_STA0_CTRL(8));
3965 break;
3966 case MO_LED_ON:
3967 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3968 PHY_M_LEDC_LOS_CTRL(9) |
3969 PHY_M_LEDC_INIT_CTRL(9) |
3970 PHY_M_LEDC_STA1_CTRL(9) |
3971 PHY_M_LEDC_STA0_CTRL(9));
3972 break;
3973 case MO_LED_BLINK:
3974 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3975 PHY_M_LEDC_LOS_CTRL(0xa) |
3976 PHY_M_LEDC_INIT_CTRL(0xa) |
3977 PHY_M_LEDC_STA1_CTRL(0xa) |
3978 PHY_M_LEDC_STA0_CTRL(0xa));
3979 break;
3980 case MO_LED_NORM:
3981 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3982 PHY_M_LEDC_LOS_CTRL(1) |
3983 PHY_M_LEDC_INIT_CTRL(8) |
3984 PHY_M_LEDC_STA1_CTRL(7) |
3985 PHY_M_LEDC_STA0_CTRL(7));
3986 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003987
3988 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003989 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003990 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003991 PHY_M_LED_MO_DUP(mode) |
3992 PHY_M_LED_MO_10(mode) |
3993 PHY_M_LED_MO_100(mode) |
3994 PHY_M_LED_MO_1000(mode) |
3995 PHY_M_LED_MO_RX(mode) |
3996 PHY_M_LED_MO_TX(mode));
3997
3998 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003999}
4000
4001/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00004002static int sky2_set_phys_id(struct net_device *dev,
4003 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004{
4005 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004006
stephen hemminger74e532f2011-04-04 08:43:41 +00004007 switch (state) {
4008 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00004009 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00004010 case ETHTOOL_ID_INACTIVE:
4011 sky2_led(sky2, MO_LED_NORM);
4012 break;
4013 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004014 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00004015 break;
4016 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004017 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00004018 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004019 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004020
4021 return 0;
4022}
4023
4024static void sky2_get_pauseparam(struct net_device *dev,
4025 struct ethtool_pauseparam *ecmd)
4026{
4027 struct sky2_port *sky2 = netdev_priv(dev);
4028
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004029 switch (sky2->flow_mode) {
4030 case FC_NONE:
4031 ecmd->tx_pause = ecmd->rx_pause = 0;
4032 break;
4033 case FC_TX:
4034 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4035 break;
4036 case FC_RX:
4037 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4038 break;
4039 case FC_BOTH:
4040 ecmd->tx_pause = ecmd->rx_pause = 1;
4041 }
4042
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004043 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4044 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045}
4046
4047static int sky2_set_pauseparam(struct net_device *dev,
4048 struct ethtool_pauseparam *ecmd)
4049{
4050 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004051
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004052 if (ecmd->autoneg == AUTONEG_ENABLE)
4053 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4054 else
4055 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4056
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004057 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004058
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004059 if (netif_running(dev))
4060 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004061
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004062 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004063}
4064
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004065static int sky2_get_coalesce(struct net_device *dev,
4066 struct ethtool_coalesce *ecmd)
4067{
4068 struct sky2_port *sky2 = netdev_priv(dev);
4069 struct sky2_hw *hw = sky2->hw;
4070
4071 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4072 ecmd->tx_coalesce_usecs = 0;
4073 else {
4074 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4075 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4076 }
4077 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4078
4079 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4080 ecmd->rx_coalesce_usecs = 0;
4081 else {
4082 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4083 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4084 }
4085 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4086
4087 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4088 ecmd->rx_coalesce_usecs_irq = 0;
4089 else {
4090 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4091 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4092 }
4093
4094 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4095
4096 return 0;
4097}
4098
4099/* Note: this affect both ports */
4100static int sky2_set_coalesce(struct net_device *dev,
4101 struct ethtool_coalesce *ecmd)
4102{
4103 struct sky2_port *sky2 = netdev_priv(dev);
4104 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004105 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004106
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004107 if (ecmd->tx_coalesce_usecs > tmax ||
4108 ecmd->rx_coalesce_usecs > tmax ||
4109 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004110 return -EINVAL;
4111
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004112 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004113 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004114 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004115 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004116 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004117 return -EINVAL;
4118
4119 if (ecmd->tx_coalesce_usecs == 0)
4120 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4121 else {
4122 sky2_write32(hw, STAT_TX_TIMER_INI,
4123 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4124 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4125 }
4126 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4127
4128 if (ecmd->rx_coalesce_usecs == 0)
4129 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4130 else {
4131 sky2_write32(hw, STAT_LEV_TIMER_INI,
4132 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4133 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4134 }
4135 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4136
4137 if (ecmd->rx_coalesce_usecs_irq == 0)
4138 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4139 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004140 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004141 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4142 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4143 }
4144 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4145 return 0;
4146}
4147
stephen hemminger738a8492011-11-17 14:37:23 +00004148/*
4149 * Hardware is limited to min of 128 and max of 2048 for ring size
4150 * and rounded up to next power of two
4151 * to avoid division in modulus calclation
4152 */
4153static unsigned long roundup_ring_size(unsigned long pending)
4154{
4155 return max(128ul, roundup_pow_of_two(pending+1));
4156}
4157
Stephen Hemminger793b8832005-09-14 16:06:14 -07004158static void sky2_get_ringparam(struct net_device *dev,
4159 struct ethtool_ringparam *ering)
4160{
4161 struct sky2_port *sky2 = netdev_priv(dev);
4162
4163 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004164 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004165
4166 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004167 ering->tx_pending = sky2->tx_pending;
4168}
4169
4170static int sky2_set_ringparam(struct net_device *dev,
4171 struct ethtool_ringparam *ering)
4172{
4173 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004174
4175 if (ering->rx_pending > RX_MAX_PENDING ||
4176 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004177 ering->tx_pending < TX_MIN_PENDING ||
4178 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004179 return -EINVAL;
4180
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004181 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004182
4183 sky2->rx_pending = ering->rx_pending;
4184 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004185 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004186
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004187 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004188}
4189
Stephen Hemminger793b8832005-09-14 16:06:14 -07004190static int sky2_get_regs_len(struct net_device *dev)
4191{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004192 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004193}
4194
Mike McCormackc32bbff2009-12-31 00:49:43 +00004195static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4196{
4197 /* This complicated switch statement is to make sure and
4198 * only access regions that are unreserved.
4199 * Some blocks are only valid on dual port cards.
4200 */
4201 switch (b) {
4202 /* second port */
4203 case 5: /* Tx Arbiter 2 */
4204 case 9: /* RX2 */
4205 case 14 ... 15: /* TX2 */
4206 case 17: case 19: /* Ram Buffer 2 */
4207 case 22 ... 23: /* Tx Ram Buffer 2 */
4208 case 25: /* Rx MAC Fifo 1 */
4209 case 27: /* Tx MAC Fifo 2 */
4210 case 31: /* GPHY 2 */
4211 case 40 ... 47: /* Pattern Ram 2 */
4212 case 52: case 54: /* TCP Segmentation 2 */
4213 case 112 ... 116: /* GMAC 2 */
4214 return hw->ports > 1;
4215
4216 case 0: /* Control */
4217 case 2: /* Mac address */
4218 case 4: /* Tx Arbiter 1 */
4219 case 7: /* PCI express reg */
4220 case 8: /* RX1 */
4221 case 12 ... 13: /* TX1 */
4222 case 16: case 18:/* Rx Ram Buffer 1 */
4223 case 20 ... 21: /* Tx Ram Buffer 1 */
4224 case 24: /* Rx MAC Fifo 1 */
4225 case 26: /* Tx MAC Fifo 1 */
4226 case 28 ... 29: /* Descriptor and status unit */
4227 case 30: /* GPHY 1*/
4228 case 32 ... 39: /* Pattern Ram 1 */
4229 case 48: case 50: /* TCP Segmentation 1 */
4230 case 56 ... 60: /* PCI space */
4231 case 80 ... 84: /* GMAC 1 */
4232 return 1;
4233
4234 default:
4235 return 0;
4236 }
4237}
4238
Stephen Hemminger793b8832005-09-14 16:06:14 -07004239/*
4240 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004241 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004242 */
4243static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4244 void *p)
4245{
4246 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004247 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004248 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004249
4250 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004252 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004253 /* skip poisonous diagnostic ram region in block 3 */
4254 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004255 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004256 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004257 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004258 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004259 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004260
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004261 p += 128;
4262 io += 128;
4263 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004264}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004266static int sky2_get_eeprom_len(struct net_device *dev)
4267{
4268 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004269 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004270 u16 reg2;
4271
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004272 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004273 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4274}
4275
Stephen Hemminger14132352008-08-27 20:46:26 -07004276static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004277{
Stephen Hemminger14132352008-08-27 20:46:26 -07004278 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004279
Stephen Hemminger14132352008-08-27 20:46:26 -07004280 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4281 /* Can take up to 10.6 ms for write */
4282 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004283 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004284 return -ETIMEDOUT;
4285 }
4286 mdelay(1);
4287 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004288
Stephen Hemminger14132352008-08-27 20:46:26 -07004289 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004290}
4291
Stephen Hemminger14132352008-08-27 20:46:26 -07004292static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4293 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004294{
Stephen Hemminger14132352008-08-27 20:46:26 -07004295 int rc = 0;
4296
4297 while (length > 0) {
4298 u32 val;
4299
4300 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4301 rc = sky2_vpd_wait(hw, cap, 0);
4302 if (rc)
4303 break;
4304
4305 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4306
4307 memcpy(data, &val, min(sizeof(val), length));
4308 offset += sizeof(u32);
4309 data += sizeof(u32);
4310 length -= sizeof(u32);
4311 }
4312
4313 return rc;
4314}
4315
4316static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4317 u16 offset, unsigned int length)
4318{
4319 unsigned int i;
4320 int rc = 0;
4321
4322 for (i = 0; i < length; i += sizeof(u32)) {
4323 u32 val = *(u32 *)(data + i);
4324
4325 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4326 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4327
4328 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4329 if (rc)
4330 break;
4331 }
4332 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004333}
4334
4335static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4336 u8 *data)
4337{
4338 struct sky2_port *sky2 = netdev_priv(dev);
4339 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004340
4341 if (!cap)
4342 return -EINVAL;
4343
4344 eeprom->magic = SKY2_EEPROM_MAGIC;
4345
Stephen Hemminger14132352008-08-27 20:46:26 -07004346 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004347}
4348
4349static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4350 u8 *data)
4351{
4352 struct sky2_port *sky2 = netdev_priv(dev);
4353 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004354
4355 if (!cap)
4356 return -EINVAL;
4357
4358 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4359 return -EINVAL;
4360
Stephen Hemminger14132352008-08-27 20:46:26 -07004361 /* Partial writes not supported */
4362 if ((eeprom->offset & 3) || (eeprom->len & 3))
4363 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004364
Stephen Hemminger14132352008-08-27 20:46:26 -07004365 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004366}
4367
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004368static netdev_features_t sky2_fix_features(struct net_device *dev,
4369 netdev_features_t features)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004370{
4371 const struct sky2_port *sky2 = netdev_priv(dev);
4372 const struct sky2_hw *hw = sky2->hw;
4373
4374 /* In order to do Jumbo packets on these chips, need to turn off the
4375 * transmit store/forward. Therefore checksum offload won't work.
4376 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004377 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4378 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004379 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004380 }
4381
4382 /* Some hardware requires receive checksum for RSS to work. */
4383 if ( (features & NETIF_F_RXHASH) &&
4384 !(features & NETIF_F_RXCSUM) &&
4385 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4386 netdev_info(dev, "receive hashing forces receive checksum\n");
4387 features |= NETIF_F_RXCSUM;
4388 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004389
4390 return features;
4391}
4392
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004393static int sky2_set_features(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004394{
4395 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004396 netdev_features_t changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004397
stephen hemminger5ff0fea2012-06-06 10:01:30 +00004398 if ((changed & NETIF_F_RXCSUM) &&
4399 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4400 sky2_write32(sky2->hw,
4401 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4402 (features & NETIF_F_RXCSUM)
4403 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004404 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004405
Michał Mirosławf5d64032011-04-10 03:13:21 +00004406 if (changed & NETIF_F_RXHASH)
4407 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004408
Patrick McHardyf6469682013-04-19 02:04:27 +00004409 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004410 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004411
4412 return 0;
4413}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004414
Jeff Garzik7282d492006-09-13 14:30:00 -04004415static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004416 .get_settings = sky2_get_settings,
4417 .set_settings = sky2_set_settings,
4418 .get_drvinfo = sky2_get_drvinfo,
4419 .get_wol = sky2_get_wol,
4420 .set_wol = sky2_set_wol,
4421 .get_msglevel = sky2_get_msglevel,
4422 .set_msglevel = sky2_set_msglevel,
4423 .nway_reset = sky2_nway_reset,
4424 .get_regs_len = sky2_get_regs_len,
4425 .get_regs = sky2_get_regs,
4426 .get_link = ethtool_op_get_link,
4427 .get_eeprom_len = sky2_get_eeprom_len,
4428 .get_eeprom = sky2_get_eeprom,
4429 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004430 .get_strings = sky2_get_strings,
4431 .get_coalesce = sky2_get_coalesce,
4432 .set_coalesce = sky2_set_coalesce,
4433 .get_ringparam = sky2_get_ringparam,
4434 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435 .get_pauseparam = sky2_get_pauseparam,
4436 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004437 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004438 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439 .get_ethtool_stats = sky2_get_ethtool_stats,
4440};
4441
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004442#ifdef CONFIG_SKY2_DEBUG
4443
4444static struct dentry *sky2_debug;
4445
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004446
4447/*
4448 * Read and parse the first part of Vital Product Data
4449 */
4450#define VPD_SIZE 128
4451#define VPD_MAGIC 0x82
4452
4453static const struct vpd_tag {
4454 char tag[2];
4455 char *label;
4456} vpd_tags[] = {
4457 { "PN", "Part Number" },
4458 { "EC", "Engineering Level" },
4459 { "MN", "Manufacturer" },
4460 { "SN", "Serial Number" },
4461 { "YA", "Asset Tag" },
4462 { "VL", "First Error Log Message" },
4463 { "VF", "Second Error Log Message" },
4464 { "VB", "Boot Agent ROM Configuration" },
4465 { "VE", "EFI UNDI Configuration" },
4466};
4467
4468static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4469{
4470 size_t vpd_size;
4471 loff_t offs;
4472 u8 len;
4473 unsigned char *buf;
4474 u16 reg2;
4475
4476 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4477 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4478
4479 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4480 buf = kmalloc(vpd_size, GFP_KERNEL);
4481 if (!buf) {
4482 seq_puts(seq, "no memory!\n");
4483 return;
4484 }
4485
4486 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4487 seq_puts(seq, "VPD read failed\n");
4488 goto out;
4489 }
4490
4491 if (buf[0] != VPD_MAGIC) {
4492 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4493 goto out;
4494 }
4495 len = buf[1];
4496 if (len == 0 || len > vpd_size - 4) {
4497 seq_printf(seq, "Invalid id length: %d\n", len);
4498 goto out;
4499 }
4500
4501 seq_printf(seq, "%.*s\n", len, buf + 3);
4502 offs = len + 3;
4503
4504 while (offs < vpd_size - 4) {
4505 int i;
4506
4507 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4508 break;
4509 len = buf[offs + 2];
4510 if (offs + len + 3 >= vpd_size)
4511 break;
4512
4513 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4514 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4515 seq_printf(seq, " %s: %.*s\n",
4516 vpd_tags[i].label, len, buf + offs + 3);
4517 break;
4518 }
4519 }
4520 offs += len + 3;
4521 }
4522out:
4523 kfree(buf);
4524}
4525
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004526static int sky2_debug_show(struct seq_file *seq, void *v)
4527{
4528 struct net_device *dev = seq->private;
4529 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004530 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004531 unsigned port = sky2->port;
4532 unsigned idx, last;
4533 int sop;
4534
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004535 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004536
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004537 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004538 sky2_read32(hw, B0_ISRC),
4539 sky2_read32(hw, B0_IMSK),
4540 sky2_read32(hw, B0_Y2_SP_ICR));
4541
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004542 if (!netif_running(dev)) {
4543 seq_printf(seq, "network not running\n");
4544 return 0;
4545 }
4546
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004547 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004548 last = sky2_read16(hw, STAT_PUT_IDX);
4549
stephen hemmingerefe91932010-04-22 13:42:56 +00004550 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004551 if (hw->st_idx == last)
4552 seq_puts(seq, "Status ring (empty)\n");
4553 else {
4554 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004555 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4556 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004557 const struct sky2_status_le *le = hw->st_le + idx;
4558 seq_printf(seq, "[%d] %#x %d %#x\n",
4559 idx, le->opcode, le->length, le->status);
4560 }
4561 seq_puts(seq, "\n");
4562 }
4563
4564 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4565 sky2->tx_cons, sky2->tx_prod,
4566 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4567 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4568
4569 /* Dump contents of tx ring */
4570 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004571 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4572 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004573 const struct sky2_tx_le *le = sky2->tx_le + idx;
4574 u32 a = le32_to_cpu(le->addr);
4575
4576 if (sop)
4577 seq_printf(seq, "%u:", idx);
4578 sop = 0;
4579
Mike McCormack060b9462010-07-29 03:34:52 +00004580 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004581 case OP_ADDR64:
4582 seq_printf(seq, " %#x:", a);
4583 break;
4584 case OP_LRGLEN:
4585 seq_printf(seq, " mtu=%d", a);
4586 break;
4587 case OP_VLAN:
4588 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4589 break;
4590 case OP_TCPLISW:
4591 seq_printf(seq, " csum=%#x", a);
4592 break;
4593 case OP_LARGESEND:
4594 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4595 break;
4596 case OP_PACKET:
4597 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4598 break;
4599 case OP_BUFFER:
4600 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4601 break;
4602 default:
4603 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4604 a, le16_to_cpu(le->length));
4605 }
4606
4607 if (le->ctrl & EOP) {
4608 seq_putc(seq, '\n');
4609 sop = 1;
4610 }
4611 }
4612
4613 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4614 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004615 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004616 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4617
David S. Millerd1d08d12008-01-07 20:53:33 -08004618 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004619 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004620 return 0;
4621}
4622
4623static int sky2_debug_open(struct inode *inode, struct file *file)
4624{
4625 return single_open(file, sky2_debug_show, inode->i_private);
4626}
4627
4628static const struct file_operations sky2_debug_fops = {
4629 .owner = THIS_MODULE,
4630 .open = sky2_debug_open,
4631 .read = seq_read,
4632 .llseek = seq_lseek,
4633 .release = single_release,
4634};
4635
4636/*
4637 * Use network device events to create/remove/rename
4638 * debugfs file entries
4639 */
4640static int sky2_device_event(struct notifier_block *unused,
4641 unsigned long event, void *ptr)
4642{
4643 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004644 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004645
stephen hemminger926d0972011-11-16 13:42:57 +00004646 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004647 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004648
Mike McCormack060b9462010-07-29 03:34:52 +00004649 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004650 case NETDEV_CHANGENAME:
4651 if (sky2->debugfs) {
4652 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4653 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004654 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004655 break;
4656
4657 case NETDEV_GOING_DOWN:
4658 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004659 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004660 debugfs_remove(sky2->debugfs);
4661 sky2->debugfs = NULL;
4662 }
4663 break;
4664
4665 case NETDEV_UP:
4666 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4667 sky2_debug, dev,
4668 &sky2_debug_fops);
4669 if (IS_ERR(sky2->debugfs))
4670 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004671 }
4672
4673 return NOTIFY_DONE;
4674}
4675
4676static struct notifier_block sky2_notifier = {
4677 .notifier_call = sky2_device_event,
4678};
4679
4680
4681static __init void sky2_debug_init(void)
4682{
4683 struct dentry *ent;
4684
4685 ent = debugfs_create_dir("sky2", NULL);
4686 if (!ent || IS_ERR(ent))
4687 return;
4688
4689 sky2_debug = ent;
4690 register_netdevice_notifier(&sky2_notifier);
4691}
4692
4693static __exit void sky2_debug_cleanup(void)
4694{
4695 if (sky2_debug) {
4696 unregister_netdevice_notifier(&sky2_notifier);
4697 debugfs_remove(sky2_debug);
4698 sky2_debug = NULL;
4699 }
4700}
4701
4702#else
4703#define sky2_debug_init()
4704#define sky2_debug_cleanup()
4705#endif
4706
Stephen Hemminger1436b302008-11-19 21:59:54 -08004707/* Two copies of network device operations to handle special case of
4708 not allowing netpoll on second port */
4709static const struct net_device_ops sky2_netdev_ops[2] = {
4710 {
stephen hemminger926d0972011-11-16 13:42:57 +00004711 .ndo_open = sky2_open,
4712 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004713 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004714 .ndo_do_ioctl = sky2_ioctl,
4715 .ndo_validate_addr = eth_validate_addr,
4716 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004717 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004718 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004719 .ndo_fix_features = sky2_fix_features,
4720 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004721 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004722 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004723#ifdef CONFIG_NET_POLL_CONTROLLER
4724 .ndo_poll_controller = sky2_netpoll,
4725#endif
4726 },
4727 {
stephen hemminger926d0972011-11-16 13:42:57 +00004728 .ndo_open = sky2_open,
4729 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004730 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004731 .ndo_do_ioctl = sky2_ioctl,
4732 .ndo_validate_addr = eth_validate_addr,
4733 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004734 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004735 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004736 .ndo_fix_features = sky2_fix_features,
4737 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004738 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004739 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004740 },
4741};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004742
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004743/* Initialize network device */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004744static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4745 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004746{
4747 struct sky2_port *sky2;
4748 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4749
Joe Perches41de8d42012-01-29 13:47:52 +00004750 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004751 return NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004754 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004757 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758
4759 sky2 = netdev_priv(dev);
4760 sky2->netdev = dev;
4761 sky2->hw = hw;
4762 sky2->msg_enable = netif_msg_init(debug, default_msg);
4763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004765 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4766 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004767 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004768
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004769 sky2->flow_mode = FC_BOTH;
4770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771 sky2->duplex = -1;
4772 sky2->speed = -1;
4773 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004774 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004775
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004776 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004777
Stephen Hemminger793b8832005-09-14 16:06:14 -07004778 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004779 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004780 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004781
4782 hw->dev[port] = dev;
4783
4784 sky2->port = port;
4785
Michał Mirosławf5d64032011-04-10 03:13:21 +00004786 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004787
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004788 if (highmem)
4789 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004790
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004791 /* Enable receive hashing unless hardware is known broken */
4792 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004793 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004794
Michał Mirosławf5d64032011-04-10 03:13:21 +00004795 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
Patrick McHardyf6469682013-04-19 02:04:27 +00004796 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4797 NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławf5d64032011-04-10 03:13:21 +00004798 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4799 }
4800
4801 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004802
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004803 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004804 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004805
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004806 return dev;
4807}
4808
Bill Pemberton853e3f42012-12-03 09:23:14 -05004809static void sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004810{
4811 const struct sky2_port *sky2 = netdev_priv(dev);
4812
Joe Perches6c35aba2010-02-15 08:34:21 +00004813 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004814}
4815
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004816/* Handle software interrupt used during MSI test */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004817static irqreturn_t sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004818{
4819 struct sky2_hw *hw = dev_id;
4820 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4821
4822 if (status == 0)
4823 return IRQ_NONE;
4824
4825 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004826 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004827 wake_up(&hw->msi_wait);
4828 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4829 }
4830 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4831
4832 return IRQ_HANDLED;
4833}
4834
4835/* Test interrupt path by forcing a a software IRQ */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004836static int sky2_test_msi(struct sky2_hw *hw)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004837{
4838 struct pci_dev *pdev = hw->pdev;
4839 int err;
4840
Mike McCormack060b9462010-07-29 03:34:52 +00004841 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004842
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004843 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004844 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004845 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004846 return err;
4847 }
4848
Lino Sanfilippoede71932012-03-30 07:36:16 +00004849 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4850
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004851 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004852 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004853
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004854 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004855
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004856 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004857 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004858 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4859 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004860
4861 err = -EOPNOTSUPP;
4862 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4863 }
4864
4865 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004866 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004867
4868 free_irq(pdev->irq, hw);
4869
4870 return err;
4871}
4872
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004873/* This driver supports yukon2 chipset only */
4874static const char *sky2_name(u8 chipid, char *buf, int sz)
4875{
4876 const char *name[] = {
4877 "XL", /* 0xb3 */
4878 "EC Ultra", /* 0xb4 */
4879 "Extreme", /* 0xb5 */
4880 "EC", /* 0xb6 */
4881 "FE", /* 0xb7 */
4882 "FE+", /* 0xb8 */
4883 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004884 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004885 "Unknown", /* 0xbb */
4886 "Optima", /* 0xbc */
Mirko Lindner0e767322012-07-03 23:38:41 +00004887 "OptimaEEE", /* 0xbd */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004888 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004889 };
4890
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004891 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004892 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4893 else
4894 snprintf(buf, sz, "(chip %#x)", chipid);
4895 return buf;
4896}
4897
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004898static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004899{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004900 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004901 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004902 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004903 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004904 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004905
Stephen Hemminger793b8832005-09-14 16:06:14 -07004906 err = pci_enable_device(pdev);
4907 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004908 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004909 goto err_out;
4910 }
4911
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004912 /* Get configuration information
4913 * Note: only regular PCI config access once to test for HW issues
4914 * other PCI access through shared memory for speed and to
4915 * avoid MMCONFIG problems.
4916 */
4917 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4918 if (err) {
4919 dev_err(&pdev->dev, "PCI read config failed\n");
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004920 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004921 }
4922
4923 if (~reg == 0) {
4924 dev_err(&pdev->dev, "PCI configuration read error\n");
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004925 err = -EIO;
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004926 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004927 }
4928
Stephen Hemminger793b8832005-09-14 16:06:14 -07004929 err = pci_request_regions(pdev, DRV_NAME);
4930 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004931 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004932 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004933 }
4934
4935 pci_set_master(pdev);
4936
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004937 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004938 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004939 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004940 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004941 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004942 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4943 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004944 goto err_out_free_regions;
4945 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004946 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004947 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004948 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004949 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004950 goto err_out_free_regions;
4951 }
4952 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004953
Stephen Hemminger38345072009-02-03 11:27:30 +00004954
4955#ifdef __BIG_ENDIAN
4956 /* The sk98lin vendor driver uses hardware byte swapping but
4957 * this driver uses software swapping.
4958 */
4959 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004960 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004961 if (err) {
4962 dev_err(&pdev->dev, "PCI write config failed\n");
4963 goto err_out_free_regions;
4964 }
4965#endif
4966
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004967 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004969 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004970
4971 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4972 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00004973 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004974 goto err_out_free_regions;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004976 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004977 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004978
4979 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4980 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004981 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004982 goto err_out_free_hw;
4983 }
4984
Stephen Hemmingere3173832007-02-06 10:45:39 -08004985 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004986 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004987 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004988
stephen hemmingerefe91932010-04-22 13:42:56 +00004989 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004990 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004991 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4992 &hw->st_dma);
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004993 if (!hw->st_le) {
4994 err = -ENOMEM;
stephen hemmingerefe91932010-04-22 13:42:56 +00004995 goto err_out_reset;
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004996 }
stephen hemmingerefe91932010-04-22 13:42:56 +00004997
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004998 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4999 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005000
Stephen Hemmingere3173832007-02-06 10:45:39 -08005001 sky2_reset(hw);
5002
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005003 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005004 if (!dev) {
5005 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005006 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005007 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005008
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005009 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5010 err = sky2_test_msi(hw);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005011 if (err) {
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005012 pci_disable_msi(pdev);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005013 if (err != -EOPNOTSUPP)
5014 goto err_out_free_netdev;
5015 }
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005016 }
5017
Stephen Hemminger793b8832005-09-14 16:06:14 -07005018 err = register_netdev(dev);
5019 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005020 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005021 goto err_out_free_netdev;
5022 }
5023
Brandon Philips33cb7d32009-10-29 13:58:07 +00005024 netif_carrier_off(dev);
5025
Stephen Hemminger6de16232007-10-17 13:26:42 -07005026 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005028 sky2_show_addr(dev);
5029
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005030 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005031 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005032 if (!dev1) {
5033 err = -ENOMEM;
5034 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00005035 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005036
5037 err = register_netdev(dev1);
5038 if (err) {
5039 dev_err(&pdev->dev, "cannot register second net device\n");
5040 goto err_out_free_dev1;
5041 }
5042
5043 err = sky2_setup_irq(hw, hw->irq_name);
5044 if (err)
5045 goto err_out_unregister_dev1;
5046
5047 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005048 }
5049
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005050 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08005051 INIT_WORK(&hw->restart_work, sky2_restart);
5052
Stephen Hemminger793b8832005-09-14 16:06:14 -07005053 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01005054 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07005055
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005056 return 0;
5057
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005058err_out_unregister_dev1:
5059 unregister_netdev(dev1);
5060err_out_free_dev1:
5061 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005062err_out_unregister:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005063 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005064err_out_free_netdev:
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005065 if (hw->flags & SKY2_HW_USE_MSI)
5066 pci_disable_msi(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005067 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005068err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005069 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5070 hw->st_le, hw->st_dma);
5071err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005072 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005073err_out_iounmap:
5074 iounmap(hw->regs);
5075err_out_free_hw:
5076 kfree(hw);
5077err_out_free_regions:
5078 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005079err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005080 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005081err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005082 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005083 return err;
5084}
5085
Bill Pemberton853e3f42012-12-03 09:23:14 -05005086static void sky2_remove(struct pci_dev *pdev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005087{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005088 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005089 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005090
Stephen Hemminger793b8832005-09-14 16:06:14 -07005091 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005092 return;
5093
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005094 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005095 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005096
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005097 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005098 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005099
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005100 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005101 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005102
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005103 sky2_power_aux(hw);
5104
Stephen Hemminger793b8832005-09-14 16:06:14 -07005105 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005106 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005107
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005108 if (hw->ports > 1) {
5109 napi_disable(&hw->napi);
5110 free_irq(pdev->irq, hw);
5111 }
5112
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005113 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005114 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005115 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5116 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005117 pci_release_regions(pdev);
5118 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005119
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005120 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005121 free_netdev(hw->dev[i]);
5122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005123 iounmap(hw->regs);
5124 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005126 pci_set_drvdata(pdev, NULL);
5127}
5128
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005129static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005130{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005131 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005132 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005133 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005134
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005135 if (!hw)
5136 return 0;
5137
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005138 del_timer_sync(&hw->watchdog_timer);
5139 cancel_work_sync(&hw->restart_work);
5140
Stephen Hemminger19720732009-08-14 05:15:16 +00005141 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005142
5143 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005144 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005145 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005146 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005147
Stephen Hemmingere3173832007-02-06 10:45:39 -08005148 if (sky2->wol)
5149 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005150 }
5151
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005152 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005153 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005154
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005155 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005156}
5157
Michel Lespinasse94252762011-03-06 16:14:50 +00005158#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005159static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005160{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005161 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005162 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005163 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005164
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005165 if (!hw)
5166 return 0;
5167
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005168 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005169 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5170 if (err) {
5171 dev_err(&pdev->dev, "PCI write config failed\n");
5172 goto out;
5173 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005174
Mike McCormack3403aca2010-05-13 06:12:52 +00005175 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005176 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005177 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005178 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005179
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005180 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005181out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005182
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005183 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005184 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005185 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005186}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005187
5188static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5189#define SKY2_PM_OPS (&sky2_pm_ops)
5190
5191#else
5192
5193#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005194#endif
5195
Stephen Hemmingere3173832007-02-06 10:45:39 -08005196static void sky2_shutdown(struct pci_dev *pdev)
5197{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005198 sky2_suspend(&pdev->dev);
5199 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5200 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005201}
5202
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005203static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005204 .name = DRV_NAME,
5205 .id_table = sky2_id_table,
5206 .probe = sky2_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05005207 .remove = sky2_remove,
Stephen Hemmingere3173832007-02-06 10:45:39 -08005208 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005209 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005210};
5211
5212static int __init sky2_init_module(void)
5213{
Joe Perchesada1db52010-02-17 15:01:59 +00005214 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005215
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005216 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005217 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005218}
5219
5220static void __exit sky2_cleanup_module(void)
5221{
5222 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005223 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005224}
5225
5226module_init(sky2_init_module);
5227module_exit(sky2_cleanup_module);
5228
5229MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005230MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005231MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005232MODULE_VERSION(DRV_VERSION);