blob: 48fe554fa620cceabf66c25e7c5b7382895c91b6 [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040023#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080024#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/of.h>
27#include <linux/of_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/component.h>
30
31#include <linux/reset.h>
32#include <linux/delay.h>
33
34#include "rockchip_drm_drv.h"
35#include "rockchip_drm_gem.h"
36#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080037#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080038#include "rockchip_drm_vop.h"
39
Mark Yaod49463e2016-04-20 14:18:15 +080040#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
41 vop_mask_write(x, off, mask, shift, v, write_mask, true)
42
43#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
44 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080045
46#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080047 __REG_SET_##mode(x, base + reg.offset, \
48 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000049#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080050 __REG_SET_##mode(x, base + reg.offset, \
51 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080052
53#define VOP_WIN_SET(x, win, name, v) \
54 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080055#define VOP_SCL_SET(x, win, name, v) \
56 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080057#define VOP_SCL_SET_EXT(x, win, name, v) \
58 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080059#define VOP_CTRL_SET(x, name, v) \
60 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
61
Mark Yaodbb3d942015-12-15 08:36:55 +080062#define VOP_INTR_GET(vop, name) \
63 vop_read_reg(vop, 0, &vop->data->ctrl->name)
64
John Keepingc7647f82016-01-12 18:05:18 +000065#define VOP_INTR_SET(vop, name, mask, v) \
66 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080067#define VOP_INTR_SET_TYPE(vop, name, type, v) \
68 do { \
John Keepingc7647f82016-01-12 18:05:18 +000069 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080070 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000071 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080072 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000073 mask |= 1 << i; \
74 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080075 } \
John Keepingc7647f82016-01-12 18:05:18 +000076 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080077 } while (0)
78#define VOP_INTR_GET_TYPE(vop, name, type) \
79 vop_get_intr_type(vop, &vop->data->intr->name, type)
80
Mark Yao2048e322014-08-22 18:36:26 +080081#define VOP_WIN_GET(x, win, name) \
82 vop_read_reg(x, win->base, &win->phy->name)
83
84#define VOP_WIN_GET_YRGBADDR(vop, win) \
85 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
86
87#define to_vop(x) container_of(x, struct vop, crtc)
88#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080089#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080090
Mark Yao63ebb9f2015-11-30 18:22:42 +080091struct vop_plane_state {
92 struct drm_plane_state base;
93 int format;
Mark Yao2048e322014-08-22 18:36:26 +080094 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +080095 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +080096};
97
98struct vop_win {
99 struct drm_plane base;
100 const struct vop_win_data *data;
101 struct vop *vop;
102
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200103 /* protected by dev->event_lock */
104 bool enable;
105 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +0800106};
107
108struct vop {
109 struct drm_crtc crtc;
110 struct device *dev;
111 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800112 bool is_enabled;
Sean Paul5b680402016-08-10 16:24:39 -0400113 bool vblank_active;
Mark Yao2048e322014-08-22 18:36:26 +0800114
Mark Yao2048e322014-08-22 18:36:26 +0800115 /* mutex vsync_ work */
116 struct mutex vsync_mutex;
117 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800118 struct completion dsp_hold_completion;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800119 struct completion wait_update_complete;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200120
121 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800122 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800123
Yakir Yang69c34e42016-07-24 14:57:40 +0800124 struct completion line_flag_completion;
125
Mark Yao2048e322014-08-22 18:36:26 +0800126 const struct vop_data *data;
127
128 uint32_t *regsbak;
129 void __iomem *regs;
130
131 /* physical map length of vop register */
132 uint32_t len;
133
134 /* one time only one process allowed to config the register */
135 spinlock_t reg_lock;
136 /* lock vop irq reg */
137 spinlock_t irq_lock;
138
139 unsigned int irq;
140
141 /* vop AHP clk */
142 struct clk *hclk;
143 /* vop dclk */
144 struct clk *dclk;
145 /* vop share memory frequency */
146 struct clk *aclk;
147
148 /* vop dclk reset */
149 struct reset_control *dclk_rst;
150
Mark Yao2048e322014-08-22 18:36:26 +0800151 struct vop_win win[];
152};
153
Mark Yao2048e322014-08-22 18:36:26 +0800154static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
155{
156 writel(v, vop->regs + offset);
157 vop->regsbak[offset >> 2] = v;
158}
159
160static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
161{
162 return readl(vop->regs + offset);
163}
164
165static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
166 const struct vop_reg *reg)
167{
168 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
169}
170
Mark Yao2048e322014-08-22 18:36:26 +0800171static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800172 uint32_t mask, uint32_t shift, uint32_t v,
173 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800174{
Mark Yaod49463e2016-04-20 14:18:15 +0800175 if (!mask)
176 return;
177
178 if (write_mask) {
179 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
180 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800181 uint32_t cached_val = vop->regsbak[offset >> 2];
182
Mark Yaod49463e2016-04-20 14:18:15 +0800183 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
184 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800185 }
Mark Yao2048e322014-08-22 18:36:26 +0800186
Mark Yaod49463e2016-04-20 14:18:15 +0800187 if (relaxed)
188 writel_relaxed(v, vop->regs + offset);
189 else
190 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800191}
192
Mark Yaodbb3d942015-12-15 08:36:55 +0800193static inline uint32_t vop_get_intr_type(struct vop *vop,
194 const struct vop_reg *reg, int type)
195{
196 uint32_t i, ret = 0;
197 uint32_t regs = vop_read_reg(vop, 0, reg);
198
199 for (i = 0; i < vop->data->intr->nintrs; i++) {
200 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
201 ret |= vop->data->intr->intrs[i];
202 }
203
204 return ret;
205}
206
Mark Yao0cf33fe2015-12-14 18:14:36 +0800207static inline void vop_cfg_done(struct vop *vop)
208{
209 VOP_CTRL_SET(vop, cfg_done, 1);
210}
211
Tomasz Figa85a359f2015-05-11 19:55:39 +0900212static bool has_rb_swapped(uint32_t format)
213{
214 switch (format) {
215 case DRM_FORMAT_XBGR8888:
216 case DRM_FORMAT_ABGR8888:
217 case DRM_FORMAT_BGR888:
218 case DRM_FORMAT_BGR565:
219 return true;
220 default:
221 return false;
222 }
223}
224
Mark Yao2048e322014-08-22 18:36:26 +0800225static enum vop_data_format vop_convert_format(uint32_t format)
226{
227 switch (format) {
228 case DRM_FORMAT_XRGB8888:
229 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900230 case DRM_FORMAT_XBGR8888:
231 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800232 return VOP_FMT_ARGB8888;
233 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900234 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800235 return VOP_FMT_RGB888;
236 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900237 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800238 return VOP_FMT_RGB565;
239 case DRM_FORMAT_NV12:
240 return VOP_FMT_YUV420SP;
241 case DRM_FORMAT_NV16:
242 return VOP_FMT_YUV422SP;
243 case DRM_FORMAT_NV24:
244 return VOP_FMT_YUV444SP;
245 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400246 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800247 return -EINVAL;
248 }
249}
250
Mark Yao84c7f8c2015-07-20 16:16:49 +0800251static bool is_yuv_support(uint32_t format)
252{
253 switch (format) {
254 case DRM_FORMAT_NV12:
255 case DRM_FORMAT_NV16:
256 case DRM_FORMAT_NV24:
257 return true;
258 default:
259 return false;
260 }
261}
262
Mark Yao2048e322014-08-22 18:36:26 +0800263static bool is_alpha_support(uint32_t format)
264{
265 switch (format) {
266 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900267 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800268 return true;
269 default:
270 return false;
271 }
272}
273
Mark Yao4c156c22015-06-26 17:14:46 +0800274static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
275 uint32_t dst, bool is_horizontal,
276 int vsu_mode, int *vskiplines)
277{
278 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
279
280 if (is_horizontal) {
281 if (mode == SCALE_UP)
282 val = GET_SCL_FT_BIC(src, dst);
283 else if (mode == SCALE_DOWN)
284 val = GET_SCL_FT_BILI_DN(src, dst);
285 } else {
286 if (mode == SCALE_UP) {
287 if (vsu_mode == SCALE_UP_BIL)
288 val = GET_SCL_FT_BILI_UP(src, dst);
289 else
290 val = GET_SCL_FT_BIC(src, dst);
291 } else if (mode == SCALE_DOWN) {
292 if (vskiplines) {
293 *vskiplines = scl_get_vskiplines(src, dst);
294 val = scl_get_bili_dn_vskip(src, dst,
295 *vskiplines);
296 } else {
297 val = GET_SCL_FT_BILI_DN(src, dst);
298 }
299 }
300 }
301
302 return val;
303}
304
305static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
306 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
307 uint32_t dst_h, uint32_t pixel_format)
308{
309 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
310 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
311 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
312 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
313 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
314 bool is_yuv = is_yuv_support(pixel_format);
315 uint16_t cbcr_src_w = src_w / hsub;
316 uint16_t cbcr_src_h = src_h / vsub;
317 uint16_t vsu_mode;
318 uint16_t lb_mode;
319 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800320 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800321
322 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400323 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800324 return;
325 }
326
Mark Yao1194fff2015-12-15 09:08:43 +0800327 if (!win->phy->scl->ext) {
328 VOP_SCL_SET(vop, win, scale_yrgb_x,
329 scl_cal_scale2(src_w, dst_w));
330 VOP_SCL_SET(vop, win, scale_yrgb_y,
331 scl_cal_scale2(src_h, dst_h));
332 if (is_yuv) {
333 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800334 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800335 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800336 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800337 }
338 return;
339 }
340
Mark Yao4c156c22015-06-26 17:14:46 +0800341 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
342 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
343
344 if (is_yuv) {
345 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
346 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
347 if (cbcr_hor_scl_mode == SCALE_DOWN)
348 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
349 else
350 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
351 } else {
352 if (yrgb_hor_scl_mode == SCALE_DOWN)
353 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
354 else
355 lb_mode = scl_vop_cal_lb_mode(src_w, false);
356 }
357
Mark Yao1194fff2015-12-15 09:08:43 +0800358 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800359 if (lb_mode == LB_RGB_3840X2) {
360 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400361 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800362 return;
363 }
364 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400365 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800366 return;
367 }
368 vsu_mode = SCALE_UP_BIL;
369 } else if (lb_mode == LB_RGB_2560X4) {
370 vsu_mode = SCALE_UP_BIL;
371 } else {
372 vsu_mode = SCALE_UP_BIC;
373 }
374
375 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
376 true, 0, NULL);
377 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
378 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
379 false, vsu_mode, &vskiplines);
380 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
381
Mark Yao1194fff2015-12-15 09:08:43 +0800382 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
383 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800384
Mark Yao1194fff2015-12-15 09:08:43 +0800385 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
386 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
387 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
388 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
389 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800390 if (is_yuv) {
391 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
392 dst_w, true, 0, NULL);
393 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
394 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
395 dst_h, false, vsu_mode, &vskiplines);
396 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
397
Mark Yao1194fff2015-12-15 09:08:43 +0800398 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
399 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
400 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
401 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
402 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
403 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
404 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800405 }
406}
407
Mark Yao10672192015-02-04 13:10:31 +0800408static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
409{
410 unsigned long flags;
411
412 if (WARN_ON(!vop->is_enabled))
413 return;
414
415 spin_lock_irqsave(&vop->irq_lock, flags);
416
Tomasz Figafa374102016-09-14 21:54:54 +0900417 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800418 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800419
420 spin_unlock_irqrestore(&vop->irq_lock, flags);
421}
422
423static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
424{
425 unsigned long flags;
426
427 if (WARN_ON(!vop->is_enabled))
428 return;
429
430 spin_lock_irqsave(&vop->irq_lock, flags);
431
Mark Yaodbb3d942015-12-15 08:36:55 +0800432 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800433
434 spin_unlock_irqrestore(&vop->irq_lock, flags);
435}
436
Yakir Yang69c34e42016-07-24 14:57:40 +0800437/*
438 * (1) each frame starts at the start of the Vsync pulse which is signaled by
439 * the "FRAME_SYNC" interrupt.
440 * (2) the active data region of each frame ends at dsp_vact_end
441 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
442 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
443 *
444 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
445 * Interrupts
446 * LINE_FLAG -------------------------------+
447 * FRAME_SYNC ----+ |
448 * | |
449 * v v
450 * | Vsync | Vbp | Vactive | Vfp |
451 * ^ ^ ^ ^
452 * | | | |
453 * | | | |
454 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
455 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
456 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
457 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
458 */
459static bool vop_line_flag_irq_is_enabled(struct vop *vop)
460{
461 uint32_t line_flag_irq;
462 unsigned long flags;
463
464 spin_lock_irqsave(&vop->irq_lock, flags);
465
466 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
467
468 spin_unlock_irqrestore(&vop->irq_lock, flags);
469
470 return !!line_flag_irq;
471}
472
473static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
474{
475 unsigned long flags;
476
477 if (WARN_ON(!vop->is_enabled))
478 return;
479
480 spin_lock_irqsave(&vop->irq_lock, flags);
481
482 VOP_CTRL_SET(vop, line_flag_num[0], line_num);
Tomasz Figafa374102016-09-14 21:54:54 +0900483 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800484 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
485
486 spin_unlock_irqrestore(&vop->irq_lock, flags);
487}
488
489static void vop_line_flag_irq_disable(struct vop *vop)
490{
491 unsigned long flags;
492
493 if (WARN_ON(!vop->is_enabled))
494 return;
495
496 spin_lock_irqsave(&vop->irq_lock, flags);
497
498 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
499
500 spin_unlock_irqrestore(&vop->irq_lock, flags);
501}
502
Sean Paul39a9ad82016-08-15 16:12:29 -0700503static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800504{
505 struct vop *vop = to_vop(crtc);
506 int ret;
507
Mark Yao5d82d1a2015-04-01 13:48:53 +0800508 ret = pm_runtime_get_sync(vop->dev);
509 if (ret < 0) {
510 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Sean Paul39a9ad82016-08-15 16:12:29 -0700511 goto err_put_pm_runtime;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800512 }
513
Mark Yao2048e322014-08-22 18:36:26 +0800514 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700515 if (WARN_ON(ret < 0))
516 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800517
518 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700519 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800520 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800521
522 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700523 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800524 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800525
526 /*
527 * Slave iommu shares power, irq and clock with vop. It was associated
528 * automatically with this master device via common driver code.
529 * Now that we have enabled the clock we attach it to the shared drm
530 * mapping.
531 */
532 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
533 if (ret) {
534 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
535 goto err_disable_aclk;
536 }
537
Mark Yao77faa162015-07-20 16:25:20 +0800538 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800539 /*
540 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
541 */
542 vop->is_enabled = true;
543
Mark Yao2048e322014-08-22 18:36:26 +0800544 spin_lock(&vop->reg_lock);
545
546 VOP_CTRL_SET(vop, standby, 0);
547
548 spin_unlock(&vop->reg_lock);
549
550 enable_irq(vop->irq);
551
Mark Yaob5f7b752015-11-23 15:21:08 +0800552 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800553
Sean Paul39a9ad82016-08-15 16:12:29 -0700554 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800555
556err_disable_aclk:
557 clk_disable(vop->aclk);
558err_disable_dclk:
559 clk_disable(vop->dclk);
560err_disable_hclk:
561 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700562err_put_pm_runtime:
563 pm_runtime_put_sync(vop->dev);
564 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800565}
566
Mark Yao0ad36752015-11-09 11:33:16 +0800567static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800568{
569 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100570 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800571
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200572 WARN_ON(vop->event);
573
Sean Paulb883c9b2016-08-18 12:01:46 -0700574 rockchip_drm_psr_deactivate(&vop->crtc);
575
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100576 /*
577 * We need to make sure that all windows are disabled before we
578 * disable that crtc. Otherwise we might try to scan from a destroyed
579 * buffer later.
580 */
581 for (i = 0; i < vop->data->win_size; i++) {
582 struct vop_win *vop_win = &vop->win[i];
583 const struct vop_win_data *win = vop_win->data;
584
585 spin_lock(&vop->reg_lock);
586 VOP_WIN_SET(vop, win, enable, 0);
587 spin_unlock(&vop->reg_lock);
588 }
589
Mark Yaob5f7b752015-11-23 15:21:08 +0800590 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800591
Mark Yao2048e322014-08-22 18:36:26 +0800592 /*
Mark Yao10672192015-02-04 13:10:31 +0800593 * Vop standby will take effect at end of current frame,
594 * if dsp hold valid irq happen, it means standby complete.
595 *
596 * we must wait standby complete when we want to disable aclk,
597 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800598 */
Mark Yao10672192015-02-04 13:10:31 +0800599 reinit_completion(&vop->dsp_hold_completion);
600 vop_dsp_hold_valid_irq_enable(vop);
601
Mark Yao2048e322014-08-22 18:36:26 +0800602 spin_lock(&vop->reg_lock);
603
604 VOP_CTRL_SET(vop, standby, 1);
605
606 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800607
Mark Yao10672192015-02-04 13:10:31 +0800608 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800609
Mark Yao10672192015-02-04 13:10:31 +0800610 vop_dsp_hold_valid_irq_disable(vop);
611
612 disable_irq(vop->irq);
613
614 vop->is_enabled = false;
615
616 /*
617 * vop standby complete, so iommu detach is safe.
618 */
Mark Yao2048e322014-08-22 18:36:26 +0800619 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
620
Mark Yao10672192015-02-04 13:10:31 +0800621 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800622 clk_disable(vop->aclk);
623 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800624 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200625
626 if (crtc->state->event && !crtc->state->active) {
627 spin_lock_irq(&crtc->dev->event_lock);
628 drm_crtc_send_vblank_event(crtc, crtc->state->event);
629 spin_unlock_irq(&crtc->dev->event_lock);
630
631 crtc->state->event = NULL;
632 }
Mark Yao2048e322014-08-22 18:36:26 +0800633}
634
Mark Yao63ebb9f2015-11-30 18:22:42 +0800635static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800636{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800637 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800638}
639
Mark Yao44d02372016-04-29 11:37:20 +0800640static int vop_plane_prepare_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +0100641 struct drm_plane_state *new_state)
Mark Yao44d02372016-04-29 11:37:20 +0800642{
643 if (plane->state->fb)
644 drm_framebuffer_reference(plane->state->fb);
645
646 return 0;
647}
648
649static void vop_plane_cleanup_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +0100650 struct drm_plane_state *old_state)
Mark Yao44d02372016-04-29 11:37:20 +0800651{
652 if (old_state->fb)
653 drm_framebuffer_unreference(old_state->fb);
654}
655
Mark Yao63ebb9f2015-11-30 18:22:42 +0800656static int vop_plane_atomic_check(struct drm_plane *plane,
657 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800658{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800659 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000660 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800661 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800662 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800663 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800664 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800665 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800666 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800667 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
668 DRM_PLANE_HELPER_NO_SCALING;
669 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
670 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800671
Mark Yao63ebb9f2015-11-30 18:22:42 +0800672 if (!crtc || !fb)
673 goto out_disable;
John Keeping92915da2016-03-04 11:04:03 +0000674
675 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
676 if (WARN_ON(!crtc_state))
677 return -EINVAL;
678
Mark Yao63ebb9f2015-11-30 18:22:42 +0800679 clip.x1 = 0;
680 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000681 clip.x2 = crtc_state->adjusted_mode.hdisplay;
682 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800683
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300684 ret = drm_plane_helper_check_state(state, &clip,
685 min_scale, max_scale,
686 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800687 if (ret)
688 return ret;
689
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300690 if (!state->visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800691 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800692
Mark Yao63ebb9f2015-11-30 18:22:42 +0800693 vop_plane_state->format = vop_convert_format(fb->pixel_format);
694 if (vop_plane_state->format < 0)
695 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800696
Mark Yao63ebb9f2015-11-30 18:22:42 +0800697 /*
698 * Src.x1 can be odd when do clip, but yuv plane start point
699 * need align with 2 pixel.
700 */
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300701 if (is_yuv_support(fb->pixel_format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800702 return -EINVAL;
703
704 vop_plane_state->enable = true;
705
706 return 0;
707
708out_disable:
709 vop_plane_state->enable = false;
710 return 0;
711}
712
713static void vop_plane_atomic_disable(struct drm_plane *plane,
714 struct drm_plane_state *old_state)
715{
716 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
717 struct vop_win *vop_win = to_vop_win(plane);
718 const struct vop_win_data *win = vop_win->data;
719 struct vop *vop = to_vop(old_state->crtc);
720
721 if (!old_state->crtc)
722 return;
723
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200724 spin_lock_irq(&plane->dev->event_lock);
725 vop_win->enable = false;
726 vop_win->yrgb_mst = 0;
727 spin_unlock_irq(&plane->dev->event_lock);
728
Mark Yao63ebb9f2015-11-30 18:22:42 +0800729 spin_lock(&vop->reg_lock);
730
731 VOP_WIN_SET(vop, win, enable, 0);
732
733 spin_unlock(&vop->reg_lock);
734
735 vop_plane_state->enable = false;
736}
737
738static void vop_plane_atomic_update(struct drm_plane *plane,
739 struct drm_plane_state *old_state)
740{
741 struct drm_plane_state *state = plane->state;
742 struct drm_crtc *crtc = state->crtc;
743 struct vop_win *vop_win = to_vop_win(plane);
744 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
745 const struct vop_win_data *win = vop_win->data;
746 struct vop *vop = to_vop(state->crtc);
747 struct drm_framebuffer *fb = state->fb;
748 unsigned int actual_w, actual_h;
749 unsigned int dsp_stx, dsp_sty;
750 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300751 struct drm_rect *src = &state->src;
752 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800753 struct drm_gem_object *obj, *uv_obj;
754 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
755 unsigned long offset;
756 dma_addr_t dma_addr;
757 uint32_t val;
758 bool rb_swap;
759
760 /*
761 * can't update plane when vop is disabled.
762 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200763 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800764 return;
765
766 if (WARN_ON(!vop->is_enabled))
767 return;
768
769 if (!vop_plane_state->enable) {
770 vop_plane_atomic_disable(plane, old_state);
771 return;
772 }
Mark Yao2048e322014-08-22 18:36:26 +0800773
774 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800775 rk_obj = to_rockchip_obj(obj);
776
Mark Yao63ebb9f2015-11-30 18:22:42 +0800777 actual_w = drm_rect_width(src) >> 16;
778 actual_h = drm_rect_height(src) >> 16;
779 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800780
Mark Yao63ebb9f2015-11-30 18:22:42 +0800781 dsp_info = (drm_rect_height(dest) - 1) << 16;
782 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800783
Mark Yao63ebb9f2015-11-30 18:22:42 +0800784 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
785 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
786 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800787
Mark Yao63ebb9f2015-11-30 18:22:42 +0800788 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
789 offset += (src->y1 >> 16) * fb->pitches[0];
790 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800791
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200792 spin_lock_irq(&plane->dev->event_lock);
793 vop_win->enable = true;
794 vop_win->yrgb_mst = vop_plane_state->yrgb_mst;
795 spin_unlock_irq(&plane->dev->event_lock);
796
Mark Yao63ebb9f2015-11-30 18:22:42 +0800797 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800798
Mark Yao63ebb9f2015-11-30 18:22:42 +0800799 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
800 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
801 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
802 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800803 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
804 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
805 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
806
807 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800808 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800809
Mark Yao63ebb9f2015-11-30 18:22:42 +0800810 offset = (src->x1 >> 16) * bpp / hsub;
811 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800812
Mark Yao63ebb9f2015-11-30 18:22:42 +0800813 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
814 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
815 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800816 }
Mark Yao4c156c22015-06-26 17:14:46 +0800817
818 if (win->phy->scl)
819 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800820 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800821 fb->pixel_format);
822
Mark Yao63ebb9f2015-11-30 18:22:42 +0800823 VOP_WIN_SET(vop, win, act_info, act_info);
824 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
825 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800826
Mark Yao63ebb9f2015-11-30 18:22:42 +0800827 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900828 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800829
Mark Yao63ebb9f2015-11-30 18:22:42 +0800830 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800831 VOP_WIN_SET(vop, win, dst_alpha_ctl,
832 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
833 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
834 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
835 SRC_BLEND_M0(ALPHA_PER_PIX) |
836 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
837 SRC_FACTOR_M0(ALPHA_ONE);
838 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
839 } else {
840 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
841 }
842
843 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800844 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800845}
846
Mark Yao63ebb9f2015-11-30 18:22:42 +0800847static const struct drm_plane_helper_funcs plane_helper_funcs = {
Mark Yao44d02372016-04-29 11:37:20 +0800848 .prepare_fb = vop_plane_prepare_fb,
849 .cleanup_fb = vop_plane_cleanup_fb,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800850 .atomic_check = vop_plane_atomic_check,
851 .atomic_update = vop_plane_atomic_update,
852 .atomic_disable = vop_plane_atomic_disable,
853};
854
John Keeping8ff490a2016-05-10 17:03:56 +0100855static void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800856{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800857 struct vop_plane_state *vop_plane_state =
858 to_vop_plane_state(plane->state);
859
860 if (plane->state && plane->state->fb)
861 drm_framebuffer_unreference(plane->state->fb);
862
863 kfree(vop_plane_state);
864 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
865 if (!vop_plane_state)
866 return;
867
868 plane->state = &vop_plane_state->base;
869 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800870}
871
John Keeping8ff490a2016-05-10 17:03:56 +0100872static struct drm_plane_state *
Mark Yao63ebb9f2015-11-30 18:22:42 +0800873vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800874{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800875 struct vop_plane_state *old_vop_plane_state;
876 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800877
Mark Yao63ebb9f2015-11-30 18:22:42 +0800878 if (WARN_ON(!plane->state))
879 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800880
Mark Yao63ebb9f2015-11-30 18:22:42 +0800881 old_vop_plane_state = to_vop_plane_state(plane->state);
882 vop_plane_state = kmemdup(old_vop_plane_state,
883 sizeof(*vop_plane_state), GFP_KERNEL);
884 if (!vop_plane_state)
885 return NULL;
886
887 __drm_atomic_helper_plane_duplicate_state(plane,
888 &vop_plane_state->base);
889
890 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800891}
892
Mark Yao63ebb9f2015-11-30 18:22:42 +0800893static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
894 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800895{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800896 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800897
Daniel Vetter2f701692016-05-09 16:34:10 +0200898 __drm_atomic_helper_plane_destroy_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800899
Mark Yao63ebb9f2015-11-30 18:22:42 +0800900 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800901}
902
903static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800904 .update_plane = drm_atomic_helper_update_plane,
905 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800906 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800907 .reset = vop_atomic_plane_reset,
908 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
909 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800910};
911
Mark Yao2048e322014-08-22 18:36:26 +0800912static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
913{
914 struct vop *vop = to_vop(crtc);
915 unsigned long flags;
916
Mark Yao63ebb9f2015-11-30 18:22:42 +0800917 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800918 return -EPERM;
919
920 spin_lock_irqsave(&vop->irq_lock, flags);
921
Tomasz Figafa374102016-09-14 21:54:54 +0900922 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800923 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800924
925 spin_unlock_irqrestore(&vop->irq_lock, flags);
926
927 return 0;
928}
929
930static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
931{
932 struct vop *vop = to_vop(crtc);
933 unsigned long flags;
934
Mark Yao63ebb9f2015-11-30 18:22:42 +0800935 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800936 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800937
Mark Yao2048e322014-08-22 18:36:26 +0800938 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800939
940 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
941
Mark Yao2048e322014-08-22 18:36:26 +0800942 spin_unlock_irqrestore(&vop->irq_lock, flags);
943}
944
Mark Yao63ebb9f2015-11-30 18:22:42 +0800945static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
946{
947 struct vop *vop = to_vop(crtc);
948
949 reinit_completion(&vop->wait_update_complete);
950 WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
951}
952
Mark Yao2048e322014-08-22 18:36:26 +0800953static const struct rockchip_crtc_funcs private_crtc_funcs = {
954 .enable_vblank = vop_crtc_enable_vblank,
955 .disable_vblank = vop_crtc_disable_vblank,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800956 .wait_for_update = vop_crtc_wait_for_update,
Mark Yao2048e322014-08-22 18:36:26 +0800957};
958
Mark Yao2048e322014-08-22 18:36:26 +0800959static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
960 const struct drm_display_mode *mode,
961 struct drm_display_mode *adjusted_mode)
962{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800963 struct vop *vop = to_vop(crtc);
964
Chris Zhongb59b8de2016-01-06 12:03:53 +0800965 adjusted_mode->clock =
966 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
967
Mark Yao2048e322014-08-22 18:36:26 +0800968 return true;
969}
970
Mark Yao63ebb9f2015-11-30 18:22:42 +0800971static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800972{
973 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800974 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800975 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800976 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
977 u16 hdisplay = adjusted_mode->hdisplay;
978 u16 htotal = adjusted_mode->htotal;
979 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
980 u16 hact_end = hact_st + hdisplay;
981 u16 vdisplay = adjusted_mode->vdisplay;
982 u16 vtotal = adjusted_mode->vtotal;
983 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
984 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
985 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800986 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700987 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800988
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200989 WARN_ON(vop->event);
990
Sean Paul39a9ad82016-08-15 16:12:29 -0700991 ret = vop_enable(crtc);
992 if (ret) {
993 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
994 return;
995 }
996
Mark Yao2048e322014-08-22 18:36:26 +0800997 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800998 * If dclk rate is zero, mean that scanout is stop,
999 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +08001000 */
Mark Yaoce3887e2015-12-16 18:08:17 +08001001 if (clk_get_rate(vop->dclk)) {
1002 /*
1003 * Rk3288 vop timing register is immediately, when configure
1004 * display timing on display time, may cause tearing.
1005 *
1006 * Vop standby will take effect at end of current frame,
1007 * if dsp hold valid irq happen, it means standby complete.
1008 *
1009 * mode set:
1010 * standby and wait complete --> |----
1011 * | display time
1012 * |----
1013 * |---> dsp hold irq
1014 * configure display timing --> |
1015 * standby exit |
1016 * | new frame start.
1017 */
1018
1019 reinit_completion(&vop->dsp_hold_completion);
1020 vop_dsp_hold_valid_irq_enable(vop);
1021
1022 spin_lock(&vop->reg_lock);
1023
1024 VOP_CTRL_SET(vop, standby, 1);
1025
1026 spin_unlock(&vop->reg_lock);
1027
1028 wait_for_completion(&vop->dsp_hold_completion);
1029
1030 vop_dsp_hold_valid_irq_disable(vop);
1031 }
Mark Yao2048e322014-08-22 18:36:26 +08001032
Mark Yao0a63bfd2016-04-20 14:18:16 +08001033 pin_pol = 0x8;
1034 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
1035 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
1036 VOP_CTRL_SET(vop, pin_pol, pin_pol);
1037
Mark Yao4e257d92016-04-20 10:41:42 +08001038 switch (s->output_type) {
1039 case DRM_MODE_CONNECTOR_LVDS:
1040 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +08001041 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001042 break;
1043 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001044 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001045 VOP_CTRL_SET(vop, edp_en, 1);
1046 break;
1047 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001048 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001049 VOP_CTRL_SET(vop, hdmi_en, 1);
1050 break;
1051 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001052 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001053 VOP_CTRL_SET(vop, mipi_en, 1);
1054 break;
1055 default:
Sean Paulee4d7892016-08-12 13:00:54 -04001056 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
1057 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +08001058 }
1059 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +08001060
1061 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1062 val = hact_st << 16;
1063 val |= hact_end;
1064 VOP_CTRL_SET(vop, hact_st_end, val);
1065 VOP_CTRL_SET(vop, hpost_st_end, val);
1066
1067 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
1068 val = vact_st << 16;
1069 val |= vact_end;
1070 VOP_CTRL_SET(vop, vact_st_end, val);
1071 VOP_CTRL_SET(vop, vpost_st_end, val);
1072
Mark Yao2048e322014-08-22 18:36:26 +08001073 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +08001074
1075 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -07001076
1077 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001078}
Mark Yao2048e322014-08-22 18:36:26 +08001079
Mark Yao63ebb9f2015-11-30 18:22:42 +08001080static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1081 struct drm_crtc_state *old_crtc_state)
1082{
1083 struct vop *vop = to_vop(crtc);
1084
1085 if (WARN_ON(!vop->is_enabled))
1086 return;
1087
1088 spin_lock(&vop->reg_lock);
1089
1090 vop_cfg_done(vop);
1091
1092 spin_unlock(&vop->reg_lock);
1093}
1094
1095static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1096 struct drm_crtc_state *old_crtc_state)
1097{
1098 struct vop *vop = to_vop(crtc);
1099
Sean Paulb883c9b2016-08-18 12:01:46 -07001100 rockchip_drm_psr_flush(crtc);
1101
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001102 spin_lock_irq(&crtc->dev->event_lock);
Sean Paul5b680402016-08-10 16:24:39 -04001103 vop->vblank_active = true;
1104 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1105 WARN_ON(vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001106
Sean Paul5b680402016-08-10 16:24:39 -04001107 if (crtc->state->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001108 vop->event = crtc->state->event;
1109 crtc->state->event = NULL;
1110 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001111 spin_unlock_irq(&crtc->dev->event_lock);
Mark Yao2048e322014-08-22 18:36:26 +08001112}
1113
Mark Yao2048e322014-08-22 18:36:26 +08001114static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001115 .enable = vop_crtc_enable,
1116 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001117 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001118 .atomic_flush = vop_crtc_atomic_flush,
1119 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001120};
1121
Mark Yao2048e322014-08-22 18:36:26 +08001122static void vop_crtc_destroy(struct drm_crtc *crtc)
1123{
1124 drm_crtc_cleanup(crtc);
1125}
1126
John Keepingdc0b4082016-07-14 16:29:15 +01001127static void vop_crtc_reset(struct drm_crtc *crtc)
1128{
1129 if (crtc->state)
1130 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1131 kfree(crtc->state);
1132
1133 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1134 if (crtc->state)
1135 crtc->state->crtc = crtc;
1136}
1137
Mark Yao4e257d92016-04-20 10:41:42 +08001138static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1139{
1140 struct rockchip_crtc_state *rockchip_state;
1141
1142 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1143 if (!rockchip_state)
1144 return NULL;
1145
1146 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1147 return &rockchip_state->base;
1148}
1149
1150static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1151 struct drm_crtc_state *state)
1152{
1153 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1154
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001155 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001156 kfree(s);
1157}
1158
Mark Yao2048e322014-08-22 18:36:26 +08001159static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001160 .set_config = drm_atomic_helper_set_config,
1161 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001162 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001163 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001164 .atomic_duplicate_state = vop_crtc_duplicate_state,
1165 .atomic_destroy_state = vop_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001166};
1167
Mark Yao63ebb9f2015-11-30 18:22:42 +08001168static bool vop_win_pending_is_complete(struct vop_win *vop_win)
Mark Yao2048e322014-08-22 18:36:26 +08001169{
Mark Yao63ebb9f2015-11-30 18:22:42 +08001170 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +08001171
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001172 if (!vop_win->enable)
Mark Yao63ebb9f2015-11-30 18:22:42 +08001173 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
Mark Yao2048e322014-08-22 18:36:26 +08001174
Mark Yao63ebb9f2015-11-30 18:22:42 +08001175 yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
Mark Yao2048e322014-08-22 18:36:26 +08001176
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001177 return yrgb_mst == vop_win->yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001178}
Mark Yao2048e322014-08-22 18:36:26 +08001179
Mark Yao63ebb9f2015-11-30 18:22:42 +08001180static void vop_handle_vblank(struct vop *vop)
1181{
1182 struct drm_device *drm = vop->drm_dev;
1183 struct drm_crtc *crtc = &vop->crtc;
1184 unsigned long flags;
1185 int i;
Mark Yao2048e322014-08-22 18:36:26 +08001186
Mark Yao63ebb9f2015-11-30 18:22:42 +08001187 for (i = 0; i < vop->data->win_size; i++) {
1188 if (!vop_win_pending_is_complete(&vop->win[i]))
1189 return;
Mark Yao2048e322014-08-22 18:36:26 +08001190 }
1191
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001192 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001193 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001194 drm_crtc_send_vblank_event(crtc, vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001195 vop->event = NULL;
Mark Yao2048e322014-08-22 18:36:26 +08001196
Mark Yao2048e322014-08-22 18:36:26 +08001197 }
Sean Paul5b680402016-08-10 16:24:39 -04001198 if (vop->vblank_active) {
1199 vop->vblank_active = false;
1200 drm_crtc_vblank_put(crtc);
1201 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001202 spin_unlock_irqrestore(&drm->event_lock, flags);
1203
Mark Yao63ebb9f2015-11-30 18:22:42 +08001204 if (!completion_done(&vop->wait_update_complete))
1205 complete(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001206}
1207
1208static irqreturn_t vop_isr(int irq, void *data)
1209{
1210 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001211 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001212 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001213 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001214 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001215
1216 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001217 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001218 * must hold irq_lock to avoid a race with enable/disable_vblank().
1219 */
1220 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001221
1222 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001223 /* Clear all active interrupt sources */
1224 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001225 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1226
Mark Yao2048e322014-08-22 18:36:26 +08001227 spin_unlock_irqrestore(&vop->irq_lock, flags);
1228
1229 /* This is expected for vop iommu irqs, since the irq is shared */
1230 if (!active_irqs)
1231 return IRQ_NONE;
1232
Mark Yao10672192015-02-04 13:10:31 +08001233 if (active_irqs & DSP_HOLD_VALID_INTR) {
1234 complete(&vop->dsp_hold_completion);
1235 active_irqs &= ~DSP_HOLD_VALID_INTR;
1236 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001237 }
1238
Yakir Yang69c34e42016-07-24 14:57:40 +08001239 if (active_irqs & LINE_FLAG_INTR) {
1240 complete(&vop->line_flag_completion);
1241 active_irqs &= ~LINE_FLAG_INTR;
1242 ret = IRQ_HANDLED;
1243 }
1244
Mark Yao10672192015-02-04 13:10:31 +08001245 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001246 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001247 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001248 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001249 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001250 }
Mark Yao2048e322014-08-22 18:36:26 +08001251
Mark Yao10672192015-02-04 13:10:31 +08001252 /* Unhandled irqs are spurious. */
1253 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001254 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1255 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001256
1257 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001258}
1259
1260static int vop_create_crtc(struct vop *vop)
1261{
1262 const struct vop_data *vop_data = vop->data;
1263 struct device *dev = vop->dev;
1264 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001265 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001266 struct drm_crtc *crtc = &vop->crtc;
1267 struct device_node *port;
1268 int ret;
1269 int i;
1270
1271 /*
1272 * Create drm_plane for primary and cursor planes first, since we need
1273 * to pass them to drm_crtc_init_with_planes, which sets the
1274 * "possible_crtcs" to the newly initialized crtc.
1275 */
1276 for (i = 0; i < vop_data->win_size; i++) {
1277 struct vop_win *vop_win = &vop->win[i];
1278 const struct vop_win_data *win_data = vop_win->data;
1279
1280 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1281 win_data->type != DRM_PLANE_TYPE_CURSOR)
1282 continue;
1283
1284 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1285 0, &vop_plane_funcs,
1286 win_data->phy->data_formats,
1287 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001288 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001289 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001290 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1291 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001292 goto err_cleanup_planes;
1293 }
1294
1295 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001296 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001297 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1298 primary = plane;
1299 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1300 cursor = plane;
1301 }
1302
1303 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001304 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001305 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001306 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001307
1308 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1309
1310 /*
1311 * Create drm_planes for overlay windows with possible_crtcs restricted
1312 * to the newly created crtc.
1313 */
1314 for (i = 0; i < vop_data->win_size; i++) {
1315 struct vop_win *vop_win = &vop->win[i];
1316 const struct vop_win_data *win_data = vop_win->data;
1317 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1318
1319 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1320 continue;
1321
1322 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1323 possible_crtcs,
1324 &vop_plane_funcs,
1325 win_data->phy->data_formats,
1326 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001327 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001328 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001329 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1330 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001331 goto err_cleanup_crtc;
1332 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001333 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001334 }
1335
1336 port = of_get_child_by_name(dev->of_node, "port");
1337 if (!port) {
Sean Paulee4d7892016-08-12 13:00:54 -04001338 DRM_DEV_ERROR(vop->dev, "no port node found in %s\n",
1339 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001340 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001341 goto err_cleanup_crtc;
1342 }
1343
Mark Yao10672192015-02-04 13:10:31 +08001344 init_completion(&vop->dsp_hold_completion);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001345 init_completion(&vop->wait_update_complete);
Yakir Yang69c34e42016-07-24 14:57:40 +08001346 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001347 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001348 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001349
1350 return 0;
1351
1352err_cleanup_crtc:
1353 drm_crtc_cleanup(crtc);
1354err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001355 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1356 head)
Mark Yao2048e322014-08-22 18:36:26 +08001357 drm_plane_cleanup(plane);
1358 return ret;
1359}
1360
1361static void vop_destroy_crtc(struct vop *vop)
1362{
1363 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001364 struct drm_device *drm_dev = vop->drm_dev;
1365 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001366
Mark Yaob5f7b752015-11-23 15:21:08 +08001367 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001368 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001369
1370 /*
1371 * We need to cleanup the planes now. Why?
1372 *
1373 * The planes are "&vop->win[i].base". That means the memory is
1374 * all part of the big "struct vop" chunk of memory. That memory
1375 * was devm allocated and associated with this component. We need to
1376 * free it ourselves before vop_unbind() finishes.
1377 */
1378 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1379 head)
1380 vop_plane_destroy(plane);
1381
1382 /*
1383 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1384 * references the CRTC.
1385 */
Mark Yao2048e322014-08-22 18:36:26 +08001386 drm_crtc_cleanup(crtc);
1387}
1388
1389static int vop_initial(struct vop *vop)
1390{
1391 const struct vop_data *vop_data = vop->data;
1392 const struct vop_reg_data *init_table = vop_data->init_table;
1393 struct reset_control *ahb_rst;
1394 int i, ret;
1395
1396 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1397 if (IS_ERR(vop->hclk)) {
1398 dev_err(vop->dev, "failed to get hclk source\n");
1399 return PTR_ERR(vop->hclk);
1400 }
1401 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1402 if (IS_ERR(vop->aclk)) {
1403 dev_err(vop->dev, "failed to get aclk source\n");
1404 return PTR_ERR(vop->aclk);
1405 }
1406 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1407 if (IS_ERR(vop->dclk)) {
1408 dev_err(vop->dev, "failed to get dclk source\n");
1409 return PTR_ERR(vop->dclk);
1410 }
1411
Mark Yao2048e322014-08-22 18:36:26 +08001412 ret = clk_prepare(vop->dclk);
1413 if (ret < 0) {
1414 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001415 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001416 }
1417
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001418 /* Enable both the hclk and aclk to setup the vop */
1419 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001420 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001421 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001422 goto err_unprepare_dclk;
1423 }
1424
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001425 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001426 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001427 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1428 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001429 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001430
Mark Yao2048e322014-08-22 18:36:26 +08001431 /*
1432 * do hclk_reset, reset all vop registers.
1433 */
1434 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1435 if (IS_ERR(ahb_rst)) {
1436 dev_err(vop->dev, "failed to get ahb reset\n");
1437 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001438 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001439 }
1440 reset_control_assert(ahb_rst);
1441 usleep_range(10, 20);
1442 reset_control_deassert(ahb_rst);
1443
1444 memcpy(vop->regsbak, vop->regs, vop->len);
1445
1446 for (i = 0; i < vop_data->table_size; i++)
1447 vop_writel(vop, init_table[i].offset, init_table[i].value);
1448
1449 for (i = 0; i < vop_data->win_size; i++) {
1450 const struct vop_win_data *win = &vop_data->win[i];
1451
1452 VOP_WIN_SET(vop, win, enable, 0);
1453 }
1454
1455 vop_cfg_done(vop);
1456
1457 /*
1458 * do dclk_reset, let all config take affect.
1459 */
1460 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1461 if (IS_ERR(vop->dclk_rst)) {
1462 dev_err(vop->dev, "failed to get dclk reset\n");
1463 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001464 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001465 }
1466 reset_control_assert(vop->dclk_rst);
1467 usleep_range(10, 20);
1468 reset_control_deassert(vop->dclk_rst);
1469
1470 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001471 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001472
Mark Yao31e980c2015-01-22 14:37:56 +08001473 vop->is_enabled = false;
Sean Paul5b680402016-08-10 16:24:39 -04001474 vop->vblank_active = false;
Mark Yao2048e322014-08-22 18:36:26 +08001475
1476 return 0;
1477
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001478err_disable_aclk:
1479 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001480err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001481 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001482err_unprepare_dclk:
1483 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001484 return ret;
1485}
1486
1487/*
1488 * Initialize the vop->win array elements.
1489 */
1490static void vop_win_init(struct vop *vop)
1491{
1492 const struct vop_data *vop_data = vop->data;
1493 unsigned int i;
1494
1495 for (i = 0; i < vop_data->win_size; i++) {
1496 struct vop_win *vop_win = &vop->win[i];
1497 const struct vop_win_data *win_data = &vop_data->win[i];
1498
1499 vop_win->data = win_data;
1500 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001501 }
1502}
1503
Yakir Yang69c34e42016-07-24 14:57:40 +08001504/**
1505 * rockchip_drm_wait_line_flag - acqiure the give line flag event
1506 * @crtc: CRTC to enable line flag
1507 * @line_num: interested line number
1508 * @mstimeout: millisecond for timeout
1509 *
1510 * Driver would hold here until the interested line flag interrupt have
1511 * happened or timeout to wait.
1512 *
1513 * Returns:
1514 * Zero on success, negative errno on failure.
1515 */
1516int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
1517 unsigned int mstimeout)
1518{
1519 struct vop *vop = to_vop(crtc);
1520 unsigned long jiffies_left;
1521
1522 if (!crtc || !vop->is_enabled)
1523 return -ENODEV;
1524
1525 if (line_num > crtc->mode.vtotal || mstimeout <= 0)
1526 return -EINVAL;
1527
1528 if (vop_line_flag_irq_is_enabled(vop))
1529 return -EBUSY;
1530
1531 reinit_completion(&vop->line_flag_completion);
1532 vop_line_flag_irq_enable(vop, line_num);
1533
1534 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1535 msecs_to_jiffies(mstimeout));
1536 vop_line_flag_irq_disable(vop);
1537
1538 if (jiffies_left == 0) {
1539 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1540 return -ETIMEDOUT;
1541 }
1542
1543 return 0;
1544}
1545EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
1546
Mark Yao2048e322014-08-22 18:36:26 +08001547static int vop_bind(struct device *dev, struct device *master, void *data)
1548{
1549 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001550 const struct vop_data *vop_data;
1551 struct drm_device *drm_dev = data;
1552 struct vop *vop;
1553 struct resource *res;
1554 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001555 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001556
Mark Yaoa67719d2015-12-15 08:58:26 +08001557 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001558 if (!vop_data)
1559 return -ENODEV;
1560
1561 /* Allocate vop struct and its vop_win array */
1562 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1563 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1564 if (!vop)
1565 return -ENOMEM;
1566
1567 vop->dev = dev;
1568 vop->data = vop_data;
1569 vop->drm_dev = drm_dev;
1570 dev_set_drvdata(dev, vop);
1571
1572 vop_win_init(vop);
1573
1574 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1575 vop->len = resource_size(res);
1576 vop->regs = devm_ioremap_resource(dev, res);
1577 if (IS_ERR(vop->regs))
1578 return PTR_ERR(vop->regs);
1579
1580 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1581 if (!vop->regsbak)
1582 return -ENOMEM;
1583
1584 ret = vop_initial(vop);
1585 if (ret < 0) {
1586 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1587 return ret;
1588 }
1589
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001590 irq = platform_get_irq(pdev, 0);
1591 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001592 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001593 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001594 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001595 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001596
1597 spin_lock_init(&vop->reg_lock);
1598 spin_lock_init(&vop->irq_lock);
1599
1600 mutex_init(&vop->vsync_mutex);
1601
Mark Yao63ebb9f2015-11-30 18:22:42 +08001602 ret = devm_request_irq(dev, vop->irq, vop_isr,
1603 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001604 if (ret)
1605 return ret;
1606
1607 /* IRQ is initially disabled; it gets enabled in power_on */
1608 disable_irq(vop->irq);
1609
1610 ret = vop_create_crtc(vop);
1611 if (ret)
1612 return ret;
1613
1614 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001615
Mark Yao2048e322014-08-22 18:36:26 +08001616 return 0;
1617}
1618
1619static void vop_unbind(struct device *dev, struct device *master, void *data)
1620{
1621 struct vop *vop = dev_get_drvdata(dev);
1622
1623 pm_runtime_disable(dev);
1624 vop_destroy_crtc(vop);
1625}
1626
Mark Yaoa67719d2015-12-15 08:58:26 +08001627const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001628 .bind = vop_bind,
1629 .unbind = vop_unbind,
1630};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001631EXPORT_SYMBOL_GPL(vop_component_ops);