blob: 88a79ff049e0e3998487c790654f12270892fcfb [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090016#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090017#include <linux/of_gpio.h>
18#include <linux/pm_runtime.h>
19
20#include <video/exynos5433_decon.h>
21
22#include "exynos_drm_drv.h"
23#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010024#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090025#include "exynos_drm_plane.h"
26#include "exynos_drm_iommu.h"
27
28#define WINDOWS_NR 3
Gustavo Padovan323db0e2015-09-04 19:05:57 -030029#define CURSOR_WIN 2
Joonyoung Shimc8466a92015-06-12 21:59:00 +090030#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
31
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020032static const char * const decon_clks_name[] = {
33 "pclk",
34 "aclk_decon",
35 "aclk_smmu_decon0x",
36 "aclk_xiu_decon0x",
37 "pclk_smmu_decon0x",
38 "sclk_decon_vclk",
39 "sclk_decon_eclk",
40};
41
Andrzej Hajdab8182832015-10-20 18:22:41 +090042enum decon_iftype {
43 IFTYPE_RGB,
44 IFTYPE_I80,
45 IFTYPE_HDMI
46};
47
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020048enum decon_flag_bits {
49 BIT_CLKS_ENABLED,
50 BIT_IRQS_ENABLED,
51 BIT_WIN_UPDATED,
52 BIT_SUSPENDED
53};
54
Joonyoung Shimc8466a92015-06-12 21:59:00 +090055struct decon_context {
56 struct device *dev;
57 struct drm_device *drm_dev;
58 struct exynos_drm_crtc *crtc;
59 struct exynos_drm_plane planes[WINDOWS_NR];
60 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020061 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090062 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020063 unsigned long flags;
Andrzej Hajdab8182832015-10-20 18:22:41 +090064 enum decon_iftype out_type;
65 int first_win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090066};
67
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090068static const uint32_t decon_formats[] = {
69 DRM_FORMAT_XRGB1555,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_ARGB8888,
73};
74
Andrzej Hajdab2192072015-10-20 11:22:37 +020075static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
76 u32 val)
77{
78 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
79 writel(val, ctx->addr + reg);
80}
81
Joonyoung Shimc8466a92015-06-12 21:59:00 +090082static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
83{
84 struct decon_context *ctx = crtc->ctx;
85 u32 val;
86
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020087 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090088 return -EPERM;
89
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020090 if (test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +090091 val = VIDINTCON0_INTEN;
Andrzej Hajdab8182832015-10-20 18:22:41 +090092 if (ctx->out_type == IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +090093 val |= VIDINTCON0_FRAMEDONE;
94 else
95 val |= VIDINTCON0_INTFRMEN;
96
97 writel(val, ctx->addr + DECON_VIDINTCON0);
98 }
99
100 return 0;
101}
102
103static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
104{
105 struct decon_context *ctx = crtc->ctx;
106
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200107 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900108 return;
109
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200110 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900111 writel(0, ctx->addr + DECON_VIDINTCON0);
112}
113
114static void decon_setup_trigger(struct decon_context *ctx)
115{
Andrzej Hajdab8182832015-10-20 18:22:41 +0900116 u32 val = (ctx->out_type != IFTYPE_HDMI)
117 ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
118 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
119 : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
120 TRIGCON_HWTRIGMASK_I80_RGB | TRIGCON_HWTRIGEN_I80_RGB;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900121 writel(val, ctx->addr + DECON_TRIGCON);
122}
123
124static void decon_commit(struct exynos_drm_crtc *crtc)
125{
126 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200127 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900128 u32 val;
129
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200130 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900131 return;
132
Andrzej Hajdab8182832015-10-20 18:22:41 +0900133 if (ctx->out_type == IFTYPE_HDMI) {
134 m->crtc_hsync_start = m->crtc_hdisplay + 10;
135 m->crtc_hsync_end = m->crtc_htotal - 92;
136 m->crtc_vsync_start = m->crtc_vdisplay + 1;
137 m->crtc_vsync_end = m->crtc_vsync_start + 1;
138 }
139
140 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);
141
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900142 /* enable clock gate */
143 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
144 writel(val, ctx->addr + DECON_CMU);
145
146 /* lcd on and use command if */
147 val = VIDOUT_LCD_ON;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900148 if (ctx->out_type == IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900149 val |= VIDOUT_COMMAND_IF;
150 else
151 val |= VIDOUT_RGB_IF;
152 writel(val, ctx->addr + DECON_VIDOUTCON0);
153
Andrzej Hajda85de2752015-10-20 11:22:36 +0200154 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
155 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900156 writel(val, ctx->addr + DECON_VIDTCON2);
157
Andrzej Hajdab8182832015-10-20 18:22:41 +0900158 if (ctx->out_type != IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900159 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200160 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900161 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200162 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900163 writel(val, ctx->addr + DECON_VIDTCON00);
164
165 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200166 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900167 writel(val, ctx->addr + DECON_VIDTCON01);
168
169 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200170 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900171 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200172 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900173 writel(val, ctx->addr + DECON_VIDTCON10);
174
175 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200176 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900177 writel(val, ctx->addr + DECON_VIDTCON11);
178 }
179
180 decon_setup_trigger(ctx);
181
182 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900183 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900184}
185
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900186static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
187 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900188{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900189 unsigned long val;
190
191 val = readl(ctx->addr + DECON_WINCONx(win));
192 val &= ~WINCONx_BPPMODE_MASK;
193
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900194 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900195 case DRM_FORMAT_XRGB1555:
196 val |= WINCONx_BPPMODE_16BPP_I1555;
197 val |= WINCONx_HAWSWP_F;
198 val |= WINCONx_BURSTLEN_16WORD;
199 break;
200 case DRM_FORMAT_RGB565:
201 val |= WINCONx_BPPMODE_16BPP_565;
202 val |= WINCONx_HAWSWP_F;
203 val |= WINCONx_BURSTLEN_16WORD;
204 break;
205 case DRM_FORMAT_XRGB8888:
206 val |= WINCONx_BPPMODE_24BPP_888;
207 val |= WINCONx_WSWP_F;
208 val |= WINCONx_BURSTLEN_16WORD;
209 break;
210 case DRM_FORMAT_ARGB8888:
211 val |= WINCONx_BPPMODE_32BPP_A8888;
212 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
213 val |= WINCONx_BURSTLEN_16WORD;
214 break;
215 default:
216 DRM_ERROR("Proper pixel format is not set\n");
217 return;
218 }
219
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900220 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900221
222 /*
223 * In case of exynos, setting dma-burst to 16Word causes permanent
224 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
225 * switching which is based on plane size is not recommended as
226 * plane size varies a lot towards the end of the screen and rapid
227 * movement causes unstable DMA which results into iommu crash/tear.
228 */
229
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900230 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900231 val &= ~WINCONx_BURSTLEN_MASK;
232 val |= WINCONx_BURSTLEN_8WORD;
233 }
234
235 writel(val, ctx->addr + DECON_WINCONx(win));
236}
237
238static void decon_shadow_protect_win(struct decon_context *ctx, int win,
239 bool protect)
240{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200241 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
242 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900243}
244
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900245static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
246 struct exynos_drm_plane *plane)
247{
248 struct decon_context *ctx = crtc->ctx;
249
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200250 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900251 return;
252
253 decon_shadow_protect_win(ctx, plane->zpos, true);
254}
255
Andrzej Hajdab8182832015-10-20 18:22:41 +0900256#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
257#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
258#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
259
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900260static void decon_update_plane(struct exynos_drm_crtc *crtc,
261 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900262{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100263 struct exynos_drm_plane_state *state =
264 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900265 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100266 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900267 unsigned int win = plane->zpos;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100268 unsigned int bpp = fb->bits_per_pixel >> 3;
269 unsigned int pitch = fb->pitches[0];
270 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900271 u32 val;
272
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200273 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900274 return;
275
Marek Szyprowski0114f402015-11-30 14:53:22 +0100276 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900277 writel(val, ctx->addr + DECON_VIDOSDxA(win));
278
Marek Szyprowski0114f402015-11-30 14:53:22 +0100279 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
280 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900281 writel(val, ctx->addr + DECON_VIDOSDxB(win));
282
283 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
284 VIDOSD_Wx_ALPHA_B_F(0x0);
285 writel(val, ctx->addr + DECON_VIDOSDxC(win));
286
287 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
288 VIDOSD_Wx_ALPHA_B_F(0x0);
289 writel(val, ctx->addr + DECON_VIDOSDxD(win));
290
Marek Szyprowski0488f502015-11-30 14:53:21 +0100291 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900292
Marek Szyprowski0114f402015-11-30 14:53:22 +0100293 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900294 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
295
Andrzej Hajdab8182832015-10-20 18:22:41 +0900296 if (ctx->out_type != IFTYPE_HDMI)
Marek Szyprowski0114f402015-11-30 14:53:22 +0100297 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
298 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900299 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100300 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
301 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900302 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
303
Marek Szyprowski0488f502015-11-30 14:53:21 +0100304 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900305
306 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200307 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900308
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900309 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200310 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900311}
312
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900313static void decon_disable_plane(struct exynos_drm_crtc *crtc,
314 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900315{
316 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900317 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900318
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200319 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900320 return;
321
322 decon_shadow_protect_win(ctx, win, true);
323
324 /* window disable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200325 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900326
327 decon_shadow_protect_win(ctx, win, false);
328
329 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200330 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900331}
332
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900333static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
334 struct exynos_drm_plane *plane)
335{
336 struct decon_context *ctx = crtc->ctx;
337
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200338 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900339 return;
340
341 decon_shadow_protect_win(ctx, plane->zpos, false);
342
Andrzej Hajdab8182832015-10-20 18:22:41 +0900343 if (ctx->out_type == IFTYPE_I80)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200344 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900345}
346
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900347static void decon_swreset(struct decon_context *ctx)
348{
349 unsigned int tries;
350
351 writel(0, ctx->addr + DECON_VIDCON0);
352 for (tries = 2000; tries; --tries) {
353 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
354 break;
355 udelay(10);
356 }
357
358 WARN(tries == 0, "failed to disable DECON\n");
359
360 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
361 for (tries = 2000; tries; --tries) {
362 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
363 break;
364 udelay(10);
365 }
366
367 WARN(tries == 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900368
369 if (ctx->out_type != IFTYPE_HDMI)
370 return;
371
372 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
373 decon_set_bits(ctx, DECON_CMU,
374 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
375 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
376 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
377 ctx->addr + DECON_CRCCTRL);
378 decon_setup_trigger(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900379}
380
381static void decon_enable(struct exynos_drm_crtc *crtc)
382{
383 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900384
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200385 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900386 return;
387
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900388 pm_runtime_get_sync(ctx->dev);
389
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200390 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900391
392 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200393 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900394 decon_enable_vblank(ctx->crtc);
395
396 decon_commit(ctx->crtc);
397
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200398 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900399}
400
401static void decon_disable(struct exynos_drm_crtc *crtc)
402{
403 struct decon_context *ctx = crtc->ctx;
404 int i;
405
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200406 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900407 return;
408
409 /*
410 * We need to make sure that all windows are disabled before we
411 * suspend that connector. Otherwise we might try to scan from
412 * a destroyed buffer later.
413 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900414 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900415 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900416
417 decon_swreset(ctx);
418
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200419 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900420
421 pm_runtime_put_sync(ctx->dev);
422
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200423 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900424}
425
426void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
427{
428 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900429
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200430 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900431 return;
432
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200433 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200434 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900435
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300436 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900437}
438
439static void decon_clear_channels(struct exynos_drm_crtc *crtc)
440{
441 struct decon_context *ctx = crtc->ctx;
442 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900443
444 DRM_DEBUG_KMS("%s\n", __FILE__);
445
446 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
447 ret = clk_prepare_enable(ctx->clks[i]);
448 if (ret < 0)
449 goto err;
450 }
451
452 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200453 decon_shadow_protect_win(ctx, win, true);
454 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
455 decon_shadow_protect_win(ctx, win, false);
456 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900457 }
458 /* TODO: wait for possible vsync */
459 msleep(50);
460
461err:
462 while (--i >= 0)
463 clk_disable_unprepare(ctx->clks[i]);
464}
465
466static struct exynos_drm_crtc_ops decon_crtc_ops = {
467 .enable = decon_enable,
468 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900469 .enable_vblank = decon_enable_vblank,
470 .disable_vblank = decon_disable_vblank,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900471 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900472 .update_plane = decon_update_plane,
473 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900474 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900475 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900476};
477
478static int decon_bind(struct device *dev, struct device *master, void *data)
479{
480 struct decon_context *ctx = dev_get_drvdata(dev);
481 struct drm_device *drm_dev = data;
482 struct exynos_drm_private *priv = drm_dev->dev_private;
483 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900484 enum exynos_drm_output_type out_type;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900485 enum drm_plane_type type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900486 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900487 int ret;
488
489 ctx->drm_dev = drm_dev;
490 ctx->pipe = priv->pipe++;
491
Andrzej Hajdab8182832015-10-20 18:22:41 +0900492 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
493 int tmp = (win == ctx->first_win) ? 0 : win;
494
495 type = exynos_plane_get_type(tmp, CURSOR_WIN);
496 ret = exynos_plane_init(drm_dev, &ctx->planes[win],
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900497 1 << ctx->pipe, type, decon_formats,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900498 ARRAY_SIZE(decon_formats), win);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900499 if (ret)
500 return ret;
501 }
502
Andrzej Hajdab8182832015-10-20 18:22:41 +0900503 exynos_plane = &ctx->planes[ctx->first_win];
504 out_type = (ctx->out_type == IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
505 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900506 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900507 ctx->pipe, out_type,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900508 &decon_crtc_ops, ctx);
509 if (IS_ERR(ctx->crtc)) {
510 ret = PTR_ERR(ctx->crtc);
511 goto err;
512 }
513
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900514 decon_clear_channels(ctx->crtc);
515
516 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900517 if (ret)
518 goto err;
519
520 return ret;
521err:
522 priv->pipe--;
523 return ret;
524}
525
526static void decon_unbind(struct device *dev, struct device *master, void *data)
527{
528 struct decon_context *ctx = dev_get_drvdata(dev);
529
530 decon_disable(ctx->crtc);
531
532 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900533 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900534}
535
536static const struct component_ops decon_component_ops = {
537 .bind = decon_bind,
538 .unbind = decon_unbind,
539};
540
Andrzej Hajdab8182832015-10-20 18:22:41 +0900541static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900542{
543 struct decon_context *ctx = dev_id;
544 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300545 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900546
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200547 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900548 goto out;
549
550 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900551 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
552
553 if (val) {
554 for (win = ctx->first_win; win < WINDOWS_NR ; win++) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300555 struct exynos_drm_plane *plane = &ctx->planes[win];
556
557 if (!plane->pending_fb)
558 continue;
559
560 exynos_drm_crtc_finish_update(ctx->crtc, plane);
561 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900562
563 /* clear */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900564 writel(val, ctx->addr + DECON_VIDINTCON1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900565 }
566
567out:
568 return IRQ_HANDLED;
569}
570
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900571#ifdef CONFIG_PM
572static int exynos5433_decon_suspend(struct device *dev)
573{
574 struct decon_context *ctx = dev_get_drvdata(dev);
575 int i;
576
577 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
578 clk_disable_unprepare(ctx->clks[i]);
579
580 return 0;
581}
582
583static int exynos5433_decon_resume(struct device *dev)
584{
585 struct decon_context *ctx = dev_get_drvdata(dev);
586 int i, ret;
587
588 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
589 ret = clk_prepare_enable(ctx->clks[i]);
590 if (ret < 0)
591 goto err;
592 }
593
594 return 0;
595
596err:
597 while (--i >= 0)
598 clk_disable_unprepare(ctx->clks[i]);
599
600 return ret;
601}
602#endif
603
604static const struct dev_pm_ops exynos5433_decon_pm_ops = {
605 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
606 NULL)
607};
608
Andrzej Hajdab8182832015-10-20 18:22:41 +0900609static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
610 {
611 .compatible = "samsung,exynos5433-decon",
612 .data = (void *)IFTYPE_RGB
613 },
614 {
615 .compatible = "samsung,exynos5433-decon-tv",
616 .data = (void *)IFTYPE_HDMI
617 },
618 {},
619};
620MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
621
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900622static int exynos5433_decon_probe(struct platform_device *pdev)
623{
Andrzej Hajdab8182832015-10-20 18:22:41 +0900624 const struct of_device_id *of_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900625 struct device *dev = &pdev->dev;
626 struct decon_context *ctx;
627 struct resource *res;
628 int ret;
629 int i;
630
631 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
632 if (!ctx)
633 return -ENOMEM;
634
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200635 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900636 ctx->dev = dev;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900637
638 of_id = of_match_device(exynos5433_decon_driver_dt_match, &pdev->dev);
639 ctx->out_type = (enum decon_iftype)of_id->data;
640
641 if (ctx->out_type == IFTYPE_HDMI)
642 ctx->first_win = 1;
643 else if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
644 ctx->out_type = IFTYPE_I80;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900645
646 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
647 struct clk *clk;
648
649 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
650 if (IS_ERR(clk))
651 return PTR_ERR(clk);
652
653 ctx->clks[i] = clk;
654 }
655
656 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
657 if (!res) {
658 dev_err(dev, "cannot find IO resource\n");
659 return -ENXIO;
660 }
661
662 ctx->addr = devm_ioremap_resource(dev, res);
663 if (IS_ERR(ctx->addr)) {
664 dev_err(dev, "ioremap failed\n");
665 return PTR_ERR(ctx->addr);
666 }
667
668 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900669 (ctx->out_type == IFTYPE_I80) ? "lcd_sys" : "vsync");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900670 if (!res) {
671 dev_err(dev, "cannot find IRQ resource\n");
672 return -ENXIO;
673 }
674
Andrzej Hajdab8182832015-10-20 18:22:41 +0900675 ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
676 "drm_decon", ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900677 if (ret < 0) {
678 dev_err(dev, "lcd_sys irq request failed\n");
679 return ret;
680 }
681
682 platform_set_drvdata(pdev, ctx);
683
684 pm_runtime_enable(dev);
685
686 ret = component_add(dev, &decon_component_ops);
687 if (ret)
688 goto err_disable_pm_runtime;
689
690 return 0;
691
692err_disable_pm_runtime:
693 pm_runtime_disable(dev);
694
695 return ret;
696}
697
698static int exynos5433_decon_remove(struct platform_device *pdev)
699{
700 pm_runtime_disable(&pdev->dev);
701
702 component_del(&pdev->dev, &decon_component_ops);
703
704 return 0;
705}
706
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900707struct platform_driver exynos5433_decon_driver = {
708 .probe = exynos5433_decon_probe,
709 .remove = exynos5433_decon_remove,
710 .driver = {
711 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900712 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900713 .of_match_table = exynos5433_decon_driver_dt_match,
714 },
715};