blob: 85bf17a616d5a3464c62f39bf2f24528ccb233f7 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030040#if defined(CONFIG_X86)
41#include <asm/pat.h>
42#endif
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010044#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010045#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030046#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020048#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020049#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020050#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030051#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030052#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030053#include <rdma/ib_smi.h>
54#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020055#include <linux/in.h>
56#include <linux/etherdevice.h>
57#include <linux/mlx5/fs.h>
Or Gerlitz78984892016-11-30 20:33:33 +020058#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030060#include "cmd.h"
Huy Nguyenc85023e2017-05-30 09:42:54 +030061#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030062
63#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020064#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030065
66MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
67MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
68MODULE_LICENSE("Dual BSD/GPL");
69MODULE_VERSION(DRIVER_VERSION);
70
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020073 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030074
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
Aviv Heller5ec8c832016-09-18 20:48:00 +0300108 switch (event) {
109 case NETDEV_REGISTER:
110 case NETDEV_UNREGISTER:
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
114 NULL : ndev;
115 write_unlock(&ibdev->roce.netdev_lock);
116 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200117
Aviv Heller5ec8c832016-09-18 20:48:00 +0300118 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300119 case NETDEV_DOWN: {
120 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
121 struct net_device *upper = NULL;
122
123 if (lag_ndev) {
124 upper = netdev_master_upper_dev_get(lag_ndev);
125 dev_put(lag_ndev);
126 }
127
128 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
129 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800130 struct ib_event ibev = { };
Aviv Heller5ec8c832016-09-18 20:48:00 +0300131
132 ibev.device = &ibdev->ib_dev;
133 ibev.event = (event == NETDEV_UP) ?
134 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
135 ibev.element.port_num = 1;
136 ib_dispatch_event(&ibev);
137 }
138 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300139 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300140
141 default:
142 break;
143 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200144
145 return NOTIFY_DONE;
146}
147
148static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
149 u8 port_num)
150{
151 struct mlx5_ib_dev *ibdev = to_mdev(device);
152 struct net_device *ndev;
153
Aviv Heller88621df2016-09-18 20:48:02 +0300154 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
155 if (ndev)
156 return ndev;
157
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200158 /* Ensure ndev does not disappear before we invoke dev_hold()
159 */
160 read_lock(&ibdev->roce.netdev_lock);
161 ndev = ibdev->roce.netdev;
162 if (ndev)
163 dev_hold(ndev);
164 read_unlock(&ibdev->roce.netdev_lock);
165
166 return ndev;
167}
168
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300169static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
170 u8 *active_width)
171{
172 switch (eth_proto_oper) {
173 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
174 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
175 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
176 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
177 *active_width = IB_WIDTH_1X;
178 *active_speed = IB_SPEED_SDR;
179 break;
180 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
181 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
182 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
183 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
184 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
185 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
186 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
187 *active_width = IB_WIDTH_1X;
188 *active_speed = IB_SPEED_QDR;
189 break;
190 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
191 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
192 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
193 *active_width = IB_WIDTH_1X;
194 *active_speed = IB_SPEED_EDR;
195 break;
196 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
197 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
198 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
199 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
200 *active_width = IB_WIDTH_4X;
201 *active_speed = IB_SPEED_QDR;
202 break;
203 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
204 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
205 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
206 *active_width = IB_WIDTH_1X;
207 *active_speed = IB_SPEED_HDR;
208 break;
209 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
210 *active_width = IB_WIDTH_4X;
211 *active_speed = IB_SPEED_FDR;
212 break;
213 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
214 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
215 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
216 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
217 *active_width = IB_WIDTH_4X;
218 *active_speed = IB_SPEED_EDR;
219 break;
220 default:
221 return -EINVAL;
222 }
223
224 return 0;
225}
226
Ilan Tayari095b0922017-05-14 16:04:30 +0300227static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
228 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200229{
230 struct mlx5_ib_dev *dev = to_mdev(device);
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300231 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300232 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200233 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200234 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300235 u32 eth_prot_oper;
Ilan Tayari095b0922017-05-14 16:04:30 +0300236 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200237
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300238 /* Possible bad flows are checked before filling out props so in case
239 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300240 */
Ilan Tayari095b0922017-05-14 16:04:30 +0300241 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
242 if (err)
243 return err;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300244
245 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
246 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200247
248 props->port_cap_flags |= IB_PORT_CM_SUP;
249 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
250
251 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
252 roce_address_table_size);
253 props->max_mtu = IB_MTU_4096;
254 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
255 props->pkey_tbl_len = 1;
256 props->state = IB_PORT_DOWN;
257 props->phys_state = 3;
258
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200259 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
260 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200261
262 ndev = mlx5_ib_get_netdev(device, port_num);
263 if (!ndev)
Ilan Tayari095b0922017-05-14 16:04:30 +0300264 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200265
Aviv Heller88621df2016-09-18 20:48:02 +0300266 if (mlx5_lag_is_active(dev->mdev)) {
267 rcu_read_lock();
268 upper = netdev_master_upper_dev_get_rcu(ndev);
269 if (upper) {
270 dev_put(ndev);
271 ndev = upper;
272 dev_hold(ndev);
273 }
274 rcu_read_unlock();
275 }
276
Achiad Shochat3f89a642015-12-23 18:47:21 +0200277 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
278 props->state = IB_PORT_ACTIVE;
279 props->phys_state = 5;
280 }
281
282 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
283
284 dev_put(ndev);
285
286 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Ilan Tayari095b0922017-05-14 16:04:30 +0300287 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200288}
289
Ilan Tayari095b0922017-05-14 16:04:30 +0300290static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
291 unsigned int index, const union ib_gid *gid,
292 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200293{
Ilan Tayari095b0922017-05-14 16:04:30 +0300294 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
295 u8 roce_version = 0;
296 u8 roce_l3_type = 0;
297 bool vlan = false;
298 u8 mac[ETH_ALEN];
299 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200300
Ilan Tayari095b0922017-05-14 16:04:30 +0300301 if (gid) {
302 gid_type = attr->gid_type;
303 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200304
Ilan Tayari095b0922017-05-14 16:04:30 +0300305 if (is_vlan_dev(attr->ndev)) {
306 vlan = true;
307 vlan_id = vlan_dev_vlan_id(attr->ndev);
308 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200309 }
310
Ilan Tayari095b0922017-05-14 16:04:30 +0300311 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200312 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300313 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200314 break;
315 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300316 roce_version = MLX5_ROCE_VERSION_2;
317 if (ipv6_addr_v4mapped((void *)gid))
318 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
319 else
320 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200321 break;
322
323 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300324 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200325 }
326
Ilan Tayari095b0922017-05-14 16:04:30 +0300327 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
328 roce_l3_type, gid->raw, mac, vlan,
329 vlan_id);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200330}
331
332static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
333 unsigned int index, const union ib_gid *gid,
334 const struct ib_gid_attr *attr,
335 __always_unused void **context)
336{
Ilan Tayari095b0922017-05-14 16:04:30 +0300337 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200338}
339
340static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
341 unsigned int index, __always_unused void **context)
342{
Ilan Tayari095b0922017-05-14 16:04:30 +0300343 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200344}
345
Achiad Shochat2811ba52015-12-23 18:47:24 +0200346__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
347 int index)
348{
349 struct ib_gid_attr attr;
350 union ib_gid gid;
351
352 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
353 return 0;
354
355 if (!attr.ndev)
356 return 0;
357
358 dev_put(attr.ndev);
359
360 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
361 return 0;
362
363 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
364}
365
Majd Dibbinyed884512017-01-18 14:10:35 +0200366int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
367 int index, enum ib_gid_type *gid_type)
368{
369 struct ib_gid_attr attr;
370 union ib_gid gid;
371 int ret;
372
373 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
374 if (ret)
375 return ret;
376
377 if (!attr.ndev)
378 return -ENODEV;
379
380 dev_put(attr.ndev);
381
382 *gid_type = attr.gid_type;
383
384 return 0;
385}
386
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300387static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
388{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300389 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
390 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
391 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300392}
393
394enum {
395 MLX5_VPORT_ACCESS_METHOD_MAD,
396 MLX5_VPORT_ACCESS_METHOD_HCA,
397 MLX5_VPORT_ACCESS_METHOD_NIC,
398};
399
400static int mlx5_get_vport_access_method(struct ib_device *ibdev)
401{
402 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
403 return MLX5_VPORT_ACCESS_METHOD_MAD;
404
Achiad Shochatebd61f62015-12-23 18:47:16 +0200405 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300406 IB_LINK_LAYER_ETHERNET)
407 return MLX5_VPORT_ACCESS_METHOD_NIC;
408
409 return MLX5_VPORT_ACCESS_METHOD_HCA;
410}
411
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200412static void get_atomic_caps(struct mlx5_ib_dev *dev,
413 struct ib_device_attr *props)
414{
415 u8 tmp;
416 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
417 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
418 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300419 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200420
421 /* Check if HW supports 8 bytes standard atomic operations and capable
422 * of host endianness respond
423 */
424 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
425 if (((atomic_operations & tmp) == tmp) &&
426 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
427 (atomic_req_8B_endianness_mode)) {
428 props->atomic_cap = IB_ATOMIC_HCA;
429 } else {
430 props->atomic_cap = IB_ATOMIC_NONE;
431 }
432}
433
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300434static int mlx5_query_system_image_guid(struct ib_device *ibdev,
435 __be64 *sys_image_guid)
436{
437 struct mlx5_ib_dev *dev = to_mdev(ibdev);
438 struct mlx5_core_dev *mdev = dev->mdev;
439 u64 tmp;
440 int err;
441
442 switch (mlx5_get_vport_access_method(ibdev)) {
443 case MLX5_VPORT_ACCESS_METHOD_MAD:
444 return mlx5_query_mad_ifc_system_image_guid(ibdev,
445 sys_image_guid);
446
447 case MLX5_VPORT_ACCESS_METHOD_HCA:
448 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200449 break;
450
451 case MLX5_VPORT_ACCESS_METHOD_NIC:
452 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
453 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300454
455 default:
456 return -EINVAL;
457 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200458
459 if (!err)
460 *sys_image_guid = cpu_to_be64(tmp);
461
462 return err;
463
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300464}
465
466static int mlx5_query_max_pkeys(struct ib_device *ibdev,
467 u16 *max_pkeys)
468{
469 struct mlx5_ib_dev *dev = to_mdev(ibdev);
470 struct mlx5_core_dev *mdev = dev->mdev;
471
472 switch (mlx5_get_vport_access_method(ibdev)) {
473 case MLX5_VPORT_ACCESS_METHOD_MAD:
474 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
475
476 case MLX5_VPORT_ACCESS_METHOD_HCA:
477 case MLX5_VPORT_ACCESS_METHOD_NIC:
478 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
479 pkey_table_size));
480 return 0;
481
482 default:
483 return -EINVAL;
484 }
485}
486
487static int mlx5_query_vendor_id(struct ib_device *ibdev,
488 u32 *vendor_id)
489{
490 struct mlx5_ib_dev *dev = to_mdev(ibdev);
491
492 switch (mlx5_get_vport_access_method(ibdev)) {
493 case MLX5_VPORT_ACCESS_METHOD_MAD:
494 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
495
496 case MLX5_VPORT_ACCESS_METHOD_HCA:
497 case MLX5_VPORT_ACCESS_METHOD_NIC:
498 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
499
500 default:
501 return -EINVAL;
502 }
503}
504
505static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
506 __be64 *node_guid)
507{
508 u64 tmp;
509 int err;
510
511 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
512 case MLX5_VPORT_ACCESS_METHOD_MAD:
513 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
514
515 case MLX5_VPORT_ACCESS_METHOD_HCA:
516 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200517 break;
518
519 case MLX5_VPORT_ACCESS_METHOD_NIC:
520 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
521 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300522
523 default:
524 return -EINVAL;
525 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200526
527 if (!err)
528 *node_guid = cpu_to_be64(tmp);
529
530 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300531}
532
533struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700534 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300535};
536
537static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
538{
539 struct mlx5_reg_node_desc in;
540
541 if (mlx5_use_mad_ifc(dev))
542 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
543
544 memset(&in, 0, sizeof(in));
545
546 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
547 sizeof(struct mlx5_reg_node_desc),
548 MLX5_REG_NODE_DESC, 0, 0);
549}
550
Eli Cohene126ba92013-07-07 17:25:49 +0300551static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300552 struct ib_device_attr *props,
553 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300554{
555 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300556 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300557 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300558 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300559 int max_rq_sg;
560 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300561 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300562 struct mlx5_ib_query_device_resp resp = {};
563 size_t resp_len;
564 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300565
Bodong Wang402ca532016-06-17 15:02:20 +0300566 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
567 if (uhw->outlen && uhw->outlen < resp_len)
568 return -EINVAL;
569 else
570 resp.response_length = resp_len;
571
572 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300573 return -EINVAL;
574
Eli Cohene126ba92013-07-07 17:25:49 +0300575 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300576 err = mlx5_query_system_image_guid(ibdev,
577 &props->sys_image_guid);
578 if (err)
579 return err;
580
581 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
582 if (err)
583 return err;
584
585 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
586 if (err)
587 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300588
Jack Morgenstein9603b612014-07-28 23:30:22 +0300589 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
590 (fw_rev_min(dev->mdev) << 16) |
591 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300592 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
593 IB_DEVICE_PORT_ACTIVE_EVENT |
594 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200595 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300596
597 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300598 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300599 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300600 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300601 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300602 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300603 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300604 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200605 if (MLX5_CAP_GEN(mdev, imaicl)) {
606 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
607 IB_DEVICE_MEM_WINDOW_TYPE_2B;
608 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200609 /* We support 'Gappy' memory registration too */
610 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200611 }
Eli Cohene126ba92013-07-07 17:25:49 +0300612 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300613 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200614 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
615 /* At this stage no support for signature handover */
616 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
617 IB_PROT_T10DIF_TYPE_2 |
618 IB_PROT_T10DIF_TYPE_3;
619 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
620 IB_GUARD_T10DIF_CSUM;
621 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300622 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300623 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300624
Bodong Wang402ca532016-06-17 15:02:20 +0300625 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200626 if (MLX5_CAP_ETH(mdev, csum_cap)) {
627 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200628 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200629 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
630 }
631
632 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
633 props->raw_packet_caps |=
634 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200635
Bodong Wang402ca532016-06-17 15:02:20 +0300636 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
637 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
638 if (max_tso) {
639 resp.tso_caps.max_tso = 1 << max_tso;
640 resp.tso_caps.supported_qpts |=
641 1 << IB_QPT_RAW_PACKET;
642 resp.response_length += sizeof(resp.tso_caps);
643 }
644 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300645
646 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
647 resp.rss_caps.rx_hash_function =
648 MLX5_RX_HASH_FUNC_TOEPLITZ;
649 resp.rss_caps.rx_hash_fields_mask =
650 MLX5_RX_HASH_SRC_IPV4 |
651 MLX5_RX_HASH_DST_IPV4 |
652 MLX5_RX_HASH_SRC_IPV6 |
653 MLX5_RX_HASH_DST_IPV6 |
654 MLX5_RX_HASH_SRC_PORT_TCP |
655 MLX5_RX_HASH_DST_PORT_TCP |
656 MLX5_RX_HASH_SRC_PORT_UDP |
657 MLX5_RX_HASH_DST_PORT_UDP;
658 resp.response_length += sizeof(resp.rss_caps);
659 }
660 } else {
661 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
662 resp.response_length += sizeof(resp.tso_caps);
663 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
664 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300665 }
666
Erez Shitritf0313962016-02-21 16:27:17 +0200667 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
668 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
669 props->device_cap_flags |= IB_DEVICE_UD_TSO;
670 }
671
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300672 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200673 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
674 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300675 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200676 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
677 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300678
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300679 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
680 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
681
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300682 props->vendor_part_id = mdev->pdev->device;
683 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300684
685 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300686 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300687 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
688 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
689 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
690 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300691 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
692 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
693 sizeof(struct mlx5_wqe_raddr_seg)) /
694 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300695 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300696 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300697 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200698 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300699 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
700 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
701 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
702 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
703 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
704 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
705 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300706 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300707 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200708 props->max_fast_reg_page_list_len =
709 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200710 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300711 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300712 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
713 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300714 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
715 props->max_mcast_grp;
716 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300717 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200718 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
719 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300720
Haggai Eran8cdd3122014-12-11 17:04:20 +0200721#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300722 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200723 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
724 props->odp_caps = dev->odp_caps;
725#endif
726
Leon Romanovsky051f2632015-12-20 12:16:11 +0200727 if (MLX5_CAP_GEN(mdev, cd))
728 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
729
Eli Coheneff901d2016-03-11 22:58:42 +0200730 if (!mlx5_core_is_pf(mdev))
731 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
732
Yishai Hadas31f69a82016-08-28 11:28:45 +0300733 if (mlx5_ib_port_link_layer(ibdev, 1) ==
734 IB_LINK_LAYER_ETHERNET) {
735 props->rss_caps.max_rwq_indirection_tables =
736 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
737 props->rss_caps.max_rwq_indirection_table_size =
738 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
739 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
740 props->max_wq_type_rq =
741 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
742 }
743
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200744 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
745 resp.cqe_comp_caps.max_num =
746 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
747 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
748 resp.cqe_comp_caps.supported_format =
749 MLX5_IB_CQE_RES_FORMAT_HASH |
750 MLX5_IB_CQE_RES_FORMAT_CSUM;
751 resp.response_length += sizeof(resp.cqe_comp_caps);
752 }
753
Bodong Wangd9491672016-12-01 13:43:13 +0200754 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
755 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
756 MLX5_CAP_GEN(mdev, qos)) {
757 resp.packet_pacing_caps.qp_rate_limit_max =
758 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
759 resp.packet_pacing_caps.qp_rate_limit_min =
760 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
761 resp.packet_pacing_caps.supported_qpts |=
762 1 << IB_QPT_RAW_PACKET;
763 }
764 resp.response_length += sizeof(resp.packet_pacing_caps);
765 }
766
Leon Romanovsky9f885202017-01-02 11:37:39 +0200767 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
768 uhw->outlen)) {
769 resp.mlx5_ib_support_multi_pkt_send_wqes =
770 MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
771 resp.response_length +=
772 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
773 }
774
775 if (field_avail(typeof(resp), reserved, uhw->outlen))
776 resp.response_length += sizeof(resp.reserved);
777
Bodong Wang402ca532016-06-17 15:02:20 +0300778 if (uhw->outlen) {
779 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
780
781 if (err)
782 return err;
783 }
784
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300785 return 0;
786}
Eli Cohene126ba92013-07-07 17:25:49 +0300787
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300788enum mlx5_ib_width {
789 MLX5_IB_WIDTH_1X = 1 << 0,
790 MLX5_IB_WIDTH_2X = 1 << 1,
791 MLX5_IB_WIDTH_4X = 1 << 2,
792 MLX5_IB_WIDTH_8X = 1 << 3,
793 MLX5_IB_WIDTH_12X = 1 << 4
794};
795
796static int translate_active_width(struct ib_device *ibdev, u8 active_width,
797 u8 *ib_width)
798{
799 struct mlx5_ib_dev *dev = to_mdev(ibdev);
800 int err = 0;
801
802 if (active_width & MLX5_IB_WIDTH_1X) {
803 *ib_width = IB_WIDTH_1X;
804 } else if (active_width & MLX5_IB_WIDTH_2X) {
805 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
806 (int)active_width);
807 err = -EINVAL;
808 } else if (active_width & MLX5_IB_WIDTH_4X) {
809 *ib_width = IB_WIDTH_4X;
810 } else if (active_width & MLX5_IB_WIDTH_8X) {
811 *ib_width = IB_WIDTH_8X;
812 } else if (active_width & MLX5_IB_WIDTH_12X) {
813 *ib_width = IB_WIDTH_12X;
814 } else {
815 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
816 (int)active_width);
817 err = -EINVAL;
818 }
819
820 return err;
821}
822
823static int mlx5_mtu_to_ib_mtu(int mtu)
824{
825 switch (mtu) {
826 case 256: return 1;
827 case 512: return 2;
828 case 1024: return 3;
829 case 2048: return 4;
830 case 4096: return 5;
831 default:
832 pr_warn("invalid mtu\n");
833 return -1;
834 }
835}
836
837enum ib_max_vl_num {
838 __IB_MAX_VL_0 = 1,
839 __IB_MAX_VL_0_1 = 2,
840 __IB_MAX_VL_0_3 = 3,
841 __IB_MAX_VL_0_7 = 4,
842 __IB_MAX_VL_0_14 = 5,
843};
844
845enum mlx5_vl_hw_cap {
846 MLX5_VL_HW_0 = 1,
847 MLX5_VL_HW_0_1 = 2,
848 MLX5_VL_HW_0_2 = 3,
849 MLX5_VL_HW_0_3 = 4,
850 MLX5_VL_HW_0_4 = 5,
851 MLX5_VL_HW_0_5 = 6,
852 MLX5_VL_HW_0_6 = 7,
853 MLX5_VL_HW_0_7 = 8,
854 MLX5_VL_HW_0_14 = 15
855};
856
857static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
858 u8 *max_vl_num)
859{
860 switch (vl_hw_cap) {
861 case MLX5_VL_HW_0:
862 *max_vl_num = __IB_MAX_VL_0;
863 break;
864 case MLX5_VL_HW_0_1:
865 *max_vl_num = __IB_MAX_VL_0_1;
866 break;
867 case MLX5_VL_HW_0_3:
868 *max_vl_num = __IB_MAX_VL_0_3;
869 break;
870 case MLX5_VL_HW_0_7:
871 *max_vl_num = __IB_MAX_VL_0_7;
872 break;
873 case MLX5_VL_HW_0_14:
874 *max_vl_num = __IB_MAX_VL_0_14;
875 break;
876
877 default:
878 return -EINVAL;
879 }
880
881 return 0;
882}
883
884static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
885 struct ib_port_attr *props)
886{
887 struct mlx5_ib_dev *dev = to_mdev(ibdev);
888 struct mlx5_core_dev *mdev = dev->mdev;
889 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300890 u16 max_mtu;
891 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300892 int err;
893 u8 ib_link_width_oper;
894 u8 vl_hw_cap;
895
896 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
897 if (!rep) {
898 err = -ENOMEM;
899 goto out;
900 }
901
Or Gerlitzc4550c62017-01-24 13:02:39 +0200902 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300903
904 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
905 if (err)
906 goto out;
907
908 props->lid = rep->lid;
909 props->lmc = rep->lmc;
910 props->sm_lid = rep->sm_lid;
911 props->sm_sl = rep->sm_sl;
912 props->state = rep->vport_state;
913 props->phys_state = rep->port_physical_state;
914 props->port_cap_flags = rep->cap_mask1;
915 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
916 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
917 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
918 props->bad_pkey_cntr = rep->pkey_violation_counter;
919 props->qkey_viol_cntr = rep->qkey_violation_counter;
920 props->subnet_timeout = rep->subnet_timeout;
921 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200922 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300923
924 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
925 if (err)
926 goto out;
927
928 err = translate_active_width(ibdev, ib_link_width_oper,
929 &props->active_width);
930 if (err)
931 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300932 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300933 if (err)
934 goto out;
935
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300936 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300937
938 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
939
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300940 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300941
942 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
943
944 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
945 if (err)
946 goto out;
947
948 err = translate_max_vl_num(ibdev, vl_hw_cap,
949 &props->max_vl_num);
950out:
951 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300952 return err;
953}
954
955int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
956 struct ib_port_attr *props)
957{
Ilan Tayari095b0922017-05-14 16:04:30 +0300958 unsigned int count;
959 int ret;
960
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300961 switch (mlx5_get_vport_access_method(ibdev)) {
962 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +0300963 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
964 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300965
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300966 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +0300967 ret = mlx5_query_hca_port(ibdev, port, props);
968 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300969
Achiad Shochat3f89a642015-12-23 18:47:21 +0200970 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +0300971 ret = mlx5_query_port_roce(ibdev, port, props);
972 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200973
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300974 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300975 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300976 }
Ilan Tayari095b0922017-05-14 16:04:30 +0300977
978 if (!ret && props) {
979 count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
980 props->gid_tbl_len -= count;
981 }
982 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +0300983}
984
985static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
986 union ib_gid *gid)
987{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300988 struct mlx5_ib_dev *dev = to_mdev(ibdev);
989 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300990
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300991 switch (mlx5_get_vport_access_method(ibdev)) {
992 case MLX5_VPORT_ACCESS_METHOD_MAD:
993 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300994
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300995 case MLX5_VPORT_ACCESS_METHOD_HCA:
996 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300997
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300998 default:
999 return -EINVAL;
1000 }
Eli Cohene126ba92013-07-07 17:25:49 +03001001
Eli Cohene126ba92013-07-07 17:25:49 +03001002}
1003
1004static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1005 u16 *pkey)
1006{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001007 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1008 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001009
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001010 switch (mlx5_get_vport_access_method(ibdev)) {
1011 case MLX5_VPORT_ACCESS_METHOD_MAD:
1012 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001013
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001014 case MLX5_VPORT_ACCESS_METHOD_HCA:
1015 case MLX5_VPORT_ACCESS_METHOD_NIC:
1016 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
1017 pkey);
1018 default:
1019 return -EINVAL;
1020 }
Eli Cohene126ba92013-07-07 17:25:49 +03001021}
1022
Eli Cohene126ba92013-07-07 17:25:49 +03001023static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1024 struct ib_device_modify *props)
1025{
1026 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1027 struct mlx5_reg_node_desc in;
1028 struct mlx5_reg_node_desc out;
1029 int err;
1030
1031 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1032 return -EOPNOTSUPP;
1033
1034 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1035 return 0;
1036
1037 /*
1038 * If possible, pass node desc to FW, so it can generate
1039 * a 144 trap. If cmd fails, just ignore.
1040 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001041 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001042 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001043 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1044 if (err)
1045 return err;
1046
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001047 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001048
1049 return err;
1050}
1051
Eli Cohencdbe33d2017-02-14 07:25:38 +02001052static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1053 u32 value)
1054{
1055 struct mlx5_hca_vport_context ctx = {};
1056 int err;
1057
1058 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1059 port_num, 0, &ctx);
1060 if (err)
1061 return err;
1062
1063 if (~ctx.cap_mask1_perm & mask) {
1064 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1065 mask, ctx.cap_mask1_perm);
1066 return -EINVAL;
1067 }
1068
1069 ctx.cap_mask1 = value;
1070 ctx.cap_mask1_perm = mask;
1071 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1072 port_num, 0, &ctx);
1073
1074 return err;
1075}
1076
Eli Cohene126ba92013-07-07 17:25:49 +03001077static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1078 struct ib_port_modify *props)
1079{
1080 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1081 struct ib_port_attr attr;
1082 u32 tmp;
1083 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001084 u32 change_mask;
1085 u32 value;
1086 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1087 IB_LINK_LAYER_INFINIBAND);
1088
1089 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1090 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1091 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1092 return set_port_caps_atomic(dev, port, change_mask, value);
1093 }
Eli Cohene126ba92013-07-07 17:25:49 +03001094
1095 mutex_lock(&dev->cap_mask_mutex);
1096
Or Gerlitzc4550c62017-01-24 13:02:39 +02001097 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001098 if (err)
1099 goto out;
1100
1101 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1102 ~props->clr_port_cap_mask;
1103
Jack Morgenstein9603b612014-07-28 23:30:22 +03001104 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001105
1106out:
1107 mutex_unlock(&dev->cap_mask_mutex);
1108 return err;
1109}
1110
Eli Cohen30aa60b2017-01-03 23:55:27 +02001111static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1112{
1113 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1114 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1115}
1116
Eli Cohenb037c292017-01-03 23:55:26 +02001117static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1118 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1119 u32 *num_sys_pages)
1120{
1121 int uars_per_sys_page;
1122 int bfregs_per_sys_page;
1123 int ref_bfregs = req->total_num_bfregs;
1124
1125 if (req->total_num_bfregs == 0)
1126 return -EINVAL;
1127
1128 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1129 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1130
1131 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1132 return -ENOMEM;
1133
1134 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1135 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1136 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1137 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1138
1139 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1140 return -EINVAL;
1141
1142 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
1143 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1144 lib_uar_4k ? "yes" : "no", ref_bfregs,
1145 req->total_num_bfregs, *num_sys_pages);
1146
1147 return 0;
1148}
1149
1150static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1151{
1152 struct mlx5_bfreg_info *bfregi;
1153 int err;
1154 int i;
1155
1156 bfregi = &context->bfregi;
1157 for (i = 0; i < bfregi->num_sys_pages; i++) {
1158 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1159 if (err)
1160 goto error;
1161
1162 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1163 }
1164 return 0;
1165
1166error:
1167 for (--i; i >= 0; i--)
1168 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1169 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1170
1171 return err;
1172}
1173
1174static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1175{
1176 struct mlx5_bfreg_info *bfregi;
1177 int err;
1178 int i;
1179
1180 bfregi = &context->bfregi;
1181 for (i = 0; i < bfregi->num_sys_pages; i++) {
1182 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1183 if (err) {
1184 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1185 return err;
1186 }
1187 }
1188 return 0;
1189}
1190
Huy Nguyenc85023e2017-05-30 09:42:54 +03001191static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1192{
1193 int err;
1194
1195 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1196 if (err)
1197 return err;
1198
1199 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1200 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1201 return err;
1202
1203 mutex_lock(&dev->lb_mutex);
1204 dev->user_td++;
1205
1206 if (dev->user_td == 2)
1207 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1208
1209 mutex_unlock(&dev->lb_mutex);
1210 return err;
1211}
1212
1213static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1214{
1215 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1216
1217 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1218 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1219 return;
1220
1221 mutex_lock(&dev->lb_mutex);
1222 dev->user_td--;
1223
1224 if (dev->user_td < 2)
1225 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1226
1227 mutex_unlock(&dev->lb_mutex);
1228}
1229
Eli Cohene126ba92013-07-07 17:25:49 +03001230static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1231 struct ib_udata *udata)
1232{
1233 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001234 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1235 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001236 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001237 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001238 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001239 int err;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001240 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001241 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1242 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001243 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001244
1245 if (!dev->ib_active)
1246 return ERR_PTR(-EAGAIN);
1247
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001248 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
1249 return ERR_PTR(-EINVAL);
1250
Eli Cohen78c0f982014-01-30 13:49:48 +02001251 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
1252 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1253 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001254 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001255 ver = 2;
1256 else
1257 return ERR_PTR(-EINVAL);
1258
Matan Barakb368d7c2015-12-15 20:30:12 +02001259 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001260 if (err)
1261 return ERR_PTR(err);
1262
Matan Barakb368d7c2015-12-15 20:30:12 +02001263 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001264 return ERR_PTR(-EINVAL);
1265
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001266 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001267 return ERR_PTR(-EOPNOTSUPP);
1268
Eli Cohen2f5ff262017-01-03 23:55:21 +02001269 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1270 MLX5_NON_FP_BFREGS_PER_UAR);
1271 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001272 return ERR_PTR(-EINVAL);
1273
Saeed Mahameed938fe832015-05-28 22:28:41 +03001274 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001275 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1276 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001277 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001278 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1279 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1280 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1281 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1282 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001283 resp.cqe_version = min_t(__u8,
1284 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1285 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001286 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1287 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1288 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1289 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001290 resp.response_length = min(offsetof(typeof(resp), response_length) +
1291 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001292
1293 context = kzalloc(sizeof(*context), GFP_KERNEL);
1294 if (!context)
1295 return ERR_PTR(-ENOMEM);
1296
Eli Cohen30aa60b2017-01-03 23:55:27 +02001297 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001298 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001299
1300 /* updates req->total_num_bfregs */
1301 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1302 if (err)
1303 goto out_ctx;
1304
Eli Cohen2f5ff262017-01-03 23:55:21 +02001305 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001306 bfregi->lib_uar_4k = lib_uar_4k;
1307 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1308 GFP_KERNEL);
1309 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001310 err = -ENOMEM;
1311 goto out_ctx;
1312 }
1313
Eli Cohenb037c292017-01-03 23:55:26 +02001314 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1315 sizeof(*bfregi->sys_pages),
1316 GFP_KERNEL);
1317 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001318 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001319 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001320 }
1321
Eli Cohenb037c292017-01-03 23:55:26 +02001322 err = allocate_uars(dev, context);
1323 if (err)
1324 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001325
Haggai Eranb4cfe442014-12-11 17:04:26 +02001326#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1327 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1328#endif
1329
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001330 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1331 if (!context->upd_xlt_page) {
1332 err = -ENOMEM;
1333 goto out_uars;
1334 }
1335 mutex_init(&context->upd_xlt_page_mutex);
1336
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001337 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001338 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001339 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001340 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001341 }
1342
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001343 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001344 INIT_LIST_HEAD(&context->db_page_list);
1345 mutex_init(&context->db_page_mutex);
1346
Eli Cohen2f5ff262017-01-03 23:55:21 +02001347 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001348 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001349
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001350 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1351 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001352
Bodong Wang402ca532016-06-17 15:02:20 +03001353 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001354 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1355 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001356 resp.response_length += sizeof(resp.cmds_supp_uhw);
1357 }
1358
Or Gerlitz78984892016-11-30 20:33:33 +02001359 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1360 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1361 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1362 resp.eth_min_inline++;
1363 }
1364 resp.response_length += sizeof(resp.eth_min_inline);
1365 }
1366
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001367 /*
1368 * We don't want to expose information from the PCI bar that is located
1369 * after 4096 bytes, so if the arch only supports larger pages, let's
1370 * pretend we don't support reading the HCA's core clock. This is also
1371 * forced by mmap function.
1372 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001373 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1374 if (PAGE_SIZE <= 4096) {
1375 resp.comp_mask |=
1376 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1377 resp.hca_core_clock_offset =
1378 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1379 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001380 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001381 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001382 }
1383
Eli Cohen30aa60b2017-01-03 23:55:27 +02001384 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1385 resp.response_length += sizeof(resp.log_uar_size);
1386
1387 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1388 resp.response_length += sizeof(resp.num_uars_per_page);
1389
Matan Barakb368d7c2015-12-15 20:30:12 +02001390 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001391 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001392 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001393
Eli Cohen2f5ff262017-01-03 23:55:21 +02001394 bfregi->ver = ver;
1395 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001396 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001397 context->lib_caps = req.lib_caps;
1398 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001399
Eli Cohene126ba92013-07-07 17:25:49 +03001400 return &context->ibucontext;
1401
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001402out_td:
1403 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001404 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001405
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001406out_page:
1407 free_page(context->upd_xlt_page);
1408
Eli Cohene126ba92013-07-07 17:25:49 +03001409out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001410 deallocate_uars(dev, context);
1411
1412out_sys_pages:
1413 kfree(bfregi->sys_pages);
1414
Eli Cohene126ba92013-07-07 17:25:49 +03001415out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001416 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001417
Eli Cohene126ba92013-07-07 17:25:49 +03001418out_ctx:
1419 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001420
Eli Cohene126ba92013-07-07 17:25:49 +03001421 return ERR_PTR(err);
1422}
1423
1424static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1425{
1426 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1427 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001428 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001429
Eli Cohenb037c292017-01-03 23:55:26 +02001430 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001431 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001432 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001433
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001434 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001435 deallocate_uars(dev, context);
1436 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001437 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001438 kfree(context);
1439
1440 return 0;
1441}
1442
Eli Cohenb037c292017-01-03 23:55:26 +02001443static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1444 struct mlx5_bfreg_info *bfregi,
1445 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001446{
Eli Cohenb037c292017-01-03 23:55:26 +02001447 int fw_uars_per_page;
1448
1449 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1450
1451 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1452 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001453}
1454
1455static int get_command(unsigned long offset)
1456{
1457 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1458}
1459
1460static int get_arg(unsigned long offset)
1461{
1462 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1463}
1464
1465static int get_index(unsigned long offset)
1466{
1467 return get_arg(offset);
1468}
1469
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001470static void mlx5_ib_vma_open(struct vm_area_struct *area)
1471{
1472 /* vma_open is called when a new VMA is created on top of our VMA. This
1473 * is done through either mremap flow or split_vma (usually due to
1474 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1475 * as this VMA is strongly hardware related. Therefore we set the
1476 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1477 * calling us again and trying to do incorrect actions. We assume that
1478 * the original VMA size is exactly a single page, and therefore all
1479 * "splitting" operation will not happen to it.
1480 */
1481 area->vm_ops = NULL;
1482}
1483
1484static void mlx5_ib_vma_close(struct vm_area_struct *area)
1485{
1486 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1487
1488 /* It's guaranteed that all VMAs opened on a FD are closed before the
1489 * file itself is closed, therefore no sync is needed with the regular
1490 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1491 * However need a sync with accessing the vma as part of
1492 * mlx5_ib_disassociate_ucontext.
1493 * The close operation is usually called under mm->mmap_sem except when
1494 * process is exiting.
1495 * The exiting case is handled explicitly as part of
1496 * mlx5_ib_disassociate_ucontext.
1497 */
1498 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1499
1500 /* setting the vma context pointer to null in the mlx5_ib driver's
1501 * private data, to protect a race condition in
1502 * mlx5_ib_disassociate_ucontext().
1503 */
1504 mlx5_ib_vma_priv_data->vma = NULL;
1505 list_del(&mlx5_ib_vma_priv_data->list);
1506 kfree(mlx5_ib_vma_priv_data);
1507}
1508
1509static const struct vm_operations_struct mlx5_ib_vm_ops = {
1510 .open = mlx5_ib_vma_open,
1511 .close = mlx5_ib_vma_close
1512};
1513
1514static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1515 struct mlx5_ib_ucontext *ctx)
1516{
1517 struct mlx5_ib_vma_private_data *vma_prv;
1518 struct list_head *vma_head = &ctx->vma_private_list;
1519
1520 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1521 if (!vma_prv)
1522 return -ENOMEM;
1523
1524 vma_prv->vma = vma;
1525 vma->vm_private_data = vma_prv;
1526 vma->vm_ops = &mlx5_ib_vm_ops;
1527
1528 list_add(&vma_prv->list, vma_head);
1529
1530 return 0;
1531}
1532
1533static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1534{
1535 int ret;
1536 struct vm_area_struct *vma;
1537 struct mlx5_ib_vma_private_data *vma_private, *n;
1538 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1539 struct task_struct *owning_process = NULL;
1540 struct mm_struct *owning_mm = NULL;
1541
1542 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1543 if (!owning_process)
1544 return;
1545
1546 owning_mm = get_task_mm(owning_process);
1547 if (!owning_mm) {
1548 pr_info("no mm, disassociate ucontext is pending task termination\n");
1549 while (1) {
1550 put_task_struct(owning_process);
1551 usleep_range(1000, 2000);
1552 owning_process = get_pid_task(ibcontext->tgid,
1553 PIDTYPE_PID);
1554 if (!owning_process ||
1555 owning_process->state == TASK_DEAD) {
1556 pr_info("disassociate ucontext done, task was terminated\n");
1557 /* in case task was dead need to release the
1558 * task struct.
1559 */
1560 if (owning_process)
1561 put_task_struct(owning_process);
1562 return;
1563 }
1564 }
1565 }
1566
1567 /* need to protect from a race on closing the vma as part of
1568 * mlx5_ib_vma_close.
1569 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001570 down_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001571 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1572 list) {
1573 vma = vma_private->vma;
1574 ret = zap_vma_ptes(vma, vma->vm_start,
1575 PAGE_SIZE);
1576 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1577 /* context going to be destroyed, should
1578 * not access ops any more.
1579 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001580 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001581 vma->vm_ops = NULL;
1582 list_del(&vma_private->list);
1583 kfree(vma_private);
1584 }
Maor Gottliebecc7d832017-03-29 06:03:02 +03001585 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001586 mmput(owning_mm);
1587 put_task_struct(owning_process);
1588}
1589
Guy Levi37aa5c32016-04-27 16:49:50 +03001590static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1591{
1592 switch (cmd) {
1593 case MLX5_IB_MMAP_WC_PAGE:
1594 return "WC";
1595 case MLX5_IB_MMAP_REGULAR_PAGE:
1596 return "best effort WC";
1597 case MLX5_IB_MMAP_NC_PAGE:
1598 return "NC";
1599 default:
1600 return NULL;
1601 }
1602}
1603
1604static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001605 struct vm_area_struct *vma,
1606 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001607{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001608 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001609 int err;
1610 unsigned long idx;
1611 phys_addr_t pfn, pa;
1612 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001613 int uars_per_page;
1614
1615 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1616 return -EINVAL;
1617
1618 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1619 idx = get_index(vma->vm_pgoff);
1620 if (idx % uars_per_page ||
1621 idx * uars_per_page >= bfregi->num_sys_pages) {
1622 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1623 return -EINVAL;
1624 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001625
1626 switch (cmd) {
1627 case MLX5_IB_MMAP_WC_PAGE:
1628/* Some architectures don't support WC memory */
1629#if defined(CONFIG_X86)
1630 if (!pat_enabled())
1631 return -EPERM;
1632#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1633 return -EPERM;
1634#endif
1635 /* fall through */
1636 case MLX5_IB_MMAP_REGULAR_PAGE:
1637 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1638 prot = pgprot_writecombine(vma->vm_page_prot);
1639 break;
1640 case MLX5_IB_MMAP_NC_PAGE:
1641 prot = pgprot_noncached(vma->vm_page_prot);
1642 break;
1643 default:
1644 return -EINVAL;
1645 }
1646
Eli Cohenb037c292017-01-03 23:55:26 +02001647 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001648 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1649
1650 vma->vm_page_prot = prot;
1651 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1652 PAGE_SIZE, vma->vm_page_prot);
1653 if (err) {
1654 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1655 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1656 return -EAGAIN;
1657 }
1658
1659 pa = pfn << PAGE_SHIFT;
1660 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1661 vma->vm_start, &pa);
1662
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001663 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001664}
1665
Eli Cohene126ba92013-07-07 17:25:49 +03001666static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1667{
1668 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1669 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001670 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001671 phys_addr_t pfn;
1672
1673 command = get_command(vma->vm_pgoff);
1674 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001675 case MLX5_IB_MMAP_WC_PAGE:
1676 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001677 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001678 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001679
1680 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1681 return -ENOSYS;
1682
Matan Barakd69e3bc2015-12-15 20:30:13 +02001683 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001684 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1685 return -EINVAL;
1686
Matan Barak6cbac1e2016-04-14 16:52:10 +03001687 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001688 return -EPERM;
1689
1690 /* Don't expose to user-space information it shouldn't have */
1691 if (PAGE_SIZE > 4096)
1692 return -EOPNOTSUPP;
1693
1694 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1695 pfn = (dev->mdev->iseg_base +
1696 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1697 PAGE_SHIFT;
1698 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1699 PAGE_SIZE, vma->vm_page_prot))
1700 return -EAGAIN;
1701
1702 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1703 vma->vm_start,
1704 (unsigned long long)pfn << PAGE_SHIFT);
1705 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001706
Eli Cohene126ba92013-07-07 17:25:49 +03001707 default:
1708 return -EINVAL;
1709 }
1710
1711 return 0;
1712}
1713
Eli Cohene126ba92013-07-07 17:25:49 +03001714static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1715 struct ib_ucontext *context,
1716 struct ib_udata *udata)
1717{
1718 struct mlx5_ib_alloc_pd_resp resp;
1719 struct mlx5_ib_pd *pd;
1720 int err;
1721
1722 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1723 if (!pd)
1724 return ERR_PTR(-ENOMEM);
1725
Jack Morgenstein9603b612014-07-28 23:30:22 +03001726 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001727 if (err) {
1728 kfree(pd);
1729 return ERR_PTR(err);
1730 }
1731
1732 if (context) {
1733 resp.pdn = pd->pdn;
1734 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001735 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001736 kfree(pd);
1737 return ERR_PTR(-EFAULT);
1738 }
Eli Cohene126ba92013-07-07 17:25:49 +03001739 }
1740
1741 return &pd->ibpd;
1742}
1743
1744static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1745{
1746 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1747 struct mlx5_ib_pd *mpd = to_mpd(pd);
1748
Jack Morgenstein9603b612014-07-28 23:30:22 +03001749 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001750 kfree(mpd);
1751
1752 return 0;
1753}
1754
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001755enum {
1756 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1757 MATCH_CRITERIA_ENABLE_MISC_BIT,
1758 MATCH_CRITERIA_ENABLE_INNER_BIT
1759};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001760
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001761#define HEADER_IS_ZERO(match_criteria, headers) \
1762 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1763 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1764
1765static u8 get_match_criteria_enable(u32 *match_criteria)
1766{
1767 u8 match_criteria_enable;
1768
1769 match_criteria_enable =
1770 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1771 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1772 match_criteria_enable |=
1773 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1774 MATCH_CRITERIA_ENABLE_MISC_BIT;
1775 match_criteria_enable |=
1776 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1777 MATCH_CRITERIA_ENABLE_INNER_BIT;
1778
1779 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001780}
1781
Maor Gottliebca0d4752016-08-30 16:58:35 +03001782static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1783{
1784 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1785 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1786}
1787
Moses Reuben2d1e6972016-11-14 19:04:52 +02001788static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1789 bool inner)
1790{
1791 if (inner) {
1792 MLX5_SET(fte_match_set_misc,
1793 misc_c, inner_ipv6_flow_label, mask);
1794 MLX5_SET(fte_match_set_misc,
1795 misc_v, inner_ipv6_flow_label, val);
1796 } else {
1797 MLX5_SET(fte_match_set_misc,
1798 misc_c, outer_ipv6_flow_label, mask);
1799 MLX5_SET(fte_match_set_misc,
1800 misc_v, outer_ipv6_flow_label, val);
1801 }
1802}
1803
Maor Gottliebca0d4752016-08-30 16:58:35 +03001804static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1805{
1806 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1807 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1808 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1809 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1810}
1811
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001812#define LAST_ETH_FIELD vlan_tag
1813#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001814#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001815#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001816#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001817#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001818#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001819#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001820
1821/* Field is the last supported field */
1822#define FIELDS_NOT_SUPPORTED(filter, field)\
1823 memchr_inv((void *)&filter.field +\
1824 sizeof(filter.field), 0,\
1825 sizeof(filter) -\
1826 offsetof(typeof(filter), field) -\
1827 sizeof(filter.field))
1828
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001829#define IPV4_VERSION 4
1830#define IPV6_VERSION 6
1831static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1832 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001833 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001834{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001835 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1836 misc_parameters);
1837 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1838 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001839 void *headers_c;
1840 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001841 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001842
Moses Reuben2d1e6972016-11-14 19:04:52 +02001843 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1844 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1845 inner_headers);
1846 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1847 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001848 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1849 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001850 } else {
1851 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1852 outer_headers);
1853 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1854 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001855 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1856 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001857 }
1858
1859 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001860 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001861 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001862 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001863
Moses Reuben2d1e6972016-11-14 19:04:52 +02001864 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001865 dmac_47_16),
1866 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001867 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001868 dmac_47_16),
1869 ib_spec->eth.val.dst_mac);
1870
Moses Reuben2d1e6972016-11-14 19:04:52 +02001871 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03001872 smac_47_16),
1873 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001874 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03001875 smac_47_16),
1876 ib_spec->eth.val.src_mac);
1877
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001878 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02001879 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001880 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001881 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001882 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001883
Moses Reuben2d1e6972016-11-14 19:04:52 +02001884 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001885 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001886 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001887 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1888
Moses Reuben2d1e6972016-11-14 19:04:52 +02001889 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001890 first_cfi,
1891 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001892 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001893 first_cfi,
1894 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1895
Moses Reuben2d1e6972016-11-14 19:04:52 +02001896 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001897 first_prio,
1898 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001899 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001900 first_prio,
1901 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1902 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02001903 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001904 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001905 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001906 ethertype, ntohs(ib_spec->eth.val.ether_type));
1907 break;
1908 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001909 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001910 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001911
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001912 if (match_ipv) {
1913 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1914 ip_version, 0xf);
1915 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1916 ip_version, IPV4_VERSION);
1917 } else {
1918 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1919 ethertype, 0xffff);
1920 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1921 ethertype, ETH_P_IP);
1922 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001923
Moses Reuben2d1e6972016-11-14 19:04:52 +02001924 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001925 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1926 &ib_spec->ipv4.mask.src_ip,
1927 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001928 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001929 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1930 &ib_spec->ipv4.val.src_ip,
1931 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001932 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001933 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1934 &ib_spec->ipv4.mask.dst_ip,
1935 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001936 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001937 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1938 &ib_spec->ipv4.val.dst_ip,
1939 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001940
Moses Reuben2d1e6972016-11-14 19:04:52 +02001941 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001942 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1943
Moses Reuben2d1e6972016-11-14 19:04:52 +02001944 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001945 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001946 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001947 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001948 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001949 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001950
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001951 if (match_ipv) {
1952 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1953 ip_version, 0xf);
1954 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1955 ip_version, IPV6_VERSION);
1956 } else {
1957 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1958 ethertype, 0xffff);
1959 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1960 ethertype, ETH_P_IPV6);
1961 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03001962
Moses Reuben2d1e6972016-11-14 19:04:52 +02001963 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001964 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1965 &ib_spec->ipv6.mask.src_ip,
1966 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001967 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001968 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1969 &ib_spec->ipv6.val.src_ip,
1970 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001971 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001972 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1973 &ib_spec->ipv6.mask.dst_ip,
1974 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001975 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001976 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1977 &ib_spec->ipv6.val.dst_ip,
1978 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001979
Moses Reuben2d1e6972016-11-14 19:04:52 +02001980 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001981 ib_spec->ipv6.mask.traffic_class,
1982 ib_spec->ipv6.val.traffic_class);
1983
Moses Reuben2d1e6972016-11-14 19:04:52 +02001984 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001985 ib_spec->ipv6.mask.next_hdr,
1986 ib_spec->ipv6.val.next_hdr);
1987
Moses Reuben2d1e6972016-11-14 19:04:52 +02001988 set_flow_label(misc_params_c, misc_params_v,
1989 ntohl(ib_spec->ipv6.mask.flow_label),
1990 ntohl(ib_spec->ipv6.val.flow_label),
1991 ib_spec->type & IB_FLOW_SPEC_INNER);
1992
Maor Gottlieb026bae02016-06-17 15:14:51 +03001993 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001994 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001995 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1996 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001997 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001998
Moses Reuben2d1e6972016-11-14 19:04:52 +02001999 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002000 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002001 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002002 IPPROTO_TCP);
2003
Moses Reuben2d1e6972016-11-14 19:04:52 +02002004 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002005 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002006 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002007 ntohs(ib_spec->tcp_udp.val.src_port));
2008
Moses Reuben2d1e6972016-11-14 19:04:52 +02002009 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002010 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002011 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002012 ntohs(ib_spec->tcp_udp.val.dst_port));
2013 break;
2014 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002015 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2016 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002017 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002018
Moses Reuben2d1e6972016-11-14 19:04:52 +02002019 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002020 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002021 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002022 IPPROTO_UDP);
2023
Moses Reuben2d1e6972016-11-14 19:04:52 +02002024 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002025 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002026 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002027 ntohs(ib_spec->tcp_udp.val.src_port));
2028
Moses Reuben2d1e6972016-11-14 19:04:52 +02002029 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002030 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002031 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002032 ntohs(ib_spec->tcp_udp.val.dst_port));
2033 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002034 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2035 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2036 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002037 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002038
2039 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2040 ntohl(ib_spec->tunnel.mask.tunnel_id));
2041 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2042 ntohl(ib_spec->tunnel.val.tunnel_id));
2043 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002044 case IB_FLOW_SPEC_ACTION_TAG:
2045 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2046 LAST_FLOW_TAG_FIELD))
2047 return -EOPNOTSUPP;
2048 if (ib_spec->flow_tag.tag_id >= BIT(24))
2049 return -EINVAL;
2050
2051 *tag_id = ib_spec->flow_tag.tag_id;
2052 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002053 case IB_FLOW_SPEC_ACTION_DROP:
2054 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2055 LAST_DROP_FIELD))
2056 return -EOPNOTSUPP;
2057 *is_drop = true;
2058 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002059 default:
2060 return -EINVAL;
2061 }
2062
2063 return 0;
2064}
2065
2066/* If a flow could catch both multicast and unicast packets,
2067 * it won't fall into the multicast flow steering table and this rule
2068 * could steal other multicast packets.
2069 */
2070static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
2071{
2072 struct ib_flow_spec_eth *eth_spec;
2073
2074 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
2075 ib_attr->size < sizeof(struct ib_flow_attr) +
2076 sizeof(struct ib_flow_spec_eth) ||
2077 ib_attr->num_of_specs < 1)
2078 return false;
2079
2080 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
2081 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
2082 eth_spec->size != sizeof(*eth_spec))
2083 return false;
2084
2085 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2086 is_multicast_ether_addr(eth_spec->val.dst_mac);
2087}
2088
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002089static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2090 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002091 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002092{
2093 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002094 int match_ipv = check_inner ?
2095 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2096 ft_field_support.inner_ip_version) :
2097 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2098 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002099 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2100 bool ipv4_spec_valid, ipv6_spec_valid;
2101 unsigned int ip_spec_type = 0;
2102 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002103 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002104 bool mask_valid = true;
2105 u16 eth_type = 0;
2106 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002107
2108 /* Validate that ethertype is correct */
2109 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002110 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002111 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002112 mask_valid = (ib_spec->eth.mask.ether_type ==
2113 htons(0xffff));
2114 has_ethertype = true;
2115 eth_type = ntohs(ib_spec->eth.val.ether_type);
2116 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2117 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2118 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002119 }
2120 ib_spec = (void *)ib_spec + ib_spec->size;
2121 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002122
2123 type_valid = (!has_ethertype) || (!ip_spec_type);
2124 if (!type_valid && mask_valid) {
2125 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2126 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2127 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2128 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002129
2130 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2131 (((eth_type == ETH_P_MPLS_UC) ||
2132 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002133 }
2134
2135 return type_valid;
2136}
2137
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002138static bool is_valid_attr(struct mlx5_core_dev *mdev,
2139 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002140{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002141 return is_valid_ethertype(mdev, flow_attr, false) &&
2142 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002143}
2144
2145static void put_flow_table(struct mlx5_ib_dev *dev,
2146 struct mlx5_ib_flow_prio *prio, bool ft_added)
2147{
2148 prio->refcount -= !!ft_added;
2149 if (!prio->refcount) {
2150 mlx5_destroy_flow_table(prio->flow_table);
2151 prio->flow_table = NULL;
2152 }
2153}
2154
2155static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2156{
2157 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2158 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2159 struct mlx5_ib_flow_handler,
2160 ibflow);
2161 struct mlx5_ib_flow_handler *iter, *tmp;
2162
2163 mutex_lock(&dev->flow_db.lock);
2164
2165 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002166 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002167 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002168 list_del(&iter->list);
2169 kfree(iter);
2170 }
2171
Mark Bloch74491de2016-08-31 11:24:25 +00002172 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002173 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002174 mutex_unlock(&dev->flow_db.lock);
2175
2176 kfree(handler);
2177
2178 return 0;
2179}
2180
Maor Gottlieb35d190112016-03-07 18:51:47 +02002181static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2182{
2183 priority *= 2;
2184 if (!dont_trap)
2185 priority++;
2186 return priority;
2187}
2188
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002189enum flow_table_type {
2190 MLX5_IB_FT_RX,
2191 MLX5_IB_FT_TX
2192};
2193
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002194#define MLX5_FS_MAX_TYPES 6
2195#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002196static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002197 struct ib_flow_attr *flow_attr,
2198 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002199{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002200 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002201 struct mlx5_flow_namespace *ns = NULL;
2202 struct mlx5_ib_flow_prio *prio;
2203 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002204 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002205 int num_entries;
2206 int num_groups;
2207 int priority;
2208 int err = 0;
2209
Maor Gottliebdac388e2017-03-29 06:09:00 +03002210 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2211 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002212 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002213 if (flow_is_multicast_only(flow_attr) &&
2214 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002215 priority = MLX5_IB_FLOW_MCAST_PRIO;
2216 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002217 priority = ib_prio_to_core_prio(flow_attr->priority,
2218 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002219 ns = mlx5_get_flow_namespace(dev->mdev,
2220 MLX5_FLOW_NAMESPACE_BYPASS);
2221 num_entries = MLX5_FS_MAX_ENTRIES;
2222 num_groups = MLX5_FS_MAX_TYPES;
2223 prio = &dev->flow_db.prios[priority];
2224 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2225 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2226 ns = mlx5_get_flow_namespace(dev->mdev,
2227 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2228 build_leftovers_ft_param(&priority,
2229 &num_entries,
2230 &num_groups);
2231 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002232 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2233 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2234 allow_sniffer_and_nic_rx_shared_tir))
2235 return ERR_PTR(-ENOTSUPP);
2236
2237 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2238 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2239 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2240
2241 prio = &dev->flow_db.sniffer[ft_type];
2242 priority = 0;
2243 num_entries = 1;
2244 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002245 }
2246
2247 if (!ns)
2248 return ERR_PTR(-ENOTSUPP);
2249
Maor Gottliebdac388e2017-03-29 06:09:00 +03002250 if (num_entries > max_table_size)
2251 return ERR_PTR(-ENOMEM);
2252
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002253 ft = prio->flow_table;
2254 if (!ft) {
2255 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2256 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002257 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002258 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002259
2260 if (!IS_ERR(ft)) {
2261 prio->refcount = 0;
2262 prio->flow_table = ft;
2263 } else {
2264 err = PTR_ERR(ft);
2265 }
2266 }
2267
2268 return err ? ERR_PTR(err) : prio;
2269}
2270
2271static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2272 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03002273 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002274 struct mlx5_flow_destination *dst)
2275{
2276 struct mlx5_flow_table *ft = ft_prio->flow_table;
2277 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002278 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002279 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002280 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002281 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002282 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002283 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002284 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002285 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002286 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002287
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002288 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002289 return ERR_PTR(-EINVAL);
2290
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002291 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002292 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002293 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002294 err = -ENOMEM;
2295 goto free;
2296 }
2297
2298 INIT_LIST_HEAD(&handler->list);
2299
2300 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002301 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002302 spec->match_value,
2303 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002304 if (err < 0)
2305 goto free;
2306
2307 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2308 }
2309
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002310 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002311 if (is_drop) {
2312 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2313 rule_dst = NULL;
2314 dest_num = 0;
2315 } else {
2316 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2317 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2318 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002319
2320 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2321 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2322 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2323 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2324 flow_tag, flow_attr->type);
2325 err = -EINVAL;
2326 goto free;
2327 }
2328 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002329 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002330 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002331 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002332
2333 if (IS_ERR(handler->rule)) {
2334 err = PTR_ERR(handler->rule);
2335 goto free;
2336 }
2337
Maor Gottliebd9d49802016-08-28 14:16:33 +03002338 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002339 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002340
2341 ft_prio->flow_table = ft;
2342free:
2343 if (err)
2344 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002345 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002346 return err ? ERR_PTR(err) : handler;
2347}
2348
Maor Gottlieb35d190112016-03-07 18:51:47 +02002349static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2350 struct mlx5_ib_flow_prio *ft_prio,
2351 struct ib_flow_attr *flow_attr,
2352 struct mlx5_flow_destination *dst)
2353{
2354 struct mlx5_ib_flow_handler *handler_dst = NULL;
2355 struct mlx5_ib_flow_handler *handler = NULL;
2356
2357 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2358 if (!IS_ERR(handler)) {
2359 handler_dst = create_flow_rule(dev, ft_prio,
2360 flow_attr, dst);
2361 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002362 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002363 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002364 kfree(handler);
2365 handler = handler_dst;
2366 } else {
2367 list_add(&handler_dst->list, &handler->list);
2368 }
2369 }
2370
2371 return handler;
2372}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002373enum {
2374 LEFTOVERS_MC,
2375 LEFTOVERS_UC,
2376};
2377
2378static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2379 struct mlx5_ib_flow_prio *ft_prio,
2380 struct ib_flow_attr *flow_attr,
2381 struct mlx5_flow_destination *dst)
2382{
2383 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2384 struct mlx5_ib_flow_handler *handler = NULL;
2385
2386 static struct {
2387 struct ib_flow_attr flow_attr;
2388 struct ib_flow_spec_eth eth_flow;
2389 } leftovers_specs[] = {
2390 [LEFTOVERS_MC] = {
2391 .flow_attr = {
2392 .num_of_specs = 1,
2393 .size = sizeof(leftovers_specs[0])
2394 },
2395 .eth_flow = {
2396 .type = IB_FLOW_SPEC_ETH,
2397 .size = sizeof(struct ib_flow_spec_eth),
2398 .mask = {.dst_mac = {0x1} },
2399 .val = {.dst_mac = {0x1} }
2400 }
2401 },
2402 [LEFTOVERS_UC] = {
2403 .flow_attr = {
2404 .num_of_specs = 1,
2405 .size = sizeof(leftovers_specs[0])
2406 },
2407 .eth_flow = {
2408 .type = IB_FLOW_SPEC_ETH,
2409 .size = sizeof(struct ib_flow_spec_eth),
2410 .mask = {.dst_mac = {0x1} },
2411 .val = {.dst_mac = {} }
2412 }
2413 }
2414 };
2415
2416 handler = create_flow_rule(dev, ft_prio,
2417 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2418 dst);
2419 if (!IS_ERR(handler) &&
2420 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2421 handler_ucast = create_flow_rule(dev, ft_prio,
2422 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2423 dst);
2424 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002425 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002426 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002427 kfree(handler);
2428 handler = handler_ucast;
2429 } else {
2430 list_add(&handler_ucast->list, &handler->list);
2431 }
2432 }
2433
2434 return handler;
2435}
2436
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002437static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2438 struct mlx5_ib_flow_prio *ft_rx,
2439 struct mlx5_ib_flow_prio *ft_tx,
2440 struct mlx5_flow_destination *dst)
2441{
2442 struct mlx5_ib_flow_handler *handler_rx;
2443 struct mlx5_ib_flow_handler *handler_tx;
2444 int err;
2445 static const struct ib_flow_attr flow_attr = {
2446 .num_of_specs = 0,
2447 .size = sizeof(flow_attr)
2448 };
2449
2450 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2451 if (IS_ERR(handler_rx)) {
2452 err = PTR_ERR(handler_rx);
2453 goto err;
2454 }
2455
2456 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2457 if (IS_ERR(handler_tx)) {
2458 err = PTR_ERR(handler_tx);
2459 goto err_tx;
2460 }
2461
2462 list_add(&handler_tx->list, &handler_rx->list);
2463
2464 return handler_rx;
2465
2466err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002467 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002468 ft_rx->refcount--;
2469 kfree(handler_rx);
2470err:
2471 return ERR_PTR(err);
2472}
2473
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002474static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2475 struct ib_flow_attr *flow_attr,
2476 int domain)
2477{
2478 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002479 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002480 struct mlx5_ib_flow_handler *handler = NULL;
2481 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002482 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002483 struct mlx5_ib_flow_prio *ft_prio;
2484 int err;
2485
2486 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002487 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002488
2489 if (domain != IB_FLOW_DOMAIN_USER ||
2490 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002491 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002492 return ERR_PTR(-EINVAL);
2493
2494 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2495 if (!dst)
2496 return ERR_PTR(-ENOMEM);
2497
2498 mutex_lock(&dev->flow_db.lock);
2499
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002500 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002501 if (IS_ERR(ft_prio)) {
2502 err = PTR_ERR(ft_prio);
2503 goto unlock;
2504 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002505 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2506 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2507 if (IS_ERR(ft_prio_tx)) {
2508 err = PTR_ERR(ft_prio_tx);
2509 ft_prio_tx = NULL;
2510 goto destroy_ft;
2511 }
2512 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002513
2514 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002515 if (mqp->flags & MLX5_IB_QP_RSS)
2516 dst->tir_num = mqp->rss_qp.tirn;
2517 else
2518 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002519
2520 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002521 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2522 handler = create_dont_trap_rule(dev, ft_prio,
2523 flow_attr, dst);
2524 } else {
2525 handler = create_flow_rule(dev, ft_prio, flow_attr,
2526 dst);
2527 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002528 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2529 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2530 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2531 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002532 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2533 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002534 } else {
2535 err = -EINVAL;
2536 goto destroy_ft;
2537 }
2538
2539 if (IS_ERR(handler)) {
2540 err = PTR_ERR(handler);
2541 handler = NULL;
2542 goto destroy_ft;
2543 }
2544
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002545 mutex_unlock(&dev->flow_db.lock);
2546 kfree(dst);
2547
2548 return &handler->ibflow;
2549
2550destroy_ft:
2551 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002552 if (ft_prio_tx)
2553 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002554unlock:
2555 mutex_unlock(&dev->flow_db.lock);
2556 kfree(dst);
2557 kfree(handler);
2558 return ERR_PTR(err);
2559}
2560
Eli Cohene126ba92013-07-07 17:25:49 +03002561static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2562{
2563 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2564 int err;
2565
Jack Morgenstein9603b612014-07-28 23:30:22 +03002566 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002567 if (err)
2568 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2569 ibqp->qp_num, gid->raw);
2570
2571 return err;
2572}
2573
2574static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2575{
2576 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2577 int err;
2578
Jack Morgenstein9603b612014-07-28 23:30:22 +03002579 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002580 if (err)
2581 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2582 ibqp->qp_num, gid->raw);
2583
2584 return err;
2585}
2586
2587static int init_node_data(struct mlx5_ib_dev *dev)
2588{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002589 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002590
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002591 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002592 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002593 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002594
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002595 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002596
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002597 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002598}
2599
2600static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2601 char *buf)
2602{
2603 struct mlx5_ib_dev *dev =
2604 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2605
Jack Morgenstein9603b612014-07-28 23:30:22 +03002606 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002607}
2608
2609static ssize_t show_reg_pages(struct device *device,
2610 struct device_attribute *attr, char *buf)
2611{
2612 struct mlx5_ib_dev *dev =
2613 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2614
Haggai Eran6aec21f2014-12-11 17:04:23 +02002615 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002616}
2617
2618static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2619 char *buf)
2620{
2621 struct mlx5_ib_dev *dev =
2622 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002623 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002624}
2625
Eli Cohene126ba92013-07-07 17:25:49 +03002626static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2627 char *buf)
2628{
2629 struct mlx5_ib_dev *dev =
2630 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002631 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002632}
2633
2634static ssize_t show_board(struct device *device, struct device_attribute *attr,
2635 char *buf)
2636{
2637 struct mlx5_ib_dev *dev =
2638 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2639 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002640 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002641}
2642
2643static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002644static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2645static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2646static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2647static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2648
2649static struct device_attribute *mlx5_class_attributes[] = {
2650 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002651 &dev_attr_hca_type,
2652 &dev_attr_board_id,
2653 &dev_attr_fw_pages,
2654 &dev_attr_reg_pages,
2655};
2656
Haggai Eran7722f472016-02-29 15:45:07 +02002657static void pkey_change_handler(struct work_struct *work)
2658{
2659 struct mlx5_ib_port_resources *ports =
2660 container_of(work, struct mlx5_ib_port_resources,
2661 pkey_change_work);
2662
2663 mutex_lock(&ports->devr->mutex);
2664 mlx5_ib_gsi_pkey_change(ports->gsi);
2665 mutex_unlock(&ports->devr->mutex);
2666}
2667
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002668static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2669{
2670 struct mlx5_ib_qp *mqp;
2671 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2672 struct mlx5_core_cq *mcq;
2673 struct list_head cq_armed_list;
2674 unsigned long flags_qp;
2675 unsigned long flags_cq;
2676 unsigned long flags;
2677
2678 INIT_LIST_HEAD(&cq_armed_list);
2679
2680 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2681 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2682 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2683 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2684 if (mqp->sq.tail != mqp->sq.head) {
2685 send_mcq = to_mcq(mqp->ibqp.send_cq);
2686 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2687 if (send_mcq->mcq.comp &&
2688 mqp->ibqp.send_cq->comp_handler) {
2689 if (!send_mcq->mcq.reset_notify_added) {
2690 send_mcq->mcq.reset_notify_added = 1;
2691 list_add_tail(&send_mcq->mcq.reset_notify,
2692 &cq_armed_list);
2693 }
2694 }
2695 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2696 }
2697 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2698 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2699 /* no handling is needed for SRQ */
2700 if (!mqp->ibqp.srq) {
2701 if (mqp->rq.tail != mqp->rq.head) {
2702 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2703 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2704 if (recv_mcq->mcq.comp &&
2705 mqp->ibqp.recv_cq->comp_handler) {
2706 if (!recv_mcq->mcq.reset_notify_added) {
2707 recv_mcq->mcq.reset_notify_added = 1;
2708 list_add_tail(&recv_mcq->mcq.reset_notify,
2709 &cq_armed_list);
2710 }
2711 }
2712 spin_unlock_irqrestore(&recv_mcq->lock,
2713 flags_cq);
2714 }
2715 }
2716 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2717 }
2718 /*At that point all inflight post send were put to be executed as of we
2719 * lock/unlock above locks Now need to arm all involved CQs.
2720 */
2721 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2722 mcq->comp(mcq);
2723 }
2724 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2725}
2726
Jack Morgenstein9603b612014-07-28 23:30:22 +03002727static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002728 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002729{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002730 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002731 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002732 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002733 u8 port = 0;
2734
2735 switch (event) {
2736 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002737 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002738 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002739 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002740 break;
2741
2742 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002743 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002744 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002745 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002746
2747 /* In RoCE, port up/down events are handled in
2748 * mlx5_netdev_event().
2749 */
2750 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2751 IB_LINK_LAYER_ETHERNET)
2752 return;
2753
2754 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2755 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002756 break;
2757
Eli Cohene126ba92013-07-07 17:25:49 +03002758 case MLX5_DEV_EVENT_LID_CHANGE:
2759 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002760 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002761 break;
2762
2763 case MLX5_DEV_EVENT_PKEY_CHANGE:
2764 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002765 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002766
2767 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002768 break;
2769
2770 case MLX5_DEV_EVENT_GUID_CHANGE:
2771 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002772 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002773 break;
2774
2775 case MLX5_DEV_EVENT_CLIENT_REREG:
2776 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002777 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002778 break;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002779 default:
2780 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002781 }
2782
2783 ibev.device = &ibdev->ib_dev;
2784 ibev.element.port_num = port;
2785
Eli Cohena0c84c32013-09-11 16:35:27 +03002786 if (port < 1 || port > ibdev->num_ports) {
2787 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
2788 return;
2789 }
2790
Eli Cohene126ba92013-07-07 17:25:49 +03002791 if (ibdev->ib_active)
2792 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002793
2794 if (fatal)
2795 ibdev->ib_active = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002796}
2797
Maor Gottliebc43f1112017-01-18 14:10:33 +02002798static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2799{
2800 struct mlx5_hca_vport_context vport_ctx;
2801 int err;
2802 int port;
2803
2804 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
2805 dev->mdev->port_caps[port - 1].has_smi = false;
2806 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2807 MLX5_CAP_PORT_TYPE_IB) {
2808 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2809 err = mlx5_query_hca_vport_context(dev->mdev, 0,
2810 port, 0,
2811 &vport_ctx);
2812 if (err) {
2813 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2814 port, err);
2815 return err;
2816 }
2817 dev->mdev->port_caps[port - 1].has_smi =
2818 vport_ctx.has_smi;
2819 } else {
2820 dev->mdev->port_caps[port - 1].has_smi = true;
2821 }
2822 }
2823 }
2824 return 0;
2825}
2826
Eli Cohene126ba92013-07-07 17:25:49 +03002827static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2828{
2829 int port;
2830
Saeed Mahameed938fe832015-05-28 22:28:41 +03002831 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002832 mlx5_query_ext_port_caps(dev, port);
2833}
2834
2835static int get_port_caps(struct mlx5_ib_dev *dev)
2836{
2837 struct ib_device_attr *dprops = NULL;
2838 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002839 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002840 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002841 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002842
2843 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2844 if (!pprops)
2845 goto out;
2846
2847 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2848 if (!dprops)
2849 goto out;
2850
Maor Gottliebc43f1112017-01-18 14:10:33 +02002851 err = set_has_smi_cap(dev);
2852 if (err)
2853 goto out;
2854
Matan Barak2528e332015-06-11 16:35:25 +03002855 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002856 if (err) {
2857 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2858 goto out;
2859 }
2860
Saeed Mahameed938fe832015-05-28 22:28:41 +03002861 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02002862 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03002863 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2864 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002865 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2866 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002867 break;
2868 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002869 dev->mdev->port_caps[port - 1].pkey_table_len =
2870 dprops->max_pkeys;
2871 dev->mdev->port_caps[port - 1].gid_table_len =
2872 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002873 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2874 dprops->max_pkeys, pprops->gid_tbl_len);
2875 }
2876
2877out:
2878 kfree(pprops);
2879 kfree(dprops);
2880
2881 return err;
2882}
2883
2884static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2885{
2886 int err;
2887
2888 err = mlx5_mr_cache_cleanup(dev);
2889 if (err)
2890 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2891
2892 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002893 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002894 ib_dealloc_pd(dev->umrc.pd);
2895}
2896
2897enum {
2898 MAX_UMR_WR = 128,
2899};
2900
2901static int create_umr_res(struct mlx5_ib_dev *dev)
2902{
2903 struct ib_qp_init_attr *init_attr = NULL;
2904 struct ib_qp_attr *attr = NULL;
2905 struct ib_pd *pd;
2906 struct ib_cq *cq;
2907 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002908 int ret;
2909
2910 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2911 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2912 if (!attr || !init_attr) {
2913 ret = -ENOMEM;
2914 goto error_0;
2915 }
2916
Christoph Hellwiged082d32016-09-05 12:56:17 +02002917 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002918 if (IS_ERR(pd)) {
2919 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2920 ret = PTR_ERR(pd);
2921 goto error_0;
2922 }
2923
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002924 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002925 if (IS_ERR(cq)) {
2926 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2927 ret = PTR_ERR(cq);
2928 goto error_2;
2929 }
Eli Cohene126ba92013-07-07 17:25:49 +03002930
2931 init_attr->send_cq = cq;
2932 init_attr->recv_cq = cq;
2933 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2934 init_attr->cap.max_send_wr = MAX_UMR_WR;
2935 init_attr->cap.max_send_sge = 1;
2936 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2937 init_attr->port_num = 1;
2938 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2939 if (IS_ERR(qp)) {
2940 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2941 ret = PTR_ERR(qp);
2942 goto error_3;
2943 }
2944 qp->device = &dev->ib_dev;
2945 qp->real_qp = qp;
2946 qp->uobject = NULL;
2947 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2948
2949 attr->qp_state = IB_QPS_INIT;
2950 attr->port_num = 1;
2951 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2952 IB_QP_PORT, NULL);
2953 if (ret) {
2954 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2955 goto error_4;
2956 }
2957
2958 memset(attr, 0, sizeof(*attr));
2959 attr->qp_state = IB_QPS_RTR;
2960 attr->path_mtu = IB_MTU_256;
2961
2962 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2963 if (ret) {
2964 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2965 goto error_4;
2966 }
2967
2968 memset(attr, 0, sizeof(*attr));
2969 attr->qp_state = IB_QPS_RTS;
2970 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2971 if (ret) {
2972 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2973 goto error_4;
2974 }
2975
2976 dev->umrc.qp = qp;
2977 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002978 dev->umrc.pd = pd;
2979
2980 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2981 ret = mlx5_mr_cache_init(dev);
2982 if (ret) {
2983 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2984 goto error_4;
2985 }
2986
2987 kfree(attr);
2988 kfree(init_attr);
2989
2990 return 0;
2991
2992error_4:
2993 mlx5_ib_destroy_qp(qp);
2994
2995error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002996 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002997
2998error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002999 ib_dealloc_pd(pd);
3000
3001error_0:
3002 kfree(attr);
3003 kfree(init_attr);
3004 return ret;
3005}
3006
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003007static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3008{
3009 switch (umr_fence_cap) {
3010 case MLX5_CAP_UMR_FENCE_NONE:
3011 return MLX5_FENCE_MODE_NONE;
3012 case MLX5_CAP_UMR_FENCE_SMALL:
3013 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3014 default:
3015 return MLX5_FENCE_MODE_STRONG_ORDERING;
3016 }
3017}
3018
Eli Cohene126ba92013-07-07 17:25:49 +03003019static int create_dev_resources(struct mlx5_ib_resources *devr)
3020{
3021 struct ib_srq_init_attr attr;
3022 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003023 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003024 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003025 int ret = 0;
3026
3027 dev = container_of(devr, struct mlx5_ib_dev, devr);
3028
Haggai Erand16e91d2016-02-29 15:45:05 +02003029 mutex_init(&devr->mutex);
3030
Eli Cohene126ba92013-07-07 17:25:49 +03003031 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3032 if (IS_ERR(devr->p0)) {
3033 ret = PTR_ERR(devr->p0);
3034 goto error0;
3035 }
3036 devr->p0->device = &dev->ib_dev;
3037 devr->p0->uobject = NULL;
3038 atomic_set(&devr->p0->usecnt, 0);
3039
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003040 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003041 if (IS_ERR(devr->c0)) {
3042 ret = PTR_ERR(devr->c0);
3043 goto error1;
3044 }
3045 devr->c0->device = &dev->ib_dev;
3046 devr->c0->uobject = NULL;
3047 devr->c0->comp_handler = NULL;
3048 devr->c0->event_handler = NULL;
3049 devr->c0->cq_context = NULL;
3050 atomic_set(&devr->c0->usecnt, 0);
3051
3052 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3053 if (IS_ERR(devr->x0)) {
3054 ret = PTR_ERR(devr->x0);
3055 goto error2;
3056 }
3057 devr->x0->device = &dev->ib_dev;
3058 devr->x0->inode = NULL;
3059 atomic_set(&devr->x0->usecnt, 0);
3060 mutex_init(&devr->x0->tgt_qp_mutex);
3061 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3062
3063 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3064 if (IS_ERR(devr->x1)) {
3065 ret = PTR_ERR(devr->x1);
3066 goto error3;
3067 }
3068 devr->x1->device = &dev->ib_dev;
3069 devr->x1->inode = NULL;
3070 atomic_set(&devr->x1->usecnt, 0);
3071 mutex_init(&devr->x1->tgt_qp_mutex);
3072 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3073
3074 memset(&attr, 0, sizeof(attr));
3075 attr.attr.max_sge = 1;
3076 attr.attr.max_wr = 1;
3077 attr.srq_type = IB_SRQT_XRC;
3078 attr.ext.xrc.cq = devr->c0;
3079 attr.ext.xrc.xrcd = devr->x0;
3080
3081 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3082 if (IS_ERR(devr->s0)) {
3083 ret = PTR_ERR(devr->s0);
3084 goto error4;
3085 }
3086 devr->s0->device = &dev->ib_dev;
3087 devr->s0->pd = devr->p0;
3088 devr->s0->uobject = NULL;
3089 devr->s0->event_handler = NULL;
3090 devr->s0->srq_context = NULL;
3091 devr->s0->srq_type = IB_SRQT_XRC;
3092 devr->s0->ext.xrc.xrcd = devr->x0;
3093 devr->s0->ext.xrc.cq = devr->c0;
3094 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
3095 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
3096 atomic_inc(&devr->p0->usecnt);
3097 atomic_set(&devr->s0->usecnt, 0);
3098
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003099 memset(&attr, 0, sizeof(attr));
3100 attr.attr.max_sge = 1;
3101 attr.attr.max_wr = 1;
3102 attr.srq_type = IB_SRQT_BASIC;
3103 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3104 if (IS_ERR(devr->s1)) {
3105 ret = PTR_ERR(devr->s1);
3106 goto error5;
3107 }
3108 devr->s1->device = &dev->ib_dev;
3109 devr->s1->pd = devr->p0;
3110 devr->s1->uobject = NULL;
3111 devr->s1->event_handler = NULL;
3112 devr->s1->srq_context = NULL;
3113 devr->s1->srq_type = IB_SRQT_BASIC;
3114 devr->s1->ext.xrc.cq = devr->c0;
3115 atomic_inc(&devr->p0->usecnt);
3116 atomic_set(&devr->s0->usecnt, 0);
3117
Haggai Eran7722f472016-02-29 15:45:07 +02003118 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3119 INIT_WORK(&devr->ports[port].pkey_change_work,
3120 pkey_change_handler);
3121 devr->ports[port].devr = devr;
3122 }
3123
Eli Cohene126ba92013-07-07 17:25:49 +03003124 return 0;
3125
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003126error5:
3127 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003128error4:
3129 mlx5_ib_dealloc_xrcd(devr->x1);
3130error3:
3131 mlx5_ib_dealloc_xrcd(devr->x0);
3132error2:
3133 mlx5_ib_destroy_cq(devr->c0);
3134error1:
3135 mlx5_ib_dealloc_pd(devr->p0);
3136error0:
3137 return ret;
3138}
3139
3140static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3141{
Haggai Eran7722f472016-02-29 15:45:07 +02003142 struct mlx5_ib_dev *dev =
3143 container_of(devr, struct mlx5_ib_dev, devr);
3144 int port;
3145
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003146 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003147 mlx5_ib_destroy_srq(devr->s0);
3148 mlx5_ib_dealloc_xrcd(devr->x0);
3149 mlx5_ib_dealloc_xrcd(devr->x1);
3150 mlx5_ib_destroy_cq(devr->c0);
3151 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003152
3153 /* Make sure no change P_Key work items are still executing */
3154 for (port = 0; port < dev->num_ports; ++port)
3155 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003156}
3157
Achiad Shochate53505a2015-12-23 18:47:25 +02003158static u32 get_core_cap_flags(struct ib_device *ibdev)
3159{
3160 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3161 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3162 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3163 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3164 u32 ret = 0;
3165
3166 if (ll == IB_LINK_LAYER_INFINIBAND)
3167 return RDMA_CORE_PORT_IBA_IB;
3168
Or Gerlitz72cd5712017-01-24 13:02:36 +02003169 ret = RDMA_CORE_PORT_RAW_PACKET;
3170
Achiad Shochate53505a2015-12-23 18:47:25 +02003171 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003172 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003173
3174 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003175 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003176
3177 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3178 ret |= RDMA_CORE_PORT_IBA_ROCE;
3179
3180 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3181 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3182
3183 return ret;
3184}
3185
Ira Weiny77386132015-05-13 20:02:58 -04003186static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3187 struct ib_port_immutable *immutable)
3188{
3189 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003190 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3191 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003192 int err;
3193
Or Gerlitzc4550c62017-01-24 13:02:39 +02003194 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3195
3196 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003197 if (err)
3198 return err;
3199
3200 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3201 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003202 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003203 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3204 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003205
3206 return 0;
3207}
3208
Ira Weinyc7342822016-06-15 02:22:01 -04003209static void get_dev_fw_str(struct ib_device *ibdev, char *str,
3210 size_t str_len)
3211{
3212 struct mlx5_ib_dev *dev =
3213 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
3214 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
3215 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
3216}
3217
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003218static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003219{
3220 struct mlx5_core_dev *mdev = dev->mdev;
3221 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3222 MLX5_FLOW_NAMESPACE_LAG);
3223 struct mlx5_flow_table *ft;
3224 int err;
3225
3226 if (!ns || !mlx5_lag_is_active(mdev))
3227 return 0;
3228
3229 err = mlx5_cmd_create_vport_lag(mdev);
3230 if (err)
3231 return err;
3232
3233 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3234 if (IS_ERR(ft)) {
3235 err = PTR_ERR(ft);
3236 goto err_destroy_vport_lag;
3237 }
3238
3239 dev->flow_db.lag_demux_ft = ft;
3240 return 0;
3241
3242err_destroy_vport_lag:
3243 mlx5_cmd_destroy_vport_lag(mdev);
3244 return err;
3245}
3246
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003247static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003248{
3249 struct mlx5_core_dev *mdev = dev->mdev;
3250
3251 if (dev->flow_db.lag_demux_ft) {
3252 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3253 dev->flow_db.lag_demux_ft = NULL;
3254
3255 mlx5_cmd_destroy_vport_lag(mdev);
3256 }
3257}
3258
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003259static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003260{
Achiad Shochate53505a2015-12-23 18:47:25 +02003261 int err;
3262
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003263 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003264 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003265 if (err) {
3266 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003267 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003268 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003269
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003270 return 0;
3271}
Achiad Shochate53505a2015-12-23 18:47:25 +02003272
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003273static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003274{
3275 if (dev->roce.nb.notifier_call) {
3276 unregister_netdevice_notifier(&dev->roce.nb);
3277 dev->roce.nb.notifier_call = NULL;
3278 }
3279}
3280
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003281static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003282{
Eli Cohene126ba92013-07-07 17:25:49 +03003283 int err;
3284
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003285 err = mlx5_add_netdev_notifier(dev);
3286 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003287 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003288
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003289 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3290 err = mlx5_nic_vport_enable_roce(dev->mdev);
3291 if (err)
3292 goto err_unregister_netdevice_notifier;
3293 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003294
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003295 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003296 if (err)
3297 goto err_disable_roce;
3298
Achiad Shochate53505a2015-12-23 18:47:25 +02003299 return 0;
3300
Aviv Heller9ef9c642016-09-18 20:48:01 +03003301err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003302 if (MLX5_CAP_GEN(dev->mdev, roce))
3303 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003304
Achiad Shochate53505a2015-12-23 18:47:25 +02003305err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003306 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003307 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003308}
3309
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003310static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003311{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003312 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003313 if (MLX5_CAP_GEN(dev->mdev, roce))
3314 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003315}
3316
Parav Pandite1f24a72017-04-16 07:29:29 +03003317struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003318 const char *name;
3319 size_t offset;
3320};
3321
3322#define INIT_Q_COUNTER(_name) \
3323 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3324
Parav Pandite1f24a72017-04-16 07:29:29 +03003325static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003326 INIT_Q_COUNTER(rx_write_requests),
3327 INIT_Q_COUNTER(rx_read_requests),
3328 INIT_Q_COUNTER(rx_atomic_requests),
3329 INIT_Q_COUNTER(out_of_buffer),
3330};
3331
Parav Pandite1f24a72017-04-16 07:29:29 +03003332static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003333 INIT_Q_COUNTER(out_of_sequence),
3334};
3335
Parav Pandite1f24a72017-04-16 07:29:29 +03003336static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003337 INIT_Q_COUNTER(duplicate_request),
3338 INIT_Q_COUNTER(rnr_nak_retry_err),
3339 INIT_Q_COUNTER(packet_seq_err),
3340 INIT_Q_COUNTER(implied_nak_seq_err),
3341 INIT_Q_COUNTER(local_ack_timeout_err),
3342};
3343
Parav Pandite1f24a72017-04-16 07:29:29 +03003344#define INIT_CONG_COUNTER(_name) \
3345 { .name = #_name, .offset = \
3346 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3347
3348static const struct mlx5_ib_counter cong_cnts[] = {
3349 INIT_CONG_COUNTER(rp_cnp_ignored),
3350 INIT_CONG_COUNTER(rp_cnp_handled),
3351 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3352 INIT_CONG_COUNTER(np_cnp_sent),
3353};
3354
3355static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003356{
3357 unsigned int i;
3358
Kamal Heib7c16f472017-01-18 15:25:09 +02003359 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003360 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003361 dev->port[i].cnts.set_id);
3362 kfree(dev->port[i].cnts.names);
3363 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003364 }
3365}
3366
Parav Pandite1f24a72017-04-16 07:29:29 +03003367static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3368 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003369{
3370 u32 num_counters;
3371
3372 num_counters = ARRAY_SIZE(basic_q_cnts);
3373
3374 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3375 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3376
3377 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3378 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandite1f24a72017-04-16 07:29:29 +03003379 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003380
Parav Pandite1f24a72017-04-16 07:29:29 +03003381 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3382 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3383 num_counters += ARRAY_SIZE(cong_cnts);
3384 }
3385
3386 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3387 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003388 return -ENOMEM;
3389
Parav Pandite1f24a72017-04-16 07:29:29 +03003390 cnts->offsets = kcalloc(num_counters,
3391 sizeof(cnts->offsets), GFP_KERNEL);
3392 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003393 goto err_names;
3394
Kamal Heib7c16f472017-01-18 15:25:09 +02003395 return 0;
3396
3397err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003398 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003399 return -ENOMEM;
3400}
3401
Parav Pandite1f24a72017-04-16 07:29:29 +03003402static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3403 const char **names,
3404 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003405{
3406 int i;
3407 int j = 0;
3408
3409 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3410 names[j] = basic_q_cnts[i].name;
3411 offsets[j] = basic_q_cnts[i].offset;
3412 }
3413
3414 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3415 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3416 names[j] = out_of_seq_q_cnts[i].name;
3417 offsets[j] = out_of_seq_q_cnts[i].offset;
3418 }
3419 }
3420
3421 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3422 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3423 names[j] = retrans_q_cnts[i].name;
3424 offsets[j] = retrans_q_cnts[i].offset;
3425 }
3426 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003427
3428 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3429 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3430 names[j] = cong_cnts[i].name;
3431 offsets[j] = cong_cnts[i].offset;
3432 }
3433 }
Mark Bloch0837e862016-06-17 15:10:55 +03003434}
3435
Parav Pandite1f24a72017-04-16 07:29:29 +03003436static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003437{
3438 int i;
3439 int ret;
3440
3441 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003442 struct mlx5_ib_port *port = &dev->port[i];
3443
Mark Bloch0837e862016-06-17 15:10:55 +03003444 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003445 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003446 if (ret) {
3447 mlx5_ib_warn(dev,
3448 "couldn't allocate queue counter for port %d, err %d\n",
3449 i + 1, ret);
3450 goto dealloc_counters;
3451 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003452
Parav Pandite1f24a72017-04-16 07:29:29 +03003453 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003454 if (ret)
3455 goto dealloc_counters;
3456
Parav Pandite1f24a72017-04-16 07:29:29 +03003457 mlx5_ib_fill_counters(dev, port->cnts.names,
3458 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003459 }
3460
3461 return 0;
3462
3463dealloc_counters:
3464 while (--i >= 0)
3465 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003466 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003467
3468 return ret;
3469}
3470
Mark Bloch0ad17a82016-06-17 15:10:56 +03003471static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3472 u8 port_num)
3473{
Kamal Heib7c16f472017-01-18 15:25:09 +02003474 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3475 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003476
3477 /* We support only per port stats */
3478 if (port_num == 0)
3479 return NULL;
3480
Parav Pandite1f24a72017-04-16 07:29:29 +03003481 return rdma_alloc_hw_stats_struct(port->cnts.names,
3482 port->cnts.num_q_counters +
3483 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003484 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3485}
3486
Parav Pandite1f24a72017-04-16 07:29:29 +03003487static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3488 struct mlx5_ib_port *port,
3489 struct rdma_hw_stats *stats)
3490{
3491 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3492 void *out;
3493 __be32 val;
3494 int ret, i;
3495
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003496 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003497 if (!out)
3498 return -ENOMEM;
3499
3500 ret = mlx5_core_query_q_counter(dev->mdev,
3501 port->cnts.set_id, 0,
3502 out, outlen);
3503 if (ret)
3504 goto free;
3505
3506 for (i = 0; i < port->cnts.num_q_counters; i++) {
3507 val = *(__be32 *)(out + port->cnts.offsets[i]);
3508 stats->value[i] = (u64)be32_to_cpu(val);
3509 }
3510
3511free:
3512 kvfree(out);
3513 return ret;
3514}
3515
3516static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
3517 struct mlx5_ib_port *port,
3518 struct rdma_hw_stats *stats)
3519{
3520 int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
3521 void *out;
3522 int ret, i;
3523 int offset = port->cnts.num_q_counters;
3524
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003525 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003526 if (!out)
3527 return -ENOMEM;
3528
3529 ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
3530 if (ret)
3531 goto free;
3532
3533 for (i = 0; i < port->cnts.num_cong_counters; i++) {
3534 stats->value[i + offset] =
3535 be64_to_cpup((__be64 *)(out +
3536 port->cnts.offsets[i + offset]));
3537 }
3538
3539free:
3540 kvfree(out);
3541 return ret;
3542}
3543
Mark Bloch0ad17a82016-06-17 15:10:56 +03003544static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3545 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003546 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003547{
3548 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003549 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003550 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003551
Kamal Heib7c16f472017-01-18 15:25:09 +02003552 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003553 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003554
Parav Pandite1f24a72017-04-16 07:29:29 +03003555 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003556 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003557 return ret;
3558 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003559
Parav Pandite1f24a72017-04-16 07:29:29 +03003560 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3561 ret = mlx5_ib_query_cong_counters(dev, port, stats);
3562 if (ret)
3563 return ret;
3564 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003565 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003566
Parav Pandite1f24a72017-04-16 07:29:29 +03003567 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003568}
3569
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003570static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
3571{
3572 return mlx5_rdma_netdev_free(netdev);
3573}
3574
Erez Shitrit693dfd52017-04-27 17:01:34 +03003575static struct net_device*
3576mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
3577 u8 port_num,
3578 enum rdma_netdev_t type,
3579 const char *name,
3580 unsigned char name_assign_type,
3581 void (*setup)(struct net_device *))
3582{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003583 struct net_device *netdev;
3584 struct rdma_netdev *rn;
3585
Erez Shitrit693dfd52017-04-27 17:01:34 +03003586 if (type != RDMA_NETDEV_IPOIB)
3587 return ERR_PTR(-EOPNOTSUPP);
3588
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003589 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
3590 name, setup);
3591 if (likely(!IS_ERR_OR_NULL(netdev))) {
3592 rn = netdev_priv(netdev);
3593 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
3594 }
3595 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03003596}
3597
Jack Morgenstein9603b612014-07-28 23:30:22 +03003598static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003599{
Eli Cohene126ba92013-07-07 17:25:49 +03003600 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003601 enum rdma_link_layer ll;
3602 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003603 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003604 int err;
3605 int i;
3606
Achiad Shochatebd61f62015-12-23 18:47:16 +02003607 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3608 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3609
Eli Cohene126ba92013-07-07 17:25:49 +03003610 printk_once(KERN_INFO "%s", mlx5_version);
3611
3612 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3613 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003614 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003615
Jack Morgenstein9603b612014-07-28 23:30:22 +03003616 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003617
Mark Bloch0837e862016-06-17 15:10:55 +03003618 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3619 GFP_KERNEL);
3620 if (!dev->port)
3621 goto err_dealloc;
3622
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003623 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003624 err = get_port_caps(dev);
3625 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003626 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003627
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003628 if (mlx5_use_mad_ifc(dev))
3629 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003630
Aviv Heller4babcf92016-09-18 20:48:03 +03003631 if (!mlx5_lag_is_active(mdev))
3632 name = "mlx5_%d";
3633 else
3634 name = "mlx5_bond_%d";
3635
3636 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003637 dev->ib_dev.owner = THIS_MODULE;
3638 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003639 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003640 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003641 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003642 dev->ib_dev.num_comp_vectors =
3643 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003644 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003645
3646 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3647 dev->ib_dev.uverbs_cmd_mask =
3648 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3649 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3650 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3651 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3652 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003653 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3654 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003655 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003656 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003657 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3658 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3659 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3660 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3661 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3662 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3663 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3664 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3665 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3666 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3667 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3668 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3669 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3670 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3671 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3672 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3673 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003674 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003675 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3676 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02003677 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
3678 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003679
3680 dev->ib_dev.query_device = mlx5_ib_query_device;
3681 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003682 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003683 if (ll == IB_LINK_LAYER_ETHERNET)
3684 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003685 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003686 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3687 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003688 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3689 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3690 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3691 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3692 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3693 dev->ib_dev.mmap = mlx5_ib_mmap;
3694 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3695 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3696 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3697 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3698 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3699 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3700 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3701 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3702 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3703 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3704 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3705 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3706 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3707 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3708 dev->ib_dev.post_send = mlx5_ib_post_send;
3709 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3710 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3711 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3712 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3713 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3714 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3715 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3716 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3717 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003718 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003719 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3720 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3721 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3722 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003723 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003724 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003725 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003726 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003727 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003728 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03003729 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003730
Eli Coheneff901d2016-03-11 22:58:42 +02003731 if (mlx5_core_is_pf(mdev)) {
3732 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3733 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3734 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3735 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3736 }
Eli Cohene126ba92013-07-07 17:25:49 +03003737
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003738 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3739
Saeed Mahameed938fe832015-05-28 22:28:41 +03003740 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003741
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003742 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
3743
Matan Barakd2370e02016-02-29 18:05:30 +02003744 if (MLX5_CAP_GEN(mdev, imaicl)) {
3745 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3746 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3747 dev->ib_dev.uverbs_cmd_mask |=
3748 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3749 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3750 }
3751
Kamal Heib7c16f472017-01-18 15:25:09 +02003752 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03003753 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3754 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3755 }
3756
Saeed Mahameed938fe832015-05-28 22:28:41 +03003757 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003758 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3759 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3760 dev->ib_dev.uverbs_cmd_mask |=
3761 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3762 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3763 }
3764
Linus Torvalds048ccca2016-01-23 18:45:06 -08003765 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003766 IB_LINK_LAYER_ETHERNET) {
3767 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3768 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
Yishai Hadas79b20a62016-05-23 15:20:50 +03003769 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3770 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3771 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003772 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3773 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003774 dev->ib_dev.uverbs_ex_cmd_mask |=
3775 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
Yishai Hadas79b20a62016-05-23 15:20:50 +03003776 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
3777 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3778 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003779 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3780 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3781 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003782 }
Eli Cohene126ba92013-07-07 17:25:49 +03003783 err = init_node_data(dev);
3784 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003785 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003786
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003787 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003788 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003789 INIT_LIST_HEAD(&dev->qp_list);
3790 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003791
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003792 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003793 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003794 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003795 goto err_free_port;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003796 }
3797
Eli Cohene126ba92013-07-07 17:25:49 +03003798 err = create_dev_resources(&dev->devr);
3799 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003800 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03003801
Haggai Eran6aec21f2014-12-11 17:04:23 +02003802 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08003803 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003804 goto err_rsrc;
3805
Kamal Heib45bded22017-01-18 14:10:32 +02003806 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03003807 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02003808 if (err)
3809 goto err_odp;
3810 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02003811
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003812 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
3813 if (!dev->mdev->priv.uar)
Parav Pandite1f24a72017-04-16 07:29:29 +03003814 goto err_cnt;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003815
3816 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
3817 if (err)
3818 goto err_uar_page;
3819
3820 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
3821 if (err)
3822 goto err_bfreg;
3823
Mark Bloch0837e862016-06-17 15:10:55 +03003824 err = ib_register_device(&dev->ib_dev, NULL);
3825 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003826 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03003827
Eli Cohene126ba92013-07-07 17:25:49 +03003828 err = create_umr_res(dev);
3829 if (err)
3830 goto err_dev;
3831
3832 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08003833 err = device_create_file(&dev->ib_dev.dev,
3834 mlx5_class_attributes[i]);
3835 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003836 goto err_umrc;
3837 }
3838
Huy Nguyenc85023e2017-05-30 09:42:54 +03003839 if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
3840 MLX5_CAP_GEN(mdev, disable_local_lb))
3841 mutex_init(&dev->lb_mutex);
3842
Eli Cohene126ba92013-07-07 17:25:49 +03003843 dev->ib_active = true;
3844
Jack Morgenstein9603b612014-07-28 23:30:22 +03003845 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003846
3847err_umrc:
3848 destroy_umrc_res(dev);
3849
3850err_dev:
3851 ib_unregister_device(&dev->ib_dev);
3852
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003853err_fp_bfreg:
3854 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
3855
3856err_bfreg:
3857 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
3858
3859err_uar_page:
3860 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
3861
Parav Pandite1f24a72017-04-16 07:29:29 +03003862err_cnt:
Kamal Heib45bded22017-01-18 14:10:32 +02003863 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03003864 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003865
Haggai Eran6aec21f2014-12-11 17:04:23 +02003866err_odp:
3867 mlx5_ib_odp_remove_one(dev);
3868
Eli Cohene126ba92013-07-07 17:25:49 +03003869err_rsrc:
3870 destroy_dev_resources(&dev->devr);
3871
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003872err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003873 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003874 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003875 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003876 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003877
Mark Bloch0837e862016-06-17 15:10:55 +03003878err_free_port:
3879 kfree(dev->port);
3880
Jack Morgenstein9603b612014-07-28 23:30:22 +03003881err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03003882 ib_dealloc_device((struct ib_device *)dev);
3883
Jack Morgenstein9603b612014-07-28 23:30:22 +03003884 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003885}
3886
Jack Morgenstein9603b612014-07-28 23:30:22 +03003887static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03003888{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003889 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003890 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003891
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003892 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003893 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003894 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
3895 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
3896 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Kamal Heib45bded22017-01-18 14:10:32 +02003897 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03003898 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03003899 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003900 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003901 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003902 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003903 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003904 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03003905 ib_dealloc_device(&dev->ib_dev);
3906}
3907
Jack Morgenstein9603b612014-07-28 23:30:22 +03003908static struct mlx5_interface mlx5_ib_interface = {
3909 .add = mlx5_ib_add,
3910 .remove = mlx5_ib_remove,
3911 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02003912#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
3913 .pfault = mlx5_ib_pfault,
3914#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03003915 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03003916};
3917
3918static int __init mlx5_ib_init(void)
3919{
Haggai Eran6aec21f2014-12-11 17:04:23 +02003920 int err;
3921
Artemy Kovalyov81713d32017-01-18 16:58:11 +02003922 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03003923
Haggai Eran6aec21f2014-12-11 17:04:23 +02003924 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003925
3926 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003927}
3928
3929static void __exit mlx5_ib_cleanup(void)
3930{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003931 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03003932}
3933
3934module_init(mlx5_ib_init);
3935module_exit(mlx5_ib_cleanup);