blob: 0d7013ed5b7358e63f73cf939295bbefe32ef023 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Benoit Coussond9fda072011-08-09 17:15:17 +020013/ {
14 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000015 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasda6269e2016-08-31 12:35:19 +020016 #address-cells = <1>;
17 #size-cells = <1>;
Javier Martinez Canillas6c565d12016-12-19 11:44:35 -030018 chosen { };
Benoit Coussond9fda072011-08-09 17:15:17 +020019
20 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050021 i2c0 = &i2c1;
22 i2c1 = &i2c2;
23 i2c2 = &i2c3;
24 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053025 serial0 = &uart1;
26 serial1 = &uart2;
27 serial2 = &uart3;
28 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020029 };
30
Benoit Cousson476b6792011-08-16 11:49:08 +020031 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010032 #address-cells = <1>;
33 #size-cells = <0>;
34
Benoit Cousson476b6792011-08-16 11:49:08 +020035 cpu@0 {
36 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010037 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053038 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010039 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060040
41 clocks = <&dpll_mpu_ck>;
42 clock-names = "cpu";
43
44 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020045 };
46 cpu@1 {
47 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010048 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053049 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010050 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020051 };
52 };
53
Tony Lindgrenb0142a12017-08-30 08:19:38 -070054 /*
55 * Note that 4430 needs cross trigger interface (CTI) supported
56 * before we can configure the interrupts. This means sampling
57 * events are not supported for pmu. Note that 4460 does not use
58 * CTI, see also 4460.dtsi.
59 */
60 pmu {
61 compatible = "arm,cortex-a9-pmu";
62 ti,hwmods = "debugss";
63 };
64
Benoit Cousson56351212012-09-03 17:56:32 +020065 gic: interrupt-controller@48241000 {
66 compatible = "arm,cortex-a9-gic";
67 interrupt-controller;
68 #interrupt-cells = <3>;
69 reg = <0x48241000 0x1000>,
70 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000071 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020072 };
73
Santosh Shilimkar926fd452012-07-04 17:57:34 +053074 L2: l2-cache-controller@48242000 {
75 compatible = "arm,pl310-cache";
76 reg = <0x48242000 0x1000>;
77 cache-unified;
78 cache-level = <2>;
79 };
80
Lee Jones75d71d42013-07-22 11:52:36 +010081 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053082 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020083 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053084 reg = <0x48240600 0x20>;
Jon Hunter6b472572016-03-17 14:19:06 +000085 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000086 interrupt-parent = <&gic>;
87 };
88
89 wakeupgen: interrupt-controller@48281000 {
90 compatible = "ti,omap4-wugen-mpu";
91 interrupt-controller;
92 #interrupt-cells = <3>;
93 reg = <0x48281000 0x1000>;
94 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053095 };
96
Benoit Coussond9fda072011-08-09 17:15:17 +020097 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010098 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020099 * that are not memory mapped in the MPU view or for the MPU itself.
100 */
101 soc {
102 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +0200103 mpu {
104 compatible = "ti,omap4-mpu";
105 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -0500106 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +0200107 };
108
109 dsp {
110 compatible = "ti,omap3-c64";
111 ti,hwmods = "dsp";
112 };
113
114 iva {
115 compatible = "ti,ivahd";
116 ti,hwmods = "iva";
117 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200118 };
119
120 /*
121 * XXX: Use a flat representation of the OMAP4 interconnect.
122 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100123 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200124 * the moment, just use a fake OCP bus entry to represent the whole bus
125 * hierarchy.
126 */
127 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200128 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200129 #address-cells = <1>;
130 #size-cells = <1>;
131 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200132 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530133 reg = <0x44000000 0x1000>,
134 <0x44800000 0x2000>,
135 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200136 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
137 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200138
Tero Kristo7415b0b2015-02-12 11:32:14 +0200139 l4_cfg: l4@4a000000 {
140 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700141 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200142 #size-cells = <1>;
143 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700144
Tero Kristo7415b0b2015-02-12 11:32:14 +0200145 cm1: cm1@4000 {
146 compatible = "ti,omap4-cm1";
147 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530148
Tero Kristo7415b0b2015-02-12 11:32:14 +0200149 cm1_clocks: clocks {
150 #address-cells = <1>;
151 #size-cells = <0>;
152 };
153
154 cm1_clockdomains: clockdomains {
155 };
156 };
157
158 cm2: cm2@8000 {
159 compatible = "ti,omap4-cm2";
160 reg = <0x8000 0x3000>;
161
162 cm2_clocks: clocks {
163 #address-cells = <1>;
164 #size-cells = <0>;
165 };
166
167 cm2_clockdomains: clockdomains {
168 };
169 };
170
171 omap4_scm_core: scm@2000 {
172 compatible = "ti,omap4-scm-core", "simple-bus";
173 reg = <0x2000 0x1000>;
174 #address-cells = <1>;
175 #size-cells = <1>;
176 ranges = <0 0x2000 0x1000>;
Tony Lindgren1d6a3322017-08-30 08:19:39 -0700177 ti,hwmods = "ctrl_module_core";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200178
179 scm_conf: scm_conf@0 {
180 compatible = "syscon";
181 reg = <0x0 0x800>;
182 #address-cells = <1>;
183 #size-cells = <1>;
184 };
185 };
186
187 omap4_padconf_core: scm@100000 {
188 compatible = "ti,omap4-scm-padconf-core",
189 "simple-bus";
Tony Lindgren1d6a3322017-08-30 08:19:39 -0700190 reg = <0x100000 0x1000>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200191 #address-cells = <1>;
192 #size-cells = <1>;
193 ranges = <0 0x100000 0x1000>;
Tony Lindgren1d6a3322017-08-30 08:19:39 -0700194 ti,hwmods = "ctrl_module_pad_core";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200195
196 omap4_pmx_core: pinmux@40 {
197 compatible = "ti,omap4-padconf",
198 "pinctrl-single";
199 reg = <0x40 0x0196>;
200 #address-cells = <1>;
201 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700202 #pinctrl-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200203 #interrupt-cells = <1>;
204 interrupt-controller;
205 pinctrl-single,register-width = <16>;
206 pinctrl-single,function-mask = <0x7fff>;
207 };
208
209 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530210 compatible = "syscon",
211 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200212 reg = <0x5a0 0x170>;
213 #address-cells = <1>;
214 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530215 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200216
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400217 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530218 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200219 reg = <0x60 0x4>;
220 syscon = <&omap4_padconf_global>;
221 pbias_mmc_reg: pbias_mmc_omap4 {
222 regulator-name = "pbias_mmc_omap4";
223 regulator-min-microvolt = <1800000>;
224 regulator-max-microvolt = <3000000>;
225 };
226 };
227 };
228 };
229
230 l4_wkup: l4@300000 {
231 compatible = "ti,omap4-l4-wkup", "simple-bus";
232 #address-cells = <1>;
233 #size-cells = <1>;
234 ranges = <0 0x300000 0x40000>;
235
236 counter32k: counter@4000 {
237 compatible = "ti,omap-counter32k";
238 reg = <0x4000 0x20>;
239 ti,hwmods = "counter_32k";
240 };
241
242 prm: prm@6000 {
243 compatible = "ti,omap4-prm";
244 reg = <0x6000 0x3000>;
245 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
246
247 prm_clocks: clocks {
248 #address-cells = <1>;
249 #size-cells = <0>;
250 };
251
252 prm_clockdomains: clockdomains {
253 };
254 };
255
256 scrm: scrm@a000 {
257 compatible = "ti,omap4-scrm";
258 reg = <0xa000 0x2000>;
259
260 scrm_clocks: clocks {
261 #address-cells = <1>;
262 #size-cells = <0>;
263 };
264
265 scrm_clockdomains: clockdomains {
266 };
267 };
268
Tony Lindgren1d6a3322017-08-30 08:19:39 -0700269 omap4_scm_wkup: scm@c000 {
270 compatible = "ti,omap4-scm-wkup";
271 reg = <0xc000 0x1000>;
272 ti,hwmods = "ctrl_module_wkup";
273 };
274
275 omap4_padconf_wkup: padconf@1e000 {
276 compatible = "ti,omap4-scm-padconf-wkup",
277 "simple-bus";
278 reg = <0x1e000 0x1000>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200279 #address-cells = <1>;
Tony Lindgren1d6a3322017-08-30 08:19:39 -0700280 #size-cells = <1>;
281 ranges = <0 0x1e000 0x1000>;
282 ti,hwmods = "ctrl_module_pad_wkup";
283
284 omap4_pmx_wkup: pinmux@40 {
285 compatible = "ti,omap4-padconf",
286 "pinctrl-single";
287 reg = <0x40 0x0038>;
288 #address-cells = <1>;
289 #size-cells = <0>;
290 #pinctrl-cells = <1>;
291 #interrupt-cells = <1>;
292 interrupt-controller;
293 pinctrl-single,register-width = <16>;
294 pinctrl-single,function-mask = <0x7fff>;
295 };
Tero Kristo7415b0b2015-02-12 11:32:14 +0200296 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530297 };
298 };
299
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500300 ocmcram: ocmcram@40304000 {
301 compatible = "mmio-sram";
302 reg = <0x40304000 0xa000>; /* 40k */
303 };
304
Jon Hunter2c2dc542012-04-26 13:47:59 -0500305 sdma: dma-controller@4a056000 {
306 compatible = "ti,omap4430-sdma";
307 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200308 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500312 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200313 dma-channels = <32>;
314 dma-requests = <127>;
Tony Lindgren370ad6b2017-08-30 08:19:40 -0700315 ti,hwmods = "dma_system";
Jon Hunter2c2dc542012-04-26 13:47:59 -0500316 };
317
Benoit Coussone3e5a922011-08-16 11:51:54 +0200318 gpio1: gpio@4a310000 {
319 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200322 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500323 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200324 gpio-controller;
325 #gpio-cells = <2>;
326 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600327 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200328 };
329
330 gpio2: gpio@48055000 {
331 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200332 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200333 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200334 ti,hwmods = "gpio2";
335 gpio-controller;
336 #gpio-cells = <2>;
337 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600338 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200339 };
340
341 gpio3: gpio@48057000 {
342 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200343 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200344 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200345 ti,hwmods = "gpio3";
346 gpio-controller;
347 #gpio-cells = <2>;
348 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600349 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200350 };
351
352 gpio4: gpio@48059000 {
353 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200354 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200355 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200356 ti,hwmods = "gpio4";
357 gpio-controller;
358 #gpio-cells = <2>;
359 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600360 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200361 };
362
363 gpio5: gpio@4805b000 {
364 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200365 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200367 ti,hwmods = "gpio5";
368 gpio-controller;
369 #gpio-cells = <2>;
370 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600371 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200372 };
373
374 gpio6: gpio@4805d000 {
375 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200376 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200377 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200378 ti,hwmods = "gpio6";
379 gpio-controller;
380 #gpio-cells = <2>;
381 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600382 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200383 };
384
Tony Lindgrend23a1632017-10-10 14:14:50 -0700385 target-module@48076000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800386 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700387 ti,hwmods = "slimbus2";
388 reg = <0x48076000 0x4>,
389 <0x48076010 0x4>;
390 reg-names = "rev", "sysc";
391 #address-cells = <1>;
392 #size-cells = <1>;
393 ranges = <0 0x48076000 0x001000>;
394
395 /* No child device binding or driver in mainline */
396 };
397
Franklin S Cooper Jr258511e2015-10-28 16:02:16 -0500398 elm: elm@48078000 {
399 compatible = "ti,am3352-elm";
400 reg = <0x48078000 0x2000>;
401 interrupts = <4>;
402 ti,hwmods = "elm";
403 status = "disabled";
404 };
405
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600406 gpmc: gpmc@50000000 {
407 compatible = "ti,omap4430-gpmc";
408 reg = <0x50000000 0x1000>;
409 #address-cells = <2>;
410 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200411 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500412 dmas = <&sdma 4>;
413 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600414 gpmc,num-cs = <8>;
415 gpmc,num-waitpins = <4>;
416 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530417 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100418 clocks = <&l3_div_ck>;
419 clock-names = "fck";
Roger Quadros8c75b762016-04-07 13:25:29 +0300420 interrupt-controller;
421 #interrupt-cells = <2>;
422 gpio-controller;
423 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600424 };
425
Benoit Cousson19bfb762012-02-16 11:55:27 +0100426 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530427 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200428 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200429 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530430 ti,hwmods = "uart1";
431 clock-frequency = <48000000>;
432 };
433
Benoit Cousson19bfb762012-02-16 11:55:27 +0100434 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530435 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200436 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000437 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530438 ti,hwmods = "uart2";
439 clock-frequency = <48000000>;
440 };
441
Benoit Cousson19bfb762012-02-16 11:55:27 +0100442 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530443 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200444 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000445 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530446 ti,hwmods = "uart3";
447 clock-frequency = <48000000>;
448 };
449
Benoit Cousson19bfb762012-02-16 11:55:27 +0100450 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530451 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200452 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000453 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530454 ti,hwmods = "uart4";
455 clock-frequency = <48000000>;
456 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530457
Tony Lindgrend23a1632017-10-10 14:14:50 -0700458 target-module@4a0db000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800459 compatible = "ti,sysc-omap4-sr", "ti,sysc";
Tony Lindgren514b2da2017-08-30 08:19:41 -0700460 ti,hwmods = "smartreflex_iva";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700461 reg = <0x4a0db000 0x4>,
462 <0x4a0db008 0x4>;
463 reg-names = "rev", "sysc";
464 #address-cells = <1>;
465 #size-cells = <1>;
466 ranges = <0 0x4a0db000 0x001000>;
467
468 smartreflex_iva: smartreflex@0 {
469 compatible = "ti,omap4-smartreflex-iva";
470 reg = <0 0x80>;
471 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
472 };
Tony Lindgren514b2da2017-08-30 08:19:41 -0700473 };
474
Tony Lindgrend23a1632017-10-10 14:14:50 -0700475 target-module@4a0dd000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800476 compatible = "ti,sysc-omap4-sr", "ti,sysc";
Tony Lindgren514b2da2017-08-30 08:19:41 -0700477 ti,hwmods = "smartreflex_core";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700478 reg = <0x4a0dd000 0x4>,
479 <0x4a0dd008 0x4>;
480 reg-names = "rev", "sysc";
481 #address-cells = <1>;
482 #size-cells = <1>;
483 ranges = <0 0x4a0dd000 0x001000>;
484
485 smartreflex_core: smartreflex@0 {
486 compatible = "ti,omap4-smartreflex-core";
487 reg = <0 0x80>;
488 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
489 };
Tony Lindgren514b2da2017-08-30 08:19:41 -0700490 };
491
Tony Lindgrend23a1632017-10-10 14:14:50 -0700492 target-module@4a0d9000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800493 compatible = "ti,sysc-omap4-sr", "ti,sysc";
Tony Lindgren514b2da2017-08-30 08:19:41 -0700494 ti,hwmods = "smartreflex_mpu";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700495 reg = <0x4a0d9000 0x4>,
496 <0x4a0d9008 0x4>;
497 reg-names = "rev", "sysc";
498 #address-cells = <1>;
499 #size-cells = <1>;
500 ranges = <0 0x4a0d9000 0x001000>;
501
502 smartreflex_mpu: smartreflex@0 {
503 compatible = "ti,omap4-smartreflex-mpu";
504 reg = <0 0x80>;
505 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
506 };
Tony Lindgren514b2da2017-08-30 08:19:41 -0700507 };
508
Suman Anna04c7d922013-10-10 16:15:33 -0500509 hwspinlock: spinlock@4a0f6000 {
510 compatible = "ti,omap4-hwspinlock";
511 reg = <0x4a0f6000 0x1000>;
512 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600513 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500514 };
515
Benoit Cousson58e778f2011-08-17 19:00:03 +0530516 i2c1: i2c@48070000 {
517 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200518 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200519 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530520 #address-cells = <1>;
521 #size-cells = <0>;
522 ti,hwmods = "i2c1";
523 };
524
525 i2c2: i2c@48072000 {
526 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200527 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200528 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530529 #address-cells = <1>;
530 #size-cells = <0>;
531 ti,hwmods = "i2c2";
532 };
533
534 i2c3: i2c@48060000 {
535 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200536 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200537 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530538 #address-cells = <1>;
539 #size-cells = <0>;
540 ti,hwmods = "i2c3";
541 };
542
543 i2c4: i2c@48350000 {
544 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200545 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200546 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530547 #address-cells = <1>;
548 #size-cells = <0>;
549 ti,hwmods = "i2c4";
550 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100551
552 mcspi1: spi@48098000 {
553 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200554 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200555 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100556 #address-cells = <1>;
557 #size-cells = <0>;
558 ti,hwmods = "mcspi1";
559 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500560 dmas = <&sdma 35>,
561 <&sdma 36>,
562 <&sdma 37>,
563 <&sdma 38>,
564 <&sdma 39>,
565 <&sdma 40>,
566 <&sdma 41>,
567 <&sdma 42>;
568 dma-names = "tx0", "rx0", "tx1", "rx1",
569 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100570 };
571
572 mcspi2: spi@4809a000 {
573 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200574 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200575 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100576 #address-cells = <1>;
577 #size-cells = <0>;
578 ti,hwmods = "mcspi2";
579 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500580 dmas = <&sdma 43>,
581 <&sdma 44>,
582 <&sdma 45>,
583 <&sdma 46>;
584 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100585 };
586
Tony Lindgrend6e1a232017-08-30 08:19:43 -0700587 hdqw1w: 1w@480b2000 {
588 compatible = "ti,omap3-1w";
589 reg = <0x480b2000 0x1000>;
590 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
591 ti,hwmods = "hdq1w";
592 };
593
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100594 mcspi3: spi@480b8000 {
595 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200596 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200597 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100598 #address-cells = <1>;
599 #size-cells = <0>;
600 ti,hwmods = "mcspi3";
601 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500602 dmas = <&sdma 15>, <&sdma 16>;
603 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100604 };
605
606 mcspi4: spi@480ba000 {
607 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200608 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200609 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100610 #address-cells = <1>;
611 #size-cells = <0>;
612 ti,hwmods = "mcspi4";
613 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500614 dmas = <&sdma 70>, <&sdma 71>;
615 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100616 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530617
618 mmc1: mmc@4809c000 {
619 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200620 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200621 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530622 ti,hwmods = "mmc1";
623 ti,dual-volt;
624 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500625 dmas = <&sdma 61>, <&sdma 62>;
626 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530627 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530628 };
629
630 mmc2: mmc@480b4000 {
631 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200632 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200633 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530634 ti,hwmods = "mmc2";
635 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500636 dmas = <&sdma 47>, <&sdma 48>;
637 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530638 };
639
640 mmc3: mmc@480ad000 {
641 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200642 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200643 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530644 ti,hwmods = "mmc3";
645 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500646 dmas = <&sdma 77>, <&sdma 78>;
647 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530648 };
649
650 mmc4: mmc@480d1000 {
651 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200652 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200653 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530654 ti,hwmods = "mmc4";
655 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500656 dmas = <&sdma 57>, <&sdma 58>;
657 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530658 };
659
660 mmc5: mmc@480d5000 {
661 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200662 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200663 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530664 ti,hwmods = "mmc5";
665 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500666 dmas = <&sdma 59>, <&sdma 60>;
667 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530668 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800669
Tony Lindgren8be85762017-08-30 13:25:20 -0700670 hsi: hsi@4a058000 {
671 compatible = "ti,omap4-hsi";
672 reg = <0x4a058000 0x4000>,
673 <0x4a05c000 0x1000>;
674 reg-names = "sys", "gdd";
675 ti,hwmods = "hsi";
676
677 clocks = <&hsi_fck>;
678 clock-names = "hsi_fck";
679
680 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
681 interrupt-names = "gdd_mpu";
682
683 #address-cells = <1>;
684 #size-cells = <1>;
685 ranges = <0 0x4a058000 0x4000>;
686
687 hsi_port1: hsi-port@2000 {
688 compatible = "ti,omap4-hsi-port";
689 reg = <0x2000 0x800>,
690 <0x2800 0x800>;
691 reg-names = "tx", "rx";
692 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
693 };
694
695 hsi_port2: hsi-port@3000 {
696 compatible = "ti,omap4-hsi-port";
697 reg = <0x3000 0x800>,
698 <0x3800 0x800>;
699 reg-names = "tx", "rx";
700 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
701 };
702 };
703
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600704 mmu_dsp: mmu@4a066000 {
705 compatible = "ti,omap4-iommu";
706 reg = <0x4a066000 0x100>;
707 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
708 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500709 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600710 };
711
Tony Lindgrend23a1632017-10-10 14:14:50 -0700712 target-module@52000000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800713 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700714 ti,hwmods = "iss";
715 reg = <0x52000000 0x4>,
716 <0x52000010 0x4>;
717 reg-names = "rev", "sysc";
718 #address-cells = <1>;
719 #size-cells = <1>;
720 ranges = <0 0x52000000 0x1000000>;
721
722 /* No child device binding, driver in staging */
723 };
724
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600725 mmu_ipu: mmu@55082000 {
726 compatible = "ti,omap4-iommu";
727 reg = <0x55082000 0x100>;
728 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
729 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500730 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600731 ti,iommu-bus-err-back;
732 };
733
Xiao Jiang94c30732012-06-01 12:44:14 +0800734 wdt2: wdt@4a314000 {
735 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200736 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200737 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800738 ti,hwmods = "wd_timer2";
739 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300740
Tony Lindgren5750d672017-08-30 08:19:46 -0700741 wdt3: wdt@40130000 {
742 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
743 reg = <0x40130000 0x80>, /* MPU private access */
744 <0x49030000 0x80>; /* L3 Interconnect */
745 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
746 ti,hwmods = "wd_timer3";
747 };
748
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300749 mcpdm: mcpdm@40132000 {
750 compatible = "ti,omap4-mcpdm";
751 reg = <0x40132000 0x7f>, /* MPU private access */
752 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300753 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200754 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300755 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100756 dmas = <&sdma 65>,
757 <&sdma 66>;
758 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200759 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300760 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300761
762 dmic: dmic@4012e000 {
763 compatible = "ti,omap4-dmic";
764 reg = <0x4012e000 0x7f>, /* MPU private access */
765 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300766 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200767 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300768 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100769 dmas = <&sdma 67>;
770 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200771 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300772 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530773
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300774 mcbsp1: mcbsp@40122000 {
775 compatible = "ti,omap4-mcbsp";
776 reg = <0x40122000 0xff>, /* MPU private access */
777 <0x49022000 0xff>; /* L3 Interconnect */
778 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200779 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300780 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300781 ti,buffer-size = <128>;
782 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100783 dmas = <&sdma 33>,
784 <&sdma 34>;
785 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200786 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300787 };
788
789 mcbsp2: mcbsp@40124000 {
790 compatible = "ti,omap4-mcbsp";
791 reg = <0x40124000 0xff>, /* MPU private access */
792 <0x49024000 0xff>; /* L3 Interconnect */
793 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200794 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300795 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300796 ti,buffer-size = <128>;
797 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100798 dmas = <&sdma 17>,
799 <&sdma 18>;
800 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200801 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300802 };
803
804 mcbsp3: mcbsp@40126000 {
805 compatible = "ti,omap4-mcbsp";
806 reg = <0x40126000 0xff>, /* MPU private access */
807 <0x49026000 0xff>; /* L3 Interconnect */
808 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200809 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300810 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300811 ti,buffer-size = <128>;
812 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100813 dmas = <&sdma 19>,
814 <&sdma 20>;
815 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200816 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300817 };
818
Tony Lindgrend23a1632017-10-10 14:14:50 -0700819 target-module@40128000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800820 compatible = "ti,sysc-mcasp", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700821 ti,hwmods = "mcasp";
822 reg = <0x40128004 0x4>;
823 reg-names = "sysc";
824 #address-cells = <1>;
825 #size-cells = <1>;
826 ranges = <0x00000000 0x40128000 0x1000>, /* MPU */
827 <0x49028000 0x49028000 0x1000>; /* L3 */
828
829 /*
830 * Child device unsupported by davinci-mcasp. At least
Tony Lindgren1ff516a2017-10-13 09:43:22 -0700831 * RX path is disabled for omap4, and only DIT mode
Tony Lindgrend23a1632017-10-10 14:14:50 -0700832 * works with no I2S. See also old Android kernel
833 * omap-mcasp driver for more information.
834 */
835 };
836
837 target-module@4012c000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800838 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700839 ti,hwmods = "slimbus1";
840 reg = <0x4012c000 0x4>,
841 <0x4012c010 0x4>;
842 reg-names = "rev", "sysc";
843 #address-cells = <1>;
844 #size-cells = <1>;
845 ranges = <0x00000000 0x4012c000 0x1000>, /* MPU */
846 <0x4902c000 0x4902c000 0x1000>; /* L3 */
847
848 /* No child device binding or driver in mainline */
849 };
850
851 target-module@401f1000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800852 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700853 ti,hwmods = "aess";
854 reg = <0x401f1000 0x4>,
855 <0x401f1010 0x4>;
856 reg-names = "rev", "sysc";
857 #address-cells = <1>;
858 #size-cells = <1>;
859 ranges = <0x00000000 0x401f1000 0x1000>, /* MPU */
860 <0x490f1000 0x490f1000 0x1000>; /* L3 */
861
862 /*
863 * No child device binding or driver in mainline.
864 * See Android tree and related upstreaming efforts
865 * for the old driver.
866 */
867 };
868
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300869 mcbsp4: mcbsp@48096000 {
870 compatible = "ti,omap4-mcbsp";
871 reg = <0x48096000 0xff>; /* L4 Interconnect */
872 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200873 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300874 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300875 ti,buffer-size = <128>;
876 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100877 dmas = <&sdma 31>,
878 <&sdma 32>;
879 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200880 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300881 };
882
Sourav Poddar61bc3542012-08-14 16:45:37 +0530883 keypad: keypad@4a31c000 {
884 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200885 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200886 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200887 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530888 ti,hwmods = "kbd";
889 };
Aneesh V11c27062012-01-20 20:35:26 +0530890
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530891 dmm@4e000000 {
892 compatible = "ti,omap4-dmm";
893 reg = <0x4e000000 0x800>;
894 interrupts = <0 113 0x4>;
895 ti,hwmods = "dmm";
896 };
897
Aneesh V11c27062012-01-20 20:35:26 +0530898 emif1: emif@4c000000 {
899 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200900 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200901 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530902 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530903 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530904 phy-type = <1>;
905 hw-caps-read-idle-ctrl;
906 hw-caps-ll-interface;
907 hw-caps-temp-alert;
908 };
909
910 emif2: emif@4d000000 {
911 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200912 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200913 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530914 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530915 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530916 phy-type = <1>;
917 hw-caps-read-idle-ctrl;
918 hw-caps-ll-interface;
919 hw-caps-temp-alert;
920 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700921
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530922 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530923 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530924 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530925 #address-cells = <1>;
926 #size-cells = <1>;
927 ranges;
928 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530929 usb2_phy: usb2phy@4a0ad080 {
930 compatible = "ti,omap-usb2";
931 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300932 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300933 clocks = <&usb_phy_cm_clk32k>;
934 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530935 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530936 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530937 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500938
Suman Anna8ebc30d2014-07-11 16:44:35 -0500939 mailbox: mailbox@4a0f4000 {
940 compatible = "ti,omap4-mailbox";
941 reg = <0x4a0f4000 0x200>;
942 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
943 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600944 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500945 ti,mbox-num-users = <3>;
946 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500947 mbox_ipu: mbox_ipu {
948 ti,mbox-tx = <0 0 0>;
949 ti,mbox-rx = <1 0 0>;
950 };
951 mbox_dsp: mbox_dsp {
952 ti,mbox-tx = <3 0 0>;
953 ti,mbox-rx = <2 0 0>;
954 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500955 };
956
Tony Lindgrend23a1632017-10-10 14:14:50 -0700957 target-module@4a10a000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -0800958 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -0700959 ti,hwmods = "fdif";
960 reg = <0x4a10a000 0x4>,
961 <0x4a10a010 0x4>;
962 reg-names = "rev", "sysc";
963 #address-cells = <1>;
964 #size-cells = <1>;
965 ranges = <0 0x4a10a000 0x1000>;
966
967 /* No child device binding or driver in mainline */
968 };
969
Jon Hunterfab8ad02012-10-19 09:59:00 -0500970 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500971 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500972 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200973 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500974 ti,hwmods = "timer1";
975 ti,timer-alwon;
976 };
977
978 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500979 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500980 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200981 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500982 ti,hwmods = "timer2";
983 };
984
985 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500986 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500987 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200988 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500989 ti,hwmods = "timer3";
990 };
991
992 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500993 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500994 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200995 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500996 ti,hwmods = "timer4";
997 };
998
Jon Hunterd03a93b2012-11-01 08:57:08 -0500999 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001000 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -05001001 reg = <0x40138000 0x80>,
1002 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001003 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001004 ti,hwmods = "timer5";
1005 ti,timer-dsp;
1006 };
1007
Jon Hunterd03a93b2012-11-01 08:57:08 -05001008 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001009 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -05001010 reg = <0x4013a000 0x80>,
1011 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001012 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001013 ti,hwmods = "timer6";
1014 ti,timer-dsp;
1015 };
1016
Jon Hunterd03a93b2012-11-01 08:57:08 -05001017 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001018 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -05001019 reg = <0x4013c000 0x80>,
1020 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001021 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001022 ti,hwmods = "timer7";
1023 ti,timer-dsp;
1024 };
1025
Jon Hunterd03a93b2012-11-01 08:57:08 -05001026 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001027 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -05001028 reg = <0x4013e000 0x80>,
1029 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001030 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001031 ti,hwmods = "timer8";
1032 ti,timer-pwm;
1033 ti,timer-dsp;
1034 };
1035
1036 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001037 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -05001038 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001039 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001040 ti,hwmods = "timer9";
1041 ti,timer-pwm;
1042 };
1043
1044 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001045 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -05001046 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001047 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001048 ti,hwmods = "timer10";
1049 ti,timer-pwm;
1050 };
1051
1052 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -05001053 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -05001054 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001055 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -05001056 ti,hwmods = "timer11";
1057 ti,timer-pwm;
1058 };
Roger Quadrosf17c8992013-03-20 17:44:58 +02001059
1060 usbhstll: usbhstll@4a062000 {
1061 compatible = "ti,usbhs-tll";
1062 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001063 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +02001064 ti,hwmods = "usb_tll_hs";
1065 };
1066
1067 usbhshost: usbhshost@4a064000 {
1068 compatible = "ti,usbhs-host";
1069 reg = <0x4a064000 0x800>;
1070 ti,hwmods = "usb_host_hs";
1071 #address-cells = <1>;
1072 #size-cells = <1>;
1073 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +02001074 clocks = <&init_60m_fclk>,
1075 <&xclk60mhsp1_ck>,
1076 <&xclk60mhsp2_ck>;
1077 clock-names = "refclk_60m_int",
1078 "refclk_60m_ext_p1",
1079 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +02001080
1081 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +02001082 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +02001083 reg = <0x4a064800 0x400>;
1084 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001085 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +02001086 };
1087
1088 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +02001089 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +02001090 reg = <0x4a064c00 0x400>;
1091 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001092 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +02001093 };
1094 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +05301095
Roger Quadros470019a2013-10-03 18:12:36 +03001096 omap_control_usb2phy: control-phy@4a002300 {
1097 compatible = "ti,control-phy-usb2";
1098 reg = <0x4a002300 0x4>;
1099 reg-names = "power";
1100 };
1101
1102 omap_control_usbotg: control-phy@4a00233c {
1103 compatible = "ti,control-phy-otghs";
1104 reg = <0x4a00233c 0x4>;
1105 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +05301106 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +05301107
1108 usb_otg_hs: usb_otg_hs@4a0ab000 {
1109 compatible = "ti,omap4-musb";
1110 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +02001111 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +05301112 interrupt-names = "mc", "dma";
1113 ti,hwmods = "usb_otg_hs";
1114 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +05301115 phys = <&usb2_phy>;
1116 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +05301117 multipoint = <1>;
1118 num-eps = <16>;
1119 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +03001120 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +05301121 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -05001122
Sebastian Reichel25e6cfc2017-06-13 11:28:43 +02001123 aes1: aes@4b501000 {
Joel Fernandesdd6317d2013-07-11 18:20:05 -05001124 compatible = "ti,omap4-aes";
Sebastian Reichel25e6cfc2017-06-13 11:28:43 +02001125 ti,hwmods = "aes1";
Joel Fernandesdd6317d2013-07-11 18:20:05 -05001126 reg = <0x4b501000 0xa0>;
1127 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1128 dmas = <&sdma 111>, <&sdma 110>;
1129 dma-names = "tx", "rx";
1130 };
Joel Fernandes806e9432013-09-24 15:23:33 -05001131
Tero Kristoc6faccf2017-06-13 16:45:48 +03001132 aes2: aes@4b701000 {
1133 compatible = "ti,omap4-aes";
1134 ti,hwmods = "aes2";
1135 reg = <0x4b701000 0xa0>;
1136 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1137 dmas = <&sdma 114>, <&sdma 113>;
1138 dma-names = "tx", "rx";
1139 };
1140
Joel Fernandes806e9432013-09-24 15:23:33 -05001141 des: des@480a5000 {
1142 compatible = "ti,omap4-des";
1143 ti,hwmods = "des";
1144 reg = <0x480a5000 0xa0>;
1145 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1146 dmas = <&sdma 117>, <&sdma 116>;
1147 dma-names = "tx", "rx";
1148 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +05301149
Tero Kristo45f1d5e2017-06-13 16:45:49 +03001150 sham: sham@4b100000 {
1151 compatible = "ti,omap4-sham";
1152 ti,hwmods = "sham";
1153 reg = <0x4b100000 0x300>;
1154 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1155 dmas = <&sdma 119>;
1156 dma-names = "rx";
1157 };
1158
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +05301159 abb_mpu: regulator-abb-mpu {
1160 compatible = "ti,abb-v2";
1161 regulator-name = "abb_mpu";
1162 #address-cells = <0>;
1163 #size-cells = <0>;
1164 ti,tranxdone-status-mask = <0x80>;
1165 clocks = <&sys_clkin_ck>;
1166 ti,settling-time = <50>;
1167 ti,clock-cycles = <16>;
1168
1169 status = "disabled";
1170 };
1171
1172 abb_iva: regulator-abb-iva {
1173 compatible = "ti,abb-v2";
1174 regulator-name = "abb_iva";
1175 #address-cells = <0>;
1176 #size-cells = <0>;
1177 ti,tranxdone-status-mask = <0x80000000>;
1178 clocks = <&sys_clkin_ck>;
1179 ti,settling-time = <50>;
1180 ti,clock-cycles = <16>;
1181
1182 status = "disabled";
1183 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001184
Tony Lindgrend23a1632017-10-10 14:14:50 -07001185 target-module@56000000 {
Tony Lindgrenfeffce12017-12-13 16:36:47 -08001186 compatible = "ti,sysc-omap4", "ti,sysc";
Tony Lindgrend23a1632017-10-10 14:14:50 -07001187 ti,hwmods = "gpu";
1188 reg = <0x5601fc00 0x4>,
1189 <0x5601fc10 0x4>;
1190 reg-names = "rev", "sysc";
1191 #address-cells = <1>;
1192 #size-cells = <1>;
1193 ranges = <0 0x56000000 0x2000000>;
1194
1195 /*
1196 * Closed source PowerVR driver, no child device
1197 * binding or driver in mainline
1198 */
1199 };
1200
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001201 dss: dss@58000000 {
1202 compatible = "ti,omap4-dss";
1203 reg = <0x58000000 0x80>;
1204 status = "disabled";
1205 ti,hwmods = "dss_core";
1206 clocks = <&dss_dss_clk>;
1207 clock-names = "fck";
1208 #address-cells = <1>;
1209 #size-cells = <1>;
1210 ranges;
1211
1212 dispc@58001000 {
1213 compatible = "ti,omap4-dispc";
1214 reg = <0x58001000 0x1000>;
1215 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1216 ti,hwmods = "dss_dispc";
1217 clocks = <&dss_dss_clk>;
1218 clock-names = "fck";
1219 };
1220
1221 rfbi: encoder@58002000 {
1222 compatible = "ti,omap4-rfbi";
1223 reg = <0x58002000 0x1000>;
1224 status = "disabled";
1225 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +03001226 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001227 clock-names = "fck", "ick";
1228 };
1229
1230 venc: encoder@58003000 {
1231 compatible = "ti,omap4-venc";
1232 reg = <0x58003000 0x1000>;
1233 status = "disabled";
1234 ti,hwmods = "dss_venc";
1235 clocks = <&dss_tv_clk>;
1236 clock-names = "fck";
1237 };
1238
1239 dsi1: encoder@58004000 {
1240 compatible = "ti,omap4-dsi";
1241 reg = <0x58004000 0x200>,
1242 <0x58004200 0x40>,
1243 <0x58004300 0x20>;
1244 reg-names = "proto", "phy", "pll";
1245 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1246 status = "disabled";
1247 ti,hwmods = "dss_dsi1";
1248 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1249 clock-names = "fck", "sys_clk";
1250 };
1251
1252 dsi2: encoder@58005000 {
1253 compatible = "ti,omap4-dsi";
1254 reg = <0x58005000 0x200>,
1255 <0x58005200 0x40>,
1256 <0x58005300 0x20>;
1257 reg-names = "proto", "phy", "pll";
1258 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1259 status = "disabled";
1260 ti,hwmods = "dss_dsi2";
1261 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1262 clock-names = "fck", "sys_clk";
1263 };
1264
1265 hdmi: encoder@58006000 {
1266 compatible = "ti,omap4-hdmi";
1267 reg = <0x58006000 0x200>,
1268 <0x58006200 0x100>,
1269 <0x58006300 0x100>,
1270 <0x58006400 0x1000>;
1271 reg-names = "wp", "pll", "phy", "core";
1272 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1273 status = "disabled";
1274 ti,hwmods = "dss_hdmi";
1275 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1276 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001277 dmas = <&sdma 76>;
1278 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001279 };
1280 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001281 };
1282};
Tero Kristo2488ff62013-07-18 12:42:02 +03001283
1284/include/ "omap44xx-clocks.dtsi"