blob: da9aa9f706e7c0d389dc578c0204bf827c168e05 [file] [log] [blame]
Ben Widawsky0260c422014-03-22 22:47:21 -07001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
Chris Wilson8ef85612016-04-28 09:56:39 +010037#include <linux/io-mapping.h>
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020038#include <linux/mm.h>
Chris Wilson84486612017-02-15 08:43:40 +000039#include <linux/pagevec.h>
Chris Wilson8ef85612016-04-28 09:56:39 +010040
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020041#include "i915_gem_timeline.h"
Chris Wilsonb0decaf2016-08-04 07:52:44 +010042#include "i915_gem_request.h"
Chris Wilson84486612017-02-15 08:43:40 +000043#include "i915_selftest.h"
Chris Wilsonb0decaf2016-08-04 07:52:44 +010044
Chris Wilsonf51455d2017-01-10 14:47:34 +000045#define I915_GTT_PAGE_SIZE 4096UL
46#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
47
Chris Wilson49ef5292016-08-18 17:17:00 +010048#define I915_FENCE_REG_NONE -1
49#define I915_MAX_NUM_FENCES 32
50/* 32 fences + sign bit for FENCE_REG_NONE */
51#define I915_MAX_NUM_FENCE_BITS 6
52
Daniel Vetter4d884702014-08-06 15:04:47 +020053struct drm_i915_file_private;
Chris Wilson49ef5292016-08-18 17:17:00 +010054struct drm_i915_fence_reg;
Daniel Vetter4d884702014-08-06 15:04:47 +020055
Chris Wilson75c7b0b2017-02-15 08:43:57 +000056typedef u32 gen6_pte_t;
57typedef u64 gen8_pte_t;
58typedef u64 gen8_pde_t;
59typedef u64 gen8_ppgtt_pdpe_t;
60typedef u64 gen8_ppgtt_pml4e_t;
Ben Widawsky0260c422014-03-22 22:47:21 -070061
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030062#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
Ben Widawsky0260c422014-03-22 22:47:21 -070063
Ben Widawsky0260c422014-03-22 22:47:21 -070064/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
65#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
66#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
67#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
68#define GEN6_PTE_CACHE_LLC (2 << 1)
69#define GEN6_PTE_UNCACHED (1 << 1)
70#define GEN6_PTE_VALID (1 << 0)
71
Chris Wilsondd196742017-02-15 08:43:46 +000072#define I915_PTES(pte_len) ((unsigned int)(PAGE_SIZE / (pte_len)))
Michel Thierry07749ef2015-03-16 16:00:54 +000073#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
74#define I915_PDES 512
75#define I915_PDE_MASK (I915_PDES - 1)
Ben Widawsky678d96f2015-03-16 16:00:56 +000076#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
Michel Thierry07749ef2015-03-16 16:00:54 +000077
78#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
79#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
Ben Widawsky0260c422014-03-22 22:47:21 -070080#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
Ben Widawsky678d96f2015-03-16 16:00:56 +000081#define GEN6_PDE_SHIFT 22
Ben Widawsky0260c422014-03-22 22:47:21 -070082#define GEN6_PDE_VALID (1 << 0)
83
84#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
85
86#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
87#define BYT_PTE_WRITEABLE (1 << 1)
88
89/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
90 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
91 */
92#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
93 (((bits) & 0x8) << (11 - 3)))
94#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
95#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
96#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
97#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
98#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
99#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
100#define HSW_PTE_UNCACHED (0)
101#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
102#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
103
Mika Kuoppalae7167762017-02-28 17:28:10 +0200104/* GEN8 32b style address is defined as a 3 level page table:
Ben Widawsky0260c422014-03-22 22:47:21 -0700105 * 31:30 | 29:21 | 20:12 | 11:0
106 * PDPE | PDE | PTE | offset
107 * The difference as compared to normal x86 3 level page table is the PDPEs are
108 * programmed via register.
Mika Kuoppalae7167762017-02-28 17:28:10 +0200109 */
110#define GEN8_3LVL_PDPES 4
111#define GEN8_PDE_SHIFT 21
112#define GEN8_PDE_MASK 0x1ff
113#define GEN8_PTE_SHIFT 12
114#define GEN8_PTE_MASK 0x1ff
115#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
116
117/* GEN8 48b style address is defined as a 4 level page table:
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100118 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
119 * PML4E | PDPE | PDE | PTE | offset
Ben Widawsky0260c422014-03-22 22:47:21 -0700120 */
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100121#define GEN8_PML4ES_PER_PML4 512
122#define GEN8_PML4E_SHIFT 39
Michel Thierry762d9932015-07-30 11:05:29 +0100123#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
Ben Widawsky0260c422014-03-22 22:47:21 -0700124#define GEN8_PDPE_SHIFT 30
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100125/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
126 * tables */
127#define GEN8_PDPE_MASK 0x1ff
Ben Widawsky0260c422014-03-22 22:47:21 -0700128
129#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
130#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
131#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
132#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
133
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300134#define CHV_PPAT_SNOOP (1<<6)
Ben Widawsky0260c422014-03-22 22:47:21 -0700135#define GEN8_PPAT_AGE(x) (x<<4)
136#define GEN8_PPAT_LLCeLLC (3<<2)
137#define GEN8_PPAT_LLCELLC (2<<2)
138#define GEN8_PPAT_LLC (1<<2)
139#define GEN8_PPAT_WB (3<<0)
140#define GEN8_PPAT_WT (2<<0)
141#define GEN8_PPAT_WC (1<<0)
142#define GEN8_PPAT_UC (0<<0)
143#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000144#define GEN8_PPAT(i, x) ((u64)(x) << ((i) * 8))
Ben Widawsky0260c422014-03-22 22:47:21 -0700145
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200146struct sg_table;
147
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +0000148struct intel_rotation_info {
Chris Wilson7ff19c52017-01-14 00:28:21 +0000149 struct intel_rotation_plane_info {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200150 /* tiles */
Ville Syrjälä6687c902015-09-15 13:16:41 +0300151 unsigned int width, height, stride, offset;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200152 } plane[2];
Chris Wilson8d9046a2017-01-14 00:28:22 +0000153} __packed;
154
155static inline void assert_intel_rotation_info_is_packed(void)
156{
157 BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
158}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000159
Chris Wilson7ff19c52017-01-14 00:28:21 +0000160struct intel_partial_info {
161 u64 offset;
162 unsigned int size;
Chris Wilson8d9046a2017-01-14 00:28:22 +0000163} __packed;
164
165static inline void assert_intel_partial_info_is_packed(void)
166{
167 BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
168}
Chris Wilson7ff19c52017-01-14 00:28:21 +0000169
Chris Wilson992e4182017-01-14 00:28:23 +0000170enum i915_ggtt_view_type {
171 I915_GGTT_VIEW_NORMAL = 0,
172 I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
173 I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
174};
175
176static inline void assert_i915_ggtt_view_type_is_unique(void)
177{
178 /* As we encode the size of each branch inside the union into its type,
179 * we have to be careful that each branch has a unique size.
180 */
181 switch ((enum i915_ggtt_view_type)0) {
182 case I915_GGTT_VIEW_NORMAL:
183 case I915_GGTT_VIEW_PARTIAL:
184 case I915_GGTT_VIEW_ROTATED:
185 /* gcc complains if these are identical cases */
186 break;
187 }
188}
189
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000190struct i915_ggtt_view {
191 enum i915_ggtt_view_type type;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300192 union {
Chris Wilson992e4182017-01-14 00:28:23 +0000193 /* Members need to contain no holes/padding */
Chris Wilson7ff19c52017-01-14 00:28:21 +0000194 struct intel_partial_info partial;
Ville Syrjälä7723f47d2016-01-20 21:05:22 +0200195 struct intel_rotation_info rotated;
Chris Wilson8bab11932017-01-14 00:28:25 +0000196 };
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000197};
198
Ben Widawsky0260c422014-03-22 22:47:21 -0700199enum i915_cache_level;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000200
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200201struct i915_vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100202
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300203struct i915_page_dma {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000204 struct page *page;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300205 union {
206 dma_addr_t daddr;
207
208 /* For gen6/gen7 only. This is the offset in the GGTT
209 * where the page directory entries for PPGTT begin
210 */
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000211 u32 ggtt_offset;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300212 };
213};
214
Mika Kuoppala567047b2015-06-25 18:35:12 +0300215#define px_base(px) (&(px)->base)
216#define px_page(px) (px_base(px)->page)
217#define px_dma(px) (px_base(px)->daddr)
218
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300219struct i915_page_table {
220 struct i915_page_dma base;
Chris Wilsondd196742017-02-15 08:43:46 +0000221 unsigned int used_ptes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000222};
223
Michel Thierryec565b32015-04-08 12:13:23 +0100224struct i915_page_directory {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300225 struct i915_page_dma base;
Ben Widawsky7324cc02015-02-24 16:22:35 +0000226
Michel Thierryec565b32015-04-08 12:13:23 +0100227 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
Chris Wilsonfe52e372017-02-15 08:43:47 +0000228 unsigned int used_pdes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000229};
230
Michel Thierryec565b32015-04-08 12:13:23 +0100231struct i915_page_directory_pointer {
Michel Thierry6ac18502015-07-29 17:23:46 +0100232 struct i915_page_dma base;
Michel Thierry6ac18502015-07-29 17:23:46 +0100233 struct i915_page_directory **page_directory;
Chris Wilsone2b763c2017-02-15 08:43:48 +0000234 unsigned int used_pdpes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000235};
236
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100237struct i915_pml4 {
238 struct i915_page_dma base;
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100239 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
240};
241
Ben Widawsky0260c422014-03-22 22:47:21 -0700242struct i915_address_space {
243 struct drm_mm mm;
Chris Wilson80b204b2016-10-28 13:58:58 +0100244 struct i915_gem_timeline timeline;
Chris Wilson49d73912016-11-29 09:50:08 +0000245 struct drm_i915_private *i915;
Chris Wilson84486612017-02-15 08:43:40 +0000246 struct device *dma;
Chris Wilson2bfa9962016-08-04 07:52:25 +0100247 /* Every address space belongs to a struct file - except for the global
248 * GTT that is owned by the driver (and so @file is set to NULL). In
249 * principle, no information should leak from one context to another
250 * (or between files/processes etc) unless explicitly shared by the
251 * owner. Tracking the owner is important in order to free up per-file
252 * objects along with the file, to aide resource tracking, and to
253 * assign blame.
254 */
255 struct drm_i915_file_private *file;
Ben Widawsky0260c422014-03-22 22:47:21 -0700256 struct list_head global_link;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300257 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
Weinan Liff8f7972017-05-31 10:35:52 +0800258 u64 reserved; /* size addr space reserved */
Ben Widawsky0260c422014-03-22 22:47:21 -0700259
Chris Wilson50e046b2016-08-04 07:52:46 +0100260 bool closed;
261
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100262 struct i915_page_dma scratch_page;
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300263 struct i915_page_table *scratch_pt;
264 struct i915_page_directory *scratch_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100265 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
Ben Widawsky0260c422014-03-22 22:47:21 -0700266
267 /**
268 * List of objects currently involved in rendering.
269 *
270 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000271 * flushed, not necessarily primitives. last_read_req
Ben Widawsky0260c422014-03-22 22:47:21 -0700272 * represents when the rendering involved will be completed.
273 *
274 * A reference is held on the buffer while on this list.
275 */
276 struct list_head active_list;
277
278 /**
279 * LRU list of objects which are not in the ringbuffer and
280 * are ready to unbind, but are still in the GTT.
281 *
John Harrison97b2a6a2014-11-24 18:49:26 +0000282 * last_read_req is NULL while an object is in this list.
Ben Widawsky0260c422014-03-22 22:47:21 -0700283 *
284 * A reference is not held on the buffer while on this list,
285 * as merely being GTT-bound shouldn't prevent its being
286 * freed, and we'll pull it off the list in the free path.
287 */
288 struct list_head inactive_list;
289
Chris Wilson50e046b2016-08-04 07:52:46 +0100290 /**
291 * List of vma that have been unbound.
292 *
293 * A reference is not held on the buffer while on this list.
294 */
295 struct list_head unbound_list;
296
Chris Wilson84486612017-02-15 08:43:40 +0000297 struct pagevec free_pages;
298 bool pt_kmap_wc;
299
Ben Widawsky0260c422014-03-22 22:47:21 -0700300 /* FIXME: Need a more generic return type */
Michel Thierry07749ef2015-03-16 16:00:54 +0000301 gen6_pte_t (*pte_encode)(dma_addr_t addr,
302 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200303 u32 flags); /* Create a valid PTE */
Daniel Vetterf329f5f2015-04-14 17:35:15 +0200304 /* flags for pte_encode */
305#define PTE_READ_ONLY (1<<0)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000306 int (*allocate_va_range)(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000307 u64 start, u64 length);
Ben Widawsky0260c422014-03-22 22:47:21 -0700308 void (*clear_range)(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000309 u64 start, u64 length);
Chris Wilsond6473f52016-06-10 14:22:59 +0530310 void (*insert_page)(struct i915_address_space *vm,
311 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000312 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +0530313 enum i915_cache_level cache_level,
314 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700315 void (*insert_entries)(struct i915_address_space *vm,
316 struct sg_table *st,
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000317 u64 start,
318 enum i915_cache_level cache_level,
319 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700320 void (*cleanup)(struct i915_address_space *vm);
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200321 /** Unmap an object from an address space. This usually consists of
322 * setting the valid PTE entries to a reserved scratch page. */
323 void (*unbind_vma)(struct i915_vma *vma);
324 /* Map an object into an address space with the given cache flags. */
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200325 int (*bind_vma)(struct i915_vma *vma,
326 enum i915_cache_level cache_level,
327 u32 flags);
Chris Wilson84486612017-02-15 08:43:40 +0000328
329 I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
Ben Widawsky0260c422014-03-22 22:47:21 -0700330};
331
Chris Wilson2bfa9962016-08-04 07:52:25 +0100332#define i915_is_ggtt(V) (!(V)->file)
Chris Wilson596c5922016-02-26 11:03:20 +0000333
Mika Kuoppala3e490042017-02-28 17:28:07 +0200334static inline bool
335i915_vm_is_48bit(const struct i915_address_space *vm)
336{
337 return (vm->total - 1) >> 32;
338}
339
Ben Widawsky0260c422014-03-22 22:47:21 -0700340/* The Graphics Translation Table is the way in which GEN hardware translates a
341 * Graphics Virtual Address into a Physical Address. In addition to the normal
342 * collateral associated with any va->pa translations GEN hardware also has a
343 * portion of the GTT which can be mapped by the CPU and remain both coherent
344 * and correct (in cases like swizzling). That region is referred to as GMADR in
345 * the spec.
346 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200347struct i915_ggtt {
Ben Widawsky0260c422014-03-22 22:47:21 -0700348 struct i915_address_space base;
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100349 struct io_mapping mappable; /* Mapping to our CPU mappable region */
Ben Widawsky0260c422014-03-22 22:47:21 -0700350
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000351 phys_addr_t mappable_base; /* PA of our GMADR */
352 u64 mappable_end; /* End offset that we can CPU map */
353
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200354 /* Stolen memory is segmented in hardware with different portions
355 * offlimits to certain functions.
356 *
357 * The drm_mm is initialised to the total accessible range, as found
358 * from the PCI config. On Broadwell+, this is further restricted to
359 * avoid the first page! The upper end of stolen memory is reserved for
360 * hardware functions and similarly removed from the accessible range.
361 */
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000362 u32 stolen_size; /* Total size of stolen memory */
363 u32 stolen_usable_size; /* Total size minus reserved ranges */
364 u32 stolen_reserved_base;
365 u32 stolen_reserved_size;
Ben Widawsky0260c422014-03-22 22:47:21 -0700366
367 /** "Graphics Stolen Memory" holds the global PTEs */
368 void __iomem *gsm;
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000369 void (*invalidate)(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700370
371 bool do_idle_maps;
372
373 int mtrr;
Chris Wilson95374d72016-10-12 10:05:20 +0100374
375 struct drm_mm_node error_capture;
Ben Widawsky0260c422014-03-22 22:47:21 -0700376};
377
378struct i915_hw_ppgtt {
379 struct i915_address_space base;
380 struct kref ref;
381 struct drm_mm_node node;
Ben Widawsky563222a2015-03-19 12:53:28 +0000382 unsigned long pd_dirty_rings;
Ben Widawsky0260c422014-03-22 22:47:21 -0700383 union {
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100384 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
385 struct i915_page_directory_pointer pdp; /* GEN8+ */
386 struct i915_page_directory pd; /* GEN6-7 */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000387 };
Ben Widawsky0260c422014-03-22 22:47:21 -0700388
Ben Widawsky678d96f2015-03-16 16:00:56 +0000389 gen6_pte_t __iomem *pd_addr;
390
Ben Widawsky0260c422014-03-22 22:47:21 -0700391 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100392 struct drm_i915_gem_request *req);
Ben Widawsky0260c422014-03-22 22:47:21 -0700393 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
394};
395
Dave Gordon731f74c2016-06-24 19:37:46 +0100396/*
397 * gen6_for_each_pde() iterates over every pde from start until start+length.
398 * If start and start+length are not perfectly divisible, the macro will round
399 * down and up as needed. Start=0 and length=2G effectively iterates over
400 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
401 * so each of the other parameters should preferably be a simple variable, or
402 * at most an lvalue with no side-effects!
Ben Widawsky678d96f2015-03-16 16:00:56 +0000403 */
Dave Gordon731f74c2016-06-24 19:37:46 +0100404#define gen6_for_each_pde(pt, pd, start, length, iter) \
405 for (iter = gen6_pde_index(start); \
406 length > 0 && iter < I915_PDES && \
407 (pt = (pd)->page_table[iter], true); \
408 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
409 temp = min(temp - start, length); \
410 start += temp, length -= temp; }), ++iter)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000411
Dave Gordon731f74c2016-06-24 19:37:46 +0100412#define gen6_for_all_pdes(pt, pd, iter) \
413 for (iter = 0; \
414 iter < I915_PDES && \
415 (pt = (pd)->page_table[iter], true); \
416 ++iter)
Michel Thierry09942c62015-04-08 12:13:30 +0100417
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000418static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000419{
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000420 const u32 mask = NUM_PTE(pde_shift) - 1;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000421
422 return (address >> PAGE_SHIFT) & mask;
423}
424
425/* Helper to counts the number of PTEs within the given length. This count
426 * does not cross a page table boundary, so the max value would be
427 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
428*/
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000429static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430{
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000431 const u64 mask = ~((1ULL << pde_shift) - 1);
432 u64 end;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000433
434 WARN_ON(length == 0);
435 WARN_ON(offset_in_page(addr|length));
436
437 end = addr + length;
438
439 if ((addr & mask) != (end & mask))
440 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
441
442 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
443}
444
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000445static inline u32 i915_pde_index(u64 addr, u32 shift)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000446{
447 return (addr >> shift) & I915_PDE_MASK;
448}
449
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000450static inline u32 gen6_pte_index(u32 addr)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000451{
452 return i915_pte_index(addr, GEN6_PDE_SHIFT);
453}
454
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000455static inline u32 gen6_pte_count(u32 addr, u32 length)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000456{
457 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
458}
459
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000460static inline u32 gen6_pde_index(u32 addr)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000461{
462 return i915_pde_index(addr, GEN6_PDE_SHIFT);
463}
464
Mika Kuoppala3e490042017-02-28 17:28:07 +0200465static inline unsigned int
466i915_pdpes_per_pdp(const struct i915_address_space *vm)
467{
468 if (i915_vm_is_48bit(vm))
469 return GEN8_PML4ES_PER_PML4;
470
Mika Kuoppalae7167762017-02-28 17:28:10 +0200471 return GEN8_3LVL_PDPES;
Mika Kuoppala3e490042017-02-28 17:28:07 +0200472}
473
Michel Thierry9271d952015-04-08 12:13:26 +0100474/* Equivalent to the gen6 version, For each pde iterates over every pde
475 * between from start until start + length. On gen8+ it simply iterates
476 * over every page directory entry in a page directory.
477 */
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000478#define gen8_for_each_pde(pt, pd, start, length, iter) \
479 for (iter = gen8_pde_index(start); \
480 length > 0 && iter < I915_PDES && \
481 (pt = (pd)->page_table[iter], true); \
482 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
483 temp = min(temp - start, length); \
484 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100485
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000486#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
487 for (iter = gen8_pdpe_index(start); \
Mika Kuoppala3e490042017-02-28 17:28:07 +0200488 length > 0 && iter < i915_pdpes_per_pdp(vm) && \
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000489 (pd = (pdp)->page_directory[iter], true); \
490 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
491 temp = min(temp - start, length); \
492 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100493
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000494#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
495 for (iter = gen8_pml4e_index(start); \
496 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
497 (pdp = (pml4)->pdps[iter], true); \
498 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
499 temp = min(temp - start, length); \
500 start += temp, length -= temp; }), ++iter)
Michel Thierry762d9932015-07-30 11:05:29 +0100501
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000502static inline u32 gen8_pte_index(u64 address)
Michel Thierry9271d952015-04-08 12:13:26 +0100503{
504 return i915_pte_index(address, GEN8_PDE_SHIFT);
505}
506
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000507static inline u32 gen8_pde_index(u64 address)
Michel Thierry9271d952015-04-08 12:13:26 +0100508{
509 return i915_pde_index(address, GEN8_PDE_SHIFT);
510}
511
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000512static inline u32 gen8_pdpe_index(u64 address)
Michel Thierry9271d952015-04-08 12:13:26 +0100513{
514 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
515}
516
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000517static inline u32 gen8_pml4e_index(u64 address)
Michel Thierry9271d952015-04-08 12:13:26 +0100518{
Michel Thierry762d9932015-07-30 11:05:29 +0100519 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
Michel Thierry9271d952015-04-08 12:13:26 +0100520}
521
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000522static inline u64 gen8_pte_count(u64 address, u64 length)
Michel Thierry33c88192015-04-08 12:13:33 +0100523{
524 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
525}
526
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300527static inline dma_addr_t
528i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
529{
Chris Wilsonfe52e372017-02-15 08:43:47 +0000530 return px_dma(ppgtt->pdp.page_directory[n]);
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300531}
532
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200533static inline struct i915_ggtt *
534i915_vm_to_ggtt(struct i915_address_space *vm)
535{
536 GEM_BUG_ON(!i915_is_ggtt(vm));
537 return container_of(vm, struct i915_ggtt, base);
538}
539
Chris Wilson6cde9a02017-02-13 17:15:50 +0000540int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915);
541void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915);
542
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100543int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
544int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
545int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000546void i915_ggtt_enable_guc(struct drm_i915_private *i915);
547void i915_ggtt_disable_guc(struct drm_i915_private *i915);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +0100548int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100549void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200550
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +0000551int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200552void i915_ppgtt_release(struct kref *kref);
Chris Wilson2bfa9962016-08-04 07:52:25 +0100553struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +0100554 struct drm_i915_file_private *fpriv,
555 const char *name);
Chris Wilson0c7eeda2017-01-11 21:09:25 +0000556void i915_ppgtt_close(struct i915_address_space *vm);
Daniel Vetteree960be2014-08-06 15:04:45 +0200557static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
558{
559 if (ppgtt)
560 kref_get(&ppgtt->ref);
561}
562static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
563{
564 if (ppgtt)
565 kref_put(&ppgtt->ref, i915_ppgtt_release);
566}
Ben Widawsky0260c422014-03-22 22:47:21 -0700567
Chris Wilsondc979972016-05-10 14:10:04 +0100568void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000569void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
570void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700571
Chris Wilson03ac84f2016-10-28 13:58:36 +0100572int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
573 struct sg_table *pages);
574void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
575 struct sg_table *pages);
Ben Widawsky0260c422014-03-22 22:47:21 -0700576
Chris Wilson625d9882017-01-11 11:23:11 +0000577int i915_gem_gtt_reserve(struct i915_address_space *vm,
578 struct drm_mm_node *node,
579 u64 size, u64 offset, unsigned long color,
580 unsigned int flags);
581
Chris Wilsone007b192017-01-11 11:23:10 +0000582int i915_gem_gtt_insert(struct i915_address_space *vm,
583 struct drm_mm_node *node,
584 u64 size, u64 alignment, unsigned long color,
585 u64 start, u64 end, unsigned int flags);
586
Chris Wilson59bfa122016-08-04 16:32:31 +0100587/* Flags used by pin/bind&friends. */
Chris Wilson305bc232016-08-04 16:32:33 +0100588#define PIN_NONBLOCK BIT(0)
589#define PIN_MAPPABLE BIT(1)
590#define PIN_ZONE_4G BIT(2)
Chris Wilson82118872016-08-18 17:17:05 +0100591#define PIN_NONFAULT BIT(3)
Chris Wilson305bc232016-08-04 16:32:33 +0100592
593#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
594#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
595#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
596#define PIN_UPDATE BIT(8)
597
598#define PIN_HIGH BIT(9)
599#define PIN_OFFSET_BIAS BIT(10)
600#define PIN_OFFSET_FIXED BIT(11)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000601#define PIN_OFFSET_MASK (-I915_GTT_PAGE_SIZE)
Chris Wilson59bfa122016-08-04 16:32:31 +0100602
Ben Widawsky0260c422014-03-22 22:47:21 -0700603#endif