Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Luis R. Rodriguez | b3950e6 | 2010-04-15 17:39:03 -0400 | [diff] [blame] | 2 | * Copyright (c) 2008-2010 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 18 | #include <linux/slab.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 19 | #include <asm/unaligned.h> |
| 20 | |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 21 | #include "hw.h" |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 22 | #include "hw-ops.h" |
Luis R. Rodriguez | cfe8cba | 2009-09-13 23:39:31 -0700 | [diff] [blame] | 23 | #include "rc.h" |
Luis R. Rodriguez | b622a72 | 2010-04-15 17:39:28 -0400 | [diff] [blame] | 24 | #include "ar9003_mac.h" |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 25 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 26 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 27 | |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 28 | MODULE_AUTHOR("Atheros Communications"); |
| 29 | MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards."); |
| 30 | MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards"); |
| 31 | MODULE_LICENSE("Dual BSD/GPL"); |
| 32 | |
| 33 | static int __init ath9k_init(void) |
| 34 | { |
| 35 | return 0; |
| 36 | } |
| 37 | module_init(ath9k_init); |
| 38 | |
| 39 | static void __exit ath9k_exit(void) |
| 40 | { |
| 41 | return; |
| 42 | } |
| 43 | module_exit(ath9k_exit); |
| 44 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 45 | /* Private hardware callbacks */ |
| 46 | |
| 47 | static void ath9k_hw_init_cal_settings(struct ath_hw *ah) |
| 48 | { |
| 49 | ath9k_hw_private_ops(ah)->init_cal_settings(ah); |
| 50 | } |
| 51 | |
| 52 | static void ath9k_hw_init_mode_regs(struct ath_hw *ah) |
| 53 | { |
| 54 | ath9k_hw_private_ops(ah)->init_mode_regs(ah); |
| 55 | } |
| 56 | |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 57 | static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah, |
| 58 | struct ath9k_channel *chan) |
| 59 | { |
| 60 | return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan); |
| 61 | } |
| 62 | |
Luis R. Rodriguez | 991312d | 2010-04-15 17:39:05 -0400 | [diff] [blame] | 63 | static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah) |
| 64 | { |
| 65 | if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs) |
| 66 | return; |
| 67 | |
| 68 | ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah); |
| 69 | } |
| 70 | |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 71 | static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah) |
| 72 | { |
| 73 | /* You will not have this callback if using the old ANI */ |
| 74 | if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs) |
| 75 | return; |
| 76 | |
| 77 | ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah); |
| 78 | } |
| 79 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 80 | /********************/ |
| 81 | /* Helper Functions */ |
| 82 | /********************/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 83 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 84 | static void ath9k_hw_set_clockrate(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 85 | { |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 86 | struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf; |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 87 | struct ath_common *common = ath9k_hw_common(ah); |
| 88 | unsigned int clockrate; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 89 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 90 | if (!ah->curchan) /* should really check for CCK instead */ |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 91 | clockrate = ATH9K_CLOCK_RATE_CCK; |
| 92 | else if (conf->channel->band == IEEE80211_BAND_2GHZ) |
| 93 | clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM; |
| 94 | else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK) |
| 95 | clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM; |
Vasanthakumar Thiagarajan | e555372 | 2010-04-26 15:04:33 -0400 | [diff] [blame] | 96 | else |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 97 | clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM; |
| 98 | |
| 99 | if (conf_is_ht40(conf)) |
| 100 | clockrate *= 2; |
| 101 | |
| 102 | common->clockrate = clockrate; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 103 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 104 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 105 | static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 106 | { |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 107 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 108 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 109 | return usecs * common->clockrate; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 110 | } |
| 111 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 112 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 113 | { |
| 114 | int i; |
| 115 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 116 | BUG_ON(timeout < AH_TIME_QUANTUM); |
| 117 | |
| 118 | for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 119 | if ((REG_READ(ah, reg) & mask) == val) |
| 120 | return true; |
| 121 | |
| 122 | udelay(AH_TIME_QUANTUM); |
| 123 | } |
Sujith | 04bd463 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 124 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 125 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY, |
| 126 | "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n", |
| 127 | timeout, reg, REG_READ(ah, reg), mask, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 128 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 129 | return false; |
| 130 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 131 | EXPORT_SYMBOL(ath9k_hw_wait); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 132 | |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 133 | void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, |
| 134 | int column, unsigned int *writecnt) |
| 135 | { |
| 136 | int r; |
| 137 | |
| 138 | ENABLE_REGWRITE_BUFFER(ah); |
| 139 | for (r = 0; r < array->ia_rows; r++) { |
| 140 | REG_WRITE(ah, INI_RA(array, r, 0), |
| 141 | INI_RA(array, r, column)); |
| 142 | DO_DELAY(*writecnt); |
| 143 | } |
| 144 | REGWRITE_BUFFER_FLUSH(ah); |
| 145 | } |
| 146 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 147 | u32 ath9k_hw_reverse_bits(u32 val, u32 n) |
| 148 | { |
| 149 | u32 retval; |
| 150 | int i; |
| 151 | |
| 152 | for (i = 0, retval = 0; i < n; i++) { |
| 153 | retval = (retval << 1) | (val & 1); |
| 154 | val >>= 1; |
| 155 | } |
| 156 | return retval; |
| 157 | } |
| 158 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 159 | bool ath9k_get_channel_edges(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 160 | u16 flags, u16 *low, |
| 161 | u16 *high) |
| 162 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 163 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 164 | |
| 165 | if (flags & CHANNEL_5GHZ) { |
| 166 | *low = pCap->low_5ghz_chan; |
| 167 | *high = pCap->high_5ghz_chan; |
| 168 | return true; |
| 169 | } |
| 170 | if ((flags & CHANNEL_2GHZ)) { |
| 171 | *low = pCap->low_2ghz_chan; |
| 172 | *high = pCap->high_2ghz_chan; |
| 173 | return true; |
| 174 | } |
| 175 | return false; |
| 176 | } |
| 177 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 178 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 179 | u8 phy, int kbps, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 180 | u32 frameLen, u16 rateix, |
| 181 | bool shortPreamble) |
| 182 | { |
| 183 | u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 184 | |
| 185 | if (kbps == 0) |
| 186 | return 0; |
| 187 | |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 188 | switch (phy) { |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 189 | case WLAN_RC_PHY_CCK: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 190 | phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS; |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 191 | if (shortPreamble) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 192 | phyTime >>= 1; |
| 193 | numBits = frameLen << 3; |
| 194 | txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps); |
| 195 | break; |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 196 | case WLAN_RC_PHY_OFDM: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 197 | if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 198 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000; |
| 199 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 200 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 201 | txTime = OFDM_SIFS_TIME_QUARTER |
| 202 | + OFDM_PREAMBLE_TIME_QUARTER |
| 203 | + (numSymbols * OFDM_SYMBOL_TIME_QUARTER); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 204 | } else if (ah->curchan && |
| 205 | IS_CHAN_HALF_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 206 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000; |
| 207 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 208 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 209 | txTime = OFDM_SIFS_TIME_HALF + |
| 210 | OFDM_PREAMBLE_TIME_HALF |
| 211 | + (numSymbols * OFDM_SYMBOL_TIME_HALF); |
| 212 | } else { |
| 213 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000; |
| 214 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 215 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 216 | txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME |
| 217 | + (numSymbols * OFDM_SYMBOL_TIME); |
| 218 | } |
| 219 | break; |
| 220 | default: |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 221 | ath_err(ath9k_hw_common(ah), |
| 222 | "Unknown phy %u (rate ix %u)\n", phy, rateix); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 223 | txTime = 0; |
| 224 | break; |
| 225 | } |
| 226 | |
| 227 | return txTime; |
| 228 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 229 | EXPORT_SYMBOL(ath9k_hw_computetxtime); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 230 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 231 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 232 | struct ath9k_channel *chan, |
| 233 | struct chan_centers *centers) |
| 234 | { |
| 235 | int8_t extoff; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 236 | |
| 237 | if (!IS_CHAN_HT40(chan)) { |
| 238 | centers->ctl_center = centers->ext_center = |
| 239 | centers->synth_center = chan->channel; |
| 240 | return; |
| 241 | } |
| 242 | |
| 243 | if ((chan->chanmode == CHANNEL_A_HT40PLUS) || |
| 244 | (chan->chanmode == CHANNEL_G_HT40PLUS)) { |
| 245 | centers->synth_center = |
| 246 | chan->channel + HT40_CHANNEL_CENTER_SHIFT; |
| 247 | extoff = 1; |
| 248 | } else { |
| 249 | centers->synth_center = |
| 250 | chan->channel - HT40_CHANNEL_CENTER_SHIFT; |
| 251 | extoff = -1; |
| 252 | } |
| 253 | |
| 254 | centers->ctl_center = |
| 255 | centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT); |
Luis R. Rodriguez | 6420014 | 2009-09-13 22:05:04 -0700 | [diff] [blame] | 256 | /* 25 MHz spacing is supported by hw but not on upper layers */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 257 | centers->ext_center = |
Luis R. Rodriguez | 6420014 | 2009-09-13 22:05:04 -0700 | [diff] [blame] | 258 | centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 259 | } |
| 260 | |
| 261 | /******************/ |
| 262 | /* Chip Revisions */ |
| 263 | /******************/ |
| 264 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 265 | static void ath9k_hw_read_revisions(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 266 | { |
| 267 | u32 val; |
| 268 | |
| 269 | val = REG_READ(ah, AR_SREV) & AR_SREV_ID; |
| 270 | |
| 271 | if (val == 0xFF) { |
| 272 | val = REG_READ(ah, AR_SREV); |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 273 | ah->hw_version.macVersion = |
| 274 | (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S; |
| 275 | ah->hw_version.macRev = MS(val, AR_SREV_REVISION2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 276 | ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 277 | } else { |
| 278 | if (!AR_SREV_9100(ah)) |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 279 | ah->hw_version.macVersion = MS(val, AR_SREV_VERSION); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 280 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 281 | ah->hw_version.macRev = val & AR_SREV_REVISION; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 282 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 283 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 284 | ah->is_pciexpress = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 285 | } |
| 286 | } |
| 287 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 288 | /************************************/ |
| 289 | /* HW Attach, Detach, Init Routines */ |
| 290 | /************************************/ |
| 291 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 292 | static void ath9k_hw_disablepcie(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 293 | { |
Felix Fietkau | 040b74f | 2010-12-12 00:51:07 +0100 | [diff] [blame] | 294 | if (!AR_SREV_5416(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 295 | return; |
| 296 | |
| 297 | REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00); |
| 298 | REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924); |
| 299 | REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029); |
| 300 | REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824); |
| 301 | REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579); |
| 302 | REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000); |
| 303 | REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40); |
| 304 | REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554); |
| 305 | REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007); |
| 306 | |
| 307 | REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000); |
| 308 | } |
| 309 | |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 310 | /* This should work for all families including legacy */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 311 | static bool ath9k_hw_chip_test(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 312 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 313 | struct ath_common *common = ath9k_hw_common(ah); |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 314 | u32 regAddr[2] = { AR_STA_ID0 }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 315 | u32 regHold[2]; |
Joe Perches | 07b2fa5 | 2010-11-20 18:38:53 -0800 | [diff] [blame] | 316 | static const u32 patternData[4] = { |
| 317 | 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999 |
| 318 | }; |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 319 | int i, j, loop_max; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 320 | |
Senthil Balasubramanian | 1f3f061 | 2010-04-15 17:38:29 -0400 | [diff] [blame] | 321 | if (!AR_SREV_9300_20_OR_LATER(ah)) { |
| 322 | loop_max = 2; |
| 323 | regAddr[1] = AR_PHY_BASE + (8 << 2); |
| 324 | } else |
| 325 | loop_max = 1; |
| 326 | |
| 327 | for (i = 0; i < loop_max; i++) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 328 | u32 addr = regAddr[i]; |
| 329 | u32 wrData, rdData; |
| 330 | |
| 331 | regHold[i] = REG_READ(ah, addr); |
| 332 | for (j = 0; j < 0x100; j++) { |
| 333 | wrData = (j << 16) | j; |
| 334 | REG_WRITE(ah, addr, wrData); |
| 335 | rdData = REG_READ(ah, addr); |
| 336 | if (rdData != wrData) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 337 | ath_err(common, |
| 338 | "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
| 339 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 340 | return false; |
| 341 | } |
| 342 | } |
| 343 | for (j = 0; j < 4; j++) { |
| 344 | wrData = patternData[j]; |
| 345 | REG_WRITE(ah, addr, wrData); |
| 346 | rdData = REG_READ(ah, addr); |
| 347 | if (wrData != rdData) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 348 | ath_err(common, |
| 349 | "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
| 350 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 351 | return false; |
| 352 | } |
| 353 | } |
| 354 | REG_WRITE(ah, regAddr[i], regHold[i]); |
| 355 | } |
| 356 | udelay(100); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 357 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 358 | return true; |
| 359 | } |
| 360 | |
Luis R. Rodriguez | b8b0f37 | 2009-08-03 12:24:43 -0700 | [diff] [blame] | 361 | static void ath9k_hw_init_config(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 362 | { |
| 363 | int i; |
| 364 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 365 | ah->config.dma_beacon_response_time = 2; |
| 366 | ah->config.sw_beacon_response_time = 10; |
| 367 | ah->config.additional_swba_backoff = 0; |
| 368 | ah->config.ack_6mb = 0x0; |
| 369 | ah->config.cwm_ignore_extcca = 0; |
| 370 | ah->config.pcie_powersave_enable = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 371 | ah->config.pcie_clock_req = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 372 | ah->config.pcie_waen = 0; |
| 373 | ah->config.analog_shiftreg = 1; |
Luis R. Rodriguez | 03c7251 | 2010-06-12 00:33:46 -0400 | [diff] [blame] | 374 | ah->config.enable_ani = true; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 375 | |
| 376 | for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 377 | ah->config.spurchans[i][0] = AR_NO_SPUR; |
| 378 | ah->config.spurchans[i][1] = AR_NO_SPUR; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 379 | } |
| 380 | |
Luis R. Rodriguez | 6f48101 | 2011-01-20 17:47:39 -0800 | [diff] [blame] | 381 | /* PAPRD needs some more work to be enabled */ |
| 382 | ah->config.paprd_disable = 1; |
| 383 | |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 384 | ah->config.rx_intr_mitigation = true; |
Luis R. Rodriguez | 6a0ec30 | 2010-06-21 18:38:49 -0400 | [diff] [blame] | 385 | ah->config.pcieSerDesWrite = true; |
Luis R. Rodriguez | 6158425 | 2009-03-12 18:18:49 -0400 | [diff] [blame] | 386 | |
| 387 | /* |
| 388 | * We need this for PCI devices only (Cardbus, PCI, miniPCI) |
| 389 | * _and_ if on non-uniprocessor systems (Multiprocessor/HT). |
| 390 | * This means we use it for all AR5416 devices, and the few |
| 391 | * minor PCI AR9280 devices out there. |
| 392 | * |
| 393 | * Serialization is required because these devices do not handle |
| 394 | * well the case of two concurrent reads/writes due to the latency |
| 395 | * involved. During one read/write another read/write can be issued |
| 396 | * on another CPU while the previous read/write may still be working |
| 397 | * on our hardware, if we hit this case the hardware poops in a loop. |
| 398 | * We prevent this by serializing reads and writes. |
| 399 | * |
| 400 | * This issue is not present on PCI-Express devices or pre-AR5416 |
| 401 | * devices (legacy, 802.11abg). |
| 402 | */ |
| 403 | if (num_possible_cpus() > 1) |
David S. Miller | 2d6a5e9 | 2009-03-17 15:01:30 -0700 | [diff] [blame] | 404 | ah->config.serialize_regmode = SER_REG_MODE_AUTO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 405 | } |
| 406 | |
Luis R. Rodriguez | 50aca25 | 2009-08-03 12:24:42 -0700 | [diff] [blame] | 407 | static void ath9k_hw_init_defaults(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 408 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 409 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
| 410 | |
| 411 | regulatory->country_code = CTRY_DEFAULT; |
| 412 | regulatory->power_limit = MAX_RATE_POWER; |
| 413 | regulatory->tp_scale = ATH9K_TP_SCALE_MAX; |
| 414 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 415 | ah->hw_version.magic = AR5416_MAGIC; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 416 | ah->hw_version.subvendorid = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 417 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 418 | ah->atim_window = 0; |
Felix Fietkau | 16f2411 | 2010-06-12 17:22:32 +0200 | [diff] [blame] | 419 | ah->sta_id1_defaults = |
| 420 | AR_STA_ID1_CRPT_MIC_ENABLE | |
| 421 | AR_STA_ID1_MCAST_KSRCH; |
Felix Fietkau | f171760 | 2011-03-19 13:55:41 +0100 | [diff] [blame] | 422 | if (AR_SREV_9100(ah)) |
| 423 | ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 424 | ah->enable_32kHz_clock = DONT_USE_32KHZ; |
Felix Fietkau | 4357c6b | 2010-12-13 08:40:50 +0100 | [diff] [blame] | 425 | ah->slottime = 20; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 426 | ah->globaltxtimeout = (u32) -1; |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 427 | ah->power_mode = ATH9K_PM_UNDEFINED; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 428 | } |
| 429 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 430 | static int ath9k_hw_init_macaddr(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 431 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 432 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 433 | u32 sum; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 434 | int i; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 435 | u16 eeval; |
Joe Perches | 07b2fa5 | 2010-11-20 18:38:53 -0800 | [diff] [blame] | 436 | static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 437 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 438 | sum = 0; |
| 439 | for (i = 0; i < 3; i++) { |
Luis R. Rodriguez | 4910167 | 2010-04-15 17:39:13 -0400 | [diff] [blame] | 440 | eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 441 | sum += eeval; |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 442 | common->macaddr[2 * i] = eeval >> 8; |
| 443 | common->macaddr[2 * i + 1] = eeval & 0xff; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 444 | } |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 445 | if (sum == 0 || sum == 0xffff * 3) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 446 | return -EADDRNOTAVAIL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 447 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 448 | return 0; |
| 449 | } |
| 450 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 451 | static int ath9k_hw_post_init(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 452 | { |
Sujith Manoharan | 6cae913 | 2011-01-04 13:16:37 +0530 | [diff] [blame] | 453 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 454 | int ecode; |
| 455 | |
Sujith Manoharan | 6cae913 | 2011-01-04 13:16:37 +0530 | [diff] [blame] | 456 | if (common->bus_ops->ath_bus_type != ATH_USB) { |
Sujith | 527d485 | 2010-03-17 14:25:16 +0530 | [diff] [blame] | 457 | if (!ath9k_hw_chip_test(ah)) |
| 458 | return -ENODEV; |
| 459 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 460 | |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 461 | if (!AR_SREV_9300_20_OR_LATER(ah)) { |
| 462 | ecode = ar9002_hw_rf_claim(ah); |
| 463 | if (ecode != 0) |
| 464 | return ecode; |
| 465 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 466 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 467 | ecode = ath9k_hw_eeprom_init(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 468 | if (ecode != 0) |
| 469 | return ecode; |
Sujith | 7d01b22 | 2009-03-13 08:55:55 +0530 | [diff] [blame] | 470 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 471 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG, |
| 472 | "Eeprom VER: %d, REV: %d\n", |
| 473 | ah->eep_ops->get_eeprom_ver(ah), |
| 474 | ah->eep_ops->get_eeprom_rev(ah)); |
Sujith | 7d01b22 | 2009-03-13 08:55:55 +0530 | [diff] [blame] | 475 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 476 | ecode = ath9k_hw_rf_alloc_ext_banks(ah); |
| 477 | if (ecode) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 478 | ath_err(ath9k_hw_common(ah), |
| 479 | "Failed allocating banks for external radio\n"); |
Rajkumar Manoharan | 48a7c3d | 2010-11-08 20:40:53 +0530 | [diff] [blame] | 480 | ath9k_hw_rf_free_ext_banks(ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 481 | return ecode; |
Luis R. Rodriguez | 574d6b1 | 2009-10-19 02:33:37 -0400 | [diff] [blame] | 482 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 483 | |
| 484 | if (!AR_SREV_9100(ah)) { |
| 485 | ath9k_hw_ani_setup(ah); |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 486 | ath9k_hw_ani_init(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 487 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 488 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 489 | return 0; |
| 490 | } |
| 491 | |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 492 | static void ath9k_hw_attach_ops(struct ath_hw *ah) |
Luis R. Rodriguez | ee2bb46 | 2009-08-03 12:24:39 -0700 | [diff] [blame] | 493 | { |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 494 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 495 | ar9003_hw_attach_ops(ah); |
| 496 | else |
| 497 | ar9002_hw_attach_ops(ah); |
Luis R. Rodriguez | ee2bb46 | 2009-08-03 12:24:39 -0700 | [diff] [blame] | 498 | } |
| 499 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 500 | /* Called for all hardware families */ |
| 501 | static int __ath9k_hw_init(struct ath_hw *ah) |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 502 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 503 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 504 | int r = 0; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 505 | |
Luis R. Rodriguez | bab1f62 | 2010-04-15 17:38:20 -0400 | [diff] [blame] | 506 | if (ah->hw_version.devid == AR5416_AR9100_DEVID) |
| 507 | ah->hw_version.macVersion = AR_SREV_VERSION_9100; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 508 | |
Senthil Balasubramanian | ac45c12 | 2010-12-22 21:14:20 +0530 | [diff] [blame] | 509 | ath9k_hw_read_revisions(ah); |
| 510 | |
Senthil Balasubramanian | 0a8d7cb | 2010-12-22 19:17:18 +0530 | [diff] [blame] | 511 | /* |
| 512 | * Read back AR_WA into a permanent copy and set bits 14 and 17. |
| 513 | * We need to do this to avoid RMW of this register. We cannot |
| 514 | * read the reg when chip is asleep. |
| 515 | */ |
| 516 | ah->WARegVal = REG_READ(ah, AR_WA); |
| 517 | ah->WARegVal |= (AR_WA_D3_L1_DISABLE | |
| 518 | AR_WA_ASPM_TIMER_BASED_DISABLE); |
| 519 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 520 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 521 | ath_err(common, "Couldn't reset chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 522 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 523 | } |
| 524 | |
Luis R. Rodriguez | bab1f62 | 2010-04-15 17:38:20 -0400 | [diff] [blame] | 525 | ath9k_hw_init_defaults(ah); |
| 526 | ath9k_hw_init_config(ah); |
| 527 | |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 528 | ath9k_hw_attach_ops(ah); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 529 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 530 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 531 | ath_err(common, "Couldn't wakeup chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 532 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 533 | } |
| 534 | |
| 535 | if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) { |
| 536 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI || |
John W. Linville | 4c85ab1 | 2010-07-28 10:06:35 -0400 | [diff] [blame] | 537 | ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) && |
| 538 | !ah->is_pciexpress)) { |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 539 | ah->config.serialize_regmode = |
| 540 | SER_REG_MODE_ON; |
| 541 | } else { |
| 542 | ah->config.serialize_regmode = |
| 543 | SER_REG_MODE_OFF; |
| 544 | } |
| 545 | } |
| 546 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 547 | ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n", |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 548 | ah->config.serialize_regmode); |
| 549 | |
Luis R. Rodriguez | f4709fd | 2009-11-24 21:37:57 -0500 | [diff] [blame] | 550 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
| 551 | ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1; |
| 552 | else |
| 553 | ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD; |
| 554 | |
Felix Fietkau | 6da5a72 | 2010-12-12 00:51:12 +0100 | [diff] [blame] | 555 | switch (ah->hw_version.macVersion) { |
| 556 | case AR_SREV_VERSION_5416_PCI: |
| 557 | case AR_SREV_VERSION_5416_PCIE: |
| 558 | case AR_SREV_VERSION_9160: |
| 559 | case AR_SREV_VERSION_9100: |
| 560 | case AR_SREV_VERSION_9280: |
| 561 | case AR_SREV_VERSION_9285: |
| 562 | case AR_SREV_VERSION_9287: |
| 563 | case AR_SREV_VERSION_9271: |
| 564 | case AR_SREV_VERSION_9300: |
| 565 | case AR_SREV_VERSION_9485: |
| 566 | break; |
| 567 | default: |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 568 | ath_err(common, |
| 569 | "Mac Chip Rev 0x%02x.%x is not supported by this driver\n", |
| 570 | ah->hw_version.macVersion, ah->hw_version.macRev); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 571 | return -EOPNOTSUPP; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 572 | } |
| 573 | |
Luis R. Rodriguez | 0df13da | 2010-04-15 17:38:59 -0400 | [diff] [blame] | 574 | if (AR_SREV_9271(ah) || AR_SREV_9100(ah)) |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 575 | ah->is_pciexpress = false; |
| 576 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 577 | ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 578 | ath9k_hw_init_cal_settings(ah); |
| 579 | |
| 580 | ah->ani_function = ATH9K_ANI_ALL; |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 581 | if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 582 | ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL; |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 583 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 584 | ah->ani_function &= ~ATH9K_ANI_MRC_CCK; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 585 | |
| 586 | ath9k_hw_init_mode_regs(ah); |
| 587 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 588 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 589 | if (ah->is_pciexpress) |
Vivek Natarajan | 93b1b37 | 2009-09-17 09:24:58 +0530 | [diff] [blame] | 590 | ath9k_hw_configpcipowersave(ah, 0, 0); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 591 | else |
| 592 | ath9k_hw_disablepcie(ah); |
| 593 | |
Luis R. Rodriguez | d8f492b | 2010-04-15 17:39:04 -0400 | [diff] [blame] | 594 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 595 | ar9002_hw_cck_chan14_spread(ah); |
Sujith | 193cd45 | 2009-09-18 15:04:07 +0530 | [diff] [blame] | 596 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 597 | r = ath9k_hw_post_init(ah); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 598 | if (r) |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 599 | return r; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 600 | |
| 601 | ath9k_hw_init_mode_gain_regs(ah); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 602 | r = ath9k_hw_fill_cap_info(ah); |
| 603 | if (r) |
| 604 | return r; |
| 605 | |
Luis R. Rodriguez | 4f3acf8 | 2009-08-03 12:24:36 -0700 | [diff] [blame] | 606 | r = ath9k_hw_init_macaddr(ah); |
| 607 | if (r) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 608 | ath_err(common, "Failed to initialize MAC address\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 609 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 610 | } |
| 611 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 612 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 613 | ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 614 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 615 | ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 616 | |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 617 | ah->bb_watchdog_timeout_ms = 25; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 618 | |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 619 | common->state = ATH_HW_INITIALIZED; |
| 620 | |
Luis R. Rodriguez | 4f3acf8 | 2009-08-03 12:24:36 -0700 | [diff] [blame] | 621 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 622 | } |
| 623 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 624 | int ath9k_hw_init(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 625 | { |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 626 | int ret; |
| 627 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 628 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 629 | /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */ |
| 630 | switch (ah->hw_version.devid) { |
| 631 | case AR5416_DEVID_PCI: |
| 632 | case AR5416_DEVID_PCIE: |
| 633 | case AR5416_AR9100_DEVID: |
| 634 | case AR9160_DEVID_PCI: |
| 635 | case AR9280_DEVID_PCI: |
| 636 | case AR9280_DEVID_PCIE: |
| 637 | case AR9285_DEVID_PCIE: |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 638 | case AR9287_DEVID_PCI: |
| 639 | case AR9287_DEVID_PCIE: |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 640 | case AR2427_DEVID_PCIE: |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 641 | case AR9300_DEVID_PCIE: |
Vasanthakumar Thiagarajan | 3050c91 | 2010-12-06 04:27:36 -0800 | [diff] [blame] | 642 | case AR9300_DEVID_AR9485_PCIE: |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 643 | break; |
| 644 | default: |
| 645 | if (common->bus_ops->ath_bus_type == ATH_USB) |
| 646 | break; |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 647 | ath_err(common, "Hardware device ID 0x%04x not supported\n", |
| 648 | ah->hw_version.devid); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 649 | return -EOPNOTSUPP; |
| 650 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 651 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 652 | ret = __ath9k_hw_init(ah); |
| 653 | if (ret) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 654 | ath_err(common, |
| 655 | "Unable to initialize hardware; initialization status: %d\n", |
| 656 | ret); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 657 | return ret; |
| 658 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 659 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 660 | return 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 661 | } |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 662 | EXPORT_SYMBOL(ath9k_hw_init); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 663 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 664 | static void ath9k_hw_init_qos(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 665 | { |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 666 | ENABLE_REGWRITE_BUFFER(ah); |
| 667 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 668 | REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa); |
| 669 | REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210); |
| 670 | |
| 671 | REG_WRITE(ah, AR_QOS_NO_ACK, |
| 672 | SM(2, AR_QOS_NO_ACK_TWO_BIT) | |
| 673 | SM(5, AR_QOS_NO_ACK_BIT_OFF) | |
| 674 | SM(0, AR_QOS_NO_ACK_BYTE_OFF)); |
| 675 | |
| 676 | REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL); |
| 677 | REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF); |
| 678 | REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF); |
| 679 | REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF); |
| 680 | REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 681 | |
| 682 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 683 | } |
| 684 | |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 685 | unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah) |
| 686 | { |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 687 | REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK); |
| 688 | udelay(100); |
| 689 | REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK); |
| 690 | |
| 691 | while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 692 | udelay(100); |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 693 | |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 694 | return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3; |
Vivek Natarajan | b141581 | 2011-01-27 14:45:07 +0530 | [diff] [blame] | 695 | } |
| 696 | EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc); |
| 697 | |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 698 | #define DPLL2_KD_VAL 0x3D |
| 699 | #define DPLL2_KI_VAL 0x06 |
| 700 | #define DPLL3_PHASE_SHIFT_VAL 0x1 |
| 701 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 702 | static void ath9k_hw_init_pll(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 703 | struct ath9k_channel *chan) |
| 704 | { |
Vasanthakumar Thiagarajan | d09b17f | 2010-12-06 04:27:44 -0800 | [diff] [blame] | 705 | u32 pll; |
| 706 | |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 707 | if (AR_SREV_9485(ah)) { |
Vasanthakumar Thiagarajan | d09b17f | 2010-12-06 04:27:44 -0800 | [diff] [blame] | 708 | REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666); |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 709 | REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01); |
| 710 | |
| 711 | REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3, |
| 712 | AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL); |
| 713 | |
| 714 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c); |
Vivek Natarajan | 75e0351 | 2011-03-10 11:05:42 +0530 | [diff] [blame] | 715 | udelay(1000); |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 716 | |
| 717 | REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666); |
| 718 | |
| 719 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 720 | AR_CH0_DPLL2_KD, DPLL2_KD_VAL); |
| 721 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, |
| 722 | AR_CH0_DPLL2_KI, DPLL2_KI_VAL); |
| 723 | |
| 724 | REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3, |
| 725 | AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL); |
| 726 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c); |
Vivek Natarajan | 75e0351 | 2011-03-10 11:05:42 +0530 | [diff] [blame] | 727 | udelay(1000); |
Vivek Natarajan | 22983c3 | 2011-01-27 14:45:09 +0530 | [diff] [blame] | 728 | } |
Vasanthakumar Thiagarajan | d09b17f | 2010-12-06 04:27:44 -0800 | [diff] [blame] | 729 | |
| 730 | pll = ath9k_hw_compute_pll_control(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 731 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 732 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 733 | |
Luis R. Rodriguez | c75724d | 2009-10-19 02:33:34 -0400 | [diff] [blame] | 734 | /* Switch the core clock for ar9271 to 117Mhz */ |
| 735 | if (AR_SREV_9271(ah)) { |
Sujith | 25e2ab1 | 2010-03-17 14:25:22 +0530 | [diff] [blame] | 736 | udelay(500); |
| 737 | REG_WRITE(ah, 0x50040, 0x304); |
Luis R. Rodriguez | c75724d | 2009-10-19 02:33:34 -0400 | [diff] [blame] | 738 | } |
| 739 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 740 | udelay(RTC_PLL_SETTLE_DELAY); |
| 741 | |
| 742 | REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK); |
| 743 | } |
| 744 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 745 | static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah, |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 746 | enum nl80211_iftype opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 747 | { |
Pavel Roskin | 152d530 | 2010-03-31 18:05:37 -0400 | [diff] [blame] | 748 | u32 imr_reg = AR_IMR_TXERR | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 749 | AR_IMR_TXURN | |
| 750 | AR_IMR_RXERR | |
| 751 | AR_IMR_RXORN | |
| 752 | AR_IMR_BCNMISC; |
| 753 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 754 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 755 | imr_reg |= AR_IMR_RXOK_HP; |
| 756 | if (ah->config.rx_intr_mitigation) |
| 757 | imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR; |
| 758 | else |
| 759 | imr_reg |= AR_IMR_RXOK_LP; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 760 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 761 | } else { |
| 762 | if (ah->config.rx_intr_mitigation) |
| 763 | imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR; |
| 764 | else |
| 765 | imr_reg |= AR_IMR_RXOK; |
| 766 | } |
| 767 | |
| 768 | if (ah->config.tx_intr_mitigation) |
| 769 | imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR; |
| 770 | else |
| 771 | imr_reg |= AR_IMR_TXOK; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 772 | |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 773 | if (opmode == NL80211_IFTYPE_AP) |
Pavel Roskin | 152d530 | 2010-03-31 18:05:37 -0400 | [diff] [blame] | 774 | imr_reg |= AR_IMR_MIB; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 775 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 776 | ENABLE_REGWRITE_BUFFER(ah); |
| 777 | |
Pavel Roskin | 152d530 | 2010-03-31 18:05:37 -0400 | [diff] [blame] | 778 | REG_WRITE(ah, AR_IMR, imr_reg); |
Pavel Roskin | 74bad5c | 2010-02-23 18:15:27 -0500 | [diff] [blame] | 779 | ah->imrs2_reg |= AR_IMR_S2_GTT; |
| 780 | REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 781 | |
| 782 | if (!AR_SREV_9100(ah)) { |
| 783 | REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF); |
| 784 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT); |
| 785 | REG_WRITE(ah, AR_INTR_SYNC_MASK, 0); |
| 786 | } |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 787 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 788 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 789 | |
Vasanthakumar Thiagarajan | 6686024 | 2010-04-15 17:39:07 -0400 | [diff] [blame] | 790 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 791 | REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0); |
| 792 | REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0); |
| 793 | REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0); |
| 794 | REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0); |
| 795 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 796 | } |
| 797 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 798 | static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 799 | { |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 800 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 801 | val = min(val, (u32) 0xFFFF); |
| 802 | REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 803 | } |
| 804 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 805 | static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 806 | { |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 807 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 808 | val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK)); |
| 809 | REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val); |
| 810 | } |
| 811 | |
| 812 | static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us) |
| 813 | { |
| 814 | u32 val = ath9k_hw_mac_to_clks(ah, us); |
| 815 | val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS)); |
| 816 | REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 817 | } |
| 818 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 819 | static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 820 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 821 | if (tu > 0xFFFF) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 822 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT, |
| 823 | "bad global tx timeout %u\n", tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 824 | ah->globaltxtimeout = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 825 | return false; |
| 826 | } else { |
| 827 | REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 828 | ah->globaltxtimeout = tu; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 829 | return true; |
| 830 | } |
| 831 | } |
| 832 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 833 | void ath9k_hw_init_global_settings(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 834 | { |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 835 | struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf; |
| 836 | int acktimeout; |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 837 | int slottime; |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 838 | int sifstime; |
| 839 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 840 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n", |
| 841 | ah->misc_mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 842 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 843 | if (ah->misc_mode != 0) |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 844 | REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 845 | |
| 846 | if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ) |
| 847 | sifstime = 16; |
| 848 | else |
| 849 | sifstime = 10; |
| 850 | |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 851 | /* As defined by IEEE 802.11-2007 17.3.8.6 */ |
| 852 | slottime = ah->slottime + 3 * ah->coverage_class; |
| 853 | acktimeout = slottime + sifstime; |
Felix Fietkau | 42c4568 | 2010-02-11 18:07:19 +0100 | [diff] [blame] | 854 | |
| 855 | /* |
| 856 | * Workaround for early ACK timeouts, add an offset to match the |
| 857 | * initval's 64us ack timeout value. |
| 858 | * This was initially only meant to work around an issue with delayed |
| 859 | * BA frames in some implementations, but it has been found to fix ACK |
| 860 | * timeout issues in other cases as well. |
| 861 | */ |
| 862 | if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ) |
| 863 | acktimeout += 64 - sifstime - ah->slottime; |
| 864 | |
Felix Fietkau | caabf2b | 2010-12-13 08:40:51 +0100 | [diff] [blame] | 865 | ath9k_hw_setslottime(ah, ah->slottime); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 866 | ath9k_hw_set_ack_timeout(ah, acktimeout); |
| 867 | ath9k_hw_set_cts_timeout(ah, acktimeout); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 868 | if (ah->globaltxtimeout != (u32) -1) |
| 869 | ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 870 | } |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 871 | EXPORT_SYMBOL(ath9k_hw_init_global_settings); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 872 | |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 873 | void ath9k_hw_deinit(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 874 | { |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 875 | struct ath_common *common = ath9k_hw_common(ah); |
| 876 | |
Sujith | 736b3a2 | 2010-03-17 14:25:24 +0530 | [diff] [blame] | 877 | if (common->state < ATH_HW_INITIALIZED) |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 878 | goto free_hw; |
| 879 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 880 | ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP); |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 881 | |
| 882 | free_hw: |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 883 | ath9k_hw_rf_free_ext_banks(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 884 | } |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 885 | EXPORT_SYMBOL(ath9k_hw_deinit); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 886 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 887 | /*******/ |
| 888 | /* INI */ |
| 889 | /*******/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 890 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 891 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan) |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 892 | { |
| 893 | u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band); |
| 894 | |
| 895 | if (IS_CHAN_B(chan)) |
| 896 | ctl |= CTL_11B; |
| 897 | else if (IS_CHAN_G(chan)) |
| 898 | ctl |= CTL_11G; |
| 899 | else |
| 900 | ctl |= CTL_11A; |
| 901 | |
| 902 | return ctl; |
| 903 | } |
| 904 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 905 | /****************************************/ |
| 906 | /* Reset and Channel Switching Routines */ |
| 907 | /****************************************/ |
| 908 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 909 | static inline void ath9k_hw_set_dma(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 910 | { |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 911 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 912 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 913 | ENABLE_REGWRITE_BUFFER(ah); |
| 914 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 915 | /* |
| 916 | * set AHB_MODE not to do cacheline prefetches |
| 917 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 918 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 919 | REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 920 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 921 | /* |
| 922 | * let mac dma reads be in 128 byte chunks |
| 923 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 924 | REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 925 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 926 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 927 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 928 | /* |
| 929 | * Restore TX Trigger Level to its pre-reset value. |
| 930 | * The initial value depends on whether aggregation is enabled, and is |
| 931 | * adjusted whenever underruns are detected. |
| 932 | */ |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 933 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 934 | REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 935 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 936 | ENABLE_REGWRITE_BUFFER(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 937 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 938 | /* |
| 939 | * let mac dma writes be in 128 byte chunks |
| 940 | */ |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 941 | REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 942 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 943 | /* |
| 944 | * Setup receive FIFO threshold to hold off TX activities |
| 945 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 946 | REG_WRITE(ah, AR_RXFIFO_CFG, 0x200); |
| 947 | |
Felix Fietkau | 57b3222 | 2010-04-15 17:39:22 -0400 | [diff] [blame] | 948 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 949 | REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1); |
| 950 | REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1); |
| 951 | |
| 952 | ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - |
| 953 | ah->caps.rx_status_len); |
| 954 | } |
| 955 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 956 | /* |
| 957 | * reduce the number of usable entries in PCU TXBUF to avoid |
| 958 | * wrap around issues. |
| 959 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 960 | if (AR_SREV_9285(ah)) { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 961 | /* For AR9285 the number of Fifos are reduced to half. |
| 962 | * So set the usable tx buf size also to half to |
| 963 | * avoid data/delimiter underruns |
| 964 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 965 | REG_WRITE(ah, AR_PCU_TXBUF_CTRL, |
| 966 | AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE); |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 967 | } else if (!AR_SREV_9271(ah)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 968 | REG_WRITE(ah, AR_PCU_TXBUF_CTRL, |
| 969 | AR_PCU_TXBUF_CTRL_USABLE_SIZE); |
| 970 | } |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 971 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 972 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 973 | |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 974 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 975 | ath9k_hw_reset_txstatus_ring(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 976 | } |
| 977 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 978 | static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 979 | { |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 980 | u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC; |
| 981 | u32 set = AR_STA_ID1_KSRCH_MODE; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 982 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 983 | switch (opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 984 | case NL80211_IFTYPE_ADHOC: |
Pat Erley | 9cb5412 | 2009-03-20 22:59:59 -0400 | [diff] [blame] | 985 | case NL80211_IFTYPE_MESH_POINT: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 986 | set |= AR_STA_ID1_ADHOC; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 987 | REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
| 988 | break; |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 989 | case NL80211_IFTYPE_AP: |
| 990 | set |= AR_STA_ID1_STA_AP; |
| 991 | /* fall through */ |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 992 | case NL80211_IFTYPE_STATION: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 993 | REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 994 | break; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 995 | default: |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 996 | if (!ah->is_monitoring) |
| 997 | set = 0; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 998 | break; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 999 | } |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1000 | REG_RMW(ah, AR_STA_ID1, set, mask); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1001 | } |
| 1002 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1003 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, |
| 1004 | u32 *coef_mantissa, u32 *coef_exponent) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1005 | { |
| 1006 | u32 coef_exp, coef_man; |
| 1007 | |
| 1008 | for (coef_exp = 31; coef_exp > 0; coef_exp--) |
| 1009 | if ((coef_scaled >> coef_exp) & 0x1) |
| 1010 | break; |
| 1011 | |
| 1012 | coef_exp = 14 - (coef_exp - COEF_SCALE_S); |
| 1013 | |
| 1014 | coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1)); |
| 1015 | |
| 1016 | *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp); |
| 1017 | *coef_exponent = coef_exp - 16; |
| 1018 | } |
| 1019 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1020 | static bool ath9k_hw_set_reset(struct ath_hw *ah, int type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1021 | { |
| 1022 | u32 rst_flags; |
| 1023 | u32 tmpReg; |
| 1024 | |
Sujith | 7076849 | 2009-02-16 13:23:12 +0530 | [diff] [blame] | 1025 | if (AR_SREV_9100(ah)) { |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1026 | REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK, |
| 1027 | AR_RTC_DERIVED_CLK_PERIOD, 1); |
Sujith | 7076849 | 2009-02-16 13:23:12 +0530 | [diff] [blame] | 1028 | (void)REG_READ(ah, AR_RTC_DERIVED_CLK); |
| 1029 | } |
| 1030 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1031 | ENABLE_REGWRITE_BUFFER(ah); |
| 1032 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1033 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1034 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1035 | udelay(10); |
| 1036 | } |
| 1037 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1038 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1039 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1040 | |
| 1041 | if (AR_SREV_9100(ah)) { |
| 1042 | rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD | |
| 1043 | AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET; |
| 1044 | } else { |
| 1045 | tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE); |
| 1046 | if (tmpReg & |
| 1047 | (AR_INTR_SYNC_LOCAL_TIMEOUT | |
| 1048 | AR_INTR_SYNC_RADM_CPL_TIMEOUT)) { |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1049 | u32 val; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1050 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0); |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1051 | |
| 1052 | val = AR_RC_HOSTIF; |
| 1053 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1054 | val |= AR_RC_AHB; |
| 1055 | REG_WRITE(ah, AR_RC, val); |
| 1056 | |
| 1057 | } else if (!AR_SREV_9300_20_OR_LATER(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1058 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1059 | |
| 1060 | rst_flags = AR_RTC_RC_MAC_WARM; |
| 1061 | if (type == ATH9K_RESET_COLD) |
| 1062 | rst_flags |= AR_RTC_RC_MAC_COLD; |
| 1063 | } |
| 1064 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1065 | REG_WRITE(ah, AR_RTC_RC, rst_flags); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1066 | |
| 1067 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1068 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1069 | udelay(50); |
| 1070 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1071 | REG_WRITE(ah, AR_RTC_RC, 0); |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1072 | if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1073 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, |
| 1074 | "RTC stuck in MAC reset\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1075 | return false; |
| 1076 | } |
| 1077 | |
| 1078 | if (!AR_SREV_9100(ah)) |
| 1079 | REG_WRITE(ah, AR_RC, 0); |
| 1080 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1081 | if (AR_SREV_9100(ah)) |
| 1082 | udelay(50); |
| 1083 | |
| 1084 | return true; |
| 1085 | } |
| 1086 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1087 | static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1088 | { |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1089 | ENABLE_REGWRITE_BUFFER(ah); |
| 1090 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1091 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1092 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1093 | udelay(10); |
| 1094 | } |
| 1095 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1096 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1097 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1098 | |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1099 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1100 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
| 1101 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1102 | REG_WRITE(ah, AR_RTC_RESET, 0); |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1103 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1104 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1105 | |
Senthil Balasubramanian | 84e2169 | 2010-04-15 17:38:30 -0400 | [diff] [blame] | 1106 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1107 | udelay(2); |
| 1108 | |
| 1109 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1110 | REG_WRITE(ah, AR_RC, 0); |
| 1111 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1112 | REG_WRITE(ah, AR_RTC_RESET, 1); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1113 | |
| 1114 | if (!ath9k_hw_wait(ah, |
| 1115 | AR_RTC_STATUS, |
| 1116 | AR_RTC_STATUS_M, |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1117 | AR_RTC_STATUS_ON, |
| 1118 | AH_WAIT_TIMEOUT)) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1119 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, |
| 1120 | "RTC not waking up\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1121 | return false; |
| 1122 | } |
| 1123 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1124 | return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM); |
| 1125 | } |
| 1126 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1127 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1128 | { |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1129 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1130 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1131 | udelay(10); |
| 1132 | } |
| 1133 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1134 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 1135 | AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT); |
| 1136 | |
| 1137 | switch (type) { |
| 1138 | case ATH9K_RESET_POWER_ON: |
| 1139 | return ath9k_hw_set_reset_power_on(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1140 | case ATH9K_RESET_WARM: |
| 1141 | case ATH9K_RESET_COLD: |
| 1142 | return ath9k_hw_set_reset(ah, type); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1143 | default: |
| 1144 | return false; |
| 1145 | } |
| 1146 | } |
| 1147 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1148 | static bool ath9k_hw_chip_reset(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1149 | struct ath9k_channel *chan) |
| 1150 | { |
Vivek Natarajan | 42abfbe | 2009-09-17 09:27:59 +0530 | [diff] [blame] | 1151 | if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) { |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1152 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) |
| 1153 | return false; |
| 1154 | } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1155 | return false; |
| 1156 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1157 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1158 | return false; |
| 1159 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1160 | ah->chip_fullsleep = false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1161 | ath9k_hw_init_pll(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1162 | ath9k_hw_set_rfmode(ah, chan); |
| 1163 | |
| 1164 | return true; |
| 1165 | } |
| 1166 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1167 | static bool ath9k_hw_channel_change(struct ath_hw *ah, |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1168 | struct ath9k_channel *chan) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1169 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1170 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 1171 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | 5f8e077 | 2009-01-22 15:16:48 -0800 | [diff] [blame] | 1172 | struct ieee80211_channel *channel = chan->chan; |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1173 | u32 qnum; |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1174 | int r; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1175 | |
| 1176 | for (qnum = 0; qnum < AR_NUM_QCU; qnum++) { |
| 1177 | if (ath9k_hw_numtxpending(ah, qnum)) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1178 | ath_dbg(common, ATH_DBG_QUEUE, |
| 1179 | "Transmit frames pending on queue %d\n", qnum); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1180 | return false; |
| 1181 | } |
| 1182 | } |
| 1183 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1184 | if (!ath9k_hw_rfbus_req(ah)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1185 | ath_err(common, "Could not kill baseband RX\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1186 | return false; |
| 1187 | } |
| 1188 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1189 | ath9k_hw_set_channel_regs(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1190 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1191 | r = ath9k_hw_rf_set_freq(ah, chan); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1192 | if (r) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1193 | ath_err(common, "Failed to set channel\n"); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1194 | return false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1195 | } |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 1196 | ath9k_hw_set_clockrate(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1197 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 1198 | ah->eep_ops->set_txpower(ah, chan, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1199 | ath9k_regd_get_ctl(regulatory, chan), |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1200 | channel->max_antenna_gain * 2, |
| 1201 | channel->max_power * 2, |
| 1202 | min((u32) MAX_RATE_POWER, |
Felix Fietkau | de40f31 | 2010-10-20 03:08:53 +0200 | [diff] [blame] | 1203 | (u32) regulatory->power_limit), false); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1204 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1205 | ath9k_hw_rfbus_done(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1206 | |
| 1207 | if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan)) |
| 1208 | ath9k_hw_set_delta_slope(ah, chan); |
| 1209 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1210 | ath9k_hw_spur_mitigate_freq(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1211 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1212 | return true; |
| 1213 | } |
| 1214 | |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 1215 | static void ath9k_hw_apply_gpio_override(struct ath_hw *ah) |
| 1216 | { |
| 1217 | u32 gpio_mask = ah->gpio_mask; |
| 1218 | int i; |
| 1219 | |
| 1220 | for (i = 0; gpio_mask; i++, gpio_mask >>= 1) { |
| 1221 | if (!(gpio_mask & 1)) |
| 1222 | continue; |
| 1223 | |
| 1224 | ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT); |
| 1225 | ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i))); |
| 1226 | } |
| 1227 | } |
| 1228 | |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1229 | bool ath9k_hw_check_alive(struct ath_hw *ah) |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1230 | { |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1231 | int count = 50; |
| 1232 | u32 reg; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1233 | |
Felix Fietkau | e17f83e | 2010-09-22 12:34:53 +0200 | [diff] [blame] | 1234 | if (AR_SREV_9285_12_OR_LATER(ah)) |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1235 | return true; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1236 | |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1237 | do { |
| 1238 | reg = REG_READ(ah, AR_OBS_BUS_1); |
| 1239 | |
| 1240 | if ((reg & 0x7E7FFFEF) == 0x00702400) |
| 1241 | continue; |
| 1242 | |
| 1243 | switch (reg & 0x7E000B00) { |
| 1244 | case 0x1E000000: |
| 1245 | case 0x52000B00: |
| 1246 | case 0x18000B00: |
| 1247 | continue; |
| 1248 | default: |
| 1249 | return true; |
| 1250 | } |
| 1251 | } while (count-- > 0); |
| 1252 | |
| 1253 | return false; |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1254 | } |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 1255 | EXPORT_SYMBOL(ath9k_hw_check_alive); |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1256 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1257 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1258 | struct ath9k_hw_cal_data *caldata, bool bChannelChange) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1259 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 1260 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1261 | u32 saveLedState; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1262 | struct ath9k_channel *curchan = ah->curchan; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1263 | u32 saveDefAntenna; |
| 1264 | u32 macStaId1; |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1265 | u64 tsf = 0; |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1266 | int i, r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1267 | |
Luis R. Rodriguez | 43c2761 | 2009-09-13 21:07:07 -0700 | [diff] [blame] | 1268 | ah->txchainmask = common->tx_chainmask; |
| 1269 | ah->rxchainmask = common->rx_chainmask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1270 | |
Sujith Manoharan | 6d50192 | 2011-01-04 13:43:39 +0530 | [diff] [blame] | 1271 | if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) { |
Vasanthakumar Thiagarajan | 9b9cc61 | 2010-04-15 17:39:41 -0400 | [diff] [blame] | 1272 | ath9k_hw_abortpcurecv(ah); |
Felix Fietkau | 9cc2f3e | 2010-07-11 12:48:42 +0200 | [diff] [blame] | 1273 | if (!ath9k_hw_stopdmarecv(ah)) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1274 | ath_dbg(common, ATH_DBG_XMIT, |
Vasanthakumar Thiagarajan | 9b9cc61 | 2010-04-15 17:39:41 -0400 | [diff] [blame] | 1275 | "Failed to stop receive dma\n"); |
Felix Fietkau | 9cc2f3e | 2010-07-11 12:48:42 +0200 | [diff] [blame] | 1276 | bChannelChange = false; |
| 1277 | } |
Vasanthakumar Thiagarajan | 9b9cc61 | 2010-04-15 17:39:41 -0400 | [diff] [blame] | 1278 | } |
| 1279 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1280 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1281 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1282 | |
Felix Fietkau | d9891c7 | 2010-09-29 17:15:27 +0200 | [diff] [blame] | 1283 | if (curchan && !ah->chip_fullsleep) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1284 | ath9k_hw_getnf(ah, curchan); |
| 1285 | |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 1286 | ah->caldata = caldata; |
| 1287 | if (caldata && |
| 1288 | (chan->channel != caldata->channel || |
| 1289 | (chan->channelFlags & ~CHANNEL_CW_INT) != |
| 1290 | (caldata->channelFlags & ~CHANNEL_CW_INT))) { |
| 1291 | /* Operating channel changed, reset channel calibration data */ |
| 1292 | memset(caldata, 0, sizeof(*caldata)); |
| 1293 | ath9k_init_nfcal_hist_buffer(ah, chan); |
| 1294 | } |
| 1295 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1296 | if (bChannelChange && |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1297 | (ah->chip_fullsleep != true) && |
| 1298 | (ah->curchan != NULL) && |
| 1299 | (chan->channel != ah->curchan->channel) && |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1300 | ((chan->channelFlags & CHANNEL_ALL) == |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1301 | (ah->curchan->channelFlags & CHANNEL_ALL)) && |
Rajkumar Manoharan | 58d7e0f | 2010-09-08 15:57:12 +0530 | [diff] [blame] | 1302 | (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1303 | |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1304 | if (ath9k_hw_channel_change(ah, chan)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1305 | ath9k_hw_loadnf(ah, ah->curchan); |
Felix Fietkau | 00c8659 | 2010-07-30 21:02:09 +0200 | [diff] [blame] | 1306 | ath9k_hw_start_nfcal(ah, true); |
Rajkumar Manoharan | c2ba334 | 2010-09-03 16:00:00 +0530 | [diff] [blame] | 1307 | if (AR_SREV_9271(ah)) |
| 1308 | ar9002_hw_load_ani_reg(ah, chan); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1309 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1310 | } |
| 1311 | } |
| 1312 | |
| 1313 | saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA); |
| 1314 | if (saveDefAntenna == 0) |
| 1315 | saveDefAntenna = 1; |
| 1316 | |
| 1317 | macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B; |
| 1318 | |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1319 | /* For chips on which RTC reset is done, save TSF before it gets cleared */ |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1320 | if (AR_SREV_9100(ah) || |
| 1321 | (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))) |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1322 | tsf = ath9k_hw_gettsf64(ah); |
| 1323 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1324 | saveLedState = REG_READ(ah, AR_CFG_LED) & |
| 1325 | (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL | |
| 1326 | AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW); |
| 1327 | |
| 1328 | ath9k_hw_mark_phy_inactive(ah); |
| 1329 | |
Vasanthakumar Thiagarajan | 45ef6a0 | 2010-12-15 07:30:53 -0800 | [diff] [blame] | 1330 | ah->paprd_table_write_done = false; |
| 1331 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 1332 | /* Only required on the first reset */ |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1333 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 1334 | REG_WRITE(ah, |
| 1335 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 1336 | AR9271_RADIO_RF_RST); |
| 1337 | udelay(50); |
| 1338 | } |
| 1339 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1340 | if (!ath9k_hw_chip_reset(ah, chan)) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1341 | ath_err(common, "Chip reset failed\n"); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1342 | return -EINVAL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1343 | } |
| 1344 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 1345 | /* Only required on the first reset */ |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1346 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 1347 | ah->htc_reset_init = false; |
| 1348 | REG_WRITE(ah, |
| 1349 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 1350 | AR9271_GATE_MAC_CTL); |
| 1351 | udelay(50); |
| 1352 | } |
| 1353 | |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1354 | /* Restore TSF */ |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1355 | if (tsf) |
Sujith | 46fe782 | 2009-09-17 09:25:25 +0530 | [diff] [blame] | 1356 | ath9k_hw_settsf64(ah, tsf); |
| 1357 | |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 1358 | if (AR_SREV_9280_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 369391d | 2009-01-21 19:24:13 +0530 | [diff] [blame] | 1359 | REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1360 | |
Sujith | e9141f7 | 2010-06-01 15:14:10 +0530 | [diff] [blame] | 1361 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1362 | ar9002_hw_enable_async_fifo(ah); |
| 1363 | |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 1364 | r = ath9k_hw_process_ini(ah, chan); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1365 | if (r) |
| 1366 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1367 | |
Felix Fietkau | f860d52 | 2010-06-30 02:07:48 +0200 | [diff] [blame] | 1368 | /* |
| 1369 | * Some AR91xx SoC devices frequently fail to accept TSF writes |
| 1370 | * right after the chip reset. When that happens, write a new |
| 1371 | * value after the initvals have been applied, with an offset |
| 1372 | * based on measured time difference |
| 1373 | */ |
| 1374 | if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) { |
| 1375 | tsf += 1500; |
| 1376 | ath9k_hw_settsf64(ah, tsf); |
| 1377 | } |
| 1378 | |
Jouni Malinen | 0ced0e1 | 2009-01-08 13:32:13 +0200 | [diff] [blame] | 1379 | /* Setup MFP options for CCMP */ |
| 1380 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
| 1381 | /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt |
| 1382 | * frames when constructing CCMP AAD. */ |
| 1383 | REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT, |
| 1384 | 0xc7ff); |
| 1385 | ah->sw_mgmt_crypto = false; |
| 1386 | } else if (AR_SREV_9160_10_OR_LATER(ah)) { |
| 1387 | /* Disable hardware crypto for management frames */ |
| 1388 | REG_CLR_BIT(ah, AR_PCU_MISC_MODE2, |
| 1389 | AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE); |
| 1390 | REG_SET_BIT(ah, AR_PCU_MISC_MODE2, |
| 1391 | AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT); |
| 1392 | ah->sw_mgmt_crypto = true; |
| 1393 | } else |
| 1394 | ah->sw_mgmt_crypto = true; |
| 1395 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1396 | if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan)) |
| 1397 | ath9k_hw_set_delta_slope(ah, chan); |
| 1398 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1399 | ath9k_hw_spur_mitigate_freq(ah, chan); |
Sujith | d650915 | 2009-03-13 08:56:05 +0530 | [diff] [blame] | 1400 | ah->eep_ops->set_board_values(ah, chan); |
Luis R. Rodriguez | a776582 | 2009-10-19 02:33:45 -0400 | [diff] [blame] | 1401 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1402 | ENABLE_REGWRITE_BUFFER(ah); |
| 1403 | |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 1404 | REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr)); |
| 1405 | REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1406 | | macStaId1 |
| 1407 | | AR_STA_ID1_RTS_USE_DEF |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1408 | | (ah->config. |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 1409 | ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1410 | | ah->sta_id1_defaults); |
Luis R. Rodriguez | 13b8155 | 2009-09-10 17:52:45 -0700 | [diff] [blame] | 1411 | ath_hw_setbssidmask(common); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1412 | REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna); |
Luis R. Rodriguez | 3453ad8 | 2009-09-10 08:57:00 -0700 | [diff] [blame] | 1413 | ath9k_hw_write_associd(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1414 | REG_WRITE(ah, AR_ISR, ~0); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1415 | REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR); |
| 1416 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1417 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1418 | |
Sujith Manoharan | 00e0003 | 2011-01-26 21:59:05 +0530 | [diff] [blame] | 1419 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
| 1420 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1421 | r = ath9k_hw_rf_set_freq(ah, chan); |
Luis R. Rodriguez | 0a3b7ba | 2009-10-19 02:33:40 -0400 | [diff] [blame] | 1422 | if (r) |
| 1423 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1424 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 1425 | ath9k_hw_set_clockrate(ah); |
| 1426 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1427 | ENABLE_REGWRITE_BUFFER(ah); |
| 1428 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1429 | for (i = 0; i < AR_NUM_DCU; i++) |
| 1430 | REG_WRITE(ah, AR_DQCUMASK(i), 1 << i); |
| 1431 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1432 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1433 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1434 | ah->intr_txqs = 0; |
Felix Fietkau | f4c607d | 2011-03-23 20:57:28 +0100 | [diff] [blame] | 1435 | for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1436 | ath9k_hw_resettxqueue(ah, i); |
| 1437 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1438 | ath9k_hw_init_interrupt_masks(ah, ah->opmode); |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1439 | ath9k_hw_ani_cache_ini_regs(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1440 | ath9k_hw_init_qos(ah); |
| 1441 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1442 | if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT) |
Felix Fietkau | 5582132 | 2010-12-17 00:57:01 +0100 | [diff] [blame] | 1443 | ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio); |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 1444 | |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 1445 | ath9k_hw_init_global_settings(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1446 | |
Luis R. Rodriguez | 6c94fdc | 2010-04-15 17:39:24 -0400 | [diff] [blame] | 1447 | if (!AR_SREV_9300_20_OR_LATER(ah)) { |
Sujith | e9141f7 | 2010-06-01 15:14:10 +0530 | [diff] [blame] | 1448 | ar9002_hw_update_async_fifo(ah); |
Luis R. Rodriguez | 6c94fdc | 2010-04-15 17:39:24 -0400 | [diff] [blame] | 1449 | ar9002_hw_enable_wep_aggregation(ah); |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 1450 | } |
| 1451 | |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 1452 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1453 | |
| 1454 | ath9k_hw_set_dma(ah); |
| 1455 | |
| 1456 | REG_WRITE(ah, AR_OBS, 8); |
| 1457 | |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 1458 | if (ah->config.rx_intr_mitigation) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1459 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500); |
| 1460 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000); |
| 1461 | } |
| 1462 | |
Vasanthakumar Thiagarajan | 7f62a13 | 2010-04-15 17:39:19 -0400 | [diff] [blame] | 1463 | if (ah->config.tx_intr_mitigation) { |
| 1464 | REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300); |
| 1465 | REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750); |
| 1466 | } |
| 1467 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1468 | ath9k_hw_init_bb(ah, chan); |
| 1469 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1470 | if (!ath9k_hw_init_cal(ah, chan)) |
Joe Perches | 6badaaf | 2009-06-28 09:26:32 -0700 | [diff] [blame] | 1471 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1472 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1473 | ENABLE_REGWRITE_BUFFER(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1474 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1475 | ath9k_hw_restore_chainmask(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1476 | REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ); |
| 1477 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1478 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1479 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1480 | /* |
| 1481 | * For big endian systems turn on swapping for descriptors |
| 1482 | */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1483 | if (AR_SREV_9100(ah)) { |
| 1484 | u32 mask; |
| 1485 | mask = REG_READ(ah, AR_CFG); |
| 1486 | if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) { |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1487 | ath_dbg(common, ATH_DBG_RESET, |
Sujith | 04bd463 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1488 | "CFG Byte Swap Set 0x%x\n", mask); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1489 | } else { |
| 1490 | mask = |
| 1491 | INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB; |
| 1492 | REG_WRITE(ah, AR_CFG, mask); |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1493 | ath_dbg(common, ATH_DBG_RESET, |
Sujith | 04bd463 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1494 | "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1495 | } |
| 1496 | } else { |
Sujith | cbba8cd | 2010-06-02 15:53:31 +0530 | [diff] [blame] | 1497 | if (common->bus_ops->ath_bus_type == ATH_USB) { |
| 1498 | /* Configure AR9271 target WLAN */ |
| 1499 | if (AR_SREV_9271(ah)) |
| 1500 | REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB); |
| 1501 | else |
| 1502 | REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD); |
| 1503 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1504 | #ifdef __BIG_ENDIAN |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1505 | else |
| 1506 | REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1507 | #endif |
| 1508 | } |
| 1509 | |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1510 | if (ah->btcoex_hw.enabled) |
Vasanthakumar Thiagarajan | 42cc41e | 2009-08-26 21:08:45 +0530 | [diff] [blame] | 1511 | ath9k_hw_btcoex_enable(ah); |
| 1512 | |
Felix Fietkau | 00c8659 | 2010-07-30 21:02:09 +0200 | [diff] [blame] | 1513 | if (AR_SREV_9300_20_OR_LATER(ah)) |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 1514 | ar9003_hw_bb_watchdog_config(ah); |
Vasanthakumar Thiagarajan | d8903a5 | 2010-04-15 17:39:25 -0400 | [diff] [blame] | 1515 | |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 1516 | ath9k_hw_apply_gpio_override(ah); |
| 1517 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 1518 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1519 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 1520 | EXPORT_SYMBOL(ath9k_hw_reset); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1521 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1522 | /******************************/ |
| 1523 | /* Power Management (Chipset) */ |
| 1524 | /******************************/ |
| 1525 | |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1526 | /* |
| 1527 | * Notify Power Mgt is disabled in self-generated frames. |
| 1528 | * If requested, force chip to sleep. |
| 1529 | */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1530 | static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1531 | { |
| 1532 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 1533 | if (setChip) { |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1534 | /* |
| 1535 | * Clear the RTC force wake bit to allow the |
| 1536 | * mac to go to sleep. |
| 1537 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1538 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, |
| 1539 | AR_RTC_FORCE_WAKE_EN); |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1540 | if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1541 | REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF); |
| 1542 | |
Luis R. Rodriguez | 42d5bc3 | 2010-04-15 17:38:12 -0400 | [diff] [blame] | 1543 | /* Shutdown chip. Active low */ |
Sujith | 14b3af3 | 2010-03-17 14:25:18 +0530 | [diff] [blame] | 1544 | if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) |
Sujith | 4921be8 | 2009-09-18 15:04:27 +0530 | [diff] [blame] | 1545 | REG_CLR_BIT(ah, (AR_RTC_RESET), |
| 1546 | AR_RTC_RESET_EN); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1547 | } |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1548 | |
| 1549 | /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */ |
| 1550 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1551 | REG_WRITE(ah, AR_WA, |
| 1552 | ah->WARegVal & ~AR_WA_D3_L1_DISABLE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1553 | } |
| 1554 | |
Luis R. Rodriguez | bbd79af | 2010-04-15 17:38:16 -0400 | [diff] [blame] | 1555 | /* |
| 1556 | * Notify Power Management is enabled in self-generating |
| 1557 | * frames. If request, set power mode of chip to |
| 1558 | * auto/normal. Duration in units of 128us (1/8 TU). |
| 1559 | */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1560 | static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1561 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1562 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 1563 | if (setChip) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1564 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1565 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1566 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { |
Luis R. Rodriguez | bbd79af | 2010-04-15 17:38:16 -0400 | [diff] [blame] | 1567 | /* Set WakeOnInterrupt bit; clear ForceWake bit */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1568 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 1569 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1570 | } else { |
Luis R. Rodriguez | bbd79af | 2010-04-15 17:38:16 -0400 | [diff] [blame] | 1571 | /* |
| 1572 | * Clear the RTC force wake bit to allow the |
| 1573 | * mac to go to sleep. |
| 1574 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1575 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, |
| 1576 | AR_RTC_FORCE_WAKE_EN); |
| 1577 | } |
| 1578 | } |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1579 | |
| 1580 | /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */ |
| 1581 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1582 | REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1583 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1584 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1585 | static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1586 | { |
| 1587 | u32 val; |
| 1588 | int i; |
| 1589 | |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 1590 | /* Set Bits 14 and 17 of AR_WA before powering on the chip. */ |
| 1591 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 1592 | REG_WRITE(ah, AR_WA, ah->WARegVal); |
| 1593 | udelay(10); |
| 1594 | } |
| 1595 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1596 | if (setChip) { |
| 1597 | if ((REG_READ(ah, AR_RTC_STATUS) & |
| 1598 | AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) { |
| 1599 | if (ath9k_hw_set_reset_reg(ah, |
| 1600 | ATH9K_RESET_POWER_ON) != true) { |
| 1601 | return false; |
| 1602 | } |
Luis R. Rodriguez | e041228 | 2010-04-15 17:38:15 -0400 | [diff] [blame] | 1603 | if (!AR_SREV_9300_20_OR_LATER(ah)) |
| 1604 | ath9k_hw_init_pll(ah, NULL); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1605 | } |
| 1606 | if (AR_SREV_9100(ah)) |
| 1607 | REG_SET_BIT(ah, AR_RTC_RESET, |
| 1608 | AR_RTC_RESET_EN); |
| 1609 | |
| 1610 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 1611 | AR_RTC_FORCE_WAKE_EN); |
| 1612 | udelay(50); |
| 1613 | |
| 1614 | for (i = POWER_UP_TIME / 50; i > 0; i--) { |
| 1615 | val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M; |
| 1616 | if (val == AR_RTC_STATUS_ON) |
| 1617 | break; |
| 1618 | udelay(50); |
| 1619 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 1620 | AR_RTC_FORCE_WAKE_EN); |
| 1621 | } |
| 1622 | if (i == 0) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1623 | ath_err(ath9k_hw_common(ah), |
| 1624 | "Failed to wakeup in %uus\n", |
| 1625 | POWER_UP_TIME / 20); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1626 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1627 | } |
| 1628 | } |
| 1629 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1630 | REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 1631 | |
| 1632 | return true; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1633 | } |
| 1634 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 1635 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1636 | { |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 1637 | struct ath_common *common = ath9k_hw_common(ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1638 | int status = true, setChip = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1639 | static const char *modes[] = { |
| 1640 | "AWAKE", |
| 1641 | "FULL-SLEEP", |
| 1642 | "NETWORK SLEEP", |
| 1643 | "UNDEFINED" |
| 1644 | }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1645 | |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 1646 | if (ah->power_mode == mode) |
| 1647 | return status; |
| 1648 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1649 | ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n", |
| 1650 | modes[ah->power_mode], modes[mode]); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1651 | |
| 1652 | switch (mode) { |
| 1653 | case ATH9K_PM_AWAKE: |
| 1654 | status = ath9k_hw_set_power_awake(ah, setChip); |
| 1655 | break; |
| 1656 | case ATH9K_PM_FULL_SLEEP: |
| 1657 | ath9k_set_power_sleep(ah, setChip); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1658 | ah->chip_fullsleep = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1659 | break; |
| 1660 | case ATH9K_PM_NETWORK_SLEEP: |
| 1661 | ath9k_set_power_network_sleep(ah, setChip); |
| 1662 | break; |
| 1663 | default: |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1664 | ath_err(common, "Unknown power mode %u\n", mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1665 | return false; |
| 1666 | } |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1667 | ah->power_mode = mode; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1668 | |
Luis R. Rodriguez | 69f4aab | 2010-12-07 15:13:23 -0800 | [diff] [blame] | 1669 | /* |
| 1670 | * XXX: If this warning never comes up after a while then |
| 1671 | * simply keep the ATH_DBG_WARN_ON_ONCE() but make |
| 1672 | * ath9k_hw_setpower() return type void. |
| 1673 | */ |
Sujith Manoharan | 97dcec5 | 2010-12-20 08:02:42 +0530 | [diff] [blame] | 1674 | |
| 1675 | if (!(ah->ah_flags & AH_UNPLUGGED)) |
| 1676 | ATH_DBG_WARN_ON_ONCE(!status); |
Luis R. Rodriguez | 69f4aab | 2010-12-07 15:13:23 -0800 | [diff] [blame] | 1677 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1678 | return status; |
| 1679 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 1680 | EXPORT_SYMBOL(ath9k_hw_setpower); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1681 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1682 | /*******************/ |
| 1683 | /* Beacon Handling */ |
| 1684 | /*******************/ |
| 1685 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1686 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1687 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1688 | int flags = 0; |
| 1689 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1690 | ENABLE_REGWRITE_BUFFER(ah); |
| 1691 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1692 | switch (ah->opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1693 | case NL80211_IFTYPE_ADHOC: |
Pat Erley | 9cb5412 | 2009-03-20 22:59:59 -0400 | [diff] [blame] | 1694 | case NL80211_IFTYPE_MESH_POINT: |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1695 | REG_SET_BIT(ah, AR_TXCFG, |
| 1696 | AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY); |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 1697 | REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon + |
| 1698 | TU_TO_USEC(ah->atim_window ? ah->atim_window : 1)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1699 | flags |= AR_NDP_TIMER_EN; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1700 | case NL80211_IFTYPE_AP: |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 1701 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon); |
| 1702 | REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon - |
| 1703 | TU_TO_USEC(ah->config.dma_beacon_response_time)); |
| 1704 | REG_WRITE(ah, AR_NEXT_SWBA, next_beacon - |
| 1705 | TU_TO_USEC(ah->config.sw_beacon_response_time)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1706 | flags |= |
| 1707 | AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN; |
| 1708 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1709 | default: |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1710 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON, |
| 1711 | "%s: unsupported opmode: %d\n", |
| 1712 | __func__, ah->opmode); |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1713 | return; |
| 1714 | break; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1715 | } |
| 1716 | |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 1717 | REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period); |
| 1718 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period); |
| 1719 | REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period); |
| 1720 | REG_WRITE(ah, AR_NDP_PERIOD, beacon_period); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1721 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1722 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1723 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1724 | REG_SET_BIT(ah, AR_TIMER_MODE, flags); |
| 1725 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 1726 | EXPORT_SYMBOL(ath9k_hw_beaconinit); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1727 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1728 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1729 | const struct ath9k_beacon_state *bs) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1730 | { |
| 1731 | u32 nextTbtt, beaconintval, dtimperiod, beacontimeout; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1732 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 1733 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1734 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1735 | ENABLE_REGWRITE_BUFFER(ah); |
| 1736 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1737 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt)); |
| 1738 | |
| 1739 | REG_WRITE(ah, AR_BEACON_PERIOD, |
| 1740 | TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD)); |
| 1741 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, |
| 1742 | TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD)); |
| 1743 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1744 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1745 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1746 | REG_RMW_FIELD(ah, AR_RSSI_THR, |
| 1747 | AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold); |
| 1748 | |
| 1749 | beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD; |
| 1750 | |
| 1751 | if (bs->bs_sleepduration > beaconintval) |
| 1752 | beaconintval = bs->bs_sleepduration; |
| 1753 | |
| 1754 | dtimperiod = bs->bs_dtimperiod; |
| 1755 | if (bs->bs_sleepduration > dtimperiod) |
| 1756 | dtimperiod = bs->bs_sleepduration; |
| 1757 | |
| 1758 | if (beaconintval == dtimperiod) |
| 1759 | nextTbtt = bs->bs_nextdtim; |
| 1760 | else |
| 1761 | nextTbtt = bs->bs_nexttbtt; |
| 1762 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1763 | ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim); |
| 1764 | ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt); |
| 1765 | ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval); |
| 1766 | ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1767 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1768 | ENABLE_REGWRITE_BUFFER(ah); |
| 1769 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1770 | REG_WRITE(ah, AR_NEXT_DTIM, |
| 1771 | TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP)); |
| 1772 | REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP)); |
| 1773 | |
| 1774 | REG_WRITE(ah, AR_SLEEP1, |
| 1775 | SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT) |
| 1776 | | AR_SLEEP1_ASSUME_DTIM); |
| 1777 | |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 1778 | if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1779 | beacontimeout = (BEACON_TIMEOUT_VAL << 3); |
| 1780 | else |
| 1781 | beacontimeout = MIN_BEACON_TIMEOUT_VAL; |
| 1782 | |
| 1783 | REG_WRITE(ah, AR_SLEEP2, |
| 1784 | SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT)); |
| 1785 | |
| 1786 | REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval)); |
| 1787 | REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod)); |
| 1788 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1789 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 1790 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1791 | REG_SET_BIT(ah, AR_TIMER_MODE, |
| 1792 | AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN | |
| 1793 | AR_DTIM_TIMER_EN); |
| 1794 | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 1795 | /* TSF Out of Range Threshold */ |
| 1796 | REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1797 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 1798 | EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1799 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1800 | /*******************/ |
| 1801 | /* HW Capabilities */ |
| 1802 | /*******************/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1803 | |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 1804 | int ath9k_hw_fill_cap_info(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1805 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1806 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1807 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 1808 | struct ath_common *common = ath9k_hw_common(ah); |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1809 | struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1810 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1811 | u16 capField = 0, eeval; |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 1812 | u8 ant_div_ctl1, tx_chainmask, rx_chainmask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1813 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1814 | eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0); |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1815 | regulatory->current_rd = eeval; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1816 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1817 | eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1); |
Felix Fietkau | e17f83e | 2010-09-22 12:34:53 +0200 | [diff] [blame] | 1818 | if (AR_SREV_9285_12_OR_LATER(ah)) |
Sujith | fec0de1 | 2009-02-12 10:06:43 +0530 | [diff] [blame] | 1819 | eeval |= AR9285_RDEXT_DEFAULT; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1820 | regulatory->current_rd_ext = eeval; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1821 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1822 | capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1823 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1824 | if (ah->opmode != NL80211_IFTYPE_AP && |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 1825 | ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1826 | if (regulatory->current_rd == 0x64 || |
| 1827 | regulatory->current_rd == 0x65) |
| 1828 | regulatory->current_rd += 5; |
| 1829 | else if (regulatory->current_rd == 0x41) |
| 1830 | regulatory->current_rd = 0x43; |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 1831 | ath_dbg(common, ATH_DBG_REGULATORY, |
| 1832 | "regdomain mapped to 0x%x\n", regulatory->current_rd); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1833 | } |
Sujith | dc2222a | 2008-08-14 13:26:55 +0530 | [diff] [blame] | 1834 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1835 | eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 1836 | if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 1837 | ath_err(common, |
| 1838 | "no band has been marked as supported in EEPROM\n"); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 1839 | return -EINVAL; |
| 1840 | } |
| 1841 | |
Felix Fietkau | d465991 | 2010-10-14 16:02:39 +0200 | [diff] [blame] | 1842 | if (eeval & AR5416_OPFLAGS_11A) |
| 1843 | pCap->hw_caps |= ATH9K_HW_CAP_5GHZ; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1844 | |
Felix Fietkau | d465991 | 2010-10-14 16:02:39 +0200 | [diff] [blame] | 1845 | if (eeval & AR5416_OPFLAGS_11G) |
| 1846 | pCap->hw_caps |= ATH9K_HW_CAP_2GHZ; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1847 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1848 | pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK); |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1849 | /* |
| 1850 | * For AR9271 we will temporarilly uses the rx chainmax as read from |
| 1851 | * the EEPROM. |
| 1852 | */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 1853 | if ((ah->hw_version.devid == AR5416_DEVID_PCI) && |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1854 | !(eeval & AR5416_OPFLAGS_11A) && |
| 1855 | !(AR_SREV_9271(ah))) |
| 1856 | /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 1857 | pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7; |
Felix Fietkau | 598cdd5 | 2011-03-19 13:55:42 +0100 | [diff] [blame] | 1858 | else if (AR_SREV_9100(ah)) |
| 1859 | pCap->rx_chainmask = 0x7; |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 1860 | else |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1861 | /* Use rx_chainmask from EEPROM. */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 1862 | pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1863 | |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 1864 | ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1865 | |
Felix Fietkau | 02d2ebb | 2010-11-22 15:39:39 +0100 | [diff] [blame] | 1866 | /* enable key search for every frame in an aggregate */ |
| 1867 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1868 | ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH; |
| 1869 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1870 | pCap->low_2ghz_chan = 2312; |
| 1871 | pCap->high_2ghz_chan = 2732; |
| 1872 | |
| 1873 | pCap->low_5ghz_chan = 4920; |
| 1874 | pCap->high_5ghz_chan = 6100; |
| 1875 | |
Bruno Randolf | ce2220d | 2010-09-17 11:36:25 +0900 | [diff] [blame] | 1876 | common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM; |
| 1877 | |
Felix Fietkau | 0db156e | 2011-03-23 20:57:29 +0100 | [diff] [blame^] | 1878 | if (ah->hw_version.devid != AR2427_DEVID_PCIE) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1879 | pCap->hw_caps |= ATH9K_HW_CAP_HT; |
| 1880 | else |
| 1881 | pCap->hw_caps &= ~ATH9K_HW_CAP_HT; |
| 1882 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1883 | if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES) |
| 1884 | pCap->keycache_size = |
| 1885 | 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES); |
| 1886 | else |
| 1887 | pCap->keycache_size = AR_KEYTABLE_SIZE; |
| 1888 | |
Luis R. Rodriguez | f4709fd | 2009-11-24 21:37:57 -0500 | [diff] [blame] | 1889 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
| 1890 | pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1; |
| 1891 | else |
| 1892 | pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1893 | |
Sujith | 5b5fa35 | 2010-03-17 14:25:15 +0530 | [diff] [blame] | 1894 | if (AR_SREV_9271(ah)) |
| 1895 | pCap->num_gpio_pins = AR9271_NUM_GPIO; |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 1896 | else if (AR_DEVID_7010(ah)) |
| 1897 | pCap->num_gpio_pins = AR7010_NUM_GPIO; |
Felix Fietkau | e17f83e | 2010-09-22 12:34:53 +0200 | [diff] [blame] | 1898 | else if (AR_SREV_9285_12_OR_LATER(ah)) |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 1899 | pCap->num_gpio_pins = AR9285_NUM_GPIO; |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 1900 | else if (AR_SREV_9280_20_OR_LATER(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1901 | pCap->num_gpio_pins = AR928X_NUM_GPIO; |
| 1902 | else |
| 1903 | pCap->num_gpio_pins = AR_NUM_GPIO; |
| 1904 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1905 | if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) { |
| 1906 | pCap->hw_caps |= ATH9K_HW_CAP_CST; |
| 1907 | pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX; |
| 1908 | } else { |
| 1909 | pCap->rts_aggr_limit = (8 * 1024); |
| 1910 | } |
| 1911 | |
| 1912 | pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM; |
| 1913 | |
Senthil Balasubramanian | e97275c | 2008-11-13 18:00:02 +0530 | [diff] [blame] | 1914 | #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1915 | ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT); |
| 1916 | if (ah->rfsilent & EEP_RFSILENT_ENABLED) { |
| 1917 | ah->rfkill_gpio = |
| 1918 | MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL); |
| 1919 | ah->rfkill_polarity = |
| 1920 | MS(ah->rfsilent, EEP_RFSILENT_POLARITY); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1921 | |
| 1922 | pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT; |
| 1923 | } |
| 1924 | #endif |
Vasanthakumar Thiagarajan | d5d1154 | 2010-05-17 18:57:56 -0700 | [diff] [blame] | 1925 | if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah)) |
Vivek Natarajan | bde748a | 2010-04-05 14:48:05 +0530 | [diff] [blame] | 1926 | pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP; |
| 1927 | else |
| 1928 | pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1929 | |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1930 | if (AR_SREV_9280(ah) || AR_SREV_9285(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1931 | pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 1932 | else |
| 1933 | pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 1934 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1935 | if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1936 | pCap->reg_cap = |
| 1937 | AR_EEPROM_EEREGCAP_EN_KK_NEW_11A | |
| 1938 | AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN | |
| 1939 | AR_EEPROM_EEREGCAP_EN_KK_U2 | |
| 1940 | AR_EEPROM_EEREGCAP_EN_KK_MIDBAND; |
| 1941 | } else { |
| 1942 | pCap->reg_cap = |
| 1943 | AR_EEPROM_EEREGCAP_EN_KK_NEW_11A | |
| 1944 | AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN; |
| 1945 | } |
| 1946 | |
Senthil Balasubramanian | ebb90cf | 2009-09-18 15:07:33 +0530 | [diff] [blame] | 1947 | /* Advertise midband for AR5416 with FCC midband set in eeprom */ |
| 1948 | if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) && |
| 1949 | AR_SREV_5416(ah)) |
| 1950 | pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1951 | |
Vasanthakumar Thiagarajan | 8f5dcb1 | 2010-11-26 06:10:06 -0800 | [diff] [blame] | 1952 | if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) { |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1953 | btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO; |
| 1954 | btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO; |
Vasanthakumar Thiagarajan | 22f25d0 | 2009-08-26 21:08:47 +0530 | [diff] [blame] | 1955 | |
Vasanthakumar Thiagarajan | 8c8f9ba | 2009-09-09 15:25:52 +0530 | [diff] [blame] | 1956 | if (AR_SREV_9285(ah)) { |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1957 | btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE; |
| 1958 | btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO; |
Vasanthakumar Thiagarajan | 8c8f9ba | 2009-09-09 15:25:52 +0530 | [diff] [blame] | 1959 | } else { |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1960 | btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE; |
Vasanthakumar Thiagarajan | 8c8f9ba | 2009-09-09 15:25:52 +0530 | [diff] [blame] | 1961 | } |
Vasanthakumar Thiagarajan | 22f25d0 | 2009-08-26 21:08:47 +0530 | [diff] [blame] | 1962 | } else { |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 1963 | btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE; |
Vasanthakumar Thiagarajan | c97c92d | 2009-01-02 15:35:46 +0530 | [diff] [blame] | 1964 | } |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 1965 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 1966 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
Vasanthakumar Thiagarajan | 784ad50 | 2010-12-06 04:27:40 -0800 | [diff] [blame] | 1967 | pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK; |
| 1968 | if (!AR_SREV_9485(ah)) |
| 1969 | pCap->hw_caps |= ATH9K_HW_CAP_LDPC; |
| 1970 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 1971 | pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH; |
| 1972 | pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH; |
| 1973 | pCap->rx_status_len = sizeof(struct ar9003_rxs); |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 1974 | pCap->tx_desc_len = sizeof(struct ar9003_txc); |
Vasanthakumar Thiagarajan | 5088c2f | 2010-04-15 17:39:34 -0400 | [diff] [blame] | 1975 | pCap->txs_len = sizeof(struct ar9003_txs); |
Luis R. Rodriguez | 6f48101 | 2011-01-20 17:47:39 -0800 | [diff] [blame] | 1976 | if (!ah->config.paprd_disable && |
| 1977 | ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) |
Felix Fietkau | 4935250 | 2010-06-12 00:33:59 -0400 | [diff] [blame] | 1978 | pCap->hw_caps |= ATH9K_HW_CAP_PAPRD; |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 1979 | } else { |
| 1980 | pCap->tx_desc_len = sizeof(struct ath_desc); |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 1981 | if (AR_SREV_9280_20(ah) && |
| 1982 | ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <= |
| 1983 | AR5416_EEP_MINOR_VER_16) || |
| 1984 | ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G))) |
| 1985 | pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK; |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 1986 | } |
Vasanthakumar Thiagarajan | 1adf02f | 2010-04-15 17:38:24 -0400 | [diff] [blame] | 1987 | |
Vasanthakumar Thiagarajan | 6c84ce0 | 2010-04-15 17:39:16 -0400 | [diff] [blame] | 1988 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1989 | pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED; |
| 1990 | |
Senthil Balasubramanian | 6ee63f5 | 2010-11-10 05:03:16 -0800 | [diff] [blame] | 1991 | if (AR_SREV_9300_20_OR_LATER(ah)) |
| 1992 | ah->ent_mode = REG_READ(ah, AR_ENT_OTP); |
| 1993 | |
Felix Fietkau | a42acef | 2010-09-22 12:34:54 +0200 | [diff] [blame] | 1994 | if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah)) |
Vasanthakumar Thiagarajan | 6473d24 | 2010-05-13 18:42:38 -0700 | [diff] [blame] | 1995 | pCap->hw_caps |= ATH9K_HW_CAP_SGI_20; |
| 1996 | |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 1997 | if (AR_SREV_9285(ah)) |
| 1998 | if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) { |
| 1999 | ant_div_ctl1 = |
| 2000 | ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1); |
| 2001 | if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) |
| 2002 | pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB; |
| 2003 | } |
Mohammed Shafi Shajakhan | ea066d5 | 2010-11-23 20:42:27 +0530 | [diff] [blame] | 2004 | if (AR_SREV_9300_20_OR_LATER(ah)) { |
| 2005 | if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE)) |
| 2006 | pCap->hw_caps |= ATH9K_HW_CAP_APM; |
| 2007 | } |
| 2008 | |
| 2009 | |
Vasanthakumar Thiagarajan | 754dc53 | 2010-09-02 01:34:41 -0700 | [diff] [blame] | 2010 | |
Vasanthakumar Thiagarajan | 8060e16 | 2010-12-06 04:27:42 -0800 | [diff] [blame] | 2011 | if (AR_SREV_9485_10(ah)) { |
| 2012 | pCap->pcie_lcr_extsync_en = true; |
| 2013 | pCap->pcie_lcr_offset = 0x80; |
| 2014 | } |
| 2015 | |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 2016 | tx_chainmask = pCap->tx_chainmask; |
| 2017 | rx_chainmask = pCap->rx_chainmask; |
| 2018 | while (tx_chainmask || rx_chainmask) { |
| 2019 | if (tx_chainmask & BIT(0)) |
| 2020 | pCap->max_txchains++; |
| 2021 | if (rx_chainmask & BIT(0)) |
| 2022 | pCap->max_rxchains++; |
| 2023 | |
| 2024 | tx_chainmask >>= 1; |
| 2025 | rx_chainmask >>= 1; |
| 2026 | } |
| 2027 | |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 2028 | return 0; |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 2029 | } |
| 2030 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2031 | /****************************/ |
| 2032 | /* GPIO / RFKILL / Antennae */ |
| 2033 | /****************************/ |
| 2034 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2035 | static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2036 | u32 gpio, u32 type) |
| 2037 | { |
| 2038 | int addr; |
| 2039 | u32 gpio_shift, tmp; |
| 2040 | |
| 2041 | if (gpio > 11) |
| 2042 | addr = AR_GPIO_OUTPUT_MUX3; |
| 2043 | else if (gpio > 5) |
| 2044 | addr = AR_GPIO_OUTPUT_MUX2; |
| 2045 | else |
| 2046 | addr = AR_GPIO_OUTPUT_MUX1; |
| 2047 | |
| 2048 | gpio_shift = (gpio % 6) * 5; |
| 2049 | |
| 2050 | if (AR_SREV_9280_20_OR_LATER(ah) |
| 2051 | || (addr != AR_GPIO_OUTPUT_MUX1)) { |
| 2052 | REG_RMW(ah, addr, (type << gpio_shift), |
| 2053 | (0x1f << gpio_shift)); |
| 2054 | } else { |
| 2055 | tmp = REG_READ(ah, addr); |
| 2056 | tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0); |
| 2057 | tmp &= ~(0x1f << gpio_shift); |
| 2058 | tmp |= (type << gpio_shift); |
| 2059 | REG_WRITE(ah, addr, tmp); |
| 2060 | } |
| 2061 | } |
| 2062 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2063 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2064 | { |
| 2065 | u32 gpio_shift; |
| 2066 | |
Luis R. Rodriguez | 9680e8a | 2009-09-13 23:28:00 -0700 | [diff] [blame] | 2067 | BUG_ON(gpio >= ah->caps.num_gpio_pins); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2068 | |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2069 | if (AR_DEVID_7010(ah)) { |
| 2070 | gpio_shift = gpio; |
| 2071 | REG_RMW(ah, AR7010_GPIO_OE, |
| 2072 | (AR7010_GPIO_OE_AS_INPUT << gpio_shift), |
| 2073 | (AR7010_GPIO_OE_MASK << gpio_shift)); |
| 2074 | return; |
| 2075 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2076 | |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2077 | gpio_shift = gpio << 1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2078 | REG_RMW(ah, |
| 2079 | AR_GPIO_OE_OUT, |
| 2080 | (AR_GPIO_OE_OUT_DRV_NO << gpio_shift), |
| 2081 | (AR_GPIO_OE_OUT_DRV << gpio_shift)); |
| 2082 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2083 | EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2084 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2085 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2086 | { |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 2087 | #define MS_REG_READ(x, y) \ |
| 2088 | (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y))) |
| 2089 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2090 | if (gpio >= ah->caps.num_gpio_pins) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2091 | return 0xffffffff; |
| 2092 | |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2093 | if (AR_DEVID_7010(ah)) { |
| 2094 | u32 val; |
| 2095 | val = REG_READ(ah, AR7010_GPIO_IN); |
| 2096 | return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0; |
| 2097 | } else if (AR_SREV_9300_20_OR_LATER(ah)) |
Vasanthakumar Thiagarajan | 9306990 | 2010-11-30 23:24:09 -0800 | [diff] [blame] | 2098 | return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) & |
| 2099 | AR_GPIO_BIT(gpio)) != 0; |
Felix Fietkau | 783dfca | 2010-04-15 17:38:11 -0400 | [diff] [blame] | 2100 | else if (AR_SREV_9271(ah)) |
Sujith | 5b5fa35 | 2010-03-17 14:25:15 +0530 | [diff] [blame] | 2101 | return MS_REG_READ(AR9271, gpio) != 0; |
Felix Fietkau | a42acef | 2010-09-22 12:34:54 +0200 | [diff] [blame] | 2102 | else if (AR_SREV_9287_11_OR_LATER(ah)) |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 2103 | return MS_REG_READ(AR9287, gpio) != 0; |
Felix Fietkau | e17f83e | 2010-09-22 12:34:53 +0200 | [diff] [blame] | 2104 | else if (AR_SREV_9285_12_OR_LATER(ah)) |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 2105 | return MS_REG_READ(AR9285, gpio) != 0; |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 2106 | else if (AR_SREV_9280_20_OR_LATER(ah)) |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 2107 | return MS_REG_READ(AR928X, gpio) != 0; |
| 2108 | else |
| 2109 | return MS_REG_READ(AR, gpio) != 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2110 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2111 | EXPORT_SYMBOL(ath9k_hw_gpio_get); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2112 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2113 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2114 | u32 ah_signal_type) |
| 2115 | { |
| 2116 | u32 gpio_shift; |
| 2117 | |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2118 | if (AR_DEVID_7010(ah)) { |
| 2119 | gpio_shift = gpio; |
| 2120 | REG_RMW(ah, AR7010_GPIO_OE, |
| 2121 | (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift), |
| 2122 | (AR7010_GPIO_OE_MASK << gpio_shift)); |
| 2123 | return; |
| 2124 | } |
| 2125 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2126 | ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2127 | gpio_shift = 2 * gpio; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2128 | REG_RMW(ah, |
| 2129 | AR_GPIO_OE_OUT, |
| 2130 | (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift), |
| 2131 | (AR_GPIO_OE_OUT_DRV << gpio_shift)); |
| 2132 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2133 | EXPORT_SYMBOL(ath9k_hw_cfg_output); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2134 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2135 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2136 | { |
Sujith | 88c1f4f | 2010-06-30 14:46:31 +0530 | [diff] [blame] | 2137 | if (AR_DEVID_7010(ah)) { |
| 2138 | val = val ? 0 : 1; |
| 2139 | REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio), |
| 2140 | AR_GPIO_BIT(gpio)); |
| 2141 | return; |
| 2142 | } |
| 2143 | |
Sujith | 5b5fa35 | 2010-03-17 14:25:15 +0530 | [diff] [blame] | 2144 | if (AR_SREV_9271(ah)) |
| 2145 | val = ~val; |
| 2146 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2147 | REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio), |
| 2148 | AR_GPIO_BIT(gpio)); |
| 2149 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2150 | EXPORT_SYMBOL(ath9k_hw_set_gpio); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2151 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2152 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2153 | { |
| 2154 | return REG_READ(ah, AR_DEF_ANTENNA) & 0x7; |
| 2155 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2156 | EXPORT_SYMBOL(ath9k_hw_getdefantenna); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2157 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2158 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2159 | { |
| 2160 | REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7)); |
| 2161 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2162 | EXPORT_SYMBOL(ath9k_hw_setantenna); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2163 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2164 | /*********************/ |
| 2165 | /* General Operation */ |
| 2166 | /*********************/ |
| 2167 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2168 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2169 | { |
| 2170 | u32 bits = REG_READ(ah, AR_RX_FILTER); |
| 2171 | u32 phybits = REG_READ(ah, AR_PHY_ERR); |
| 2172 | |
| 2173 | if (phybits & AR_PHY_ERR_RADAR) |
| 2174 | bits |= ATH9K_RX_FILTER_PHYRADAR; |
| 2175 | if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING)) |
| 2176 | bits |= ATH9K_RX_FILTER_PHYERR; |
| 2177 | |
| 2178 | return bits; |
| 2179 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2180 | EXPORT_SYMBOL(ath9k_hw_getrxfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2181 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2182 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2183 | { |
| 2184 | u32 phybits; |
| 2185 | |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2186 | ENABLE_REGWRITE_BUFFER(ah); |
| 2187 | |
Sujith | 7ea310b | 2009-09-03 12:08:43 +0530 | [diff] [blame] | 2188 | REG_WRITE(ah, AR_RX_FILTER, bits); |
| 2189 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2190 | phybits = 0; |
| 2191 | if (bits & ATH9K_RX_FILTER_PHYRADAR) |
| 2192 | phybits |= AR_PHY_ERR_RADAR; |
| 2193 | if (bits & ATH9K_RX_FILTER_PHYERR) |
| 2194 | phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING; |
| 2195 | REG_WRITE(ah, AR_PHY_ERR, phybits); |
| 2196 | |
| 2197 | if (phybits) |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 2198 | REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2199 | else |
Felix Fietkau | ca7a4de | 2011-03-23 20:57:26 +0100 | [diff] [blame] | 2200 | REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA); |
Sujith | 7d0d0df | 2010-04-16 11:53:57 +0530 | [diff] [blame] | 2201 | |
| 2202 | REGWRITE_BUFFER_FLUSH(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2203 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2204 | EXPORT_SYMBOL(ath9k_hw_setrxfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2205 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2206 | bool ath9k_hw_phy_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2207 | { |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 2208 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM)) |
| 2209 | return false; |
| 2210 | |
| 2211 | ath9k_hw_init_pll(ah, NULL); |
| 2212 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2213 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2214 | EXPORT_SYMBOL(ath9k_hw_phy_disable); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2215 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2216 | bool ath9k_hw_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2217 | { |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 2218 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2219 | return false; |
| 2220 | |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 2221 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD)) |
| 2222 | return false; |
| 2223 | |
| 2224 | ath9k_hw_init_pll(ah, NULL); |
| 2225 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2226 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2227 | EXPORT_SYMBOL(ath9k_hw_disable); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2228 | |
Felix Fietkau | de40f31 | 2010-10-20 03:08:53 +0200 | [diff] [blame] | 2229 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2230 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2231 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2232 | struct ath9k_channel *chan = ah->curchan; |
Luis R. Rodriguez | 5f8e077 | 2009-01-22 15:16:48 -0800 | [diff] [blame] | 2233 | struct ieee80211_channel *channel = chan->chan; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2234 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2235 | regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2236 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 2237 | ah->eep_ops->set_txpower(ah, chan, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 2238 | ath9k_regd_get_ctl(regulatory, chan), |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 2239 | channel->max_antenna_gain * 2, |
| 2240 | channel->max_power * 2, |
| 2241 | min((u32) MAX_RATE_POWER, |
Felix Fietkau | de40f31 | 2010-10-20 03:08:53 +0200 | [diff] [blame] | 2242 | (u32) regulatory->power_limit), test); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2243 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2244 | EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2245 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2246 | void ath9k_hw_setopmode(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2247 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2248 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2249 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2250 | EXPORT_SYMBOL(ath9k_hw_setopmode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2251 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2252 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2253 | { |
| 2254 | REG_WRITE(ah, AR_MCAST_FIL0, filter0); |
| 2255 | REG_WRITE(ah, AR_MCAST_FIL1, filter1); |
| 2256 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2257 | EXPORT_SYMBOL(ath9k_hw_setmcastfilter); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2258 | |
Luis R. Rodriguez | f2b2143 | 2009-09-10 08:50:20 -0700 | [diff] [blame] | 2259 | void ath9k_hw_write_associd(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2260 | { |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 2261 | struct ath_common *common = ath9k_hw_common(ah); |
| 2262 | |
| 2263 | REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid)); |
| 2264 | REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) | |
| 2265 | ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2266 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2267 | EXPORT_SYMBOL(ath9k_hw_write_associd); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2268 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2269 | #define ATH9K_MAX_TSF_READ 10 |
| 2270 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2271 | u64 ath9k_hw_gettsf64(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2272 | { |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2273 | u32 tsf_lower, tsf_upper1, tsf_upper2; |
| 2274 | int i; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2275 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2276 | tsf_upper1 = REG_READ(ah, AR_TSF_U32); |
| 2277 | for (i = 0; i < ATH9K_MAX_TSF_READ; i++) { |
| 2278 | tsf_lower = REG_READ(ah, AR_TSF_L32); |
| 2279 | tsf_upper2 = REG_READ(ah, AR_TSF_U32); |
| 2280 | if (tsf_upper2 == tsf_upper1) |
| 2281 | break; |
| 2282 | tsf_upper1 = tsf_upper2; |
| 2283 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2284 | |
Benoit Papillault | 1c0fc65 | 2010-04-16 00:07:26 +0200 | [diff] [blame] | 2285 | WARN_ON( i == ATH9K_MAX_TSF_READ ); |
| 2286 | |
| 2287 | return (((u64)tsf_upper1 << 32) | tsf_lower); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2288 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2289 | EXPORT_SYMBOL(ath9k_hw_gettsf64); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2290 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2291 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64) |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2292 | { |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2293 | REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff); |
Alina Friedrichsen | b9a1619 | 2009-03-02 23:28:38 +0100 | [diff] [blame] | 2294 | REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff); |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2295 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2296 | EXPORT_SYMBOL(ath9k_hw_settsf64); |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 2297 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2298 | void ath9k_hw_reset_tsf(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2299 | { |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 2300 | if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0, |
| 2301 | AH_TSF_WRITE_TIMEOUT)) |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 2302 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, |
| 2303 | "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n"); |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 2304 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2305 | REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2306 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2307 | EXPORT_SYMBOL(ath9k_hw_reset_tsf); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2308 | |
Sujith | 54e4cec | 2009-08-07 09:45:09 +0530 | [diff] [blame] | 2309 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2310 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2311 | if (setting) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2312 | ah->misc_mode |= AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2313 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2314 | ah->misc_mode &= ~AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2315 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2316 | EXPORT_SYMBOL(ath9k_hw_set_tsfadjust); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2317 | |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 2318 | void ath9k_hw_set11nmac2040(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2319 | { |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 2320 | struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2321 | u32 macmode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2322 | |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 2323 | if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2324 | macmode = AR_2040_JOINED_RX_CLEAR; |
| 2325 | else |
| 2326 | macmode = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2327 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2328 | REG_WRITE(ah, AR_2040_MODE, macmode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2329 | } |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2330 | |
| 2331 | /* HW Generic timers configuration */ |
| 2332 | |
| 2333 | static const struct ath_gen_timer_configuration gen_tmr_configuration[] = |
| 2334 | { |
| 2335 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2336 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2337 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2338 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2339 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2340 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2341 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2342 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 2343 | {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001}, |
| 2344 | {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4, |
| 2345 | AR_NDP2_TIMER_MODE, 0x0002}, |
| 2346 | {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4, |
| 2347 | AR_NDP2_TIMER_MODE, 0x0004}, |
| 2348 | {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4, |
| 2349 | AR_NDP2_TIMER_MODE, 0x0008}, |
| 2350 | {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4, |
| 2351 | AR_NDP2_TIMER_MODE, 0x0010}, |
| 2352 | {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4, |
| 2353 | AR_NDP2_TIMER_MODE, 0x0020}, |
| 2354 | {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4, |
| 2355 | AR_NDP2_TIMER_MODE, 0x0040}, |
| 2356 | {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4, |
| 2357 | AR_NDP2_TIMER_MODE, 0x0080} |
| 2358 | }; |
| 2359 | |
| 2360 | /* HW generic timer primitives */ |
| 2361 | |
| 2362 | /* compute and clear index of rightmost 1 */ |
| 2363 | static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask) |
| 2364 | { |
| 2365 | u32 b; |
| 2366 | |
| 2367 | b = *mask; |
| 2368 | b &= (0-b); |
| 2369 | *mask &= ~b; |
| 2370 | b *= debruijn32; |
| 2371 | b >>= 27; |
| 2372 | |
| 2373 | return timer_table->gen_timer_index[b]; |
| 2374 | } |
| 2375 | |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 2376 | u32 ath9k_hw_gettsf32(struct ath_hw *ah) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2377 | { |
| 2378 | return REG_READ(ah, AR_TSF_L32); |
| 2379 | } |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 2380 | EXPORT_SYMBOL(ath9k_hw_gettsf32); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2381 | |
| 2382 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 2383 | void (*trigger)(void *), |
| 2384 | void (*overflow)(void *), |
| 2385 | void *arg, |
| 2386 | u8 timer_index) |
| 2387 | { |
| 2388 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 2389 | struct ath_gen_timer *timer; |
| 2390 | |
| 2391 | timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL); |
| 2392 | |
| 2393 | if (timer == NULL) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 2394 | ath_err(ath9k_hw_common(ah), |
| 2395 | "Failed to allocate memory for hw timer[%d]\n", |
| 2396 | timer_index); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2397 | return NULL; |
| 2398 | } |
| 2399 | |
| 2400 | /* allocate a hardware generic timer slot */ |
| 2401 | timer_table->timers[timer_index] = timer; |
| 2402 | timer->index = timer_index; |
| 2403 | timer->trigger = trigger; |
| 2404 | timer->overflow = overflow; |
| 2405 | timer->arg = arg; |
| 2406 | |
| 2407 | return timer; |
| 2408 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2409 | EXPORT_SYMBOL(ath_gen_timer_alloc); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2410 | |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 2411 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
| 2412 | struct ath_gen_timer *timer, |
| 2413 | u32 timer_next, |
| 2414 | u32 timer_period) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2415 | { |
| 2416 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 2417 | u32 tsf; |
| 2418 | |
| 2419 | BUG_ON(!timer_period); |
| 2420 | |
| 2421 | set_bit(timer->index, &timer_table->timer_mask.timer_bits); |
| 2422 | |
| 2423 | tsf = ath9k_hw_gettsf32(ah); |
| 2424 | |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 2425 | ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER, |
| 2426 | "current tsf %x period %x timer_next %x\n", |
| 2427 | tsf, timer_period, timer_next); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2428 | |
| 2429 | /* |
| 2430 | * Pull timer_next forward if the current TSF already passed it |
| 2431 | * because of software latency |
| 2432 | */ |
| 2433 | if (timer_next < tsf) |
| 2434 | timer_next = tsf + timer_period; |
| 2435 | |
| 2436 | /* |
| 2437 | * Program generic timer registers |
| 2438 | */ |
| 2439 | REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr, |
| 2440 | timer_next); |
| 2441 | REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr, |
| 2442 | timer_period); |
| 2443 | REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 2444 | gen_tmr_configuration[timer->index].mode_mask); |
| 2445 | |
| 2446 | /* Enable both trigger and thresh interrupt masks */ |
| 2447 | REG_SET_BIT(ah, AR_IMR_S5, |
| 2448 | (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) | |
| 2449 | SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG))); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2450 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2451 | EXPORT_SYMBOL(ath9k_hw_gen_timer_start); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2452 | |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 2453 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2454 | { |
| 2455 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 2456 | |
| 2457 | if ((timer->index < AR_FIRST_NDP_TIMER) || |
| 2458 | (timer->index >= ATH_MAX_GEN_TIMER)) { |
| 2459 | return; |
| 2460 | } |
| 2461 | |
| 2462 | /* Clear generic timer enable bits. */ |
| 2463 | REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 2464 | gen_tmr_configuration[timer->index].mode_mask); |
| 2465 | |
| 2466 | /* Disable both trigger and thresh interrupt masks */ |
| 2467 | REG_CLR_BIT(ah, AR_IMR_S5, |
| 2468 | (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) | |
| 2469 | SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG))); |
| 2470 | |
| 2471 | clear_bit(timer->index, &timer_table->timer_mask.timer_bits); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2472 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2473 | EXPORT_SYMBOL(ath9k_hw_gen_timer_stop); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2474 | |
| 2475 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer) |
| 2476 | { |
| 2477 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 2478 | |
| 2479 | /* free the hardware generic timer slot */ |
| 2480 | timer_table->timers[timer->index] = NULL; |
| 2481 | kfree(timer); |
| 2482 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2483 | EXPORT_SYMBOL(ath_gen_timer_free); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2484 | |
| 2485 | /* |
| 2486 | * Generic Timer Interrupts handling |
| 2487 | */ |
| 2488 | void ath_gen_timer_isr(struct ath_hw *ah) |
| 2489 | { |
| 2490 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 2491 | struct ath_gen_timer *timer; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 2492 | struct ath_common *common = ath9k_hw_common(ah); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2493 | u32 trigger_mask, thresh_mask, index; |
| 2494 | |
| 2495 | /* get hardware generic timer interrupt status */ |
| 2496 | trigger_mask = ah->intr_gen_timer_trigger; |
| 2497 | thresh_mask = ah->intr_gen_timer_thresh; |
| 2498 | trigger_mask &= timer_table->timer_mask.val; |
| 2499 | thresh_mask &= timer_table->timer_mask.val; |
| 2500 | |
| 2501 | trigger_mask &= ~thresh_mask; |
| 2502 | |
| 2503 | while (thresh_mask) { |
| 2504 | index = rightmost_index(timer_table, &thresh_mask); |
| 2505 | timer = timer_table->timers[index]; |
| 2506 | BUG_ON(!timer); |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 2507 | ath_dbg(common, ATH_DBG_HWTIMER, |
| 2508 | "TSF overflow for Gen timer %d\n", index); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2509 | timer->overflow(timer->arg); |
| 2510 | } |
| 2511 | |
| 2512 | while (trigger_mask) { |
| 2513 | index = rightmost_index(timer_table, &trigger_mask); |
| 2514 | timer = timer_table->timers[index]; |
| 2515 | BUG_ON(!timer); |
Joe Perches | 226afe6 | 2010-12-02 19:12:37 -0800 | [diff] [blame] | 2516 | ath_dbg(common, ATH_DBG_HWTIMER, |
| 2517 | "Gen timer[%d] trigger\n", index); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 2518 | timer->trigger(timer->arg); |
| 2519 | } |
| 2520 | } |
Luis R. Rodriguez | 7322fd1 | 2009-09-23 23:07:00 -0400 | [diff] [blame] | 2521 | EXPORT_SYMBOL(ath_gen_timer_isr); |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2522 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 2523 | /********/ |
| 2524 | /* HTC */ |
| 2525 | /********/ |
| 2526 | |
| 2527 | void ath9k_hw_htc_resetinit(struct ath_hw *ah) |
| 2528 | { |
| 2529 | ah->htc_reset_init = true; |
| 2530 | } |
| 2531 | EXPORT_SYMBOL(ath9k_hw_htc_resetinit); |
| 2532 | |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2533 | static struct { |
| 2534 | u32 version; |
| 2535 | const char * name; |
| 2536 | } ath_mac_bb_names[] = { |
| 2537 | /* Devices with external radios */ |
| 2538 | { AR_SREV_VERSION_5416_PCI, "5416" }, |
| 2539 | { AR_SREV_VERSION_5416_PCIE, "5418" }, |
| 2540 | { AR_SREV_VERSION_9100, "9100" }, |
| 2541 | { AR_SREV_VERSION_9160, "9160" }, |
| 2542 | /* Single-chip solutions */ |
| 2543 | { AR_SREV_VERSION_9280, "9280" }, |
| 2544 | { AR_SREV_VERSION_9285, "9285" }, |
Luis R. Rodriguez | 1115847 | 2009-10-27 12:59:35 -0400 | [diff] [blame] | 2545 | { AR_SREV_VERSION_9287, "9287" }, |
| 2546 | { AR_SREV_VERSION_9271, "9271" }, |
Luis R. Rodriguez | ec83903 | 2010-04-15 17:39:20 -0400 | [diff] [blame] | 2547 | { AR_SREV_VERSION_9300, "9300" }, |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2548 | }; |
| 2549 | |
| 2550 | /* For devices with external radios */ |
| 2551 | static struct { |
| 2552 | u16 version; |
| 2553 | const char * name; |
| 2554 | } ath_rf_names[] = { |
| 2555 | { 0, "5133" }, |
| 2556 | { AR_RAD5133_SREV_MAJOR, "5133" }, |
| 2557 | { AR_RAD5122_SREV_MAJOR, "5122" }, |
| 2558 | { AR_RAD2133_SREV_MAJOR, "2133" }, |
| 2559 | { AR_RAD2122_SREV_MAJOR, "2122" } |
| 2560 | }; |
| 2561 | |
| 2562 | /* |
| 2563 | * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown. |
| 2564 | */ |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 2565 | static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version) |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2566 | { |
| 2567 | int i; |
| 2568 | |
| 2569 | for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) { |
| 2570 | if (ath_mac_bb_names[i].version == mac_bb_version) { |
| 2571 | return ath_mac_bb_names[i].name; |
| 2572 | } |
| 2573 | } |
| 2574 | |
| 2575 | return "????"; |
| 2576 | } |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2577 | |
| 2578 | /* |
| 2579 | * Return the RF name. "????" is returned if the RF is unknown. |
| 2580 | * Used for devices with external radios. |
| 2581 | */ |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 2582 | static const char *ath9k_hw_rf_name(u16 rf_version) |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 2583 | { |
| 2584 | int i; |
| 2585 | |
| 2586 | for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) { |
| 2587 | if (ath_rf_names[i].version == rf_version) { |
| 2588 | return ath_rf_names[i].name; |
| 2589 | } |
| 2590 | } |
| 2591 | |
| 2592 | return "????"; |
| 2593 | } |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 2594 | |
| 2595 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len) |
| 2596 | { |
| 2597 | int used; |
| 2598 | |
| 2599 | /* chipsets >= AR9280 are single-chip */ |
Felix Fietkau | 7a37081 | 2010-09-22 12:34:52 +0200 | [diff] [blame] | 2600 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 2601 | used = snprintf(hw_name, len, |
| 2602 | "Atheros AR%s Rev:%x", |
| 2603 | ath9k_hw_mac_bb_name(ah->hw_version.macVersion), |
| 2604 | ah->hw_version.macRev); |
| 2605 | } |
| 2606 | else { |
| 2607 | used = snprintf(hw_name, len, |
| 2608 | "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x", |
| 2609 | ath9k_hw_mac_bb_name(ah->hw_version.macVersion), |
| 2610 | ah->hw_version.macRev, |
| 2611 | ath9k_hw_rf_name((ah->hw_version.analog5GhzRev & |
| 2612 | AR_RADIO_SREV_MAJOR)), |
| 2613 | ah->hw_version.phyRev); |
| 2614 | } |
| 2615 | |
| 2616 | hw_name[used] = '\0'; |
| 2617 | } |
| 2618 | EXPORT_SYMBOL(ath9k_hw_name); |