blob: 625ad0bcdc1fce00cd98c1d627691d4f18b4493f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd4632008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530160 u16 flags, u16 *low,
161 u16 *high)
162{
Sujith2660b812009-02-09 13:27:26 +0530163 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530164
165 if (flags & CHANNEL_5GHZ) {
166 *low = pCap->low_5ghz_chan;
167 *high = pCap->high_5ghz_chan;
168 return true;
169 }
170 if ((flags & CHANNEL_2GHZ)) {
171 *low = pCap->low_2ghz_chan;
172 *high = pCap->high_2ghz_chan;
173 return true;
174 }
175 return false;
176}
177
Sujithcbe61d82009-02-09 13:27:12 +0530178u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100179 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530180 u32 frameLen, u16 rateix,
181 bool shortPreamble)
182{
183 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530184
185 if (kbps == 0)
186 return 0;
187
Felix Fietkau545750d2009-11-23 22:21:01 +0100188 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530190 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100191 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530192 phyTime >>= 1;
193 numBits = frameLen << 3;
194 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
195 break;
Sujith46d14a52008-11-18 09:08:13 +0530196 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530197 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530198 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
199 numBits = OFDM_PLCP_BITS + (frameLen << 3);
200 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
201 txTime = OFDM_SIFS_TIME_QUARTER
202 + OFDM_PREAMBLE_TIME_QUARTER
203 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530204 } else if (ah->curchan &&
205 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME_HALF +
210 OFDM_PREAMBLE_TIME_HALF
211 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
212 } else {
213 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
214 numBits = OFDM_PLCP_BITS + (frameLen << 3);
215 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
216 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
217 + (numSymbols * OFDM_SYMBOL_TIME);
218 }
219 break;
220 default:
Joe Perches38002762010-12-02 19:12:36 -0800221 ath_err(ath9k_hw_common(ah),
222 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530223 txTime = 0;
224 break;
225 }
226
227 return txTime;
228}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400229EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530230
Sujithcbe61d82009-02-09 13:27:12 +0530231void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530232 struct ath9k_channel *chan,
233 struct chan_centers *centers)
234{
235 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530236
237 if (!IS_CHAN_HT40(chan)) {
238 centers->ctl_center = centers->ext_center =
239 centers->synth_center = chan->channel;
240 return;
241 }
242
243 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
244 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
245 centers->synth_center =
246 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
247 extoff = 1;
248 } else {
249 centers->synth_center =
250 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
251 extoff = -1;
252 }
253
254 centers->ctl_center =
255 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700256 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530257 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700258 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530259}
260
261/******************/
262/* Chip Revisions */
263/******************/
264
Sujithcbe61d82009-02-09 13:27:12 +0530265static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530266{
267 u32 val;
268
269 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
270
271 if (val == 0xFF) {
272 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530273 ah->hw_version.macVersion =
274 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
275 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530276 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530277 } else {
278 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530279 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530280
Sujithd535a422009-02-09 13:27:06 +0530281 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530282
Sujithd535a422009-02-09 13:27:06 +0530283 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530284 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530285 }
286}
287
Sujithf1dc5602008-10-29 10:16:30 +0530288/************************************/
289/* HW Attach, Detach, Init Routines */
290/************************************/
291
Sujithcbe61d82009-02-09 13:27:12 +0530292static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530293{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100294 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530295 return;
296
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
299 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
300 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
301 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
302 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
303 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
304 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
305 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
306
307 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
308}
309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530311static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530312{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700313 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400314 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530315 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800316 static const u32 patternData[4] = {
317 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
318 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400319 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530320
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400321 if (!AR_SREV_9300_20_OR_LATER(ah)) {
322 loop_max = 2;
323 regAddr[1] = AR_PHY_BASE + (8 << 2);
324 } else
325 loop_max = 1;
326
327 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530328 u32 addr = regAddr[i];
329 u32 wrData, rdData;
330
331 regHold[i] = REG_READ(ah, addr);
332 for (j = 0; j < 0x100; j++) {
333 wrData = (j << 16) | j;
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 for (j = 0; j < 4; j++) {
344 wrData = patternData[j];
345 REG_WRITE(ah, addr, wrData);
346 rdData = REG_READ(ah, addr);
347 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800348 ath_err(common,
349 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
350 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530351 return false;
352 }
353 }
354 REG_WRITE(ah, regAddr[i], regHold[i]);
355 }
356 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530357
Sujithf1dc5602008-10-29 10:16:30 +0530358 return true;
359}
360
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700361static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700362{
363 int i;
364
Sujith2660b812009-02-09 13:27:26 +0530365 ah->config.dma_beacon_response_time = 2;
366 ah->config.sw_beacon_response_time = 10;
367 ah->config.additional_swba_backoff = 0;
368 ah->config.ack_6mb = 0x0;
369 ah->config.cwm_ignore_extcca = 0;
370 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530371 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530372 ah->config.pcie_waen = 0;
373 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400374 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700375
376 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530377 ah->config.spurchans[i][0] = AR_NO_SPUR;
378 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700379 }
380
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800381 /* PAPRD needs some more work to be enabled */
382 ah->config.paprd_disable = 1;
383
Sujith0ce024c2009-12-14 14:57:00 +0530384 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400385 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400386
387 /*
388 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
389 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
390 * This means we use it for all AR5416 devices, and the few
391 * minor PCI AR9280 devices out there.
392 *
393 * Serialization is required because these devices do not handle
394 * well the case of two concurrent reads/writes due to the latency
395 * involved. During one read/write another read/write can be issued
396 * on another CPU while the previous read/write may still be working
397 * on our hardware, if we hit this case the hardware poops in a loop.
398 * We prevent this by serializing reads and writes.
399 *
400 * This issue is not present on PCI-Express devices or pre-AR5416
401 * devices (legacy, 802.11abg).
402 */
403 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700404 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
413 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
414
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530416 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417
Sujith2660b812009-02-09 13:27:26 +0530418 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200419 ah->sta_id1_defaults =
420 AR_STA_ID1_CRPT_MIC_ENABLE |
421 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100422 if (AR_SREV_9100(ah))
423 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530424 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100425 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530426 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200427 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428}
429
Sujithcbe61d82009-02-09 13:27:12 +0530430static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700432 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530433 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530435 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800436 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437
Sujithf1dc5602008-10-29 10:16:30 +0530438 sum = 0;
439 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400440 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530441 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700442 common->macaddr[2 * i] = eeval >> 8;
443 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444 }
Sujithd8baa932009-03-30 15:28:25 +0530445 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530446 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448 return 0;
449}
450
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700451static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452{
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530453 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 int ecode;
455
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530456 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530457 if (!ath9k_hw_chip_test(ah))
458 return -ENODEV;
459 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400461 if (!AR_SREV_9300_20_OR_LATER(ah)) {
462 ecode = ar9002_hw_rf_claim(ah);
463 if (ecode != 0)
464 return ecode;
465 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700467 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468 if (ecode != 0)
469 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530470
Joe Perches226afe62010-12-02 19:12:37 -0800471 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
472 "Eeprom VER: %d, REV: %d\n",
473 ah->eep_ops->get_eeprom_ver(ah),
474 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530475
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400476 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
477 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800478 ath_err(ath9k_hw_common(ah),
479 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530480 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400481 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400482 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483
484 if (!AR_SREV_9100(ah)) {
485 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700486 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487 }
Sujithf1dc5602008-10-29 10:16:30 +0530488
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489 return 0;
490}
491
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400492static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700493{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400494 if (AR_SREV_9300_20_OR_LATER(ah))
495 ar9003_hw_attach_ops(ah);
496 else
497 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700498}
499
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400500/* Called for all hardware families */
501static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700502{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700503 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700504 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700505
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400506 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
507 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700508
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530509 ath9k_hw_read_revisions(ah);
510
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530511 /*
512 * Read back AR_WA into a permanent copy and set bits 14 and 17.
513 * We need to do this to avoid RMW of this register. We cannot
514 * read the reg when chip is asleep.
515 */
516 ah->WARegVal = REG_READ(ah, AR_WA);
517 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
518 AR_WA_ASPM_TIMER_BASED_DISABLE);
519
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800521 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700522 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700523 }
524
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400525 ath9k_hw_init_defaults(ah);
526 ath9k_hw_init_config(ah);
527
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400528 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400529
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700530 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800531 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700532 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700533 }
534
535 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
536 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400537 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
538 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700539 ah->config.serialize_regmode =
540 SER_REG_MODE_ON;
541 } else {
542 ah->config.serialize_regmode =
543 SER_REG_MODE_OFF;
544 }
545 }
546
Joe Perches226afe62010-12-02 19:12:37 -0800547 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700548 ah->config.serialize_regmode);
549
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500550 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
551 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
552 else
553 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
554
Felix Fietkau6da5a722010-12-12 00:51:12 +0100555 switch (ah->hw_version.macVersion) {
556 case AR_SREV_VERSION_5416_PCI:
557 case AR_SREV_VERSION_5416_PCIE:
558 case AR_SREV_VERSION_9160:
559 case AR_SREV_VERSION_9100:
560 case AR_SREV_VERSION_9280:
561 case AR_SREV_VERSION_9285:
562 case AR_SREV_VERSION_9287:
563 case AR_SREV_VERSION_9271:
564 case AR_SREV_VERSION_9300:
565 case AR_SREV_VERSION_9485:
566 break;
567 default:
Joe Perches38002762010-12-02 19:12:36 -0800568 ath_err(common,
569 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
570 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 }
573
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400574 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400575 ah->is_pciexpress = false;
576
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 ath9k_hw_init_cal_settings(ah);
579
580 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200581 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400583 if (!AR_SREV_9300_20_OR_LATER(ah))
584 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585
586 ath9k_hw_init_mode_regs(ah);
587
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400588
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530590 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 else
592 ath9k_hw_disablepcie(ah);
593
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400594 if (!AR_SREV_9300_20_OR_LATER(ah))
595 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530596
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700597 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700598 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600
601 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100602 r = ath9k_hw_fill_cap_info(ah);
603 if (r)
604 return r;
605
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700606 r = ath9k_hw_init_macaddr(ah);
607 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800608 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700609 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 }
611
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400612 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530613 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614 else
Sujith2660b812009-02-09 13:27:26 +0530615 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400617 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400619 common->state = ATH_HW_INITIALIZED;
620
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700621 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622}
623
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530625{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400626 int ret;
627 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530628
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400629 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
630 switch (ah->hw_version.devid) {
631 case AR5416_DEVID_PCI:
632 case AR5416_DEVID_PCIE:
633 case AR5416_AR9100_DEVID:
634 case AR9160_DEVID_PCI:
635 case AR9280_DEVID_PCI:
636 case AR9280_DEVID_PCIE:
637 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400638 case AR9287_DEVID_PCI:
639 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400641 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800642 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643 break;
644 default:
645 if (common->bus_ops->ath_bus_type == ATH_USB)
646 break;
Joe Perches38002762010-12-02 19:12:36 -0800647 ath_err(common, "Hardware device ID 0x%04x not supported\n",
648 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649 return -EOPNOTSUPP;
650 }
Sujithf1dc5602008-10-29 10:16:30 +0530651
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652 ret = __ath9k_hw_init(ah);
653 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800654 ath_err(common,
655 "Unable to initialize hardware; initialization status: %d\n",
656 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400657 return ret;
658 }
Sujithf1dc5602008-10-29 10:16:30 +0530659
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400660 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530661}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400662EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530663
Sujithcbe61d82009-02-09 13:27:12 +0530664static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530665{
Sujith7d0d0df2010-04-16 11:53:57 +0530666 ENABLE_REGWRITE_BUFFER(ah);
667
Sujithf1dc5602008-10-29 10:16:30 +0530668 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
669 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
670
671 REG_WRITE(ah, AR_QOS_NO_ACK,
672 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
673 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
674 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
675
676 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
677 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
678 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
679 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
680 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530681
682 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530683}
684
Vivek Natarajanb1415812011-01-27 14:45:07 +0530685unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
686{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100687 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
688 udelay(100);
689 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
690
691 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530692 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530693
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100694 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530695}
696EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
697
Vivek Natarajan22983c32011-01-27 14:45:09 +0530698#define DPLL2_KD_VAL 0x3D
699#define DPLL2_KI_VAL 0x06
700#define DPLL3_PHASE_SHIFT_VAL 0x1
701
Sujithcbe61d82009-02-09 13:27:12 +0530702static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530703 struct ath9k_channel *chan)
704{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800705 u32 pll;
706
Vivek Natarajan22983c32011-01-27 14:45:09 +0530707 if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800708 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530709 REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);
710
711 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
712 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
713
714 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530715 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530716
717 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
718
719 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
720 AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 AR_CH0_DPLL2_KI, DPLL2_KI_VAL);
723
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
725 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
726 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530727 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530728 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800729
730 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530731
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100732 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530733
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400734 /* Switch the core clock for ar9271 to 117Mhz */
735 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530736 udelay(500);
737 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400738 }
739
Sujithf1dc5602008-10-29 10:16:30 +0530740 udelay(RTC_PLL_SETTLE_DELAY);
741
742 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
743}
744
Sujithcbe61d82009-02-09 13:27:12 +0530745static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800746 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530747{
Pavel Roskin152d5302010-03-31 18:05:37 -0400748 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530749 AR_IMR_TXURN |
750 AR_IMR_RXERR |
751 AR_IMR_RXORN |
752 AR_IMR_BCNMISC;
753
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400754 if (AR_SREV_9300_20_OR_LATER(ah)) {
755 imr_reg |= AR_IMR_RXOK_HP;
756 if (ah->config.rx_intr_mitigation)
757 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
758 else
759 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530760
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400761 } else {
762 if (ah->config.rx_intr_mitigation)
763 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
764 else
765 imr_reg |= AR_IMR_RXOK;
766 }
767
768 if (ah->config.tx_intr_mitigation)
769 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
770 else
771 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530772
Colin McCabed97809d2008-12-01 13:38:55 -0800773 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400774 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530775
Sujith7d0d0df2010-04-16 11:53:57 +0530776 ENABLE_REGWRITE_BUFFER(ah);
777
Pavel Roskin152d5302010-03-31 18:05:37 -0400778 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500779 ah->imrs2_reg |= AR_IMR_S2_GTT;
780 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530781
782 if (!AR_SREV_9100(ah)) {
783 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
784 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
785 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
786 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400787
Sujith7d0d0df2010-04-16 11:53:57 +0530788 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530789
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400790 if (AR_SREV_9300_20_OR_LATER(ah)) {
791 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
792 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
793 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
794 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
795 }
Sujithf1dc5602008-10-29 10:16:30 +0530796}
797
Felix Fietkau0005baf2010-01-15 02:33:40 +0100798static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530799{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100800 u32 val = ath9k_hw_mac_to_clks(ah, us);
801 val = min(val, (u32) 0xFFFF);
802 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530803}
804
Felix Fietkau0005baf2010-01-15 02:33:40 +0100805static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530806{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100807 u32 val = ath9k_hw_mac_to_clks(ah, us);
808 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
809 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
810}
811
812static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
813{
814 u32 val = ath9k_hw_mac_to_clks(ah, us);
815 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
816 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530817}
818
Sujithcbe61d82009-02-09 13:27:12 +0530819static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530820{
Sujithf1dc5602008-10-29 10:16:30 +0530821 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800822 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
823 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530824 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530825 return false;
826 } else {
827 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530828 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530829 return true;
830 }
831}
832
Felix Fietkau0005baf2010-01-15 02:33:40 +0100833void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530834{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100835 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
836 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100837 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100838 int sifstime;
839
Joe Perches226afe62010-12-02 19:12:37 -0800840 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
841 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530842
Sujith2660b812009-02-09 13:27:26 +0530843 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100844 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100845
846 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
847 sifstime = 16;
848 else
849 sifstime = 10;
850
Felix Fietkaue239d852010-01-15 02:34:58 +0100851 /* As defined by IEEE 802.11-2007 17.3.8.6 */
852 slottime = ah->slottime + 3 * ah->coverage_class;
853 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100854
855 /*
856 * Workaround for early ACK timeouts, add an offset to match the
857 * initval's 64us ack timeout value.
858 * This was initially only meant to work around an issue with delayed
859 * BA frames in some implementations, but it has been found to fix ACK
860 * timeout issues in other cases as well.
861 */
862 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
863 acktimeout += 64 - sifstime - ah->slottime;
864
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100865 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100866 ath9k_hw_set_ack_timeout(ah, acktimeout);
867 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530868 if (ah->globaltxtimeout != (u32) -1)
869 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530870}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100871EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530872
Sujith285f2dd2010-01-08 10:36:07 +0530873void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700874{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400875 struct ath_common *common = ath9k_hw_common(ah);
876
Sujith736b3a22010-03-17 14:25:24 +0530877 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400878 goto free_hw;
879
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700880 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400881
882free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400883 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700884}
Sujith285f2dd2010-01-08 10:36:07 +0530885EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700886
Sujithf1dc5602008-10-29 10:16:30 +0530887/*******/
888/* INI */
889/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700890
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400891u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400892{
893 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
894
895 if (IS_CHAN_B(chan))
896 ctl |= CTL_11B;
897 else if (IS_CHAN_G(chan))
898 ctl |= CTL_11G;
899 else
900 ctl |= CTL_11A;
901
902 return ctl;
903}
904
Sujithf1dc5602008-10-29 10:16:30 +0530905/****************************************/
906/* Reset and Channel Switching Routines */
907/****************************************/
908
Sujithcbe61d82009-02-09 13:27:12 +0530909static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530910{
Felix Fietkau57b32222010-04-15 17:39:22 -0400911 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530912
Sujith7d0d0df2010-04-16 11:53:57 +0530913 ENABLE_REGWRITE_BUFFER(ah);
914
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400915 /*
916 * set AHB_MODE not to do cacheline prefetches
917 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100918 if (!AR_SREV_9300_20_OR_LATER(ah))
919 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530920
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400921 /*
922 * let mac dma reads be in 128 byte chunks
923 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100924 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530925
Sujith7d0d0df2010-04-16 11:53:57 +0530926 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530927
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400928 /*
929 * Restore TX Trigger Level to its pre-reset value.
930 * The initial value depends on whether aggregation is enabled, and is
931 * adjusted whenever underruns are detected.
932 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400933 if (!AR_SREV_9300_20_OR_LATER(ah))
934 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530935
Sujith7d0d0df2010-04-16 11:53:57 +0530936 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530937
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400938 /*
939 * let mac dma writes be in 128 byte chunks
940 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100941 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530942
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400943 /*
944 * Setup receive FIFO threshold to hold off TX activities
945 */
Sujithf1dc5602008-10-29 10:16:30 +0530946 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
947
Felix Fietkau57b32222010-04-15 17:39:22 -0400948 if (AR_SREV_9300_20_OR_LATER(ah)) {
949 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
950 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
951
952 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
953 ah->caps.rx_status_len);
954 }
955
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400956 /*
957 * reduce the number of usable entries in PCU TXBUF to avoid
958 * wrap around issues.
959 */
Sujithf1dc5602008-10-29 10:16:30 +0530960 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400961 /* For AR9285 the number of Fifos are reduced to half.
962 * So set the usable tx buf size also to half to
963 * avoid data/delimiter underruns
964 */
Sujithf1dc5602008-10-29 10:16:30 +0530965 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
966 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400967 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530968 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
969 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
970 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400971
Sujith7d0d0df2010-04-16 11:53:57 +0530972 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530973
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400974 if (AR_SREV_9300_20_OR_LATER(ah))
975 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530976}
977
Sujithcbe61d82009-02-09 13:27:12 +0530978static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530979{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100980 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
981 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +0530982
Sujithf1dc5602008-10-29 10:16:30 +0530983 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800984 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400985 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100986 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +0530987 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
988 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100989 case NL80211_IFTYPE_AP:
990 set |= AR_STA_ID1_STA_AP;
991 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -0800992 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100993 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +0530994 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530995 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100996 if (!ah->is_monitoring)
997 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530998 break;
Sujithf1dc5602008-10-29 10:16:30 +0530999 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001000 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301001}
1002
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001003void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1004 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001005{
1006 u32 coef_exp, coef_man;
1007
1008 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1009 if ((coef_scaled >> coef_exp) & 0x1)
1010 break;
1011
1012 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1013
1014 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1015
1016 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1017 *coef_exponent = coef_exp - 16;
1018}
1019
Sujithcbe61d82009-02-09 13:27:12 +05301020static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301021{
1022 u32 rst_flags;
1023 u32 tmpReg;
1024
Sujith70768492009-02-16 13:23:12 +05301025 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001026 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1027 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301028 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1029 }
1030
Sujith7d0d0df2010-04-16 11:53:57 +05301031 ENABLE_REGWRITE_BUFFER(ah);
1032
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001033 if (AR_SREV_9300_20_OR_LATER(ah)) {
1034 REG_WRITE(ah, AR_WA, ah->WARegVal);
1035 udelay(10);
1036 }
1037
Sujithf1dc5602008-10-29 10:16:30 +05301038 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1039 AR_RTC_FORCE_WAKE_ON_INT);
1040
1041 if (AR_SREV_9100(ah)) {
1042 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1043 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1044 } else {
1045 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1046 if (tmpReg &
1047 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1048 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001049 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301050 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001051
1052 val = AR_RC_HOSTIF;
1053 if (!AR_SREV_9300_20_OR_LATER(ah))
1054 val |= AR_RC_AHB;
1055 REG_WRITE(ah, AR_RC, val);
1056
1057 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301058 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301059
1060 rst_flags = AR_RTC_RC_MAC_WARM;
1061 if (type == ATH9K_RESET_COLD)
1062 rst_flags |= AR_RTC_RC_MAC_COLD;
1063 }
1064
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001065 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301066
1067 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301068
Sujithf1dc5602008-10-29 10:16:30 +05301069 udelay(50);
1070
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001071 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301072 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001073 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1074 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301075 return false;
1076 }
1077
1078 if (!AR_SREV_9100(ah))
1079 REG_WRITE(ah, AR_RC, 0);
1080
Sujithf1dc5602008-10-29 10:16:30 +05301081 if (AR_SREV_9100(ah))
1082 udelay(50);
1083
1084 return true;
1085}
1086
Sujithcbe61d82009-02-09 13:27:12 +05301087static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301088{
Sujith7d0d0df2010-04-16 11:53:57 +05301089 ENABLE_REGWRITE_BUFFER(ah);
1090
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001091 if (AR_SREV_9300_20_OR_LATER(ah)) {
1092 REG_WRITE(ah, AR_WA, ah->WARegVal);
1093 udelay(10);
1094 }
1095
Sujithf1dc5602008-10-29 10:16:30 +05301096 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1097 AR_RTC_FORCE_WAKE_ON_INT);
1098
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001099 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301100 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1101
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001102 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301103
Sujith7d0d0df2010-04-16 11:53:57 +05301104 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301105
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001106 if (!AR_SREV_9300_20_OR_LATER(ah))
1107 udelay(2);
1108
1109 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301110 REG_WRITE(ah, AR_RC, 0);
1111
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001112 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301113
1114 if (!ath9k_hw_wait(ah,
1115 AR_RTC_STATUS,
1116 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301117 AR_RTC_STATUS_ON,
1118 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001119 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1120 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301121 return false;
1122 }
1123
Sujithf1dc5602008-10-29 10:16:30 +05301124 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1125}
1126
Sujithcbe61d82009-02-09 13:27:12 +05301127static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301128{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001129 if (AR_SREV_9300_20_OR_LATER(ah)) {
1130 REG_WRITE(ah, AR_WA, ah->WARegVal);
1131 udelay(10);
1132 }
1133
Sujithf1dc5602008-10-29 10:16:30 +05301134 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1135 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1136
1137 switch (type) {
1138 case ATH9K_RESET_POWER_ON:
1139 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301140 case ATH9K_RESET_WARM:
1141 case ATH9K_RESET_COLD:
1142 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301143 default:
1144 return false;
1145 }
1146}
1147
Sujithcbe61d82009-02-09 13:27:12 +05301148static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301149 struct ath9k_channel *chan)
1150{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301151 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301152 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1153 return false;
1154 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301155 return false;
1156
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001157 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301158 return false;
1159
Sujith2660b812009-02-09 13:27:26 +05301160 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301161 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301162 ath9k_hw_set_rfmode(ah, chan);
1163
1164 return true;
1165}
1166
Sujithcbe61d82009-02-09 13:27:12 +05301167static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001168 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301169{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001170 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001171 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001172 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001173 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001174 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301175
1176 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1177 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001178 ath_dbg(common, ATH_DBG_QUEUE,
1179 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301180 return false;
1181 }
1182 }
1183
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001184 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001185 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301186 return false;
1187 }
1188
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001189 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301190
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001191 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001192 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001193 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001194 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301195 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001196 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001198 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001199 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301200 channel->max_antenna_gain * 2,
1201 channel->max_power * 2,
1202 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001203 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301204
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001205 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301206
1207 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1208 ath9k_hw_set_delta_slope(ah, chan);
1209
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001210 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301211
Sujithf1dc5602008-10-29 10:16:30 +05301212 return true;
1213}
1214
Felix Fietkau691680b2011-03-19 13:55:38 +01001215static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1216{
1217 u32 gpio_mask = ah->gpio_mask;
1218 int i;
1219
1220 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1221 if (!(gpio_mask & 1))
1222 continue;
1223
1224 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1225 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1226 }
1227}
1228
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001229bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301230{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001231 int count = 50;
1232 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301233
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001234 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001235 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301236
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001237 do {
1238 reg = REG_READ(ah, AR_OBS_BUS_1);
1239
1240 if ((reg & 0x7E7FFFEF) == 0x00702400)
1241 continue;
1242
1243 switch (reg & 0x7E000B00) {
1244 case 0x1E000000:
1245 case 0x52000B00:
1246 case 0x18000B00:
1247 continue;
1248 default:
1249 return true;
1250 }
1251 } while (count-- > 0);
1252
1253 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301254}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001255EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301256
Sujithcbe61d82009-02-09 13:27:12 +05301257int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001258 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001259{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001260 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001261 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301262 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001263 u32 saveDefAntenna;
1264 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301265 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001266 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001268 ah->txchainmask = common->tx_chainmask;
1269 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001270
Sujith Manoharan6d501922011-01-04 13:43:39 +05301271 if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001272 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001273 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001274 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001275 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001276 bChannelChange = false;
1277 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001278 }
1279
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001280 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001281 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001282
Felix Fietkaud9891c72010-09-29 17:15:27 +02001283 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284 ath9k_hw_getnf(ah, curchan);
1285
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001286 ah->caldata = caldata;
1287 if (caldata &&
1288 (chan->channel != caldata->channel ||
1289 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1290 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1291 /* Operating channel changed, reset channel calibration data */
1292 memset(caldata, 0, sizeof(*caldata));
1293 ath9k_init_nfcal_hist_buffer(ah, chan);
1294 }
1295
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001296 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301297 (ah->chip_fullsleep != true) &&
1298 (ah->curchan != NULL) &&
1299 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001300 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301301 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301302 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001304 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301305 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001306 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301307 if (AR_SREV_9271(ah))
1308 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001309 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310 }
1311 }
1312
1313 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1314 if (saveDefAntenna == 0)
1315 saveDefAntenna = 1;
1316
1317 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1318
Sujith46fe7822009-09-17 09:25:25 +05301319 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001320 if (AR_SREV_9100(ah) ||
1321 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301322 tsf = ath9k_hw_gettsf64(ah);
1323
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 saveLedState = REG_READ(ah, AR_CFG_LED) &
1325 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1326 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1327
1328 ath9k_hw_mark_phy_inactive(ah);
1329
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001330 ah->paprd_table_write_done = false;
1331
Sujith05020d22010-03-17 14:25:23 +05301332 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001333 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1334 REG_WRITE(ah,
1335 AR9271_RESET_POWER_DOWN_CONTROL,
1336 AR9271_RADIO_RF_RST);
1337 udelay(50);
1338 }
1339
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001340 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001341 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001342 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 }
1344
Sujith05020d22010-03-17 14:25:23 +05301345 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001346 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1347 ah->htc_reset_init = false;
1348 REG_WRITE(ah,
1349 AR9271_RESET_POWER_DOWN_CONTROL,
1350 AR9271_GATE_MAC_CTL);
1351 udelay(50);
1352 }
1353
Sujith46fe7822009-09-17 09:25:25 +05301354 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001355 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301356 ath9k_hw_settsf64(ah, tsf);
1357
Felix Fietkau7a370812010-09-22 12:34:52 +02001358 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301359 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001360
Sujithe9141f72010-06-01 15:14:10 +05301361 if (!AR_SREV_9300_20_OR_LATER(ah))
1362 ar9002_hw_enable_async_fifo(ah);
1363
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001364 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001365 if (r)
1366 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001367
Felix Fietkauf860d522010-06-30 02:07:48 +02001368 /*
1369 * Some AR91xx SoC devices frequently fail to accept TSF writes
1370 * right after the chip reset. When that happens, write a new
1371 * value after the initvals have been applied, with an offset
1372 * based on measured time difference
1373 */
1374 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1375 tsf += 1500;
1376 ath9k_hw_settsf64(ah, tsf);
1377 }
1378
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001379 /* Setup MFP options for CCMP */
1380 if (AR_SREV_9280_20_OR_LATER(ah)) {
1381 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1382 * frames when constructing CCMP AAD. */
1383 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1384 0xc7ff);
1385 ah->sw_mgmt_crypto = false;
1386 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1387 /* Disable hardware crypto for management frames */
1388 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1389 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1390 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1391 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1392 ah->sw_mgmt_crypto = true;
1393 } else
1394 ah->sw_mgmt_crypto = true;
1395
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001396 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1397 ath9k_hw_set_delta_slope(ah, chan);
1398
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001399 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301400 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001401
Sujith7d0d0df2010-04-16 11:53:57 +05301402 ENABLE_REGWRITE_BUFFER(ah);
1403
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001404 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1405 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406 | macStaId1
1407 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301408 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301409 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301410 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001411 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001413 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001415 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1416
Sujith7d0d0df2010-04-16 11:53:57 +05301417 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301418
Sujith Manoharan00e00032011-01-26 21:59:05 +05301419 ath9k_hw_set_operating_mode(ah, ah->opmode);
1420
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001421 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001422 if (r)
1423 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001424
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001425 ath9k_hw_set_clockrate(ah);
1426
Sujith7d0d0df2010-04-16 11:53:57 +05301427 ENABLE_REGWRITE_BUFFER(ah);
1428
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 for (i = 0; i < AR_NUM_DCU; i++)
1430 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1431
Sujith7d0d0df2010-04-16 11:53:57 +05301432 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301433
Sujith2660b812009-02-09 13:27:26 +05301434 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001435 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001436 ath9k_hw_resettxqueue(ah, i);
1437
Sujith2660b812009-02-09 13:27:26 +05301438 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001439 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001440 ath9k_hw_init_qos(ah);
1441
Sujith2660b812009-02-09 13:27:26 +05301442 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001443 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301444
Felix Fietkau0005baf2010-01-15 02:33:40 +01001445 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001446
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001447 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301448 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001449 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301450 }
1451
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001452 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001453
1454 ath9k_hw_set_dma(ah);
1455
1456 REG_WRITE(ah, AR_OBS, 8);
1457
Sujith0ce024c2009-12-14 14:57:00 +05301458 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001459 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1460 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1461 }
1462
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001463 if (ah->config.tx_intr_mitigation) {
1464 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1465 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1466 }
1467
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 ath9k_hw_init_bb(ah, chan);
1469
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001470 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001471 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001472
Sujith7d0d0df2010-04-16 11:53:57 +05301473 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001474
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001475 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001476 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1477
Sujith7d0d0df2010-04-16 11:53:57 +05301478 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301479
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001480 /*
1481 * For big endian systems turn on swapping for descriptors
1482 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 if (AR_SREV_9100(ah)) {
1484 u32 mask;
1485 mask = REG_READ(ah, AR_CFG);
1486 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001487 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301488 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489 } else {
1490 mask =
1491 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1492 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001493 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301494 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495 }
1496 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301497 if (common->bus_ops->ath_bus_type == ATH_USB) {
1498 /* Configure AR9271 target WLAN */
1499 if (AR_SREV_9271(ah))
1500 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1501 else
1502 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1503 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001504#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001505 else
1506 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001507#endif
1508 }
1509
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001510 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301511 ath9k_hw_btcoex_enable(ah);
1512
Felix Fietkau00c86592010-07-30 21:02:09 +02001513 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001514 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001515
Felix Fietkau691680b2011-03-19 13:55:38 +01001516 ath9k_hw_apply_gpio_override(ah);
1517
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001518 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001519}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001520EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001521
Sujithf1dc5602008-10-29 10:16:30 +05301522/******************************/
1523/* Power Management (Chipset) */
1524/******************************/
1525
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001526/*
1527 * Notify Power Mgt is disabled in self-generated frames.
1528 * If requested, force chip to sleep.
1529 */
Sujithcbe61d82009-02-09 13:27:12 +05301530static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301531{
1532 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1533 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001534 /*
1535 * Clear the RTC force wake bit to allow the
1536 * mac to go to sleep.
1537 */
Sujithf1dc5602008-10-29 10:16:30 +05301538 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1539 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001540 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301541 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1542
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001543 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301544 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301545 REG_CLR_BIT(ah, (AR_RTC_RESET),
1546 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301547 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001548
1549 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1550 if (AR_SREV_9300_20_OR_LATER(ah))
1551 REG_WRITE(ah, AR_WA,
1552 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001553}
1554
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001555/*
1556 * Notify Power Management is enabled in self-generating
1557 * frames. If request, set power mode of chip to
1558 * auto/normal. Duration in units of 128us (1/8 TU).
1559 */
Sujithcbe61d82009-02-09 13:27:12 +05301560static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001561{
Sujithf1dc5602008-10-29 10:16:30 +05301562 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1563 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301564 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001565
Sujithf1dc5602008-10-29 10:16:30 +05301566 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001567 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301568 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1569 AR_RTC_FORCE_WAKE_ON_INT);
1570 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001571 /*
1572 * Clear the RTC force wake bit to allow the
1573 * mac to go to sleep.
1574 */
Sujithf1dc5602008-10-29 10:16:30 +05301575 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1576 AR_RTC_FORCE_WAKE_EN);
1577 }
1578 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001579
1580 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1581 if (AR_SREV_9300_20_OR_LATER(ah))
1582 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301583}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001584
Sujithcbe61d82009-02-09 13:27:12 +05301585static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301586{
1587 u32 val;
1588 int i;
1589
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001590 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1591 if (AR_SREV_9300_20_OR_LATER(ah)) {
1592 REG_WRITE(ah, AR_WA, ah->WARegVal);
1593 udelay(10);
1594 }
1595
Sujithf1dc5602008-10-29 10:16:30 +05301596 if (setChip) {
1597 if ((REG_READ(ah, AR_RTC_STATUS) &
1598 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1599 if (ath9k_hw_set_reset_reg(ah,
1600 ATH9K_RESET_POWER_ON) != true) {
1601 return false;
1602 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001603 if (!AR_SREV_9300_20_OR_LATER(ah))
1604 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301605 }
1606 if (AR_SREV_9100(ah))
1607 REG_SET_BIT(ah, AR_RTC_RESET,
1608 AR_RTC_RESET_EN);
1609
1610 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1611 AR_RTC_FORCE_WAKE_EN);
1612 udelay(50);
1613
1614 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1615 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1616 if (val == AR_RTC_STATUS_ON)
1617 break;
1618 udelay(50);
1619 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1620 AR_RTC_FORCE_WAKE_EN);
1621 }
1622 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001623 ath_err(ath9k_hw_common(ah),
1624 "Failed to wakeup in %uus\n",
1625 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301626 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001627 }
1628 }
1629
Sujithf1dc5602008-10-29 10:16:30 +05301630 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1631
1632 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001633}
1634
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001635bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301636{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001637 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301638 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301639 static const char *modes[] = {
1640 "AWAKE",
1641 "FULL-SLEEP",
1642 "NETWORK SLEEP",
1643 "UNDEFINED"
1644 };
Sujithf1dc5602008-10-29 10:16:30 +05301645
Gabor Juhoscbdec972009-07-24 17:27:22 +02001646 if (ah->power_mode == mode)
1647 return status;
1648
Joe Perches226afe62010-12-02 19:12:37 -08001649 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1650 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301651
1652 switch (mode) {
1653 case ATH9K_PM_AWAKE:
1654 status = ath9k_hw_set_power_awake(ah, setChip);
1655 break;
1656 case ATH9K_PM_FULL_SLEEP:
1657 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301658 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301659 break;
1660 case ATH9K_PM_NETWORK_SLEEP:
1661 ath9k_set_power_network_sleep(ah, setChip);
1662 break;
1663 default:
Joe Perches38002762010-12-02 19:12:36 -08001664 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301665 return false;
1666 }
Sujith2660b812009-02-09 13:27:26 +05301667 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301668
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001669 /*
1670 * XXX: If this warning never comes up after a while then
1671 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1672 * ath9k_hw_setpower() return type void.
1673 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301674
1675 if (!(ah->ah_flags & AH_UNPLUGGED))
1676 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001677
Sujithf1dc5602008-10-29 10:16:30 +05301678 return status;
1679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001680EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301681
Sujithf1dc5602008-10-29 10:16:30 +05301682/*******************/
1683/* Beacon Handling */
1684/*******************/
1685
Sujithcbe61d82009-02-09 13:27:12 +05301686void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001687{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001688 int flags = 0;
1689
Sujith7d0d0df2010-04-16 11:53:57 +05301690 ENABLE_REGWRITE_BUFFER(ah);
1691
Sujith2660b812009-02-09 13:27:26 +05301692 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001693 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001694 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695 REG_SET_BIT(ah, AR_TXCFG,
1696 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001697 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1698 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001699 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001700 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001701 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1702 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1703 TU_TO_USEC(ah->config.dma_beacon_response_time));
1704 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1705 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706 flags |=
1707 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1708 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001709 default:
Joe Perches226afe62010-12-02 19:12:37 -08001710 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1711 "%s: unsupported opmode: %d\n",
1712 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001713 return;
1714 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715 }
1716
Felix Fietkaudd347f22011-03-22 21:54:17 +01001717 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1718 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1719 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1720 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721
Sujith7d0d0df2010-04-16 11:53:57 +05301722 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301723
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1725}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001726EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001727
Sujithcbe61d82009-02-09 13:27:12 +05301728void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301729 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001730{
1731 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301732 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001733 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001734
Sujith7d0d0df2010-04-16 11:53:57 +05301735 ENABLE_REGWRITE_BUFFER(ah);
1736
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001737 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1738
1739 REG_WRITE(ah, AR_BEACON_PERIOD,
1740 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1741 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1742 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1743
Sujith7d0d0df2010-04-16 11:53:57 +05301744 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301745
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746 REG_RMW_FIELD(ah, AR_RSSI_THR,
1747 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1748
1749 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1750
1751 if (bs->bs_sleepduration > beaconintval)
1752 beaconintval = bs->bs_sleepduration;
1753
1754 dtimperiod = bs->bs_dtimperiod;
1755 if (bs->bs_sleepduration > dtimperiod)
1756 dtimperiod = bs->bs_sleepduration;
1757
1758 if (beaconintval == dtimperiod)
1759 nextTbtt = bs->bs_nextdtim;
1760 else
1761 nextTbtt = bs->bs_nexttbtt;
1762
Joe Perches226afe62010-12-02 19:12:37 -08001763 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1764 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1765 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1766 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001767
Sujith7d0d0df2010-04-16 11:53:57 +05301768 ENABLE_REGWRITE_BUFFER(ah);
1769
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001770 REG_WRITE(ah, AR_NEXT_DTIM,
1771 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1772 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1773
1774 REG_WRITE(ah, AR_SLEEP1,
1775 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1776 | AR_SLEEP1_ASSUME_DTIM);
1777
Sujith60b67f52008-08-07 10:52:38 +05301778 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1780 else
1781 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1782
1783 REG_WRITE(ah, AR_SLEEP2,
1784 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1785
1786 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1787 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1788
Sujith7d0d0df2010-04-16 11:53:57 +05301789 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301790
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791 REG_SET_BIT(ah, AR_TIMER_MODE,
1792 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1793 AR_DTIM_TIMER_EN);
1794
Sujith4af9cf42009-02-12 10:06:47 +05301795 /* TSF Out of Range Threshold */
1796 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001798EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001799
Sujithf1dc5602008-10-29 10:16:30 +05301800/*******************/
1801/* HW Capabilities */
1802/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001804int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001805{
Sujith2660b812009-02-09 13:27:26 +05301806 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001807 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001808 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001809 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001810
Sujithf1dc5602008-10-29 10:16:30 +05301811 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001812 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813
Sujithf74df6f2009-02-09 13:27:24 +05301814 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001815 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301816
Sujithf74df6f2009-02-09 13:27:24 +05301817 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001818 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301819 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001820 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301821
Sujithf74df6f2009-02-09 13:27:24 +05301822 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301823
Sujith2660b812009-02-09 13:27:26 +05301824 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301825 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001826 if (regulatory->current_rd == 0x64 ||
1827 regulatory->current_rd == 0x65)
1828 regulatory->current_rd += 5;
1829 else if (regulatory->current_rd == 0x41)
1830 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001831 ath_dbg(common, ATH_DBG_REGULATORY,
1832 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001833 }
Sujithdc2222a2008-08-14 13:26:55 +05301834
Sujithf74df6f2009-02-09 13:27:24 +05301835 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001836 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001837 ath_err(common,
1838 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001839 return -EINVAL;
1840 }
1841
Felix Fietkaud4659912010-10-14 16:02:39 +02001842 if (eeval & AR5416_OPFLAGS_11A)
1843 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844
Felix Fietkaud4659912010-10-14 16:02:39 +02001845 if (eeval & AR5416_OPFLAGS_11G)
1846 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301847
Sujithf74df6f2009-02-09 13:27:24 +05301848 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001849 /*
1850 * For AR9271 we will temporarilly uses the rx chainmax as read from
1851 * the EEPROM.
1852 */
Sujith8147f5d2009-02-20 15:13:23 +05301853 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001854 !(eeval & AR5416_OPFLAGS_11A) &&
1855 !(AR_SREV_9271(ah)))
1856 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301857 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001858 else if (AR_SREV_9100(ah))
1859 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301860 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001861 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301862 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301863
Felix Fietkau7a370812010-09-22 12:34:52 +02001864 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301865
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001866 /* enable key search for every frame in an aggregate */
1867 if (AR_SREV_9300_20_OR_LATER(ah))
1868 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1869
Sujithf1dc5602008-10-29 10:16:30 +05301870 pCap->low_2ghz_chan = 2312;
1871 pCap->high_2ghz_chan = 2732;
1872
1873 pCap->low_5ghz_chan = 4920;
1874 pCap->high_5ghz_chan = 6100;
1875
Bruno Randolfce2220d2010-09-17 11:36:25 +09001876 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1877
Felix Fietkau0db156e2011-03-23 20:57:29 +01001878 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301879 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1880 else
1881 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1882
Sujithf1dc5602008-10-29 10:16:30 +05301883 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1884 pCap->keycache_size =
1885 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1886 else
1887 pCap->keycache_size = AR_KEYTABLE_SIZE;
1888
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001889 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1890 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1891 else
1892 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301893
Sujith5b5fa352010-03-17 14:25:15 +05301894 if (AR_SREV_9271(ah))
1895 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301896 else if (AR_DEVID_7010(ah))
1897 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001898 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301899 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001900 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301901 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1902 else
1903 pCap->num_gpio_pins = AR_NUM_GPIO;
1904
Sujithf1dc5602008-10-29 10:16:30 +05301905 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1906 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1907 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1908 } else {
1909 pCap->rts_aggr_limit = (8 * 1024);
1910 }
1911
1912 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1913
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301914#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301915 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1916 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1917 ah->rfkill_gpio =
1918 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1919 ah->rfkill_polarity =
1920 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301921
1922 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1923 }
1924#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001925 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301926 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1927 else
1928 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301929
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301930 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301931 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1932 else
1933 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1934
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001935 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301936 pCap->reg_cap =
1937 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1938 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1939 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1940 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1941 } else {
1942 pCap->reg_cap =
1943 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1944 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1945 }
1946
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301947 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1948 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1949 AR_SREV_5416(ah))
1950 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301951
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001952 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001953 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1954 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301955
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301956 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001957 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1958 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301959 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001960 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301961 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301962 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001963 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301964 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001965
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001966 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001967 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1968 if (!AR_SREV_9485(ah))
1969 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1970
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001971 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1972 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1973 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001974 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001975 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001976 if (!ah->config.paprd_disable &&
1977 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001978 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001979 } else {
1980 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001981 if (AR_SREV_9280_20(ah) &&
1982 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1983 AR5416_EEP_MINOR_VER_16) ||
1984 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1985 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001986 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001987
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001988 if (AR_SREV_9300_20_OR_LATER(ah))
1989 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1990
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001991 if (AR_SREV_9300_20_OR_LATER(ah))
1992 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1993
Felix Fietkaua42acef2010-09-22 12:34:54 +02001994 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001995 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1996
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001997 if (AR_SREV_9285(ah))
1998 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1999 ant_div_ctl1 =
2000 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2001 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2002 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2003 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302004 if (AR_SREV_9300_20_OR_LATER(ah)) {
2005 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2006 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2007 }
2008
2009
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002010
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002011 if (AR_SREV_9485_10(ah)) {
2012 pCap->pcie_lcr_extsync_en = true;
2013 pCap->pcie_lcr_offset = 0x80;
2014 }
2015
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002016 tx_chainmask = pCap->tx_chainmask;
2017 rx_chainmask = pCap->rx_chainmask;
2018 while (tx_chainmask || rx_chainmask) {
2019 if (tx_chainmask & BIT(0))
2020 pCap->max_txchains++;
2021 if (rx_chainmask & BIT(0))
2022 pCap->max_rxchains++;
2023
2024 tx_chainmask >>= 1;
2025 rx_chainmask >>= 1;
2026 }
2027
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002028 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002029}
2030
Sujithf1dc5602008-10-29 10:16:30 +05302031/****************************/
2032/* GPIO / RFKILL / Antennae */
2033/****************************/
2034
Sujithcbe61d82009-02-09 13:27:12 +05302035static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302036 u32 gpio, u32 type)
2037{
2038 int addr;
2039 u32 gpio_shift, tmp;
2040
2041 if (gpio > 11)
2042 addr = AR_GPIO_OUTPUT_MUX3;
2043 else if (gpio > 5)
2044 addr = AR_GPIO_OUTPUT_MUX2;
2045 else
2046 addr = AR_GPIO_OUTPUT_MUX1;
2047
2048 gpio_shift = (gpio % 6) * 5;
2049
2050 if (AR_SREV_9280_20_OR_LATER(ah)
2051 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2052 REG_RMW(ah, addr, (type << gpio_shift),
2053 (0x1f << gpio_shift));
2054 } else {
2055 tmp = REG_READ(ah, addr);
2056 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2057 tmp &= ~(0x1f << gpio_shift);
2058 tmp |= (type << gpio_shift);
2059 REG_WRITE(ah, addr, tmp);
2060 }
2061}
2062
Sujithcbe61d82009-02-09 13:27:12 +05302063void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302064{
2065 u32 gpio_shift;
2066
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002067 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302068
Sujith88c1f4f2010-06-30 14:46:31 +05302069 if (AR_DEVID_7010(ah)) {
2070 gpio_shift = gpio;
2071 REG_RMW(ah, AR7010_GPIO_OE,
2072 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2073 (AR7010_GPIO_OE_MASK << gpio_shift));
2074 return;
2075 }
Sujithf1dc5602008-10-29 10:16:30 +05302076
Sujith88c1f4f2010-06-30 14:46:31 +05302077 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302078 REG_RMW(ah,
2079 AR_GPIO_OE_OUT,
2080 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2081 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2082}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002083EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302084
Sujithcbe61d82009-02-09 13:27:12 +05302085u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302086{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302087#define MS_REG_READ(x, y) \
2088 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2089
Sujith2660b812009-02-09 13:27:26 +05302090 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302091 return 0xffffffff;
2092
Sujith88c1f4f2010-06-30 14:46:31 +05302093 if (AR_DEVID_7010(ah)) {
2094 u32 val;
2095 val = REG_READ(ah, AR7010_GPIO_IN);
2096 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2097 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002098 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2099 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002100 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302101 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002102 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302103 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002104 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302105 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002106 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302107 return MS_REG_READ(AR928X, gpio) != 0;
2108 else
2109 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302110}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002111EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302112
Sujithcbe61d82009-02-09 13:27:12 +05302113void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302114 u32 ah_signal_type)
2115{
2116 u32 gpio_shift;
2117
Sujith88c1f4f2010-06-30 14:46:31 +05302118 if (AR_DEVID_7010(ah)) {
2119 gpio_shift = gpio;
2120 REG_RMW(ah, AR7010_GPIO_OE,
2121 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2122 (AR7010_GPIO_OE_MASK << gpio_shift));
2123 return;
2124 }
2125
Sujithf1dc5602008-10-29 10:16:30 +05302126 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302127 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302128 REG_RMW(ah,
2129 AR_GPIO_OE_OUT,
2130 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2131 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2132}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002133EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302134
Sujithcbe61d82009-02-09 13:27:12 +05302135void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302136{
Sujith88c1f4f2010-06-30 14:46:31 +05302137 if (AR_DEVID_7010(ah)) {
2138 val = val ? 0 : 1;
2139 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2140 AR_GPIO_BIT(gpio));
2141 return;
2142 }
2143
Sujith5b5fa352010-03-17 14:25:15 +05302144 if (AR_SREV_9271(ah))
2145 val = ~val;
2146
Sujithf1dc5602008-10-29 10:16:30 +05302147 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2148 AR_GPIO_BIT(gpio));
2149}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002150EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302151
Sujithcbe61d82009-02-09 13:27:12 +05302152u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302153{
2154 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2155}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002156EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302157
Sujithcbe61d82009-02-09 13:27:12 +05302158void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302159{
2160 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2161}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002162EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302163
Sujithf1dc5602008-10-29 10:16:30 +05302164/*********************/
2165/* General Operation */
2166/*********************/
2167
Sujithcbe61d82009-02-09 13:27:12 +05302168u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302169{
2170 u32 bits = REG_READ(ah, AR_RX_FILTER);
2171 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2172
2173 if (phybits & AR_PHY_ERR_RADAR)
2174 bits |= ATH9K_RX_FILTER_PHYRADAR;
2175 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2176 bits |= ATH9K_RX_FILTER_PHYERR;
2177
2178 return bits;
2179}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002180EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302181
Sujithcbe61d82009-02-09 13:27:12 +05302182void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302183{
2184 u32 phybits;
2185
Sujith7d0d0df2010-04-16 11:53:57 +05302186 ENABLE_REGWRITE_BUFFER(ah);
2187
Sujith7ea310b2009-09-03 12:08:43 +05302188 REG_WRITE(ah, AR_RX_FILTER, bits);
2189
Sujithf1dc5602008-10-29 10:16:30 +05302190 phybits = 0;
2191 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2192 phybits |= AR_PHY_ERR_RADAR;
2193 if (bits & ATH9K_RX_FILTER_PHYERR)
2194 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2195 REG_WRITE(ah, AR_PHY_ERR, phybits);
2196
2197 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002198 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302199 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002200 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302201
2202 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302203}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002204EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302205
Sujithcbe61d82009-02-09 13:27:12 +05302206bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302207{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302208 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2209 return false;
2210
2211 ath9k_hw_init_pll(ah, NULL);
2212 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302213}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002214EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302215
Sujithcbe61d82009-02-09 13:27:12 +05302216bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302217{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002218 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302219 return false;
2220
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302221 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2222 return false;
2223
2224 ath9k_hw_init_pll(ah, NULL);
2225 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302226}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002227EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302228
Felix Fietkaude40f312010-10-20 03:08:53 +02002229void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302230{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002231 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302232 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002233 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302234
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002235 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302236
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002237 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002238 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002239 channel->max_antenna_gain * 2,
2240 channel->max_power * 2,
2241 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002242 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302243}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002244EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302245
Sujithcbe61d82009-02-09 13:27:12 +05302246void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302247{
Sujith2660b812009-02-09 13:27:26 +05302248 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302249}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002250EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302251
Sujithcbe61d82009-02-09 13:27:12 +05302252void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302253{
2254 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2255 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2256}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002257EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302258
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002259void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302260{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002261 struct ath_common *common = ath9k_hw_common(ah);
2262
2263 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2264 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2265 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302266}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002267EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302268
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002269#define ATH9K_MAX_TSF_READ 10
2270
Sujithcbe61d82009-02-09 13:27:12 +05302271u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302272{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002273 u32 tsf_lower, tsf_upper1, tsf_upper2;
2274 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302275
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002276 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2277 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2278 tsf_lower = REG_READ(ah, AR_TSF_L32);
2279 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2280 if (tsf_upper2 == tsf_upper1)
2281 break;
2282 tsf_upper1 = tsf_upper2;
2283 }
Sujithf1dc5602008-10-29 10:16:30 +05302284
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002285 WARN_ON( i == ATH9K_MAX_TSF_READ );
2286
2287 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302288}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002289EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302290
Sujithcbe61d82009-02-09 13:27:12 +05302291void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002292{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002293 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002294 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002295}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002296EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002297
Sujithcbe61d82009-02-09 13:27:12 +05302298void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302299{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002300 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2301 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002302 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2303 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002304
Sujithf1dc5602008-10-29 10:16:30 +05302305 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002307EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308
Sujith54e4cec2009-08-07 09:45:09 +05302309void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002311 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302312 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 else
Sujith2660b812009-02-09 13:27:26 +05302314 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002316EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002318void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002320 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302321 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002323 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302324 macmode = AR_2040_JOINED_RX_CLEAR;
2325 else
2326 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327
Sujithf1dc5602008-10-29 10:16:30 +05302328 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302330
2331/* HW Generic timers configuration */
2332
2333static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2334{
2335 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2336 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2337 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2338 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2339 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2340 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2341 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2342 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2343 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2344 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2345 AR_NDP2_TIMER_MODE, 0x0002},
2346 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2347 AR_NDP2_TIMER_MODE, 0x0004},
2348 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2349 AR_NDP2_TIMER_MODE, 0x0008},
2350 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2351 AR_NDP2_TIMER_MODE, 0x0010},
2352 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2353 AR_NDP2_TIMER_MODE, 0x0020},
2354 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2355 AR_NDP2_TIMER_MODE, 0x0040},
2356 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2357 AR_NDP2_TIMER_MODE, 0x0080}
2358};
2359
2360/* HW generic timer primitives */
2361
2362/* compute and clear index of rightmost 1 */
2363static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2364{
2365 u32 b;
2366
2367 b = *mask;
2368 b &= (0-b);
2369 *mask &= ~b;
2370 b *= debruijn32;
2371 b >>= 27;
2372
2373 return timer_table->gen_timer_index[b];
2374}
2375
Felix Fietkaudd347f22011-03-22 21:54:17 +01002376u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302377{
2378 return REG_READ(ah, AR_TSF_L32);
2379}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002380EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302381
2382struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2383 void (*trigger)(void *),
2384 void (*overflow)(void *),
2385 void *arg,
2386 u8 timer_index)
2387{
2388 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2389 struct ath_gen_timer *timer;
2390
2391 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2392
2393 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002394 ath_err(ath9k_hw_common(ah),
2395 "Failed to allocate memory for hw timer[%d]\n",
2396 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302397 return NULL;
2398 }
2399
2400 /* allocate a hardware generic timer slot */
2401 timer_table->timers[timer_index] = timer;
2402 timer->index = timer_index;
2403 timer->trigger = trigger;
2404 timer->overflow = overflow;
2405 timer->arg = arg;
2406
2407 return timer;
2408}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002409EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302410
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002411void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2412 struct ath_gen_timer *timer,
2413 u32 timer_next,
2414 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302415{
2416 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2417 u32 tsf;
2418
2419 BUG_ON(!timer_period);
2420
2421 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2422
2423 tsf = ath9k_hw_gettsf32(ah);
2424
Joe Perches226afe62010-12-02 19:12:37 -08002425 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2426 "current tsf %x period %x timer_next %x\n",
2427 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302428
2429 /*
2430 * Pull timer_next forward if the current TSF already passed it
2431 * because of software latency
2432 */
2433 if (timer_next < tsf)
2434 timer_next = tsf + timer_period;
2435
2436 /*
2437 * Program generic timer registers
2438 */
2439 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2440 timer_next);
2441 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2442 timer_period);
2443 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2444 gen_tmr_configuration[timer->index].mode_mask);
2445
2446 /* Enable both trigger and thresh interrupt masks */
2447 REG_SET_BIT(ah, AR_IMR_S5,
2448 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2449 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302450}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002451EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302452
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002453void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302454{
2455 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2456
2457 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2458 (timer->index >= ATH_MAX_GEN_TIMER)) {
2459 return;
2460 }
2461
2462 /* Clear generic timer enable bits. */
2463 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2464 gen_tmr_configuration[timer->index].mode_mask);
2465
2466 /* Disable both trigger and thresh interrupt masks */
2467 REG_CLR_BIT(ah, AR_IMR_S5,
2468 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2469 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2470
2471 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302472}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002473EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302474
2475void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2476{
2477 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2478
2479 /* free the hardware generic timer slot */
2480 timer_table->timers[timer->index] = NULL;
2481 kfree(timer);
2482}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002483EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302484
2485/*
2486 * Generic Timer Interrupts handling
2487 */
2488void ath_gen_timer_isr(struct ath_hw *ah)
2489{
2490 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2491 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002492 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302493 u32 trigger_mask, thresh_mask, index;
2494
2495 /* get hardware generic timer interrupt status */
2496 trigger_mask = ah->intr_gen_timer_trigger;
2497 thresh_mask = ah->intr_gen_timer_thresh;
2498 trigger_mask &= timer_table->timer_mask.val;
2499 thresh_mask &= timer_table->timer_mask.val;
2500
2501 trigger_mask &= ~thresh_mask;
2502
2503 while (thresh_mask) {
2504 index = rightmost_index(timer_table, &thresh_mask);
2505 timer = timer_table->timers[index];
2506 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002507 ath_dbg(common, ATH_DBG_HWTIMER,
2508 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302509 timer->overflow(timer->arg);
2510 }
2511
2512 while (trigger_mask) {
2513 index = rightmost_index(timer_table, &trigger_mask);
2514 timer = timer_table->timers[index];
2515 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002516 ath_dbg(common, ATH_DBG_HWTIMER,
2517 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302518 timer->trigger(timer->arg);
2519 }
2520}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002521EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002522
Sujith05020d22010-03-17 14:25:23 +05302523/********/
2524/* HTC */
2525/********/
2526
2527void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2528{
2529 ah->htc_reset_init = true;
2530}
2531EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2532
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002533static struct {
2534 u32 version;
2535 const char * name;
2536} ath_mac_bb_names[] = {
2537 /* Devices with external radios */
2538 { AR_SREV_VERSION_5416_PCI, "5416" },
2539 { AR_SREV_VERSION_5416_PCIE, "5418" },
2540 { AR_SREV_VERSION_9100, "9100" },
2541 { AR_SREV_VERSION_9160, "9160" },
2542 /* Single-chip solutions */
2543 { AR_SREV_VERSION_9280, "9280" },
2544 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002545 { AR_SREV_VERSION_9287, "9287" },
2546 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002547 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002548};
2549
2550/* For devices with external radios */
2551static struct {
2552 u16 version;
2553 const char * name;
2554} ath_rf_names[] = {
2555 { 0, "5133" },
2556 { AR_RAD5133_SREV_MAJOR, "5133" },
2557 { AR_RAD5122_SREV_MAJOR, "5122" },
2558 { AR_RAD2133_SREV_MAJOR, "2133" },
2559 { AR_RAD2122_SREV_MAJOR, "2122" }
2560};
2561
2562/*
2563 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2564 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002565static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002566{
2567 int i;
2568
2569 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2570 if (ath_mac_bb_names[i].version == mac_bb_version) {
2571 return ath_mac_bb_names[i].name;
2572 }
2573 }
2574
2575 return "????";
2576}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002577
2578/*
2579 * Return the RF name. "????" is returned if the RF is unknown.
2580 * Used for devices with external radios.
2581 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002582static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002583{
2584 int i;
2585
2586 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2587 if (ath_rf_names[i].version == rf_version) {
2588 return ath_rf_names[i].name;
2589 }
2590 }
2591
2592 return "????";
2593}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002594
2595void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2596{
2597 int used;
2598
2599 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002600 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002601 used = snprintf(hw_name, len,
2602 "Atheros AR%s Rev:%x",
2603 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2604 ah->hw_version.macRev);
2605 }
2606 else {
2607 used = snprintf(hw_name, len,
2608 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2609 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2610 ah->hw_version.macRev,
2611 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2612 AR_RADIO_SREV_MAJOR)),
2613 ah->hw_version.phyRev);
2614 }
2615
2616 hw_name[used] = '\0';
2617}
2618EXPORT_SYMBOL(ath9k_hw_name);