blob: 832e86f04184d1db46d21b2c71bb96f44de3bd7a [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -070027#include <mach/clock-generic.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29#include "clock-local2.h"
30#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070031#include "clock-rpm.h"
32#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070033#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080034#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070035
36enum {
37 GCC_BASE,
38 MMSS_BASE,
39 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070040 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070041 N_BASES,
42};
43
44static void __iomem *virt_bases[N_BASES];
45
46#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
47#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
48#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
Junjie Wu5e905ea2013-06-07 15:47:20 -070069#define GPLL4_MODE_REG 0x1DC0
70#define GPLL4_L_REG 0x1DC4
71#define GPLL4_M_REG 0x1DC8
72#define GPLL4_N_REG 0x1DCC
73#define GPLL4_USER_CTL_REG 0x1DD0
74#define GPLL4_CONFIG_CTL_REG 0x1DD4
75#define GPLL4_TEST_CTL_REG 0x1DD8
76#define GPLL4_STATUS_REG 0x1DDC
77
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070078#define MMPLL0_MODE_REG 0x0000
79#define MMPLL0_L_REG 0x0004
80#define MMPLL0_M_REG 0x0008
81#define MMPLL0_N_REG 0x000C
82#define MMPLL0_USER_CTL_REG 0x0010
83#define MMPLL0_CONFIG_CTL_REG 0x0014
84#define MMPLL0_TEST_CTL_REG 0x0018
85#define MMPLL0_STATUS_REG 0x001C
86
87#define MMPLL1_MODE_REG 0x0040
88#define MMPLL1_L_REG 0x0044
89#define MMPLL1_M_REG 0x0048
90#define MMPLL1_N_REG 0x004C
91#define MMPLL1_USER_CTL_REG 0x0050
92#define MMPLL1_CONFIG_CTL_REG 0x0054
93#define MMPLL1_TEST_CTL_REG 0x0058
94#define MMPLL1_STATUS_REG 0x005C
95
96#define MMPLL3_MODE_REG 0x0080
97#define MMPLL3_L_REG 0x0084
98#define MMPLL3_M_REG 0x0088
99#define MMPLL3_N_REG 0x008C
100#define MMPLL3_USER_CTL_REG 0x0090
101#define MMPLL3_CONFIG_CTL_REG 0x0094
102#define MMPLL3_TEST_CTL_REG 0x0098
103#define MMPLL3_STATUS_REG 0x009C
104
105#define LPAPLL_MODE_REG 0x0000
106#define LPAPLL_L_REG 0x0004
107#define LPAPLL_M_REG 0x0008
108#define LPAPLL_N_REG 0x000C
109#define LPAPLL_USER_CTL_REG 0x0010
110#define LPAPLL_CONFIG_CTL_REG 0x0014
111#define LPAPLL_TEST_CTL_REG 0x0018
112#define LPAPLL_STATUS_REG 0x001C
113
114#define GCC_DEBUG_CLK_CTL_REG 0x1880
115#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
116#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
117#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700118#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define APCS_GPLL_ENA_VOTE_REG 0x1480
120#define MMSS_PLL_VOTE_APCS_REG 0x0100
121#define MMSS_DEBUG_CLK_CTL_REG 0x0900
122#define LPASS_DEBUG_CLK_CTL_REG 0x29000
123#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
124
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700125#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800126#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700127
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define USB30_MASTER_CMD_RCGR 0x03D4
129#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
130#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
131#define USB_HSIC_CMD_RCGR 0x0440
132#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
133#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700134#define SYS_NOC_USB3_AXI_CBCR 0x0108
135#define USB30_SLEEP_CBCR 0x03CC
136#define USB2A_PHY_SLEEP_CBCR 0x04AC
137#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700138#define SDCC1_APPS_CMD_RCGR 0x04D0
139#define SDCC2_APPS_CMD_RCGR 0x0510
140#define SDCC3_APPS_CMD_RCGR 0x0550
141#define SDCC4_APPS_CMD_RCGR 0x0590
142#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800143#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700144#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
145#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800146#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700147#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
148#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800149#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700150#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
151#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800152#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700153#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
154#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800155#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700156#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
157#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800158#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700159#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
160#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800161#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700162#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
163#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800164#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700165#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
166#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800167#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700168#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
169#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800170#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700171#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
172#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800173#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700174#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
175#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800176#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700177#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
178#define PDM2_CMD_RCGR 0x0CD0
179#define TSIF_REF_CMD_RCGR 0x0D90
180#define CE1_CMD_RCGR 0x1050
181#define CE2_CMD_RCGR 0x1090
182#define GP1_CMD_RCGR 0x1904
183#define GP2_CMD_RCGR 0x1944
184#define GP3_CMD_RCGR 0x1984
185#define LPAIF_SPKR_CMD_RCGR 0xA000
186#define LPAIF_PRI_CMD_RCGR 0xB000
187#define LPAIF_SEC_CMD_RCGR 0xC000
188#define LPAIF_TER_CMD_RCGR 0xD000
189#define LPAIF_QUAD_CMD_RCGR 0xE000
190#define LPAIF_PCM0_CMD_RCGR 0xF000
191#define LPAIF_PCM1_CMD_RCGR 0x10000
192#define RESAMPLER_CMD_RCGR 0x11000
193#define SLIMBUS_CMD_RCGR 0x12000
194#define LPAIF_PCMOE_CMD_RCGR 0x13000
195#define AHBFABRIC_CMD_RCGR 0x18000
196#define VCODEC0_CMD_RCGR 0x1000
197#define PCLK0_CMD_RCGR 0x2000
198#define PCLK1_CMD_RCGR 0x2020
199#define MDP_CMD_RCGR 0x2040
200#define EXTPCLK_CMD_RCGR 0x2060
201#define VSYNC_CMD_RCGR 0x2080
202#define EDPPIXEL_CMD_RCGR 0x20A0
203#define EDPLINK_CMD_RCGR 0x20C0
204#define EDPAUX_CMD_RCGR 0x20E0
205#define HDMI_CMD_RCGR 0x2100
206#define BYTE0_CMD_RCGR 0x2120
207#define BYTE1_CMD_RCGR 0x2140
208#define ESC0_CMD_RCGR 0x2160
209#define ESC1_CMD_RCGR 0x2180
210#define CSI0PHYTIMER_CMD_RCGR 0x3000
211#define CSI1PHYTIMER_CMD_RCGR 0x3030
212#define CSI2PHYTIMER_CMD_RCGR 0x3060
213#define CSI0_CMD_RCGR 0x3090
214#define CSI1_CMD_RCGR 0x3100
215#define CSI2_CMD_RCGR 0x3160
216#define CSI3_CMD_RCGR 0x31C0
217#define CCI_CMD_RCGR 0x3300
218#define MCLK0_CMD_RCGR 0x3360
219#define MCLK1_CMD_RCGR 0x3390
220#define MCLK2_CMD_RCGR 0x33C0
221#define MCLK3_CMD_RCGR 0x33F0
222#define MMSS_GP0_CMD_RCGR 0x3420
223#define MMSS_GP1_CMD_RCGR 0x3450
224#define JPEG0_CMD_RCGR 0x3500
225#define JPEG1_CMD_RCGR 0x3520
226#define JPEG2_CMD_RCGR 0x3540
227#define VFE0_CMD_RCGR 0x3600
228#define VFE1_CMD_RCGR 0x3620
229#define CPP_CMD_RCGR 0x3640
230#define GFX3D_CMD_RCGR 0x4000
231#define RBCPR_CMD_RCGR 0x4060
232#define AHB_CMD_RCGR 0x5000
233#define AXI_CMD_RCGR 0x5040
234#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700235#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700236
237#define MMSS_BCR 0x0240
238#define USB_30_BCR 0x03C0
239#define USB3_PHY_BCR 0x03FC
240#define USB_HS_HSIC_BCR 0x0400
241#define USB_HS_BCR 0x0480
242#define SDCC1_BCR 0x04C0
243#define SDCC2_BCR 0x0500
244#define SDCC3_BCR 0x0540
245#define SDCC4_BCR 0x0580
246#define BLSP1_BCR 0x05C0
247#define BLSP1_QUP1_BCR 0x0640
248#define BLSP1_UART1_BCR 0x0680
249#define BLSP1_QUP2_BCR 0x06C0
250#define BLSP1_UART2_BCR 0x0700
251#define BLSP1_QUP3_BCR 0x0740
252#define BLSP1_UART3_BCR 0x0780
253#define BLSP1_QUP4_BCR 0x07C0
254#define BLSP1_UART4_BCR 0x0800
255#define BLSP1_QUP5_BCR 0x0840
256#define BLSP1_UART5_BCR 0x0880
257#define BLSP1_QUP6_BCR 0x08C0
258#define BLSP1_UART6_BCR 0x0900
259#define BLSP2_BCR 0x0940
260#define BLSP2_QUP1_BCR 0x0980
261#define BLSP2_UART1_BCR 0x09C0
262#define BLSP2_QUP2_BCR 0x0A00
263#define BLSP2_UART2_BCR 0x0A40
264#define BLSP2_QUP3_BCR 0x0A80
265#define BLSP2_UART3_BCR 0x0AC0
266#define BLSP2_QUP4_BCR 0x0B00
267#define BLSP2_UART4_BCR 0x0B40
268#define BLSP2_QUP5_BCR 0x0B80
269#define BLSP2_UART5_BCR 0x0BC0
270#define BLSP2_QUP6_BCR 0x0C00
271#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700272#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700273#define PDM_BCR 0x0CC0
274#define PRNG_BCR 0x0D00
275#define BAM_DMA_BCR 0x0D40
276#define TSIF_BCR 0x0D80
277#define CE1_BCR 0x1040
278#define CE2_BCR 0x1080
279#define AUDIO_CORE_BCR 0x4000
280#define VENUS0_BCR 0x1020
281#define MDSS_BCR 0x2300
282#define CAMSS_PHY0_BCR 0x3020
283#define CAMSS_PHY1_BCR 0x3050
284#define CAMSS_PHY2_BCR 0x3080
285#define CAMSS_CSI0_BCR 0x30B0
286#define CAMSS_CSI0PHY_BCR 0x30C0
287#define CAMSS_CSI0RDI_BCR 0x30D0
288#define CAMSS_CSI0PIX_BCR 0x30E0
289#define CAMSS_CSI1_BCR 0x3120
290#define CAMSS_CSI1PHY_BCR 0x3130
291#define CAMSS_CSI1RDI_BCR 0x3140
292#define CAMSS_CSI1PIX_BCR 0x3150
293#define CAMSS_CSI2_BCR 0x3180
294#define CAMSS_CSI2PHY_BCR 0x3190
295#define CAMSS_CSI2RDI_BCR 0x31A0
296#define CAMSS_CSI2PIX_BCR 0x31B0
297#define CAMSS_CSI3_BCR 0x31E0
298#define CAMSS_CSI3PHY_BCR 0x31F0
299#define CAMSS_CSI3RDI_BCR 0x3200
300#define CAMSS_CSI3PIX_BCR 0x3210
301#define CAMSS_ISPIF_BCR 0x3220
302#define CAMSS_CCI_BCR 0x3340
303#define CAMSS_MCLK0_BCR 0x3380
304#define CAMSS_MCLK1_BCR 0x33B0
305#define CAMSS_MCLK2_BCR 0x33E0
306#define CAMSS_MCLK3_BCR 0x3410
307#define CAMSS_GP0_BCR 0x3440
308#define CAMSS_GP1_BCR 0x3470
309#define CAMSS_TOP_BCR 0x3480
310#define CAMSS_MICRO_BCR 0x3490
311#define CAMSS_JPEG_BCR 0x35A0
312#define CAMSS_VFE_BCR 0x36A0
313#define CAMSS_CSI_VFE0_BCR 0x3700
314#define CAMSS_CSI_VFE1_BCR 0x3710
315#define OCMEMNOC_BCR 0x50B0
316#define MMSSNOCAHB_BCR 0x5020
317#define MMSSNOCAXI_BCR 0x5060
318#define OXILI_GFX3D_CBCR 0x4028
319#define OXILICX_AHB_CBCR 0x403C
320#define OXILICX_AXI_CBCR 0x4038
321#define OXILI_BCR 0x4020
322#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700323#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700324
325#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
326#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
327#define MMSS_NOC_CFG_AHB_CBCR 0x024C
328
329#define USB30_MASTER_CBCR 0x03C8
330#define USB30_MOCK_UTMI_CBCR 0x03D0
331#define USB_HSIC_AHB_CBCR 0x0408
332#define USB_HSIC_SYSTEM_CBCR 0x040C
333#define USB_HSIC_CBCR 0x0410
334#define USB_HSIC_IO_CAL_CBCR 0x0414
335#define USB_HS_SYSTEM_CBCR 0x0484
336#define USB_HS_AHB_CBCR 0x0488
337#define SDCC1_APPS_CBCR 0x04C4
338#define SDCC1_AHB_CBCR 0x04C8
Junjie Wu2d6fd552013-06-28 12:33:48 -0700339#define SDCC1_CDCCAL_SLEEP_CBCR 0x04E4
340#define SDCC1_CDCCAL_FF_CBCR 0x04E8
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700341#define SDCC2_APPS_CBCR 0x0504
342#define SDCC2_AHB_CBCR 0x0508
343#define SDCC3_APPS_CBCR 0x0544
344#define SDCC3_AHB_CBCR 0x0548
345#define SDCC4_APPS_CBCR 0x0584
346#define SDCC4_AHB_CBCR 0x0588
347#define BLSP1_AHB_CBCR 0x05C4
348#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
349#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
350#define BLSP1_UART1_APPS_CBCR 0x0684
351#define BLSP1_UART1_SIM_CBCR 0x0688
352#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
353#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
354#define BLSP1_UART2_APPS_CBCR 0x0704
355#define BLSP1_UART2_SIM_CBCR 0x0708
356#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
357#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
358#define BLSP1_UART3_APPS_CBCR 0x0784
359#define BLSP1_UART3_SIM_CBCR 0x0788
360#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
361#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
362#define BLSP1_UART4_APPS_CBCR 0x0804
363#define BLSP1_UART4_SIM_CBCR 0x0808
364#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
365#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
366#define BLSP1_UART5_APPS_CBCR 0x0884
367#define BLSP1_UART5_SIM_CBCR 0x0888
368#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
369#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
370#define BLSP1_UART6_APPS_CBCR 0x0904
371#define BLSP1_UART6_SIM_CBCR 0x0908
372#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700373#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700374#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
375#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
376#define BLSP2_UART1_APPS_CBCR 0x09C4
377#define BLSP2_UART1_SIM_CBCR 0x09C8
378#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
379#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
380#define BLSP2_UART2_APPS_CBCR 0x0A44
381#define BLSP2_UART2_SIM_CBCR 0x0A48
382#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
383#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
384#define BLSP2_UART3_APPS_CBCR 0x0AC4
385#define BLSP2_UART3_SIM_CBCR 0x0AC8
386#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
387#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
388#define BLSP2_UART4_APPS_CBCR 0x0B44
389#define BLSP2_UART4_SIM_CBCR 0x0B48
390#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
391#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
392#define BLSP2_UART5_APPS_CBCR 0x0BC4
393#define BLSP2_UART5_SIM_CBCR 0x0BC8
394#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
395#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
396#define BLSP2_UART6_APPS_CBCR 0x0C44
397#define BLSP2_UART6_SIM_CBCR 0x0C48
398#define PDM_AHB_CBCR 0x0CC4
399#define PDM_XO4_CBCR 0x0CC8
400#define PDM2_CBCR 0x0CCC
401#define PRNG_AHB_CBCR 0x0D04
402#define BAM_DMA_AHB_CBCR 0x0D44
403#define TSIF_AHB_CBCR 0x0D84
404#define TSIF_REF_CBCR 0x0D88
405#define MSG_RAM_AHB_CBCR 0x0E44
406#define CE1_CBCR 0x1044
407#define CE1_AXI_CBCR 0x1048
408#define CE1_AHB_CBCR 0x104C
409#define CE2_CBCR 0x1084
410#define CE2_AXI_CBCR 0x1088
411#define CE2_AHB_CBCR 0x108C
412#define GCC_AHB_CBCR 0x10C0
413#define GP1_CBCR 0x1900
414#define GP2_CBCR 0x1940
415#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700416#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700417#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700418#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
419#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
420#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
421#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
422#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
423#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
424#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
425#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
426#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
427#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
428#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
429#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
430#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
431#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
432#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
433#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
434#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
435#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
436#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
437#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
438#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
439#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
440#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
441#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
442#define VENUS0_VCODEC0_CBCR 0x1028
443#define VENUS0_AHB_CBCR 0x1030
444#define VENUS0_AXI_CBCR 0x1034
445#define VENUS0_OCMEMNOC_CBCR 0x1038
446#define MDSS_AHB_CBCR 0x2308
447#define MDSS_HDMI_AHB_CBCR 0x230C
448#define MDSS_AXI_CBCR 0x2310
449#define MDSS_PCLK0_CBCR 0x2314
450#define MDSS_PCLK1_CBCR 0x2318
451#define MDSS_MDP_CBCR 0x231C
452#define MDSS_MDP_LUT_CBCR 0x2320
453#define MDSS_EXTPCLK_CBCR 0x2324
454#define MDSS_VSYNC_CBCR 0x2328
455#define MDSS_EDPPIXEL_CBCR 0x232C
456#define MDSS_EDPLINK_CBCR 0x2330
457#define MDSS_EDPAUX_CBCR 0x2334
458#define MDSS_HDMI_CBCR 0x2338
459#define MDSS_BYTE0_CBCR 0x233C
460#define MDSS_BYTE1_CBCR 0x2340
461#define MDSS_ESC0_CBCR 0x2344
462#define MDSS_ESC1_CBCR 0x2348
463#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
464#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
465#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
466#define CAMSS_CSI0_CBCR 0x30B4
467#define CAMSS_CSI0_AHB_CBCR 0x30BC
468#define CAMSS_CSI0PHY_CBCR 0x30C4
469#define CAMSS_CSI0RDI_CBCR 0x30D4
470#define CAMSS_CSI0PIX_CBCR 0x30E4
471#define CAMSS_CSI1_CBCR 0x3124
472#define CAMSS_CSI1_AHB_CBCR 0x3128
473#define CAMSS_CSI1PHY_CBCR 0x3134
474#define CAMSS_CSI1RDI_CBCR 0x3144
475#define CAMSS_CSI1PIX_CBCR 0x3154
476#define CAMSS_CSI2_CBCR 0x3184
477#define CAMSS_CSI2_AHB_CBCR 0x3188
478#define CAMSS_CSI2PHY_CBCR 0x3194
479#define CAMSS_CSI2RDI_CBCR 0x31A4
480#define CAMSS_CSI2PIX_CBCR 0x31B4
481#define CAMSS_CSI3_CBCR 0x31E4
482#define CAMSS_CSI3_AHB_CBCR 0x31E8
483#define CAMSS_CSI3PHY_CBCR 0x31F4
484#define CAMSS_CSI3RDI_CBCR 0x3204
485#define CAMSS_CSI3PIX_CBCR 0x3214
486#define CAMSS_ISPIF_AHB_CBCR 0x3224
487#define CAMSS_CCI_CCI_CBCR 0x3344
488#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
489#define CAMSS_MCLK0_CBCR 0x3384
490#define CAMSS_MCLK1_CBCR 0x33B4
491#define CAMSS_MCLK2_CBCR 0x33E4
492#define CAMSS_MCLK3_CBCR 0x3414
493#define CAMSS_GP0_CBCR 0x3444
494#define CAMSS_GP1_CBCR 0x3474
495#define CAMSS_TOP_AHB_CBCR 0x3484
496#define CAMSS_MICRO_AHB_CBCR 0x3494
497#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
498#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
499#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
500#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
501#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
502#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
503#define CAMSS_VFE_VFE0_CBCR 0x36A8
504#define CAMSS_VFE_VFE1_CBCR 0x36AC
505#define CAMSS_VFE_CPP_CBCR 0x36B0
506#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
507#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
508#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
509#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
510#define CAMSS_CSI_VFE0_CBCR 0x3704
511#define CAMSS_CSI_VFE1_CBCR 0x3714
512#define MMSS_MMSSNOC_AXI_CBCR 0x506C
513#define MMSS_MMSSNOC_AHB_CBCR 0x5024
514#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
515#define MMSS_MISC_AHB_CBCR 0x502C
516#define MMSS_S0_AXI_CBCR 0x5064
517#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700518#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
519#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700520#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700521#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700522#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700523#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700524#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
527#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
528
529/* Mux source select values */
530#define cxo_source_val 0
531#define gpll0_source_val 1
532#define gpll1_source_val 2
Junjie Wu5e905ea2013-06-07 15:47:20 -0700533#define gpll4_source_val 5
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700534#define gnd_source_val 5
535#define mmpll0_mm_source_val 1
536#define mmpll1_mm_source_val 2
537#define mmpll3_mm_source_val 3
538#define gpll0_mm_source_val 5
539#define cxo_mm_source_val 0
540#define mm_gnd_source_val 6
541#define gpll1_hsic_source_val 4
542#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543#define gpll0_lpass_source_val 5
544#define edppll_270_mm_source_val 4
545#define edppll_350_mm_source_val 4
546#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700547#define dsipll0_byte_mm_source_val 1
548#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700549#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700550
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800551#define F_GCC_GND \
552 { \
553 .freq_hz = 0, \
554 .m_val = 0, \
555 .n_val = 0, \
556 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
557 }
558
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559#define F(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .src_clk = &s##_clk_src.c, \
563 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700564 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700565 .d_val = ~(n),\
566 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
567 | BVAL(10, 8, s##_source_val), \
568 }
569
570#define F_MM(f, s, div, m, n) \
571 { \
572 .freq_hz = (f), \
573 .src_clk = &s##_clk_src.c, \
574 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700575 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700576 .d_val = ~(n),\
577 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
578 | BVAL(10, 8, s##_mm_source_val), \
579 }
580
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700581#define F_HDMI(f, s, div, m, n) \
582 { \
583 .freq_hz = (f), \
584 .src_clk = &s##_clk_src, \
585 .m_val = (m), \
586 .n_val = ~((n)-(m)) * !!(n), \
587 .d_val = ~(n),\
588 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
589 | BVAL(10, 8, s##_mm_source_val), \
590 }
591
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700592#define F_MDSS(f, s, div, m, n) \
593 { \
594 .freq_hz = (f), \
595 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700596 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597 .d_val = ~(n),\
598 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
599 | BVAL(10, 8, s##_mm_source_val), \
600 }
601
602#define F_HSIC(f, s, div, m, n) \
603 { \
604 .freq_hz = (f), \
605 .src_clk = &s##_clk_src.c, \
606 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700607 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608 .d_val = ~(n),\
609 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
610 | BVAL(10, 8, s##_hsic_source_val), \
611 }
612
613#define F_LPASS(f, s, div, m, n) \
614 { \
615 .freq_hz = (f), \
616 .src_clk = &s##_clk_src.c, \
617 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700618 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619 .d_val = ~(n),\
620 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
621 | BVAL(10, 8, s##_lpass_source_val), \
622 }
623
624#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 }, \
629 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700631 .vdd_class = &vdd_dig, \
632 .fmax = (unsigned long[VDD_DIG_NUM]) { \
633 [VDD_DIG_##l1] = (f1), \
634 [VDD_DIG_##l2] = (f2), \
635 }, \
636 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700637#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700638 .vdd_class = &vdd_dig, \
639 .fmax = (unsigned long[VDD_DIG_NUM]) { \
640 [VDD_DIG_##l1] = (f1), \
641 [VDD_DIG_##l2] = (f2), \
642 [VDD_DIG_##l3] = (f3), \
643 }, \
644 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700645
646enum vdd_dig_levels {
647 VDD_DIG_NONE,
648 VDD_DIG_LOW,
649 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700650 VDD_DIG_HIGH,
651 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700652};
653
Junjie Wubb5a79e2013-05-15 13:12:39 -0700654static int vdd_corner[] = {
655 RPM_REGULATOR_CORNER_NONE, /* VDD_DIG_NONE */
656 RPM_REGULATOR_CORNER_SVS_SOC, /* VDD_DIG_LOW */
657 RPM_REGULATOR_CORNER_NORMAL, /* VDD_DIG_NOMINAL */
658 RPM_REGULATOR_CORNER_SUPER_TURBO, /* VDD_DIG_HIGH */
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700659};
660
Patrick Daly653c0b52013-04-16 17:18:28 -0700661static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner, NULL);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700662
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700663#define RPM_MISC_CLK_TYPE 0x306b6c63
664#define RPM_BUS_CLK_TYPE 0x316b6c63
665#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700666
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700667#define RPM_SMD_KEY_ENABLE 0x62616E45
668
669#define CXO_ID 0x0
670#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700671
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700672#define PNOC_ID 0x0
673#define SNOC_ID 0x1
674#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700675#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700678#define OXILI_ID 0x1
679#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700680
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700681#define D0_ID 1
682#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800683#define A0_ID 4
684#define A1_ID 5
685#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700686#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800687#define DIV_CLK1_ID 11
688#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700689
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700690DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
691DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
692DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700693DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
694 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700695
696DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
697DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
698 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700699DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
700 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700701
702DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
703 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700704DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700705
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700706DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
707DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
708DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
709DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
710DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800711DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
712DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700713DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700714
715DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
716DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
717DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
718DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
719DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
720
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700721static struct pll_vote_clk gpll0_clk_src = {
722 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700723 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700724 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
725 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700726 .base = &virt_bases[GCC_BASE],
727 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700728 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700729 .rate = 600000000,
730 .dbg_name = "gpll0_clk_src",
731 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700732 CLK_INIT(gpll0_clk_src.c),
733 },
734};
735
736static struct pll_vote_clk gpll1_clk_src = {
737 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
738 .en_mask = BIT(1),
739 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
740 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741 .base = &virt_bases[GCC_BASE],
742 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700743 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700744 .rate = 480000000,
745 .dbg_name = "gpll1_clk_src",
746 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700747 CLK_INIT(gpll1_clk_src.c),
748 },
749};
750
Junjie Wu5e905ea2013-06-07 15:47:20 -0700751static struct pll_vote_clk gpll4_clk_src = {
752 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
753 .en_mask = BIT(4),
754 .status_reg = (void __iomem *)GPLL4_STATUS_REG,
755 .status_mask = BIT(17),
756 .base = &virt_bases[GCC_BASE],
757 .c = {
758 .parent = &cxo_clk_src.c,
759 .rate = 800000000,
760 .dbg_name = "gpll4_clk_src",
761 .ops = &clk_ops_pll_vote,
762 CLK_INIT(gpll4_clk_src.c),
763 },
764};
765
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766static struct pll_vote_clk mmpll0_clk_src = {
767 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
768 .en_mask = BIT(0),
769 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
770 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700771 .base = &virt_bases[MMSS_BASE],
772 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700773 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700774 .dbg_name = "mmpll0_clk_src",
775 .rate = 800000000,
776 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700777 CLK_INIT(mmpll0_clk_src.c),
778 },
779};
780
781static struct pll_vote_clk mmpll1_clk_src = {
782 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
783 .en_mask = BIT(1),
784 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
785 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700786 .base = &virt_bases[MMSS_BASE],
787 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700788 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700789 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700790 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700791 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800792 /* May be reassigned at runtime; alloc memory at compile time */
793 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700794 CLK_INIT(mmpll1_clk_src.c),
795 },
796};
797
798static struct pll_clk mmpll3_clk_src = {
799 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
800 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700801 .base = &virt_bases[MMSS_BASE],
802 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700803 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700804 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800805 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700806 .ops = &clk_ops_local_pll,
807 CLK_INIT(mmpll3_clk_src.c),
808 },
809};
810
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700811static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
812static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
813static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
814static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
815static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
816static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
817
818static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
819static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
820static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700821static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700822static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
823static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700824static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700825
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -0700826static DEFINE_CLK_VOTER(pnoc_keepalive_a_clk, &pnoc_a_clk.c, LONG_MAX);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700827static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700828
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800829static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
830static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
831static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
832static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
833static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530834static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530835static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -0700836static DEFINE_CLK_BRANCH_VOTER(cxo_lpm_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800837
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700838static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
839 F(125000000, gpll0, 1, 5, 24),
840 F_END
841};
842
843static struct rcg_clk usb30_master_clk_src = {
844 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
845 .set_rate = set_rate_mnd,
846 .freq_tbl = ftbl_gcc_usb30_master_clk,
847 .current_freq = &rcg_dummy_freq,
848 .base = &virt_bases[GCC_BASE],
849 .c = {
850 .dbg_name = "usb30_master_clk_src",
851 .ops = &clk_ops_rcg_mnd,
852 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
853 CLK_INIT(usb30_master_clk_src.c),
854 },
855};
856
857static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
858 F( 960000, cxo, 10, 1, 2),
859 F( 4800000, cxo, 4, 0, 0),
860 F( 9600000, cxo, 2, 0, 0),
861 F(15000000, gpll0, 10, 1, 4),
862 F(19200000, cxo, 1, 0, 0),
863 F(25000000, gpll0, 12, 1, 2),
864 F(50000000, gpll0, 12, 0, 0),
865 F_END
866};
867
868static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
869 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
870 .set_rate = set_rate_mnd,
871 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
872 .current_freq = &rcg_dummy_freq,
873 .base = &virt_bases[GCC_BASE],
874 .c = {
875 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
876 .ops = &clk_ops_rcg_mnd,
877 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
878 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
879 },
880};
881
882static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
883 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
884 .set_rate = set_rate_mnd,
885 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
886 .current_freq = &rcg_dummy_freq,
887 .base = &virt_bases[GCC_BASE],
888 .c = {
889 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
890 .ops = &clk_ops_rcg_mnd,
891 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
892 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
893 },
894};
895
896static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
897 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
898 .set_rate = set_rate_mnd,
899 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
900 .current_freq = &rcg_dummy_freq,
901 .base = &virt_bases[GCC_BASE],
902 .c = {
903 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
904 .ops = &clk_ops_rcg_mnd,
905 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
906 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
907 },
908};
909
910static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
911 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
912 .set_rate = set_rate_mnd,
913 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
914 .current_freq = &rcg_dummy_freq,
915 .base = &virt_bases[GCC_BASE],
916 .c = {
917 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
918 .ops = &clk_ops_rcg_mnd,
919 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
920 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
921 },
922};
923
924static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
925 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
926 .set_rate = set_rate_mnd,
927 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
928 .current_freq = &rcg_dummy_freq,
929 .base = &virt_bases[GCC_BASE],
930 .c = {
931 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
932 .ops = &clk_ops_rcg_mnd,
933 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
934 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
935 },
936};
937
938static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
939 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
940 .set_rate = set_rate_mnd,
941 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
942 .current_freq = &rcg_dummy_freq,
943 .base = &virt_bases[GCC_BASE],
944 .c = {
945 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
946 .ops = &clk_ops_rcg_mnd,
947 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
948 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
949 },
950};
951
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800952static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
Vikram Mulukutla49bce0a22013-04-17 12:42:56 -0700953 F(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800954 F(50000000, gpll0, 12, 0, 0),
955 F_END
956};
957
958static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
959 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
960 .set_rate = set_rate_hid,
961 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
962 .current_freq = &rcg_dummy_freq,
963 .base = &virt_bases[GCC_BASE],
964 .c = {
965 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
966 .ops = &clk_ops_rcg,
967 VDD_DIG_FMAX_MAP1(LOW, 50000000),
968 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
969 },
970};
971
972static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
973 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
974 .set_rate = set_rate_hid,
975 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
976 .current_freq = &rcg_dummy_freq,
977 .base = &virt_bases[GCC_BASE],
978 .c = {
979 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
980 .ops = &clk_ops_rcg,
981 VDD_DIG_FMAX_MAP1(LOW, 50000000),
982 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
983 },
984};
985
986static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
987 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
988 .set_rate = set_rate_hid,
989 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
990 .current_freq = &rcg_dummy_freq,
991 .base = &virt_bases[GCC_BASE],
992 .c = {
993 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
994 .ops = &clk_ops_rcg,
995 VDD_DIG_FMAX_MAP1(LOW, 50000000),
996 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
997 },
998};
999
1000static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
1001 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
1002 .set_rate = set_rate_hid,
1003 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1004 .current_freq = &rcg_dummy_freq,
1005 .base = &virt_bases[GCC_BASE],
1006 .c = {
1007 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
1008 .ops = &clk_ops_rcg,
1009 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1010 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
1011 },
1012};
1013
1014static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
1015 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
1016 .set_rate = set_rate_hid,
1017 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1018 .current_freq = &rcg_dummy_freq,
1019 .base = &virt_bases[GCC_BASE],
1020 .c = {
1021 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
1022 .ops = &clk_ops_rcg,
1023 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1024 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
1025 },
1026};
1027
1028static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
1029 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
1030 .set_rate = set_rate_hid,
1031 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1032 .current_freq = &rcg_dummy_freq,
1033 .base = &virt_bases[GCC_BASE],
1034 .c = {
1035 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1036 .ops = &clk_ops_rcg,
1037 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1038 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1039 },
1040};
1041
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001042static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001043 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001044 F( 3686400, gpll0, 1, 96, 15625),
1045 F( 7372800, gpll0, 1, 192, 15625),
1046 F(14745600, gpll0, 1, 384, 15625),
1047 F(16000000, gpll0, 5, 2, 15),
1048 F(19200000, cxo, 1, 0, 0),
1049 F(24000000, gpll0, 5, 1, 5),
1050 F(32000000, gpll0, 1, 4, 75),
1051 F(40000000, gpll0, 15, 0, 0),
1052 F(46400000, gpll0, 1, 29, 375),
1053 F(48000000, gpll0, 12.5, 0, 0),
1054 F(51200000, gpll0, 1, 32, 375),
1055 F(56000000, gpll0, 1, 7, 75),
1056 F(58982400, gpll0, 1, 1536, 15625),
1057 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001058 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001059 F_END
1060};
1061
1062static struct rcg_clk blsp1_uart1_apps_clk_src = {
1063 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1064 .set_rate = set_rate_mnd,
1065 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1066 .current_freq = &rcg_dummy_freq,
1067 .base = &virt_bases[GCC_BASE],
1068 .c = {
1069 .dbg_name = "blsp1_uart1_apps_clk_src",
1070 .ops = &clk_ops_rcg_mnd,
1071 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1072 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1073 },
1074};
1075
1076static struct rcg_clk blsp1_uart2_apps_clk_src = {
1077 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1078 .set_rate = set_rate_mnd,
1079 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1080 .current_freq = &rcg_dummy_freq,
1081 .base = &virt_bases[GCC_BASE],
1082 .c = {
1083 .dbg_name = "blsp1_uart2_apps_clk_src",
1084 .ops = &clk_ops_rcg_mnd,
1085 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1086 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1087 },
1088};
1089
1090static struct rcg_clk blsp1_uart3_apps_clk_src = {
1091 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1092 .set_rate = set_rate_mnd,
1093 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1094 .current_freq = &rcg_dummy_freq,
1095 .base = &virt_bases[GCC_BASE],
1096 .c = {
1097 .dbg_name = "blsp1_uart3_apps_clk_src",
1098 .ops = &clk_ops_rcg_mnd,
1099 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1100 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1101 },
1102};
1103
1104static struct rcg_clk blsp1_uart4_apps_clk_src = {
1105 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1106 .set_rate = set_rate_mnd,
1107 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1108 .current_freq = &rcg_dummy_freq,
1109 .base = &virt_bases[GCC_BASE],
1110 .c = {
1111 .dbg_name = "blsp1_uart4_apps_clk_src",
1112 .ops = &clk_ops_rcg_mnd,
1113 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1114 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1115 },
1116};
1117
1118static struct rcg_clk blsp1_uart5_apps_clk_src = {
1119 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1120 .set_rate = set_rate_mnd,
1121 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1122 .current_freq = &rcg_dummy_freq,
1123 .base = &virt_bases[GCC_BASE],
1124 .c = {
1125 .dbg_name = "blsp1_uart5_apps_clk_src",
1126 .ops = &clk_ops_rcg_mnd,
1127 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1128 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1129 },
1130};
1131
1132static struct rcg_clk blsp1_uart6_apps_clk_src = {
1133 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1134 .set_rate = set_rate_mnd,
1135 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1136 .current_freq = &rcg_dummy_freq,
1137 .base = &virt_bases[GCC_BASE],
1138 .c = {
1139 .dbg_name = "blsp1_uart6_apps_clk_src",
1140 .ops = &clk_ops_rcg_mnd,
1141 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1142 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1143 },
1144};
1145
1146static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1147 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1148 .set_rate = set_rate_mnd,
1149 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1150 .current_freq = &rcg_dummy_freq,
1151 .base = &virt_bases[GCC_BASE],
1152 .c = {
1153 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1154 .ops = &clk_ops_rcg_mnd,
1155 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1156 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1157 },
1158};
1159
1160static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1161 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1162 .set_rate = set_rate_mnd,
1163 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1164 .current_freq = &rcg_dummy_freq,
1165 .base = &virt_bases[GCC_BASE],
1166 .c = {
1167 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1168 .ops = &clk_ops_rcg_mnd,
1169 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1170 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1171 },
1172};
1173
1174static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1175 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1176 .set_rate = set_rate_mnd,
1177 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1178 .current_freq = &rcg_dummy_freq,
1179 .base = &virt_bases[GCC_BASE],
1180 .c = {
1181 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1182 .ops = &clk_ops_rcg_mnd,
1183 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1184 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1185 },
1186};
1187
1188static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1189 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1190 .set_rate = set_rate_mnd,
1191 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1192 .current_freq = &rcg_dummy_freq,
1193 .base = &virt_bases[GCC_BASE],
1194 .c = {
1195 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1196 .ops = &clk_ops_rcg_mnd,
1197 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1198 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1199 },
1200};
1201
1202static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1203 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1204 .set_rate = set_rate_mnd,
1205 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1206 .current_freq = &rcg_dummy_freq,
1207 .base = &virt_bases[GCC_BASE],
1208 .c = {
1209 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1210 .ops = &clk_ops_rcg_mnd,
1211 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1212 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1213 },
1214};
1215
1216static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1217 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1218 .set_rate = set_rate_mnd,
1219 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1220 .current_freq = &rcg_dummy_freq,
1221 .base = &virt_bases[GCC_BASE],
1222 .c = {
1223 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1224 .ops = &clk_ops_rcg_mnd,
1225 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1226 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1227 },
1228};
1229
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001230static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1231 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1232 .set_rate = set_rate_hid,
1233 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1234 .current_freq = &rcg_dummy_freq,
1235 .base = &virt_bases[GCC_BASE],
1236 .c = {
1237 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1238 .ops = &clk_ops_rcg,
1239 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1240 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1241 },
1242};
1243
1244static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1245 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1246 .set_rate = set_rate_hid,
1247 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1248 .current_freq = &rcg_dummy_freq,
1249 .base = &virt_bases[GCC_BASE],
1250 .c = {
1251 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1252 .ops = &clk_ops_rcg,
1253 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1254 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1255 },
1256};
1257
1258static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1259 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1260 .set_rate = set_rate_hid,
1261 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1262 .current_freq = &rcg_dummy_freq,
1263 .base = &virt_bases[GCC_BASE],
1264 .c = {
1265 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1266 .ops = &clk_ops_rcg,
1267 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1268 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1269 },
1270};
1271
1272static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1273 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1274 .set_rate = set_rate_hid,
1275 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1276 .current_freq = &rcg_dummy_freq,
1277 .base = &virt_bases[GCC_BASE],
1278 .c = {
1279 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1280 .ops = &clk_ops_rcg,
1281 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1282 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1283 },
1284};
1285
1286static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1287 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1288 .set_rate = set_rate_hid,
1289 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1290 .current_freq = &rcg_dummy_freq,
1291 .base = &virt_bases[GCC_BASE],
1292 .c = {
1293 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1294 .ops = &clk_ops_rcg,
1295 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1296 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1297 },
1298};
1299
1300static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1301 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1302 .set_rate = set_rate_hid,
1303 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1304 .current_freq = &rcg_dummy_freq,
1305 .base = &virt_bases[GCC_BASE],
1306 .c = {
1307 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1308 .ops = &clk_ops_rcg,
1309 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1310 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1311 },
1312};
1313
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001314static struct rcg_clk blsp2_uart1_apps_clk_src = {
1315 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1316 .set_rate = set_rate_mnd,
1317 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1318 .current_freq = &rcg_dummy_freq,
1319 .base = &virt_bases[GCC_BASE],
1320 .c = {
1321 .dbg_name = "blsp2_uart1_apps_clk_src",
1322 .ops = &clk_ops_rcg_mnd,
1323 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1324 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1325 },
1326};
1327
1328static struct rcg_clk blsp2_uart2_apps_clk_src = {
1329 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1330 .set_rate = set_rate_mnd,
1331 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1332 .current_freq = &rcg_dummy_freq,
1333 .base = &virt_bases[GCC_BASE],
1334 .c = {
1335 .dbg_name = "blsp2_uart2_apps_clk_src",
1336 .ops = &clk_ops_rcg_mnd,
1337 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1338 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1339 },
1340};
1341
1342static struct rcg_clk blsp2_uart3_apps_clk_src = {
1343 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1344 .set_rate = set_rate_mnd,
1345 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1346 .current_freq = &rcg_dummy_freq,
1347 .base = &virt_bases[GCC_BASE],
1348 .c = {
1349 .dbg_name = "blsp2_uart3_apps_clk_src",
1350 .ops = &clk_ops_rcg_mnd,
1351 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1352 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1353 },
1354};
1355
1356static struct rcg_clk blsp2_uart4_apps_clk_src = {
1357 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1358 .set_rate = set_rate_mnd,
1359 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1360 .current_freq = &rcg_dummy_freq,
1361 .base = &virt_bases[GCC_BASE],
1362 .c = {
1363 .dbg_name = "blsp2_uart4_apps_clk_src",
1364 .ops = &clk_ops_rcg_mnd,
1365 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1366 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1367 },
1368};
1369
1370static struct rcg_clk blsp2_uart5_apps_clk_src = {
1371 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1372 .set_rate = set_rate_mnd,
1373 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1374 .current_freq = &rcg_dummy_freq,
1375 .base = &virt_bases[GCC_BASE],
1376 .c = {
1377 .dbg_name = "blsp2_uart5_apps_clk_src",
1378 .ops = &clk_ops_rcg_mnd,
1379 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1380 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1381 },
1382};
1383
1384static struct rcg_clk blsp2_uart6_apps_clk_src = {
1385 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1386 .set_rate = set_rate_mnd,
1387 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1388 .current_freq = &rcg_dummy_freq,
1389 .base = &virt_bases[GCC_BASE],
1390 .c = {
1391 .dbg_name = "blsp2_uart6_apps_clk_src",
1392 .ops = &clk_ops_rcg_mnd,
1393 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1394 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1395 },
1396};
1397
1398static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1399 F( 50000000, gpll0, 12, 0, 0),
1400 F(100000000, gpll0, 6, 0, 0),
1401 F_END
1402};
1403
Junjie Wu5e905ea2013-06-07 15:47:20 -07001404static struct clk_freq_tbl ftbl_gcc_ce1_v3_clk[] = {
1405 F( 50000000, gpll0, 12, 0, 0),
1406 F( 75000000, gpll0, 8, 0, 0),
1407 F(100000000, gpll0, 6, 0, 0),
1408 F(150000000, gpll0, 4, 0, 0),
1409 F_END
1410};
1411
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001412static struct rcg_clk ce1_clk_src = {
1413 .cmd_rcgr_reg = CE1_CMD_RCGR,
1414 .set_rate = set_rate_hid,
1415 .freq_tbl = ftbl_gcc_ce1_clk,
1416 .current_freq = &rcg_dummy_freq,
1417 .base = &virt_bases[GCC_BASE],
1418 .c = {
1419 .dbg_name = "ce1_clk_src",
1420 .ops = &clk_ops_rcg,
1421 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1422 CLK_INIT(ce1_clk_src.c),
1423 },
1424};
1425
1426static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1427 F( 50000000, gpll0, 12, 0, 0),
1428 F(100000000, gpll0, 6, 0, 0),
1429 F_END
1430};
1431
Junjie Wu5e905ea2013-06-07 15:47:20 -07001432static struct clk_freq_tbl ftbl_gcc_ce2_v3_clk[] = {
1433 F( 50000000, gpll0, 12, 0, 0),
1434 F( 75000000, gpll0, 8, 0, 0),
1435 F(100000000, gpll0, 6, 0, 0),
1436 F(150000000, gpll0, 4, 0, 0),
1437 F_END
1438};
1439
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001440static struct rcg_clk ce2_clk_src = {
1441 .cmd_rcgr_reg = CE2_CMD_RCGR,
1442 .set_rate = set_rate_hid,
1443 .freq_tbl = ftbl_gcc_ce2_clk,
1444 .current_freq = &rcg_dummy_freq,
1445 .base = &virt_bases[GCC_BASE],
1446 .c = {
1447 .dbg_name = "ce2_clk_src",
1448 .ops = &clk_ops_rcg,
1449 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1450 CLK_INIT(ce2_clk_src.c),
1451 },
1452};
1453
1454static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
Vikram Mulukutla2ee07052013-02-19 15:52:06 -08001455 F( 4800000, cxo, 4, 0, 0),
1456 F( 6000000, gpll0, 10, 1, 10),
1457 F( 6750000, gpll0, 1, 1, 89),
1458 F( 8000000, gpll0, 15, 1, 5),
1459 F( 9600000, cxo, 2, 0, 0),
1460 F(16000000, gpll0, 1, 2, 75),
1461 F(19200000, cxo, 1, 0, 0),
1462 F(24000000, gpll0, 5, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001463 F_END
1464};
1465
1466static struct rcg_clk gp1_clk_src = {
1467 .cmd_rcgr_reg = GP1_CMD_RCGR,
1468 .set_rate = set_rate_mnd,
1469 .freq_tbl = ftbl_gcc_gp_clk,
1470 .current_freq = &rcg_dummy_freq,
1471 .base = &virt_bases[GCC_BASE],
1472 .c = {
1473 .dbg_name = "gp1_clk_src",
1474 .ops = &clk_ops_rcg_mnd,
1475 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1476 CLK_INIT(gp1_clk_src.c),
1477 },
1478};
1479
1480static struct rcg_clk gp2_clk_src = {
1481 .cmd_rcgr_reg = GP2_CMD_RCGR,
1482 .set_rate = set_rate_mnd,
1483 .freq_tbl = ftbl_gcc_gp_clk,
1484 .current_freq = &rcg_dummy_freq,
1485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gp2_clk_src",
1488 .ops = &clk_ops_rcg_mnd,
1489 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1490 CLK_INIT(gp2_clk_src.c),
1491 },
1492};
1493
1494static struct rcg_clk gp3_clk_src = {
1495 .cmd_rcgr_reg = GP3_CMD_RCGR,
1496 .set_rate = set_rate_mnd,
1497 .freq_tbl = ftbl_gcc_gp_clk,
1498 .current_freq = &rcg_dummy_freq,
1499 .base = &virt_bases[GCC_BASE],
1500 .c = {
1501 .dbg_name = "gp3_clk_src",
1502 .ops = &clk_ops_rcg_mnd,
1503 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1504 CLK_INIT(gp3_clk_src.c),
1505 },
1506};
1507
1508static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1509 F(60000000, gpll0, 10, 0, 0),
1510 F_END
1511};
1512
1513static struct rcg_clk pdm2_clk_src = {
1514 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1515 .set_rate = set_rate_hid,
1516 .freq_tbl = ftbl_gcc_pdm2_clk,
1517 .current_freq = &rcg_dummy_freq,
1518 .base = &virt_bases[GCC_BASE],
1519 .c = {
1520 .dbg_name = "pdm2_clk_src",
1521 .ops = &clk_ops_rcg,
1522 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1523 CLK_INIT(pdm2_clk_src.c),
1524 },
1525};
1526
Junjie Wu5e905ea2013-06-07 15:47:20 -07001527static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001528 F( 144000, cxo, 16, 3, 25),
1529 F( 400000, cxo, 12, 1, 4),
1530 F( 20000000, gpll0, 15, 1, 2),
1531 F( 25000000, gpll0, 12, 1, 2),
1532 F( 50000000, gpll0, 12, 0, 0),
1533 F(100000000, gpll0, 6, 0, 0),
1534 F(200000000, gpll0, 3, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07001535 F(400000000, gpll4, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001536 F_END
1537};
1538
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001539static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1540 F( 400000, cxo, 12, 1, 4),
1541 F( 19200000, cxo, 1, 0, 0),
1542 F_END
1543};
1544
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001545static struct rcg_clk sdcc1_apps_clk_src = {
1546 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1547 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001548 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001549 .current_freq = &rcg_dummy_freq,
1550 .base = &virt_bases[GCC_BASE],
1551 .c = {
1552 .dbg_name = "sdcc1_apps_clk_src",
1553 .ops = &clk_ops_rcg_mnd,
1554 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1555 CLK_INIT(sdcc1_apps_clk_src.c),
1556 },
1557};
1558
1559static struct rcg_clk sdcc2_apps_clk_src = {
1560 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1561 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001562 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001563 .current_freq = &rcg_dummy_freq,
1564 .base = &virt_bases[GCC_BASE],
1565 .c = {
1566 .dbg_name = "sdcc2_apps_clk_src",
1567 .ops = &clk_ops_rcg_mnd,
1568 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1569 CLK_INIT(sdcc2_apps_clk_src.c),
1570 },
1571};
1572
1573static struct rcg_clk sdcc3_apps_clk_src = {
1574 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1575 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001576 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001577 .current_freq = &rcg_dummy_freq,
1578 .base = &virt_bases[GCC_BASE],
1579 .c = {
1580 .dbg_name = "sdcc3_apps_clk_src",
1581 .ops = &clk_ops_rcg_mnd,
1582 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1583 CLK_INIT(sdcc3_apps_clk_src.c),
1584 },
1585};
1586
1587static struct rcg_clk sdcc4_apps_clk_src = {
1588 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1589 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001590 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001591 .current_freq = &rcg_dummy_freq,
1592 .base = &virt_bases[GCC_BASE],
1593 .c = {
1594 .dbg_name = "sdcc4_apps_clk_src",
1595 .ops = &clk_ops_rcg_mnd,
1596 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1597 CLK_INIT(sdcc4_apps_clk_src.c),
1598 },
1599};
1600
1601static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1602 F(105000, cxo, 2, 1, 91),
1603 F_END
1604};
1605
1606static struct rcg_clk tsif_ref_clk_src = {
1607 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1608 .set_rate = set_rate_mnd,
1609 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1610 .current_freq = &rcg_dummy_freq,
1611 .base = &virt_bases[GCC_BASE],
1612 .c = {
1613 .dbg_name = "tsif_ref_clk_src",
1614 .ops = &clk_ops_rcg_mnd,
1615 VDD_DIG_FMAX_MAP1(LOW, 105500),
1616 CLK_INIT(tsif_ref_clk_src.c),
1617 },
1618};
1619
1620static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1621 F(60000000, gpll0, 10, 0, 0),
1622 F_END
1623};
1624
1625static struct rcg_clk usb30_mock_utmi_clk_src = {
1626 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1627 .set_rate = set_rate_hid,
1628 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1629 .current_freq = &rcg_dummy_freq,
1630 .base = &virt_bases[GCC_BASE],
1631 .c = {
1632 .dbg_name = "usb30_mock_utmi_clk_src",
1633 .ops = &clk_ops_rcg,
1634 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1635 CLK_INIT(usb30_mock_utmi_clk_src.c),
1636 },
1637};
1638
1639static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1640 F(75000000, gpll0, 8, 0, 0),
1641 F_END
1642};
1643
1644static struct rcg_clk usb_hs_system_clk_src = {
1645 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1646 .set_rate = set_rate_hid,
1647 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1648 .current_freq = &rcg_dummy_freq,
1649 .base = &virt_bases[GCC_BASE],
1650 .c = {
1651 .dbg_name = "usb_hs_system_clk_src",
1652 .ops = &clk_ops_rcg,
1653 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1654 CLK_INIT(usb_hs_system_clk_src.c),
1655 },
1656};
1657
1658static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1659 F_HSIC(480000000, gpll1, 1, 0, 0),
1660 F_END
1661};
1662
1663static struct rcg_clk usb_hsic_clk_src = {
1664 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1665 .set_rate = set_rate_hid,
1666 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1667 .current_freq = &rcg_dummy_freq,
1668 .base = &virt_bases[GCC_BASE],
1669 .c = {
1670 .dbg_name = "usb_hsic_clk_src",
1671 .ops = &clk_ops_rcg,
1672 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1673 CLK_INIT(usb_hsic_clk_src.c),
1674 },
1675};
1676
1677static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1678 F(9600000, cxo, 2, 0, 0),
1679 F_END
1680};
1681
1682static struct rcg_clk usb_hsic_io_cal_clk_src = {
1683 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1684 .set_rate = set_rate_hid,
1685 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1686 .current_freq = &rcg_dummy_freq,
1687 .base = &virt_bases[GCC_BASE],
1688 .c = {
1689 .dbg_name = "usb_hsic_io_cal_clk_src",
1690 .ops = &clk_ops_rcg,
1691 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1692 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1693 },
1694};
1695
1696static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1697 F(75000000, gpll0, 8, 0, 0),
1698 F_END
1699};
1700
1701static struct rcg_clk usb_hsic_system_clk_src = {
1702 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1703 .set_rate = set_rate_hid,
1704 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1705 .current_freq = &rcg_dummy_freq,
1706 .base = &virt_bases[GCC_BASE],
1707 .c = {
1708 .dbg_name = "usb_hsic_system_clk_src",
1709 .ops = &clk_ops_rcg,
1710 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1711 CLK_INIT(usb_hsic_system_clk_src.c),
1712 },
1713};
1714
1715static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1716 .cbcr_reg = BAM_DMA_AHB_CBCR,
1717 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1718 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001719 .base = &virt_bases[GCC_BASE],
1720 .c = {
1721 .dbg_name = "gcc_bam_dma_ahb_clk",
1722 .ops = &clk_ops_vote,
1723 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1724 },
1725};
1726
1727static struct local_vote_clk gcc_blsp1_ahb_clk = {
1728 .cbcr_reg = BLSP1_AHB_CBCR,
1729 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1730 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001731 .base = &virt_bases[GCC_BASE],
1732 .c = {
1733 .dbg_name = "gcc_blsp1_ahb_clk",
1734 .ops = &clk_ops_vote,
1735 CLK_INIT(gcc_blsp1_ahb_clk.c),
1736 },
1737};
1738
1739static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1740 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001741 .base = &virt_bases[GCC_BASE],
1742 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001743 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001744 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1745 .ops = &clk_ops_branch,
1746 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1747 },
1748};
1749
1750static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1751 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001752 .base = &virt_bases[GCC_BASE],
1753 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001754 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001755 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1756 .ops = &clk_ops_branch,
1757 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1758 },
1759};
1760
1761static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1762 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001763 .base = &virt_bases[GCC_BASE],
1764 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001765 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1767 .ops = &clk_ops_branch,
1768 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1769 },
1770};
1771
1772static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1773 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001774 .base = &virt_bases[GCC_BASE],
1775 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001776 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001777 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1778 .ops = &clk_ops_branch,
1779 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1780 },
1781};
1782
1783static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1784 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001785 .base = &virt_bases[GCC_BASE],
1786 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001787 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001788 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1789 .ops = &clk_ops_branch,
1790 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1791 },
1792};
1793
1794static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1795 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001796 .base = &virt_bases[GCC_BASE],
1797 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001798 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001799 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1800 .ops = &clk_ops_branch,
1801 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1802 },
1803};
1804
1805static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1806 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001807 .base = &virt_bases[GCC_BASE],
1808 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001809 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001810 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1811 .ops = &clk_ops_branch,
1812 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1813 },
1814};
1815
1816static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1817 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001818 .base = &virt_bases[GCC_BASE],
1819 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001820 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001821 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1822 .ops = &clk_ops_branch,
1823 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1824 },
1825};
1826
1827static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1828 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001829 .base = &virt_bases[GCC_BASE],
1830 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001831 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001832 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1833 .ops = &clk_ops_branch,
1834 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1835 },
1836};
1837
1838static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1839 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001840 .base = &virt_bases[GCC_BASE],
1841 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001842 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001843 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1844 .ops = &clk_ops_branch,
1845 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1846 },
1847};
1848
1849static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1850 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001851 .base = &virt_bases[GCC_BASE],
1852 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001853 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001854 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1855 .ops = &clk_ops_branch,
1856 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1857 },
1858};
1859
1860static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1861 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001862 .base = &virt_bases[GCC_BASE],
1863 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001864 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001865 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1868 },
1869};
1870
1871static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1872 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001873 .base = &virt_bases[GCC_BASE],
1874 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001875 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001876 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1877 .ops = &clk_ops_branch,
1878 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1879 },
1880};
1881
1882static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1883 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001884 .base = &virt_bases[GCC_BASE],
1885 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001886 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001887 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1888 .ops = &clk_ops_branch,
1889 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1890 },
1891};
1892
1893static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1894 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001897 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001898 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1899 .ops = &clk_ops_branch,
1900 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1901 },
1902};
1903
1904static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1905 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001906 .base = &virt_bases[GCC_BASE],
1907 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001908 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001909 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1910 .ops = &clk_ops_branch,
1911 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1912 },
1913};
1914
1915static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1916 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001917 .base = &virt_bases[GCC_BASE],
1918 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001919 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001920 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1921 .ops = &clk_ops_branch,
1922 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1923 },
1924};
1925
1926static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1927 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001928 .base = &virt_bases[GCC_BASE],
1929 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001930 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1932 .ops = &clk_ops_branch,
1933 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1934 },
1935};
1936
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001937static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1938 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1939 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1940 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
1943 .dbg_name = "gcc_boot_rom_ahb_clk",
1944 .ops = &clk_ops_vote,
1945 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1946 },
1947};
1948
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949static struct local_vote_clk gcc_blsp2_ahb_clk = {
1950 .cbcr_reg = BLSP2_AHB_CBCR,
1951 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1952 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_blsp2_ahb_clk",
1956 .ops = &clk_ops_vote,
1957 CLK_INIT(gcc_blsp2_ahb_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1962 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001963 .base = &virt_bases[GCC_BASE],
1964 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001965 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001966 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1969 },
1970};
1971
1972static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1973 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001974 .base = &virt_bases[GCC_BASE],
1975 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001976 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001977 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1980 },
1981};
1982
1983static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1984 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001985 .base = &virt_bases[GCC_BASE],
1986 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001987 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001988 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1989 .ops = &clk_ops_branch,
1990 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1991 },
1992};
1993
1994static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1995 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001996 .base = &virt_bases[GCC_BASE],
1997 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001998 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001999 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
2000 .ops = &clk_ops_branch,
2001 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
2002 },
2003};
2004
2005static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
2006 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002007 .base = &virt_bases[GCC_BASE],
2008 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002009 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002010 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
2011 .ops = &clk_ops_branch,
2012 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
2013 },
2014};
2015
2016static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
2017 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002018 .base = &virt_bases[GCC_BASE],
2019 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002020 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002021 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
2022 .ops = &clk_ops_branch,
2023 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
2024 },
2025};
2026
2027static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
2028 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002029 .base = &virt_bases[GCC_BASE],
2030 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002031 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002032 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
2033 .ops = &clk_ops_branch,
2034 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
2035 },
2036};
2037
2038static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2039 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002040 .base = &virt_bases[GCC_BASE],
2041 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002042 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002043 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2044 .ops = &clk_ops_branch,
2045 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2046 },
2047};
2048
2049static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2050 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002051 .base = &virt_bases[GCC_BASE],
2052 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002053 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002054 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2055 .ops = &clk_ops_branch,
2056 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2057 },
2058};
2059
2060static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2061 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002062 .base = &virt_bases[GCC_BASE],
2063 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002064 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002065 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2066 .ops = &clk_ops_branch,
2067 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2068 },
2069};
2070
2071static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2072 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002073 .base = &virt_bases[GCC_BASE],
2074 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002075 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002076 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2077 .ops = &clk_ops_branch,
2078 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2079 },
2080};
2081
2082static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2083 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002084 .base = &virt_bases[GCC_BASE],
2085 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002086 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002087 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2090 },
2091};
2092
2093static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2094 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002095 .base = &virt_bases[GCC_BASE],
2096 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002097 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002098 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2099 .ops = &clk_ops_branch,
2100 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2101 },
2102};
2103
2104static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2105 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002106 .base = &virt_bases[GCC_BASE],
2107 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002108 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002109 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2110 .ops = &clk_ops_branch,
2111 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2112 },
2113};
2114
2115static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2116 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002117 .base = &virt_bases[GCC_BASE],
2118 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002119 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002120 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2121 .ops = &clk_ops_branch,
2122 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2123 },
2124};
2125
2126static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2127 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002128 .base = &virt_bases[GCC_BASE],
2129 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002130 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002131 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2132 .ops = &clk_ops_branch,
2133 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2134 },
2135};
2136
2137static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2138 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002139 .base = &virt_bases[GCC_BASE],
2140 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002141 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002142 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2143 .ops = &clk_ops_branch,
2144 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2145 },
2146};
2147
2148static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2149 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002152 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002153 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2154 .ops = &clk_ops_branch,
2155 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2156 },
2157};
2158
2159static struct local_vote_clk gcc_ce1_clk = {
2160 .cbcr_reg = CE1_CBCR,
2161 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2162 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002163 .base = &virt_bases[GCC_BASE],
2164 .c = {
2165 .dbg_name = "gcc_ce1_clk",
2166 .ops = &clk_ops_vote,
2167 CLK_INIT(gcc_ce1_clk.c),
2168 },
2169};
2170
2171static struct local_vote_clk gcc_ce1_ahb_clk = {
2172 .cbcr_reg = CE1_AHB_CBCR,
2173 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2174 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002175 .base = &virt_bases[GCC_BASE],
2176 .c = {
2177 .dbg_name = "gcc_ce1_ahb_clk",
2178 .ops = &clk_ops_vote,
2179 CLK_INIT(gcc_ce1_ahb_clk.c),
2180 },
2181};
2182
2183static struct local_vote_clk gcc_ce1_axi_clk = {
2184 .cbcr_reg = CE1_AXI_CBCR,
2185 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2186 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .base = &virt_bases[GCC_BASE],
2188 .c = {
2189 .dbg_name = "gcc_ce1_axi_clk",
2190 .ops = &clk_ops_vote,
2191 CLK_INIT(gcc_ce1_axi_clk.c),
2192 },
2193};
2194
2195static struct local_vote_clk gcc_ce2_clk = {
2196 .cbcr_reg = CE2_CBCR,
2197 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2198 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002199 .base = &virt_bases[GCC_BASE],
2200 .c = {
2201 .dbg_name = "gcc_ce2_clk",
2202 .ops = &clk_ops_vote,
2203 CLK_INIT(gcc_ce2_clk.c),
2204 },
2205};
2206
2207static struct local_vote_clk gcc_ce2_ahb_clk = {
2208 .cbcr_reg = CE2_AHB_CBCR,
2209 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2210 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002211 .base = &virt_bases[GCC_BASE],
2212 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002213 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002214 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002215 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216 },
2217};
2218
2219static struct local_vote_clk gcc_ce2_axi_clk = {
2220 .cbcr_reg = CE2_AXI_CBCR,
2221 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2222 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002223 .base = &virt_bases[GCC_BASE],
2224 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002225 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002226 .ops = &clk_ops_vote,
2227 CLK_INIT(gcc_ce2_axi_clk.c),
2228 },
2229};
2230
2231static struct branch_clk gcc_gp1_clk = {
2232 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002233 .base = &virt_bases[GCC_BASE],
2234 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002235 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002236 .dbg_name = "gcc_gp1_clk",
2237 .ops = &clk_ops_branch,
2238 CLK_INIT(gcc_gp1_clk.c),
2239 },
2240};
2241
2242static struct branch_clk gcc_gp2_clk = {
2243 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002244 .base = &virt_bases[GCC_BASE],
2245 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002246 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002247 .dbg_name = "gcc_gp2_clk",
2248 .ops = &clk_ops_branch,
2249 CLK_INIT(gcc_gp2_clk.c),
2250 },
2251};
2252
2253static struct branch_clk gcc_gp3_clk = {
2254 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002255 .base = &virt_bases[GCC_BASE],
2256 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002257 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002258 .dbg_name = "gcc_gp3_clk",
2259 .ops = &clk_ops_branch,
2260 CLK_INIT(gcc_gp3_clk.c),
2261 },
2262};
2263
2264static struct branch_clk gcc_pdm2_clk = {
2265 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002266 .base = &virt_bases[GCC_BASE],
2267 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002268 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002269 .dbg_name = "gcc_pdm2_clk",
2270 .ops = &clk_ops_branch,
2271 CLK_INIT(gcc_pdm2_clk.c),
2272 },
2273};
2274
2275static struct branch_clk gcc_pdm_ahb_clk = {
2276 .cbcr_reg = PDM_AHB_CBCR,
2277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002278 .base = &virt_bases[GCC_BASE],
2279 .c = {
2280 .dbg_name = "gcc_pdm_ahb_clk",
2281 .ops = &clk_ops_branch,
2282 CLK_INIT(gcc_pdm_ahb_clk.c),
2283 },
2284};
2285
2286static struct local_vote_clk gcc_prng_ahb_clk = {
2287 .cbcr_reg = PRNG_AHB_CBCR,
2288 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2289 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002290 .base = &virt_bases[GCC_BASE],
2291 .c = {
2292 .dbg_name = "gcc_prng_ahb_clk",
2293 .ops = &clk_ops_vote,
2294 CLK_INIT(gcc_prng_ahb_clk.c),
2295 },
2296};
2297
2298static struct branch_clk gcc_sdcc1_ahb_clk = {
2299 .cbcr_reg = SDCC1_AHB_CBCR,
2300 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002301 .base = &virt_bases[GCC_BASE],
2302 .c = {
2303 .dbg_name = "gcc_sdcc1_ahb_clk",
2304 .ops = &clk_ops_branch,
2305 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2306 },
2307};
2308
2309static struct branch_clk gcc_sdcc1_apps_clk = {
2310 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002311 .base = &virt_bases[GCC_BASE],
2312 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002313 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002314 .dbg_name = "gcc_sdcc1_apps_clk",
2315 .ops = &clk_ops_branch,
2316 CLK_INIT(gcc_sdcc1_apps_clk.c),
2317 },
2318};
2319
Junjie Wu2d6fd552013-06-28 12:33:48 -07002320static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
2321 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
2322 .base = &virt_bases[GCC_BASE],
2323 .c = {
2324 .parent = &cxo_clk_src.c,
2325 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
2326 .ops = &clk_ops_branch,
2327 CLK_INIT(gcc_sdcc1_cdccal_ff_clk.c),
2328 },
2329};
2330
2331static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
2332 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
2333 .has_sibling = 1,
2334 .base = &virt_bases[GCC_BASE],
2335 .c = {
2336 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
2337 .ops = &clk_ops_branch,
2338 CLK_INIT(gcc_sdcc1_cdccal_sleep_clk.c),
2339 },
2340};
2341
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002342static struct branch_clk gcc_sdcc2_ahb_clk = {
2343 .cbcr_reg = SDCC2_AHB_CBCR,
2344 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002345 .base = &virt_bases[GCC_BASE],
2346 .c = {
2347 .dbg_name = "gcc_sdcc2_ahb_clk",
2348 .ops = &clk_ops_branch,
2349 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2350 },
2351};
2352
2353static struct branch_clk gcc_sdcc2_apps_clk = {
2354 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002355 .base = &virt_bases[GCC_BASE],
2356 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002357 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002358 .dbg_name = "gcc_sdcc2_apps_clk",
2359 .ops = &clk_ops_branch,
2360 CLK_INIT(gcc_sdcc2_apps_clk.c),
2361 },
2362};
2363
2364static struct branch_clk gcc_sdcc3_ahb_clk = {
2365 .cbcr_reg = SDCC3_AHB_CBCR,
2366 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002367 .base = &virt_bases[GCC_BASE],
2368 .c = {
2369 .dbg_name = "gcc_sdcc3_ahb_clk",
2370 .ops = &clk_ops_branch,
2371 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2372 },
2373};
2374
2375static struct branch_clk gcc_sdcc3_apps_clk = {
2376 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002377 .base = &virt_bases[GCC_BASE],
2378 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002379 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002380 .dbg_name = "gcc_sdcc3_apps_clk",
2381 .ops = &clk_ops_branch,
2382 CLK_INIT(gcc_sdcc3_apps_clk.c),
2383 },
2384};
2385
2386static struct branch_clk gcc_sdcc4_ahb_clk = {
2387 .cbcr_reg = SDCC4_AHB_CBCR,
2388 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002389 .base = &virt_bases[GCC_BASE],
2390 .c = {
2391 .dbg_name = "gcc_sdcc4_ahb_clk",
2392 .ops = &clk_ops_branch,
2393 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2394 },
2395};
2396
2397static struct branch_clk gcc_sdcc4_apps_clk = {
2398 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002399 .base = &virt_bases[GCC_BASE],
2400 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002401 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002402 .dbg_name = "gcc_sdcc4_apps_clk",
2403 .ops = &clk_ops_branch,
2404 CLK_INIT(gcc_sdcc4_apps_clk.c),
2405 },
2406};
2407
2408static struct branch_clk gcc_tsif_ahb_clk = {
2409 .cbcr_reg = TSIF_AHB_CBCR,
2410 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002411 .base = &virt_bases[GCC_BASE],
2412 .c = {
2413 .dbg_name = "gcc_tsif_ahb_clk",
2414 .ops = &clk_ops_branch,
2415 CLK_INIT(gcc_tsif_ahb_clk.c),
2416 },
2417};
2418
2419static struct branch_clk gcc_tsif_ref_clk = {
2420 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002421 .base = &virt_bases[GCC_BASE],
2422 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002423 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002424 .dbg_name = "gcc_tsif_ref_clk",
2425 .ops = &clk_ops_branch,
2426 CLK_INIT(gcc_tsif_ref_clk.c),
2427 },
2428};
2429
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002430struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2431 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002432 .has_sibling = 1,
2433 .base = &virt_bases[GCC_BASE],
2434 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002435 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002436 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2437 .ops = &clk_ops_branch,
2438 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2439 },
2440};
2441
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002442static struct branch_clk gcc_usb30_master_clk = {
2443 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002444 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002445 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002446 .base = &virt_bases[GCC_BASE],
2447 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002448 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002449 .dbg_name = "gcc_usb30_master_clk",
2450 .ops = &clk_ops_branch,
2451 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002452 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002453 },
2454};
2455
2456static struct branch_clk gcc_usb30_mock_utmi_clk = {
2457 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002458 .base = &virt_bases[GCC_BASE],
2459 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002460 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002461 .dbg_name = "gcc_usb30_mock_utmi_clk",
2462 .ops = &clk_ops_branch,
2463 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2464 },
2465};
2466
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002467struct branch_clk gcc_usb30_sleep_clk = {
2468 .cbcr_reg = USB30_SLEEP_CBCR,
2469 .has_sibling = 1,
2470 .base = &virt_bases[GCC_BASE],
2471 .c = {
2472 .dbg_name = "gcc_usb30_sleep_clk",
2473 .ops = &clk_ops_branch,
2474 CLK_INIT(gcc_usb30_sleep_clk.c),
2475 },
2476};
2477
2478struct branch_clk gcc_usb2a_phy_sleep_clk = {
2479 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2480 .has_sibling = 1,
2481 .base = &virt_bases[GCC_BASE],
2482 .c = {
2483 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2484 .ops = &clk_ops_branch,
2485 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2486 },
2487};
2488
2489struct branch_clk gcc_usb2b_phy_sleep_clk = {
2490 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2491 .has_sibling = 1,
2492 .base = &virt_bases[GCC_BASE],
2493 .c = {
2494 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2495 .ops = &clk_ops_branch,
2496 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2497 },
2498};
2499
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002500static struct branch_clk gcc_usb_hs_ahb_clk = {
2501 .cbcr_reg = USB_HS_AHB_CBCR,
2502 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002503 .base = &virt_bases[GCC_BASE],
2504 .c = {
2505 .dbg_name = "gcc_usb_hs_ahb_clk",
2506 .ops = &clk_ops_branch,
2507 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2508 },
2509};
2510
2511static struct branch_clk gcc_usb_hs_system_clk = {
2512 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002513 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002514 .base = &virt_bases[GCC_BASE],
2515 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002516 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002517 .dbg_name = "gcc_usb_hs_system_clk",
2518 .ops = &clk_ops_branch,
2519 CLK_INIT(gcc_usb_hs_system_clk.c),
2520 },
2521};
2522
2523static struct branch_clk gcc_usb_hsic_ahb_clk = {
2524 .cbcr_reg = USB_HSIC_AHB_CBCR,
2525 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002526 .base = &virt_bases[GCC_BASE],
2527 .c = {
2528 .dbg_name = "gcc_usb_hsic_ahb_clk",
2529 .ops = &clk_ops_branch,
2530 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2531 },
2532};
2533
2534static struct branch_clk gcc_usb_hsic_clk = {
2535 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002536 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002537 .base = &virt_bases[GCC_BASE],
2538 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002539 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002540 .dbg_name = "gcc_usb_hsic_clk",
2541 .ops = &clk_ops_branch,
2542 CLK_INIT(gcc_usb_hsic_clk.c),
2543 },
2544};
2545
2546static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2547 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002548 .base = &virt_bases[GCC_BASE],
2549 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002550 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002551 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2552 .ops = &clk_ops_branch,
2553 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2554 },
2555};
2556
2557static struct branch_clk gcc_usb_hsic_system_clk = {
2558 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002559 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002560 .base = &virt_bases[GCC_BASE],
2561 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002562 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002563 .dbg_name = "gcc_usb_hsic_system_clk",
2564 .ops = &clk_ops_branch,
2565 CLK_INIT(gcc_usb_hsic_system_clk.c),
2566 },
2567};
2568
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002569struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2570 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2571 .has_sibling = 1,
2572 .base = &virt_bases[GCC_BASE],
2573 .c = {
2574 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2575 .ops = &clk_ops_branch,
2576 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2577 },
2578};
2579
2580struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2581 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2582 .has_sibling = 1,
2583 .base = &virt_bases[GCC_BASE],
2584 .c = {
2585 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2586 .ops = &clk_ops_branch,
2587 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2588 },
2589};
2590
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002591static struct branch_clk gcc_mss_cfg_ahb_clk = {
2592 .cbcr_reg = MSS_CFG_AHB_CBCR,
2593 .has_sibling = 1,
2594 .base = &virt_bases[GCC_BASE],
2595 .c = {
2596 .dbg_name = "gcc_mss_cfg_ahb_clk",
2597 .ops = &clk_ops_branch,
2598 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2599 },
2600};
2601
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002602static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2603 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2604 .has_sibling = 1,
2605 .base = &virt_bases[GCC_BASE],
2606 .c = {
2607 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2608 .ops = &clk_ops_branch,
2609 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2610 },
2611};
2612
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002613static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002614 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002615 F_MM( 37500000, gpll0, 16, 0, 0),
2616 F_MM( 50000000, gpll0, 12, 0, 0),
2617 F_MM( 75000000, gpll0, 8, 0, 0),
2618 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002619 F_MM(150000000, gpll0, 4, 0, 0),
2620 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002621 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002622 F_END
2623};
2624
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002625static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2626 F_MM( 19200000, cxo, 1, 0, 0),
2627 F_MM( 37500000, gpll0, 16, 0, 0),
2628 F_MM( 50000000, gpll0, 12, 0, 0),
2629 F_MM( 75000000, gpll0, 8, 0, 0),
2630 F_MM(100000000, gpll0, 6, 0, 0),
2631 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002632 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002633 F_MM(400000000, mmpll0, 2, 0, 0),
2634 F_MM(466800000, mmpll1, 2.5, 0, 0),
2635 F_END
2636};
2637
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002638static struct rcg_clk axi_clk_src = {
2639 .cmd_rcgr_reg = 0x5040,
2640 .set_rate = set_rate_hid,
2641 .freq_tbl = ftbl_mmss_axi_clk,
2642 .current_freq = &rcg_dummy_freq,
2643 .base = &virt_bases[MMSS_BASE],
2644 .c = {
2645 .dbg_name = "axi_clk_src",
2646 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002647 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002648 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002649 CLK_INIT(axi_clk_src.c),
2650 },
2651};
2652
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002653static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2654 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002655 F_MM( 37500000, gpll0, 16, 0, 0),
2656 F_MM( 50000000, gpll0, 12, 0, 0),
2657 F_MM( 75000000, gpll0, 8, 0, 0),
2658 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002659 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002660 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002661 F_MM(400000000, mmpll0, 2, 0, 0),
2662 F_END
2663};
2664
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002665static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2666 F_MM( 19200000, cxo, 1, 0, 0),
2667 F_MM( 37500000, gpll0, 16, 0, 0),
2668 F_MM( 50000000, gpll0, 12, 0, 0),
2669 F_MM( 75000000, gpll0, 8, 0, 0),
2670 F_MM(100000000, gpll0, 6, 0, 0),
2671 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002672 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002673 F_MM(400000000, mmpll0, 2, 0, 0),
2674 F_END
2675};
2676
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002677struct rcg_clk ocmemnoc_clk_src = {
2678 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2679 .set_rate = set_rate_hid,
2680 .freq_tbl = ftbl_ocmemnoc_clk,
2681 .current_freq = &rcg_dummy_freq,
2682 .base = &virt_bases[MMSS_BASE],
2683 .c = {
2684 .dbg_name = "ocmemnoc_clk_src",
2685 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002686 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002687 HIGH, 400000000),
2688 CLK_INIT(ocmemnoc_clk_src.c),
2689 },
2690};
2691
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002692static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2693 F_MM(100000000, gpll0, 6, 0, 0),
2694 F_MM(200000000, mmpll0, 4, 0, 0),
2695 F_END
2696};
2697
2698static struct rcg_clk csi0_clk_src = {
2699 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2700 .set_rate = set_rate_hid,
2701 .freq_tbl = ftbl_camss_csi0_3_clk,
2702 .current_freq = &rcg_dummy_freq,
2703 .base = &virt_bases[MMSS_BASE],
2704 .c = {
2705 .dbg_name = "csi0_clk_src",
2706 .ops = &clk_ops_rcg,
2707 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2708 CLK_INIT(csi0_clk_src.c),
2709 },
2710};
2711
2712static struct rcg_clk csi1_clk_src = {
2713 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2714 .set_rate = set_rate_hid,
2715 .freq_tbl = ftbl_camss_csi0_3_clk,
2716 .current_freq = &rcg_dummy_freq,
2717 .base = &virt_bases[MMSS_BASE],
2718 .c = {
2719 .dbg_name = "csi1_clk_src",
2720 .ops = &clk_ops_rcg,
2721 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2722 CLK_INIT(csi1_clk_src.c),
2723 },
2724};
2725
2726static struct rcg_clk csi2_clk_src = {
2727 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2728 .set_rate = set_rate_hid,
2729 .freq_tbl = ftbl_camss_csi0_3_clk,
2730 .current_freq = &rcg_dummy_freq,
2731 .base = &virt_bases[MMSS_BASE],
2732 .c = {
2733 .dbg_name = "csi2_clk_src",
2734 .ops = &clk_ops_rcg,
2735 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2736 CLK_INIT(csi2_clk_src.c),
2737 },
2738};
2739
2740static struct rcg_clk csi3_clk_src = {
2741 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2742 .set_rate = set_rate_hid,
2743 .freq_tbl = ftbl_camss_csi0_3_clk,
2744 .current_freq = &rcg_dummy_freq,
2745 .base = &virt_bases[MMSS_BASE],
2746 .c = {
2747 .dbg_name = "csi3_clk_src",
2748 .ops = &clk_ops_rcg,
2749 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2750 CLK_INIT(csi3_clk_src.c),
2751 },
2752};
2753
2754static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2755 F_MM( 37500000, gpll0, 16, 0, 0),
2756 F_MM( 50000000, gpll0, 12, 0, 0),
2757 F_MM( 60000000, gpll0, 10, 0, 0),
2758 F_MM( 80000000, gpll0, 7.5, 0, 0),
2759 F_MM(100000000, gpll0, 6, 0, 0),
2760 F_MM(109090000, gpll0, 5.5, 0, 0),
2761 F_MM(150000000, gpll0, 4, 0, 0),
2762 F_MM(200000000, gpll0, 3, 0, 0),
2763 F_MM(228570000, mmpll0, 3.5, 0, 0),
2764 F_MM(266670000, mmpll0, 3, 0, 0),
2765 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07002766 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002767 F_END
2768};
2769
2770static struct rcg_clk vfe0_clk_src = {
2771 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2772 .set_rate = set_rate_hid,
2773 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2774 .current_freq = &rcg_dummy_freq,
2775 .base = &virt_bases[MMSS_BASE],
2776 .c = {
2777 .dbg_name = "vfe0_clk_src",
2778 .ops = &clk_ops_rcg,
2779 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2780 HIGH, 320000000),
2781 CLK_INIT(vfe0_clk_src.c),
2782 },
2783};
2784
2785static struct rcg_clk vfe1_clk_src = {
2786 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2787 .set_rate = set_rate_hid,
2788 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2789 .current_freq = &rcg_dummy_freq,
2790 .base = &virt_bases[MMSS_BASE],
2791 .c = {
2792 .dbg_name = "vfe1_clk_src",
2793 .ops = &clk_ops_rcg,
2794 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2795 HIGH, 320000000),
2796 CLK_INIT(vfe1_clk_src.c),
2797 },
2798};
2799
2800static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2801 F_MM( 37500000, gpll0, 16, 0, 0),
2802 F_MM( 60000000, gpll0, 10, 0, 0),
2803 F_MM( 75000000, gpll0, 8, 0, 0),
2804 F_MM( 85710000, gpll0, 7, 0, 0),
2805 F_MM(100000000, gpll0, 6, 0, 0),
2806 F_MM(133330000, mmpll0, 6, 0, 0),
2807 F_MM(160000000, mmpll0, 5, 0, 0),
2808 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002809 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002810 F_MM(266670000, mmpll0, 3, 0, 0),
2811 F_MM(320000000, mmpll0, 2.5, 0, 0),
2812 F_END
2813};
2814
2815static struct rcg_clk mdp_clk_src = {
2816 .cmd_rcgr_reg = MDP_CMD_RCGR,
2817 .set_rate = set_rate_hid,
2818 .freq_tbl = ftbl_mdss_mdp_clk,
2819 .current_freq = &rcg_dummy_freq,
2820 .base = &virt_bases[MMSS_BASE],
2821 .c = {
2822 .dbg_name = "mdp_clk_src",
2823 .ops = &clk_ops_rcg,
2824 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2825 HIGH, 320000000),
2826 CLK_INIT(mdp_clk_src.c),
2827 },
2828};
2829
2830static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2831 F_MM(19200000, cxo, 1, 0, 0),
2832 F_END
2833};
2834
2835static struct rcg_clk cci_clk_src = {
2836 .cmd_rcgr_reg = CCI_CMD_RCGR,
2837 .set_rate = set_rate_hid,
2838 .freq_tbl = ftbl_camss_cci_cci_clk,
2839 .current_freq = &rcg_dummy_freq,
2840 .base = &virt_bases[MMSS_BASE],
2841 .c = {
2842 .dbg_name = "cci_clk_src",
2843 .ops = &clk_ops_rcg,
2844 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2845 CLK_INIT(cci_clk_src.c),
2846 },
2847};
2848
2849static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2850 F_MM( 10000, cxo, 16, 1, 120),
2851 F_MM( 20000, cxo, 16, 1, 50),
2852 F_MM( 6000000, gpll0, 10, 1, 10),
2853 F_MM(12000000, gpll0, 10, 1, 5),
2854 F_MM(13000000, gpll0, 10, 13, 60),
2855 F_MM(24000000, gpll0, 5, 1, 5),
2856 F_END
2857};
2858
2859static struct rcg_clk mmss_gp0_clk_src = {
2860 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2861 .set_rate = set_rate_mnd,
2862 .freq_tbl = ftbl_camss_gp0_1_clk,
2863 .current_freq = &rcg_dummy_freq,
2864 .base = &virt_bases[MMSS_BASE],
2865 .c = {
2866 .dbg_name = "mmss_gp0_clk_src",
2867 .ops = &clk_ops_rcg_mnd,
2868 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2869 CLK_INIT(mmss_gp0_clk_src.c),
2870 },
2871};
2872
2873static struct rcg_clk mmss_gp1_clk_src = {
2874 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2875 .set_rate = set_rate_mnd,
2876 .freq_tbl = ftbl_camss_gp0_1_clk,
2877 .current_freq = &rcg_dummy_freq,
2878 .base = &virt_bases[MMSS_BASE],
2879 .c = {
2880 .dbg_name = "mmss_gp1_clk_src",
2881 .ops = &clk_ops_rcg_mnd,
2882 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2883 CLK_INIT(mmss_gp1_clk_src.c),
2884 },
2885};
2886
2887static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2888 F_MM( 75000000, gpll0, 8, 0, 0),
2889 F_MM(150000000, gpll0, 4, 0, 0),
2890 F_MM(200000000, gpll0, 3, 0, 0),
2891 F_MM(228570000, mmpll0, 3.5, 0, 0),
2892 F_MM(266670000, mmpll0, 3, 0, 0),
2893 F_MM(320000000, mmpll0, 2.5, 0, 0),
2894 F_END
2895};
2896
2897static struct rcg_clk jpeg0_clk_src = {
2898 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2899 .set_rate = set_rate_hid,
2900 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2901 .current_freq = &rcg_dummy_freq,
2902 .base = &virt_bases[MMSS_BASE],
2903 .c = {
2904 .dbg_name = "jpeg0_clk_src",
2905 .ops = &clk_ops_rcg,
2906 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2907 HIGH, 320000000),
2908 CLK_INIT(jpeg0_clk_src.c),
2909 },
2910};
2911
2912static struct rcg_clk jpeg1_clk_src = {
2913 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2914 .set_rate = set_rate_hid,
2915 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2916 .current_freq = &rcg_dummy_freq,
2917 .base = &virt_bases[MMSS_BASE],
2918 .c = {
2919 .dbg_name = "jpeg1_clk_src",
2920 .ops = &clk_ops_rcg,
2921 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2922 HIGH, 320000000),
2923 CLK_INIT(jpeg1_clk_src.c),
2924 },
2925};
2926
2927static struct rcg_clk jpeg2_clk_src = {
2928 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2929 .set_rate = set_rate_hid,
2930 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2931 .current_freq = &rcg_dummy_freq,
2932 .base = &virt_bases[MMSS_BASE],
2933 .c = {
2934 .dbg_name = "jpeg2_clk_src",
2935 .ops = &clk_ops_rcg,
2936 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2937 HIGH, 320000000),
2938 CLK_INIT(jpeg2_clk_src.c),
2939 },
2940};
2941
2942static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002943 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002944 F_MM(66670000, gpll0, 9, 0, 0),
2945 F_END
2946};
2947
Junjie Wu5e905ea2013-06-07 15:47:20 -07002948static struct clk_freq_tbl ftbl_camss_mclk0_3_v3_clk[] = {
2949 F_MM( 4800000, cxo, 4, 0, 0),
2950 F_MM( 6000000, gpll0, 10, 1, 10),
2951 F_MM( 8000000, gpll0, 15, 1, 5),
2952 F_MM( 9600000, cxo, 2, 0, 0),
2953 F_MM(16000000, gpll0, 10, 1, 5),
2954 F_MM(19200000, cxo, 1, 0, 0),
2955 F_MM(24000000, gpll0, 5, 1, 5),
2956 F_MM(32000000, mmpll0, 5, 1, 5),
2957 F_MM(48000000, gpll0, 12.5, 0, 0),
2958 F_MM(64000000, mmpll0, 12.5, 0, 0),
2959 F_MM(66670000, gpll0, 9, 0, 0),
2960 F_END
2961};
2962
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002963static struct rcg_clk mclk0_clk_src = {
2964 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2965 .set_rate = set_rate_hid,
2966 .freq_tbl = ftbl_camss_mclk0_3_clk,
2967 .current_freq = &rcg_dummy_freq,
2968 .base = &virt_bases[MMSS_BASE],
2969 .c = {
2970 .dbg_name = "mclk0_clk_src",
2971 .ops = &clk_ops_rcg,
2972 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2973 CLK_INIT(mclk0_clk_src.c),
2974 },
2975};
2976
2977static struct rcg_clk mclk1_clk_src = {
2978 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2979 .set_rate = set_rate_hid,
2980 .freq_tbl = ftbl_camss_mclk0_3_clk,
2981 .current_freq = &rcg_dummy_freq,
2982 .base = &virt_bases[MMSS_BASE],
2983 .c = {
2984 .dbg_name = "mclk1_clk_src",
2985 .ops = &clk_ops_rcg,
2986 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2987 CLK_INIT(mclk1_clk_src.c),
2988 },
2989};
2990
2991static struct rcg_clk mclk2_clk_src = {
2992 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2993 .set_rate = set_rate_hid,
2994 .freq_tbl = ftbl_camss_mclk0_3_clk,
2995 .current_freq = &rcg_dummy_freq,
2996 .base = &virt_bases[MMSS_BASE],
2997 .c = {
2998 .dbg_name = "mclk2_clk_src",
2999 .ops = &clk_ops_rcg,
3000 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3001 CLK_INIT(mclk2_clk_src.c),
3002 },
3003};
3004
3005static struct rcg_clk mclk3_clk_src = {
3006 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
3007 .set_rate = set_rate_hid,
3008 .freq_tbl = ftbl_camss_mclk0_3_clk,
3009 .current_freq = &rcg_dummy_freq,
3010 .base = &virt_bases[MMSS_BASE],
3011 .c = {
3012 .dbg_name = "mclk3_clk_src",
3013 .ops = &clk_ops_rcg,
3014 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3015 CLK_INIT(mclk3_clk_src.c),
3016 },
3017};
3018
3019static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
3020 F_MM(100000000, gpll0, 6, 0, 0),
3021 F_MM(200000000, mmpll0, 4, 0, 0),
3022 F_END
3023};
3024
3025static struct rcg_clk csi0phytimer_clk_src = {
3026 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
3027 .set_rate = set_rate_hid,
3028 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3029 .current_freq = &rcg_dummy_freq,
3030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "csi0phytimer_clk_src",
3033 .ops = &clk_ops_rcg,
3034 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3035 CLK_INIT(csi0phytimer_clk_src.c),
3036 },
3037};
3038
3039static struct rcg_clk csi1phytimer_clk_src = {
3040 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
3041 .set_rate = set_rate_hid,
3042 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3043 .current_freq = &rcg_dummy_freq,
3044 .base = &virt_bases[MMSS_BASE],
3045 .c = {
3046 .dbg_name = "csi1phytimer_clk_src",
3047 .ops = &clk_ops_rcg,
3048 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3049 CLK_INIT(csi1phytimer_clk_src.c),
3050 },
3051};
3052
3053static struct rcg_clk csi2phytimer_clk_src = {
3054 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
3055 .set_rate = set_rate_hid,
3056 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3057 .current_freq = &rcg_dummy_freq,
3058 .base = &virt_bases[MMSS_BASE],
3059 .c = {
3060 .dbg_name = "csi2phytimer_clk_src",
3061 .ops = &clk_ops_rcg,
3062 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3063 CLK_INIT(csi2phytimer_clk_src.c),
3064 },
3065};
3066
3067static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
3068 F_MM(150000000, gpll0, 4, 0, 0),
3069 F_MM(266670000, mmpll0, 3, 0, 0),
3070 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07003071 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003072 F_END
3073};
3074
3075static struct rcg_clk cpp_clk_src = {
3076 .cmd_rcgr_reg = CPP_CMD_RCGR,
3077 .set_rate = set_rate_hid,
3078 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3079 .current_freq = &rcg_dummy_freq,
3080 .base = &virt_bases[MMSS_BASE],
3081 .c = {
3082 .dbg_name = "cpp_clk_src",
3083 .ops = &clk_ops_rcg,
3084 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3085 HIGH, 320000000),
3086 CLK_INIT(cpp_clk_src.c),
3087 },
3088};
3089
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003090static struct clk_freq_tbl byte_freq_tbl[] = {
3091 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003092 .src_clk = &byte_clk_src_8974.c,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003093 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3094 },
3095 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003096};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003097
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003098static struct rcg_clk byte0_clk_src = {
3099 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003100 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003103 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003104 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003105 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3107 HIGH, 188000000),
3108 CLK_INIT(byte0_clk_src.c),
3109 },
3110};
3111
3112static struct rcg_clk byte1_clk_src = {
3113 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003114 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003115 .base = &virt_bases[MMSS_BASE],
3116 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003117 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003118 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003119 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003120 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3121 HIGH, 188000000),
3122 CLK_INIT(byte1_clk_src.c),
3123 },
3124};
3125
3126static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3127 F_MM(19200000, cxo, 1, 0, 0),
3128 F_END
3129};
3130
3131static struct rcg_clk edpaux_clk_src = {
3132 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3133 .set_rate = set_rate_hid,
3134 .freq_tbl = ftbl_mdss_edpaux_clk,
3135 .current_freq = &rcg_dummy_freq,
3136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "edpaux_clk_src",
3139 .ops = &clk_ops_rcg,
3140 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3141 CLK_INIT(edpaux_clk_src.c),
3142 },
3143};
3144
3145static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003146 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003147 F_MDSS(270000000, edppll_270, 11, 0, 0),
3148 F_END
3149};
3150
3151static struct rcg_clk edplink_clk_src = {
3152 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3153 .set_rate = set_rate_hid,
3154 .freq_tbl = ftbl_mdss_edplink_clk,
3155 .current_freq = &rcg_dummy_freq,
3156 .base = &virt_bases[MMSS_BASE],
3157 .c = {
3158 .dbg_name = "edplink_clk_src",
3159 .ops = &clk_ops_rcg,
3160 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3161 CLK_INIT(edplink_clk_src.c),
3162 },
3163};
3164
3165static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003166 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003167 F_MDSS(350000000, edppll_350, 11, 0, 0),
3168 F_END
3169};
3170
3171static struct rcg_clk edppixel_clk_src = {
3172 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3173 .set_rate = set_rate_mnd,
3174 .freq_tbl = ftbl_mdss_edppixel_clk,
3175 .current_freq = &rcg_dummy_freq,
3176 .base = &virt_bases[MMSS_BASE],
3177 .c = {
3178 .dbg_name = "edppixel_clk_src",
3179 .ops = &clk_ops_rcg_mnd,
3180 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3181 CLK_INIT(edppixel_clk_src.c),
3182 },
3183};
3184
3185static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3186 F_MM(19200000, cxo, 1, 0, 0),
3187 F_END
3188};
3189
3190static struct rcg_clk esc0_clk_src = {
3191 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3192 .set_rate = set_rate_hid,
3193 .freq_tbl = ftbl_mdss_esc0_1_clk,
3194 .current_freq = &rcg_dummy_freq,
3195 .base = &virt_bases[MMSS_BASE],
3196 .c = {
3197 .dbg_name = "esc0_clk_src",
3198 .ops = &clk_ops_rcg,
3199 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3200 CLK_INIT(esc0_clk_src.c),
3201 },
3202};
3203
3204static struct rcg_clk esc1_clk_src = {
3205 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3206 .set_rate = set_rate_hid,
3207 .freq_tbl = ftbl_mdss_esc0_1_clk,
3208 .current_freq = &rcg_dummy_freq,
3209 .base = &virt_bases[MMSS_BASE],
3210 .c = {
3211 .dbg_name = "esc1_clk_src",
3212 .ops = &clk_ops_rcg,
3213 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3214 CLK_INIT(esc1_clk_src.c),
3215 },
3216};
3217
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003218static int hdmi_pll_clk_enable(struct clk *c)
3219{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003220 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003221}
3222
3223static void hdmi_pll_clk_disable(struct clk *c)
3224{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003225 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003226}
3227
3228static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3229{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003230 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003231}
3232
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003233static struct clk_ops clk_ops_hdmi_pll = {
3234 .enable = hdmi_pll_clk_enable,
3235 .disable = hdmi_pll_clk_disable,
3236 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003237};
3238
3239static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003240 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003241 .dbg_name = "hdmipll_clk_src",
3242 .ops = &clk_ops_hdmi_pll,
3243 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003244};
3245
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003246static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003247 /*
3248 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3249 * registers. This entry allows the HDMI driver to switch the cached
3250 * rate to zero before suspend and back to the real rate after resume.
3251 */
3252 F_HDMI( 0, hdmipll, 1, 0, 0),
3253 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003254 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003255 F_HDMI( 27030000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003256 F_HDMI( 65000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003257 F_HDMI( 74250000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003258 F_HDMI(108000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003259 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003260 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003261 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 F_END
3263};
3264
3265static struct rcg_clk extpclk_clk_src = {
3266 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .freq_tbl = ftbl_mdss_extpclk_clk,
3268 .current_freq = &rcg_dummy_freq,
3269 .base = &virt_bases[MMSS_BASE],
3270 .c = {
3271 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003272 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003273 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3274 CLK_INIT(extpclk_clk_src.c),
3275 },
3276};
3277
3278static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3279 F_MDSS(19200000, cxo, 1, 0, 0),
3280 F_END
3281};
3282
3283static struct rcg_clk hdmi_clk_src = {
3284 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3285 .set_rate = set_rate_hid,
3286 .freq_tbl = ftbl_mdss_hdmi_clk,
3287 .current_freq = &rcg_dummy_freq,
3288 .base = &virt_bases[MMSS_BASE],
3289 .c = {
3290 .dbg_name = "hdmi_clk_src",
3291 .ops = &clk_ops_rcg,
3292 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3293 CLK_INIT(hdmi_clk_src.c),
3294 },
3295};
3296
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003297struct clk_ops clk_ops_pixel_clock;
3298
3299static long round_rate_pixel(struct clk *clk, unsigned long rate)
3300{
3301 int frac_num[] = {3, 2, 4, 1};
3302 int frac_den[] = {8, 9, 9, 1};
3303 int delta = 100000;
3304 int i;
3305
3306 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3307 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3308 unsigned long src_rate;
3309
3310 src_rate = clk_round_rate(clk->parent, request);
3311 if ((src_rate < (request - delta)) ||
3312 (src_rate > (request + delta)))
3313 continue;
3314
3315 return (src_rate * frac_num[i]) / frac_den[i];
3316 }
3317
3318 return -EINVAL;
3319}
3320
3321
3322static int set_rate_pixel(struct clk *clk, unsigned long rate)
3323{
3324 struct rcg_clk *rcg = to_rcg_clk(clk);
3325 struct clk_freq_tbl *pixel_freq = rcg->current_freq;
3326 int frac_num[] = {3, 2, 4, 1};
3327 int frac_den[] = {8, 9, 9, 1};
3328 int delta = 100000;
3329 int i, rc;
3330
3331 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3332 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3333 unsigned long src_rate;
3334
3335 src_rate = clk_round_rate(clk->parent, request);
3336 if ((src_rate < (request - delta)) ||
3337 (src_rate > (request + delta)))
3338 continue;
3339
3340 rc = clk_set_rate(clk->parent, src_rate);
3341 if (rc)
3342 return rc;
3343
3344 pixel_freq->div_src_val &= ~BM(4, 0);
3345 if (frac_den[i] == frac_num[i]) {
3346 pixel_freq->m_val = 0;
3347 pixel_freq->n_val = 0;
3348 } else {
3349 pixel_freq->m_val = frac_num[i];
3350 pixel_freq->n_val = ~(frac_den[i] - frac_num[i]);
3351 pixel_freq->d_val = ~frac_den[i];
3352 }
3353 set_rate_mnd(rcg, pixel_freq);
3354 return 0;
3355 }
3356 return -EINVAL;
3357}
3358
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003359static struct clk_freq_tbl pixel_freq_tbl[] = {
3360 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003361 .src_clk = &pixel_clk_src_8974.c,
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003362 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val)
3363 | BVAL(4, 0, 0),
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003364 },
3365 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003366};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003367
3368static struct rcg_clk pclk0_clk_src = {
3369 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003370 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003371 .base = &virt_bases[MMSS_BASE],
3372 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003373 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .dbg_name = "pclk0_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003375 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003376 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3377 CLK_INIT(pclk0_clk_src.c),
3378 },
3379};
3380
3381static struct rcg_clk pclk1_clk_src = {
3382 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003383 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003384 .base = &virt_bases[MMSS_BASE],
3385 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003386 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .dbg_name = "pclk1_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003388 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003389 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3390 CLK_INIT(pclk1_clk_src.c),
3391 },
3392};
3393
3394static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3395 F_MDSS(19200000, cxo, 1, 0, 0),
3396 F_END
3397};
3398
3399static struct rcg_clk vsync_clk_src = {
3400 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3401 .set_rate = set_rate_hid,
3402 .freq_tbl = ftbl_mdss_vsync_clk,
3403 .current_freq = &rcg_dummy_freq,
3404 .base = &virt_bases[MMSS_BASE],
3405 .c = {
3406 .dbg_name = "vsync_clk_src",
3407 .ops = &clk_ops_rcg,
3408 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3409 CLK_INIT(vsync_clk_src.c),
3410 },
3411};
3412
3413static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3414 F_MM( 50000000, gpll0, 12, 0, 0),
3415 F_MM(100000000, gpll0, 6, 0, 0),
3416 F_MM(133330000, mmpll0, 6, 0, 0),
3417 F_MM(200000000, mmpll0, 4, 0, 0),
3418 F_MM(266670000, mmpll0, 3, 0, 0),
3419 F_MM(410000000, mmpll3, 2, 0, 0),
3420 F_END
3421};
3422
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003423static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3424 F_MM( 50000000, gpll0, 12, 0, 0),
3425 F_MM(100000000, gpll0, 6, 0, 0),
3426 F_MM(133330000, mmpll0, 6, 0, 0),
3427 F_MM(200000000, mmpll0, 4, 0, 0),
3428 F_MM(266670000, mmpll0, 3, 0, 0),
3429 F_MM(465000000, mmpll3, 2, 0, 0),
3430 F_END
3431};
3432
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433static struct rcg_clk vcodec0_clk_src = {
3434 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3435 .set_rate = set_rate_mnd,
3436 .freq_tbl = ftbl_venus0_vcodec0_clk,
3437 .current_freq = &rcg_dummy_freq,
3438 .base = &virt_bases[MMSS_BASE],
3439 .c = {
3440 .dbg_name = "vcodec0_clk_src",
3441 .ops = &clk_ops_rcg_mnd,
3442 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3443 HIGH, 410000000),
3444 CLK_INIT(vcodec0_clk_src.c),
3445 },
3446};
3447
3448static struct branch_clk camss_cci_cci_ahb_clk = {
3449 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003451 .base = &virt_bases[MMSS_BASE],
3452 .c = {
3453 .dbg_name = "camss_cci_cci_ahb_clk",
3454 .ops = &clk_ops_branch,
3455 CLK_INIT(camss_cci_cci_ahb_clk.c),
3456 },
3457};
3458
3459static struct branch_clk camss_cci_cci_clk = {
3460 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003462 .base = &virt_bases[MMSS_BASE],
3463 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003464 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003465 .dbg_name = "camss_cci_cci_clk",
3466 .ops = &clk_ops_branch,
3467 CLK_INIT(camss_cci_cci_clk.c),
3468 },
3469};
3470
3471static struct branch_clk camss_csi0_ahb_clk = {
3472 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003474 .base = &virt_bases[MMSS_BASE],
3475 .c = {
3476 .dbg_name = "camss_csi0_ahb_clk",
3477 .ops = &clk_ops_branch,
3478 CLK_INIT(camss_csi0_ahb_clk.c),
3479 },
3480};
3481
3482static struct branch_clk camss_csi0_clk = {
3483 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003485 .base = &virt_bases[MMSS_BASE],
3486 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003487 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003488 .dbg_name = "camss_csi0_clk",
3489 .ops = &clk_ops_branch,
3490 CLK_INIT(camss_csi0_clk.c),
3491 },
3492};
3493
3494static struct branch_clk camss_csi0phy_clk = {
3495 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003496 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003497 .base = &virt_bases[MMSS_BASE],
3498 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003499 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003500 .dbg_name = "camss_csi0phy_clk",
3501 .ops = &clk_ops_branch,
3502 CLK_INIT(camss_csi0phy_clk.c),
3503 },
3504};
3505
3506static struct branch_clk camss_csi0pix_clk = {
3507 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .base = &virt_bases[MMSS_BASE],
3510 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003511 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003512 .dbg_name = "camss_csi0pix_clk",
3513 .ops = &clk_ops_branch,
3514 CLK_INIT(camss_csi0pix_clk.c),
3515 },
3516};
3517
3518static struct branch_clk camss_csi0rdi_clk = {
3519 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003520 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003521 .base = &virt_bases[MMSS_BASE],
3522 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003523 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003524 .dbg_name = "camss_csi0rdi_clk",
3525 .ops = &clk_ops_branch,
3526 CLK_INIT(camss_csi0rdi_clk.c),
3527 },
3528};
3529
3530static struct branch_clk camss_csi1_ahb_clk = {
3531 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .base = &virt_bases[MMSS_BASE],
3534 .c = {
3535 .dbg_name = "camss_csi1_ahb_clk",
3536 .ops = &clk_ops_branch,
3537 CLK_INIT(camss_csi1_ahb_clk.c),
3538 },
3539};
3540
3541static struct branch_clk camss_csi1_clk = {
3542 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003543 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .base = &virt_bases[MMSS_BASE],
3545 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003546 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003547 .dbg_name = "camss_csi1_clk",
3548 .ops = &clk_ops_branch,
3549 CLK_INIT(camss_csi1_clk.c),
3550 },
3551};
3552
3553static struct branch_clk camss_csi1phy_clk = {
3554 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003555 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003556 .base = &virt_bases[MMSS_BASE],
3557 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003558 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003559 .dbg_name = "camss_csi1phy_clk",
3560 .ops = &clk_ops_branch,
3561 CLK_INIT(camss_csi1phy_clk.c),
3562 },
3563};
3564
3565static struct branch_clk camss_csi1pix_clk = {
3566 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003567 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003568 .base = &virt_bases[MMSS_BASE],
3569 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003570 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003571 .dbg_name = "camss_csi1pix_clk",
3572 .ops = &clk_ops_branch,
3573 CLK_INIT(camss_csi1pix_clk.c),
3574 },
3575};
3576
3577static struct branch_clk camss_csi1rdi_clk = {
3578 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003579 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .base = &virt_bases[MMSS_BASE],
3581 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003582 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003583 .dbg_name = "camss_csi1rdi_clk",
3584 .ops = &clk_ops_branch,
3585 CLK_INIT(camss_csi1rdi_clk.c),
3586 },
3587};
3588
3589static struct branch_clk camss_csi2_ahb_clk = {
3590 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003591 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .base = &virt_bases[MMSS_BASE],
3593 .c = {
3594 .dbg_name = "camss_csi2_ahb_clk",
3595 .ops = &clk_ops_branch,
3596 CLK_INIT(camss_csi2_ahb_clk.c),
3597 },
3598};
3599
3600static struct branch_clk camss_csi2_clk = {
3601 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003602 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003603 .base = &virt_bases[MMSS_BASE],
3604 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003605 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003606 .dbg_name = "camss_csi2_clk",
3607 .ops = &clk_ops_branch,
3608 CLK_INIT(camss_csi2_clk.c),
3609 },
3610};
3611
3612static struct branch_clk camss_csi2phy_clk = {
3613 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003614 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003615 .base = &virt_bases[MMSS_BASE],
3616 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003617 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003618 .dbg_name = "camss_csi2phy_clk",
3619 .ops = &clk_ops_branch,
3620 CLK_INIT(camss_csi2phy_clk.c),
3621 },
3622};
3623
3624static struct branch_clk camss_csi2pix_clk = {
3625 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003626 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003627 .base = &virt_bases[MMSS_BASE],
3628 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003629 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003630 .dbg_name = "camss_csi2pix_clk",
3631 .ops = &clk_ops_branch,
3632 CLK_INIT(camss_csi2pix_clk.c),
3633 },
3634};
3635
3636static struct branch_clk camss_csi2rdi_clk = {
3637 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003638 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003639 .base = &virt_bases[MMSS_BASE],
3640 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003641 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003642 .dbg_name = "camss_csi2rdi_clk",
3643 .ops = &clk_ops_branch,
3644 CLK_INIT(camss_csi2rdi_clk.c),
3645 },
3646};
3647
3648static struct branch_clk camss_csi3_ahb_clk = {
3649 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003650 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .base = &virt_bases[MMSS_BASE],
3652 .c = {
3653 .dbg_name = "camss_csi3_ahb_clk",
3654 .ops = &clk_ops_branch,
3655 CLK_INIT(camss_csi3_ahb_clk.c),
3656 },
3657};
3658
3659static struct branch_clk camss_csi3_clk = {
3660 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003662 .base = &virt_bases[MMSS_BASE],
3663 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003664 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003665 .dbg_name = "camss_csi3_clk",
3666 .ops = &clk_ops_branch,
3667 CLK_INIT(camss_csi3_clk.c),
3668 },
3669};
3670
3671static struct branch_clk camss_csi3phy_clk = {
3672 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003673 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003674 .base = &virt_bases[MMSS_BASE],
3675 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003676 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003677 .dbg_name = "camss_csi3phy_clk",
3678 .ops = &clk_ops_branch,
3679 CLK_INIT(camss_csi3phy_clk.c),
3680 },
3681};
3682
3683static struct branch_clk camss_csi3pix_clk = {
3684 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003685 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003686 .base = &virt_bases[MMSS_BASE],
3687 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003688 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003689 .dbg_name = "camss_csi3pix_clk",
3690 .ops = &clk_ops_branch,
3691 CLK_INIT(camss_csi3pix_clk.c),
3692 },
3693};
3694
3695static struct branch_clk camss_csi3rdi_clk = {
3696 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003697 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003698 .base = &virt_bases[MMSS_BASE],
3699 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003700 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003701 .dbg_name = "camss_csi3rdi_clk",
3702 .ops = &clk_ops_branch,
3703 CLK_INIT(camss_csi3rdi_clk.c),
3704 },
3705};
3706
3707static struct branch_clk camss_csi_vfe0_clk = {
3708 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003709 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003710 .base = &virt_bases[MMSS_BASE],
3711 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003712 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003713 .dbg_name = "camss_csi_vfe0_clk",
3714 .ops = &clk_ops_branch,
3715 CLK_INIT(camss_csi_vfe0_clk.c),
3716 },
3717};
3718
3719static struct branch_clk camss_csi_vfe1_clk = {
3720 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .base = &virt_bases[MMSS_BASE],
3723 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003724 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003725 .dbg_name = "camss_csi_vfe1_clk",
3726 .ops = &clk_ops_branch,
3727 CLK_INIT(camss_csi_vfe1_clk.c),
3728 },
3729};
3730
3731static struct branch_clk camss_gp0_clk = {
3732 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .base = &virt_bases[MMSS_BASE],
3735 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003736 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003737 .dbg_name = "camss_gp0_clk",
3738 .ops = &clk_ops_branch,
3739 CLK_INIT(camss_gp0_clk.c),
3740 },
3741};
3742
3743static struct branch_clk camss_gp1_clk = {
3744 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003748 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003749 .dbg_name = "camss_gp1_clk",
3750 .ops = &clk_ops_branch,
3751 CLK_INIT(camss_gp1_clk.c),
3752 },
3753};
3754
3755static struct branch_clk camss_ispif_ahb_clk = {
3756 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003758 .base = &virt_bases[MMSS_BASE],
3759 .c = {
3760 .dbg_name = "camss_ispif_ahb_clk",
3761 .ops = &clk_ops_branch,
3762 CLK_INIT(camss_ispif_ahb_clk.c),
3763 },
3764};
3765
3766static struct branch_clk camss_jpeg_jpeg0_clk = {
3767 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003768 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .base = &virt_bases[MMSS_BASE],
3770 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003771 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003772 .dbg_name = "camss_jpeg_jpeg0_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3775 },
3776};
3777
3778static struct branch_clk camss_jpeg_jpeg1_clk = {
3779 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003780 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003783 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003784 .dbg_name = "camss_jpeg_jpeg1_clk",
3785 .ops = &clk_ops_branch,
3786 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3787 },
3788};
3789
3790static struct branch_clk camss_jpeg_jpeg2_clk = {
3791 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003792 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .base = &virt_bases[MMSS_BASE],
3794 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003795 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003796 .dbg_name = "camss_jpeg_jpeg2_clk",
3797 .ops = &clk_ops_branch,
3798 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3799 },
3800};
3801
3802static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3803 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003805 .base = &virt_bases[MMSS_BASE],
3806 .c = {
3807 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3808 .ops = &clk_ops_branch,
3809 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3810 },
3811};
3812
3813static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3814 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816 .base = &virt_bases[MMSS_BASE],
3817 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003818 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3820 .ops = &clk_ops_branch,
3821 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3822 },
3823};
3824
3825static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3826 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3827 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003828 .base = &virt_bases[MMSS_BASE],
3829 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003830 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003831 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3832 .ops = &clk_ops_branch,
3833 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3834 },
3835};
3836
3837static struct branch_clk camss_mclk0_clk = {
3838 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003839 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003840 .base = &virt_bases[MMSS_BASE],
3841 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003842 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .dbg_name = "camss_mclk0_clk",
3844 .ops = &clk_ops_branch,
3845 CLK_INIT(camss_mclk0_clk.c),
3846 },
3847};
3848
3849static struct branch_clk camss_mclk1_clk = {
3850 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003851 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003852 .base = &virt_bases[MMSS_BASE],
3853 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003854 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003855 .dbg_name = "camss_mclk1_clk",
3856 .ops = &clk_ops_branch,
3857 CLK_INIT(camss_mclk1_clk.c),
3858 },
3859};
3860
3861static struct branch_clk camss_mclk2_clk = {
3862 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003863 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003864 .base = &virt_bases[MMSS_BASE],
3865 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003866 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003867 .dbg_name = "camss_mclk2_clk",
3868 .ops = &clk_ops_branch,
3869 CLK_INIT(camss_mclk2_clk.c),
3870 },
3871};
3872
3873static struct branch_clk camss_mclk3_clk = {
3874 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003875 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 .base = &virt_bases[MMSS_BASE],
3877 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003878 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003879 .dbg_name = "camss_mclk3_clk",
3880 .ops = &clk_ops_branch,
3881 CLK_INIT(camss_mclk3_clk.c),
3882 },
3883};
3884
3885static struct branch_clk camss_micro_ahb_clk = {
3886 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003887 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .base = &virt_bases[MMSS_BASE],
3889 .c = {
3890 .dbg_name = "camss_micro_ahb_clk",
3891 .ops = &clk_ops_branch,
3892 CLK_INIT(camss_micro_ahb_clk.c),
3893 },
3894};
3895
3896static struct branch_clk camss_phy0_csi0phytimer_clk = {
3897 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003898 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003899 .base = &virt_bases[MMSS_BASE],
3900 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003901 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003902 .dbg_name = "camss_phy0_csi0phytimer_clk",
3903 .ops = &clk_ops_branch,
3904 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3905 },
3906};
3907
3908static struct branch_clk camss_phy1_csi1phytimer_clk = {
3909 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003910 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003911 .base = &virt_bases[MMSS_BASE],
3912 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003913 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003914 .dbg_name = "camss_phy1_csi1phytimer_clk",
3915 .ops = &clk_ops_branch,
3916 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3917 },
3918};
3919
3920static struct branch_clk camss_phy2_csi2phytimer_clk = {
3921 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003922 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003923 .base = &virt_bases[MMSS_BASE],
3924 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003925 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003926 .dbg_name = "camss_phy2_csi2phytimer_clk",
3927 .ops = &clk_ops_branch,
3928 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3929 },
3930};
3931
3932static struct branch_clk camss_top_ahb_clk = {
3933 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003934 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003935 .base = &virt_bases[MMSS_BASE],
3936 .c = {
3937 .dbg_name = "camss_top_ahb_clk",
3938 .ops = &clk_ops_branch,
3939 CLK_INIT(camss_top_ahb_clk.c),
3940 },
3941};
3942
3943static struct branch_clk camss_vfe_cpp_ahb_clk = {
3944 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003945 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003946 .base = &virt_bases[MMSS_BASE],
3947 .c = {
3948 .dbg_name = "camss_vfe_cpp_ahb_clk",
3949 .ops = &clk_ops_branch,
3950 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3951 },
3952};
3953
3954static struct branch_clk camss_vfe_cpp_clk = {
3955 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003956 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003957 .base = &virt_bases[MMSS_BASE],
3958 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003959 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003960 .dbg_name = "camss_vfe_cpp_clk",
3961 .ops = &clk_ops_branch,
3962 CLK_INIT(camss_vfe_cpp_clk.c),
3963 },
3964};
3965
3966static struct branch_clk camss_vfe_vfe0_clk = {
3967 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003968 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003969 .base = &virt_bases[MMSS_BASE],
3970 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003971 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003972 .dbg_name = "camss_vfe_vfe0_clk",
3973 .ops = &clk_ops_branch,
3974 CLK_INIT(camss_vfe_vfe0_clk.c),
3975 },
3976};
3977
3978static struct branch_clk camss_vfe_vfe1_clk = {
3979 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003980 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003981 .base = &virt_bases[MMSS_BASE],
3982 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003983 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003984 .dbg_name = "camss_vfe_vfe1_clk",
3985 .ops = &clk_ops_branch,
3986 CLK_INIT(camss_vfe_vfe1_clk.c),
3987 },
3988};
3989
3990static struct branch_clk camss_vfe_vfe_ahb_clk = {
3991 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003992 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003993 .base = &virt_bases[MMSS_BASE],
3994 .c = {
3995 .dbg_name = "camss_vfe_vfe_ahb_clk",
3996 .ops = &clk_ops_branch,
3997 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3998 },
3999};
4000
4001static struct branch_clk camss_vfe_vfe_axi_clk = {
4002 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004003 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004004 .base = &virt_bases[MMSS_BASE],
4005 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004006 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004007 .dbg_name = "camss_vfe_vfe_axi_clk",
4008 .ops = &clk_ops_branch,
4009 CLK_INIT(camss_vfe_vfe_axi_clk.c),
4010 },
4011};
4012
4013static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
4014 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
4015 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004016 .base = &virt_bases[MMSS_BASE],
4017 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004018 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004019 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
4020 .ops = &clk_ops_branch,
4021 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
4022 },
4023};
4024
4025static struct branch_clk mdss_ahb_clk = {
4026 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004027 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004028 .base = &virt_bases[MMSS_BASE],
4029 .c = {
4030 .dbg_name = "mdss_ahb_clk",
4031 .ops = &clk_ops_branch,
4032 CLK_INIT(mdss_ahb_clk.c),
4033 },
4034};
4035
4036static struct branch_clk mdss_axi_clk = {
4037 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004038 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004039 .base = &virt_bases[MMSS_BASE],
4040 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004041 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004042 .dbg_name = "mdss_axi_clk",
4043 .ops = &clk_ops_branch,
4044 CLK_INIT(mdss_axi_clk.c),
4045 },
4046};
4047
4048static struct branch_clk mdss_byte0_clk = {
4049 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004050 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .base = &virt_bases[MMSS_BASE],
4052 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004053 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004054 .dbg_name = "mdss_byte0_clk",
4055 .ops = &clk_ops_branch,
4056 CLK_INIT(mdss_byte0_clk.c),
4057 },
4058};
4059
4060static struct branch_clk mdss_byte1_clk = {
4061 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004062 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 .base = &virt_bases[MMSS_BASE],
4064 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004065 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004066 .dbg_name = "mdss_byte1_clk",
4067 .ops = &clk_ops_branch,
4068 CLK_INIT(mdss_byte1_clk.c),
4069 },
4070};
4071
4072static struct branch_clk mdss_edpaux_clk = {
4073 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004074 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .base = &virt_bases[MMSS_BASE],
4076 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004077 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004078 .dbg_name = "mdss_edpaux_clk",
4079 .ops = &clk_ops_branch,
4080 CLK_INIT(mdss_edpaux_clk.c),
4081 },
4082};
4083
4084static struct branch_clk mdss_edplink_clk = {
4085 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004086 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .base = &virt_bases[MMSS_BASE],
4088 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004089 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004090 .dbg_name = "mdss_edplink_clk",
4091 .ops = &clk_ops_branch,
4092 CLK_INIT(mdss_edplink_clk.c),
4093 },
4094};
4095
4096static struct branch_clk mdss_edppixel_clk = {
4097 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004098 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 .base = &virt_bases[MMSS_BASE],
4100 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004101 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004102 .dbg_name = "mdss_edppixel_clk",
4103 .ops = &clk_ops_branch,
4104 CLK_INIT(mdss_edppixel_clk.c),
4105 },
4106};
4107
4108static struct branch_clk mdss_esc0_clk = {
4109 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004110 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004111 .base = &virt_bases[MMSS_BASE],
4112 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004113 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 .dbg_name = "mdss_esc0_clk",
4115 .ops = &clk_ops_branch,
4116 CLK_INIT(mdss_esc0_clk.c),
4117 },
4118};
4119
4120static struct branch_clk mdss_esc1_clk = {
4121 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004122 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .base = &virt_bases[MMSS_BASE],
4124 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004125 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004126 .dbg_name = "mdss_esc1_clk",
4127 .ops = &clk_ops_branch,
4128 CLK_INIT(mdss_esc1_clk.c),
4129 },
4130};
4131
4132static struct branch_clk mdss_extpclk_clk = {
4133 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004134 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004135 .base = &virt_bases[MMSS_BASE],
4136 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004137 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004138 .dbg_name = "mdss_extpclk_clk",
4139 .ops = &clk_ops_branch,
4140 CLK_INIT(mdss_extpclk_clk.c),
4141 },
4142};
4143
4144static struct branch_clk mdss_hdmi_ahb_clk = {
4145 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004146 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 .base = &virt_bases[MMSS_BASE],
4148 .c = {
4149 .dbg_name = "mdss_hdmi_ahb_clk",
4150 .ops = &clk_ops_branch,
4151 CLK_INIT(mdss_hdmi_ahb_clk.c),
4152 },
4153};
4154
4155static struct branch_clk mdss_hdmi_clk = {
4156 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004157 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004158 .base = &virt_bases[MMSS_BASE],
4159 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004160 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004161 .dbg_name = "mdss_hdmi_clk",
4162 .ops = &clk_ops_branch,
4163 CLK_INIT(mdss_hdmi_clk.c),
4164 },
4165};
4166
4167static struct branch_clk mdss_mdp_clk = {
4168 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004169 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004170 .base = &virt_bases[MMSS_BASE],
4171 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004172 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004173 .dbg_name = "mdss_mdp_clk",
4174 .ops = &clk_ops_branch,
4175 CLK_INIT(mdss_mdp_clk.c),
4176 },
4177};
4178
4179static struct branch_clk mdss_mdp_lut_clk = {
4180 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004182 .base = &virt_bases[MMSS_BASE],
4183 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004184 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004185 .dbg_name = "mdss_mdp_lut_clk",
4186 .ops = &clk_ops_branch,
4187 CLK_INIT(mdss_mdp_lut_clk.c),
4188 },
4189};
4190
4191static struct branch_clk mdss_pclk0_clk = {
4192 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004193 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004194 .base = &virt_bases[MMSS_BASE],
4195 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004196 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004197 .dbg_name = "mdss_pclk0_clk",
4198 .ops = &clk_ops_branch,
4199 CLK_INIT(mdss_pclk0_clk.c),
4200 },
4201};
4202
4203static struct branch_clk mdss_pclk1_clk = {
4204 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004205 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004206 .base = &virt_bases[MMSS_BASE],
4207 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004208 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004209 .dbg_name = "mdss_pclk1_clk",
4210 .ops = &clk_ops_branch,
4211 CLK_INIT(mdss_pclk1_clk.c),
4212 },
4213};
4214
4215static struct branch_clk mdss_vsync_clk = {
4216 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004217 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004218 .base = &virt_bases[MMSS_BASE],
4219 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004220 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004221 .dbg_name = "mdss_vsync_clk",
4222 .ops = &clk_ops_branch,
4223 CLK_INIT(mdss_vsync_clk.c),
4224 },
4225};
4226
4227static struct branch_clk mmss_misc_ahb_clk = {
4228 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004229 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004230 .base = &virt_bases[MMSS_BASE],
4231 .c = {
4232 .dbg_name = "mmss_misc_ahb_clk",
4233 .ops = &clk_ops_branch,
4234 CLK_INIT(mmss_misc_ahb_clk.c),
4235 },
4236};
4237
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004238static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4239 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004240 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004241 .base = &virt_bases[MMSS_BASE],
4242 .c = {
4243 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4244 .ops = &clk_ops_branch,
4245 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4246 },
4247};
4248
4249static struct branch_clk mmss_mmssnoc_axi_clk = {
4250 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004251 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004252 .base = &virt_bases[MMSS_BASE],
4253 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004254 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004255 .dbg_name = "mmss_mmssnoc_axi_clk",
4256 .ops = &clk_ops_branch,
4257 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4258 },
4259};
4260
4261static struct branch_clk mmss_s0_axi_clk = {
4262 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004263 /* The bus driver needs set_rate to go through to the parent */
4264 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004265 .base = &virt_bases[MMSS_BASE],
4266 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004267 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004268 .dbg_name = "mmss_s0_axi_clk",
4269 .ops = &clk_ops_branch,
4270 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004271 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004272 },
4273};
4274
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004275struct branch_clk ocmemnoc_clk = {
4276 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004277 .has_sibling = 0,
4278 .bcr_reg = 0x50b0,
4279 .base = &virt_bases[MMSS_BASE],
4280 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004281 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004282 .dbg_name = "ocmemnoc_clk",
4283 .ops = &clk_ops_branch,
4284 CLK_INIT(ocmemnoc_clk.c),
4285 },
4286};
4287
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004288struct branch_clk ocmemcx_ocmemnoc_clk = {
4289 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004290 .has_sibling = 1,
4291 .base = &virt_bases[MMSS_BASE],
4292 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004293 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004294 .dbg_name = "ocmemcx_ocmemnoc_clk",
4295 .ops = &clk_ops_branch,
4296 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4297 },
4298};
4299
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004300static struct branch_clk venus0_ahb_clk = {
4301 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004302 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004303 .base = &virt_bases[MMSS_BASE],
4304 .c = {
4305 .dbg_name = "venus0_ahb_clk",
4306 .ops = &clk_ops_branch,
4307 CLK_INIT(venus0_ahb_clk.c),
4308 },
4309};
4310
4311static struct branch_clk venus0_axi_clk = {
4312 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004313 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004314 .base = &virt_bases[MMSS_BASE],
4315 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004316 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004317 .dbg_name = "venus0_axi_clk",
4318 .ops = &clk_ops_branch,
4319 CLK_INIT(venus0_axi_clk.c),
4320 },
4321};
4322
4323static struct branch_clk venus0_ocmemnoc_clk = {
4324 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4325 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004326 .base = &virt_bases[MMSS_BASE],
4327 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004328 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004329 .dbg_name = "venus0_ocmemnoc_clk",
4330 .ops = &clk_ops_branch,
4331 CLK_INIT(venus0_ocmemnoc_clk.c),
4332 },
4333};
4334
4335static struct branch_clk venus0_vcodec0_clk = {
4336 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Matt Wagantallfe4f6982013-05-20 13:36:20 -07004337 .bcr_reg = VENUS0_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004338 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004339 .base = &virt_bases[MMSS_BASE],
4340 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004341 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004342 .dbg_name = "venus0_vcodec0_clk",
4343 .ops = &clk_ops_branch,
4344 CLK_INIT(venus0_vcodec0_clk.c),
4345 },
4346};
4347
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004348static struct branch_clk oxilicx_axi_clk = {
4349 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004350 .has_sibling = 1,
4351 .base = &virt_bases[MMSS_BASE],
4352 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004353 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004354 .dbg_name = "oxilicx_axi_clk",
4355 .ops = &clk_ops_branch,
4356 CLK_INIT(oxilicx_axi_clk.c),
4357 },
4358};
4359
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004360static struct branch_clk oxili_gfx3d_clk = {
4361 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004362 .base = &virt_bases[MMSS_BASE],
4363 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004364 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004365 .dbg_name = "oxili_gfx3d_clk",
4366 .ops = &clk_ops_branch,
4367 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004368 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004369 },
4370};
4371
4372static struct branch_clk oxilicx_ahb_clk = {
4373 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004374 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004375 .base = &virt_bases[MMSS_BASE],
4376 .c = {
4377 .dbg_name = "oxilicx_ahb_clk",
4378 .ops = &clk_ops_branch,
4379 CLK_INIT(oxilicx_ahb_clk.c),
4380 },
4381};
4382
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004383static struct branch_clk q6ss_ahb_lfabif_clk = {
4384 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4385 .has_sibling = 1,
4386 .base = &virt_bases[LPASS_BASE],
4387 .c = {
4388 .dbg_name = "q6ss_ahb_lfabif_clk",
4389 .ops = &clk_ops_branch,
4390 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4391 },
4392};
4393
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004394
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004395static struct branch_clk gcc_lpass_q6_axi_clk = {
4396 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4397 .has_sibling = 1,
4398 .base = &virt_bases[GCC_BASE],
4399 .c = {
4400 .dbg_name = "gcc_lpass_q6_axi_clk",
4401 .ops = &clk_ops_branch,
4402 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4403 },
4404};
4405
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004406static struct branch_clk q6ss_xo_clk = {
4407 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4408 .bcr_reg = LPASS_Q6SS_BCR,
4409 .has_sibling = 1,
4410 .base = &virt_bases[LPASS_BASE],
4411 .c = {
4412 .dbg_name = "q6ss_xo_clk",
4413 .ops = &clk_ops_branch,
4414 CLK_INIT(q6ss_xo_clk.c),
4415 },
4416};
4417
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004418static struct branch_clk q6ss_ahbm_clk = {
4419 .cbcr_reg = Q6SS_AHBM_CBCR,
4420 .has_sibling = 1,
4421 .base = &virt_bases[LPASS_BASE],
4422 .c = {
4423 .dbg_name = "q6ss_ahbm_clk",
4424 .ops = &clk_ops_branch,
4425 CLK_INIT(q6ss_ahbm_clk.c),
4426 },
4427};
4428
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004429static DEFINE_CLK_MEASURE(l2_m_clk);
4430static DEFINE_CLK_MEASURE(krait0_m_clk);
4431static DEFINE_CLK_MEASURE(krait1_m_clk);
4432static DEFINE_CLK_MEASURE(krait2_m_clk);
4433static DEFINE_CLK_MEASURE(krait3_m_clk);
4434
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004435#ifdef CONFIG_DEBUG_FS
4436
4437struct measure_mux_entry {
4438 struct clk *c;
4439 int base;
4440 u32 debug_mux;
4441};
4442
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004443enum {
4444 M_ACPU0 = 0,
4445 M_ACPU1,
4446 M_ACPU2,
4447 M_ACPU3,
4448 M_L2,
4449};
4450
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004451struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004452 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4453 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4454 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4455 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004456 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004457 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4458 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
Junjie Wu2d6fd552013-06-28 12:33:48 -07004459 {&gcc_sdcc1_cdccal_sleep_clk.c, GCC_BASE, 0x006a},
4460 {&gcc_sdcc1_cdccal_ff_clk.c, GCC_BASE, 0x006b},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004461 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4462 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4463 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4464 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4465 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4466 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4467 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4468 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4469 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4470 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4471 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4472 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4473 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4474 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4475 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4476 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4477 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4478 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4479 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4480 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4481 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4482 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4483 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4484 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4485 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4486 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4487 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4488 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4489 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4490 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4491 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004492 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004493 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4494 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4495 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4496 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4497 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4498 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4499 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4500 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4501 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4502 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4503 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4504 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4505 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4506 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4507 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4508 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4509 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4510 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4511 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4512 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4513 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4514 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4515 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4516 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4517 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4518 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4519 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4520 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4521 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004522 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4523 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4524 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4525 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004526 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4527 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004528 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004529 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004530 {&cnoc_clk.c, GCC_BASE, 0x0008},
4531 {&pnoc_clk.c, GCC_BASE, 0x0010},
4532 {&snoc_clk.c, GCC_BASE, 0x0000},
4533 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004534 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004535 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004536 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004537 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4538 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4539 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4540 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4541 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4542 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4543 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4544 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4545 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4546 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4547 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4548 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4549 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4550 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4551 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4552 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4553 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4554 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4555 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4556 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4557 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4558 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4559 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4560 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4561 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4562 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4563 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4564 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4565 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4566 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4567 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4568 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4569 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4570 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4571 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4572 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4573 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4574 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4575 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4576 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4577 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4578 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4579 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4580 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4581 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4582 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4583 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4584 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4585 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004586 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4587 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4588 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4589 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4590 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4591 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4592 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4593 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4594 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4595 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004596 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4597 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4598 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4599 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4600 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4601 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4602 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4603 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4604 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4605 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4606 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4607 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4608 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4609 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4610 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4611 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4612 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004613 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4614 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004615 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004616
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004617 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4618 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4619 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4620 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4621 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004622
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004623 {&dummy_clk, N_BASES, 0x0000},
4624};
4625
4626static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4627{
4628 struct measure_clk *clk = to_measure_clk(c);
4629 unsigned long flags;
4630 u32 regval, clk_sel, i;
4631
4632 if (!parent)
4633 return -EINVAL;
4634
4635 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4636 if (measure_mux[i].c == parent)
4637 break;
4638
4639 if (measure_mux[i].c == &dummy_clk)
4640 return -EINVAL;
4641
4642 spin_lock_irqsave(&local_clock_reg_lock, flags);
4643 /*
4644 * Program the test vector, measurement period (sample_ticks)
4645 * and scaling multiplier.
4646 */
4647 clk->sample_ticks = 0x10000;
4648 clk->multiplier = 1;
4649
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 switch (measure_mux[i].base) {
4651
4652 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004653 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004654 clk_sel = measure_mux[i].debug_mux;
4655 break;
4656
4657 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004658 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004659 clk_sel = 0x02C;
4660 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4661 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4662
4663 /* Activate debug clock output */
4664 regval |= BIT(16);
4665 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4666 break;
4667
4668 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004669 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004670 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004671 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4672 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4673
4674 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004675 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004676 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4677 break;
4678
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004679 case APCS_BASE:
4680 clk->multiplier = 4;
4681 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004682
4683 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4684 if (measure_mux[i].debug_mux == M_L2)
4685 regval = BIT(7)|BIT(0);
4686 else
4687 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4688 } else {
4689 if (measure_mux[i].debug_mux == M_L2)
4690 regval = BIT(12);
4691 else
4692 regval = measure_mux[i].debug_mux << 8;
4693 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4694 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004695 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4696 break;
4697
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004698 default:
4699 return -EINVAL;
4700 }
4701
4702 /* Set debug mux clock index */
4703 regval = BVAL(8, 0, clk_sel);
4704 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4705
4706 /* Activate debug clock output */
4707 regval |= BIT(16);
4708 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4709
4710 /* Make sure test vector is set before starting measurements. */
4711 mb();
4712 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4713
4714 return 0;
4715}
4716
4717/* Sample clock for 'ticks' reference clock ticks. */
4718static u32 run_measurement(unsigned ticks)
4719{
4720 /* Stop counters and set the XO4 counter start value. */
4721 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4722
4723 /* Wait for timer to become ready. */
4724 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4725 BIT(25)) != 0)
4726 cpu_relax();
4727
4728 /* Run measurement and wait for completion. */
4729 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4730 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4731 BIT(25)) == 0)
4732 cpu_relax();
4733
4734 /* Return measured ticks. */
4735 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4736 BM(24, 0);
4737}
4738
4739/*
4740 * Perform a hardware rate measurement for a given clock.
4741 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4742 */
4743static unsigned long measure_clk_get_rate(struct clk *c)
4744{
4745 unsigned long flags;
4746 u32 gcc_xo4_reg_backup;
4747 u64 raw_count_short, raw_count_full;
4748 struct measure_clk *clk = to_measure_clk(c);
4749 unsigned ret;
4750
4751 ret = clk_prepare_enable(&cxo_clk_src.c);
4752 if (ret) {
4753 pr_warning("CXO clock failed to enable. Can't measure\n");
4754 return 0;
4755 }
4756
4757 spin_lock_irqsave(&local_clock_reg_lock, flags);
4758
4759 /* Enable CXO/4 and RINGOSC branch. */
4760 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4761 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4762
4763 /*
4764 * The ring oscillator counter will not reset if the measured clock
4765 * is not running. To detect this, run a short measurement before
4766 * the full measurement. If the raw results of the two are the same
4767 * then the clock must be off.
4768 */
4769
4770 /* Run a short measurement. (~1 ms) */
4771 raw_count_short = run_measurement(0x1000);
4772 /* Run a full measurement. (~14 ms) */
4773 raw_count_full = run_measurement(clk->sample_ticks);
4774
4775 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4776
4777 /* Return 0 if the clock is off. */
4778 if (raw_count_full == raw_count_short) {
4779 ret = 0;
4780 } else {
4781 /* Compute rate in Hz. */
4782 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4783 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4784 ret = (raw_count_full * clk->multiplier);
4785 }
4786
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004787 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004788 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4789
4790 clk_disable_unprepare(&cxo_clk_src.c);
4791
4792 return ret;
4793}
4794#else /* !CONFIG_DEBUG_FS */
4795static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4796{
4797 return -EINVAL;
4798}
4799
4800static unsigned long measure_clk_get_rate(struct clk *clk)
4801{
4802 return 0;
4803}
4804#endif /* CONFIG_DEBUG_FS */
4805
Matt Wagantallae053222012-05-14 19:42:07 -07004806static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004807 .set_parent = measure_clk_set_parent,
4808 .get_rate = measure_clk_get_rate,
4809};
4810
4811static struct measure_clk measure_clk = {
4812 .c = {
4813 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004814 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004815 CLK_INIT(measure_clk.c),
4816 },
4817 .multiplier = 1,
4818};
4819
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004820
4821static struct clk_lookup msm_clocks_8974_rumi[] = {
4822 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4823 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004824 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4825 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004826 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4827 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004828 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4829 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004830 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004831 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004832 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4833 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004834 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4835 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4836 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4837 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4838 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4839 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4840 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4841 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4842 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4843 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4844 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4845 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4846 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4847 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4848 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4849 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4850 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4851 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4852 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4853 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4854 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4855 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004856 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4857 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4858 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4859 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4860 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4861 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4862 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4863 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4864 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4865 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4866 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4867 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4868 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4869 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004870};
4871
Junjie Wua043bb22013-06-17 11:14:23 -07004872static struct clk_lookup msm_clocks_8974ac_only[] __initdata = {
4873 CLK_LOOKUP("gpll4", gpll4_clk_src.c, ""),
Junjie Wu2584f442013-07-01 09:47:22 -07004874 CLK_LOOKUP("sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c, "msm_sdcc.1"),
4875 CLK_LOOKUP("cal_clk", gcc_sdcc1_cdccal_ff_clk.c, "msm_sdcc.1"),
Junjie Wua043bb22013-06-17 11:14:23 -07004876};
4877
4878static struct clk_lookup msm_clocks_8974_common[] __initdata = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004879 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4880 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4881 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4882 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004883 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004884 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304885 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304886 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -07004887 CLK_LOOKUP("xo", cxo_lpm_clk.c, "fc4281d0.qcom,mpm"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004888
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004889 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4890
4891 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004892 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004893 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004894 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Asaf Penso2b1a6242013-04-09 17:25:56 -07004895 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, "f9923000.i2c"),
4896 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.i2c"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004897 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4898 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004899 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4900 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004901 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4902 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4903 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4904 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4905 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4906 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4907 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4908 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4909 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004910 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004911 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004912 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4913 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4914 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4915
Sagar Dharia8a73da92012-08-11 16:41:25 -06004916 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004917 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004918 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304919 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004920 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4921 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4922 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4923 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004924 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004925 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004926 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004927 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004928 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004929 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4930 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4931 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304932 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004933 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004934 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4935 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4938
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004939 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004940 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4941 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4942 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4943 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4944 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4945 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4946
Mona Hossainb43e94b2012-05-07 08:52:06 -07004947 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4948 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4949 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4950 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4951
4952 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4953 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4954 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4955 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4956
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004957 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4958 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4959 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4960 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4961
Mona Hossainc92629e2013-04-01 13:37:46 -07004962 CLK_LOOKUP("ce_drv_core_clk", gcc_ce2_clk.c, "qseecom"),
4963 CLK_LOOKUP("ce_drv_iface_clk", gcc_ce2_ahb_clk.c, "qseecom"),
4964 CLK_LOOKUP("ce_drv_bus_clk", gcc_ce2_axi_clk.c, "qseecom"),
4965 CLK_LOOKUP("ce_drv_core_clk_src", ce2_clk_src.c, "qseecom"),
4966
Hariprasad Dhalinarasimha005f0a52013-05-20 17:19:08 -07004967 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "mcd"),
4968 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "mcd"),
4969 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "mcd"),
4970 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "mcd"),
4971
Patrick Daly1dbfa292013-03-13 14:47:33 -07004972 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4973 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4974 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4975 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4976
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004977 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4978 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4979 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4980
4981 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4982 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4983 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4984
4985 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4986 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4987 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4988 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4989 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4990 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4991 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4992 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4993
Liron Kuch59339922013-01-01 18:29:47 +02004994 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4995 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004996
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004997 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4998 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304999 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5000 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005001 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06005002 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005003 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
5004 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
5005 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07005006 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05305007 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5008 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5009 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5010 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5011 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5012 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07005013 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08005014 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05305015 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
5016 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
5017 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08005018 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005019
5020 /* Multimedia clocks */
5021 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005022 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08005023 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005024 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
5025 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
5026 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005027 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005028 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005029 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005030 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Aravind Venkateswaran6b6d9c42013-05-06 16:10:03 -07005031 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922800.qcom,mdss_dsi"),
5032 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922e00.qcom,mdss_dsi"),
5033 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922800.qcom,mdss_dsi"),
5034 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005035 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005036 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07005037 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
5038 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
5039 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005040 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patelb89a77e2013-05-03 08:34:03 -07005041 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005042 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005043 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5044 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5045 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5046 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005047
5048 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07005049 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08005050 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07005051 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07005052 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07005053 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08005054 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07005055 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07005056 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005057 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
5058 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
5059 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
5060 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
5061 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
5062 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
5063 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
5064 /* CCI clocks */
5065 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5066 "fda0c000.qcom,cci"),
5067 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
5068 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
5069 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
5070 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005071 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5072 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005073 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5074 "fda0ac00.qcom,csiphy"),
5075 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
5076 "fda0ac00.qcom,csiphy"),
5077 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
5078 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005079 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5080 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005081 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5082 "fda0b000.qcom,csiphy"),
5083 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
5084 "fda0b000.qcom,csiphy"),
5085 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
5086 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005087 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5088 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005089 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5090 "fda0b400.qcom,csiphy"),
5091 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
5092 "fda0b400.qcom,csiphy"),
5093 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
5094 "fda0b400.qcom,csiphy"),
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005095
Kevin Chanb4b5f862012-08-23 14:34:33 -07005096 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005097 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005098 "fda08000.qcom,csid"),
5099 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5100 "fda08000.qcom,csid"),
5101 CLK_LOOKUP("csi_ahb_clk", camss_csi0_ahb_clk.c,
5102 "fda08000.qcom,csid"),
5103 CLK_LOOKUP("csi_src_clk", csi0_clk_src.c,
5104 "fda08000.qcom,csid"),
5105 CLK_LOOKUP("csi_phy_clk", camss_csi0phy_clk.c,
5106 "fda08000.qcom,csid"),
5107 CLK_LOOKUP("csi_clk", camss_csi0_clk.c,
5108 "fda08000.qcom,csid"),
5109 CLK_LOOKUP("csi_pix_clk", camss_csi0pix_clk.c,
5110 "fda08000.qcom,csid"),
5111 CLK_LOOKUP("csi_rdi_clk", camss_csi0rdi_clk.c,
5112 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005113
Shuzhen Wang65765c22013-01-08 14:37:15 -08005114 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005115 "fda08400.qcom,csid"),
5116 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5117 "fda08400.qcom,csid"),
5118 CLK_LOOKUP("csi_ahb_clk", camss_csi1_ahb_clk.c,
5119 "fda08400.qcom,csid"),
5120 CLK_LOOKUP("csi_src_clk", csi1_clk_src.c,
5121 "fda08400.qcom,csid"),
5122 CLK_LOOKUP("csi_phy_clk", camss_csi1phy_clk.c,
5123 "fda08400.qcom,csid"),
5124 CLK_LOOKUP("csi_clk", camss_csi1_clk.c,
5125 "fda08400.qcom,csid"),
5126 CLK_LOOKUP("csi_pix_clk", camss_csi1pix_clk.c,
5127 "fda08400.qcom,csid"),
5128 CLK_LOOKUP("csi_rdi_clk", camss_csi1rdi_clk.c,
5129 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005130
Shuzhen Wang65765c22013-01-08 14:37:15 -08005131 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005132 "fda08800.qcom,csid"),
5133 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5134 "fda08800.qcom,csid"),
5135 CLK_LOOKUP("csi_ahb_clk", camss_csi2_ahb_clk.c,
5136 "fda08800.qcom,csid"),
5137 CLK_LOOKUP("csi_src_clk", csi2_clk_src.c,
5138 "fda08800.qcom,csid"),
5139 CLK_LOOKUP("csi_phy_clk", camss_csi2phy_clk.c,
5140 "fda08800.qcom,csid"),
5141 CLK_LOOKUP("csi_clk", camss_csi2_clk.c,
5142 "fda08800.qcom,csid"),
5143 CLK_LOOKUP("csi_pix_clk", camss_csi2pix_clk.c,
5144 "fda08800.qcom,csid"),
5145 CLK_LOOKUP("csi_rdi_clk", camss_csi2rdi_clk.c,
5146 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005147
Shuzhen Wang65765c22013-01-08 14:37:15 -08005148 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005149 "fda08c00.qcom,csid"),
5150 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5151 "fda08c00.qcom,csid"),
5152 CLK_LOOKUP("csi_ahb_clk", camss_csi3_ahb_clk.c,
5153 "fda08c00.qcom,csid"),
5154 CLK_LOOKUP("csi_src_clk", csi3_clk_src.c,
5155 "fda08c00.qcom,csid"),
5156 CLK_LOOKUP("csi_phy_clk", camss_csi3phy_clk.c,
5157 "fda08c00.qcom,csid"),
5158 CLK_LOOKUP("csi_clk", camss_csi3_clk.c,
5159 "fda08c00.qcom,csid"),
5160 CLK_LOOKUP("csi_pix_clk", camss_csi3pix_clk.c,
5161 "fda08c00.qcom,csid"),
5162 CLK_LOOKUP("csi_rdi_clk", camss_csi3rdi_clk.c,
5163 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005164
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005165 /* ISPIF clocks */
Vladislav Hristovb5820152013-04-09 13:37:53 -07005166 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5167 "fda0a000.qcom,ispif"),
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005168
Kevin Chanb4b5f862012-08-23 14:34:33 -07005169 /*VFE clocks*/
5170 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5171 "fda10000.qcom,vfe"),
5172 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5173 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5174 "fda10000.qcom,vfe"),
5175 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5176 "fda10000.qcom,vfe"),
5177 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5178 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5179 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5180 "fda10000.qcom,vfe"),
5181 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5182 "fda14000.qcom,vfe"),
5183 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5184 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5185 "fda14000.qcom,vfe"),
5186 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5187 "fda14000.qcom,vfe"),
5188 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5189 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5190 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5191 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005192 /*Jpeg Clocks*/
5193 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5194 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5195 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5196 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5197 "fda1c000.qcom,jpeg"),
5198 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5199 "fda20000.qcom,jpeg"),
5200 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5201 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005202 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5203 "fda64000.qcom,iommu"),
5204 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5205 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005206 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005207 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5208 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5209 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5210 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5211 "fda1c000.qcom,jpeg"),
5212 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5213 "fda20000.qcom,jpeg"),
5214 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5215 "fda24000.qcom,jpeg"),
5216 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5217 "fda1c000.qcom,jpeg"),
5218 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5219 "fda20000.qcom,jpeg"),
5220 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5221 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005222 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5223 "fda04000.qcom,cpp"),
5224 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5225 "fda04000.qcom,cpp"),
5226 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5227 "fda04000.qcom,cpp"),
5228 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5229 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5230 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5231 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5232 "fda04000.qcom,cpp"),
5233 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5234
5235
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005236 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005237 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5238 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5239 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005240 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005241 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005242 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5243 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005244 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005245 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5246 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005247 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5248 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005249 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5250 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005251 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005252 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5253 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005254 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005255 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005256 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5257 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005258 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5259 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5260 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5261 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5262 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005263 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5264 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5265 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5266 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005267
Matt Wagantall5900b7b2013-04-11 15:45:17 -07005268 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fd8c1024.qcom,gdsc"),
5269 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "fd8c2304.qcom,gdsc"),
5270 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "fd8c2304.qcom,gdsc"),
5271 CLK_LOOKUP("core0_clk", camss_jpeg_jpeg0_clk.c, "fd8c35a4.qcom,gdsc"),
5272 CLK_LOOKUP("core1_clk", camss_jpeg_jpeg1_clk.c, "fd8c35a4.qcom,gdsc"),
5273 CLK_LOOKUP("core2_clk", camss_jpeg_jpeg2_clk.c, "fd8c35a4.qcom,gdsc"),
5274 CLK_LOOKUP("core0_clk", camss_vfe_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5275 CLK_LOOKUP("core1_clk", camss_vfe_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5276 CLK_LOOKUP("csi0_clk", camss_csi_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5277 CLK_LOOKUP("csi1_clk", camss_csi_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5278 CLK_LOOKUP("cpp_clk", camss_vfe_cpp_clk.c, "fd8c36a4.qcom,gdsc"),
Matt Wagantall3ef52422013-04-10 20:29:19 -07005279 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fd8c4024.qcom,gdsc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005280
5281 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005282 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5283 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5284 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005285
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005286 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5287 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5288 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5289 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005290 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005291
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005292 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005293 CLK_LOOKUP("bus_clk", pnoc_keepalive_a_clk.c, ""),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005294
5295 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5296 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5297 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5298 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5299 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5300 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5301 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5302 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5303 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5304 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5305
5306 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5307 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5308 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5309 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5310 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5311 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5312 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5313 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5314 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5315 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5316 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5317 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5318 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005319 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5320 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005321 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5322 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005323
Pratik Pateld8204a12013-02-07 18:36:55 -08005324 /* CoreSight clocks */
5325 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5326 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5327 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5328 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5329 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5330 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5331 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5332 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5333 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5334 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5335 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5336 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5337 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5338 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005339 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5340 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5341 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5342 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5343 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5344 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5345 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5346 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5347 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5348 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5349 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5350 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5351 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5352 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005353 CLK_LOOKUP("core_clk", qdss_clk.c, "fdf30018.hwevent"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005354
Pratik Pateld8204a12013-02-07 18:36:55 -08005355 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5356 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5357 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5358 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5359 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5360 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5361 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5362 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5363 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5364 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5365 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5366 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5367 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5368 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005369 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5370 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5371 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5372 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5373 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5374 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5375 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5376 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5377 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5378 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5379 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5380 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5381 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5382 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005383 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fdf30018.hwevent"),
5384
5385 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c, "fdf30018.hwevent"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005386
5387 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5388 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5389 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5390 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5391 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005392
5393 /* DSI PLL clocks */
5394 CLK_LOOKUP("", dsi_vco_clk_8974.c, ""),
5395 CLK_LOOKUP("", analog_postdiv_clk_8974.c, ""),
5396 CLK_LOOKUP("", indirect_path_div2_clk_8974.c, ""),
5397 CLK_LOOKUP("", pixel_clk_src_8974.c, ""),
5398 CLK_LOOKUP("", byte_mux_8974.c, ""),
5399 CLK_LOOKUP("", byte_clk_src_8974.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005400};
5401
Junjie Wua043bb22013-06-17 11:14:23 -07005402static struct clk_lookup msm_clocks_8974[ARRAY_SIZE(msm_clocks_8974_common)
5403 + ARRAY_SIZE(msm_clocks_8974ac_only)];
5404
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005405static struct pll_config_regs mmpll0_regs __initdata = {
5406 .l_reg = (void __iomem *)MMPLL0_L_REG,
5407 .m_reg = (void __iomem *)MMPLL0_M_REG,
5408 .n_reg = (void __iomem *)MMPLL0_N_REG,
5409 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5410 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5411 .base = &virt_bases[MMSS_BASE],
5412};
5413
5414/* MMPLL0 at 800 MHz, main output enabled. */
5415static struct pll_config mmpll0_config __initdata = {
5416 .l = 0x29,
5417 .m = 0x2,
5418 .n = 0x3,
5419 .vco_val = 0x0,
5420 .vco_mask = BM(21, 20),
5421 .pre_div_val = 0x0,
5422 .pre_div_mask = BM(14, 12),
5423 .post_div_val = 0x0,
5424 .post_div_mask = BM(9, 8),
5425 .mn_ena_val = BIT(24),
5426 .mn_ena_mask = BIT(24),
5427 .main_output_val = BIT(0),
5428 .main_output_mask = BIT(0),
5429};
5430
5431static struct pll_config_regs mmpll1_regs __initdata = {
5432 .l_reg = (void __iomem *)MMPLL1_L_REG,
5433 .m_reg = (void __iomem *)MMPLL1_M_REG,
5434 .n_reg = (void __iomem *)MMPLL1_N_REG,
5435 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5436 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5437 .base = &virt_bases[MMSS_BASE],
5438};
5439
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005440/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005441static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005442 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005443 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005444 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005445 .vco_val = 0x0,
5446 .vco_mask = BM(21, 20),
5447 .pre_div_val = 0x0,
5448 .pre_div_mask = BM(14, 12),
5449 .post_div_val = 0x0,
5450 .post_div_mask = BM(9, 8),
5451 .mn_ena_val = BIT(24),
5452 .mn_ena_mask = BIT(24),
5453 .main_output_val = BIT(0),
5454 .main_output_mask = BIT(0),
5455};
5456
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005457/* MMPLL1 at 1167 MHz, main output enabled. */
5458static struct pll_config mmpll1_v2_config __initdata = {
5459 .l = 60,
5460 .m = 25,
5461 .n = 32,
5462 .vco_val = 0x0,
5463 .vco_mask = BM(21, 20),
5464 .pre_div_val = 0x0,
5465 .pre_div_mask = BM(14, 12),
5466 .post_div_val = 0x0,
5467 .post_div_mask = BM(9, 8),
5468 .mn_ena_val = BIT(24),
5469 .mn_ena_mask = BIT(24),
5470 .main_output_val = BIT(0),
5471 .main_output_mask = BIT(0),
5472};
5473
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005474static struct pll_config_regs mmpll3_regs __initdata = {
5475 .l_reg = (void __iomem *)MMPLL3_L_REG,
5476 .m_reg = (void __iomem *)MMPLL3_M_REG,
5477 .n_reg = (void __iomem *)MMPLL3_N_REG,
5478 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5479 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5480 .base = &virt_bases[MMSS_BASE],
5481};
5482
5483/* MMPLL3 at 820 MHz, main output enabled. */
5484static struct pll_config mmpll3_config __initdata = {
5485 .l = 0x2A,
5486 .m = 0x11,
5487 .n = 0x18,
5488 .vco_val = 0x0,
5489 .vco_mask = BM(21, 20),
5490 .pre_div_val = 0x0,
5491 .pre_div_mask = BM(14, 12),
5492 .post_div_val = 0x0,
5493 .post_div_mask = BM(9, 8),
5494 .mn_ena_val = BIT(24),
5495 .mn_ena_mask = BIT(24),
5496 .main_output_val = BIT(0),
5497 .main_output_mask = BIT(0),
5498};
5499
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005500/* MMPLL3 at 930 MHz, main output enabled. */
5501static struct pll_config mmpll3_v2_config __initdata = {
5502 .l = 48,
5503 .m = 7,
5504 .n = 16,
5505 .vco_val = 0x0,
5506 .vco_mask = BM(21, 20),
5507 .pre_div_val = 0x0,
5508 .pre_div_mask = BM(14, 12),
5509 .post_div_val = 0x0,
5510 .post_div_mask = BM(9, 8),
5511 .mn_ena_val = BIT(24),
5512 .mn_ena_mask = BIT(24),
5513 .main_output_val = BIT(0),
5514 .main_output_mask = BIT(0),
5515};
5516
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005517static void __init reg_init(void)
5518{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005519 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005520
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005521 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005522
5523 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5524 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5525 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5526 } else {
5527 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5528 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5529 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005530
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005531 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5532 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5533 regval |= BIT(0);
5534 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5535
5536 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005537 * V2 requires additional votes to allow the LPASS and MMSS
5538 * controllers to use GPLL0.
5539 */
5540 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5541 regval = readl_relaxed(
5542 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5543 writel_relaxed(regval | BIT(26) | BIT(25),
5544 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5545 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005546}
5547
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005548static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005549{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005550 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005551 clk_set_rate(&axi_clk_src.c, 291750000);
5552 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005553 } else {
5554 clk_set_rate(&axi_clk_src.c, 282000000);
5555 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5556 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005557
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005558 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005559 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5560 * source. Sleep set vote is 0.
5561 */
5562 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5563 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5564
5565 /*
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005566 * Hold an active set vote for the PNOC AHB source. Sleep set vote is 0.
5567 */
5568 clk_set_rate(&pnoc_keepalive_a_clk.c, 19200000);
5569 clk_prepare_enable(&pnoc_keepalive_a_clk.c);
5570
5571 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005572 * Hold an active set vote for CXO; this is because CXO is expected
5573 * to remain on whenever CPUs aren't power collapsed.
5574 */
5575 clk_prepare_enable(&cxo_a_clk_src.c);
5576
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005577 /*
5578 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5579 * the bus driver is ready.
5580 */
5581 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5582 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5583
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005584 /* Set rates for single-rate clocks. */
5585 clk_set_rate(&usb30_master_clk_src.c,
5586 usb30_master_clk_src.freq_tbl[0].freq_hz);
5587 clk_set_rate(&tsif_ref_clk_src.c,
5588 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5589 clk_set_rate(&usb_hs_system_clk_src.c,
5590 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5591 clk_set_rate(&usb_hsic_clk_src.c,
5592 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5593 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5594 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5595 clk_set_rate(&usb_hsic_system_clk_src.c,
5596 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5597 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5598 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5599 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5600 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5601 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5602 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5603 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5604 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5605 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5606 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5607 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5608 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005609}
5610
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005611#define GCC_CC_PHYS 0xFC400000
5612#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005613
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005614#define MMSS_CC_PHYS 0xFD8C0000
5615#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005616
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005617#define LPASS_CC_PHYS 0xFE000000
5618#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005619
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005620#define APCS_GCC_CC_PHYS 0xF9011000
5621#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005622
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005623static struct clk *qup_i2c_clks[][2] __initdata = {
5624 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5625 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5626 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5627 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5628 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5629 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5630 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5631 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5632 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5633 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5634 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5635 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5636};
5637
Junjie Wu5e905ea2013-06-07 15:47:20 -07005638/* v1 to v2 clock changes */
5639static void __init msm8974_v2_clock_override(void)
5640{
5641 int i;
5642
5643 mmpll3_clk_src.c.rate = 930000000;
5644 mmpll1_clk_src.c.rate = 1167000000;
5645 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5646
5647 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
5648 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5649
5650 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
5651 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5652 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5653
5654 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5655 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5656
5657 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
5658
5659 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5660 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5661 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
5662}
5663
5664/* v2 to v3 clock changes */
5665static void __init msm8974_v3_clock_override(void)
5666{
5667 ce1_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5668 ce1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
5669 ce1_clk_src.freq_tbl = ftbl_gcc_ce1_v3_clk;
5670 ce2_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5671 ce2_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
5672 ce2_clk_src.freq_tbl = ftbl_gcc_ce2_v3_clk;
5673
5674 sdcc1_apps_clk_src.c.fmax[VDD_DIG_LOW] = 200000000;
5675 sdcc1_apps_clk_src.c.fmax[VDD_DIG_NOMINAL] = 400000000;
5676
5677 vfe0_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5678 vfe0_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
5679 vfe0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5680 vfe1_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5681 vfe1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
5682 vfe1_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5683 cpp_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5684 cpp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
5685 cpp_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5686
5687 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 266670000;
5688
5689 mclk0_clk_src.freq_tbl = ftbl_camss_mclk0_3_v3_clk;
5690 mclk1_clk_src.freq_tbl = ftbl_camss_mclk0_3_v3_clk;
5691 mclk2_clk_src.freq_tbl = ftbl_camss_mclk0_3_v3_clk;
5692 mclk3_clk_src.freq_tbl = ftbl_camss_mclk0_3_v3_clk;
5693 mclk0_clk_src.set_rate = set_rate_mnd;
5694 mclk1_clk_src.set_rate = set_rate_mnd;
5695 mclk2_clk_src.set_rate = set_rate_mnd;
5696 mclk3_clk_src.set_rate = set_rate_mnd;
Junjie Wua043bb22013-06-17 11:14:23 -07005697 mclk0_clk_src.c.ops = &clk_ops_rcg_mnd;
5698 mclk1_clk_src.c.ops = &clk_ops_rcg_mnd;
5699 mclk2_clk_src.c.ops = &clk_ops_rcg_mnd;
5700 mclk3_clk_src.c.ops = &clk_ops_rcg_mnd;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005701}
5702
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005703static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005704{
5705 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5706 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005707 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005708
5709 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5710 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005711 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005712
5713 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5714 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005715 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005716
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005717 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5718 if (!virt_bases[APCS_BASE])
5719 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5720
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005721 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005722
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005723 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5724 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005725 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005726
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005727 enable_rpm_scaling();
5728
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005729 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005730
Junjie Wua043bb22013-06-17 11:14:23 -07005731 memcpy(msm_clocks_8974, msm_clocks_8974_common,
5732 sizeof(msm_clocks_8974_common));
5733 msm8974_clock_init_data.size -= ARRAY_SIZE(msm_clocks_8974ac_only);
5734
Junjie Wu5e905ea2013-06-07 15:47:20 -07005735 /* version specific changes */
5736 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 2)
5737 msm8974_v2_clock_override();
Junjie Wua043bb22013-06-17 11:14:23 -07005738 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 3) {
Junjie Wu5e905ea2013-06-07 15:47:20 -07005739 msm8974_v3_clock_override();
Junjie Wua043bb22013-06-17 11:14:23 -07005740 memcpy(msm_clocks_8974 + ARRAY_SIZE(msm_clocks_8974_common),
5741 msm_clocks_8974ac_only, sizeof(msm_clocks_8974ac_only));
5742 msm8974_clock_init_data.size +=
5743 ARRAY_SIZE(msm_clocks_8974ac_only);
5744 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005745
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005746 clk_ops_pixel_clock = clk_ops_pixel;
5747 clk_ops_pixel_clock.set_rate = set_rate_pixel;
5748 clk_ops_pixel_clock.round_rate = round_rate_pixel;
5749
Patrick Dalyadeeb472013-03-06 21:22:32 -08005750 /*
5751 * MDSS needs the ahb clock and needs to init before we register the
5752 * lookup table.
5753 */
5754 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005755}
5756
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005757static void __init msm8974_rumi_clock_pre_init(void)
5758{
5759 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5760 if (!virt_bases[GCC_BASE])
5761 panic("clock-8974: Unable to ioremap GCC memory!");
5762
5763 /* SDCC clocks are partially emulated in the RUMI */
5764 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5765 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5766 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5767 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5768
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005769 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5770 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005771 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005772}
5773
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005774struct clock_init_data msm8974_clock_init_data __initdata = {
5775 .table = msm_clocks_8974,
5776 .size = ARRAY_SIZE(msm_clocks_8974),
5777 .pre_init = msm8974_clock_pre_init,
5778 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005779};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005780
5781struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5782 .table = msm_clocks_8974_rumi,
5783 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5784 .pre_init = msm8974_rumi_clock_pre_init,
5785};