blob: 1ede6e0f15a5f80d9e7779a36b3158adac83ffe3 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allan0d6057e2011-01-04 01:16:44 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
Bruce Allan16059272008-11-21 16:51:06 -080030 * 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070031 * 82562G-2 10/100 Network Connection
32 * 82562GT 10/100 Network Connection
33 * 82562GT-2 10/100 Network Connection
34 * 82562V 10/100 Network Connection
35 * 82562V-2 10/100 Network Connection
36 * 82566DC-2 Gigabit Network Connection
37 * 82566DC Gigabit Network Connection
38 * 82566DM-2 Gigabit Network Connection
39 * 82566DM Gigabit Network Connection
40 * 82566MC Gigabit Network Connection
41 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070042 * 82567LM Gigabit Network Connection
43 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080044 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070045 * 82567LM-2 Gigabit Network Connection
46 * 82567LF-2 Gigabit Network Connection
47 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070048 * 82567LF-3 Gigabit Network Connection
49 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070050 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000051 * 82577LM Gigabit Network Connection
52 * 82577LC Gigabit Network Connection
53 * 82578DM Gigabit Network Connection
54 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000055 * 82579LM Gigabit Network Connection
56 * 82579V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
61#define ICH_FLASH_GFPREG 0x0000
62#define ICH_FLASH_HSFSTS 0x0004
63#define ICH_FLASH_HSFCTL 0x0006
64#define ICH_FLASH_FADDR 0x0008
65#define ICH_FLASH_FDATA0 0x0010
Bruce Allan4a770352008-10-01 17:18:35 -070066#define ICH_FLASH_PR0 0x0074
Auke Kokbc7f75f2007-09-17 12:30:59 -070067
68#define ICH_FLASH_READ_COMMAND_TIMEOUT 500
69#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 500
70#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 3000000
71#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
72#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
73
74#define ICH_CYCLE_READ 0
75#define ICH_CYCLE_WRITE 2
76#define ICH_CYCLE_ERASE 3
77
78#define FLASH_GFPREG_BASE_MASK 0x1FFF
79#define FLASH_SECTOR_ADDR_SHIFT 12
80
81#define ICH_FLASH_SEG_SIZE_256 256
82#define ICH_FLASH_SEG_SIZE_4K 4096
83#define ICH_FLASH_SEG_SIZE_8K 8192
84#define ICH_FLASH_SEG_SIZE_64K 65536
85
86
87#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
Bruce Allan6dfaa762010-05-05 22:00:06 +000088/* FW established a valid mode */
89#define E1000_ICH_FWSM_FW_VALID 0x00008000
Auke Kokbc7f75f2007-09-17 12:30:59 -070090
91#define E1000_ICH_MNG_IAMT_MODE 0x2
92
93#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
94 (ID_LED_DEF1_OFF2 << 8) | \
95 (ID_LED_DEF1_ON2 << 4) | \
96 (ID_LED_DEF1_DEF2))
97
98#define E1000_ICH_NVM_SIG_WORD 0x13
99#define E1000_ICH_NVM_SIG_MASK 0xC000
Bruce Allane2434552008-11-21 17:02:41 -0800100#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
101#define E1000_ICH_NVM_SIG_VALUE 0x80
Auke Kokbc7f75f2007-09-17 12:30:59 -0700102
103#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
104
105#define E1000_FEXTNVM_SW_CONFIG 1
106#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* Bit redefined for ICH8M :/ */
107
Bruce Allan831bd2e2010-09-22 17:16:18 +0000108#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
109#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
110#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
111
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
113
114#define E1000_ICH_RAR_ENTRIES 7
115
116#define PHY_PAGE_SHIFT 5
117#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
118 ((reg) & MAX_PHY_REG_ADDRESS))
119#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
120#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
121
122#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
123#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
124#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
125
Bruce Allana4f58f52009-06-02 11:29:18 +0000126#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
127
Bruce Allan53ac5a82009-10-26 11:23:06 +0000128#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in milliseconds */
129
Bruce Allanf523d212009-10-29 13:45:45 +0000130/* SMBus Address Phy Register */
131#define HV_SMB_ADDR PHY_REG(768, 26)
Bruce Allan8395ae82010-09-22 17:15:08 +0000132#define HV_SMB_ADDR_MASK 0x007F
Bruce Allanf523d212009-10-29 13:45:45 +0000133#define HV_SMB_ADDR_PEC_EN 0x0200
134#define HV_SMB_ADDR_VALID 0x0080
135
Bruce Alland3738bb2010-06-16 13:27:28 +0000136/* PHY Power Management Control */
137#define HV_PM_CTRL PHY_REG(770, 17)
138
Bruce Allane52997f2010-06-16 13:27:49 +0000139/* PHY Low Power Idle Control */
140#define I82579_LPI_CTRL PHY_REG(772, 20)
141#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
142
Bruce Allan1effb452011-02-25 06:58:03 +0000143/* EMI Registers */
144#define I82579_EMI_ADDR 0x10
145#define I82579_EMI_DATA 0x11
146#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
147
Bruce Allanf523d212009-10-29 13:45:45 +0000148/* Strapping Option Register - RO */
149#define E1000_STRAP 0x0000C
150#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
151#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
152
Bruce Allanfa2ce132009-10-26 11:23:25 +0000153/* OEM Bits Phy Register */
154#define HV_OEM_BITS PHY_REG(768, 25)
155#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
Bruce Allanf523d212009-10-29 13:45:45 +0000156#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
Bruce Allanfa2ce132009-10-26 11:23:25 +0000157#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
158
Bruce Allan1d5846b2009-10-29 13:46:05 +0000159#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
160#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
161
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000162/* KMRN Mode Control */
163#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
164#define HV_KMRN_MDIO_SLOW 0x0400
165
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
167/* Offset 04h HSFSTS */
168union ich8_hws_flash_status {
169 struct ich8_hsfsts {
170 u16 flcdone :1; /* bit 0 Flash Cycle Done */
171 u16 flcerr :1; /* bit 1 Flash Cycle Error */
172 u16 dael :1; /* bit 2 Direct Access error Log */
173 u16 berasesz :2; /* bit 4:3 Sector Erase Size */
174 u16 flcinprog :1; /* bit 5 flash cycle in Progress */
175 u16 reserved1 :2; /* bit 13:6 Reserved */
176 u16 reserved2 :6; /* bit 13:6 Reserved */
177 u16 fldesvalid :1; /* bit 14 Flash Descriptor Valid */
178 u16 flockdn :1; /* bit 15 Flash Config Lock-Down */
179 } hsf_status;
180 u16 regval;
181};
182
183/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
184/* Offset 06h FLCTL */
185union ich8_hws_flash_ctrl {
186 struct ich8_hsflctl {
187 u16 flcgo :1; /* 0 Flash Cycle Go */
188 u16 flcycle :2; /* 2:1 Flash Cycle */
189 u16 reserved :5; /* 7:3 Reserved */
190 u16 fldbcount :2; /* 9:8 Flash Data Byte Count */
191 u16 flockdn :6; /* 15:10 Reserved */
192 } hsf_ctrl;
193 u16 regval;
194};
195
196/* ICH Flash Region Access Permissions */
197union ich8_hws_flash_regacc {
198 struct ich8_flracc {
199 u32 grra :8; /* 0:7 GbE region Read Access */
200 u32 grwa :8; /* 8:15 GbE region Write Access */
201 u32 gmrag :8; /* 23:16 GbE Master Read Access Grant */
202 u32 gmwag :8; /* 31:24 GbE Master Write Access Grant */
203 } hsf_flregacc;
204 u16 regval;
205};
206
Bruce Allan4a770352008-10-01 17:18:35 -0700207/* ICH Flash Protected Region */
208union ich8_flash_protected_range {
209 struct ich8_pr {
210 u32 base:13; /* 0:12 Protected Range Base */
211 u32 reserved1:2; /* 13:14 Reserved */
212 u32 rpe:1; /* 15 Read Protection Enable */
213 u32 limit:13; /* 16:28 Protected Range Limit */
214 u32 reserved2:2; /* 29:30 Reserved */
215 u32 wpe:1; /* 31 Write Protection Enable */
216 } range;
217 u32 regval;
218};
219
Auke Kokbc7f75f2007-09-17 12:30:59 -0700220static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw);
221static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
222static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700223static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
224static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
225 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700226static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
227 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700228static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
229 u16 *data);
230static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
231 u8 size, u16 *data);
232static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw);
233static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allanf4187b52008-08-26 18:36:50 -0700234static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000235static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
236static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
237static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
238static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
239static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
240static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
241static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
242static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000243static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000244static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000245static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +0000246static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000247static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000248static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
249static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000250static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000251static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700252
253static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
254{
255 return readw(hw->flash_address + reg);
256}
257
258static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
259{
260 return readl(hw->flash_address + reg);
261}
262
263static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
264{
265 writew(val, hw->flash_address + reg);
266}
267
268static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
269{
270 writel(val, hw->flash_address + reg);
271}
272
273#define er16flash(reg) __er16flash(hw, (reg))
274#define er32flash(reg) __er32flash(hw, (reg))
275#define ew16flash(reg,val) __ew16flash(hw, (reg), (val))
276#define ew32flash(reg,val) __ew32flash(hw, (reg), (val))
277
Bruce Allan99730e42011-05-13 07:19:48 +0000278static void e1000_toggle_lanphypc_value_ich8lan(struct e1000_hw *hw)
279{
280 u32 ctrl;
281
282 ctrl = er32(CTRL);
283 ctrl |= E1000_CTRL_LANPHYPC_OVERRIDE;
284 ctrl &= ~E1000_CTRL_LANPHYPC_VALUE;
285 ew32(CTRL, ctrl);
286 udelay(10);
287 ctrl &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
288 ew32(CTRL, ctrl);
289}
290
Auke Kokbc7f75f2007-09-17 12:30:59 -0700291/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000292 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
293 * @hw: pointer to the HW structure
294 *
295 * Initialize family-specific PHY parameters and function pointers.
296 **/
297static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
298{
299 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan99730e42011-05-13 07:19:48 +0000300 u32 fwsm;
Bruce Allana4f58f52009-06-02 11:29:18 +0000301 s32 ret_val = 0;
302
303 phy->addr = 1;
304 phy->reset_delay_us = 100;
305
Bruce Allan2b6b1682011-05-13 07:20:09 +0000306 phy->ops.set_page = e1000_set_page_igp;
Bruce Allan94d81862009-11-20 23:25:26 +0000307 phy->ops.read_reg = e1000_read_phy_reg_hv;
308 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000309 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
Bruce Allanfa2ce132009-10-26 11:23:25 +0000310 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
311 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
Bruce Allan94d81862009-11-20 23:25:26 +0000312 phy->ops.write_reg = e1000_write_phy_reg_hv;
313 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000314 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
Bruce Allan17f208d2009-12-01 15:47:22 +0000315 phy->ops.power_up = e1000_power_up_phy_copper;
316 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000317 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
318
Bruce Alland3738bb2010-06-16 13:27:28 +0000319 /*
320 * The MAC-PHY interconnect may still be in SMBus mode
321 * after Sx->S0. If the manageability engine (ME) is
322 * disabled, then toggle the LANPHYPC Value bit to force
323 * the interconnect to PCIe mode.
324 */
Bruce Allan605c82b2010-09-22 17:17:01 +0000325 fwsm = er32(FWSM);
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000326 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) && !e1000_check_reset_block(hw)) {
Bruce Allan99730e42011-05-13 07:19:48 +0000327 e1000_toggle_lanphypc_value_ich8lan(hw);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000328 msleep(50);
Bruce Allan605c82b2010-09-22 17:17:01 +0000329
330 /*
331 * Gate automatic PHY configuration by hardware on
332 * non-managed 82579
333 */
334 if (hw->mac.type == e1000_pch2lan)
335 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000336 }
337
Bruce Allan627c8a02010-05-05 22:00:27 +0000338 /*
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400339 * Reset the PHY before any access to it. Doing so, ensures that
Bruce Allan627c8a02010-05-05 22:00:27 +0000340 * the PHY is in a known good state before we read/write PHY registers.
341 * The generic reset is sufficient here, because we haven't determined
342 * the PHY type yet.
343 */
344 ret_val = e1000e_phy_hw_reset_generic(hw);
345 if (ret_val)
346 goto out;
347
Bruce Allan605c82b2010-09-22 17:17:01 +0000348 /* Ungate automatic PHY configuration on non-managed 82579 */
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000349 if ((hw->mac.type == e1000_pch2lan) &&
Bruce Allan605c82b2010-09-22 17:17:01 +0000350 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000351 usleep_range(10000, 20000);
Bruce Allan605c82b2010-09-22 17:17:01 +0000352 e1000_gate_hw_phy_config_ich8lan(hw, false);
353 }
354
Bruce Allana4f58f52009-06-02 11:29:18 +0000355 phy->id = e1000_phy_unknown;
Bruce Allan664dc872010-11-24 06:01:46 +0000356 switch (hw->mac.type) {
357 default:
358 ret_val = e1000e_get_phy_id(hw);
359 if (ret_val)
360 goto out;
361 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
362 break;
363 /* fall-through */
364 case e1000_pch2lan:
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000365 /*
Bruce Allan664dc872010-11-24 06:01:46 +0000366 * In case the PHY needs to be in mdio slow mode,
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000367 * set slow mode and try to get the PHY id again.
368 */
369 ret_val = e1000_set_mdio_slow_mode_hv(hw);
370 if (ret_val)
371 goto out;
372 ret_val = e1000e_get_phy_id(hw);
373 if (ret_val)
374 goto out;
Bruce Allan664dc872010-11-24 06:01:46 +0000375 break;
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000376 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000377 phy->type = e1000e_get_phy_type_from_id(phy->id);
378
Bruce Allan0be84012009-12-02 17:03:18 +0000379 switch (phy->type) {
380 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000381 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +0000382 phy->ops.check_polarity = e1000_check_polarity_82577;
383 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000384 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000385 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000386 phy->ops.get_info = e1000_get_phy_info_82577;
387 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000388 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000389 case e1000_phy_82578:
390 phy->ops.check_polarity = e1000_check_polarity_m88;
391 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
392 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
393 phy->ops.get_info = e1000e_get_phy_info_m88;
394 break;
395 default:
396 ret_val = -E1000_ERR_PHY;
397 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000398 }
399
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000400out:
Bruce Allana4f58f52009-06-02 11:29:18 +0000401 return ret_val;
402}
403
404/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700405 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
406 * @hw: pointer to the HW structure
407 *
408 * Initialize family-specific PHY parameters and function pointers.
409 **/
410static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
411{
412 struct e1000_phy_info *phy = &hw->phy;
413 s32 ret_val;
414 u16 i = 0;
415
416 phy->addr = 1;
417 phy->reset_delay_us = 100;
418
Bruce Allan17f208d2009-12-01 15:47:22 +0000419 phy->ops.power_up = e1000_power_up_phy_copper;
420 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
421
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700422 /*
423 * We may need to do this twice - once for IGP and if that fails,
424 * we'll set BM func pointers and try again
425 */
426 ret_val = e1000e_determine_phy_address(hw);
427 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000428 phy->ops.write_reg = e1000e_write_phy_reg_bm;
429 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700430 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000431 if (ret_val) {
432 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700433 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000434 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700435 }
436
Auke Kokbc7f75f2007-09-17 12:30:59 -0700437 phy->id = 0;
438 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
439 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000440 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700441 ret_val = e1000e_get_phy_id(hw);
442 if (ret_val)
443 return ret_val;
444 }
445
446 /* Verify phy id */
447 switch (phy->id) {
448 case IGP03E1000_E_PHY_ID:
449 phy->type = e1000_phy_igp_3;
450 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000451 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
452 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000453 phy->ops.get_info = e1000e_get_phy_info_igp;
454 phy->ops.check_polarity = e1000_check_polarity_igp;
455 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700456 break;
457 case IFE_E_PHY_ID:
458 case IFE_PLUS_E_PHY_ID:
459 case IFE_C_E_PHY_ID:
460 phy->type = e1000_phy_ife;
461 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000462 phy->ops.get_info = e1000_get_phy_info_ife;
463 phy->ops.check_polarity = e1000_check_polarity_ife;
464 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700465 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700466 case BME1000_E_PHY_ID:
467 phy->type = e1000_phy_bm;
468 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000469 phy->ops.read_reg = e1000e_read_phy_reg_bm;
470 phy->ops.write_reg = e1000e_write_phy_reg_bm;
471 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000472 phy->ops.get_info = e1000e_get_phy_info_m88;
473 phy->ops.check_polarity = e1000_check_polarity_m88;
474 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700475 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700476 default:
477 return -E1000_ERR_PHY;
478 break;
479 }
480
481 return 0;
482}
483
484/**
485 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
486 * @hw: pointer to the HW structure
487 *
488 * Initialize family-specific NVM parameters and function
489 * pointers.
490 **/
491static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
492{
493 struct e1000_nvm_info *nvm = &hw->nvm;
494 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000495 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700496 u16 i;
497
Bruce Allanad680762008-03-28 09:15:03 -0700498 /* Can't read flash registers if the register set isn't mapped. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700499 if (!hw->flash_address) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000500 e_dbg("ERROR: Flash registers not mapped\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700501 return -E1000_ERR_CONFIG;
502 }
503
504 nvm->type = e1000_nvm_flash_sw;
505
506 gfpreg = er32flash(ICH_FLASH_GFPREG);
507
Bruce Allanad680762008-03-28 09:15:03 -0700508 /*
509 * sector_X_addr is a "sector"-aligned address (4096 bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700510 * Add 1 to sector_end_addr since this sector is included in
Bruce Allanad680762008-03-28 09:15:03 -0700511 * the overall size.
512 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700513 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
514 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
515
516 /* flash_base_addr is byte-aligned */
517 nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
518
Bruce Allanad680762008-03-28 09:15:03 -0700519 /*
520 * find total size of the NVM, then cut in half since the total
521 * size represents two separate NVM banks.
522 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700523 nvm->flash_bank_size = (sector_end_addr - sector_base_addr)
524 << FLASH_SECTOR_ADDR_SHIFT;
525 nvm->flash_bank_size /= 2;
526 /* Adjust to word count */
527 nvm->flash_bank_size /= sizeof(u16);
528
529 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
530
531 /* Clear shadow ram */
532 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000533 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700534 dev_spec->shadow_ram[i].value = 0xFFFF;
535 }
536
537 return 0;
538}
539
540/**
541 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
542 * @hw: pointer to the HW structure
543 *
544 * Initialize family-specific MAC parameters and function
545 * pointers.
546 **/
547static s32 e1000_init_mac_params_ich8lan(struct e1000_adapter *adapter)
548{
549 struct e1000_hw *hw = &adapter->hw;
550 struct e1000_mac_info *mac = &hw->mac;
551
552 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700553 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700554
555 /* Set mta register count */
556 mac->mta_reg_count = 32;
557 /* Set rar entry count */
558 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
559 if (mac->type == e1000_ich8lan)
560 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000561 /* FWSM register */
562 mac->has_fwsm = true;
563 /* ARC subsystem not supported */
564 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000565 /* Adaptive IFS supported */
566 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700567
Bruce Allana4f58f52009-06-02 11:29:18 +0000568 /* LED operations */
569 switch (mac->type) {
570 case e1000_ich8lan:
571 case e1000_ich9lan:
572 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000573 /* check management mode */
574 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000575 /* ID LED init */
576 mac->ops.id_led_init = e1000e_id_led_init;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000577 /* blink LED */
578 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000579 /* setup LED */
580 mac->ops.setup_led = e1000e_setup_led_generic;
581 /* cleanup LED */
582 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
583 /* turn on/off LED */
584 mac->ops.led_on = e1000_led_on_ich8lan;
585 mac->ops.led_off = e1000_led_off_ich8lan;
586 break;
587 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +0000588 case e1000_pch2lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000589 /* check management mode */
590 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000591 /* ID LED init */
592 mac->ops.id_led_init = e1000_id_led_init_pchlan;
593 /* setup LED */
594 mac->ops.setup_led = e1000_setup_led_pchlan;
595 /* cleanup LED */
596 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
597 /* turn on/off LED */
598 mac->ops.led_on = e1000_led_on_pchlan;
599 mac->ops.led_off = e1000_led_off_pchlan;
600 break;
601 default:
602 break;
603 }
604
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 /* Enable PCS Lock-loss workaround for ICH8 */
606 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000607 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608
Bruce Allan605c82b2010-09-22 17:17:01 +0000609 /* Gate automatic PHY configuration by hardware on managed 82579 */
610 if ((mac->type == e1000_pch2lan) &&
611 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
612 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Alland3738bb2010-06-16 13:27:28 +0000613
Auke Kokbc7f75f2007-09-17 12:30:59 -0700614 return 0;
615}
616
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000617/**
Bruce Allane52997f2010-06-16 13:27:49 +0000618 * e1000_set_eee_pchlan - Enable/disable EEE support
619 * @hw: pointer to the HW structure
620 *
621 * Enable/disable EEE based on setting in dev_spec structure. The bits in
622 * the LPI Control register will remain set only if/when link is up.
623 **/
624static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
625{
626 s32 ret_val = 0;
627 u16 phy_reg;
628
629 if (hw->phy.type != e1000_phy_82579)
630 goto out;
631
632 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
633 if (ret_val)
634 goto out;
635
636 if (hw->dev_spec.ich8lan.eee_disable)
637 phy_reg &= ~I82579_LPI_CTRL_ENABLE_MASK;
638 else
639 phy_reg |= I82579_LPI_CTRL_ENABLE_MASK;
640
641 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
642out:
643 return ret_val;
644}
645
646/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000647 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
648 * @hw: pointer to the HW structure
649 *
650 * Checks to see of the link status of the hardware has changed. If a
651 * change in link status has been detected, then we read the PHY registers
652 * to get the current speed/duplex if link exists.
653 **/
654static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
655{
656 struct e1000_mac_info *mac = &hw->mac;
657 s32 ret_val;
658 bool link;
659
660 /*
661 * We only want to go out to the PHY registers to see if Auto-Neg
662 * has completed and/or if our link status has changed. The
663 * get_link_status flag is set upon receiving a Link Status
664 * Change or Rx Sequence Error interrupt.
665 */
666 if (!mac->get_link_status) {
667 ret_val = 0;
668 goto out;
669 }
670
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000671 /*
672 * First we want to see if the MII Status Register reports
673 * link. If so, then we want to get the current speed/duplex
674 * of the PHY.
675 */
676 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
677 if (ret_val)
678 goto out;
679
Bruce Allan1d5846b2009-10-29 13:46:05 +0000680 if (hw->mac.type == e1000_pchlan) {
681 ret_val = e1000_k1_gig_workaround_hv(hw, link);
682 if (ret_val)
683 goto out;
684 }
685
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000686 if (!link)
687 goto out; /* No link detected */
688
689 mac->get_link_status = false;
690
691 if (hw->phy.type == e1000_phy_82578) {
692 ret_val = e1000_link_stall_workaround_hv(hw);
693 if (ret_val)
694 goto out;
695 }
696
Bruce Allan831bd2e2010-09-22 17:16:18 +0000697 if (hw->mac.type == e1000_pch2lan) {
698 ret_val = e1000_k1_workaround_lv(hw);
699 if (ret_val)
700 goto out;
701 }
702
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000703 /*
704 * Check if there was DownShift, must be checked
705 * immediately after link-up
706 */
707 e1000e_check_downshift(hw);
708
Bruce Allane52997f2010-06-16 13:27:49 +0000709 /* Enable/Disable EEE after link up */
710 ret_val = e1000_set_eee_pchlan(hw);
711 if (ret_val)
712 goto out;
713
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000714 /*
715 * If we are forcing speed/duplex, then we simply return since
716 * we have already determined whether we have link or not.
717 */
718 if (!mac->autoneg) {
719 ret_val = -E1000_ERR_CONFIG;
720 goto out;
721 }
722
723 /*
724 * Auto-Neg is enabled. Auto Speed Detection takes care
725 * of MAC speed/duplex configuration. So we only need to
726 * configure Collision Distance in the MAC.
727 */
728 e1000e_config_collision_dist(hw);
729
730 /*
731 * Configure Flow Control now that Auto-Neg has completed.
732 * First, we need to restore the desired flow control
733 * settings because we may have had to re-autoneg with a
734 * different link partner.
735 */
736 ret_val = e1000e_config_fc_after_link_up(hw);
737 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000738 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000739
740out:
741 return ret_val;
742}
743
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700744static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700745{
746 struct e1000_hw *hw = &adapter->hw;
747 s32 rc;
748
749 rc = e1000_init_mac_params_ich8lan(adapter);
750 if (rc)
751 return rc;
752
753 rc = e1000_init_nvm_params_ich8lan(hw);
754 if (rc)
755 return rc;
756
Bruce Alland3738bb2010-06-16 13:27:28 +0000757 switch (hw->mac.type) {
758 case e1000_ich8lan:
759 case e1000_ich9lan:
760 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +0000761 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +0000762 break;
763 case e1000_pchlan:
764 case e1000_pch2lan:
765 rc = e1000_init_phy_params_pchlan(hw);
766 break;
767 default:
768 break;
769 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700770 if (rc)
771 return rc;
772
Bruce Allan23e4f062011-02-25 07:44:51 +0000773 /*
774 * Disable Jumbo Frame support on parts with Intel 10/100 PHY or
775 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
776 */
777 if ((adapter->hw.phy.type == e1000_phy_ife) ||
778 ((adapter->hw.mac.type >= e1000_pch2lan) &&
779 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +0000780 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
781 adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000782
783 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000784 }
785
Auke Kokbc7f75f2007-09-17 12:30:59 -0700786 if ((adapter->hw.mac.type == e1000_ich8lan) &&
787 (adapter->hw.phy.type == e1000_phy_igp_3))
788 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
789
Bruce Allan5a86f282010-06-29 18:13:13 +0000790 /* Disable EEE by default until IEEE802.3az spec is finalized */
791 if (adapter->flags2 & FLAG2_HAS_EEE)
792 adapter->hw.dev_spec.ich8lan.eee_disable = true;
793
Auke Kokbc7f75f2007-09-17 12:30:59 -0700794 return 0;
795}
796
Thomas Gleixner717d4382008-10-02 16:33:40 -0700797static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700798
Auke Kokbc7f75f2007-09-17 12:30:59 -0700799/**
Bruce Allanca15df52009-10-26 11:23:43 +0000800 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
801 * @hw: pointer to the HW structure
802 *
803 * Acquires the mutex for performing NVM operations.
804 **/
805static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw)
806{
807 mutex_lock(&nvm_mutex);
808
809 return 0;
810}
811
812/**
813 * e1000_release_nvm_ich8lan - Release NVM mutex
814 * @hw: pointer to the HW structure
815 *
816 * Releases the mutex used while performing NVM operations.
817 **/
818static void e1000_release_nvm_ich8lan(struct e1000_hw *hw)
819{
820 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +0000821}
822
823static DEFINE_MUTEX(swflag_mutex);
824
825/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700826 * e1000_acquire_swflag_ich8lan - Acquire software control flag
827 * @hw: pointer to the HW structure
828 *
Bruce Allanca15df52009-10-26 11:23:43 +0000829 * Acquires the software control flag for performing PHY and select
830 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700831 **/
832static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
833{
Bruce Allan373a88d2009-08-07 07:41:37 +0000834 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
835 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700836
Bruce Allanca15df52009-10-26 11:23:43 +0000837 mutex_lock(&swflag_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700838
Auke Kokbc7f75f2007-09-17 12:30:59 -0700839 while (timeout) {
840 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +0000841 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
842 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700843
Auke Kokbc7f75f2007-09-17 12:30:59 -0700844 mdelay(1);
845 timeout--;
846 }
847
848 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000849 e_dbg("SW/FW/HW has locked the resource for too long.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000850 ret_val = -E1000_ERR_CONFIG;
851 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700852 }
853
Bruce Allan53ac5a82009-10-26 11:23:06 +0000854 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +0000855
856 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
857 ew32(EXTCNF_CTRL, extcnf_ctrl);
858
859 while (timeout) {
860 extcnf_ctrl = er32(EXTCNF_CTRL);
861 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
862 break;
863
864 mdelay(1);
865 timeout--;
866 }
867
868 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000869 e_dbg("Failed to acquire the semaphore.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000870 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
871 ew32(EXTCNF_CTRL, extcnf_ctrl);
872 ret_val = -E1000_ERR_CONFIG;
873 goto out;
874 }
875
876out:
877 if (ret_val)
Bruce Allanca15df52009-10-26 11:23:43 +0000878 mutex_unlock(&swflag_mutex);
Bruce Allan373a88d2009-08-07 07:41:37 +0000879
880 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700881}
882
883/**
884 * e1000_release_swflag_ich8lan - Release software control flag
885 * @hw: pointer to the HW structure
886 *
Bruce Allanca15df52009-10-26 11:23:43 +0000887 * Releases the software control flag for performing PHY and select
888 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700889 **/
890static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
891{
892 u32 extcnf_ctrl;
893
894 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +0000895
896 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
897 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
898 ew32(EXTCNF_CTRL, extcnf_ctrl);
899 } else {
900 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
901 }
Thomas Gleixner717d4382008-10-02 16:33:40 -0700902
Bruce Allanca15df52009-10-26 11:23:43 +0000903 mutex_unlock(&swflag_mutex);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700904}
905
906/**
Bruce Allan4662e822008-08-26 18:37:06 -0700907 * e1000_check_mng_mode_ich8lan - Checks management mode
908 * @hw: pointer to the HW structure
909 *
Bruce Allaneb7700d2010-06-16 13:27:05 +0000910 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -0700911 * This is a function pointer entry point only called by read/write
912 * routines for the PHY and NVM parts.
913 **/
914static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
915{
Bruce Allana708dd82009-11-20 23:28:37 +0000916 u32 fwsm;
917
918 fwsm = er32(FWSM);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000919 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
920 ((fwsm & E1000_FWSM_MODE_MASK) ==
921 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
922}
Bruce Allan4662e822008-08-26 18:37:06 -0700923
Bruce Allaneb7700d2010-06-16 13:27:05 +0000924/**
925 * e1000_check_mng_mode_pchlan - Checks management mode
926 * @hw: pointer to the HW structure
927 *
928 * This checks if the adapter has iAMT enabled.
929 * This is a function pointer entry point only called by read/write
930 * routines for the PHY and NVM parts.
931 **/
932static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
933{
934 u32 fwsm;
935
936 fwsm = er32(FWSM);
937 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
938 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -0700939}
940
941/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700942 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
943 * @hw: pointer to the HW structure
944 *
945 * Checks if firmware is blocking the reset of the PHY.
946 * This is a function pointer entry point only called by
947 * reset routines.
948 **/
949static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
950{
951 u32 fwsm;
952
953 fwsm = er32(FWSM);
954
955 return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
956}
957
958/**
Bruce Allan8395ae82010-09-22 17:15:08 +0000959 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
960 * @hw: pointer to the HW structure
961 *
962 * Assumes semaphore already acquired.
963 *
964 **/
965static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
966{
967 u16 phy_data;
968 u32 strap = er32(STRAP);
969 s32 ret_val = 0;
970
971 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
972
973 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
974 if (ret_val)
975 goto out;
976
977 phy_data &= ~HV_SMB_ADDR_MASK;
978 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
979 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
980 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
981
982out:
983 return ret_val;
984}
985
986/**
Bruce Allanf523d212009-10-29 13:45:45 +0000987 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
988 * @hw: pointer to the HW structure
989 *
990 * SW should configure the LCD from the NVM extended configuration region
991 * as a workaround for certain parts.
992 **/
993static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
994{
995 struct e1000_phy_info *phy = &hw->phy;
996 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +0000997 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +0000998 u16 word_addr, reg_data, reg_addr, phy_page = 0;
999
Bruce Allanf523d212009-10-29 13:45:45 +00001000 /*
1001 * Initialize the PHY from the NVM on ICH platforms. This
1002 * is needed due to an issue where the NVM configuration is
1003 * not properly autoloaded after power transitions.
1004 * Therefore, after each PHY reset, we will load the
1005 * configuration data out of the NVM manually.
1006 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001007 switch (hw->mac.type) {
1008 case e1000_ich8lan:
1009 if (phy->type != e1000_phy_igp_3)
1010 return ret_val;
1011
Bruce Allan5f3eed62010-09-22 17:15:54 +00001012 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
1013 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001014 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
1015 break;
1016 }
1017 /* Fall-thru */
1018 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00001019 case e1000_pch2lan:
Bruce Allan8b802a72010-05-10 15:01:10 +00001020 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001021 break;
1022 default:
1023 return ret_val;
1024 }
1025
1026 ret_val = hw->phy.ops.acquire(hw);
1027 if (ret_val)
1028 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00001029
Bruce Allan8b802a72010-05-10 15:01:10 +00001030 data = er32(FEXTNVM);
1031 if (!(data & sw_cfg_mask))
1032 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001033
Bruce Allan8b802a72010-05-10 15:01:10 +00001034 /*
1035 * Make sure HW does not configure LCD from PHY
1036 * extended configuration before SW configuration
1037 */
1038 data = er32(EXTCNF_CTRL);
Bruce Alland3738bb2010-06-16 13:27:28 +00001039 if (!(hw->mac.type == e1000_pch2lan)) {
1040 if (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)
1041 goto out;
1042 }
Bruce Allanf523d212009-10-29 13:45:45 +00001043
Bruce Allan8b802a72010-05-10 15:01:10 +00001044 cnf_size = er32(EXTCNF_SIZE);
1045 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
1046 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
1047 if (!cnf_size)
1048 goto out;
1049
1050 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
1051 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
1052
Bruce Allan87fb7412010-09-22 17:15:33 +00001053 if ((!(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) &&
1054 (hw->mac.type == e1000_pchlan)) ||
1055 (hw->mac.type == e1000_pch2lan)) {
Bruce Allanf523d212009-10-29 13:45:45 +00001056 /*
Bruce Allan8b802a72010-05-10 15:01:10 +00001057 * HW configures the SMBus address and LEDs when the
1058 * OEM and LCD Write Enable bits are set in the NVM.
1059 * When both NVM bits are cleared, SW will configure
1060 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00001061 */
Bruce Allan8395ae82010-09-22 17:15:08 +00001062 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00001063 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001064 goto out;
1065
Bruce Allan8b802a72010-05-10 15:01:10 +00001066 data = er32(LEDCTL);
1067 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
1068 (u16)data);
1069 if (ret_val)
1070 goto out;
1071 }
1072
1073 /* Configure LCD from extended configuration region. */
1074
1075 /* cnf_base_addr is in DWORD */
1076 word_addr = (u16)(cnf_base_addr << 1);
1077
1078 for (i = 0; i < cnf_size; i++) {
1079 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1,
1080 &reg_data);
1081 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001082 goto out;
1083
Bruce Allan8b802a72010-05-10 15:01:10 +00001084 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
1085 1, &reg_addr);
1086 if (ret_val)
1087 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001088
Bruce Allan8b802a72010-05-10 15:01:10 +00001089 /* Save off the PHY page for future writes. */
1090 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
1091 phy_page = reg_data;
1092 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00001093 }
Bruce Allanf523d212009-10-29 13:45:45 +00001094
Bruce Allan8b802a72010-05-10 15:01:10 +00001095 reg_addr &= PHY_REG_MASK;
1096 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00001097
Bruce Allan8b802a72010-05-10 15:01:10 +00001098 ret_val = phy->ops.write_reg_locked(hw, (u32)reg_addr,
1099 reg_data);
1100 if (ret_val)
1101 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001102 }
1103
1104out:
Bruce Allan94d81862009-11-20 23:25:26 +00001105 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001106 return ret_val;
1107}
1108
1109/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00001110 * e1000_k1_gig_workaround_hv - K1 Si workaround
1111 * @hw: pointer to the HW structure
1112 * @link: link up bool flag
1113 *
1114 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
1115 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
1116 * If link is down, the function will restore the default K1 setting located
1117 * in the NVM.
1118 **/
1119static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
1120{
1121 s32 ret_val = 0;
1122 u16 status_reg = 0;
1123 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
1124
1125 if (hw->mac.type != e1000_pchlan)
1126 goto out;
1127
1128 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00001129 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001130 if (ret_val)
1131 goto out;
1132
1133 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
1134 if (link) {
1135 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan94d81862009-11-20 23:25:26 +00001136 ret_val = hw->phy.ops.read_reg_locked(hw, BM_CS_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001137 &status_reg);
1138 if (ret_val)
1139 goto release;
1140
1141 status_reg &= BM_CS_STATUS_LINK_UP |
1142 BM_CS_STATUS_RESOLVED |
1143 BM_CS_STATUS_SPEED_MASK;
1144
1145 if (status_reg == (BM_CS_STATUS_LINK_UP |
1146 BM_CS_STATUS_RESOLVED |
1147 BM_CS_STATUS_SPEED_1000))
1148 k1_enable = false;
1149 }
1150
1151 if (hw->phy.type == e1000_phy_82577) {
Bruce Allan94d81862009-11-20 23:25:26 +00001152 ret_val = hw->phy.ops.read_reg_locked(hw, HV_M_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001153 &status_reg);
1154 if (ret_val)
1155 goto release;
1156
1157 status_reg &= HV_M_STATUS_LINK_UP |
1158 HV_M_STATUS_AUTONEG_COMPLETE |
1159 HV_M_STATUS_SPEED_MASK;
1160
1161 if (status_reg == (HV_M_STATUS_LINK_UP |
1162 HV_M_STATUS_AUTONEG_COMPLETE |
1163 HV_M_STATUS_SPEED_1000))
1164 k1_enable = false;
1165 }
1166
1167 /* Link stall fix for link up */
Bruce Allan94d81862009-11-20 23:25:26 +00001168 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001169 0x0100);
1170 if (ret_val)
1171 goto release;
1172
1173 } else {
1174 /* Link stall fix for link down */
Bruce Allan94d81862009-11-20 23:25:26 +00001175 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001176 0x4100);
1177 if (ret_val)
1178 goto release;
1179 }
1180
1181 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
1182
1183release:
Bruce Allan94d81862009-11-20 23:25:26 +00001184 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001185out:
1186 return ret_val;
1187}
1188
1189/**
1190 * e1000_configure_k1_ich8lan - Configure K1 power state
1191 * @hw: pointer to the HW structure
1192 * @enable: K1 state to configure
1193 *
1194 * Configure the K1 power state based on the provided parameter.
1195 * Assumes semaphore already acquired.
1196 *
1197 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1198 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00001199s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00001200{
1201 s32 ret_val = 0;
1202 u32 ctrl_reg = 0;
1203 u32 ctrl_ext = 0;
1204 u32 reg = 0;
1205 u16 kmrn_reg = 0;
1206
1207 ret_val = e1000e_read_kmrn_reg_locked(hw,
1208 E1000_KMRNCTRLSTA_K1_CONFIG,
1209 &kmrn_reg);
1210 if (ret_val)
1211 goto out;
1212
1213 if (k1_enable)
1214 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
1215 else
1216 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
1217
1218 ret_val = e1000e_write_kmrn_reg_locked(hw,
1219 E1000_KMRNCTRLSTA_K1_CONFIG,
1220 kmrn_reg);
1221 if (ret_val)
1222 goto out;
1223
1224 udelay(20);
1225 ctrl_ext = er32(CTRL_EXT);
1226 ctrl_reg = er32(CTRL);
1227
1228 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1229 reg |= E1000_CTRL_FRCSPD;
1230 ew32(CTRL, reg);
1231
1232 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
1233 udelay(20);
1234 ew32(CTRL, ctrl_reg);
1235 ew32(CTRL_EXT, ctrl_ext);
1236 udelay(20);
1237
1238out:
1239 return ret_val;
1240}
1241
1242/**
Bruce Allanf523d212009-10-29 13:45:45 +00001243 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
1244 * @hw: pointer to the HW structure
1245 * @d0_state: boolean if entering d0 or d3 device state
1246 *
1247 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
1248 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
1249 * in NVM determines whether HW should configure LPLU and Gbe Disable.
1250 **/
1251static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
1252{
1253 s32 ret_val = 0;
1254 u32 mac_reg;
1255 u16 oem_reg;
1256
Bruce Alland3738bb2010-06-16 13:27:28 +00001257 if ((hw->mac.type != e1000_pch2lan) && (hw->mac.type != e1000_pchlan))
Bruce Allanf523d212009-10-29 13:45:45 +00001258 return ret_val;
1259
Bruce Allan94d81862009-11-20 23:25:26 +00001260 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001261 if (ret_val)
1262 return ret_val;
1263
Bruce Alland3738bb2010-06-16 13:27:28 +00001264 if (!(hw->mac.type == e1000_pch2lan)) {
1265 mac_reg = er32(EXTCNF_CTRL);
1266 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1267 goto out;
1268 }
Bruce Allanf523d212009-10-29 13:45:45 +00001269
1270 mac_reg = er32(FEXTNVM);
1271 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1272 goto out;
1273
1274 mac_reg = er32(PHY_CTRL);
1275
Bruce Allan94d81862009-11-20 23:25:26 +00001276 ret_val = hw->phy.ops.read_reg_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001277 if (ret_val)
1278 goto out;
1279
1280 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
1281
1282 if (d0_state) {
1283 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
1284 oem_reg |= HV_OEM_BITS_GBE_DIS;
1285
1286 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
1287 oem_reg |= HV_OEM_BITS_LPLU;
1288 } else {
1289 if (mac_reg & E1000_PHY_CTRL_NOND0A_GBE_DISABLE)
1290 oem_reg |= HV_OEM_BITS_GBE_DIS;
1291
1292 if (mac_reg & E1000_PHY_CTRL_NOND0A_LPLU)
1293 oem_reg |= HV_OEM_BITS_LPLU;
1294 }
1295 /* Restart auto-neg to activate the bits */
Bruce Allan818f3332009-11-19 14:17:30 +00001296 if (!e1000_check_reset_block(hw))
1297 oem_reg |= HV_OEM_BITS_RESTART_AN;
Bruce Allan94d81862009-11-20 23:25:26 +00001298 ret_val = hw->phy.ops.write_reg_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001299
1300out:
Bruce Allan94d81862009-11-20 23:25:26 +00001301 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001302
1303 return ret_val;
1304}
1305
1306
1307/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001308 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1309 * @hw: pointer to the HW structure
1310 **/
1311static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1312{
1313 s32 ret_val;
1314 u16 data;
1315
1316 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
1317 if (ret_val)
1318 return ret_val;
1319
1320 data |= HV_KMRN_MDIO_SLOW;
1321
1322 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
1323
1324 return ret_val;
1325}
1326
1327/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001328 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1329 * done after every PHY reset.
1330 **/
1331static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1332{
1333 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00001334 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00001335
1336 if (hw->mac.type != e1000_pchlan)
1337 return ret_val;
1338
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001339 /* Set MDIO slow mode before any other MDIO access */
1340 if (hw->phy.type == e1000_phy_82577) {
1341 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1342 if (ret_val)
1343 goto out;
1344 }
1345
Bruce Allana4f58f52009-06-02 11:29:18 +00001346 if (((hw->phy.type == e1000_phy_82577) &&
1347 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
1348 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
1349 /* Disable generation of early preamble */
1350 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
1351 if (ret_val)
1352 return ret_val;
1353
1354 /* Preamble tuning for SSC */
1355 ret_val = e1e_wphy(hw, PHY_REG(770, 16), 0xA204);
1356 if (ret_val)
1357 return ret_val;
1358 }
1359
1360 if (hw->phy.type == e1000_phy_82578) {
1361 /*
1362 * Return registers to default by doing a soft reset then
1363 * writing 0x3140 to the control register.
1364 */
1365 if (hw->phy.revision < 2) {
1366 e1000e_phy_sw_reset(hw);
1367 ret_val = e1e_wphy(hw, PHY_CONTROL, 0x3140);
1368 }
1369 }
1370
1371 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00001372 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00001373 if (ret_val)
1374 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001375
Bruce Allana4f58f52009-06-02 11:29:18 +00001376 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001377 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001378 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001379 if (ret_val)
1380 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00001381
Bruce Allan1d5846b2009-10-29 13:46:05 +00001382 /*
1383 * Configure the K1 Si workaround during phy reset assuming there is
1384 * link so that it disables K1 if link is in 1Gbps.
1385 */
1386 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001387 if (ret_val)
1388 goto out;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001389
Bruce Allanbaf86c92010-01-13 01:53:08 +00001390 /* Workaround for link disconnects on a busy hub in half duplex */
1391 ret_val = hw->phy.ops.acquire(hw);
1392 if (ret_val)
1393 goto out;
1394 ret_val = hw->phy.ops.read_reg_locked(hw,
1395 PHY_REG(BM_PORT_CTRL_PAGE, 17),
1396 &phy_data);
1397 if (ret_val)
1398 goto release;
1399 ret_val = hw->phy.ops.write_reg_locked(hw,
1400 PHY_REG(BM_PORT_CTRL_PAGE, 17),
1401 phy_data & 0x00FF);
1402release:
1403 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001404out:
Bruce Allana4f58f52009-06-02 11:29:18 +00001405 return ret_val;
1406}
1407
1408/**
Bruce Alland3738bb2010-06-16 13:27:28 +00001409 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
1410 * @hw: pointer to the HW structure
1411 **/
1412void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
1413{
1414 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00001415 u16 i, phy_reg = 0;
1416 s32 ret_val;
1417
1418 ret_val = hw->phy.ops.acquire(hw);
1419 if (ret_val)
1420 return;
1421 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1422 if (ret_val)
1423 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001424
1425 /* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
1426 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1427 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001428 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
1429 (u16)(mac_reg & 0xFFFF));
1430 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
1431 (u16)((mac_reg >> 16) & 0xFFFF));
1432
Bruce Alland3738bb2010-06-16 13:27:28 +00001433 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001434 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
1435 (u16)(mac_reg & 0xFFFF));
1436 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
1437 (u16)((mac_reg & E1000_RAH_AV)
1438 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00001439 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00001440
1441 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1442
1443release:
1444 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001445}
1446
Bruce Alland3738bb2010-06-16 13:27:28 +00001447/**
1448 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
1449 * with 82579 PHY
1450 * @hw: pointer to the HW structure
1451 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
1452 **/
1453s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
1454{
1455 s32 ret_val = 0;
1456 u16 phy_reg, data;
1457 u32 mac_reg;
1458 u16 i;
1459
1460 if (hw->mac.type != e1000_pch2lan)
1461 goto out;
1462
1463 /* disable Rx path while enabling/disabling workaround */
1464 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
1465 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
1466 if (ret_val)
1467 goto out;
1468
1469 if (enable) {
1470 /*
1471 * Write Rx addresses (rar_entry_count for RAL/H, +4 for
1472 * SHRAL/H) and initial CRC values to the MAC
1473 */
1474 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1475 u8 mac_addr[ETH_ALEN] = {0};
1476 u32 addr_high, addr_low;
1477
1478 addr_high = er32(RAH(i));
1479 if (!(addr_high & E1000_RAH_AV))
1480 continue;
1481 addr_low = er32(RAL(i));
1482 mac_addr[0] = (addr_low & 0xFF);
1483 mac_addr[1] = ((addr_low >> 8) & 0xFF);
1484 mac_addr[2] = ((addr_low >> 16) & 0xFF);
1485 mac_addr[3] = ((addr_low >> 24) & 0xFF);
1486 mac_addr[4] = (addr_high & 0xFF);
1487 mac_addr[5] = ((addr_high >> 8) & 0xFF);
1488
Bruce Allanfe46f582011-01-06 14:29:51 +00001489 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00001490 }
1491
1492 /* Write Rx addresses to the PHY */
1493 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
1494
1495 /* Enable jumbo frame workaround in the MAC */
1496 mac_reg = er32(FFLT_DBG);
1497 mac_reg &= ~(1 << 14);
1498 mac_reg |= (7 << 15);
1499 ew32(FFLT_DBG, mac_reg);
1500
1501 mac_reg = er32(RCTL);
1502 mac_reg |= E1000_RCTL_SECRC;
1503 ew32(RCTL, mac_reg);
1504
1505 ret_val = e1000e_read_kmrn_reg(hw,
1506 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1507 &data);
1508 if (ret_val)
1509 goto out;
1510 ret_val = e1000e_write_kmrn_reg(hw,
1511 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1512 data | (1 << 0));
1513 if (ret_val)
1514 goto out;
1515 ret_val = e1000e_read_kmrn_reg(hw,
1516 E1000_KMRNCTRLSTA_HD_CTRL,
1517 &data);
1518 if (ret_val)
1519 goto out;
1520 data &= ~(0xF << 8);
1521 data |= (0xB << 8);
1522 ret_val = e1000e_write_kmrn_reg(hw,
1523 E1000_KMRNCTRLSTA_HD_CTRL,
1524 data);
1525 if (ret_val)
1526 goto out;
1527
1528 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00001529 e1e_rphy(hw, PHY_REG(769, 23), &data);
1530 data &= ~(0x7F << 5);
1531 data |= (0x37 << 5);
1532 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1533 if (ret_val)
1534 goto out;
1535 e1e_rphy(hw, PHY_REG(769, 16), &data);
1536 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00001537 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1538 if (ret_val)
1539 goto out;
1540 e1e_rphy(hw, PHY_REG(776, 20), &data);
1541 data &= ~(0x3FF << 2);
1542 data |= (0x1A << 2);
1543 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1544 if (ret_val)
1545 goto out;
1546 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xFE00);
1547 if (ret_val)
1548 goto out;
1549 e1e_rphy(hw, HV_PM_CTRL, &data);
1550 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
1551 if (ret_val)
1552 goto out;
1553 } else {
1554 /* Write MAC register values back to h/w defaults */
1555 mac_reg = er32(FFLT_DBG);
1556 mac_reg &= ~(0xF << 14);
1557 ew32(FFLT_DBG, mac_reg);
1558
1559 mac_reg = er32(RCTL);
1560 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00001561 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00001562
1563 ret_val = e1000e_read_kmrn_reg(hw,
1564 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1565 &data);
1566 if (ret_val)
1567 goto out;
1568 ret_val = e1000e_write_kmrn_reg(hw,
1569 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1570 data & ~(1 << 0));
1571 if (ret_val)
1572 goto out;
1573 ret_val = e1000e_read_kmrn_reg(hw,
1574 E1000_KMRNCTRLSTA_HD_CTRL,
1575 &data);
1576 if (ret_val)
1577 goto out;
1578 data &= ~(0xF << 8);
1579 data |= (0xB << 8);
1580 ret_val = e1000e_write_kmrn_reg(hw,
1581 E1000_KMRNCTRLSTA_HD_CTRL,
1582 data);
1583 if (ret_val)
1584 goto out;
1585
1586 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00001587 e1e_rphy(hw, PHY_REG(769, 23), &data);
1588 data &= ~(0x7F << 5);
1589 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1590 if (ret_val)
1591 goto out;
1592 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001593 data |= (1 << 13);
1594 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1595 if (ret_val)
1596 goto out;
1597 e1e_rphy(hw, PHY_REG(776, 20), &data);
1598 data &= ~(0x3FF << 2);
1599 data |= (0x8 << 2);
1600 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1601 if (ret_val)
1602 goto out;
1603 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
1604 if (ret_val)
1605 goto out;
1606 e1e_rphy(hw, HV_PM_CTRL, &data);
1607 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
1608 if (ret_val)
1609 goto out;
1610 }
1611
1612 /* re-enable Rx path after enabling/disabling workaround */
1613 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
1614
1615out:
1616 return ret_val;
1617}
1618
1619/**
1620 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1621 * done after every PHY reset.
1622 **/
1623static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1624{
1625 s32 ret_val = 0;
1626
1627 if (hw->mac.type != e1000_pch2lan)
1628 goto out;
1629
1630 /* Set MDIO slow mode before any other MDIO access */
1631 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1632
1633out:
1634 return ret_val;
1635}
1636
1637/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00001638 * e1000_k1_gig_workaround_lv - K1 Si workaround
1639 * @hw: pointer to the HW structure
1640 *
1641 * Workaround to set the K1 beacon duration for 82579 parts
1642 **/
1643static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
1644{
1645 s32 ret_val = 0;
1646 u16 status_reg = 0;
1647 u32 mac_reg;
1648
1649 if (hw->mac.type != e1000_pch2lan)
1650 goto out;
1651
1652 /* Set K1 beacon duration based on 1Gbps speed or otherwise */
1653 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
1654 if (ret_val)
1655 goto out;
1656
1657 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
1658 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
1659 mac_reg = er32(FEXTNVM4);
1660 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1661
1662 if (status_reg & HV_M_STATUS_SPEED_1000)
1663 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1664 else
1665 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1666
1667 ew32(FEXTNVM4, mac_reg);
1668 }
1669
1670out:
1671 return ret_val;
1672}
1673
1674/**
Bruce Allan605c82b2010-09-22 17:17:01 +00001675 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
1676 * @hw: pointer to the HW structure
1677 * @gate: boolean set to true to gate, false to ungate
1678 *
1679 * Gate/ungate the automatic PHY configuration via hardware; perform
1680 * the configuration via software instead.
1681 **/
1682static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
1683{
1684 u32 extcnf_ctrl;
1685
1686 if (hw->mac.type != e1000_pch2lan)
1687 return;
1688
1689 extcnf_ctrl = er32(EXTCNF_CTRL);
1690
1691 if (gate)
1692 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1693 else
1694 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1695
1696 ew32(EXTCNF_CTRL, extcnf_ctrl);
1697 return;
1698}
1699
1700/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00001701 * e1000_lan_init_done_ich8lan - Check for PHY config completion
1702 * @hw: pointer to the HW structure
1703 *
1704 * Check the appropriate indication the MAC has finished configuring the
1705 * PHY after a software reset.
1706 **/
1707static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
1708{
1709 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
1710
1711 /* Wait for basic configuration completes before proceeding */
1712 do {
1713 data = er32(STATUS);
1714 data &= E1000_STATUS_LAN_INIT_DONE;
1715 udelay(100);
1716 } while ((!data) && --loop);
1717
1718 /*
1719 * If basic configuration is incomplete before the above loop
1720 * count reaches 0, loading the configuration from NVM will
1721 * leave the PHY in a bad state possibly resulting in no link.
1722 */
1723 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001724 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00001725
1726 /* Clear the Init Done bit for the next init event */
1727 data = er32(STATUS);
1728 data &= ~E1000_STATUS_LAN_INIT_DONE;
1729 ew32(STATUS, data);
1730}
1731
1732/**
Bruce Allane98cac42010-05-10 15:02:32 +00001733 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07001734 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07001735 **/
Bruce Allane98cac42010-05-10 15:02:32 +00001736static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001737{
Bruce Allanf523d212009-10-29 13:45:45 +00001738 s32 ret_val = 0;
1739 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001740
Bruce Allane98cac42010-05-10 15:02:32 +00001741 if (e1000_check_reset_block(hw))
1742 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00001743
Bruce Allan5f3eed62010-09-22 17:15:54 +00001744 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00001745 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00001746
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001747 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00001748 switch (hw->mac.type) {
1749 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001750 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
1751 if (ret_val)
Bruce Allane98cac42010-05-10 15:02:32 +00001752 goto out;
1753 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00001754 case e1000_pch2lan:
1755 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
1756 if (ret_val)
1757 goto out;
1758 break;
Bruce Allane98cac42010-05-10 15:02:32 +00001759 default:
1760 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00001761 }
1762
Bruce Allandb2932e2009-10-26 11:22:47 +00001763 /* Dummy read to clear the phy wakeup bit after lcd reset */
Bruce Alland3738bb2010-06-16 13:27:28 +00001764 if (hw->mac.type >= e1000_pchlan)
Bruce Allandb2932e2009-10-26 11:22:47 +00001765 e1e_rphy(hw, BM_WUC, &reg);
1766
Bruce Allanf523d212009-10-29 13:45:45 +00001767 /* Configure the LCD with the extended configuration region in NVM */
1768 ret_val = e1000_sw_lcd_config_ich8lan(hw);
1769 if (ret_val)
1770 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001771
Bruce Allanf523d212009-10-29 13:45:45 +00001772 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00001773 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001774
Bruce Allan1effb452011-02-25 06:58:03 +00001775 if (hw->mac.type == e1000_pch2lan) {
1776 /* Ungate automatic PHY configuration on non-managed 82579 */
1777 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00001778 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00001779 e1000_gate_hw_phy_config_ich8lan(hw, false);
1780 }
1781
1782 /* Set EEE LPI Update Timer to 200usec */
1783 ret_val = hw->phy.ops.acquire(hw);
1784 if (ret_val)
1785 goto out;
1786 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_ADDR,
1787 I82579_LPI_UPDATE_TIMER);
1788 if (ret_val)
1789 goto release;
1790 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_DATA,
1791 0x1387);
1792release:
1793 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00001794 }
1795
Bruce Allanf523d212009-10-29 13:45:45 +00001796out:
Bruce Allane98cac42010-05-10 15:02:32 +00001797 return ret_val;
1798}
1799
1800/**
1801 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
1802 * @hw: pointer to the HW structure
1803 *
1804 * Resets the PHY
1805 * This is a function pointer entry point called by drivers
1806 * or other shared routines.
1807 **/
1808static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
1809{
1810 s32 ret_val = 0;
1811
Bruce Allan605c82b2010-09-22 17:17:01 +00001812 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
1813 if ((hw->mac.type == e1000_pch2lan) &&
1814 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1815 e1000_gate_hw_phy_config_ich8lan(hw, true);
1816
Bruce Allane98cac42010-05-10 15:02:32 +00001817 ret_val = e1000e_phy_hw_reset_generic(hw);
1818 if (ret_val)
1819 goto out;
1820
1821 ret_val = e1000_post_phy_reset_ich8lan(hw);
1822
1823out:
1824 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001825}
1826
1827/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00001828 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
1829 * @hw: pointer to the HW structure
1830 * @active: true to enable LPLU, false to disable
1831 *
1832 * Sets the LPLU state according to the active flag. For PCH, if OEM write
1833 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
1834 * the phy speed. This function will manually set the LPLU bit and restart
1835 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
1836 * since it configures the same bit.
1837 **/
1838static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
1839{
1840 s32 ret_val = 0;
1841 u16 oem_reg;
1842
1843 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
1844 if (ret_val)
1845 goto out;
1846
1847 if (active)
1848 oem_reg |= HV_OEM_BITS_LPLU;
1849 else
1850 oem_reg &= ~HV_OEM_BITS_LPLU;
1851
1852 oem_reg |= HV_OEM_BITS_RESTART_AN;
1853 ret_val = e1e_wphy(hw, HV_OEM_BITS, oem_reg);
1854
1855out:
1856 return ret_val;
1857}
1858
1859/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001860 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
1861 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001862 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001863 *
1864 * Sets the LPLU D0 state according to the active flag. When
1865 * activating LPLU this function also disables smart speed
1866 * and vice versa. LPLU will not be activated unless the
1867 * device autonegotiation advertisement meets standards of
1868 * either 10 or 10/100 or 10/100/1000 at all duplexes.
1869 * This is a function pointer entry point only called by
1870 * PHY setup routines.
1871 **/
1872static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
1873{
1874 struct e1000_phy_info *phy = &hw->phy;
1875 u32 phy_ctrl;
1876 s32 ret_val = 0;
1877 u16 data;
1878
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001879 if (phy->type == e1000_phy_ife)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001880 return ret_val;
1881
1882 phy_ctrl = er32(PHY_CTRL);
1883
1884 if (active) {
1885 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
1886 ew32(PHY_CTRL, phy_ctrl);
1887
Bruce Allan60f12922009-07-01 13:28:14 +00001888 if (phy->type != e1000_phy_igp_3)
1889 return 0;
1890
Bruce Allanad680762008-03-28 09:15:03 -07001891 /*
1892 * Call gig speed drop workaround on LPLU before accessing
1893 * any PHY registers
1894 */
Bruce Allan60f12922009-07-01 13:28:14 +00001895 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001896 e1000e_gig_downshift_workaround_ich8lan(hw);
1897
1898 /* When LPLU is enabled, we should disable SmartSpeed */
1899 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
1900 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1901 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
1902 if (ret_val)
1903 return ret_val;
1904 } else {
1905 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
1906 ew32(PHY_CTRL, phy_ctrl);
1907
Bruce Allan60f12922009-07-01 13:28:14 +00001908 if (phy->type != e1000_phy_igp_3)
1909 return 0;
1910
Bruce Allanad680762008-03-28 09:15:03 -07001911 /*
1912 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07001913 * during Dx states where the power conservation is most
1914 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07001915 * SmartSpeed, so performance is maintained.
1916 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001917 if (phy->smart_speed == e1000_smart_speed_on) {
1918 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001919 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001920 if (ret_val)
1921 return ret_val;
1922
1923 data |= IGP01E1000_PSCFR_SMART_SPEED;
1924 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001925 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001926 if (ret_val)
1927 return ret_val;
1928 } else if (phy->smart_speed == e1000_smart_speed_off) {
1929 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001930 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001931 if (ret_val)
1932 return ret_val;
1933
1934 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1935 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001936 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001937 if (ret_val)
1938 return ret_val;
1939 }
1940 }
1941
1942 return 0;
1943}
1944
1945/**
1946 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
1947 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001948 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001949 *
1950 * Sets the LPLU D3 state according to the active flag. When
1951 * activating LPLU this function also disables smart speed
1952 * and vice versa. LPLU will not be activated unless the
1953 * device autonegotiation advertisement meets standards of
1954 * either 10 or 10/100 or 10/100/1000 at all duplexes.
1955 * This is a function pointer entry point only called by
1956 * PHY setup routines.
1957 **/
1958static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
1959{
1960 struct e1000_phy_info *phy = &hw->phy;
1961 u32 phy_ctrl;
1962 s32 ret_val;
1963 u16 data;
1964
1965 phy_ctrl = er32(PHY_CTRL);
1966
1967 if (!active) {
1968 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
1969 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00001970
1971 if (phy->type != e1000_phy_igp_3)
1972 return 0;
1973
Bruce Allanad680762008-03-28 09:15:03 -07001974 /*
1975 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07001976 * during Dx states where the power conservation is most
1977 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07001978 * SmartSpeed, so performance is maintained.
1979 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001980 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07001981 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
1982 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001983 if (ret_val)
1984 return ret_val;
1985
1986 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07001987 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
1988 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001989 if (ret_val)
1990 return ret_val;
1991 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07001992 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
1993 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001994 if (ret_val)
1995 return ret_val;
1996
1997 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07001998 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
1999 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002000 if (ret_val)
2001 return ret_val;
2002 }
2003 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
2004 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
2005 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
2006 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
2007 ew32(PHY_CTRL, phy_ctrl);
2008
Bruce Allan60f12922009-07-01 13:28:14 +00002009 if (phy->type != e1000_phy_igp_3)
2010 return 0;
2011
Bruce Allanad680762008-03-28 09:15:03 -07002012 /*
2013 * Call gig speed drop workaround on LPLU before accessing
2014 * any PHY registers
2015 */
Bruce Allan60f12922009-07-01 13:28:14 +00002016 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002017 e1000e_gig_downshift_workaround_ich8lan(hw);
2018
2019 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07002020 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002021 if (ret_val)
2022 return ret_val;
2023
2024 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002025 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002026 }
2027
2028 return 0;
2029}
2030
2031/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002032 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
2033 * @hw: pointer to the HW structure
2034 * @bank: pointer to the variable that returns the active bank
2035 *
2036 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08002037 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07002038 **/
2039static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
2040{
Bruce Allane2434552008-11-21 17:02:41 -08002041 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07002042 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07002043 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
2044 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Bruce Allane2434552008-11-21 17:02:41 -08002045 u8 sig_byte = 0;
2046 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002047
Bruce Allane2434552008-11-21 17:02:41 -08002048 switch (hw->mac.type) {
2049 case e1000_ich8lan:
2050 case e1000_ich9lan:
2051 eecd = er32(EECD);
2052 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
2053 E1000_EECD_SEC1VAL_VALID_MASK) {
2054 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07002055 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08002056 else
2057 *bank = 0;
2058
2059 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002060 }
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002061 e_dbg("Unable to determine valid NVM bank via EEC - "
Bruce Allane2434552008-11-21 17:02:41 -08002062 "reading flash signature\n");
2063 /* fall-thru */
2064 default:
2065 /* set bank to 0 in case flash read fails */
2066 *bank = 0;
2067
2068 /* Check bank 0 */
2069 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2070 &sig_byte);
2071 if (ret_val)
2072 return ret_val;
2073 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2074 E1000_ICH_NVM_SIG_VALUE) {
2075 *bank = 0;
2076 return 0;
2077 }
2078
2079 /* Check bank 1 */
2080 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2081 bank1_offset,
2082 &sig_byte);
2083 if (ret_val)
2084 return ret_val;
2085 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2086 E1000_ICH_NVM_SIG_VALUE) {
2087 *bank = 1;
2088 return 0;
2089 }
2090
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002091 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08002092 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07002093 }
2094
2095 return 0;
2096}
2097
2098/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002099 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
2100 * @hw: pointer to the HW structure
2101 * @offset: The offset (in bytes) of the word(s) to read.
2102 * @words: Size of data to read in words
2103 * @data: Pointer to the word(s) to read at offset.
2104 *
2105 * Reads a word(s) from the NVM using the flash access registers.
2106 **/
2107static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2108 u16 *data)
2109{
2110 struct e1000_nvm_info *nvm = &hw->nvm;
2111 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2112 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00002113 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002114 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002115 u16 i, word;
2116
2117 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2118 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002119 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00002120 ret_val = -E1000_ERR_NVM;
2121 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002122 }
2123
Bruce Allan94d81862009-11-20 23:25:26 +00002124 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002125
Bruce Allanf4187b52008-08-26 18:36:50 -07002126 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00002127 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002128 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002129 bank = 0;
2130 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002131
2132 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002133 act_offset += offset;
2134
Bruce Allan148675a2009-08-07 07:41:56 +00002135 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002136 for (i = 0; i < words; i++) {
2137 if ((dev_spec->shadow_ram) &&
2138 (dev_spec->shadow_ram[offset+i].modified)) {
2139 data[i] = dev_spec->shadow_ram[offset+i].value;
2140 } else {
2141 ret_val = e1000_read_flash_word_ich8lan(hw,
2142 act_offset + i,
2143 &word);
2144 if (ret_val)
2145 break;
2146 data[i] = word;
2147 }
2148 }
2149
Bruce Allan94d81862009-11-20 23:25:26 +00002150 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002151
Bruce Allane2434552008-11-21 17:02:41 -08002152out:
2153 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002154 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002155
Auke Kokbc7f75f2007-09-17 12:30:59 -07002156 return ret_val;
2157}
2158
2159/**
2160 * e1000_flash_cycle_init_ich8lan - Initialize flash
2161 * @hw: pointer to the HW structure
2162 *
2163 * This function does initial flash setup so that a new read/write/erase cycle
2164 * can be started.
2165 **/
2166static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
2167{
2168 union ich8_hws_flash_status hsfsts;
2169 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002170
2171 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2172
2173 /* Check if the flash descriptor is valid */
2174 if (hsfsts.hsf_status.fldesvalid == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002175 e_dbg("Flash descriptor invalid. "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002176 "SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002177 return -E1000_ERR_NVM;
2178 }
2179
2180 /* Clear FCERR and DAEL in hw status by writing 1 */
2181 hsfsts.hsf_status.flcerr = 1;
2182 hsfsts.hsf_status.dael = 1;
2183
2184 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2185
Bruce Allanad680762008-03-28 09:15:03 -07002186 /*
2187 * Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07002188 * bit to check against, in order to start a new cycle or
2189 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08002190 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07002191 * indication whether a cycle is in progress or has been
2192 * completed.
2193 */
2194
2195 if (hsfsts.hsf_status.flcinprog == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002196 /*
2197 * There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00002198 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07002199 * Begin by setting Flash Cycle Done.
2200 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002201 hsfsts.hsf_status.flcdone = 1;
2202 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2203 ret_val = 0;
2204 } else {
Bruce Allan90da0662011-01-06 07:02:53 +00002205 s32 i = 0;
2206
Bruce Allanad680762008-03-28 09:15:03 -07002207 /*
Bruce Allan5ff5b662009-12-01 15:51:11 +00002208 * Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07002209 * cycle has a chance to end before giving up.
2210 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002211 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2212 hsfsts.regval = __er16flash(hw, ICH_FLASH_HSFSTS);
2213 if (hsfsts.hsf_status.flcinprog == 0) {
2214 ret_val = 0;
2215 break;
2216 }
2217 udelay(1);
2218 }
2219 if (ret_val == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002220 /*
2221 * Successful in waiting for previous cycle to timeout,
2222 * now set the Flash Cycle Done.
2223 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002224 hsfsts.hsf_status.flcdone = 1;
2225 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2226 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00002227 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002228 }
2229 }
2230
2231 return ret_val;
2232}
2233
2234/**
2235 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
2236 * @hw: pointer to the HW structure
2237 * @timeout: maximum time to wait for completion
2238 *
2239 * This function starts a flash cycle and waits for its completion.
2240 **/
2241static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
2242{
2243 union ich8_hws_flash_ctrl hsflctl;
2244 union ich8_hws_flash_status hsfsts;
2245 s32 ret_val = -E1000_ERR_NVM;
2246 u32 i = 0;
2247
2248 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
2249 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2250 hsflctl.hsf_ctrl.flcgo = 1;
2251 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2252
2253 /* wait till FDONE bit is set to 1 */
2254 do {
2255 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2256 if (hsfsts.hsf_status.flcdone == 1)
2257 break;
2258 udelay(1);
2259 } while (i++ < timeout);
2260
2261 if (hsfsts.hsf_status.flcdone == 1 && hsfsts.hsf_status.flcerr == 0)
2262 return 0;
2263
2264 return ret_val;
2265}
2266
2267/**
2268 * e1000_read_flash_word_ich8lan - Read word from flash
2269 * @hw: pointer to the HW structure
2270 * @offset: offset to data location
2271 * @data: pointer to the location for storing the data
2272 *
2273 * Reads the flash word at offset into data. Offset is converted
2274 * to bytes before read.
2275 **/
2276static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
2277 u16 *data)
2278{
2279 /* Must convert offset into bytes. */
2280 offset <<= 1;
2281
2282 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
2283}
2284
2285/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002286 * e1000_read_flash_byte_ich8lan - Read byte from flash
2287 * @hw: pointer to the HW structure
2288 * @offset: The offset of the byte to read.
2289 * @data: Pointer to a byte to store the value read.
2290 *
2291 * Reads a single byte from the NVM using the flash access registers.
2292 **/
2293static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2294 u8 *data)
2295{
2296 s32 ret_val;
2297 u16 word = 0;
2298
2299 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
2300 if (ret_val)
2301 return ret_val;
2302
2303 *data = (u8)word;
2304
2305 return 0;
2306}
2307
2308/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002309 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
2310 * @hw: pointer to the HW structure
2311 * @offset: The offset (in bytes) of the byte or word to read.
2312 * @size: Size of data to read, 1=byte 2=word
2313 * @data: Pointer to the word to store the value read.
2314 *
2315 * Reads a byte or word from the NVM using the flash access registers.
2316 **/
2317static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2318 u8 size, u16 *data)
2319{
2320 union ich8_hws_flash_status hsfsts;
2321 union ich8_hws_flash_ctrl hsflctl;
2322 u32 flash_linear_addr;
2323 u32 flash_data = 0;
2324 s32 ret_val = -E1000_ERR_NVM;
2325 u8 count = 0;
2326
2327 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2328 return -E1000_ERR_NVM;
2329
2330 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2331 hw->nvm.flash_base_addr;
2332
2333 do {
2334 udelay(1);
2335 /* Steps */
2336 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2337 if (ret_val != 0)
2338 break;
2339
2340 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2341 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2342 hsflctl.hsf_ctrl.fldbcount = size - 1;
2343 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
2344 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2345
2346 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2347
2348 ret_val = e1000_flash_cycle_ich8lan(hw,
2349 ICH_FLASH_READ_COMMAND_TIMEOUT);
2350
Bruce Allanad680762008-03-28 09:15:03 -07002351 /*
2352 * Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07002353 * and try the whole sequence a few more times, else
2354 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07002355 * least significant byte first msb to lsb
2356 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002357 if (ret_val == 0) {
2358 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002359 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002360 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002361 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002362 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002363 break;
2364 } else {
Bruce Allanad680762008-03-28 09:15:03 -07002365 /*
2366 * If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002367 * completely hosed, but if the error condition is
2368 * detected, it won't hurt to give it another try...
2369 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
2370 */
2371 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2372 if (hsfsts.hsf_status.flcerr == 1) {
2373 /* Repeat for some time before giving up. */
2374 continue;
2375 } else if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002376 e_dbg("Timeout error - flash cycle "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002377 "did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002378 break;
2379 }
2380 }
2381 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2382
2383 return ret_val;
2384}
2385
2386/**
2387 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
2388 * @hw: pointer to the HW structure
2389 * @offset: The offset (in bytes) of the word(s) to write.
2390 * @words: Size of data to write in words
2391 * @data: Pointer to the word(s) to write at offset.
2392 *
2393 * Writes a byte or word to the NVM using the flash access registers.
2394 **/
2395static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2396 u16 *data)
2397{
2398 struct e1000_nvm_info *nvm = &hw->nvm;
2399 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002400 u16 i;
2401
2402 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2403 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002404 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002405 return -E1000_ERR_NVM;
2406 }
2407
Bruce Allan94d81862009-11-20 23:25:26 +00002408 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002409
Auke Kokbc7f75f2007-09-17 12:30:59 -07002410 for (i = 0; i < words; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002411 dev_spec->shadow_ram[offset+i].modified = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002412 dev_spec->shadow_ram[offset+i].value = data[i];
2413 }
2414
Bruce Allan94d81862009-11-20 23:25:26 +00002415 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002416
Auke Kokbc7f75f2007-09-17 12:30:59 -07002417 return 0;
2418}
2419
2420/**
2421 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
2422 * @hw: pointer to the HW structure
2423 *
2424 * The NVM checksum is updated by calling the generic update_nvm_checksum,
2425 * which writes the checksum to the shadow ram. The changes in the shadow
2426 * ram are then committed to the EEPROM by processing each bank at a time
2427 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08002428 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07002429 * future writes.
2430 **/
2431static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
2432{
2433 struct e1000_nvm_info *nvm = &hw->nvm;
2434 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07002435 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002436 s32 ret_val;
2437 u16 data;
2438
2439 ret_val = e1000e_update_nvm_checksum_generic(hw);
2440 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08002441 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002442
2443 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08002444 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002445
Bruce Allan94d81862009-11-20 23:25:26 +00002446 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002447
Bruce Allanad680762008-03-28 09:15:03 -07002448 /*
2449 * We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002450 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07002451 * is going to be written
2452 */
Bruce Allanf4187b52008-08-26 18:36:50 -07002453 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08002454 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002455 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002456 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002457 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002458
2459 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002460 new_bank_offset = nvm->flash_bank_size;
2461 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002462 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002463 if (ret_val)
2464 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002465 } else {
2466 old_bank_offset = nvm->flash_bank_size;
2467 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002468 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002469 if (ret_val)
2470 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002471 }
2472
2473 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allanad680762008-03-28 09:15:03 -07002474 /*
2475 * Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07002476 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07002477 * in the shadow RAM
2478 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002479 if (dev_spec->shadow_ram[i].modified) {
2480 data = dev_spec->shadow_ram[i].value;
2481 } else {
Bruce Allane2434552008-11-21 17:02:41 -08002482 ret_val = e1000_read_flash_word_ich8lan(hw, i +
2483 old_bank_offset,
2484 &data);
2485 if (ret_val)
2486 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002487 }
2488
Bruce Allanad680762008-03-28 09:15:03 -07002489 /*
2490 * If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07002491 * (15:14) are 11b until the commit has completed.
2492 * This will allow us to write 10b which indicates the
2493 * signature is valid. We want to do this after the write
2494 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07002495 * while the write is still in progress
2496 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002497 if (i == E1000_ICH_NVM_SIG_WORD)
2498 data |= E1000_ICH_NVM_SIG_MASK;
2499
2500 /* Convert offset to bytes. */
2501 act_offset = (i + new_bank_offset) << 1;
2502
2503 udelay(100);
2504 /* Write the bytes to the new bank. */
2505 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2506 act_offset,
2507 (u8)data);
2508 if (ret_val)
2509 break;
2510
2511 udelay(100);
2512 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2513 act_offset + 1,
2514 (u8)(data >> 8));
2515 if (ret_val)
2516 break;
2517 }
2518
Bruce Allanad680762008-03-28 09:15:03 -07002519 /*
2520 * Don't bother writing the segment valid bits if sector
2521 * programming failed.
2522 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002523 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07002524 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002525 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00002526 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002527 }
2528
Bruce Allanad680762008-03-28 09:15:03 -07002529 /*
2530 * Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07002531 * to 10b in word 0x13 , this can be done without an
2532 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07002533 * and we need to change bit 14 to 0b
2534 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002535 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08002536 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002537 if (ret_val)
2538 goto release;
2539
Auke Kokbc7f75f2007-09-17 12:30:59 -07002540 data &= 0xBFFF;
2541 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2542 act_offset * 2 + 1,
2543 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00002544 if (ret_val)
2545 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002546
Bruce Allanad680762008-03-28 09:15:03 -07002547 /*
2548 * And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07002549 * its signature word (0x13) high_byte to 0b. This can be
2550 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07002551 * to 1's. We can write 1's to 0's without an erase
2552 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002553 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
2554 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002555 if (ret_val)
2556 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002557
2558 /* Great! Everything worked, we can now clear the cached entries. */
2559 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002560 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002561 dev_spec->shadow_ram[i].value = 0xFFFF;
2562 }
2563
Bruce Allan9c5e2092010-05-10 15:00:31 +00002564release:
Bruce Allan94d81862009-11-20 23:25:26 +00002565 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002566
Bruce Allanad680762008-03-28 09:15:03 -07002567 /*
2568 * Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07002569 * until after the next adapter reset.
2570 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00002571 if (!ret_val) {
2572 e1000e_reload_nvm(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00002573 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002574 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002575
Bruce Allane2434552008-11-21 17:02:41 -08002576out:
2577 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002578 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002579
Auke Kokbc7f75f2007-09-17 12:30:59 -07002580 return ret_val;
2581}
2582
2583/**
2584 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
2585 * @hw: pointer to the HW structure
2586 *
2587 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
2588 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
2589 * calculated, in which case we need to calculate the checksum and set bit 6.
2590 **/
2591static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
2592{
2593 s32 ret_val;
2594 u16 data;
2595
Bruce Allanad680762008-03-28 09:15:03 -07002596 /*
2597 * Read 0x19 and check bit 6. If this bit is 0, the checksum
Auke Kokbc7f75f2007-09-17 12:30:59 -07002598 * needs to be fixed. This bit is an indication that the NVM
2599 * was prepared by OEM software and did not calculate the
2600 * checksum...a likely scenario.
2601 */
2602 ret_val = e1000_read_nvm(hw, 0x19, 1, &data);
2603 if (ret_val)
2604 return ret_val;
2605
2606 if ((data & 0x40) == 0) {
2607 data |= 0x40;
2608 ret_val = e1000_write_nvm(hw, 0x19, 1, &data);
2609 if (ret_val)
2610 return ret_val;
2611 ret_val = e1000e_update_nvm_checksum(hw);
2612 if (ret_val)
2613 return ret_val;
2614 }
2615
2616 return e1000e_validate_nvm_checksum_generic(hw);
2617}
2618
2619/**
Bruce Allan4a770352008-10-01 17:18:35 -07002620 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
2621 * @hw: pointer to the HW structure
2622 *
2623 * To prevent malicious write/erase of the NVM, set it to be read-only
2624 * so that the hardware ignores all write/erase cycles of the NVM via
2625 * the flash control registers. The shadow-ram copy of the NVM will
2626 * still be updated, however any updates to this copy will not stick
2627 * across driver reloads.
2628 **/
2629void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
2630{
Bruce Allanca15df52009-10-26 11:23:43 +00002631 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07002632 union ich8_flash_protected_range pr0;
2633 union ich8_hws_flash_status hsfsts;
2634 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07002635
Bruce Allan94d81862009-11-20 23:25:26 +00002636 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002637
2638 gfpreg = er32flash(ICH_FLASH_GFPREG);
2639
2640 /* Write-protect GbE Sector of NVM */
2641 pr0.regval = er32flash(ICH_FLASH_PR0);
2642 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
2643 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
2644 pr0.range.wpe = true;
2645 ew32flash(ICH_FLASH_PR0, pr0.regval);
2646
2647 /*
2648 * Lock down a subset of GbE Flash Control Registers, e.g.
2649 * PR0 to prevent the write-protection from being lifted.
2650 * Once FLOCKDN is set, the registers protected by it cannot
2651 * be written until FLOCKDN is cleared by a hardware reset.
2652 */
2653 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2654 hsfsts.hsf_status.flockdn = true;
2655 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2656
Bruce Allan94d81862009-11-20 23:25:26 +00002657 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002658}
2659
2660/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002661 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
2662 * @hw: pointer to the HW structure
2663 * @offset: The offset (in bytes) of the byte/word to read.
2664 * @size: Size of data to read, 1=byte 2=word
2665 * @data: The byte(s) to write to the NVM.
2666 *
2667 * Writes one/two bytes to the NVM using the flash access registers.
2668 **/
2669static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2670 u8 size, u16 data)
2671{
2672 union ich8_hws_flash_status hsfsts;
2673 union ich8_hws_flash_ctrl hsflctl;
2674 u32 flash_linear_addr;
2675 u32 flash_data = 0;
2676 s32 ret_val;
2677 u8 count = 0;
2678
2679 if (size < 1 || size > 2 || data > size * 0xff ||
2680 offset > ICH_FLASH_LINEAR_ADDR_MASK)
2681 return -E1000_ERR_NVM;
2682
2683 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2684 hw->nvm.flash_base_addr;
2685
2686 do {
2687 udelay(1);
2688 /* Steps */
2689 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2690 if (ret_val)
2691 break;
2692
2693 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2694 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2695 hsflctl.hsf_ctrl.fldbcount = size -1;
2696 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
2697 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2698
2699 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2700
2701 if (size == 1)
2702 flash_data = (u32)data & 0x00FF;
2703 else
2704 flash_data = (u32)data;
2705
2706 ew32flash(ICH_FLASH_FDATA0, flash_data);
2707
Bruce Allanad680762008-03-28 09:15:03 -07002708 /*
2709 * check if FCERR is set to 1 , if set to 1, clear it
2710 * and try the whole sequence a few more times else done
2711 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002712 ret_val = e1000_flash_cycle_ich8lan(hw,
2713 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
2714 if (!ret_val)
2715 break;
2716
Bruce Allanad680762008-03-28 09:15:03 -07002717 /*
2718 * If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07002719 * completely hosed, but if the error condition
2720 * is detected, it won't hurt to give it another
2721 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
2722 */
2723 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2724 if (hsfsts.hsf_status.flcerr == 1)
2725 /* Repeat for some time before giving up. */
2726 continue;
2727 if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002728 e_dbg("Timeout error - flash cycle "
Auke Kokbc7f75f2007-09-17 12:30:59 -07002729 "did not complete.");
2730 break;
2731 }
2732 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2733
2734 return ret_val;
2735}
2736
2737/**
2738 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
2739 * @hw: pointer to the HW structure
2740 * @offset: The index of the byte to read.
2741 * @data: The byte to write to the NVM.
2742 *
2743 * Writes a single byte to the NVM using the flash access registers.
2744 **/
2745static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2746 u8 data)
2747{
2748 u16 word = (u16)data;
2749
2750 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
2751}
2752
2753/**
2754 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
2755 * @hw: pointer to the HW structure
2756 * @offset: The offset of the byte to write.
2757 * @byte: The byte to write to the NVM.
2758 *
2759 * Writes a single byte to the NVM using the flash access registers.
2760 * Goes through a retry algorithm before giving up.
2761 **/
2762static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
2763 u32 offset, u8 byte)
2764{
2765 s32 ret_val;
2766 u16 program_retries;
2767
2768 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2769 if (!ret_val)
2770 return ret_val;
2771
2772 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002773 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002774 udelay(100);
2775 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2776 if (!ret_val)
2777 break;
2778 }
2779 if (program_retries == 100)
2780 return -E1000_ERR_NVM;
2781
2782 return 0;
2783}
2784
2785/**
2786 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
2787 * @hw: pointer to the HW structure
2788 * @bank: 0 for first bank, 1 for second bank, etc.
2789 *
2790 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
2791 * bank N is 4096 * N + flash_reg_addr.
2792 **/
2793static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
2794{
2795 struct e1000_nvm_info *nvm = &hw->nvm;
2796 union ich8_hws_flash_status hsfsts;
2797 union ich8_hws_flash_ctrl hsflctl;
2798 u32 flash_linear_addr;
2799 /* bank size is in 16bit words - adjust to bytes */
2800 u32 flash_bank_size = nvm->flash_bank_size * 2;
2801 s32 ret_val;
2802 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00002803 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002804
2805 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2806
Bruce Allanad680762008-03-28 09:15:03 -07002807 /*
2808 * Determine HW Sector size: Read BERASE bits of hw flash status
2809 * register
2810 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07002811 * consecutive sectors. The start index for the nth Hw sector
2812 * can be calculated as = bank * 4096 + n * 256
2813 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
2814 * The start index for the nth Hw sector can be calculated
2815 * as = bank * 4096
2816 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
2817 * (ich9 only, otherwise error condition)
2818 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
2819 */
2820 switch (hsfsts.hsf_status.berasesz) {
2821 case 0:
2822 /* Hw sector size 256 */
2823 sector_size = ICH_FLASH_SEG_SIZE_256;
2824 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
2825 break;
2826 case 1:
2827 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00002828 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002829 break;
2830 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00002831 sector_size = ICH_FLASH_SEG_SIZE_8K;
2832 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002833 break;
2834 case 3:
2835 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00002836 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002837 break;
2838 default:
2839 return -E1000_ERR_NVM;
2840 }
2841
2842 /* Start with the base address, then add the sector offset. */
2843 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00002844 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002845
2846 for (j = 0; j < iteration ; j++) {
2847 do {
2848 /* Steps */
2849 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2850 if (ret_val)
2851 return ret_val;
2852
Bruce Allanad680762008-03-28 09:15:03 -07002853 /*
2854 * Write a value 11 (block Erase) in Flash
2855 * Cycle field in hw flash control
2856 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002857 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2858 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
2859 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2860
Bruce Allanad680762008-03-28 09:15:03 -07002861 /*
2862 * Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07002863 * block into Flash Linear address field in Flash
2864 * Address.
2865 */
2866 flash_linear_addr += (j * sector_size);
2867 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2868
2869 ret_val = e1000_flash_cycle_ich8lan(hw,
2870 ICH_FLASH_ERASE_COMMAND_TIMEOUT);
2871 if (ret_val == 0)
2872 break;
2873
Bruce Allanad680762008-03-28 09:15:03 -07002874 /*
2875 * Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002876 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07002877 * a few more times else Done
2878 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002879 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2880 if (hsfsts.hsf_status.flcerr == 1)
Bruce Allanad680762008-03-28 09:15:03 -07002881 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002882 continue;
2883 else if (hsfsts.hsf_status.flcdone == 0)
2884 return ret_val;
2885 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
2886 }
2887
2888 return 0;
2889}
2890
2891/**
2892 * e1000_valid_led_default_ich8lan - Set the default LED settings
2893 * @hw: pointer to the HW structure
2894 * @data: Pointer to the LED settings
2895 *
2896 * Reads the LED default settings from the NVM to data. If the NVM LED
2897 * settings is all 0's or F's, set the LED default to a valid LED default
2898 * setting.
2899 **/
2900static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
2901{
2902 s32 ret_val;
2903
2904 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
2905 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002906 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002907 return ret_val;
2908 }
2909
2910 if (*data == ID_LED_RESERVED_0000 ||
2911 *data == ID_LED_RESERVED_FFFF)
2912 *data = ID_LED_DEFAULT_ICH8LAN;
2913
2914 return 0;
2915}
2916
2917/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002918 * e1000_id_led_init_pchlan - store LED configurations
2919 * @hw: pointer to the HW structure
2920 *
2921 * PCH does not control LEDs via the LEDCTL register, rather it uses
2922 * the PHY LED configuration register.
2923 *
2924 * PCH also does not have an "always on" or "always off" mode which
2925 * complicates the ID feature. Instead of using the "on" mode to indicate
2926 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init()),
2927 * use "link_up" mode. The LEDs will still ID on request if there is no
2928 * link based on logic in e1000_led_[on|off]_pchlan().
2929 **/
2930static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
2931{
2932 struct e1000_mac_info *mac = &hw->mac;
2933 s32 ret_val;
2934 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
2935 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
2936 u16 data, i, temp, shift;
2937
2938 /* Get default ID LED modes */
2939 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
2940 if (ret_val)
2941 goto out;
2942
2943 mac->ledctl_default = er32(LEDCTL);
2944 mac->ledctl_mode1 = mac->ledctl_default;
2945 mac->ledctl_mode2 = mac->ledctl_default;
2946
2947 for (i = 0; i < 4; i++) {
2948 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
2949 shift = (i * 5);
2950 switch (temp) {
2951 case ID_LED_ON1_DEF2:
2952 case ID_LED_ON1_ON2:
2953 case ID_LED_ON1_OFF2:
2954 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
2955 mac->ledctl_mode1 |= (ledctl_on << shift);
2956 break;
2957 case ID_LED_OFF1_DEF2:
2958 case ID_LED_OFF1_ON2:
2959 case ID_LED_OFF1_OFF2:
2960 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
2961 mac->ledctl_mode1 |= (ledctl_off << shift);
2962 break;
2963 default:
2964 /* Do nothing */
2965 break;
2966 }
2967 switch (temp) {
2968 case ID_LED_DEF1_ON2:
2969 case ID_LED_ON1_ON2:
2970 case ID_LED_OFF1_ON2:
2971 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
2972 mac->ledctl_mode2 |= (ledctl_on << shift);
2973 break;
2974 case ID_LED_DEF1_OFF2:
2975 case ID_LED_ON1_OFF2:
2976 case ID_LED_OFF1_OFF2:
2977 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
2978 mac->ledctl_mode2 |= (ledctl_off << shift);
2979 break;
2980 default:
2981 /* Do nothing */
2982 break;
2983 }
2984 }
2985
2986out:
2987 return ret_val;
2988}
2989
2990/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002991 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
2992 * @hw: pointer to the HW structure
2993 *
2994 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
2995 * register, so the the bus width is hard coded.
2996 **/
2997static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
2998{
2999 struct e1000_bus_info *bus = &hw->bus;
3000 s32 ret_val;
3001
3002 ret_val = e1000e_get_bus_info_pcie(hw);
3003
Bruce Allanad680762008-03-28 09:15:03 -07003004 /*
3005 * ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07003006 * a configuration space, but do not contain
3007 * PCI Express Capability registers, so bus width
3008 * must be hardcoded.
3009 */
3010 if (bus->width == e1000_bus_width_unknown)
3011 bus->width = e1000_bus_width_pcie_x1;
3012
3013 return ret_val;
3014}
3015
3016/**
3017 * e1000_reset_hw_ich8lan - Reset the hardware
3018 * @hw: pointer to the HW structure
3019 *
3020 * Does a full reset of the hardware which includes a reset of the PHY and
3021 * MAC.
3022 **/
3023static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
3024{
Bruce Allan1d5846b2009-10-29 13:46:05 +00003025 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allandb2932e2009-10-26 11:22:47 +00003026 u16 reg;
Bruce Allandd93f952011-01-06 14:29:48 +00003027 u32 ctrl, kab;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003028 s32 ret_val;
3029
Bruce Allanad680762008-03-28 09:15:03 -07003030 /*
3031 * Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07003032 * on the last TLP read/write transaction when MAC is reset.
3033 */
3034 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003035 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003036 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003037
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003038 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003039 ew32(IMC, 0xffffffff);
3040
Bruce Allanad680762008-03-28 09:15:03 -07003041 /*
3042 * Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07003043 * any pending transactions to complete before we hit the MAC
3044 * with the global reset.
3045 */
3046 ew32(RCTL, 0);
3047 ew32(TCTL, E1000_TCTL_PSP);
3048 e1e_flush();
3049
Bruce Allan1bba4382011-03-19 00:27:20 +00003050 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003051
3052 /* Workaround for ICH8 bit corruption issue in FIFO memory */
3053 if (hw->mac.type == e1000_ich8lan) {
3054 /* Set Tx and Rx buffer allocation to 8k apiece. */
3055 ew32(PBA, E1000_PBA_8K);
3056 /* Set Packet Buffer Size to 16k. */
3057 ew32(PBS, E1000_PBS_16K);
3058 }
3059
Bruce Allan1d5846b2009-10-29 13:46:05 +00003060 if (hw->mac.type == e1000_pchlan) {
3061 /* Save the NVM K1 bit setting*/
3062 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &reg);
3063 if (ret_val)
3064 return ret_val;
3065
3066 if (reg & E1000_NVM_K1_ENABLE)
3067 dev_spec->nvm_k1_enabled = true;
3068 else
3069 dev_spec->nvm_k1_enabled = false;
3070 }
3071
Auke Kokbc7f75f2007-09-17 12:30:59 -07003072 ctrl = er32(CTRL);
3073
3074 if (!e1000_check_reset_block(hw)) {
Bruce Allanad680762008-03-28 09:15:03 -07003075 /*
Bruce Allane98cac42010-05-10 15:02:32 +00003076 * Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07003077 * time to make sure the interface between MAC and the
3078 * external PHY is reset.
3079 */
3080 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00003081
3082 /*
3083 * Gate automatic PHY configuration by hardware on
3084 * non-managed 82579
3085 */
3086 if ((hw->mac.type == e1000_pch2lan) &&
3087 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
3088 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003089 }
3090 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003091 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003092 ew32(CTRL, (ctrl | E1000_CTRL_RST));
3093 msleep(20);
3094
Bruce Allanfc0c7762009-07-01 13:27:55 +00003095 if (!ret_val)
Bruce Allanc5caf482011-05-13 07:19:53 +00003096 mutex_unlock(&swflag_mutex);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07003097
Bruce Allane98cac42010-05-10 15:02:32 +00003098 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00003099 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003100 if (ret_val)
3101 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003102
Bruce Allane98cac42010-05-10 15:02:32 +00003103 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00003104 if (ret_val)
3105 goto out;
3106 }
Bruce Allane98cac42010-05-10 15:02:32 +00003107
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003108 /*
3109 * For PCH, this write will make sure that any noise
3110 * will be detected as a CRC error and be dropped rather than show up
3111 * as a bad packet to the DMA engine.
3112 */
3113 if (hw->mac.type == e1000_pchlan)
3114 ew32(CRC_OFFSET, 0x65656565);
3115
Auke Kokbc7f75f2007-09-17 12:30:59 -07003116 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00003117 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003118
3119 kab = er32(KABGTXD);
3120 kab |= E1000_KABGTXD_BGSQLBIAS;
3121 ew32(KABGTXD, kab);
3122
Bruce Allanf523d212009-10-29 13:45:45 +00003123out:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003124 return ret_val;
3125}
3126
3127/**
3128 * e1000_init_hw_ich8lan - Initialize the hardware
3129 * @hw: pointer to the HW structure
3130 *
3131 * Prepares the hardware for transmit and receive by doing the following:
3132 * - initialize hardware bits
3133 * - initialize LED identification
3134 * - setup receive address registers
3135 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08003136 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07003137 * - clear statistics
3138 **/
3139static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
3140{
3141 struct e1000_mac_info *mac = &hw->mac;
3142 u32 ctrl_ext, txdctl, snoop;
3143 s32 ret_val;
3144 u16 i;
3145
3146 e1000_initialize_hw_bits_ich8lan(hw);
3147
3148 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00003149 ret_val = mac->ops.id_led_init(hw);
Bruce Allande39b752009-11-20 23:27:59 +00003150 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003151 e_dbg("Error initializing identification LED\n");
Bruce Allande39b752009-11-20 23:27:59 +00003152 /* This is not fatal and we should not stop init due to this */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003153
3154 /* Setup the receive address. */
3155 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
3156
3157 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003158 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003159 for (i = 0; i < mac->mta_reg_count; i++)
3160 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
3161
Bruce Allanfc0c7762009-07-01 13:27:55 +00003162 /*
3163 * The 82578 Rx buffer will stall if wakeup is enabled in host and
3164 * the ME. Reading the BM_WUC register will clear the host wakeup bit.
3165 * Reset the phy after disabling host wakeup to reset the Rx buffer.
3166 */
3167 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan482fed82011-01-06 14:29:49 +00003168 e1e_rphy(hw, BM_WUC, &i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00003169 ret_val = e1000_phy_hw_reset_ich8lan(hw);
3170 if (ret_val)
3171 return ret_val;
3172 }
3173
Auke Kokbc7f75f2007-09-17 12:30:59 -07003174 /* Setup link and flow control */
3175 ret_val = e1000_setup_link_ich8lan(hw);
3176
3177 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003178 txdctl = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003179 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3180 E1000_TXDCTL_FULL_TX_DESC_WB;
3181 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3182 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003183 ew32(TXDCTL(0), txdctl);
3184 txdctl = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003185 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3186 E1000_TXDCTL_FULL_TX_DESC_WB;
3187 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3188 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003189 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003190
Bruce Allanad680762008-03-28 09:15:03 -07003191 /*
3192 * ICH8 has opposite polarity of no_snoop bits.
3193 * By default, we should use snoop behavior.
3194 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003195 if (mac->type == e1000_ich8lan)
3196 snoop = PCIE_ICH8_SNOOP_ALL;
3197 else
3198 snoop = (u32) ~(PCIE_NO_SNOOP_ALL);
3199 e1000e_set_pcie_no_snoop(hw, snoop);
3200
3201 ctrl_ext = er32(CTRL_EXT);
3202 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
3203 ew32(CTRL_EXT, ctrl_ext);
3204
Bruce Allanad680762008-03-28 09:15:03 -07003205 /*
3206 * Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07003207 * important that we do this after we have tried to establish link
3208 * because the symbol error count will increment wildly if there
3209 * is no link.
3210 */
3211 e1000_clear_hw_cntrs_ich8lan(hw);
3212
3213 return 0;
3214}
3215/**
3216 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
3217 * @hw: pointer to the HW structure
3218 *
3219 * Sets/Clears required hardware bits necessary for correctly setting up the
3220 * hardware for transmit and receive.
3221 **/
3222static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
3223{
3224 u32 reg;
3225
3226 /* Extended Device Control */
3227 reg = er32(CTRL_EXT);
3228 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00003229 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3230 if (hw->mac.type >= e1000_pchlan)
3231 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003232 ew32(CTRL_EXT, reg);
3233
3234 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003235 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003236 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003237 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003238
3239 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003240 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003241 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003242 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003243
3244 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003245 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003246 if (hw->mac.type == e1000_ich8lan)
3247 reg |= (1 << 28) | (1 << 29);
3248 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003249 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003250
3251 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003252 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003253 if (er32(TCTL) & E1000_TCTL_MULR)
3254 reg &= ~(1 << 28);
3255 else
3256 reg |= (1 << 28);
3257 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003258 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003259
3260 /* Device Status */
3261 if (hw->mac.type == e1000_ich8lan) {
3262 reg = er32(STATUS);
3263 reg &= ~(1 << 31);
3264 ew32(STATUS, reg);
3265 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003266
3267 /*
3268 * work-around descriptor data corruption issue during nfs v2 udp
3269 * traffic, just disable the nfs filtering capability
3270 */
3271 reg = er32(RFCTL);
3272 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3273 ew32(RFCTL, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003274}
3275
3276/**
3277 * e1000_setup_link_ich8lan - Setup flow control and link settings
3278 * @hw: pointer to the HW structure
3279 *
3280 * Determines which flow control settings to use, then configures flow
3281 * control. Calls the appropriate media-specific link configuration
3282 * function. Assuming the adapter has a valid link partner, a valid link
3283 * should be established. Assumes the hardware has previously been reset
3284 * and the transmitter and receiver are not enabled.
3285 **/
3286static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
3287{
Auke Kokbc7f75f2007-09-17 12:30:59 -07003288 s32 ret_val;
3289
3290 if (e1000_check_reset_block(hw))
3291 return 0;
3292
Bruce Allanad680762008-03-28 09:15:03 -07003293 /*
3294 * ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07003295 * the default flow control setting, so we explicitly
3296 * set it to full.
3297 */
Bruce Allan37289d92009-06-02 11:29:37 +00003298 if (hw->fc.requested_mode == e1000_fc_default) {
3299 /* Workaround h/w hang when Tx flow control enabled */
3300 if (hw->mac.type == e1000_pchlan)
3301 hw->fc.requested_mode = e1000_fc_rx_pause;
3302 else
3303 hw->fc.requested_mode = e1000_fc_full;
3304 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003305
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003306 /*
3307 * Save off the requested flow control mode for use later. Depending
3308 * on the link partner's capabilities, we may or may not use this mode.
3309 */
3310 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003311
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003312 e_dbg("After fix-ups FlowControl is now = %x\n",
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003313 hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003314
3315 /* Continue to configure the copper link. */
3316 ret_val = e1000_setup_copper_link_ich8lan(hw);
3317 if (ret_val)
3318 return ret_val;
3319
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003320 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003321 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003322 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003323 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00003324 ew32(FCRTV_PCH, hw->fc.refresh_time);
3325
Bruce Allan482fed82011-01-06 14:29:49 +00003326 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
3327 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003328 if (ret_val)
3329 return ret_val;
3330 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003331
3332 return e1000e_set_fc_watermarks(hw);
3333}
3334
3335/**
3336 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
3337 * @hw: pointer to the HW structure
3338 *
3339 * Configures the kumeran interface to the PHY to wait the appropriate time
3340 * when polling the PHY, then call the generic setup_copper_link to finish
3341 * configuring the copper link.
3342 **/
3343static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
3344{
3345 u32 ctrl;
3346 s32 ret_val;
3347 u16 reg_data;
3348
3349 ctrl = er32(CTRL);
3350 ctrl |= E1000_CTRL_SLU;
3351 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
3352 ew32(CTRL, ctrl);
3353
Bruce Allanad680762008-03-28 09:15:03 -07003354 /*
3355 * Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07003356 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07003357 * this fixes erroneous timeouts at 10Mbps.
3358 */
Bruce Allan07818952009-12-08 07:28:01 +00003359 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003360 if (ret_val)
3361 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00003362 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3363 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003364 if (ret_val)
3365 return ret_val;
3366 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00003367 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3368 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003369 if (ret_val)
3370 return ret_val;
3371
Bruce Allana4f58f52009-06-02 11:29:18 +00003372 switch (hw->phy.type) {
3373 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003374 ret_val = e1000e_copper_link_setup_igp(hw);
3375 if (ret_val)
3376 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003377 break;
3378 case e1000_phy_bm:
3379 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003380 ret_val = e1000e_copper_link_setup_m88(hw);
3381 if (ret_val)
3382 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003383 break;
3384 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00003385 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00003386 ret_val = e1000_copper_link_setup_82577(hw);
3387 if (ret_val)
3388 return ret_val;
3389 break;
3390 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00003391 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003392 if (ret_val)
3393 return ret_val;
3394
3395 reg_data &= ~IFE_PMC_AUTO_MDIX;
3396
3397 switch (hw->phy.mdix) {
3398 case 1:
3399 reg_data &= ~IFE_PMC_FORCE_MDIX;
3400 break;
3401 case 2:
3402 reg_data |= IFE_PMC_FORCE_MDIX;
3403 break;
3404 case 0:
3405 default:
3406 reg_data |= IFE_PMC_AUTO_MDIX;
3407 break;
3408 }
Bruce Allan482fed82011-01-06 14:29:49 +00003409 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003410 if (ret_val)
3411 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003412 break;
3413 default:
3414 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003415 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003416 return e1000e_setup_copper_link(hw);
3417}
3418
3419/**
3420 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
3421 * @hw: pointer to the HW structure
3422 * @speed: pointer to store current link speed
3423 * @duplex: pointer to store the current link duplex
3424 *
Bruce Allanad680762008-03-28 09:15:03 -07003425 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07003426 * information and then calls the Kumeran lock loss workaround for links at
3427 * gigabit speeds.
3428 **/
3429static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
3430 u16 *duplex)
3431{
3432 s32 ret_val;
3433
3434 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
3435 if (ret_val)
3436 return ret_val;
3437
3438 if ((hw->mac.type == e1000_ich8lan) &&
3439 (hw->phy.type == e1000_phy_igp_3) &&
3440 (*speed == SPEED_1000)) {
3441 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
3442 }
3443
3444 return ret_val;
3445}
3446
3447/**
3448 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
3449 * @hw: pointer to the HW structure
3450 *
3451 * Work-around for 82566 Kumeran PCS lock loss:
3452 * On link status change (i.e. PCI reset, speed change) and link is up and
3453 * speed is gigabit-
3454 * 0) if workaround is optionally disabled do nothing
3455 * 1) wait 1ms for Kumeran link to come up
3456 * 2) check Kumeran Diagnostic register PCS lock loss bit
3457 * 3) if not set the link is locked (all is good), otherwise...
3458 * 4) reset the PHY
3459 * 5) repeat up to 10 times
3460 * Note: this is only called for IGP3 copper when speed is 1gb.
3461 **/
3462static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
3463{
3464 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3465 u32 phy_ctrl;
3466 s32 ret_val;
3467 u16 i, data;
3468 bool link;
3469
3470 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
3471 return 0;
3472
Bruce Allanad680762008-03-28 09:15:03 -07003473 /*
3474 * Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003475 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07003476 * stability
3477 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003478 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3479 if (!link)
3480 return 0;
3481
3482 for (i = 0; i < 10; i++) {
3483 /* read once to clear */
3484 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3485 if (ret_val)
3486 return ret_val;
3487 /* and again to get new status */
3488 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3489 if (ret_val)
3490 return ret_val;
3491
3492 /* check for PCS lock */
3493 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
3494 return 0;
3495
3496 /* Issue PHY reset */
3497 e1000_phy_hw_reset(hw);
3498 mdelay(5);
3499 }
3500 /* Disable GigE link negotiation */
3501 phy_ctrl = er32(PHY_CTRL);
3502 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
3503 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3504 ew32(PHY_CTRL, phy_ctrl);
3505
Bruce Allanad680762008-03-28 09:15:03 -07003506 /*
3507 * Call gig speed drop workaround on Gig disable before accessing
3508 * any PHY registers
3509 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003510 e1000e_gig_downshift_workaround_ich8lan(hw);
3511
3512 /* unable to acquire PCS lock */
3513 return -E1000_ERR_PHY;
3514}
3515
3516/**
Bruce Allanad680762008-03-28 09:15:03 -07003517 * e1000_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003518 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08003519 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003520 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00003521 * If ICH8, set the current Kumeran workaround state (enabled - true
3522 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07003523 **/
3524void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3525 bool state)
3526{
3527 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3528
3529 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003530 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003531 return;
3532 }
3533
3534 dev_spec->kmrn_lock_loss_workaround_enabled = state;
3535}
3536
3537/**
3538 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
3539 * @hw: pointer to the HW structure
3540 *
3541 * Workaround for 82566 power-down on D3 entry:
3542 * 1) disable gigabit link
3543 * 2) write VR power-down enable
3544 * 3) read it back
3545 * Continue if successful, else issue LCD reset and repeat
3546 **/
3547void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
3548{
3549 u32 reg;
3550 u16 data;
3551 u8 retry = 0;
3552
3553 if (hw->phy.type != e1000_phy_igp_3)
3554 return;
3555
3556 /* Try the workaround twice (if needed) */
3557 do {
3558 /* Disable link */
3559 reg = er32(PHY_CTRL);
3560 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
3561 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3562 ew32(PHY_CTRL, reg);
3563
Bruce Allanad680762008-03-28 09:15:03 -07003564 /*
3565 * Call gig speed drop workaround on Gig disable before
3566 * accessing any PHY registers
3567 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003568 if (hw->mac.type == e1000_ich8lan)
3569 e1000e_gig_downshift_workaround_ich8lan(hw);
3570
3571 /* Write VR power-down enable */
3572 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3573 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3574 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
3575
3576 /* Read it back and test */
3577 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3578 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3579 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
3580 break;
3581
3582 /* Issue PHY reset and repeat at most one more time */
3583 reg = er32(CTRL);
3584 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
3585 retry++;
3586 } while (retry);
3587}
3588
3589/**
3590 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
3591 * @hw: pointer to the HW structure
3592 *
3593 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08003594 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07003595 * 1) Set Kumeran Near-end loopback
3596 * 2) Clear Kumeran Near-end loopback
3597 * Should only be called for ICH8[m] devices with IGP_3 Phy.
3598 **/
3599void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
3600{
3601 s32 ret_val;
3602 u16 reg_data;
3603
3604 if ((hw->mac.type != e1000_ich8lan) ||
3605 (hw->phy.type != e1000_phy_igp_3))
3606 return;
3607
3608 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3609 &reg_data);
3610 if (ret_val)
3611 return;
3612 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
3613 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3614 reg_data);
3615 if (ret_val)
3616 return;
3617 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
3618 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3619 reg_data);
3620}
3621
3622/**
Bruce Allan99730e42011-05-13 07:19:48 +00003623 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003624 * @hw: pointer to the HW structure
3625 *
3626 * During S0 to Sx transition, it is possible the link remains at gig
3627 * instead of negotiating to a lower speed. Before going to Sx, set
3628 * 'LPLU Enabled' and 'Gig Disable' to force link speed negotiation
Bruce Allan99730e42011-05-13 07:19:48 +00003629 * to a lower speed. For PCH and newer parts, the OEM bits PHY register
3630 * (LED, GbE disable and LPLU configurations) also needs to be written.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003631 **/
Bruce Allan99730e42011-05-13 07:19:48 +00003632void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003633{
3634 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00003635 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003636
Bruce Allan17f085d2010-06-17 18:59:48 +00003637 phy_ctrl = er32(PHY_CTRL);
3638 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU | E1000_PHY_CTRL_GBE_DISABLE;
3639 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00003640
Bruce Allan8395ae82010-09-22 17:15:08 +00003641 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00003642 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan8395ae82010-09-22 17:15:08 +00003643 ret_val = hw->phy.ops.acquire(hw);
3644 if (ret_val)
3645 return;
3646 e1000_write_smbus_addr(hw);
3647 hw->phy.ops.release(hw);
3648 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003649}
3650
3651/**
Bruce Allan99730e42011-05-13 07:19:48 +00003652 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
3653 * @hw: pointer to the HW structure
3654 *
3655 * During Sx to S0 transitions on non-managed devices or managed devices
3656 * on which PHY resets are not blocked, if the PHY registers cannot be
3657 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
3658 * the PHY.
3659 **/
3660void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
3661{
3662 u32 fwsm;
3663
3664 if (hw->mac.type != e1000_pch2lan)
3665 return;
3666
3667 fwsm = er32(FWSM);
3668 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) || !e1000_check_reset_block(hw)) {
3669 u16 phy_id1, phy_id2;
3670 s32 ret_val;
3671
3672 ret_val = hw->phy.ops.acquire(hw);
3673 if (ret_val) {
3674 e_dbg("Failed to acquire PHY semaphore in resume\n");
3675 return;
3676 }
3677
3678 /* Test access to the PHY registers by reading the ID regs */
3679 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID1, &phy_id1);
3680 if (ret_val)
3681 goto release;
3682 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID2, &phy_id2);
3683 if (ret_val)
3684 goto release;
3685
3686 if (hw->phy.id == ((u32)(phy_id1 << 16) |
3687 (u32)(phy_id2 & PHY_REVISION_MASK)))
3688 goto release;
3689
3690 e1000_toggle_lanphypc_value_ich8lan(hw);
3691
3692 hw->phy.ops.release(hw);
3693 msleep(50);
3694 e1000_phy_hw_reset(hw);
3695 msleep(50);
3696 return;
3697 }
3698
3699release:
3700 hw->phy.ops.release(hw);
3701
3702 return;
3703}
3704
3705/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003706 * e1000_cleanup_led_ich8lan - Restore the default LED operation
3707 * @hw: pointer to the HW structure
3708 *
3709 * Return the LED back to the default configuration.
3710 **/
3711static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
3712{
3713 if (hw->phy.type == e1000_phy_ife)
3714 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
3715
3716 ew32(LEDCTL, hw->mac.ledctl_default);
3717 return 0;
3718}
3719
3720/**
Auke Kok489815c2008-02-21 15:11:07 -08003721 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07003722 * @hw: pointer to the HW structure
3723 *
Auke Kok489815c2008-02-21 15:11:07 -08003724 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003725 **/
3726static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
3727{
3728 if (hw->phy.type == e1000_phy_ife)
3729 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
3730 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
3731
3732 ew32(LEDCTL, hw->mac.ledctl_mode2);
3733 return 0;
3734}
3735
3736/**
Auke Kok489815c2008-02-21 15:11:07 -08003737 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07003738 * @hw: pointer to the HW structure
3739 *
Auke Kok489815c2008-02-21 15:11:07 -08003740 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003741 **/
3742static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
3743{
3744 if (hw->phy.type == e1000_phy_ife)
3745 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00003746 (IFE_PSCL_PROBE_MODE |
3747 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003748
3749 ew32(LEDCTL, hw->mac.ledctl_mode1);
3750 return 0;
3751}
3752
3753/**
Bruce Allana4f58f52009-06-02 11:29:18 +00003754 * e1000_setup_led_pchlan - Configures SW controllable LED
3755 * @hw: pointer to the HW structure
3756 *
3757 * This prepares the SW controllable LED for use.
3758 **/
3759static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
3760{
Bruce Allan482fed82011-01-06 14:29:49 +00003761 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00003762}
3763
3764/**
3765 * e1000_cleanup_led_pchlan - Restore the default LED operation
3766 * @hw: pointer to the HW structure
3767 *
3768 * Return the LED back to the default configuration.
3769 **/
3770static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
3771{
Bruce Allan482fed82011-01-06 14:29:49 +00003772 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00003773}
3774
3775/**
3776 * e1000_led_on_pchlan - Turn LEDs on
3777 * @hw: pointer to the HW structure
3778 *
3779 * Turn on the LEDs.
3780 **/
3781static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
3782{
3783 u16 data = (u16)hw->mac.ledctl_mode2;
3784 u32 i, led;
3785
3786 /*
3787 * If no link, then turn LED on by setting the invert bit
3788 * for each LED that's mode is "link_up" in ledctl_mode2.
3789 */
3790 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3791 for (i = 0; i < 3; i++) {
3792 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3793 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3794 E1000_LEDCTL_MODE_LINK_UP)
3795 continue;
3796 if (led & E1000_PHY_LED0_IVRT)
3797 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3798 else
3799 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3800 }
3801 }
3802
Bruce Allan482fed82011-01-06 14:29:49 +00003803 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003804}
3805
3806/**
3807 * e1000_led_off_pchlan - Turn LEDs off
3808 * @hw: pointer to the HW structure
3809 *
3810 * Turn off the LEDs.
3811 **/
3812static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
3813{
3814 u16 data = (u16)hw->mac.ledctl_mode1;
3815 u32 i, led;
3816
3817 /*
3818 * If no link, then turn LED off by clearing the invert bit
3819 * for each LED that's mode is "link_up" in ledctl_mode1.
3820 */
3821 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3822 for (i = 0; i < 3; i++) {
3823 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3824 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3825 E1000_LEDCTL_MODE_LINK_UP)
3826 continue;
3827 if (led & E1000_PHY_LED0_IVRT)
3828 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3829 else
3830 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3831 }
3832 }
3833
Bruce Allan482fed82011-01-06 14:29:49 +00003834 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003835}
3836
3837/**
Bruce Allane98cac42010-05-10 15:02:32 +00003838 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07003839 * @hw: pointer to the HW structure
3840 *
Bruce Allane98cac42010-05-10 15:02:32 +00003841 * Read appropriate register for the config done bit for completion status
3842 * and configure the PHY through s/w for EEPROM-less parts.
3843 *
3844 * NOTE: some silicon which is EEPROM-less will fail trying to read the
3845 * config done bit, so only an error is logged and continues. If we were
3846 * to return with error, EEPROM-less silicon would not be able to be reset
3847 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07003848 **/
3849static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
3850{
Bruce Allane98cac42010-05-10 15:02:32 +00003851 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003852 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00003853 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003854
Bruce Allanf4187b52008-08-26 18:36:50 -07003855 e1000e_get_cfg_done(hw);
3856
Bruce Allane98cac42010-05-10 15:02:32 +00003857 /* Wait for indication from h/w that it has completed basic config */
3858 if (hw->mac.type >= e1000_ich10lan) {
3859 e1000_lan_init_done_ich8lan(hw);
3860 } else {
3861 ret_val = e1000e_get_auto_rd_done(hw);
3862 if (ret_val) {
3863 /*
3864 * When auto config read does not complete, do not
3865 * return with an error. This can happen in situations
3866 * where there is no eeprom and prevents getting link.
3867 */
3868 e_dbg("Auto Read Done did not complete\n");
3869 ret_val = 0;
3870 }
3871 }
3872
3873 /* Clear PHY Reset Asserted bit */
3874 status = er32(STATUS);
3875 if (status & E1000_STATUS_PHYRA)
3876 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
3877 else
3878 e_dbg("PHY Reset Asserted not set - needs delay\n");
3879
Bruce Allanf4187b52008-08-26 18:36:50 -07003880 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00003881 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allanf4187b52008-08-26 18:36:50 -07003882 if (((er32(EECD) & E1000_EECD_PRES) == 0) &&
3883 (hw->phy.type == e1000_phy_igp_3)) {
3884 e1000e_phy_init_script_igp3(hw);
3885 }
3886 } else {
3887 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
3888 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003889 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00003890 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07003891 }
3892 }
3893
Bruce Allane98cac42010-05-10 15:02:32 +00003894 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003895}
3896
3897/**
Bruce Allan17f208d2009-12-01 15:47:22 +00003898 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
3899 * @hw: pointer to the HW structure
3900 *
3901 * In the case of a PHY power down to save power, or to turn off link during a
3902 * driver unload, or wake on lan is not enabled, remove the link.
3903 **/
3904static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
3905{
3906 /* If the management interface is not enabled, then power down */
3907 if (!(hw->mac.ops.check_mng_mode(hw) ||
3908 hw->phy.ops.check_reset_block(hw)))
3909 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00003910}
3911
3912/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003913 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
3914 * @hw: pointer to the HW structure
3915 *
3916 * Clears hardware counters specific to the silicon family and calls
3917 * clear_hw_cntrs_generic to clear all general purpose counters.
3918 **/
3919static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
3920{
Bruce Allana4f58f52009-06-02 11:29:18 +00003921 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00003922 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003923
3924 e1000e_clear_hw_cntrs_base(hw);
3925
Bruce Allan99673d92009-11-20 23:27:21 +00003926 er32(ALGNERRC);
3927 er32(RXERRC);
3928 er32(TNCRS);
3929 er32(CEXTERR);
3930 er32(TSCTC);
3931 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003932
Bruce Allan99673d92009-11-20 23:27:21 +00003933 er32(MGTPRC);
3934 er32(MGTPDC);
3935 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003936
Bruce Allan99673d92009-11-20 23:27:21 +00003937 er32(IAC);
3938 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003939
Bruce Allana4f58f52009-06-02 11:29:18 +00003940 /* Clear PHY statistics registers */
3941 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003942 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003943 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00003944 ret_val = hw->phy.ops.acquire(hw);
3945 if (ret_val)
3946 return;
3947 ret_val = hw->phy.ops.set_page(hw,
3948 HV_STATS_PAGE << IGP_PAGE_SHIFT);
3949 if (ret_val)
3950 goto release;
3951 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
3952 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
3953 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
3954 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
3955 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
3956 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
3957 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
3958 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
3959 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
3960 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
3961 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
3962 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
3963 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
3964 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
3965release:
3966 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00003967 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003968}
3969
3970static struct e1000_mac_operations ich8_mac_ops = {
Bruce Allana4f58f52009-06-02 11:29:18 +00003971 .id_led_init = e1000e_id_led_init,
Bruce Allaneb7700d2010-06-16 13:27:05 +00003972 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003973 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00003974 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003975 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
3976 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00003977 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003978 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00003979 /* led_on dependent on mac type */
3980 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07003981 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003982 .reset_hw = e1000_reset_hw_ich8lan,
3983 .init_hw = e1000_init_hw_ich8lan,
3984 .setup_link = e1000_setup_link_ich8lan,
3985 .setup_physical_interface= e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00003986 /* id_led_init dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003987};
3988
3989static struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00003990 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003991 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00003992 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07003993 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003994 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00003995 .read_reg = e1000e_read_phy_reg_igp,
3996 .release = e1000_release_swflag_ich8lan,
3997 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003998 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
3999 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004000 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004001};
4002
4003static struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004004 .acquire = e1000_acquire_nvm_ich8lan,
4005 .read = e1000_read_nvm_ich8lan,
4006 .release = e1000_release_nvm_ich8lan,
4007 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004008 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004009 .validate = e1000_validate_nvm_checksum_ich8lan,
4010 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004011};
4012
4013struct e1000_info e1000_ich8_info = {
4014 .mac = e1000_ich8lan,
4015 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004016 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004017 | FLAG_RX_CSUM_ENABLED
4018 | FLAG_HAS_CTRLEXT_ON_LOAD
4019 | FLAG_HAS_AMT
4020 | FLAG_HAS_FLASH
4021 | FLAG_APME_IN_WUC,
4022 .pba = 8,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004023 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004024 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004025 .mac_ops = &ich8_mac_ops,
4026 .phy_ops = &ich8_phy_ops,
4027 .nvm_ops = &ich8_nvm_ops,
4028};
4029
4030struct e1000_info e1000_ich9_info = {
4031 .mac = e1000_ich9lan,
4032 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004033 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004034 | FLAG_HAS_WOL
4035 | FLAG_RX_CSUM_ENABLED
4036 | FLAG_HAS_CTRLEXT_ON_LOAD
4037 | FLAG_HAS_AMT
4038 | FLAG_HAS_ERT
4039 | FLAG_HAS_FLASH
4040 | FLAG_APME_IN_WUC,
4041 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004042 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004043 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004044 .mac_ops = &ich8_mac_ops,
4045 .phy_ops = &ich8_phy_ops,
4046 .nvm_ops = &ich8_nvm_ops,
4047};
4048
Bruce Allanf4187b52008-08-26 18:36:50 -07004049struct e1000_info e1000_ich10_info = {
4050 .mac = e1000_ich10lan,
4051 .flags = FLAG_HAS_JUMBO_FRAMES
4052 | FLAG_IS_ICH
4053 | FLAG_HAS_WOL
4054 | FLAG_RX_CSUM_ENABLED
4055 | FLAG_HAS_CTRLEXT_ON_LOAD
4056 | FLAG_HAS_AMT
4057 | FLAG_HAS_ERT
4058 | FLAG_HAS_FLASH
4059 | FLAG_APME_IN_WUC,
4060 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004061 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07004062 .get_variants = e1000_get_variants_ich8lan,
4063 .mac_ops = &ich8_mac_ops,
4064 .phy_ops = &ich8_phy_ops,
4065 .nvm_ops = &ich8_nvm_ops,
4066};
Bruce Allana4f58f52009-06-02 11:29:18 +00004067
4068struct e1000_info e1000_pch_info = {
4069 .mac = e1000_pchlan,
4070 .flags = FLAG_IS_ICH
4071 | FLAG_HAS_WOL
4072 | FLAG_RX_CSUM_ENABLED
4073 | FLAG_HAS_CTRLEXT_ON_LOAD
4074 | FLAG_HAS_AMT
4075 | FLAG_HAS_FLASH
4076 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00004077 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00004078 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004079 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00004080 .pba = 26,
4081 .max_hw_frame_size = 4096,
4082 .get_variants = e1000_get_variants_ich8lan,
4083 .mac_ops = &ich8_mac_ops,
4084 .phy_ops = &ich8_phy_ops,
4085 .nvm_ops = &ich8_nvm_ops,
4086};
Bruce Alland3738bb2010-06-16 13:27:28 +00004087
4088struct e1000_info e1000_pch2_info = {
4089 .mac = e1000_pch2lan,
4090 .flags = FLAG_IS_ICH
4091 | FLAG_HAS_WOL
4092 | FLAG_RX_CSUM_ENABLED
4093 | FLAG_HAS_CTRLEXT_ON_LOAD
4094 | FLAG_HAS_AMT
4095 | FLAG_HAS_FLASH
4096 | FLAG_HAS_JUMBO_FRAMES
4097 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00004098 .flags2 = FLAG2_HAS_PHY_STATS
4099 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00004100 .pba = 26,
Bruce Alland3738bb2010-06-16 13:27:28 +00004101 .max_hw_frame_size = DEFAULT_JUMBO,
4102 .get_variants = e1000_get_variants_ich8lan,
4103 .mac_ops = &ich8_mac_ops,
4104 .phy_ops = &ich8_phy_ops,
4105 .nvm_ops = &ich8_nvm_ops,
4106};