blob: e6874b70699907701c53edd6a7ae906885eed090 [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080033#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070034
35enum {
36 GCC_BASE,
37 MMSS_BASE,
38 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800116#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700124#define SYS_NOC_USB3_AXI_CBCR 0x0108
125#define USB30_SLEEP_CBCR 0x03CC
126#define USB2A_PHY_SLEEP_CBCR 0x04AC
127#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define SDCC1_APPS_CMD_RCGR 0x04D0
129#define SDCC2_APPS_CMD_RCGR 0x0510
130#define SDCC3_APPS_CMD_RCGR 0x0550
131#define SDCC4_APPS_CMD_RCGR 0x0590
132#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800133#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700134#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
135#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800136#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700137#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
138#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800139#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700140#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
141#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800142#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700143#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
144#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800145#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700146#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
147#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800148#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700149#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
150#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800151#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700152#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
153#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800154#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700155#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
156#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800157#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700158#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
159#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800160#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700161#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
162#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800163#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700164#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
165#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800166#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700167#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
168#define PDM2_CMD_RCGR 0x0CD0
169#define TSIF_REF_CMD_RCGR 0x0D90
170#define CE1_CMD_RCGR 0x1050
171#define CE2_CMD_RCGR 0x1090
172#define GP1_CMD_RCGR 0x1904
173#define GP2_CMD_RCGR 0x1944
174#define GP3_CMD_RCGR 0x1984
175#define LPAIF_SPKR_CMD_RCGR 0xA000
176#define LPAIF_PRI_CMD_RCGR 0xB000
177#define LPAIF_SEC_CMD_RCGR 0xC000
178#define LPAIF_TER_CMD_RCGR 0xD000
179#define LPAIF_QUAD_CMD_RCGR 0xE000
180#define LPAIF_PCM0_CMD_RCGR 0xF000
181#define LPAIF_PCM1_CMD_RCGR 0x10000
182#define RESAMPLER_CMD_RCGR 0x11000
183#define SLIMBUS_CMD_RCGR 0x12000
184#define LPAIF_PCMOE_CMD_RCGR 0x13000
185#define AHBFABRIC_CMD_RCGR 0x18000
186#define VCODEC0_CMD_RCGR 0x1000
187#define PCLK0_CMD_RCGR 0x2000
188#define PCLK1_CMD_RCGR 0x2020
189#define MDP_CMD_RCGR 0x2040
190#define EXTPCLK_CMD_RCGR 0x2060
191#define VSYNC_CMD_RCGR 0x2080
192#define EDPPIXEL_CMD_RCGR 0x20A0
193#define EDPLINK_CMD_RCGR 0x20C0
194#define EDPAUX_CMD_RCGR 0x20E0
195#define HDMI_CMD_RCGR 0x2100
196#define BYTE0_CMD_RCGR 0x2120
197#define BYTE1_CMD_RCGR 0x2140
198#define ESC0_CMD_RCGR 0x2160
199#define ESC1_CMD_RCGR 0x2180
200#define CSI0PHYTIMER_CMD_RCGR 0x3000
201#define CSI1PHYTIMER_CMD_RCGR 0x3030
202#define CSI2PHYTIMER_CMD_RCGR 0x3060
203#define CSI0_CMD_RCGR 0x3090
204#define CSI1_CMD_RCGR 0x3100
205#define CSI2_CMD_RCGR 0x3160
206#define CSI3_CMD_RCGR 0x31C0
207#define CCI_CMD_RCGR 0x3300
208#define MCLK0_CMD_RCGR 0x3360
209#define MCLK1_CMD_RCGR 0x3390
210#define MCLK2_CMD_RCGR 0x33C0
211#define MCLK3_CMD_RCGR 0x33F0
212#define MMSS_GP0_CMD_RCGR 0x3420
213#define MMSS_GP1_CMD_RCGR 0x3450
214#define JPEG0_CMD_RCGR 0x3500
215#define JPEG1_CMD_RCGR 0x3520
216#define JPEG2_CMD_RCGR 0x3540
217#define VFE0_CMD_RCGR 0x3600
218#define VFE1_CMD_RCGR 0x3620
219#define CPP_CMD_RCGR 0x3640
220#define GFX3D_CMD_RCGR 0x4000
221#define RBCPR_CMD_RCGR 0x4060
222#define AHB_CMD_RCGR 0x5000
223#define AXI_CMD_RCGR 0x5040
224#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700225#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700226
227#define MMSS_BCR 0x0240
228#define USB_30_BCR 0x03C0
229#define USB3_PHY_BCR 0x03FC
230#define USB_HS_HSIC_BCR 0x0400
231#define USB_HS_BCR 0x0480
232#define SDCC1_BCR 0x04C0
233#define SDCC2_BCR 0x0500
234#define SDCC3_BCR 0x0540
235#define SDCC4_BCR 0x0580
236#define BLSP1_BCR 0x05C0
237#define BLSP1_QUP1_BCR 0x0640
238#define BLSP1_UART1_BCR 0x0680
239#define BLSP1_QUP2_BCR 0x06C0
240#define BLSP1_UART2_BCR 0x0700
241#define BLSP1_QUP3_BCR 0x0740
242#define BLSP1_UART3_BCR 0x0780
243#define BLSP1_QUP4_BCR 0x07C0
244#define BLSP1_UART4_BCR 0x0800
245#define BLSP1_QUP5_BCR 0x0840
246#define BLSP1_UART5_BCR 0x0880
247#define BLSP1_QUP6_BCR 0x08C0
248#define BLSP1_UART6_BCR 0x0900
249#define BLSP2_BCR 0x0940
250#define BLSP2_QUP1_BCR 0x0980
251#define BLSP2_UART1_BCR 0x09C0
252#define BLSP2_QUP2_BCR 0x0A00
253#define BLSP2_UART2_BCR 0x0A40
254#define BLSP2_QUP3_BCR 0x0A80
255#define BLSP2_UART3_BCR 0x0AC0
256#define BLSP2_QUP4_BCR 0x0B00
257#define BLSP2_UART4_BCR 0x0B40
258#define BLSP2_QUP5_BCR 0x0B80
259#define BLSP2_UART5_BCR 0x0BC0
260#define BLSP2_QUP6_BCR 0x0C00
261#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700262#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700263#define PDM_BCR 0x0CC0
264#define PRNG_BCR 0x0D00
265#define BAM_DMA_BCR 0x0D40
266#define TSIF_BCR 0x0D80
267#define CE1_BCR 0x1040
268#define CE2_BCR 0x1080
269#define AUDIO_CORE_BCR 0x4000
270#define VENUS0_BCR 0x1020
271#define MDSS_BCR 0x2300
272#define CAMSS_PHY0_BCR 0x3020
273#define CAMSS_PHY1_BCR 0x3050
274#define CAMSS_PHY2_BCR 0x3080
275#define CAMSS_CSI0_BCR 0x30B0
276#define CAMSS_CSI0PHY_BCR 0x30C0
277#define CAMSS_CSI0RDI_BCR 0x30D0
278#define CAMSS_CSI0PIX_BCR 0x30E0
279#define CAMSS_CSI1_BCR 0x3120
280#define CAMSS_CSI1PHY_BCR 0x3130
281#define CAMSS_CSI1RDI_BCR 0x3140
282#define CAMSS_CSI1PIX_BCR 0x3150
283#define CAMSS_CSI2_BCR 0x3180
284#define CAMSS_CSI2PHY_BCR 0x3190
285#define CAMSS_CSI2RDI_BCR 0x31A0
286#define CAMSS_CSI2PIX_BCR 0x31B0
287#define CAMSS_CSI3_BCR 0x31E0
288#define CAMSS_CSI3PHY_BCR 0x31F0
289#define CAMSS_CSI3RDI_BCR 0x3200
290#define CAMSS_CSI3PIX_BCR 0x3210
291#define CAMSS_ISPIF_BCR 0x3220
292#define CAMSS_CCI_BCR 0x3340
293#define CAMSS_MCLK0_BCR 0x3380
294#define CAMSS_MCLK1_BCR 0x33B0
295#define CAMSS_MCLK2_BCR 0x33E0
296#define CAMSS_MCLK3_BCR 0x3410
297#define CAMSS_GP0_BCR 0x3440
298#define CAMSS_GP1_BCR 0x3470
299#define CAMSS_TOP_BCR 0x3480
300#define CAMSS_MICRO_BCR 0x3490
301#define CAMSS_JPEG_BCR 0x35A0
302#define CAMSS_VFE_BCR 0x36A0
303#define CAMSS_CSI_VFE0_BCR 0x3700
304#define CAMSS_CSI_VFE1_BCR 0x3710
305#define OCMEMNOC_BCR 0x50B0
306#define MMSSNOCAHB_BCR 0x5020
307#define MMSSNOCAXI_BCR 0x5060
308#define OXILI_GFX3D_CBCR 0x4028
309#define OXILICX_AHB_CBCR 0x403C
310#define OXILICX_AXI_CBCR 0x4038
311#define OXILI_BCR 0x4020
312#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700313#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700314
315#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
316#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
317#define MMSS_NOC_CFG_AHB_CBCR 0x024C
318
319#define USB30_MASTER_CBCR 0x03C8
320#define USB30_MOCK_UTMI_CBCR 0x03D0
321#define USB_HSIC_AHB_CBCR 0x0408
322#define USB_HSIC_SYSTEM_CBCR 0x040C
323#define USB_HSIC_CBCR 0x0410
324#define USB_HSIC_IO_CAL_CBCR 0x0414
325#define USB_HS_SYSTEM_CBCR 0x0484
326#define USB_HS_AHB_CBCR 0x0488
327#define SDCC1_APPS_CBCR 0x04C4
328#define SDCC1_AHB_CBCR 0x04C8
329#define SDCC2_APPS_CBCR 0x0504
330#define SDCC2_AHB_CBCR 0x0508
331#define SDCC3_APPS_CBCR 0x0544
332#define SDCC3_AHB_CBCR 0x0548
333#define SDCC4_APPS_CBCR 0x0584
334#define SDCC4_AHB_CBCR 0x0588
335#define BLSP1_AHB_CBCR 0x05C4
336#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
337#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
338#define BLSP1_UART1_APPS_CBCR 0x0684
339#define BLSP1_UART1_SIM_CBCR 0x0688
340#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
341#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
342#define BLSP1_UART2_APPS_CBCR 0x0704
343#define BLSP1_UART2_SIM_CBCR 0x0708
344#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
345#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
346#define BLSP1_UART3_APPS_CBCR 0x0784
347#define BLSP1_UART3_SIM_CBCR 0x0788
348#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
349#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
350#define BLSP1_UART4_APPS_CBCR 0x0804
351#define BLSP1_UART4_SIM_CBCR 0x0808
352#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
353#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
354#define BLSP1_UART5_APPS_CBCR 0x0884
355#define BLSP1_UART5_SIM_CBCR 0x0888
356#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
357#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
358#define BLSP1_UART6_APPS_CBCR 0x0904
359#define BLSP1_UART6_SIM_CBCR 0x0908
360#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700361#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700362#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
363#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
364#define BLSP2_UART1_APPS_CBCR 0x09C4
365#define BLSP2_UART1_SIM_CBCR 0x09C8
366#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
367#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
368#define BLSP2_UART2_APPS_CBCR 0x0A44
369#define BLSP2_UART2_SIM_CBCR 0x0A48
370#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
371#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
372#define BLSP2_UART3_APPS_CBCR 0x0AC4
373#define BLSP2_UART3_SIM_CBCR 0x0AC8
374#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
375#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
376#define BLSP2_UART4_APPS_CBCR 0x0B44
377#define BLSP2_UART4_SIM_CBCR 0x0B48
378#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
379#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
380#define BLSP2_UART5_APPS_CBCR 0x0BC4
381#define BLSP2_UART5_SIM_CBCR 0x0BC8
382#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
383#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
384#define BLSP2_UART6_APPS_CBCR 0x0C44
385#define BLSP2_UART6_SIM_CBCR 0x0C48
386#define PDM_AHB_CBCR 0x0CC4
387#define PDM_XO4_CBCR 0x0CC8
388#define PDM2_CBCR 0x0CCC
389#define PRNG_AHB_CBCR 0x0D04
390#define BAM_DMA_AHB_CBCR 0x0D44
391#define TSIF_AHB_CBCR 0x0D84
392#define TSIF_REF_CBCR 0x0D88
393#define MSG_RAM_AHB_CBCR 0x0E44
394#define CE1_CBCR 0x1044
395#define CE1_AXI_CBCR 0x1048
396#define CE1_AHB_CBCR 0x104C
397#define CE2_CBCR 0x1084
398#define CE2_AXI_CBCR 0x1088
399#define CE2_AHB_CBCR 0x108C
400#define GCC_AHB_CBCR 0x10C0
401#define GP1_CBCR 0x1900
402#define GP2_CBCR 0x1940
403#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700404#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700405#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700406#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
407#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
408#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
409#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
410#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
411#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
412#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
413#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
414#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
415#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
416#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
417#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
418#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
419#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
420#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
421#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
422#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
423#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
424#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
425#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
426#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
427#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
428#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
429#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
430#define VENUS0_VCODEC0_CBCR 0x1028
431#define VENUS0_AHB_CBCR 0x1030
432#define VENUS0_AXI_CBCR 0x1034
433#define VENUS0_OCMEMNOC_CBCR 0x1038
434#define MDSS_AHB_CBCR 0x2308
435#define MDSS_HDMI_AHB_CBCR 0x230C
436#define MDSS_AXI_CBCR 0x2310
437#define MDSS_PCLK0_CBCR 0x2314
438#define MDSS_PCLK1_CBCR 0x2318
439#define MDSS_MDP_CBCR 0x231C
440#define MDSS_MDP_LUT_CBCR 0x2320
441#define MDSS_EXTPCLK_CBCR 0x2324
442#define MDSS_VSYNC_CBCR 0x2328
443#define MDSS_EDPPIXEL_CBCR 0x232C
444#define MDSS_EDPLINK_CBCR 0x2330
445#define MDSS_EDPAUX_CBCR 0x2334
446#define MDSS_HDMI_CBCR 0x2338
447#define MDSS_BYTE0_CBCR 0x233C
448#define MDSS_BYTE1_CBCR 0x2340
449#define MDSS_ESC0_CBCR 0x2344
450#define MDSS_ESC1_CBCR 0x2348
451#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
452#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
453#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
454#define CAMSS_CSI0_CBCR 0x30B4
455#define CAMSS_CSI0_AHB_CBCR 0x30BC
456#define CAMSS_CSI0PHY_CBCR 0x30C4
457#define CAMSS_CSI0RDI_CBCR 0x30D4
458#define CAMSS_CSI0PIX_CBCR 0x30E4
459#define CAMSS_CSI1_CBCR 0x3124
460#define CAMSS_CSI1_AHB_CBCR 0x3128
461#define CAMSS_CSI1PHY_CBCR 0x3134
462#define CAMSS_CSI1RDI_CBCR 0x3144
463#define CAMSS_CSI1PIX_CBCR 0x3154
464#define CAMSS_CSI2_CBCR 0x3184
465#define CAMSS_CSI2_AHB_CBCR 0x3188
466#define CAMSS_CSI2PHY_CBCR 0x3194
467#define CAMSS_CSI2RDI_CBCR 0x31A4
468#define CAMSS_CSI2PIX_CBCR 0x31B4
469#define CAMSS_CSI3_CBCR 0x31E4
470#define CAMSS_CSI3_AHB_CBCR 0x31E8
471#define CAMSS_CSI3PHY_CBCR 0x31F4
472#define CAMSS_CSI3RDI_CBCR 0x3204
473#define CAMSS_CSI3PIX_CBCR 0x3214
474#define CAMSS_ISPIF_AHB_CBCR 0x3224
475#define CAMSS_CCI_CCI_CBCR 0x3344
476#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
477#define CAMSS_MCLK0_CBCR 0x3384
478#define CAMSS_MCLK1_CBCR 0x33B4
479#define CAMSS_MCLK2_CBCR 0x33E4
480#define CAMSS_MCLK3_CBCR 0x3414
481#define CAMSS_GP0_CBCR 0x3444
482#define CAMSS_GP1_CBCR 0x3474
483#define CAMSS_TOP_AHB_CBCR 0x3484
484#define CAMSS_MICRO_AHB_CBCR 0x3494
485#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
486#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
487#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
488#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
489#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
490#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
491#define CAMSS_VFE_VFE0_CBCR 0x36A8
492#define CAMSS_VFE_VFE1_CBCR 0x36AC
493#define CAMSS_VFE_CPP_CBCR 0x36B0
494#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
495#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
496#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
497#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
498#define CAMSS_CSI_VFE0_CBCR 0x3704
499#define CAMSS_CSI_VFE1_CBCR 0x3714
500#define MMSS_MMSSNOC_AXI_CBCR 0x506C
501#define MMSS_MMSSNOC_AHB_CBCR 0x5024
502#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
503#define MMSS_MISC_AHB_CBCR 0x502C
504#define MMSS_S0_AXI_CBCR 0x5064
505#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700506#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
507#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700508#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700509#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700510#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700511#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700512#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700513
514#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
515#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
516
517/* Mux source select values */
518#define cxo_source_val 0
519#define gpll0_source_val 1
520#define gpll1_source_val 2
521#define gnd_source_val 5
522#define mmpll0_mm_source_val 1
523#define mmpll1_mm_source_val 2
524#define mmpll3_mm_source_val 3
525#define gpll0_mm_source_val 5
526#define cxo_mm_source_val 0
527#define mm_gnd_source_val 6
528#define gpll1_hsic_source_val 4
529#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530#define gpll0_lpass_source_val 5
531#define edppll_270_mm_source_val 4
532#define edppll_350_mm_source_val 4
533#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700534#define dsipll0_byte_mm_source_val 1
535#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700536#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700537
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800538#define F_GCC_GND \
539 { \
540 .freq_hz = 0, \
541 .m_val = 0, \
542 .n_val = 0, \
543 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
544 }
545
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546#define F(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .src_clk = &s##_clk_src.c, \
550 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700551 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700552 .d_val = ~(n),\
553 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
554 | BVAL(10, 8, s##_source_val), \
555 }
556
557#define F_MM(f, s, div, m, n) \
558 { \
559 .freq_hz = (f), \
560 .src_clk = &s##_clk_src.c, \
561 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700562 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700563 .d_val = ~(n),\
564 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
565 | BVAL(10, 8, s##_mm_source_val), \
566 }
567
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700568#define F_HDMI(f, s, div, m, n) \
569 { \
570 .freq_hz = (f), \
571 .src_clk = &s##_clk_src, \
572 .m_val = (m), \
573 .n_val = ~((n)-(m)) * !!(n), \
574 .d_val = ~(n),\
575 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
576 | BVAL(10, 8, s##_mm_source_val), \
577 }
578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700579#define F_MDSS(f, s, div, m, n) \
580 { \
581 .freq_hz = (f), \
582 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700583 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700584 .d_val = ~(n),\
585 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
586 | BVAL(10, 8, s##_mm_source_val), \
587 }
588
589#define F_HSIC(f, s, div, m, n) \
590 { \
591 .freq_hz = (f), \
592 .src_clk = &s##_clk_src.c, \
593 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700594 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595 .d_val = ~(n),\
596 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
597 | BVAL(10, 8, s##_hsic_source_val), \
598 }
599
600#define F_LPASS(f, s, div, m, n) \
601 { \
602 .freq_hz = (f), \
603 .src_clk = &s##_clk_src.c, \
604 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700605 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606 .d_val = ~(n),\
607 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
608 | BVAL(10, 8, s##_lpass_source_val), \
609 }
610
611#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700612 .vdd_class = &vdd_dig, \
613 .fmax = (unsigned long[VDD_DIG_NUM]) { \
614 [VDD_DIG_##l1] = (f1), \
615 }, \
616 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700618 .vdd_class = &vdd_dig, \
619 .fmax = (unsigned long[VDD_DIG_NUM]) { \
620 [VDD_DIG_##l1] = (f1), \
621 [VDD_DIG_##l2] = (f2), \
622 }, \
623 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 [VDD_DIG_##l2] = (f2), \
629 [VDD_DIG_##l3] = (f3), \
630 }, \
631 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
633enum vdd_dig_levels {
634 VDD_DIG_NONE,
635 VDD_DIG_LOW,
636 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700637 VDD_DIG_HIGH,
638 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639};
640
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800641static const int *vdd_corner[] = {
642 [VDD_DIG_NONE] = VDD_UV(RPM_REGULATOR_CORNER_NONE),
643 [VDD_DIG_LOW] = VDD_UV(RPM_REGULATOR_CORNER_SVS_SOC),
644 [VDD_DIG_NOMINAL] = VDD_UV(RPM_REGULATOR_CORNER_NORMAL),
645 [VDD_DIG_HIGH] = VDD_UV(RPM_REGULATOR_CORNER_SUPER_TURBO),
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700646};
647
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800648static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700650#define RPM_MISC_CLK_TYPE 0x306b6c63
651#define RPM_BUS_CLK_TYPE 0x316b6c63
652#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700654#define RPM_SMD_KEY_ENABLE 0x62616E45
655
656#define CXO_ID 0x0
657#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700658
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659#define PNOC_ID 0x0
660#define SNOC_ID 0x1
661#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700662#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700665#define OXILI_ID 0x1
666#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700668#define D0_ID 1
669#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800670#define A0_ID 4
671#define A1_ID 5
672#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700673#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800674#define DIV_CLK1_ID 11
675#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
678DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
679DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700680DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
681 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700682
683DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
684DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
685 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700686DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
687 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700688
689DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
690 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700691DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700693DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
694DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
695DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
696DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
697DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800698DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
699DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700700DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700701
702DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
703DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
704DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
705DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
706DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
707
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700708static struct pll_vote_clk gpll0_clk_src = {
709 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700710 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700711 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
712 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700713 .base = &virt_bases[GCC_BASE],
714 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700715 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700716 .rate = 600000000,
717 .dbg_name = "gpll0_clk_src",
718 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700719 CLK_INIT(gpll0_clk_src.c),
720 },
721};
722
723static struct pll_vote_clk gpll1_clk_src = {
724 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
725 .en_mask = BIT(1),
726 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
727 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700728 .base = &virt_bases[GCC_BASE],
729 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700730 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700731 .rate = 480000000,
732 .dbg_name = "gpll1_clk_src",
733 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 CLK_INIT(gpll1_clk_src.c),
735 },
736};
737
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700738static struct pll_vote_clk mmpll0_clk_src = {
739 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
740 .en_mask = BIT(0),
741 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
742 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700743 .base = &virt_bases[MMSS_BASE],
744 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700745 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700746 .dbg_name = "mmpll0_clk_src",
747 .rate = 800000000,
748 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749 CLK_INIT(mmpll0_clk_src.c),
750 },
751};
752
753static struct pll_vote_clk mmpll1_clk_src = {
754 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
755 .en_mask = BIT(1),
756 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
757 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700758 .base = &virt_bases[MMSS_BASE],
759 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700760 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700761 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700762 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700763 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800764 /* May be reassigned at runtime; alloc memory at compile time */
765 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766 CLK_INIT(mmpll1_clk_src.c),
767 },
768};
769
770static struct pll_clk mmpll3_clk_src = {
771 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
772 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700773 .base = &virt_bases[MMSS_BASE],
774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700775 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700776 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800777 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700778 .ops = &clk_ops_local_pll,
779 CLK_INIT(mmpll3_clk_src.c),
780 },
781};
782
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700783static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
784static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
787static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
788static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
789
790static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
791static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
792static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700793static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700794static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
795static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700796static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700797
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700798static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700799
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800800static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
801static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
802static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
803static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
804static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530805static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530806static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800807
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700808static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
809 F(125000000, gpll0, 1, 5, 24),
810 F_END
811};
812
813static struct rcg_clk usb30_master_clk_src = {
814 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_usb30_master_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "usb30_master_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
823 CLK_INIT(usb30_master_clk_src.c),
824 },
825};
826
827static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
828 F( 960000, cxo, 10, 1, 2),
829 F( 4800000, cxo, 4, 0, 0),
830 F( 9600000, cxo, 2, 0, 0),
831 F(15000000, gpll0, 10, 1, 4),
832 F(19200000, cxo, 1, 0, 0),
833 F(25000000, gpll0, 12, 1, 2),
834 F(50000000, gpll0, 12, 0, 0),
835 F_END
836};
837
838static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
839 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
840 .set_rate = set_rate_mnd,
841 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
842 .current_freq = &rcg_dummy_freq,
843 .base = &virt_bases[GCC_BASE],
844 .c = {
845 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
846 .ops = &clk_ops_rcg_mnd,
847 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
848 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
849 },
850};
851
852static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
853 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
854 .set_rate = set_rate_mnd,
855 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
856 .current_freq = &rcg_dummy_freq,
857 .base = &virt_bases[GCC_BASE],
858 .c = {
859 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
860 .ops = &clk_ops_rcg_mnd,
861 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
862 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
863 },
864};
865
866static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
867 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
868 .set_rate = set_rate_mnd,
869 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
870 .current_freq = &rcg_dummy_freq,
871 .base = &virt_bases[GCC_BASE],
872 .c = {
873 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
874 .ops = &clk_ops_rcg_mnd,
875 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
876 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
877 },
878};
879
880static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
881 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
882 .set_rate = set_rate_mnd,
883 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
884 .current_freq = &rcg_dummy_freq,
885 .base = &virt_bases[GCC_BASE],
886 .c = {
887 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
888 .ops = &clk_ops_rcg_mnd,
889 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
890 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
891 },
892};
893
894static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
895 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
896 .set_rate = set_rate_mnd,
897 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
898 .current_freq = &rcg_dummy_freq,
899 .base = &virt_bases[GCC_BASE],
900 .c = {
901 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
902 .ops = &clk_ops_rcg_mnd,
903 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
904 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
905 },
906};
907
908static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
909 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
910 .set_rate = set_rate_mnd,
911 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
912 .current_freq = &rcg_dummy_freq,
913 .base = &virt_bases[GCC_BASE],
914 .c = {
915 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
916 .ops = &clk_ops_rcg_mnd,
917 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
918 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
919 },
920};
921
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800922static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
923 F(50000000, gpll0, 12, 0, 0),
924 F_END
925};
926
927static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
928 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
929 .set_rate = set_rate_hid,
930 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
931 .current_freq = &rcg_dummy_freq,
932 .base = &virt_bases[GCC_BASE],
933 .c = {
934 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
935 .ops = &clk_ops_rcg,
936 VDD_DIG_FMAX_MAP1(LOW, 50000000),
937 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
938 },
939};
940
941static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
942 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
943 .set_rate = set_rate_hid,
944 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
945 .current_freq = &rcg_dummy_freq,
946 .base = &virt_bases[GCC_BASE],
947 .c = {
948 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
949 .ops = &clk_ops_rcg,
950 VDD_DIG_FMAX_MAP1(LOW, 50000000),
951 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
952 },
953};
954
955static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
956 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
957 .set_rate = set_rate_hid,
958 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
959 .current_freq = &rcg_dummy_freq,
960 .base = &virt_bases[GCC_BASE],
961 .c = {
962 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
963 .ops = &clk_ops_rcg,
964 VDD_DIG_FMAX_MAP1(LOW, 50000000),
965 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
966 },
967};
968
969static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
970 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
971 .set_rate = set_rate_hid,
972 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
973 .current_freq = &rcg_dummy_freq,
974 .base = &virt_bases[GCC_BASE],
975 .c = {
976 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
977 .ops = &clk_ops_rcg,
978 VDD_DIG_FMAX_MAP1(LOW, 50000000),
979 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
980 },
981};
982
983static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
984 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
985 .set_rate = set_rate_hid,
986 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
987 .current_freq = &rcg_dummy_freq,
988 .base = &virt_bases[GCC_BASE],
989 .c = {
990 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
991 .ops = &clk_ops_rcg,
992 VDD_DIG_FMAX_MAP1(LOW, 50000000),
993 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
994 },
995};
996
997static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
998 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
999 .set_rate = set_rate_hid,
1000 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1001 .current_freq = &rcg_dummy_freq,
1002 .base = &virt_bases[GCC_BASE],
1003 .c = {
1004 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1005 .ops = &clk_ops_rcg,
1006 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1007 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1008 },
1009};
1010
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001011static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001012 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001013 F( 3686400, gpll0, 1, 96, 15625),
1014 F( 7372800, gpll0, 1, 192, 15625),
1015 F(14745600, gpll0, 1, 384, 15625),
1016 F(16000000, gpll0, 5, 2, 15),
1017 F(19200000, cxo, 1, 0, 0),
1018 F(24000000, gpll0, 5, 1, 5),
1019 F(32000000, gpll0, 1, 4, 75),
1020 F(40000000, gpll0, 15, 0, 0),
1021 F(46400000, gpll0, 1, 29, 375),
1022 F(48000000, gpll0, 12.5, 0, 0),
1023 F(51200000, gpll0, 1, 32, 375),
1024 F(56000000, gpll0, 1, 7, 75),
1025 F(58982400, gpll0, 1, 1536, 15625),
1026 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001027 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001028 F_END
1029};
1030
1031static struct rcg_clk blsp1_uart1_apps_clk_src = {
1032 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1033 .set_rate = set_rate_mnd,
1034 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1035 .current_freq = &rcg_dummy_freq,
1036 .base = &virt_bases[GCC_BASE],
1037 .c = {
1038 .dbg_name = "blsp1_uart1_apps_clk_src",
1039 .ops = &clk_ops_rcg_mnd,
1040 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1041 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1042 },
1043};
1044
1045static struct rcg_clk blsp1_uart2_apps_clk_src = {
1046 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1047 .set_rate = set_rate_mnd,
1048 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1049 .current_freq = &rcg_dummy_freq,
1050 .base = &virt_bases[GCC_BASE],
1051 .c = {
1052 .dbg_name = "blsp1_uart2_apps_clk_src",
1053 .ops = &clk_ops_rcg_mnd,
1054 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1055 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1056 },
1057};
1058
1059static struct rcg_clk blsp1_uart3_apps_clk_src = {
1060 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1061 .set_rate = set_rate_mnd,
1062 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1063 .current_freq = &rcg_dummy_freq,
1064 .base = &virt_bases[GCC_BASE],
1065 .c = {
1066 .dbg_name = "blsp1_uart3_apps_clk_src",
1067 .ops = &clk_ops_rcg_mnd,
1068 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1069 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1070 },
1071};
1072
1073static struct rcg_clk blsp1_uart4_apps_clk_src = {
1074 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1075 .set_rate = set_rate_mnd,
1076 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1077 .current_freq = &rcg_dummy_freq,
1078 .base = &virt_bases[GCC_BASE],
1079 .c = {
1080 .dbg_name = "blsp1_uart4_apps_clk_src",
1081 .ops = &clk_ops_rcg_mnd,
1082 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1083 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1084 },
1085};
1086
1087static struct rcg_clk blsp1_uart5_apps_clk_src = {
1088 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1089 .set_rate = set_rate_mnd,
1090 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1091 .current_freq = &rcg_dummy_freq,
1092 .base = &virt_bases[GCC_BASE],
1093 .c = {
1094 .dbg_name = "blsp1_uart5_apps_clk_src",
1095 .ops = &clk_ops_rcg_mnd,
1096 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1097 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1098 },
1099};
1100
1101static struct rcg_clk blsp1_uart6_apps_clk_src = {
1102 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1103 .set_rate = set_rate_mnd,
1104 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1105 .current_freq = &rcg_dummy_freq,
1106 .base = &virt_bases[GCC_BASE],
1107 .c = {
1108 .dbg_name = "blsp1_uart6_apps_clk_src",
1109 .ops = &clk_ops_rcg_mnd,
1110 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1111 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1112 },
1113};
1114
1115static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1116 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1117 .set_rate = set_rate_mnd,
1118 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1119 .current_freq = &rcg_dummy_freq,
1120 .base = &virt_bases[GCC_BASE],
1121 .c = {
1122 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1123 .ops = &clk_ops_rcg_mnd,
1124 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1125 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1126 },
1127};
1128
1129static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1130 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1131 .set_rate = set_rate_mnd,
1132 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1133 .current_freq = &rcg_dummy_freq,
1134 .base = &virt_bases[GCC_BASE],
1135 .c = {
1136 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1137 .ops = &clk_ops_rcg_mnd,
1138 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1139 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1140 },
1141};
1142
1143static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1144 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1145 .set_rate = set_rate_mnd,
1146 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1147 .current_freq = &rcg_dummy_freq,
1148 .base = &virt_bases[GCC_BASE],
1149 .c = {
1150 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1151 .ops = &clk_ops_rcg_mnd,
1152 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1153 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1154 },
1155};
1156
1157static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1158 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1159 .set_rate = set_rate_mnd,
1160 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1161 .current_freq = &rcg_dummy_freq,
1162 .base = &virt_bases[GCC_BASE],
1163 .c = {
1164 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1165 .ops = &clk_ops_rcg_mnd,
1166 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1167 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1168 },
1169};
1170
1171static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1172 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1173 .set_rate = set_rate_mnd,
1174 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1175 .current_freq = &rcg_dummy_freq,
1176 .base = &virt_bases[GCC_BASE],
1177 .c = {
1178 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1179 .ops = &clk_ops_rcg_mnd,
1180 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1181 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1182 },
1183};
1184
1185static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1186 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1187 .set_rate = set_rate_mnd,
1188 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1189 .current_freq = &rcg_dummy_freq,
1190 .base = &virt_bases[GCC_BASE],
1191 .c = {
1192 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1193 .ops = &clk_ops_rcg_mnd,
1194 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1195 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1196 },
1197};
1198
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001199static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1200 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1201 .set_rate = set_rate_hid,
1202 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1203 .current_freq = &rcg_dummy_freq,
1204 .base = &virt_bases[GCC_BASE],
1205 .c = {
1206 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1207 .ops = &clk_ops_rcg,
1208 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1209 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1210 },
1211};
1212
1213static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1214 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1215 .set_rate = set_rate_hid,
1216 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1217 .current_freq = &rcg_dummy_freq,
1218 .base = &virt_bases[GCC_BASE],
1219 .c = {
1220 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1221 .ops = &clk_ops_rcg,
1222 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1223 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1224 },
1225};
1226
1227static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1228 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1229 .set_rate = set_rate_hid,
1230 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1231 .current_freq = &rcg_dummy_freq,
1232 .base = &virt_bases[GCC_BASE],
1233 .c = {
1234 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1235 .ops = &clk_ops_rcg,
1236 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1237 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1238 },
1239};
1240
1241static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1242 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1243 .set_rate = set_rate_hid,
1244 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1245 .current_freq = &rcg_dummy_freq,
1246 .base = &virt_bases[GCC_BASE],
1247 .c = {
1248 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1249 .ops = &clk_ops_rcg,
1250 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1251 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1252 },
1253};
1254
1255static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1256 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1257 .set_rate = set_rate_hid,
1258 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1259 .current_freq = &rcg_dummy_freq,
1260 .base = &virt_bases[GCC_BASE],
1261 .c = {
1262 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1263 .ops = &clk_ops_rcg,
1264 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1265 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1266 },
1267};
1268
1269static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1270 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1271 .set_rate = set_rate_hid,
1272 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1273 .current_freq = &rcg_dummy_freq,
1274 .base = &virt_bases[GCC_BASE],
1275 .c = {
1276 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1277 .ops = &clk_ops_rcg,
1278 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1279 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1280 },
1281};
1282
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001283static struct rcg_clk blsp2_uart1_apps_clk_src = {
1284 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1285 .set_rate = set_rate_mnd,
1286 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1287 .current_freq = &rcg_dummy_freq,
1288 .base = &virt_bases[GCC_BASE],
1289 .c = {
1290 .dbg_name = "blsp2_uart1_apps_clk_src",
1291 .ops = &clk_ops_rcg_mnd,
1292 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1293 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1294 },
1295};
1296
1297static struct rcg_clk blsp2_uart2_apps_clk_src = {
1298 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1299 .set_rate = set_rate_mnd,
1300 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1301 .current_freq = &rcg_dummy_freq,
1302 .base = &virt_bases[GCC_BASE],
1303 .c = {
1304 .dbg_name = "blsp2_uart2_apps_clk_src",
1305 .ops = &clk_ops_rcg_mnd,
1306 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1307 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1308 },
1309};
1310
1311static struct rcg_clk blsp2_uart3_apps_clk_src = {
1312 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1313 .set_rate = set_rate_mnd,
1314 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1315 .current_freq = &rcg_dummy_freq,
1316 .base = &virt_bases[GCC_BASE],
1317 .c = {
1318 .dbg_name = "blsp2_uart3_apps_clk_src",
1319 .ops = &clk_ops_rcg_mnd,
1320 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1321 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1322 },
1323};
1324
1325static struct rcg_clk blsp2_uart4_apps_clk_src = {
1326 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1327 .set_rate = set_rate_mnd,
1328 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1329 .current_freq = &rcg_dummy_freq,
1330 .base = &virt_bases[GCC_BASE],
1331 .c = {
1332 .dbg_name = "blsp2_uart4_apps_clk_src",
1333 .ops = &clk_ops_rcg_mnd,
1334 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1335 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1336 },
1337};
1338
1339static struct rcg_clk blsp2_uart5_apps_clk_src = {
1340 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1341 .set_rate = set_rate_mnd,
1342 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1343 .current_freq = &rcg_dummy_freq,
1344 .base = &virt_bases[GCC_BASE],
1345 .c = {
1346 .dbg_name = "blsp2_uart5_apps_clk_src",
1347 .ops = &clk_ops_rcg_mnd,
1348 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1349 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1350 },
1351};
1352
1353static struct rcg_clk blsp2_uart6_apps_clk_src = {
1354 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1355 .set_rate = set_rate_mnd,
1356 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1357 .current_freq = &rcg_dummy_freq,
1358 .base = &virt_bases[GCC_BASE],
1359 .c = {
1360 .dbg_name = "blsp2_uart6_apps_clk_src",
1361 .ops = &clk_ops_rcg_mnd,
1362 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1363 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1364 },
1365};
1366
1367static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1368 F( 50000000, gpll0, 12, 0, 0),
1369 F(100000000, gpll0, 6, 0, 0),
1370 F_END
1371};
1372
1373static struct rcg_clk ce1_clk_src = {
1374 .cmd_rcgr_reg = CE1_CMD_RCGR,
1375 .set_rate = set_rate_hid,
1376 .freq_tbl = ftbl_gcc_ce1_clk,
1377 .current_freq = &rcg_dummy_freq,
1378 .base = &virt_bases[GCC_BASE],
1379 .c = {
1380 .dbg_name = "ce1_clk_src",
1381 .ops = &clk_ops_rcg,
1382 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1383 CLK_INIT(ce1_clk_src.c),
1384 },
1385};
1386
1387static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1388 F( 50000000, gpll0, 12, 0, 0),
1389 F(100000000, gpll0, 6, 0, 0),
1390 F_END
1391};
1392
1393static struct rcg_clk ce2_clk_src = {
1394 .cmd_rcgr_reg = CE2_CMD_RCGR,
1395 .set_rate = set_rate_hid,
1396 .freq_tbl = ftbl_gcc_ce2_clk,
1397 .current_freq = &rcg_dummy_freq,
1398 .base = &virt_bases[GCC_BASE],
1399 .c = {
1400 .dbg_name = "ce2_clk_src",
1401 .ops = &clk_ops_rcg,
1402 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1403 CLK_INIT(ce2_clk_src.c),
1404 },
1405};
1406
1407static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1408 F(19200000, cxo, 1, 0, 0),
1409 F_END
1410};
1411
1412static struct rcg_clk gp1_clk_src = {
1413 .cmd_rcgr_reg = GP1_CMD_RCGR,
1414 .set_rate = set_rate_mnd,
1415 .freq_tbl = ftbl_gcc_gp_clk,
1416 .current_freq = &rcg_dummy_freq,
1417 .base = &virt_bases[GCC_BASE],
1418 .c = {
1419 .dbg_name = "gp1_clk_src",
1420 .ops = &clk_ops_rcg_mnd,
1421 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1422 CLK_INIT(gp1_clk_src.c),
1423 },
1424};
1425
1426static struct rcg_clk gp2_clk_src = {
1427 .cmd_rcgr_reg = GP2_CMD_RCGR,
1428 .set_rate = set_rate_mnd,
1429 .freq_tbl = ftbl_gcc_gp_clk,
1430 .current_freq = &rcg_dummy_freq,
1431 .base = &virt_bases[GCC_BASE],
1432 .c = {
1433 .dbg_name = "gp2_clk_src",
1434 .ops = &clk_ops_rcg_mnd,
1435 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1436 CLK_INIT(gp2_clk_src.c),
1437 },
1438};
1439
1440static struct rcg_clk gp3_clk_src = {
1441 .cmd_rcgr_reg = GP3_CMD_RCGR,
1442 .set_rate = set_rate_mnd,
1443 .freq_tbl = ftbl_gcc_gp_clk,
1444 .current_freq = &rcg_dummy_freq,
1445 .base = &virt_bases[GCC_BASE],
1446 .c = {
1447 .dbg_name = "gp3_clk_src",
1448 .ops = &clk_ops_rcg_mnd,
1449 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1450 CLK_INIT(gp3_clk_src.c),
1451 },
1452};
1453
1454static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1455 F(60000000, gpll0, 10, 0, 0),
1456 F_END
1457};
1458
1459static struct rcg_clk pdm2_clk_src = {
1460 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1461 .set_rate = set_rate_hid,
1462 .freq_tbl = ftbl_gcc_pdm2_clk,
1463 .current_freq = &rcg_dummy_freq,
1464 .base = &virt_bases[GCC_BASE],
1465 .c = {
1466 .dbg_name = "pdm2_clk_src",
1467 .ops = &clk_ops_rcg,
1468 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1469 CLK_INIT(pdm2_clk_src.c),
1470 },
1471};
1472
1473static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1474 F( 144000, cxo, 16, 3, 25),
1475 F( 400000, cxo, 12, 1, 4),
1476 F( 20000000, gpll0, 15, 1, 2),
1477 F( 25000000, gpll0, 12, 1, 2),
1478 F( 50000000, gpll0, 12, 0, 0),
1479 F(100000000, gpll0, 6, 0, 0),
1480 F(200000000, gpll0, 3, 0, 0),
1481 F_END
1482};
1483
1484static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1485 F( 144000, cxo, 16, 3, 25),
1486 F( 400000, cxo, 12, 1, 4),
1487 F( 20000000, gpll0, 15, 1, 2),
1488 F( 25000000, gpll0, 12, 1, 2),
1489 F( 50000000, gpll0, 12, 0, 0),
1490 F(100000000, gpll0, 6, 0, 0),
1491 F_END
1492};
1493
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001494static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1495 F( 400000, cxo, 12, 1, 4),
1496 F( 19200000, cxo, 1, 0, 0),
1497 F_END
1498};
1499
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001500static struct rcg_clk sdcc1_apps_clk_src = {
1501 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1502 .set_rate = set_rate_mnd,
1503 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1504 .current_freq = &rcg_dummy_freq,
1505 .base = &virt_bases[GCC_BASE],
1506 .c = {
1507 .dbg_name = "sdcc1_apps_clk_src",
1508 .ops = &clk_ops_rcg_mnd,
1509 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1510 CLK_INIT(sdcc1_apps_clk_src.c),
1511 },
1512};
1513
1514static struct rcg_clk sdcc2_apps_clk_src = {
1515 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1516 .set_rate = set_rate_mnd,
1517 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1518 .current_freq = &rcg_dummy_freq,
1519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "sdcc2_apps_clk_src",
1522 .ops = &clk_ops_rcg_mnd,
1523 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1524 CLK_INIT(sdcc2_apps_clk_src.c),
1525 },
1526};
1527
1528static struct rcg_clk sdcc3_apps_clk_src = {
1529 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1530 .set_rate = set_rate_mnd,
1531 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1532 .current_freq = &rcg_dummy_freq,
1533 .base = &virt_bases[GCC_BASE],
1534 .c = {
1535 .dbg_name = "sdcc3_apps_clk_src",
1536 .ops = &clk_ops_rcg_mnd,
1537 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1538 CLK_INIT(sdcc3_apps_clk_src.c),
1539 },
1540};
1541
1542static struct rcg_clk sdcc4_apps_clk_src = {
1543 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1544 .set_rate = set_rate_mnd,
1545 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1546 .current_freq = &rcg_dummy_freq,
1547 .base = &virt_bases[GCC_BASE],
1548 .c = {
1549 .dbg_name = "sdcc4_apps_clk_src",
1550 .ops = &clk_ops_rcg_mnd,
1551 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1552 CLK_INIT(sdcc4_apps_clk_src.c),
1553 },
1554};
1555
1556static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1557 F(105000, cxo, 2, 1, 91),
1558 F_END
1559};
1560
1561static struct rcg_clk tsif_ref_clk_src = {
1562 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1563 .set_rate = set_rate_mnd,
1564 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1565 .current_freq = &rcg_dummy_freq,
1566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "tsif_ref_clk_src",
1569 .ops = &clk_ops_rcg_mnd,
1570 VDD_DIG_FMAX_MAP1(LOW, 105500),
1571 CLK_INIT(tsif_ref_clk_src.c),
1572 },
1573};
1574
1575static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1576 F(60000000, gpll0, 10, 0, 0),
1577 F_END
1578};
1579
1580static struct rcg_clk usb30_mock_utmi_clk_src = {
1581 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1582 .set_rate = set_rate_hid,
1583 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1584 .current_freq = &rcg_dummy_freq,
1585 .base = &virt_bases[GCC_BASE],
1586 .c = {
1587 .dbg_name = "usb30_mock_utmi_clk_src",
1588 .ops = &clk_ops_rcg,
1589 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1590 CLK_INIT(usb30_mock_utmi_clk_src.c),
1591 },
1592};
1593
1594static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1595 F(75000000, gpll0, 8, 0, 0),
1596 F_END
1597};
1598
1599static struct rcg_clk usb_hs_system_clk_src = {
1600 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1601 .set_rate = set_rate_hid,
1602 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1603 .current_freq = &rcg_dummy_freq,
1604 .base = &virt_bases[GCC_BASE],
1605 .c = {
1606 .dbg_name = "usb_hs_system_clk_src",
1607 .ops = &clk_ops_rcg,
1608 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1609 CLK_INIT(usb_hs_system_clk_src.c),
1610 },
1611};
1612
1613static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1614 F_HSIC(480000000, gpll1, 1, 0, 0),
1615 F_END
1616};
1617
1618static struct rcg_clk usb_hsic_clk_src = {
1619 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1620 .set_rate = set_rate_hid,
1621 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1622 .current_freq = &rcg_dummy_freq,
1623 .base = &virt_bases[GCC_BASE],
1624 .c = {
1625 .dbg_name = "usb_hsic_clk_src",
1626 .ops = &clk_ops_rcg,
1627 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1628 CLK_INIT(usb_hsic_clk_src.c),
1629 },
1630};
1631
1632static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1633 F(9600000, cxo, 2, 0, 0),
1634 F_END
1635};
1636
1637static struct rcg_clk usb_hsic_io_cal_clk_src = {
1638 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1639 .set_rate = set_rate_hid,
1640 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1641 .current_freq = &rcg_dummy_freq,
1642 .base = &virt_bases[GCC_BASE],
1643 .c = {
1644 .dbg_name = "usb_hsic_io_cal_clk_src",
1645 .ops = &clk_ops_rcg,
1646 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1647 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1648 },
1649};
1650
1651static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1652 F(75000000, gpll0, 8, 0, 0),
1653 F_END
1654};
1655
1656static struct rcg_clk usb_hsic_system_clk_src = {
1657 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1658 .set_rate = set_rate_hid,
1659 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1660 .current_freq = &rcg_dummy_freq,
1661 .base = &virt_bases[GCC_BASE],
1662 .c = {
1663 .dbg_name = "usb_hsic_system_clk_src",
1664 .ops = &clk_ops_rcg,
1665 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1666 CLK_INIT(usb_hsic_system_clk_src.c),
1667 },
1668};
1669
1670static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1671 .cbcr_reg = BAM_DMA_AHB_CBCR,
1672 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1673 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001674 .base = &virt_bases[GCC_BASE],
1675 .c = {
1676 .dbg_name = "gcc_bam_dma_ahb_clk",
1677 .ops = &clk_ops_vote,
1678 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1679 },
1680};
1681
1682static struct local_vote_clk gcc_blsp1_ahb_clk = {
1683 .cbcr_reg = BLSP1_AHB_CBCR,
1684 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1685 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001686 .base = &virt_bases[GCC_BASE],
1687 .c = {
1688 .dbg_name = "gcc_blsp1_ahb_clk",
1689 .ops = &clk_ops_vote,
1690 CLK_INIT(gcc_blsp1_ahb_clk.c),
1691 },
1692};
1693
1694static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1695 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001696 .base = &virt_bases[GCC_BASE],
1697 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001698 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001699 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1700 .ops = &clk_ops_branch,
1701 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1702 },
1703};
1704
1705static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1706 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001707 .base = &virt_bases[GCC_BASE],
1708 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001709 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001710 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1711 .ops = &clk_ops_branch,
1712 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1713 },
1714};
1715
1716static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1717 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001718 .base = &virt_bases[GCC_BASE],
1719 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001720 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001721 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1722 .ops = &clk_ops_branch,
1723 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1724 },
1725};
1726
1727static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1728 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001729 .base = &virt_bases[GCC_BASE],
1730 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001731 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001732 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1733 .ops = &clk_ops_branch,
1734 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1735 },
1736};
1737
1738static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1739 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001740 .base = &virt_bases[GCC_BASE],
1741 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001742 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1744 .ops = &clk_ops_branch,
1745 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1746 },
1747};
1748
1749static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1750 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001751 .base = &virt_bases[GCC_BASE],
1752 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001753 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001754 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1755 .ops = &clk_ops_branch,
1756 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1757 },
1758};
1759
1760static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1761 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001762 .base = &virt_bases[GCC_BASE],
1763 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001764 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001765 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1766 .ops = &clk_ops_branch,
1767 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1768 },
1769};
1770
1771static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1772 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001773 .base = &virt_bases[GCC_BASE],
1774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001775 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001776 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1777 .ops = &clk_ops_branch,
1778 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1779 },
1780};
1781
1782static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1783 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001784 .base = &virt_bases[GCC_BASE],
1785 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001786 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001787 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1788 .ops = &clk_ops_branch,
1789 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1790 },
1791};
1792
1793static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1794 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001795 .base = &virt_bases[GCC_BASE],
1796 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001797 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001798 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1799 .ops = &clk_ops_branch,
1800 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1801 },
1802};
1803
1804static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1805 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001808 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001809 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1810 .ops = &clk_ops_branch,
1811 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1812 },
1813};
1814
1815static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1816 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001819 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001820 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1821 .ops = &clk_ops_branch,
1822 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1823 },
1824};
1825
1826static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1827 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .base = &virt_bases[GCC_BASE],
1829 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001830 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001831 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1834 },
1835};
1836
1837static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1838 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001839 .base = &virt_bases[GCC_BASE],
1840 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001841 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001842 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1845 },
1846};
1847
1848static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1849 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001850 .base = &virt_bases[GCC_BASE],
1851 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001852 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001853 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1854 .ops = &clk_ops_branch,
1855 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1856 },
1857};
1858
1859static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1860 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001861 .base = &virt_bases[GCC_BASE],
1862 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001863 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001864 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1865 .ops = &clk_ops_branch,
1866 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1867 },
1868};
1869
1870static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1871 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .base = &virt_bases[GCC_BASE],
1873 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001874 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001875 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1876 .ops = &clk_ops_branch,
1877 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1878 },
1879};
1880
1881static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1882 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001885 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001886 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1887 .ops = &clk_ops_branch,
1888 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1889 },
1890};
1891
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001892static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1893 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1894 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1895 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001896 .base = &virt_bases[GCC_BASE],
1897 .c = {
1898 .dbg_name = "gcc_boot_rom_ahb_clk",
1899 .ops = &clk_ops_vote,
1900 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1901 },
1902};
1903
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001904static struct local_vote_clk gcc_blsp2_ahb_clk = {
1905 .cbcr_reg = BLSP2_AHB_CBCR,
1906 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1907 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001908 .base = &virt_bases[GCC_BASE],
1909 .c = {
1910 .dbg_name = "gcc_blsp2_ahb_clk",
1911 .ops = &clk_ops_vote,
1912 CLK_INIT(gcc_blsp2_ahb_clk.c),
1913 },
1914};
1915
1916static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1917 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001920 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001921 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1922 .ops = &clk_ops_branch,
1923 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1924 },
1925};
1926
1927static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1928 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .base = &virt_bases[GCC_BASE],
1930 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001931 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001932 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1933 .ops = &clk_ops_branch,
1934 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1935 },
1936};
1937
1938static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1939 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001940 .base = &virt_bases[GCC_BASE],
1941 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001942 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001943 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1944 .ops = &clk_ops_branch,
1945 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1946 },
1947};
1948
1949static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1950 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001951 .base = &virt_bases[GCC_BASE],
1952 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001953 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001954 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1955 .ops = &clk_ops_branch,
1956 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1957 },
1958};
1959
1960static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1961 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001962 .base = &virt_bases[GCC_BASE],
1963 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001964 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001965 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1966 .ops = &clk_ops_branch,
1967 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1968 },
1969};
1970
1971static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1972 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001973 .base = &virt_bases[GCC_BASE],
1974 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001975 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001976 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1977 .ops = &clk_ops_branch,
1978 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1979 },
1980};
1981
1982static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1983 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001984 .base = &virt_bases[GCC_BASE],
1985 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001986 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001987 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1988 .ops = &clk_ops_branch,
1989 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1990 },
1991};
1992
1993static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1994 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001995 .base = &virt_bases[GCC_BASE],
1996 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001997 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1999 .ops = &clk_ops_branch,
2000 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2001 },
2002};
2003
2004static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2005 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002006 .base = &virt_bases[GCC_BASE],
2007 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002008 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2010 .ops = &clk_ops_branch,
2011 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2012 },
2013};
2014
2015static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2016 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002017 .base = &virt_bases[GCC_BASE],
2018 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002019 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2021 .ops = &clk_ops_branch,
2022 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2023 },
2024};
2025
2026static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2027 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .base = &virt_bases[GCC_BASE],
2029 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002030 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2032 .ops = &clk_ops_branch,
2033 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2034 },
2035};
2036
2037static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2038 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002039 .base = &virt_bases[GCC_BASE],
2040 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002041 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2045 },
2046};
2047
2048static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2049 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .base = &virt_bases[GCC_BASE],
2051 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002052 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2054 .ops = &clk_ops_branch,
2055 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2060 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .base = &virt_bases[GCC_BASE],
2062 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002063 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2067 },
2068};
2069
2070static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2071 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002072 .base = &virt_bases[GCC_BASE],
2073 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002074 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2076 .ops = &clk_ops_branch,
2077 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2082 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002083 .base = &virt_bases[GCC_BASE],
2084 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002085 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2087 .ops = &clk_ops_branch,
2088 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2089 },
2090};
2091
2092static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2093 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002094 .base = &virt_bases[GCC_BASE],
2095 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002096 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2098 .ops = &clk_ops_branch,
2099 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2100 },
2101};
2102
2103static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2104 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002105 .base = &virt_bases[GCC_BASE],
2106 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002107 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2109 .ops = &clk_ops_branch,
2110 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2111 },
2112};
2113
2114static struct local_vote_clk gcc_ce1_clk = {
2115 .cbcr_reg = CE1_CBCR,
2116 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2117 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002118 .base = &virt_bases[GCC_BASE],
2119 .c = {
2120 .dbg_name = "gcc_ce1_clk",
2121 .ops = &clk_ops_vote,
2122 CLK_INIT(gcc_ce1_clk.c),
2123 },
2124};
2125
2126static struct local_vote_clk gcc_ce1_ahb_clk = {
2127 .cbcr_reg = CE1_AHB_CBCR,
2128 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2129 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .base = &virt_bases[GCC_BASE],
2131 .c = {
2132 .dbg_name = "gcc_ce1_ahb_clk",
2133 .ops = &clk_ops_vote,
2134 CLK_INIT(gcc_ce1_ahb_clk.c),
2135 },
2136};
2137
2138static struct local_vote_clk gcc_ce1_axi_clk = {
2139 .cbcr_reg = CE1_AXI_CBCR,
2140 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2141 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002142 .base = &virt_bases[GCC_BASE],
2143 .c = {
2144 .dbg_name = "gcc_ce1_axi_clk",
2145 .ops = &clk_ops_vote,
2146 CLK_INIT(gcc_ce1_axi_clk.c),
2147 },
2148};
2149
2150static struct local_vote_clk gcc_ce2_clk = {
2151 .cbcr_reg = CE2_CBCR,
2152 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2153 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .base = &virt_bases[GCC_BASE],
2155 .c = {
2156 .dbg_name = "gcc_ce2_clk",
2157 .ops = &clk_ops_vote,
2158 CLK_INIT(gcc_ce2_clk.c),
2159 },
2160};
2161
2162static struct local_vote_clk gcc_ce2_ahb_clk = {
2163 .cbcr_reg = CE2_AHB_CBCR,
2164 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2165 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002168 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002169 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002170 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002171 },
2172};
2173
2174static struct local_vote_clk gcc_ce2_axi_clk = {
2175 .cbcr_reg = CE2_AXI_CBCR,
2176 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2177 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .base = &virt_bases[GCC_BASE],
2179 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002180 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002181 .ops = &clk_ops_vote,
2182 CLK_INIT(gcc_ce2_axi_clk.c),
2183 },
2184};
2185
2186static struct branch_clk gcc_gp1_clk = {
2187 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .base = &virt_bases[GCC_BASE],
2189 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002190 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002191 .dbg_name = "gcc_gp1_clk",
2192 .ops = &clk_ops_branch,
2193 CLK_INIT(gcc_gp1_clk.c),
2194 },
2195};
2196
2197static struct branch_clk gcc_gp2_clk = {
2198 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002199 .base = &virt_bases[GCC_BASE],
2200 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002201 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002202 .dbg_name = "gcc_gp2_clk",
2203 .ops = &clk_ops_branch,
2204 CLK_INIT(gcc_gp2_clk.c),
2205 },
2206};
2207
2208static struct branch_clk gcc_gp3_clk = {
2209 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002210 .base = &virt_bases[GCC_BASE],
2211 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002212 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002213 .dbg_name = "gcc_gp3_clk",
2214 .ops = &clk_ops_branch,
2215 CLK_INIT(gcc_gp3_clk.c),
2216 },
2217};
2218
2219static struct branch_clk gcc_pdm2_clk = {
2220 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002221 .base = &virt_bases[GCC_BASE],
2222 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002223 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002224 .dbg_name = "gcc_pdm2_clk",
2225 .ops = &clk_ops_branch,
2226 CLK_INIT(gcc_pdm2_clk.c),
2227 },
2228};
2229
2230static struct branch_clk gcc_pdm_ahb_clk = {
2231 .cbcr_reg = PDM_AHB_CBCR,
2232 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002233 .base = &virt_bases[GCC_BASE],
2234 .c = {
2235 .dbg_name = "gcc_pdm_ahb_clk",
2236 .ops = &clk_ops_branch,
2237 CLK_INIT(gcc_pdm_ahb_clk.c),
2238 },
2239};
2240
2241static struct local_vote_clk gcc_prng_ahb_clk = {
2242 .cbcr_reg = PRNG_AHB_CBCR,
2243 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2244 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002245 .base = &virt_bases[GCC_BASE],
2246 .c = {
2247 .dbg_name = "gcc_prng_ahb_clk",
2248 .ops = &clk_ops_vote,
2249 CLK_INIT(gcc_prng_ahb_clk.c),
2250 },
2251};
2252
2253static struct branch_clk gcc_sdcc1_ahb_clk = {
2254 .cbcr_reg = SDCC1_AHB_CBCR,
2255 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002256 .base = &virt_bases[GCC_BASE],
2257 .c = {
2258 .dbg_name = "gcc_sdcc1_ahb_clk",
2259 .ops = &clk_ops_branch,
2260 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2261 },
2262};
2263
2264static struct branch_clk gcc_sdcc1_apps_clk = {
2265 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002266 .base = &virt_bases[GCC_BASE],
2267 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002268 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002269 .dbg_name = "gcc_sdcc1_apps_clk",
2270 .ops = &clk_ops_branch,
2271 CLK_INIT(gcc_sdcc1_apps_clk.c),
2272 },
2273};
2274
2275static struct branch_clk gcc_sdcc2_ahb_clk = {
2276 .cbcr_reg = SDCC2_AHB_CBCR,
2277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002278 .base = &virt_bases[GCC_BASE],
2279 .c = {
2280 .dbg_name = "gcc_sdcc2_ahb_clk",
2281 .ops = &clk_ops_branch,
2282 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2283 },
2284};
2285
2286static struct branch_clk gcc_sdcc2_apps_clk = {
2287 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002288 .base = &virt_bases[GCC_BASE],
2289 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002290 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002291 .dbg_name = "gcc_sdcc2_apps_clk",
2292 .ops = &clk_ops_branch,
2293 CLK_INIT(gcc_sdcc2_apps_clk.c),
2294 },
2295};
2296
2297static struct branch_clk gcc_sdcc3_ahb_clk = {
2298 .cbcr_reg = SDCC3_AHB_CBCR,
2299 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002300 .base = &virt_bases[GCC_BASE],
2301 .c = {
2302 .dbg_name = "gcc_sdcc3_ahb_clk",
2303 .ops = &clk_ops_branch,
2304 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2305 },
2306};
2307
2308static struct branch_clk gcc_sdcc3_apps_clk = {
2309 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002310 .base = &virt_bases[GCC_BASE],
2311 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002312 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002313 .dbg_name = "gcc_sdcc3_apps_clk",
2314 .ops = &clk_ops_branch,
2315 CLK_INIT(gcc_sdcc3_apps_clk.c),
2316 },
2317};
2318
2319static struct branch_clk gcc_sdcc4_ahb_clk = {
2320 .cbcr_reg = SDCC4_AHB_CBCR,
2321 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002322 .base = &virt_bases[GCC_BASE],
2323 .c = {
2324 .dbg_name = "gcc_sdcc4_ahb_clk",
2325 .ops = &clk_ops_branch,
2326 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2327 },
2328};
2329
2330static struct branch_clk gcc_sdcc4_apps_clk = {
2331 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002332 .base = &virt_bases[GCC_BASE],
2333 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002334 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002335 .dbg_name = "gcc_sdcc4_apps_clk",
2336 .ops = &clk_ops_branch,
2337 CLK_INIT(gcc_sdcc4_apps_clk.c),
2338 },
2339};
2340
2341static struct branch_clk gcc_tsif_ahb_clk = {
2342 .cbcr_reg = TSIF_AHB_CBCR,
2343 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002344 .base = &virt_bases[GCC_BASE],
2345 .c = {
2346 .dbg_name = "gcc_tsif_ahb_clk",
2347 .ops = &clk_ops_branch,
2348 CLK_INIT(gcc_tsif_ahb_clk.c),
2349 },
2350};
2351
2352static struct branch_clk gcc_tsif_ref_clk = {
2353 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002354 .base = &virt_bases[GCC_BASE],
2355 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002356 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002357 .dbg_name = "gcc_tsif_ref_clk",
2358 .ops = &clk_ops_branch,
2359 CLK_INIT(gcc_tsif_ref_clk.c),
2360 },
2361};
2362
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002363struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2364 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002365 .has_sibling = 1,
2366 .base = &virt_bases[GCC_BASE],
2367 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002368 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002369 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2370 .ops = &clk_ops_branch,
2371 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2372 },
2373};
2374
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002375static struct branch_clk gcc_usb30_master_clk = {
2376 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002377 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002378 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002379 .base = &virt_bases[GCC_BASE],
2380 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002381 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002382 .dbg_name = "gcc_usb30_master_clk",
2383 .ops = &clk_ops_branch,
2384 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002385 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002386 },
2387};
2388
2389static struct branch_clk gcc_usb30_mock_utmi_clk = {
2390 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002391 .base = &virt_bases[GCC_BASE],
2392 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002393 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002394 .dbg_name = "gcc_usb30_mock_utmi_clk",
2395 .ops = &clk_ops_branch,
2396 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2397 },
2398};
2399
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002400struct branch_clk gcc_usb30_sleep_clk = {
2401 .cbcr_reg = USB30_SLEEP_CBCR,
2402 .has_sibling = 1,
2403 .base = &virt_bases[GCC_BASE],
2404 .c = {
2405 .dbg_name = "gcc_usb30_sleep_clk",
2406 .ops = &clk_ops_branch,
2407 CLK_INIT(gcc_usb30_sleep_clk.c),
2408 },
2409};
2410
2411struct branch_clk gcc_usb2a_phy_sleep_clk = {
2412 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2413 .has_sibling = 1,
2414 .base = &virt_bases[GCC_BASE],
2415 .c = {
2416 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2417 .ops = &clk_ops_branch,
2418 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2419 },
2420};
2421
2422struct branch_clk gcc_usb2b_phy_sleep_clk = {
2423 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2424 .has_sibling = 1,
2425 .base = &virt_bases[GCC_BASE],
2426 .c = {
2427 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2428 .ops = &clk_ops_branch,
2429 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2430 },
2431};
2432
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002433static struct branch_clk gcc_usb_hs_ahb_clk = {
2434 .cbcr_reg = USB_HS_AHB_CBCR,
2435 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002436 .base = &virt_bases[GCC_BASE],
2437 .c = {
2438 .dbg_name = "gcc_usb_hs_ahb_clk",
2439 .ops = &clk_ops_branch,
2440 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2441 },
2442};
2443
2444static struct branch_clk gcc_usb_hs_system_clk = {
2445 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002446 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002447 .base = &virt_bases[GCC_BASE],
2448 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002449 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002450 .dbg_name = "gcc_usb_hs_system_clk",
2451 .ops = &clk_ops_branch,
2452 CLK_INIT(gcc_usb_hs_system_clk.c),
2453 },
2454};
2455
2456static struct branch_clk gcc_usb_hsic_ahb_clk = {
2457 .cbcr_reg = USB_HSIC_AHB_CBCR,
2458 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002459 .base = &virt_bases[GCC_BASE],
2460 .c = {
2461 .dbg_name = "gcc_usb_hsic_ahb_clk",
2462 .ops = &clk_ops_branch,
2463 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2464 },
2465};
2466
2467static struct branch_clk gcc_usb_hsic_clk = {
2468 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002469 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002470 .base = &virt_bases[GCC_BASE],
2471 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002472 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002473 .dbg_name = "gcc_usb_hsic_clk",
2474 .ops = &clk_ops_branch,
2475 CLK_INIT(gcc_usb_hsic_clk.c),
2476 },
2477};
2478
2479static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2480 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002481 .base = &virt_bases[GCC_BASE],
2482 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002483 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002484 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2485 .ops = &clk_ops_branch,
2486 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2487 },
2488};
2489
2490static struct branch_clk gcc_usb_hsic_system_clk = {
2491 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002492 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002493 .base = &virt_bases[GCC_BASE],
2494 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002495 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002496 .dbg_name = "gcc_usb_hsic_system_clk",
2497 .ops = &clk_ops_branch,
2498 CLK_INIT(gcc_usb_hsic_system_clk.c),
2499 },
2500};
2501
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002502struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2503 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2504 .has_sibling = 1,
2505 .base = &virt_bases[GCC_BASE],
2506 .c = {
2507 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2508 .ops = &clk_ops_branch,
2509 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2510 },
2511};
2512
2513struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2514 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2515 .has_sibling = 1,
2516 .base = &virt_bases[GCC_BASE],
2517 .c = {
2518 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2519 .ops = &clk_ops_branch,
2520 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2521 },
2522};
2523
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002524static struct branch_clk gcc_mss_cfg_ahb_clk = {
2525 .cbcr_reg = MSS_CFG_AHB_CBCR,
2526 .has_sibling = 1,
2527 .base = &virt_bases[GCC_BASE],
2528 .c = {
2529 .dbg_name = "gcc_mss_cfg_ahb_clk",
2530 .ops = &clk_ops_branch,
2531 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2532 },
2533};
2534
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002535static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2536 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2537 .has_sibling = 1,
2538 .base = &virt_bases[GCC_BASE],
2539 .c = {
2540 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2541 .ops = &clk_ops_branch,
2542 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2543 },
2544};
2545
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002546static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002547 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002548 F_MM( 37500000, gpll0, 16, 0, 0),
2549 F_MM( 50000000, gpll0, 12, 0, 0),
2550 F_MM( 75000000, gpll0, 8, 0, 0),
2551 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002552 F_MM(150000000, gpll0, 4, 0, 0),
2553 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002554 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002555 F_END
2556};
2557
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002558static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2559 F_MM( 19200000, cxo, 1, 0, 0),
2560 F_MM( 37500000, gpll0, 16, 0, 0),
2561 F_MM( 50000000, gpll0, 12, 0, 0),
2562 F_MM( 75000000, gpll0, 8, 0, 0),
2563 F_MM(100000000, gpll0, 6, 0, 0),
2564 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002565 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002566 F_MM(400000000, mmpll0, 2, 0, 0),
2567 F_MM(466800000, mmpll1, 2.5, 0, 0),
2568 F_END
2569};
2570
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002571static struct rcg_clk axi_clk_src = {
2572 .cmd_rcgr_reg = 0x5040,
2573 .set_rate = set_rate_hid,
2574 .freq_tbl = ftbl_mmss_axi_clk,
2575 .current_freq = &rcg_dummy_freq,
2576 .base = &virt_bases[MMSS_BASE],
2577 .c = {
2578 .dbg_name = "axi_clk_src",
2579 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002580 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002581 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002582 CLK_INIT(axi_clk_src.c),
2583 },
2584};
2585
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002586static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2587 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002588 F_MM( 37500000, gpll0, 16, 0, 0),
2589 F_MM( 50000000, gpll0, 12, 0, 0),
2590 F_MM( 75000000, gpll0, 8, 0, 0),
2591 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002592 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002593 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002594 F_MM(400000000, mmpll0, 2, 0, 0),
2595 F_END
2596};
2597
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002598static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2599 F_MM( 19200000, cxo, 1, 0, 0),
2600 F_MM( 37500000, gpll0, 16, 0, 0),
2601 F_MM( 50000000, gpll0, 12, 0, 0),
2602 F_MM( 75000000, gpll0, 8, 0, 0),
2603 F_MM(100000000, gpll0, 6, 0, 0),
2604 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002605 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002606 F_MM(400000000, mmpll0, 2, 0, 0),
2607 F_END
2608};
2609
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002610struct rcg_clk ocmemnoc_clk_src = {
2611 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2612 .set_rate = set_rate_hid,
2613 .freq_tbl = ftbl_ocmemnoc_clk,
2614 .current_freq = &rcg_dummy_freq,
2615 .base = &virt_bases[MMSS_BASE],
2616 .c = {
2617 .dbg_name = "ocmemnoc_clk_src",
2618 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002619 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002620 HIGH, 400000000),
2621 CLK_INIT(ocmemnoc_clk_src.c),
2622 },
2623};
2624
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002625static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2626 F_MM(100000000, gpll0, 6, 0, 0),
2627 F_MM(200000000, mmpll0, 4, 0, 0),
2628 F_END
2629};
2630
2631static struct rcg_clk csi0_clk_src = {
2632 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2633 .set_rate = set_rate_hid,
2634 .freq_tbl = ftbl_camss_csi0_3_clk,
2635 .current_freq = &rcg_dummy_freq,
2636 .base = &virt_bases[MMSS_BASE],
2637 .c = {
2638 .dbg_name = "csi0_clk_src",
2639 .ops = &clk_ops_rcg,
2640 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2641 CLK_INIT(csi0_clk_src.c),
2642 },
2643};
2644
2645static struct rcg_clk csi1_clk_src = {
2646 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2647 .set_rate = set_rate_hid,
2648 .freq_tbl = ftbl_camss_csi0_3_clk,
2649 .current_freq = &rcg_dummy_freq,
2650 .base = &virt_bases[MMSS_BASE],
2651 .c = {
2652 .dbg_name = "csi1_clk_src",
2653 .ops = &clk_ops_rcg,
2654 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2655 CLK_INIT(csi1_clk_src.c),
2656 },
2657};
2658
2659static struct rcg_clk csi2_clk_src = {
2660 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2661 .set_rate = set_rate_hid,
2662 .freq_tbl = ftbl_camss_csi0_3_clk,
2663 .current_freq = &rcg_dummy_freq,
2664 .base = &virt_bases[MMSS_BASE],
2665 .c = {
2666 .dbg_name = "csi2_clk_src",
2667 .ops = &clk_ops_rcg,
2668 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2669 CLK_INIT(csi2_clk_src.c),
2670 },
2671};
2672
2673static struct rcg_clk csi3_clk_src = {
2674 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2675 .set_rate = set_rate_hid,
2676 .freq_tbl = ftbl_camss_csi0_3_clk,
2677 .current_freq = &rcg_dummy_freq,
2678 .base = &virt_bases[MMSS_BASE],
2679 .c = {
2680 .dbg_name = "csi3_clk_src",
2681 .ops = &clk_ops_rcg,
2682 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2683 CLK_INIT(csi3_clk_src.c),
2684 },
2685};
2686
2687static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2688 F_MM( 37500000, gpll0, 16, 0, 0),
2689 F_MM( 50000000, gpll0, 12, 0, 0),
2690 F_MM( 60000000, gpll0, 10, 0, 0),
2691 F_MM( 80000000, gpll0, 7.5, 0, 0),
2692 F_MM(100000000, gpll0, 6, 0, 0),
2693 F_MM(109090000, gpll0, 5.5, 0, 0),
2694 F_MM(150000000, gpll0, 4, 0, 0),
2695 F_MM(200000000, gpll0, 3, 0, 0),
2696 F_MM(228570000, mmpll0, 3.5, 0, 0),
2697 F_MM(266670000, mmpll0, 3, 0, 0),
2698 F_MM(320000000, mmpll0, 2.5, 0, 0),
2699 F_END
2700};
2701
2702static struct rcg_clk vfe0_clk_src = {
2703 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2704 .set_rate = set_rate_hid,
2705 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2706 .current_freq = &rcg_dummy_freq,
2707 .base = &virt_bases[MMSS_BASE],
2708 .c = {
2709 .dbg_name = "vfe0_clk_src",
2710 .ops = &clk_ops_rcg,
2711 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2712 HIGH, 320000000),
2713 CLK_INIT(vfe0_clk_src.c),
2714 },
2715};
2716
2717static struct rcg_clk vfe1_clk_src = {
2718 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2719 .set_rate = set_rate_hid,
2720 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2721 .current_freq = &rcg_dummy_freq,
2722 .base = &virt_bases[MMSS_BASE],
2723 .c = {
2724 .dbg_name = "vfe1_clk_src",
2725 .ops = &clk_ops_rcg,
2726 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2727 HIGH, 320000000),
2728 CLK_INIT(vfe1_clk_src.c),
2729 },
2730};
2731
2732static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2733 F_MM( 37500000, gpll0, 16, 0, 0),
2734 F_MM( 60000000, gpll0, 10, 0, 0),
2735 F_MM( 75000000, gpll0, 8, 0, 0),
2736 F_MM( 85710000, gpll0, 7, 0, 0),
2737 F_MM(100000000, gpll0, 6, 0, 0),
2738 F_MM(133330000, mmpll0, 6, 0, 0),
2739 F_MM(160000000, mmpll0, 5, 0, 0),
2740 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002741 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002742 F_MM(266670000, mmpll0, 3, 0, 0),
2743 F_MM(320000000, mmpll0, 2.5, 0, 0),
2744 F_END
2745};
2746
2747static struct rcg_clk mdp_clk_src = {
2748 .cmd_rcgr_reg = MDP_CMD_RCGR,
2749 .set_rate = set_rate_hid,
2750 .freq_tbl = ftbl_mdss_mdp_clk,
2751 .current_freq = &rcg_dummy_freq,
2752 .base = &virt_bases[MMSS_BASE],
2753 .c = {
2754 .dbg_name = "mdp_clk_src",
2755 .ops = &clk_ops_rcg,
2756 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2757 HIGH, 320000000),
2758 CLK_INIT(mdp_clk_src.c),
2759 },
2760};
2761
2762static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2763 F_MM(19200000, cxo, 1, 0, 0),
2764 F_END
2765};
2766
2767static struct rcg_clk cci_clk_src = {
2768 .cmd_rcgr_reg = CCI_CMD_RCGR,
2769 .set_rate = set_rate_hid,
2770 .freq_tbl = ftbl_camss_cci_cci_clk,
2771 .current_freq = &rcg_dummy_freq,
2772 .base = &virt_bases[MMSS_BASE],
2773 .c = {
2774 .dbg_name = "cci_clk_src",
2775 .ops = &clk_ops_rcg,
2776 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2777 CLK_INIT(cci_clk_src.c),
2778 },
2779};
2780
2781static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2782 F_MM( 10000, cxo, 16, 1, 120),
2783 F_MM( 20000, cxo, 16, 1, 50),
2784 F_MM( 6000000, gpll0, 10, 1, 10),
2785 F_MM(12000000, gpll0, 10, 1, 5),
2786 F_MM(13000000, gpll0, 10, 13, 60),
2787 F_MM(24000000, gpll0, 5, 1, 5),
2788 F_END
2789};
2790
2791static struct rcg_clk mmss_gp0_clk_src = {
2792 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2793 .set_rate = set_rate_mnd,
2794 .freq_tbl = ftbl_camss_gp0_1_clk,
2795 .current_freq = &rcg_dummy_freq,
2796 .base = &virt_bases[MMSS_BASE],
2797 .c = {
2798 .dbg_name = "mmss_gp0_clk_src",
2799 .ops = &clk_ops_rcg_mnd,
2800 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2801 CLK_INIT(mmss_gp0_clk_src.c),
2802 },
2803};
2804
2805static struct rcg_clk mmss_gp1_clk_src = {
2806 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2807 .set_rate = set_rate_mnd,
2808 .freq_tbl = ftbl_camss_gp0_1_clk,
2809 .current_freq = &rcg_dummy_freq,
2810 .base = &virt_bases[MMSS_BASE],
2811 .c = {
2812 .dbg_name = "mmss_gp1_clk_src",
2813 .ops = &clk_ops_rcg_mnd,
2814 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2815 CLK_INIT(mmss_gp1_clk_src.c),
2816 },
2817};
2818
2819static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2820 F_MM( 75000000, gpll0, 8, 0, 0),
2821 F_MM(150000000, gpll0, 4, 0, 0),
2822 F_MM(200000000, gpll0, 3, 0, 0),
2823 F_MM(228570000, mmpll0, 3.5, 0, 0),
2824 F_MM(266670000, mmpll0, 3, 0, 0),
2825 F_MM(320000000, mmpll0, 2.5, 0, 0),
2826 F_END
2827};
2828
2829static struct rcg_clk jpeg0_clk_src = {
2830 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2831 .set_rate = set_rate_hid,
2832 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2833 .current_freq = &rcg_dummy_freq,
2834 .base = &virt_bases[MMSS_BASE],
2835 .c = {
2836 .dbg_name = "jpeg0_clk_src",
2837 .ops = &clk_ops_rcg,
2838 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2839 HIGH, 320000000),
2840 CLK_INIT(jpeg0_clk_src.c),
2841 },
2842};
2843
2844static struct rcg_clk jpeg1_clk_src = {
2845 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2846 .set_rate = set_rate_hid,
2847 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2848 .current_freq = &rcg_dummy_freq,
2849 .base = &virt_bases[MMSS_BASE],
2850 .c = {
2851 .dbg_name = "jpeg1_clk_src",
2852 .ops = &clk_ops_rcg,
2853 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2854 HIGH, 320000000),
2855 CLK_INIT(jpeg1_clk_src.c),
2856 },
2857};
2858
2859static struct rcg_clk jpeg2_clk_src = {
2860 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2861 .set_rate = set_rate_hid,
2862 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2863 .current_freq = &rcg_dummy_freq,
2864 .base = &virt_bases[MMSS_BASE],
2865 .c = {
2866 .dbg_name = "jpeg2_clk_src",
2867 .ops = &clk_ops_rcg,
2868 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2869 HIGH, 320000000),
2870 CLK_INIT(jpeg2_clk_src.c),
2871 },
2872};
2873
2874static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002875 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002876 F_MM(66670000, gpll0, 9, 0, 0),
2877 F_END
2878};
2879
2880static struct rcg_clk mclk0_clk_src = {
2881 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2882 .set_rate = set_rate_hid,
2883 .freq_tbl = ftbl_camss_mclk0_3_clk,
2884 .current_freq = &rcg_dummy_freq,
2885 .base = &virt_bases[MMSS_BASE],
2886 .c = {
2887 .dbg_name = "mclk0_clk_src",
2888 .ops = &clk_ops_rcg,
2889 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2890 CLK_INIT(mclk0_clk_src.c),
2891 },
2892};
2893
2894static struct rcg_clk mclk1_clk_src = {
2895 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2896 .set_rate = set_rate_hid,
2897 .freq_tbl = ftbl_camss_mclk0_3_clk,
2898 .current_freq = &rcg_dummy_freq,
2899 .base = &virt_bases[MMSS_BASE],
2900 .c = {
2901 .dbg_name = "mclk1_clk_src",
2902 .ops = &clk_ops_rcg,
2903 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2904 CLK_INIT(mclk1_clk_src.c),
2905 },
2906};
2907
2908static struct rcg_clk mclk2_clk_src = {
2909 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2910 .set_rate = set_rate_hid,
2911 .freq_tbl = ftbl_camss_mclk0_3_clk,
2912 .current_freq = &rcg_dummy_freq,
2913 .base = &virt_bases[MMSS_BASE],
2914 .c = {
2915 .dbg_name = "mclk2_clk_src",
2916 .ops = &clk_ops_rcg,
2917 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2918 CLK_INIT(mclk2_clk_src.c),
2919 },
2920};
2921
2922static struct rcg_clk mclk3_clk_src = {
2923 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2924 .set_rate = set_rate_hid,
2925 .freq_tbl = ftbl_camss_mclk0_3_clk,
2926 .current_freq = &rcg_dummy_freq,
2927 .base = &virt_bases[MMSS_BASE],
2928 .c = {
2929 .dbg_name = "mclk3_clk_src",
2930 .ops = &clk_ops_rcg,
2931 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2932 CLK_INIT(mclk3_clk_src.c),
2933 },
2934};
2935
2936static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2937 F_MM(100000000, gpll0, 6, 0, 0),
2938 F_MM(200000000, mmpll0, 4, 0, 0),
2939 F_END
2940};
2941
2942static struct rcg_clk csi0phytimer_clk_src = {
2943 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2944 .set_rate = set_rate_hid,
2945 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2946 .current_freq = &rcg_dummy_freq,
2947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "csi0phytimer_clk_src",
2950 .ops = &clk_ops_rcg,
2951 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2952 CLK_INIT(csi0phytimer_clk_src.c),
2953 },
2954};
2955
2956static struct rcg_clk csi1phytimer_clk_src = {
2957 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2958 .set_rate = set_rate_hid,
2959 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2960 .current_freq = &rcg_dummy_freq,
2961 .base = &virt_bases[MMSS_BASE],
2962 .c = {
2963 .dbg_name = "csi1phytimer_clk_src",
2964 .ops = &clk_ops_rcg,
2965 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2966 CLK_INIT(csi1phytimer_clk_src.c),
2967 },
2968};
2969
2970static struct rcg_clk csi2phytimer_clk_src = {
2971 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2972 .set_rate = set_rate_hid,
2973 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2974 .current_freq = &rcg_dummy_freq,
2975 .base = &virt_bases[MMSS_BASE],
2976 .c = {
2977 .dbg_name = "csi2phytimer_clk_src",
2978 .ops = &clk_ops_rcg,
2979 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2980 CLK_INIT(csi2phytimer_clk_src.c),
2981 },
2982};
2983
2984static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2985 F_MM(150000000, gpll0, 4, 0, 0),
2986 F_MM(266670000, mmpll0, 3, 0, 0),
2987 F_MM(320000000, mmpll0, 2.5, 0, 0),
2988 F_END
2989};
2990
2991static struct rcg_clk cpp_clk_src = {
2992 .cmd_rcgr_reg = CPP_CMD_RCGR,
2993 .set_rate = set_rate_hid,
2994 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2995 .current_freq = &rcg_dummy_freq,
2996 .base = &virt_bases[MMSS_BASE],
2997 .c = {
2998 .dbg_name = "cpp_clk_src",
2999 .ops = &clk_ops_rcg,
3000 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3001 HIGH, 320000000),
3002 CLK_INIT(cpp_clk_src.c),
3003 },
3004};
3005
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003006static struct branch_clk mdss_ahb_clk;
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003007static struct clk dsipll0_byte_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003008 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003009 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003010 .dbg_name = "dsipll0_byte_clk_src",
3011 .ops = &clk_ops_dsi_byte_pll,
3012 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003013};
3014
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003015static struct clk dsipll0_pixel_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003016 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003017 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003018 .dbg_name = "dsipll0_pixel_clk_src",
3019 .ops = &clk_ops_dsi_pixel_pll,
3020 CLK_INIT(dsipll0_pixel_clk_src),
3021};
3022
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003023static struct clk_freq_tbl byte_freq_tbl[] = {
3024 {
3025 .src_clk = &dsipll0_byte_clk_src,
3026 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3027 },
3028 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003029};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003030
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031static struct rcg_clk byte0_clk_src = {
3032 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003033 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003034 .base = &virt_bases[MMSS_BASE],
3035 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003036 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003038 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003039 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3040 HIGH, 188000000),
3041 CLK_INIT(byte0_clk_src.c),
3042 },
3043};
3044
3045static struct rcg_clk byte1_clk_src = {
3046 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003047 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003048 .base = &virt_bases[MMSS_BASE],
3049 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003050 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003051 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003052 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003053 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3054 HIGH, 188000000),
3055 CLK_INIT(byte1_clk_src.c),
3056 },
3057};
3058
3059static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3060 F_MM(19200000, cxo, 1, 0, 0),
3061 F_END
3062};
3063
3064static struct rcg_clk edpaux_clk_src = {
3065 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3066 .set_rate = set_rate_hid,
3067 .freq_tbl = ftbl_mdss_edpaux_clk,
3068 .current_freq = &rcg_dummy_freq,
3069 .base = &virt_bases[MMSS_BASE],
3070 .c = {
3071 .dbg_name = "edpaux_clk_src",
3072 .ops = &clk_ops_rcg,
3073 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3074 CLK_INIT(edpaux_clk_src.c),
3075 },
3076};
3077
3078static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003079 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003080 F_MDSS(270000000, edppll_270, 11, 0, 0),
3081 F_END
3082};
3083
3084static struct rcg_clk edplink_clk_src = {
3085 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3086 .set_rate = set_rate_hid,
3087 .freq_tbl = ftbl_mdss_edplink_clk,
3088 .current_freq = &rcg_dummy_freq,
3089 .base = &virt_bases[MMSS_BASE],
3090 .c = {
3091 .dbg_name = "edplink_clk_src",
3092 .ops = &clk_ops_rcg,
3093 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3094 CLK_INIT(edplink_clk_src.c),
3095 },
3096};
3097
3098static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003099 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003100 F_MDSS(350000000, edppll_350, 11, 0, 0),
3101 F_END
3102};
3103
3104static struct rcg_clk edppixel_clk_src = {
3105 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3106 .set_rate = set_rate_mnd,
3107 .freq_tbl = ftbl_mdss_edppixel_clk,
3108 .current_freq = &rcg_dummy_freq,
3109 .base = &virt_bases[MMSS_BASE],
3110 .c = {
3111 .dbg_name = "edppixel_clk_src",
3112 .ops = &clk_ops_rcg_mnd,
3113 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3114 CLK_INIT(edppixel_clk_src.c),
3115 },
3116};
3117
3118static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3119 F_MM(19200000, cxo, 1, 0, 0),
3120 F_END
3121};
3122
3123static struct rcg_clk esc0_clk_src = {
3124 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3125 .set_rate = set_rate_hid,
3126 .freq_tbl = ftbl_mdss_esc0_1_clk,
3127 .current_freq = &rcg_dummy_freq,
3128 .base = &virt_bases[MMSS_BASE],
3129 .c = {
3130 .dbg_name = "esc0_clk_src",
3131 .ops = &clk_ops_rcg,
3132 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3133 CLK_INIT(esc0_clk_src.c),
3134 },
3135};
3136
3137static struct rcg_clk esc1_clk_src = {
3138 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3139 .set_rate = set_rate_hid,
3140 .freq_tbl = ftbl_mdss_esc0_1_clk,
3141 .current_freq = &rcg_dummy_freq,
3142 .base = &virt_bases[MMSS_BASE],
3143 .c = {
3144 .dbg_name = "esc1_clk_src",
3145 .ops = &clk_ops_rcg,
3146 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3147 CLK_INIT(esc1_clk_src.c),
3148 },
3149};
3150
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003151static int hdmi_pll_clk_enable(struct clk *c)
3152{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003153 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003154}
3155
3156static void hdmi_pll_clk_disable(struct clk *c)
3157{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003158 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003159}
3160
3161static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3162{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003163 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003164}
3165
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003166static struct clk_ops clk_ops_hdmi_pll = {
3167 .enable = hdmi_pll_clk_enable,
3168 .disable = hdmi_pll_clk_disable,
3169 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003170};
3171
3172static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003173 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003174 .dbg_name = "hdmipll_clk_src",
3175 .ops = &clk_ops_hdmi_pll,
3176 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003177};
3178
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003179static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003180 /*
3181 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3182 * registers. This entry allows the HDMI driver to switch the cached
3183 * rate to zero before suspend and back to the real rate after resume.
3184 */
3185 F_HDMI( 0, hdmipll, 1, 0, 0),
3186 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003187 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003188 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3189 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3190 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003191 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003192 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003193 F_END
3194};
3195
3196static struct rcg_clk extpclk_clk_src = {
3197 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003198 .freq_tbl = ftbl_mdss_extpclk_clk,
3199 .current_freq = &rcg_dummy_freq,
3200 .base = &virt_bases[MMSS_BASE],
3201 .c = {
3202 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003203 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003204 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3205 CLK_INIT(extpclk_clk_src.c),
3206 },
3207};
3208
3209static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3210 F_MDSS(19200000, cxo, 1, 0, 0),
3211 F_END
3212};
3213
3214static struct rcg_clk hdmi_clk_src = {
3215 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3216 .set_rate = set_rate_hid,
3217 .freq_tbl = ftbl_mdss_hdmi_clk,
3218 .current_freq = &rcg_dummy_freq,
3219 .base = &virt_bases[MMSS_BASE],
3220 .c = {
3221 .dbg_name = "hdmi_clk_src",
3222 .ops = &clk_ops_rcg,
3223 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3224 CLK_INIT(hdmi_clk_src.c),
3225 },
3226};
3227
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003228static struct clk_freq_tbl pixel_freq_tbl[] = {
3229 {
3230 .src_clk = &dsipll0_pixel_clk_src,
3231 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val),
3232 },
3233 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003234};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003235
3236static struct rcg_clk pclk0_clk_src = {
3237 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003238 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003239 .base = &virt_bases[MMSS_BASE],
3240 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003241 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003242 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003243 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3245 CLK_INIT(pclk0_clk_src.c),
3246 },
3247};
3248
3249static struct rcg_clk pclk1_clk_src = {
3250 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003251 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003252 .base = &virt_bases[MMSS_BASE],
3253 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003254 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003256 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003257 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3258 CLK_INIT(pclk1_clk_src.c),
3259 },
3260};
3261
3262static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3263 F_MDSS(19200000, cxo, 1, 0, 0),
3264 F_END
3265};
3266
3267static struct rcg_clk vsync_clk_src = {
3268 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3269 .set_rate = set_rate_hid,
3270 .freq_tbl = ftbl_mdss_vsync_clk,
3271 .current_freq = &rcg_dummy_freq,
3272 .base = &virt_bases[MMSS_BASE],
3273 .c = {
3274 .dbg_name = "vsync_clk_src",
3275 .ops = &clk_ops_rcg,
3276 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3277 CLK_INIT(vsync_clk_src.c),
3278 },
3279};
3280
3281static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3282 F_MM( 50000000, gpll0, 12, 0, 0),
3283 F_MM(100000000, gpll0, 6, 0, 0),
3284 F_MM(133330000, mmpll0, 6, 0, 0),
3285 F_MM(200000000, mmpll0, 4, 0, 0),
3286 F_MM(266670000, mmpll0, 3, 0, 0),
3287 F_MM(410000000, mmpll3, 2, 0, 0),
3288 F_END
3289};
3290
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003291static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3292 F_MM( 50000000, gpll0, 12, 0, 0),
3293 F_MM(100000000, gpll0, 6, 0, 0),
3294 F_MM(133330000, mmpll0, 6, 0, 0),
3295 F_MM(200000000, mmpll0, 4, 0, 0),
3296 F_MM(266670000, mmpll0, 3, 0, 0),
3297 F_MM(465000000, mmpll3, 2, 0, 0),
3298 F_END
3299};
3300
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003301static struct rcg_clk vcodec0_clk_src = {
3302 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3303 .set_rate = set_rate_mnd,
3304 .freq_tbl = ftbl_venus0_vcodec0_clk,
3305 .current_freq = &rcg_dummy_freq,
3306 .base = &virt_bases[MMSS_BASE],
3307 .c = {
3308 .dbg_name = "vcodec0_clk_src",
3309 .ops = &clk_ops_rcg_mnd,
3310 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3311 HIGH, 410000000),
3312 CLK_INIT(vcodec0_clk_src.c),
3313 },
3314};
3315
3316static struct branch_clk camss_cci_cci_ahb_clk = {
3317 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003318 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003319 .base = &virt_bases[MMSS_BASE],
3320 .c = {
3321 .dbg_name = "camss_cci_cci_ahb_clk",
3322 .ops = &clk_ops_branch,
3323 CLK_INIT(camss_cci_cci_ahb_clk.c),
3324 },
3325};
3326
3327static struct branch_clk camss_cci_cci_clk = {
3328 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003330 .base = &virt_bases[MMSS_BASE],
3331 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003332 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .dbg_name = "camss_cci_cci_clk",
3334 .ops = &clk_ops_branch,
3335 CLK_INIT(camss_cci_cci_clk.c),
3336 },
3337};
3338
3339static struct branch_clk camss_csi0_ahb_clk = {
3340 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003341 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003342 .base = &virt_bases[MMSS_BASE],
3343 .c = {
3344 .dbg_name = "camss_csi0_ahb_clk",
3345 .ops = &clk_ops_branch,
3346 CLK_INIT(camss_csi0_ahb_clk.c),
3347 },
3348};
3349
3350static struct branch_clk camss_csi0_clk = {
3351 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003353 .base = &virt_bases[MMSS_BASE],
3354 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003355 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003356 .dbg_name = "camss_csi0_clk",
3357 .ops = &clk_ops_branch,
3358 CLK_INIT(camss_csi0_clk.c),
3359 },
3360};
3361
3362static struct branch_clk camss_csi0phy_clk = {
3363 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003364 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003365 .base = &virt_bases[MMSS_BASE],
3366 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003367 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003368 .dbg_name = "camss_csi0phy_clk",
3369 .ops = &clk_ops_branch,
3370 CLK_INIT(camss_csi0phy_clk.c),
3371 },
3372};
3373
3374static struct branch_clk camss_csi0pix_clk = {
3375 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003376 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003377 .base = &virt_bases[MMSS_BASE],
3378 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003379 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003380 .dbg_name = "camss_csi0pix_clk",
3381 .ops = &clk_ops_branch,
3382 CLK_INIT(camss_csi0pix_clk.c),
3383 },
3384};
3385
3386static struct branch_clk camss_csi0rdi_clk = {
3387 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003388 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003389 .base = &virt_bases[MMSS_BASE],
3390 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003391 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003392 .dbg_name = "camss_csi0rdi_clk",
3393 .ops = &clk_ops_branch,
3394 CLK_INIT(camss_csi0rdi_clk.c),
3395 },
3396};
3397
3398static struct branch_clk camss_csi1_ahb_clk = {
3399 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003400 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003401 .base = &virt_bases[MMSS_BASE],
3402 .c = {
3403 .dbg_name = "camss_csi1_ahb_clk",
3404 .ops = &clk_ops_branch,
3405 CLK_INIT(camss_csi1_ahb_clk.c),
3406 },
3407};
3408
3409static struct branch_clk camss_csi1_clk = {
3410 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003411 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003412 .base = &virt_bases[MMSS_BASE],
3413 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003414 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003415 .dbg_name = "camss_csi1_clk",
3416 .ops = &clk_ops_branch,
3417 CLK_INIT(camss_csi1_clk.c),
3418 },
3419};
3420
3421static struct branch_clk camss_csi1phy_clk = {
3422 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003423 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003424 .base = &virt_bases[MMSS_BASE],
3425 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003426 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003427 .dbg_name = "camss_csi1phy_clk",
3428 .ops = &clk_ops_branch,
3429 CLK_INIT(camss_csi1phy_clk.c),
3430 },
3431};
3432
3433static struct branch_clk camss_csi1pix_clk = {
3434 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003435 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003436 .base = &virt_bases[MMSS_BASE],
3437 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003438 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003439 .dbg_name = "camss_csi1pix_clk",
3440 .ops = &clk_ops_branch,
3441 CLK_INIT(camss_csi1pix_clk.c),
3442 },
3443};
3444
3445static struct branch_clk camss_csi1rdi_clk = {
3446 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003447 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003448 .base = &virt_bases[MMSS_BASE],
3449 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003450 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003451 .dbg_name = "camss_csi1rdi_clk",
3452 .ops = &clk_ops_branch,
3453 CLK_INIT(camss_csi1rdi_clk.c),
3454 },
3455};
3456
3457static struct branch_clk camss_csi2_ahb_clk = {
3458 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003459 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .base = &virt_bases[MMSS_BASE],
3461 .c = {
3462 .dbg_name = "camss_csi2_ahb_clk",
3463 .ops = &clk_ops_branch,
3464 CLK_INIT(camss_csi2_ahb_clk.c),
3465 },
3466};
3467
3468static struct branch_clk camss_csi2_clk = {
3469 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003470 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003471 .base = &virt_bases[MMSS_BASE],
3472 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003473 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003474 .dbg_name = "camss_csi2_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_csi2_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_csi2phy_clk = {
3481 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .base = &virt_bases[MMSS_BASE],
3484 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003485 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003486 .dbg_name = "camss_csi2phy_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_csi2phy_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_csi2pix_clk = {
3493 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003495 .base = &virt_bases[MMSS_BASE],
3496 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003497 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003498 .dbg_name = "camss_csi2pix_clk",
3499 .ops = &clk_ops_branch,
3500 CLK_INIT(camss_csi2pix_clk.c),
3501 },
3502};
3503
3504static struct branch_clk camss_csi2rdi_clk = {
3505 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .base = &virt_bases[MMSS_BASE],
3508 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003509 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003510 .dbg_name = "camss_csi2rdi_clk",
3511 .ops = &clk_ops_branch,
3512 CLK_INIT(camss_csi2rdi_clk.c),
3513 },
3514};
3515
3516static struct branch_clk camss_csi3_ahb_clk = {
3517 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003519 .base = &virt_bases[MMSS_BASE],
3520 .c = {
3521 .dbg_name = "camss_csi3_ahb_clk",
3522 .ops = &clk_ops_branch,
3523 CLK_INIT(camss_csi3_ahb_clk.c),
3524 },
3525};
3526
3527static struct branch_clk camss_csi3_clk = {
3528 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .base = &virt_bases[MMSS_BASE],
3531 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003532 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .dbg_name = "camss_csi3_clk",
3534 .ops = &clk_ops_branch,
3535 CLK_INIT(camss_csi3_clk.c),
3536 },
3537};
3538
3539static struct branch_clk camss_csi3phy_clk = {
3540 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003544 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .dbg_name = "camss_csi3phy_clk",
3546 .ops = &clk_ops_branch,
3547 CLK_INIT(camss_csi3phy_clk.c),
3548 },
3549};
3550
3551static struct branch_clk camss_csi3pix_clk = {
3552 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003556 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .dbg_name = "camss_csi3pix_clk",
3558 .ops = &clk_ops_branch,
3559 CLK_INIT(camss_csi3pix_clk.c),
3560 },
3561};
3562
3563static struct branch_clk camss_csi3rdi_clk = {
3564 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003565 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .base = &virt_bases[MMSS_BASE],
3567 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003568 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003569 .dbg_name = "camss_csi3rdi_clk",
3570 .ops = &clk_ops_branch,
3571 CLK_INIT(camss_csi3rdi_clk.c),
3572 },
3573};
3574
3575static struct branch_clk camss_csi_vfe0_clk = {
3576 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003577 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003578 .base = &virt_bases[MMSS_BASE],
3579 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003580 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003581 .dbg_name = "camss_csi_vfe0_clk",
3582 .ops = &clk_ops_branch,
3583 CLK_INIT(camss_csi_vfe0_clk.c),
3584 },
3585};
3586
3587static struct branch_clk camss_csi_vfe1_clk = {
3588 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003589 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003590 .base = &virt_bases[MMSS_BASE],
3591 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003592 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003593 .dbg_name = "camss_csi_vfe1_clk",
3594 .ops = &clk_ops_branch,
3595 CLK_INIT(camss_csi_vfe1_clk.c),
3596 },
3597};
3598
3599static struct branch_clk camss_gp0_clk = {
3600 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003601 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003602 .base = &virt_bases[MMSS_BASE],
3603 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003604 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003605 .dbg_name = "camss_gp0_clk",
3606 .ops = &clk_ops_branch,
3607 CLK_INIT(camss_gp0_clk.c),
3608 },
3609};
3610
3611static struct branch_clk camss_gp1_clk = {
3612 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003614 .base = &virt_bases[MMSS_BASE],
3615 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003616 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003617 .dbg_name = "camss_gp1_clk",
3618 .ops = &clk_ops_branch,
3619 CLK_INIT(camss_gp1_clk.c),
3620 },
3621};
3622
3623static struct branch_clk camss_ispif_ahb_clk = {
3624 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003625 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003626 .base = &virt_bases[MMSS_BASE],
3627 .c = {
3628 .dbg_name = "camss_ispif_ahb_clk",
3629 .ops = &clk_ops_branch,
3630 CLK_INIT(camss_ispif_ahb_clk.c),
3631 },
3632};
3633
3634static struct branch_clk camss_jpeg_jpeg0_clk = {
3635 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003637 .base = &virt_bases[MMSS_BASE],
3638 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003639 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003640 .dbg_name = "camss_jpeg_jpeg0_clk",
3641 .ops = &clk_ops_branch,
3642 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3643 },
3644};
3645
3646static struct branch_clk camss_jpeg_jpeg1_clk = {
3647 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003649 .base = &virt_bases[MMSS_BASE],
3650 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003651 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003652 .dbg_name = "camss_jpeg_jpeg1_clk",
3653 .ops = &clk_ops_branch,
3654 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3655 },
3656};
3657
3658static struct branch_clk camss_jpeg_jpeg2_clk = {
3659 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003660 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .base = &virt_bases[MMSS_BASE],
3662 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003663 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003664 .dbg_name = "camss_jpeg_jpeg2_clk",
3665 .ops = &clk_ops_branch,
3666 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3667 },
3668};
3669
3670static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3671 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003672 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003673 .base = &virt_bases[MMSS_BASE],
3674 .c = {
3675 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3676 .ops = &clk_ops_branch,
3677 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3678 },
3679};
3680
3681static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3682 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003684 .base = &virt_bases[MMSS_BASE],
3685 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003686 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003687 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3690 },
3691};
3692
3693static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3694 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3695 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003696 .base = &virt_bases[MMSS_BASE],
3697 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003698 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003699 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3700 .ops = &clk_ops_branch,
3701 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3702 },
3703};
3704
3705static struct branch_clk camss_mclk0_clk = {
3706 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003708 .base = &virt_bases[MMSS_BASE],
3709 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003710 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003711 .dbg_name = "camss_mclk0_clk",
3712 .ops = &clk_ops_branch,
3713 CLK_INIT(camss_mclk0_clk.c),
3714 },
3715};
3716
3717static struct branch_clk camss_mclk1_clk = {
3718 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003719 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003720 .base = &virt_bases[MMSS_BASE],
3721 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003722 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003723 .dbg_name = "camss_mclk1_clk",
3724 .ops = &clk_ops_branch,
3725 CLK_INIT(camss_mclk1_clk.c),
3726 },
3727};
3728
3729static struct branch_clk camss_mclk2_clk = {
3730 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003732 .base = &virt_bases[MMSS_BASE],
3733 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003734 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003735 .dbg_name = "camss_mclk2_clk",
3736 .ops = &clk_ops_branch,
3737 CLK_INIT(camss_mclk2_clk.c),
3738 },
3739};
3740
3741static struct branch_clk camss_mclk3_clk = {
3742 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003743 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003744 .base = &virt_bases[MMSS_BASE],
3745 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003746 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003747 .dbg_name = "camss_mclk3_clk",
3748 .ops = &clk_ops_branch,
3749 CLK_INIT(camss_mclk3_clk.c),
3750 },
3751};
3752
3753static struct branch_clk camss_micro_ahb_clk = {
3754 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .base = &virt_bases[MMSS_BASE],
3757 .c = {
3758 .dbg_name = "camss_micro_ahb_clk",
3759 .ops = &clk_ops_branch,
3760 CLK_INIT(camss_micro_ahb_clk.c),
3761 },
3762};
3763
3764static struct branch_clk camss_phy0_csi0phytimer_clk = {
3765 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003766 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003767 .base = &virt_bases[MMSS_BASE],
3768 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003769 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770 .dbg_name = "camss_phy0_csi0phytimer_clk",
3771 .ops = &clk_ops_branch,
3772 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3773 },
3774};
3775
3776static struct branch_clk camss_phy1_csi1phytimer_clk = {
3777 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003778 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003779 .base = &virt_bases[MMSS_BASE],
3780 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003781 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003782 .dbg_name = "camss_phy1_csi1phytimer_clk",
3783 .ops = &clk_ops_branch,
3784 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3785 },
3786};
3787
3788static struct branch_clk camss_phy2_csi2phytimer_clk = {
3789 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003790 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003791 .base = &virt_bases[MMSS_BASE],
3792 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003793 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003794 .dbg_name = "camss_phy2_csi2phytimer_clk",
3795 .ops = &clk_ops_branch,
3796 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3797 },
3798};
3799
3800static struct branch_clk camss_top_ahb_clk = {
3801 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003802 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003803 .base = &virt_bases[MMSS_BASE],
3804 .c = {
3805 .dbg_name = "camss_top_ahb_clk",
3806 .ops = &clk_ops_branch,
3807 CLK_INIT(camss_top_ahb_clk.c),
3808 },
3809};
3810
3811static struct branch_clk camss_vfe_cpp_ahb_clk = {
3812 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003813 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003814 .base = &virt_bases[MMSS_BASE],
3815 .c = {
3816 .dbg_name = "camss_vfe_cpp_ahb_clk",
3817 .ops = &clk_ops_branch,
3818 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3819 },
3820};
3821
3822static struct branch_clk camss_vfe_cpp_clk = {
3823 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003824 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003825 .base = &virt_bases[MMSS_BASE],
3826 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003827 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003828 .dbg_name = "camss_vfe_cpp_clk",
3829 .ops = &clk_ops_branch,
3830 CLK_INIT(camss_vfe_cpp_clk.c),
3831 },
3832};
3833
3834static struct branch_clk camss_vfe_vfe0_clk = {
3835 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003836 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003837 .base = &virt_bases[MMSS_BASE],
3838 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003839 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003840 .dbg_name = "camss_vfe_vfe0_clk",
3841 .ops = &clk_ops_branch,
3842 CLK_INIT(camss_vfe_vfe0_clk.c),
3843 },
3844};
3845
3846static struct branch_clk camss_vfe_vfe1_clk = {
3847 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003848 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003849 .base = &virt_bases[MMSS_BASE],
3850 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003851 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003852 .dbg_name = "camss_vfe_vfe1_clk",
3853 .ops = &clk_ops_branch,
3854 CLK_INIT(camss_vfe_vfe1_clk.c),
3855 },
3856};
3857
3858static struct branch_clk camss_vfe_vfe_ahb_clk = {
3859 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003860 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003861 .base = &virt_bases[MMSS_BASE],
3862 .c = {
3863 .dbg_name = "camss_vfe_vfe_ahb_clk",
3864 .ops = &clk_ops_branch,
3865 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3866 },
3867};
3868
3869static struct branch_clk camss_vfe_vfe_axi_clk = {
3870 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003872 .base = &virt_bases[MMSS_BASE],
3873 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003874 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003875 .dbg_name = "camss_vfe_vfe_axi_clk",
3876 .ops = &clk_ops_branch,
3877 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3878 },
3879};
3880
3881static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3882 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3883 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003884 .base = &virt_bases[MMSS_BASE],
3885 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003886 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003887 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3888 .ops = &clk_ops_branch,
3889 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3890 },
3891};
3892
3893static struct branch_clk mdss_ahb_clk = {
3894 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003895 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003896 .base = &virt_bases[MMSS_BASE],
3897 .c = {
3898 .dbg_name = "mdss_ahb_clk",
3899 .ops = &clk_ops_branch,
3900 CLK_INIT(mdss_ahb_clk.c),
3901 },
3902};
3903
3904static struct branch_clk mdss_axi_clk = {
3905 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003907 .base = &virt_bases[MMSS_BASE],
3908 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003909 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003910 .dbg_name = "mdss_axi_clk",
3911 .ops = &clk_ops_branch,
3912 CLK_INIT(mdss_axi_clk.c),
3913 },
3914};
3915
3916static struct branch_clk mdss_byte0_clk = {
3917 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003918 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003919 .base = &virt_bases[MMSS_BASE],
3920 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003921 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003922 .dbg_name = "mdss_byte0_clk",
3923 .ops = &clk_ops_branch,
3924 CLK_INIT(mdss_byte0_clk.c),
3925 },
3926};
3927
3928static struct branch_clk mdss_byte1_clk = {
3929 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003930 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003931 .base = &virt_bases[MMSS_BASE],
3932 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003933 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003934 .dbg_name = "mdss_byte1_clk",
3935 .ops = &clk_ops_branch,
3936 CLK_INIT(mdss_byte1_clk.c),
3937 },
3938};
3939
3940static struct branch_clk mdss_edpaux_clk = {
3941 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003942 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003943 .base = &virt_bases[MMSS_BASE],
3944 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003945 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003946 .dbg_name = "mdss_edpaux_clk",
3947 .ops = &clk_ops_branch,
3948 CLK_INIT(mdss_edpaux_clk.c),
3949 },
3950};
3951
3952static struct branch_clk mdss_edplink_clk = {
3953 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003954 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003955 .base = &virt_bases[MMSS_BASE],
3956 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003957 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003958 .dbg_name = "mdss_edplink_clk",
3959 .ops = &clk_ops_branch,
3960 CLK_INIT(mdss_edplink_clk.c),
3961 },
3962};
3963
3964static struct branch_clk mdss_edppixel_clk = {
3965 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003966 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003967 .base = &virt_bases[MMSS_BASE],
3968 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003969 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003970 .dbg_name = "mdss_edppixel_clk",
3971 .ops = &clk_ops_branch,
3972 CLK_INIT(mdss_edppixel_clk.c),
3973 },
3974};
3975
3976static struct branch_clk mdss_esc0_clk = {
3977 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003978 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003979 .base = &virt_bases[MMSS_BASE],
3980 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003981 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003982 .dbg_name = "mdss_esc0_clk",
3983 .ops = &clk_ops_branch,
3984 CLK_INIT(mdss_esc0_clk.c),
3985 },
3986};
3987
3988static struct branch_clk mdss_esc1_clk = {
3989 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003990 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003991 .base = &virt_bases[MMSS_BASE],
3992 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003993 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003994 .dbg_name = "mdss_esc1_clk",
3995 .ops = &clk_ops_branch,
3996 CLK_INIT(mdss_esc1_clk.c),
3997 },
3998};
3999
4000static struct branch_clk mdss_extpclk_clk = {
4001 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004002 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004003 .base = &virt_bases[MMSS_BASE],
4004 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004005 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004006 .dbg_name = "mdss_extpclk_clk",
4007 .ops = &clk_ops_branch,
4008 CLK_INIT(mdss_extpclk_clk.c),
4009 },
4010};
4011
4012static struct branch_clk mdss_hdmi_ahb_clk = {
4013 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004014 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .base = &virt_bases[MMSS_BASE],
4016 .c = {
4017 .dbg_name = "mdss_hdmi_ahb_clk",
4018 .ops = &clk_ops_branch,
4019 CLK_INIT(mdss_hdmi_ahb_clk.c),
4020 },
4021};
4022
4023static struct branch_clk mdss_hdmi_clk = {
4024 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004025 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004026 .base = &virt_bases[MMSS_BASE],
4027 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004028 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004029 .dbg_name = "mdss_hdmi_clk",
4030 .ops = &clk_ops_branch,
4031 CLK_INIT(mdss_hdmi_clk.c),
4032 },
4033};
4034
4035static struct branch_clk mdss_mdp_clk = {
4036 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004037 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004038 .base = &virt_bases[MMSS_BASE],
4039 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004040 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 .dbg_name = "mdss_mdp_clk",
4042 .ops = &clk_ops_branch,
4043 CLK_INIT(mdss_mdp_clk.c),
4044 },
4045};
4046
4047static struct branch_clk mdss_mdp_lut_clk = {
4048 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004049 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004050 .base = &virt_bases[MMSS_BASE],
4051 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004052 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004053 .dbg_name = "mdss_mdp_lut_clk",
4054 .ops = &clk_ops_branch,
4055 CLK_INIT(mdss_mdp_lut_clk.c),
4056 },
4057};
4058
4059static struct branch_clk mdss_pclk0_clk = {
4060 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004062 .base = &virt_bases[MMSS_BASE],
4063 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004064 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065 .dbg_name = "mdss_pclk0_clk",
4066 .ops = &clk_ops_branch,
4067 CLK_INIT(mdss_pclk0_clk.c),
4068 },
4069};
4070
4071static struct branch_clk mdss_pclk1_clk = {
4072 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004074 .base = &virt_bases[MMSS_BASE],
4075 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004076 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004077 .dbg_name = "mdss_pclk1_clk",
4078 .ops = &clk_ops_branch,
4079 CLK_INIT(mdss_pclk1_clk.c),
4080 },
4081};
4082
4083static struct branch_clk mdss_vsync_clk = {
4084 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004085 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004086 .base = &virt_bases[MMSS_BASE],
4087 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004088 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004089 .dbg_name = "mdss_vsync_clk",
4090 .ops = &clk_ops_branch,
4091 CLK_INIT(mdss_vsync_clk.c),
4092 },
4093};
4094
4095static struct branch_clk mmss_misc_ahb_clk = {
4096 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004098 .base = &virt_bases[MMSS_BASE],
4099 .c = {
4100 .dbg_name = "mmss_misc_ahb_clk",
4101 .ops = &clk_ops_branch,
4102 CLK_INIT(mmss_misc_ahb_clk.c),
4103 },
4104};
4105
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004106static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4107 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004108 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004109 .base = &virt_bases[MMSS_BASE],
4110 .c = {
4111 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4112 .ops = &clk_ops_branch,
4113 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4114 },
4115};
4116
4117static struct branch_clk mmss_mmssnoc_axi_clk = {
4118 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004119 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004120 .base = &virt_bases[MMSS_BASE],
4121 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004122 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .dbg_name = "mmss_mmssnoc_axi_clk",
4124 .ops = &clk_ops_branch,
4125 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4126 },
4127};
4128
4129static struct branch_clk mmss_s0_axi_clk = {
4130 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004131 /* The bus driver needs set_rate to go through to the parent */
4132 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004133 .base = &virt_bases[MMSS_BASE],
4134 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004135 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004136 .dbg_name = "mmss_s0_axi_clk",
4137 .ops = &clk_ops_branch,
4138 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004139 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004140 },
4141};
4142
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004143struct branch_clk ocmemnoc_clk = {
4144 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004145 .has_sibling = 0,
4146 .bcr_reg = 0x50b0,
4147 .base = &virt_bases[MMSS_BASE],
4148 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004149 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004150 .dbg_name = "ocmemnoc_clk",
4151 .ops = &clk_ops_branch,
4152 CLK_INIT(ocmemnoc_clk.c),
4153 },
4154};
4155
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004156struct branch_clk ocmemcx_ocmemnoc_clk = {
4157 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004158 .has_sibling = 1,
4159 .base = &virt_bases[MMSS_BASE],
4160 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004161 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004162 .dbg_name = "ocmemcx_ocmemnoc_clk",
4163 .ops = &clk_ops_branch,
4164 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4165 },
4166};
4167
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004168static struct branch_clk venus0_ahb_clk = {
4169 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004170 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004171 .base = &virt_bases[MMSS_BASE],
4172 .c = {
4173 .dbg_name = "venus0_ahb_clk",
4174 .ops = &clk_ops_branch,
4175 CLK_INIT(venus0_ahb_clk.c),
4176 },
4177};
4178
4179static struct branch_clk venus0_axi_clk = {
4180 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004182 .base = &virt_bases[MMSS_BASE],
4183 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004184 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004185 .dbg_name = "venus0_axi_clk",
4186 .ops = &clk_ops_branch,
4187 CLK_INIT(venus0_axi_clk.c),
4188 },
4189};
4190
4191static struct branch_clk venus0_ocmemnoc_clk = {
4192 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4193 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004194 .base = &virt_bases[MMSS_BASE],
4195 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004196 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004197 .dbg_name = "venus0_ocmemnoc_clk",
4198 .ops = &clk_ops_branch,
4199 CLK_INIT(venus0_ocmemnoc_clk.c),
4200 },
4201};
4202
4203static struct branch_clk venus0_vcodec0_clk = {
4204 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004205 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004206 .base = &virt_bases[MMSS_BASE],
4207 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004208 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004209 .dbg_name = "venus0_vcodec0_clk",
4210 .ops = &clk_ops_branch,
4211 CLK_INIT(venus0_vcodec0_clk.c),
4212 },
4213};
4214
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004215static struct branch_clk oxilicx_axi_clk = {
4216 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004217 .has_sibling = 1,
4218 .base = &virt_bases[MMSS_BASE],
4219 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004220 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004221 .dbg_name = "oxilicx_axi_clk",
4222 .ops = &clk_ops_branch,
4223 CLK_INIT(oxilicx_axi_clk.c),
4224 },
4225};
4226
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004227static struct branch_clk oxili_gfx3d_clk = {
4228 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004229 .base = &virt_bases[MMSS_BASE],
4230 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004231 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004232 .dbg_name = "oxili_gfx3d_clk",
4233 .ops = &clk_ops_branch,
4234 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004235 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004236 },
4237};
4238
4239static struct branch_clk oxilicx_ahb_clk = {
4240 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004241 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004242 .base = &virt_bases[MMSS_BASE],
4243 .c = {
4244 .dbg_name = "oxilicx_ahb_clk",
4245 .ops = &clk_ops_branch,
4246 CLK_INIT(oxilicx_ahb_clk.c),
4247 },
4248};
4249
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004250static struct branch_clk q6ss_ahb_lfabif_clk = {
4251 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4252 .has_sibling = 1,
4253 .base = &virt_bases[LPASS_BASE],
4254 .c = {
4255 .dbg_name = "q6ss_ahb_lfabif_clk",
4256 .ops = &clk_ops_branch,
4257 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4258 },
4259};
4260
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004261
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004262static struct branch_clk gcc_lpass_q6_axi_clk = {
4263 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4264 .has_sibling = 1,
4265 .base = &virt_bases[GCC_BASE],
4266 .c = {
4267 .dbg_name = "gcc_lpass_q6_axi_clk",
4268 .ops = &clk_ops_branch,
4269 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4270 },
4271};
4272
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004273static struct branch_clk q6ss_xo_clk = {
4274 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4275 .bcr_reg = LPASS_Q6SS_BCR,
4276 .has_sibling = 1,
4277 .base = &virt_bases[LPASS_BASE],
4278 .c = {
4279 .dbg_name = "q6ss_xo_clk",
4280 .ops = &clk_ops_branch,
4281 CLK_INIT(q6ss_xo_clk.c),
4282 },
4283};
4284
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004285static struct branch_clk q6ss_ahbm_clk = {
4286 .cbcr_reg = Q6SS_AHBM_CBCR,
4287 .has_sibling = 1,
4288 .base = &virt_bases[LPASS_BASE],
4289 .c = {
4290 .dbg_name = "q6ss_ahbm_clk",
4291 .ops = &clk_ops_branch,
4292 CLK_INIT(q6ss_ahbm_clk.c),
4293 },
4294};
4295
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004296static DEFINE_CLK_MEASURE(l2_m_clk);
4297static DEFINE_CLK_MEASURE(krait0_m_clk);
4298static DEFINE_CLK_MEASURE(krait1_m_clk);
4299static DEFINE_CLK_MEASURE(krait2_m_clk);
4300static DEFINE_CLK_MEASURE(krait3_m_clk);
4301
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004302#ifdef CONFIG_DEBUG_FS
4303
4304struct measure_mux_entry {
4305 struct clk *c;
4306 int base;
4307 u32 debug_mux;
4308};
4309
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004310enum {
4311 M_ACPU0 = 0,
4312 M_ACPU1,
4313 M_ACPU2,
4314 M_ACPU3,
4315 M_L2,
4316};
4317
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004318struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004319 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4320 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4321 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4322 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004323 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004324 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4325 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4326 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4327 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4328 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4329 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4330 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4331 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4332 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4333 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4334 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4335 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4336 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4337 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4338 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4339 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4340 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4341 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4342 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4343 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4344 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4345 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4346 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4347 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4348 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4349 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4350 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4351 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4352 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4353 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4354 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4355 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4356 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004357 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004358 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4359 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4360 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4361 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4362 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4363 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4364 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4365 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4366 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4367 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4368 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4369 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4370 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4371 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4372 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4373 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4374 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4375 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4376 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4377 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4378 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4379 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4380 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4381 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4382 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4383 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4384 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4385 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4386 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004387 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4388 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4389 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4390 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004391 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4392 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004393 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004394 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004395 {&cnoc_clk.c, GCC_BASE, 0x0008},
4396 {&pnoc_clk.c, GCC_BASE, 0x0010},
4397 {&snoc_clk.c, GCC_BASE, 0x0000},
4398 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004399 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004400 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004401 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004402 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4403 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4404 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4405 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4406 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4407 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4408 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4409 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4410 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4411 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4412 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4413 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4414 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4415 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4416 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4417 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4418 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4419 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4420 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4421 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4422 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4423 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4424 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4425 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4426 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4427 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4428 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4429 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4430 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4431 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4432 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4433 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4434 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4435 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4436 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4437 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4438 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4439 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4440 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4441 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4442 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4443 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4444 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4445 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4446 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4447 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4448 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4449 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4450 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004451 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4452 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4453 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4454 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4455 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4456 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4457 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4458 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4459 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4460 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004461 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4462 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4463 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4464 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4465 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4466 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4467 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4468 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4469 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4470 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4471 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4472 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4473 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4474 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4475 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4476 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4477 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004478 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4479 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004480 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004481
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004482 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4483 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4484 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4485 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4486 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004487
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004488 {&dummy_clk, N_BASES, 0x0000},
4489};
4490
4491static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4492{
4493 struct measure_clk *clk = to_measure_clk(c);
4494 unsigned long flags;
4495 u32 regval, clk_sel, i;
4496
4497 if (!parent)
4498 return -EINVAL;
4499
4500 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4501 if (measure_mux[i].c == parent)
4502 break;
4503
4504 if (measure_mux[i].c == &dummy_clk)
4505 return -EINVAL;
4506
4507 spin_lock_irqsave(&local_clock_reg_lock, flags);
4508 /*
4509 * Program the test vector, measurement period (sample_ticks)
4510 * and scaling multiplier.
4511 */
4512 clk->sample_ticks = 0x10000;
4513 clk->multiplier = 1;
4514
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004515 switch (measure_mux[i].base) {
4516
4517 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004518 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004519 clk_sel = measure_mux[i].debug_mux;
4520 break;
4521
4522 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004523 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004524 clk_sel = 0x02C;
4525 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4526 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4527
4528 /* Activate debug clock output */
4529 regval |= BIT(16);
4530 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4531 break;
4532
4533 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004534 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004535 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004536 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4537 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4538
4539 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004540 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004541 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4542 break;
4543
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004544 case APCS_BASE:
4545 clk->multiplier = 4;
4546 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004547
4548 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4549 if (measure_mux[i].debug_mux == M_L2)
4550 regval = BIT(7)|BIT(0);
4551 else
4552 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4553 } else {
4554 if (measure_mux[i].debug_mux == M_L2)
4555 regval = BIT(12);
4556 else
4557 regval = measure_mux[i].debug_mux << 8;
4558 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4559 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004560 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4561 break;
4562
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004563 default:
4564 return -EINVAL;
4565 }
4566
4567 /* Set debug mux clock index */
4568 regval = BVAL(8, 0, clk_sel);
4569 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4570
4571 /* Activate debug clock output */
4572 regval |= BIT(16);
4573 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4574
4575 /* Make sure test vector is set before starting measurements. */
4576 mb();
4577 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4578
4579 return 0;
4580}
4581
4582/* Sample clock for 'ticks' reference clock ticks. */
4583static u32 run_measurement(unsigned ticks)
4584{
4585 /* Stop counters and set the XO4 counter start value. */
4586 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4587
4588 /* Wait for timer to become ready. */
4589 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4590 BIT(25)) != 0)
4591 cpu_relax();
4592
4593 /* Run measurement and wait for completion. */
4594 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4595 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4596 BIT(25)) == 0)
4597 cpu_relax();
4598
4599 /* Return measured ticks. */
4600 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4601 BM(24, 0);
4602}
4603
4604/*
4605 * Perform a hardware rate measurement for a given clock.
4606 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4607 */
4608static unsigned long measure_clk_get_rate(struct clk *c)
4609{
4610 unsigned long flags;
4611 u32 gcc_xo4_reg_backup;
4612 u64 raw_count_short, raw_count_full;
4613 struct measure_clk *clk = to_measure_clk(c);
4614 unsigned ret;
4615
4616 ret = clk_prepare_enable(&cxo_clk_src.c);
4617 if (ret) {
4618 pr_warning("CXO clock failed to enable. Can't measure\n");
4619 return 0;
4620 }
4621
4622 spin_lock_irqsave(&local_clock_reg_lock, flags);
4623
4624 /* Enable CXO/4 and RINGOSC branch. */
4625 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4626 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4627
4628 /*
4629 * The ring oscillator counter will not reset if the measured clock
4630 * is not running. To detect this, run a short measurement before
4631 * the full measurement. If the raw results of the two are the same
4632 * then the clock must be off.
4633 */
4634
4635 /* Run a short measurement. (~1 ms) */
4636 raw_count_short = run_measurement(0x1000);
4637 /* Run a full measurement. (~14 ms) */
4638 raw_count_full = run_measurement(clk->sample_ticks);
4639
4640 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4641
4642 /* Return 0 if the clock is off. */
4643 if (raw_count_full == raw_count_short) {
4644 ret = 0;
4645 } else {
4646 /* Compute rate in Hz. */
4647 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4648 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4649 ret = (raw_count_full * clk->multiplier);
4650 }
4651
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004652 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004653 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4654
4655 clk_disable_unprepare(&cxo_clk_src.c);
4656
4657 return ret;
4658}
4659#else /* !CONFIG_DEBUG_FS */
4660static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4661{
4662 return -EINVAL;
4663}
4664
4665static unsigned long measure_clk_get_rate(struct clk *clk)
4666{
4667 return 0;
4668}
4669#endif /* CONFIG_DEBUG_FS */
4670
Matt Wagantallae053222012-05-14 19:42:07 -07004671static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004672 .set_parent = measure_clk_set_parent,
4673 .get_rate = measure_clk_get_rate,
4674};
4675
4676static struct measure_clk measure_clk = {
4677 .c = {
4678 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004679 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004680 CLK_INIT(measure_clk.c),
4681 },
4682 .multiplier = 1,
4683};
4684
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004685
4686static struct clk_lookup msm_clocks_8974_rumi[] = {
4687 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4688 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004689 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4690 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004691 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4692 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004693 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4694 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004695 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004696 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004697 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4698 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004699 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4700 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4701 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4702 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4703 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4704 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4705 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4706 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4707 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4708 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4709 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4710 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4711 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4712 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4713 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4714 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4715 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4716 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4717 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4718 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4719 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4720 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004721 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4722 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4723 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4724 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4725 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4726 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4727 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4728 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4729 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4730 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4731 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4732 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4733 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4734 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004735};
4736
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004737static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004738 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4739 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4740 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4741 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004742 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004743 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304744 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304745 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004746
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004747 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4748
4749 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004750 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004751 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004752 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004753 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Amy Malochebc7e9672012-08-15 10:30:40 -07004754 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4755 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004756 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4757 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004758 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4759 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4760 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4761 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4762 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4763 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4764 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4765 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4766 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004767 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004768 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004769 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4770 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4771 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4772
Sagar Dharia8a73da92012-08-11 16:41:25 -06004773 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004774 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004775 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304776 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004777 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4778 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4779 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4780 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004781 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004782 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004783 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004784 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004785 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004786 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304789 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004790 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004791 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4792 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4793 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4794 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4795
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004796 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004797 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4798 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4799 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4800 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4801 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4802 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4803
Mona Hossainb43e94b2012-05-07 08:52:06 -07004804 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4805 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4806 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4807 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4808
4809 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4810 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4811 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4812 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4813
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004814 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4815 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4816 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4817 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4818
Patrick Daly1dbfa292013-03-13 14:47:33 -07004819 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4820 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4821 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4822 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4823
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004824 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4825 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4826 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4827
4828 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4829 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4830 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4831
4832 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4833 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4834 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4835 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4836 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4837 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4838 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4839 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4840
Liron Kuch59339922013-01-01 18:29:47 +02004841 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4842 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004843
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004844 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4845 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304846 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4847 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004848 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06004849 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004850 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
4851 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
4852 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07004853 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05304854 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4855 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4856 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4857 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4858 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4859 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07004860 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08004861 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05304862 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
4863 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
4864 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08004865 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004866
4867 /* Multimedia clocks */
4868 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004869 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08004870 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07004871 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
4872 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
4873 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004874 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004875 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004876 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004877 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07004878 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004879 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07004880 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
4881 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
4882 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004883 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
4884 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004885 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4886 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4887 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4888 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004889
4890 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004891 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004892 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004893 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004894 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004895 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004896 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004897 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004898 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004899 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
4900 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
4901 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
4902 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
4903 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
4904 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
4905 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
4906 /* CCI clocks */
4907 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4908 "fda0c000.qcom,cci"),
4909 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
4910 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
4911 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
4912 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004913 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4914 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004915 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4916 "fda0ac00.qcom,csiphy"),
4917 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
4918 "fda0ac00.qcom,csiphy"),
4919 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
4920 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004921 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4922 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004923 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4924 "fda0b000.qcom,csiphy"),
4925 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
4926 "fda0b000.qcom,csiphy"),
4927 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
4928 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004929 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4930 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004931 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4932 "fda0b400.qcom,csiphy"),
4933 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
4934 "fda0b400.qcom,csiphy"),
4935 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
4936 "fda0b400.qcom,csiphy"),
4937 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004938 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4939 "fda08000.qcom,csid"),
4940 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4941 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004942 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08000.qcom,csid"),
4943 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08000.qcom,csid"),
4944 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08000.qcom,csid"),
4945 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08000.qcom,csid"),
4946 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08000.qcom,csid"),
4947 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08000.qcom,csid"),
4948
Shuzhen Wang65765c22013-01-08 14:37:15 -08004949 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4950 "fda08400.qcom,csid"),
4951 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4952 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004953 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08400.qcom,csid"),
4954 CLK_LOOKUP("csi1_ahb_clk", camss_csi1_ahb_clk.c, "fda08400.qcom,csid"),
4955 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08400.qcom,csid"),
4956 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c, "fda08400.qcom,csid"),
4957 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08400.qcom,csid"),
4958 CLK_LOOKUP("csi1_phy_clk", camss_csi1phy_clk.c, "fda08400.qcom,csid"),
4959 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08400.qcom,csid"),
4960 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c, "fda08400.qcom,csid"),
4961 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08400.qcom,csid"),
4962 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c, "fda08400.qcom,csid"),
4963 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08400.qcom,csid"),
4964 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c, "fda08400.qcom,csid"),
4965
Shuzhen Wang65765c22013-01-08 14:37:15 -08004966 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4967 "fda08800.qcom,csid"),
4968 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4969 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004970 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08800.qcom,csid"),
4971 CLK_LOOKUP("csi2_ahb_clk", camss_csi2_ahb_clk.c, "fda08800.qcom,csid"),
4972 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08800.qcom,csid"),
4973 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c, "fda08800.qcom,csid"),
4974 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08800.qcom,csid"),
4975 CLK_LOOKUP("csi2_phy_clk", camss_csi2phy_clk.c, "fda08800.qcom,csid"),
4976 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08800.qcom,csid"),
4977 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c, "fda08800.qcom,csid"),
4978 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08800.qcom,csid"),
4979 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c, "fda08800.qcom,csid"),
4980 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08800.qcom,csid"),
4981 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c, "fda08800.qcom,csid"),
4982
Shuzhen Wang65765c22013-01-08 14:37:15 -08004983 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4984 "fda08c00.qcom,csid"),
4985 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4986 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004987 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08c00.qcom,csid"),
4988 CLK_LOOKUP("csi3_ahb_clk", camss_csi3_ahb_clk.c, "fda08c00.qcom,csid"),
4989 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08c00.qcom,csid"),
4990 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c, "fda08c00.qcom,csid"),
4991 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08c00.qcom,csid"),
4992 CLK_LOOKUP("csi3_phy_clk", camss_csi3phy_clk.c, "fda08c00.qcom,csid"),
4993 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08c00.qcom,csid"),
4994 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c, "fda08c00.qcom,csid"),
4995 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08c00.qcom,csid"),
4996 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c, "fda08c00.qcom,csid"),
4997 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08c00.qcom,csid"),
4998 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c, "fda08c00.qcom,csid"),
4999
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005000 /* ISPIF clocks */
5001 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5002 "fda0a000.qcom,ispif"),
5003 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5004 "fda0a000.qcom,ispif"),
5005 CLK_LOOKUP("camss_vfe_vfe_clk1", camss_vfe_vfe1_clk.c,
5006 "fda0a000.qcom,ispif"),
5007 CLK_LOOKUP("camss_csi_vfe_clk1", camss_csi_vfe1_clk.c,
5008 "fda0a000.qcom,ispif"),
5009
Kevin Chanb4b5f862012-08-23 14:34:33 -07005010 /*VFE clocks*/
5011 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5012 "fda10000.qcom,vfe"),
5013 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5014 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5015 "fda10000.qcom,vfe"),
5016 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5017 "fda10000.qcom,vfe"),
5018 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5019 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5020 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5021 "fda10000.qcom,vfe"),
5022 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5023 "fda14000.qcom,vfe"),
5024 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5025 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5026 "fda14000.qcom,vfe"),
5027 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5028 "fda14000.qcom,vfe"),
5029 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5030 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5031 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5032 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005033 /*Jpeg Clocks*/
5034 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5035 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5036 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5037 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5038 "fda1c000.qcom,jpeg"),
5039 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5040 "fda20000.qcom,jpeg"),
5041 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5042 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005043 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5044 "fda64000.qcom,iommu"),
5045 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5046 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005047 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005048 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5049 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5050 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5051 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5052 "fda1c000.qcom,jpeg"),
5053 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5054 "fda20000.qcom,jpeg"),
5055 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5056 "fda24000.qcom,jpeg"),
5057 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5058 "fda1c000.qcom,jpeg"),
5059 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5060 "fda20000.qcom,jpeg"),
5061 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5062 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005063 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5064 "fda04000.qcom,cpp"),
5065 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5066 "fda04000.qcom,cpp"),
5067 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5068 "fda04000.qcom,cpp"),
5069 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5070 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5071 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5072 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5073 "fda04000.qcom,cpp"),
5074 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5075
5076
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005077 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005078 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5079 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5080 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005081 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005082 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005083 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005084 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5085 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005086 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005087 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5088 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005089 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5090 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005091 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5092 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005093 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005094 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5095 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005096 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005097 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005098 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5099 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005100 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5101 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5102 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5103 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5104 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005105 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5106 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5107 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5108 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005109
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005110
5111 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005112 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5113 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5114 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005115
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005116 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5117 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5118 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5119 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005120 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005121
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005122 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005123
5124 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5125 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5126 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5127 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5128 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5129 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5130 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5131 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5132 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5133 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5134
5135 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5136 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5137 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5138 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5139 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5140 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5141 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5142 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5143 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5144 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5145 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5146 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5147 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005148 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5149 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005150 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5151 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005152
Pratik Pateld8204a12013-02-07 18:36:55 -08005153 /* CoreSight clocks */
5154 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5155 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5156 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5157 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5158 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5159 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5160 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5161 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5162 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5163 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5164 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5165 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5166 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5167 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005168 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5169 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5170 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5171 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5172 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5173 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5174 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5175 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5176 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5177 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5178 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5179 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5180 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5181 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005182
Pratik Pateld8204a12013-02-07 18:36:55 -08005183 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5184 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5185 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5186 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5187 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5188 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5189 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5190 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5191 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5192 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5193 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5194 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5195 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5196 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005197 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5198 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5199 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5200 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5201 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5202 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5203 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5204 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5205 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5206 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5207 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5208 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5209 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5210 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005211
5212 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5213 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5214 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5215 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5216 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005217};
5218
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005219static struct pll_config_regs mmpll0_regs __initdata = {
5220 .l_reg = (void __iomem *)MMPLL0_L_REG,
5221 .m_reg = (void __iomem *)MMPLL0_M_REG,
5222 .n_reg = (void __iomem *)MMPLL0_N_REG,
5223 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5224 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5225 .base = &virt_bases[MMSS_BASE],
5226};
5227
5228/* MMPLL0 at 800 MHz, main output enabled. */
5229static struct pll_config mmpll0_config __initdata = {
5230 .l = 0x29,
5231 .m = 0x2,
5232 .n = 0x3,
5233 .vco_val = 0x0,
5234 .vco_mask = BM(21, 20),
5235 .pre_div_val = 0x0,
5236 .pre_div_mask = BM(14, 12),
5237 .post_div_val = 0x0,
5238 .post_div_mask = BM(9, 8),
5239 .mn_ena_val = BIT(24),
5240 .mn_ena_mask = BIT(24),
5241 .main_output_val = BIT(0),
5242 .main_output_mask = BIT(0),
5243};
5244
5245static struct pll_config_regs mmpll1_regs __initdata = {
5246 .l_reg = (void __iomem *)MMPLL1_L_REG,
5247 .m_reg = (void __iomem *)MMPLL1_M_REG,
5248 .n_reg = (void __iomem *)MMPLL1_N_REG,
5249 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5250 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5251 .base = &virt_bases[MMSS_BASE],
5252};
5253
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005254/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005255static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005256 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005257 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005258 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005259 .vco_val = 0x0,
5260 .vco_mask = BM(21, 20),
5261 .pre_div_val = 0x0,
5262 .pre_div_mask = BM(14, 12),
5263 .post_div_val = 0x0,
5264 .post_div_mask = BM(9, 8),
5265 .mn_ena_val = BIT(24),
5266 .mn_ena_mask = BIT(24),
5267 .main_output_val = BIT(0),
5268 .main_output_mask = BIT(0),
5269};
5270
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005271/* MMPLL1 at 1167 MHz, main output enabled. */
5272static struct pll_config mmpll1_v2_config __initdata = {
5273 .l = 60,
5274 .m = 25,
5275 .n = 32,
5276 .vco_val = 0x0,
5277 .vco_mask = BM(21, 20),
5278 .pre_div_val = 0x0,
5279 .pre_div_mask = BM(14, 12),
5280 .post_div_val = 0x0,
5281 .post_div_mask = BM(9, 8),
5282 .mn_ena_val = BIT(24),
5283 .mn_ena_mask = BIT(24),
5284 .main_output_val = BIT(0),
5285 .main_output_mask = BIT(0),
5286};
5287
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005288static struct pll_config_regs mmpll3_regs __initdata = {
5289 .l_reg = (void __iomem *)MMPLL3_L_REG,
5290 .m_reg = (void __iomem *)MMPLL3_M_REG,
5291 .n_reg = (void __iomem *)MMPLL3_N_REG,
5292 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5293 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5294 .base = &virt_bases[MMSS_BASE],
5295};
5296
5297/* MMPLL3 at 820 MHz, main output enabled. */
5298static struct pll_config mmpll3_config __initdata = {
5299 .l = 0x2A,
5300 .m = 0x11,
5301 .n = 0x18,
5302 .vco_val = 0x0,
5303 .vco_mask = BM(21, 20),
5304 .pre_div_val = 0x0,
5305 .pre_div_mask = BM(14, 12),
5306 .post_div_val = 0x0,
5307 .post_div_mask = BM(9, 8),
5308 .mn_ena_val = BIT(24),
5309 .mn_ena_mask = BIT(24),
5310 .main_output_val = BIT(0),
5311 .main_output_mask = BIT(0),
5312};
5313
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005314/* MMPLL3 at 930 MHz, main output enabled. */
5315static struct pll_config mmpll3_v2_config __initdata = {
5316 .l = 48,
5317 .m = 7,
5318 .n = 16,
5319 .vco_val = 0x0,
5320 .vco_mask = BM(21, 20),
5321 .pre_div_val = 0x0,
5322 .pre_div_mask = BM(14, 12),
5323 .post_div_val = 0x0,
5324 .post_div_mask = BM(9, 8),
5325 .mn_ena_val = BIT(24),
5326 .mn_ena_mask = BIT(24),
5327 .main_output_val = BIT(0),
5328 .main_output_mask = BIT(0),
5329};
5330
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005331#define PWR_ON_MASK BIT(31)
5332#define EN_REST_WAIT_MASK (0xF << 20)
5333#define EN_FEW_WAIT_MASK (0xF << 16)
5334#define CLK_DIS_WAIT_MASK (0xF << 12)
5335#define SW_OVERRIDE_MASK BIT(2)
5336#define HW_CONTROL_MASK BIT(1)
5337#define SW_COLLAPSE_MASK BIT(0)
5338
5339/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5340#define EN_REST_WAIT_VAL (0x2 << 20)
5341#define EN_FEW_WAIT_VAL (0x2 << 16)
5342#define CLK_DIS_WAIT_VAL (0x2 << 12)
5343#define GDSC_TIMEOUT_US 50000
5344
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005345static void __init reg_init(void)
5346{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005347 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005348
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005349 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005350
5351 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5352 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5353 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5354 } else {
5355 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5356 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5357 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005358
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005359 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5360 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5361 regval |= BIT(0);
5362 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5363
5364 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005365 * V2 requires additional votes to allow the LPASS and MMSS
5366 * controllers to use GPLL0.
5367 */
5368 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5369 regval = readl_relaxed(
5370 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5371 writel_relaxed(regval | BIT(26) | BIT(25),
5372 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5373 }
5374
5375 /*
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005376 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5377 * register.
5378 */
5379 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5380}
5381
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005382static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005383{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005384 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005385 clk_set_rate(&axi_clk_src.c, 291750000);
5386 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005387 } else {
5388 clk_set_rate(&axi_clk_src.c, 282000000);
5389 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5390 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005391
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005392 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005393 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5394 * source. Sleep set vote is 0.
5395 */
5396 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5397 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5398
5399 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005400 * Hold an active set vote for CXO; this is because CXO is expected
5401 * to remain on whenever CPUs aren't power collapsed.
5402 */
5403 clk_prepare_enable(&cxo_a_clk_src.c);
5404
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005405 /*
5406 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5407 * the bus driver is ready.
5408 */
5409 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5410 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5411
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005412 /* Set rates for single-rate clocks. */
5413 clk_set_rate(&usb30_master_clk_src.c,
5414 usb30_master_clk_src.freq_tbl[0].freq_hz);
5415 clk_set_rate(&tsif_ref_clk_src.c,
5416 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5417 clk_set_rate(&usb_hs_system_clk_src.c,
5418 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5419 clk_set_rate(&usb_hsic_clk_src.c,
5420 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5421 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5422 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5423 clk_set_rate(&usb_hsic_system_clk_src.c,
5424 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5425 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5426 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5427 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5428 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5429 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5430 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5431 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5432 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5433 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5434 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5435 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5436 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005437}
5438
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005439#define GCC_CC_PHYS 0xFC400000
5440#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005441
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005442#define MMSS_CC_PHYS 0xFD8C0000
5443#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005444
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005445#define LPASS_CC_PHYS 0xFE000000
5446#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005447
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005448#define APCS_GCC_CC_PHYS 0xF9011000
5449#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005450
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005451static struct clk *qup_i2c_clks[][2] __initdata = {
5452 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5453 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5454 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5455 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5456 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5457 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5458 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5459 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5460 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5461 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5462 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5463 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5464};
5465
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005466static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005467{
5468 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5469 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005470 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005471
5472 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5473 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005474 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005475
5476 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5477 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005478 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005479
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005480 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5481 if (!virt_bases[APCS_BASE])
5482 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5483
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005484 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005485
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005486 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5487 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005488 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005489
5490 /*
5491 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5492 * until late_init. This may not be necessary with clock handoff;
5493 * Investigate this code on a real non-simulator target to determine
5494 * its necessity.
5495 */
5496 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005497 regulator_enable(vdd_dig.regulator[0]);
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005498
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005499 enable_rpm_scaling();
5500
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005501 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005502
5503 /* v2 specific changes */
5504 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005505 int i;
5506
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005507 mmpll3_clk_src.c.rate = 930000000;
5508 mmpll1_clk_src.c.rate = 1167000000;
5509 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5510
5511 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005512 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005513
5514 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005515 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005516 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5517
5518 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5519 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5520
5521 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005522
5523 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5524 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5525 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005526 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005527
Patrick Dalyadeeb472013-03-06 21:22:32 -08005528 /*
5529 * MDSS needs the ahb clock and needs to init before we register the
5530 * lookup table.
5531 */
5532 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005533}
5534
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005535static int __init msm8974_clock_late_init(void)
5536{
5537 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5538}
5539
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005540static void __init msm8974_rumi_clock_pre_init(void)
5541{
5542 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5543 if (!virt_bases[GCC_BASE])
5544 panic("clock-8974: Unable to ioremap GCC memory!");
5545
5546 /* SDCC clocks are partially emulated in the RUMI */
5547 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5548 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5549 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5550 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5551
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005552 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5553 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005554 panic("clock-8974: Unable to get the vdd_dig regulator!");
5555
5556 /*
5557 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5558 * until late_init. This may not be necessary with clock handoff;
5559 * Investigate this code on a real non-simulator target to determine
5560 * its necessity.
5561 */
5562 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005563 regulator_enable(vdd_dig.regulator[0]);
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005564}
5565
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005566struct clock_init_data msm8974_clock_init_data __initdata = {
5567 .table = msm_clocks_8974,
5568 .size = ARRAY_SIZE(msm_clocks_8974),
5569 .pre_init = msm8974_clock_pre_init,
5570 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005571 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005572};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005573
5574struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5575 .table = msm_clocks_8974_rumi,
5576 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5577 .pre_init = msm8974_rumi_clock_pre_init,
5578};