blob: 49f7cb7e226b893a4a95a068b25179a30f93c892 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000092 "LAST",
93};
94
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095/*
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020096 * Clear GPU surface registers.
97 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100098void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020099{
100 /* FIXME: check this out */
101 if (rdev->family < CHIP_R600) {
102 int i;
103
Dave Airlie550e2d92009-12-09 14:15:38 +1000104 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
105 if (rdev->surface_regs[i].bo)
106 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
107 else
108 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200109 }
Dave Airliee024e112009-06-24 09:48:08 +1000110 /* enable surfaces */
111 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200112 }
113}
114
115/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 * GPU scratch registers helpers function.
117 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000118void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119{
120 int i;
121
122 /* FIXME: check this out */
123 if (rdev->family < CHIP_R300) {
124 rdev->scratch.num_reg = 5;
125 } else {
126 rdev->scratch.num_reg = 7;
127 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400128 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 for (i = 0; i < rdev->scratch.num_reg; i++) {
130 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400131 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 }
133}
134
135int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
136{
137 int i;
138
139 for (i = 0; i < rdev->scratch.num_reg; i++) {
140 if (rdev->scratch.free[i]) {
141 rdev->scratch.free[i] = false;
142 *reg = rdev->scratch.reg[i];
143 return 0;
144 }
145 }
146 return -EINVAL;
147}
148
149void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
150{
151 int i;
152
153 for (i = 0; i < rdev->scratch.num_reg; i++) {
154 if (rdev->scratch.reg[i] == reg) {
155 rdev->scratch.free[i] = true;
156 return;
157 }
158 }
159}
160
Alex Deucher724c80e2010-08-27 18:25:25 -0400161void radeon_wb_disable(struct radeon_device *rdev)
162{
163 int r;
164
165 if (rdev->wb.wb_obj) {
166 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
167 if (unlikely(r != 0))
168 return;
169 radeon_bo_kunmap(rdev->wb.wb_obj);
170 radeon_bo_unpin(rdev->wb.wb_obj);
171 radeon_bo_unreserve(rdev->wb.wb_obj);
172 }
173 rdev->wb.enabled = false;
174}
175
176void radeon_wb_fini(struct radeon_device *rdev)
177{
178 radeon_wb_disable(rdev);
179 if (rdev->wb.wb_obj) {
180 radeon_bo_unref(&rdev->wb.wb_obj);
181 rdev->wb.wb = NULL;
182 rdev->wb.wb_obj = NULL;
183 }
184}
185
186int radeon_wb_init(struct radeon_device *rdev)
187{
188 int r;
189
190 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100191 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher724c80e2010-08-27 18:25:25 -0400192 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
193 if (r) {
194 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
195 return r;
196 }
197 }
198 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
199 if (unlikely(r != 0)) {
200 radeon_wb_fini(rdev);
201 return r;
202 }
203 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
204 &rdev->wb.gpu_addr);
205 if (r) {
206 radeon_bo_unreserve(rdev->wb.wb_obj);
207 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
208 radeon_wb_fini(rdev);
209 return r;
210 }
211 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
212 radeon_bo_unreserve(rdev->wb.wb_obj);
213 if (r) {
214 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
215 radeon_wb_fini(rdev);
216 return r;
217 }
218
Alex Deuchere6ba7592011-06-13 22:02:51 +0000219 /* clear wb memory */
220 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400221 /* disable event_write fences */
222 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400223 /* disabled via module param */
224 if (radeon_no_wb == 1)
225 rdev->wb.enabled = false;
226 else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400227 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500228 /* often unreliable on AGP */
229 rdev->wb.enabled = false;
230 } else if (rdev->family < CHIP_R300) {
231 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400232 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400233 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400234 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400235 /* event_write fences are only available on r600+ */
236 if (rdev->family >= CHIP_R600)
237 rdev->wb.use_event = true;
238 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400239 }
Alex Deucher7d527852011-01-06 21:19:27 -0500240 /* always use writeback/events on NI */
241 if (ASIC_IS_DCE5(rdev)) {
242 rdev->wb.enabled = true;
243 rdev->wb.use_event = true;
244 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400245
246 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
247
248 return 0;
249}
250
Jerome Glissed594e462010-02-17 21:54:29 +0000251/**
252 * radeon_vram_location - try to find VRAM location
253 * @rdev: radeon device structure holding all necessary informations
254 * @mc: memory controller structure holding memory informations
255 * @base: base address at which to put VRAM
256 *
257 * Function will place try to place VRAM at base address provided
258 * as parameter (which is so far either PCI aperture address or
259 * for IGP TOM base address).
260 *
261 * If there is not enough space to fit the unvisible VRAM in the 32bits
262 * address space then we limit the VRAM size to the aperture.
263 *
264 * If we are using AGP and if the AGP aperture doesn't allow us to have
265 * room for all the VRAM than we restrict the VRAM to the PCI aperture
266 * size and print a warning.
267 *
268 * This function will never fails, worst case are limiting VRAM.
269 *
270 * Note: GTT start, end, size should be initialized before calling this
271 * function on AGP platform.
272 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300273 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000274 * this shouldn't be a problem as we are using the PCI aperture as a reference.
275 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
276 * not IGP.
277 *
278 * Note: we use mc_vram_size as on some board we need to program the mc to
279 * cover the whole aperture even if VRAM size is inferior to aperture size
280 * Novell bug 204882 + along with lots of ubuntu ones
281 *
282 * Note: when limiting vram it's safe to overwritte real_vram_size because
283 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
284 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
285 * ones)
286 *
287 * Note: IGP TOM addr should be the same as the aperture addr, we don't
288 * explicitly check for that thought.
289 *
290 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 */
Jerome Glissed594e462010-02-17 21:54:29 +0000292void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293{
Jerome Glissed594e462010-02-17 21:54:29 +0000294 mc->vram_start = base;
295 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
296 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
297 mc->real_vram_size = mc->aper_size;
298 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299 }
Jerome Glissed594e462010-02-17 21:54:29 +0000300 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400301 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000302 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
303 mc->real_vram_size = mc->aper_size;
304 mc->mc_vram_size = mc->aper_size;
305 }
306 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Michel Dänzerba95c452011-08-19 15:24:18 +0000307 if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
308 mc->real_vram_size = radeon_vram_limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500309 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000310 mc->mc_vram_size >> 20, mc->vram_start,
311 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312}
313
Jerome Glissed594e462010-02-17 21:54:29 +0000314/**
315 * radeon_gtt_location - try to find GTT location
316 * @rdev: radeon device structure holding all necessary informations
317 * @mc: memory controller structure holding memory informations
318 *
319 * Function will place try to place GTT before or after VRAM.
320 *
321 * If GTT size is bigger than space left then we ajust GTT size.
322 * Thus function will never fails.
323 *
324 * FIXME: when reducing GTT size align new size on power of 2.
325 */
326void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
327{
328 u64 size_af, size_bf;
329
Alex Deucher8d369bb2010-07-15 10:51:10 -0400330 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
331 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000332 if (size_bf > size_af) {
333 if (mc->gtt_size > size_bf) {
334 dev_warn(rdev->dev, "limiting GTT\n");
335 mc->gtt_size = size_bf;
336 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400337 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000338 } else {
339 if (mc->gtt_size > size_af) {
340 dev_warn(rdev->dev, "limiting GTT\n");
341 mc->gtt_size = size_af;
342 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400343 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000344 }
345 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500346 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000347 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
348}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349
350/*
351 * GPU helpers function.
352 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200353bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354{
355 uint32_t reg;
356
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000357 if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
358 return false;
359
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500361 if (ASIC_IS_DCE41(rdev)) {
362 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
363 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
364 if (reg & EVERGREEN_CRTC_MASTER_EN)
365 return true;
366 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500367 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
368 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
369 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
370 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
371 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
372 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
373 if (reg & EVERGREEN_CRTC_MASTER_EN)
374 return true;
375 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
377 RREG32(AVIVO_D2CRTC_CONTROL);
378 if (reg & AVIVO_CRTC_EN) {
379 return true;
380 }
381 } else {
382 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
383 RREG32(RADEON_CRTC2_GEN_CNTL);
384 if (reg & RADEON_CRTC_EN) {
385 return true;
386 }
387 }
388
389 /* then check MEM_SIZE, in case the crtcs are off */
390 if (rdev->family >= CHIP_R600)
391 reg = RREG32(R600_CONFIG_MEMSIZE);
392 else
393 reg = RREG32(RADEON_CONFIG_MEMSIZE);
394
395 if (reg)
396 return true;
397
398 return false;
399
400}
401
Alex Deucherf47299c2010-03-16 20:54:38 -0400402void radeon_update_bandwidth_info(struct radeon_device *rdev)
403{
404 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400405 u32 sclk = rdev->pm.current_sclk;
406 u32 mclk = rdev->pm.current_mclk;
407
408 /* sclk/mclk in Mhz */
409 a.full = dfixed_const(100);
410 rdev->pm.sclk.full = dfixed_const(sclk);
411 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
412 rdev->pm.mclk.full = dfixed_const(mclk);
413 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400414
415 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000416 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400417 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000418 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400419 }
420}
421
Dave Airlie72542d72009-12-01 14:06:31 +1000422bool radeon_boot_test_post_card(struct radeon_device *rdev)
423{
424 if (radeon_card_posted(rdev))
425 return true;
426
427 if (rdev->bios) {
428 DRM_INFO("GPU not posted. posting now...\n");
429 if (rdev->is_atom_bios)
430 atom_asic_init(rdev->mode_info.atom_context);
431 else
432 radeon_combios_asic_init(rdev->ddev);
433 return true;
434 } else {
435 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
436 return false;
437 }
438}
439
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000440int radeon_dummy_page_init(struct radeon_device *rdev)
441{
Dave Airlie82568562010-02-05 16:00:07 +1000442 if (rdev->dummy_page.page)
443 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000444 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
445 if (rdev->dummy_page.page == NULL)
446 return -ENOMEM;
447 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
448 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb2010-08-10 14:48:58 +1000449 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
450 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000451 __free_page(rdev->dummy_page.page);
452 rdev->dummy_page.page = NULL;
453 return -ENOMEM;
454 }
455 return 0;
456}
457
458void radeon_dummy_page_fini(struct radeon_device *rdev)
459{
460 if (rdev->dummy_page.page == NULL)
461 return;
462 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
463 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
464 __free_page(rdev->dummy_page.page);
465 rdev->dummy_page.page = NULL;
466}
467
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469/* ATOM accessor methods */
470static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
471{
472 struct radeon_device *rdev = info->dev->dev_private;
473 uint32_t r;
474
475 r = rdev->pll_rreg(rdev, reg);
476 return r;
477}
478
479static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
480{
481 struct radeon_device *rdev = info->dev->dev_private;
482
483 rdev->pll_wreg(rdev, reg, val);
484}
485
486static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
487{
488 struct radeon_device *rdev = info->dev->dev_private;
489 uint32_t r;
490
491 r = rdev->mc_rreg(rdev, reg);
492 return r;
493}
494
495static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
496{
497 struct radeon_device *rdev = info->dev->dev_private;
498
499 rdev->mc_wreg(rdev, reg, val);
500}
501
502static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
503{
504 struct radeon_device *rdev = info->dev->dev_private;
505
506 WREG32(reg*4, val);
507}
508
509static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
510{
511 struct radeon_device *rdev = info->dev->dev_private;
512 uint32_t r;
513
514 r = RREG32(reg*4);
515 return r;
516}
517
Alex Deucher351a52a2010-06-30 11:52:50 -0400518static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
519{
520 struct radeon_device *rdev = info->dev->dev_private;
521
522 WREG32_IO(reg*4, val);
523}
524
525static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
526{
527 struct radeon_device *rdev = info->dev->dev_private;
528 uint32_t r;
529
530 r = RREG32_IO(reg*4);
531 return r;
532}
533
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534int radeon_atombios_init(struct radeon_device *rdev)
535{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400536 struct card_info *atom_card_info =
537 kzalloc(sizeof(struct card_info), GFP_KERNEL);
538
539 if (!atom_card_info)
540 return -ENOMEM;
541
542 rdev->mode_info.atom_card_info = atom_card_info;
543 atom_card_info->dev = rdev->ddev;
544 atom_card_info->reg_read = cail_reg_read;
545 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400546 /* needed for iio ops */
547 if (rdev->rio_mem) {
548 atom_card_info->ioreg_read = cail_ioreg_read;
549 atom_card_info->ioreg_write = cail_ioreg_write;
550 } else {
551 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
552 atom_card_info->ioreg_read = cail_reg_read;
553 atom_card_info->ioreg_write = cail_reg_write;
554 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400555 atom_card_info->mc_read = cail_mc_read;
556 atom_card_info->mc_write = cail_mc_write;
557 atom_card_info->pll_read = cail_pll_read;
558 atom_card_info->pll_write = cail_pll_write;
559
560 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100561 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000563 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564 return 0;
565}
566
567void radeon_atombios_fini(struct radeon_device *rdev)
568{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100569 if (rdev->mode_info.atom_context) {
570 kfree(rdev->mode_info.atom_context->scratch);
571 kfree(rdev->mode_info.atom_context);
572 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400573 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574}
575
576int radeon_combios_init(struct radeon_device *rdev)
577{
578 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
579 return 0;
580}
581
582void radeon_combios_fini(struct radeon_device *rdev)
583{
584}
585
Dave Airlie28d52042009-09-21 14:33:58 +1000586/* if we get transitioned to only one device, tak VGA back */
587static unsigned int radeon_vga_set_decode(void *cookie, bool state)
588{
589 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000590 radeon_vga_set_state(rdev, state);
591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
Dave Airliec1176d62009-10-08 14:03:05 +1000597
Jerome Glisse36421332009-12-11 21:18:34 +0100598void radeon_check_arguments(struct radeon_device *rdev)
599{
600 /* vramlimit must be a power of two */
601 switch (radeon_vram_limit) {
602 case 0:
603 case 4:
604 case 8:
605 case 16:
606 case 32:
607 case 64:
608 case 128:
609 case 256:
610 case 512:
611 case 1024:
612 case 2048:
613 case 4096:
614 break;
615 default:
616 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
617 radeon_vram_limit);
618 radeon_vram_limit = 0;
619 break;
620 }
621 radeon_vram_limit = radeon_vram_limit << 20;
622 /* gtt size must be power of two and greater or equal to 32M */
623 switch (radeon_gart_size) {
624 case 4:
625 case 8:
626 case 16:
627 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
628 radeon_gart_size);
629 radeon_gart_size = 512;
630 break;
631 case 32:
632 case 64:
633 case 128:
634 case 256:
635 case 512:
636 case 1024:
637 case 2048:
638 case 4096:
639 break;
640 default:
641 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
642 radeon_gart_size);
643 radeon_gart_size = 512;
644 break;
645 }
646 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
647 /* AGP mode can only be -1, 1, 2, 4, 8 */
648 switch (radeon_agpmode) {
649 case -1:
650 case 0:
651 case 1:
652 case 2:
653 case 4:
654 case 8:
655 break;
656 default:
657 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
658 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
659 radeon_agpmode = 0;
660 break;
661 }
662}
663
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000664static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
665{
666 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000667 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
668 if (state == VGA_SWITCHEROO_ON) {
669 printk(KERN_INFO "radeon: switched on\n");
670 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000671 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000672 radeon_resume_kms(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000673 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000674 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000675 } else {
676 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000677 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000678 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000679 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000680 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000681 }
682}
683
684static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
685{
686 struct drm_device *dev = pci_get_drvdata(pdev);
687 bool can_switch;
688
689 spin_lock(&dev->count_lock);
690 can_switch = (dev->open_count == 0);
691 spin_unlock(&dev->count_lock);
692 return can_switch;
693}
694
695
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696int radeon_device_init(struct radeon_device *rdev,
697 struct drm_device *ddev,
698 struct pci_dev *pdev,
699 uint32_t flags)
700{
Alex Deucher351a52a2010-06-30 11:52:50 -0400701 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000702 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200703
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200705 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706 rdev->ddev = ddev;
707 rdev->pdev = pdev;
708 rdev->flags = flags;
709 rdev->family = flags & RADEON_FAMILY_MASK;
710 rdev->is_atom_bios = false;
711 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
712 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
713 rdev->gpu_lockup = false;
Jerome Glisse733289c2009-09-16 15:24:21 +0200714 rdev->accel_working = false;
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000715
Thomas Reimd522d9c2011-07-29 14:28:59 +0000716 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
717 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
718 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000719
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200720 /* mutex initialization are all done here so we
721 * can recall function without having locking issues */
Michel Dänzer7a1619b2011-11-10 18:57:26 +0100722 radeon_mutex_init(&rdev->cs_mutex);
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500723 radeon_mutex_init(&rdev->ib_pool.mutex);
Christian Königbf852792011-10-13 13:19:22 +0200724 for (i = 0; i < RADEON_NUM_RINGS; ++i)
Christian Könige32eb502011-10-23 12:56:27 +0200725 mutex_init(&rdev->ring[i].mutex);
Alex Deucher40bacf12009-12-23 03:23:21 -0500726 mutex_init(&rdev->dc_hw_i2c_mutex);
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500727 if (rdev->family >= CHIP_R600)
728 spin_lock_init(&rdev->ih.lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100729 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100730 mutex_init(&rdev->pm.mutex);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400731 mutex_init(&rdev->vram_mutex);
Alex Deucher74652802011-08-25 13:39:48 -0400732 rwlock_init(&rdev->fence_lock);
Christian König15d33322011-09-15 19:02:22 +0200733 rwlock_init(&rdev->semaphore_drv.lock);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200734 INIT_LIST_HEAD(&rdev->gem.objects);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100735 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher2031f772010-04-22 12:52:11 -0400736 init_waitqueue_head(&rdev->irq.idle_queue);
Jerome Glissec1341e52011-12-21 12:13:47 -0500737 INIT_LIST_HEAD(&rdev->semaphore_drv.bo);
Jerome Glisse721604a2012-01-05 22:11:05 -0500738 /* initialize vm here */
739 rdev->vm_manager.use_bitmap = 1;
740 rdev->vm_manager.max_pfn = 1 << 20;
741 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742
Jerome Glisse4aac0472009-09-14 18:29:49 +0200743 /* Set asic functions */
744 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +0100745 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200746 return r;
Jerome Glisse36421332009-12-11 21:18:34 +0100747 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200748
Alex Deucherf95df9c2010-03-21 14:02:25 -0400749 /* all of the newer IGP chips have an internal gart
750 * However some rs4xx report as AGP, so remove that here.
751 */
752 if ((rdev->family >= CHIP_RS400) &&
753 (rdev->flags & RADEON_IS_IGP)) {
754 rdev->flags &= ~RADEON_IS_AGP;
755 }
756
Jerome Glisse30256a32009-11-30 17:47:59 +0100757 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +0200758 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 }
760
Dave Airliead49f502009-07-10 22:36:26 +1000761 /* set DMA mask + need_dma32 flags.
762 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -0400763 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +1000764 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -0400765 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +1000766 */
767 rdev->need_dma32 = false;
768 if (rdev->flags & RADEON_IS_AGP)
769 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -0400770 if ((rdev->flags & RADEON_IS_PCI) &&
771 (rdev->family < CHIP_RS400))
Dave Airliead49f502009-07-10 22:36:26 +1000772 rdev->need_dma32 = true;
773
774 dma_bits = rdev->need_dma32 ? 32 : 40;
775 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +1000777 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400778 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
780 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400781 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
782 if (r) {
783 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
784 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
785 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786
787 /* Registers mapping */
788 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -0600789 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
790 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
792 if (rdev->rmmio == NULL) {
793 return -ENOMEM;
794 }
795 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
796 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
797
Alex Deucher351a52a2010-06-30 11:52:50 -0400798 /* io port mapping */
799 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
800 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
801 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
802 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
803 break;
804 }
805 }
806 if (rdev->rio_mem == NULL)
807 DRM_ERROR("Unable to find PCI I/O BAR\n");
808
Dave Airlie28d52042009-09-21 14:33:58 +1000809 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +1000810 /* this will fail for cards that aren't VGA class devices, just
811 * ignore it */
812 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000813 vga_switcheroo_register_client(rdev->pdev,
814 radeon_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000815 NULL,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000816 radeon_switcheroo_can_switch);
Dave Airlie28d52042009-09-21 14:33:58 +1000817
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000818 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200819 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000820 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200821
Jerome Glisseb574f252009-10-06 19:04:29 +0200822 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
823 /* Acceleration not working on AGP card try again
824 * with fallback to PCI or PCIE GART
825 */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000826 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200827 radeon_fini(rdev);
828 radeon_agp_disable(rdev);
829 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200830 if (r)
831 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832 }
Christian König60a7e392011-09-27 12:31:00 +0200833 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +0200834 radeon_test_moves(rdev);
835 }
Christian König60a7e392011-09-27 12:31:00 +0200836 if ((radeon_testing & 2)) {
837 radeon_test_syncing(rdev);
838 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400840 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200842 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843}
844
Christian König4d8bf9a2011-10-24 14:54:54 +0200845static void radeon_debugfs_remove_files(struct radeon_device *rdev);
846
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847void radeon_device_fini(struct radeon_device *rdev)
848{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 DRM_INFO("radeon: finishing device.\n");
850 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000851 /* evict vram memory */
852 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200853 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000854 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +1000855 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -0400856 if (rdev->rio_mem)
857 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -0400858 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 iounmap(rdev->rmmio);
860 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +0200861 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862}
863
864
865/*
866 * Suspend & resume.
867 */
868int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
869{
Darren Jenkins875c1862009-12-30 12:18:30 +1100870 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400872 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -0400873 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874
Darren Jenkins875c1862009-12-30 12:18:30 +1100875 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200876 return -ENODEV;
877 }
878 if (state.event == PM_EVENT_PRETHAW) {
879 return 0;
880 }
Darren Jenkins875c1862009-12-30 12:18:30 +1100881 rdev = dev->dev_private;
882
Dave Airlie5bcf7192010-12-07 09:20:40 +1000883 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000884 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400885
Seth Forshee86698c22012-01-31 19:06:25 -0600886 drm_kms_helper_poll_disable(dev);
887
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400888 /* turn off display hw */
889 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
890 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
891 }
892
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 /* unpin the front buffers */
894 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
895 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100896 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897
898 if (rfb == NULL || rfb->obj == NULL) {
899 continue;
900 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100901 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +0000902 /* don't unpin kernel fb objects */
903 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100904 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +0000905 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100906 radeon_bo_unpin(robj);
907 radeon_bo_unreserve(robj);
908 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 }
910 }
911 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100912 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 /* wait for gpu to finish processing current batch */
Alex Deucher74652802011-08-25 13:39:48 -0400914 for (i = 0; i < RADEON_NUM_RINGS; i++)
915 radeon_fence_wait_last(rdev, i);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916
Yang Zhaof657c2a2009-09-15 12:21:01 +1000917 radeon_save_bios_scratch_regs(rdev);
918
Alex Deucherce8f5372010-05-07 15:10:16 -0400919 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200920 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500921 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100923 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924
Jerome Glisse10b06122010-05-21 18:48:54 +0200925 radeon_agp_suspend(rdev);
926
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927 pci_save_state(dev->pdev);
928 if (state.event == PM_EVENT_SUSPEND) {
929 /* Shut down the device */
930 pci_disable_device(dev->pdev);
931 pci_set_power_state(dev->pdev, PCI_D3hot);
932 }
Torben Hohnac751ef2011-01-25 15:07:35 -0800933 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +0000934 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -0800935 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200936 return 0;
937}
938
939int radeon_resume_kms(struct drm_device *dev)
940{
Cedric Godin09bdf592010-06-11 14:40:56 -0400941 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943
Dave Airlie5bcf7192010-12-07 09:20:40 +1000944 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000945 return 0;
946
Torben Hohnac751ef2011-01-25 15:07:35 -0800947 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200948 pci_set_power_state(dev->pdev, PCI_D0);
949 pci_restore_state(dev->pdev);
950 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -0800951 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952 return -1;
953 }
954 pci_set_master(dev->pdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000955 /* resume AGP if in use */
956 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200957 radeon_resume(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400958 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000959 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -0400960
Dave Airlie38651672010-03-30 05:34:13 +0000961 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -0800962 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963
Alex Deucher3fa47d92012-01-20 14:56:39 -0500964 /* init dig PHYs, disp eng pll */
965 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -0400966 radeon_atom_encoder_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -0500967 radeon_atom_dcpll_init(rdev);
968 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500969 /* reset hpd state */
970 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 /* blat the mode back in */
972 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -0500973 /* turn on display hw */
974 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
975 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
976 }
Seth Forshee86698c22012-01-31 19:06:25 -0600977
978 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979 return 0;
980}
981
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000982int radeon_gpu_reset(struct radeon_device *rdev)
983{
984 int r;
Dave Airlie8fd1b842011-02-10 14:46:06 +1000985 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000986
Michel Dänzer7a1619b2011-11-10 18:57:26 +0100987 /* Prevent CS ioctl from interfering */
988 radeon_mutex_lock(&rdev->cs_mutex);
989
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000990 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +1000991 /* block TTM */
992 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000993 radeon_suspend(rdev);
994
995 r = radeon_asic_reset(rdev);
996 if (!r) {
997 dev_info(rdev->dev, "GPU reset succeed\n");
998 radeon_resume(rdev);
999 radeon_restore_bios_scratch_regs(rdev);
1000 drm_helper_resume_force_mode(rdev->ddev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001001 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001002 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001003
1004 radeon_mutex_unlock(&rdev->cs_mutex);
1005
1006 if (r) {
1007 /* bad news, how to tell it to userspace ? */
1008 dev_info(rdev->dev, "GPU reset failed\n");
1009 }
1010
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001011 return r;
1012}
1013
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001014
1015/*
1016 * Debugfs
1017 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001018int radeon_debugfs_add_files(struct radeon_device *rdev,
1019 struct drm_info_list *files,
1020 unsigned nfiles)
1021{
1022 unsigned i;
1023
Christian König4d8bf9a2011-10-24 14:54:54 +02001024 for (i = 0; i < rdev->debugfs_count; i++) {
1025 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026 /* Already registered */
1027 return 0;
1028 }
1029 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001030
Christian König4d8bf9a2011-10-24 14:54:54 +02001031 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001032 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1033 DRM_ERROR("Reached maximum number of debugfs components.\n");
1034 DRM_ERROR("Report so we increase "
1035 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036 return -EINVAL;
1037 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001038 rdev->debugfs[rdev->debugfs_count].files = files;
1039 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1040 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041#if defined(CONFIG_DEBUG_FS)
1042 drm_debugfs_create_files(files, nfiles,
1043 rdev->ddev->control->debugfs_root,
1044 rdev->ddev->control);
1045 drm_debugfs_create_files(files, nfiles,
1046 rdev->ddev->primary->debugfs_root,
1047 rdev->ddev->primary);
1048#endif
1049 return 0;
1050}
1051
Christian König4d8bf9a2011-10-24 14:54:54 +02001052static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1053{
1054#if defined(CONFIG_DEBUG_FS)
1055 unsigned i;
1056
1057 for (i = 0; i < rdev->debugfs_count; i++) {
1058 drm_debugfs_remove_files(rdev->debugfs[i].files,
1059 rdev->debugfs[i].num_files,
1060 rdev->ddev->control);
1061 drm_debugfs_remove_files(rdev->debugfs[i].files,
1062 rdev->debugfs[i].num_files,
1063 rdev->ddev->primary);
1064 }
1065#endif
1066}
1067
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068#if defined(CONFIG_DEBUG_FS)
1069int radeon_debugfs_init(struct drm_minor *minor)
1070{
1071 return 0;
1072}
1073
1074void radeon_debugfs_cleanup(struct drm_minor *minor)
1075{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001076}
1077#endif