blob: c21eda03fa5a7ff3c016d6400edc5d6f50f445ff [file] [log] [blame]
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001/*
2 * QLogic qlge NIC HBA Driver
3 * Copyright (c) 2003-2008 QLogic Corporation
4 * See LICENSE.qlge for copyright and licensing details.
5 * Author: Linux qlge network device driver by
6 * Ron Mercer <ron.mercer@qlogic.com>
7 */
8#include <linux/kernel.h>
9#include <linux/init.h>
10#include <linux/types.h>
11#include <linux/module.h>
12#include <linux/list.h>
13#include <linux/pci.h>
14#include <linux/dma-mapping.h>
15#include <linux/pagemap.h>
16#include <linux/sched.h>
17#include <linux/slab.h>
18#include <linux/dmapool.h>
19#include <linux/mempool.h>
20#include <linux/spinlock.h>
21#include <linux/kthread.h>
22#include <linux/interrupt.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/in.h>
26#include <linux/ip.h>
27#include <linux/ipv6.h>
28#include <net/ipv6.h>
29#include <linux/tcp.h>
30#include <linux/udp.h>
31#include <linux/if_arp.h>
32#include <linux/if_ether.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/skbuff.h>
37#include <linux/rtnetlink.h>
38#include <linux/if_vlan.h>
Ron Mercerc4e84bd2008-09-18 11:56:28 -040039#include <linux/delay.h>
40#include <linux/mm.h>
41#include <linux/vmalloc.h>
Kamalesh Babulalb7c6bfb2008-10-13 18:41:01 -070042#include <net/ip6_checksum.h>
Ron Mercerc4e84bd2008-09-18 11:56:28 -040043
44#include "qlge.h"
45
46char qlge_driver_name[] = DRV_NAME;
47const char qlge_driver_version[] = DRV_VERSION;
48
49MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
50MODULE_DESCRIPTION(DRV_STRING " ");
51MODULE_LICENSE("GPL");
52MODULE_VERSION(DRV_VERSION);
53
54static const u32 default_msg =
55 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
56/* NETIF_MSG_TIMER | */
57 NETIF_MSG_IFDOWN |
58 NETIF_MSG_IFUP |
59 NETIF_MSG_RX_ERR |
60 NETIF_MSG_TX_ERR |
Ron Mercer49740972009-02-26 10:08:36 +000061/* NETIF_MSG_TX_QUEUED | */
62/* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
Ron Mercerc4e84bd2008-09-18 11:56:28 -040063/* NETIF_MSG_PKTDATA | */
64 NETIF_MSG_HW | NETIF_MSG_WOL | 0;
65
66static int debug = 0x00007fff; /* defaults above */
67module_param(debug, int, 0);
68MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
69
70#define MSIX_IRQ 0
71#define MSI_IRQ 1
72#define LEG_IRQ 2
73static int irq_type = MSIX_IRQ;
74module_param(irq_type, int, MSIX_IRQ);
75MODULE_PARM_DESC(irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
76
77static struct pci_device_id qlge_pci_tbl[] __devinitdata = {
Ron Mercerb0c2aad2009-02-26 10:08:35 +000078 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
Ron Mercercdca8d02009-03-02 08:07:31 +000079 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
Ron Mercerc4e84bd2008-09-18 11:56:28 -040080 /* required last entry */
81 {0,}
82};
83
84MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
85
86/* This hardware semaphore causes exclusive access to
87 * resources shared between the NIC driver, MPI firmware,
88 * FCOE firmware and the FC driver.
89 */
90static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
91{
92 u32 sem_bits = 0;
93
94 switch (sem_mask) {
95 case SEM_XGMAC0_MASK:
96 sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
97 break;
98 case SEM_XGMAC1_MASK:
99 sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
100 break;
101 case SEM_ICB_MASK:
102 sem_bits = SEM_SET << SEM_ICB_SHIFT;
103 break;
104 case SEM_MAC_ADDR_MASK:
105 sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
106 break;
107 case SEM_FLASH_MASK:
108 sem_bits = SEM_SET << SEM_FLASH_SHIFT;
109 break;
110 case SEM_PROBE_MASK:
111 sem_bits = SEM_SET << SEM_PROBE_SHIFT;
112 break;
113 case SEM_RT_IDX_MASK:
114 sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
115 break;
116 case SEM_PROC_REG_MASK:
117 sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
118 break;
119 default:
120 QPRINTK(qdev, PROBE, ALERT, "Bad Semaphore mask!.\n");
121 return -EINVAL;
122 }
123
124 ql_write32(qdev, SEM, sem_bits | sem_mask);
125 return !(ql_read32(qdev, SEM) & sem_bits);
126}
127
128int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
129{
Ron Mercer0857e9d2009-01-09 11:31:52 +0000130 unsigned int wait_count = 30;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400131 do {
132 if (!ql_sem_trylock(qdev, sem_mask))
133 return 0;
Ron Mercer0857e9d2009-01-09 11:31:52 +0000134 udelay(100);
135 } while (--wait_count);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400136 return -ETIMEDOUT;
137}
138
139void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
140{
141 ql_write32(qdev, SEM, sem_mask);
142 ql_read32(qdev, SEM); /* flush */
143}
144
145/* This function waits for a specific bit to come ready
146 * in a given register. It is used mostly by the initialize
147 * process, but is also used in kernel thread API such as
148 * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
149 */
150int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
151{
152 u32 temp;
153 int count = UDELAY_COUNT;
154
155 while (count) {
156 temp = ql_read32(qdev, reg);
157
158 /* check for errors */
159 if (temp & err_bit) {
160 QPRINTK(qdev, PROBE, ALERT,
161 "register 0x%.08x access error, value = 0x%.08x!.\n",
162 reg, temp);
163 return -EIO;
164 } else if (temp & bit)
165 return 0;
166 udelay(UDELAY_DELAY);
167 count--;
168 }
169 QPRINTK(qdev, PROBE, ALERT,
170 "Timed out waiting for reg %x to come ready.\n", reg);
171 return -ETIMEDOUT;
172}
173
174/* The CFG register is used to download TX and RX control blocks
175 * to the chip. This function waits for an operation to complete.
176 */
177static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
178{
179 int count = UDELAY_COUNT;
180 u32 temp;
181
182 while (count) {
183 temp = ql_read32(qdev, CFG);
184 if (temp & CFG_LE)
185 return -EIO;
186 if (!(temp & bit))
187 return 0;
188 udelay(UDELAY_DELAY);
189 count--;
190 }
191 return -ETIMEDOUT;
192}
193
194
195/* Used to issue init control blocks to hw. Maps control block,
196 * sets address, triggers download, waits for completion.
197 */
198int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
199 u16 q_id)
200{
201 u64 map;
202 int status = 0;
203 int direction;
204 u32 mask;
205 u32 value;
206
207 direction =
208 (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
209 PCI_DMA_FROMDEVICE;
210
211 map = pci_map_single(qdev->pdev, ptr, size, direction);
212 if (pci_dma_mapping_error(qdev->pdev, map)) {
213 QPRINTK(qdev, IFUP, ERR, "Couldn't map DMA area.\n");
214 return -ENOMEM;
215 }
216
Ron Mercer4322c5b2009-07-02 06:06:06 +0000217 status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
218 if (status)
219 return status;
220
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400221 status = ql_wait_cfg(qdev, bit);
222 if (status) {
223 QPRINTK(qdev, IFUP, ERR,
224 "Timed out waiting for CFG to come ready.\n");
225 goto exit;
226 }
227
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400228 ql_write32(qdev, ICB_L, (u32) map);
229 ql_write32(qdev, ICB_H, (u32) (map >> 32));
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400230
231 mask = CFG_Q_MASK | (bit << 16);
232 value = bit | (q_id << CFG_Q_SHIFT);
233 ql_write32(qdev, CFG, (mask | value));
234
235 /*
236 * Wait for the bit to clear after signaling hw.
237 */
238 status = ql_wait_cfg(qdev, bit);
239exit:
Ron Mercer4322c5b2009-07-02 06:06:06 +0000240 ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400241 pci_unmap_single(qdev->pdev, map, size, direction);
242 return status;
243}
244
245/* Get a specific MAC address from the CAM. Used for debug and reg dump. */
246int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
247 u32 *value)
248{
249 u32 offset = 0;
250 int status;
251
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400252 switch (type) {
253 case MAC_ADDR_TYPE_MULTI_MAC:
254 case MAC_ADDR_TYPE_CAM_MAC:
255 {
256 status =
257 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800258 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400259 if (status)
260 goto exit;
261 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
262 (index << MAC_ADDR_IDX_SHIFT) | /* index */
263 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
264 status =
265 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800266 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400267 if (status)
268 goto exit;
269 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
270 status =
271 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800272 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400273 if (status)
274 goto exit;
275 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
276 (index << MAC_ADDR_IDX_SHIFT) | /* index */
277 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
278 status =
279 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800280 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400281 if (status)
282 goto exit;
283 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
284 if (type == MAC_ADDR_TYPE_CAM_MAC) {
285 status =
286 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800287 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400288 if (status)
289 goto exit;
290 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
291 (index << MAC_ADDR_IDX_SHIFT) | /* index */
292 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
293 status =
294 ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
Ron Mercer939678f2009-01-04 17:08:29 -0800295 MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400296 if (status)
297 goto exit;
298 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
299 }
300 break;
301 }
302 case MAC_ADDR_TYPE_VLAN:
303 case MAC_ADDR_TYPE_MULTI_FLTR:
304 default:
305 QPRINTK(qdev, IFUP, CRIT,
306 "Address type %d not yet supported.\n", type);
307 status = -EPERM;
308 }
309exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400310 return status;
311}
312
313/* Set up a MAC, multicast or VLAN address for the
314 * inbound frame matching.
315 */
316static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
317 u16 index)
318{
319 u32 offset = 0;
320 int status = 0;
321
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400322 switch (type) {
323 case MAC_ADDR_TYPE_MULTI_MAC:
324 case MAC_ADDR_TYPE_CAM_MAC:
325 {
326 u32 cam_output;
327 u32 upper = (addr[0] << 8) | addr[1];
328 u32 lower =
329 (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
330 (addr[5]);
331
Ron Mercer49740972009-02-26 10:08:36 +0000332 QPRINTK(qdev, IFUP, DEBUG,
Johannes Berg7c510e42008-10-27 17:47:26 -0700333 "Adding %s address %pM"
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400334 " at index %d in the CAM.\n",
335 ((type ==
336 MAC_ADDR_TYPE_MULTI_MAC) ? "MULTICAST" :
Johannes Berg7c510e42008-10-27 17:47:26 -0700337 "UNICAST"), addr, index);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400338
339 status =
340 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800341 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400342 if (status)
343 goto exit;
344 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
345 (index << MAC_ADDR_IDX_SHIFT) | /* index */
346 type); /* type */
347 ql_write32(qdev, MAC_ADDR_DATA, lower);
348 status =
349 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800350 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400351 if (status)
352 goto exit;
353 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
354 (index << MAC_ADDR_IDX_SHIFT) | /* index */
355 type); /* type */
356 ql_write32(qdev, MAC_ADDR_DATA, upper);
357 status =
358 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800359 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400360 if (status)
361 goto exit;
362 ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
363 (index << MAC_ADDR_IDX_SHIFT) | /* index */
364 type); /* type */
365 /* This field should also include the queue id
366 and possibly the function id. Right now we hardcode
367 the route field to NIC core.
368 */
369 if (type == MAC_ADDR_TYPE_CAM_MAC) {
370 cam_output = (CAM_OUT_ROUTE_NIC |
371 (qdev->
372 func << CAM_OUT_FUNC_SHIFT) |
Ron Mercerb2014ff2009-08-27 11:02:09 +0000373 (0 << CAM_OUT_CQ_ID_SHIFT));
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400374 if (qdev->vlgrp)
375 cam_output |= CAM_OUT_RV;
376 /* route to NIC core */
377 ql_write32(qdev, MAC_ADDR_DATA, cam_output);
378 }
379 break;
380 }
381 case MAC_ADDR_TYPE_VLAN:
382 {
383 u32 enable_bit = *((u32 *) &addr[0]);
384 /* For VLAN, the addr actually holds a bit that
385 * either enables or disables the vlan id we are
386 * addressing. It's either MAC_ADDR_E on or off.
387 * That's bit-27 we're talking about.
388 */
389 QPRINTK(qdev, IFUP, INFO, "%s VLAN ID %d %s the CAM.\n",
390 (enable_bit ? "Adding" : "Removing"),
391 index, (enable_bit ? "to" : "from"));
392
393 status =
394 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800395 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400396 if (status)
397 goto exit;
398 ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
399 (index << MAC_ADDR_IDX_SHIFT) | /* index */
400 type | /* type */
401 enable_bit); /* enable/disable */
402 break;
403 }
404 case MAC_ADDR_TYPE_MULTI_FLTR:
405 default:
406 QPRINTK(qdev, IFUP, CRIT,
407 "Address type %d not yet supported.\n", type);
408 status = -EPERM;
409 }
410exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400411 return status;
412}
413
Ron Mercer7fab3bf2009-07-02 06:06:11 +0000414/* Set or clear MAC address in hardware. We sometimes
415 * have to clear it to prevent wrong frame routing
416 * especially in a bonding environment.
417 */
418static int ql_set_mac_addr(struct ql_adapter *qdev, int set)
419{
420 int status;
421 char zero_mac_addr[ETH_ALEN];
422 char *addr;
423
424 if (set) {
425 addr = &qdev->ndev->dev_addr[0];
426 QPRINTK(qdev, IFUP, DEBUG,
427 "Set Mac addr %02x:%02x:%02x:%02x:%02x:%02x\n",
428 addr[0], addr[1], addr[2], addr[3],
429 addr[4], addr[5]);
430 } else {
431 memset(zero_mac_addr, 0, ETH_ALEN);
432 addr = &zero_mac_addr[0];
433 QPRINTK(qdev, IFUP, DEBUG,
434 "Clearing MAC address on %s\n",
435 qdev->ndev->name);
436 }
437 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
438 if (status)
439 return status;
440 status = ql_set_mac_addr_reg(qdev, (u8 *) addr,
441 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
442 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
443 if (status)
444 QPRINTK(qdev, IFUP, ERR, "Failed to init mac "
445 "address.\n");
446 return status;
447}
448
Ron Mercer6a473302009-07-02 06:06:12 +0000449void ql_link_on(struct ql_adapter *qdev)
450{
451 QPRINTK(qdev, LINK, ERR, "%s: Link is up.\n",
452 qdev->ndev->name);
453 netif_carrier_on(qdev->ndev);
454 ql_set_mac_addr(qdev, 1);
455}
456
457void ql_link_off(struct ql_adapter *qdev)
458{
459 QPRINTK(qdev, LINK, ERR, "%s: Link is down.\n",
460 qdev->ndev->name);
461 netif_carrier_off(qdev->ndev);
462 ql_set_mac_addr(qdev, 0);
463}
464
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400465/* Get a specific frame routing value from the CAM.
466 * Used for debug and reg dump.
467 */
468int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
469{
470 int status = 0;
471
Ron Mercer939678f2009-01-04 17:08:29 -0800472 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400473 if (status)
474 goto exit;
475
476 ql_write32(qdev, RT_IDX,
477 RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
Ron Mercer939678f2009-01-04 17:08:29 -0800478 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400479 if (status)
480 goto exit;
481 *value = ql_read32(qdev, RT_DATA);
482exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400483 return status;
484}
485
486/* The NIC function for this chip has 16 routing indexes. Each one can be used
487 * to route different frame types to various inbound queues. We send broadcast/
488 * multicast/error frames to the default queue for slow handling,
489 * and CAM hit/RSS frames to the fast handling queues.
490 */
491static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
492 int enable)
493{
Ron Mercer8587ea32009-02-23 10:42:15 +0000494 int status = -EINVAL; /* Return error if no mask match. */
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400495 u32 value = 0;
496
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400497 QPRINTK(qdev, IFUP, DEBUG,
498 "%s %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s mask %s the routing reg.\n",
499 (enable ? "Adding" : "Removing"),
500 ((index == RT_IDX_ALL_ERR_SLOT) ? "MAC ERROR/ALL ERROR" : ""),
501 ((index == RT_IDX_IP_CSUM_ERR_SLOT) ? "IP CSUM ERROR" : ""),
502 ((index ==
503 RT_IDX_TCP_UDP_CSUM_ERR_SLOT) ? "TCP/UDP CSUM ERROR" : ""),
504 ((index == RT_IDX_BCAST_SLOT) ? "BROADCAST" : ""),
505 ((index == RT_IDX_MCAST_MATCH_SLOT) ? "MULTICAST MATCH" : ""),
506 ((index == RT_IDX_ALLMULTI_SLOT) ? "ALL MULTICAST MATCH" : ""),
507 ((index == RT_IDX_UNUSED6_SLOT) ? "UNUSED6" : ""),
508 ((index == RT_IDX_UNUSED7_SLOT) ? "UNUSED7" : ""),
509 ((index == RT_IDX_RSS_MATCH_SLOT) ? "RSS ALL/IPV4 MATCH" : ""),
510 ((index == RT_IDX_RSS_IPV6_SLOT) ? "RSS IPV6" : ""),
511 ((index == RT_IDX_RSS_TCP4_SLOT) ? "RSS TCP4" : ""),
512 ((index == RT_IDX_RSS_TCP6_SLOT) ? "RSS TCP6" : ""),
513 ((index == RT_IDX_CAM_HIT_SLOT) ? "CAM HIT" : ""),
514 ((index == RT_IDX_UNUSED013) ? "UNUSED13" : ""),
515 ((index == RT_IDX_UNUSED014) ? "UNUSED14" : ""),
516 ((index == RT_IDX_PROMISCUOUS_SLOT) ? "PROMISCUOUS" : ""),
517 (enable ? "to" : "from"));
518
519 switch (mask) {
520 case RT_IDX_CAM_HIT:
521 {
522 value = RT_IDX_DST_CAM_Q | /* dest */
523 RT_IDX_TYPE_NICQ | /* type */
524 (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
525 break;
526 }
527 case RT_IDX_VALID: /* Promiscuous Mode frames. */
528 {
529 value = RT_IDX_DST_DFLT_Q | /* dest */
530 RT_IDX_TYPE_NICQ | /* type */
531 (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
532 break;
533 }
534 case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
535 {
536 value = RT_IDX_DST_DFLT_Q | /* dest */
537 RT_IDX_TYPE_NICQ | /* type */
538 (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
539 break;
540 }
541 case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
542 {
543 value = RT_IDX_DST_DFLT_Q | /* dest */
544 RT_IDX_TYPE_NICQ | /* type */
545 (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
546 break;
547 }
548 case RT_IDX_MCAST: /* Pass up All Multicast frames. */
549 {
550 value = RT_IDX_DST_CAM_Q | /* dest */
551 RT_IDX_TYPE_NICQ | /* type */
552 (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
553 break;
554 }
555 case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
556 {
557 value = RT_IDX_DST_CAM_Q | /* dest */
558 RT_IDX_TYPE_NICQ | /* type */
559 (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
560 break;
561 }
562 case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
563 {
564 value = RT_IDX_DST_RSS | /* dest */
565 RT_IDX_TYPE_NICQ | /* type */
566 (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
567 break;
568 }
569 case 0: /* Clear the E-bit on an entry. */
570 {
571 value = RT_IDX_DST_DFLT_Q | /* dest */
572 RT_IDX_TYPE_NICQ | /* type */
573 (index << RT_IDX_IDX_SHIFT);/* index */
574 break;
575 }
576 default:
577 QPRINTK(qdev, IFUP, ERR, "Mask type %d not yet supported.\n",
578 mask);
579 status = -EPERM;
580 goto exit;
581 }
582
583 if (value) {
584 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
585 if (status)
586 goto exit;
587 value |= (enable ? RT_IDX_E : 0);
588 ql_write32(qdev, RT_IDX, value);
589 ql_write32(qdev, RT_DATA, enable ? mask : 0);
590 }
591exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400592 return status;
593}
594
595static void ql_enable_interrupts(struct ql_adapter *qdev)
596{
597 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
598}
599
600static void ql_disable_interrupts(struct ql_adapter *qdev)
601{
602 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
603}
604
605/* If we're running with multiple MSI-X vectors then we enable on the fly.
606 * Otherwise, we may have multiple outstanding workers and don't want to
607 * enable until the last one finishes. In this case, the irq_cnt gets
608 * incremented everytime we queue a worker and decremented everytime
609 * a worker finishes. Once it hits zero we enable the interrupt.
610 */
Ron Mercerbb0d2152008-10-20 10:30:26 -0700611u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400612{
Ron Mercerbb0d2152008-10-20 10:30:26 -0700613 u32 var = 0;
614 unsigned long hw_flags = 0;
615 struct intr_context *ctx = qdev->intr_context + intr;
616
617 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
618 /* Always enable if we're MSIX multi interrupts and
619 * it's not the default (zeroeth) interrupt.
620 */
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400621 ql_write32(qdev, INTR_EN,
Ron Mercerbb0d2152008-10-20 10:30:26 -0700622 ctx->intr_en_mask);
623 var = ql_read32(qdev, STS);
624 return var;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400625 }
Ron Mercerbb0d2152008-10-20 10:30:26 -0700626
627 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
628 if (atomic_dec_and_test(&ctx->irq_cnt)) {
629 ql_write32(qdev, INTR_EN,
630 ctx->intr_en_mask);
631 var = ql_read32(qdev, STS);
632 }
633 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
634 return var;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400635}
636
637static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
638{
639 u32 var = 0;
Ron Mercerbb0d2152008-10-20 10:30:26 -0700640 struct intr_context *ctx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400641
Ron Mercerbb0d2152008-10-20 10:30:26 -0700642 /* HW disables for us if we're MSIX multi interrupts and
643 * it's not the default (zeroeth) interrupt.
644 */
645 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
646 return 0;
647
648 ctx = qdev->intr_context + intr;
Ron Mercer08b1bc82009-03-09 10:59:23 +0000649 spin_lock(&qdev->hw_lock);
Ron Mercerbb0d2152008-10-20 10:30:26 -0700650 if (!atomic_read(&ctx->irq_cnt)) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400651 ql_write32(qdev, INTR_EN,
Ron Mercerbb0d2152008-10-20 10:30:26 -0700652 ctx->intr_dis_mask);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400653 var = ql_read32(qdev, STS);
654 }
Ron Mercerbb0d2152008-10-20 10:30:26 -0700655 atomic_inc(&ctx->irq_cnt);
Ron Mercer08b1bc82009-03-09 10:59:23 +0000656 spin_unlock(&qdev->hw_lock);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400657 return var;
658}
659
660static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
661{
662 int i;
663 for (i = 0; i < qdev->intr_count; i++) {
664 /* The enable call does a atomic_dec_and_test
665 * and enables only if the result is zero.
666 * So we precharge it here.
667 */
Ron Mercerbb0d2152008-10-20 10:30:26 -0700668 if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
669 i == 0))
670 atomic_set(&qdev->intr_context[i].irq_cnt, 1);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400671 ql_enable_completion_interrupt(qdev, i);
672 }
673
674}
675
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000676static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
677{
678 int status, i;
679 u16 csum = 0;
680 __le16 *flash = (__le16 *)&qdev->flash;
681
682 status = strncmp((char *)&qdev->flash, str, 4);
683 if (status) {
684 QPRINTK(qdev, IFUP, ERR, "Invalid flash signature.\n");
685 return status;
686 }
687
688 for (i = 0; i < size; i++)
689 csum += le16_to_cpu(*flash++);
690
691 if (csum)
692 QPRINTK(qdev, IFUP, ERR,
693 "Invalid flash checksum, csum = 0x%.04x.\n", csum);
694
695 return csum;
696}
697
Ron Mercer26351472009-02-02 13:53:57 -0800698static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400699{
700 int status = 0;
701 /* wait for reg to come ready */
702 status = ql_wait_reg_rdy(qdev,
703 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
704 if (status)
705 goto exit;
706 /* set up for reg read */
707 ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
708 /* wait for reg to come ready */
709 status = ql_wait_reg_rdy(qdev,
710 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
711 if (status)
712 goto exit;
Ron Mercer26351472009-02-02 13:53:57 -0800713 /* This data is stored on flash as an array of
714 * __le32. Since ql_read32() returns cpu endian
715 * we need to swap it back.
716 */
717 *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400718exit:
719 return status;
720}
721
Ron Mercercdca8d02009-03-02 08:07:31 +0000722static int ql_get_8000_flash_params(struct ql_adapter *qdev)
723{
724 u32 i, size;
725 int status;
726 __le32 *p = (__le32 *)&qdev->flash;
727 u32 offset;
Ron Mercer542512e2009-06-09 05:39:33 +0000728 u8 mac_addr[6];
Ron Mercercdca8d02009-03-02 08:07:31 +0000729
730 /* Get flash offset for function and adjust
731 * for dword access.
732 */
Ron Mercere4552f52009-06-09 05:39:32 +0000733 if (!qdev->port)
Ron Mercercdca8d02009-03-02 08:07:31 +0000734 offset = FUNC0_FLASH_OFFSET / sizeof(u32);
735 else
736 offset = FUNC1_FLASH_OFFSET / sizeof(u32);
737
738 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
739 return -ETIMEDOUT;
740
741 size = sizeof(struct flash_params_8000) / sizeof(u32);
742 for (i = 0; i < size; i++, p++) {
743 status = ql_read_flash_word(qdev, i+offset, p);
744 if (status) {
745 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
746 goto exit;
747 }
748 }
749
750 status = ql_validate_flash(qdev,
751 sizeof(struct flash_params_8000) / sizeof(u16),
752 "8000");
753 if (status) {
754 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
755 status = -EINVAL;
756 goto exit;
757 }
758
Ron Mercer542512e2009-06-09 05:39:33 +0000759 /* Extract either manufacturer or BOFM modified
760 * MAC address.
761 */
762 if (qdev->flash.flash_params_8000.data_type1 == 2)
763 memcpy(mac_addr,
764 qdev->flash.flash_params_8000.mac_addr1,
765 qdev->ndev->addr_len);
766 else
767 memcpy(mac_addr,
768 qdev->flash.flash_params_8000.mac_addr,
769 qdev->ndev->addr_len);
770
771 if (!is_valid_ether_addr(mac_addr)) {
Ron Mercercdca8d02009-03-02 08:07:31 +0000772 QPRINTK(qdev, IFUP, ERR, "Invalid MAC address.\n");
773 status = -EINVAL;
774 goto exit;
775 }
776
777 memcpy(qdev->ndev->dev_addr,
Ron Mercer542512e2009-06-09 05:39:33 +0000778 mac_addr,
Ron Mercercdca8d02009-03-02 08:07:31 +0000779 qdev->ndev->addr_len);
780
781exit:
782 ql_sem_unlock(qdev, SEM_FLASH_MASK);
783 return status;
784}
785
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000786static int ql_get_8012_flash_params(struct ql_adapter *qdev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400787{
788 int i;
789 int status;
Ron Mercer26351472009-02-02 13:53:57 -0800790 __le32 *p = (__le32 *)&qdev->flash;
Ron Mercere78f5fa2009-02-02 13:54:15 -0800791 u32 offset = 0;
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000792 u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
Ron Mercere78f5fa2009-02-02 13:54:15 -0800793
794 /* Second function's parameters follow the first
795 * function's.
796 */
Ron Mercere4552f52009-06-09 05:39:32 +0000797 if (qdev->port)
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000798 offset = size;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400799
800 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
801 return -ETIMEDOUT;
802
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000803 for (i = 0; i < size; i++, p++) {
Ron Mercere78f5fa2009-02-02 13:54:15 -0800804 status = ql_read_flash_word(qdev, i+offset, p);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400805 if (status) {
806 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
807 goto exit;
808 }
809
810 }
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000811
812 status = ql_validate_flash(qdev,
813 sizeof(struct flash_params_8012) / sizeof(u16),
814 "8012");
815 if (status) {
816 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
817 status = -EINVAL;
818 goto exit;
819 }
820
821 if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
822 status = -EINVAL;
823 goto exit;
824 }
825
826 memcpy(qdev->ndev->dev_addr,
827 qdev->flash.flash_params_8012.mac_addr,
828 qdev->ndev->addr_len);
829
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400830exit:
831 ql_sem_unlock(qdev, SEM_FLASH_MASK);
832 return status;
833}
834
835/* xgmac register are located behind the xgmac_addr and xgmac_data
836 * register pair. Each read/write requires us to wait for the ready
837 * bit before reading/writing the data.
838 */
839static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
840{
841 int status;
842 /* wait for reg to come ready */
843 status = ql_wait_reg_rdy(qdev,
844 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
845 if (status)
846 return status;
847 /* write the data to the data reg */
848 ql_write32(qdev, XGMAC_DATA, data);
849 /* trigger the write */
850 ql_write32(qdev, XGMAC_ADDR, reg);
851 return status;
852}
853
854/* xgmac register are located behind the xgmac_addr and xgmac_data
855 * register pair. Each read/write requires us to wait for the ready
856 * bit before reading/writing the data.
857 */
858int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
859{
860 int status = 0;
861 /* wait for reg to come ready */
862 status = ql_wait_reg_rdy(qdev,
863 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
864 if (status)
865 goto exit;
866 /* set up for reg read */
867 ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
868 /* wait for reg to come ready */
869 status = ql_wait_reg_rdy(qdev,
870 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
871 if (status)
872 goto exit;
873 /* get the data */
874 *data = ql_read32(qdev, XGMAC_DATA);
875exit:
876 return status;
877}
878
879/* This is used for reading the 64-bit statistics regs. */
880int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
881{
882 int status = 0;
883 u32 hi = 0;
884 u32 lo = 0;
885
886 status = ql_read_xgmac_reg(qdev, reg, &lo);
887 if (status)
888 goto exit;
889
890 status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
891 if (status)
892 goto exit;
893
894 *data = (u64) lo | ((u64) hi << 32);
895
896exit:
897 return status;
898}
899
Ron Mercercdca8d02009-03-02 08:07:31 +0000900static int ql_8000_port_initialize(struct ql_adapter *qdev)
901{
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +0000902 int status;
Ron Mercercfec0cb2009-06-09 05:39:29 +0000903 /*
904 * Get MPI firmware version for driver banner
905 * and ethool info.
906 */
907 status = ql_mb_about_fw(qdev);
908 if (status)
909 goto exit;
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +0000910 status = ql_mb_get_fw_state(qdev);
911 if (status)
912 goto exit;
913 /* Wake up a worker to get/set the TX/RX frame sizes. */
914 queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
915exit:
916 return status;
Ron Mercercdca8d02009-03-02 08:07:31 +0000917}
918
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400919/* Take the MAC Core out of reset.
920 * Enable statistics counting.
921 * Take the transmitter/receiver out of reset.
922 * This functionality may be done in the MPI firmware at a
923 * later date.
924 */
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000925static int ql_8012_port_initialize(struct ql_adapter *qdev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400926{
927 int status = 0;
928 u32 data;
929
930 if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
931 /* Another function has the semaphore, so
932 * wait for the port init bit to come ready.
933 */
934 QPRINTK(qdev, LINK, INFO,
935 "Another function has the semaphore, so wait for the port init bit to come ready.\n");
936 status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
937 if (status) {
938 QPRINTK(qdev, LINK, CRIT,
939 "Port initialize timed out.\n");
940 }
941 return status;
942 }
943
944 QPRINTK(qdev, LINK, INFO, "Got xgmac semaphore!.\n");
945 /* Set the core reset. */
946 status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
947 if (status)
948 goto end;
949 data |= GLOBAL_CFG_RESET;
950 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
951 if (status)
952 goto end;
953
954 /* Clear the core reset and turn on jumbo for receiver. */
955 data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
956 data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
957 data |= GLOBAL_CFG_TX_STAT_EN;
958 data |= GLOBAL_CFG_RX_STAT_EN;
959 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
960 if (status)
961 goto end;
962
963 /* Enable transmitter, and clear it's reset. */
964 status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
965 if (status)
966 goto end;
967 data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
968 data |= TX_CFG_EN; /* Enable the transmitter. */
969 status = ql_write_xgmac_reg(qdev, TX_CFG, data);
970 if (status)
971 goto end;
972
973 /* Enable receiver and clear it's reset. */
974 status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
975 if (status)
976 goto end;
977 data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
978 data |= RX_CFG_EN; /* Enable the receiver. */
979 status = ql_write_xgmac_reg(qdev, RX_CFG, data);
980 if (status)
981 goto end;
982
983 /* Turn on jumbo. */
984 status =
985 ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
986 if (status)
987 goto end;
988 status =
989 ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
990 if (status)
991 goto end;
992
993 /* Signal to the world that the port is enabled. */
994 ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
995end:
996 ql_sem_unlock(qdev, qdev->xg_sem_mask);
997 return status;
998}
999
1000/* Get the next large buffer. */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08001001static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001002{
1003 struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
1004 rx_ring->lbq_curr_idx++;
1005 if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
1006 rx_ring->lbq_curr_idx = 0;
1007 rx_ring->lbq_free_cnt++;
1008 return lbq_desc;
1009}
1010
1011/* Get the next small buffer. */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08001012static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001013{
1014 struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
1015 rx_ring->sbq_curr_idx++;
1016 if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
1017 rx_ring->sbq_curr_idx = 0;
1018 rx_ring->sbq_free_cnt++;
1019 return sbq_desc;
1020}
1021
1022/* Update an rx ring index. */
1023static void ql_update_cq(struct rx_ring *rx_ring)
1024{
1025 rx_ring->cnsmr_idx++;
1026 rx_ring->curr_entry++;
1027 if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
1028 rx_ring->cnsmr_idx = 0;
1029 rx_ring->curr_entry = rx_ring->cq_base;
1030 }
1031}
1032
1033static void ql_write_cq_idx(struct rx_ring *rx_ring)
1034{
1035 ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
1036}
1037
1038/* Process (refill) a large buffer queue. */
1039static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
1040{
Ron Mercer49f21862009-02-23 10:42:16 +00001041 u32 clean_idx = rx_ring->lbq_clean_idx;
1042 u32 start_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001043 struct bq_desc *lbq_desc;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001044 u64 map;
1045 int i;
1046
1047 while (rx_ring->lbq_free_cnt > 16) {
1048 for (i = 0; i < 16; i++) {
1049 QPRINTK(qdev, RX_STATUS, DEBUG,
1050 "lbq: try cleaning clean_idx = %d.\n",
1051 clean_idx);
1052 lbq_desc = &rx_ring->lbq[clean_idx];
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001053 if (lbq_desc->p.lbq_page == NULL) {
1054 QPRINTK(qdev, RX_STATUS, DEBUG,
1055 "lbq: getting new page for index %d.\n",
1056 lbq_desc->index);
1057 lbq_desc->p.lbq_page = alloc_page(GFP_ATOMIC);
1058 if (lbq_desc->p.lbq_page == NULL) {
Ron Mercer79d2b292009-02-12 16:38:34 -08001059 rx_ring->lbq_clean_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001060 QPRINTK(qdev, RX_STATUS, ERR,
1061 "Couldn't get a page.\n");
1062 return;
1063 }
1064 map = pci_map_page(qdev->pdev,
1065 lbq_desc->p.lbq_page,
1066 0, PAGE_SIZE,
1067 PCI_DMA_FROMDEVICE);
1068 if (pci_dma_mapping_error(qdev->pdev, map)) {
Ron Mercer79d2b292009-02-12 16:38:34 -08001069 rx_ring->lbq_clean_idx = clean_idx;
Ron Mercerf2603c22009-02-12 16:37:32 -08001070 put_page(lbq_desc->p.lbq_page);
1071 lbq_desc->p.lbq_page = NULL;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001072 QPRINTK(qdev, RX_STATUS, ERR,
1073 "PCI mapping failed.\n");
1074 return;
1075 }
1076 pci_unmap_addr_set(lbq_desc, mapaddr, map);
1077 pci_unmap_len_set(lbq_desc, maplen, PAGE_SIZE);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001078 *lbq_desc->addr = cpu_to_le64(map);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001079 }
1080 clean_idx++;
1081 if (clean_idx == rx_ring->lbq_len)
1082 clean_idx = 0;
1083 }
1084
1085 rx_ring->lbq_clean_idx = clean_idx;
1086 rx_ring->lbq_prod_idx += 16;
1087 if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
1088 rx_ring->lbq_prod_idx = 0;
Ron Mercer49f21862009-02-23 10:42:16 +00001089 rx_ring->lbq_free_cnt -= 16;
1090 }
1091
1092 if (start_idx != clean_idx) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001093 QPRINTK(qdev, RX_STATUS, DEBUG,
1094 "lbq: updating prod idx = %d.\n",
1095 rx_ring->lbq_prod_idx);
1096 ql_write_db_reg(rx_ring->lbq_prod_idx,
1097 rx_ring->lbq_prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001098 }
1099}
1100
1101/* Process (refill) a small buffer queue. */
1102static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
1103{
Ron Mercer49f21862009-02-23 10:42:16 +00001104 u32 clean_idx = rx_ring->sbq_clean_idx;
1105 u32 start_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001106 struct bq_desc *sbq_desc;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001107 u64 map;
1108 int i;
1109
1110 while (rx_ring->sbq_free_cnt > 16) {
1111 for (i = 0; i < 16; i++) {
1112 sbq_desc = &rx_ring->sbq[clean_idx];
1113 QPRINTK(qdev, RX_STATUS, DEBUG,
1114 "sbq: try cleaning clean_idx = %d.\n",
1115 clean_idx);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001116 if (sbq_desc->p.skb == NULL) {
1117 QPRINTK(qdev, RX_STATUS, DEBUG,
1118 "sbq: getting new skb for index %d.\n",
1119 sbq_desc->index);
1120 sbq_desc->p.skb =
1121 netdev_alloc_skb(qdev->ndev,
1122 rx_ring->sbq_buf_size);
1123 if (sbq_desc->p.skb == NULL) {
1124 QPRINTK(qdev, PROBE, ERR,
1125 "Couldn't get an skb.\n");
1126 rx_ring->sbq_clean_idx = clean_idx;
1127 return;
1128 }
1129 skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
1130 map = pci_map_single(qdev->pdev,
1131 sbq_desc->p.skb->data,
1132 rx_ring->sbq_buf_size /
1133 2, PCI_DMA_FROMDEVICE);
Ron Mercerc907a352009-01-04 17:06:46 -08001134 if (pci_dma_mapping_error(qdev->pdev, map)) {
1135 QPRINTK(qdev, IFUP, ERR, "PCI mapping failed.\n");
1136 rx_ring->sbq_clean_idx = clean_idx;
Ron Mercer06a3d512009-02-12 16:37:48 -08001137 dev_kfree_skb_any(sbq_desc->p.skb);
1138 sbq_desc->p.skb = NULL;
Ron Mercerc907a352009-01-04 17:06:46 -08001139 return;
1140 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001141 pci_unmap_addr_set(sbq_desc, mapaddr, map);
1142 pci_unmap_len_set(sbq_desc, maplen,
1143 rx_ring->sbq_buf_size / 2);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001144 *sbq_desc->addr = cpu_to_le64(map);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001145 }
1146
1147 clean_idx++;
1148 if (clean_idx == rx_ring->sbq_len)
1149 clean_idx = 0;
1150 }
1151 rx_ring->sbq_clean_idx = clean_idx;
1152 rx_ring->sbq_prod_idx += 16;
1153 if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
1154 rx_ring->sbq_prod_idx = 0;
Ron Mercer49f21862009-02-23 10:42:16 +00001155 rx_ring->sbq_free_cnt -= 16;
1156 }
1157
1158 if (start_idx != clean_idx) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001159 QPRINTK(qdev, RX_STATUS, DEBUG,
1160 "sbq: updating prod idx = %d.\n",
1161 rx_ring->sbq_prod_idx);
1162 ql_write_db_reg(rx_ring->sbq_prod_idx,
1163 rx_ring->sbq_prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001164 }
1165}
1166
1167static void ql_update_buffer_queues(struct ql_adapter *qdev,
1168 struct rx_ring *rx_ring)
1169{
1170 ql_update_sbq(qdev, rx_ring);
1171 ql_update_lbq(qdev, rx_ring);
1172}
1173
1174/* Unmaps tx buffers. Can be called from send() if a pci mapping
1175 * fails at some stage, or from the interrupt when a tx completes.
1176 */
1177static void ql_unmap_send(struct ql_adapter *qdev,
1178 struct tx_ring_desc *tx_ring_desc, int mapped)
1179{
1180 int i;
1181 for (i = 0; i < mapped; i++) {
1182 if (i == 0 || (i == 7 && mapped > 7)) {
1183 /*
1184 * Unmap the skb->data area, or the
1185 * external sglist (AKA the Outbound
1186 * Address List (OAL)).
1187 * If its the zeroeth element, then it's
1188 * the skb->data area. If it's the 7th
1189 * element and there is more than 6 frags,
1190 * then its an OAL.
1191 */
1192 if (i == 7) {
1193 QPRINTK(qdev, TX_DONE, DEBUG,
1194 "unmapping OAL area.\n");
1195 }
1196 pci_unmap_single(qdev->pdev,
1197 pci_unmap_addr(&tx_ring_desc->map[i],
1198 mapaddr),
1199 pci_unmap_len(&tx_ring_desc->map[i],
1200 maplen),
1201 PCI_DMA_TODEVICE);
1202 } else {
1203 QPRINTK(qdev, TX_DONE, DEBUG, "unmapping frag %d.\n",
1204 i);
1205 pci_unmap_page(qdev->pdev,
1206 pci_unmap_addr(&tx_ring_desc->map[i],
1207 mapaddr),
1208 pci_unmap_len(&tx_ring_desc->map[i],
1209 maplen), PCI_DMA_TODEVICE);
1210 }
1211 }
1212
1213}
1214
1215/* Map the buffers for this transmit. This will return
1216 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
1217 */
1218static int ql_map_send(struct ql_adapter *qdev,
1219 struct ob_mac_iocb_req *mac_iocb_ptr,
1220 struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
1221{
1222 int len = skb_headlen(skb);
1223 dma_addr_t map;
1224 int frag_idx, err, map_idx = 0;
1225 struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
1226 int frag_cnt = skb_shinfo(skb)->nr_frags;
1227
1228 if (frag_cnt) {
1229 QPRINTK(qdev, TX_QUEUED, DEBUG, "frag_cnt = %d.\n", frag_cnt);
1230 }
1231 /*
1232 * Map the skb buffer first.
1233 */
1234 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
1235
1236 err = pci_dma_mapping_error(qdev->pdev, map);
1237 if (err) {
1238 QPRINTK(qdev, TX_QUEUED, ERR,
1239 "PCI mapping failed with error: %d\n", err);
1240
1241 return NETDEV_TX_BUSY;
1242 }
1243
1244 tbd->len = cpu_to_le32(len);
1245 tbd->addr = cpu_to_le64(map);
1246 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1247 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
1248 map_idx++;
1249
1250 /*
1251 * This loop fills the remainder of the 8 address descriptors
1252 * in the IOCB. If there are more than 7 fragments, then the
1253 * eighth address desc will point to an external list (OAL).
1254 * When this happens, the remainder of the frags will be stored
1255 * in this list.
1256 */
1257 for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
1258 skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
1259 tbd++;
1260 if (frag_idx == 6 && frag_cnt > 7) {
1261 /* Let's tack on an sglist.
1262 * Our control block will now
1263 * look like this:
1264 * iocb->seg[0] = skb->data
1265 * iocb->seg[1] = frag[0]
1266 * iocb->seg[2] = frag[1]
1267 * iocb->seg[3] = frag[2]
1268 * iocb->seg[4] = frag[3]
1269 * iocb->seg[5] = frag[4]
1270 * iocb->seg[6] = frag[5]
1271 * iocb->seg[7] = ptr to OAL (external sglist)
1272 * oal->seg[0] = frag[6]
1273 * oal->seg[1] = frag[7]
1274 * oal->seg[2] = frag[8]
1275 * oal->seg[3] = frag[9]
1276 * oal->seg[4] = frag[10]
1277 * etc...
1278 */
1279 /* Tack on the OAL in the eighth segment of IOCB. */
1280 map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
1281 sizeof(struct oal),
1282 PCI_DMA_TODEVICE);
1283 err = pci_dma_mapping_error(qdev->pdev, map);
1284 if (err) {
1285 QPRINTK(qdev, TX_QUEUED, ERR,
1286 "PCI mapping outbound address list with error: %d\n",
1287 err);
1288 goto map_error;
1289 }
1290
1291 tbd->addr = cpu_to_le64(map);
1292 /*
1293 * The length is the number of fragments
1294 * that remain to be mapped times the length
1295 * of our sglist (OAL).
1296 */
1297 tbd->len =
1298 cpu_to_le32((sizeof(struct tx_buf_desc) *
1299 (frag_cnt - frag_idx)) | TX_DESC_C);
1300 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
1301 map);
1302 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1303 sizeof(struct oal));
1304 tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
1305 map_idx++;
1306 }
1307
1308 map =
1309 pci_map_page(qdev->pdev, frag->page,
1310 frag->page_offset, frag->size,
1311 PCI_DMA_TODEVICE);
1312
1313 err = pci_dma_mapping_error(qdev->pdev, map);
1314 if (err) {
1315 QPRINTK(qdev, TX_QUEUED, ERR,
1316 "PCI mapping frags failed with error: %d.\n",
1317 err);
1318 goto map_error;
1319 }
1320
1321 tbd->addr = cpu_to_le64(map);
1322 tbd->len = cpu_to_le32(frag->size);
1323 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1324 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1325 frag->size);
1326
1327 }
1328 /* Save the number of segments we've mapped. */
1329 tx_ring_desc->map_cnt = map_idx;
1330 /* Terminate the last segment. */
1331 tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
1332 return NETDEV_TX_OK;
1333
1334map_error:
1335 /*
1336 * If the first frag mapping failed, then i will be zero.
1337 * This causes the unmap of the skb->data area. Otherwise
1338 * we pass in the number of frags that mapped successfully
1339 * so they can be umapped.
1340 */
1341 ql_unmap_send(qdev, tx_ring_desc, map_idx);
1342 return NETDEV_TX_BUSY;
1343}
1344
Stephen Hemminger8668ae92008-11-21 17:29:50 -08001345static void ql_realign_skb(struct sk_buff *skb, int len)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001346{
1347 void *temp_addr = skb->data;
1348
1349 /* Undo the skb_reserve(skb,32) we did before
1350 * giving to hardware, and realign data on
1351 * a 2-byte boundary.
1352 */
1353 skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
1354 skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
1355 skb_copy_to_linear_data(skb, temp_addr,
1356 (unsigned int)len);
1357}
1358
1359/*
1360 * This function builds an skb for the given inbound
1361 * completion. It will be rewritten for readability in the near
1362 * future, but for not it works well.
1363 */
1364static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
1365 struct rx_ring *rx_ring,
1366 struct ib_mac_iocb_rsp *ib_mac_rsp)
1367{
1368 struct bq_desc *lbq_desc;
1369 struct bq_desc *sbq_desc;
1370 struct sk_buff *skb = NULL;
1371 u32 length = le32_to_cpu(ib_mac_rsp->data_len);
1372 u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
1373
1374 /*
1375 * Handle the header buffer if present.
1376 */
1377 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
1378 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1379 QPRINTK(qdev, RX_STATUS, DEBUG, "Header of %d bytes in small buffer.\n", hdr_len);
1380 /*
1381 * Headers fit nicely into a small buffer.
1382 */
1383 sbq_desc = ql_get_curr_sbuf(rx_ring);
1384 pci_unmap_single(qdev->pdev,
1385 pci_unmap_addr(sbq_desc, mapaddr),
1386 pci_unmap_len(sbq_desc, maplen),
1387 PCI_DMA_FROMDEVICE);
1388 skb = sbq_desc->p.skb;
1389 ql_realign_skb(skb, hdr_len);
1390 skb_put(skb, hdr_len);
1391 sbq_desc->p.skb = NULL;
1392 }
1393
1394 /*
1395 * Handle the data buffer(s).
1396 */
1397 if (unlikely(!length)) { /* Is there data too? */
1398 QPRINTK(qdev, RX_STATUS, DEBUG,
1399 "No Data buffer in this packet.\n");
1400 return skb;
1401 }
1402
1403 if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
1404 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1405 QPRINTK(qdev, RX_STATUS, DEBUG,
1406 "Headers in small, data of %d bytes in small, combine them.\n", length);
1407 /*
1408 * Data is less than small buffer size so it's
1409 * stuffed in a small buffer.
1410 * For this case we append the data
1411 * from the "data" small buffer to the "header" small
1412 * buffer.
1413 */
1414 sbq_desc = ql_get_curr_sbuf(rx_ring);
1415 pci_dma_sync_single_for_cpu(qdev->pdev,
1416 pci_unmap_addr
1417 (sbq_desc, mapaddr),
1418 pci_unmap_len
1419 (sbq_desc, maplen),
1420 PCI_DMA_FROMDEVICE);
1421 memcpy(skb_put(skb, length),
1422 sbq_desc->p.skb->data, length);
1423 pci_dma_sync_single_for_device(qdev->pdev,
1424 pci_unmap_addr
1425 (sbq_desc,
1426 mapaddr),
1427 pci_unmap_len
1428 (sbq_desc,
1429 maplen),
1430 PCI_DMA_FROMDEVICE);
1431 } else {
1432 QPRINTK(qdev, RX_STATUS, DEBUG,
1433 "%d bytes in a single small buffer.\n", length);
1434 sbq_desc = ql_get_curr_sbuf(rx_ring);
1435 skb = sbq_desc->p.skb;
1436 ql_realign_skb(skb, length);
1437 skb_put(skb, length);
1438 pci_unmap_single(qdev->pdev,
1439 pci_unmap_addr(sbq_desc,
1440 mapaddr),
1441 pci_unmap_len(sbq_desc,
1442 maplen),
1443 PCI_DMA_FROMDEVICE);
1444 sbq_desc->p.skb = NULL;
1445 }
1446 } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
1447 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1448 QPRINTK(qdev, RX_STATUS, DEBUG,
1449 "Header in small, %d bytes in large. Chain large to small!\n", length);
1450 /*
1451 * The data is in a single large buffer. We
1452 * chain it to the header buffer's skb and let
1453 * it rip.
1454 */
1455 lbq_desc = ql_get_curr_lbuf(rx_ring);
1456 pci_unmap_page(qdev->pdev,
1457 pci_unmap_addr(lbq_desc,
1458 mapaddr),
1459 pci_unmap_len(lbq_desc, maplen),
1460 PCI_DMA_FROMDEVICE);
1461 QPRINTK(qdev, RX_STATUS, DEBUG,
1462 "Chaining page to skb.\n");
1463 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1464 0, length);
1465 skb->len += length;
1466 skb->data_len += length;
1467 skb->truesize += length;
1468 lbq_desc->p.lbq_page = NULL;
1469 } else {
1470 /*
1471 * The headers and data are in a single large buffer. We
1472 * copy it to a new skb and let it go. This can happen with
1473 * jumbo mtu on a non-TCP/UDP frame.
1474 */
1475 lbq_desc = ql_get_curr_lbuf(rx_ring);
1476 skb = netdev_alloc_skb(qdev->ndev, length);
1477 if (skb == NULL) {
1478 QPRINTK(qdev, PROBE, DEBUG,
1479 "No skb available, drop the packet.\n");
1480 return NULL;
1481 }
Ron Mercer4055c7d2009-01-04 17:07:09 -08001482 pci_unmap_page(qdev->pdev,
1483 pci_unmap_addr(lbq_desc,
1484 mapaddr),
1485 pci_unmap_len(lbq_desc, maplen),
1486 PCI_DMA_FROMDEVICE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001487 skb_reserve(skb, NET_IP_ALIGN);
1488 QPRINTK(qdev, RX_STATUS, DEBUG,
1489 "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", length);
1490 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1491 0, length);
1492 skb->len += length;
1493 skb->data_len += length;
1494 skb->truesize += length;
1495 length -= length;
1496 lbq_desc->p.lbq_page = NULL;
1497 __pskb_pull_tail(skb,
1498 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1499 VLAN_ETH_HLEN : ETH_HLEN);
1500 }
1501 } else {
1502 /*
1503 * The data is in a chain of large buffers
1504 * pointed to by a small buffer. We loop
1505 * thru and chain them to the our small header
1506 * buffer's skb.
1507 * frags: There are 18 max frags and our small
1508 * buffer will hold 32 of them. The thing is,
1509 * we'll use 3 max for our 9000 byte jumbo
1510 * frames. If the MTU goes up we could
1511 * eventually be in trouble.
1512 */
1513 int size, offset, i = 0;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001514 __le64 *bq, bq_array[8];
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001515 sbq_desc = ql_get_curr_sbuf(rx_ring);
1516 pci_unmap_single(qdev->pdev,
1517 pci_unmap_addr(sbq_desc, mapaddr),
1518 pci_unmap_len(sbq_desc, maplen),
1519 PCI_DMA_FROMDEVICE);
1520 if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
1521 /*
1522 * This is an non TCP/UDP IP frame, so
1523 * the headers aren't split into a small
1524 * buffer. We have to use the small buffer
1525 * that contains our sg list as our skb to
1526 * send upstairs. Copy the sg list here to
1527 * a local buffer and use it to find the
1528 * pages to chain.
1529 */
1530 QPRINTK(qdev, RX_STATUS, DEBUG,
1531 "%d bytes of headers & data in chain of large.\n", length);
1532 skb = sbq_desc->p.skb;
1533 bq = &bq_array[0];
1534 memcpy(bq, skb->data, sizeof(bq_array));
1535 sbq_desc->p.skb = NULL;
1536 skb_reserve(skb, NET_IP_ALIGN);
1537 } else {
1538 QPRINTK(qdev, RX_STATUS, DEBUG,
1539 "Headers in small, %d bytes of data in chain of large.\n", length);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001540 bq = (__le64 *)sbq_desc->p.skb->data;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001541 }
1542 while (length > 0) {
1543 lbq_desc = ql_get_curr_lbuf(rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001544 pci_unmap_page(qdev->pdev,
1545 pci_unmap_addr(lbq_desc,
1546 mapaddr),
1547 pci_unmap_len(lbq_desc,
1548 maplen),
1549 PCI_DMA_FROMDEVICE);
1550 size = (length < PAGE_SIZE) ? length : PAGE_SIZE;
1551 offset = 0;
1552
1553 QPRINTK(qdev, RX_STATUS, DEBUG,
1554 "Adding page %d to skb for %d bytes.\n",
1555 i, size);
1556 skb_fill_page_desc(skb, i, lbq_desc->p.lbq_page,
1557 offset, size);
1558 skb->len += size;
1559 skb->data_len += size;
1560 skb->truesize += size;
1561 length -= size;
1562 lbq_desc->p.lbq_page = NULL;
1563 bq++;
1564 i++;
1565 }
1566 __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1567 VLAN_ETH_HLEN : ETH_HLEN);
1568 }
1569 return skb;
1570}
1571
1572/* Process an inbound completion from an rx ring. */
1573static void ql_process_mac_rx_intr(struct ql_adapter *qdev,
1574 struct rx_ring *rx_ring,
1575 struct ib_mac_iocb_rsp *ib_mac_rsp)
1576{
1577 struct net_device *ndev = qdev->ndev;
1578 struct sk_buff *skb = NULL;
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001579 u16 vlan_id = (le16_to_cpu(ib_mac_rsp->vlan_id) &
1580 IB_MAC_IOCB_RSP_VLAN_MASK)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001581
1582 QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
1583
1584 skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
1585 if (unlikely(!skb)) {
1586 QPRINTK(qdev, RX_STATUS, DEBUG,
1587 "No skb available, drop packet.\n");
1588 return;
1589 }
1590
Ron Mercera32959c2009-06-09 05:39:27 +00001591 /* Frame error, so drop the packet. */
1592 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
1593 QPRINTK(qdev, DRV, ERR, "Receive error, flags2 = 0x%x\n",
1594 ib_mac_rsp->flags2);
1595 dev_kfree_skb_any(skb);
1596 return;
1597 }
Ron Mercerec33a492009-06-09 05:39:28 +00001598
1599 /* The max framesize filter on this chip is set higher than
1600 * MTU since FCoE uses 2k frames.
1601 */
1602 if (skb->len > ndev->mtu + ETH_HLEN) {
1603 dev_kfree_skb_any(skb);
1604 return;
1605 }
1606
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001607 prefetch(skb->data);
1608 skb->dev = ndev;
1609 if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
1610 QPRINTK(qdev, RX_STATUS, DEBUG, "%s%s%s Multicast.\n",
1611 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1612 IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
1613 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1614 IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
1615 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1616 IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
1617 }
1618 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
1619 QPRINTK(qdev, RX_STATUS, DEBUG, "Promiscuous Packet.\n");
1620 }
Ron Mercerd555f592009-03-09 10:59:19 +00001621
Ron Mercerd555f592009-03-09 10:59:19 +00001622 skb->protocol = eth_type_trans(skb, ndev);
1623 skb->ip_summed = CHECKSUM_NONE;
1624
1625 /* If rx checksum is on, and there are no
1626 * csum or frame errors.
1627 */
1628 if (qdev->rx_csum &&
Ron Mercerd555f592009-03-09 10:59:19 +00001629 !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
1630 /* TCP frame. */
1631 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
1632 QPRINTK(qdev, RX_STATUS, DEBUG,
1633 "TCP checksum done!\n");
1634 skb->ip_summed = CHECKSUM_UNNECESSARY;
1635 } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
1636 (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
1637 /* Unfragmented ipv4 UDP frame. */
1638 struct iphdr *iph = (struct iphdr *) skb->data;
1639 if (!(iph->frag_off &
1640 cpu_to_be16(IP_MF|IP_OFFSET))) {
1641 skb->ip_summed = CHECKSUM_UNNECESSARY;
1642 QPRINTK(qdev, RX_STATUS, DEBUG,
1643 "TCP checksum done!\n");
1644 }
1645 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001646 }
Ron Mercerd555f592009-03-09 10:59:19 +00001647
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001648 qdev->stats.rx_packets++;
1649 qdev->stats.rx_bytes += skb->len;
Ron Mercerb2014ff2009-08-27 11:02:09 +00001650 skb_record_rx_queue(skb, rx_ring->cq_id);
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001651 if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
1652 if (qdev->vlgrp &&
1653 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1654 (vlan_id != 0))
1655 vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
1656 vlan_id, skb);
1657 else
1658 napi_gro_receive(&rx_ring->napi, skb);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001659 } else {
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001660 if (qdev->vlgrp &&
1661 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1662 (vlan_id != 0))
1663 vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
1664 else
1665 netif_receive_skb(skb);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001666 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001667}
1668
1669/* Process an outbound completion from an rx ring. */
1670static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
1671 struct ob_mac_iocb_rsp *mac_rsp)
1672{
1673 struct tx_ring *tx_ring;
1674 struct tx_ring_desc *tx_ring_desc;
1675
1676 QL_DUMP_OB_MAC_RSP(mac_rsp);
1677 tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
1678 tx_ring_desc = &tx_ring->q[mac_rsp->tid];
1679 ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
Ron Mercer13cfd5b2009-07-02 06:06:10 +00001680 qdev->stats.tx_bytes += (tx_ring_desc->skb)->len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001681 qdev->stats.tx_packets++;
1682 dev_kfree_skb(tx_ring_desc->skb);
1683 tx_ring_desc->skb = NULL;
1684
1685 if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
1686 OB_MAC_IOCB_RSP_S |
1687 OB_MAC_IOCB_RSP_L |
1688 OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
1689 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
1690 QPRINTK(qdev, TX_DONE, WARNING,
1691 "Total descriptor length did not match transfer length.\n");
1692 }
1693 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
1694 QPRINTK(qdev, TX_DONE, WARNING,
1695 "Frame too short to be legal, not sent.\n");
1696 }
1697 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
1698 QPRINTK(qdev, TX_DONE, WARNING,
1699 "Frame too long, but sent anyway.\n");
1700 }
1701 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
1702 QPRINTK(qdev, TX_DONE, WARNING,
1703 "PCI backplane error. Frame not sent.\n");
1704 }
1705 }
1706 atomic_inc(&tx_ring->tx_count);
1707}
1708
1709/* Fire up a handler to reset the MPI processor. */
1710void ql_queue_fw_error(struct ql_adapter *qdev)
1711{
Ron Mercer6a473302009-07-02 06:06:12 +00001712 ql_link_off(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001713 queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
1714}
1715
1716void ql_queue_asic_error(struct ql_adapter *qdev)
1717{
Ron Mercer6a473302009-07-02 06:06:12 +00001718 ql_link_off(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001719 ql_disable_interrupts(qdev);
Ron Mercer6497b602009-02-12 16:37:13 -08001720 /* Clear adapter up bit to signal the recovery
1721 * process that it shouldn't kill the reset worker
1722 * thread
1723 */
1724 clear_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001725 queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
1726}
1727
1728static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
1729 struct ib_ae_iocb_rsp *ib_ae_rsp)
1730{
1731 switch (ib_ae_rsp->event) {
1732 case MGMT_ERR_EVENT:
1733 QPRINTK(qdev, RX_ERR, ERR,
1734 "Management Processor Fatal Error.\n");
1735 ql_queue_fw_error(qdev);
1736 return;
1737
1738 case CAM_LOOKUP_ERR_EVENT:
1739 QPRINTK(qdev, LINK, ERR,
1740 "Multiple CAM hits lookup occurred.\n");
1741 QPRINTK(qdev, DRV, ERR, "This event shouldn't occur.\n");
1742 ql_queue_asic_error(qdev);
1743 return;
1744
1745 case SOFT_ECC_ERROR_EVENT:
1746 QPRINTK(qdev, RX_ERR, ERR, "Soft ECC error detected.\n");
1747 ql_queue_asic_error(qdev);
1748 break;
1749
1750 case PCI_ERR_ANON_BUF_RD:
1751 QPRINTK(qdev, RX_ERR, ERR,
1752 "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
1753 ib_ae_rsp->q_id);
1754 ql_queue_asic_error(qdev);
1755 break;
1756
1757 default:
1758 QPRINTK(qdev, DRV, ERR, "Unexpected event %d.\n",
1759 ib_ae_rsp->event);
1760 ql_queue_asic_error(qdev);
1761 break;
1762 }
1763}
1764
1765static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
1766{
1767 struct ql_adapter *qdev = rx_ring->qdev;
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001768 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001769 struct ob_mac_iocb_rsp *net_rsp = NULL;
1770 int count = 0;
1771
Ron Mercer1e213302009-03-09 10:59:21 +00001772 struct tx_ring *tx_ring;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001773 /* While there are entries in the completion queue. */
1774 while (prod != rx_ring->cnsmr_idx) {
1775
1776 QPRINTK(qdev, RX_STATUS, DEBUG,
1777 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1778 prod, rx_ring->cnsmr_idx);
1779
1780 net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
1781 rmb();
1782 switch (net_rsp->opcode) {
1783
1784 case OPCODE_OB_MAC_TSO_IOCB:
1785 case OPCODE_OB_MAC_IOCB:
1786 ql_process_mac_tx_intr(qdev, net_rsp);
1787 break;
1788 default:
1789 QPRINTK(qdev, RX_STATUS, DEBUG,
1790 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1791 net_rsp->opcode);
1792 }
1793 count++;
1794 ql_update_cq(rx_ring);
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001795 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001796 }
1797 ql_write_cq_idx(rx_ring);
Ron Mercer1e213302009-03-09 10:59:21 +00001798 tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
1799 if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id) &&
1800 net_rsp != NULL) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001801 if (atomic_read(&tx_ring->queue_stopped) &&
1802 (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
1803 /*
1804 * The queue got stopped because the tx_ring was full.
1805 * Wake it up, because it's now at least 25% empty.
1806 */
Ron Mercer1e213302009-03-09 10:59:21 +00001807 netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001808 }
1809
1810 return count;
1811}
1812
1813static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
1814{
1815 struct ql_adapter *qdev = rx_ring->qdev;
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001816 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001817 struct ql_net_rsp_iocb *net_rsp;
1818 int count = 0;
1819
1820 /* While there are entries in the completion queue. */
1821 while (prod != rx_ring->cnsmr_idx) {
1822
1823 QPRINTK(qdev, RX_STATUS, DEBUG,
1824 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1825 prod, rx_ring->cnsmr_idx);
1826
1827 net_rsp = rx_ring->curr_entry;
1828 rmb();
1829 switch (net_rsp->opcode) {
1830 case OPCODE_IB_MAC_IOCB:
1831 ql_process_mac_rx_intr(qdev, rx_ring,
1832 (struct ib_mac_iocb_rsp *)
1833 net_rsp);
1834 break;
1835
1836 case OPCODE_IB_AE_IOCB:
1837 ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
1838 net_rsp);
1839 break;
1840 default:
1841 {
1842 QPRINTK(qdev, RX_STATUS, DEBUG,
1843 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1844 net_rsp->opcode);
1845 }
1846 }
1847 count++;
1848 ql_update_cq(rx_ring);
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001849 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001850 if (count == budget)
1851 break;
1852 }
1853 ql_update_buffer_queues(qdev, rx_ring);
1854 ql_write_cq_idx(rx_ring);
1855 return count;
1856}
1857
1858static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
1859{
1860 struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
1861 struct ql_adapter *qdev = rx_ring->qdev;
Ron Mercer39aa8162009-08-27 11:02:11 +00001862 struct rx_ring *trx_ring;
1863 int i, work_done = 0;
1864 struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id];
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001865
1866 QPRINTK(qdev, RX_STATUS, DEBUG, "Enter, NAPI POLL cq_id = %d.\n",
1867 rx_ring->cq_id);
1868
Ron Mercer39aa8162009-08-27 11:02:11 +00001869 /* Service the TX rings first. They start
1870 * right after the RSS rings. */
1871 for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) {
1872 trx_ring = &qdev->rx_ring[i];
1873 /* If this TX completion ring belongs to this vector and
1874 * it's not empty then service it.
1875 */
1876 if ((ctx->irq_mask & (1 << trx_ring->cq_id)) &&
1877 (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) !=
1878 trx_ring->cnsmr_idx)) {
1879 QPRINTK(qdev, INTR, DEBUG,
1880 "%s: Servicing TX completion ring %d.\n",
1881 __func__, trx_ring->cq_id);
1882 ql_clean_outbound_rx_ring(trx_ring);
1883 }
1884 }
1885
1886 /*
1887 * Now service the RSS ring if it's active.
1888 */
1889 if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
1890 rx_ring->cnsmr_idx) {
1891 QPRINTK(qdev, INTR, DEBUG,
1892 "%s: Servicing RX completion ring %d.\n",
1893 __func__, rx_ring->cq_id);
1894 work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
1895 }
1896
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001897 if (work_done < budget) {
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001898 napi_complete(napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001899 ql_enable_completion_interrupt(qdev, rx_ring->irq);
1900 }
1901 return work_done;
1902}
1903
1904static void ql_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
1905{
1906 struct ql_adapter *qdev = netdev_priv(ndev);
1907
1908 qdev->vlgrp = grp;
1909 if (grp) {
1910 QPRINTK(qdev, IFUP, DEBUG, "Turning on VLAN in NIC_RCV_CFG.\n");
1911 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
1912 NIC_RCV_CFG_VLAN_MATCH_AND_NON);
1913 } else {
1914 QPRINTK(qdev, IFUP, DEBUG,
1915 "Turning off VLAN in NIC_RCV_CFG.\n");
1916 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
1917 }
1918}
1919
1920static void ql_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
1921{
1922 struct ql_adapter *qdev = netdev_priv(ndev);
1923 u32 enable_bit = MAC_ADDR_E;
Ron Mercercc288f52009-02-23 10:42:14 +00001924 int status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001925
Ron Mercercc288f52009-02-23 10:42:14 +00001926 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1927 if (status)
1928 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001929 spin_lock(&qdev->hw_lock);
1930 if (ql_set_mac_addr_reg
1931 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1932 QPRINTK(qdev, IFUP, ERR, "Failed to init vlan address.\n");
1933 }
1934 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00001935 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001936}
1937
1938static void ql_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
1939{
1940 struct ql_adapter *qdev = netdev_priv(ndev);
1941 u32 enable_bit = 0;
Ron Mercercc288f52009-02-23 10:42:14 +00001942 int status;
1943
1944 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1945 if (status)
1946 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001947
1948 spin_lock(&qdev->hw_lock);
1949 if (ql_set_mac_addr_reg
1950 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1951 QPRINTK(qdev, IFUP, ERR, "Failed to clear vlan address.\n");
1952 }
1953 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00001954 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001955
1956}
1957
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001958/* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
1959static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
1960{
1961 struct rx_ring *rx_ring = dev_id;
Ben Hutchings288379f2009-01-19 16:43:59 -08001962 napi_schedule(&rx_ring->napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001963 return IRQ_HANDLED;
1964}
1965
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001966/* This handles a fatal error, MPI activity, and the default
1967 * rx_ring in an MSI-X multiple vector environment.
1968 * In MSI/Legacy environment it also process the rest of
1969 * the rx_rings.
1970 */
1971static irqreturn_t qlge_isr(int irq, void *dev_id)
1972{
1973 struct rx_ring *rx_ring = dev_id;
1974 struct ql_adapter *qdev = rx_ring->qdev;
1975 struct intr_context *intr_context = &qdev->intr_context[0];
1976 u32 var;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001977 int work_done = 0;
1978
Ron Mercerbb0d2152008-10-20 10:30:26 -07001979 spin_lock(&qdev->hw_lock);
1980 if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
1981 QPRINTK(qdev, INTR, DEBUG, "Shared Interrupt, Not ours!\n");
1982 spin_unlock(&qdev->hw_lock);
1983 return IRQ_NONE;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001984 }
Ron Mercerbb0d2152008-10-20 10:30:26 -07001985 spin_unlock(&qdev->hw_lock);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001986
Ron Mercerbb0d2152008-10-20 10:30:26 -07001987 var = ql_disable_completion_interrupt(qdev, intr_context->intr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001988
1989 /*
1990 * Check for fatal error.
1991 */
1992 if (var & STS_FE) {
1993 ql_queue_asic_error(qdev);
1994 QPRINTK(qdev, INTR, ERR, "Got fatal error, STS = %x.\n", var);
1995 var = ql_read32(qdev, ERR_STS);
1996 QPRINTK(qdev, INTR, ERR,
1997 "Resetting chip. Error Status Register = 0x%x\n", var);
1998 return IRQ_HANDLED;
1999 }
2000
2001 /*
2002 * Check MPI processor activity.
2003 */
Ron Mercer5ee22a52009-10-05 11:46:48 +00002004 if ((var & STS_PI) &&
2005 (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002006 /*
2007 * We've got an async event or mailbox completion.
2008 * Handle it and clear the source of the interrupt.
2009 */
2010 QPRINTK(qdev, INTR, ERR, "Got MPI processor interrupt.\n");
2011 ql_disable_completion_interrupt(qdev, intr_context->intr);
Ron Mercer5ee22a52009-10-05 11:46:48 +00002012 ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16));
2013 queue_delayed_work_on(smp_processor_id(),
2014 qdev->workqueue, &qdev->mpi_work, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002015 work_done++;
2016 }
2017
2018 /*
Ron Mercer39aa8162009-08-27 11:02:11 +00002019 * Get the bit-mask that shows the active queues for this
2020 * pass. Compare it to the queues that this irq services
2021 * and call napi if there's a match.
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002022 */
Ron Mercer39aa8162009-08-27 11:02:11 +00002023 var = ql_read32(qdev, ISR1);
2024 if (var & intr_context->irq_mask) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002025 QPRINTK(qdev, INTR, INFO,
Ron Mercer39aa8162009-08-27 11:02:11 +00002026 "Waking handler for rx_ring[0].\n");
2027 ql_disable_completion_interrupt(qdev, intr_context->intr);
Ben Hutchings288379f2009-01-19 16:43:59 -08002028 napi_schedule(&rx_ring->napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002029 work_done++;
2030 }
Ron Mercerbb0d2152008-10-20 10:30:26 -07002031 ql_enable_completion_interrupt(qdev, intr_context->intr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002032 return work_done ? IRQ_HANDLED : IRQ_NONE;
2033}
2034
2035static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
2036{
2037
2038 if (skb_is_gso(skb)) {
2039 int err;
2040 if (skb_header_cloned(skb)) {
2041 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
2042 if (err)
2043 return err;
2044 }
2045
2046 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
2047 mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
2048 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
2049 mac_iocb_ptr->total_hdrs_len =
2050 cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
2051 mac_iocb_ptr->net_trans_offset =
2052 cpu_to_le16(skb_network_offset(skb) |
2053 skb_transport_offset(skb)
2054 << OB_MAC_TRANSPORT_HDR_SHIFT);
2055 mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
2056 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
2057 if (likely(skb->protocol == htons(ETH_P_IP))) {
2058 struct iphdr *iph = ip_hdr(skb);
2059 iph->check = 0;
2060 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2061 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2062 iph->daddr, 0,
2063 IPPROTO_TCP,
2064 0);
2065 } else if (skb->protocol == htons(ETH_P_IPV6)) {
2066 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
2067 tcp_hdr(skb)->check =
2068 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
2069 &ipv6_hdr(skb)->daddr,
2070 0, IPPROTO_TCP, 0);
2071 }
2072 return 1;
2073 }
2074 return 0;
2075}
2076
2077static void ql_hw_csum_setup(struct sk_buff *skb,
2078 struct ob_mac_tso_iocb_req *mac_iocb_ptr)
2079{
2080 int len;
2081 struct iphdr *iph = ip_hdr(skb);
Ron Mercerfd2df4f2009-01-05 18:18:45 -08002082 __sum16 *check;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002083 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
2084 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
2085 mac_iocb_ptr->net_trans_offset =
2086 cpu_to_le16(skb_network_offset(skb) |
2087 skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
2088
2089 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2090 len = (ntohs(iph->tot_len) - (iph->ihl << 2));
2091 if (likely(iph->protocol == IPPROTO_TCP)) {
2092 check = &(tcp_hdr(skb)->check);
2093 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
2094 mac_iocb_ptr->total_hdrs_len =
2095 cpu_to_le16(skb_transport_offset(skb) +
2096 (tcp_hdr(skb)->doff << 2));
2097 } else {
2098 check = &(udp_hdr(skb)->check);
2099 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
2100 mac_iocb_ptr->total_hdrs_len =
2101 cpu_to_le16(skb_transport_offset(skb) +
2102 sizeof(struct udphdr));
2103 }
2104 *check = ~csum_tcpudp_magic(iph->saddr,
2105 iph->daddr, len, iph->protocol, 0);
2106}
2107
Stephen Hemminger613573252009-08-31 19:50:58 +00002108static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002109{
2110 struct tx_ring_desc *tx_ring_desc;
2111 struct ob_mac_iocb_req *mac_iocb_ptr;
2112 struct ql_adapter *qdev = netdev_priv(ndev);
2113 int tso;
2114 struct tx_ring *tx_ring;
Ron Mercer1e213302009-03-09 10:59:21 +00002115 u32 tx_ring_idx = (u32) skb->queue_mapping;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002116
2117 tx_ring = &qdev->tx_ring[tx_ring_idx];
2118
Ron Mercer74c50b42009-03-09 10:59:27 +00002119 if (skb_padto(skb, ETH_ZLEN))
2120 return NETDEV_TX_OK;
2121
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002122 if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
2123 QPRINTK(qdev, TX_QUEUED, INFO,
2124 "%s: shutting down tx queue %d du to lack of resources.\n",
2125 __func__, tx_ring_idx);
Ron Mercer1e213302009-03-09 10:59:21 +00002126 netif_stop_subqueue(ndev, tx_ring->wq_id);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002127 atomic_inc(&tx_ring->queue_stopped);
2128 return NETDEV_TX_BUSY;
2129 }
2130 tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
2131 mac_iocb_ptr = tx_ring_desc->queue_entry;
Ron Mercere3324712009-07-02 06:06:13 +00002132 memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002133
2134 mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
2135 mac_iocb_ptr->tid = tx_ring_desc->index;
2136 /* We use the upper 32-bits to store the tx queue for this IO.
2137 * When we get the completion we can use it to establish the context.
2138 */
2139 mac_iocb_ptr->txq_idx = tx_ring_idx;
2140 tx_ring_desc->skb = skb;
2141
2142 mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
2143
2144 if (qdev->vlgrp && vlan_tx_tag_present(skb)) {
2145 QPRINTK(qdev, TX_QUEUED, DEBUG, "Adding a vlan tag %d.\n",
2146 vlan_tx_tag_get(skb));
2147 mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
2148 mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
2149 }
2150 tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2151 if (tso < 0) {
2152 dev_kfree_skb_any(skb);
2153 return NETDEV_TX_OK;
2154 } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
2155 ql_hw_csum_setup(skb,
2156 (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2157 }
Ron Mercer0d979f72009-02-12 16:38:03 -08002158 if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
2159 NETDEV_TX_OK) {
2160 QPRINTK(qdev, TX_QUEUED, ERR,
2161 "Could not map the segments.\n");
2162 return NETDEV_TX_BUSY;
2163 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002164 QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
2165 tx_ring->prod_idx++;
2166 if (tx_ring->prod_idx == tx_ring->wq_len)
2167 tx_ring->prod_idx = 0;
2168 wmb();
2169
2170 ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002171 QPRINTK(qdev, TX_QUEUED, DEBUG, "tx queued, slot %d, len %d\n",
2172 tx_ring->prod_idx, skb->len);
2173
2174 atomic_dec(&tx_ring->tx_count);
2175 return NETDEV_TX_OK;
2176}
2177
2178static void ql_free_shadow_space(struct ql_adapter *qdev)
2179{
2180 if (qdev->rx_ring_shadow_reg_area) {
2181 pci_free_consistent(qdev->pdev,
2182 PAGE_SIZE,
2183 qdev->rx_ring_shadow_reg_area,
2184 qdev->rx_ring_shadow_reg_dma);
2185 qdev->rx_ring_shadow_reg_area = NULL;
2186 }
2187 if (qdev->tx_ring_shadow_reg_area) {
2188 pci_free_consistent(qdev->pdev,
2189 PAGE_SIZE,
2190 qdev->tx_ring_shadow_reg_area,
2191 qdev->tx_ring_shadow_reg_dma);
2192 qdev->tx_ring_shadow_reg_area = NULL;
2193 }
2194}
2195
2196static int ql_alloc_shadow_space(struct ql_adapter *qdev)
2197{
2198 qdev->rx_ring_shadow_reg_area =
2199 pci_alloc_consistent(qdev->pdev,
2200 PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
2201 if (qdev->rx_ring_shadow_reg_area == NULL) {
2202 QPRINTK(qdev, IFUP, ERR,
2203 "Allocation of RX shadow space failed.\n");
2204 return -ENOMEM;
2205 }
Ron Mercerb25215d2009-03-09 10:59:24 +00002206 memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002207 qdev->tx_ring_shadow_reg_area =
2208 pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
2209 &qdev->tx_ring_shadow_reg_dma);
2210 if (qdev->tx_ring_shadow_reg_area == NULL) {
2211 QPRINTK(qdev, IFUP, ERR,
2212 "Allocation of TX shadow space failed.\n");
2213 goto err_wqp_sh_area;
2214 }
Ron Mercerb25215d2009-03-09 10:59:24 +00002215 memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002216 return 0;
2217
2218err_wqp_sh_area:
2219 pci_free_consistent(qdev->pdev,
2220 PAGE_SIZE,
2221 qdev->rx_ring_shadow_reg_area,
2222 qdev->rx_ring_shadow_reg_dma);
2223 return -ENOMEM;
2224}
2225
2226static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2227{
2228 struct tx_ring_desc *tx_ring_desc;
2229 int i;
2230 struct ob_mac_iocb_req *mac_iocb_ptr;
2231
2232 mac_iocb_ptr = tx_ring->wq_base;
2233 tx_ring_desc = tx_ring->q;
2234 for (i = 0; i < tx_ring->wq_len; i++) {
2235 tx_ring_desc->index = i;
2236 tx_ring_desc->skb = NULL;
2237 tx_ring_desc->queue_entry = mac_iocb_ptr;
2238 mac_iocb_ptr++;
2239 tx_ring_desc++;
2240 }
2241 atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
2242 atomic_set(&tx_ring->queue_stopped, 0);
2243}
2244
2245static void ql_free_tx_resources(struct ql_adapter *qdev,
2246 struct tx_ring *tx_ring)
2247{
2248 if (tx_ring->wq_base) {
2249 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2250 tx_ring->wq_base, tx_ring->wq_base_dma);
2251 tx_ring->wq_base = NULL;
2252 }
2253 kfree(tx_ring->q);
2254 tx_ring->q = NULL;
2255}
2256
2257static int ql_alloc_tx_resources(struct ql_adapter *qdev,
2258 struct tx_ring *tx_ring)
2259{
2260 tx_ring->wq_base =
2261 pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
2262 &tx_ring->wq_base_dma);
2263
2264 if ((tx_ring->wq_base == NULL)
Ron Mercer88c55e32009-06-10 15:49:33 +00002265 || tx_ring->wq_base_dma & WQ_ADDR_ALIGN) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002266 QPRINTK(qdev, IFUP, ERR, "tx_ring alloc failed.\n");
2267 return -ENOMEM;
2268 }
2269 tx_ring->q =
2270 kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
2271 if (tx_ring->q == NULL)
2272 goto err;
2273
2274 return 0;
2275err:
2276 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2277 tx_ring->wq_base, tx_ring->wq_base_dma);
2278 return -ENOMEM;
2279}
2280
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002281static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002282{
2283 int i;
2284 struct bq_desc *lbq_desc;
2285
2286 for (i = 0; i < rx_ring->lbq_len; i++) {
2287 lbq_desc = &rx_ring->lbq[i];
2288 if (lbq_desc->p.lbq_page) {
2289 pci_unmap_page(qdev->pdev,
2290 pci_unmap_addr(lbq_desc, mapaddr),
2291 pci_unmap_len(lbq_desc, maplen),
2292 PCI_DMA_FROMDEVICE);
2293
2294 put_page(lbq_desc->p.lbq_page);
2295 lbq_desc->p.lbq_page = NULL;
2296 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002297 }
2298}
2299
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002300static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002301{
2302 int i;
2303 struct bq_desc *sbq_desc;
2304
2305 for (i = 0; i < rx_ring->sbq_len; i++) {
2306 sbq_desc = &rx_ring->sbq[i];
2307 if (sbq_desc == NULL) {
2308 QPRINTK(qdev, IFUP, ERR, "sbq_desc %d is NULL.\n", i);
2309 return;
2310 }
2311 if (sbq_desc->p.skb) {
2312 pci_unmap_single(qdev->pdev,
2313 pci_unmap_addr(sbq_desc, mapaddr),
2314 pci_unmap_len(sbq_desc, maplen),
2315 PCI_DMA_FROMDEVICE);
2316 dev_kfree_skb(sbq_desc->p.skb);
2317 sbq_desc->p.skb = NULL;
2318 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002319 }
2320}
2321
Ron Mercer4545a3f2009-02-23 10:42:17 +00002322/* Free all large and small rx buffers associated
2323 * with the completion queues for this device.
2324 */
2325static void ql_free_rx_buffers(struct ql_adapter *qdev)
2326{
2327 int i;
2328 struct rx_ring *rx_ring;
2329
2330 for (i = 0; i < qdev->rx_ring_count; i++) {
2331 rx_ring = &qdev->rx_ring[i];
2332 if (rx_ring->lbq)
2333 ql_free_lbq_buffers(qdev, rx_ring);
2334 if (rx_ring->sbq)
2335 ql_free_sbq_buffers(qdev, rx_ring);
2336 }
2337}
2338
2339static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
2340{
2341 struct rx_ring *rx_ring;
2342 int i;
2343
2344 for (i = 0; i < qdev->rx_ring_count; i++) {
2345 rx_ring = &qdev->rx_ring[i];
2346 if (rx_ring->type != TX_Q)
2347 ql_update_buffer_queues(qdev, rx_ring);
2348 }
2349}
2350
2351static void ql_init_lbq_ring(struct ql_adapter *qdev,
2352 struct rx_ring *rx_ring)
2353{
2354 int i;
2355 struct bq_desc *lbq_desc;
2356 __le64 *bq = rx_ring->lbq_base;
2357
2358 memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
2359 for (i = 0; i < rx_ring->lbq_len; i++) {
2360 lbq_desc = &rx_ring->lbq[i];
2361 memset(lbq_desc, 0, sizeof(*lbq_desc));
2362 lbq_desc->index = i;
2363 lbq_desc->addr = bq;
2364 bq++;
2365 }
2366}
2367
2368static void ql_init_sbq_ring(struct ql_adapter *qdev,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002369 struct rx_ring *rx_ring)
2370{
2371 int i;
2372 struct bq_desc *sbq_desc;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08002373 __le64 *bq = rx_ring->sbq_base;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002374
Ron Mercer4545a3f2009-02-23 10:42:17 +00002375 memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002376 for (i = 0; i < rx_ring->sbq_len; i++) {
2377 sbq_desc = &rx_ring->sbq[i];
Ron Mercer4545a3f2009-02-23 10:42:17 +00002378 memset(sbq_desc, 0, sizeof(*sbq_desc));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002379 sbq_desc->index = i;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08002380 sbq_desc->addr = bq;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002381 bq++;
2382 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002383}
2384
2385static void ql_free_rx_resources(struct ql_adapter *qdev,
2386 struct rx_ring *rx_ring)
2387{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002388 /* Free the small buffer queue. */
2389 if (rx_ring->sbq_base) {
2390 pci_free_consistent(qdev->pdev,
2391 rx_ring->sbq_size,
2392 rx_ring->sbq_base, rx_ring->sbq_base_dma);
2393 rx_ring->sbq_base = NULL;
2394 }
2395
2396 /* Free the small buffer queue control blocks. */
2397 kfree(rx_ring->sbq);
2398 rx_ring->sbq = NULL;
2399
2400 /* Free the large buffer queue. */
2401 if (rx_ring->lbq_base) {
2402 pci_free_consistent(qdev->pdev,
2403 rx_ring->lbq_size,
2404 rx_ring->lbq_base, rx_ring->lbq_base_dma);
2405 rx_ring->lbq_base = NULL;
2406 }
2407
2408 /* Free the large buffer queue control blocks. */
2409 kfree(rx_ring->lbq);
2410 rx_ring->lbq = NULL;
2411
2412 /* Free the rx queue. */
2413 if (rx_ring->cq_base) {
2414 pci_free_consistent(qdev->pdev,
2415 rx_ring->cq_size,
2416 rx_ring->cq_base, rx_ring->cq_base_dma);
2417 rx_ring->cq_base = NULL;
2418 }
2419}
2420
2421/* Allocate queues and buffers for this completions queue based
2422 * on the values in the parameter structure. */
2423static int ql_alloc_rx_resources(struct ql_adapter *qdev,
2424 struct rx_ring *rx_ring)
2425{
2426
2427 /*
2428 * Allocate the completion queue for this rx_ring.
2429 */
2430 rx_ring->cq_base =
2431 pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
2432 &rx_ring->cq_base_dma);
2433
2434 if (rx_ring->cq_base == NULL) {
2435 QPRINTK(qdev, IFUP, ERR, "rx_ring alloc failed.\n");
2436 return -ENOMEM;
2437 }
2438
2439 if (rx_ring->sbq_len) {
2440 /*
2441 * Allocate small buffer queue.
2442 */
2443 rx_ring->sbq_base =
2444 pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
2445 &rx_ring->sbq_base_dma);
2446
2447 if (rx_ring->sbq_base == NULL) {
2448 QPRINTK(qdev, IFUP, ERR,
2449 "Small buffer queue allocation failed.\n");
2450 goto err_mem;
2451 }
2452
2453 /*
2454 * Allocate small buffer queue control blocks.
2455 */
2456 rx_ring->sbq =
2457 kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
2458 GFP_KERNEL);
2459 if (rx_ring->sbq == NULL) {
2460 QPRINTK(qdev, IFUP, ERR,
2461 "Small buffer queue control block allocation failed.\n");
2462 goto err_mem;
2463 }
2464
Ron Mercer4545a3f2009-02-23 10:42:17 +00002465 ql_init_sbq_ring(qdev, rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002466 }
2467
2468 if (rx_ring->lbq_len) {
2469 /*
2470 * Allocate large buffer queue.
2471 */
2472 rx_ring->lbq_base =
2473 pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
2474 &rx_ring->lbq_base_dma);
2475
2476 if (rx_ring->lbq_base == NULL) {
2477 QPRINTK(qdev, IFUP, ERR,
2478 "Large buffer queue allocation failed.\n");
2479 goto err_mem;
2480 }
2481 /*
2482 * Allocate large buffer queue control blocks.
2483 */
2484 rx_ring->lbq =
2485 kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
2486 GFP_KERNEL);
2487 if (rx_ring->lbq == NULL) {
2488 QPRINTK(qdev, IFUP, ERR,
2489 "Large buffer queue control block allocation failed.\n");
2490 goto err_mem;
2491 }
2492
Ron Mercer4545a3f2009-02-23 10:42:17 +00002493 ql_init_lbq_ring(qdev, rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002494 }
2495
2496 return 0;
2497
2498err_mem:
2499 ql_free_rx_resources(qdev, rx_ring);
2500 return -ENOMEM;
2501}
2502
2503static void ql_tx_ring_clean(struct ql_adapter *qdev)
2504{
2505 struct tx_ring *tx_ring;
2506 struct tx_ring_desc *tx_ring_desc;
2507 int i, j;
2508
2509 /*
2510 * Loop through all queues and free
2511 * any resources.
2512 */
2513 for (j = 0; j < qdev->tx_ring_count; j++) {
2514 tx_ring = &qdev->tx_ring[j];
2515 for (i = 0; i < tx_ring->wq_len; i++) {
2516 tx_ring_desc = &tx_ring->q[i];
2517 if (tx_ring_desc && tx_ring_desc->skb) {
2518 QPRINTK(qdev, IFDOWN, ERR,
2519 "Freeing lost SKB %p, from queue %d, index %d.\n",
2520 tx_ring_desc->skb, j,
2521 tx_ring_desc->index);
2522 ql_unmap_send(qdev, tx_ring_desc,
2523 tx_ring_desc->map_cnt);
2524 dev_kfree_skb(tx_ring_desc->skb);
2525 tx_ring_desc->skb = NULL;
2526 }
2527 }
2528 }
2529}
2530
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002531static void ql_free_mem_resources(struct ql_adapter *qdev)
2532{
2533 int i;
2534
2535 for (i = 0; i < qdev->tx_ring_count; i++)
2536 ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
2537 for (i = 0; i < qdev->rx_ring_count; i++)
2538 ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
2539 ql_free_shadow_space(qdev);
2540}
2541
2542static int ql_alloc_mem_resources(struct ql_adapter *qdev)
2543{
2544 int i;
2545
2546 /* Allocate space for our shadow registers and such. */
2547 if (ql_alloc_shadow_space(qdev))
2548 return -ENOMEM;
2549
2550 for (i = 0; i < qdev->rx_ring_count; i++) {
2551 if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
2552 QPRINTK(qdev, IFUP, ERR,
2553 "RX resource allocation failed.\n");
2554 goto err_mem;
2555 }
2556 }
2557 /* Allocate tx queue resources */
2558 for (i = 0; i < qdev->tx_ring_count; i++) {
2559 if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
2560 QPRINTK(qdev, IFUP, ERR,
2561 "TX resource allocation failed.\n");
2562 goto err_mem;
2563 }
2564 }
2565 return 0;
2566
2567err_mem:
2568 ql_free_mem_resources(qdev);
2569 return -ENOMEM;
2570}
2571
2572/* Set up the rx ring control block and pass it to the chip.
2573 * The control block is defined as
2574 * "Completion Queue Initialization Control Block", or cqicb.
2575 */
2576static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
2577{
2578 struct cqicb *cqicb = &rx_ring->cqicb;
2579 void *shadow_reg = qdev->rx_ring_shadow_reg_area +
Ron Mercerb8facca2009-06-10 15:49:34 +00002580 (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002581 u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
Ron Mercerb8facca2009-06-10 15:49:34 +00002582 (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002583 void __iomem *doorbell_area =
2584 qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
2585 int err = 0;
2586 u16 bq_len;
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002587 u64 tmp;
Ron Mercerb8facca2009-06-10 15:49:34 +00002588 __le64 *base_indirect_ptr;
2589 int page_entries;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002590
2591 /* Set up the shadow registers for this ring. */
2592 rx_ring->prod_idx_sh_reg = shadow_reg;
2593 rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
2594 shadow_reg += sizeof(u64);
2595 shadow_reg_dma += sizeof(u64);
2596 rx_ring->lbq_base_indirect = shadow_reg;
2597 rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
Ron Mercerb8facca2009-06-10 15:49:34 +00002598 shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
2599 shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002600 rx_ring->sbq_base_indirect = shadow_reg;
2601 rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
2602
2603 /* PCI doorbell mem area + 0x00 for consumer index register */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002604 rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002605 rx_ring->cnsmr_idx = 0;
2606 rx_ring->curr_entry = rx_ring->cq_base;
2607
2608 /* PCI doorbell mem area + 0x04 for valid register */
2609 rx_ring->valid_db_reg = doorbell_area + 0x04;
2610
2611 /* PCI doorbell mem area + 0x18 for large buffer consumer */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002612 rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002613
2614 /* PCI doorbell mem area + 0x1c */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002615 rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002616
2617 memset((void *)cqicb, 0, sizeof(struct cqicb));
2618 cqicb->msix_vect = rx_ring->irq;
2619
Ron Mercer459caf52009-01-04 17:08:11 -08002620 bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
2621 cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002622
Ron Mercer97345522009-01-09 11:31:50 +00002623 cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002624
Ron Mercer97345522009-01-09 11:31:50 +00002625 cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002626
2627 /*
2628 * Set up the control block load flags.
2629 */
2630 cqicb->flags = FLAGS_LC | /* Load queue base address */
2631 FLAGS_LV | /* Load MSI-X vector */
2632 FLAGS_LI; /* Load irq delay values */
2633 if (rx_ring->lbq_len) {
2634 cqicb->flags |= FLAGS_LL; /* Load lbq values */
Joe Perchesa419aef2009-08-18 11:18:35 -07002635 tmp = (u64)rx_ring->lbq_base_dma;
Ron Mercerb8facca2009-06-10 15:49:34 +00002636 base_indirect_ptr = (__le64 *) rx_ring->lbq_base_indirect;
2637 page_entries = 0;
2638 do {
2639 *base_indirect_ptr = cpu_to_le64(tmp);
2640 tmp += DB_PAGE_SIZE;
2641 base_indirect_ptr++;
2642 page_entries++;
2643 } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
Ron Mercer97345522009-01-09 11:31:50 +00002644 cqicb->lbq_addr =
2645 cpu_to_le64(rx_ring->lbq_base_indirect_dma);
Ron Mercer459caf52009-01-04 17:08:11 -08002646 bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
2647 (u16) rx_ring->lbq_buf_size;
2648 cqicb->lbq_buf_size = cpu_to_le16(bq_len);
2649 bq_len = (rx_ring->lbq_len == 65536) ? 0 :
2650 (u16) rx_ring->lbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002651 cqicb->lbq_len = cpu_to_le16(bq_len);
Ron Mercer4545a3f2009-02-23 10:42:17 +00002652 rx_ring->lbq_prod_idx = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002653 rx_ring->lbq_curr_idx = 0;
Ron Mercer4545a3f2009-02-23 10:42:17 +00002654 rx_ring->lbq_clean_idx = 0;
2655 rx_ring->lbq_free_cnt = rx_ring->lbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002656 }
2657 if (rx_ring->sbq_len) {
2658 cqicb->flags |= FLAGS_LS; /* Load sbq values */
Joe Perchesa419aef2009-08-18 11:18:35 -07002659 tmp = (u64)rx_ring->sbq_base_dma;
Ron Mercerb8facca2009-06-10 15:49:34 +00002660 base_indirect_ptr = (__le64 *) rx_ring->sbq_base_indirect;
2661 page_entries = 0;
2662 do {
2663 *base_indirect_ptr = cpu_to_le64(tmp);
2664 tmp += DB_PAGE_SIZE;
2665 base_indirect_ptr++;
2666 page_entries++;
2667 } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len));
Ron Mercer97345522009-01-09 11:31:50 +00002668 cqicb->sbq_addr =
2669 cpu_to_le64(rx_ring->sbq_base_indirect_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002670 cqicb->sbq_buf_size =
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002671 cpu_to_le16((u16)(rx_ring->sbq_buf_size/2));
Ron Mercer459caf52009-01-04 17:08:11 -08002672 bq_len = (rx_ring->sbq_len == 65536) ? 0 :
2673 (u16) rx_ring->sbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002674 cqicb->sbq_len = cpu_to_le16(bq_len);
Ron Mercer4545a3f2009-02-23 10:42:17 +00002675 rx_ring->sbq_prod_idx = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002676 rx_ring->sbq_curr_idx = 0;
Ron Mercer4545a3f2009-02-23 10:42:17 +00002677 rx_ring->sbq_clean_idx = 0;
2678 rx_ring->sbq_free_cnt = rx_ring->sbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002679 }
2680 switch (rx_ring->type) {
2681 case TX_Q:
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002682 cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
2683 cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
2684 break;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002685 case RX_Q:
2686 /* Inbound completion handling rx_rings run in
2687 * separate NAPI contexts.
2688 */
2689 netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
2690 64);
2691 cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
2692 cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
2693 break;
2694 default:
2695 QPRINTK(qdev, IFUP, DEBUG, "Invalid rx_ring->type = %d.\n",
2696 rx_ring->type);
2697 }
Ron Mercer49740972009-02-26 10:08:36 +00002698 QPRINTK(qdev, IFUP, DEBUG, "Initializing rx work queue.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002699 err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
2700 CFG_LCQ, rx_ring->cq_id);
2701 if (err) {
2702 QPRINTK(qdev, IFUP, ERR, "Failed to load CQICB.\n");
2703 return err;
2704 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002705 return err;
2706}
2707
2708static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2709{
2710 struct wqicb *wqicb = (struct wqicb *)tx_ring;
2711 void __iomem *doorbell_area =
2712 qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
2713 void *shadow_reg = qdev->tx_ring_shadow_reg_area +
2714 (tx_ring->wq_id * sizeof(u64));
2715 u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
2716 (tx_ring->wq_id * sizeof(u64));
2717 int err = 0;
2718
2719 /*
2720 * Assign doorbell registers for this tx_ring.
2721 */
2722 /* TX PCI doorbell mem area for tx producer index */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002723 tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002724 tx_ring->prod_idx = 0;
2725 /* TX PCI doorbell mem area + 0x04 */
2726 tx_ring->valid_db_reg = doorbell_area + 0x04;
2727
2728 /*
2729 * Assign shadow registers for this tx_ring.
2730 */
2731 tx_ring->cnsmr_idx_sh_reg = shadow_reg;
2732 tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
2733
2734 wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
2735 wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
2736 Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
2737 wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
2738 wqicb->rid = 0;
Ron Mercer97345522009-01-09 11:31:50 +00002739 wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002740
Ron Mercer97345522009-01-09 11:31:50 +00002741 wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002742
2743 ql_init_tx_ring(qdev, tx_ring);
2744
Ron Mercere3324712009-07-02 06:06:13 +00002745 err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002746 (u16) tx_ring->wq_id);
2747 if (err) {
2748 QPRINTK(qdev, IFUP, ERR, "Failed to load tx_ring.\n");
2749 return err;
2750 }
Ron Mercer49740972009-02-26 10:08:36 +00002751 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded WQICB.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002752 return err;
2753}
2754
2755static void ql_disable_msix(struct ql_adapter *qdev)
2756{
2757 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2758 pci_disable_msix(qdev->pdev);
2759 clear_bit(QL_MSIX_ENABLED, &qdev->flags);
2760 kfree(qdev->msi_x_entry);
2761 qdev->msi_x_entry = NULL;
2762 } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
2763 pci_disable_msi(qdev->pdev);
2764 clear_bit(QL_MSI_ENABLED, &qdev->flags);
2765 }
2766}
2767
Ron Mercera4ab6132009-08-27 11:02:10 +00002768/* We start by trying to get the number of vectors
2769 * stored in qdev->intr_count. If we don't get that
2770 * many then we reduce the count and try again.
2771 */
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002772static void ql_enable_msix(struct ql_adapter *qdev)
2773{
Ron Mercera4ab6132009-08-27 11:02:10 +00002774 int i, err;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002775
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002776 /* Get the MSIX vectors. */
2777 if (irq_type == MSIX_IRQ) {
2778 /* Try to alloc space for the msix struct,
2779 * if it fails then go to MSI/legacy.
2780 */
Ron Mercera4ab6132009-08-27 11:02:10 +00002781 qdev->msi_x_entry = kcalloc(qdev->intr_count,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002782 sizeof(struct msix_entry),
2783 GFP_KERNEL);
2784 if (!qdev->msi_x_entry) {
2785 irq_type = MSI_IRQ;
2786 goto msi;
2787 }
2788
Ron Mercera4ab6132009-08-27 11:02:10 +00002789 for (i = 0; i < qdev->intr_count; i++)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002790 qdev->msi_x_entry[i].entry = i;
2791
Ron Mercera4ab6132009-08-27 11:02:10 +00002792 /* Loop to get our vectors. We start with
2793 * what we want and settle for what we get.
2794 */
2795 do {
2796 err = pci_enable_msix(qdev->pdev,
2797 qdev->msi_x_entry, qdev->intr_count);
2798 if (err > 0)
2799 qdev->intr_count = err;
2800 } while (err > 0);
2801
2802 if (err < 0) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002803 kfree(qdev->msi_x_entry);
2804 qdev->msi_x_entry = NULL;
2805 QPRINTK(qdev, IFUP, WARNING,
2806 "MSI-X Enable failed, trying MSI.\n");
Ron Mercera4ab6132009-08-27 11:02:10 +00002807 qdev->intr_count = 1;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002808 irq_type = MSI_IRQ;
Ron Mercera4ab6132009-08-27 11:02:10 +00002809 } else if (err == 0) {
2810 set_bit(QL_MSIX_ENABLED, &qdev->flags);
2811 QPRINTK(qdev, IFUP, INFO,
2812 "MSI-X Enabled, got %d vectors.\n",
2813 qdev->intr_count);
2814 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002815 }
2816 }
2817msi:
Ron Mercera4ab6132009-08-27 11:02:10 +00002818 qdev->intr_count = 1;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002819 if (irq_type == MSI_IRQ) {
2820 if (!pci_enable_msi(qdev->pdev)) {
2821 set_bit(QL_MSI_ENABLED, &qdev->flags);
2822 QPRINTK(qdev, IFUP, INFO,
2823 "Running with MSI interrupts.\n");
2824 return;
2825 }
2826 }
2827 irq_type = LEG_IRQ;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002828 QPRINTK(qdev, IFUP, DEBUG, "Running with legacy interrupts.\n");
2829}
2830
Ron Mercer39aa8162009-08-27 11:02:11 +00002831/* Each vector services 1 RSS ring and and 1 or more
2832 * TX completion rings. This function loops through
2833 * the TX completion rings and assigns the vector that
2834 * will service it. An example would be if there are
2835 * 2 vectors (so 2 RSS rings) and 8 TX completion rings.
2836 * This would mean that vector 0 would service RSS ring 0
2837 * and TX competion rings 0,1,2 and 3. Vector 1 would
2838 * service RSS ring 1 and TX completion rings 4,5,6 and 7.
2839 */
2840static void ql_set_tx_vect(struct ql_adapter *qdev)
2841{
2842 int i, j, vect;
2843 u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
2844
2845 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
2846 /* Assign irq vectors to TX rx_rings.*/
2847 for (vect = 0, j = 0, i = qdev->rss_ring_count;
2848 i < qdev->rx_ring_count; i++) {
2849 if (j == tx_rings_per_vector) {
2850 vect++;
2851 j = 0;
2852 }
2853 qdev->rx_ring[i].irq = vect;
2854 j++;
2855 }
2856 } else {
2857 /* For single vector all rings have an irq
2858 * of zero.
2859 */
2860 for (i = 0; i < qdev->rx_ring_count; i++)
2861 qdev->rx_ring[i].irq = 0;
2862 }
2863}
2864
2865/* Set the interrupt mask for this vector. Each vector
2866 * will service 1 RSS ring and 1 or more TX completion
2867 * rings. This function sets up a bit mask per vector
2868 * that indicates which rings it services.
2869 */
2870static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx)
2871{
2872 int j, vect = ctx->intr;
2873 u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
2874
2875 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
2876 /* Add the RSS ring serviced by this vector
2877 * to the mask.
2878 */
2879 ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id);
2880 /* Add the TX ring(s) serviced by this vector
2881 * to the mask. */
2882 for (j = 0; j < tx_rings_per_vector; j++) {
2883 ctx->irq_mask |=
2884 (1 << qdev->rx_ring[qdev->rss_ring_count +
2885 (vect * tx_rings_per_vector) + j].cq_id);
2886 }
2887 } else {
2888 /* For single vector we just shift each queue's
2889 * ID into the mask.
2890 */
2891 for (j = 0; j < qdev->rx_ring_count; j++)
2892 ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id);
2893 }
2894}
2895
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002896/*
2897 * Here we build the intr_context structures based on
2898 * our rx_ring count and intr vector count.
2899 * The intr_context structure is used to hook each vector
2900 * to possibly different handlers.
2901 */
2902static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
2903{
2904 int i = 0;
2905 struct intr_context *intr_context = &qdev->intr_context[0];
2906
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002907 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
2908 /* Each rx_ring has it's
2909 * own intr_context since we have separate
2910 * vectors for each queue.
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002911 */
2912 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2913 qdev->rx_ring[i].irq = i;
2914 intr_context->intr = i;
2915 intr_context->qdev = qdev;
Ron Mercer39aa8162009-08-27 11:02:11 +00002916 /* Set up this vector's bit-mask that indicates
2917 * which queues it services.
2918 */
2919 ql_set_irq_mask(qdev, intr_context);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002920 /*
2921 * We set up each vectors enable/disable/read bits so
2922 * there's no bit/mask calculations in the critical path.
2923 */
2924 intr_context->intr_en_mask =
2925 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2926 INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
2927 | i;
2928 intr_context->intr_dis_mask =
2929 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2930 INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
2931 INTR_EN_IHD | i;
2932 intr_context->intr_read_mask =
2933 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2934 INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
2935 i;
Ron Mercer39aa8162009-08-27 11:02:11 +00002936 if (i == 0) {
2937 /* The first vector/queue handles
2938 * broadcast/multicast, fatal errors,
2939 * and firmware events. This in addition
2940 * to normal inbound NAPI processing.
2941 */
2942 intr_context->handler = qlge_isr;
2943 sprintf(intr_context->name, "%s-rx-%d",
2944 qdev->ndev->name, i);
2945 } else {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002946 /*
2947 * Inbound queues handle unicast frames only.
2948 */
2949 intr_context->handler = qlge_msix_rx_isr;
Jesper Dangaard Brouerc2249692009-01-09 03:14:47 +00002950 sprintf(intr_context->name, "%s-rx-%d",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002951 qdev->ndev->name, i);
2952 }
2953 }
2954 } else {
2955 /*
2956 * All rx_rings use the same intr_context since
2957 * there is only one vector.
2958 */
2959 intr_context->intr = 0;
2960 intr_context->qdev = qdev;
2961 /*
2962 * We set up each vectors enable/disable/read bits so
2963 * there's no bit/mask calculations in the critical path.
2964 */
2965 intr_context->intr_en_mask =
2966 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
2967 intr_context->intr_dis_mask =
2968 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2969 INTR_EN_TYPE_DISABLE;
2970 intr_context->intr_read_mask =
2971 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
2972 /*
2973 * Single interrupt means one handler for all rings.
2974 */
2975 intr_context->handler = qlge_isr;
2976 sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
Ron Mercer39aa8162009-08-27 11:02:11 +00002977 /* Set up this vector's bit-mask that indicates
2978 * which queues it services. In this case there is
2979 * a single vector so it will service all RSS and
2980 * TX completion rings.
2981 */
2982 ql_set_irq_mask(qdev, intr_context);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002983 }
Ron Mercer39aa8162009-08-27 11:02:11 +00002984 /* Tell the TX completion rings which MSIx vector
2985 * they will be using.
2986 */
2987 ql_set_tx_vect(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002988}
2989
2990static void ql_free_irq(struct ql_adapter *qdev)
2991{
2992 int i;
2993 struct intr_context *intr_context = &qdev->intr_context[0];
2994
2995 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2996 if (intr_context->hooked) {
2997 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2998 free_irq(qdev->msi_x_entry[i].vector,
2999 &qdev->rx_ring[i]);
Ron Mercer49740972009-02-26 10:08:36 +00003000 QPRINTK(qdev, IFDOWN, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003001 "freeing msix interrupt %d.\n", i);
3002 } else {
3003 free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
Ron Mercer49740972009-02-26 10:08:36 +00003004 QPRINTK(qdev, IFDOWN, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003005 "freeing msi interrupt %d.\n", i);
3006 }
3007 }
3008 }
3009 ql_disable_msix(qdev);
3010}
3011
3012static int ql_request_irq(struct ql_adapter *qdev)
3013{
3014 int i;
3015 int status = 0;
3016 struct pci_dev *pdev = qdev->pdev;
3017 struct intr_context *intr_context = &qdev->intr_context[0];
3018
3019 ql_resolve_queues_to_irqs(qdev);
3020
3021 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
3022 atomic_set(&intr_context->irq_cnt, 0);
3023 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
3024 status = request_irq(qdev->msi_x_entry[i].vector,
3025 intr_context->handler,
3026 0,
3027 intr_context->name,
3028 &qdev->rx_ring[i]);
3029 if (status) {
3030 QPRINTK(qdev, IFUP, ERR,
3031 "Failed request for MSIX interrupt %d.\n",
3032 i);
3033 goto err_irq;
3034 } else {
Ron Mercer49740972009-02-26 10:08:36 +00003035 QPRINTK(qdev, IFUP, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003036 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
3037 i,
3038 qdev->rx_ring[i].type ==
3039 DEFAULT_Q ? "DEFAULT_Q" : "",
3040 qdev->rx_ring[i].type ==
3041 TX_Q ? "TX_Q" : "",
3042 qdev->rx_ring[i].type ==
3043 RX_Q ? "RX_Q" : "", intr_context->name);
3044 }
3045 } else {
3046 QPRINTK(qdev, IFUP, DEBUG,
3047 "trying msi or legacy interrupts.\n");
3048 QPRINTK(qdev, IFUP, DEBUG,
3049 "%s: irq = %d.\n", __func__, pdev->irq);
3050 QPRINTK(qdev, IFUP, DEBUG,
3051 "%s: context->name = %s.\n", __func__,
3052 intr_context->name);
3053 QPRINTK(qdev, IFUP, DEBUG,
3054 "%s: dev_id = 0x%p.\n", __func__,
3055 &qdev->rx_ring[0]);
3056 status =
3057 request_irq(pdev->irq, qlge_isr,
3058 test_bit(QL_MSI_ENABLED,
3059 &qdev->
3060 flags) ? 0 : IRQF_SHARED,
3061 intr_context->name, &qdev->rx_ring[0]);
3062 if (status)
3063 goto err_irq;
3064
3065 QPRINTK(qdev, IFUP, ERR,
3066 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
3067 i,
3068 qdev->rx_ring[0].type ==
3069 DEFAULT_Q ? "DEFAULT_Q" : "",
3070 qdev->rx_ring[0].type == TX_Q ? "TX_Q" : "",
3071 qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
3072 intr_context->name);
3073 }
3074 intr_context->hooked = 1;
3075 }
3076 return status;
3077err_irq:
3078 QPRINTK(qdev, IFUP, ERR, "Failed to get the interrupts!!!/n");
3079 ql_free_irq(qdev);
3080 return status;
3081}
3082
3083static int ql_start_rss(struct ql_adapter *qdev)
3084{
3085 struct ricb *ricb = &qdev->ricb;
3086 int status = 0;
3087 int i;
3088 u8 *hash_id = (u8 *) ricb->hash_cq_id;
3089
Ron Mercere3324712009-07-02 06:06:13 +00003090 memset((void *)ricb, 0, sizeof(*ricb));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003091
Ron Mercerb2014ff2009-08-27 11:02:09 +00003092 ricb->base_cq = RSS_L4K;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003093 ricb->flags =
3094 (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RI4 | RSS_RI6 | RSS_RT4 |
3095 RSS_RT6);
3096 ricb->mask = cpu_to_le16(qdev->rss_ring_count - 1);
3097
3098 /*
3099 * Fill out the Indirection Table.
3100 */
Ron Mercerdef48b62009-02-12 16:38:18 -08003101 for (i = 0; i < 256; i++)
3102 hash_id[i] = i & (qdev->rss_ring_count - 1);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003103
3104 /*
3105 * Random values for the IPv6 and IPv4 Hash Keys.
3106 */
3107 get_random_bytes((void *)&ricb->ipv6_hash_key[0], 40);
3108 get_random_bytes((void *)&ricb->ipv4_hash_key[0], 16);
3109
Ron Mercer49740972009-02-26 10:08:36 +00003110 QPRINTK(qdev, IFUP, DEBUG, "Initializing RSS.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003111
Ron Mercere3324712009-07-02 06:06:13 +00003112 status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003113 if (status) {
3114 QPRINTK(qdev, IFUP, ERR, "Failed to load RICB.\n");
3115 return status;
3116 }
Ron Mercer49740972009-02-26 10:08:36 +00003117 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded RICB.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003118 return status;
3119}
3120
Ron Mercera5f59dc2009-07-02 06:06:07 +00003121static int ql_clear_routing_entries(struct ql_adapter *qdev)
3122{
3123 int i, status = 0;
3124
3125 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3126 if (status)
3127 return status;
3128 /* Clear all the entries in the routing table. */
3129 for (i = 0; i < 16; i++) {
3130 status = ql_set_routing_reg(qdev, i, 0, 0);
3131 if (status) {
3132 QPRINTK(qdev, IFUP, ERR,
3133 "Failed to init routing register for CAM "
3134 "packets.\n");
3135 break;
3136 }
3137 }
3138 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
3139 return status;
3140}
3141
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003142/* Initialize the frame-to-queue routing. */
3143static int ql_route_initialize(struct ql_adapter *qdev)
3144{
3145 int status = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003146
3147 /* Clear all the entries in the routing table. */
Ron Mercera5f59dc2009-07-02 06:06:07 +00003148 status = ql_clear_routing_entries(qdev);
3149 if (status)
Ron Mercerfd21cf52009-09-29 08:39:22 +00003150 return status;
3151
3152 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3153 if (status)
3154 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003155
3156 status = ql_set_routing_reg(qdev, RT_IDX_ALL_ERR_SLOT, RT_IDX_ERR, 1);
3157 if (status) {
3158 QPRINTK(qdev, IFUP, ERR,
3159 "Failed to init routing register for error packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003160 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003161 }
3162 status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
3163 if (status) {
3164 QPRINTK(qdev, IFUP, ERR,
3165 "Failed to init routing register for broadcast packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003166 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003167 }
3168 /* If we have more than one inbound queue, then turn on RSS in the
3169 * routing block.
3170 */
3171 if (qdev->rss_ring_count > 1) {
3172 status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
3173 RT_IDX_RSS_MATCH, 1);
3174 if (status) {
3175 QPRINTK(qdev, IFUP, ERR,
3176 "Failed to init routing register for MATCH RSS packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003177 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003178 }
3179 }
3180
3181 status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
3182 RT_IDX_CAM_HIT, 1);
Ron Mercer8587ea32009-02-23 10:42:15 +00003183 if (status)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003184 QPRINTK(qdev, IFUP, ERR,
3185 "Failed to init routing register for CAM packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003186exit:
3187 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003188 return status;
3189}
3190
Ron Mercer2ee1e272009-03-03 12:10:33 +00003191int ql_cam_route_initialize(struct ql_adapter *qdev)
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003192{
Ron Mercer7fab3bf2009-07-02 06:06:11 +00003193 int status, set;
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003194
Ron Mercer7fab3bf2009-07-02 06:06:11 +00003195 /* If check if the link is up and use to
3196 * determine if we are setting or clearing
3197 * the MAC address in the CAM.
3198 */
3199 set = ql_read32(qdev, STS);
3200 set &= qdev->port_link_up;
3201 status = ql_set_mac_addr(qdev, set);
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003202 if (status) {
3203 QPRINTK(qdev, IFUP, ERR, "Failed to init mac address.\n");
3204 return status;
3205 }
3206
3207 status = ql_route_initialize(qdev);
3208 if (status)
3209 QPRINTK(qdev, IFUP, ERR, "Failed to init routing table.\n");
3210
3211 return status;
3212}
3213
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003214static int ql_adapter_initialize(struct ql_adapter *qdev)
3215{
3216 u32 value, mask;
3217 int i;
3218 int status = 0;
3219
3220 /*
3221 * Set up the System register to halt on errors.
3222 */
3223 value = SYS_EFE | SYS_FAE;
3224 mask = value << 16;
3225 ql_write32(qdev, SYS, mask | value);
3226
Ron Mercerc9cf0a02009-03-09 10:59:22 +00003227 /* Set the default queue, and VLAN behavior. */
3228 value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV;
3229 mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003230 ql_write32(qdev, NIC_RCV_CFG, (mask | value));
3231
3232 /* Set the MPI interrupt to enabled. */
3233 ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
3234
3235 /* Enable the function, set pagesize, enable error checking. */
3236 value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
3237 FSC_EC | FSC_VM_PAGE_4K | FSC_SH;
3238
3239 /* Set/clear header splitting. */
3240 mask = FSC_VM_PAGESIZE_MASK |
3241 FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
3242 ql_write32(qdev, FSC, mask | value);
3243
3244 ql_write32(qdev, SPLT_HDR, SPLT_HDR_EP |
3245 min(SMALL_BUFFER_SIZE, MAX_SPLIT_SIZE));
3246
3247 /* Start up the rx queues. */
3248 for (i = 0; i < qdev->rx_ring_count; i++) {
3249 status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
3250 if (status) {
3251 QPRINTK(qdev, IFUP, ERR,
3252 "Failed to start rx ring[%d].\n", i);
3253 return status;
3254 }
3255 }
3256
3257 /* If there is more than one inbound completion queue
3258 * then download a RICB to configure RSS.
3259 */
3260 if (qdev->rss_ring_count > 1) {
3261 status = ql_start_rss(qdev);
3262 if (status) {
3263 QPRINTK(qdev, IFUP, ERR, "Failed to start RSS.\n");
3264 return status;
3265 }
3266 }
3267
3268 /* Start up the tx queues. */
3269 for (i = 0; i < qdev->tx_ring_count; i++) {
3270 status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
3271 if (status) {
3272 QPRINTK(qdev, IFUP, ERR,
3273 "Failed to start tx ring[%d].\n", i);
3274 return status;
3275 }
3276 }
3277
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003278 /* Initialize the port and set the max framesize. */
3279 status = qdev->nic_ops->port_initialize(qdev);
3280 if (status) {
3281 QPRINTK(qdev, IFUP, ERR, "Failed to start port.\n");
3282 return status;
3283 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003284
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003285 /* Set up the MAC address and frame routing filter. */
3286 status = ql_cam_route_initialize(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003287 if (status) {
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003288 QPRINTK(qdev, IFUP, ERR,
3289 "Failed to init CAM/Routing tables.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003290 return status;
3291 }
3292
3293 /* Start NAPI for the RSS queues. */
Ron Mercerb2014ff2009-08-27 11:02:09 +00003294 for (i = 0; i < qdev->rss_ring_count; i++) {
Ron Mercer49740972009-02-26 10:08:36 +00003295 QPRINTK(qdev, IFUP, DEBUG, "Enabling NAPI for rx_ring[%d].\n",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003296 i);
3297 napi_enable(&qdev->rx_ring[i].napi);
3298 }
3299
3300 return status;
3301}
3302
3303/* Issue soft reset to chip. */
3304static int ql_adapter_reset(struct ql_adapter *qdev)
3305{
3306 u32 value;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003307 int status = 0;
Ron Mercera5f59dc2009-07-02 06:06:07 +00003308 unsigned long end_jiffies;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003309
Ron Mercera5f59dc2009-07-02 06:06:07 +00003310 /* Clear all the entries in the routing table. */
3311 status = ql_clear_routing_entries(qdev);
3312 if (status) {
3313 QPRINTK(qdev, IFUP, ERR, "Failed to clear routing bits.\n");
3314 return status;
3315 }
3316
3317 end_jiffies = jiffies +
3318 max((unsigned long)1, usecs_to_jiffies(30));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003319 ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
Ron Mercera75ee7f2009-03-09 10:59:18 +00003320
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003321 do {
3322 value = ql_read32(qdev, RST_FO);
3323 if ((value & RST_FO_FR) == 0)
3324 break;
Ron Mercera75ee7f2009-03-09 10:59:18 +00003325 cpu_relax();
3326 } while (time_before(jiffies, end_jiffies));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003327
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003328 if (value & RST_FO_FR) {
3329 QPRINTK(qdev, IFDOWN, ERR,
Jean Delvare3ac49a12009-06-04 16:20:28 +02003330 "ETIMEDOUT!!! errored out of resetting the chip!\n");
Ron Mercera75ee7f2009-03-09 10:59:18 +00003331 status = -ETIMEDOUT;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003332 }
3333
3334 return status;
3335}
3336
3337static void ql_display_dev_info(struct net_device *ndev)
3338{
3339 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3340
3341 QPRINTK(qdev, PROBE, INFO,
Ron Mercere4552f52009-06-09 05:39:32 +00003342 "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, "
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003343 "XG Roll = %d, XG Rev = %d.\n",
3344 qdev->func,
Ron Mercere4552f52009-06-09 05:39:32 +00003345 qdev->port,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003346 qdev->chip_rev_id & 0x0000000f,
3347 qdev->chip_rev_id >> 4 & 0x0000000f,
3348 qdev->chip_rev_id >> 8 & 0x0000000f,
3349 qdev->chip_rev_id >> 12 & 0x0000000f);
Johannes Berg7c510e42008-10-27 17:47:26 -07003350 QPRINTK(qdev, PROBE, INFO, "MAC address %pM\n", ndev->dev_addr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003351}
3352
3353static int ql_adapter_down(struct ql_adapter *qdev)
3354{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003355 int i, status = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003356
Ron Mercer6a473302009-07-02 06:06:12 +00003357 ql_link_off(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003358
Ron Mercer6497b602009-02-12 16:37:13 -08003359 /* Don't kill the reset worker thread if we
3360 * are in the process of recovery.
3361 */
3362 if (test_bit(QL_ADAPTER_UP, &qdev->flags))
3363 cancel_delayed_work_sync(&qdev->asic_reset_work);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003364 cancel_delayed_work_sync(&qdev->mpi_reset_work);
3365 cancel_delayed_work_sync(&qdev->mpi_work);
Ron Mercer2ee1e272009-03-03 12:10:33 +00003366 cancel_delayed_work_sync(&qdev->mpi_idc_work);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003367 cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003368
Ron Mercer39aa8162009-08-27 11:02:11 +00003369 for (i = 0; i < qdev->rss_ring_count; i++)
3370 napi_disable(&qdev->rx_ring[i].napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003371
3372 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3373
3374 ql_disable_interrupts(qdev);
3375
3376 ql_tx_ring_clean(qdev);
3377
Ron Mercer6b318cb2009-03-09 10:59:26 +00003378 /* Call netif_napi_del() from common point.
3379 */
Ron Mercerb2014ff2009-08-27 11:02:09 +00003380 for (i = 0; i < qdev->rss_ring_count; i++)
Ron Mercer6b318cb2009-03-09 10:59:26 +00003381 netif_napi_del(&qdev->rx_ring[i].napi);
3382
Ron Mercer4545a3f2009-02-23 10:42:17 +00003383 ql_free_rx_buffers(qdev);
David S. Miller2d6a5e92009-03-17 15:01:30 -07003384
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003385 status = ql_adapter_reset(qdev);
3386 if (status)
3387 QPRINTK(qdev, IFDOWN, ERR, "reset(func #%d) FAILED!\n",
3388 qdev->func);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003389 return status;
3390}
3391
3392static int ql_adapter_up(struct ql_adapter *qdev)
3393{
3394 int err = 0;
3395
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003396 err = ql_adapter_initialize(qdev);
3397 if (err) {
3398 QPRINTK(qdev, IFUP, INFO, "Unable to initialize adapter.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003399 goto err_init;
3400 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003401 set_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercer4545a3f2009-02-23 10:42:17 +00003402 ql_alloc_rx_buffers(qdev);
Ron Mercer8b007de2009-07-02 06:06:08 +00003403 /* If the port is initialized and the
3404 * link is up the turn on the carrier.
3405 */
3406 if ((ql_read32(qdev, STS) & qdev->port_init) &&
3407 (ql_read32(qdev, STS) & qdev->port_link_up))
Ron Mercer6a473302009-07-02 06:06:12 +00003408 ql_link_on(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003409 ql_enable_interrupts(qdev);
3410 ql_enable_all_completion_interrupts(qdev);
Ron Mercer1e213302009-03-09 10:59:21 +00003411 netif_tx_start_all_queues(qdev->ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003412
3413 return 0;
3414err_init:
3415 ql_adapter_reset(qdev);
3416 return err;
3417}
3418
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003419static void ql_release_adapter_resources(struct ql_adapter *qdev)
3420{
3421 ql_free_mem_resources(qdev);
3422 ql_free_irq(qdev);
3423}
3424
3425static int ql_get_adapter_resources(struct ql_adapter *qdev)
3426{
3427 int status = 0;
3428
3429 if (ql_alloc_mem_resources(qdev)) {
3430 QPRINTK(qdev, IFUP, ERR, "Unable to allocate memory.\n");
3431 return -ENOMEM;
3432 }
3433 status = ql_request_irq(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003434 return status;
3435}
3436
3437static int qlge_close(struct net_device *ndev)
3438{
3439 struct ql_adapter *qdev = netdev_priv(ndev);
3440
3441 /*
3442 * Wait for device to recover from a reset.
3443 * (Rarely happens, but possible.)
3444 */
3445 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
3446 msleep(1);
3447 ql_adapter_down(qdev);
3448 ql_release_adapter_resources(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003449 return 0;
3450}
3451
3452static int ql_configure_rings(struct ql_adapter *qdev)
3453{
3454 int i;
3455 struct rx_ring *rx_ring;
3456 struct tx_ring *tx_ring;
Ron Mercera4ab6132009-08-27 11:02:10 +00003457 int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus());
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003458
Ron Mercera4ab6132009-08-27 11:02:10 +00003459 /* In a perfect world we have one RSS ring for each CPU
3460 * and each has it's own vector. To do that we ask for
3461 * cpu_cnt vectors. ql_enable_msix() will adjust the
3462 * vector count to what we actually get. We then
3463 * allocate an RSS ring for each.
3464 * Essentially, we are doing min(cpu_count, msix_vector_count).
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003465 */
Ron Mercera4ab6132009-08-27 11:02:10 +00003466 qdev->intr_count = cpu_cnt;
3467 ql_enable_msix(qdev);
3468 /* Adjust the RSS ring count to the actual vector count. */
3469 qdev->rss_ring_count = qdev->intr_count;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003470 qdev->tx_ring_count = cpu_cnt;
Ron Mercerb2014ff2009-08-27 11:02:09 +00003471 qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003472
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003473 for (i = 0; i < qdev->tx_ring_count; i++) {
3474 tx_ring = &qdev->tx_ring[i];
Ron Mercere3324712009-07-02 06:06:13 +00003475 memset((void *)tx_ring, 0, sizeof(*tx_ring));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003476 tx_ring->qdev = qdev;
3477 tx_ring->wq_id = i;
3478 tx_ring->wq_len = qdev->tx_ring_size;
3479 tx_ring->wq_size =
3480 tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
3481
3482 /*
3483 * The completion queue ID for the tx rings start
Ron Mercer39aa8162009-08-27 11:02:11 +00003484 * immediately after the rss rings.
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003485 */
Ron Mercer39aa8162009-08-27 11:02:11 +00003486 tx_ring->cq_id = qdev->rss_ring_count + i;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003487 }
3488
3489 for (i = 0; i < qdev->rx_ring_count; i++) {
3490 rx_ring = &qdev->rx_ring[i];
Ron Mercere3324712009-07-02 06:06:13 +00003491 memset((void *)rx_ring, 0, sizeof(*rx_ring));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003492 rx_ring->qdev = qdev;
3493 rx_ring->cq_id = i;
3494 rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
Ron Mercerb2014ff2009-08-27 11:02:09 +00003495 if (i < qdev->rss_ring_count) {
Ron Mercer39aa8162009-08-27 11:02:11 +00003496 /*
3497 * Inbound (RSS) queues.
3498 */
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003499 rx_ring->cq_len = qdev->rx_ring_size;
3500 rx_ring->cq_size =
3501 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3502 rx_ring->lbq_len = NUM_LARGE_BUFFERS;
3503 rx_ring->lbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003504 rx_ring->lbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003505 rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
3506 rx_ring->sbq_len = NUM_SMALL_BUFFERS;
3507 rx_ring->sbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003508 rx_ring->sbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003509 rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
Ron Mercerb2014ff2009-08-27 11:02:09 +00003510 rx_ring->type = RX_Q;
3511 } else {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003512 /*
3513 * Outbound queue handles outbound completions only.
3514 */
3515 /* outbound cq is same size as tx_ring it services. */
3516 rx_ring->cq_len = qdev->tx_ring_size;
3517 rx_ring->cq_size =
3518 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3519 rx_ring->lbq_len = 0;
3520 rx_ring->lbq_size = 0;
3521 rx_ring->lbq_buf_size = 0;
3522 rx_ring->sbq_len = 0;
3523 rx_ring->sbq_size = 0;
3524 rx_ring->sbq_buf_size = 0;
3525 rx_ring->type = TX_Q;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003526 }
3527 }
3528 return 0;
3529}
3530
3531static int qlge_open(struct net_device *ndev)
3532{
3533 int err = 0;
3534 struct ql_adapter *qdev = netdev_priv(ndev);
3535
3536 err = ql_configure_rings(qdev);
3537 if (err)
3538 return err;
3539
3540 err = ql_get_adapter_resources(qdev);
3541 if (err)
3542 goto error_up;
3543
3544 err = ql_adapter_up(qdev);
3545 if (err)
3546 goto error_up;
3547
3548 return err;
3549
3550error_up:
3551 ql_release_adapter_resources(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003552 return err;
3553}
3554
3555static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
3556{
3557 struct ql_adapter *qdev = netdev_priv(ndev);
3558
3559 if (ndev->mtu == 1500 && new_mtu == 9000) {
3560 QPRINTK(qdev, IFUP, ERR, "Changing to jumbo MTU.\n");
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003561 queue_delayed_work(qdev->workqueue,
3562 &qdev->mpi_port_cfg_work, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003563 } else if (ndev->mtu == 9000 && new_mtu == 1500) {
3564 QPRINTK(qdev, IFUP, ERR, "Changing to normal MTU.\n");
3565 } else if ((ndev->mtu == 1500 && new_mtu == 1500) ||
3566 (ndev->mtu == 9000 && new_mtu == 9000)) {
3567 return 0;
3568 } else
3569 return -EINVAL;
3570 ndev->mtu = new_mtu;
3571 return 0;
3572}
3573
3574static struct net_device_stats *qlge_get_stats(struct net_device
3575 *ndev)
3576{
3577 struct ql_adapter *qdev = netdev_priv(ndev);
3578 return &qdev->stats;
3579}
3580
3581static void qlge_set_multicast_list(struct net_device *ndev)
3582{
3583 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3584 struct dev_mc_list *mc_ptr;
Ron Mercercc288f52009-02-23 10:42:14 +00003585 int i, status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003586
Ron Mercercc288f52009-02-23 10:42:14 +00003587 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3588 if (status)
3589 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003590 spin_lock(&qdev->hw_lock);
3591 /*
3592 * Set or clear promiscuous mode if a
3593 * transition is taking place.
3594 */
3595 if (ndev->flags & IFF_PROMISC) {
3596 if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3597 if (ql_set_routing_reg
3598 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
3599 QPRINTK(qdev, HW, ERR,
3600 "Failed to set promiscous mode.\n");
3601 } else {
3602 set_bit(QL_PROMISCUOUS, &qdev->flags);
3603 }
3604 }
3605 } else {
3606 if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3607 if (ql_set_routing_reg
3608 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
3609 QPRINTK(qdev, HW, ERR,
3610 "Failed to clear promiscous mode.\n");
3611 } else {
3612 clear_bit(QL_PROMISCUOUS, &qdev->flags);
3613 }
3614 }
3615 }
3616
3617 /*
3618 * Set or clear all multicast mode if a
3619 * transition is taking place.
3620 */
3621 if ((ndev->flags & IFF_ALLMULTI) ||
3622 (ndev->mc_count > MAX_MULTICAST_ENTRIES)) {
3623 if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
3624 if (ql_set_routing_reg
3625 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
3626 QPRINTK(qdev, HW, ERR,
3627 "Failed to set all-multi mode.\n");
3628 } else {
3629 set_bit(QL_ALLMULTI, &qdev->flags);
3630 }
3631 }
3632 } else {
3633 if (test_bit(QL_ALLMULTI, &qdev->flags)) {
3634 if (ql_set_routing_reg
3635 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
3636 QPRINTK(qdev, HW, ERR,
3637 "Failed to clear all-multi mode.\n");
3638 } else {
3639 clear_bit(QL_ALLMULTI, &qdev->flags);
3640 }
3641 }
3642 }
3643
3644 if (ndev->mc_count) {
Ron Mercercc288f52009-02-23 10:42:14 +00003645 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3646 if (status)
3647 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003648 for (i = 0, mc_ptr = ndev->mc_list; mc_ptr;
3649 i++, mc_ptr = mc_ptr->next)
3650 if (ql_set_mac_addr_reg(qdev, (u8 *) mc_ptr->dmi_addr,
3651 MAC_ADDR_TYPE_MULTI_MAC, i)) {
3652 QPRINTK(qdev, HW, ERR,
3653 "Failed to loadmulticast address.\n");
Ron Mercercc288f52009-02-23 10:42:14 +00003654 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003655 goto exit;
3656 }
Ron Mercercc288f52009-02-23 10:42:14 +00003657 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003658 if (ql_set_routing_reg
3659 (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
3660 QPRINTK(qdev, HW, ERR,
3661 "Failed to set multicast match mode.\n");
3662 } else {
3663 set_bit(QL_ALLMULTI, &qdev->flags);
3664 }
3665 }
3666exit:
3667 spin_unlock(&qdev->hw_lock);
Ron Mercer8587ea32009-02-23 10:42:15 +00003668 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003669}
3670
3671static int qlge_set_mac_address(struct net_device *ndev, void *p)
3672{
3673 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3674 struct sockaddr *addr = p;
Ron Mercercc288f52009-02-23 10:42:14 +00003675 int status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003676
3677 if (netif_running(ndev))
3678 return -EBUSY;
3679
3680 if (!is_valid_ether_addr(addr->sa_data))
3681 return -EADDRNOTAVAIL;
3682 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3683
Ron Mercercc288f52009-02-23 10:42:14 +00003684 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3685 if (status)
3686 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003687 spin_lock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00003688 status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
3689 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003690 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00003691 if (status)
3692 QPRINTK(qdev, HW, ERR, "Failed to load MAC address.\n");
3693 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
3694 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003695}
3696
3697static void qlge_tx_timeout(struct net_device *ndev)
3698{
3699 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
Ron Mercer6497b602009-02-12 16:37:13 -08003700 ql_queue_asic_error(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003701}
3702
3703static void ql_asic_reset_work(struct work_struct *work)
3704{
3705 struct ql_adapter *qdev =
3706 container_of(work, struct ql_adapter, asic_reset_work.work);
Ron Mercerdb988122009-03-09 10:59:17 +00003707 int status;
Ron Mercerf2c0d8d2009-09-29 08:39:24 +00003708 rtnl_lock();
Ron Mercerdb988122009-03-09 10:59:17 +00003709 status = ql_adapter_down(qdev);
3710 if (status)
3711 goto error;
3712
3713 status = ql_adapter_up(qdev);
3714 if (status)
3715 goto error;
Ron Mercerf2c0d8d2009-09-29 08:39:24 +00003716 rtnl_unlock();
Ron Mercerdb988122009-03-09 10:59:17 +00003717 return;
3718error:
3719 QPRINTK(qdev, IFUP, ALERT,
3720 "Driver up/down cycle failed, closing device\n");
Ron Mercerf2c0d8d2009-09-29 08:39:24 +00003721
Ron Mercerdb988122009-03-09 10:59:17 +00003722 set_bit(QL_ADAPTER_UP, &qdev->flags);
3723 dev_close(qdev->ndev);
3724 rtnl_unlock();
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003725}
3726
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003727static struct nic_operations qla8012_nic_ops = {
3728 .get_flash = ql_get_8012_flash_params,
3729 .port_initialize = ql_8012_port_initialize,
3730};
3731
Ron Mercercdca8d02009-03-02 08:07:31 +00003732static struct nic_operations qla8000_nic_ops = {
3733 .get_flash = ql_get_8000_flash_params,
3734 .port_initialize = ql_8000_port_initialize,
3735};
3736
Ron Mercere4552f52009-06-09 05:39:32 +00003737/* Find the pcie function number for the other NIC
3738 * on this chip. Since both NIC functions share a
3739 * common firmware we have the lowest enabled function
3740 * do any common work. Examples would be resetting
3741 * after a fatal firmware error, or doing a firmware
3742 * coredump.
3743 */
3744static int ql_get_alt_pcie_func(struct ql_adapter *qdev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003745{
Ron Mercere4552f52009-06-09 05:39:32 +00003746 int status = 0;
3747 u32 temp;
3748 u32 nic_func1, nic_func2;
3749
3750 status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG,
3751 &temp);
3752 if (status)
3753 return status;
3754
3755 nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) &
3756 MPI_TEST_NIC_FUNC_MASK);
3757 nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) &
3758 MPI_TEST_NIC_FUNC_MASK);
3759
3760 if (qdev->func == nic_func1)
3761 qdev->alt_func = nic_func2;
3762 else if (qdev->func == nic_func2)
3763 qdev->alt_func = nic_func1;
3764 else
3765 status = -EIO;
3766
3767 return status;
3768}
3769
3770static int ql_get_board_info(struct ql_adapter *qdev)
3771{
3772 int status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003773 qdev->func =
3774 (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
Ron Mercere4552f52009-06-09 05:39:32 +00003775 if (qdev->func > 3)
3776 return -EIO;
3777
3778 status = ql_get_alt_pcie_func(qdev);
3779 if (status)
3780 return status;
3781
3782 qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1;
3783 if (qdev->port) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003784 qdev->xg_sem_mask = SEM_XGMAC1_MASK;
3785 qdev->port_link_up = STS_PL1;
3786 qdev->port_init = STS_PI1;
3787 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
3788 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
3789 } else {
3790 qdev->xg_sem_mask = SEM_XGMAC0_MASK;
3791 qdev->port_link_up = STS_PL0;
3792 qdev->port_init = STS_PI0;
3793 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
3794 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
3795 }
3796 qdev->chip_rev_id = ql_read32(qdev, REV_ID);
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003797 qdev->device_id = qdev->pdev->device;
3798 if (qdev->device_id == QLGE_DEVICE_ID_8012)
3799 qdev->nic_ops = &qla8012_nic_ops;
Ron Mercercdca8d02009-03-02 08:07:31 +00003800 else if (qdev->device_id == QLGE_DEVICE_ID_8000)
3801 qdev->nic_ops = &qla8000_nic_ops;
Ron Mercere4552f52009-06-09 05:39:32 +00003802 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003803}
3804
3805static void ql_release_all(struct pci_dev *pdev)
3806{
3807 struct net_device *ndev = pci_get_drvdata(pdev);
3808 struct ql_adapter *qdev = netdev_priv(ndev);
3809
3810 if (qdev->workqueue) {
3811 destroy_workqueue(qdev->workqueue);
3812 qdev->workqueue = NULL;
3813 }
Ron Mercer39aa8162009-08-27 11:02:11 +00003814
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003815 if (qdev->reg_base)
Stephen Hemminger8668ae92008-11-21 17:29:50 -08003816 iounmap(qdev->reg_base);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003817 if (qdev->doorbell_area)
3818 iounmap(qdev->doorbell_area);
3819 pci_release_regions(pdev);
3820 pci_set_drvdata(pdev, NULL);
3821}
3822
3823static int __devinit ql_init_device(struct pci_dev *pdev,
3824 struct net_device *ndev, int cards_found)
3825{
3826 struct ql_adapter *qdev = netdev_priv(ndev);
3827 int pos, err = 0;
3828 u16 val16;
3829
Ron Mercere3324712009-07-02 06:06:13 +00003830 memset((void *)qdev, 0, sizeof(*qdev));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003831 err = pci_enable_device(pdev);
3832 if (err) {
3833 dev_err(&pdev->dev, "PCI device enable failed.\n");
3834 return err;
3835 }
3836
Ron Mercerebd6e772009-09-29 08:39:25 +00003837 qdev->ndev = ndev;
3838 qdev->pdev = pdev;
3839 pci_set_drvdata(pdev, ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003840 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3841 if (pos <= 0) {
3842 dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
3843 "aborting.\n");
Ron Mercerebd6e772009-09-29 08:39:25 +00003844 return pos;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003845 } else {
3846 pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
3847 val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
3848 val16 |= (PCI_EXP_DEVCTL_CERE |
3849 PCI_EXP_DEVCTL_NFERE |
3850 PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
3851 pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
3852 }
3853
3854 err = pci_request_regions(pdev, DRV_NAME);
3855 if (err) {
3856 dev_err(&pdev->dev, "PCI region request failed.\n");
Ron Mercerebd6e772009-09-29 08:39:25 +00003857 return err;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003858 }
3859
3860 pci_set_master(pdev);
Yang Hongyang6a355282009-04-06 19:01:13 -07003861 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003862 set_bit(QL_DMA64, &qdev->flags);
Yang Hongyang6a355282009-04-06 19:01:13 -07003863 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003864 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003865 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003866 if (!err)
Yang Hongyang284901a2009-04-06 19:01:15 -07003867 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003868 }
3869
3870 if (err) {
3871 dev_err(&pdev->dev, "No usable DMA configuration.\n");
3872 goto err_out;
3873 }
3874
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003875 qdev->reg_base =
3876 ioremap_nocache(pci_resource_start(pdev, 1),
3877 pci_resource_len(pdev, 1));
3878 if (!qdev->reg_base) {
3879 dev_err(&pdev->dev, "Register mapping failed.\n");
3880 err = -ENOMEM;
3881 goto err_out;
3882 }
3883
3884 qdev->doorbell_area_size = pci_resource_len(pdev, 3);
3885 qdev->doorbell_area =
3886 ioremap_nocache(pci_resource_start(pdev, 3),
3887 pci_resource_len(pdev, 3));
3888 if (!qdev->doorbell_area) {
3889 dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
3890 err = -ENOMEM;
3891 goto err_out;
3892 }
3893
Ron Mercere4552f52009-06-09 05:39:32 +00003894 err = ql_get_board_info(qdev);
3895 if (err) {
3896 dev_err(&pdev->dev, "Register access failed.\n");
3897 err = -EIO;
3898 goto err_out;
3899 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003900 qdev->msg_enable = netif_msg_init(debug, default_msg);
3901 spin_lock_init(&qdev->hw_lock);
3902 spin_lock_init(&qdev->stats_lock);
3903
3904 /* make sure the EEPROM is good */
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003905 err = qdev->nic_ops->get_flash(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003906 if (err) {
3907 dev_err(&pdev->dev, "Invalid FLASH.\n");
3908 goto err_out;
3909 }
3910
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003911 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3912
3913 /* Set up the default ring sizes. */
3914 qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
3915 qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
3916
3917 /* Set up the coalescing parameters. */
3918 qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
3919 qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
3920 qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3921 qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3922
3923 /*
3924 * Set up the operating parameters.
3925 */
3926 qdev->rx_csum = 1;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003927 qdev->workqueue = create_singlethread_workqueue(ndev->name);
3928 INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
3929 INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
3930 INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003931 INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
Ron Mercer2ee1e272009-03-03 12:10:33 +00003932 INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
Ron Mercer125844e2009-02-26 10:08:34 +00003933 mutex_init(&qdev->mpi_mutex);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003934 init_completion(&qdev->ide_completion);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003935
3936 if (!cards_found) {
3937 dev_info(&pdev->dev, "%s\n", DRV_STRING);
3938 dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
3939 DRV_NAME, DRV_VERSION);
3940 }
3941 return 0;
3942err_out:
3943 ql_release_all(pdev);
3944 pci_disable_device(pdev);
3945 return err;
3946}
3947
Stephen Hemminger25ed7842008-11-21 17:29:16 -08003948
3949static const struct net_device_ops qlge_netdev_ops = {
3950 .ndo_open = qlge_open,
3951 .ndo_stop = qlge_close,
3952 .ndo_start_xmit = qlge_send,
3953 .ndo_change_mtu = qlge_change_mtu,
3954 .ndo_get_stats = qlge_get_stats,
3955 .ndo_set_multicast_list = qlge_set_multicast_list,
3956 .ndo_set_mac_address = qlge_set_mac_address,
3957 .ndo_validate_addr = eth_validate_addr,
3958 .ndo_tx_timeout = qlge_tx_timeout,
3959 .ndo_vlan_rx_register = ql_vlan_rx_register,
3960 .ndo_vlan_rx_add_vid = ql_vlan_rx_add_vid,
3961 .ndo_vlan_rx_kill_vid = ql_vlan_rx_kill_vid,
3962};
3963
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003964static int __devinit qlge_probe(struct pci_dev *pdev,
3965 const struct pci_device_id *pci_entry)
3966{
3967 struct net_device *ndev = NULL;
3968 struct ql_adapter *qdev = NULL;
3969 static int cards_found = 0;
3970 int err = 0;
3971
Ron Mercer1e213302009-03-09 10:59:21 +00003972 ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
3973 min(MAX_CPUS, (int)num_online_cpus()));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003974 if (!ndev)
3975 return -ENOMEM;
3976
3977 err = ql_init_device(pdev, ndev, cards_found);
3978 if (err < 0) {
3979 free_netdev(ndev);
3980 return err;
3981 }
3982
3983 qdev = netdev_priv(ndev);
3984 SET_NETDEV_DEV(ndev, &pdev->dev);
3985 ndev->features = (0
3986 | NETIF_F_IP_CSUM
3987 | NETIF_F_SG
3988 | NETIF_F_TSO
3989 | NETIF_F_TSO6
3990 | NETIF_F_TSO_ECN
3991 | NETIF_F_HW_VLAN_TX
3992 | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
Ron Mercer22bdd4f2009-03-09 10:59:20 +00003993 ndev->features |= NETIF_F_GRO;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003994
3995 if (test_bit(QL_DMA64, &qdev->flags))
3996 ndev->features |= NETIF_F_HIGHDMA;
3997
3998 /*
3999 * Set up net_device structure.
4000 */
4001 ndev->tx_queue_len = qdev->tx_ring_size;
4002 ndev->irq = pdev->irq;
Stephen Hemminger25ed7842008-11-21 17:29:16 -08004003
4004 ndev->netdev_ops = &qlge_netdev_ops;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004005 SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004006 ndev->watchdog_timeo = 10 * HZ;
Stephen Hemminger25ed7842008-11-21 17:29:16 -08004007
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004008 err = register_netdev(ndev);
4009 if (err) {
4010 dev_err(&pdev->dev, "net device registration failed.\n");
4011 ql_release_all(pdev);
4012 pci_disable_device(pdev);
4013 return err;
4014 }
Ron Mercer6a473302009-07-02 06:06:12 +00004015 ql_link_off(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004016 ql_display_dev_info(ndev);
4017 cards_found++;
4018 return 0;
4019}
4020
4021static void __devexit qlge_remove(struct pci_dev *pdev)
4022{
4023 struct net_device *ndev = pci_get_drvdata(pdev);
4024 unregister_netdev(ndev);
4025 ql_release_all(pdev);
4026 pci_disable_device(pdev);
4027 free_netdev(ndev);
4028}
4029
4030/*
4031 * This callback is called by the PCI subsystem whenever
4032 * a PCI bus error is detected.
4033 */
4034static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
4035 enum pci_channel_state state)
4036{
4037 struct net_device *ndev = pci_get_drvdata(pdev);
4038 struct ql_adapter *qdev = netdev_priv(ndev);
4039
Dean Nelsonfbc663c2009-07-31 09:13:48 +00004040 netif_device_detach(ndev);
4041
4042 if (state == pci_channel_io_perm_failure)
4043 return PCI_ERS_RESULT_DISCONNECT;
4044
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004045 if (netif_running(ndev))
4046 ql_adapter_down(qdev);
4047
4048 pci_disable_device(pdev);
4049
4050 /* Request a slot reset. */
4051 return PCI_ERS_RESULT_NEED_RESET;
4052}
4053
4054/*
4055 * This callback is called after the PCI buss has been reset.
4056 * Basically, this tries to restart the card from scratch.
4057 * This is a shortened version of the device probe/discovery code,
4058 * it resembles the first-half of the () routine.
4059 */
4060static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
4061{
4062 struct net_device *ndev = pci_get_drvdata(pdev);
4063 struct ql_adapter *qdev = netdev_priv(ndev);
4064
4065 if (pci_enable_device(pdev)) {
4066 QPRINTK(qdev, IFUP, ERR,
4067 "Cannot re-enable PCI device after reset.\n");
4068 return PCI_ERS_RESULT_DISCONNECT;
4069 }
4070
4071 pci_set_master(pdev);
4072
4073 netif_carrier_off(ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004074 ql_adapter_reset(qdev);
4075
4076 /* Make sure the EEPROM is good */
4077 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
4078
4079 if (!is_valid_ether_addr(ndev->perm_addr)) {
4080 QPRINTK(qdev, IFUP, ERR, "After reset, invalid MAC address.\n");
4081 return PCI_ERS_RESULT_DISCONNECT;
4082 }
4083
4084 return PCI_ERS_RESULT_RECOVERED;
4085}
4086
4087static void qlge_io_resume(struct pci_dev *pdev)
4088{
4089 struct net_device *ndev = pci_get_drvdata(pdev);
4090 struct ql_adapter *qdev = netdev_priv(ndev);
4091
4092 pci_set_master(pdev);
4093
4094 if (netif_running(ndev)) {
4095 if (ql_adapter_up(qdev)) {
4096 QPRINTK(qdev, IFUP, ERR,
4097 "Device initialization failed after reset.\n");
4098 return;
4099 }
4100 }
4101
4102 netif_device_attach(ndev);
4103}
4104
4105static struct pci_error_handlers qlge_err_handler = {
4106 .error_detected = qlge_io_error_detected,
4107 .slot_reset = qlge_io_slot_reset,
4108 .resume = qlge_io_resume,
4109};
4110
4111static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
4112{
4113 struct net_device *ndev = pci_get_drvdata(pdev);
4114 struct ql_adapter *qdev = netdev_priv(ndev);
Ron Mercer6b318cb2009-03-09 10:59:26 +00004115 int err;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004116
4117 netif_device_detach(ndev);
4118
4119 if (netif_running(ndev)) {
4120 err = ql_adapter_down(qdev);
4121 if (!err)
4122 return err;
4123 }
4124
4125 err = pci_save_state(pdev);
4126 if (err)
4127 return err;
4128
4129 pci_disable_device(pdev);
4130
4131 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4132
4133 return 0;
4134}
4135
David S. Miller04da2cf2008-09-19 16:14:24 -07004136#ifdef CONFIG_PM
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004137static int qlge_resume(struct pci_dev *pdev)
4138{
4139 struct net_device *ndev = pci_get_drvdata(pdev);
4140 struct ql_adapter *qdev = netdev_priv(ndev);
4141 int err;
4142
4143 pci_set_power_state(pdev, PCI_D0);
4144 pci_restore_state(pdev);
4145 err = pci_enable_device(pdev);
4146 if (err) {
4147 QPRINTK(qdev, IFUP, ERR, "Cannot enable PCI device from suspend\n");
4148 return err;
4149 }
4150 pci_set_master(pdev);
4151
4152 pci_enable_wake(pdev, PCI_D3hot, 0);
4153 pci_enable_wake(pdev, PCI_D3cold, 0);
4154
4155 if (netif_running(ndev)) {
4156 err = ql_adapter_up(qdev);
4157 if (err)
4158 return err;
4159 }
4160
4161 netif_device_attach(ndev);
4162
4163 return 0;
4164}
David S. Miller04da2cf2008-09-19 16:14:24 -07004165#endif /* CONFIG_PM */
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004166
4167static void qlge_shutdown(struct pci_dev *pdev)
4168{
4169 qlge_suspend(pdev, PMSG_SUSPEND);
4170}
4171
4172static struct pci_driver qlge_driver = {
4173 .name = DRV_NAME,
4174 .id_table = qlge_pci_tbl,
4175 .probe = qlge_probe,
4176 .remove = __devexit_p(qlge_remove),
4177#ifdef CONFIG_PM
4178 .suspend = qlge_suspend,
4179 .resume = qlge_resume,
4180#endif
4181 .shutdown = qlge_shutdown,
4182 .err_handler = &qlge_err_handler
4183};
4184
4185static int __init qlge_init_module(void)
4186{
4187 return pci_register_driver(&qlge_driver);
4188}
4189
4190static void __exit qlge_exit(void)
4191{
4192 pci_unregister_driver(&qlge_driver);
4193}
4194
4195module_init(qlge_init_module);
4196module_exit(qlge_exit);