blob: 9e2b4cef48f23805b9d42c4a639fbcbed757dbff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040052#define DRV_VERSION "3.5"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400166 NV_ADMA_STAT_TIMEOUT,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Kuan Luof140f0f2007-10-15 15:16:53 -0400172 /* MCP55 reg offset */
173 NV_CTL_MCP55 = 0x400,
174 NV_INT_STATUS_MCP55 = 0x440,
175 NV_INT_ENABLE_MCP55 = 0x444,
176 NV_NCQ_REG_MCP55 = 0x448,
177
178 /* MCP55 */
179 NV_INT_ALL_MCP55 = 0xffff,
180 NV_INT_PORT_SHIFT_MCP55 = 16, /* each port occupies 16 bits */
181 NV_INT_MASK_MCP55 = NV_INT_ALL_MCP55 & 0xfffd,
182
183 /* SWNCQ ENABLE BITS*/
184 NV_CTL_PRI_SWNCQ = 0x02,
185 NV_CTL_SEC_SWNCQ = 0x04,
186
187 /* SW NCQ status bits*/
188 NV_SWNCQ_IRQ_DEV = (1 << 0),
189 NV_SWNCQ_IRQ_PM = (1 << 1),
190 NV_SWNCQ_IRQ_ADDED = (1 << 2),
191 NV_SWNCQ_IRQ_REMOVED = (1 << 3),
192
193 NV_SWNCQ_IRQ_BACKOUT = (1 << 4),
194 NV_SWNCQ_IRQ_SDBFIS = (1 << 5),
195 NV_SWNCQ_IRQ_DHREGFIS = (1 << 6),
196 NV_SWNCQ_IRQ_DMASETUP = (1 << 7),
197
198 NV_SWNCQ_IRQ_HOTPLUG = NV_SWNCQ_IRQ_ADDED |
199 NV_SWNCQ_IRQ_REMOVED,
200
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500201};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Robert Hancockfbbb2622006-10-27 19:08:41 -0700203/* ADMA Physical Region Descriptor - one SG segment */
204struct nv_adma_prd {
205 __le64 addr;
206 __le32 len;
207 u8 flags;
208 u8 packet_len;
209 __le16 reserved;
210};
211
212enum nv_adma_regbits {
213 CMDEND = (1 << 15), /* end of command list */
214 WNB = (1 << 14), /* wait-not-BSY */
215 IGN = (1 << 13), /* ignore this entry */
216 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
217 DA2 = (1 << (2 + 8)),
218 DA1 = (1 << (1 + 8)),
219 DA0 = (1 << (0 + 8)),
220};
221
222/* ADMA Command Parameter Block
223 The first 5 SG segments are stored inside the Command Parameter Block itself.
224 If there are more than 5 segments the remainder are stored in a separate
225 memory area indicated by next_aprd. */
226struct nv_adma_cpb {
227 u8 resp_flags; /* 0 */
228 u8 reserved1; /* 1 */
229 u8 ctl_flags; /* 2 */
230 /* len is length of taskfile in 64 bit words */
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400231 u8 len; /* 3 */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700232 u8 tag; /* 4 */
233 u8 next_cpb_idx; /* 5 */
234 __le16 reserved2; /* 6-7 */
235 __le16 tf[12]; /* 8-31 */
236 struct nv_adma_prd aprd[5]; /* 32-111 */
237 __le64 next_aprd; /* 112-119 */
238 __le64 reserved3; /* 120-127 */
239};
240
241
242struct nv_adma_port_priv {
243 struct nv_adma_cpb *cpb;
244 dma_addr_t cpb_dma;
245 struct nv_adma_prd *aprd;
246 dma_addr_t aprd_dma;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400247 void __iomem *ctl_block;
248 void __iomem *gen_block;
249 void __iomem *notifier_clear_block;
Robert Hancock8959d302008-02-04 19:39:02 -0600250 u64 adma_dma_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700251 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600252 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700253};
254
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600255struct nv_host_priv {
256 unsigned long type;
257};
258
Kuan Luof140f0f2007-10-15 15:16:53 -0400259struct defer_queue {
260 u32 defer_bits;
261 unsigned int head;
262 unsigned int tail;
263 unsigned int tag[ATA_MAX_QUEUE];
264};
265
266enum ncq_saw_flag_list {
267 ncq_saw_d2h = (1U << 0),
268 ncq_saw_dmas = (1U << 1),
269 ncq_saw_sdb = (1U << 2),
270 ncq_saw_backout = (1U << 3),
271};
272
273struct nv_swncq_port_priv {
274 struct ata_prd *prd; /* our SG list */
275 dma_addr_t prd_dma; /* and its DMA mapping */
276 void __iomem *sactive_block;
277 void __iomem *irq_block;
278 void __iomem *tag_block;
279 u32 qc_active;
280
281 unsigned int last_issue_tag;
282
283 /* fifo circular queue to store deferral command */
284 struct defer_queue defer_queue;
285
286 /* for NCQ interrupt analysis */
287 u32 dhfis_bits;
288 u32 dmafis_bits;
289 u32 sdbfis_bits;
290
291 unsigned int ncq_flags;
292};
293
294
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400295#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT)))))
Robert Hancockfbbb2622006-10-27 19:08:41 -0700296
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400297static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900298#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600299static int nv_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900300#endif
Jeff Garzikcca39742006-08-24 03:19:22 -0400301static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100302static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
303static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
304static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400305static int nv_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
306static int nv_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Tejun Heo39f87582006-06-17 15:49:56 +0900308static void nv_nf2_freeze(struct ata_port *ap);
309static void nv_nf2_thaw(struct ata_port *ap);
310static void nv_ck804_freeze(struct ata_port *ap);
311static void nv_ck804_thaw(struct ata_port *ap);
312static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700313static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600314static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700315static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
316static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
317static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
318static void nv_adma_irq_clear(struct ata_port *ap);
319static int nv_adma_port_start(struct ata_port *ap);
320static void nv_adma_port_stop(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900321#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600322static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
323static int nv_adma_port_resume(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900324#endif
Robert Hancock53014e22007-05-05 15:36:36 -0600325static void nv_adma_freeze(struct ata_port *ap);
326static void nv_adma_thaw(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700327static void nv_adma_error_handler(struct ata_port *ap);
328static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600329static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Robert Hancockf2fb3442007-03-26 21:43:36 -0800330static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo39f87582006-06-17 15:49:56 +0900331
Kuan Luof140f0f2007-10-15 15:16:53 -0400332static void nv_mcp55_thaw(struct ata_port *ap);
333static void nv_mcp55_freeze(struct ata_port *ap);
334static void nv_swncq_error_handler(struct ata_port *ap);
335static int nv_swncq_slave_config(struct scsi_device *sdev);
336static int nv_swncq_port_start(struct ata_port *ap);
337static void nv_swncq_qc_prep(struct ata_queued_cmd *qc);
338static void nv_swncq_fill_sg(struct ata_queued_cmd *qc);
339static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc);
340static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis);
341static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance);
342#ifdef CONFIG_PM
343static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg);
344static int nv_swncq_port_resume(struct ata_port *ap);
345#endif
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347enum nv_host_type
348{
349 GENERIC,
350 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900351 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700352 CK804,
Kuan Luof140f0f2007-10-15 15:16:53 -0400353 ADMA,
354 SWNCQ,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355};
356
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500357static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400358 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
359 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
360 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
361 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
362 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
363 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
364 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
Kuan Luof140f0f2007-10-15 15:16:53 -0400365 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), SWNCQ },
366 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), SWNCQ },
367 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), SWNCQ },
368 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), SWNCQ },
Kuan Luoe2e031e2007-10-25 02:14:17 -0400369 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
370 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
371 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400372
373 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376static struct pci_driver nv_pci_driver = {
377 .name = DRV_NAME,
378 .id_table = nv_pci_tbl,
379 .probe = nv_init_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900380#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600381 .suspend = ata_pci_device_suspend,
382 .resume = nv_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900383#endif
Tejun Heo1daf9ce2007-05-17 13:13:57 +0200384 .remove = ata_pci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Jeff Garzik193515d2005-11-07 00:59:37 -0500387static struct scsi_host_template nv_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900388 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389};
390
Robert Hancockfbbb2622006-10-27 19:08:41 -0700391static struct scsi_host_template nv_adma_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900392 ATA_NCQ_SHT(DRV_NAME),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700393 .can_queue = NV_ADMA_MAX_CPBS,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700394 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700395 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
396 .slave_configure = nv_adma_slave_config,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700397};
398
Kuan Luof140f0f2007-10-15 15:16:53 -0400399static struct scsi_host_template nv_swncq_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900400 ATA_NCQ_SHT(DRV_NAME),
Kuan Luof140f0f2007-10-15 15:16:53 -0400401 .can_queue = ATA_MAX_QUEUE,
Kuan Luof140f0f2007-10-15 15:16:53 -0400402 .sg_tablesize = LIBATA_MAX_PRD,
Kuan Luof140f0f2007-10-15 15:16:53 -0400403 .dma_boundary = ATA_DMA_BOUNDARY,
404 .slave_configure = nv_swncq_slave_config,
Kuan Luof140f0f2007-10-15 15:16:53 -0400405};
406
Tejun Heoada364e2006-06-17 15:49:56 +0900407static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 .tf_load = ata_tf_load,
409 .tf_read = ata_tf_read,
410 .exec_command = ata_exec_command,
411 .check_status = ata_check_status,
412 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 .bmdma_setup = ata_bmdma_setup,
414 .bmdma_start = ata_bmdma_start,
415 .bmdma_stop = ata_bmdma_stop,
416 .bmdma_status = ata_bmdma_status,
417 .qc_prep = ata_qc_prep,
418 .qc_issue = ata_qc_issue_prot,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900419 .mode_filter = ata_pci_default_filter,
Tejun Heo39f87582006-06-17 15:49:56 +0900420 .freeze = ata_bmdma_freeze,
421 .thaw = ata_bmdma_thaw,
422 .error_handler = nv_error_handler,
423 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900424 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900426 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 .scr_read = nv_scr_read,
428 .scr_write = nv_scr_write,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900429 .port_start = ata_sff_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430};
431
Tejun Heoada364e2006-06-17 15:49:56 +0900432static const struct ata_port_operations nv_nf2_ops = {
Tejun Heoada364e2006-06-17 15:49:56 +0900433 .tf_load = ata_tf_load,
434 .tf_read = ata_tf_read,
435 .exec_command = ata_exec_command,
436 .check_status = ata_check_status,
437 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900438 .bmdma_setup = ata_bmdma_setup,
439 .bmdma_start = ata_bmdma_start,
440 .bmdma_stop = ata_bmdma_stop,
441 .bmdma_status = ata_bmdma_status,
442 .qc_prep = ata_qc_prep,
443 .qc_issue = ata_qc_issue_prot,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900444 .mode_filter = ata_pci_default_filter,
Tejun Heo39f87582006-06-17 15:49:56 +0900445 .freeze = nv_nf2_freeze,
446 .thaw = nv_nf2_thaw,
447 .error_handler = nv_error_handler,
448 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900449 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900450 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900451 .irq_on = ata_irq_on,
Tejun Heoada364e2006-06-17 15:49:56 +0900452 .scr_read = nv_scr_read,
453 .scr_write = nv_scr_write,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900454 .port_start = ata_sff_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900455};
456
457static const struct ata_port_operations nv_ck804_ops = {
Tejun Heoada364e2006-06-17 15:49:56 +0900458 .tf_load = ata_tf_load,
459 .tf_read = ata_tf_read,
460 .exec_command = ata_exec_command,
461 .check_status = ata_check_status,
462 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900463 .bmdma_setup = ata_bmdma_setup,
464 .bmdma_start = ata_bmdma_start,
465 .bmdma_stop = ata_bmdma_stop,
466 .bmdma_status = ata_bmdma_status,
467 .qc_prep = ata_qc_prep,
468 .qc_issue = ata_qc_issue_prot,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900469 .mode_filter = ata_pci_default_filter,
Tejun Heo39f87582006-06-17 15:49:56 +0900470 .freeze = nv_ck804_freeze,
471 .thaw = nv_ck804_thaw,
472 .error_handler = nv_error_handler,
473 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900474 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900475 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900476 .irq_on = ata_irq_on,
Tejun Heoada364e2006-06-17 15:49:56 +0900477 .scr_read = nv_scr_read,
478 .scr_write = nv_scr_write,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900479 .port_start = ata_sff_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900480 .host_stop = nv_ck804_host_stop,
481};
482
Robert Hancockfbbb2622006-10-27 19:08:41 -0700483static const struct ata_port_operations nv_adma_ops = {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700484 .tf_load = ata_tf_load,
Robert Hancockf2fb3442007-03-26 21:43:36 -0800485 .tf_read = nv_adma_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600486 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700487 .exec_command = ata_exec_command,
488 .check_status = ata_check_status,
489 .dev_select = ata_std_dev_select,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600490 .bmdma_setup = ata_bmdma_setup,
491 .bmdma_start = ata_bmdma_start,
492 .bmdma_stop = ata_bmdma_stop,
493 .bmdma_status = ata_bmdma_status,
Tejun Heo31cc23b2007-09-23 13:14:12 +0900494 .qc_defer = ata_std_qc_defer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700495 .qc_prep = nv_adma_qc_prep,
496 .qc_issue = nv_adma_qc_issue,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900497 .mode_filter = ata_pci_default_filter,
Robert Hancock53014e22007-05-05 15:36:36 -0600498 .freeze = nv_adma_freeze,
499 .thaw = nv_adma_thaw,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700500 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600501 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900502 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700503 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900504 .irq_on = ata_irq_on,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700505 .scr_read = nv_scr_read,
506 .scr_write = nv_scr_write,
507 .port_start = nv_adma_port_start,
508 .port_stop = nv_adma_port_stop,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900509#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600510 .port_suspend = nv_adma_port_suspend,
511 .port_resume = nv_adma_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900512#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700513 .host_stop = nv_adma_host_stop,
514};
515
Kuan Luof140f0f2007-10-15 15:16:53 -0400516static const struct ata_port_operations nv_swncq_ops = {
517 .tf_load = ata_tf_load,
518 .tf_read = ata_tf_read,
519 .exec_command = ata_exec_command,
520 .check_status = ata_check_status,
521 .dev_select = ata_std_dev_select,
522 .bmdma_setup = ata_bmdma_setup,
523 .bmdma_start = ata_bmdma_start,
524 .bmdma_stop = ata_bmdma_stop,
525 .bmdma_status = ata_bmdma_status,
526 .qc_defer = ata_std_qc_defer,
527 .qc_prep = nv_swncq_qc_prep,
528 .qc_issue = nv_swncq_qc_issue,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900529 .mode_filter = ata_pci_default_filter,
Kuan Luof140f0f2007-10-15 15:16:53 -0400530 .freeze = nv_mcp55_freeze,
531 .thaw = nv_mcp55_thaw,
532 .error_handler = nv_swncq_error_handler,
533 .post_internal_cmd = ata_bmdma_post_internal_cmd,
534 .data_xfer = ata_data_xfer,
535 .irq_clear = ata_bmdma_irq_clear,
536 .irq_on = ata_irq_on,
537 .scr_read = nv_scr_read,
538 .scr_write = nv_scr_write,
539#ifdef CONFIG_PM
540 .port_suspend = nv_swncq_port_suspend,
541 .port_resume = nv_swncq_port_resume,
542#endif
543 .port_start = nv_swncq_port_start,
544};
545
Tejun Heo1626aeb2007-05-04 12:43:58 +0200546static const struct ata_port_info nv_port_info[] = {
Tejun Heoada364e2006-06-17 15:49:56 +0900547 /* generic */
548 {
549 .sht = &nv_sht,
Tejun Heo0c887582007-08-06 18:36:23 +0900550 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900551 .pio_mask = NV_PIO_MASK,
552 .mwdma_mask = NV_MWDMA_MASK,
553 .udma_mask = NV_UDMA_MASK,
554 .port_ops = &nv_generic_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900555 .irq_handler = nv_generic_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900556 },
557 /* nforce2/3 */
558 {
559 .sht = &nv_sht,
Tejun Heo0c887582007-08-06 18:36:23 +0900560 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900561 .pio_mask = NV_PIO_MASK,
562 .mwdma_mask = NV_MWDMA_MASK,
563 .udma_mask = NV_UDMA_MASK,
564 .port_ops = &nv_nf2_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900565 .irq_handler = nv_nf2_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900566 },
567 /* ck804 */
568 {
569 .sht = &nv_sht,
Tejun Heo0c887582007-08-06 18:36:23 +0900570 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900571 .pio_mask = NV_PIO_MASK,
572 .mwdma_mask = NV_MWDMA_MASK,
573 .udma_mask = NV_UDMA_MASK,
574 .port_ops = &nv_ck804_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900575 .irq_handler = nv_ck804_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900576 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700577 /* ADMA */
578 {
579 .sht = &nv_adma_sht,
580 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
581 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
582 .pio_mask = NV_PIO_MASK,
583 .mwdma_mask = NV_MWDMA_MASK,
584 .udma_mask = NV_UDMA_MASK,
585 .port_ops = &nv_adma_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900586 .irq_handler = nv_adma_interrupt,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700587 },
Kuan Luof140f0f2007-10-15 15:16:53 -0400588 /* SWNCQ */
589 {
590 .sht = &nv_swncq_sht,
591 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
592 ATA_FLAG_NCQ,
Kuan Luof140f0f2007-10-15 15:16:53 -0400593 .pio_mask = NV_PIO_MASK,
594 .mwdma_mask = NV_MWDMA_MASK,
595 .udma_mask = NV_UDMA_MASK,
596 .port_ops = &nv_swncq_ops,
597 .irq_handler = nv_swncq_interrupt,
598 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599};
600
601MODULE_AUTHOR("NVIDIA");
602MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
603MODULE_LICENSE("GPL");
604MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
605MODULE_VERSION(DRV_VERSION);
606
Robert Hancockfbbb2622006-10-27 19:08:41 -0700607static int adma_enabled = 1;
Kuan Luof140f0f2007-10-15 15:16:53 -0400608static int swncq_enabled;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700609
Robert Hancock2dec7552006-11-26 14:20:19 -0600610static void nv_adma_register_mode(struct ata_port *ap)
611{
Robert Hancock2dec7552006-11-26 14:20:19 -0600612 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600613 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800614 u16 tmp, status;
615 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600616
617 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
618 return;
619
Robert Hancocka2cfe812007-02-05 16:26:03 -0800620 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400621 while (!(status & NV_ADMA_STAT_IDLE) && count < 20) {
Robert Hancocka2cfe812007-02-05 16:26:03 -0800622 ndelay(50);
623 status = readw(mmio + NV_ADMA_STAT);
624 count++;
625 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400626 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800627 ata_port_printk(ap, KERN_WARNING,
628 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
629 status);
630
Robert Hancock2dec7552006-11-26 14:20:19 -0600631 tmp = readw(mmio + NV_ADMA_CTL);
632 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
633
Robert Hancocka2cfe812007-02-05 16:26:03 -0800634 count = 0;
635 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400636 while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
Robert Hancocka2cfe812007-02-05 16:26:03 -0800637 ndelay(50);
638 status = readw(mmio + NV_ADMA_STAT);
639 count++;
640 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400641 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800642 ata_port_printk(ap, KERN_WARNING,
643 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
644 status);
645
Robert Hancock2dec7552006-11-26 14:20:19 -0600646 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
647}
648
649static void nv_adma_mode(struct ata_port *ap)
650{
Robert Hancock2dec7552006-11-26 14:20:19 -0600651 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600652 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800653 u16 tmp, status;
654 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600655
656 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
657 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500658
Robert Hancock2dec7552006-11-26 14:20:19 -0600659 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
660
661 tmp = readw(mmio + NV_ADMA_CTL);
662 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
663
Robert Hancocka2cfe812007-02-05 16:26:03 -0800664 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400665 while (((status & NV_ADMA_STAT_LEGACY) ||
Robert Hancocka2cfe812007-02-05 16:26:03 -0800666 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
667 ndelay(50);
668 status = readw(mmio + NV_ADMA_STAT);
669 count++;
670 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400671 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800672 ata_port_printk(ap, KERN_WARNING,
673 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
674 status);
675
Robert Hancock2dec7552006-11-26 14:20:19 -0600676 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
677}
678
Robert Hancockfbbb2622006-10-27 19:08:41 -0700679static int nv_adma_slave_config(struct scsi_device *sdev)
680{
681 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600682 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock8959d302008-02-04 19:39:02 -0600683 struct nv_adma_port_priv *port0, *port1;
684 struct scsi_device *sdev0, *sdev1;
Robert Hancock2dec7552006-11-26 14:20:19 -0600685 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancock8959d302008-02-04 19:39:02 -0600686 unsigned long segment_boundary, flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700687 unsigned short sg_tablesize;
688 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600689 int adma_enable;
690 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700691
692 rc = ata_scsi_slave_config(sdev);
693
694 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
695 /* Not a proper libata device, ignore */
696 return rc;
697
Robert Hancock8959d302008-02-04 19:39:02 -0600698 spin_lock_irqsave(ap->lock, flags);
699
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900700 if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700701 /*
702 * NVIDIA reports that ADMA mode does not support ATAPI commands.
703 * Therefore ATAPI commands are sent through the legacy interface.
704 * However, the legacy interface only supports 32-bit DMA.
705 * Restrict DMA parameters as required by the legacy interface
706 * when an ATAPI device is connected.
707 */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700708 segment_boundary = ATA_DMA_BOUNDARY;
709 /* Subtract 1 since an extra entry may be needed for padding, see
710 libata-scsi.c */
711 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500712
Robert Hancock2dec7552006-11-26 14:20:19 -0600713 /* Since the legacy DMA engine is in use, we need to disable ADMA
714 on the port. */
715 adma_enable = 0;
716 nv_adma_register_mode(ap);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400717 } else {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700718 segment_boundary = NV_ADMA_DMA_BOUNDARY;
719 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600720 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700721 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500722
Robert Hancock2dec7552006-11-26 14:20:19 -0600723 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700724
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400725 if (ap->port_no == 1)
Robert Hancock2dec7552006-11-26 14:20:19 -0600726 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
727 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
728 else
729 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
730 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500731
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400732 if (adma_enable) {
Robert Hancock2dec7552006-11-26 14:20:19 -0600733 new_reg = current_reg | config_mask;
734 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400735 } else {
Robert Hancock2dec7552006-11-26 14:20:19 -0600736 new_reg = current_reg & ~config_mask;
737 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
738 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500739
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400740 if (current_reg != new_reg)
Robert Hancock2dec7552006-11-26 14:20:19 -0600741 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500742
Robert Hancock8959d302008-02-04 19:39:02 -0600743 port0 = ap->host->ports[0]->private_data;
744 port1 = ap->host->ports[1]->private_data;
745 sdev0 = ap->host->ports[0]->link.device[0].sdev;
746 sdev1 = ap->host->ports[1]->link.device[0].sdev;
747 if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
748 (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
749 /** We have to set the DMA mask to 32-bit if either port is in
750 ATAPI mode, since they are on the same PCI device which is
751 used for DMA mapping. If we set the mask we also need to set
752 the bounce limit on both ports to ensure that the block
753 layer doesn't feed addresses that cause DMA mapping to
754 choke. If either SCSI device is not allocated yet, it's OK
755 since that port will discover its correct setting when it
756 does get allocated.
757 Note: Setting 32-bit mask should not fail. */
758 if (sdev0)
759 blk_queue_bounce_limit(sdev0->request_queue,
760 ATA_DMA_MASK);
761 if (sdev1)
762 blk_queue_bounce_limit(sdev1->request_queue,
763 ATA_DMA_MASK);
764
765 pci_set_dma_mask(pdev, ATA_DMA_MASK);
766 } else {
767 /** This shouldn't fail as it was set to this value before */
768 pci_set_dma_mask(pdev, pp->adma_dma_mask);
769 if (sdev0)
770 blk_queue_bounce_limit(sdev0->request_queue,
771 pp->adma_dma_mask);
772 if (sdev1)
773 blk_queue_bounce_limit(sdev1->request_queue,
774 pp->adma_dma_mask);
775 }
776
Robert Hancockfbbb2622006-10-27 19:08:41 -0700777 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
778 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
779 ata_port_printk(ap, KERN_INFO,
Robert Hancock8959d302008-02-04 19:39:02 -0600780 "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
781 (unsigned long long)*ap->host->dev->dma_mask,
782 segment_boundary, sg_tablesize);
783
784 spin_unlock_irqrestore(ap->lock, flags);
785
Robert Hancockfbbb2622006-10-27 19:08:41 -0700786 return rc;
787}
788
Robert Hancock2dec7552006-11-26 14:20:19 -0600789static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
790{
791 struct nv_adma_port_priv *pp = qc->ap->private_data;
792 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
793}
794
Robert Hancockf2fb3442007-03-26 21:43:36 -0800795static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
796{
Robert Hancock3f3debd2007-11-25 16:59:36 -0600797 /* Other than when internal or pass-through commands are executed,
798 the only time this function will be called in ADMA mode will be
799 if a command fails. In the failure case we don't care about going
800 into register mode with ADMA commands pending, as the commands will
801 all shortly be aborted anyway. We assume that NCQ commands are not
802 issued via passthrough, which is the only way that switching into
803 ADMA mode could abort outstanding commands. */
Robert Hancockf2fb3442007-03-26 21:43:36 -0800804 nv_adma_register_mode(ap);
805
806 ata_tf_read(ap, tf);
807}
808
Robert Hancock2dec7552006-11-26 14:20:19 -0600809static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700810{
811 unsigned int idx = 0;
812
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400813 if (tf->flags & ATA_TFLAG_ISADDR) {
Robert Hancockac3d6b82007-02-19 19:02:46 -0600814 if (tf->flags & ATA_TFLAG_LBA48) {
815 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
816 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
817 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
818 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
819 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
820 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
821 } else
822 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
Jeff Garzika84471f2007-02-26 05:51:33 -0500823
Robert Hancockac3d6b82007-02-19 19:02:46 -0600824 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
825 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
826 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
827 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700828 }
Jeff Garzika84471f2007-02-26 05:51:33 -0500829
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400830 if (tf->flags & ATA_TFLAG_DEVICE)
Robert Hancockac3d6b82007-02-19 19:02:46 -0600831 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700832
833 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Jeff Garzika84471f2007-02-26 05:51:33 -0500834
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400835 while (idx < 12)
Robert Hancockac3d6b82007-02-19 19:02:46 -0600836 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700837
838 return idx;
839}
840
Robert Hancock5bd28a42007-02-05 16:26:01 -0800841static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700842{
843 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600844 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700845
846 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
847
Robert Hancock5bd28a42007-02-05 16:26:01 -0800848 if (unlikely((force_err ||
849 flags & (NV_CPB_RESP_ATA_ERR |
850 NV_CPB_RESP_CMD_ERR |
851 NV_CPB_RESP_CPB_ERR)))) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900852 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800853 int freeze = 0;
854
855 ata_ehi_clear_desc(ehi);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400856 __ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800857 if (flags & NV_CPB_RESP_ATA_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900858 ata_ehi_push_desc(ehi, "ATA error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800859 ehi->err_mask |= AC_ERR_DEV;
860 } else if (flags & NV_CPB_RESP_CMD_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900861 ata_ehi_push_desc(ehi, "CMD error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800862 ehi->err_mask |= AC_ERR_DEV;
863 } else if (flags & NV_CPB_RESP_CPB_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900864 ata_ehi_push_desc(ehi, "CPB error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800865 ehi->err_mask |= AC_ERR_SYSTEM;
866 freeze = 1;
867 } else {
868 /* notifier error, but no error in CPB flags? */
Tejun Heob64bbc32007-07-16 14:29:39 +0900869 ata_ehi_push_desc(ehi, "unknown");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800870 ehi->err_mask |= AC_ERR_OTHER;
871 freeze = 1;
872 }
873 /* Kill all commands. EH will determine what actually failed. */
874 if (freeze)
875 ata_port_freeze(ap);
876 else
877 ata_port_abort(ap);
878 return 1;
879 }
880
Robert Hancockf2fb3442007-03-26 21:43:36 -0800881 if (likely(flags & NV_CPB_RESP_DONE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700882 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800883 VPRINTK("CPB flags done, flags=0x%x\n", flags);
884 if (likely(qc)) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400885 DPRINTK("Completing qc from tag %d\n", cpb_num);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700886 ata_qc_complete(qc);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600887 } else {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900888 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock2a54cf72007-02-21 23:53:03 -0600889 /* Notifier bits set without a command may indicate the drive
890 is misbehaving. Raise host state machine violation on this
891 condition. */
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400892 ata_port_printk(ap, KERN_ERR,
893 "notifier for tag %d with no cmd?\n",
894 cpb_num);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600895 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +0900896 ehi->action |= ATA_EH_RESET;
Robert Hancock2a54cf72007-02-21 23:53:03 -0600897 ata_port_freeze(ap);
898 return 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899 }
900 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800901 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700902}
903
Robert Hancock2dec7552006-11-26 14:20:19 -0600904static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
905{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900906 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600907
908 /* freeze if hotplugged */
909 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
910 ata_port_freeze(ap);
911 return 1;
912 }
913
914 /* bail out if not our interrupt */
915 if (!(irq_stat & NV_INT_DEV))
916 return 0;
917
918 /* DEV interrupt w/ no active qc? */
919 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
920 ata_check_status(ap);
921 return 1;
922 }
923
924 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600925 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600926}
927
Robert Hancockfbbb2622006-10-27 19:08:41 -0700928static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
929{
930 struct ata_host *host = dev_instance;
931 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600932 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700933
934 spin_lock(&host->lock);
935
936 for (i = 0; i < host->n_ports; i++) {
937 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600938 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700939
940 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
941 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600942 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700943 u16 status;
944 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700945 u32 notifier, notifier_error;
Jeff Garzika617c092007-05-21 20:14:23 -0400946
Robert Hancock53014e22007-05-05 15:36:36 -0600947 /* if ADMA is disabled, use standard ata interrupt handler */
948 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
949 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
950 >> (NV_INT_PORT_SHIFT * i);
951 handled += nv_host_intr(ap, irq_stat);
952 continue;
953 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700954
Robert Hancock53014e22007-05-05 15:36:36 -0600955 /* if in ATA register mode, check for standard interrupts */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700956 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900957 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600958 >> (NV_INT_PORT_SHIFT * i);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400959 if (ata_tag_valid(ap->link.active_tag))
Robert Hancockf740d162007-01-23 20:09:02 -0600960 /** NV_INT_DEV indication seems unreliable at times
961 at least in ADMA mode. Force it on always when a
962 command is active, to prevent losing interrupts. */
963 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600964 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700965 }
966
967 notifier = readl(mmio + NV_ADMA_NOTIFIER);
968 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600969 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700970
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600971 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700972
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400973 if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
Robert Hancockfbbb2622006-10-27 19:08:41 -0700974 !notifier_error)
975 /* Nothing to do */
976 continue;
977
978 status = readw(mmio + NV_ADMA_STAT);
979
980 /* Clear status. Ensure the controller sees the clearing before we start
981 looking at any of the CPB statuses, so that any CPB completions after
982 this point in the handler will raise another interrupt. */
983 writew(status, mmio + NV_ADMA_STAT);
984 readw(mmio + NV_ADMA_STAT); /* flush posted write */
985 rmb();
986
Robert Hancock5bd28a42007-02-05 16:26:01 -0800987 handled++; /* irq handled if we got here */
988
989 /* freeze if hotplugged or controller error */
990 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
991 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600992 NV_ADMA_STAT_TIMEOUT |
993 NV_ADMA_STAT_SERROR))) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900994 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800995
996 ata_ehi_clear_desc(ehi);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400997 __ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800998 if (status & NV_ADMA_STAT_TIMEOUT) {
999 ehi->err_mask |= AC_ERR_SYSTEM;
Tejun Heob64bbc32007-07-16 14:29:39 +09001000 ata_ehi_push_desc(ehi, "timeout");
Robert Hancock5bd28a42007-02-05 16:26:01 -08001001 } else if (status & NV_ADMA_STAT_HOTPLUG) {
1002 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001003 ata_ehi_push_desc(ehi, "hotplug");
Robert Hancock5bd28a42007-02-05 16:26:01 -08001004 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
1005 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001006 ata_ehi_push_desc(ehi, "hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -06001007 } else if (status & NV_ADMA_STAT_SERROR) {
1008 /* let libata analyze SError and figure out the cause */
Tejun Heob64bbc32007-07-16 14:29:39 +09001009 ata_ehi_push_desc(ehi, "SError");
1010 } else
1011 ata_ehi_push_desc(ehi, "unknown");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001012 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001013 continue;
1014 }
1015
Robert Hancock5bd28a42007-02-05 16:26:01 -08001016 if (status & (NV_ADMA_STAT_DONE |
Robert Hancocka1fe7822008-01-29 19:53:19 -06001017 NV_ADMA_STAT_CPBERR |
1018 NV_ADMA_STAT_CMD_COMPLETE)) {
1019 u32 check_commands = notifier_clears[i];
Robert Hancock721449b2007-02-19 19:03:08 -06001020 int pos, error = 0;
Robert Hancock8ba5e4c2007-03-08 18:02:18 -06001021
Robert Hancocka1fe7822008-01-29 19:53:19 -06001022 if (status & NV_ADMA_STAT_CPBERR) {
1023 /* Check all active commands */
1024 if (ata_tag_valid(ap->link.active_tag))
1025 check_commands = 1 <<
1026 ap->link.active_tag;
1027 else
1028 check_commands = ap->
1029 link.sactive;
1030 }
Robert Hancock8ba5e4c2007-03-08 18:02:18 -06001031
Robert Hancockfbbb2622006-10-27 19:08:41 -07001032 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -06001033 while ((pos = ffs(check_commands)) && !error) {
1034 pos--;
1035 error = nv_adma_check_cpb(ap, pos,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001036 notifier_error & (1 << pos));
1037 check_commands &= ~(1 << pos);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001038 }
1039 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001040 }
1041 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -05001042
Jeff Garzikb4479162007-10-25 20:47:30 -04001043 if (notifier_clears[0] || notifier_clears[1]) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001044 /* Note: Both notifier clear registers must be written
1045 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001046 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
1047 writel(notifier_clears[0], pp->notifier_clear_block);
1048 pp = host->ports[1]->private_data;
1049 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -06001050 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001051
1052 spin_unlock(&host->lock);
1053
1054 return IRQ_RETVAL(handled);
1055}
1056
Robert Hancock53014e22007-05-05 15:36:36 -06001057static void nv_adma_freeze(struct ata_port *ap)
1058{
1059 struct nv_adma_port_priv *pp = ap->private_data;
1060 void __iomem *mmio = pp->ctl_block;
1061 u16 tmp;
1062
1063 nv_ck804_freeze(ap);
1064
1065 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1066 return;
1067
1068 /* clear any outstanding CK804 notifications */
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001069 writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
Robert Hancock53014e22007-05-05 15:36:36 -06001070 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1071
1072 /* Disable interrupt */
1073 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001074 writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
Robert Hancock53014e22007-05-05 15:36:36 -06001075 mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001076 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancock53014e22007-05-05 15:36:36 -06001077}
1078
1079static void nv_adma_thaw(struct ata_port *ap)
1080{
1081 struct nv_adma_port_priv *pp = ap->private_data;
1082 void __iomem *mmio = pp->ctl_block;
1083 u16 tmp;
1084
1085 nv_ck804_thaw(ap);
1086
1087 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1088 return;
1089
1090 /* Enable interrupt */
1091 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001092 writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
Robert Hancock53014e22007-05-05 15:36:36 -06001093 mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001094 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancock53014e22007-05-05 15:36:36 -06001095}
1096
Robert Hancockfbbb2622006-10-27 19:08:41 -07001097static void nv_adma_irq_clear(struct ata_port *ap)
1098{
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001099 struct nv_adma_port_priv *pp = ap->private_data;
1100 void __iomem *mmio = pp->ctl_block;
Robert Hancock53014e22007-05-05 15:36:36 -06001101 u32 notifier_clears[2];
1102
1103 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
1104 ata_bmdma_irq_clear(ap);
1105 return;
1106 }
1107
1108 /* clear any outstanding CK804 notifications */
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001109 writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
Robert Hancock53014e22007-05-05 15:36:36 -06001110 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001111
1112 /* clear ADMA status */
Robert Hancock53014e22007-05-05 15:36:36 -06001113 writew(0xffff, mmio + NV_ADMA_STAT);
Jeff Garzika617c092007-05-21 20:14:23 -04001114
Robert Hancock53014e22007-05-05 15:36:36 -06001115 /* clear notifiers - note both ports need to be written with
1116 something even though we are only clearing on one */
1117 if (ap->port_no == 0) {
1118 notifier_clears[0] = 0xFFFFFFFF;
1119 notifier_clears[1] = 0;
1120 } else {
1121 notifier_clears[0] = 0;
1122 notifier_clears[1] = 0xFFFFFFFF;
1123 }
1124 pp = ap->host->ports[0]->private_data;
1125 writel(notifier_clears[0], pp->notifier_clear_block);
1126 pp = ap->host->ports[1]->private_data;
1127 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001128}
1129
Robert Hancockf5ecac22007-02-20 21:49:10 -06001130static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001131{
Robert Hancockf5ecac22007-02-20 21:49:10 -06001132 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001133
Jeff Garzikb4479162007-10-25 20:47:30 -04001134 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
Robert Hancockf5ecac22007-02-20 21:49:10 -06001135 ata_bmdma_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001136}
1137
1138static int nv_adma_port_start(struct ata_port *ap)
1139{
1140 struct device *dev = ap->host->dev;
1141 struct nv_adma_port_priv *pp;
1142 int rc;
1143 void *mem;
1144 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001145 void __iomem *mmio;
Robert Hancock8959d302008-02-04 19:39:02 -06001146 struct pci_dev *pdev = to_pci_dev(dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001147 u16 tmp;
1148
1149 VPRINTK("ENTER\n");
1150
Robert Hancock8959d302008-02-04 19:39:02 -06001151 /* Ensure DMA mask is set to 32-bit before allocating legacy PRD and
1152 pad buffers */
1153 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1154 if (rc)
1155 return rc;
1156 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1157 if (rc)
1158 return rc;
1159
Robert Hancockfbbb2622006-10-27 19:08:41 -07001160 rc = ata_port_start(ap);
1161 if (rc)
1162 return rc;
1163
Tejun Heo24dc5f32007-01-20 16:00:28 +09001164 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1165 if (!pp)
1166 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001167
Tejun Heo0d5ff562007-02-01 15:06:36 +09001168 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001169 ap->port_no * NV_ADMA_PORT_SIZE;
1170 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001171 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001172 pp->notifier_clear_block = pp->gen_block +
1173 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
1174
Robert Hancock8959d302008-02-04 19:39:02 -06001175 /* Now that the legacy PRD and padding buffer are allocated we can
1176 safely raise the DMA mask to allocate the CPB/APRD table.
1177 These are allowed to fail since we store the value that ends up
1178 being used to set as the bounce limit in slave_config later if
1179 needed. */
1180 pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
1181 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1182 pp->adma_dma_mask = *dev->dma_mask;
1183
Tejun Heo24dc5f32007-01-20 16:00:28 +09001184 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1185 &mem_dma, GFP_KERNEL);
1186 if (!mem)
1187 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001188 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
1189
1190 /*
1191 * First item in chunk of DMA memory:
1192 * 128-byte command parameter block (CPB)
1193 * one for each command tag
1194 */
1195 pp->cpb = mem;
1196 pp->cpb_dma = mem_dma;
1197
1198 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001199 writel((mem_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001200
1201 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1202 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1203
1204 /*
1205 * Second item: block of ADMA_SGTBL_LEN s/g entries
1206 */
1207 pp->aprd = mem;
1208 pp->aprd_dma = mem_dma;
1209
1210 ap->private_data = pp;
1211
1212 /* clear any outstanding interrupt conditions */
1213 writew(0xffff, mmio + NV_ADMA_STAT);
1214
1215 /* initialize port variables */
1216 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1217
1218 /* clear CPB fetch count */
1219 writew(0, mmio + NV_ADMA_CPB_COUNT);
1220
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001221 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001222 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001223 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1224 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001225
1226 tmp = readw(mmio + NV_ADMA_CTL);
1227 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001228 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001229 udelay(1);
1230 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001231 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001232
1233 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001234}
1235
1236static void nv_adma_port_stop(struct ata_port *ap)
1237{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001238 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001239 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001240
1241 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001242 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001243}
1244
Tejun Heo438ac6d2007-03-02 17:31:26 +09001245#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001246static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1247{
1248 struct nv_adma_port_priv *pp = ap->private_data;
1249 void __iomem *mmio = pp->ctl_block;
1250
1251 /* Go to register mode - clears GO */
1252 nv_adma_register_mode(ap);
1253
1254 /* clear CPB fetch count */
1255 writew(0, mmio + NV_ADMA_CPB_COUNT);
1256
1257 /* disable interrupt, shut down port */
1258 writew(0, mmio + NV_ADMA_CTL);
1259
1260 return 0;
1261}
1262
1263static int nv_adma_port_resume(struct ata_port *ap)
1264{
1265 struct nv_adma_port_priv *pp = ap->private_data;
1266 void __iomem *mmio = pp->ctl_block;
1267 u16 tmp;
1268
1269 /* set CPB block location */
1270 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001271 writel((pp->cpb_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001272
1273 /* clear any outstanding interrupt conditions */
1274 writew(0xffff, mmio + NV_ADMA_STAT);
1275
1276 /* initialize port variables */
1277 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1278
1279 /* clear CPB fetch count */
1280 writew(0, mmio + NV_ADMA_CPB_COUNT);
1281
1282 /* clear GO for register mode, enable interrupt */
1283 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001284 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1285 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001286
1287 tmp = readw(mmio + NV_ADMA_CTL);
1288 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001289 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001290 udelay(1);
1291 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001292 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001293
1294 return 0;
1295}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001296#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -07001297
Tejun Heo9a829cc2007-04-17 23:44:08 +09001298static void nv_adma_setup_port(struct ata_port *ap)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001299{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001300 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1301 struct ata_ioports *ioport = &ap->ioaddr;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001302
1303 VPRINTK("ENTER\n");
1304
Tejun Heo9a829cc2007-04-17 23:44:08 +09001305 mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001306
Tejun Heo0d5ff562007-02-01 15:06:36 +09001307 ioport->cmd_addr = mmio;
1308 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001309 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001310 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1311 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1312 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1313 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1314 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1315 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001316 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001317 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001318 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001319 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001320}
1321
Tejun Heo9a829cc2007-04-17 23:44:08 +09001322static int nv_adma_host_init(struct ata_host *host)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001323{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001324 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001325 unsigned int i;
1326 u32 tmp32;
1327
1328 VPRINTK("ENTER\n");
1329
1330 /* enable ADMA on the ports */
1331 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1332 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1333 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1334 NV_MCP_SATA_CFG_20_PORT1_EN |
1335 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1336
1337 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1338
Tejun Heo9a829cc2007-04-17 23:44:08 +09001339 for (i = 0; i < host->n_ports; i++)
1340 nv_adma_setup_port(host->ports[i]);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001341
Robert Hancockfbbb2622006-10-27 19:08:41 -07001342 return 0;
1343}
1344
1345static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1346 struct scatterlist *sg,
1347 int idx,
1348 struct nv_adma_prd *aprd)
1349{
Robert Hancock41949ed2007-02-19 19:02:27 -06001350 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001351 if (qc->tf.flags & ATA_TFLAG_WRITE)
1352 flags |= NV_APRD_WRITE;
1353 if (idx == qc->n_elem - 1)
1354 flags |= NV_APRD_END;
1355 else if (idx != 4)
1356 flags |= NV_APRD_CONT;
1357
1358 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1359 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001360 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001361 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001362}
1363
1364static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1365{
1366 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001367 struct nv_adma_prd *aprd;
1368 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001369 unsigned int si;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001370
1371 VPRINTK("ENTER\n");
1372
Tejun Heoff2aeb12007-12-05 16:43:11 +09001373 for_each_sg(qc->sg, sg, qc->n_elem, si) {
1374 aprd = (si < 5) ? &cpb->aprd[si] :
1375 &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (si-5)];
1376 nv_adma_fill_aprd(qc, sg, si, aprd);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001377 }
Tejun Heoff2aeb12007-12-05 16:43:11 +09001378 if (si > 5)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001379 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001380 else
1381 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001382}
1383
Robert Hancock382a6652007-02-05 16:26:02 -08001384static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1385{
1386 struct nv_adma_port_priv *pp = qc->ap->private_data;
1387
1388 /* ADMA engine can only be used for non-ATAPI DMA commands,
Robert Hancock3f3debd2007-11-25 16:59:36 -06001389 or interrupt-driven no-data commands. */
Jeff Garzikb4479162007-10-25 20:47:30 -04001390 if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
Robert Hancock3f3debd2007-11-25 16:59:36 -06001391 (qc->tf.flags & ATA_TFLAG_POLLING))
Robert Hancock382a6652007-02-05 16:26:02 -08001392 return 1;
1393
Jeff Garzikb4479162007-10-25 20:47:30 -04001394 if ((qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock382a6652007-02-05 16:26:02 -08001395 (qc->tf.protocol == ATA_PROT_NODATA))
1396 return 0;
1397
1398 return 1;
1399}
1400
Robert Hancockfbbb2622006-10-27 19:08:41 -07001401static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1402{
1403 struct nv_adma_port_priv *pp = qc->ap->private_data;
1404 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1405 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001406 NV_CPB_CTL_IEN;
1407
Robert Hancock382a6652007-02-05 16:26:02 -08001408 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock3f3debd2007-11-25 16:59:36 -06001409 BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1410 (qc->flags & ATA_QCFLAG_DMAMAP));
Robert Hancock2dec7552006-11-26 14:20:19 -06001411 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001412 ata_qc_prep(qc);
1413 return;
1414 }
1415
Robert Hancock41949ed2007-02-19 19:02:27 -06001416 cpb->resp_flags = NV_CPB_RESP_DONE;
1417 wmb();
1418 cpb->ctl_flags = 0;
1419 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001420
1421 cpb->len = 3;
1422 cpb->tag = qc->tag;
1423 cpb->next_cpb_idx = 0;
1424
1425 /* turn on NCQ flags for NCQ commands */
1426 if (qc->tf.protocol == ATA_PROT_NCQ)
1427 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1428
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001429 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1430
Robert Hancockfbbb2622006-10-27 19:08:41 -07001431 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1432
Jeff Garzikb4479162007-10-25 20:47:30 -04001433 if (qc->flags & ATA_QCFLAG_DMAMAP) {
Robert Hancock382a6652007-02-05 16:26:02 -08001434 nv_adma_fill_sg(qc, cpb);
1435 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1436 } else
1437 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001438
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001439 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID
1440 until we are finished filling in all of the contents */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001441 wmb();
1442 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001443 wmb();
1444 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001445}
1446
1447static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1448{
Robert Hancock2dec7552006-11-26 14:20:19 -06001449 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001450 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001451 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001452
1453 VPRINTK("ENTER\n");
1454
Robert Hancock3f3debd2007-11-25 16:59:36 -06001455 /* We can't handle result taskfile with NCQ commands, since
1456 retrieving the taskfile switches us out of ADMA mode and would abort
1457 existing commands. */
1458 if (unlikely(qc->tf.protocol == ATA_PROT_NCQ &&
1459 (qc->flags & ATA_QCFLAG_RESULT_TF))) {
1460 ata_dev_printk(qc->dev, KERN_ERR,
1461 "NCQ w/ RESULT_TF not allowed\n");
1462 return AC_ERR_SYSTEM;
1463 }
1464
Robert Hancock382a6652007-02-05 16:26:02 -08001465 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001466 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001467 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancock3f3debd2007-11-25 16:59:36 -06001468 BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1469 (qc->flags & ATA_QCFLAG_DMAMAP));
Robert Hancockfbbb2622006-10-27 19:08:41 -07001470 nv_adma_register_mode(qc->ap);
1471 return ata_qc_issue_prot(qc);
1472 } else
1473 nv_adma_mode(qc->ap);
1474
1475 /* write append register, command tag in lower 8 bits
1476 and (number of cpbs to append -1) in top 8 bits */
1477 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001478
Jeff Garzikb4479162007-10-25 20:47:30 -04001479 if (curr_ncq != pp->last_issue_ncq) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001480 /* Seems to need some delay before switching between NCQ and
1481 non-NCQ commands, else we get command timeouts and such. */
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001482 udelay(20);
1483 pp->last_issue_ncq = curr_ncq;
1484 }
1485
Robert Hancockfbbb2622006-10-27 19:08:41 -07001486 writew(qc->tag, mmio + NV_ADMA_APPEND);
1487
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001488 DPRINTK("Issued tag %u\n", qc->tag);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001489
1490 return 0;
1491}
1492
David Howells7d12e782006-10-05 14:55:46 +01001493static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494{
Jeff Garzikcca39742006-08-24 03:19:22 -04001495 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 unsigned int i;
1497 unsigned int handled = 0;
1498 unsigned long flags;
1499
Jeff Garzikcca39742006-08-24 03:19:22 -04001500 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Jeff Garzikcca39742006-08-24 03:19:22 -04001502 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 struct ata_port *ap;
1504
Jeff Garzikcca39742006-08-24 03:19:22 -04001505 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001506 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001507 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 struct ata_queued_cmd *qc;
1509
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001510 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001511 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001513 else
1514 // No request pending? Clear interrupt status
1515 // anyway, in case there's one pending.
1516 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 }
1518
1519 }
1520
Jeff Garzikcca39742006-08-24 03:19:22 -04001521 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 return IRQ_RETVAL(handled);
1524}
1525
Jeff Garzikcca39742006-08-24 03:19:22 -04001526static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001527{
1528 int i, handled = 0;
1529
Jeff Garzikcca39742006-08-24 03:19:22 -04001530 for (i = 0; i < host->n_ports; i++) {
1531 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001532
1533 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1534 handled += nv_host_intr(ap, irq_stat);
1535
1536 irq_stat >>= NV_INT_PORT_SHIFT;
1537 }
1538
1539 return IRQ_RETVAL(handled);
1540}
1541
David Howells7d12e782006-10-05 14:55:46 +01001542static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001543{
Jeff Garzikcca39742006-08-24 03:19:22 -04001544 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001545 u8 irq_stat;
1546 irqreturn_t ret;
1547
Jeff Garzikcca39742006-08-24 03:19:22 -04001548 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001549 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001550 ret = nv_do_interrupt(host, irq_stat);
1551 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001552
1553 return ret;
1554}
1555
David Howells7d12e782006-10-05 14:55:46 +01001556static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001557{
Jeff Garzikcca39742006-08-24 03:19:22 -04001558 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001559 u8 irq_stat;
1560 irqreturn_t ret;
1561
Jeff Garzikcca39742006-08-24 03:19:22 -04001562 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001563 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001564 ret = nv_do_interrupt(host, irq_stat);
1565 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001566
1567 return ret;
1568}
1569
Tejun Heoda3dbb12007-07-16 14:29:40 +09001570static int nv_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +09001573 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Tejun Heoda3dbb12007-07-16 14:29:40 +09001575 *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
1576 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
1578
Tejun Heoda3dbb12007-07-16 14:29:40 +09001579static int nv_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +09001582 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Tejun Heo0d5ff562007-02-01 15:06:36 +09001584 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +09001585 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586}
1587
Tejun Heo39f87582006-06-17 15:49:56 +09001588static void nv_nf2_freeze(struct ata_port *ap)
1589{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001590 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001591 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1592 u8 mask;
1593
Tejun Heo0d5ff562007-02-01 15:06:36 +09001594 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001595 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001596 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001597}
1598
1599static void nv_nf2_thaw(struct ata_port *ap)
1600{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001601 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001602 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1603 u8 mask;
1604
Tejun Heo0d5ff562007-02-01 15:06:36 +09001605 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001606
Tejun Heo0d5ff562007-02-01 15:06:36 +09001607 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001608 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001609 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001610}
1611
1612static void nv_ck804_freeze(struct ata_port *ap)
1613{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001614 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001615 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1616 u8 mask;
1617
1618 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1619 mask &= ~(NV_INT_ALL << shift);
1620 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1621}
1622
1623static void nv_ck804_thaw(struct ata_port *ap)
1624{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001625 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001626 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1627 u8 mask;
1628
1629 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1630
1631 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1632 mask |= (NV_INT_MASK << shift);
1633 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1634}
1635
Kuan Luof140f0f2007-10-15 15:16:53 -04001636static void nv_mcp55_freeze(struct ata_port *ap)
1637{
1638 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1639 int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1640 u32 mask;
1641
1642 writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1643
1644 mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1645 mask &= ~(NV_INT_ALL_MCP55 << shift);
1646 writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
1647 ata_bmdma_freeze(ap);
1648}
1649
1650static void nv_mcp55_thaw(struct ata_port *ap)
1651{
1652 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1653 int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1654 u32 mask;
1655
1656 writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1657
1658 mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1659 mask |= (NV_INT_MASK_MCP55 << shift);
1660 writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
1661 ata_bmdma_thaw(ap);
1662}
1663
Tejun Heocc0680a2007-08-06 18:36:23 +09001664static int nv_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001665 unsigned long deadline)
Tejun Heo39f87582006-06-17 15:49:56 +09001666{
1667 unsigned int dummy;
1668
1669 /* SATA hardreset fails to retrieve proper device signature on
1670 * some controllers. Don't classify on hardreset. For more
Fernando Luis Vázquez Cao647c5952007-11-07 16:33:49 +09001671 * info, see http://bugzilla.kernel.org/show_bug.cgi?id=3352
Tejun Heo39f87582006-06-17 15:49:56 +09001672 */
Tejun Heocc0680a2007-08-06 18:36:23 +09001673 return sata_std_hardreset(link, &dummy, deadline);
Tejun Heo39f87582006-06-17 15:49:56 +09001674}
1675
1676static void nv_error_handler(struct ata_port *ap)
1677{
1678 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1679 nv_hardreset, ata_std_postreset);
1680}
1681
Robert Hancockfbbb2622006-10-27 19:08:41 -07001682static void nv_adma_error_handler(struct ata_port *ap)
1683{
1684 struct nv_adma_port_priv *pp = ap->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04001685 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001686 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001687 int i;
1688 u16 tmp;
Jeff Garzika84471f2007-02-26 05:51:33 -05001689
Jeff Garzikb4479162007-10-25 20:47:30 -04001690 if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) {
Robert Hancock2cb27852007-02-11 18:34:44 -06001691 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1692 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1693 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1694 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001695 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1696 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001697
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001698 ata_port_printk(ap, KERN_ERR,
1699 "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001700 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1701 "next cpb count 0x%X next cpb idx 0x%x\n",
1702 notifier, notifier_error, gen_ctl, status,
1703 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001704
Jeff Garzikb4479162007-10-25 20:47:30 -04001705 for (i = 0; i < NV_ADMA_MAX_CPBS; i++) {
Robert Hancock2cb27852007-02-11 18:34:44 -06001706 struct nv_adma_cpb *cpb = &pp->cpb[i];
Jeff Garzikb4479162007-10-25 20:47:30 -04001707 if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) ||
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001708 ap->link.sactive & (1 << i))
Robert Hancock2cb27852007-02-11 18:34:44 -06001709 ata_port_printk(ap, KERN_ERR,
1710 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1711 i, cpb->ctl_flags, cpb->resp_flags);
1712 }
1713 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001714
Robert Hancockfbbb2622006-10-27 19:08:41 -07001715 /* Push us back into port register mode for error handling. */
1716 nv_adma_register_mode(ap);
1717
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001718 /* Mark all of the CPBs as invalid to prevent them from
1719 being executed */
Jeff Garzikb4479162007-10-25 20:47:30 -04001720 for (i = 0; i < NV_ADMA_MAX_CPBS; i++)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001721 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1722
1723 /* clear CPB fetch count */
1724 writew(0, mmio + NV_ADMA_CPB_COUNT);
1725
1726 /* Reset channel */
1727 tmp = readw(mmio + NV_ADMA_CTL);
1728 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzikb4479162007-10-25 20:47:30 -04001729 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001730 udelay(1);
1731 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzikb4479162007-10-25 20:47:30 -04001732 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001733 }
1734
1735 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1736 nv_hardreset, ata_std_postreset);
1737}
1738
Kuan Luof140f0f2007-10-15 15:16:53 -04001739static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc)
1740{
1741 struct nv_swncq_port_priv *pp = ap->private_data;
1742 struct defer_queue *dq = &pp->defer_queue;
1743
1744 /* queue is full */
1745 WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE);
1746 dq->defer_bits |= (1 << qc->tag);
1747 dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->tag;
1748}
1749
1750static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap)
1751{
1752 struct nv_swncq_port_priv *pp = ap->private_data;
1753 struct defer_queue *dq = &pp->defer_queue;
1754 unsigned int tag;
1755
1756 if (dq->head == dq->tail) /* null queue */
1757 return NULL;
1758
1759 tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)];
1760 dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON;
1761 WARN_ON(!(dq->defer_bits & (1 << tag)));
1762 dq->defer_bits &= ~(1 << tag);
1763
1764 return ata_qc_from_tag(ap, tag);
1765}
1766
1767static void nv_swncq_fis_reinit(struct ata_port *ap)
1768{
1769 struct nv_swncq_port_priv *pp = ap->private_data;
1770
1771 pp->dhfis_bits = 0;
1772 pp->dmafis_bits = 0;
1773 pp->sdbfis_bits = 0;
1774 pp->ncq_flags = 0;
1775}
1776
1777static void nv_swncq_pp_reinit(struct ata_port *ap)
1778{
1779 struct nv_swncq_port_priv *pp = ap->private_data;
1780 struct defer_queue *dq = &pp->defer_queue;
1781
1782 dq->head = 0;
1783 dq->tail = 0;
1784 dq->defer_bits = 0;
1785 pp->qc_active = 0;
1786 pp->last_issue_tag = ATA_TAG_POISON;
1787 nv_swncq_fis_reinit(ap);
1788}
1789
1790static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis)
1791{
1792 struct nv_swncq_port_priv *pp = ap->private_data;
1793
1794 writew(fis, pp->irq_block);
1795}
1796
1797static void __ata_bmdma_stop(struct ata_port *ap)
1798{
1799 struct ata_queued_cmd qc;
1800
1801 qc.ap = ap;
1802 ata_bmdma_stop(&qc);
1803}
1804
1805static void nv_swncq_ncq_stop(struct ata_port *ap)
1806{
1807 struct nv_swncq_port_priv *pp = ap->private_data;
1808 unsigned int i;
1809 u32 sactive;
1810 u32 done_mask;
1811
1812 ata_port_printk(ap, KERN_ERR,
1813 "EH in SWNCQ mode,QC:qc_active 0x%X sactive 0x%X\n",
1814 ap->qc_active, ap->link.sactive);
1815 ata_port_printk(ap, KERN_ERR,
1816 "SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n "
1817 "dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n",
1818 pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag,
1819 pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits);
1820
1821 ata_port_printk(ap, KERN_ERR, "ATA_REG 0x%X ERR_REG 0x%X\n",
1822 ap->ops->check_status(ap),
1823 ioread8(ap->ioaddr.error_addr));
1824
1825 sactive = readl(pp->sactive_block);
1826 done_mask = pp->qc_active ^ sactive;
1827
1828 ata_port_printk(ap, KERN_ERR, "tag : dhfis dmafis sdbfis sacitve\n");
1829 for (i = 0; i < ATA_MAX_QUEUE; i++) {
1830 u8 err = 0;
1831 if (pp->qc_active & (1 << i))
1832 err = 0;
1833 else if (done_mask & (1 << i))
1834 err = 1;
1835 else
1836 continue;
1837
1838 ata_port_printk(ap, KERN_ERR,
1839 "tag 0x%x: %01x %01x %01x %01x %s\n", i,
1840 (pp->dhfis_bits >> i) & 0x1,
1841 (pp->dmafis_bits >> i) & 0x1,
1842 (pp->sdbfis_bits >> i) & 0x1,
1843 (sactive >> i) & 0x1,
1844 (err ? "error! tag doesn't exit" : " "));
1845 }
1846
1847 nv_swncq_pp_reinit(ap);
1848 ap->ops->irq_clear(ap);
1849 __ata_bmdma_stop(ap);
1850 nv_swncq_irq_clear(ap, 0xffff);
1851}
1852
1853static void nv_swncq_error_handler(struct ata_port *ap)
1854{
1855 struct ata_eh_context *ehc = &ap->link.eh_context;
1856
1857 if (ap->link.sactive) {
1858 nv_swncq_ncq_stop(ap);
Tejun Heocf480622008-01-24 00:05:14 +09001859 ehc->i.action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04001860 }
1861
1862 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1863 nv_hardreset, ata_std_postreset);
1864}
1865
1866#ifdef CONFIG_PM
1867static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg)
1868{
1869 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1870 u32 tmp;
1871
1872 /* clear irq */
1873 writel(~0, mmio + NV_INT_STATUS_MCP55);
1874
1875 /* disable irq */
1876 writel(0, mmio + NV_INT_ENABLE_MCP55);
1877
1878 /* disable swncq */
1879 tmp = readl(mmio + NV_CTL_MCP55);
1880 tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ);
1881 writel(tmp, mmio + NV_CTL_MCP55);
1882
1883 return 0;
1884}
1885
1886static int nv_swncq_port_resume(struct ata_port *ap)
1887{
1888 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1889 u32 tmp;
1890
1891 /* clear irq */
1892 writel(~0, mmio + NV_INT_STATUS_MCP55);
1893
1894 /* enable irq */
1895 writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1896
1897 /* enable swncq */
1898 tmp = readl(mmio + NV_CTL_MCP55);
1899 writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1900
1901 return 0;
1902}
1903#endif
1904
1905static void nv_swncq_host_init(struct ata_host *host)
1906{
1907 u32 tmp;
1908 void __iomem *mmio = host->iomap[NV_MMIO_BAR];
1909 struct pci_dev *pdev = to_pci_dev(host->dev);
1910 u8 regval;
1911
1912 /* disable ECO 398 */
1913 pci_read_config_byte(pdev, 0x7f, &regval);
1914 regval &= ~(1 << 7);
1915 pci_write_config_byte(pdev, 0x7f, regval);
1916
1917 /* enable swncq */
1918 tmp = readl(mmio + NV_CTL_MCP55);
1919 VPRINTK("HOST_CTL:0x%X\n", tmp);
1920 writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1921
1922 /* enable irq intr */
1923 tmp = readl(mmio + NV_INT_ENABLE_MCP55);
1924 VPRINTK("HOST_ENABLE:0x%X\n", tmp);
1925 writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1926
1927 /* clear port irq */
1928 writel(~0x0, mmio + NV_INT_STATUS_MCP55);
1929}
1930
1931static int nv_swncq_slave_config(struct scsi_device *sdev)
1932{
1933 struct ata_port *ap = ata_shost_to_port(sdev->host);
1934 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1935 struct ata_device *dev;
1936 int rc;
1937 u8 rev;
1938 u8 check_maxtor = 0;
1939 unsigned char model_num[ATA_ID_PROD_LEN + 1];
1940
1941 rc = ata_scsi_slave_config(sdev);
1942 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
1943 /* Not a proper libata device, ignore */
1944 return rc;
1945
1946 dev = &ap->link.device[sdev->id];
1947 if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI)
1948 return rc;
1949
1950 /* if MCP51 and Maxtor, then disable ncq */
1951 if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA ||
1952 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2)
1953 check_maxtor = 1;
1954
1955 /* if MCP55 and rev <= a2 and Maxtor, then disable ncq */
1956 if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA ||
1957 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) {
1958 pci_read_config_byte(pdev, 0x8, &rev);
1959 if (rev <= 0xa2)
1960 check_maxtor = 1;
1961 }
1962
1963 if (!check_maxtor)
1964 return rc;
1965
1966 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
1967
1968 if (strncmp(model_num, "Maxtor", 6) == 0) {
1969 ata_scsi_change_queue_depth(sdev, 1);
1970 ata_dev_printk(dev, KERN_NOTICE,
1971 "Disabling SWNCQ mode (depth %x)\n", sdev->queue_depth);
1972 }
1973
1974 return rc;
1975}
1976
1977static int nv_swncq_port_start(struct ata_port *ap)
1978{
1979 struct device *dev = ap->host->dev;
1980 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1981 struct nv_swncq_port_priv *pp;
1982 int rc;
1983
1984 rc = ata_port_start(ap);
1985 if (rc)
1986 return rc;
1987
1988 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1989 if (!pp)
1990 return -ENOMEM;
1991
1992 pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE,
1993 &pp->prd_dma, GFP_KERNEL);
1994 if (!pp->prd)
1995 return -ENOMEM;
1996 memset(pp->prd, 0, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE);
1997
1998 ap->private_data = pp;
1999 pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE;
2000 pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2;
2001 pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2;
2002
2003 return 0;
2004}
2005
2006static void nv_swncq_qc_prep(struct ata_queued_cmd *qc)
2007{
2008 if (qc->tf.protocol != ATA_PROT_NCQ) {
2009 ata_qc_prep(qc);
2010 return;
2011 }
2012
2013 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2014 return;
2015
2016 nv_swncq_fill_sg(qc);
2017}
2018
2019static void nv_swncq_fill_sg(struct ata_queued_cmd *qc)
2020{
2021 struct ata_port *ap = qc->ap;
2022 struct scatterlist *sg;
Kuan Luof140f0f2007-10-15 15:16:53 -04002023 struct nv_swncq_port_priv *pp = ap->private_data;
2024 struct ata_prd *prd;
Tejun Heoff2aeb12007-12-05 16:43:11 +09002025 unsigned int si, idx;
Kuan Luof140f0f2007-10-15 15:16:53 -04002026
2027 prd = pp->prd + ATA_MAX_PRD * qc->tag;
2028
2029 idx = 0;
Tejun Heoff2aeb12007-12-05 16:43:11 +09002030 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Kuan Luof140f0f2007-10-15 15:16:53 -04002031 u32 addr, offset;
2032 u32 sg_len, len;
2033
2034 addr = (u32)sg_dma_address(sg);
2035 sg_len = sg_dma_len(sg);
2036
2037 while (sg_len) {
2038 offset = addr & 0xffff;
2039 len = sg_len;
2040 if ((offset + sg_len) > 0x10000)
2041 len = 0x10000 - offset;
2042
2043 prd[idx].addr = cpu_to_le32(addr);
2044 prd[idx].flags_len = cpu_to_le32(len & 0xffff);
2045
2046 idx++;
2047 sg_len -= len;
2048 addr += len;
2049 }
2050 }
2051
Tejun Heoff2aeb12007-12-05 16:43:11 +09002052 prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
Kuan Luof140f0f2007-10-15 15:16:53 -04002053}
2054
2055static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap,
2056 struct ata_queued_cmd *qc)
2057{
2058 struct nv_swncq_port_priv *pp = ap->private_data;
2059
2060 if (qc == NULL)
2061 return 0;
2062
2063 DPRINTK("Enter\n");
2064
2065 writel((1 << qc->tag), pp->sactive_block);
2066 pp->last_issue_tag = qc->tag;
2067 pp->dhfis_bits &= ~(1 << qc->tag);
2068 pp->dmafis_bits &= ~(1 << qc->tag);
2069 pp->qc_active |= (0x1 << qc->tag);
2070
2071 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
2072 ap->ops->exec_command(ap, &qc->tf);
2073
2074 DPRINTK("Issued tag %u\n", qc->tag);
2075
2076 return 0;
2077}
2078
2079static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc)
2080{
2081 struct ata_port *ap = qc->ap;
2082 struct nv_swncq_port_priv *pp = ap->private_data;
2083
2084 if (qc->tf.protocol != ATA_PROT_NCQ)
2085 return ata_qc_issue_prot(qc);
2086
2087 DPRINTK("Enter\n");
2088
2089 if (!pp->qc_active)
2090 nv_swncq_issue_atacmd(ap, qc);
2091 else
2092 nv_swncq_qc_to_dq(ap, qc); /* add qc to defer queue */
2093
2094 return 0;
2095}
2096
2097static void nv_swncq_hotplug(struct ata_port *ap, u32 fis)
2098{
2099 u32 serror;
2100 struct ata_eh_info *ehi = &ap->link.eh_info;
2101
2102 ata_ehi_clear_desc(ehi);
2103
2104 /* AHCI needs SError cleared; otherwise, it might lock up */
2105 sata_scr_read(&ap->link, SCR_ERROR, &serror);
2106 sata_scr_write(&ap->link, SCR_ERROR, serror);
2107
2108 /* analyze @irq_stat */
2109 if (fis & NV_SWNCQ_IRQ_ADDED)
2110 ata_ehi_push_desc(ehi, "hot plug");
2111 else if (fis & NV_SWNCQ_IRQ_REMOVED)
2112 ata_ehi_push_desc(ehi, "hot unplug");
2113
2114 ata_ehi_hotplugged(ehi);
2115
2116 /* okay, let's hand over to EH */
2117 ehi->serror |= serror;
2118
2119 ata_port_freeze(ap);
2120}
2121
2122static int nv_swncq_sdbfis(struct ata_port *ap)
2123{
2124 struct ata_queued_cmd *qc;
2125 struct nv_swncq_port_priv *pp = ap->private_data;
2126 struct ata_eh_info *ehi = &ap->link.eh_info;
2127 u32 sactive;
2128 int nr_done = 0;
2129 u32 done_mask;
2130 int i;
2131 u8 host_stat;
2132 u8 lack_dhfis = 0;
2133
2134 host_stat = ap->ops->bmdma_status(ap);
2135 if (unlikely(host_stat & ATA_DMA_ERR)) {
2136 /* error when transfering data to/from memory */
2137 ata_ehi_clear_desc(ehi);
2138 ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
2139 ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002140 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002141 return -EINVAL;
2142 }
2143
2144 ap->ops->irq_clear(ap);
2145 __ata_bmdma_stop(ap);
2146
2147 sactive = readl(pp->sactive_block);
2148 done_mask = pp->qc_active ^ sactive;
2149
2150 if (unlikely(done_mask & sactive)) {
2151 ata_ehi_clear_desc(ehi);
2152 ata_ehi_push_desc(ehi, "illegal SWNCQ:qc_active transition"
2153 "(%08x->%08x)", pp->qc_active, sactive);
2154 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002155 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002156 return -EINVAL;
2157 }
2158 for (i = 0; i < ATA_MAX_QUEUE; i++) {
2159 if (!(done_mask & (1 << i)))
2160 continue;
2161
2162 qc = ata_qc_from_tag(ap, i);
2163 if (qc) {
2164 ata_qc_complete(qc);
2165 pp->qc_active &= ~(1 << i);
2166 pp->dhfis_bits &= ~(1 << i);
2167 pp->dmafis_bits &= ~(1 << i);
2168 pp->sdbfis_bits |= (1 << i);
2169 nr_done++;
2170 }
2171 }
2172
2173 if (!ap->qc_active) {
2174 DPRINTK("over\n");
2175 nv_swncq_pp_reinit(ap);
2176 return nr_done;
2177 }
2178
2179 if (pp->qc_active & pp->dhfis_bits)
2180 return nr_done;
2181
2182 if ((pp->ncq_flags & ncq_saw_backout) ||
2183 (pp->qc_active ^ pp->dhfis_bits))
2184 /* if the controller cann't get a device to host register FIS,
2185 * The driver needs to reissue the new command.
2186 */
2187 lack_dhfis = 1;
2188
2189 DPRINTK("id 0x%x QC: qc_active 0x%x,"
2190 "SWNCQ:qc_active 0x%X defer_bits %X "
2191 "dhfis 0x%X dmafis 0x%X last_issue_tag %x\n",
2192 ap->print_id, ap->qc_active, pp->qc_active,
2193 pp->defer_queue.defer_bits, pp->dhfis_bits,
2194 pp->dmafis_bits, pp->last_issue_tag);
2195
2196 nv_swncq_fis_reinit(ap);
2197
2198 if (lack_dhfis) {
2199 qc = ata_qc_from_tag(ap, pp->last_issue_tag);
2200 nv_swncq_issue_atacmd(ap, qc);
2201 return nr_done;
2202 }
2203
2204 if (pp->defer_queue.defer_bits) {
2205 /* send deferral queue command */
2206 qc = nv_swncq_qc_from_dq(ap);
2207 WARN_ON(qc == NULL);
2208 nv_swncq_issue_atacmd(ap, qc);
2209 }
2210
2211 return nr_done;
2212}
2213
2214static inline u32 nv_swncq_tag(struct ata_port *ap)
2215{
2216 struct nv_swncq_port_priv *pp = ap->private_data;
2217 u32 tag;
2218
2219 tag = readb(pp->tag_block) >> 2;
2220 return (tag & 0x1f);
2221}
2222
2223static int nv_swncq_dmafis(struct ata_port *ap)
2224{
2225 struct ata_queued_cmd *qc;
2226 unsigned int rw;
2227 u8 dmactl;
2228 u32 tag;
2229 struct nv_swncq_port_priv *pp = ap->private_data;
2230
2231 __ata_bmdma_stop(ap);
2232 tag = nv_swncq_tag(ap);
2233
2234 DPRINTK("dma setup tag 0x%x\n", tag);
2235 qc = ata_qc_from_tag(ap, tag);
2236
2237 if (unlikely(!qc))
2238 return 0;
2239
2240 rw = qc->tf.flags & ATA_TFLAG_WRITE;
2241
2242 /* load PRD table addr. */
2243 iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->tag,
2244 ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
2245
2246 /* specify data direction, triple-check start bit is clear */
2247 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2248 dmactl &= ~ATA_DMA_WR;
2249 if (!rw)
2250 dmactl |= ATA_DMA_WR;
2251
2252 iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2253
2254 return 1;
2255}
2256
2257static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis)
2258{
2259 struct nv_swncq_port_priv *pp = ap->private_data;
2260 struct ata_queued_cmd *qc;
2261 struct ata_eh_info *ehi = &ap->link.eh_info;
2262 u32 serror;
2263 u8 ata_stat;
2264 int rc = 0;
2265
2266 ata_stat = ap->ops->check_status(ap);
2267 nv_swncq_irq_clear(ap, fis);
2268 if (!fis)
2269 return;
2270
2271 if (ap->pflags & ATA_PFLAG_FROZEN)
2272 return;
2273
2274 if (fis & NV_SWNCQ_IRQ_HOTPLUG) {
2275 nv_swncq_hotplug(ap, fis);
2276 return;
2277 }
2278
2279 if (!pp->qc_active)
2280 return;
2281
2282 if (ap->ops->scr_read(ap, SCR_ERROR, &serror))
2283 return;
2284 ap->ops->scr_write(ap, SCR_ERROR, serror);
2285
2286 if (ata_stat & ATA_ERR) {
2287 ata_ehi_clear_desc(ehi);
2288 ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis);
2289 ehi->err_mask |= AC_ERR_DEV;
2290 ehi->serror |= serror;
Tejun Heocf480622008-01-24 00:05:14 +09002291 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002292 ata_port_freeze(ap);
2293 return;
2294 }
2295
2296 if (fis & NV_SWNCQ_IRQ_BACKOUT) {
2297 /* If the IRQ is backout, driver must issue
2298 * the new command again some time later.
2299 */
2300 pp->ncq_flags |= ncq_saw_backout;
2301 }
2302
2303 if (fis & NV_SWNCQ_IRQ_SDBFIS) {
2304 pp->ncq_flags |= ncq_saw_sdb;
2305 DPRINTK("id 0x%x SWNCQ: qc_active 0x%X "
2306 "dhfis 0x%X dmafis 0x%X sactive 0x%X\n",
2307 ap->print_id, pp->qc_active, pp->dhfis_bits,
2308 pp->dmafis_bits, readl(pp->sactive_block));
2309 rc = nv_swncq_sdbfis(ap);
2310 if (rc < 0)
2311 goto irq_error;
2312 }
2313
2314 if (fis & NV_SWNCQ_IRQ_DHREGFIS) {
2315 /* The interrupt indicates the new command
2316 * was transmitted correctly to the drive.
2317 */
2318 pp->dhfis_bits |= (0x1 << pp->last_issue_tag);
2319 pp->ncq_flags |= ncq_saw_d2h;
2320 if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) {
2321 ata_ehi_push_desc(ehi, "illegal fis transaction");
2322 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002323 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002324 goto irq_error;
2325 }
2326
2327 if (!(fis & NV_SWNCQ_IRQ_DMASETUP) &&
2328 !(pp->ncq_flags & ncq_saw_dmas)) {
2329 ata_stat = ap->ops->check_status(ap);
2330 if (ata_stat & ATA_BUSY)
2331 goto irq_exit;
2332
2333 if (pp->defer_queue.defer_bits) {
2334 DPRINTK("send next command\n");
2335 qc = nv_swncq_qc_from_dq(ap);
2336 nv_swncq_issue_atacmd(ap, qc);
2337 }
2338 }
2339 }
2340
2341 if (fis & NV_SWNCQ_IRQ_DMASETUP) {
2342 /* program the dma controller with appropriate PRD buffers
2343 * and start the DMA transfer for requested command.
2344 */
2345 pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap));
2346 pp->ncq_flags |= ncq_saw_dmas;
2347 rc = nv_swncq_dmafis(ap);
2348 }
2349
2350irq_exit:
2351 return;
2352irq_error:
2353 ata_ehi_push_desc(ehi, "fis:0x%x", fis);
2354 ata_port_freeze(ap);
2355 return;
2356}
2357
2358static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance)
2359{
2360 struct ata_host *host = dev_instance;
2361 unsigned int i;
2362 unsigned int handled = 0;
2363 unsigned long flags;
2364 u32 irq_stat;
2365
2366 spin_lock_irqsave(&host->lock, flags);
2367
2368 irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55);
2369
2370 for (i = 0; i < host->n_ports; i++) {
2371 struct ata_port *ap = host->ports[i];
2372
2373 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
2374 if (ap->link.sactive) {
2375 nv_swncq_host_interrupt(ap, (u16)irq_stat);
2376 handled = 1;
2377 } else {
2378 if (irq_stat) /* reserve Hotplug */
2379 nv_swncq_irq_clear(ap, 0xfff0);
2380
2381 handled += nv_host_intr(ap, (u8)irq_stat);
2382 }
2383 }
2384 irq_stat >>= NV_INT_PORT_SHIFT_MCP55;
2385 }
2386
2387 spin_unlock_irqrestore(&host->lock, flags);
2388
2389 return IRQ_RETVAL(handled);
2390}
2391
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002392static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393{
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002394 static int printed_version;
Tejun Heo1626aeb2007-05-04 12:43:58 +02002395 const struct ata_port_info *ppi[] = { NULL, NULL };
Tejun Heo9a829cc2007-04-17 23:44:08 +09002396 struct ata_host *host;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002397 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 int rc;
2399 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002400 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07002401 unsigned long type = ent->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
2403 // Make sure this is a SATA controller by counting the number of bars
2404 // (NVIDIA SATA controllers will always have six bars). Otherwise,
2405 // it's an IDE controller and we ignore it.
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002406 for (bar = 0; bar < 6; bar++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 if (pci_resource_start(pdev, bar) == 0)
2408 return -ENODEV;
2409
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002410 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002411 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Tejun Heo24dc5f32007-01-20 16:00:28 +09002413 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002415 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Tejun Heo9a829cc2007-04-17 23:44:08 +09002417 /* determine type and allocate host */
Kuan Luof140f0f2007-10-15 15:16:53 -04002418 if (type == CK804 && adma_enabled) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07002419 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
2420 type = ADMA;
Robert Hancockfbbb2622006-10-27 19:08:41 -07002421 }
2422
Jeff Garzik360737a2007-10-29 06:49:24 -04002423 if (type == SWNCQ) {
2424 if (swncq_enabled)
2425 dev_printk(KERN_NOTICE, &pdev->dev,
2426 "Using SWNCQ mode\n");
2427 else
2428 type = GENERIC;
2429 }
2430
Tejun Heo1626aeb2007-05-04 12:43:58 +02002431 ppi[0] = &nv_port_info[type];
Tejun Heod583bc12007-07-04 18:02:07 +09002432 rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +09002433 if (rc)
2434 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
Tejun Heo24dc5f32007-01-20 16:00:28 +09002436 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002437 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002438 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002439 hpriv->type = type;
Tejun Heo9a829cc2007-04-17 23:44:08 +09002440 host->private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441
Tejun Heo9a829cc2007-04-17 23:44:08 +09002442 /* request and iomap NV_MMIO_BAR */
2443 rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
2444 if (rc)
2445 return rc;
2446
2447 /* configure SCR access */
2448 base = host->iomap[NV_MMIO_BAR];
2449 host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
2450 host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
Jeff Garzik02cbd922006-03-22 23:59:46 -05002451
Tejun Heoada364e2006-06-17 15:49:56 +09002452 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07002453 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09002454 u8 regval;
2455
2456 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2457 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2458 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2459 }
2460
Tejun Heo9a829cc2007-04-17 23:44:08 +09002461 /* init ADMA */
Robert Hancockfbbb2622006-10-27 19:08:41 -07002462 if (type == ADMA) {
Tejun Heo9a829cc2007-04-17 23:44:08 +09002463 rc = nv_adma_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002464 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002465 return rc;
Jeff Garzik360737a2007-10-29 06:49:24 -04002466 } else if (type == SWNCQ)
Kuan Luof140f0f2007-10-15 15:16:53 -04002467 nv_swncq_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002468
Tejun Heo9a829cc2007-04-17 23:44:08 +09002469 pci_set_master(pdev);
2470 return ata_host_activate(host, pdev->irq, ppi[0]->irq_handler,
2471 IRQF_SHARED, ppi[0]->sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472}
2473
Tejun Heo438ac6d2007-03-02 17:31:26 +09002474#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002475static int nv_pci_device_resume(struct pci_dev *pdev)
2476{
2477 struct ata_host *host = dev_get_drvdata(&pdev->dev);
2478 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08002479 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002480
Robert Hancockce053fa2007-02-05 16:26:04 -08002481 rc = ata_pci_device_do_resume(pdev);
Jeff Garzikb4479162007-10-25 20:47:30 -04002482 if (rc)
Robert Hancockce053fa2007-02-05 16:26:04 -08002483 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002484
2485 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Jeff Garzikb4479162007-10-25 20:47:30 -04002486 if (hpriv->type >= CK804) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002487 u8 regval;
2488
2489 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2490 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2491 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2492 }
Jeff Garzikb4479162007-10-25 20:47:30 -04002493 if (hpriv->type == ADMA) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002494 u32 tmp32;
2495 struct nv_adma_port_priv *pp;
2496 /* enable/disable ADMA on the ports appropriately */
2497 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2498
2499 pp = host->ports[0]->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04002500 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002501 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002502 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002503 else
2504 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002505 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002506 pp = host->ports[1]->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04002507 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002508 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002509 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002510 else
2511 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002512 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002513
2514 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2515 }
2516 }
2517
2518 ata_host_resume(host);
2519
2520 return 0;
2521}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002522#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002523
Jeff Garzikcca39742006-08-24 03:19:22 -04002524static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09002525{
Jeff Garzikcca39742006-08-24 03:19:22 -04002526 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09002527 u8 regval;
2528
2529 /* disable SATA space for CK804 */
2530 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2531 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2532 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09002533}
2534
Robert Hancockfbbb2622006-10-27 19:08:41 -07002535static void nv_adma_host_stop(struct ata_host *host)
2536{
2537 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002538 u32 tmp32;
2539
Robert Hancockfbbb2622006-10-27 19:08:41 -07002540 /* disable ADMA on the ports */
2541 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2542 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
2543 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
2544 NV_MCP_SATA_CFG_20_PORT1_EN |
2545 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2546
2547 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2548
2549 nv_ck804_host_stop(host);
2550}
2551
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552static int __init nv_init(void)
2553{
Pavel Roskinb7887192006-08-10 18:13:18 +09002554 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555}
2556
2557static void __exit nv_exit(void)
2558{
2559 pci_unregister_driver(&nv_pci_driver);
2560}
2561
2562module_init(nv_init);
2563module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002564module_param_named(adma, adma_enabled, bool, 0444);
2565MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");
Kuan Luof140f0f2007-10-15 15:16:53 -04002566module_param_named(swncq, swncq_enabled, bool, 0444);
2567MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: false)");
2568