blob: 0f8a7f05d6aca831d80afdfce2855e75ec30d0d0 [file] [log] [blame]
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Manu Gautamb5067272012-07-02 09:53:41 +053019#include <linux/pm_runtime.h>
Manu Gautam377821c2012-09-28 16:53:24 +053020#include <linux/ratelimit.h>
Manu Gautamb5067272012-07-02 09:53:41 +053021#include <linux/interrupt.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020022#include <linux/ioport.h>
Manu Gautam1742db22012-06-19 13:33:24 +053023#include <linux/clk.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020024#include <linux/io.h>
25#include <linux/module.h>
26#include <linux/types.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020027#include <linux/delay.h>
28#include <linux/of.h>
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +053029#include <linux/of_platform.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030030#include <linux/list.h>
Manu Gautamb5067272012-07-02 09:53:41 +053031#include <linux/debugfs.h>
32#include <linux/uaccess.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
David Keitelad4a0282013-03-19 18:04:27 -070035#include <linux/qpnp-misc.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030036#include <linux/usb/msm_hsusb.h>
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +053037#include <linux/usb/msm_ext_chg.h>
Manu Gautam60e01352012-05-29 09:00:34 +053038#include <linux/regulator/consumer.h>
Jack Pham924cbe872013-07-10 16:40:55 -070039#include <linux/pm_wakeup.h>
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +053040#include <linux/power_supply.h>
Jack Pham0fc12332012-11-19 13:14:22 -080041#include <linux/qpnp/qpnp-adc.h>
Pavankumar Kondeti08693e72013-05-03 11:55:48 +053042#include <linux/cdev.h>
43#include <linux/completion.h>
Manu Gautam60e01352012-05-29 09:00:34 +053044
45#include <mach/rpm-regulator.h>
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +053046#include <mach/rpm-regulator-smd.h>
Manu Gautam2617deb2012-08-31 17:50:06 -070047#include <mach/msm_bus.h>
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +053048#include <mach/clk.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030049
Manu Gautam8c642812012-06-07 10:35:10 +053050#include "dwc3_otg.h"
Ido Shayevitz9fb83452012-04-01 17:45:58 +030051#include "core.h"
52#include "gadget.h"
53
Jack Pham0fc12332012-11-19 13:14:22 -080054/* ADC threshold values */
55static int adc_low_threshold = 700;
56module_param(adc_low_threshold, int, S_IRUGO | S_IWUSR);
57MODULE_PARM_DESC(adc_low_threshold, "ADC ID Low voltage threshold");
58
59static int adc_high_threshold = 950;
60module_param(adc_high_threshold, int, S_IRUGO | S_IWUSR);
61MODULE_PARM_DESC(adc_high_threshold, "ADC ID High voltage threshold");
62
63static int adc_meas_interval = ADC_MEAS1_INTERVAL_1S;
64module_param(adc_meas_interval, int, S_IRUGO | S_IWUSR);
65MODULE_PARM_DESC(adc_meas_interval, "ADC ID polling period");
66
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +053067static int override_phy_init;
68module_param(override_phy_init, int, S_IRUGO|S_IWUSR);
69MODULE_PARM_DESC(override_phy_init, "Override HSPHY Init Seq");
70
Jack Pham9b4606b2013-04-02 17:32:25 -070071/* Enable Proprietary charger detection */
72static bool prop_chg_detect;
73module_param(prop_chg_detect, bool, S_IRUGO | S_IWUSR);
74MODULE_PARM_DESC(prop_chg_detect, "Enable Proprietary charger detection");
75
Ido Shayevitz9fb83452012-04-01 17:45:58 +030076/**
77 * USB DBM Hardware registers.
78 *
79 */
Shimrit Malichia00d7322012-08-05 13:56:28 +030080#define DBM_BASE 0x000F8000
81#define DBM_EP_CFG(n) (DBM_BASE + (0x00 + 4 * (n)))
82#define DBM_DATA_FIFO(n) (DBM_BASE + (0x10 + 4 * (n)))
83#define DBM_DATA_FIFO_SIZE(n) (DBM_BASE + (0x20 + 4 * (n)))
84#define DBM_DATA_FIFO_EN (DBM_BASE + (0x30))
85#define DBM_GEVNTADR (DBM_BASE + (0x34))
86#define DBM_GEVNTSIZ (DBM_BASE + (0x38))
87#define DBM_DBG_CNFG (DBM_BASE + (0x3C))
88#define DBM_HW_TRB0_EP(n) (DBM_BASE + (0x40 + 4 * (n)))
89#define DBM_HW_TRB1_EP(n) (DBM_BASE + (0x50 + 4 * (n)))
90#define DBM_HW_TRB2_EP(n) (DBM_BASE + (0x60 + 4 * (n)))
91#define DBM_HW_TRB3_EP(n) (DBM_BASE + (0x70 + 4 * (n)))
92#define DBM_PIPE_CFG (DBM_BASE + (0x80))
93#define DBM_SOFT_RESET (DBM_BASE + (0x84))
94#define DBM_GEN_CFG (DBM_BASE + (0x88))
Ido Shayevitz9fb83452012-04-01 17:45:58 +030095
96/**
97 * USB DBM Hardware registers bitmask.
98 *
99 */
100/* DBM_EP_CFG */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300101#define DBM_EN_EP 0x00000001
102#define USB3_EPNUM 0x0000003E
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300103#define DBM_BAM_PIPE_NUM 0x000000C0
104#define DBM_PRODUCER 0x00000100
105#define DBM_DISABLE_WB 0x00000200
106#define DBM_INT_RAM_ACC 0x00000400
107
108/* DBM_DATA_FIFO_SIZE */
109#define DBM_DATA_FIFO_SIZE_MASK 0x0000ffff
110
111/* DBM_GEVNTSIZ */
112#define DBM_GEVNTSIZ_MASK 0x0000ffff
113
114/* DBM_DBG_CNFG */
115#define DBM_ENABLE_IOC_MASK 0x0000000f
116
117/* DBM_SOFT_RESET */
118#define DBM_SFT_RST_EP0 0x00000001
119#define DBM_SFT_RST_EP1 0x00000002
120#define DBM_SFT_RST_EP2 0x00000004
121#define DBM_SFT_RST_EP3 0x00000008
Shimrit Malichia00d7322012-08-05 13:56:28 +0300122#define DBM_SFT_RST_EPS_MASK 0x0000000F
123#define DBM_SFT_RST_MASK 0x80000000
124#define DBM_EN_MASK 0x00000002
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200125
126#define DBM_MAX_EPS 4
127
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300128/* DBM TRB configurations */
129#define DBM_TRB_BIT 0x80000000
130#define DBM_TRB_DATA_SRC 0x40000000
131#define DBM_TRB_DMA 0x20000000
132#define DBM_TRB_EP_NUM(ep) (ep<<24)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300133
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530134#define USB3_PORTSC (0x430)
135#define PORT_PE (0x1 << 1)
Manu Gautam8c642812012-06-07 10:35:10 +0530136/**
137 * USB QSCRATCH Hardware registers
138 *
139 */
140#define QSCRATCH_REG_OFFSET (0x000F8800)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530141#define QSCRATCH_CTRL_REG (QSCRATCH_REG_OFFSET + 0x04)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300142#define QSCRATCH_GENERAL_CFG (QSCRATCH_REG_OFFSET + 0x08)
Manu Gautambd0e5782012-08-30 10:39:01 -0700143#define HS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x10)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530144#define PARAMETER_OVERRIDE_X_REG (QSCRATCH_REG_OFFSET + 0x14)
Manu Gautam8c642812012-06-07 10:35:10 +0530145#define CHARGING_DET_CTRL_REG (QSCRATCH_REG_OFFSET + 0x18)
146#define CHARGING_DET_OUTPUT_REG (QSCRATCH_REG_OFFSET + 0x1C)
147#define ALT_INTERRUPT_EN_REG (QSCRATCH_REG_OFFSET + 0x20)
148#define HS_PHY_IRQ_STAT_REG (QSCRATCH_REG_OFFSET + 0x24)
Manu Gautamd4108b72012-12-14 17:35:18 +0530149#define CGCTL_REG (QSCRATCH_REG_OFFSET + 0x28)
Manu Gautambd0e5782012-08-30 10:39:01 -0700150#define SS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x30)
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +0530151#define SS_PHY_PARAM_CTRL_1 (QSCRATCH_REG_OFFSET + 0x34)
152#define SS_PHY_PARAM_CTRL_2 (QSCRATCH_REG_OFFSET + 0x38)
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530153#define SS_CR_PROTOCOL_DATA_IN_REG (QSCRATCH_REG_OFFSET + 0x3C)
154#define SS_CR_PROTOCOL_DATA_OUT_REG (QSCRATCH_REG_OFFSET + 0x40)
155#define SS_CR_PROTOCOL_CAP_ADDR_REG (QSCRATCH_REG_OFFSET + 0x44)
156#define SS_CR_PROTOCOL_CAP_DATA_REG (QSCRATCH_REG_OFFSET + 0x48)
157#define SS_CR_PROTOCOL_READ_REG (QSCRATCH_REG_OFFSET + 0x4C)
158#define SS_CR_PROTOCOL_WRITE_REG (QSCRATCH_REG_OFFSET + 0x50)
Manu Gautam8c642812012-06-07 10:35:10 +0530159
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300160struct dwc3_msm_req_complete {
161 struct list_head list_item;
162 struct usb_request *req;
163 void (*orig_complete)(struct usb_ep *ep,
164 struct usb_request *req);
165};
166
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200167struct dwc3_msm {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200168 struct device *dev;
169 void __iomem *base;
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +0530170 struct resource *io_res;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200171 int dbm_num_eps;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300172 u8 ep_num_mapping[DBM_MAX_EPS];
173 const struct usb_ep_ops *original_ep_ops[DWC3_ENDPOINTS_NUM];
174 struct list_head req_complete_list;
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530175 struct clk *xo_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700176 struct clk *ref_clk;
Manu Gautam1742db22012-06-19 13:33:24 +0530177 struct clk *core_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700178 struct clk *iface_clk;
179 struct clk *sleep_clk;
180 struct clk *hsphy_sleep_clk;
Jack Pham22698b82013-02-13 17:45:06 -0800181 struct clk *utmi_clk;
Manu Gautam60e01352012-05-29 09:00:34 +0530182 struct regulator *hsusb_3p3;
183 struct regulator *hsusb_1p8;
184 struct regulator *hsusb_vddcx;
185 struct regulator *ssusb_1p8;
186 struct regulator *ssusb_vddcx;
Hemant Kumar086bf6b2013-06-10 19:29:27 -0700187 struct regulator *dwc3_gdsc;
Manu Gautambb825d72013-03-12 16:25:42 +0530188
189 /* VBUS regulator if no OTG and running in host only mode */
190 struct regulator *vbus_otg;
Manu Gautamb5067272012-07-02 09:53:41 +0530191 struct dwc3_ext_xceiv ext_xceiv;
192 bool resume_pending;
193 atomic_t pm_suspended;
194 atomic_t in_lpm;
Manu Gautam377821c2012-09-28 16:53:24 +0530195 int hs_phy_irq;
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530196 int hsphy_init_seq;
Manu Gautam377821c2012-09-28 16:53:24 +0530197 bool lpm_irq_seen;
Manu Gautamb5067272012-07-02 09:53:41 +0530198 struct delayed_work resume_work;
Manu Gautam6eb13e32013-02-01 15:19:15 +0530199 struct work_struct restart_usb_work;
Manu Gautam8c642812012-06-07 10:35:10 +0530200 struct dwc3_charger charger;
201 struct usb_phy *otg_xceiv;
202 struct delayed_work chg_work;
203 enum usb_chg_state chg_state;
Jack Pham0cca9412013-03-08 13:22:42 -0800204 int pmic_id_irq;
205 struct work_struct id_work;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -0800206 struct qpnp_adc_tm_btm_param adc_param;
Jack Pham0fc12332012-11-19 13:14:22 -0800207 struct delayed_work init_adc_work;
208 bool id_adc_detect;
Manu Gautam8c642812012-06-07 10:35:10 +0530209 u8 dcd_retries;
Manu Gautam2617deb2012-08-31 17:50:06 -0700210 u32 bus_perf_client;
211 struct msm_bus_scale_pdata *bus_scale_table;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530212 struct power_supply usb_psy;
Jack Pham9354c6a2012-12-20 19:19:32 -0800213 struct power_supply *ext_vbus_psy;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530214 unsigned int online;
215 unsigned int host_mode;
216 unsigned int current_max;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +0530217 unsigned int vdd_no_vol_level;
218 unsigned int vdd_low_vol_level;
219 unsigned int vdd_high_vol_level;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530220 bool vbus_active;
Jack Phamfadd6432012-12-07 19:03:41 -0800221 bool ext_inuse;
Jack Phamf12b7e12012-12-28 14:27:26 -0800222 enum dwc3_id_state id_state;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530223 unsigned long lpm_flags;
224#define MDWC3_CORECLK_OFF BIT(0)
225#define MDWC3_TCXO_SHUTDOWN BIT(1)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530226
227 u32 qscratch_ctl_val;
228 dev_t ext_chg_dev;
229 struct cdev ext_chg_cdev;
230 struct class *ext_chg_class;
231 struct device *ext_chg_device;
232 bool ext_chg_opened;
233 bool ext_chg_active;
234 struct completion ext_chg_wait;
Manu Gautam60e01352012-05-29 09:00:34 +0530235};
236
237#define USB_HSPHY_3P3_VOL_MIN 3050000 /* uV */
238#define USB_HSPHY_3P3_VOL_MAX 3300000 /* uV */
239#define USB_HSPHY_3P3_HPM_LOAD 16000 /* uA */
240
241#define USB_HSPHY_1P8_VOL_MIN 1800000 /* uV */
242#define USB_HSPHY_1P8_VOL_MAX 1800000 /* uV */
243#define USB_HSPHY_1P8_HPM_LOAD 19000 /* uA */
244
245#define USB_SSPHY_1P8_VOL_MIN 1800000 /* uV */
246#define USB_SSPHY_1P8_VOL_MAX 1800000 /* uV */
247#define USB_SSPHY_1P8_HPM_LOAD 23000 /* uA */
248
Jack Phamfadd6432012-12-07 19:03:41 -0800249static struct usb_ext_notification *usb_ext;
250
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300251/**
252 *
253 * Read register with debug info.
254 *
255 * @base - DWC3 base virtual address.
256 * @offset - register offset.
257 *
258 * @return u32
259 */
260static inline u32 dwc3_msm_read_reg(void *base, u32 offset)
261{
262 u32 val = ioread32(base + offset);
263 return val;
264}
265
266/**
267 * Read register masked field with debug info.
268 *
269 * @base - DWC3 base virtual address.
270 * @offset - register offset.
271 * @mask - register bitmask.
272 *
273 * @return u32
274 */
275static inline u32 dwc3_msm_read_reg_field(void *base,
276 u32 offset,
277 const u32 mask)
278{
279 u32 shift = find_first_bit((void *)&mask, 32);
280 u32 val = ioread32(base + offset);
281 val &= mask; /* clear other bits */
282 val >>= shift;
283 return val;
284}
285
286/**
287 *
288 * Write register with debug info.
289 *
290 * @base - DWC3 base virtual address.
291 * @offset - register offset.
292 * @val - value to write.
293 *
294 */
295static inline void dwc3_msm_write_reg(void *base, u32 offset, u32 val)
296{
297 iowrite32(val, base + offset);
298}
299
300/**
301 * Write register masked field with debug info.
302 *
303 * @base - DWC3 base virtual address.
304 * @offset - register offset.
305 * @mask - register bitmask.
306 * @val - value to write.
307 *
308 */
309static inline void dwc3_msm_write_reg_field(void *base, u32 offset,
310 const u32 mask, u32 val)
311{
312 u32 shift = find_first_bit((void *)&mask, 32);
313 u32 tmp = ioread32(base + offset);
314
315 tmp &= ~mask; /* clear written bits */
316 val = tmp | (val << shift);
317 iowrite32(val, base + offset);
318}
319
320/**
Manu Gautam8c642812012-06-07 10:35:10 +0530321 * Write register and read back masked value to confirm it is written
322 *
323 * @base - DWC3 base virtual address.
324 * @offset - register offset.
325 * @mask - register bitmask specifying what should be updated
326 * @val - value to write.
327 *
328 */
329static inline void dwc3_msm_write_readback(void *base, u32 offset,
330 const u32 mask, u32 val)
331{
332 u32 write_val, tmp = ioread32(base + offset);
333
334 tmp &= ~mask; /* retain other bits */
335 write_val = tmp | val;
336
337 iowrite32(write_val, base + offset);
338
339 /* Read back to see if val was written */
340 tmp = ioread32(base + offset);
341 tmp &= mask; /* clear other bits */
342
343 if (tmp != val)
Jack Pham4b00e702013-07-03 17:10:36 -0700344 pr_err("%s: write: %x to QSCRATCH: %x FAILED\n",
345 __func__, val, offset);
Manu Gautam8c642812012-06-07 10:35:10 +0530346}
347
348/**
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530349 *
350 * Write SSPHY register with debug info.
351 *
352 * @base - DWC3 base virtual address.
353 * @addr - SSPHY address to write.
354 * @val - value to write.
355 *
356 */
357static void dwc3_msm_ssusb_write_phycreg(void *base, u32 addr, u32 val)
358{
359 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
360 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
361 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
362 cpu_relax();
363
364 iowrite32(val, base + SS_CR_PROTOCOL_DATA_IN_REG);
365 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_DATA_REG);
366 while (ioread32(base + SS_CR_PROTOCOL_CAP_DATA_REG))
367 cpu_relax();
368
369 iowrite32(0x1, base + SS_CR_PROTOCOL_WRITE_REG);
370 while (ioread32(base + SS_CR_PROTOCOL_WRITE_REG))
371 cpu_relax();
372}
373
374/**
375 *
376 * Read SSPHY register with debug info.
377 *
378 * @base - DWC3 base virtual address.
379 * @addr - SSPHY address to read.
380 *
381 */
382static u32 dwc3_msm_ssusb_read_phycreg(void *base, u32 addr)
383{
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530384 bool first_read = true;
385
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530386 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
387 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
388 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
389 cpu_relax();
390
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530391 /*
392 * Due to hardware bug, first read of SSPHY register might be
393 * incorrect. Hence as workaround, SW should perform SSPHY register
394 * read twice, but use only second read and ignore first read.
395 */
396retry:
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530397 iowrite32(0x1, base + SS_CR_PROTOCOL_READ_REG);
398 while (ioread32(base + SS_CR_PROTOCOL_READ_REG))
399 cpu_relax();
400
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530401 if (first_read) {
402 ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
403 first_read = false;
404 goto retry;
405 }
406
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530407 return ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
408}
409
410/**
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300411 * Return DBM EP number according to usb endpoint number.
412 *
413 */
Jack Pham62c19a42013-07-09 17:55:09 -0700414static int dwc3_msm_find_matching_dbm_ep(struct dwc3_msm *mdwc, u8 usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300415{
416 int i;
417
Jack Pham62c19a42013-07-09 17:55:09 -0700418 for (i = 0; i < mdwc->dbm_num_eps; i++)
419 if (mdwc->ep_num_mapping[i] == usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300420 return i;
421
422 return -ENODEV; /* Not found */
423}
424
425/**
426 * Return number of configured DBM endpoints.
427 *
428 */
Jack Pham62c19a42013-07-09 17:55:09 -0700429static int dwc3_msm_configured_dbm_ep_num(struct dwc3_msm *mdwc)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300430{
431 int i;
432 int count = 0;
433
Jack Pham62c19a42013-07-09 17:55:09 -0700434 for (i = 0; i < mdwc->dbm_num_eps; i++)
435 if (mdwc->ep_num_mapping[i])
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300436 count++;
437
438 return count;
439}
440
441/**
442 * Configure the DBM with the USB3 core event buffer.
443 * This function is called by the SNPS UDC upon initialization.
444 *
445 * @addr - address of the event buffer.
446 * @size - size of the event buffer.
447 *
448 */
Jack Pham62c19a42013-07-09 17:55:09 -0700449static int dwc3_msm_event_buffer_config(struct dwc3_msm *mdwc,
450 u32 addr, u16 size)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300451{
Jack Pham62c19a42013-07-09 17:55:09 -0700452 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300453
Jack Pham62c19a42013-07-09 17:55:09 -0700454 dwc3_msm_write_reg(mdwc->base, DBM_GEVNTADR, addr);
455 dwc3_msm_write_reg_field(mdwc->base, DBM_GEVNTSIZ,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300456 DBM_GEVNTSIZ_MASK, size);
457
458 return 0;
459}
460
461/**
462 * Reset the DBM registers upon initialization.
463 *
464 */
Jack Pham62c19a42013-07-09 17:55:09 -0700465static int dwc3_msm_dbm_soft_reset(struct dwc3_msm *mdwc, int enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300466{
Jack Pham62c19a42013-07-09 17:55:09 -0700467 dev_dbg(mdwc->dev, "%s\n", __func__);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300468 if (enter_reset) {
Jack Pham62c19a42013-07-09 17:55:09 -0700469 dev_dbg(mdwc->dev, "enter DBM reset\n");
470 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300471 DBM_SFT_RST_MASK, 1);
472 } else {
Jack Pham62c19a42013-07-09 17:55:09 -0700473 dev_dbg(mdwc->dev, "exit DBM reset\n");
474 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300475 DBM_SFT_RST_MASK, 0);
476 /*enable DBM*/
Jack Pham62c19a42013-07-09 17:55:09 -0700477 dwc3_msm_write_reg_field(mdwc->base, QSCRATCH_GENERAL_CFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300478 DBM_EN_MASK, 0x1);
479 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300480
481 return 0;
482}
483
484/**
485 * Soft reset specific DBM ep.
486 * This function is called by the function driver upon events
487 * such as transfer aborting, USB re-enumeration and USB
488 * disconnection.
489 *
490 * @dbm_ep - DBM ep number.
491 * @enter_reset - should we enter a reset state or get out of it.
492 *
493 */
Jack Pham62c19a42013-07-09 17:55:09 -0700494static int dwc3_msm_dbm_ep_soft_reset(struct dwc3_msm *mdwc,
495 u8 dbm_ep, bool enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300496{
Jack Pham62c19a42013-07-09 17:55:09 -0700497 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300498
Jack Pham62c19a42013-07-09 17:55:09 -0700499 if (dbm_ep >= mdwc->dbm_num_eps) {
500 dev_err(mdwc->dev, "%s: Invalid DBM ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300501 return -ENODEV;
502 }
503
504 if (enter_reset) {
Jack Pham62c19a42013-07-09 17:55:09 -0700505 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300506 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300507 } else {
Jack Pham62c19a42013-07-09 17:55:09 -0700508 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300509 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300510 }
511
512 return 0;
513}
514
515/**
516 * Configure a USB DBM ep to work in BAM mode.
517 *
518 *
519 * @usb_ep - USB physical EP number.
520 * @producer - producer/consumer.
521 * @disable_wb - disable write back to system memory.
522 * @internal_mem - use internal USB memory for data fifo.
523 * @ioc - enable interrupt on completion.
524 *
525 * @return int - DBM ep number.
526 */
Jack Pham62c19a42013-07-09 17:55:09 -0700527static int dwc3_msm_dbm_ep_config(struct dwc3_msm *mdwc, u8 usb_ep, u8 bam_pipe,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300528 bool producer, bool disable_wb,
529 bool internal_mem, bool ioc)
530{
531 u8 dbm_ep;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300532 u32 ep_cfg;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300533
Jack Pham62c19a42013-07-09 17:55:09 -0700534 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300535
Jack Pham62c19a42013-07-09 17:55:09 -0700536 dbm_ep = dwc3_msm_find_matching_dbm_ep(mdwc, usb_ep);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300537
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300538 if (dbm_ep < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700539 dev_err(mdwc->dev,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300540 "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300541 return -ENODEV;
542 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300543 /* First, reset the dbm endpoint */
Jack Pham62c19a42013-07-09 17:55:09 -0700544 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300545
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300546 /* Set ioc bit for dbm_ep if needed */
Jack Pham62c19a42013-07-09 17:55:09 -0700547 dwc3_msm_write_reg_field(mdwc->base, DBM_DBG_CNFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300548 DBM_ENABLE_IOC_MASK & 1 << dbm_ep, ioc ? 1 : 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300549
Shimrit Malichia00d7322012-08-05 13:56:28 +0300550 ep_cfg = (producer ? DBM_PRODUCER : 0) |
551 (disable_wb ? DBM_DISABLE_WB : 0) |
552 (internal_mem ? DBM_INT_RAM_ACC : 0);
553
Jack Pham62c19a42013-07-09 17:55:09 -0700554 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep),
Shimrit Malichia00d7322012-08-05 13:56:28 +0300555 DBM_PRODUCER | DBM_DISABLE_WB | DBM_INT_RAM_ACC, ep_cfg >> 8);
556
Jack Pham62c19a42013-07-09 17:55:09 -0700557 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep), USB3_EPNUM,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300558 usb_ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700559 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep),
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300560 DBM_BAM_PIPE_NUM, bam_pipe);
Jack Pham62c19a42013-07-09 17:55:09 -0700561 dwc3_msm_write_reg_field(mdwc->base, DBM_PIPE_CFG, 0x000000ff,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300562 0xe4);
Jack Pham62c19a42013-07-09 17:55:09 -0700563 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep), DBM_EN_EP,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300564 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300565
566 return dbm_ep;
567}
568
569/**
570 * Configure a USB DBM ep to work in normal mode.
571 *
572 * @usb_ep - USB ep number.
573 *
574 */
Jack Pham62c19a42013-07-09 17:55:09 -0700575static int dwc3_msm_dbm_ep_unconfig(struct dwc3_msm *mdwc, u8 usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300576{
577 u8 dbm_ep;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530578 u32 data;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300579
Jack Pham62c19a42013-07-09 17:55:09 -0700580 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300581
Jack Pham62c19a42013-07-09 17:55:09 -0700582 dbm_ep = dwc3_msm_find_matching_dbm_ep(mdwc, usb_ep);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300583
584 if (dbm_ep < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700585 dev_err(mdwc->dev, "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300586 return -ENODEV;
587 }
588
Jack Pham62c19a42013-07-09 17:55:09 -0700589 mdwc->ep_num_mapping[dbm_ep] = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300590
Jack Pham62c19a42013-07-09 17:55:09 -0700591 data = dwc3_msm_read_reg(mdwc->base, DBM_EP_CFG(dbm_ep));
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530592 data &= (~0x1);
Jack Pham62c19a42013-07-09 17:55:09 -0700593 dwc3_msm_write_reg(mdwc->base, DBM_EP_CFG(dbm_ep), data);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300594
595 /* Reset the dbm endpoint */
Jack Pham62c19a42013-07-09 17:55:09 -0700596 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, true);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530597 /*
598 * 10 usec delay is required before deasserting DBM endpoint reset
599 * according to hardware programming guide.
600 */
601 udelay(10);
Jack Pham62c19a42013-07-09 17:55:09 -0700602 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, false);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300603
604 return 0;
605}
606
607/**
608 * Configure the DBM with the BAM's data fifo.
609 * This function is called by the USB BAM Driver
610 * upon initialization.
611 *
612 * @ep - pointer to usb endpoint.
613 * @addr - address of data fifo.
614 * @size - size of data fifo.
615 *
616 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300617int msm_data_fifo_config(struct usb_ep *ep, u32 addr, u32 size, u8 dst_pipe_idx)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300618{
619 u8 dbm_ep;
620 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700621 struct dwc3 *dwc = dep->dwc;
622 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300623 u8 bam_pipe = dst_pipe_idx;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300624
Jack Pham62c19a42013-07-09 17:55:09 -0700625 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300626
Shimrit Malichia00d7322012-08-05 13:56:28 +0300627 dbm_ep = bam_pipe;
Jack Pham62c19a42013-07-09 17:55:09 -0700628 mdwc->ep_num_mapping[dbm_ep] = dep->number;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300629
Jack Pham62c19a42013-07-09 17:55:09 -0700630 dwc3_msm_write_reg(mdwc->base, DBM_DATA_FIFO(dbm_ep), addr);
631 dwc3_msm_write_reg_field(mdwc->base, DBM_DATA_FIFO_SIZE(dbm_ep),
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300632 DBM_DATA_FIFO_SIZE_MASK, size);
633
634 return 0;
635}
636
637/**
638* Cleanups for msm endpoint on request complete.
639*
640* Also call original request complete.
641*
642* @usb_ep - pointer to usb_ep instance.
643* @request - pointer to usb_request instance.
644*
645* @return int - 0 on success, negetive on error.
646*/
647static void dwc3_msm_req_complete_func(struct usb_ep *ep,
648 struct usb_request *request)
649{
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300650 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700651 struct dwc3 *dwc = dep->dwc;
652 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300653 struct dwc3_msm_req_complete *req_complete = NULL;
654
655 /* Find original request complete function and remove it from list */
Jack Pham62c19a42013-07-09 17:55:09 -0700656 list_for_each_entry(req_complete, &mdwc->req_complete_list, list_item) {
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300657 if (req_complete->req == request)
658 break;
659 }
660 if (!req_complete || req_complete->req != request) {
661 dev_err(dep->dwc->dev, "%s: could not find the request\n",
662 __func__);
663 return;
664 }
665 list_del(&req_complete->list_item);
666
667 /*
668 * Release another one TRB to the pool since DBM queue took 2 TRBs
669 * (normal and link), and the dwc3/gadget.c :: dwc3_gadget_giveback
670 * released only one.
671 */
Manu Gautam55d34222012-12-19 16:49:47 +0530672 dep->busy_slot++;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300673
674 /* Unconfigure dbm ep */
Jack Pham62c19a42013-07-09 17:55:09 -0700675 dwc3_msm_dbm_ep_unconfig(mdwc, dep->number);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300676
677 /*
678 * If this is the last endpoint we unconfigured, than reset also
679 * the event buffers.
680 */
Jack Pham62c19a42013-07-09 17:55:09 -0700681 if (0 == dwc3_msm_configured_dbm_ep_num(mdwc))
682 dwc3_msm_event_buffer_config(mdwc, 0, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300683
684 /*
685 * Call original complete function, notice that dwc->lock is already
686 * taken by the caller of this function (dwc3_gadget_giveback()).
687 */
688 request->complete = req_complete->orig_complete;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300689 if (request->complete)
690 request->complete(ep, request);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300691
692 kfree(req_complete);
693}
694
695/**
696* Helper function.
697* See the header of the dwc3_msm_ep_queue function.
698*
699* @dwc3_ep - pointer to dwc3_ep instance.
700* @req - pointer to dwc3_request instance.
701*
702* @return int - 0 on success, negetive on error.
703*/
704static int __dwc3_msm_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
705{
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300706 struct dwc3_trb *trb;
707 struct dwc3_trb *trb_link;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300708 struct dwc3_gadget_ep_cmd_params params;
709 u32 cmd;
710 int ret = 0;
711
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300712 /* We push the request to the dep->req_queued list to indicate that
713 * this request is issued with start transfer. The request will be out
714 * from this list in 2 cases. The first is that the transfer will be
715 * completed (not if the transfer is endless using a circular TRBs with
716 * with link TRB). The second case is an option to do stop stransfer,
717 * this can be initiated by the function driver when calling dequeue.
718 */
719 req->queued = true;
720 list_add_tail(&req->list, &dep->req_queued);
721
722 /* First, prepare a normal TRB, point to the fake buffer */
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300723 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300724 dep->free_slot++;
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300725 memset(trb, 0, sizeof(*trb));
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300726
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300727 req->trb = trb;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300728 trb->bph = DBM_TRB_BIT | DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300729 trb->size = DWC3_TRB_SIZE_LENGTH(req->request.length);
730 trb->ctrl = DWC3_TRBCTL_NORMAL | DWC3_TRB_CTRL_HWO | DWC3_TRB_CTRL_CHN;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300731 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300732
733 /* Second, prepare a Link TRB that points to the first TRB*/
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300734 trb_link = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300735 dep->free_slot++;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300736 memset(trb_link, 0, sizeof *trb_link);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300737
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300738 trb_link->bpl = lower_32_bits(req->trb_dma);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300739 trb_link->bph = DBM_TRB_BIT |
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300740 DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
741 trb_link->size = 0;
742 trb_link->ctrl = DWC3_TRBCTL_LINK_TRB | DWC3_TRB_CTRL_HWO;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300743
744 /*
745 * Now start the transfer
746 */
747 memset(&params, 0, sizeof(params));
Shimrit Malichia00d7322012-08-05 13:56:28 +0300748 params.param0 = 0; /* TDAddr High */
749 params.param1 = lower_32_bits(req->trb_dma); /* DAddr Low */
750
Manu Gautam5b2bf9a2012-10-18 10:52:50 +0530751 /* DBM requires IOC to be set */
752 cmd = DWC3_DEPCMD_STARTTRANSFER | DWC3_DEPCMD_CMDIOC;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300753 ret = dwc3_send_gadget_ep_cmd(dep->dwc, dep->number, cmd, &params);
754 if (ret < 0) {
755 dev_dbg(dep->dwc->dev,
756 "%s: failed to send STARTTRANSFER command\n",
757 __func__);
758
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300759 list_del(&req->list);
760 return ret;
761 }
Manu Gautam4a51a062012-12-07 11:24:39 +0530762 dep->flags |= DWC3_EP_BUSY;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300763
764 return ret;
765}
766
767/**
768* Queue a usb request to the DBM endpoint.
769* This function should be called after the endpoint
770* was enabled by the ep_enable.
771*
772* This function prepares special structure of TRBs which
773* is familier with the DBM HW, so it will possible to use
774* this endpoint in DBM mode.
775*
776* The TRBs prepared by this function, is one normal TRB
777* which point to a fake buffer, followed by a link TRB
778* that points to the first TRB.
779*
780* The API of this function follow the regular API of
781* usb_ep_queue (see usb_ep_ops in include/linuk/usb/gadget.h).
782*
783* @usb_ep - pointer to usb_ep instance.
784* @request - pointer to usb_request instance.
785* @gfp_flags - possible flags.
786*
787* @return int - 0 on success, negetive on error.
788*/
789static int dwc3_msm_ep_queue(struct usb_ep *ep,
790 struct usb_request *request, gfp_t gfp_flags)
791{
792 struct dwc3_request *req = to_dwc3_request(request);
793 struct dwc3_ep *dep = to_dwc3_ep(ep);
794 struct dwc3 *dwc = dep->dwc;
Jack Pham62c19a42013-07-09 17:55:09 -0700795 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300796 struct dwc3_msm_req_complete *req_complete;
797 unsigned long flags;
798 int ret = 0;
799 u8 bam_pipe;
800 bool producer;
801 bool disable_wb;
802 bool internal_mem;
803 bool ioc;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300804 u8 speed;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300805
806 if (!(request->udc_priv & MSM_SPS_MODE)) {
807 /* Not SPS mode, call original queue */
Jack Pham62c19a42013-07-09 17:55:09 -0700808 dev_vdbg(mdwc->dev, "%s: not sps mode, use regular queue\n",
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300809 __func__);
810
Jack Pham62c19a42013-07-09 17:55:09 -0700811 return (mdwc->original_ep_ops[dep->number])->queue(ep,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300812 request,
813 gfp_flags);
814 }
815
816 if (!dep->endpoint.desc) {
Jack Pham62c19a42013-07-09 17:55:09 -0700817 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300818 "%s: trying to queue request %p to disabled ep %s\n",
819 __func__, request, ep->name);
820 return -EPERM;
821 }
822
823 if (dep->number == 0 || dep->number == 1) {
Jack Pham62c19a42013-07-09 17:55:09 -0700824 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300825 "%s: trying to queue dbm request %p to control ep %s\n",
826 __func__, request, ep->name);
827 return -EPERM;
828 }
829
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300830
Manu Gautam4a51a062012-12-07 11:24:39 +0530831 if (dep->busy_slot != dep->free_slot || !list_empty(&dep->request_list)
832 || !list_empty(&dep->req_queued)) {
Jack Pham62c19a42013-07-09 17:55:09 -0700833 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300834 "%s: trying to queue dbm request %p tp ep %s\n",
835 __func__, request, ep->name);
836 return -EPERM;
Manu Gautam4a51a062012-12-07 11:24:39 +0530837 } else {
838 dep->busy_slot = 0;
839 dep->free_slot = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300840 }
841
842 /*
843 * Override req->complete function, but before doing that,
844 * store it's original pointer in the req_complete_list.
845 */
846 req_complete = kzalloc(sizeof(*req_complete), GFP_KERNEL);
847 if (!req_complete) {
Jack Pham62c19a42013-07-09 17:55:09 -0700848 dev_err(mdwc->dev, "%s: not enough memory\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300849 return -ENOMEM;
850 }
851 req_complete->req = request;
852 req_complete->orig_complete = request->complete;
Jack Pham62c19a42013-07-09 17:55:09 -0700853 list_add_tail(&req_complete->list_item, &mdwc->req_complete_list);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300854 request->complete = dwc3_msm_req_complete_func;
855
856 /*
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300857 * Configure the DBM endpoint
858 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300859 bam_pipe = request->udc_priv & MSM_PIPE_ID_MASK;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300860 producer = ((request->udc_priv & MSM_PRODUCER) ? true : false);
861 disable_wb = ((request->udc_priv & MSM_DISABLE_WB) ? true : false);
862 internal_mem = ((request->udc_priv & MSM_INTERNAL_MEM) ? true : false);
863 ioc = ((request->udc_priv & MSM_ETD_IOC) ? true : false);
864
Jack Pham62c19a42013-07-09 17:55:09 -0700865 ret = dwc3_msm_dbm_ep_config(mdwc, dep->number,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300866 bam_pipe, producer,
867 disable_wb, internal_mem, ioc);
868 if (ret < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700869 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300870 "error %d after calling dwc3_msm_dbm_ep_config\n",
871 ret);
872 return ret;
873 }
874
875 dev_vdbg(dwc->dev, "%s: queing request %p to ep %s length %d\n",
876 __func__, request, ep->name, request->length);
877
878 /*
879 * We must obtain the lock of the dwc3 core driver,
880 * including disabling interrupts, so we will be sure
881 * that we are the only ones that configure the HW device
882 * core and ensure that we queuing the request will finish
883 * as soon as possible so we will release back the lock.
884 */
885 spin_lock_irqsave(&dwc->lock, flags);
886 ret = __dwc3_msm_ep_queue(dep, req);
887 spin_unlock_irqrestore(&dwc->lock, flags);
888 if (ret < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700889 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300890 "error %d after calling __dwc3_msm_ep_queue\n", ret);
891 return ret;
892 }
893
Shimrit Malichia00d7322012-08-05 13:56:28 +0300894 speed = dwc3_readl(dwc->regs, DWC3_DSTS) & DWC3_DSTS_CONNECTSPD;
Jack Pham62c19a42013-07-09 17:55:09 -0700895 dwc3_msm_write_reg(mdwc->base, DBM_GEN_CFG, speed >> 2);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300896
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300897 return 0;
898}
899
900/**
901 * Configure MSM endpoint.
902 * This function do specific configurations
903 * to an endpoint which need specific implementaion
904 * in the MSM architecture.
905 *
906 * This function should be called by usb function/class
907 * layer which need a support from the specific MSM HW
908 * which wrap the USB3 core. (like DBM specific endpoints)
909 *
910 * @ep - a pointer to some usb_ep instance
911 *
912 * @return int - 0 on success, negetive on error.
913 */
914int msm_ep_config(struct usb_ep *ep)
915{
916 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700917 struct dwc3 *dwc = dep->dwc;
918 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300919 struct usb_ep_ops *new_ep_ops;
920
Jack Pham62c19a42013-07-09 17:55:09 -0700921 dwc3_msm_event_buffer_config(mdwc,
922 dwc3_msm_read_reg(mdwc->base, DWC3_GEVNTADRLO(0)),
923 dwc3_msm_read_reg(mdwc->base, DWC3_GEVNTSIZ(0)));
Manu Gautama302f612012-12-18 17:33:06 +0530924
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300925 /* Save original ep ops for future restore*/
Jack Pham62c19a42013-07-09 17:55:09 -0700926 if (mdwc->original_ep_ops[dep->number]) {
927 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300928 "ep [%s,%d] already configured as msm endpoint\n",
929 ep->name, dep->number);
930 return -EPERM;
931 }
Jack Pham62c19a42013-07-09 17:55:09 -0700932 mdwc->original_ep_ops[dep->number] = ep->ops;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300933
934 /* Set new usb ops as we like */
935 new_ep_ops = kzalloc(sizeof(struct usb_ep_ops), GFP_KERNEL);
936 if (!new_ep_ops) {
Jack Pham62c19a42013-07-09 17:55:09 -0700937 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300938 "%s: unable to allocate mem for new usb ep ops\n",
939 __func__);
940 return -ENOMEM;
941 }
942 (*new_ep_ops) = (*ep->ops);
943 new_ep_ops->queue = dwc3_msm_ep_queue;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530944 new_ep_ops->disable = ep->ops->disable;
945
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300946 ep->ops = new_ep_ops;
947
948 /*
949 * Do HERE more usb endpoint configurations
950 * which are specific to MSM.
951 */
952
953 return 0;
954}
955EXPORT_SYMBOL(msm_ep_config);
956
957/**
958 * Un-configure MSM endpoint.
959 * Tear down configurations done in the
960 * dwc3_msm_ep_config function.
961 *
962 * @ep - a pointer to some usb_ep instance
963 *
964 * @return int - 0 on success, negetive on error.
965 */
966int msm_ep_unconfig(struct usb_ep *ep)
967{
968 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700969 struct dwc3 *dwc = dep->dwc;
970 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300971 struct usb_ep_ops *old_ep_ops;
972
973 /* Restore original ep ops */
Jack Pham62c19a42013-07-09 17:55:09 -0700974 if (!mdwc->original_ep_ops[dep->number]) {
975 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300976 "ep [%s,%d] was not configured as msm endpoint\n",
977 ep->name, dep->number);
978 return -EINVAL;
979 }
980 old_ep_ops = (struct usb_ep_ops *)ep->ops;
Jack Pham62c19a42013-07-09 17:55:09 -0700981 ep->ops = mdwc->original_ep_ops[dep->number];
982 mdwc->original_ep_ops[dep->number] = NULL;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300983 kfree(old_ep_ops);
984
985 /*
986 * Do HERE more usb endpoint un-configurations
987 * which are specific to MSM.
988 */
989
990 return 0;
991}
992EXPORT_SYMBOL(msm_ep_unconfig);
993
Manu Gautam6eb13e32013-02-01 15:19:15 +0530994static void dwc3_restart_usb_work(struct work_struct *w)
995{
996 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
997 restart_usb_work);
998
999 dev_dbg(mdwc->dev, "%s\n", __func__);
1000
1001 if (atomic_read(&mdwc->in_lpm) || !mdwc->otg_xceiv) {
1002 dev_err(mdwc->dev, "%s failed!!!\n", __func__);
1003 return;
1004 }
1005
1006 if (!mdwc->ext_xceiv.bsv) {
1007 dev_dbg(mdwc->dev, "%s bailing out in disconnect\n", __func__);
1008 return;
1009 }
1010
1011 /* Reset active USB connection */
1012 mdwc->ext_xceiv.bsv = false;
1013 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
1014 /* Make sure disconnect is processed before sending connect */
1015 flush_delayed_work(&mdwc->resume_work);
1016
1017 mdwc->ext_xceiv.bsv = true;
1018 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
1019}
1020
1021/**
1022 * Reset USB peripheral connection
1023 * Inform OTG for Vbus LOW followed by Vbus HIGH notification.
1024 * This performs full hardware reset and re-initialization which
1025 * might be required by some DBM client driver during uninit/cleanup.
1026 */
Jack Pham62c19a42013-07-09 17:55:09 -07001027void msm_dwc3_restart_usb_session(struct usb_gadget *gadget)
Manu Gautam6eb13e32013-02-01 15:19:15 +05301028{
Jack Pham62c19a42013-07-09 17:55:09 -07001029 struct dwc3 *dwc = container_of(gadget, struct dwc3, gadget);
1030 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
1031
1032 if (mdwc)
1033 return;
Manu Gautam6eb13e32013-02-01 15:19:15 +05301034
1035 dev_dbg(mdwc->dev, "%s\n", __func__);
1036 queue_work(system_nrt_wq, &mdwc->restart_usb_work);
Manu Gautam6eb13e32013-02-01 15:19:15 +05301037}
1038EXPORT_SYMBOL(msm_dwc3_restart_usb_session);
1039
Jack Phamfadd6432012-12-07 19:03:41 -08001040/**
1041 * msm_register_usb_ext_notification: register for event notification
1042 * @info: pointer to client usb_ext_notification structure. May be NULL.
1043 *
1044 * @return int - 0 on success, negative on error
1045 */
1046int msm_register_usb_ext_notification(struct usb_ext_notification *info)
1047{
1048 pr_debug("%s usb_ext: %p\n", __func__, info);
1049
1050 if (info) {
1051 if (usb_ext) {
1052 pr_err("%s: already registered\n", __func__);
1053 return -EEXIST;
1054 }
1055
1056 if (!info->notify) {
1057 pr_err("%s: notify is NULL\n", __func__);
1058 return -EINVAL;
1059 }
1060 }
1061
1062 usb_ext = info;
1063 return 0;
1064}
1065EXPORT_SYMBOL(msm_register_usb_ext_notification);
1066
Manu Gautam60e01352012-05-29 09:00:34 +05301067/* HSPHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001068static int dwc3_hsusb_config_vddcx(struct dwc3_msm *dwc, int high)
Manu Gautam60e01352012-05-29 09:00:34 +05301069{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301070 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301071
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301072 max_vol = dwc->vdd_high_vol_level;
1073 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301074 ret = regulator_set_voltage(dwc->hsusb_vddcx, min_vol, max_vol);
1075 if (ret) {
1076 dev_err(dwc->dev, "unable to set voltage for HSUSB_VDDCX\n");
1077 return ret;
1078 }
1079
1080 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1081 min_vol, max_vol);
1082
1083 return ret;
1084}
1085
Jack Pham4b00e702013-07-03 17:10:36 -07001086static int dwc3_hsusb_ldo_init(struct dwc3_msm *dwc, int init)
Manu Gautam60e01352012-05-29 09:00:34 +05301087{
1088 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301089
1090 if (!init) {
1091 regulator_set_voltage(dwc->hsusb_1p8, 0, USB_HSPHY_1P8_VOL_MAX);
1092 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1093 return 0;
1094 }
1095
1096 dwc->hsusb_3p3 = devm_regulator_get(dwc->dev, "HSUSB_3p3");
1097 if (IS_ERR(dwc->hsusb_3p3)) {
1098 dev_err(dwc->dev, "unable to get hsusb 3p3\n");
1099 return PTR_ERR(dwc->hsusb_3p3);
1100 }
1101
1102 rc = regulator_set_voltage(dwc->hsusb_3p3,
1103 USB_HSPHY_3P3_VOL_MIN, USB_HSPHY_3P3_VOL_MAX);
1104 if (rc) {
1105 dev_err(dwc->dev, "unable to set voltage for hsusb 3p3\n");
1106 return rc;
1107 }
1108 dwc->hsusb_1p8 = devm_regulator_get(dwc->dev, "HSUSB_1p8");
1109 if (IS_ERR(dwc->hsusb_1p8)) {
1110 dev_err(dwc->dev, "unable to get hsusb 1p8\n");
1111 rc = PTR_ERR(dwc->hsusb_1p8);
1112 goto devote_3p3;
1113 }
1114 rc = regulator_set_voltage(dwc->hsusb_1p8,
1115 USB_HSPHY_1P8_VOL_MIN, USB_HSPHY_1P8_VOL_MAX);
1116 if (rc) {
1117 dev_err(dwc->dev, "unable to set voltage for hsusb 1p8\n");
1118 goto devote_3p3;
1119 }
1120
1121 return 0;
1122
1123devote_3p3:
1124 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1125
1126 return rc;
1127}
1128
Jack Pham4b00e702013-07-03 17:10:36 -07001129static int dwc3_hsusb_ldo_enable(struct dwc3_msm *dwc, int on)
Manu Gautam60e01352012-05-29 09:00:34 +05301130{
1131 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301132
1133 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1134
1135 if (!on)
1136 goto disable_regulators;
1137
1138
1139 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, USB_HSPHY_1P8_HPM_LOAD);
1140 if (rc < 0) {
1141 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_1p8\n");
1142 return rc;
1143 }
1144
1145 rc = regulator_enable(dwc->hsusb_1p8);
1146 if (rc) {
1147 dev_err(dwc->dev, "Unable to enable HSUSB_1p8\n");
1148 goto put_1p8_lpm;
1149 }
1150
1151 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, USB_HSPHY_3P3_HPM_LOAD);
1152 if (rc < 0) {
1153 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_3p3\n");
1154 goto disable_1p8;
1155 }
1156
1157 rc = regulator_enable(dwc->hsusb_3p3);
1158 if (rc) {
1159 dev_err(dwc->dev, "Unable to enable HSUSB_3p3\n");
1160 goto put_3p3_lpm;
1161 }
1162
1163 return 0;
1164
1165disable_regulators:
1166 rc = regulator_disable(dwc->hsusb_3p3);
1167 if (rc)
1168 dev_err(dwc->dev, "Unable to disable HSUSB_3p3\n");
1169
1170put_3p3_lpm:
1171 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, 0);
1172 if (rc < 0)
1173 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_3p3\n");
1174
1175disable_1p8:
1176 rc = regulator_disable(dwc->hsusb_1p8);
1177 if (rc)
1178 dev_err(dwc->dev, "Unable to disable HSUSB_1p8\n");
1179
1180put_1p8_lpm:
1181 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, 0);
1182 if (rc < 0)
1183 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_1p8\n");
1184
1185 return rc < 0 ? rc : 0;
1186}
1187
1188/* SSPHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001189static int dwc3_ssusb_config_vddcx(struct dwc3_msm *dwc, int high)
Manu Gautam60e01352012-05-29 09:00:34 +05301190{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301191 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301192
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301193 max_vol = dwc->vdd_high_vol_level;
1194 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301195 ret = regulator_set_voltage(dwc->ssusb_vddcx, min_vol, max_vol);
1196 if (ret) {
1197 dev_err(dwc->dev, "unable to set voltage for SSUSB_VDDCX\n");
1198 return ret;
1199 }
1200
1201 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1202 min_vol, max_vol);
1203 return ret;
1204}
1205
1206/* 3.3v supply not needed for SS PHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001207static int dwc3_ssusb_ldo_init(struct dwc3_msm *dwc, int init)
Manu Gautam60e01352012-05-29 09:00:34 +05301208{
1209 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301210
1211 if (!init) {
1212 regulator_set_voltage(dwc->ssusb_1p8, 0, USB_SSPHY_1P8_VOL_MAX);
1213 return 0;
1214 }
1215
1216 dwc->ssusb_1p8 = devm_regulator_get(dwc->dev, "SSUSB_1p8");
1217 if (IS_ERR(dwc->ssusb_1p8)) {
1218 dev_err(dwc->dev, "unable to get ssusb 1p8\n");
1219 return PTR_ERR(dwc->ssusb_1p8);
1220 }
1221 rc = regulator_set_voltage(dwc->ssusb_1p8,
1222 USB_SSPHY_1P8_VOL_MIN, USB_SSPHY_1P8_VOL_MAX);
1223 if (rc)
1224 dev_err(dwc->dev, "unable to set voltage for ssusb 1p8\n");
1225
1226 return rc;
1227}
1228
Jack Pham4b00e702013-07-03 17:10:36 -07001229static int dwc3_ssusb_ldo_enable(struct dwc3_msm *dwc, int on)
Manu Gautam60e01352012-05-29 09:00:34 +05301230{
1231 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301232
Jack Pham4b00e702013-07-03 17:10:36 -07001233 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
Manu Gautam60e01352012-05-29 09:00:34 +05301234
1235 if (!on)
1236 goto disable_regulators;
1237
1238
1239 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, USB_SSPHY_1P8_HPM_LOAD);
1240 if (rc < 0) {
1241 dev_err(dwc->dev, "Unable to set HPM of SSUSB_1p8\n");
1242 return rc;
1243 }
1244
1245 rc = regulator_enable(dwc->ssusb_1p8);
1246 if (rc) {
1247 dev_err(dwc->dev, "Unable to enable SSUSB_1p8\n");
1248 goto put_1p8_lpm;
1249 }
1250
1251 return 0;
1252
1253disable_regulators:
1254 rc = regulator_disable(dwc->ssusb_1p8);
1255 if (rc)
1256 dev_err(dwc->dev, "Unable to disable SSUSB_1p8\n");
1257
1258put_1p8_lpm:
1259 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, 0);
1260 if (rc < 0)
1261 dev_err(dwc->dev, "Unable to set LPM of SSUSB_1p8\n");
1262
1263 return rc < 0 ? rc : 0;
1264}
1265
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001266/*
1267 * Config Global Distributed Switch Controller (GDSC)
1268 * to support controller power collapse
1269 */
Jack Pham80162462013-07-10 11:59:01 -07001270static int dwc3_msm_config_gdsc(struct dwc3_msm *mdwc, int on)
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001271{
1272 int ret = 0;
1273
Jack Pham80162462013-07-10 11:59:01 -07001274 if (IS_ERR(mdwc->dwc3_gdsc))
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001275 return 0;
1276
Jack Pham80162462013-07-10 11:59:01 -07001277 if (!mdwc->dwc3_gdsc) {
1278 mdwc->dwc3_gdsc = devm_regulator_get(mdwc->dev,
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001279 "USB3_GDSC");
Jack Pham80162462013-07-10 11:59:01 -07001280 if (IS_ERR(mdwc->dwc3_gdsc))
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001281 return 0;
1282 }
1283
1284 if (on) {
Jack Pham80162462013-07-10 11:59:01 -07001285 ret = regulator_enable(mdwc->dwc3_gdsc);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001286 if (ret) {
Jack Pham80162462013-07-10 11:59:01 -07001287 dev_err(mdwc->dev, "unable to enable usb3 gdsc\n");
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001288 return ret;
1289 }
1290 } else {
Jack Pham80162462013-07-10 11:59:01 -07001291 regulator_disable(mdwc->dwc3_gdsc);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001292 }
1293
1294 return 0;
1295}
1296
Jack Pham4b00e702013-07-03 17:10:36 -07001297static int dwc3_msm_link_clk_reset(struct dwc3_msm *mdwc, bool assert)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301298{
1299 int ret = 0;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301300
1301 if (assert) {
1302 /* Using asynchronous block reset to the hardware */
1303 dev_dbg(mdwc->dev, "block_reset ASSERT\n");
1304 clk_disable_unprepare(mdwc->ref_clk);
1305 clk_disable_unprepare(mdwc->iface_clk);
1306 clk_disable_unprepare(mdwc->core_clk);
1307 ret = clk_reset(mdwc->core_clk, CLK_RESET_ASSERT);
1308 if (ret)
1309 dev_err(mdwc->dev, "dwc3 core_clk assert failed\n");
1310 } else {
1311 dev_dbg(mdwc->dev, "block_reset DEASSERT\n");
1312 ret = clk_reset(mdwc->core_clk, CLK_RESET_DEASSERT);
1313 ndelay(200);
1314 clk_prepare_enable(mdwc->core_clk);
1315 clk_prepare_enable(mdwc->ref_clk);
1316 clk_prepare_enable(mdwc->iface_clk);
1317 if (ret)
1318 dev_err(mdwc->dev, "dwc3 core_clk deassert failed\n");
1319 }
1320
1321 return ret;
1322}
1323
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301324/* Reinitialize SSPHY parameters by overriding using QSCRATCH CR interface */
Jack Pham80162462013-07-10 11:59:01 -07001325static void dwc3_msm_ss_phy_reg_init(struct dwc3_msm *mdwc)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301326{
1327 u32 data = 0;
1328
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301329 /*
1330 * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
1331 * in HS mode instead of SS mode. Workaround it by asserting
1332 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
1333 */
Jack Pham80162462013-07-10 11:59:01 -07001334 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x102D);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301335 data |= (1 << 7);
Jack Pham80162462013-07-10 11:59:01 -07001336 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x102D, data);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301337
Jack Pham80162462013-07-10 11:59:01 -07001338 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1010);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301339 data &= ~0xFF0;
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301340 data |= 0x20;
Jack Pham80162462013-07-10 11:59:01 -07001341 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1010, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301342
1343 /*
1344 * Fix RX Equalization setting as follows
1345 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
1346 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
1347 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
1348 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
1349 */
Jack Pham80162462013-07-10 11:59:01 -07001350 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1006);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301351 data &= ~(1 << 6);
1352 data |= (1 << 7);
1353 data &= ~(0x7 << 8);
1354 data |= (0x3 << 8);
1355 data |= (0x1 << 11);
Jack Pham80162462013-07-10 11:59:01 -07001356 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1006, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301357
1358 /*
1359 * Set EQ and TX launch amplitudes as follows
1360 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
1361 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
1362 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
1363 */
Jack Pham80162462013-07-10 11:59:01 -07001364 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1002);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301365 data &= ~0x3F80;
1366 data |= (0x16 << 7);
1367 data &= ~0x7F;
1368 data |= (0x7F | (1 << 14));
Jack Pham80162462013-07-10 11:59:01 -07001369 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1002, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301370
Jack Pham63c8c702013-04-24 19:21:33 -07001371 /*
1372 * Set the QSCRATCH SS_PHY_PARAM_CTRL1 parameters as follows
1373 * TX_FULL_SWING [26:20] amplitude to 127
1374 * TX_DEEMPH_3_5DB [13:8] to 22
1375 * LOS_BIAS [2:0] to 0x5
1376 */
Jack Pham80162462013-07-10 11:59:01 -07001377 dwc3_msm_write_readback(mdwc->base, SS_PHY_PARAM_CTRL_1,
Jack Pham63c8c702013-04-24 19:21:33 -07001378 0x07f03f07, 0x07f01605);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301379}
1380
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301381/* Initialize QSCRATCH registers for HSPHY and SSPHY operation */
Jack Pham80162462013-07-10 11:59:01 -07001382static void dwc3_msm_qscratch_reg_init(struct dwc3_msm *mdwc)
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301383{
1384 /* SSPHY Initialization: Use ref_clk from pads and set its parameters */
Jack Pham80162462013-07-10 11:59:01 -07001385 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210002);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301386 msleep(30);
1387 /* Assert SSPHY reset */
Jack Pham80162462013-07-10 11:59:01 -07001388 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210082);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301389 usleep_range(2000, 2200);
1390 /* De-assert SSPHY reset - power and ref_clock must be ON */
Jack Pham80162462013-07-10 11:59:01 -07001391 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210002);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301392 usleep_range(2000, 2200);
1393 /* Ref clock must be stable now, enable ref clock for HS mode */
Jack Pham80162462013-07-10 11:59:01 -07001394 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210102);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301395 usleep_range(2000, 2200);
1396 /*
1397 * HSPHY Initialization: Enable UTMI clock and clamp enable HVINTs,
1398 * and disable RETENTION (power-on default is ENABLED)
1399 */
Jack Pham80162462013-07-10 11:59:01 -07001400 dwc3_msm_write_reg(mdwc->base, HS_PHY_CTRL_REG, 0x5220bb2);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301401 usleep_range(2000, 2200);
1402 /* Disable (bypass) VBUS and ID filters */
Jack Pham80162462013-07-10 11:59:01 -07001403 dwc3_msm_write_reg(mdwc->base, QSCRATCH_GENERAL_CFG, 0x78);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301404 /*
1405 * write HSPHY init value to QSCRATCH reg to set HSPHY parameters like
1406 * VBUS valid threshold, disconnect valid threshold, DC voltage level,
1407 * preempasis and rise/fall time.
1408 */
1409 if (override_phy_init)
Jack Pham80162462013-07-10 11:59:01 -07001410 mdwc->hsphy_init_seq = override_phy_init;
1411 if (mdwc->hsphy_init_seq)
1412 dwc3_msm_write_readback(mdwc->base,
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301413 PARAMETER_OVERRIDE_X_REG, 0x03FFFFFF,
Jack Pham80162462013-07-10 11:59:01 -07001414 mdwc->hsphy_init_seq & 0x03FFFFFF);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301415
1416 /* Enable master clock for RAMs to allow BAM to access RAMs when
1417 * RAM clock gating is enabled via DWC3's GCTL. Otherwise, issues
1418 * are seen where RAM clocks get turned OFF in SS mode
1419 */
Jack Pham80162462013-07-10 11:59:01 -07001420 dwc3_msm_write_reg(mdwc->base, CGCTL_REG,
1421 dwc3_msm_read_reg(mdwc->base, CGCTL_REG) | 0x18);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301422
Jack Pham80162462013-07-10 11:59:01 -07001423 dwc3_msm_ss_phy_reg_init(mdwc);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301424 /*
1425 * This is required to restore the POR value after userspace
1426 * is done with charger detection.
1427 */
Jack Pham80162462013-07-10 11:59:01 -07001428 mdwc->qscratch_ctl_val =
1429 dwc3_msm_read_reg(mdwc->base, QSCRATCH_CTRL_REG);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301430}
1431
Jack Pham4b00e702013-07-03 17:10:36 -07001432static void dwc3_msm_block_reset(struct dwc3_ext_xceiv *xceiv, bool core_reset)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301433{
Jack Pham4b00e702013-07-03 17:10:36 -07001434 struct dwc3_msm *mdwc = container_of(xceiv, struct dwc3_msm, ext_xceiv);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301435 int ret = 0;
1436
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301437 if (core_reset) {
Jack Pham4b00e702013-07-03 17:10:36 -07001438 ret = dwc3_msm_link_clk_reset(mdwc, 1);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301439 if (ret)
1440 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301441
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301442 usleep_range(1000, 1200);
Jack Pham4b00e702013-07-03 17:10:36 -07001443 ret = dwc3_msm_link_clk_reset(mdwc, 0);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301444 if (ret)
1445 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301446
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301447 usleep_range(10000, 12000);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301448
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301449 /* Reinitialize QSCRATCH registers after block reset */
1450 dwc3_msm_qscratch_reg_init(mdwc);
1451 }
Manu Gautama302f612012-12-18 17:33:06 +05301452
1453 /* Reset the DBM */
Jack Pham62c19a42013-07-09 17:55:09 -07001454 dwc3_msm_dbm_soft_reset(mdwc, 1);
Manu Gautama302f612012-12-18 17:33:06 +05301455 usleep_range(1000, 1200);
Jack Pham62c19a42013-07-09 17:55:09 -07001456 dwc3_msm_dbm_soft_reset(mdwc, 0);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301457}
1458
Manu Gautam8c642812012-06-07 10:35:10 +05301459static void dwc3_chg_enable_secondary_det(struct dwc3_msm *mdwc)
1460{
1461 u32 chg_ctrl;
1462
1463 /* Turn off VDP_SRC */
1464 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1465 msleep(20);
1466
1467 /* Before proceeding make sure VDP_SRC is OFF */
1468 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1469 if (chg_ctrl & 0x3F)
1470 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1471 __func__, chg_ctrl);
1472 /*
1473 * Configure DM as current source, DP as current sink
1474 * and enable battery charging comparators.
1475 */
1476 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x34);
1477}
1478
Manu Gautama1e331d2013-02-07 14:55:05 +05301479static bool dwc3_chg_det_check_linestate(struct dwc3_msm *mdwc)
1480{
1481 u32 chg_det;
Jack Pham9b4606b2013-04-02 17:32:25 -07001482
1483 if (!prop_chg_detect)
1484 return false;
Manu Gautama1e331d2013-02-07 14:55:05 +05301485
1486 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
Jack Pham9b4606b2013-04-02 17:32:25 -07001487 return chg_det & (3 << 8);
Manu Gautama1e331d2013-02-07 14:55:05 +05301488}
1489
Manu Gautam8c642812012-06-07 10:35:10 +05301490static bool dwc3_chg_det_check_output(struct dwc3_msm *mdwc)
1491{
1492 u32 chg_det;
1493 bool ret = false;
1494
1495 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1496 ret = chg_det & 1;
1497
1498 return ret;
1499}
1500
1501static void dwc3_chg_enable_primary_det(struct dwc3_msm *mdwc)
1502{
1503 /*
1504 * Configure DP as current source, DM as current sink
1505 * and enable battery charging comparators.
1506 */
1507 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x30);
1508}
1509
1510static inline bool dwc3_chg_check_dcd(struct dwc3_msm *mdwc)
1511{
1512 u32 chg_state;
1513 bool ret = false;
1514
1515 chg_state = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1516 ret = chg_state & 2;
1517
1518 return ret;
1519}
1520
1521static inline void dwc3_chg_disable_dcd(struct dwc3_msm *mdwc)
1522{
1523 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x0);
1524}
1525
1526static inline void dwc3_chg_enable_dcd(struct dwc3_msm *mdwc)
1527{
1528 /* Data contact detection enable, DCDENB */
1529 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x2);
1530}
1531
1532static void dwc3_chg_block_reset(struct dwc3_msm *mdwc)
1533{
1534 u32 chg_ctrl;
1535
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301536 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1537 mdwc->qscratch_ctl_val);
Manu Gautam8c642812012-06-07 10:35:10 +05301538 /* Clear charger detecting control bits */
1539 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1540
1541 /* Clear alt interrupt latch and enable bits */
1542 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1543 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x0);
1544
1545 udelay(100);
1546
1547 /* Before proceeding make sure charger block is RESET */
1548 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1549 if (chg_ctrl & 0x3F)
1550 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1551 __func__, chg_ctrl);
1552}
1553
1554static const char *chg_to_string(enum dwc3_chg_type chg_type)
1555{
1556 switch (chg_type) {
Manu Gautama1e331d2013-02-07 14:55:05 +05301557 case DWC3_SDP_CHARGER: return "USB_SDP_CHARGER";
1558 case DWC3_DCP_CHARGER: return "USB_DCP_CHARGER";
1559 case DWC3_CDP_CHARGER: return "USB_CDP_CHARGER";
1560 case DWC3_PROPRIETARY_CHARGER: return "USB_PROPRIETARY_CHARGER";
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301561 case DWC3_FLOATED_CHARGER: return "USB_FLOATED_CHARGER";
Vijayavardhan Vennapusaa04e0c92013-06-04 12:37:10 +05301562 default: return "UNKNOWN_CHARGER";
Manu Gautam8c642812012-06-07 10:35:10 +05301563 }
1564}
1565
1566#define DWC3_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1567#define DWC3_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1568#define DWC3_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1569#define DWC3_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
1570
1571static void dwc3_chg_detect_work(struct work_struct *w)
1572{
1573 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, chg_work.work);
1574 bool is_dcd = false, tmout, vout;
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301575 static bool dcd;
Manu Gautam8c642812012-06-07 10:35:10 +05301576 unsigned long delay;
1577
1578 dev_dbg(mdwc->dev, "chg detection work\n");
1579 switch (mdwc->chg_state) {
1580 case USB_CHG_STATE_UNDEFINED:
1581 dwc3_chg_block_reset(mdwc);
1582 dwc3_chg_enable_dcd(mdwc);
1583 mdwc->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1584 mdwc->dcd_retries = 0;
1585 delay = DWC3_CHG_DCD_POLL_TIME;
1586 break;
1587 case USB_CHG_STATE_WAIT_FOR_DCD:
1588 is_dcd = dwc3_chg_check_dcd(mdwc);
1589 tmout = ++mdwc->dcd_retries == DWC3_CHG_DCD_MAX_RETRIES;
1590 if (is_dcd || tmout) {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301591 if (is_dcd)
1592 dcd = true;
1593 else
1594 dcd = false;
Manu Gautam8c642812012-06-07 10:35:10 +05301595 dwc3_chg_disable_dcd(mdwc);
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301596 usleep_range(1000, 1200);
Manu Gautama1e331d2013-02-07 14:55:05 +05301597 if (dwc3_chg_det_check_linestate(mdwc)) {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301598 mdwc->charger.chg_type =
Manu Gautama1e331d2013-02-07 14:55:05 +05301599 DWC3_PROPRIETARY_CHARGER;
1600 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1601 delay = 0;
1602 break;
1603 }
Manu Gautam8c642812012-06-07 10:35:10 +05301604 dwc3_chg_enable_primary_det(mdwc);
1605 delay = DWC3_CHG_PRIMARY_DET_TIME;
1606 mdwc->chg_state = USB_CHG_STATE_DCD_DONE;
1607 } else {
1608 delay = DWC3_CHG_DCD_POLL_TIME;
1609 }
1610 break;
1611 case USB_CHG_STATE_DCD_DONE:
1612 vout = dwc3_chg_det_check_output(mdwc);
1613 if (vout) {
1614 dwc3_chg_enable_secondary_det(mdwc);
1615 delay = DWC3_CHG_SECONDARY_DET_TIME;
1616 mdwc->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1617 } else {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301618 /*
1619 * Detect floating charger only if propreitary
1620 * charger detection is enabled.
1621 */
1622 if (!dcd && prop_chg_detect)
1623 mdwc->charger.chg_type =
1624 DWC3_FLOATED_CHARGER;
1625 else
1626 mdwc->charger.chg_type = DWC3_SDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301627 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1628 delay = 0;
1629 }
1630 break;
1631 case USB_CHG_STATE_PRIMARY_DONE:
1632 vout = dwc3_chg_det_check_output(mdwc);
1633 if (vout)
Manu Gautama1e331d2013-02-07 14:55:05 +05301634 mdwc->charger.chg_type = DWC3_DCP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301635 else
Manu Gautama1e331d2013-02-07 14:55:05 +05301636 mdwc->charger.chg_type = DWC3_CDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301637 mdwc->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1638 /* fall through */
1639 case USB_CHG_STATE_SECONDARY_DONE:
1640 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1641 /* fall through */
1642 case USB_CHG_STATE_DETECTED:
1643 dwc3_chg_block_reset(mdwc);
Manu Gautama48296e2012-12-05 17:37:56 +05301644 /* Enable VDP_SRC */
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301645 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
Manu Gautama48296e2012-12-05 17:37:56 +05301646 dwc3_msm_write_readback(mdwc->base,
1647 CHARGING_DET_CTRL_REG, 0x1F, 0x10);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301648 if (mdwc->ext_chg_opened) {
1649 init_completion(&mdwc->ext_chg_wait);
1650 mdwc->ext_chg_active = true;
1651 }
1652 }
Manu Gautam8c642812012-06-07 10:35:10 +05301653 dev_dbg(mdwc->dev, "chg_type = %s\n",
1654 chg_to_string(mdwc->charger.chg_type));
1655 mdwc->charger.notify_detection_complete(mdwc->otg_xceiv->otg,
1656 &mdwc->charger);
1657 return;
1658 default:
1659 return;
1660 }
1661
1662 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, delay);
1663}
1664
1665static void dwc3_start_chg_det(struct dwc3_charger *charger, bool start)
1666{
Jack Phamea382b72013-07-09 17:50:20 -07001667 struct dwc3_msm *mdwc = container_of(charger, struct dwc3_msm, charger);
Manu Gautam8c642812012-06-07 10:35:10 +05301668
1669 if (start == false) {
Jack Pham9354c6a2012-12-20 19:19:32 -08001670 dev_dbg(mdwc->dev, "canceling charging detection work\n");
Manu Gautam8c642812012-06-07 10:35:10 +05301671 cancel_delayed_work_sync(&mdwc->chg_work);
1672 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1673 charger->chg_type = DWC3_INVALID_CHARGER;
1674 return;
1675 }
1676
1677 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1678 charger->chg_type = DWC3_INVALID_CHARGER;
1679 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, 0);
1680}
1681
Manu Gautamb5067272012-07-02 09:53:41 +05301682static int dwc3_msm_suspend(struct dwc3_msm *mdwc)
1683{
Manu Gautam2617deb2012-08-31 17:50:06 -07001684 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301685 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301686 bool host_bus_suspend;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301687 bool host_ss_active;
Manu Gautam2617deb2012-08-31 17:50:06 -07001688
Manu Gautamb5067272012-07-02 09:53:41 +05301689 dev_dbg(mdwc->dev, "%s: entering lpm\n", __func__);
1690
1691 if (atomic_read(&mdwc->in_lpm)) {
1692 dev_dbg(mdwc->dev, "%s: Already suspended\n", __func__);
1693 return 0;
1694 }
1695
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301696 host_ss_active = dwc3_msm_read_reg(mdwc->base, USB3_PORTSC) & PORT_PE;
Manu Gautama48296e2012-12-05 17:37:56 +05301697 if (mdwc->hs_phy_irq)
1698 disable_irq(mdwc->hs_phy_irq);
1699
Manu Gautam98013c22012-11-20 17:42:42 +05301700 if (cancel_delayed_work_sync(&mdwc->chg_work))
1701 dev_dbg(mdwc->dev, "%s: chg_work was pending\n", __func__);
1702 if (mdwc->chg_state != USB_CHG_STATE_DETECTED) {
1703 /* charger detection wasn't complete; re-init flags */
1704 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1705 mdwc->charger.chg_type = DWC3_INVALID_CHARGER;
Manu Gautama48296e2012-12-05 17:37:56 +05301706 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG,
1707 0x37, 0x0);
Manu Gautam98013c22012-11-20 17:42:42 +05301708 }
1709
Manu Gautam840f4fe2013-04-16 16:50:30 +05301710 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1711 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301712 host_bus_suspend = mdwc->host_mode == 1;
Manu Gautam377821c2012-09-28 16:53:24 +05301713
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301714 if (!dcp && !host_bus_suspend)
1715 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1716 mdwc->qscratch_ctl_val);
1717
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301718 /* Sequence to put SSPHY in low power state:
1719 * 1. Clear REF_SS_PHY_EN in SS_PHY_CTRL_REG
1720 * 2. Clear REF_USE_PAD in SS_PHY_CTRL_REG
1721 * 3. Set TEST_POWERED_DOWN in SS_PHY_CTRL_REG to enable PHY retention
1722 * 4. Disable SSPHY ref clk
1723 */
1724 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8), 0x0);
1725 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28), 0x0);
1726 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26),
1727 (1 << 26));
1728
Manu Gautam377821c2012-09-28 16:53:24 +05301729 usleep_range(1000, 1200);
Manu Gautam3e9ad352012-08-16 14:44:47 -07001730 clk_disable_unprepare(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301731
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301732 if (host_bus_suspend) {
1733 /* Sequence for host bus suspend case:
1734 * 1. Set suspend and sleep bits in GUSB2PHYCONFIG reg
1735 * 2. Clear interrupt latch register and enable BSV, ID HV intr
1736 * 3. Enable DP and DM HV interrupts in ALT_INTERRUPT_EN_REG
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301737 */
1738 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1739 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1740 0x00000140);
1741 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1742 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1743 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1744 0x18000, 0x18000);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301745 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0xFC0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301746 udelay(5);
1747 } else {
1748 /* Sequence to put hardware in low power state:
1749 * 1. Set OTGDISABLE to disable OTG block in HSPHY (saves power)
1750 * 2. Clear charger detection control fields (performed above)
1751 * 3. SUSPEND PHY and turn OFF core clock after some delay
1752 * 4. Clear interrupt latch register and enable BSV, ID HV intr
1753 * 5. Enable PHY retention
1754 */
1755 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x1000,
1756 0x1000);
1757 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1758 0xC00000, 0x800000);
1759 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1760 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1761 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1762 0x18000, 0x18000);
1763 if (!dcp)
1764 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1765 0x2, 0x0);
1766 }
Manu Gautam377821c2012-09-28 16:53:24 +05301767
1768 /* make sure above writes are completed before turning off clocks */
1769 wmb();
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001770
1771 /* remove vote for controller power collapse */
1772 if (!host_bus_suspend)
1773 dwc3_msm_config_gdsc(mdwc, 0);
1774
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301775 if (!host_bus_suspend || !host_ss_active) {
1776 clk_disable_unprepare(mdwc->core_clk);
1777 mdwc->lpm_flags |= MDWC3_CORECLK_OFF;
1778 }
Manu Gautam377821c2012-09-28 16:53:24 +05301779 clk_disable_unprepare(mdwc->iface_clk);
1780
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301781 if (!host_bus_suspend)
Jack Pham22698b82013-02-13 17:45:06 -08001782 clk_disable_unprepare(mdwc->utmi_clk);
1783
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301784 if (!host_bus_suspend) {
Jack Pham22698b82013-02-13 17:45:06 -08001785 /* USB PHY no more requires TCXO */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301786 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301787 mdwc->lpm_flags |= MDWC3_TCXO_SHUTDOWN;
Jack Pham22698b82013-02-13 17:45:06 -08001788 }
Manu Gautamb5067272012-07-02 09:53:41 +05301789
Manu Gautam2617deb2012-08-31 17:50:06 -07001790 if (mdwc->bus_perf_client) {
1791 ret = msm_bus_scale_client_update_request(
1792 mdwc->bus_perf_client, 0);
1793 if (ret)
1794 dev_err(mdwc->dev, "Failed to reset bus bw vote\n");
1795 }
1796
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301797 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1798 !host_bus_suspend)
Jack Pham4b00e702013-07-03 17:10:36 -07001799 dwc3_hsusb_ldo_enable(mdwc, 0);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301800
Jack Pham4b00e702013-07-03 17:10:36 -07001801 dwc3_ssusb_ldo_enable(mdwc, 0);
1802 dwc3_ssusb_config_vddcx(mdwc, 0);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301803 if (!host_bus_suspend && !dcp)
Jack Pham4b00e702013-07-03 17:10:36 -07001804 dwc3_hsusb_config_vddcx(mdwc, 0);
Jack Pham924cbe872013-07-10 16:40:55 -07001805 pm_relax(mdwc->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05301806 atomic_set(&mdwc->in_lpm, 1);
Manu Gautam377821c2012-09-28 16:53:24 +05301807
Manu Gautamb5067272012-07-02 09:53:41 +05301808 dev_info(mdwc->dev, "DWC3 in low power mode\n");
1809
Manu Gautam840f4fe2013-04-16 16:50:30 +05301810 if (mdwc->hs_phy_irq) {
Manu Gautama48296e2012-12-05 17:37:56 +05301811 enable_irq(mdwc->hs_phy_irq);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301812 /* with DCP we dont require wakeup using HS_PHY_IRQ */
1813 if (dcp)
1814 disable_irq_wake(mdwc->hs_phy_irq);
1815 }
Manu Gautama48296e2012-12-05 17:37:56 +05301816
Manu Gautamb5067272012-07-02 09:53:41 +05301817 return 0;
1818}
1819
1820static int dwc3_msm_resume(struct dwc3_msm *mdwc)
1821{
Manu Gautam2617deb2012-08-31 17:50:06 -07001822 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301823 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301824 bool host_bus_suspend;
Manu Gautam2617deb2012-08-31 17:50:06 -07001825
Manu Gautamb5067272012-07-02 09:53:41 +05301826 dev_dbg(mdwc->dev, "%s: exiting lpm\n", __func__);
1827
1828 if (!atomic_read(&mdwc->in_lpm)) {
1829 dev_dbg(mdwc->dev, "%s: Already resumed\n", __func__);
1830 return 0;
1831 }
1832
Jack Pham924cbe872013-07-10 16:40:55 -07001833 pm_stay_awake(mdwc->dev);
Manu Gautam377821c2012-09-28 16:53:24 +05301834
Manu Gautam2617deb2012-08-31 17:50:06 -07001835 if (mdwc->bus_perf_client) {
1836 ret = msm_bus_scale_client_update_request(
1837 mdwc->bus_perf_client, 1);
1838 if (ret)
1839 dev_err(mdwc->dev, "Failed to vote for bus scaling\n");
1840 }
1841
Manu Gautam840f4fe2013-04-16 16:50:30 +05301842 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1843 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301844 host_bus_suspend = mdwc->host_mode == 1;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301845
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301846 if (mdwc->lpm_flags & MDWC3_TCXO_SHUTDOWN) {
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301847 /* Vote for TCXO while waking up USB HSPHY */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301848 ret = clk_prepare_enable(mdwc->xo_clk);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301849 if (ret)
1850 dev_err(mdwc->dev, "%s failed to vote TCXO buffer%d\n",
1851 __func__, ret);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301852 mdwc->lpm_flags &= ~MDWC3_TCXO_SHUTDOWN;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301853 }
1854
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001855 /* add vote for controller power collapse */
1856 if (!host_bus_suspend)
1857 dwc3_msm_config_gdsc(mdwc, 1);
1858
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301859 if (!host_bus_suspend)
1860 clk_prepare_enable(mdwc->utmi_clk);
1861
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301862 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1863 !host_bus_suspend)
Jack Pham4b00e702013-07-03 17:10:36 -07001864 dwc3_hsusb_ldo_enable(mdwc, 1);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301865
Jack Pham4b00e702013-07-03 17:10:36 -07001866 dwc3_ssusb_ldo_enable(mdwc, 1);
1867 dwc3_ssusb_config_vddcx(mdwc, 1);
Jack Pham22698b82013-02-13 17:45:06 -08001868
Manu Gautam840f4fe2013-04-16 16:50:30 +05301869 if (!host_bus_suspend && !dcp)
Jack Pham4b00e702013-07-03 17:10:36 -07001870 dwc3_hsusb_config_vddcx(mdwc, 1);
Jack Pham22698b82013-02-13 17:45:06 -08001871
Manu Gautam3e9ad352012-08-16 14:44:47 -07001872 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301873 usleep_range(1000, 1200);
1874
Manu Gautam3e9ad352012-08-16 14:44:47 -07001875 clk_prepare_enable(mdwc->iface_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301876 if (mdwc->lpm_flags & MDWC3_CORECLK_OFF) {
1877 clk_prepare_enable(mdwc->core_clk);
1878 mdwc->lpm_flags &= ~MDWC3_CORECLK_OFF;
1879 }
Manu Gautam377821c2012-09-28 16:53:24 +05301880
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301881 if (host_bus_suspend) {
1882 /* Disable HV interrupt */
1883 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1884 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1885 0x18000, 0x0);
1886 /* Clear interrupt latch register */
1887 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301888
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301889 /* Disable DP and DM HV interrupt */
1890 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301891
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301892 /* Clear suspend bit in GUSB2PHYCONFIG register */
1893 dwc3_msm_write_readback(mdwc->base, DWC3_GUSB2PHYCFG(0),
1894 0x40, 0x0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301895 } else {
1896 /* Disable HV interrupt */
1897 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1898 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1899 0x18000, 0x0);
1900 /* Disable Retention */
1901 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x2, 0x2);
1902
1903 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1904 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1905 0xF0000000);
1906 /* 10usec delay required before de-asserting PHY RESET */
1907 udelay(10);
1908 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1909 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) &
1910 0x7FFFFFFF);
1911
1912 /* Bring PHY out of suspend */
1913 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0xC00000,
1914 0x0);
1915
1916 }
Manu Gautamb5067272012-07-02 09:53:41 +05301917
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301918 /* Assert SS PHY RESET */
1919 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7),
1920 (1 << 7));
1921 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28),
1922 (1 << 28));
1923 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8),
1924 (1 << 8));
1925 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26), 0x0);
1926 /* 10usec delay required before de-asserting SS PHY RESET */
1927 udelay(10);
1928 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7), 0x0);
1929
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301930 /*
1931 * Reinitilize SSPHY parameters as SS_PHY RESET will reset
1932 * the internal registers to default values.
1933 */
1934 dwc3_msm_ss_phy_reg_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301935 atomic_set(&mdwc->in_lpm, 0);
Manu Gautam377821c2012-09-28 16:53:24 +05301936
1937 /* match disable_irq call from isr */
1938 if (mdwc->lpm_irq_seen && mdwc->hs_phy_irq) {
1939 enable_irq(mdwc->hs_phy_irq);
1940 mdwc->lpm_irq_seen = false;
1941 }
Manu Gautam840f4fe2013-04-16 16:50:30 +05301942 /* it must DCP disconnect, re-enable HS_PHY wakeup IRQ */
1943 if (mdwc->hs_phy_irq && dcp)
1944 enable_irq_wake(mdwc->hs_phy_irq);
Manu Gautam377821c2012-09-28 16:53:24 +05301945
Manu Gautamb5067272012-07-02 09:53:41 +05301946 dev_info(mdwc->dev, "DWC3 exited from low power mode\n");
1947
1948 return 0;
1949}
1950
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301951static void dwc3_wait_for_ext_chg_done(struct dwc3_msm *mdwc)
1952{
1953 unsigned long t;
1954
1955 /*
1956 * Defer next cable connect event till external charger
1957 * detection is completed.
1958 */
1959
1960 if (mdwc->ext_chg_active && (mdwc->ext_xceiv.bsv ||
1961 !mdwc->ext_xceiv.id)) {
1962
1963 dev_dbg(mdwc->dev, "before ext chg wait\n");
1964
1965 t = wait_for_completion_timeout(&mdwc->ext_chg_wait,
1966 msecs_to_jiffies(3000));
1967 if (!t)
1968 dev_err(mdwc->dev, "ext chg wait timeout\n");
1969 else
1970 dev_dbg(mdwc->dev, "ext chg wait done\n");
1971 }
1972
1973}
1974
Manu Gautamb5067272012-07-02 09:53:41 +05301975static void dwc3_resume_work(struct work_struct *w)
1976{
1977 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
1978 resume_work.work);
1979
1980 dev_dbg(mdwc->dev, "%s: dwc3 resume work\n", __func__);
1981 /* handle any event that was queued while work was already running */
1982 if (!atomic_read(&mdwc->in_lpm)) {
1983 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301984 if (mdwc->otg_xceiv) {
1985 dwc3_wait_for_ext_chg_done(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301986 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1987 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301988 }
Manu Gautamb5067272012-07-02 09:53:41 +05301989 return;
1990 }
1991
1992 /* bail out if system resume in process, else initiate RESUME */
1993 if (atomic_read(&mdwc->pm_suspended)) {
1994 mdwc->resume_pending = true;
1995 } else {
1996 pm_runtime_get_sync(mdwc->dev);
1997 if (mdwc->otg_xceiv)
1998 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1999 DWC3_EVENT_PHY_RESUME);
Manu Gautambb825d72013-03-12 16:25:42 +05302000 pm_runtime_put_noidle(mdwc->dev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302001 if (mdwc->otg_xceiv && (mdwc->ext_xceiv.otg_capability)) {
2002 dwc3_wait_for_ext_chg_done(mdwc);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302003 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2004 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302005 }
Manu Gautamb5067272012-07-02 09:53:41 +05302006 }
2007}
2008
Jack Pham0fc12332012-11-19 13:14:22 -08002009static u32 debug_id = true, debug_bsv, debug_connect;
Manu Gautamb5067272012-07-02 09:53:41 +05302010
2011static int dwc3_connect_show(struct seq_file *s, void *unused)
2012{
2013 if (debug_connect)
2014 seq_printf(s, "true\n");
2015 else
2016 seq_printf(s, "false\n");
2017
2018 return 0;
2019}
2020
2021static int dwc3_connect_open(struct inode *inode, struct file *file)
2022{
2023 return single_open(file, dwc3_connect_show, inode->i_private);
2024}
2025
2026static ssize_t dwc3_connect_write(struct file *file, const char __user *ubuf,
2027 size_t count, loff_t *ppos)
2028{
2029 struct seq_file *s = file->private_data;
2030 struct dwc3_msm *mdwc = s->private;
2031 char buf[8];
2032
2033 memset(buf, 0x00, sizeof(buf));
2034
2035 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2036 return -EFAULT;
2037
2038 if (!strncmp(buf, "enable", 6) || !strncmp(buf, "true", 4)) {
2039 debug_connect = true;
2040 } else {
2041 debug_connect = debug_bsv = false;
2042 debug_id = true;
2043 }
2044
2045 mdwc->ext_xceiv.bsv = debug_bsv;
2046 mdwc->ext_xceiv.id = debug_id ? DWC3_ID_FLOAT : DWC3_ID_GROUND;
2047
2048 if (atomic_read(&mdwc->in_lpm)) {
2049 dev_dbg(mdwc->dev, "%s: calling resume_work\n", __func__);
2050 dwc3_resume_work(&mdwc->resume_work.work);
2051 } else {
2052 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
2053 if (mdwc->otg_xceiv)
2054 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2055 DWC3_EVENT_XCEIV_STATE);
2056 }
2057
2058 return count;
2059}
2060
2061const struct file_operations dwc3_connect_fops = {
2062 .open = dwc3_connect_open,
2063 .read = seq_read,
2064 .write = dwc3_connect_write,
2065 .llseek = seq_lseek,
2066 .release = single_release,
2067};
2068
2069static struct dentry *dwc3_debugfs_root;
2070
2071static void dwc3_debugfs_init(struct dwc3_msm *mdwc)
2072{
2073 dwc3_debugfs_root = debugfs_create_dir("msm_dwc3", NULL);
2074
2075 if (!dwc3_debugfs_root || IS_ERR(dwc3_debugfs_root))
2076 return;
2077
2078 if (!debugfs_create_bool("id", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302079 &debug_id))
Manu Gautamb5067272012-07-02 09:53:41 +05302080 goto error;
2081
2082 if (!debugfs_create_bool("bsv", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302083 &debug_bsv))
Manu Gautamb5067272012-07-02 09:53:41 +05302084 goto error;
2085
2086 if (!debugfs_create_file("connect", S_IRUGO | S_IWUSR,
2087 dwc3_debugfs_root, mdwc, &dwc3_connect_fops))
2088 goto error;
2089
2090 return;
2091
2092error:
2093 debugfs_remove_recursive(dwc3_debugfs_root);
2094}
Manu Gautam8c642812012-06-07 10:35:10 +05302095
Manu Gautam377821c2012-09-28 16:53:24 +05302096static irqreturn_t msm_dwc3_irq(int irq, void *data)
2097{
2098 struct dwc3_msm *mdwc = data;
2099
2100 if (atomic_read(&mdwc->in_lpm)) {
2101 dev_dbg(mdwc->dev, "%s received in LPM\n", __func__);
2102 mdwc->lpm_irq_seen = true;
2103 disable_irq_nosync(irq);
2104 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
2105 } else {
2106 pr_info_ratelimited("%s: IRQ outside LPM\n", __func__);
2107 }
2108
2109 return IRQ_HANDLED;
2110}
2111
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302112static int dwc3_msm_power_get_property_usb(struct power_supply *psy,
2113 enum power_supply_property psp,
2114 union power_supply_propval *val)
2115{
2116 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2117 usb_psy);
2118 switch (psp) {
2119 case POWER_SUPPLY_PROP_SCOPE:
2120 val->intval = mdwc->host_mode;
2121 break;
2122 case POWER_SUPPLY_PROP_CURRENT_MAX:
2123 val->intval = mdwc->current_max;
2124 break;
2125 case POWER_SUPPLY_PROP_PRESENT:
2126 val->intval = mdwc->vbus_active;
2127 break;
2128 case POWER_SUPPLY_PROP_ONLINE:
2129 val->intval = mdwc->online;
2130 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302131 case POWER_SUPPLY_PROP_TYPE:
2132 val->intval = psy->type;
2133 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302134 default:
2135 return -EINVAL;
2136 }
2137 return 0;
2138}
2139
2140static int dwc3_msm_power_set_property_usb(struct power_supply *psy,
2141 enum power_supply_property psp,
2142 const union power_supply_propval *val)
2143{
2144 static bool init;
2145 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2146 usb_psy);
2147
2148 switch (psp) {
2149 case POWER_SUPPLY_PROP_SCOPE:
2150 mdwc->host_mode = val->intval;
2151 break;
2152 /* Process PMIC notification in PRESENT prop */
2153 case POWER_SUPPLY_PROP_PRESENT:
2154 dev_dbg(mdwc->dev, "%s: notify xceiv event\n", __func__);
Jack Pham9354c6a2012-12-20 19:19:32 -08002155 if (mdwc->otg_xceiv && !mdwc->ext_inuse &&
2156 (mdwc->ext_xceiv.otg_capability || !init)) {
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302157 mdwc->ext_xceiv.bsv = val->intval;
Manu Gautamf71d9cb2013-02-07 13:52:12 +05302158 queue_delayed_work(system_nrt_wq,
Jack Pham4d91aab2013-03-08 10:02:16 -08002159 &mdwc->resume_work, 20);
Jack Pham9354c6a2012-12-20 19:19:32 -08002160
2161 if (!init)
2162 init = true;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302163 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302164 mdwc->vbus_active = val->intval;
2165 break;
2166 case POWER_SUPPLY_PROP_ONLINE:
2167 mdwc->online = val->intval;
2168 break;
2169 case POWER_SUPPLY_PROP_CURRENT_MAX:
2170 mdwc->current_max = val->intval;
2171 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302172 case POWER_SUPPLY_PROP_TYPE:
2173 psy->type = val->intval;
2174 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302175 default:
2176 return -EINVAL;
2177 }
2178
2179 power_supply_changed(&mdwc->usb_psy);
2180 return 0;
2181}
2182
Jack Pham9354c6a2012-12-20 19:19:32 -08002183static void dwc3_msm_external_power_changed(struct power_supply *psy)
2184{
2185 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm, usb_psy);
2186 union power_supply_propval ret = {0,};
2187
2188 if (!mdwc->ext_vbus_psy)
2189 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2190
2191 if (!mdwc->ext_vbus_psy) {
2192 pr_err("%s: Unable to get ext_vbus power_supply\n", __func__);
2193 return;
2194 }
2195
2196 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2197 POWER_SUPPLY_PROP_ONLINE, &ret);
2198 if (ret.intval) {
2199 dwc3_start_chg_det(&mdwc->charger, false);
2200 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2201 POWER_SUPPLY_PROP_CURRENT_MAX, &ret);
2202 power_supply_set_current_limit(&mdwc->usb_psy, ret.intval);
2203 }
2204
2205 power_supply_set_online(&mdwc->usb_psy, ret.intval);
2206 power_supply_changed(&mdwc->usb_psy);
2207}
2208
2209
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302210static char *dwc3_msm_pm_power_supplied_to[] = {
2211 "battery",
2212};
2213
2214static enum power_supply_property dwc3_msm_pm_power_props_usb[] = {
2215 POWER_SUPPLY_PROP_PRESENT,
2216 POWER_SUPPLY_PROP_ONLINE,
2217 POWER_SUPPLY_PROP_CURRENT_MAX,
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302218 POWER_SUPPLY_PROP_TYPE,
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302219 POWER_SUPPLY_PROP_SCOPE,
2220};
2221
Jack Phamfadd6432012-12-07 19:03:41 -08002222static void dwc3_init_adc_work(struct work_struct *w);
2223
Jack Phamb7209152013-07-03 17:04:53 -07002224static void dwc3_ext_notify_online(void *ctx, int on)
Jack Phamfadd6432012-12-07 19:03:41 -08002225{
Jack Phamb7209152013-07-03 17:04:53 -07002226 struct dwc3_msm *mdwc = ctx;
Jack Phamf12b7e12012-12-28 14:27:26 -08002227 bool notify_otg = false;
Jack Phamfadd6432012-12-07 19:03:41 -08002228
2229 if (!mdwc) {
2230 pr_err("%s: DWC3 driver already removed\n", __func__);
2231 return;
2232 }
2233
2234 dev_dbg(mdwc->dev, "notify %s%s\n", on ? "" : "dis", "connected");
2235
Jack Pham9354c6a2012-12-20 19:19:32 -08002236 if (!mdwc->ext_vbus_psy)
2237 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2238
2239 mdwc->ext_inuse = on;
Jack Phamf12b7e12012-12-28 14:27:26 -08002240 if (on) {
2241 /* force OTG to exit B-peripheral state */
2242 mdwc->ext_xceiv.bsv = false;
2243 notify_otg = true;
Jack Pham9354c6a2012-12-20 19:19:32 -08002244 dwc3_start_chg_det(&mdwc->charger, false);
Jack Phamf12b7e12012-12-28 14:27:26 -08002245 } else {
2246 /* external client offline; tell OTG about cached ID/BSV */
2247 if (mdwc->ext_xceiv.id != mdwc->id_state) {
2248 mdwc->ext_xceiv.id = mdwc->id_state;
2249 notify_otg = true;
2250 }
2251
2252 mdwc->ext_xceiv.bsv = mdwc->vbus_active;
2253 notify_otg |= mdwc->vbus_active;
2254 }
Jack Pham9354c6a2012-12-20 19:19:32 -08002255
2256 if (mdwc->ext_vbus_psy)
2257 power_supply_set_present(mdwc->ext_vbus_psy, on);
Jack Phamf12b7e12012-12-28 14:27:26 -08002258
2259 if (notify_otg)
2260 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
Jack Phamfadd6432012-12-07 19:03:41 -08002261}
2262
Jack Pham0cca9412013-03-08 13:22:42 -08002263static void dwc3_id_work(struct work_struct *w)
Jack Phamfadd6432012-12-07 19:03:41 -08002264{
Jack Pham0cca9412013-03-08 13:22:42 -08002265 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, id_work);
Jack Pham5c585062013-03-25 18:39:12 -07002266 int ret;
Jack Phamfadd6432012-12-07 19:03:41 -08002267
Jack Pham0cca9412013-03-08 13:22:42 -08002268 /* Give external client a chance to handle */
Jack Pham5c585062013-03-25 18:39:12 -07002269 if (!mdwc->ext_inuse && usb_ext) {
2270 if (mdwc->pmic_id_irq)
2271 disable_irq(mdwc->pmic_id_irq);
2272
2273 ret = usb_ext->notify(usb_ext->ctxt, mdwc->id_state,
Jack Phamb7209152013-07-03 17:04:53 -07002274 dwc3_ext_notify_online, mdwc);
Jack Pham5c585062013-03-25 18:39:12 -07002275 dev_dbg(mdwc->dev, "%s: external handler returned %d\n",
2276 __func__, ret);
2277
2278 if (mdwc->pmic_id_irq) {
Vijayavardhan Vennapusa242eaf02013-07-01 12:39:31 +05302279 unsigned long flags;
2280 local_irq_save(flags);
Jack Pham5c585062013-03-25 18:39:12 -07002281 /* ID may have changed while IRQ disabled; update it */
2282 mdwc->id_state = !!irq_read_line(mdwc->pmic_id_irq);
Vijayavardhan Vennapusa242eaf02013-07-01 12:39:31 +05302283 local_irq_restore(flags);
Jack Pham5c585062013-03-25 18:39:12 -07002284 enable_irq(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002285 }
Jack Pham5c585062013-03-25 18:39:12 -07002286
2287 mdwc->ext_inuse = (ret == 0);
Jack Pham0cca9412013-03-08 13:22:42 -08002288 }
Jack Phamfadd6432012-12-07 19:03:41 -08002289
Jack Pham0cca9412013-03-08 13:22:42 -08002290 if (!mdwc->ext_inuse) { /* notify OTG */
2291 mdwc->ext_xceiv.id = mdwc->id_state;
2292 dwc3_resume_work(&mdwc->resume_work.work);
2293 }
2294}
2295
2296static irqreturn_t dwc3_pmic_id_irq(int irq, void *data)
2297{
2298 struct dwc3_msm *mdwc = data;
Jack Pham5c585062013-03-25 18:39:12 -07002299 enum dwc3_id_state id;
Jack Pham0cca9412013-03-08 13:22:42 -08002300
2301 /* If we can't read ID line state for some reason, treat it as float */
Jack Pham5c585062013-03-25 18:39:12 -07002302 id = !!irq_read_line(irq);
2303 if (mdwc->id_state != id) {
2304 mdwc->id_state = id;
2305 queue_work(system_nrt_wq, &mdwc->id_work);
2306 }
Jack Pham0cca9412013-03-08 13:22:42 -08002307
2308 return IRQ_HANDLED;
Jack Phamfadd6432012-12-07 19:03:41 -08002309}
2310
Jack Pham0fc12332012-11-19 13:14:22 -08002311static void dwc3_adc_notification(enum qpnp_tm_state state, void *ctx)
2312{
2313 struct dwc3_msm *mdwc = ctx;
2314
2315 if (state >= ADC_TM_STATE_NUM) {
2316 pr_err("%s: invalid notification %d\n", __func__, state);
2317 return;
2318 }
2319
2320 dev_dbg(mdwc->dev, "%s: state = %s\n", __func__,
2321 state == ADC_TM_HIGH_STATE ? "high" : "low");
2322
Jack Phamf12b7e12012-12-28 14:27:26 -08002323 /* save ID state, but don't necessarily notify OTG */
Jack Pham0fc12332012-11-19 13:14:22 -08002324 if (state == ADC_TM_HIGH_STATE) {
Jack Phamf12b7e12012-12-28 14:27:26 -08002325 mdwc->id_state = DWC3_ID_FLOAT;
Jack Pham0fc12332012-11-19 13:14:22 -08002326 mdwc->adc_param.state_request = ADC_TM_LOW_THR_ENABLE;
2327 } else {
Jack Phamf12b7e12012-12-28 14:27:26 -08002328 mdwc->id_state = DWC3_ID_GROUND;
Jack Pham0fc12332012-11-19 13:14:22 -08002329 mdwc->adc_param.state_request = ADC_TM_HIGH_THR_ENABLE;
2330 }
2331
Jack Pham0cca9412013-03-08 13:22:42 -08002332 dwc3_id_work(&mdwc->id_work);
2333
Jack Phamfadd6432012-12-07 19:03:41 -08002334 /* re-arm ADC interrupt */
Jack Pham0fc12332012-11-19 13:14:22 -08002335 qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2336}
2337
2338static void dwc3_init_adc_work(struct work_struct *w)
2339{
2340 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
2341 init_adc_work.work);
2342 int ret;
2343
2344 ret = qpnp_adc_tm_is_ready();
2345 if (ret == -EPROBE_DEFER) {
Jack Pham90b4d122012-12-13 11:46:22 -08002346 queue_delayed_work(system_nrt_wq, to_delayed_work(w),
2347 msecs_to_jiffies(100));
Jack Pham0fc12332012-11-19 13:14:22 -08002348 return;
2349 }
2350
2351 mdwc->adc_param.low_thr = adc_low_threshold;
2352 mdwc->adc_param.high_thr = adc_high_threshold;
2353 mdwc->adc_param.timer_interval = adc_meas_interval;
2354 mdwc->adc_param.state_request = ADC_TM_HIGH_LOW_THR_ENABLE;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -08002355 mdwc->adc_param.btm_ctx = mdwc;
Jack Pham0fc12332012-11-19 13:14:22 -08002356 mdwc->adc_param.threshold_notification = dwc3_adc_notification;
2357
2358 ret = qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2359 if (ret) {
2360 dev_err(mdwc->dev, "%s: request ADC error %d\n", __func__, ret);
2361 return;
2362 }
2363
2364 mdwc->id_adc_detect = true;
2365}
2366
2367static ssize_t adc_enable_show(struct device *dev,
2368 struct device_attribute *attr, char *buf)
2369{
Jack Pham84fc1ac2013-07-09 17:51:41 -07002370 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2371
2372 if (!mdwc)
2373 return -EINVAL;
2374
2375 return snprintf(buf, PAGE_SIZE, "%s\n", mdwc->id_adc_detect ?
Jack Pham0fc12332012-11-19 13:14:22 -08002376 "enabled" : "disabled");
2377}
2378
2379static ssize_t adc_enable_store(struct device *dev,
2380 struct device_attribute *attr, const char
2381 *buf, size_t size)
2382{
Jack Pham84fc1ac2013-07-09 17:51:41 -07002383 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2384
2385 if (!mdwc)
2386 return -EINVAL;
2387
Jack Pham0fc12332012-11-19 13:14:22 -08002388 if (!strnicmp(buf, "enable", 6)) {
Jack Pham84fc1ac2013-07-09 17:51:41 -07002389 if (!mdwc->id_adc_detect)
2390 dwc3_init_adc_work(&mdwc->init_adc_work.work);
Jack Pham0fc12332012-11-19 13:14:22 -08002391 return size;
2392 } else if (!strnicmp(buf, "disable", 7)) {
2393 qpnp_adc_tm_usbid_end();
Jack Pham84fc1ac2013-07-09 17:51:41 -07002394 mdwc->id_adc_detect = false;
Jack Pham0fc12332012-11-19 13:14:22 -08002395 return size;
2396 }
2397
2398 return -EINVAL;
2399}
2400
2401static DEVICE_ATTR(adc_enable, S_IRUGO | S_IWUSR, adc_enable_show,
2402 adc_enable_store);
2403
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302404static int dwc3_msm_ext_chg_open(struct inode *inode, struct file *file)
2405{
Jack Phamea382b72013-07-09 17:50:20 -07002406 struct dwc3_msm *mdwc =
2407 container_of(inode->i_cdev, struct dwc3_msm, ext_chg_cdev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302408
2409 pr_debug("dwc3-msm ext chg open\n");
Jack Phamea382b72013-07-09 17:50:20 -07002410 file->private_data = mdwc;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302411 mdwc->ext_chg_opened = true;
Jack Phamea382b72013-07-09 17:50:20 -07002412
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302413 return 0;
2414}
2415
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302416static long
2417dwc3_msm_ext_chg_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302418{
Jack Phamea382b72013-07-09 17:50:20 -07002419 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302420 struct msm_usb_chg_info info = {0};
2421 int ret = 0, val;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302422
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302423 switch (cmd) {
2424 case MSM_USB_EXT_CHG_INFO:
2425 info.chg_block_type = USB_CHG_BLOCK_QSCRATCH;
Jack Phamea382b72013-07-09 17:50:20 -07002426 info.page_offset = (mdwc->io_res->start +
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302427 QSCRATCH_REG_OFFSET) & ~PAGE_MASK;
2428 /*
2429 * The charger block register address space is only
2430 * 512 bytes. But mmap() works on PAGE granularity.
2431 */
2432 info.length = PAGE_SIZE;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302433
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302434 if (copy_to_user((void __user *)arg, &info, sizeof(info))) {
2435 pr_err("%s: copy to user failed\n\n", __func__);
2436 ret = -EFAULT;
2437 }
2438 break;
2439 case MSM_USB_EXT_CHG_BLOCK_LPM:
2440 if (get_user(val, (int __user *)arg)) {
2441 pr_err("%s: get_user failed\n\n", __func__);
2442 ret = -EFAULT;
2443 break;
2444 }
2445 pr_debug("%s: LPM block request %d\n", __func__, val);
2446 if (val) { /* block LPM */
2447 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
2448 pm_runtime_get_sync(mdwc->dev);
2449 } else {
2450 mdwc->ext_chg_active = false;
2451 complete(&mdwc->ext_chg_wait);
2452 ret = -ENODEV;
2453 }
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302454 } else {
2455 mdwc->ext_chg_active = false;
2456 complete(&mdwc->ext_chg_wait);
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302457 pm_runtime_put(mdwc->dev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302458 }
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302459 break;
2460 default:
2461 ret = -EINVAL;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302462 }
2463
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302464 return ret;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302465}
2466
2467static int dwc3_msm_ext_chg_mmap(struct file *file, struct vm_area_struct *vma)
2468{
Jack Phamea382b72013-07-09 17:50:20 -07002469 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302470 unsigned long vsize = vma->vm_end - vma->vm_start;
2471 int ret;
2472
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302473 if (vma->vm_pgoff != 0 || vsize > PAGE_SIZE)
2474 return -EINVAL;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302475
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302476 vma->vm_pgoff = __phys_to_pfn(mdwc->io_res->start +
2477 QSCRATCH_REG_OFFSET);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302478 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2479
2480 ret = io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
2481 vsize, vma->vm_page_prot);
2482 if (ret < 0)
2483 pr_err("%s: failed with return val %d\n", __func__, ret);
2484
2485 return ret;
2486}
2487
2488static int dwc3_msm_ext_chg_release(struct inode *inode, struct file *file)
2489{
Jack Phamea382b72013-07-09 17:50:20 -07002490 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302491
2492 pr_debug("dwc3-msm ext chg release\n");
2493
2494 mdwc->ext_chg_opened = false;
2495
2496 return 0;
2497}
2498
2499static const struct file_operations dwc3_msm_ext_chg_fops = {
2500 .owner = THIS_MODULE,
2501 .open = dwc3_msm_ext_chg_open,
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302502 .unlocked_ioctl = dwc3_msm_ext_chg_ioctl,
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302503 .mmap = dwc3_msm_ext_chg_mmap,
2504 .release = dwc3_msm_ext_chg_release,
2505};
2506
2507static int dwc3_msm_setup_cdev(struct dwc3_msm *mdwc)
2508{
2509 int ret;
2510
2511 ret = alloc_chrdev_region(&mdwc->ext_chg_dev, 0, 1, "usb_ext_chg");
2512 if (ret < 0) {
2513 pr_err("Fail to allocate usb ext char dev region\n");
2514 return ret;
2515 }
2516 mdwc->ext_chg_class = class_create(THIS_MODULE, "dwc_ext_chg");
2517 if (ret < 0) {
2518 pr_err("Fail to create usb ext chg class\n");
2519 goto unreg_chrdev;
2520 }
2521 cdev_init(&mdwc->ext_chg_cdev, &dwc3_msm_ext_chg_fops);
2522 mdwc->ext_chg_cdev.owner = THIS_MODULE;
2523
2524 ret = cdev_add(&mdwc->ext_chg_cdev, mdwc->ext_chg_dev, 1);
2525 if (ret < 0) {
2526 pr_err("Fail to add usb ext chg cdev\n");
2527 goto destroy_class;
2528 }
2529 mdwc->ext_chg_device = device_create(mdwc->ext_chg_class,
2530 NULL, mdwc->ext_chg_dev, NULL,
2531 "usb_ext_chg");
2532 if (IS_ERR(mdwc->ext_chg_device)) {
2533 pr_err("Fail to create usb ext chg device\n");
2534 ret = PTR_ERR(mdwc->ext_chg_device);
2535 mdwc->ext_chg_device = NULL;
2536 goto del_cdev;
2537 }
2538
2539 pr_debug("dwc3 msm ext chg cdev setup success\n");
2540 return 0;
2541
2542del_cdev:
2543 cdev_del(&mdwc->ext_chg_cdev);
2544destroy_class:
2545 class_destroy(mdwc->ext_chg_class);
2546unreg_chrdev:
2547 unregister_chrdev_region(mdwc->ext_chg_dev, 1);
2548
2549 return ret;
2550}
2551
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002552static int __devinit dwc3_msm_probe(struct platform_device *pdev)
2553{
2554 struct device_node *node = pdev->dev.of_node;
Jack Pham80162462013-07-10 11:59:01 -07002555 struct dwc3_msm *mdwc;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002556 struct resource *res;
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002557 void __iomem *tcsr;
Manu Gautamf08f7b62013-04-02 16:09:42 +05302558 unsigned long flags;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002559 int ret = 0;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302560 int len = 0;
2561 u32 tmp[3];
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002562
Jack Pham80162462013-07-10 11:59:01 -07002563 mdwc = devm_kzalloc(&pdev->dev, sizeof(*mdwc), GFP_KERNEL);
2564 if (!mdwc) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002565 dev_err(&pdev->dev, "not enough memory\n");
2566 return -ENOMEM;
2567 }
2568
Jack Pham80162462013-07-10 11:59:01 -07002569 platform_set_drvdata(pdev, mdwc);
2570 mdwc->dev = &pdev->dev;
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002571
Jack Pham80162462013-07-10 11:59:01 -07002572 INIT_LIST_HEAD(&mdwc->req_complete_list);
2573 INIT_DELAYED_WORK(&mdwc->chg_work, dwc3_chg_detect_work);
2574 INIT_DELAYED_WORK(&mdwc->resume_work, dwc3_resume_work);
2575 INIT_WORK(&mdwc->restart_usb_work, dwc3_restart_usb_work);
2576 INIT_WORK(&mdwc->id_work, dwc3_id_work);
2577 INIT_DELAYED_WORK(&mdwc->init_adc_work, dwc3_init_adc_work);
2578 init_completion(&mdwc->ext_chg_wait);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002579
Jack Pham80162462013-07-10 11:59:01 -07002580 ret = dwc3_msm_config_gdsc(mdwc, 1);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002581 if (ret) {
2582 dev_err(&pdev->dev, "unable to configure usb3 gdsc\n");
2583 return ret;
2584 }
2585
Jack Pham80162462013-07-10 11:59:01 -07002586 mdwc->xo_clk = clk_get(&pdev->dev, "xo");
2587 if (IS_ERR(mdwc->xo_clk)) {
Manu Gautam377821c2012-09-28 16:53:24 +05302588 dev_err(&pdev->dev, "%s unable to get TCXO buffer handle\n",
2589 __func__);
Jack Pham80162462013-07-10 11:59:01 -07002590 ret = PTR_ERR(mdwc->xo_clk);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002591 goto disable_dwc3_gdsc;
Manu Gautam377821c2012-09-28 16:53:24 +05302592 }
2593
Jack Pham80162462013-07-10 11:59:01 -07002594 ret = clk_prepare_enable(mdwc->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302595 if (ret) {
2596 dev_err(&pdev->dev, "%s failed to vote for TCXO buffer%d\n",
2597 __func__, ret);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302598 goto put_xo;
Manu Gautam377821c2012-09-28 16:53:24 +05302599 }
2600
Manu Gautam1742db22012-06-19 13:33:24 +05302601 /*
2602 * DWC3 Core requires its CORE CLK (aka master / bus clk) to
2603 * run at 125Mhz in SSUSB mode and >60MHZ for HSUSB mode.
2604 */
Jack Pham80162462013-07-10 11:59:01 -07002605 mdwc->core_clk = devm_clk_get(&pdev->dev, "core_clk");
2606 if (IS_ERR(mdwc->core_clk)) {
Manu Gautam1742db22012-06-19 13:33:24 +05302607 dev_err(&pdev->dev, "failed to get core_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002608 ret = PTR_ERR(mdwc->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302609 goto disable_xo;
Manu Gautam1742db22012-06-19 13:33:24 +05302610 }
Jack Pham80162462013-07-10 11:59:01 -07002611 clk_set_rate(mdwc->core_clk, 125000000);
2612 clk_prepare_enable(mdwc->core_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302613
Jack Pham80162462013-07-10 11:59:01 -07002614 mdwc->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
2615 if (IS_ERR(mdwc->iface_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002616 dev_err(&pdev->dev, "failed to get iface_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002617 ret = PTR_ERR(mdwc->iface_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002618 goto disable_core_clk;
2619 }
Jack Pham80162462013-07-10 11:59:01 -07002620 clk_prepare_enable(mdwc->iface_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002621
Jack Pham80162462013-07-10 11:59:01 -07002622 mdwc->sleep_clk = devm_clk_get(&pdev->dev, "sleep_clk");
2623 if (IS_ERR(mdwc->sleep_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002624 dev_err(&pdev->dev, "failed to get sleep_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002625 ret = PTR_ERR(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002626 goto disable_iface_clk;
2627 }
Jack Pham80162462013-07-10 11:59:01 -07002628 clk_prepare_enable(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002629
Jack Pham80162462013-07-10 11:59:01 -07002630 mdwc->hsphy_sleep_clk = devm_clk_get(&pdev->dev, "sleep_a_clk");
2631 if (IS_ERR(mdwc->hsphy_sleep_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002632 dev_err(&pdev->dev, "failed to get sleep_a_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002633 ret = PTR_ERR(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002634 goto disable_sleep_clk;
2635 }
Jack Pham80162462013-07-10 11:59:01 -07002636 clk_prepare_enable(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002637
Jack Pham80162462013-07-10 11:59:01 -07002638 mdwc->utmi_clk = devm_clk_get(&pdev->dev, "utmi_clk");
2639 if (IS_ERR(mdwc->utmi_clk)) {
Jack Pham22698b82013-02-13 17:45:06 -08002640 dev_err(&pdev->dev, "failed to get utmi_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002641 ret = PTR_ERR(mdwc->utmi_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002642 goto disable_sleep_a_clk;
2643 }
Jack Pham80162462013-07-10 11:59:01 -07002644 clk_prepare_enable(mdwc->utmi_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002645
Jack Pham80162462013-07-10 11:59:01 -07002646 mdwc->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
2647 if (IS_ERR(mdwc->ref_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002648 dev_err(&pdev->dev, "failed to get ref_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002649 ret = PTR_ERR(mdwc->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002650 goto disable_utmi_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -07002651 }
Jack Pham80162462013-07-10 11:59:01 -07002652 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002653
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302654 of_get_property(node, "qcom,vdd-voltage-level", &len);
2655 if (len == sizeof(tmp)) {
2656 of_property_read_u32_array(node, "qcom,vdd-voltage-level",
2657 tmp, len/sizeof(*tmp));
Jack Pham80162462013-07-10 11:59:01 -07002658 mdwc->vdd_no_vol_level = tmp[0];
2659 mdwc->vdd_low_vol_level = tmp[1];
2660 mdwc->vdd_high_vol_level = tmp[2];
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302661 } else {
2662 dev_err(&pdev->dev, "no qcom,vdd-voltage-level property\n");
2663 ret = -EINVAL;
2664 goto disable_ref_clk;
2665 }
2666
Manu Gautam60e01352012-05-29 09:00:34 +05302667 /* SS PHY */
Jack Pham80162462013-07-10 11:59:01 -07002668 mdwc->ssusb_vddcx = devm_regulator_get(&pdev->dev, "ssusb_vdd_dig");
2669 if (IS_ERR(mdwc->ssusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302670 dev_err(&pdev->dev, "unable to get ssusb vddcx\n");
Jack Pham80162462013-07-10 11:59:01 -07002671 ret = PTR_ERR(mdwc->ssusb_vddcx);
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302672 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302673 }
2674
Jack Pham80162462013-07-10 11:59:01 -07002675 ret = dwc3_ssusb_config_vddcx(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302676 if (ret) {
2677 dev_err(&pdev->dev, "ssusb vddcx configuration failed\n");
Manu Gautam3e9ad352012-08-16 14:44:47 -07002678 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302679 }
2680
Jack Pham80162462013-07-10 11:59:01 -07002681 ret = regulator_enable(mdwc->ssusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302682 if (ret) {
2683 dev_err(&pdev->dev, "unable to enable the ssusb vddcx\n");
2684 goto unconfig_ss_vddcx;
2685 }
2686
Jack Pham80162462013-07-10 11:59:01 -07002687 ret = dwc3_ssusb_ldo_init(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302688 if (ret) {
2689 dev_err(&pdev->dev, "ssusb vreg configuration failed\n");
2690 goto disable_ss_vddcx;
2691 }
2692
Jack Pham80162462013-07-10 11:59:01 -07002693 ret = dwc3_ssusb_ldo_enable(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302694 if (ret) {
2695 dev_err(&pdev->dev, "ssusb vreg enable failed\n");
2696 goto free_ss_ldo_init;
2697 }
2698
2699 /* HS PHY */
Jack Pham80162462013-07-10 11:59:01 -07002700 mdwc->hsusb_vddcx = devm_regulator_get(&pdev->dev, "hsusb_vdd_dig");
2701 if (IS_ERR(mdwc->hsusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302702 dev_err(&pdev->dev, "unable to get hsusb vddcx\n");
Jack Pham80162462013-07-10 11:59:01 -07002703 ret = PTR_ERR(mdwc->hsusb_vddcx);
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302704 goto disable_ss_ldo;
Manu Gautam60e01352012-05-29 09:00:34 +05302705 }
2706
Jack Pham80162462013-07-10 11:59:01 -07002707 ret = dwc3_hsusb_config_vddcx(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302708 if (ret) {
2709 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2710 goto disable_ss_ldo;
2711 }
2712
Jack Pham80162462013-07-10 11:59:01 -07002713 ret = regulator_enable(mdwc->hsusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302714 if (ret) {
2715 dev_err(&pdev->dev, "unable to enable the hsusb vddcx\n");
2716 goto unconfig_hs_vddcx;
2717 }
2718
Jack Pham80162462013-07-10 11:59:01 -07002719 ret = dwc3_hsusb_ldo_init(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302720 if (ret) {
2721 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
2722 goto disable_hs_vddcx;
2723 }
2724
Jack Pham80162462013-07-10 11:59:01 -07002725 ret = dwc3_hsusb_ldo_enable(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302726 if (ret) {
2727 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
2728 goto free_hs_ldo_init;
2729 }
2730
Jack Pham80162462013-07-10 11:59:01 -07002731 mdwc->id_state = mdwc->ext_xceiv.id = DWC3_ID_FLOAT;
2732 mdwc->ext_xceiv.otg_capability = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302733 "qcom,otg-capability");
Jack Pham80162462013-07-10 11:59:01 -07002734 mdwc->charger.charging_disabled = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302735 "qcom,charging-disabled");
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302736
Jack Pham80162462013-07-10 11:59:01 -07002737 mdwc->charger.skip_chg_detect = of_property_read_bool(node,
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002738 "qcom,skip-charger-detection");
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302739 /*
2740 * DWC3 has separate IRQ line for OTG events (ID/BSV) and for
2741 * DP and DM linestate transitions during low power mode.
2742 */
Jack Pham80162462013-07-10 11:59:01 -07002743 mdwc->hs_phy_irq = platform_get_irq_byname(pdev, "hs_phy_irq");
2744 if (mdwc->hs_phy_irq < 0) {
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302745 dev_dbg(&pdev->dev, "pget_irq for hs_phy_irq failed\n");
Jack Pham80162462013-07-10 11:59:01 -07002746 mdwc->hs_phy_irq = 0;
Jack Pham0fc12332012-11-19 13:14:22 -08002747 } else {
Jack Pham80162462013-07-10 11:59:01 -07002748 ret = devm_request_irq(&pdev->dev, mdwc->hs_phy_irq,
Jack Pham56a0a632013-03-08 13:18:42 -08002749 msm_dwc3_irq, IRQF_TRIGGER_RISING,
Jack Pham80162462013-07-10 11:59:01 -07002750 "msm_dwc3", mdwc);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302751 if (ret) {
2752 dev_err(&pdev->dev, "irqreq HSPHYINT failed\n");
2753 goto disable_hs_ldo;
2754 }
Jack Pham80162462013-07-10 11:59:01 -07002755 enable_irq_wake(mdwc->hs_phy_irq);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302756 }
Jack Pham0cca9412013-03-08 13:22:42 -08002757
Jack Pham80162462013-07-10 11:59:01 -07002758 if (mdwc->ext_xceiv.otg_capability) {
2759 mdwc->pmic_id_irq =
2760 platform_get_irq_byname(pdev, "pmic_id_irq");
2761 if (mdwc->pmic_id_irq > 0) {
David Keitelad4a0282013-03-19 18:04:27 -07002762 /* check if PMIC ID IRQ is supported */
2763 ret = qpnp_misc_irqs_available(&pdev->dev);
2764
2765 if (ret == -EPROBE_DEFER) {
2766 /* qpnp hasn't probed yet; defer dwc probe */
Jack Pham0cca9412013-03-08 13:22:42 -08002767 goto disable_hs_ldo;
David Keitelad4a0282013-03-19 18:04:27 -07002768 } else if (ret == 0) {
Jack Pham80162462013-07-10 11:59:01 -07002769 mdwc->pmic_id_irq = 0;
David Keitelad4a0282013-03-19 18:04:27 -07002770 } else {
2771 ret = devm_request_irq(&pdev->dev,
Jack Pham80162462013-07-10 11:59:01 -07002772 mdwc->pmic_id_irq,
David Keitelad4a0282013-03-19 18:04:27 -07002773 dwc3_pmic_id_irq,
2774 IRQF_TRIGGER_RISING |
2775 IRQF_TRIGGER_FALLING,
Jack Pham80162462013-07-10 11:59:01 -07002776 "dwc3_msm_pmic_id",
2777 mdwc);
David Keitelad4a0282013-03-19 18:04:27 -07002778 if (ret) {
2779 dev_err(&pdev->dev, "irqreq IDINT failed\n");
2780 goto disable_hs_ldo;
2781 }
Jack Pham9198d9f2013-04-09 17:54:54 -07002782
Manu Gautamf08f7b62013-04-02 16:09:42 +05302783 local_irq_save(flags);
2784 /* Update initial ID state */
Jack Pham80162462013-07-10 11:59:01 -07002785 mdwc->id_state =
2786 !!irq_read_line(mdwc->pmic_id_irq);
2787 if (mdwc->id_state == DWC3_ID_GROUND)
Jack Pham9198d9f2013-04-09 17:54:54 -07002788 queue_work(system_nrt_wq,
Jack Pham80162462013-07-10 11:59:01 -07002789 &mdwc->id_work);
Manu Gautamf08f7b62013-04-02 16:09:42 +05302790 local_irq_restore(flags);
Jack Pham80162462013-07-10 11:59:01 -07002791 enable_irq_wake(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002792 }
David Keitelad4a0282013-03-19 18:04:27 -07002793 }
2794
Jack Pham80162462013-07-10 11:59:01 -07002795 if (mdwc->pmic_id_irq <= 0) {
Jack Pham0cca9412013-03-08 13:22:42 -08002796 /* If no PMIC ID IRQ, use ADC for ID pin detection */
Jack Pham80162462013-07-10 11:59:01 -07002797 queue_work(system_nrt_wq, &mdwc->init_adc_work.work);
Jack Pham0cca9412013-03-08 13:22:42 -08002798 device_create_file(&pdev->dev, &dev_attr_adc_enable);
Jack Pham80162462013-07-10 11:59:01 -07002799 mdwc->pmic_id_irq = 0;
Jack Pham0cca9412013-03-08 13:22:42 -08002800 }
Manu Gautam377821c2012-09-28 16:53:24 +05302801 }
2802
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002803 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2804 if (!res) {
2805 dev_dbg(&pdev->dev, "missing TCSR memory resource\n");
2806 } else {
2807 tcsr = devm_ioremap_nocache(&pdev->dev, res->start,
2808 resource_size(res));
2809 if (!tcsr) {
2810 dev_dbg(&pdev->dev, "tcsr ioremap failed\n");
2811 } else {
2812 /* Enable USB3 on the primary USB port. */
2813 writel_relaxed(0x1, tcsr);
2814 /*
2815 * Ensure that TCSR write is completed before
2816 * USB registers initialization.
2817 */
2818 mb();
2819 }
2820 }
2821
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002822 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2823 if (!res) {
2824 dev_err(&pdev->dev, "missing memory base resource\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302825 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002826 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002827 }
2828
Jack Pham80162462013-07-10 11:59:01 -07002829 mdwc->base = devm_ioremap_nocache(&pdev->dev, res->start,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002830 resource_size(res));
Jack Pham80162462013-07-10 11:59:01 -07002831 if (!mdwc->base) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002832 dev_err(&pdev->dev, "ioremap failed\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302833 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002834 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002835 }
2836
Jack Pham80162462013-07-10 11:59:01 -07002837 mdwc->io_res = res; /* used to calculate chg block offset */
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002838
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302839 if (of_property_read_u32(node, "qcom,dwc-hsphy-init",
Jack Pham80162462013-07-10 11:59:01 -07002840 &mdwc->hsphy_init_seq))
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302841 dev_dbg(&pdev->dev, "unable to read hsphy init seq\n");
Jack Pham80162462013-07-10 11:59:01 -07002842 else if (!mdwc->hsphy_init_seq)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302843 dev_warn(&pdev->dev, "incorrect hsphyinitseq.Using PORvalue\n");
2844
Jack Pham80162462013-07-10 11:59:01 -07002845 dwc3_msm_qscratch_reg_init(mdwc);
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +05302846
Jack Pham80162462013-07-10 11:59:01 -07002847 pm_runtime_set_active(mdwc->dev);
2848 pm_runtime_enable(mdwc->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302849
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002850 if (of_property_read_u32(node, "qcom,dwc-usb3-msm-dbm-eps",
Jack Pham80162462013-07-10 11:59:01 -07002851 &mdwc->dbm_num_eps)) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002852 dev_err(&pdev->dev,
2853 "unable to read platform data num of dbm eps\n");
Jack Pham80162462013-07-10 11:59:01 -07002854 mdwc->dbm_num_eps = DBM_MAX_EPS;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002855 }
2856
Jack Pham80162462013-07-10 11:59:01 -07002857 if (mdwc->dbm_num_eps > DBM_MAX_EPS) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002858 dev_err(&pdev->dev,
2859 "Driver doesn't support number of DBM EPs. "
2860 "max: %d, dbm_num_eps: %d\n",
Jack Pham80162462013-07-10 11:59:01 -07002861 DBM_MAX_EPS, mdwc->dbm_num_eps);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002862 ret = -ENODEV;
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302863 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002864 }
2865
Manu Gautambb825d72013-03-12 16:25:42 +05302866 /* usb_psy required only for vbus_notifications or charging support */
Jack Pham80162462013-07-10 11:59:01 -07002867 if (mdwc->ext_xceiv.otg_capability ||
2868 !mdwc->charger.charging_disabled) {
2869 mdwc->usb_psy.name = "usb";
2870 mdwc->usb_psy.type = POWER_SUPPLY_TYPE_USB;
2871 mdwc->usb_psy.supplied_to = dwc3_msm_pm_power_supplied_to;
2872 mdwc->usb_psy.num_supplicants = ARRAY_SIZE(
Manu Gautambb825d72013-03-12 16:25:42 +05302873 dwc3_msm_pm_power_supplied_to);
Jack Pham80162462013-07-10 11:59:01 -07002874 mdwc->usb_psy.properties = dwc3_msm_pm_power_props_usb;
2875 mdwc->usb_psy.num_properties =
Manu Gautambb825d72013-03-12 16:25:42 +05302876 ARRAY_SIZE(dwc3_msm_pm_power_props_usb);
Jack Pham80162462013-07-10 11:59:01 -07002877 mdwc->usb_psy.get_property = dwc3_msm_power_get_property_usb;
2878 mdwc->usb_psy.set_property = dwc3_msm_power_set_property_usb;
2879 mdwc->usb_psy.external_power_changed =
Manu Gautambb825d72013-03-12 16:25:42 +05302880 dwc3_msm_external_power_changed;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302881
Jack Pham80162462013-07-10 11:59:01 -07002882 ret = power_supply_register(&pdev->dev, &mdwc->usb_psy);
Manu Gautambb825d72013-03-12 16:25:42 +05302883 if (ret < 0) {
2884 dev_err(&pdev->dev,
2885 "%s:power_supply_register usb failed\n",
2886 __func__);
2887 goto disable_hs_ldo;
2888 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302889 }
2890
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302891 if (node) {
2892 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2893 if (ret) {
2894 dev_err(&pdev->dev,
2895 "failed to add create dwc3 core\n");
2896 goto put_psupply;
2897 }
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002898 }
2899
Jack Pham80162462013-07-10 11:59:01 -07002900 mdwc->bus_scale_table = msm_bus_cl_get_pdata(pdev);
2901 if (!mdwc->bus_scale_table) {
Manu Gautam2617deb2012-08-31 17:50:06 -07002902 dev_err(&pdev->dev, "bus scaling is disabled\n");
2903 } else {
Jack Pham80162462013-07-10 11:59:01 -07002904 mdwc->bus_perf_client =
2905 msm_bus_scale_register_client(mdwc->bus_scale_table);
Manu Gautam2617deb2012-08-31 17:50:06 -07002906 ret = msm_bus_scale_client_update_request(
Jack Pham80162462013-07-10 11:59:01 -07002907 mdwc->bus_perf_client, 1);
Manu Gautam2617deb2012-08-31 17:50:06 -07002908 if (ret)
2909 dev_err(&pdev->dev, "Failed to vote for bus scaling\n");
2910 }
2911
Jack Pham80162462013-07-10 11:59:01 -07002912 mdwc->otg_xceiv = usb_get_transceiver();
Manu Gautambb825d72013-03-12 16:25:42 +05302913 /* Register with OTG if present, ignore USB2 OTG using other PHY */
Jack Pham80162462013-07-10 11:59:01 -07002914 if (mdwc->otg_xceiv &&
2915 !(mdwc->otg_xceiv->flags & ENABLE_SECONDARY_PHY)) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002916 /* Skip charger detection for simulator targets */
Jack Pham80162462013-07-10 11:59:01 -07002917 if (!mdwc->charger.skip_chg_detect) {
2918 mdwc->charger.start_detection = dwc3_start_chg_det;
2919 ret = dwc3_set_charger(mdwc->otg_xceiv->otg,
2920 &mdwc->charger);
2921 if (ret || !mdwc->charger.notify_detection_complete) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002922 dev_err(&pdev->dev,
2923 "failed to register charger: %d\n",
2924 ret);
2925 goto put_xcvr;
2926 }
Manu Gautam8c642812012-06-07 10:35:10 +05302927 }
Manu Gautamb5067272012-07-02 09:53:41 +05302928
Jack Pham80162462013-07-10 11:59:01 -07002929 if (mdwc->ext_xceiv.otg_capability)
2930 mdwc->ext_xceiv.ext_block_reset = dwc3_msm_block_reset;
2931 ret = dwc3_set_ext_xceiv(mdwc->otg_xceiv->otg,
2932 &mdwc->ext_xceiv);
2933 if (ret || !mdwc->ext_xceiv.notify_ext_events) {
Manu Gautamb5067272012-07-02 09:53:41 +05302934 dev_err(&pdev->dev, "failed to register xceiver: %d\n",
2935 ret);
2936 goto put_xcvr;
2937 }
Manu Gautam8c642812012-06-07 10:35:10 +05302938 } else {
Manu Gautambb825d72013-03-12 16:25:42 +05302939 dev_dbg(&pdev->dev, "No OTG, DWC3 running in host only mode\n");
Jack Pham80162462013-07-10 11:59:01 -07002940 mdwc->host_mode = 1;
2941 mdwc->vbus_otg = devm_regulator_get(&pdev->dev, "vbus_dwc3");
2942 if (IS_ERR(mdwc->vbus_otg)) {
Manu Gautambb825d72013-03-12 16:25:42 +05302943 dev_dbg(&pdev->dev, "Failed to get vbus regulator\n");
Jack Pham80162462013-07-10 11:59:01 -07002944 mdwc->vbus_otg = 0;
Manu Gautambb825d72013-03-12 16:25:42 +05302945 } else {
Jack Pham80162462013-07-10 11:59:01 -07002946 ret = regulator_enable(mdwc->vbus_otg);
Manu Gautambb825d72013-03-12 16:25:42 +05302947 if (ret) {
Jack Pham80162462013-07-10 11:59:01 -07002948 mdwc->vbus_otg = 0;
Manu Gautambb825d72013-03-12 16:25:42 +05302949 dev_err(&pdev->dev, "Failed to enable vbus_otg\n");
2950 }
2951 }
Jack Pham80162462013-07-10 11:59:01 -07002952 mdwc->otg_xceiv = NULL;
Manu Gautam8c642812012-06-07 10:35:10 +05302953 }
Jack Pham80162462013-07-10 11:59:01 -07002954 if (mdwc->ext_xceiv.otg_capability && mdwc->charger.start_detection) {
2955 ret = dwc3_msm_setup_cdev(mdwc);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302956 if (ret)
2957 dev_err(&pdev->dev, "Fail to setup dwc3 setup cdev\n");
2958 }
Manu Gautam8c642812012-06-07 10:35:10 +05302959
Jack Pham80162462013-07-10 11:59:01 -07002960 device_init_wakeup(mdwc->dev, 1);
2961 pm_stay_awake(mdwc->dev);
2962 dwc3_debugfs_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05302963
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002964 return 0;
2965
Manu Gautam8c642812012-06-07 10:35:10 +05302966put_xcvr:
Jack Pham80162462013-07-10 11:59:01 -07002967 usb_put_transceiver(mdwc->otg_xceiv);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302968put_psupply:
Jack Pham80162462013-07-10 11:59:01 -07002969 if (mdwc->usb_psy.dev)
2970 power_supply_unregister(&mdwc->usb_psy);
Manu Gautam60e01352012-05-29 09:00:34 +05302971disable_hs_ldo:
Jack Pham80162462013-07-10 11:59:01 -07002972 dwc3_hsusb_ldo_enable(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302973free_hs_ldo_init:
Jack Pham80162462013-07-10 11:59:01 -07002974 dwc3_hsusb_ldo_init(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302975disable_hs_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07002976 regulator_disable(mdwc->hsusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302977unconfig_hs_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07002978 dwc3_hsusb_config_vddcx(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302979disable_ss_ldo:
Jack Pham80162462013-07-10 11:59:01 -07002980 dwc3_ssusb_ldo_enable(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302981free_ss_ldo_init:
Jack Pham80162462013-07-10 11:59:01 -07002982 dwc3_ssusb_ldo_init(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302983disable_ss_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07002984 regulator_disable(mdwc->ssusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302985unconfig_ss_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07002986 dwc3_ssusb_config_vddcx(mdwc, 0);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002987disable_ref_clk:
Jack Pham80162462013-07-10 11:59:01 -07002988 clk_disable_unprepare(mdwc->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002989disable_utmi_clk:
Jack Pham80162462013-07-10 11:59:01 -07002990 clk_disable_unprepare(mdwc->utmi_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002991disable_sleep_a_clk:
Jack Pham80162462013-07-10 11:59:01 -07002992 clk_disable_unprepare(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002993disable_sleep_clk:
Jack Pham80162462013-07-10 11:59:01 -07002994 clk_disable_unprepare(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002995disable_iface_clk:
Jack Pham80162462013-07-10 11:59:01 -07002996 clk_disable_unprepare(mdwc->iface_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302997disable_core_clk:
Jack Pham80162462013-07-10 11:59:01 -07002998 clk_disable_unprepare(mdwc->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302999disable_xo:
Jack Pham80162462013-07-10 11:59:01 -07003000 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05303001put_xo:
Jack Pham80162462013-07-10 11:59:01 -07003002 clk_put(mdwc->xo_clk);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07003003disable_dwc3_gdsc:
Jack Pham80162462013-07-10 11:59:01 -07003004 dwc3_msm_config_gdsc(mdwc, 0);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003005
3006 return ret;
3007}
3008
3009static int __devexit dwc3_msm_remove(struct platform_device *pdev)
3010{
Jack Pham80162462013-07-10 11:59:01 -07003011 struct dwc3_msm *mdwc = platform_get_drvdata(pdev);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003012
Jack Pham80162462013-07-10 11:59:01 -07003013 if (!mdwc->ext_chg_device) {
3014 device_destroy(mdwc->ext_chg_class, mdwc->ext_chg_dev);
3015 cdev_del(&mdwc->ext_chg_cdev);
3016 class_destroy(mdwc->ext_chg_class);
3017 unregister_chrdev_region(mdwc->ext_chg_dev, 1);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303018 }
3019
Jack Pham80162462013-07-10 11:59:01 -07003020 if (mdwc->id_adc_detect)
Jack Pham0fc12332012-11-19 13:14:22 -08003021 qpnp_adc_tm_usbid_end();
Manu Gautamb5067272012-07-02 09:53:41 +05303022 if (dwc3_debugfs_root)
3023 debugfs_remove_recursive(dwc3_debugfs_root);
Jack Pham80162462013-07-10 11:59:01 -07003024 if (mdwc->otg_xceiv) {
3025 dwc3_start_chg_det(&mdwc->charger, false);
3026 usb_put_transceiver(mdwc->otg_xceiv);
Manu Gautam8c642812012-06-07 10:35:10 +05303027 }
Jack Pham80162462013-07-10 11:59:01 -07003028 if (mdwc->usb_psy.dev)
3029 power_supply_unregister(&mdwc->usb_psy);
3030 if (mdwc->vbus_otg)
3031 regulator_disable(mdwc->vbus_otg);
Jack Pham0fc12332012-11-19 13:14:22 -08003032
Jack Pham80162462013-07-10 11:59:01 -07003033 pm_runtime_disable(mdwc->dev);
3034 device_init_wakeup(mdwc->dev, 0);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003035
Jack Pham80162462013-07-10 11:59:01 -07003036 dwc3_hsusb_ldo_enable(mdwc, 0);
3037 dwc3_hsusb_ldo_init(mdwc, 0);
3038 regulator_disable(mdwc->hsusb_vddcx);
3039 dwc3_hsusb_config_vddcx(mdwc, 0);
3040 dwc3_ssusb_ldo_enable(mdwc, 0);
3041 dwc3_ssusb_ldo_init(mdwc, 0);
3042 regulator_disable(mdwc->ssusb_vddcx);
3043 dwc3_ssusb_config_vddcx(mdwc, 0);
3044 clk_disable_unprepare(mdwc->core_clk);
3045 clk_disable_unprepare(mdwc->iface_clk);
3046 clk_disable_unprepare(mdwc->sleep_clk);
3047 clk_disable_unprepare(mdwc->hsphy_sleep_clk);
3048 clk_disable_unprepare(mdwc->ref_clk);
3049 clk_disable_unprepare(mdwc->xo_clk);
3050 clk_put(mdwc->xo_clk);
Manu Gautam60e01352012-05-29 09:00:34 +05303051
Jack Pham80162462013-07-10 11:59:01 -07003052 dwc3_msm_config_gdsc(mdwc, 0);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07003053
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003054 return 0;
3055}
3056
Manu Gautamb5067272012-07-02 09:53:41 +05303057static int dwc3_msm_pm_suspend(struct device *dev)
3058{
3059 int ret = 0;
3060 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3061
3062 dev_dbg(dev, "dwc3-msm PM suspend\n");
3063
Manu Gautam8d98a572013-01-21 16:34:50 +05303064 flush_delayed_work_sync(&mdwc->resume_work);
3065 if (!atomic_read(&mdwc->in_lpm)) {
3066 dev_err(mdwc->dev, "Abort PM suspend!! (USB is outside LPM)\n");
3067 return -EBUSY;
3068 }
3069
Manu Gautamb5067272012-07-02 09:53:41 +05303070 ret = dwc3_msm_suspend(mdwc);
3071 if (!ret)
3072 atomic_set(&mdwc->pm_suspended, 1);
3073
3074 return ret;
3075}
3076
3077static int dwc3_msm_pm_resume(struct device *dev)
3078{
3079 int ret = 0;
3080 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3081
3082 dev_dbg(dev, "dwc3-msm PM resume\n");
3083
3084 atomic_set(&mdwc->pm_suspended, 0);
3085 if (mdwc->resume_pending) {
3086 mdwc->resume_pending = false;
3087
3088 ret = dwc3_msm_resume(mdwc);
3089 /* Update runtime PM status */
3090 pm_runtime_disable(dev);
3091 pm_runtime_set_active(dev);
3092 pm_runtime_enable(dev);
3093
3094 /* Let OTG know about resume event and update pm_count */
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05303095 if (mdwc->otg_xceiv) {
Manu Gautamb5067272012-07-02 09:53:41 +05303096 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
3097 DWC3_EVENT_PHY_RESUME);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05303098 if (mdwc->ext_xceiv.otg_capability)
3099 mdwc->ext_xceiv.notify_ext_events(
3100 mdwc->otg_xceiv->otg,
3101 DWC3_EVENT_XCEIV_STATE);
3102 }
Manu Gautamb5067272012-07-02 09:53:41 +05303103 }
3104
3105 return ret;
3106}
3107
3108static int dwc3_msm_runtime_idle(struct device *dev)
3109{
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303110 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3111
Manu Gautamb5067272012-07-02 09:53:41 +05303112 dev_dbg(dev, "DWC3-msm runtime idle\n");
3113
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303114 if (mdwc->ext_chg_active) {
3115 dev_dbg(dev, "Deferring LPM\n");
3116 /*
3117 * Charger detection may happen in user space.
3118 * Delay entering LPM by 3 sec. Otherwise we
3119 * have to exit LPM when user space begins
3120 * charger detection.
3121 *
3122 * This timer will be canceled when user space
3123 * votes against LPM by incrementing PM usage
3124 * counter. We enter low power mode when
3125 * PM usage counter is decremented.
3126 */
3127 pm_schedule_suspend(dev, 3000);
3128 return -EAGAIN;
3129 }
3130
Manu Gautamb5067272012-07-02 09:53:41 +05303131 return 0;
3132}
3133
3134static int dwc3_msm_runtime_suspend(struct device *dev)
3135{
3136 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3137
3138 dev_dbg(dev, "DWC3-msm runtime suspend\n");
3139
3140 return dwc3_msm_suspend(mdwc);
3141}
3142
3143static int dwc3_msm_runtime_resume(struct device *dev)
3144{
3145 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3146
3147 dev_dbg(dev, "DWC3-msm runtime resume\n");
3148
3149 return dwc3_msm_resume(mdwc);
3150}
3151
3152static const struct dev_pm_ops dwc3_msm_dev_pm_ops = {
3153 SET_SYSTEM_SLEEP_PM_OPS(dwc3_msm_pm_suspend, dwc3_msm_pm_resume)
3154 SET_RUNTIME_PM_OPS(dwc3_msm_runtime_suspend, dwc3_msm_runtime_resume,
3155 dwc3_msm_runtime_idle)
3156};
3157
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003158static const struct of_device_id of_dwc3_matach[] = {
3159 {
3160 .compatible = "qcom,dwc-usb3-msm",
3161 },
3162 { },
3163};
3164MODULE_DEVICE_TABLE(of, of_dwc3_matach);
3165
3166static struct platform_driver dwc3_msm_driver = {
3167 .probe = dwc3_msm_probe,
3168 .remove = __devexit_p(dwc3_msm_remove),
3169 .driver = {
3170 .name = "msm-dwc3",
Manu Gautamb5067272012-07-02 09:53:41 +05303171 .pm = &dwc3_msm_dev_pm_ops,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003172 .of_match_table = of_dwc3_matach,
3173 },
3174};
3175
Manu Gautam377821c2012-09-28 16:53:24 +05303176MODULE_LICENSE("GPL v2");
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003177MODULE_DESCRIPTION("DesignWare USB3 MSM Glue Layer");
3178
3179static int __devinit dwc3_msm_init(void)
3180{
3181 return platform_driver_register(&dwc3_msm_driver);
3182}
3183module_init(dwc3_msm_init);
3184
3185static void __exit dwc3_msm_exit(void)
3186{
3187 platform_driver_unregister(&dwc3_msm_driver);
3188}
3189module_exit(dwc3_msm_exit);