blob: f63af6495d6b9751f8a7e6db250895f87ad485e9 [file] [log] [blame]
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -07001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070018#include <linux/regulator/consumer.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070019#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070020
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080021extern pgprot_t pgprot_kernel;
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -080022extern struct platform_device *msm_iommu_root_dev;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080023
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070024/* Domain attributes */
25#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
26
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080027/* Mask for the cache policy attribute */
28#define MSM_IOMMU_CP_MASK 0x03
29
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070030/* Maximum number of Machine IDs that we are allowing to be mapped to the same
31 * context bank. The number of MIDs mapped to the same CB does not affect
32 * performance, but there is a practical limit on how many distinct MIDs may
33 * be present. These mappings are typically determined at design time and are
34 * not expected to change at run time.
35 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080036#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070037
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070038/* Maximum number of SMT entries allowed by the system */
39#define MAX_NUM_SMR 128
40
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070041#define MAX_NUM_BFB_REGS 32
42
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070043/**
44 * struct msm_iommu_dev - a single IOMMU hardware instance
45 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080046 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070047 */
48struct msm_iommu_dev {
49 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080050 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060051 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070052};
53
54/**
55 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
56 * name Human-readable name given to this context bank
57 * num Index of this context bank within the hardware
58 * mids List of Machine IDs that are to be mapped into this context
59 * bank, terminated by -1. The MID is a set of signals on the
60 * AXI bus that identifies the function associated with a specific
61 * memory request. (See ARM spec).
62 */
63struct msm_iommu_ctx_dev {
64 const char *name;
65 int num;
66 int mids[MAX_NUM_MIDS];
67};
68
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070069/**
70 * struct msm_iommu_bfb_settings - a set of IOMMU BFB tuning parameters
71 * regs An array of register offsets to configure
72 * data Values to write to corresponding registers
73 * length Number of valid entries in the offset/val arrays
74 */
75struct msm_iommu_bfb_settings {
76 unsigned int regs[MAX_NUM_BFB_REGS];
77 unsigned int data[MAX_NUM_BFB_REGS];
78 int length;
79};
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070080
81/**
82 * struct msm_iommu_drvdata - A single IOMMU hardware instance
83 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080084 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070085 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080086 * @clk: The bus clock for this IOMMU hardware instance
87 * @pclk: The clock for the IOMMU bus interconnect
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -070088 * @aclk: Alternate clock for this IOMMU core, if any
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070089 * @name: Human-readable name of this IOMMU device
90 * @gdsc: Regulator needed to power this HW block (v2 only)
91 * @nsmr: Size of the SMT on this HW block (v2 only)
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070092 * @bfb_settings: Optional BFB performance tuning parameters
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080093 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070094 * A msm_iommu_drvdata holds the global driver data about a single piece
95 * of an IOMMU hardware instance.
96 */
97struct msm_iommu_drvdata {
98 void __iomem *base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080099 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -0600100 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800101 struct clk *clk;
102 struct clk *pclk;
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -0700103 struct clk *aclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104 const char *name;
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700105 struct regulator *gdsc;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700106 unsigned int nsmr;
Stepan Moskovchenko880a3182012-10-01 12:35:24 -0700107 struct msm_iommu_bfb_settings *bfb_settings;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700108};
109
110/**
111 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
112 * @num: Hardware context number of this context
113 * @pdev: Platform device associated wit this HW instance
114 * @attached_elm: List element for domains to track which devices are
115 * attached to them
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700116 * @attached_domain Domain currently attached to this context (if any)
117 * @name Human-readable name of this context device
118 * @sids List of Stream IDs mapped to this context (v2 only)
119 * @nsid Number of Stream IDs mapped to this context (v2 only)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700120 *
121 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
122 * within each IOMMU hardware instance
123 */
124struct msm_iommu_ctx_drvdata {
125 int num;
126 struct platform_device *pdev;
127 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -0700128 struct iommu_domain *attached_domain;
129 const char *name;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700130 u32 sids[MAX_NUM_SMR];
131 unsigned int nsid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700132};
133
134/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700135 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
136 * interrupt is not supported in the API yet, but this will print an error
137 * message and dump useful IOMMU registers.
138 */
139irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800140irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700141
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600142#ifdef CONFIG_MSM_IOMMU
143/*
144 * Look up an IOMMU context device by its context name. NULL if none found.
145 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
146 * their platform devices.
147 */
148struct device *msm_iommu_get_ctx(const char *ctx_name);
149#else
150static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
151{
152 return NULL;
153}
154#endif
155
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700156#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700157
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800158static inline int msm_soc_version_supports_iommu_v1(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700159{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800160#ifdef CONFIG_OF
161 struct device_node *node;
162
163 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v2");
164 if (node) {
165 of_node_put(node);
166 return 0;
167 }
168#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700169 if (cpu_is_msm8960() &&
170 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
171 return 0;
172
173 if (cpu_is_msm8x60() &&
174 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
175 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
176 return 0;
177 }
178 return 1;
179}