blob: 671e7966500946770e27c3efc4af5f91cd303cf5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400103 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heo800b3992006-12-03 21:34:13 +0900109 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
110 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 /* combined mode. if set, PATA is channel 0.
113 * if clear, PATA is channel 1.
114 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700115 PIIX_PORT_ENABLED = (1 << 0),
116 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heo1d076e52006-03-01 01:25:39 +0900121 /* controller IDs */
Tejun Heo00242ec2007-11-19 11:24:25 +0900122 piix_pata_mwdma = 0, /* PIIX3 MWDMA only */
123 piix_pata_33, /* PIIX4 at 33Mhz */
124 ich_pata_33, /* ICH up to UDMA 33 only */
125 ich_pata_66, /* ICH up to 66 Mhz */
126 ich_pata_100, /* ICH up to UDMA 100 */
127 ich5_sata,
128 ich6_sata,
129 ich6_sata_ahci,
130 ich6m_sata_ahci,
131 ich8_sata_ahci,
132 ich8_2port_sata,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900133 ich8m_apple_sata_ahci, /* locks up on second port enable */
Tejun Heo00242ec2007-11-19 11:24:25 +0900134 tolapai_sata_ahci,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400135
Tejun Heod33f58b2006-03-01 01:25:39 +0900136 /* constants for mapping table */
137 P0 = 0, /* port 0 */
138 P1 = 1, /* port 1 */
139 P2 = 2, /* port 2 */
140 P3 = 3, /* port 3 */
141 IDE = -1, /* IDE */
142 NA = -2, /* not avaliable */
143 RV = -3, /* reserved */
144
Greg Felix7b6dbd62005-07-28 15:54:15 -0400145 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900146
147 /* host->flags bits */
148 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149};
150
Tejun Heod33f58b2006-03-01 01:25:39 +0900151struct piix_map_db {
152 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400153 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900154 const int map[][4];
155};
156
Tejun Heod96715c2006-06-29 01:58:28 +0900157struct piix_host_priv {
158 const int *map;
159};
160
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400161static int piix_init_one(struct pci_dev *pdev,
162 const struct pci_device_id *ent);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400163static void piix_pata_error_handler(struct ata_port *ap);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400164static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
165static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
166static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100167static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900168#ifdef CONFIG_PM
169static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
170static int piix_pci_device_resume(struct pci_dev *pdev);
171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173static unsigned int in_module_init = 1;
174
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500175static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000176 /* Intel PIIX3 for the 430HX etc */
177 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
179 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
180 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400181 /* Intel PIIX4 */
182 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 /* Intel PIIX4 */
184 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
185 /* Intel PIIX */
186 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel ICH (i810, i815, i840) UDMA 66*/
188 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
189 /* Intel ICH0 : UDMA 33*/
190 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
191 /* Intel ICH2M */
192 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
194 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 /* Intel ICH3M */
196 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH3 (E7500/1) UDMA 100 */
198 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
200 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700203 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 /* C-ICH (i810E2) */
205 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400206 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400207 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* ICH6 (and 6) (i915) UDMA 100 */
209 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700211 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400212 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400213 /* ICH8 Mobile PATA Controller */
214 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 /* NOTE: The following PCI ids must be kept in sync with the
217 * list in drivers/pci/quirks.c.
218 */
219
Tejun Heo1d076e52006-03-01 01:25:39 +0900220 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900222 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900225 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900227 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500231 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
233 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
234 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500235 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900237 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800238 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500239 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800240 /* SATA Controller 1 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400241 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800242 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900243 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* Mobile SATA Controller IDE (ICH8M) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400245 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900246 /* Mobile SATA Controller IDE (ICH8M), Apple */
247 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller IDE (ICH9) */
249 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
250 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900251 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900253 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800254 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900255 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900257 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9M) */
259 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700260 /* SATA Controller IDE (Tolapai) */
261 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 { } /* terminate list */
264};
265
266static struct pci_driver piix_pci_driver = {
267 .name = DRV_NAME,
268 .id_table = piix_pci_tbl,
269 .probe = piix_init_one,
270 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900271#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900272 .suspend = piix_pci_device_suspend,
273 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900274#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275};
276
Jeff Garzik193515d2005-11-07 00:59:37 -0500277static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 .module = THIS_MODULE,
279 .name = DRV_NAME,
280 .ioctl = ata_scsi_ioctl,
281 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .can_queue = ATA_DEF_QUEUE,
283 .this_id = ATA_SHT_THIS_ID,
284 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
286 .emulated = ATA_SHT_EMULATED,
287 .use_clustering = ATA_SHT_USE_CLUSTERING,
288 .proc_name = DRV_NAME,
289 .dma_boundary = ATA_DMA_BOUNDARY,
290 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900291 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293};
294
Jeff Garzik057ace52005-10-22 14:27:05 -0400295static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 .set_piomode = piix_set_piomode,
297 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800298 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300 .tf_load = ata_tf_load,
301 .tf_read = ata_tf_read,
302 .check_status = ata_check_status,
303 .exec_command = ata_exec_command,
304 .dev_select = ata_std_dev_select,
305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 .bmdma_setup = ata_bmdma_setup,
307 .bmdma_start = ata_bmdma_start,
308 .bmdma_stop = ata_bmdma_stop,
309 .bmdma_status = ata_bmdma_status,
310 .qc_prep = ata_qc_prep,
311 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900312 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Tejun Heo3f037db2006-05-15 20:58:25 +0900314 .freeze = ata_bmdma_freeze,
315 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900316 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900317 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100318 .cable_detect = ata_cable_40wire,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 .irq_handler = ata_interrupt,
321 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900322 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Jeff Garzik669a5db2006-08-29 18:12:40 -0400327static const struct ata_port_operations ich_pata_ops = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400328 .set_piomode = piix_set_piomode,
329 .set_dmamode = ich_set_dmamode,
330 .mode_filter = ata_pci_default_filter,
331
332 .tf_load = ata_tf_load,
333 .tf_read = ata_tf_read,
334 .check_status = ata_check_status,
335 .exec_command = ata_exec_command,
336 .dev_select = ata_std_dev_select,
337
338 .bmdma_setup = ata_bmdma_setup,
339 .bmdma_start = ata_bmdma_start,
340 .bmdma_stop = ata_bmdma_stop,
341 .bmdma_status = ata_bmdma_status,
342 .qc_prep = ata_qc_prep,
343 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900344 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400345
346 .freeze = ata_bmdma_freeze,
347 .thaw = ata_bmdma_thaw,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100348 .error_handler = piix_pata_error_handler,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100350 .cable_detect = ich_pata_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400351
352 .irq_handler = ata_interrupt,
353 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900354 .irq_on = ata_irq_on,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355
356 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400357};
358
Jeff Garzik057ace52005-10-22 14:27:05 -0400359static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 .tf_load = ata_tf_load,
361 .tf_read = ata_tf_read,
362 .check_status = ata_check_status,
363 .exec_command = ata_exec_command,
364 .dev_select = ata_std_dev_select,
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 .bmdma_setup = ata_bmdma_setup,
367 .bmdma_start = ata_bmdma_start,
368 .bmdma_stop = ata_bmdma_stop,
369 .bmdma_status = ata_bmdma_status,
370 .qc_prep = ata_qc_prep,
371 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900372 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Tejun Heo3f037db2006-05-15 20:58:25 +0900374 .freeze = ata_bmdma_freeze,
375 .thaw = ata_bmdma_thaw,
Alan Cox2f91d812007-05-21 15:15:51 +0100376 .error_handler = ata_bmdma_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900377 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
379 .irq_handler = ata_interrupt,
380 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900381 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Tejun Heod96715c2006-06-29 01:58:28 +0900386static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900387 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400388 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900389 .map = {
390 /* PM PS SM SS MAP */
391 { P0, NA, P1, NA }, /* 000b */
392 { P1, NA, P0, NA }, /* 001b */
393 { RV, RV, RV, RV },
394 { RV, RV, RV, RV },
395 { P0, P1, IDE, IDE }, /* 100b */
396 { P1, P0, IDE, IDE }, /* 101b */
397 { IDE, IDE, P0, P1 }, /* 110b */
398 { IDE, IDE, P1, P0 }, /* 111b */
399 },
400};
401
Tejun Heod96715c2006-06-29 01:58:28 +0900402static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900403 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400404 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900405 .map = {
406 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900407 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900408 { IDE, IDE, P1, P3 }, /* 01b */
409 { P0, P2, IDE, IDE }, /* 10b */
410 { RV, RV, RV, RV },
411 },
412};
413
Tejun Heod96715c2006-06-29 01:58:28 +0900414static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900415 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400416 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900417
418 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900419 * it anyway. MAP 01b have been spotted on both ICH6M and
420 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900421 */
422 .map = {
423 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900424 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900425 { IDE, IDE, P1, P3 }, /* 01b */
426 { P0, P2, IDE, IDE }, /* 10b */
427 { RV, RV, RV, RV },
428 },
429};
430
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400431static const struct piix_map_db ich8_map_db = {
432 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900433 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400434 .map = {
435 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700436 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400437 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900438 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400439 { RV, RV, RV, RV },
440 },
441};
442
Tejun Heo00242ec2007-11-19 11:24:25 +0900443static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700444 .mask = 0x3,
445 .port_enable = 0x3,
446 .map = {
447 /* PM PS SM SS MAP */
448 { P0, NA, P1, NA }, /* 00b */
449 { RV, RV, RV, RV }, /* 01b */
450 { RV, RV, RV, RV }, /* 10b */
451 { RV, RV, RV, RV },
452 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700453};
454
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900455static const struct piix_map_db ich8m_apple_map_db = {
456 .mask = 0x3,
457 .port_enable = 0x1,
458 .map = {
459 /* PM PS SM SS MAP */
460 { P0, NA, NA, NA }, /* 00b */
461 { RV, RV, RV, RV },
462 { P0, P2, IDE, IDE }, /* 10b */
463 { RV, RV, RV, RV },
464 },
465};
466
Tejun Heo00242ec2007-11-19 11:24:25 +0900467static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700468 .mask = 0x3,
469 .port_enable = 0x3,
470 .map = {
471 /* PM PS SM SS MAP */
472 { P0, NA, P1, NA }, /* 00b */
473 { RV, RV, RV, RV }, /* 01b */
474 { RV, RV, RV, RV }, /* 10b */
475 { RV, RV, RV, RV },
476 },
477};
478
Tejun Heod96715c2006-06-29 01:58:28 +0900479static const struct piix_map_db *piix_map_db_table[] = {
480 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900481 [ich6_sata] = &ich6_map_db,
482 [ich6_sata_ahci] = &ich6_map_db,
483 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400484 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900485 [ich8_2port_sata] = &ich8_2port_map_db,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900486 [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700487 [tolapai_sata_ahci] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900488};
489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900491 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
492 {
493 .sht = &piix_sht,
494 .flags = PIIX_PATA_FLAGS,
495 .pio_mask = 0x1f, /* pio0-4 */
496 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
497 .port_ops = &piix_pata_ops,
498 },
499
Jeff Garzikec300d92007-09-01 07:17:36 -0400500 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900501 {
502 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900503 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900504 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400505 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900506 .udma_mask = ATA_UDMA_MASK_40C,
507 .port_ops = &piix_pata_ops,
508 },
509
Jeff Garzikec300d92007-09-01 07:17:36 -0400510 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 {
512 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900513 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400514 .pio_mask = 0x1f, /* pio 0-4 */
515 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
516 .udma_mask = ATA_UDMA2, /* UDMA33 */
517 .port_ops = &ich_pata_ops,
518 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400519
520 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400521 {
522 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900523 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400524 .pio_mask = 0x1f, /* pio 0-4 */
525 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
526 .udma_mask = ATA_UDMA4,
527 .port_ops = &ich_pata_ops,
528 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400529
Jeff Garzikec300d92007-09-01 07:17:36 -0400530 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400531 {
532 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900533 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400536 .udma_mask = ATA_UDMA5, /* udma0-5 */
537 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 },
539
Jeff Garzikec300d92007-09-01 07:17:36 -0400540 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 {
542 .sht = &piix_sht,
Tejun Heo228c1592006-11-10 18:08:10 +0900543 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 .pio_mask = 0x1f, /* pio0-4 */
545 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400546 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 .port_ops = &piix_sata_ops,
548 },
549
Jeff Garzikec300d92007-09-01 07:17:36 -0400550 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 {
552 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900553 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 .pio_mask = 0x1f, /* pio0-4 */
555 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400556 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 .port_ops = &piix_sata_ops,
558 },
559
Jeff Garzikec300d92007-09-01 07:17:36 -0400560 [ich6_sata_ahci] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700561 {
562 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900563 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900564 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700565 .pio_mask = 0x1f, /* pio0-4 */
566 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400567 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700568 .port_ops = &piix_sata_ops,
569 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900570
Jeff Garzikec300d92007-09-01 07:17:36 -0400571 [ich6m_sata_ahci] =
Tejun Heo1d076e52006-03-01 01:25:39 +0900572 {
573 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900574 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900575 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900576 .pio_mask = 0x1f, /* pio0-4 */
577 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400578 .udma_mask = ATA_UDMA6,
Tejun Heo1d076e52006-03-01 01:25:39 +0900579 .port_ops = &piix_sata_ops,
580 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400581
Jeff Garzikec300d92007-09-01 07:17:36 -0400582 [ich8_sata_ahci] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400583 {
584 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900585 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400586 PIIX_FLAG_AHCI,
587 .pio_mask = 0x1f, /* pio0-4 */
588 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400589 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400590 .port_ops = &piix_sata_ops,
591 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400592
Tejun Heo00242ec2007-11-19 11:24:25 +0900593 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700594 {
595 .sht = &piix_sht,
596 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
597 PIIX_FLAG_AHCI,
598 .pio_mask = 0x1f, /* pio0-4 */
599 .mwdma_mask = 0x07, /* mwdma0-2 */
600 .udma_mask = ATA_UDMA6,
601 .port_ops = &piix_sata_ops,
602 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700603
Tejun Heo00242ec2007-11-19 11:24:25 +0900604 [tolapai_sata_ahci] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700605 {
606 .sht = &piix_sht,
607 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
608 PIIX_FLAG_AHCI,
609 .pio_mask = 0x1f, /* pio0-4 */
610 .mwdma_mask = 0x07, /* mwdma0-2 */
611 .udma_mask = ATA_UDMA6,
612 .port_ops = &piix_sata_ops,
613 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900614
615 [ich8m_apple_sata_ahci] =
616 {
617 .sht = &piix_sht,
618 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
619 PIIX_FLAG_AHCI,
620 .pio_mask = 0x1f, /* pio0-4 */
621 .mwdma_mask = 0x07, /* mwdma0-2 */
622 .udma_mask = ATA_UDMA6,
623 .port_ops = &piix_sata_ops,
624 },
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626};
627
628static struct pci_bits piix_enable_bits[] = {
629 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
630 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
631};
632
633MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
634MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
635MODULE_LICENSE("GPL");
636MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
637MODULE_VERSION(DRV_VERSION);
638
Alan Coxfc085152006-10-10 14:28:11 -0700639struct ich_laptop {
640 u16 device;
641 u16 subvendor;
642 u16 subdevice;
643};
644
645/*
646 * List of laptops that use short cables rather than 80 wire
647 */
648
649static const struct ich_laptop ich_laptop[] = {
650 /* devid, subvendor, subdev */
651 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000652 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900653 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700654 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400655 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200656 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Alan Coxfc085152006-10-10 14:28:11 -0700657 /* end marker */
658 { 0, }
659};
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100662 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 * @ap: Port for which cable detect info is desired
664 *
665 * Read 80c cable indicator from ATA PCI device's PCI config
666 * register. This register is normally set by firmware (BIOS).
667 *
668 * LOCKING:
669 * None (inherited from caller).
670 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400671
Alan Coxeb4a2c72007-04-11 00:04:20 +0100672static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673{
Jeff Garzikcca39742006-08-24 03:19:22 -0400674 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700675 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 u8 tmp, mask;
677
Alan Coxfc085152006-10-10 14:28:11 -0700678 /* Check for specials - Acer Aspire 5602WLMi */
679 while (lap->device) {
680 if (lap->device == pdev->device &&
681 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400682 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100683 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400684
Alan Coxfc085152006-10-10 14:28:11 -0700685 lap++;
686 }
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900689 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
691 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100692 return ATA_CBL_PATA40;
693 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
696/**
Tejun Heoccc46722006-05-31 18:28:14 +0900697 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900698 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900699 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 * LOCKING:
702 * None (inherited from caller).
703 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900704static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705{
Tejun Heocc0680a2007-08-06 18:36:23 +0900706 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400707 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Alan Coxc9619222006-09-26 17:53:38 +0100709 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
710 return -ENOENT;
Tejun Heocc0680a2007-08-06 18:36:23 +0900711 return ata_std_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900712}
713
714static void piix_pata_error_handler(struct ata_port *ap)
715{
716 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
717 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718}
719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720/**
721 * piix_set_piomode - Initialize host controller PATA PIO timings
722 * @ap: Port whose timings we are configuring
723 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 *
725 * Set PIO mode for device, in host controller PCI config space.
726 *
727 * LOCKING:
728 * None (inherited from caller).
729 */
730
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400731static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
733 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400734 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900736 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 unsigned int slave_port = 0x44;
738 u16 master_data;
739 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400740 u8 udma_enable;
741 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400742
Jeff Garzik669a5db2006-08-29 18:12:40 -0400743 /*
744 * See Intel Document 298600-004 for the timing programing rules
745 * for ICH controllers.
746 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
748 static const /* ISP RTC */
749 u8 timings[][2] = { { 0, 0 },
750 { 0, 0 },
751 { 1, 0 },
752 { 2, 1 },
753 { 2, 3 }, };
754
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755 if (pio >= 2)
756 control |= 1; /* TIME1 enable */
757 if (ata_pio_need_iordy(adev))
758 control |= 2; /* IE enable */
759
Jeff Garzik85cd7252006-08-31 00:03:49 -0400760 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400761 if (adev->class == ATA_DEV_ATA)
762 control |= 4; /* PPE enable */
763
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200764 /* PIO configuration clears DTE unconditionally. It will be
765 * programmed in set_dmamode which is guaranteed to be called
766 * after set_piomode if any DMA mode is available.
767 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 pci_read_config_word(dev, master_port, &master_data);
769 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200770 /* clear TIME1|IE1|PPE1|DTE1 */
771 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400772 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774 /* enable PPE1, IE1 and TIME1 as needed */
775 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900777 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400778 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200779 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
780 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200782 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
783 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400784 /* Enable PPE, IE and TIME as appropriate */
785 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200786 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 master_data |=
788 (timings[pio][0] << 12) |
789 (timings[pio][1] << 8);
790 }
791 pci_write_config_word(dev, master_port, master_data);
792 if (is_slave)
793 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794
795 /* Ensure the UDMA bit is off - it will be turned back on if
796 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400797
Jeff Garzik669a5db2006-08-29 18:12:40 -0400798 if (ap->udma_mask) {
799 pci_read_config_byte(dev, 0x48, &udma_enable);
800 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
801 pci_write_config_byte(dev, 0x48, udma_enable);
802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803}
804
805/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400806 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400808 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200810 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 *
812 * Set UDMA mode for device, in host controller PCI config space.
813 *
814 * LOCKING:
815 * None (inherited from caller).
816 */
817
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400818static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Jeff Garzikcca39742006-08-24 03:19:22 -0400820 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400821 u8 master_port = ap->port_no ? 0x42 : 0x40;
822 u16 master_data;
823 u8 speed = adev->dma_mode;
824 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800825 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400826
Jeff Garzik669a5db2006-08-29 18:12:40 -0400827 static const /* ISP RTC */
828 u8 timings[][2] = { { 0, 0 },
829 { 0, 0 },
830 { 1, 0 },
831 { 2, 1 },
832 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Jeff Garzik669a5db2006-08-29 18:12:40 -0400834 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000835 if (ap->udma_mask)
836 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400839 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
840 u16 udma_timing;
841 u16 ideconf;
842 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400843
Jeff Garzik669a5db2006-08-29 18:12:40 -0400844 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400845 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400846 * selection of dividers
847 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400848 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400849 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 */
851 u_speed = min(2 - (udma & 1), udma);
852 if (udma == 5)
853 u_clock = 0x1000; /* 100Mhz */
854 else if (udma > 2)
855 u_clock = 1; /* 66Mhz */
856 else
857 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400858
Jeff Garzik669a5db2006-08-29 18:12:40 -0400859 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400860
Jeff Garzik669a5db2006-08-29 18:12:40 -0400861 /* Load the CT/RP selection */
862 pci_read_config_word(dev, 0x4A, &udma_timing);
863 udma_timing &= ~(3 << (4 * devid));
864 udma_timing |= u_speed << (4 * devid);
865 pci_write_config_word(dev, 0x4A, udma_timing);
866
Jeff Garzik85cd7252006-08-31 00:03:49 -0400867 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400868 /* Select a 33/66/100Mhz clock */
869 pci_read_config_word(dev, 0x54, &ideconf);
870 ideconf &= ~(0x1001 << devid);
871 ideconf |= u_clock << devid;
872 /* For ICH or later we should set bit 10 for better
873 performance (WR_PingPong_En) */
874 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400877 /*
878 * MWDMA is driven by the PIO timings. We must also enable
879 * IORDY unconditionally along with TIME1. PPE has already
880 * been set when the PIO timing was set.
881 */
882 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
883 unsigned int control;
884 u8 slave_data;
885 const unsigned int needed_pio[3] = {
886 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
887 };
888 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400889
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400891
Jeff Garzik669a5db2006-08-29 18:12:40 -0400892 /* If the drive MWDMA is faster than it can do PIO then
893 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400894
Jeff Garzik669a5db2006-08-29 18:12:40 -0400895 if (adev->pio_mode < needed_pio[mwdma])
896 /* Enable DMA timing only */
897 control |= 8; /* PIO cycles in PIO0 */
898
899 if (adev->devno) { /* Slave */
900 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
901 master_data |= control << 4;
902 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200903 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400904 /* Load the matching timing */
905 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
906 pci_write_config_byte(dev, 0x44, slave_data);
907 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400908 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400909 and master timing bits */
910 master_data |= control;
911 master_data |=
912 (timings[pio][0] << 12) |
913 (timings[pio][1] << 8);
914 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200915
916 if (ap->udma_mask) {
917 udma_enable &= ~(1 << devid);
918 pci_write_config_word(dev, master_port, master_data);
919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400921 /* Don't scribble on 0x48 if the controller does not support UDMA */
922 if (ap->udma_mask)
923 pci_write_config_byte(dev, 0x48, udma_enable);
924}
925
926/**
927 * piix_set_dmamode - Initialize host controller PATA DMA timings
928 * @ap: Port whose timings we are configuring
929 * @adev: um
930 *
931 * Set MW/UDMA mode for device, in host controller PCI config space.
932 *
933 * LOCKING:
934 * None (inherited from caller).
935 */
936
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400937static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400938{
939 do_pata_set_dmamode(ap, adev, 0);
940}
941
942/**
943 * ich_set_dmamode - Initialize host controller PATA DMA timings
944 * @ap: Port whose timings we are configuring
945 * @adev: um
946 *
947 * Set MW/UDMA mode for device, in host controller PCI config space.
948 *
949 * LOCKING:
950 * None (inherited from caller).
951 */
952
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400953static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400954{
955 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956}
957
Tejun Heob8b275e2007-07-10 15:55:43 +0900958#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900959static int piix_broken_suspend(void)
960{
Jeff Garzik18552562007-10-03 15:15:40 -0400961 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900962 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700963 .ident = "TECRA M3",
964 .matches = {
965 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
966 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
967 },
968 },
969 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900970 .ident = "TECRA M5",
971 .matches = {
972 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
973 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
974 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900975 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900976 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900977 .ident = "TECRA M7",
978 .matches = {
979 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
980 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
981 },
982 },
983 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +0900984 .ident = "Satellite U200",
985 .matches = {
986 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
987 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
988 },
989 },
990 {
Yann Chachkoff62320e22007-11-07 12:02:27 +0900991 .ident = "Satellite Pro U200",
992 .matches = {
993 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
994 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
995 },
996 },
997 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900998 .ident = "Satellite U205",
999 .matches = {
1000 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1001 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1002 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001003 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001004 {
Tejun Heode753e52007-11-12 17:56:24 +09001005 .ident = "SATELLITE U205",
1006 .matches = {
1007 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1008 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1009 },
1010 },
1011 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001012 .ident = "Portege M500",
1013 .matches = {
1014 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1015 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1016 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001017 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001018
1019 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001020 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001021 static const char *oemstrs[] = {
1022 "Tecra M3,",
1023 };
1024 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001025
1026 if (dmi_check_system(sysids))
1027 return 1;
1028
Tejun Heo7abe79c2007-07-27 14:55:07 +09001029 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1030 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1031 return 1;
1032
Tejun Heo8c3832e2007-07-27 14:53:28 +09001033 return 0;
1034}
Tejun Heob8b275e2007-07-10 15:55:43 +09001035
1036static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1037{
1038 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1039 unsigned long flags;
1040 int rc = 0;
1041
1042 rc = ata_host_suspend(host, mesg);
1043 if (rc)
1044 return rc;
1045
1046 /* Some braindamaged ACPI suspend implementations expect the
1047 * controller to be awake on entry; otherwise, it burns cpu
1048 * cycles and power trying to do something to the sleeping
1049 * beauty.
1050 */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001051 if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001052 pci_save_state(pdev);
1053
1054 /* mark its power state as "unknown", since we don't
1055 * know if e.g. the BIOS will change its device state
1056 * when we suspend.
1057 */
1058 if (pdev->current_state == PCI_D0)
1059 pdev->current_state = PCI_UNKNOWN;
1060
1061 /* tell resume that it's waking up from broken suspend */
1062 spin_lock_irqsave(&host->lock, flags);
1063 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1064 spin_unlock_irqrestore(&host->lock, flags);
1065 } else
1066 ata_pci_device_do_suspend(pdev, mesg);
1067
1068 return 0;
1069}
1070
1071static int piix_pci_device_resume(struct pci_dev *pdev)
1072{
1073 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1074 unsigned long flags;
1075 int rc;
1076
1077 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1078 spin_lock_irqsave(&host->lock, flags);
1079 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1080 spin_unlock_irqrestore(&host->lock, flags);
1081
1082 pci_set_power_state(pdev, PCI_D0);
1083 pci_restore_state(pdev);
1084
1085 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001086 * pci_reenable_device() to avoid affecting the enable
1087 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001088 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001089 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001090 if (rc)
1091 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1092 "device after resume (%d)\n", rc);
1093 } else
1094 rc = ata_pci_device_do_resume(pdev);
1095
1096 if (rc == 0)
1097 ata_host_resume(host);
1098
1099 return rc;
1100}
1101#endif
1102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103#define AHCI_PCI_BAR 5
1104#define AHCI_GLOBAL_CTL 0x04
1105#define AHCI_ENABLE (1 << 31)
1106static int piix_disable_ahci(struct pci_dev *pdev)
1107{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001108 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 u32 tmp;
1110 int rc = 0;
1111
1112 /* BUG: pci_enable_device has not yet been called. This
1113 * works because this device is usually set up by BIOS.
1114 */
1115
Jeff Garzik374b1872005-08-30 05:42:52 -04001116 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1117 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001119
Jeff Garzik374b1872005-08-30 05:42:52 -04001120 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 if (!mmio)
1122 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1125 if (tmp & AHCI_ENABLE) {
1126 tmp &= ~AHCI_ENABLE;
1127 writel(tmp, mmio + AHCI_GLOBAL_CTL);
1128
1129 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1130 if (tmp & AHCI_ENABLE)
1131 rc = -EIO;
1132 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001133
Jeff Garzik374b1872005-08-30 05:42:52 -04001134 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 return rc;
1136}
1137
1138/**
Alan Coxc621b142005-12-08 19:22:28 +00001139 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001140 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001141 *
Alan Coxc621b142005-12-08 19:22:28 +00001142 * Check for the present of 450NX errata #19 and errata #25. If
1143 * they are found return an error code so we can turn off DMA
1144 */
1145
1146static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1147{
1148 struct pci_dev *pdev = NULL;
1149 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001150 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001151
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001152 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001153 /* Look for 450NX PXB. Check for problem configurations
1154 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001155 pci_read_config_word(pdev, 0x41, &cfg);
1156 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001157 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001158 no_piix_dma = 1;
1159 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001160 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001161 no_piix_dma = 2;
1162 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001163 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001164 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001165 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001166 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1167 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001168}
Alan Coxc621b142005-12-08 19:22:28 +00001169
Jeff Garzikea35d292006-07-11 11:48:50 -04001170static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001171 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001172 const struct piix_map_db *map_db)
1173{
1174 u16 pcs, new_pcs;
1175
1176 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1177
1178 new_pcs = pcs | map_db->port_enable;
1179
1180 if (new_pcs != pcs) {
1181 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1182 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1183 msleep(150);
1184 }
1185}
1186
Tejun Heod33f58b2006-03-01 01:25:39 +09001187static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001188 struct ata_port_info *pinfo,
1189 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001190{
Tejun Heod96715c2006-06-29 01:58:28 +09001191 struct piix_host_priv *hpriv = pinfo[0].private_data;
Al Virob4482a42007-10-14 19:35:40 +01001192 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001193 int i, invalid_map = 0;
1194 u8 map_value;
1195
1196 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1197
1198 map = map_db->map[map_value & map_db->mask];
1199
1200 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1201 for (i = 0; i < 4; i++) {
1202 switch (map[i]) {
1203 case RV:
1204 invalid_map = 1;
1205 printk(" XX");
1206 break;
1207
1208 case NA:
1209 printk(" --");
1210 break;
1211
1212 case IDE:
1213 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001214 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b752006-08-05 03:59:13 +09001215 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001216 i++;
1217 printk(" IDE IDE");
1218 break;
1219
1220 default:
1221 printk(" P%d", map[i]);
1222 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001223 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001224 break;
1225 }
1226 }
1227 printk(" ]\n");
1228
1229 if (invalid_map)
1230 dev_printk(KERN_ERR, &pdev->dev,
1231 "invalid MAP value %u\n", map_value);
1232
Tejun Heod96715c2006-06-29 01:58:28 +09001233 hpriv->map = map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001234}
1235
Tejun Heo43a98f02007-08-23 10:15:18 +09001236static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1237{
Jeff Garzik18552562007-10-03 15:15:40 -04001238 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001239 {
1240 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1241 * isn't used to boot the system which
1242 * disables the channel.
1243 */
1244 .ident = "M570U",
1245 .matches = {
1246 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1247 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1248 },
1249 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001250
1251 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001252 };
1253 u32 iocfg;
1254
1255 if (!dmi_check_system(sysids))
1256 return;
1257
1258 /* The datasheet says that bit 18 is NOOP but certain systems
1259 * seem to use it to disable a channel. Clear the bit on the
1260 * affected systems.
1261 */
1262 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1263 if (iocfg & (1 << 18)) {
1264 dev_printk(KERN_INFO, &pdev->dev,
1265 "applying IOCFG bit18 quirk\n");
1266 iocfg &= ~(1 << 18);
1267 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1268 }
1269}
1270
Alan Coxc621b142005-12-08 19:22:28 +00001271/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 * piix_init_one - Register PIIX ATA PCI device with kernel services
1273 * @pdev: PCI device to register
1274 * @ent: Entry in piix_pci_tbl matching with @pdev
1275 *
1276 * Called from kernel PCI layer. We probe for combined mode (sigh),
1277 * and then hand over control to libata, for it to do the rest.
1278 *
1279 * LOCKING:
1280 * Inherited from PCI layer (may sleep).
1281 *
1282 * RETURNS:
1283 * Zero on success, or -ERRNO value.
1284 */
1285
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001286static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
1288 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001289 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001290 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001291 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001292 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001293 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001296 dev_printk(KERN_DEBUG, &pdev->dev,
1297 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
1299 /* no hotplugging support (FIXME) */
1300 if (!in_module_init)
1301 return -ENODEV;
1302
Tejun Heo24dc5f32007-01-20 16:00:28 +09001303 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001304 if (!hpriv)
1305 return -ENOMEM;
1306
Tejun Heod33f58b2006-03-01 01:25:39 +09001307 port_info[0] = piix_port_info[ent->driver_data];
1308 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001309 port_info[0].private_data = hpriv;
1310 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
Jeff Garzikcca39742006-08-24 03:19:22 -04001312 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001313
Jeff Garzikcca39742006-08-24 03:19:22 -04001314 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001315 u8 tmp;
1316 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1317 if (tmp == PIIX_AHCI_DEVICE) {
1318 int rc = piix_disable_ahci(pdev);
1319 if (rc)
1320 return rc;
1321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 }
1323
Tejun Heod33f58b2006-03-01 01:25:39 +09001324 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001325 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001326 piix_init_sata_map(pdev, port_info,
1327 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001328 piix_init_pcs(pdev, port_info,
1329 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
Tejun Heo43a98f02007-08-23 10:15:18 +09001332 /* apply IOCFG bit18 quirk */
1333 piix_iocfg_bit18_quirk(pdev);
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 /* On ICH5, some BIOSen disable the interrupt using the
1336 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1337 * On ICH6, this bit has the same effect, but only when
1338 * MSI is disabled (and it is disabled, as we don't use
1339 * message-signalled interrupts currently).
1340 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001341 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001342 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Alan Coxc621b142005-12-08 19:22:28 +00001344 if (piix_check_450nx_errata(pdev)) {
1345 /* This writes into the master table but it does not
1346 really matter for this errata as we will apply it to
1347 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001348 port_info[0].mwdma_mask = 0;
1349 port_info[0].udma_mask = 0;
1350 port_info[1].mwdma_mask = 0;
1351 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001352 }
Tejun Heo1626aeb2007-05-04 12:43:58 +02001353 return ata_pci_init_one(pdev, ppi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354}
1355
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356static int __init piix_init(void)
1357{
1358 int rc;
1359
Pavel Roskinb7887192006-08-10 18:13:18 +09001360 DPRINTK("pci_register_driver\n");
1361 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 if (rc)
1363 return rc;
1364
1365 in_module_init = 0;
1366
1367 DPRINTK("done\n");
1368 return 0;
1369}
1370
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371static void __exit piix_exit(void)
1372{
1373 pci_unregister_driver(&piix_pci_driver);
1374}
1375
1376module_init(piix_init);
1377module_exit(piix_exit);