blob: e040d7f4f7f22c5fc1f1d72a97c1bcbf783c1c20 [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080033#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070034
35enum {
36 GCC_BASE,
37 MMSS_BASE,
38 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800116#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700124#define SYS_NOC_USB3_AXI_CBCR 0x0108
125#define USB30_SLEEP_CBCR 0x03CC
126#define USB2A_PHY_SLEEP_CBCR 0x04AC
127#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define SDCC1_APPS_CMD_RCGR 0x04D0
129#define SDCC2_APPS_CMD_RCGR 0x0510
130#define SDCC3_APPS_CMD_RCGR 0x0550
131#define SDCC4_APPS_CMD_RCGR 0x0590
132#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800133#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700134#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
135#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800136#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700137#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
138#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800139#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700140#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
141#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800142#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700143#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
144#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800145#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700146#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
147#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800148#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700149#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
150#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800151#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700152#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
153#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800154#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700155#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
156#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800157#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700158#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
159#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800160#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700161#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
162#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800163#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700164#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
165#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800166#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700167#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
168#define PDM2_CMD_RCGR 0x0CD0
169#define TSIF_REF_CMD_RCGR 0x0D90
170#define CE1_CMD_RCGR 0x1050
171#define CE2_CMD_RCGR 0x1090
172#define GP1_CMD_RCGR 0x1904
173#define GP2_CMD_RCGR 0x1944
174#define GP3_CMD_RCGR 0x1984
175#define LPAIF_SPKR_CMD_RCGR 0xA000
176#define LPAIF_PRI_CMD_RCGR 0xB000
177#define LPAIF_SEC_CMD_RCGR 0xC000
178#define LPAIF_TER_CMD_RCGR 0xD000
179#define LPAIF_QUAD_CMD_RCGR 0xE000
180#define LPAIF_PCM0_CMD_RCGR 0xF000
181#define LPAIF_PCM1_CMD_RCGR 0x10000
182#define RESAMPLER_CMD_RCGR 0x11000
183#define SLIMBUS_CMD_RCGR 0x12000
184#define LPAIF_PCMOE_CMD_RCGR 0x13000
185#define AHBFABRIC_CMD_RCGR 0x18000
186#define VCODEC0_CMD_RCGR 0x1000
187#define PCLK0_CMD_RCGR 0x2000
188#define PCLK1_CMD_RCGR 0x2020
189#define MDP_CMD_RCGR 0x2040
190#define EXTPCLK_CMD_RCGR 0x2060
191#define VSYNC_CMD_RCGR 0x2080
192#define EDPPIXEL_CMD_RCGR 0x20A0
193#define EDPLINK_CMD_RCGR 0x20C0
194#define EDPAUX_CMD_RCGR 0x20E0
195#define HDMI_CMD_RCGR 0x2100
196#define BYTE0_CMD_RCGR 0x2120
197#define BYTE1_CMD_RCGR 0x2140
198#define ESC0_CMD_RCGR 0x2160
199#define ESC1_CMD_RCGR 0x2180
200#define CSI0PHYTIMER_CMD_RCGR 0x3000
201#define CSI1PHYTIMER_CMD_RCGR 0x3030
202#define CSI2PHYTIMER_CMD_RCGR 0x3060
203#define CSI0_CMD_RCGR 0x3090
204#define CSI1_CMD_RCGR 0x3100
205#define CSI2_CMD_RCGR 0x3160
206#define CSI3_CMD_RCGR 0x31C0
207#define CCI_CMD_RCGR 0x3300
208#define MCLK0_CMD_RCGR 0x3360
209#define MCLK1_CMD_RCGR 0x3390
210#define MCLK2_CMD_RCGR 0x33C0
211#define MCLK3_CMD_RCGR 0x33F0
212#define MMSS_GP0_CMD_RCGR 0x3420
213#define MMSS_GP1_CMD_RCGR 0x3450
214#define JPEG0_CMD_RCGR 0x3500
215#define JPEG1_CMD_RCGR 0x3520
216#define JPEG2_CMD_RCGR 0x3540
217#define VFE0_CMD_RCGR 0x3600
218#define VFE1_CMD_RCGR 0x3620
219#define CPP_CMD_RCGR 0x3640
220#define GFX3D_CMD_RCGR 0x4000
221#define RBCPR_CMD_RCGR 0x4060
222#define AHB_CMD_RCGR 0x5000
223#define AXI_CMD_RCGR 0x5040
224#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700225#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700226
227#define MMSS_BCR 0x0240
228#define USB_30_BCR 0x03C0
229#define USB3_PHY_BCR 0x03FC
230#define USB_HS_HSIC_BCR 0x0400
231#define USB_HS_BCR 0x0480
232#define SDCC1_BCR 0x04C0
233#define SDCC2_BCR 0x0500
234#define SDCC3_BCR 0x0540
235#define SDCC4_BCR 0x0580
236#define BLSP1_BCR 0x05C0
237#define BLSP1_QUP1_BCR 0x0640
238#define BLSP1_UART1_BCR 0x0680
239#define BLSP1_QUP2_BCR 0x06C0
240#define BLSP1_UART2_BCR 0x0700
241#define BLSP1_QUP3_BCR 0x0740
242#define BLSP1_UART3_BCR 0x0780
243#define BLSP1_QUP4_BCR 0x07C0
244#define BLSP1_UART4_BCR 0x0800
245#define BLSP1_QUP5_BCR 0x0840
246#define BLSP1_UART5_BCR 0x0880
247#define BLSP1_QUP6_BCR 0x08C0
248#define BLSP1_UART6_BCR 0x0900
249#define BLSP2_BCR 0x0940
250#define BLSP2_QUP1_BCR 0x0980
251#define BLSP2_UART1_BCR 0x09C0
252#define BLSP2_QUP2_BCR 0x0A00
253#define BLSP2_UART2_BCR 0x0A40
254#define BLSP2_QUP3_BCR 0x0A80
255#define BLSP2_UART3_BCR 0x0AC0
256#define BLSP2_QUP4_BCR 0x0B00
257#define BLSP2_UART4_BCR 0x0B40
258#define BLSP2_QUP5_BCR 0x0B80
259#define BLSP2_UART5_BCR 0x0BC0
260#define BLSP2_QUP6_BCR 0x0C00
261#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700262#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700263#define PDM_BCR 0x0CC0
264#define PRNG_BCR 0x0D00
265#define BAM_DMA_BCR 0x0D40
266#define TSIF_BCR 0x0D80
267#define CE1_BCR 0x1040
268#define CE2_BCR 0x1080
269#define AUDIO_CORE_BCR 0x4000
270#define VENUS0_BCR 0x1020
271#define MDSS_BCR 0x2300
272#define CAMSS_PHY0_BCR 0x3020
273#define CAMSS_PHY1_BCR 0x3050
274#define CAMSS_PHY2_BCR 0x3080
275#define CAMSS_CSI0_BCR 0x30B0
276#define CAMSS_CSI0PHY_BCR 0x30C0
277#define CAMSS_CSI0RDI_BCR 0x30D0
278#define CAMSS_CSI0PIX_BCR 0x30E0
279#define CAMSS_CSI1_BCR 0x3120
280#define CAMSS_CSI1PHY_BCR 0x3130
281#define CAMSS_CSI1RDI_BCR 0x3140
282#define CAMSS_CSI1PIX_BCR 0x3150
283#define CAMSS_CSI2_BCR 0x3180
284#define CAMSS_CSI2PHY_BCR 0x3190
285#define CAMSS_CSI2RDI_BCR 0x31A0
286#define CAMSS_CSI2PIX_BCR 0x31B0
287#define CAMSS_CSI3_BCR 0x31E0
288#define CAMSS_CSI3PHY_BCR 0x31F0
289#define CAMSS_CSI3RDI_BCR 0x3200
290#define CAMSS_CSI3PIX_BCR 0x3210
291#define CAMSS_ISPIF_BCR 0x3220
292#define CAMSS_CCI_BCR 0x3340
293#define CAMSS_MCLK0_BCR 0x3380
294#define CAMSS_MCLK1_BCR 0x33B0
295#define CAMSS_MCLK2_BCR 0x33E0
296#define CAMSS_MCLK3_BCR 0x3410
297#define CAMSS_GP0_BCR 0x3440
298#define CAMSS_GP1_BCR 0x3470
299#define CAMSS_TOP_BCR 0x3480
300#define CAMSS_MICRO_BCR 0x3490
301#define CAMSS_JPEG_BCR 0x35A0
302#define CAMSS_VFE_BCR 0x36A0
303#define CAMSS_CSI_VFE0_BCR 0x3700
304#define CAMSS_CSI_VFE1_BCR 0x3710
305#define OCMEMNOC_BCR 0x50B0
306#define MMSSNOCAHB_BCR 0x5020
307#define MMSSNOCAXI_BCR 0x5060
308#define OXILI_GFX3D_CBCR 0x4028
309#define OXILICX_AHB_CBCR 0x403C
310#define OXILICX_AXI_CBCR 0x4038
311#define OXILI_BCR 0x4020
312#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700313#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700314
315#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
316#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
317#define MMSS_NOC_CFG_AHB_CBCR 0x024C
318
319#define USB30_MASTER_CBCR 0x03C8
320#define USB30_MOCK_UTMI_CBCR 0x03D0
321#define USB_HSIC_AHB_CBCR 0x0408
322#define USB_HSIC_SYSTEM_CBCR 0x040C
323#define USB_HSIC_CBCR 0x0410
324#define USB_HSIC_IO_CAL_CBCR 0x0414
325#define USB_HS_SYSTEM_CBCR 0x0484
326#define USB_HS_AHB_CBCR 0x0488
327#define SDCC1_APPS_CBCR 0x04C4
328#define SDCC1_AHB_CBCR 0x04C8
329#define SDCC2_APPS_CBCR 0x0504
330#define SDCC2_AHB_CBCR 0x0508
331#define SDCC3_APPS_CBCR 0x0544
332#define SDCC3_AHB_CBCR 0x0548
333#define SDCC4_APPS_CBCR 0x0584
334#define SDCC4_AHB_CBCR 0x0588
335#define BLSP1_AHB_CBCR 0x05C4
336#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
337#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
338#define BLSP1_UART1_APPS_CBCR 0x0684
339#define BLSP1_UART1_SIM_CBCR 0x0688
340#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
341#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
342#define BLSP1_UART2_APPS_CBCR 0x0704
343#define BLSP1_UART2_SIM_CBCR 0x0708
344#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
345#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
346#define BLSP1_UART3_APPS_CBCR 0x0784
347#define BLSP1_UART3_SIM_CBCR 0x0788
348#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
349#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
350#define BLSP1_UART4_APPS_CBCR 0x0804
351#define BLSP1_UART4_SIM_CBCR 0x0808
352#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
353#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
354#define BLSP1_UART5_APPS_CBCR 0x0884
355#define BLSP1_UART5_SIM_CBCR 0x0888
356#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
357#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
358#define BLSP1_UART6_APPS_CBCR 0x0904
359#define BLSP1_UART6_SIM_CBCR 0x0908
360#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700361#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700362#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
363#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
364#define BLSP2_UART1_APPS_CBCR 0x09C4
365#define BLSP2_UART1_SIM_CBCR 0x09C8
366#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
367#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
368#define BLSP2_UART2_APPS_CBCR 0x0A44
369#define BLSP2_UART2_SIM_CBCR 0x0A48
370#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
371#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
372#define BLSP2_UART3_APPS_CBCR 0x0AC4
373#define BLSP2_UART3_SIM_CBCR 0x0AC8
374#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
375#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
376#define BLSP2_UART4_APPS_CBCR 0x0B44
377#define BLSP2_UART4_SIM_CBCR 0x0B48
378#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
379#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
380#define BLSP2_UART5_APPS_CBCR 0x0BC4
381#define BLSP2_UART5_SIM_CBCR 0x0BC8
382#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
383#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
384#define BLSP2_UART6_APPS_CBCR 0x0C44
385#define BLSP2_UART6_SIM_CBCR 0x0C48
386#define PDM_AHB_CBCR 0x0CC4
387#define PDM_XO4_CBCR 0x0CC8
388#define PDM2_CBCR 0x0CCC
389#define PRNG_AHB_CBCR 0x0D04
390#define BAM_DMA_AHB_CBCR 0x0D44
391#define TSIF_AHB_CBCR 0x0D84
392#define TSIF_REF_CBCR 0x0D88
393#define MSG_RAM_AHB_CBCR 0x0E44
394#define CE1_CBCR 0x1044
395#define CE1_AXI_CBCR 0x1048
396#define CE1_AHB_CBCR 0x104C
397#define CE2_CBCR 0x1084
398#define CE2_AXI_CBCR 0x1088
399#define CE2_AHB_CBCR 0x108C
400#define GCC_AHB_CBCR 0x10C0
401#define GP1_CBCR 0x1900
402#define GP2_CBCR 0x1940
403#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700404#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700405#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700406#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
407#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
408#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
409#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
410#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
411#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
412#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
413#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
414#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
415#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
416#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
417#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
418#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
419#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
420#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
421#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
422#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
423#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
424#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
425#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
426#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
427#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
428#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
429#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
430#define VENUS0_VCODEC0_CBCR 0x1028
431#define VENUS0_AHB_CBCR 0x1030
432#define VENUS0_AXI_CBCR 0x1034
433#define VENUS0_OCMEMNOC_CBCR 0x1038
434#define MDSS_AHB_CBCR 0x2308
435#define MDSS_HDMI_AHB_CBCR 0x230C
436#define MDSS_AXI_CBCR 0x2310
437#define MDSS_PCLK0_CBCR 0x2314
438#define MDSS_PCLK1_CBCR 0x2318
439#define MDSS_MDP_CBCR 0x231C
440#define MDSS_MDP_LUT_CBCR 0x2320
441#define MDSS_EXTPCLK_CBCR 0x2324
442#define MDSS_VSYNC_CBCR 0x2328
443#define MDSS_EDPPIXEL_CBCR 0x232C
444#define MDSS_EDPLINK_CBCR 0x2330
445#define MDSS_EDPAUX_CBCR 0x2334
446#define MDSS_HDMI_CBCR 0x2338
447#define MDSS_BYTE0_CBCR 0x233C
448#define MDSS_BYTE1_CBCR 0x2340
449#define MDSS_ESC0_CBCR 0x2344
450#define MDSS_ESC1_CBCR 0x2348
451#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
452#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
453#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
454#define CAMSS_CSI0_CBCR 0x30B4
455#define CAMSS_CSI0_AHB_CBCR 0x30BC
456#define CAMSS_CSI0PHY_CBCR 0x30C4
457#define CAMSS_CSI0RDI_CBCR 0x30D4
458#define CAMSS_CSI0PIX_CBCR 0x30E4
459#define CAMSS_CSI1_CBCR 0x3124
460#define CAMSS_CSI1_AHB_CBCR 0x3128
461#define CAMSS_CSI1PHY_CBCR 0x3134
462#define CAMSS_CSI1RDI_CBCR 0x3144
463#define CAMSS_CSI1PIX_CBCR 0x3154
464#define CAMSS_CSI2_CBCR 0x3184
465#define CAMSS_CSI2_AHB_CBCR 0x3188
466#define CAMSS_CSI2PHY_CBCR 0x3194
467#define CAMSS_CSI2RDI_CBCR 0x31A4
468#define CAMSS_CSI2PIX_CBCR 0x31B4
469#define CAMSS_CSI3_CBCR 0x31E4
470#define CAMSS_CSI3_AHB_CBCR 0x31E8
471#define CAMSS_CSI3PHY_CBCR 0x31F4
472#define CAMSS_CSI3RDI_CBCR 0x3204
473#define CAMSS_CSI3PIX_CBCR 0x3214
474#define CAMSS_ISPIF_AHB_CBCR 0x3224
475#define CAMSS_CCI_CCI_CBCR 0x3344
476#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
477#define CAMSS_MCLK0_CBCR 0x3384
478#define CAMSS_MCLK1_CBCR 0x33B4
479#define CAMSS_MCLK2_CBCR 0x33E4
480#define CAMSS_MCLK3_CBCR 0x3414
481#define CAMSS_GP0_CBCR 0x3444
482#define CAMSS_GP1_CBCR 0x3474
483#define CAMSS_TOP_AHB_CBCR 0x3484
484#define CAMSS_MICRO_AHB_CBCR 0x3494
485#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
486#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
487#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
488#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
489#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
490#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
491#define CAMSS_VFE_VFE0_CBCR 0x36A8
492#define CAMSS_VFE_VFE1_CBCR 0x36AC
493#define CAMSS_VFE_CPP_CBCR 0x36B0
494#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
495#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
496#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
497#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
498#define CAMSS_CSI_VFE0_CBCR 0x3704
499#define CAMSS_CSI_VFE1_CBCR 0x3714
500#define MMSS_MMSSNOC_AXI_CBCR 0x506C
501#define MMSS_MMSSNOC_AHB_CBCR 0x5024
502#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
503#define MMSS_MISC_AHB_CBCR 0x502C
504#define MMSS_S0_AXI_CBCR 0x5064
505#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700506#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
507#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700508#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700509#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700510#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700511#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700512#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700513
514#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
515#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
516
517/* Mux source select values */
518#define cxo_source_val 0
519#define gpll0_source_val 1
520#define gpll1_source_val 2
521#define gnd_source_val 5
522#define mmpll0_mm_source_val 1
523#define mmpll1_mm_source_val 2
524#define mmpll3_mm_source_val 3
525#define gpll0_mm_source_val 5
526#define cxo_mm_source_val 0
527#define mm_gnd_source_val 6
528#define gpll1_hsic_source_val 4
529#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530#define gpll0_lpass_source_val 5
531#define edppll_270_mm_source_val 4
532#define edppll_350_mm_source_val 4
533#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700534#define dsipll0_byte_mm_source_val 1
535#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700536#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700537
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800538#define F_GCC_GND \
539 { \
540 .freq_hz = 0, \
541 .m_val = 0, \
542 .n_val = 0, \
543 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
544 }
545
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546#define F(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .src_clk = &s##_clk_src.c, \
550 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700551 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700552 .d_val = ~(n),\
553 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
554 | BVAL(10, 8, s##_source_val), \
555 }
556
557#define F_MM(f, s, div, m, n) \
558 { \
559 .freq_hz = (f), \
560 .src_clk = &s##_clk_src.c, \
561 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700562 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700563 .d_val = ~(n),\
564 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
565 | BVAL(10, 8, s##_mm_source_val), \
566 }
567
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700568#define F_HDMI(f, s, div, m, n) \
569 { \
570 .freq_hz = (f), \
571 .src_clk = &s##_clk_src, \
572 .m_val = (m), \
573 .n_val = ~((n)-(m)) * !!(n), \
574 .d_val = ~(n),\
575 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
576 | BVAL(10, 8, s##_mm_source_val), \
577 }
578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700579#define F_MDSS(f, s, div, m, n) \
580 { \
581 .freq_hz = (f), \
582 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700583 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700584 .d_val = ~(n),\
585 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
586 | BVAL(10, 8, s##_mm_source_val), \
587 }
588
589#define F_HSIC(f, s, div, m, n) \
590 { \
591 .freq_hz = (f), \
592 .src_clk = &s##_clk_src.c, \
593 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700594 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595 .d_val = ~(n),\
596 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
597 | BVAL(10, 8, s##_hsic_source_val), \
598 }
599
600#define F_LPASS(f, s, div, m, n) \
601 { \
602 .freq_hz = (f), \
603 .src_clk = &s##_clk_src.c, \
604 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700605 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606 .d_val = ~(n),\
607 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
608 | BVAL(10, 8, s##_lpass_source_val), \
609 }
610
611#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700612 .vdd_class = &vdd_dig, \
613 .fmax = (unsigned long[VDD_DIG_NUM]) { \
614 [VDD_DIG_##l1] = (f1), \
615 }, \
616 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700618 .vdd_class = &vdd_dig, \
619 .fmax = (unsigned long[VDD_DIG_NUM]) { \
620 [VDD_DIG_##l1] = (f1), \
621 [VDD_DIG_##l2] = (f2), \
622 }, \
623 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 [VDD_DIG_##l2] = (f2), \
629 [VDD_DIG_##l3] = (f3), \
630 }, \
631 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
633enum vdd_dig_levels {
634 VDD_DIG_NONE,
635 VDD_DIG_LOW,
636 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700637 VDD_DIG_HIGH,
638 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639};
640
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800641static const int *vdd_corner[] = {
642 [VDD_DIG_NONE] = VDD_UV(RPM_REGULATOR_CORNER_NONE),
643 [VDD_DIG_LOW] = VDD_UV(RPM_REGULATOR_CORNER_SVS_SOC),
644 [VDD_DIG_NOMINAL] = VDD_UV(RPM_REGULATOR_CORNER_NORMAL),
645 [VDD_DIG_HIGH] = VDD_UV(RPM_REGULATOR_CORNER_SUPER_TURBO),
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700646};
647
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800648static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700650#define RPM_MISC_CLK_TYPE 0x306b6c63
651#define RPM_BUS_CLK_TYPE 0x316b6c63
652#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700654#define RPM_SMD_KEY_ENABLE 0x62616E45
655
656#define CXO_ID 0x0
657#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700658
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659#define PNOC_ID 0x0
660#define SNOC_ID 0x1
661#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700662#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700665#define OXILI_ID 0x1
666#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700668#define D0_ID 1
669#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800670#define A0_ID 4
671#define A1_ID 5
672#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700673#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800674#define DIV_CLK1_ID 11
675#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
678DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
679DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700680DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
681 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700682
683DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
684DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
685 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700686DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
687 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700688
689DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
690 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700691DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700693DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
694DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
695DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
696DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
697DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800698DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
699DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700700DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700701
702DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
703DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
704DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
705DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
706DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
707
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700708static struct pll_vote_clk gpll0_clk_src = {
709 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700710 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
711 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700712 .base = &virt_bases[GCC_BASE],
713 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700714 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700715 .rate = 600000000,
716 .dbg_name = "gpll0_clk_src",
717 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700718 CLK_INIT(gpll0_clk_src.c),
719 },
720};
721
722static struct pll_vote_clk gpll1_clk_src = {
723 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
724 .en_mask = BIT(1),
725 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
726 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700727 .base = &virt_bases[GCC_BASE],
728 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700729 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730 .rate = 480000000,
731 .dbg_name = "gpll1_clk_src",
732 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700733 CLK_INIT(gpll1_clk_src.c),
734 },
735};
736
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700737static struct pll_vote_clk mmpll0_clk_src = {
738 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
739 .en_mask = BIT(0),
740 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
741 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700742 .base = &virt_bases[MMSS_BASE],
743 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700744 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700745 .dbg_name = "mmpll0_clk_src",
746 .rate = 800000000,
747 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700748 CLK_INIT(mmpll0_clk_src.c),
749 },
750};
751
752static struct pll_vote_clk mmpll1_clk_src = {
753 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
754 .en_mask = BIT(1),
755 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
756 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700757 .base = &virt_bases[MMSS_BASE],
758 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700759 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700760 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700761 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700762 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800763 /* May be reassigned at runtime; alloc memory at compile time */
764 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700765 CLK_INIT(mmpll1_clk_src.c),
766 },
767};
768
769static struct pll_clk mmpll3_clk_src = {
770 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
771 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700772 .base = &virt_bases[MMSS_BASE],
773 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700774 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700775 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800776 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700777 .ops = &clk_ops_local_pll,
778 CLK_INIT(mmpll3_clk_src.c),
779 },
780};
781
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700782static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
783static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
784static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
787static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
788
789static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
790static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
791static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700792static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700793static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
794static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700795static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700796
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700797static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700798
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800799static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
800static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
801static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
802static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
803static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530804static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530805static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800806
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700807static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
808 F(125000000, gpll0, 1, 5, 24),
809 F_END
810};
811
812static struct rcg_clk usb30_master_clk_src = {
813 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
814 .set_rate = set_rate_mnd,
815 .freq_tbl = ftbl_gcc_usb30_master_clk,
816 .current_freq = &rcg_dummy_freq,
817 .base = &virt_bases[GCC_BASE],
818 .c = {
819 .dbg_name = "usb30_master_clk_src",
820 .ops = &clk_ops_rcg_mnd,
821 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
822 CLK_INIT(usb30_master_clk_src.c),
823 },
824};
825
826static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
827 F( 960000, cxo, 10, 1, 2),
828 F( 4800000, cxo, 4, 0, 0),
829 F( 9600000, cxo, 2, 0, 0),
830 F(15000000, gpll0, 10, 1, 4),
831 F(19200000, cxo, 1, 0, 0),
832 F(25000000, gpll0, 12, 1, 2),
833 F(50000000, gpll0, 12, 0, 0),
834 F_END
835};
836
837static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
838 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
839 .set_rate = set_rate_mnd,
840 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
841 .current_freq = &rcg_dummy_freq,
842 .base = &virt_bases[GCC_BASE],
843 .c = {
844 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
845 .ops = &clk_ops_rcg_mnd,
846 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
847 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
848 },
849};
850
851static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
852 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
853 .set_rate = set_rate_mnd,
854 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
855 .current_freq = &rcg_dummy_freq,
856 .base = &virt_bases[GCC_BASE],
857 .c = {
858 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
859 .ops = &clk_ops_rcg_mnd,
860 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
861 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
862 },
863};
864
865static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
866 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
867 .set_rate = set_rate_mnd,
868 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
869 .current_freq = &rcg_dummy_freq,
870 .base = &virt_bases[GCC_BASE],
871 .c = {
872 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
873 .ops = &clk_ops_rcg_mnd,
874 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
875 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
876 },
877};
878
879static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
880 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
881 .set_rate = set_rate_mnd,
882 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
883 .current_freq = &rcg_dummy_freq,
884 .base = &virt_bases[GCC_BASE],
885 .c = {
886 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
887 .ops = &clk_ops_rcg_mnd,
888 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
889 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
890 },
891};
892
893static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
894 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
895 .set_rate = set_rate_mnd,
896 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
897 .current_freq = &rcg_dummy_freq,
898 .base = &virt_bases[GCC_BASE],
899 .c = {
900 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
901 .ops = &clk_ops_rcg_mnd,
902 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
903 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
904 },
905};
906
907static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
908 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
909 .set_rate = set_rate_mnd,
910 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
911 .current_freq = &rcg_dummy_freq,
912 .base = &virt_bases[GCC_BASE],
913 .c = {
914 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
915 .ops = &clk_ops_rcg_mnd,
916 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
917 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
918 },
919};
920
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800921static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
922 F(50000000, gpll0, 12, 0, 0),
923 F_END
924};
925
926static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
927 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
928 .set_rate = set_rate_hid,
929 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
930 .current_freq = &rcg_dummy_freq,
931 .base = &virt_bases[GCC_BASE],
932 .c = {
933 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
934 .ops = &clk_ops_rcg,
935 VDD_DIG_FMAX_MAP1(LOW, 50000000),
936 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
937 },
938};
939
940static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
941 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
942 .set_rate = set_rate_hid,
943 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
944 .current_freq = &rcg_dummy_freq,
945 .base = &virt_bases[GCC_BASE],
946 .c = {
947 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
948 .ops = &clk_ops_rcg,
949 VDD_DIG_FMAX_MAP1(LOW, 50000000),
950 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
951 },
952};
953
954static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
955 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
956 .set_rate = set_rate_hid,
957 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
958 .current_freq = &rcg_dummy_freq,
959 .base = &virt_bases[GCC_BASE],
960 .c = {
961 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
962 .ops = &clk_ops_rcg,
963 VDD_DIG_FMAX_MAP1(LOW, 50000000),
964 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
965 },
966};
967
968static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
969 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
970 .set_rate = set_rate_hid,
971 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
972 .current_freq = &rcg_dummy_freq,
973 .base = &virt_bases[GCC_BASE],
974 .c = {
975 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
976 .ops = &clk_ops_rcg,
977 VDD_DIG_FMAX_MAP1(LOW, 50000000),
978 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
979 },
980};
981
982static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
983 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
984 .set_rate = set_rate_hid,
985 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
986 .current_freq = &rcg_dummy_freq,
987 .base = &virt_bases[GCC_BASE],
988 .c = {
989 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
990 .ops = &clk_ops_rcg,
991 VDD_DIG_FMAX_MAP1(LOW, 50000000),
992 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
993 },
994};
995
996static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
997 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
998 .set_rate = set_rate_hid,
999 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1000 .current_freq = &rcg_dummy_freq,
1001 .base = &virt_bases[GCC_BASE],
1002 .c = {
1003 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1004 .ops = &clk_ops_rcg,
1005 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1006 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1007 },
1008};
1009
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001010static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001011 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001012 F( 3686400, gpll0, 1, 96, 15625),
1013 F( 7372800, gpll0, 1, 192, 15625),
1014 F(14745600, gpll0, 1, 384, 15625),
1015 F(16000000, gpll0, 5, 2, 15),
1016 F(19200000, cxo, 1, 0, 0),
1017 F(24000000, gpll0, 5, 1, 5),
1018 F(32000000, gpll0, 1, 4, 75),
1019 F(40000000, gpll0, 15, 0, 0),
1020 F(46400000, gpll0, 1, 29, 375),
1021 F(48000000, gpll0, 12.5, 0, 0),
1022 F(51200000, gpll0, 1, 32, 375),
1023 F(56000000, gpll0, 1, 7, 75),
1024 F(58982400, gpll0, 1, 1536, 15625),
1025 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001026 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001027 F_END
1028};
1029
1030static struct rcg_clk blsp1_uart1_apps_clk_src = {
1031 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1032 .set_rate = set_rate_mnd,
1033 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1034 .current_freq = &rcg_dummy_freq,
1035 .base = &virt_bases[GCC_BASE],
1036 .c = {
1037 .dbg_name = "blsp1_uart1_apps_clk_src",
1038 .ops = &clk_ops_rcg_mnd,
1039 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1040 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1041 },
1042};
1043
1044static struct rcg_clk blsp1_uart2_apps_clk_src = {
1045 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1046 .set_rate = set_rate_mnd,
1047 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1048 .current_freq = &rcg_dummy_freq,
1049 .base = &virt_bases[GCC_BASE],
1050 .c = {
1051 .dbg_name = "blsp1_uart2_apps_clk_src",
1052 .ops = &clk_ops_rcg_mnd,
1053 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1054 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1055 },
1056};
1057
1058static struct rcg_clk blsp1_uart3_apps_clk_src = {
1059 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1060 .set_rate = set_rate_mnd,
1061 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1062 .current_freq = &rcg_dummy_freq,
1063 .base = &virt_bases[GCC_BASE],
1064 .c = {
1065 .dbg_name = "blsp1_uart3_apps_clk_src",
1066 .ops = &clk_ops_rcg_mnd,
1067 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1068 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1069 },
1070};
1071
1072static struct rcg_clk blsp1_uart4_apps_clk_src = {
1073 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1074 .set_rate = set_rate_mnd,
1075 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1076 .current_freq = &rcg_dummy_freq,
1077 .base = &virt_bases[GCC_BASE],
1078 .c = {
1079 .dbg_name = "blsp1_uart4_apps_clk_src",
1080 .ops = &clk_ops_rcg_mnd,
1081 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1082 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1083 },
1084};
1085
1086static struct rcg_clk blsp1_uart5_apps_clk_src = {
1087 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1088 .set_rate = set_rate_mnd,
1089 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1090 .current_freq = &rcg_dummy_freq,
1091 .base = &virt_bases[GCC_BASE],
1092 .c = {
1093 .dbg_name = "blsp1_uart5_apps_clk_src",
1094 .ops = &clk_ops_rcg_mnd,
1095 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1096 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1097 },
1098};
1099
1100static struct rcg_clk blsp1_uart6_apps_clk_src = {
1101 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1102 .set_rate = set_rate_mnd,
1103 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1104 .current_freq = &rcg_dummy_freq,
1105 .base = &virt_bases[GCC_BASE],
1106 .c = {
1107 .dbg_name = "blsp1_uart6_apps_clk_src",
1108 .ops = &clk_ops_rcg_mnd,
1109 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1110 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1111 },
1112};
1113
1114static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1115 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1116 .set_rate = set_rate_mnd,
1117 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1118 .current_freq = &rcg_dummy_freq,
1119 .base = &virt_bases[GCC_BASE],
1120 .c = {
1121 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1122 .ops = &clk_ops_rcg_mnd,
1123 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1124 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1125 },
1126};
1127
1128static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1129 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1130 .set_rate = set_rate_mnd,
1131 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1132 .current_freq = &rcg_dummy_freq,
1133 .base = &virt_bases[GCC_BASE],
1134 .c = {
1135 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1136 .ops = &clk_ops_rcg_mnd,
1137 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1138 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1139 },
1140};
1141
1142static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1143 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1144 .set_rate = set_rate_mnd,
1145 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1146 .current_freq = &rcg_dummy_freq,
1147 .base = &virt_bases[GCC_BASE],
1148 .c = {
1149 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1150 .ops = &clk_ops_rcg_mnd,
1151 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1152 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1153 },
1154};
1155
1156static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1157 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1158 .set_rate = set_rate_mnd,
1159 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1160 .current_freq = &rcg_dummy_freq,
1161 .base = &virt_bases[GCC_BASE],
1162 .c = {
1163 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1164 .ops = &clk_ops_rcg_mnd,
1165 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1166 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1167 },
1168};
1169
1170static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1171 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1172 .set_rate = set_rate_mnd,
1173 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1174 .current_freq = &rcg_dummy_freq,
1175 .base = &virt_bases[GCC_BASE],
1176 .c = {
1177 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1178 .ops = &clk_ops_rcg_mnd,
1179 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1180 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1181 },
1182};
1183
1184static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1185 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1186 .set_rate = set_rate_mnd,
1187 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1188 .current_freq = &rcg_dummy_freq,
1189 .base = &virt_bases[GCC_BASE],
1190 .c = {
1191 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1192 .ops = &clk_ops_rcg_mnd,
1193 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1194 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1195 },
1196};
1197
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001198static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1199 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1200 .set_rate = set_rate_hid,
1201 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1202 .current_freq = &rcg_dummy_freq,
1203 .base = &virt_bases[GCC_BASE],
1204 .c = {
1205 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1206 .ops = &clk_ops_rcg,
1207 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1208 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1209 },
1210};
1211
1212static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1213 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1214 .set_rate = set_rate_hid,
1215 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1216 .current_freq = &rcg_dummy_freq,
1217 .base = &virt_bases[GCC_BASE],
1218 .c = {
1219 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1220 .ops = &clk_ops_rcg,
1221 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1222 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1223 },
1224};
1225
1226static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1227 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1228 .set_rate = set_rate_hid,
1229 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1230 .current_freq = &rcg_dummy_freq,
1231 .base = &virt_bases[GCC_BASE],
1232 .c = {
1233 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1234 .ops = &clk_ops_rcg,
1235 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1236 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1237 },
1238};
1239
1240static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1241 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1242 .set_rate = set_rate_hid,
1243 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1244 .current_freq = &rcg_dummy_freq,
1245 .base = &virt_bases[GCC_BASE],
1246 .c = {
1247 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1248 .ops = &clk_ops_rcg,
1249 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1250 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1251 },
1252};
1253
1254static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1255 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1256 .set_rate = set_rate_hid,
1257 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1258 .current_freq = &rcg_dummy_freq,
1259 .base = &virt_bases[GCC_BASE],
1260 .c = {
1261 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1262 .ops = &clk_ops_rcg,
1263 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1264 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1265 },
1266};
1267
1268static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1269 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1270 .set_rate = set_rate_hid,
1271 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1272 .current_freq = &rcg_dummy_freq,
1273 .base = &virt_bases[GCC_BASE],
1274 .c = {
1275 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1276 .ops = &clk_ops_rcg,
1277 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1278 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1279 },
1280};
1281
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001282static struct rcg_clk blsp2_uart1_apps_clk_src = {
1283 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1284 .set_rate = set_rate_mnd,
1285 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1286 .current_freq = &rcg_dummy_freq,
1287 .base = &virt_bases[GCC_BASE],
1288 .c = {
1289 .dbg_name = "blsp2_uart1_apps_clk_src",
1290 .ops = &clk_ops_rcg_mnd,
1291 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1292 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1293 },
1294};
1295
1296static struct rcg_clk blsp2_uart2_apps_clk_src = {
1297 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1298 .set_rate = set_rate_mnd,
1299 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1300 .current_freq = &rcg_dummy_freq,
1301 .base = &virt_bases[GCC_BASE],
1302 .c = {
1303 .dbg_name = "blsp2_uart2_apps_clk_src",
1304 .ops = &clk_ops_rcg_mnd,
1305 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1306 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1307 },
1308};
1309
1310static struct rcg_clk blsp2_uart3_apps_clk_src = {
1311 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1312 .set_rate = set_rate_mnd,
1313 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1314 .current_freq = &rcg_dummy_freq,
1315 .base = &virt_bases[GCC_BASE],
1316 .c = {
1317 .dbg_name = "blsp2_uart3_apps_clk_src",
1318 .ops = &clk_ops_rcg_mnd,
1319 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1320 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1321 },
1322};
1323
1324static struct rcg_clk blsp2_uart4_apps_clk_src = {
1325 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1326 .set_rate = set_rate_mnd,
1327 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1328 .current_freq = &rcg_dummy_freq,
1329 .base = &virt_bases[GCC_BASE],
1330 .c = {
1331 .dbg_name = "blsp2_uart4_apps_clk_src",
1332 .ops = &clk_ops_rcg_mnd,
1333 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1334 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1335 },
1336};
1337
1338static struct rcg_clk blsp2_uart5_apps_clk_src = {
1339 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1340 .set_rate = set_rate_mnd,
1341 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1342 .current_freq = &rcg_dummy_freq,
1343 .base = &virt_bases[GCC_BASE],
1344 .c = {
1345 .dbg_name = "blsp2_uart5_apps_clk_src",
1346 .ops = &clk_ops_rcg_mnd,
1347 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1348 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1349 },
1350};
1351
1352static struct rcg_clk blsp2_uart6_apps_clk_src = {
1353 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1354 .set_rate = set_rate_mnd,
1355 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1356 .current_freq = &rcg_dummy_freq,
1357 .base = &virt_bases[GCC_BASE],
1358 .c = {
1359 .dbg_name = "blsp2_uart6_apps_clk_src",
1360 .ops = &clk_ops_rcg_mnd,
1361 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1362 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1363 },
1364};
1365
1366static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1367 F( 50000000, gpll0, 12, 0, 0),
1368 F(100000000, gpll0, 6, 0, 0),
1369 F_END
1370};
1371
1372static struct rcg_clk ce1_clk_src = {
1373 .cmd_rcgr_reg = CE1_CMD_RCGR,
1374 .set_rate = set_rate_hid,
1375 .freq_tbl = ftbl_gcc_ce1_clk,
1376 .current_freq = &rcg_dummy_freq,
1377 .base = &virt_bases[GCC_BASE],
1378 .c = {
1379 .dbg_name = "ce1_clk_src",
1380 .ops = &clk_ops_rcg,
1381 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1382 CLK_INIT(ce1_clk_src.c),
1383 },
1384};
1385
1386static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1387 F( 50000000, gpll0, 12, 0, 0),
1388 F(100000000, gpll0, 6, 0, 0),
1389 F_END
1390};
1391
1392static struct rcg_clk ce2_clk_src = {
1393 .cmd_rcgr_reg = CE2_CMD_RCGR,
1394 .set_rate = set_rate_hid,
1395 .freq_tbl = ftbl_gcc_ce2_clk,
1396 .current_freq = &rcg_dummy_freq,
1397 .base = &virt_bases[GCC_BASE],
1398 .c = {
1399 .dbg_name = "ce2_clk_src",
1400 .ops = &clk_ops_rcg,
1401 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1402 CLK_INIT(ce2_clk_src.c),
1403 },
1404};
1405
1406static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1407 F(19200000, cxo, 1, 0, 0),
1408 F_END
1409};
1410
1411static struct rcg_clk gp1_clk_src = {
1412 .cmd_rcgr_reg = GP1_CMD_RCGR,
1413 .set_rate = set_rate_mnd,
1414 .freq_tbl = ftbl_gcc_gp_clk,
1415 .current_freq = &rcg_dummy_freq,
1416 .base = &virt_bases[GCC_BASE],
1417 .c = {
1418 .dbg_name = "gp1_clk_src",
1419 .ops = &clk_ops_rcg_mnd,
1420 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1421 CLK_INIT(gp1_clk_src.c),
1422 },
1423};
1424
1425static struct rcg_clk gp2_clk_src = {
1426 .cmd_rcgr_reg = GP2_CMD_RCGR,
1427 .set_rate = set_rate_mnd,
1428 .freq_tbl = ftbl_gcc_gp_clk,
1429 .current_freq = &rcg_dummy_freq,
1430 .base = &virt_bases[GCC_BASE],
1431 .c = {
1432 .dbg_name = "gp2_clk_src",
1433 .ops = &clk_ops_rcg_mnd,
1434 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1435 CLK_INIT(gp2_clk_src.c),
1436 },
1437};
1438
1439static struct rcg_clk gp3_clk_src = {
1440 .cmd_rcgr_reg = GP3_CMD_RCGR,
1441 .set_rate = set_rate_mnd,
1442 .freq_tbl = ftbl_gcc_gp_clk,
1443 .current_freq = &rcg_dummy_freq,
1444 .base = &virt_bases[GCC_BASE],
1445 .c = {
1446 .dbg_name = "gp3_clk_src",
1447 .ops = &clk_ops_rcg_mnd,
1448 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1449 CLK_INIT(gp3_clk_src.c),
1450 },
1451};
1452
1453static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1454 F(60000000, gpll0, 10, 0, 0),
1455 F_END
1456};
1457
1458static struct rcg_clk pdm2_clk_src = {
1459 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1460 .set_rate = set_rate_hid,
1461 .freq_tbl = ftbl_gcc_pdm2_clk,
1462 .current_freq = &rcg_dummy_freq,
1463 .base = &virt_bases[GCC_BASE],
1464 .c = {
1465 .dbg_name = "pdm2_clk_src",
1466 .ops = &clk_ops_rcg,
1467 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1468 CLK_INIT(pdm2_clk_src.c),
1469 },
1470};
1471
1472static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1473 F( 144000, cxo, 16, 3, 25),
1474 F( 400000, cxo, 12, 1, 4),
1475 F( 20000000, gpll0, 15, 1, 2),
1476 F( 25000000, gpll0, 12, 1, 2),
1477 F( 50000000, gpll0, 12, 0, 0),
1478 F(100000000, gpll0, 6, 0, 0),
1479 F(200000000, gpll0, 3, 0, 0),
1480 F_END
1481};
1482
1483static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1484 F( 144000, cxo, 16, 3, 25),
1485 F( 400000, cxo, 12, 1, 4),
1486 F( 20000000, gpll0, 15, 1, 2),
1487 F( 25000000, gpll0, 12, 1, 2),
1488 F( 50000000, gpll0, 12, 0, 0),
1489 F(100000000, gpll0, 6, 0, 0),
1490 F_END
1491};
1492
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001493static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1494 F( 400000, cxo, 12, 1, 4),
1495 F( 19200000, cxo, 1, 0, 0),
1496 F_END
1497};
1498
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001499static struct rcg_clk sdcc1_apps_clk_src = {
1500 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1501 .set_rate = set_rate_mnd,
1502 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1503 .current_freq = &rcg_dummy_freq,
1504 .base = &virt_bases[GCC_BASE],
1505 .c = {
1506 .dbg_name = "sdcc1_apps_clk_src",
1507 .ops = &clk_ops_rcg_mnd,
1508 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1509 CLK_INIT(sdcc1_apps_clk_src.c),
1510 },
1511};
1512
1513static struct rcg_clk sdcc2_apps_clk_src = {
1514 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1515 .set_rate = set_rate_mnd,
1516 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1517 .current_freq = &rcg_dummy_freq,
1518 .base = &virt_bases[GCC_BASE],
1519 .c = {
1520 .dbg_name = "sdcc2_apps_clk_src",
1521 .ops = &clk_ops_rcg_mnd,
1522 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1523 CLK_INIT(sdcc2_apps_clk_src.c),
1524 },
1525};
1526
1527static struct rcg_clk sdcc3_apps_clk_src = {
1528 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1529 .set_rate = set_rate_mnd,
1530 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1531 .current_freq = &rcg_dummy_freq,
1532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "sdcc3_apps_clk_src",
1535 .ops = &clk_ops_rcg_mnd,
1536 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1537 CLK_INIT(sdcc3_apps_clk_src.c),
1538 },
1539};
1540
1541static struct rcg_clk sdcc4_apps_clk_src = {
1542 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1543 .set_rate = set_rate_mnd,
1544 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1545 .current_freq = &rcg_dummy_freq,
1546 .base = &virt_bases[GCC_BASE],
1547 .c = {
1548 .dbg_name = "sdcc4_apps_clk_src",
1549 .ops = &clk_ops_rcg_mnd,
1550 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1551 CLK_INIT(sdcc4_apps_clk_src.c),
1552 },
1553};
1554
1555static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1556 F(105000, cxo, 2, 1, 91),
1557 F_END
1558};
1559
1560static struct rcg_clk tsif_ref_clk_src = {
1561 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1562 .set_rate = set_rate_mnd,
1563 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1564 .current_freq = &rcg_dummy_freq,
1565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "tsif_ref_clk_src",
1568 .ops = &clk_ops_rcg_mnd,
1569 VDD_DIG_FMAX_MAP1(LOW, 105500),
1570 CLK_INIT(tsif_ref_clk_src.c),
1571 },
1572};
1573
1574static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1575 F(60000000, gpll0, 10, 0, 0),
1576 F_END
1577};
1578
1579static struct rcg_clk usb30_mock_utmi_clk_src = {
1580 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1581 .set_rate = set_rate_hid,
1582 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1583 .current_freq = &rcg_dummy_freq,
1584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "usb30_mock_utmi_clk_src",
1587 .ops = &clk_ops_rcg,
1588 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1589 CLK_INIT(usb30_mock_utmi_clk_src.c),
1590 },
1591};
1592
1593static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1594 F(75000000, gpll0, 8, 0, 0),
1595 F_END
1596};
1597
1598static struct rcg_clk usb_hs_system_clk_src = {
1599 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1600 .set_rate = set_rate_hid,
1601 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1602 .current_freq = &rcg_dummy_freq,
1603 .base = &virt_bases[GCC_BASE],
1604 .c = {
1605 .dbg_name = "usb_hs_system_clk_src",
1606 .ops = &clk_ops_rcg,
1607 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1608 CLK_INIT(usb_hs_system_clk_src.c),
1609 },
1610};
1611
1612static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1613 F_HSIC(480000000, gpll1, 1, 0, 0),
1614 F_END
1615};
1616
1617static struct rcg_clk usb_hsic_clk_src = {
1618 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1619 .set_rate = set_rate_hid,
1620 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1621 .current_freq = &rcg_dummy_freq,
1622 .base = &virt_bases[GCC_BASE],
1623 .c = {
1624 .dbg_name = "usb_hsic_clk_src",
1625 .ops = &clk_ops_rcg,
1626 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1627 CLK_INIT(usb_hsic_clk_src.c),
1628 },
1629};
1630
1631static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1632 F(9600000, cxo, 2, 0, 0),
1633 F_END
1634};
1635
1636static struct rcg_clk usb_hsic_io_cal_clk_src = {
1637 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1638 .set_rate = set_rate_hid,
1639 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1640 .current_freq = &rcg_dummy_freq,
1641 .base = &virt_bases[GCC_BASE],
1642 .c = {
1643 .dbg_name = "usb_hsic_io_cal_clk_src",
1644 .ops = &clk_ops_rcg,
1645 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1646 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1647 },
1648};
1649
1650static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1651 F(75000000, gpll0, 8, 0, 0),
1652 F_END
1653};
1654
1655static struct rcg_clk usb_hsic_system_clk_src = {
1656 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1657 .set_rate = set_rate_hid,
1658 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1659 .current_freq = &rcg_dummy_freq,
1660 .base = &virt_bases[GCC_BASE],
1661 .c = {
1662 .dbg_name = "usb_hsic_system_clk_src",
1663 .ops = &clk_ops_rcg,
1664 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1665 CLK_INIT(usb_hsic_system_clk_src.c),
1666 },
1667};
1668
1669static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1670 .cbcr_reg = BAM_DMA_AHB_CBCR,
1671 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1672 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001673 .base = &virt_bases[GCC_BASE],
1674 .c = {
1675 .dbg_name = "gcc_bam_dma_ahb_clk",
1676 .ops = &clk_ops_vote,
1677 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1678 },
1679};
1680
1681static struct local_vote_clk gcc_blsp1_ahb_clk = {
1682 .cbcr_reg = BLSP1_AHB_CBCR,
1683 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1684 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001685 .base = &virt_bases[GCC_BASE],
1686 .c = {
1687 .dbg_name = "gcc_blsp1_ahb_clk",
1688 .ops = &clk_ops_vote,
1689 CLK_INIT(gcc_blsp1_ahb_clk.c),
1690 },
1691};
1692
1693static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1694 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001695 .base = &virt_bases[GCC_BASE],
1696 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001697 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001698 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1699 .ops = &clk_ops_branch,
1700 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1701 },
1702};
1703
1704static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1705 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001706 .base = &virt_bases[GCC_BASE],
1707 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001708 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1710 .ops = &clk_ops_branch,
1711 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1712 },
1713};
1714
1715static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1716 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001717 .base = &virt_bases[GCC_BASE],
1718 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001719 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001720 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1721 .ops = &clk_ops_branch,
1722 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1723 },
1724};
1725
1726static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1727 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001728 .base = &virt_bases[GCC_BASE],
1729 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001730 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001731 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1732 .ops = &clk_ops_branch,
1733 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1734 },
1735};
1736
1737static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1738 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001739 .base = &virt_bases[GCC_BASE],
1740 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001741 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001742 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1743 .ops = &clk_ops_branch,
1744 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1745 },
1746};
1747
1748static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1749 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001750 .base = &virt_bases[GCC_BASE],
1751 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001752 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001753 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1754 .ops = &clk_ops_branch,
1755 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1756 },
1757};
1758
1759static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1760 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001761 .base = &virt_bases[GCC_BASE],
1762 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001763 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001764 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1765 .ops = &clk_ops_branch,
1766 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1767 },
1768};
1769
1770static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1771 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001772 .base = &virt_bases[GCC_BASE],
1773 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001774 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001775 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1776 .ops = &clk_ops_branch,
1777 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1778 },
1779};
1780
1781static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1782 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001785 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001786 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1787 .ops = &clk_ops_branch,
1788 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1789 },
1790};
1791
1792static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1793 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001796 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001797 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1798 .ops = &clk_ops_branch,
1799 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1800 },
1801};
1802
1803static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1804 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .base = &virt_bases[GCC_BASE],
1806 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001807 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001808 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1809 .ops = &clk_ops_branch,
1810 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1811 },
1812};
1813
1814static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1815 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001816 .base = &virt_bases[GCC_BASE],
1817 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001818 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001819 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1820 .ops = &clk_ops_branch,
1821 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1822 },
1823};
1824
1825static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1826 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001827 .base = &virt_bases[GCC_BASE],
1828 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001829 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001830 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1833 },
1834};
1835
1836static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1837 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001838 .base = &virt_bases[GCC_BASE],
1839 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001840 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001841 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1842 .ops = &clk_ops_branch,
1843 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1844 },
1845};
1846
1847static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1848 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001849 .base = &virt_bases[GCC_BASE],
1850 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001851 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001852 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1853 .ops = &clk_ops_branch,
1854 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1855 },
1856};
1857
1858static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1859 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001860 .base = &virt_bases[GCC_BASE],
1861 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001862 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001863 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1864 .ops = &clk_ops_branch,
1865 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1866 },
1867};
1868
1869static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1870 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001871 .base = &virt_bases[GCC_BASE],
1872 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001873 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001874 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1875 .ops = &clk_ops_branch,
1876 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1877 },
1878};
1879
1880static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1881 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001882 .base = &virt_bases[GCC_BASE],
1883 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001884 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001885 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1886 .ops = &clk_ops_branch,
1887 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1888 },
1889};
1890
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001891static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1892 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1893 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1894 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_boot_rom_ahb_clk",
1898 .ops = &clk_ops_vote,
1899 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1900 },
1901};
1902
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001903static struct local_vote_clk gcc_blsp2_ahb_clk = {
1904 .cbcr_reg = BLSP2_AHB_CBCR,
1905 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1906 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_blsp2_ahb_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_blsp2_ahb_clk.c),
1912 },
1913};
1914
1915static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1916 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001917 .base = &virt_bases[GCC_BASE],
1918 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001919 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001920 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1921 .ops = &clk_ops_branch,
1922 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1923 },
1924};
1925
1926static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1927 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001928 .base = &virt_bases[GCC_BASE],
1929 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001930 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1932 .ops = &clk_ops_branch,
1933 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1934 },
1935};
1936
1937static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1938 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001939 .base = &virt_bases[GCC_BASE],
1940 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001941 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001942 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1943 .ops = &clk_ops_branch,
1944 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1945 },
1946};
1947
1948static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1949 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001950 .base = &virt_bases[GCC_BASE],
1951 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001952 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001953 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1954 .ops = &clk_ops_branch,
1955 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1956 },
1957};
1958
1959static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1960 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001961 .base = &virt_bases[GCC_BASE],
1962 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001963 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001964 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1965 .ops = &clk_ops_branch,
1966 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1967 },
1968};
1969
1970static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1971 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001972 .base = &virt_bases[GCC_BASE],
1973 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001974 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001975 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1976 .ops = &clk_ops_branch,
1977 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1978 },
1979};
1980
1981static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1982 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001983 .base = &virt_bases[GCC_BASE],
1984 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001985 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001986 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1987 .ops = &clk_ops_branch,
1988 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1989 },
1990};
1991
1992static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1993 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 .base = &virt_bases[GCC_BASE],
1995 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001996 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001997 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1998 .ops = &clk_ops_branch,
1999 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2000 },
2001};
2002
2003static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2004 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002005 .base = &virt_bases[GCC_BASE],
2006 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002007 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002008 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2009 .ops = &clk_ops_branch,
2010 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2011 },
2012};
2013
2014static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2015 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002016 .base = &virt_bases[GCC_BASE],
2017 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002018 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002019 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2020 .ops = &clk_ops_branch,
2021 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2022 },
2023};
2024
2025static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2026 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002027 .base = &virt_bases[GCC_BASE],
2028 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002029 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002030 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2031 .ops = &clk_ops_branch,
2032 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2033 },
2034};
2035
2036static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2037 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002038 .base = &virt_bases[GCC_BASE],
2039 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002040 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002041 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2044 },
2045};
2046
2047static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2048 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002049 .base = &virt_bases[GCC_BASE],
2050 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002051 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002052 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2053 .ops = &clk_ops_branch,
2054 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2055 },
2056};
2057
2058static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2059 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002060 .base = &virt_bases[GCC_BASE],
2061 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002062 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002063 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2064 .ops = &clk_ops_branch,
2065 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2066 },
2067};
2068
2069static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2070 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002071 .base = &virt_bases[GCC_BASE],
2072 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002073 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002074 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2075 .ops = &clk_ops_branch,
2076 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2077 },
2078};
2079
2080static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2081 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002082 .base = &virt_bases[GCC_BASE],
2083 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002084 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002085 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2086 .ops = &clk_ops_branch,
2087 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2088 },
2089};
2090
2091static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2092 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002093 .base = &virt_bases[GCC_BASE],
2094 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002095 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002096 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2097 .ops = &clk_ops_branch,
2098 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2099 },
2100};
2101
2102static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2103 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002104 .base = &virt_bases[GCC_BASE],
2105 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002106 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002107 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2108 .ops = &clk_ops_branch,
2109 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2110 },
2111};
2112
2113static struct local_vote_clk gcc_ce1_clk = {
2114 .cbcr_reg = CE1_CBCR,
2115 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2116 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002117 .base = &virt_bases[GCC_BASE],
2118 .c = {
2119 .dbg_name = "gcc_ce1_clk",
2120 .ops = &clk_ops_vote,
2121 CLK_INIT(gcc_ce1_clk.c),
2122 },
2123};
2124
2125static struct local_vote_clk gcc_ce1_ahb_clk = {
2126 .cbcr_reg = CE1_AHB_CBCR,
2127 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2128 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002129 .base = &virt_bases[GCC_BASE],
2130 .c = {
2131 .dbg_name = "gcc_ce1_ahb_clk",
2132 .ops = &clk_ops_vote,
2133 CLK_INIT(gcc_ce1_ahb_clk.c),
2134 },
2135};
2136
2137static struct local_vote_clk gcc_ce1_axi_clk = {
2138 .cbcr_reg = CE1_AXI_CBCR,
2139 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2140 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002141 .base = &virt_bases[GCC_BASE],
2142 .c = {
2143 .dbg_name = "gcc_ce1_axi_clk",
2144 .ops = &clk_ops_vote,
2145 CLK_INIT(gcc_ce1_axi_clk.c),
2146 },
2147};
2148
2149static struct local_vote_clk gcc_ce2_clk = {
2150 .cbcr_reg = CE2_CBCR,
2151 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2152 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002153 .base = &virt_bases[GCC_BASE],
2154 .c = {
2155 .dbg_name = "gcc_ce2_clk",
2156 .ops = &clk_ops_vote,
2157 CLK_INIT(gcc_ce2_clk.c),
2158 },
2159};
2160
2161static struct local_vote_clk gcc_ce2_ahb_clk = {
2162 .cbcr_reg = CE2_AHB_CBCR,
2163 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2164 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .base = &virt_bases[GCC_BASE],
2166 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002167 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002168 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002169 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002170 },
2171};
2172
2173static struct local_vote_clk gcc_ce2_axi_clk = {
2174 .cbcr_reg = CE2_AXI_CBCR,
2175 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2176 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .base = &virt_bases[GCC_BASE],
2178 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002179 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002180 .ops = &clk_ops_vote,
2181 CLK_INIT(gcc_ce2_axi_clk.c),
2182 },
2183};
2184
2185static struct branch_clk gcc_gp1_clk = {
2186 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .base = &virt_bases[GCC_BASE],
2188 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002189 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002190 .dbg_name = "gcc_gp1_clk",
2191 .ops = &clk_ops_branch,
2192 CLK_INIT(gcc_gp1_clk.c),
2193 },
2194};
2195
2196static struct branch_clk gcc_gp2_clk = {
2197 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002198 .base = &virt_bases[GCC_BASE],
2199 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002200 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .dbg_name = "gcc_gp2_clk",
2202 .ops = &clk_ops_branch,
2203 CLK_INIT(gcc_gp2_clk.c),
2204 },
2205};
2206
2207static struct branch_clk gcc_gp3_clk = {
2208 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002209 .base = &virt_bases[GCC_BASE],
2210 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002211 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002212 .dbg_name = "gcc_gp3_clk",
2213 .ops = &clk_ops_branch,
2214 CLK_INIT(gcc_gp3_clk.c),
2215 },
2216};
2217
2218static struct branch_clk gcc_pdm2_clk = {
2219 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .base = &virt_bases[GCC_BASE],
2221 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002222 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002223 .dbg_name = "gcc_pdm2_clk",
2224 .ops = &clk_ops_branch,
2225 CLK_INIT(gcc_pdm2_clk.c),
2226 },
2227};
2228
2229static struct branch_clk gcc_pdm_ahb_clk = {
2230 .cbcr_reg = PDM_AHB_CBCR,
2231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002232 .base = &virt_bases[GCC_BASE],
2233 .c = {
2234 .dbg_name = "gcc_pdm_ahb_clk",
2235 .ops = &clk_ops_branch,
2236 CLK_INIT(gcc_pdm_ahb_clk.c),
2237 },
2238};
2239
2240static struct local_vote_clk gcc_prng_ahb_clk = {
2241 .cbcr_reg = PRNG_AHB_CBCR,
2242 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2243 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002244 .base = &virt_bases[GCC_BASE],
2245 .c = {
2246 .dbg_name = "gcc_prng_ahb_clk",
2247 .ops = &clk_ops_vote,
2248 CLK_INIT(gcc_prng_ahb_clk.c),
2249 },
2250};
2251
2252static struct branch_clk gcc_sdcc1_ahb_clk = {
2253 .cbcr_reg = SDCC1_AHB_CBCR,
2254 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002255 .base = &virt_bases[GCC_BASE],
2256 .c = {
2257 .dbg_name = "gcc_sdcc1_ahb_clk",
2258 .ops = &clk_ops_branch,
2259 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2260 },
2261};
2262
2263static struct branch_clk gcc_sdcc1_apps_clk = {
2264 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002265 .base = &virt_bases[GCC_BASE],
2266 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002267 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002268 .dbg_name = "gcc_sdcc1_apps_clk",
2269 .ops = &clk_ops_branch,
2270 CLK_INIT(gcc_sdcc1_apps_clk.c),
2271 },
2272};
2273
2274static struct branch_clk gcc_sdcc2_ahb_clk = {
2275 .cbcr_reg = SDCC2_AHB_CBCR,
2276 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002277 .base = &virt_bases[GCC_BASE],
2278 .c = {
2279 .dbg_name = "gcc_sdcc2_ahb_clk",
2280 .ops = &clk_ops_branch,
2281 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2282 },
2283};
2284
2285static struct branch_clk gcc_sdcc2_apps_clk = {
2286 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002287 .base = &virt_bases[GCC_BASE],
2288 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002289 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002290 .dbg_name = "gcc_sdcc2_apps_clk",
2291 .ops = &clk_ops_branch,
2292 CLK_INIT(gcc_sdcc2_apps_clk.c),
2293 },
2294};
2295
2296static struct branch_clk gcc_sdcc3_ahb_clk = {
2297 .cbcr_reg = SDCC3_AHB_CBCR,
2298 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002299 .base = &virt_bases[GCC_BASE],
2300 .c = {
2301 .dbg_name = "gcc_sdcc3_ahb_clk",
2302 .ops = &clk_ops_branch,
2303 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2304 },
2305};
2306
2307static struct branch_clk gcc_sdcc3_apps_clk = {
2308 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002309 .base = &virt_bases[GCC_BASE],
2310 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002311 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002312 .dbg_name = "gcc_sdcc3_apps_clk",
2313 .ops = &clk_ops_branch,
2314 CLK_INIT(gcc_sdcc3_apps_clk.c),
2315 },
2316};
2317
2318static struct branch_clk gcc_sdcc4_ahb_clk = {
2319 .cbcr_reg = SDCC4_AHB_CBCR,
2320 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002321 .base = &virt_bases[GCC_BASE],
2322 .c = {
2323 .dbg_name = "gcc_sdcc4_ahb_clk",
2324 .ops = &clk_ops_branch,
2325 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2326 },
2327};
2328
2329static struct branch_clk gcc_sdcc4_apps_clk = {
2330 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002331 .base = &virt_bases[GCC_BASE],
2332 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002333 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002334 .dbg_name = "gcc_sdcc4_apps_clk",
2335 .ops = &clk_ops_branch,
2336 CLK_INIT(gcc_sdcc4_apps_clk.c),
2337 },
2338};
2339
2340static struct branch_clk gcc_tsif_ahb_clk = {
2341 .cbcr_reg = TSIF_AHB_CBCR,
2342 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002343 .base = &virt_bases[GCC_BASE],
2344 .c = {
2345 .dbg_name = "gcc_tsif_ahb_clk",
2346 .ops = &clk_ops_branch,
2347 CLK_INIT(gcc_tsif_ahb_clk.c),
2348 },
2349};
2350
2351static struct branch_clk gcc_tsif_ref_clk = {
2352 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002353 .base = &virt_bases[GCC_BASE],
2354 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002355 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002356 .dbg_name = "gcc_tsif_ref_clk",
2357 .ops = &clk_ops_branch,
2358 CLK_INIT(gcc_tsif_ref_clk.c),
2359 },
2360};
2361
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002362struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2363 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002364 .has_sibling = 1,
2365 .base = &virt_bases[GCC_BASE],
2366 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002367 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002368 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2369 .ops = &clk_ops_branch,
2370 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2371 },
2372};
2373
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002374static struct branch_clk gcc_usb30_master_clk = {
2375 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002376 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002377 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002378 .base = &virt_bases[GCC_BASE],
2379 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002380 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002381 .dbg_name = "gcc_usb30_master_clk",
2382 .ops = &clk_ops_branch,
2383 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002384 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002385 },
2386};
2387
2388static struct branch_clk gcc_usb30_mock_utmi_clk = {
2389 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002390 .base = &virt_bases[GCC_BASE],
2391 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002392 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002393 .dbg_name = "gcc_usb30_mock_utmi_clk",
2394 .ops = &clk_ops_branch,
2395 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2396 },
2397};
2398
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002399struct branch_clk gcc_usb30_sleep_clk = {
2400 .cbcr_reg = USB30_SLEEP_CBCR,
2401 .has_sibling = 1,
2402 .base = &virt_bases[GCC_BASE],
2403 .c = {
2404 .dbg_name = "gcc_usb30_sleep_clk",
2405 .ops = &clk_ops_branch,
2406 CLK_INIT(gcc_usb30_sleep_clk.c),
2407 },
2408};
2409
2410struct branch_clk gcc_usb2a_phy_sleep_clk = {
2411 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2412 .has_sibling = 1,
2413 .base = &virt_bases[GCC_BASE],
2414 .c = {
2415 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2416 .ops = &clk_ops_branch,
2417 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2418 },
2419};
2420
2421struct branch_clk gcc_usb2b_phy_sleep_clk = {
2422 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2423 .has_sibling = 1,
2424 .base = &virt_bases[GCC_BASE],
2425 .c = {
2426 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2427 .ops = &clk_ops_branch,
2428 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2429 },
2430};
2431
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002432static struct branch_clk gcc_usb_hs_ahb_clk = {
2433 .cbcr_reg = USB_HS_AHB_CBCR,
2434 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002435 .base = &virt_bases[GCC_BASE],
2436 .c = {
2437 .dbg_name = "gcc_usb_hs_ahb_clk",
2438 .ops = &clk_ops_branch,
2439 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2440 },
2441};
2442
2443static struct branch_clk gcc_usb_hs_system_clk = {
2444 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002445 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002446 .base = &virt_bases[GCC_BASE],
2447 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002448 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002449 .dbg_name = "gcc_usb_hs_system_clk",
2450 .ops = &clk_ops_branch,
2451 CLK_INIT(gcc_usb_hs_system_clk.c),
2452 },
2453};
2454
2455static struct branch_clk gcc_usb_hsic_ahb_clk = {
2456 .cbcr_reg = USB_HSIC_AHB_CBCR,
2457 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002458 .base = &virt_bases[GCC_BASE],
2459 .c = {
2460 .dbg_name = "gcc_usb_hsic_ahb_clk",
2461 .ops = &clk_ops_branch,
2462 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2463 },
2464};
2465
2466static struct branch_clk gcc_usb_hsic_clk = {
2467 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002468 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002469 .base = &virt_bases[GCC_BASE],
2470 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002471 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002472 .dbg_name = "gcc_usb_hsic_clk",
2473 .ops = &clk_ops_branch,
2474 CLK_INIT(gcc_usb_hsic_clk.c),
2475 },
2476};
2477
2478static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2479 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002480 .base = &virt_bases[GCC_BASE],
2481 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002482 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002483 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2484 .ops = &clk_ops_branch,
2485 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2486 },
2487};
2488
2489static struct branch_clk gcc_usb_hsic_system_clk = {
2490 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002491 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002492 .base = &virt_bases[GCC_BASE],
2493 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002494 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002495 .dbg_name = "gcc_usb_hsic_system_clk",
2496 .ops = &clk_ops_branch,
2497 CLK_INIT(gcc_usb_hsic_system_clk.c),
2498 },
2499};
2500
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002501struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2502 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2503 .has_sibling = 1,
2504 .base = &virt_bases[GCC_BASE],
2505 .c = {
2506 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2507 .ops = &clk_ops_branch,
2508 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2509 },
2510};
2511
2512struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2513 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2514 .has_sibling = 1,
2515 .base = &virt_bases[GCC_BASE],
2516 .c = {
2517 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2518 .ops = &clk_ops_branch,
2519 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2520 },
2521};
2522
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002523static struct branch_clk gcc_mss_cfg_ahb_clk = {
2524 .cbcr_reg = MSS_CFG_AHB_CBCR,
2525 .has_sibling = 1,
2526 .base = &virt_bases[GCC_BASE],
2527 .c = {
2528 .dbg_name = "gcc_mss_cfg_ahb_clk",
2529 .ops = &clk_ops_branch,
2530 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2531 },
2532};
2533
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002534static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2535 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2536 .has_sibling = 1,
2537 .base = &virt_bases[GCC_BASE],
2538 .c = {
2539 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2540 .ops = &clk_ops_branch,
2541 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2542 },
2543};
2544
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002545static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002546 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002547 F_MM( 37500000, gpll0, 16, 0, 0),
2548 F_MM( 50000000, gpll0, 12, 0, 0),
2549 F_MM( 75000000, gpll0, 8, 0, 0),
2550 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002551 F_MM(150000000, gpll0, 4, 0, 0),
2552 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002553 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002554 F_END
2555};
2556
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002557static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2558 F_MM( 19200000, cxo, 1, 0, 0),
2559 F_MM( 37500000, gpll0, 16, 0, 0),
2560 F_MM( 50000000, gpll0, 12, 0, 0),
2561 F_MM( 75000000, gpll0, 8, 0, 0),
2562 F_MM(100000000, gpll0, 6, 0, 0),
2563 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002564 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002565 F_MM(400000000, mmpll0, 2, 0, 0),
2566 F_MM(466800000, mmpll1, 2.5, 0, 0),
2567 F_END
2568};
2569
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002570static struct rcg_clk axi_clk_src = {
2571 .cmd_rcgr_reg = 0x5040,
2572 .set_rate = set_rate_hid,
2573 .freq_tbl = ftbl_mmss_axi_clk,
2574 .current_freq = &rcg_dummy_freq,
2575 .base = &virt_bases[MMSS_BASE],
2576 .c = {
2577 .dbg_name = "axi_clk_src",
2578 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002579 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002580 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002581 CLK_INIT(axi_clk_src.c),
2582 },
2583};
2584
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002585static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2586 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002587 F_MM( 37500000, gpll0, 16, 0, 0),
2588 F_MM( 50000000, gpll0, 12, 0, 0),
2589 F_MM( 75000000, gpll0, 8, 0, 0),
2590 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002591 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002592 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002593 F_MM(400000000, mmpll0, 2, 0, 0),
2594 F_END
2595};
2596
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002597static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2598 F_MM( 19200000, cxo, 1, 0, 0),
2599 F_MM( 37500000, gpll0, 16, 0, 0),
2600 F_MM( 50000000, gpll0, 12, 0, 0),
2601 F_MM( 75000000, gpll0, 8, 0, 0),
2602 F_MM(100000000, gpll0, 6, 0, 0),
2603 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002604 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002605 F_MM(400000000, mmpll0, 2, 0, 0),
2606 F_END
2607};
2608
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002609struct rcg_clk ocmemnoc_clk_src = {
2610 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2611 .set_rate = set_rate_hid,
2612 .freq_tbl = ftbl_ocmemnoc_clk,
2613 .current_freq = &rcg_dummy_freq,
2614 .base = &virt_bases[MMSS_BASE],
2615 .c = {
2616 .dbg_name = "ocmemnoc_clk_src",
2617 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002618 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002619 HIGH, 400000000),
2620 CLK_INIT(ocmemnoc_clk_src.c),
2621 },
2622};
2623
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002624static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2625 F_MM(100000000, gpll0, 6, 0, 0),
2626 F_MM(200000000, mmpll0, 4, 0, 0),
2627 F_END
2628};
2629
2630static struct rcg_clk csi0_clk_src = {
2631 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2632 .set_rate = set_rate_hid,
2633 .freq_tbl = ftbl_camss_csi0_3_clk,
2634 .current_freq = &rcg_dummy_freq,
2635 .base = &virt_bases[MMSS_BASE],
2636 .c = {
2637 .dbg_name = "csi0_clk_src",
2638 .ops = &clk_ops_rcg,
2639 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2640 CLK_INIT(csi0_clk_src.c),
2641 },
2642};
2643
2644static struct rcg_clk csi1_clk_src = {
2645 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2646 .set_rate = set_rate_hid,
2647 .freq_tbl = ftbl_camss_csi0_3_clk,
2648 .current_freq = &rcg_dummy_freq,
2649 .base = &virt_bases[MMSS_BASE],
2650 .c = {
2651 .dbg_name = "csi1_clk_src",
2652 .ops = &clk_ops_rcg,
2653 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2654 CLK_INIT(csi1_clk_src.c),
2655 },
2656};
2657
2658static struct rcg_clk csi2_clk_src = {
2659 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2660 .set_rate = set_rate_hid,
2661 .freq_tbl = ftbl_camss_csi0_3_clk,
2662 .current_freq = &rcg_dummy_freq,
2663 .base = &virt_bases[MMSS_BASE],
2664 .c = {
2665 .dbg_name = "csi2_clk_src",
2666 .ops = &clk_ops_rcg,
2667 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2668 CLK_INIT(csi2_clk_src.c),
2669 },
2670};
2671
2672static struct rcg_clk csi3_clk_src = {
2673 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2674 .set_rate = set_rate_hid,
2675 .freq_tbl = ftbl_camss_csi0_3_clk,
2676 .current_freq = &rcg_dummy_freq,
2677 .base = &virt_bases[MMSS_BASE],
2678 .c = {
2679 .dbg_name = "csi3_clk_src",
2680 .ops = &clk_ops_rcg,
2681 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2682 CLK_INIT(csi3_clk_src.c),
2683 },
2684};
2685
2686static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2687 F_MM( 37500000, gpll0, 16, 0, 0),
2688 F_MM( 50000000, gpll0, 12, 0, 0),
2689 F_MM( 60000000, gpll0, 10, 0, 0),
2690 F_MM( 80000000, gpll0, 7.5, 0, 0),
2691 F_MM(100000000, gpll0, 6, 0, 0),
2692 F_MM(109090000, gpll0, 5.5, 0, 0),
2693 F_MM(150000000, gpll0, 4, 0, 0),
2694 F_MM(200000000, gpll0, 3, 0, 0),
2695 F_MM(228570000, mmpll0, 3.5, 0, 0),
2696 F_MM(266670000, mmpll0, 3, 0, 0),
2697 F_MM(320000000, mmpll0, 2.5, 0, 0),
2698 F_END
2699};
2700
2701static struct rcg_clk vfe0_clk_src = {
2702 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2703 .set_rate = set_rate_hid,
2704 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2705 .current_freq = &rcg_dummy_freq,
2706 .base = &virt_bases[MMSS_BASE],
2707 .c = {
2708 .dbg_name = "vfe0_clk_src",
2709 .ops = &clk_ops_rcg,
2710 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2711 HIGH, 320000000),
2712 CLK_INIT(vfe0_clk_src.c),
2713 },
2714};
2715
2716static struct rcg_clk vfe1_clk_src = {
2717 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2718 .set_rate = set_rate_hid,
2719 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2720 .current_freq = &rcg_dummy_freq,
2721 .base = &virt_bases[MMSS_BASE],
2722 .c = {
2723 .dbg_name = "vfe1_clk_src",
2724 .ops = &clk_ops_rcg,
2725 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2726 HIGH, 320000000),
2727 CLK_INIT(vfe1_clk_src.c),
2728 },
2729};
2730
2731static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2732 F_MM( 37500000, gpll0, 16, 0, 0),
2733 F_MM( 60000000, gpll0, 10, 0, 0),
2734 F_MM( 75000000, gpll0, 8, 0, 0),
2735 F_MM( 85710000, gpll0, 7, 0, 0),
2736 F_MM(100000000, gpll0, 6, 0, 0),
2737 F_MM(133330000, mmpll0, 6, 0, 0),
2738 F_MM(160000000, mmpll0, 5, 0, 0),
2739 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002740 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002741 F_MM(266670000, mmpll0, 3, 0, 0),
2742 F_MM(320000000, mmpll0, 2.5, 0, 0),
2743 F_END
2744};
2745
2746static struct rcg_clk mdp_clk_src = {
2747 .cmd_rcgr_reg = MDP_CMD_RCGR,
2748 .set_rate = set_rate_hid,
2749 .freq_tbl = ftbl_mdss_mdp_clk,
2750 .current_freq = &rcg_dummy_freq,
2751 .base = &virt_bases[MMSS_BASE],
2752 .c = {
2753 .dbg_name = "mdp_clk_src",
2754 .ops = &clk_ops_rcg,
2755 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2756 HIGH, 320000000),
2757 CLK_INIT(mdp_clk_src.c),
2758 },
2759};
2760
2761static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2762 F_MM(19200000, cxo, 1, 0, 0),
2763 F_END
2764};
2765
2766static struct rcg_clk cci_clk_src = {
2767 .cmd_rcgr_reg = CCI_CMD_RCGR,
2768 .set_rate = set_rate_hid,
2769 .freq_tbl = ftbl_camss_cci_cci_clk,
2770 .current_freq = &rcg_dummy_freq,
2771 .base = &virt_bases[MMSS_BASE],
2772 .c = {
2773 .dbg_name = "cci_clk_src",
2774 .ops = &clk_ops_rcg,
2775 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2776 CLK_INIT(cci_clk_src.c),
2777 },
2778};
2779
2780static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2781 F_MM( 10000, cxo, 16, 1, 120),
2782 F_MM( 20000, cxo, 16, 1, 50),
2783 F_MM( 6000000, gpll0, 10, 1, 10),
2784 F_MM(12000000, gpll0, 10, 1, 5),
2785 F_MM(13000000, gpll0, 10, 13, 60),
2786 F_MM(24000000, gpll0, 5, 1, 5),
2787 F_END
2788};
2789
2790static struct rcg_clk mmss_gp0_clk_src = {
2791 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2792 .set_rate = set_rate_mnd,
2793 .freq_tbl = ftbl_camss_gp0_1_clk,
2794 .current_freq = &rcg_dummy_freq,
2795 .base = &virt_bases[MMSS_BASE],
2796 .c = {
2797 .dbg_name = "mmss_gp0_clk_src",
2798 .ops = &clk_ops_rcg_mnd,
2799 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2800 CLK_INIT(mmss_gp0_clk_src.c),
2801 },
2802};
2803
2804static struct rcg_clk mmss_gp1_clk_src = {
2805 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2806 .set_rate = set_rate_mnd,
2807 .freq_tbl = ftbl_camss_gp0_1_clk,
2808 .current_freq = &rcg_dummy_freq,
2809 .base = &virt_bases[MMSS_BASE],
2810 .c = {
2811 .dbg_name = "mmss_gp1_clk_src",
2812 .ops = &clk_ops_rcg_mnd,
2813 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2814 CLK_INIT(mmss_gp1_clk_src.c),
2815 },
2816};
2817
2818static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2819 F_MM( 75000000, gpll0, 8, 0, 0),
2820 F_MM(150000000, gpll0, 4, 0, 0),
2821 F_MM(200000000, gpll0, 3, 0, 0),
2822 F_MM(228570000, mmpll0, 3.5, 0, 0),
2823 F_MM(266670000, mmpll0, 3, 0, 0),
2824 F_MM(320000000, mmpll0, 2.5, 0, 0),
2825 F_END
2826};
2827
2828static struct rcg_clk jpeg0_clk_src = {
2829 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2830 .set_rate = set_rate_hid,
2831 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2832 .current_freq = &rcg_dummy_freq,
2833 .base = &virt_bases[MMSS_BASE],
2834 .c = {
2835 .dbg_name = "jpeg0_clk_src",
2836 .ops = &clk_ops_rcg,
2837 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2838 HIGH, 320000000),
2839 CLK_INIT(jpeg0_clk_src.c),
2840 },
2841};
2842
2843static struct rcg_clk jpeg1_clk_src = {
2844 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2845 .set_rate = set_rate_hid,
2846 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2847 .current_freq = &rcg_dummy_freq,
2848 .base = &virt_bases[MMSS_BASE],
2849 .c = {
2850 .dbg_name = "jpeg1_clk_src",
2851 .ops = &clk_ops_rcg,
2852 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2853 HIGH, 320000000),
2854 CLK_INIT(jpeg1_clk_src.c),
2855 },
2856};
2857
2858static struct rcg_clk jpeg2_clk_src = {
2859 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2860 .set_rate = set_rate_hid,
2861 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2862 .current_freq = &rcg_dummy_freq,
2863 .base = &virt_bases[MMSS_BASE],
2864 .c = {
2865 .dbg_name = "jpeg2_clk_src",
2866 .ops = &clk_ops_rcg,
2867 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2868 HIGH, 320000000),
2869 CLK_INIT(jpeg2_clk_src.c),
2870 },
2871};
2872
2873static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002874 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002875 F_MM(66670000, gpll0, 9, 0, 0),
2876 F_END
2877};
2878
2879static struct rcg_clk mclk0_clk_src = {
2880 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2881 .set_rate = set_rate_hid,
2882 .freq_tbl = ftbl_camss_mclk0_3_clk,
2883 .current_freq = &rcg_dummy_freq,
2884 .base = &virt_bases[MMSS_BASE],
2885 .c = {
2886 .dbg_name = "mclk0_clk_src",
2887 .ops = &clk_ops_rcg,
2888 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2889 CLK_INIT(mclk0_clk_src.c),
2890 },
2891};
2892
2893static struct rcg_clk mclk1_clk_src = {
2894 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2895 .set_rate = set_rate_hid,
2896 .freq_tbl = ftbl_camss_mclk0_3_clk,
2897 .current_freq = &rcg_dummy_freq,
2898 .base = &virt_bases[MMSS_BASE],
2899 .c = {
2900 .dbg_name = "mclk1_clk_src",
2901 .ops = &clk_ops_rcg,
2902 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2903 CLK_INIT(mclk1_clk_src.c),
2904 },
2905};
2906
2907static struct rcg_clk mclk2_clk_src = {
2908 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2909 .set_rate = set_rate_hid,
2910 .freq_tbl = ftbl_camss_mclk0_3_clk,
2911 .current_freq = &rcg_dummy_freq,
2912 .base = &virt_bases[MMSS_BASE],
2913 .c = {
2914 .dbg_name = "mclk2_clk_src",
2915 .ops = &clk_ops_rcg,
2916 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2917 CLK_INIT(mclk2_clk_src.c),
2918 },
2919};
2920
2921static struct rcg_clk mclk3_clk_src = {
2922 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2923 .set_rate = set_rate_hid,
2924 .freq_tbl = ftbl_camss_mclk0_3_clk,
2925 .current_freq = &rcg_dummy_freq,
2926 .base = &virt_bases[MMSS_BASE],
2927 .c = {
2928 .dbg_name = "mclk3_clk_src",
2929 .ops = &clk_ops_rcg,
2930 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2931 CLK_INIT(mclk3_clk_src.c),
2932 },
2933};
2934
2935static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2936 F_MM(100000000, gpll0, 6, 0, 0),
2937 F_MM(200000000, mmpll0, 4, 0, 0),
2938 F_END
2939};
2940
2941static struct rcg_clk csi0phytimer_clk_src = {
2942 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2943 .set_rate = set_rate_hid,
2944 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2945 .current_freq = &rcg_dummy_freq,
2946 .base = &virt_bases[MMSS_BASE],
2947 .c = {
2948 .dbg_name = "csi0phytimer_clk_src",
2949 .ops = &clk_ops_rcg,
2950 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2951 CLK_INIT(csi0phytimer_clk_src.c),
2952 },
2953};
2954
2955static struct rcg_clk csi1phytimer_clk_src = {
2956 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2957 .set_rate = set_rate_hid,
2958 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2959 .current_freq = &rcg_dummy_freq,
2960 .base = &virt_bases[MMSS_BASE],
2961 .c = {
2962 .dbg_name = "csi1phytimer_clk_src",
2963 .ops = &clk_ops_rcg,
2964 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2965 CLK_INIT(csi1phytimer_clk_src.c),
2966 },
2967};
2968
2969static struct rcg_clk csi2phytimer_clk_src = {
2970 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2971 .set_rate = set_rate_hid,
2972 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2973 .current_freq = &rcg_dummy_freq,
2974 .base = &virt_bases[MMSS_BASE],
2975 .c = {
2976 .dbg_name = "csi2phytimer_clk_src",
2977 .ops = &clk_ops_rcg,
2978 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2979 CLK_INIT(csi2phytimer_clk_src.c),
2980 },
2981};
2982
2983static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2984 F_MM(150000000, gpll0, 4, 0, 0),
2985 F_MM(266670000, mmpll0, 3, 0, 0),
2986 F_MM(320000000, mmpll0, 2.5, 0, 0),
2987 F_END
2988};
2989
2990static struct rcg_clk cpp_clk_src = {
2991 .cmd_rcgr_reg = CPP_CMD_RCGR,
2992 .set_rate = set_rate_hid,
2993 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2994 .current_freq = &rcg_dummy_freq,
2995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "cpp_clk_src",
2998 .ops = &clk_ops_rcg,
2999 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3000 HIGH, 320000000),
3001 CLK_INIT(cpp_clk_src.c),
3002 },
3003};
3004
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003005static struct branch_clk mdss_ahb_clk;
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003006static struct clk dsipll0_byte_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003007 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003008 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003009 .dbg_name = "dsipll0_byte_clk_src",
3010 .ops = &clk_ops_dsi_byte_pll,
3011 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003012};
3013
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003014static struct clk dsipll0_pixel_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003015 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003016 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003017 .dbg_name = "dsipll0_pixel_clk_src",
3018 .ops = &clk_ops_dsi_pixel_pll,
3019 CLK_INIT(dsipll0_pixel_clk_src),
3020};
3021
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003022static struct clk_freq_tbl byte_freq_tbl[] = {
3023 {
3024 .src_clk = &dsipll0_byte_clk_src,
3025 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3026 },
3027 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003028};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003029
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003030static struct rcg_clk byte0_clk_src = {
3031 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003032 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003033 .base = &virt_bases[MMSS_BASE],
3034 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003035 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003036 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003037 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003038 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3039 HIGH, 188000000),
3040 CLK_INIT(byte0_clk_src.c),
3041 },
3042};
3043
3044static struct rcg_clk byte1_clk_src = {
3045 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003046 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 .base = &virt_bases[MMSS_BASE],
3048 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003049 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003050 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003051 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003052 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3053 HIGH, 188000000),
3054 CLK_INIT(byte1_clk_src.c),
3055 },
3056};
3057
3058static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3059 F_MM(19200000, cxo, 1, 0, 0),
3060 F_END
3061};
3062
3063static struct rcg_clk edpaux_clk_src = {
3064 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3065 .set_rate = set_rate_hid,
3066 .freq_tbl = ftbl_mdss_edpaux_clk,
3067 .current_freq = &rcg_dummy_freq,
3068 .base = &virt_bases[MMSS_BASE],
3069 .c = {
3070 .dbg_name = "edpaux_clk_src",
3071 .ops = &clk_ops_rcg,
3072 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3073 CLK_INIT(edpaux_clk_src.c),
3074 },
3075};
3076
3077static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003078 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003079 F_MDSS(270000000, edppll_270, 11, 0, 0),
3080 F_END
3081};
3082
3083static struct rcg_clk edplink_clk_src = {
3084 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3085 .set_rate = set_rate_hid,
3086 .freq_tbl = ftbl_mdss_edplink_clk,
3087 .current_freq = &rcg_dummy_freq,
3088 .base = &virt_bases[MMSS_BASE],
3089 .c = {
3090 .dbg_name = "edplink_clk_src",
3091 .ops = &clk_ops_rcg,
3092 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3093 CLK_INIT(edplink_clk_src.c),
3094 },
3095};
3096
3097static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003098 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003099 F_MDSS(350000000, edppll_350, 11, 0, 0),
3100 F_END
3101};
3102
3103static struct rcg_clk edppixel_clk_src = {
3104 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3105 .set_rate = set_rate_mnd,
3106 .freq_tbl = ftbl_mdss_edppixel_clk,
3107 .current_freq = &rcg_dummy_freq,
3108 .base = &virt_bases[MMSS_BASE],
3109 .c = {
3110 .dbg_name = "edppixel_clk_src",
3111 .ops = &clk_ops_rcg_mnd,
3112 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3113 CLK_INIT(edppixel_clk_src.c),
3114 },
3115};
3116
3117static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3118 F_MM(19200000, cxo, 1, 0, 0),
3119 F_END
3120};
3121
3122static struct rcg_clk esc0_clk_src = {
3123 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3124 .set_rate = set_rate_hid,
3125 .freq_tbl = ftbl_mdss_esc0_1_clk,
3126 .current_freq = &rcg_dummy_freq,
3127 .base = &virt_bases[MMSS_BASE],
3128 .c = {
3129 .dbg_name = "esc0_clk_src",
3130 .ops = &clk_ops_rcg,
3131 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3132 CLK_INIT(esc0_clk_src.c),
3133 },
3134};
3135
3136static struct rcg_clk esc1_clk_src = {
3137 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3138 .set_rate = set_rate_hid,
3139 .freq_tbl = ftbl_mdss_esc0_1_clk,
3140 .current_freq = &rcg_dummy_freq,
3141 .base = &virt_bases[MMSS_BASE],
3142 .c = {
3143 .dbg_name = "esc1_clk_src",
3144 .ops = &clk_ops_rcg,
3145 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3146 CLK_INIT(esc1_clk_src.c),
3147 },
3148};
3149
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003150static int hdmi_pll_clk_enable(struct clk *c)
3151{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003152 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003153}
3154
3155static void hdmi_pll_clk_disable(struct clk *c)
3156{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003157 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003158}
3159
3160static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3161{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003162 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003163}
3164
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003165static struct clk_ops clk_ops_hdmi_pll = {
3166 .enable = hdmi_pll_clk_enable,
3167 .disable = hdmi_pll_clk_disable,
3168 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003169};
3170
3171static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003172 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003173 .dbg_name = "hdmipll_clk_src",
3174 .ops = &clk_ops_hdmi_pll,
3175 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003176};
3177
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003178static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003179 /*
3180 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3181 * registers. This entry allows the HDMI driver to switch the cached
3182 * rate to zero before suspend and back to the real rate after resume.
3183 */
3184 F_HDMI( 0, hdmipll, 1, 0, 0),
3185 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003186 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003187 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3188 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3189 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003190 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003191 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003192 F_END
3193};
3194
3195static struct rcg_clk extpclk_clk_src = {
3196 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003197 .freq_tbl = ftbl_mdss_extpclk_clk,
3198 .current_freq = &rcg_dummy_freq,
3199 .base = &virt_bases[MMSS_BASE],
3200 .c = {
3201 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003202 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3204 CLK_INIT(extpclk_clk_src.c),
3205 },
3206};
3207
3208static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3209 F_MDSS(19200000, cxo, 1, 0, 0),
3210 F_END
3211};
3212
3213static struct rcg_clk hdmi_clk_src = {
3214 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3215 .set_rate = set_rate_hid,
3216 .freq_tbl = ftbl_mdss_hdmi_clk,
3217 .current_freq = &rcg_dummy_freq,
3218 .base = &virt_bases[MMSS_BASE],
3219 .c = {
3220 .dbg_name = "hdmi_clk_src",
3221 .ops = &clk_ops_rcg,
3222 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3223 CLK_INIT(hdmi_clk_src.c),
3224 },
3225};
3226
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003227static struct clk_freq_tbl pixel_freq_tbl[] = {
3228 {
3229 .src_clk = &dsipll0_pixel_clk_src,
3230 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val),
3231 },
3232 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003233};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003234
3235static struct rcg_clk pclk0_clk_src = {
3236 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003237 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003238 .base = &virt_bases[MMSS_BASE],
3239 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003240 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003241 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003242 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003243 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3244 CLK_INIT(pclk0_clk_src.c),
3245 },
3246};
3247
3248static struct rcg_clk pclk1_clk_src = {
3249 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003250 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003251 .base = &virt_bases[MMSS_BASE],
3252 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003253 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003254 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003255 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003256 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3257 CLK_INIT(pclk1_clk_src.c),
3258 },
3259};
3260
3261static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3262 F_MDSS(19200000, cxo, 1, 0, 0),
3263 F_END
3264};
3265
3266static struct rcg_clk vsync_clk_src = {
3267 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3268 .set_rate = set_rate_hid,
3269 .freq_tbl = ftbl_mdss_vsync_clk,
3270 .current_freq = &rcg_dummy_freq,
3271 .base = &virt_bases[MMSS_BASE],
3272 .c = {
3273 .dbg_name = "vsync_clk_src",
3274 .ops = &clk_ops_rcg,
3275 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3276 CLK_INIT(vsync_clk_src.c),
3277 },
3278};
3279
3280static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3281 F_MM( 50000000, gpll0, 12, 0, 0),
3282 F_MM(100000000, gpll0, 6, 0, 0),
3283 F_MM(133330000, mmpll0, 6, 0, 0),
3284 F_MM(200000000, mmpll0, 4, 0, 0),
3285 F_MM(266670000, mmpll0, 3, 0, 0),
3286 F_MM(410000000, mmpll3, 2, 0, 0),
3287 F_END
3288};
3289
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003290static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3291 F_MM( 50000000, gpll0, 12, 0, 0),
3292 F_MM(100000000, gpll0, 6, 0, 0),
3293 F_MM(133330000, mmpll0, 6, 0, 0),
3294 F_MM(200000000, mmpll0, 4, 0, 0),
3295 F_MM(266670000, mmpll0, 3, 0, 0),
3296 F_MM(465000000, mmpll3, 2, 0, 0),
3297 F_END
3298};
3299
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003300static struct rcg_clk vcodec0_clk_src = {
3301 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3302 .set_rate = set_rate_mnd,
3303 .freq_tbl = ftbl_venus0_vcodec0_clk,
3304 .current_freq = &rcg_dummy_freq,
3305 .base = &virt_bases[MMSS_BASE],
3306 .c = {
3307 .dbg_name = "vcodec0_clk_src",
3308 .ops = &clk_ops_rcg_mnd,
3309 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3310 HIGH, 410000000),
3311 CLK_INIT(vcodec0_clk_src.c),
3312 },
3313};
3314
3315static struct branch_clk camss_cci_cci_ahb_clk = {
3316 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003317 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003318 .base = &virt_bases[MMSS_BASE],
3319 .c = {
3320 .dbg_name = "camss_cci_cci_ahb_clk",
3321 .ops = &clk_ops_branch,
3322 CLK_INIT(camss_cci_cci_ahb_clk.c),
3323 },
3324};
3325
3326static struct branch_clk camss_cci_cci_clk = {
3327 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003328 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .base = &virt_bases[MMSS_BASE],
3330 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003331 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003332 .dbg_name = "camss_cci_cci_clk",
3333 .ops = &clk_ops_branch,
3334 CLK_INIT(camss_cci_cci_clk.c),
3335 },
3336};
3337
3338static struct branch_clk camss_csi0_ahb_clk = {
3339 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003341 .base = &virt_bases[MMSS_BASE],
3342 .c = {
3343 .dbg_name = "camss_csi0_ahb_clk",
3344 .ops = &clk_ops_branch,
3345 CLK_INIT(camss_csi0_ahb_clk.c),
3346 },
3347};
3348
3349static struct branch_clk camss_csi0_clk = {
3350 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .base = &virt_bases[MMSS_BASE],
3353 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003354 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003355 .dbg_name = "camss_csi0_clk",
3356 .ops = &clk_ops_branch,
3357 CLK_INIT(camss_csi0_clk.c),
3358 },
3359};
3360
3361static struct branch_clk camss_csi0phy_clk = {
3362 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003364 .base = &virt_bases[MMSS_BASE],
3365 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003366 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003367 .dbg_name = "camss_csi0phy_clk",
3368 .ops = &clk_ops_branch,
3369 CLK_INIT(camss_csi0phy_clk.c),
3370 },
3371};
3372
3373static struct branch_clk camss_csi0pix_clk = {
3374 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003376 .base = &virt_bases[MMSS_BASE],
3377 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003378 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003379 .dbg_name = "camss_csi0pix_clk",
3380 .ops = &clk_ops_branch,
3381 CLK_INIT(camss_csi0pix_clk.c),
3382 },
3383};
3384
3385static struct branch_clk camss_csi0rdi_clk = {
3386 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003388 .base = &virt_bases[MMSS_BASE],
3389 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003390 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003391 .dbg_name = "camss_csi0rdi_clk",
3392 .ops = &clk_ops_branch,
3393 CLK_INIT(camss_csi0rdi_clk.c),
3394 },
3395};
3396
3397static struct branch_clk camss_csi1_ahb_clk = {
3398 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003400 .base = &virt_bases[MMSS_BASE],
3401 .c = {
3402 .dbg_name = "camss_csi1_ahb_clk",
3403 .ops = &clk_ops_branch,
3404 CLK_INIT(camss_csi1_ahb_clk.c),
3405 },
3406};
3407
3408static struct branch_clk camss_csi1_clk = {
3409 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003411 .base = &virt_bases[MMSS_BASE],
3412 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003413 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003414 .dbg_name = "camss_csi1_clk",
3415 .ops = &clk_ops_branch,
3416 CLK_INIT(camss_csi1_clk.c),
3417 },
3418};
3419
3420static struct branch_clk camss_csi1phy_clk = {
3421 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003422 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003423 .base = &virt_bases[MMSS_BASE],
3424 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003425 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .dbg_name = "camss_csi1phy_clk",
3427 .ops = &clk_ops_branch,
3428 CLK_INIT(camss_csi1phy_clk.c),
3429 },
3430};
3431
3432static struct branch_clk camss_csi1pix_clk = {
3433 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003434 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003435 .base = &virt_bases[MMSS_BASE],
3436 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003437 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003438 .dbg_name = "camss_csi1pix_clk",
3439 .ops = &clk_ops_branch,
3440 CLK_INIT(camss_csi1pix_clk.c),
3441 },
3442};
3443
3444static struct branch_clk camss_csi1rdi_clk = {
3445 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003447 .base = &virt_bases[MMSS_BASE],
3448 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003449 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .dbg_name = "camss_csi1rdi_clk",
3451 .ops = &clk_ops_branch,
3452 CLK_INIT(camss_csi1rdi_clk.c),
3453 },
3454};
3455
3456static struct branch_clk camss_csi2_ahb_clk = {
3457 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003458 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003459 .base = &virt_bases[MMSS_BASE],
3460 .c = {
3461 .dbg_name = "camss_csi2_ahb_clk",
3462 .ops = &clk_ops_branch,
3463 CLK_INIT(camss_csi2_ahb_clk.c),
3464 },
3465};
3466
3467static struct branch_clk camss_csi2_clk = {
3468 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003469 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003470 .base = &virt_bases[MMSS_BASE],
3471 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003472 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .dbg_name = "camss_csi2_clk",
3474 .ops = &clk_ops_branch,
3475 CLK_INIT(camss_csi2_clk.c),
3476 },
3477};
3478
3479static struct branch_clk camss_csi2phy_clk = {
3480 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003481 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .base = &virt_bases[MMSS_BASE],
3483 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003484 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003485 .dbg_name = "camss_csi2phy_clk",
3486 .ops = &clk_ops_branch,
3487 CLK_INIT(camss_csi2phy_clk.c),
3488 },
3489};
3490
3491static struct branch_clk camss_csi2pix_clk = {
3492 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003493 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .base = &virt_bases[MMSS_BASE],
3495 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003496 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003497 .dbg_name = "camss_csi2pix_clk",
3498 .ops = &clk_ops_branch,
3499 CLK_INIT(camss_csi2pix_clk.c),
3500 },
3501};
3502
3503static struct branch_clk camss_csi2rdi_clk = {
3504 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .base = &virt_bases[MMSS_BASE],
3507 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003508 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .dbg_name = "camss_csi2rdi_clk",
3510 .ops = &clk_ops_branch,
3511 CLK_INIT(camss_csi2rdi_clk.c),
3512 },
3513};
3514
3515static struct branch_clk camss_csi3_ahb_clk = {
3516 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .base = &virt_bases[MMSS_BASE],
3519 .c = {
3520 .dbg_name = "camss_csi3_ahb_clk",
3521 .ops = &clk_ops_branch,
3522 CLK_INIT(camss_csi3_ahb_clk.c),
3523 },
3524};
3525
3526static struct branch_clk camss_csi3_clk = {
3527 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003528 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .base = &virt_bases[MMSS_BASE],
3530 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003531 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .dbg_name = "camss_csi3_clk",
3533 .ops = &clk_ops_branch,
3534 CLK_INIT(camss_csi3_clk.c),
3535 },
3536};
3537
3538static struct branch_clk camss_csi3phy_clk = {
3539 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003540 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .base = &virt_bases[MMSS_BASE],
3542 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003543 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .dbg_name = "camss_csi3phy_clk",
3545 .ops = &clk_ops_branch,
3546 CLK_INIT(camss_csi3phy_clk.c),
3547 },
3548};
3549
3550static struct branch_clk camss_csi3pix_clk = {
3551 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003552 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003553 .base = &virt_bases[MMSS_BASE],
3554 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003555 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003556 .dbg_name = "camss_csi3pix_clk",
3557 .ops = &clk_ops_branch,
3558 CLK_INIT(camss_csi3pix_clk.c),
3559 },
3560};
3561
3562static struct branch_clk camss_csi3rdi_clk = {
3563 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003565 .base = &virt_bases[MMSS_BASE],
3566 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003567 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003568 .dbg_name = "camss_csi3rdi_clk",
3569 .ops = &clk_ops_branch,
3570 CLK_INIT(camss_csi3rdi_clk.c),
3571 },
3572};
3573
3574static struct branch_clk camss_csi_vfe0_clk = {
3575 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003577 .base = &virt_bases[MMSS_BASE],
3578 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003579 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .dbg_name = "camss_csi_vfe0_clk",
3581 .ops = &clk_ops_branch,
3582 CLK_INIT(camss_csi_vfe0_clk.c),
3583 },
3584};
3585
3586static struct branch_clk camss_csi_vfe1_clk = {
3587 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003589 .base = &virt_bases[MMSS_BASE],
3590 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003591 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .dbg_name = "camss_csi_vfe1_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(camss_csi_vfe1_clk.c),
3595 },
3596};
3597
3598static struct branch_clk camss_gp0_clk = {
3599 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003601 .base = &virt_bases[MMSS_BASE],
3602 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003603 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003604 .dbg_name = "camss_gp0_clk",
3605 .ops = &clk_ops_branch,
3606 CLK_INIT(camss_gp0_clk.c),
3607 },
3608};
3609
3610static struct branch_clk camss_gp1_clk = {
3611 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .base = &virt_bases[MMSS_BASE],
3614 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003615 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003616 .dbg_name = "camss_gp1_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(camss_gp1_clk.c),
3619 },
3620};
3621
3622static struct branch_clk camss_ispif_ahb_clk = {
3623 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003625 .base = &virt_bases[MMSS_BASE],
3626 .c = {
3627 .dbg_name = "camss_ispif_ahb_clk",
3628 .ops = &clk_ops_branch,
3629 CLK_INIT(camss_ispif_ahb_clk.c),
3630 },
3631};
3632
3633static struct branch_clk camss_jpeg_jpeg0_clk = {
3634 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003635 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .base = &virt_bases[MMSS_BASE],
3637 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003638 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003639 .dbg_name = "camss_jpeg_jpeg0_clk",
3640 .ops = &clk_ops_branch,
3641 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3642 },
3643};
3644
3645static struct branch_clk camss_jpeg_jpeg1_clk = {
3646 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .base = &virt_bases[MMSS_BASE],
3649 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003650 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .dbg_name = "camss_jpeg_jpeg1_clk",
3652 .ops = &clk_ops_branch,
3653 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3654 },
3655};
3656
3657static struct branch_clk camss_jpeg_jpeg2_clk = {
3658 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003660 .base = &virt_bases[MMSS_BASE],
3661 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003662 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .dbg_name = "camss_jpeg_jpeg2_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3666 },
3667};
3668
3669static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3670 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003672 .base = &virt_bases[MMSS_BASE],
3673 .c = {
3674 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3675 .ops = &clk_ops_branch,
3676 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3677 },
3678};
3679
3680static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3681 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003682 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .base = &virt_bases[MMSS_BASE],
3684 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003685 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003686 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3687 .ops = &clk_ops_branch,
3688 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3689 },
3690};
3691
3692static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3693 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3694 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003695 .base = &virt_bases[MMSS_BASE],
3696 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003697 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003698 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3699 .ops = &clk_ops_branch,
3700 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3701 },
3702};
3703
3704static struct branch_clk camss_mclk0_clk = {
3705 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .base = &virt_bases[MMSS_BASE],
3708 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003709 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003710 .dbg_name = "camss_mclk0_clk",
3711 .ops = &clk_ops_branch,
3712 CLK_INIT(camss_mclk0_clk.c),
3713 },
3714};
3715
3716static struct branch_clk camss_mclk1_clk = {
3717 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003718 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003719 .base = &virt_bases[MMSS_BASE],
3720 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003721 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .dbg_name = "camss_mclk1_clk",
3723 .ops = &clk_ops_branch,
3724 CLK_INIT(camss_mclk1_clk.c),
3725 },
3726};
3727
3728static struct branch_clk camss_mclk2_clk = {
3729 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003730 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .base = &virt_bases[MMSS_BASE],
3732 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003733 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .dbg_name = "camss_mclk2_clk",
3735 .ops = &clk_ops_branch,
3736 CLK_INIT(camss_mclk2_clk.c),
3737 },
3738};
3739
3740static struct branch_clk camss_mclk3_clk = {
3741 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003742 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003743 .base = &virt_bases[MMSS_BASE],
3744 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003745 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .dbg_name = "camss_mclk3_clk",
3747 .ops = &clk_ops_branch,
3748 CLK_INIT(camss_mclk3_clk.c),
3749 },
3750};
3751
3752static struct branch_clk camss_micro_ahb_clk = {
3753 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755 .base = &virt_bases[MMSS_BASE],
3756 .c = {
3757 .dbg_name = "camss_micro_ahb_clk",
3758 .ops = &clk_ops_branch,
3759 CLK_INIT(camss_micro_ahb_clk.c),
3760 },
3761};
3762
3763static struct branch_clk camss_phy0_csi0phytimer_clk = {
3764 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003765 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003766 .base = &virt_bases[MMSS_BASE],
3767 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003768 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .dbg_name = "camss_phy0_csi0phytimer_clk",
3770 .ops = &clk_ops_branch,
3771 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3772 },
3773};
3774
3775static struct branch_clk camss_phy1_csi1phytimer_clk = {
3776 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003777 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003778 .base = &virt_bases[MMSS_BASE],
3779 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003780 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .dbg_name = "camss_phy1_csi1phytimer_clk",
3782 .ops = &clk_ops_branch,
3783 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3784 },
3785};
3786
3787static struct branch_clk camss_phy2_csi2phytimer_clk = {
3788 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003789 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003790 .base = &virt_bases[MMSS_BASE],
3791 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003792 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .dbg_name = "camss_phy2_csi2phytimer_clk",
3794 .ops = &clk_ops_branch,
3795 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3796 },
3797};
3798
3799static struct branch_clk camss_top_ahb_clk = {
3800 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003801 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003802 .base = &virt_bases[MMSS_BASE],
3803 .c = {
3804 .dbg_name = "camss_top_ahb_clk",
3805 .ops = &clk_ops_branch,
3806 CLK_INIT(camss_top_ahb_clk.c),
3807 },
3808};
3809
3810static struct branch_clk camss_vfe_cpp_ahb_clk = {
3811 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003813 .base = &virt_bases[MMSS_BASE],
3814 .c = {
3815 .dbg_name = "camss_vfe_cpp_ahb_clk",
3816 .ops = &clk_ops_branch,
3817 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3818 },
3819};
3820
3821static struct branch_clk camss_vfe_cpp_clk = {
3822 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003823 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003824 .base = &virt_bases[MMSS_BASE],
3825 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003826 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003827 .dbg_name = "camss_vfe_cpp_clk",
3828 .ops = &clk_ops_branch,
3829 CLK_INIT(camss_vfe_cpp_clk.c),
3830 },
3831};
3832
3833static struct branch_clk camss_vfe_vfe0_clk = {
3834 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003836 .base = &virt_bases[MMSS_BASE],
3837 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003838 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003839 .dbg_name = "camss_vfe_vfe0_clk",
3840 .ops = &clk_ops_branch,
3841 CLK_INIT(camss_vfe_vfe0_clk.c),
3842 },
3843};
3844
3845static struct branch_clk camss_vfe_vfe1_clk = {
3846 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003848 .base = &virt_bases[MMSS_BASE],
3849 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003850 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003851 .dbg_name = "camss_vfe_vfe1_clk",
3852 .ops = &clk_ops_branch,
3853 CLK_INIT(camss_vfe_vfe1_clk.c),
3854 },
3855};
3856
3857static struct branch_clk camss_vfe_vfe_ahb_clk = {
3858 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003860 .base = &virt_bases[MMSS_BASE],
3861 .c = {
3862 .dbg_name = "camss_vfe_vfe_ahb_clk",
3863 .ops = &clk_ops_branch,
3864 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3865 },
3866};
3867
3868static struct branch_clk camss_vfe_vfe_axi_clk = {
3869 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003870 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871 .base = &virt_bases[MMSS_BASE],
3872 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003873 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874 .dbg_name = "camss_vfe_vfe_axi_clk",
3875 .ops = &clk_ops_branch,
3876 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3877 },
3878};
3879
3880static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3881 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3882 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003883 .base = &virt_bases[MMSS_BASE],
3884 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003885 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003886 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3887 .ops = &clk_ops_branch,
3888 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3889 },
3890};
3891
3892static struct branch_clk mdss_ahb_clk = {
3893 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003895 .base = &virt_bases[MMSS_BASE],
3896 .c = {
3897 .dbg_name = "mdss_ahb_clk",
3898 .ops = &clk_ops_branch,
3899 CLK_INIT(mdss_ahb_clk.c),
3900 },
3901};
3902
3903static struct branch_clk mdss_axi_clk = {
3904 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003905 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .base = &virt_bases[MMSS_BASE],
3907 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003908 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003909 .dbg_name = "mdss_axi_clk",
3910 .ops = &clk_ops_branch,
3911 CLK_INIT(mdss_axi_clk.c),
3912 },
3913};
3914
3915static struct branch_clk mdss_byte0_clk = {
3916 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003918 .base = &virt_bases[MMSS_BASE],
3919 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003920 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003921 .dbg_name = "mdss_byte0_clk",
3922 .ops = &clk_ops_branch,
3923 CLK_INIT(mdss_byte0_clk.c),
3924 },
3925};
3926
3927static struct branch_clk mdss_byte1_clk = {
3928 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003929 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003930 .base = &virt_bases[MMSS_BASE],
3931 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003932 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003933 .dbg_name = "mdss_byte1_clk",
3934 .ops = &clk_ops_branch,
3935 CLK_INIT(mdss_byte1_clk.c),
3936 },
3937};
3938
3939static struct branch_clk mdss_edpaux_clk = {
3940 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003941 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003942 .base = &virt_bases[MMSS_BASE],
3943 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003944 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003945 .dbg_name = "mdss_edpaux_clk",
3946 .ops = &clk_ops_branch,
3947 CLK_INIT(mdss_edpaux_clk.c),
3948 },
3949};
3950
3951static struct branch_clk mdss_edplink_clk = {
3952 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003953 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003954 .base = &virt_bases[MMSS_BASE],
3955 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003956 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003957 .dbg_name = "mdss_edplink_clk",
3958 .ops = &clk_ops_branch,
3959 CLK_INIT(mdss_edplink_clk.c),
3960 },
3961};
3962
3963static struct branch_clk mdss_edppixel_clk = {
3964 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003965 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003966 .base = &virt_bases[MMSS_BASE],
3967 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003968 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003969 .dbg_name = "mdss_edppixel_clk",
3970 .ops = &clk_ops_branch,
3971 CLK_INIT(mdss_edppixel_clk.c),
3972 },
3973};
3974
3975static struct branch_clk mdss_esc0_clk = {
3976 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003977 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003978 .base = &virt_bases[MMSS_BASE],
3979 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003980 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003981 .dbg_name = "mdss_esc0_clk",
3982 .ops = &clk_ops_branch,
3983 CLK_INIT(mdss_esc0_clk.c),
3984 },
3985};
3986
3987static struct branch_clk mdss_esc1_clk = {
3988 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003989 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003990 .base = &virt_bases[MMSS_BASE],
3991 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003992 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003993 .dbg_name = "mdss_esc1_clk",
3994 .ops = &clk_ops_branch,
3995 CLK_INIT(mdss_esc1_clk.c),
3996 },
3997};
3998
3999static struct branch_clk mdss_extpclk_clk = {
4000 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004001 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004002 .base = &virt_bases[MMSS_BASE],
4003 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004004 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004005 .dbg_name = "mdss_extpclk_clk",
4006 .ops = &clk_ops_branch,
4007 CLK_INIT(mdss_extpclk_clk.c),
4008 },
4009};
4010
4011static struct branch_clk mdss_hdmi_ahb_clk = {
4012 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004013 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004014 .base = &virt_bases[MMSS_BASE],
4015 .c = {
4016 .dbg_name = "mdss_hdmi_ahb_clk",
4017 .ops = &clk_ops_branch,
4018 CLK_INIT(mdss_hdmi_ahb_clk.c),
4019 },
4020};
4021
4022static struct branch_clk mdss_hdmi_clk = {
4023 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004024 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004025 .base = &virt_bases[MMSS_BASE],
4026 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004027 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004028 .dbg_name = "mdss_hdmi_clk",
4029 .ops = &clk_ops_branch,
4030 CLK_INIT(mdss_hdmi_clk.c),
4031 },
4032};
4033
4034static struct branch_clk mdss_mdp_clk = {
4035 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004036 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004037 .base = &virt_bases[MMSS_BASE],
4038 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004039 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004040 .dbg_name = "mdss_mdp_clk",
4041 .ops = &clk_ops_branch,
4042 CLK_INIT(mdss_mdp_clk.c),
4043 },
4044};
4045
4046static struct branch_clk mdss_mdp_lut_clk = {
4047 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004049 .base = &virt_bases[MMSS_BASE],
4050 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004051 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 .dbg_name = "mdss_mdp_lut_clk",
4053 .ops = &clk_ops_branch,
4054 CLK_INIT(mdss_mdp_lut_clk.c),
4055 },
4056};
4057
4058static struct branch_clk mdss_pclk0_clk = {
4059 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004060 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061 .base = &virt_bases[MMSS_BASE],
4062 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004063 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004064 .dbg_name = "mdss_pclk0_clk",
4065 .ops = &clk_ops_branch,
4066 CLK_INIT(mdss_pclk0_clk.c),
4067 },
4068};
4069
4070static struct branch_clk mdss_pclk1_clk = {
4071 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 .base = &virt_bases[MMSS_BASE],
4074 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004075 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004076 .dbg_name = "mdss_pclk1_clk",
4077 .ops = &clk_ops_branch,
4078 CLK_INIT(mdss_pclk1_clk.c),
4079 },
4080};
4081
4082static struct branch_clk mdss_vsync_clk = {
4083 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004085 .base = &virt_bases[MMSS_BASE],
4086 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004087 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088 .dbg_name = "mdss_vsync_clk",
4089 .ops = &clk_ops_branch,
4090 CLK_INIT(mdss_vsync_clk.c),
4091 },
4092};
4093
4094static struct branch_clk mmss_misc_ahb_clk = {
4095 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 .base = &virt_bases[MMSS_BASE],
4098 .c = {
4099 .dbg_name = "mmss_misc_ahb_clk",
4100 .ops = &clk_ops_branch,
4101 CLK_INIT(mmss_misc_ahb_clk.c),
4102 },
4103};
4104
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004105static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4106 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004108 .base = &virt_bases[MMSS_BASE],
4109 .c = {
4110 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4111 .ops = &clk_ops_branch,
4112 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4113 },
4114};
4115
4116static struct branch_clk mmss_mmssnoc_axi_clk = {
4117 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004118 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004119 .base = &virt_bases[MMSS_BASE],
4120 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004121 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004122 .dbg_name = "mmss_mmssnoc_axi_clk",
4123 .ops = &clk_ops_branch,
4124 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4125 },
4126};
4127
4128static struct branch_clk mmss_s0_axi_clk = {
4129 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004130 /* The bus driver needs set_rate to go through to the parent */
4131 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004132 .base = &virt_bases[MMSS_BASE],
4133 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004134 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004135 .dbg_name = "mmss_s0_axi_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004138 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004139 },
4140};
4141
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004142struct branch_clk ocmemnoc_clk = {
4143 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004144 .has_sibling = 0,
4145 .bcr_reg = 0x50b0,
4146 .base = &virt_bases[MMSS_BASE],
4147 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004148 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004149 .dbg_name = "ocmemnoc_clk",
4150 .ops = &clk_ops_branch,
4151 CLK_INIT(ocmemnoc_clk.c),
4152 },
4153};
4154
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004155struct branch_clk ocmemcx_ocmemnoc_clk = {
4156 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004157 .has_sibling = 1,
4158 .base = &virt_bases[MMSS_BASE],
4159 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004160 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004161 .dbg_name = "ocmemcx_ocmemnoc_clk",
4162 .ops = &clk_ops_branch,
4163 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4164 },
4165};
4166
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004167static struct branch_clk venus0_ahb_clk = {
4168 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004169 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004170 .base = &virt_bases[MMSS_BASE],
4171 .c = {
4172 .dbg_name = "venus0_ahb_clk",
4173 .ops = &clk_ops_branch,
4174 CLK_INIT(venus0_ahb_clk.c),
4175 },
4176};
4177
4178static struct branch_clk venus0_axi_clk = {
4179 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004180 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .base = &virt_bases[MMSS_BASE],
4182 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004183 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004184 .dbg_name = "venus0_axi_clk",
4185 .ops = &clk_ops_branch,
4186 CLK_INIT(venus0_axi_clk.c),
4187 },
4188};
4189
4190static struct branch_clk venus0_ocmemnoc_clk = {
4191 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4192 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004193 .base = &virt_bases[MMSS_BASE],
4194 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004195 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004196 .dbg_name = "venus0_ocmemnoc_clk",
4197 .ops = &clk_ops_branch,
4198 CLK_INIT(venus0_ocmemnoc_clk.c),
4199 },
4200};
4201
4202static struct branch_clk venus0_vcodec0_clk = {
4203 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004205 .base = &virt_bases[MMSS_BASE],
4206 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004207 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004208 .dbg_name = "venus0_vcodec0_clk",
4209 .ops = &clk_ops_branch,
4210 CLK_INIT(venus0_vcodec0_clk.c),
4211 },
4212};
4213
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004214static struct branch_clk oxilicx_axi_clk = {
4215 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004216 .has_sibling = 1,
4217 .base = &virt_bases[MMSS_BASE],
4218 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004219 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004220 .dbg_name = "oxilicx_axi_clk",
4221 .ops = &clk_ops_branch,
4222 CLK_INIT(oxilicx_axi_clk.c),
4223 },
4224};
4225
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004226static struct branch_clk oxili_gfx3d_clk = {
4227 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004228 .base = &virt_bases[MMSS_BASE],
4229 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004230 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004231 .dbg_name = "oxili_gfx3d_clk",
4232 .ops = &clk_ops_branch,
4233 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004234 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004235 },
4236};
4237
4238static struct branch_clk oxilicx_ahb_clk = {
4239 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004240 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004241 .base = &virt_bases[MMSS_BASE],
4242 .c = {
4243 .dbg_name = "oxilicx_ahb_clk",
4244 .ops = &clk_ops_branch,
4245 CLK_INIT(oxilicx_ahb_clk.c),
4246 },
4247};
4248
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004249static struct branch_clk q6ss_ahb_lfabif_clk = {
4250 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4251 .has_sibling = 1,
4252 .base = &virt_bases[LPASS_BASE],
4253 .c = {
4254 .dbg_name = "q6ss_ahb_lfabif_clk",
4255 .ops = &clk_ops_branch,
4256 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4257 },
4258};
4259
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004260
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004261static struct branch_clk gcc_lpass_q6_axi_clk = {
4262 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4263 .has_sibling = 1,
4264 .base = &virt_bases[GCC_BASE],
4265 .c = {
4266 .dbg_name = "gcc_lpass_q6_axi_clk",
4267 .ops = &clk_ops_branch,
4268 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4269 },
4270};
4271
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004272static struct branch_clk q6ss_xo_clk = {
4273 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4274 .bcr_reg = LPASS_Q6SS_BCR,
4275 .has_sibling = 1,
4276 .base = &virt_bases[LPASS_BASE],
4277 .c = {
4278 .dbg_name = "q6ss_xo_clk",
4279 .ops = &clk_ops_branch,
4280 CLK_INIT(q6ss_xo_clk.c),
4281 },
4282};
4283
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004284static struct branch_clk q6ss_ahbm_clk = {
4285 .cbcr_reg = Q6SS_AHBM_CBCR,
4286 .has_sibling = 1,
4287 .base = &virt_bases[LPASS_BASE],
4288 .c = {
4289 .dbg_name = "q6ss_ahbm_clk",
4290 .ops = &clk_ops_branch,
4291 CLK_INIT(q6ss_ahbm_clk.c),
4292 },
4293};
4294
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004295static DEFINE_CLK_MEASURE(l2_m_clk);
4296static DEFINE_CLK_MEASURE(krait0_m_clk);
4297static DEFINE_CLK_MEASURE(krait1_m_clk);
4298static DEFINE_CLK_MEASURE(krait2_m_clk);
4299static DEFINE_CLK_MEASURE(krait3_m_clk);
4300
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004301#ifdef CONFIG_DEBUG_FS
4302
4303struct measure_mux_entry {
4304 struct clk *c;
4305 int base;
4306 u32 debug_mux;
4307};
4308
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004309enum {
4310 M_ACPU0 = 0,
4311 M_ACPU1,
4312 M_ACPU2,
4313 M_ACPU3,
4314 M_L2,
4315};
4316
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004317struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004318 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4319 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4320 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4321 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004322 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004323 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4324 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4325 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4326 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4327 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4328 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4329 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4330 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4331 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4332 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4333 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4334 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4335 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4336 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4337 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4338 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4339 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4340 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4341 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4342 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4343 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4344 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4345 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4346 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4347 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4348 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4349 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4350 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4351 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4352 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4353 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4354 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4355 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004356 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004357 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4358 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4359 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4360 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4361 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4362 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4363 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4364 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4365 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4366 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4367 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4368 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4369 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4370 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4371 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4372 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4373 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4374 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4375 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4376 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4377 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4378 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4379 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4380 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4381 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4382 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4383 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4384 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4385 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004386 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4387 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4388 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4389 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004390 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4391 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004392 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004393 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004394 {&cnoc_clk.c, GCC_BASE, 0x0008},
4395 {&pnoc_clk.c, GCC_BASE, 0x0010},
4396 {&snoc_clk.c, GCC_BASE, 0x0000},
4397 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004398 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004399 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004400 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004401 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4402 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4403 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4404 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4405 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4406 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4407 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4408 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4409 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4410 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4411 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4412 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4413 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4414 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4415 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4416 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4417 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4418 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4419 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4420 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4421 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4422 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4423 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4424 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4425 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4426 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4427 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4428 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4429 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4430 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4431 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4432 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4433 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4434 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4435 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4436 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4437 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4438 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4439 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4440 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4441 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4442 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4443 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4444 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4445 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4446 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4447 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4448 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4449 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004450 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4451 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4452 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4453 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4454 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4455 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4456 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4457 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4458 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4459 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004460 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4461 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4462 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4463 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4464 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4465 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4466 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4467 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4468 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4469 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4470 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4471 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4472 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4473 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4474 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4475 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4476 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004477 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4478 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004479 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004480
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004481 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4482 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4483 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4484 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4485 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004486
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004487 {&dummy_clk, N_BASES, 0x0000},
4488};
4489
4490static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4491{
4492 struct measure_clk *clk = to_measure_clk(c);
4493 unsigned long flags;
4494 u32 regval, clk_sel, i;
4495
4496 if (!parent)
4497 return -EINVAL;
4498
4499 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4500 if (measure_mux[i].c == parent)
4501 break;
4502
4503 if (measure_mux[i].c == &dummy_clk)
4504 return -EINVAL;
4505
4506 spin_lock_irqsave(&local_clock_reg_lock, flags);
4507 /*
4508 * Program the test vector, measurement period (sample_ticks)
4509 * and scaling multiplier.
4510 */
4511 clk->sample_ticks = 0x10000;
4512 clk->multiplier = 1;
4513
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004514 switch (measure_mux[i].base) {
4515
4516 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004517 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004518 clk_sel = measure_mux[i].debug_mux;
4519 break;
4520
4521 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004522 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004523 clk_sel = 0x02C;
4524 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4525 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4526
4527 /* Activate debug clock output */
4528 regval |= BIT(16);
4529 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4530 break;
4531
4532 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004533 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004534 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004535 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4536 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4537
4538 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004539 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004540 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4541 break;
4542
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004543 case APCS_BASE:
4544 clk->multiplier = 4;
4545 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004546
4547 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4548 if (measure_mux[i].debug_mux == M_L2)
4549 regval = BIT(7)|BIT(0);
4550 else
4551 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4552 } else {
4553 if (measure_mux[i].debug_mux == M_L2)
4554 regval = BIT(12);
4555 else
4556 regval = measure_mux[i].debug_mux << 8;
4557 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4558 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004559 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4560 break;
4561
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004562 default:
4563 return -EINVAL;
4564 }
4565
4566 /* Set debug mux clock index */
4567 regval = BVAL(8, 0, clk_sel);
4568 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4569
4570 /* Activate debug clock output */
4571 regval |= BIT(16);
4572 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4573
4574 /* Make sure test vector is set before starting measurements. */
4575 mb();
4576 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4577
4578 return 0;
4579}
4580
4581/* Sample clock for 'ticks' reference clock ticks. */
4582static u32 run_measurement(unsigned ticks)
4583{
4584 /* Stop counters and set the XO4 counter start value. */
4585 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4586
4587 /* Wait for timer to become ready. */
4588 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4589 BIT(25)) != 0)
4590 cpu_relax();
4591
4592 /* Run measurement and wait for completion. */
4593 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4594 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4595 BIT(25)) == 0)
4596 cpu_relax();
4597
4598 /* Return measured ticks. */
4599 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4600 BM(24, 0);
4601}
4602
4603/*
4604 * Perform a hardware rate measurement for a given clock.
4605 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4606 */
4607static unsigned long measure_clk_get_rate(struct clk *c)
4608{
4609 unsigned long flags;
4610 u32 gcc_xo4_reg_backup;
4611 u64 raw_count_short, raw_count_full;
4612 struct measure_clk *clk = to_measure_clk(c);
4613 unsigned ret;
4614
4615 ret = clk_prepare_enable(&cxo_clk_src.c);
4616 if (ret) {
4617 pr_warning("CXO clock failed to enable. Can't measure\n");
4618 return 0;
4619 }
4620
4621 spin_lock_irqsave(&local_clock_reg_lock, flags);
4622
4623 /* Enable CXO/4 and RINGOSC branch. */
4624 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4625 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4626
4627 /*
4628 * The ring oscillator counter will not reset if the measured clock
4629 * is not running. To detect this, run a short measurement before
4630 * the full measurement. If the raw results of the two are the same
4631 * then the clock must be off.
4632 */
4633
4634 /* Run a short measurement. (~1 ms) */
4635 raw_count_short = run_measurement(0x1000);
4636 /* Run a full measurement. (~14 ms) */
4637 raw_count_full = run_measurement(clk->sample_ticks);
4638
4639 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4640
4641 /* Return 0 if the clock is off. */
4642 if (raw_count_full == raw_count_short) {
4643 ret = 0;
4644 } else {
4645 /* Compute rate in Hz. */
4646 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4647 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4648 ret = (raw_count_full * clk->multiplier);
4649 }
4650
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004651 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004652 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4653
4654 clk_disable_unprepare(&cxo_clk_src.c);
4655
4656 return ret;
4657}
4658#else /* !CONFIG_DEBUG_FS */
4659static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4660{
4661 return -EINVAL;
4662}
4663
4664static unsigned long measure_clk_get_rate(struct clk *clk)
4665{
4666 return 0;
4667}
4668#endif /* CONFIG_DEBUG_FS */
4669
Matt Wagantallae053222012-05-14 19:42:07 -07004670static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004671 .set_parent = measure_clk_set_parent,
4672 .get_rate = measure_clk_get_rate,
4673};
4674
4675static struct measure_clk measure_clk = {
4676 .c = {
4677 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004678 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004679 CLK_INIT(measure_clk.c),
4680 },
4681 .multiplier = 1,
4682};
4683
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004684
4685static struct clk_lookup msm_clocks_8974_rumi[] = {
4686 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4687 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004688 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4689 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004690 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4691 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004692 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4693 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004694 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004695 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004696 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4697 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004698 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4699 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4700 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4701 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4702 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4703 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4704 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4705 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4706 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4707 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4708 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4709 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4710 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4711 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4712 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4713 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4714 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4715 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4716 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4717 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4718 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4719 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004720 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4721 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4722 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4723 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4724 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4725 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4726 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4727 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4728 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4729 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4730 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4731 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4732 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4733 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004734};
4735
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004736static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004737 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4738 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4739 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4740 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004741 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004742 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304743 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304744 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004745
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004746 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4747
4748 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004749 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004750 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004751 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004752 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Amy Malochebc7e9672012-08-15 10:30:40 -07004753 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4754 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004755 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4756 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004757 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4758 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4759 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4760 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4761 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4762 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4763 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4764 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4765 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004766 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004767 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004768 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4769 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4770 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4771
Sagar Dharia8a73da92012-08-11 16:41:25 -06004772 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004773 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004774 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304775 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004776 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4777 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4778 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4779 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004780 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004781 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004782 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004783 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004784 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004785 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304788 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004789 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004790 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4791 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4792 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4793 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4794
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004795 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004796 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4797 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4798 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4799 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4800 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4801 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4802
Mona Hossainb43e94b2012-05-07 08:52:06 -07004803 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4804 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4805 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4806 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4807
4808 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4809 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4810 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4811 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4812
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004813 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4814 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4815 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4816 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4817
Patrick Daly1dbfa292013-03-13 14:47:33 -07004818 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4819 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4820 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4821 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4822
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004823 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4824 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4825 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4826
4827 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4828 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4829 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4830
4831 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4832 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4833 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4834 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4835 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4836 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4837 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4838 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4839
Liron Kuch59339922013-01-01 18:29:47 +02004840 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4841 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004842
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004843 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4844 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304845 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4846 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004847 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06004848 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004849 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
4850 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
4851 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07004852 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05304853 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4854 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4855 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4856 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4857 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4858 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07004859 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08004860 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05304861 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
4862 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
4863 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08004864 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004865
4866 /* Multimedia clocks */
4867 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004868 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08004869 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07004870 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
4871 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
4872 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004873 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004874 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004875 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004876 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07004877 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004878 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07004879 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
4880 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
4881 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004882 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
4883 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004884 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4885 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4886 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4887 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004888
4889 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004890 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004891 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004892 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004893 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004894 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004895 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004896 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004897 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004898 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
4899 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
4900 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
4901 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
4902 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
4903 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
4904 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
4905 /* CCI clocks */
4906 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4907 "fda0c000.qcom,cci"),
4908 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
4909 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
4910 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
4911 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004912 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4913 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004914 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4915 "fda0ac00.qcom,csiphy"),
4916 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
4917 "fda0ac00.qcom,csiphy"),
4918 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
4919 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004920 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4921 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004922 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4923 "fda0b000.qcom,csiphy"),
4924 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
4925 "fda0b000.qcom,csiphy"),
4926 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
4927 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004928 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4929 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004930 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4931 "fda0b400.qcom,csiphy"),
4932 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
4933 "fda0b400.qcom,csiphy"),
4934 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
4935 "fda0b400.qcom,csiphy"),
4936 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004937 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4938 "fda08000.qcom,csid"),
4939 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4940 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004941 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08000.qcom,csid"),
4942 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08000.qcom,csid"),
4943 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08000.qcom,csid"),
4944 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08000.qcom,csid"),
4945 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08000.qcom,csid"),
4946 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08000.qcom,csid"),
4947
Shuzhen Wang65765c22013-01-08 14:37:15 -08004948 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4949 "fda08400.qcom,csid"),
4950 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4951 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004952 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08400.qcom,csid"),
4953 CLK_LOOKUP("csi1_ahb_clk", camss_csi1_ahb_clk.c, "fda08400.qcom,csid"),
4954 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08400.qcom,csid"),
4955 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c, "fda08400.qcom,csid"),
4956 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08400.qcom,csid"),
4957 CLK_LOOKUP("csi1_phy_clk", camss_csi1phy_clk.c, "fda08400.qcom,csid"),
4958 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08400.qcom,csid"),
4959 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c, "fda08400.qcom,csid"),
4960 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08400.qcom,csid"),
4961 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c, "fda08400.qcom,csid"),
4962 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08400.qcom,csid"),
4963 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c, "fda08400.qcom,csid"),
4964
Shuzhen Wang65765c22013-01-08 14:37:15 -08004965 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4966 "fda08800.qcom,csid"),
4967 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4968 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004969 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08800.qcom,csid"),
4970 CLK_LOOKUP("csi2_ahb_clk", camss_csi2_ahb_clk.c, "fda08800.qcom,csid"),
4971 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08800.qcom,csid"),
4972 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c, "fda08800.qcom,csid"),
4973 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08800.qcom,csid"),
4974 CLK_LOOKUP("csi2_phy_clk", camss_csi2phy_clk.c, "fda08800.qcom,csid"),
4975 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08800.qcom,csid"),
4976 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c, "fda08800.qcom,csid"),
4977 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08800.qcom,csid"),
4978 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c, "fda08800.qcom,csid"),
4979 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08800.qcom,csid"),
4980 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c, "fda08800.qcom,csid"),
4981
Shuzhen Wang65765c22013-01-08 14:37:15 -08004982 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4983 "fda08c00.qcom,csid"),
4984 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4985 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004986 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08c00.qcom,csid"),
4987 CLK_LOOKUP("csi3_ahb_clk", camss_csi3_ahb_clk.c, "fda08c00.qcom,csid"),
4988 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08c00.qcom,csid"),
4989 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c, "fda08c00.qcom,csid"),
4990 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08c00.qcom,csid"),
4991 CLK_LOOKUP("csi3_phy_clk", camss_csi3phy_clk.c, "fda08c00.qcom,csid"),
4992 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08c00.qcom,csid"),
4993 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c, "fda08c00.qcom,csid"),
4994 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08c00.qcom,csid"),
4995 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c, "fda08c00.qcom,csid"),
4996 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08c00.qcom,csid"),
4997 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c, "fda08c00.qcom,csid"),
4998
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08004999 /* ISPIF clocks */
5000 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5001 "fda0a000.qcom,ispif"),
5002 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5003 "fda0a000.qcom,ispif"),
5004 CLK_LOOKUP("camss_vfe_vfe_clk1", camss_vfe_vfe1_clk.c,
5005 "fda0a000.qcom,ispif"),
5006 CLK_LOOKUP("camss_csi_vfe_clk1", camss_csi_vfe1_clk.c,
5007 "fda0a000.qcom,ispif"),
5008
Kevin Chanb4b5f862012-08-23 14:34:33 -07005009 /*VFE clocks*/
5010 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5011 "fda10000.qcom,vfe"),
5012 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5013 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5014 "fda10000.qcom,vfe"),
5015 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5016 "fda10000.qcom,vfe"),
5017 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5018 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5019 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5020 "fda10000.qcom,vfe"),
5021 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5022 "fda14000.qcom,vfe"),
5023 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5024 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5025 "fda14000.qcom,vfe"),
5026 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5027 "fda14000.qcom,vfe"),
5028 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5029 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5030 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5031 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005032 /*Jpeg Clocks*/
5033 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5034 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5035 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5036 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5037 "fda1c000.qcom,jpeg"),
5038 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5039 "fda20000.qcom,jpeg"),
5040 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5041 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005042 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5043 "fda64000.qcom,iommu"),
5044 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5045 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005046 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005047 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5048 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5049 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5050 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5051 "fda1c000.qcom,jpeg"),
5052 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5053 "fda20000.qcom,jpeg"),
5054 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5055 "fda24000.qcom,jpeg"),
5056 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5057 "fda1c000.qcom,jpeg"),
5058 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5059 "fda20000.qcom,jpeg"),
5060 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5061 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005062 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5063 "fda04000.qcom,cpp"),
5064 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5065 "fda04000.qcom,cpp"),
5066 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5067 "fda04000.qcom,cpp"),
5068 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5069 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5070 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5071 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5072 "fda04000.qcom,cpp"),
5073 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5074
5075
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005076 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005077 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5078 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5079 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005080 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005081 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005082 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005083 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5084 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005085 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005086 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5087 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005088 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5089 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005090 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5091 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005092 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005093 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5094 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005095 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005096 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005097 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5098 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005099 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5100 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5101 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5102 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5103 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005104 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5105 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5106 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5107 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005108
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005109
5110 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005111 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5112 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5113 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005114
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005115 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5116 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5117 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5118 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005119 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005120
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005121 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005122
5123 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5124 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5125 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5126 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5127 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5128 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5129 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5130 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5131 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5132 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5133
5134 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5135 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5136 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5137 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5138 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5139 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5140 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5141 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5142 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5143 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5144 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5145 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5146 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005147 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5148 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005149 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5150 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005151
Pratik Pateld8204a12013-02-07 18:36:55 -08005152 /* CoreSight clocks */
5153 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5154 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5155 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5156 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5157 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5158 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5159 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5160 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5161 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5162 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5163 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5164 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5165 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5166 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005167 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5168 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5169 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5170 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5171 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5172 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5173 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5174 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5175 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5176 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5177 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5178 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5179 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5180 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005181
Pratik Pateld8204a12013-02-07 18:36:55 -08005182 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5183 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5184 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5185 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5186 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5187 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5188 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5189 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5190 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5191 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5192 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5193 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5194 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5195 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005196 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5197 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5198 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5199 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5200 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5201 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5202 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5203 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5204 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5205 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5206 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5207 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5208 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5209 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005210
5211 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5212 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5213 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5214 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5215 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005216};
5217
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005218static struct pll_config_regs mmpll0_regs __initdata = {
5219 .l_reg = (void __iomem *)MMPLL0_L_REG,
5220 .m_reg = (void __iomem *)MMPLL0_M_REG,
5221 .n_reg = (void __iomem *)MMPLL0_N_REG,
5222 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5223 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5224 .base = &virt_bases[MMSS_BASE],
5225};
5226
5227/* MMPLL0 at 800 MHz, main output enabled. */
5228static struct pll_config mmpll0_config __initdata = {
5229 .l = 0x29,
5230 .m = 0x2,
5231 .n = 0x3,
5232 .vco_val = 0x0,
5233 .vco_mask = BM(21, 20),
5234 .pre_div_val = 0x0,
5235 .pre_div_mask = BM(14, 12),
5236 .post_div_val = 0x0,
5237 .post_div_mask = BM(9, 8),
5238 .mn_ena_val = BIT(24),
5239 .mn_ena_mask = BIT(24),
5240 .main_output_val = BIT(0),
5241 .main_output_mask = BIT(0),
5242};
5243
5244static struct pll_config_regs mmpll1_regs __initdata = {
5245 .l_reg = (void __iomem *)MMPLL1_L_REG,
5246 .m_reg = (void __iomem *)MMPLL1_M_REG,
5247 .n_reg = (void __iomem *)MMPLL1_N_REG,
5248 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5249 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5250 .base = &virt_bases[MMSS_BASE],
5251};
5252
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005253/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005254static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005255 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005256 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005257 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005258 .vco_val = 0x0,
5259 .vco_mask = BM(21, 20),
5260 .pre_div_val = 0x0,
5261 .pre_div_mask = BM(14, 12),
5262 .post_div_val = 0x0,
5263 .post_div_mask = BM(9, 8),
5264 .mn_ena_val = BIT(24),
5265 .mn_ena_mask = BIT(24),
5266 .main_output_val = BIT(0),
5267 .main_output_mask = BIT(0),
5268};
5269
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005270/* MMPLL1 at 1167 MHz, main output enabled. */
5271static struct pll_config mmpll1_v2_config __initdata = {
5272 .l = 60,
5273 .m = 25,
5274 .n = 32,
5275 .vco_val = 0x0,
5276 .vco_mask = BM(21, 20),
5277 .pre_div_val = 0x0,
5278 .pre_div_mask = BM(14, 12),
5279 .post_div_val = 0x0,
5280 .post_div_mask = BM(9, 8),
5281 .mn_ena_val = BIT(24),
5282 .mn_ena_mask = BIT(24),
5283 .main_output_val = BIT(0),
5284 .main_output_mask = BIT(0),
5285};
5286
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005287static struct pll_config_regs mmpll3_regs __initdata = {
5288 .l_reg = (void __iomem *)MMPLL3_L_REG,
5289 .m_reg = (void __iomem *)MMPLL3_M_REG,
5290 .n_reg = (void __iomem *)MMPLL3_N_REG,
5291 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5292 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5293 .base = &virt_bases[MMSS_BASE],
5294};
5295
5296/* MMPLL3 at 820 MHz, main output enabled. */
5297static struct pll_config mmpll3_config __initdata = {
5298 .l = 0x2A,
5299 .m = 0x11,
5300 .n = 0x18,
5301 .vco_val = 0x0,
5302 .vco_mask = BM(21, 20),
5303 .pre_div_val = 0x0,
5304 .pre_div_mask = BM(14, 12),
5305 .post_div_val = 0x0,
5306 .post_div_mask = BM(9, 8),
5307 .mn_ena_val = BIT(24),
5308 .mn_ena_mask = BIT(24),
5309 .main_output_val = BIT(0),
5310 .main_output_mask = BIT(0),
5311};
5312
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005313/* MMPLL3 at 930 MHz, main output enabled. */
5314static struct pll_config mmpll3_v2_config __initdata = {
5315 .l = 48,
5316 .m = 7,
5317 .n = 16,
5318 .vco_val = 0x0,
5319 .vco_mask = BM(21, 20),
5320 .pre_div_val = 0x0,
5321 .pre_div_mask = BM(14, 12),
5322 .post_div_val = 0x0,
5323 .post_div_mask = BM(9, 8),
5324 .mn_ena_val = BIT(24),
5325 .mn_ena_mask = BIT(24),
5326 .main_output_val = BIT(0),
5327 .main_output_mask = BIT(0),
5328};
5329
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005330#define PWR_ON_MASK BIT(31)
5331#define EN_REST_WAIT_MASK (0xF << 20)
5332#define EN_FEW_WAIT_MASK (0xF << 16)
5333#define CLK_DIS_WAIT_MASK (0xF << 12)
5334#define SW_OVERRIDE_MASK BIT(2)
5335#define HW_CONTROL_MASK BIT(1)
5336#define SW_COLLAPSE_MASK BIT(0)
5337
5338/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5339#define EN_REST_WAIT_VAL (0x2 << 20)
5340#define EN_FEW_WAIT_VAL (0x2 << 16)
5341#define CLK_DIS_WAIT_VAL (0x2 << 12)
5342#define GDSC_TIMEOUT_US 50000
5343
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005344static void __init reg_init(void)
5345{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005346 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005347
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005348 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005349
5350 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5351 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5352 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5353 } else {
5354 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5355 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5356 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005357
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005358 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5359 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5360 regval |= BIT(0);
5361 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5362
5363 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005364 * V2 requires additional votes to allow the LPASS and MMSS
5365 * controllers to use GPLL0.
5366 */
5367 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5368 regval = readl_relaxed(
5369 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5370 writel_relaxed(regval | BIT(26) | BIT(25),
5371 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5372 }
5373
5374 /*
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005375 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5376 * register.
5377 */
5378 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5379}
5380
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005381static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005382{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005383 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005384 clk_set_rate(&axi_clk_src.c, 291750000);
5385 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005386 } else {
5387 clk_set_rate(&axi_clk_src.c, 282000000);
5388 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5389 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005390
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005391 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005392 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5393 * source. Sleep set vote is 0.
5394 */
5395 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5396 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5397
5398 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005399 * Hold an active set vote for CXO; this is because CXO is expected
5400 * to remain on whenever CPUs aren't power collapsed.
5401 */
5402 clk_prepare_enable(&cxo_a_clk_src.c);
5403
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005404 /*
5405 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5406 * the bus driver is ready.
5407 */
5408 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5409 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5410
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005411 /* Set rates for single-rate clocks. */
5412 clk_set_rate(&usb30_master_clk_src.c,
5413 usb30_master_clk_src.freq_tbl[0].freq_hz);
5414 clk_set_rate(&tsif_ref_clk_src.c,
5415 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5416 clk_set_rate(&usb_hs_system_clk_src.c,
5417 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5418 clk_set_rate(&usb_hsic_clk_src.c,
5419 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5420 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5421 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5422 clk_set_rate(&usb_hsic_system_clk_src.c,
5423 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5424 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5425 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5426 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5427 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5428 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5429 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5430 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5431 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5432 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5433 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5434 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5435 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005436}
5437
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005438#define GCC_CC_PHYS 0xFC400000
5439#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005440
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005441#define MMSS_CC_PHYS 0xFD8C0000
5442#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005443
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005444#define LPASS_CC_PHYS 0xFE000000
5445#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005446
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005447#define APCS_GCC_CC_PHYS 0xF9011000
5448#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005449
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005450static struct clk *qup_i2c_clks[][2] __initdata = {
5451 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5452 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5453 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5454 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5455 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5456 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5457 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5458 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5459 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5460 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5461 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5462 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5463};
5464
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005465static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005466{
5467 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5468 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005469 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005470
5471 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5472 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005473 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005474
5475 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5476 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005477 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005478
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005479 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5480 if (!virt_bases[APCS_BASE])
5481 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5482
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005483 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005484
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005485 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5486 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005487 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005488
5489 /*
5490 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5491 * until late_init. This may not be necessary with clock handoff;
5492 * Investigate this code on a real non-simulator target to determine
5493 * its necessity.
5494 */
5495 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005496 regulator_enable(vdd_dig.regulator[0]);
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005497
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005498 enable_rpm_scaling();
5499
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005500 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005501
5502 /* v2 specific changes */
5503 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005504 int i;
5505
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005506 mmpll3_clk_src.c.rate = 930000000;
5507 mmpll1_clk_src.c.rate = 1167000000;
5508 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5509
5510 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005511 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005512
5513 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005514 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005515 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5516
5517 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5518 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5519
5520 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005521
5522 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5523 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5524 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005525 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005526
Patrick Dalyadeeb472013-03-06 21:22:32 -08005527 /*
5528 * MDSS needs the ahb clock and needs to init before we register the
5529 * lookup table.
5530 */
5531 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005532}
5533
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005534static int __init msm8974_clock_late_init(void)
5535{
5536 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5537}
5538
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005539static void __init msm8974_rumi_clock_pre_init(void)
5540{
5541 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5542 if (!virt_bases[GCC_BASE])
5543 panic("clock-8974: Unable to ioremap GCC memory!");
5544
5545 /* SDCC clocks are partially emulated in the RUMI */
5546 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5547 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5548 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5549 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5550
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005551 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5552 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005553 panic("clock-8974: Unable to get the vdd_dig regulator!");
5554
5555 /*
5556 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5557 * until late_init. This may not be necessary with clock handoff;
5558 * Investigate this code on a real non-simulator target to determine
5559 * its necessity.
5560 */
5561 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005562 regulator_enable(vdd_dig.regulator[0]);
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005563}
5564
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005565struct clock_init_data msm8974_clock_init_data __initdata = {
5566 .table = msm_clocks_8974,
5567 .size = ARRAY_SIZE(msm_clocks_8974),
5568 .pre_init = msm8974_clock_pre_init,
5569 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005570 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005571};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005572
5573struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5574 .table = msm_clocks_8974_rumi,
5575 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5576 .pre_init = msm8974_rumi_clock_pre_init,
5577};