blob: 1d7af9b361bbf29f7e33c8c0337a2fb741ca49bb [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080033#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070034
35enum {
36 GCC_BASE,
37 MMSS_BASE,
38 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800116#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700124#define SYS_NOC_USB3_AXI_CBCR 0x0108
125#define USB30_SLEEP_CBCR 0x03CC
126#define USB2A_PHY_SLEEP_CBCR 0x04AC
127#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define SDCC1_APPS_CMD_RCGR 0x04D0
129#define SDCC2_APPS_CMD_RCGR 0x0510
130#define SDCC3_APPS_CMD_RCGR 0x0550
131#define SDCC4_APPS_CMD_RCGR 0x0590
132#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800133#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700134#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
135#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800136#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700137#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
138#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800139#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700140#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
141#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800142#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700143#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
144#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800145#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700146#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
147#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800148#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700149#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
150#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800151#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700152#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
153#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800154#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700155#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
156#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800157#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700158#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
159#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800160#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700161#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
162#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800163#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700164#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
165#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800166#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700167#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
168#define PDM2_CMD_RCGR 0x0CD0
169#define TSIF_REF_CMD_RCGR 0x0D90
170#define CE1_CMD_RCGR 0x1050
171#define CE2_CMD_RCGR 0x1090
172#define GP1_CMD_RCGR 0x1904
173#define GP2_CMD_RCGR 0x1944
174#define GP3_CMD_RCGR 0x1984
175#define LPAIF_SPKR_CMD_RCGR 0xA000
176#define LPAIF_PRI_CMD_RCGR 0xB000
177#define LPAIF_SEC_CMD_RCGR 0xC000
178#define LPAIF_TER_CMD_RCGR 0xD000
179#define LPAIF_QUAD_CMD_RCGR 0xE000
180#define LPAIF_PCM0_CMD_RCGR 0xF000
181#define LPAIF_PCM1_CMD_RCGR 0x10000
182#define RESAMPLER_CMD_RCGR 0x11000
183#define SLIMBUS_CMD_RCGR 0x12000
184#define LPAIF_PCMOE_CMD_RCGR 0x13000
185#define AHBFABRIC_CMD_RCGR 0x18000
186#define VCODEC0_CMD_RCGR 0x1000
187#define PCLK0_CMD_RCGR 0x2000
188#define PCLK1_CMD_RCGR 0x2020
189#define MDP_CMD_RCGR 0x2040
190#define EXTPCLK_CMD_RCGR 0x2060
191#define VSYNC_CMD_RCGR 0x2080
192#define EDPPIXEL_CMD_RCGR 0x20A0
193#define EDPLINK_CMD_RCGR 0x20C0
194#define EDPAUX_CMD_RCGR 0x20E0
195#define HDMI_CMD_RCGR 0x2100
196#define BYTE0_CMD_RCGR 0x2120
197#define BYTE1_CMD_RCGR 0x2140
198#define ESC0_CMD_RCGR 0x2160
199#define ESC1_CMD_RCGR 0x2180
200#define CSI0PHYTIMER_CMD_RCGR 0x3000
201#define CSI1PHYTIMER_CMD_RCGR 0x3030
202#define CSI2PHYTIMER_CMD_RCGR 0x3060
203#define CSI0_CMD_RCGR 0x3090
204#define CSI1_CMD_RCGR 0x3100
205#define CSI2_CMD_RCGR 0x3160
206#define CSI3_CMD_RCGR 0x31C0
207#define CCI_CMD_RCGR 0x3300
208#define MCLK0_CMD_RCGR 0x3360
209#define MCLK1_CMD_RCGR 0x3390
210#define MCLK2_CMD_RCGR 0x33C0
211#define MCLK3_CMD_RCGR 0x33F0
212#define MMSS_GP0_CMD_RCGR 0x3420
213#define MMSS_GP1_CMD_RCGR 0x3450
214#define JPEG0_CMD_RCGR 0x3500
215#define JPEG1_CMD_RCGR 0x3520
216#define JPEG2_CMD_RCGR 0x3540
217#define VFE0_CMD_RCGR 0x3600
218#define VFE1_CMD_RCGR 0x3620
219#define CPP_CMD_RCGR 0x3640
220#define GFX3D_CMD_RCGR 0x4000
221#define RBCPR_CMD_RCGR 0x4060
222#define AHB_CMD_RCGR 0x5000
223#define AXI_CMD_RCGR 0x5040
224#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700225#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700226
227#define MMSS_BCR 0x0240
228#define USB_30_BCR 0x03C0
229#define USB3_PHY_BCR 0x03FC
230#define USB_HS_HSIC_BCR 0x0400
231#define USB_HS_BCR 0x0480
232#define SDCC1_BCR 0x04C0
233#define SDCC2_BCR 0x0500
234#define SDCC3_BCR 0x0540
235#define SDCC4_BCR 0x0580
236#define BLSP1_BCR 0x05C0
237#define BLSP1_QUP1_BCR 0x0640
238#define BLSP1_UART1_BCR 0x0680
239#define BLSP1_QUP2_BCR 0x06C0
240#define BLSP1_UART2_BCR 0x0700
241#define BLSP1_QUP3_BCR 0x0740
242#define BLSP1_UART3_BCR 0x0780
243#define BLSP1_QUP4_BCR 0x07C0
244#define BLSP1_UART4_BCR 0x0800
245#define BLSP1_QUP5_BCR 0x0840
246#define BLSP1_UART5_BCR 0x0880
247#define BLSP1_QUP6_BCR 0x08C0
248#define BLSP1_UART6_BCR 0x0900
249#define BLSP2_BCR 0x0940
250#define BLSP2_QUP1_BCR 0x0980
251#define BLSP2_UART1_BCR 0x09C0
252#define BLSP2_QUP2_BCR 0x0A00
253#define BLSP2_UART2_BCR 0x0A40
254#define BLSP2_QUP3_BCR 0x0A80
255#define BLSP2_UART3_BCR 0x0AC0
256#define BLSP2_QUP4_BCR 0x0B00
257#define BLSP2_UART4_BCR 0x0B40
258#define BLSP2_QUP5_BCR 0x0B80
259#define BLSP2_UART5_BCR 0x0BC0
260#define BLSP2_QUP6_BCR 0x0C00
261#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700262#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700263#define PDM_BCR 0x0CC0
264#define PRNG_BCR 0x0D00
265#define BAM_DMA_BCR 0x0D40
266#define TSIF_BCR 0x0D80
267#define CE1_BCR 0x1040
268#define CE2_BCR 0x1080
269#define AUDIO_CORE_BCR 0x4000
270#define VENUS0_BCR 0x1020
271#define MDSS_BCR 0x2300
272#define CAMSS_PHY0_BCR 0x3020
273#define CAMSS_PHY1_BCR 0x3050
274#define CAMSS_PHY2_BCR 0x3080
275#define CAMSS_CSI0_BCR 0x30B0
276#define CAMSS_CSI0PHY_BCR 0x30C0
277#define CAMSS_CSI0RDI_BCR 0x30D0
278#define CAMSS_CSI0PIX_BCR 0x30E0
279#define CAMSS_CSI1_BCR 0x3120
280#define CAMSS_CSI1PHY_BCR 0x3130
281#define CAMSS_CSI1RDI_BCR 0x3140
282#define CAMSS_CSI1PIX_BCR 0x3150
283#define CAMSS_CSI2_BCR 0x3180
284#define CAMSS_CSI2PHY_BCR 0x3190
285#define CAMSS_CSI2RDI_BCR 0x31A0
286#define CAMSS_CSI2PIX_BCR 0x31B0
287#define CAMSS_CSI3_BCR 0x31E0
288#define CAMSS_CSI3PHY_BCR 0x31F0
289#define CAMSS_CSI3RDI_BCR 0x3200
290#define CAMSS_CSI3PIX_BCR 0x3210
291#define CAMSS_ISPIF_BCR 0x3220
292#define CAMSS_CCI_BCR 0x3340
293#define CAMSS_MCLK0_BCR 0x3380
294#define CAMSS_MCLK1_BCR 0x33B0
295#define CAMSS_MCLK2_BCR 0x33E0
296#define CAMSS_MCLK3_BCR 0x3410
297#define CAMSS_GP0_BCR 0x3440
298#define CAMSS_GP1_BCR 0x3470
299#define CAMSS_TOP_BCR 0x3480
300#define CAMSS_MICRO_BCR 0x3490
301#define CAMSS_JPEG_BCR 0x35A0
302#define CAMSS_VFE_BCR 0x36A0
303#define CAMSS_CSI_VFE0_BCR 0x3700
304#define CAMSS_CSI_VFE1_BCR 0x3710
305#define OCMEMNOC_BCR 0x50B0
306#define MMSSNOCAHB_BCR 0x5020
307#define MMSSNOCAXI_BCR 0x5060
308#define OXILI_GFX3D_CBCR 0x4028
309#define OXILICX_AHB_CBCR 0x403C
310#define OXILICX_AXI_CBCR 0x4038
311#define OXILI_BCR 0x4020
312#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700313#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700314
315#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
316#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
317#define MMSS_NOC_CFG_AHB_CBCR 0x024C
318
319#define USB30_MASTER_CBCR 0x03C8
320#define USB30_MOCK_UTMI_CBCR 0x03D0
321#define USB_HSIC_AHB_CBCR 0x0408
322#define USB_HSIC_SYSTEM_CBCR 0x040C
323#define USB_HSIC_CBCR 0x0410
324#define USB_HSIC_IO_CAL_CBCR 0x0414
325#define USB_HS_SYSTEM_CBCR 0x0484
326#define USB_HS_AHB_CBCR 0x0488
327#define SDCC1_APPS_CBCR 0x04C4
328#define SDCC1_AHB_CBCR 0x04C8
329#define SDCC2_APPS_CBCR 0x0504
330#define SDCC2_AHB_CBCR 0x0508
331#define SDCC3_APPS_CBCR 0x0544
332#define SDCC3_AHB_CBCR 0x0548
333#define SDCC4_APPS_CBCR 0x0584
334#define SDCC4_AHB_CBCR 0x0588
335#define BLSP1_AHB_CBCR 0x05C4
336#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
337#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
338#define BLSP1_UART1_APPS_CBCR 0x0684
339#define BLSP1_UART1_SIM_CBCR 0x0688
340#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
341#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
342#define BLSP1_UART2_APPS_CBCR 0x0704
343#define BLSP1_UART2_SIM_CBCR 0x0708
344#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
345#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
346#define BLSP1_UART3_APPS_CBCR 0x0784
347#define BLSP1_UART3_SIM_CBCR 0x0788
348#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
349#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
350#define BLSP1_UART4_APPS_CBCR 0x0804
351#define BLSP1_UART4_SIM_CBCR 0x0808
352#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
353#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
354#define BLSP1_UART5_APPS_CBCR 0x0884
355#define BLSP1_UART5_SIM_CBCR 0x0888
356#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
357#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
358#define BLSP1_UART6_APPS_CBCR 0x0904
359#define BLSP1_UART6_SIM_CBCR 0x0908
360#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700361#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700362#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
363#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
364#define BLSP2_UART1_APPS_CBCR 0x09C4
365#define BLSP2_UART1_SIM_CBCR 0x09C8
366#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
367#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
368#define BLSP2_UART2_APPS_CBCR 0x0A44
369#define BLSP2_UART2_SIM_CBCR 0x0A48
370#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
371#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
372#define BLSP2_UART3_APPS_CBCR 0x0AC4
373#define BLSP2_UART3_SIM_CBCR 0x0AC8
374#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
375#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
376#define BLSP2_UART4_APPS_CBCR 0x0B44
377#define BLSP2_UART4_SIM_CBCR 0x0B48
378#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
379#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
380#define BLSP2_UART5_APPS_CBCR 0x0BC4
381#define BLSP2_UART5_SIM_CBCR 0x0BC8
382#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
383#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
384#define BLSP2_UART6_APPS_CBCR 0x0C44
385#define BLSP2_UART6_SIM_CBCR 0x0C48
386#define PDM_AHB_CBCR 0x0CC4
387#define PDM_XO4_CBCR 0x0CC8
388#define PDM2_CBCR 0x0CCC
389#define PRNG_AHB_CBCR 0x0D04
390#define BAM_DMA_AHB_CBCR 0x0D44
391#define TSIF_AHB_CBCR 0x0D84
392#define TSIF_REF_CBCR 0x0D88
393#define MSG_RAM_AHB_CBCR 0x0E44
394#define CE1_CBCR 0x1044
395#define CE1_AXI_CBCR 0x1048
396#define CE1_AHB_CBCR 0x104C
397#define CE2_CBCR 0x1084
398#define CE2_AXI_CBCR 0x1088
399#define CE2_AHB_CBCR 0x108C
400#define GCC_AHB_CBCR 0x10C0
401#define GP1_CBCR 0x1900
402#define GP2_CBCR 0x1940
403#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700404#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700405#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700406#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
407#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
408#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
409#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
410#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
411#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
412#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
413#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
414#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
415#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
416#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
417#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
418#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
419#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
420#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
421#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
422#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
423#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
424#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
425#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
426#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
427#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
428#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
429#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
430#define VENUS0_VCODEC0_CBCR 0x1028
431#define VENUS0_AHB_CBCR 0x1030
432#define VENUS0_AXI_CBCR 0x1034
433#define VENUS0_OCMEMNOC_CBCR 0x1038
434#define MDSS_AHB_CBCR 0x2308
435#define MDSS_HDMI_AHB_CBCR 0x230C
436#define MDSS_AXI_CBCR 0x2310
437#define MDSS_PCLK0_CBCR 0x2314
438#define MDSS_PCLK1_CBCR 0x2318
439#define MDSS_MDP_CBCR 0x231C
440#define MDSS_MDP_LUT_CBCR 0x2320
441#define MDSS_EXTPCLK_CBCR 0x2324
442#define MDSS_VSYNC_CBCR 0x2328
443#define MDSS_EDPPIXEL_CBCR 0x232C
444#define MDSS_EDPLINK_CBCR 0x2330
445#define MDSS_EDPAUX_CBCR 0x2334
446#define MDSS_HDMI_CBCR 0x2338
447#define MDSS_BYTE0_CBCR 0x233C
448#define MDSS_BYTE1_CBCR 0x2340
449#define MDSS_ESC0_CBCR 0x2344
450#define MDSS_ESC1_CBCR 0x2348
451#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
452#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
453#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
454#define CAMSS_CSI0_CBCR 0x30B4
455#define CAMSS_CSI0_AHB_CBCR 0x30BC
456#define CAMSS_CSI0PHY_CBCR 0x30C4
457#define CAMSS_CSI0RDI_CBCR 0x30D4
458#define CAMSS_CSI0PIX_CBCR 0x30E4
459#define CAMSS_CSI1_CBCR 0x3124
460#define CAMSS_CSI1_AHB_CBCR 0x3128
461#define CAMSS_CSI1PHY_CBCR 0x3134
462#define CAMSS_CSI1RDI_CBCR 0x3144
463#define CAMSS_CSI1PIX_CBCR 0x3154
464#define CAMSS_CSI2_CBCR 0x3184
465#define CAMSS_CSI2_AHB_CBCR 0x3188
466#define CAMSS_CSI2PHY_CBCR 0x3194
467#define CAMSS_CSI2RDI_CBCR 0x31A4
468#define CAMSS_CSI2PIX_CBCR 0x31B4
469#define CAMSS_CSI3_CBCR 0x31E4
470#define CAMSS_CSI3_AHB_CBCR 0x31E8
471#define CAMSS_CSI3PHY_CBCR 0x31F4
472#define CAMSS_CSI3RDI_CBCR 0x3204
473#define CAMSS_CSI3PIX_CBCR 0x3214
474#define CAMSS_ISPIF_AHB_CBCR 0x3224
475#define CAMSS_CCI_CCI_CBCR 0x3344
476#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
477#define CAMSS_MCLK0_CBCR 0x3384
478#define CAMSS_MCLK1_CBCR 0x33B4
479#define CAMSS_MCLK2_CBCR 0x33E4
480#define CAMSS_MCLK3_CBCR 0x3414
481#define CAMSS_GP0_CBCR 0x3444
482#define CAMSS_GP1_CBCR 0x3474
483#define CAMSS_TOP_AHB_CBCR 0x3484
484#define CAMSS_MICRO_AHB_CBCR 0x3494
485#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
486#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
487#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
488#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
489#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
490#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
491#define CAMSS_VFE_VFE0_CBCR 0x36A8
492#define CAMSS_VFE_VFE1_CBCR 0x36AC
493#define CAMSS_VFE_CPP_CBCR 0x36B0
494#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
495#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
496#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
497#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
498#define CAMSS_CSI_VFE0_CBCR 0x3704
499#define CAMSS_CSI_VFE1_CBCR 0x3714
500#define MMSS_MMSSNOC_AXI_CBCR 0x506C
501#define MMSS_MMSSNOC_AHB_CBCR 0x5024
502#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
503#define MMSS_MISC_AHB_CBCR 0x502C
504#define MMSS_S0_AXI_CBCR 0x5064
505#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700506#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
507#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700508#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700509#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700510#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700511#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700512#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700513
514#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
515#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
516
517/* Mux source select values */
518#define cxo_source_val 0
519#define gpll0_source_val 1
520#define gpll1_source_val 2
521#define gnd_source_val 5
522#define mmpll0_mm_source_val 1
523#define mmpll1_mm_source_val 2
524#define mmpll3_mm_source_val 3
525#define gpll0_mm_source_val 5
526#define cxo_mm_source_val 0
527#define mm_gnd_source_val 6
528#define gpll1_hsic_source_val 4
529#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530#define gpll0_lpass_source_val 5
531#define edppll_270_mm_source_val 4
532#define edppll_350_mm_source_val 4
533#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700534#define dsipll0_byte_mm_source_val 1
535#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700536#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700537
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800538#define F_GCC_GND \
539 { \
540 .freq_hz = 0, \
541 .m_val = 0, \
542 .n_val = 0, \
543 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
544 }
545
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546#define F(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .src_clk = &s##_clk_src.c, \
550 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700551 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700552 .d_val = ~(n),\
553 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
554 | BVAL(10, 8, s##_source_val), \
555 }
556
557#define F_MM(f, s, div, m, n) \
558 { \
559 .freq_hz = (f), \
560 .src_clk = &s##_clk_src.c, \
561 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700562 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700563 .d_val = ~(n),\
564 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
565 | BVAL(10, 8, s##_mm_source_val), \
566 }
567
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700568#define F_HDMI(f, s, div, m, n) \
569 { \
570 .freq_hz = (f), \
571 .src_clk = &s##_clk_src, \
572 .m_val = (m), \
573 .n_val = ~((n)-(m)) * !!(n), \
574 .d_val = ~(n),\
575 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
576 | BVAL(10, 8, s##_mm_source_val), \
577 }
578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700579#define F_MDSS(f, s, div, m, n) \
580 { \
581 .freq_hz = (f), \
582 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700583 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700584 .d_val = ~(n),\
585 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
586 | BVAL(10, 8, s##_mm_source_val), \
587 }
588
589#define F_HSIC(f, s, div, m, n) \
590 { \
591 .freq_hz = (f), \
592 .src_clk = &s##_clk_src.c, \
593 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700594 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595 .d_val = ~(n),\
596 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
597 | BVAL(10, 8, s##_hsic_source_val), \
598 }
599
600#define F_LPASS(f, s, div, m, n) \
601 { \
602 .freq_hz = (f), \
603 .src_clk = &s##_clk_src.c, \
604 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700605 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606 .d_val = ~(n),\
607 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
608 | BVAL(10, 8, s##_lpass_source_val), \
609 }
610
611#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700612 .vdd_class = &vdd_dig, \
613 .fmax = (unsigned long[VDD_DIG_NUM]) { \
614 [VDD_DIG_##l1] = (f1), \
615 }, \
616 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700618 .vdd_class = &vdd_dig, \
619 .fmax = (unsigned long[VDD_DIG_NUM]) { \
620 [VDD_DIG_##l1] = (f1), \
621 [VDD_DIG_##l2] = (f2), \
622 }, \
623 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 [VDD_DIG_##l2] = (f2), \
629 [VDD_DIG_##l3] = (f3), \
630 }, \
631 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
633enum vdd_dig_levels {
634 VDD_DIG_NONE,
635 VDD_DIG_LOW,
636 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700637 VDD_DIG_HIGH,
638 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639};
640
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800641static const int *vdd_corner[] = {
642 [VDD_DIG_NONE] = VDD_UV(RPM_REGULATOR_CORNER_NONE),
643 [VDD_DIG_LOW] = VDD_UV(RPM_REGULATOR_CORNER_SVS_SOC),
644 [VDD_DIG_NOMINAL] = VDD_UV(RPM_REGULATOR_CORNER_NORMAL),
645 [VDD_DIG_HIGH] = VDD_UV(RPM_REGULATOR_CORNER_SUPER_TURBO),
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700646};
647
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800648static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700650#define RPM_MISC_CLK_TYPE 0x306b6c63
651#define RPM_BUS_CLK_TYPE 0x316b6c63
652#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700654#define RPM_SMD_KEY_ENABLE 0x62616E45
655
656#define CXO_ID 0x0
657#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700658
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659#define PNOC_ID 0x0
660#define SNOC_ID 0x1
661#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700662#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700665#define OXILI_ID 0x1
666#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700668#define D0_ID 1
669#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800670#define A0_ID 4
671#define A1_ID 5
672#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700673#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800674#define DIV_CLK1_ID 11
675#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
678DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
679DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700680DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
681 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700682
683DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
684DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
685 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700686DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
687 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700688
689DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
690 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700691DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700693DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
694DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
695DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
696DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
697DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800698DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
699DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700700DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700701
702DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
703DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
704DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
705DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
706DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
707
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700708static struct pll_vote_clk gpll0_clk_src = {
709 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700710 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700711 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
712 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700713 .base = &virt_bases[GCC_BASE],
714 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700715 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700716 .rate = 600000000,
717 .dbg_name = "gpll0_clk_src",
718 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700719 CLK_INIT(gpll0_clk_src.c),
720 },
721};
722
723static struct pll_vote_clk gpll1_clk_src = {
724 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
725 .en_mask = BIT(1),
726 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
727 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700728 .base = &virt_bases[GCC_BASE],
729 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700730 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700731 .rate = 480000000,
732 .dbg_name = "gpll1_clk_src",
733 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 CLK_INIT(gpll1_clk_src.c),
735 },
736};
737
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700738static struct pll_vote_clk mmpll0_clk_src = {
739 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
740 .en_mask = BIT(0),
741 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
742 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700743 .base = &virt_bases[MMSS_BASE],
744 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700745 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700746 .dbg_name = "mmpll0_clk_src",
747 .rate = 800000000,
748 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749 CLK_INIT(mmpll0_clk_src.c),
750 },
751};
752
753static struct pll_vote_clk mmpll1_clk_src = {
754 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
755 .en_mask = BIT(1),
756 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
757 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700758 .base = &virt_bases[MMSS_BASE],
759 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700760 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700761 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700762 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700763 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800764 /* May be reassigned at runtime; alloc memory at compile time */
765 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766 CLK_INIT(mmpll1_clk_src.c),
767 },
768};
769
770static struct pll_clk mmpll3_clk_src = {
771 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
772 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700773 .base = &virt_bases[MMSS_BASE],
774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700775 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700776 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800777 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700778 .ops = &clk_ops_local_pll,
779 CLK_INIT(mmpll3_clk_src.c),
780 },
781};
782
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700783static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
784static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
787static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
788static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
789
790static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
791static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
792static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700793static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700794static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
795static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700796static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700797
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700798static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700799
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800800static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
801static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
802static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
803static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
804static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530805static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530806static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800807
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700808static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
809 F(125000000, gpll0, 1, 5, 24),
810 F_END
811};
812
813static struct rcg_clk usb30_master_clk_src = {
814 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_usb30_master_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "usb30_master_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
823 CLK_INIT(usb30_master_clk_src.c),
824 },
825};
826
827static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
828 F( 960000, cxo, 10, 1, 2),
829 F( 4800000, cxo, 4, 0, 0),
830 F( 9600000, cxo, 2, 0, 0),
831 F(15000000, gpll0, 10, 1, 4),
832 F(19200000, cxo, 1, 0, 0),
833 F(25000000, gpll0, 12, 1, 2),
834 F(50000000, gpll0, 12, 0, 0),
835 F_END
836};
837
838static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
839 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
840 .set_rate = set_rate_mnd,
841 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
842 .current_freq = &rcg_dummy_freq,
843 .base = &virt_bases[GCC_BASE],
844 .c = {
845 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
846 .ops = &clk_ops_rcg_mnd,
847 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
848 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
849 },
850};
851
852static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
853 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
854 .set_rate = set_rate_mnd,
855 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
856 .current_freq = &rcg_dummy_freq,
857 .base = &virt_bases[GCC_BASE],
858 .c = {
859 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
860 .ops = &clk_ops_rcg_mnd,
861 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
862 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
863 },
864};
865
866static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
867 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
868 .set_rate = set_rate_mnd,
869 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
870 .current_freq = &rcg_dummy_freq,
871 .base = &virt_bases[GCC_BASE],
872 .c = {
873 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
874 .ops = &clk_ops_rcg_mnd,
875 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
876 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
877 },
878};
879
880static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
881 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
882 .set_rate = set_rate_mnd,
883 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
884 .current_freq = &rcg_dummy_freq,
885 .base = &virt_bases[GCC_BASE],
886 .c = {
887 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
888 .ops = &clk_ops_rcg_mnd,
889 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
890 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
891 },
892};
893
894static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
895 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
896 .set_rate = set_rate_mnd,
897 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
898 .current_freq = &rcg_dummy_freq,
899 .base = &virt_bases[GCC_BASE],
900 .c = {
901 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
902 .ops = &clk_ops_rcg_mnd,
903 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
904 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
905 },
906};
907
908static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
909 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
910 .set_rate = set_rate_mnd,
911 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
912 .current_freq = &rcg_dummy_freq,
913 .base = &virt_bases[GCC_BASE],
914 .c = {
915 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
916 .ops = &clk_ops_rcg_mnd,
917 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
918 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
919 },
920};
921
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800922static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
923 F(50000000, gpll0, 12, 0, 0),
924 F_END
925};
926
927static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
928 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
929 .set_rate = set_rate_hid,
930 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
931 .current_freq = &rcg_dummy_freq,
932 .base = &virt_bases[GCC_BASE],
933 .c = {
934 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
935 .ops = &clk_ops_rcg,
936 VDD_DIG_FMAX_MAP1(LOW, 50000000),
937 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
938 },
939};
940
941static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
942 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
943 .set_rate = set_rate_hid,
944 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
945 .current_freq = &rcg_dummy_freq,
946 .base = &virt_bases[GCC_BASE],
947 .c = {
948 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
949 .ops = &clk_ops_rcg,
950 VDD_DIG_FMAX_MAP1(LOW, 50000000),
951 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
952 },
953};
954
955static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
956 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
957 .set_rate = set_rate_hid,
958 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
959 .current_freq = &rcg_dummy_freq,
960 .base = &virt_bases[GCC_BASE],
961 .c = {
962 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
963 .ops = &clk_ops_rcg,
964 VDD_DIG_FMAX_MAP1(LOW, 50000000),
965 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
966 },
967};
968
969static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
970 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
971 .set_rate = set_rate_hid,
972 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
973 .current_freq = &rcg_dummy_freq,
974 .base = &virt_bases[GCC_BASE],
975 .c = {
976 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
977 .ops = &clk_ops_rcg,
978 VDD_DIG_FMAX_MAP1(LOW, 50000000),
979 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
980 },
981};
982
983static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
984 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
985 .set_rate = set_rate_hid,
986 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
987 .current_freq = &rcg_dummy_freq,
988 .base = &virt_bases[GCC_BASE],
989 .c = {
990 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
991 .ops = &clk_ops_rcg,
992 VDD_DIG_FMAX_MAP1(LOW, 50000000),
993 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
994 },
995};
996
997static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
998 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
999 .set_rate = set_rate_hid,
1000 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1001 .current_freq = &rcg_dummy_freq,
1002 .base = &virt_bases[GCC_BASE],
1003 .c = {
1004 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1005 .ops = &clk_ops_rcg,
1006 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1007 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1008 },
1009};
1010
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001011static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001012 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001013 F( 3686400, gpll0, 1, 96, 15625),
1014 F( 7372800, gpll0, 1, 192, 15625),
1015 F(14745600, gpll0, 1, 384, 15625),
1016 F(16000000, gpll0, 5, 2, 15),
1017 F(19200000, cxo, 1, 0, 0),
1018 F(24000000, gpll0, 5, 1, 5),
1019 F(32000000, gpll0, 1, 4, 75),
1020 F(40000000, gpll0, 15, 0, 0),
1021 F(46400000, gpll0, 1, 29, 375),
1022 F(48000000, gpll0, 12.5, 0, 0),
1023 F(51200000, gpll0, 1, 32, 375),
1024 F(56000000, gpll0, 1, 7, 75),
1025 F(58982400, gpll0, 1, 1536, 15625),
1026 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001027 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001028 F_END
1029};
1030
1031static struct rcg_clk blsp1_uart1_apps_clk_src = {
1032 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1033 .set_rate = set_rate_mnd,
1034 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1035 .current_freq = &rcg_dummy_freq,
1036 .base = &virt_bases[GCC_BASE],
1037 .c = {
1038 .dbg_name = "blsp1_uart1_apps_clk_src",
1039 .ops = &clk_ops_rcg_mnd,
1040 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1041 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1042 },
1043};
1044
1045static struct rcg_clk blsp1_uart2_apps_clk_src = {
1046 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1047 .set_rate = set_rate_mnd,
1048 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1049 .current_freq = &rcg_dummy_freq,
1050 .base = &virt_bases[GCC_BASE],
1051 .c = {
1052 .dbg_name = "blsp1_uart2_apps_clk_src",
1053 .ops = &clk_ops_rcg_mnd,
1054 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1055 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1056 },
1057};
1058
1059static struct rcg_clk blsp1_uart3_apps_clk_src = {
1060 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1061 .set_rate = set_rate_mnd,
1062 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1063 .current_freq = &rcg_dummy_freq,
1064 .base = &virt_bases[GCC_BASE],
1065 .c = {
1066 .dbg_name = "blsp1_uart3_apps_clk_src",
1067 .ops = &clk_ops_rcg_mnd,
1068 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1069 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1070 },
1071};
1072
1073static struct rcg_clk blsp1_uart4_apps_clk_src = {
1074 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1075 .set_rate = set_rate_mnd,
1076 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1077 .current_freq = &rcg_dummy_freq,
1078 .base = &virt_bases[GCC_BASE],
1079 .c = {
1080 .dbg_name = "blsp1_uart4_apps_clk_src",
1081 .ops = &clk_ops_rcg_mnd,
1082 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1083 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1084 },
1085};
1086
1087static struct rcg_clk blsp1_uart5_apps_clk_src = {
1088 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1089 .set_rate = set_rate_mnd,
1090 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1091 .current_freq = &rcg_dummy_freq,
1092 .base = &virt_bases[GCC_BASE],
1093 .c = {
1094 .dbg_name = "blsp1_uart5_apps_clk_src",
1095 .ops = &clk_ops_rcg_mnd,
1096 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1097 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1098 },
1099};
1100
1101static struct rcg_clk blsp1_uart6_apps_clk_src = {
1102 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1103 .set_rate = set_rate_mnd,
1104 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1105 .current_freq = &rcg_dummy_freq,
1106 .base = &virt_bases[GCC_BASE],
1107 .c = {
1108 .dbg_name = "blsp1_uart6_apps_clk_src",
1109 .ops = &clk_ops_rcg_mnd,
1110 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1111 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1112 },
1113};
1114
1115static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1116 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1117 .set_rate = set_rate_mnd,
1118 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1119 .current_freq = &rcg_dummy_freq,
1120 .base = &virt_bases[GCC_BASE],
1121 .c = {
1122 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1123 .ops = &clk_ops_rcg_mnd,
1124 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1125 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1126 },
1127};
1128
1129static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1130 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1131 .set_rate = set_rate_mnd,
1132 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1133 .current_freq = &rcg_dummy_freq,
1134 .base = &virt_bases[GCC_BASE],
1135 .c = {
1136 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1137 .ops = &clk_ops_rcg_mnd,
1138 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1139 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1140 },
1141};
1142
1143static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1144 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1145 .set_rate = set_rate_mnd,
1146 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1147 .current_freq = &rcg_dummy_freq,
1148 .base = &virt_bases[GCC_BASE],
1149 .c = {
1150 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1151 .ops = &clk_ops_rcg_mnd,
1152 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1153 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1154 },
1155};
1156
1157static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1158 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1159 .set_rate = set_rate_mnd,
1160 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1161 .current_freq = &rcg_dummy_freq,
1162 .base = &virt_bases[GCC_BASE],
1163 .c = {
1164 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1165 .ops = &clk_ops_rcg_mnd,
1166 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1167 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1168 },
1169};
1170
1171static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1172 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1173 .set_rate = set_rate_mnd,
1174 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1175 .current_freq = &rcg_dummy_freq,
1176 .base = &virt_bases[GCC_BASE],
1177 .c = {
1178 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1179 .ops = &clk_ops_rcg_mnd,
1180 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1181 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1182 },
1183};
1184
1185static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1186 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1187 .set_rate = set_rate_mnd,
1188 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1189 .current_freq = &rcg_dummy_freq,
1190 .base = &virt_bases[GCC_BASE],
1191 .c = {
1192 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1193 .ops = &clk_ops_rcg_mnd,
1194 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1195 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1196 },
1197};
1198
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001199static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1200 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1201 .set_rate = set_rate_hid,
1202 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1203 .current_freq = &rcg_dummy_freq,
1204 .base = &virt_bases[GCC_BASE],
1205 .c = {
1206 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1207 .ops = &clk_ops_rcg,
1208 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1209 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1210 },
1211};
1212
1213static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1214 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1215 .set_rate = set_rate_hid,
1216 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1217 .current_freq = &rcg_dummy_freq,
1218 .base = &virt_bases[GCC_BASE],
1219 .c = {
1220 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1221 .ops = &clk_ops_rcg,
1222 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1223 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1224 },
1225};
1226
1227static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1228 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1229 .set_rate = set_rate_hid,
1230 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1231 .current_freq = &rcg_dummy_freq,
1232 .base = &virt_bases[GCC_BASE],
1233 .c = {
1234 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1235 .ops = &clk_ops_rcg,
1236 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1237 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1238 },
1239};
1240
1241static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1242 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1243 .set_rate = set_rate_hid,
1244 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1245 .current_freq = &rcg_dummy_freq,
1246 .base = &virt_bases[GCC_BASE],
1247 .c = {
1248 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1249 .ops = &clk_ops_rcg,
1250 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1251 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1252 },
1253};
1254
1255static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1256 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1257 .set_rate = set_rate_hid,
1258 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1259 .current_freq = &rcg_dummy_freq,
1260 .base = &virt_bases[GCC_BASE],
1261 .c = {
1262 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1263 .ops = &clk_ops_rcg,
1264 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1265 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1266 },
1267};
1268
1269static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1270 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1271 .set_rate = set_rate_hid,
1272 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1273 .current_freq = &rcg_dummy_freq,
1274 .base = &virt_bases[GCC_BASE],
1275 .c = {
1276 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1277 .ops = &clk_ops_rcg,
1278 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1279 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1280 },
1281};
1282
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001283static struct rcg_clk blsp2_uart1_apps_clk_src = {
1284 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1285 .set_rate = set_rate_mnd,
1286 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1287 .current_freq = &rcg_dummy_freq,
1288 .base = &virt_bases[GCC_BASE],
1289 .c = {
1290 .dbg_name = "blsp2_uart1_apps_clk_src",
1291 .ops = &clk_ops_rcg_mnd,
1292 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1293 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1294 },
1295};
1296
1297static struct rcg_clk blsp2_uart2_apps_clk_src = {
1298 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1299 .set_rate = set_rate_mnd,
1300 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1301 .current_freq = &rcg_dummy_freq,
1302 .base = &virt_bases[GCC_BASE],
1303 .c = {
1304 .dbg_name = "blsp2_uart2_apps_clk_src",
1305 .ops = &clk_ops_rcg_mnd,
1306 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1307 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1308 },
1309};
1310
1311static struct rcg_clk blsp2_uart3_apps_clk_src = {
1312 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1313 .set_rate = set_rate_mnd,
1314 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1315 .current_freq = &rcg_dummy_freq,
1316 .base = &virt_bases[GCC_BASE],
1317 .c = {
1318 .dbg_name = "blsp2_uart3_apps_clk_src",
1319 .ops = &clk_ops_rcg_mnd,
1320 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1321 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1322 },
1323};
1324
1325static struct rcg_clk blsp2_uart4_apps_clk_src = {
1326 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1327 .set_rate = set_rate_mnd,
1328 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1329 .current_freq = &rcg_dummy_freq,
1330 .base = &virt_bases[GCC_BASE],
1331 .c = {
1332 .dbg_name = "blsp2_uart4_apps_clk_src",
1333 .ops = &clk_ops_rcg_mnd,
1334 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1335 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1336 },
1337};
1338
1339static struct rcg_clk blsp2_uart5_apps_clk_src = {
1340 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1341 .set_rate = set_rate_mnd,
1342 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1343 .current_freq = &rcg_dummy_freq,
1344 .base = &virt_bases[GCC_BASE],
1345 .c = {
1346 .dbg_name = "blsp2_uart5_apps_clk_src",
1347 .ops = &clk_ops_rcg_mnd,
1348 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1349 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1350 },
1351};
1352
1353static struct rcg_clk blsp2_uart6_apps_clk_src = {
1354 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1355 .set_rate = set_rate_mnd,
1356 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1357 .current_freq = &rcg_dummy_freq,
1358 .base = &virt_bases[GCC_BASE],
1359 .c = {
1360 .dbg_name = "blsp2_uart6_apps_clk_src",
1361 .ops = &clk_ops_rcg_mnd,
1362 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1363 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1364 },
1365};
1366
1367static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1368 F( 50000000, gpll0, 12, 0, 0),
1369 F(100000000, gpll0, 6, 0, 0),
1370 F_END
1371};
1372
1373static struct rcg_clk ce1_clk_src = {
1374 .cmd_rcgr_reg = CE1_CMD_RCGR,
1375 .set_rate = set_rate_hid,
1376 .freq_tbl = ftbl_gcc_ce1_clk,
1377 .current_freq = &rcg_dummy_freq,
1378 .base = &virt_bases[GCC_BASE],
1379 .c = {
1380 .dbg_name = "ce1_clk_src",
1381 .ops = &clk_ops_rcg,
1382 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1383 CLK_INIT(ce1_clk_src.c),
1384 },
1385};
1386
1387static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1388 F( 50000000, gpll0, 12, 0, 0),
1389 F(100000000, gpll0, 6, 0, 0),
1390 F_END
1391};
1392
1393static struct rcg_clk ce2_clk_src = {
1394 .cmd_rcgr_reg = CE2_CMD_RCGR,
1395 .set_rate = set_rate_hid,
1396 .freq_tbl = ftbl_gcc_ce2_clk,
1397 .current_freq = &rcg_dummy_freq,
1398 .base = &virt_bases[GCC_BASE],
1399 .c = {
1400 .dbg_name = "ce2_clk_src",
1401 .ops = &clk_ops_rcg,
1402 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1403 CLK_INIT(ce2_clk_src.c),
1404 },
1405};
1406
1407static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
Vikram Mulukutla2ee07052013-02-19 15:52:06 -08001408 F( 4800000, cxo, 4, 0, 0),
1409 F( 6000000, gpll0, 10, 1, 10),
1410 F( 6750000, gpll0, 1, 1, 89),
1411 F( 8000000, gpll0, 15, 1, 5),
1412 F( 9600000, cxo, 2, 0, 0),
1413 F(16000000, gpll0, 1, 2, 75),
1414 F(19200000, cxo, 1, 0, 0),
1415 F(24000000, gpll0, 5, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001416 F_END
1417};
1418
1419static struct rcg_clk gp1_clk_src = {
1420 .cmd_rcgr_reg = GP1_CMD_RCGR,
1421 .set_rate = set_rate_mnd,
1422 .freq_tbl = ftbl_gcc_gp_clk,
1423 .current_freq = &rcg_dummy_freq,
1424 .base = &virt_bases[GCC_BASE],
1425 .c = {
1426 .dbg_name = "gp1_clk_src",
1427 .ops = &clk_ops_rcg_mnd,
1428 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1429 CLK_INIT(gp1_clk_src.c),
1430 },
1431};
1432
1433static struct rcg_clk gp2_clk_src = {
1434 .cmd_rcgr_reg = GP2_CMD_RCGR,
1435 .set_rate = set_rate_mnd,
1436 .freq_tbl = ftbl_gcc_gp_clk,
1437 .current_freq = &rcg_dummy_freq,
1438 .base = &virt_bases[GCC_BASE],
1439 .c = {
1440 .dbg_name = "gp2_clk_src",
1441 .ops = &clk_ops_rcg_mnd,
1442 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1443 CLK_INIT(gp2_clk_src.c),
1444 },
1445};
1446
1447static struct rcg_clk gp3_clk_src = {
1448 .cmd_rcgr_reg = GP3_CMD_RCGR,
1449 .set_rate = set_rate_mnd,
1450 .freq_tbl = ftbl_gcc_gp_clk,
1451 .current_freq = &rcg_dummy_freq,
1452 .base = &virt_bases[GCC_BASE],
1453 .c = {
1454 .dbg_name = "gp3_clk_src",
1455 .ops = &clk_ops_rcg_mnd,
1456 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1457 CLK_INIT(gp3_clk_src.c),
1458 },
1459};
1460
1461static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1462 F(60000000, gpll0, 10, 0, 0),
1463 F_END
1464};
1465
1466static struct rcg_clk pdm2_clk_src = {
1467 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1468 .set_rate = set_rate_hid,
1469 .freq_tbl = ftbl_gcc_pdm2_clk,
1470 .current_freq = &rcg_dummy_freq,
1471 .base = &virt_bases[GCC_BASE],
1472 .c = {
1473 .dbg_name = "pdm2_clk_src",
1474 .ops = &clk_ops_rcg,
1475 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1476 CLK_INIT(pdm2_clk_src.c),
1477 },
1478};
1479
1480static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1481 F( 144000, cxo, 16, 3, 25),
1482 F( 400000, cxo, 12, 1, 4),
1483 F( 20000000, gpll0, 15, 1, 2),
1484 F( 25000000, gpll0, 12, 1, 2),
1485 F( 50000000, gpll0, 12, 0, 0),
1486 F(100000000, gpll0, 6, 0, 0),
1487 F(200000000, gpll0, 3, 0, 0),
1488 F_END
1489};
1490
1491static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1492 F( 144000, cxo, 16, 3, 25),
1493 F( 400000, cxo, 12, 1, 4),
1494 F( 20000000, gpll0, 15, 1, 2),
1495 F( 25000000, gpll0, 12, 1, 2),
1496 F( 50000000, gpll0, 12, 0, 0),
1497 F(100000000, gpll0, 6, 0, 0),
1498 F_END
1499};
1500
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001501static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1502 F( 400000, cxo, 12, 1, 4),
1503 F( 19200000, cxo, 1, 0, 0),
1504 F_END
1505};
1506
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001507static struct rcg_clk sdcc1_apps_clk_src = {
1508 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1509 .set_rate = set_rate_mnd,
1510 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1511 .current_freq = &rcg_dummy_freq,
1512 .base = &virt_bases[GCC_BASE],
1513 .c = {
1514 .dbg_name = "sdcc1_apps_clk_src",
1515 .ops = &clk_ops_rcg_mnd,
1516 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1517 CLK_INIT(sdcc1_apps_clk_src.c),
1518 },
1519};
1520
1521static struct rcg_clk sdcc2_apps_clk_src = {
1522 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1523 .set_rate = set_rate_mnd,
1524 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1525 .current_freq = &rcg_dummy_freq,
1526 .base = &virt_bases[GCC_BASE],
1527 .c = {
1528 .dbg_name = "sdcc2_apps_clk_src",
1529 .ops = &clk_ops_rcg_mnd,
1530 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1531 CLK_INIT(sdcc2_apps_clk_src.c),
1532 },
1533};
1534
1535static struct rcg_clk sdcc3_apps_clk_src = {
1536 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1537 .set_rate = set_rate_mnd,
1538 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1539 .current_freq = &rcg_dummy_freq,
1540 .base = &virt_bases[GCC_BASE],
1541 .c = {
1542 .dbg_name = "sdcc3_apps_clk_src",
1543 .ops = &clk_ops_rcg_mnd,
1544 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1545 CLK_INIT(sdcc3_apps_clk_src.c),
1546 },
1547};
1548
1549static struct rcg_clk sdcc4_apps_clk_src = {
1550 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1551 .set_rate = set_rate_mnd,
1552 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1553 .current_freq = &rcg_dummy_freq,
1554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "sdcc4_apps_clk_src",
1557 .ops = &clk_ops_rcg_mnd,
1558 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1559 CLK_INIT(sdcc4_apps_clk_src.c),
1560 },
1561};
1562
1563static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1564 F(105000, cxo, 2, 1, 91),
1565 F_END
1566};
1567
1568static struct rcg_clk tsif_ref_clk_src = {
1569 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1570 .set_rate = set_rate_mnd,
1571 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1572 .current_freq = &rcg_dummy_freq,
1573 .base = &virt_bases[GCC_BASE],
1574 .c = {
1575 .dbg_name = "tsif_ref_clk_src",
1576 .ops = &clk_ops_rcg_mnd,
1577 VDD_DIG_FMAX_MAP1(LOW, 105500),
1578 CLK_INIT(tsif_ref_clk_src.c),
1579 },
1580};
1581
1582static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1583 F(60000000, gpll0, 10, 0, 0),
1584 F_END
1585};
1586
1587static struct rcg_clk usb30_mock_utmi_clk_src = {
1588 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1589 .set_rate = set_rate_hid,
1590 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1591 .current_freq = &rcg_dummy_freq,
1592 .base = &virt_bases[GCC_BASE],
1593 .c = {
1594 .dbg_name = "usb30_mock_utmi_clk_src",
1595 .ops = &clk_ops_rcg,
1596 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1597 CLK_INIT(usb30_mock_utmi_clk_src.c),
1598 },
1599};
1600
1601static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1602 F(75000000, gpll0, 8, 0, 0),
1603 F_END
1604};
1605
1606static struct rcg_clk usb_hs_system_clk_src = {
1607 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1608 .set_rate = set_rate_hid,
1609 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1610 .current_freq = &rcg_dummy_freq,
1611 .base = &virt_bases[GCC_BASE],
1612 .c = {
1613 .dbg_name = "usb_hs_system_clk_src",
1614 .ops = &clk_ops_rcg,
1615 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1616 CLK_INIT(usb_hs_system_clk_src.c),
1617 },
1618};
1619
1620static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1621 F_HSIC(480000000, gpll1, 1, 0, 0),
1622 F_END
1623};
1624
1625static struct rcg_clk usb_hsic_clk_src = {
1626 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1627 .set_rate = set_rate_hid,
1628 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1629 .current_freq = &rcg_dummy_freq,
1630 .base = &virt_bases[GCC_BASE],
1631 .c = {
1632 .dbg_name = "usb_hsic_clk_src",
1633 .ops = &clk_ops_rcg,
1634 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1635 CLK_INIT(usb_hsic_clk_src.c),
1636 },
1637};
1638
1639static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1640 F(9600000, cxo, 2, 0, 0),
1641 F_END
1642};
1643
1644static struct rcg_clk usb_hsic_io_cal_clk_src = {
1645 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1646 .set_rate = set_rate_hid,
1647 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1648 .current_freq = &rcg_dummy_freq,
1649 .base = &virt_bases[GCC_BASE],
1650 .c = {
1651 .dbg_name = "usb_hsic_io_cal_clk_src",
1652 .ops = &clk_ops_rcg,
1653 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1654 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1655 },
1656};
1657
1658static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1659 F(75000000, gpll0, 8, 0, 0),
1660 F_END
1661};
1662
1663static struct rcg_clk usb_hsic_system_clk_src = {
1664 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1665 .set_rate = set_rate_hid,
1666 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1667 .current_freq = &rcg_dummy_freq,
1668 .base = &virt_bases[GCC_BASE],
1669 .c = {
1670 .dbg_name = "usb_hsic_system_clk_src",
1671 .ops = &clk_ops_rcg,
1672 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1673 CLK_INIT(usb_hsic_system_clk_src.c),
1674 },
1675};
1676
1677static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1678 .cbcr_reg = BAM_DMA_AHB_CBCR,
1679 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1680 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001681 .base = &virt_bases[GCC_BASE],
1682 .c = {
1683 .dbg_name = "gcc_bam_dma_ahb_clk",
1684 .ops = &clk_ops_vote,
1685 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1686 },
1687};
1688
1689static struct local_vote_clk gcc_blsp1_ahb_clk = {
1690 .cbcr_reg = BLSP1_AHB_CBCR,
1691 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1692 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001693 .base = &virt_bases[GCC_BASE],
1694 .c = {
1695 .dbg_name = "gcc_blsp1_ahb_clk",
1696 .ops = &clk_ops_vote,
1697 CLK_INIT(gcc_blsp1_ahb_clk.c),
1698 },
1699};
1700
1701static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1702 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001703 .base = &virt_bases[GCC_BASE],
1704 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001705 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001706 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1707 .ops = &clk_ops_branch,
1708 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1709 },
1710};
1711
1712static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1713 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001714 .base = &virt_bases[GCC_BASE],
1715 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001716 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001717 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1718 .ops = &clk_ops_branch,
1719 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1720 },
1721};
1722
1723static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1724 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001727 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001728 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1729 .ops = &clk_ops_branch,
1730 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1731 },
1732};
1733
1734static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1735 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001738 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001739 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1746 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001749 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001750 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1757 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001758 .base = &virt_bases[GCC_BASE],
1759 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001760 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001761 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1768 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001769 .base = &virt_bases[GCC_BASE],
1770 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001771 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001772 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1779 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001780 .base = &virt_bases[GCC_BASE],
1781 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001782 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1784 .ops = &clk_ops_branch,
1785 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1786 },
1787};
1788
1789static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1790 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001791 .base = &virt_bases[GCC_BASE],
1792 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001793 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1795 .ops = &clk_ops_branch,
1796 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1797 },
1798};
1799
1800static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1801 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001802 .base = &virt_bases[GCC_BASE],
1803 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001804 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1806 .ops = &clk_ops_branch,
1807 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1808 },
1809};
1810
1811static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1812 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001813 .base = &virt_bases[GCC_BASE],
1814 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001815 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001816 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1817 .ops = &clk_ops_branch,
1818 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1819 },
1820};
1821
1822static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1823 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001824 .base = &virt_bases[GCC_BASE],
1825 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001826 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001827 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1828 .ops = &clk_ops_branch,
1829 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1830 },
1831};
1832
1833static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1834 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001835 .base = &virt_bases[GCC_BASE],
1836 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001837 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001838 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1839 .ops = &clk_ops_branch,
1840 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1841 },
1842};
1843
1844static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1845 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001846 .base = &virt_bases[GCC_BASE],
1847 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001848 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001849 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1850 .ops = &clk_ops_branch,
1851 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1852 },
1853};
1854
1855static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1856 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001857 .base = &virt_bases[GCC_BASE],
1858 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001859 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001860 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1861 .ops = &clk_ops_branch,
1862 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1863 },
1864};
1865
1866static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1867 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001868 .base = &virt_bases[GCC_BASE],
1869 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001870 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001871 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1872 .ops = &clk_ops_branch,
1873 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1874 },
1875};
1876
1877static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1878 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001879 .base = &virt_bases[GCC_BASE],
1880 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001881 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001882 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1883 .ops = &clk_ops_branch,
1884 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1885 },
1886};
1887
1888static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1889 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001890 .base = &virt_bases[GCC_BASE],
1891 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001892 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001893 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1894 .ops = &clk_ops_branch,
1895 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1896 },
1897};
1898
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001899static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1900 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1901 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1902 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001903 .base = &virt_bases[GCC_BASE],
1904 .c = {
1905 .dbg_name = "gcc_boot_rom_ahb_clk",
1906 .ops = &clk_ops_vote,
1907 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1908 },
1909};
1910
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001911static struct local_vote_clk gcc_blsp2_ahb_clk = {
1912 .cbcr_reg = BLSP2_AHB_CBCR,
1913 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1914 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001915 .base = &virt_bases[GCC_BASE],
1916 .c = {
1917 .dbg_name = "gcc_blsp2_ahb_clk",
1918 .ops = &clk_ops_vote,
1919 CLK_INIT(gcc_blsp2_ahb_clk.c),
1920 },
1921};
1922
1923static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1924 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001925 .base = &virt_bases[GCC_BASE],
1926 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001927 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001928 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1929 .ops = &clk_ops_branch,
1930 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1931 },
1932};
1933
1934static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1935 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001936 .base = &virt_bases[GCC_BASE],
1937 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001938 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001939 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1940 .ops = &clk_ops_branch,
1941 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1942 },
1943};
1944
1945static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1946 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001947 .base = &virt_bases[GCC_BASE],
1948 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001949 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001950 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1951 .ops = &clk_ops_branch,
1952 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1953 },
1954};
1955
1956static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1957 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001958 .base = &virt_bases[GCC_BASE],
1959 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001960 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001961 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1962 .ops = &clk_ops_branch,
1963 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1964 },
1965};
1966
1967static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1968 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001969 .base = &virt_bases[GCC_BASE],
1970 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001971 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001972 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1973 .ops = &clk_ops_branch,
1974 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1975 },
1976};
1977
1978static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1979 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001980 .base = &virt_bases[GCC_BASE],
1981 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001982 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001983 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1984 .ops = &clk_ops_branch,
1985 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1986 },
1987};
1988
1989static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1990 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001991 .base = &virt_bases[GCC_BASE],
1992 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001993 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1995 .ops = &clk_ops_branch,
1996 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1997 },
1998};
1999
2000static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2001 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002002 .base = &virt_bases[GCC_BASE],
2003 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002004 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002005 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2006 .ops = &clk_ops_branch,
2007 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2008 },
2009};
2010
2011static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2012 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002013 .base = &virt_bases[GCC_BASE],
2014 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002015 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002016 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2017 .ops = &clk_ops_branch,
2018 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2019 },
2020};
2021
2022static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2023 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002024 .base = &virt_bases[GCC_BASE],
2025 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002026 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002027 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2028 .ops = &clk_ops_branch,
2029 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2030 },
2031};
2032
2033static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2034 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002035 .base = &virt_bases[GCC_BASE],
2036 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002037 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002038 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2039 .ops = &clk_ops_branch,
2040 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2041 },
2042};
2043
2044static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2045 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002046 .base = &virt_bases[GCC_BASE],
2047 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002048 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002049 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2050 .ops = &clk_ops_branch,
2051 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2052 },
2053};
2054
2055static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2056 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002057 .base = &virt_bases[GCC_BASE],
2058 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002059 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002060 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2061 .ops = &clk_ops_branch,
2062 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2063 },
2064};
2065
2066static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2067 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002068 .base = &virt_bases[GCC_BASE],
2069 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002070 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002071 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2072 .ops = &clk_ops_branch,
2073 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2074 },
2075};
2076
2077static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2078 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002079 .base = &virt_bases[GCC_BASE],
2080 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002081 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002082 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2083 .ops = &clk_ops_branch,
2084 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2085 },
2086};
2087
2088static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2089 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002090 .base = &virt_bases[GCC_BASE],
2091 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002092 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002093 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2094 .ops = &clk_ops_branch,
2095 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2096 },
2097};
2098
2099static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2100 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002101 .base = &virt_bases[GCC_BASE],
2102 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002103 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002104 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2105 .ops = &clk_ops_branch,
2106 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2107 },
2108};
2109
2110static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2111 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002112 .base = &virt_bases[GCC_BASE],
2113 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002114 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002115 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2116 .ops = &clk_ops_branch,
2117 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2118 },
2119};
2120
2121static struct local_vote_clk gcc_ce1_clk = {
2122 .cbcr_reg = CE1_CBCR,
2123 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2124 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002125 .base = &virt_bases[GCC_BASE],
2126 .c = {
2127 .dbg_name = "gcc_ce1_clk",
2128 .ops = &clk_ops_vote,
2129 CLK_INIT(gcc_ce1_clk.c),
2130 },
2131};
2132
2133static struct local_vote_clk gcc_ce1_ahb_clk = {
2134 .cbcr_reg = CE1_AHB_CBCR,
2135 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2136 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002137 .base = &virt_bases[GCC_BASE],
2138 .c = {
2139 .dbg_name = "gcc_ce1_ahb_clk",
2140 .ops = &clk_ops_vote,
2141 CLK_INIT(gcc_ce1_ahb_clk.c),
2142 },
2143};
2144
2145static struct local_vote_clk gcc_ce1_axi_clk = {
2146 .cbcr_reg = CE1_AXI_CBCR,
2147 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2148 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002149 .base = &virt_bases[GCC_BASE],
2150 .c = {
2151 .dbg_name = "gcc_ce1_axi_clk",
2152 .ops = &clk_ops_vote,
2153 CLK_INIT(gcc_ce1_axi_clk.c),
2154 },
2155};
2156
2157static struct local_vote_clk gcc_ce2_clk = {
2158 .cbcr_reg = CE2_CBCR,
2159 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2160 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002161 .base = &virt_bases[GCC_BASE],
2162 .c = {
2163 .dbg_name = "gcc_ce2_clk",
2164 .ops = &clk_ops_vote,
2165 CLK_INIT(gcc_ce2_clk.c),
2166 },
2167};
2168
2169static struct local_vote_clk gcc_ce2_ahb_clk = {
2170 .cbcr_reg = CE2_AHB_CBCR,
2171 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2172 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002173 .base = &virt_bases[GCC_BASE],
2174 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002175 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002176 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002177 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 },
2179};
2180
2181static struct local_vote_clk gcc_ce2_axi_clk = {
2182 .cbcr_reg = CE2_AXI_CBCR,
2183 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2184 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002185 .base = &virt_bases[GCC_BASE],
2186 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002187 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .ops = &clk_ops_vote,
2189 CLK_INIT(gcc_ce2_axi_clk.c),
2190 },
2191};
2192
2193static struct branch_clk gcc_gp1_clk = {
2194 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002195 .base = &virt_bases[GCC_BASE],
2196 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002197 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002198 .dbg_name = "gcc_gp1_clk",
2199 .ops = &clk_ops_branch,
2200 CLK_INIT(gcc_gp1_clk.c),
2201 },
2202};
2203
2204static struct branch_clk gcc_gp2_clk = {
2205 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002206 .base = &virt_bases[GCC_BASE],
2207 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002208 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002209 .dbg_name = "gcc_gp2_clk",
2210 .ops = &clk_ops_branch,
2211 CLK_INIT(gcc_gp2_clk.c),
2212 },
2213};
2214
2215static struct branch_clk gcc_gp3_clk = {
2216 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002217 .base = &virt_bases[GCC_BASE],
2218 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002219 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .dbg_name = "gcc_gp3_clk",
2221 .ops = &clk_ops_branch,
2222 CLK_INIT(gcc_gp3_clk.c),
2223 },
2224};
2225
2226static struct branch_clk gcc_pdm2_clk = {
2227 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002228 .base = &virt_bases[GCC_BASE],
2229 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002230 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002231 .dbg_name = "gcc_pdm2_clk",
2232 .ops = &clk_ops_branch,
2233 CLK_INIT(gcc_pdm2_clk.c),
2234 },
2235};
2236
2237static struct branch_clk gcc_pdm_ahb_clk = {
2238 .cbcr_reg = PDM_AHB_CBCR,
2239 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002240 .base = &virt_bases[GCC_BASE],
2241 .c = {
2242 .dbg_name = "gcc_pdm_ahb_clk",
2243 .ops = &clk_ops_branch,
2244 CLK_INIT(gcc_pdm_ahb_clk.c),
2245 },
2246};
2247
2248static struct local_vote_clk gcc_prng_ahb_clk = {
2249 .cbcr_reg = PRNG_AHB_CBCR,
2250 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2251 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002252 .base = &virt_bases[GCC_BASE],
2253 .c = {
2254 .dbg_name = "gcc_prng_ahb_clk",
2255 .ops = &clk_ops_vote,
2256 CLK_INIT(gcc_prng_ahb_clk.c),
2257 },
2258};
2259
2260static struct branch_clk gcc_sdcc1_ahb_clk = {
2261 .cbcr_reg = SDCC1_AHB_CBCR,
2262 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002263 .base = &virt_bases[GCC_BASE],
2264 .c = {
2265 .dbg_name = "gcc_sdcc1_ahb_clk",
2266 .ops = &clk_ops_branch,
2267 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2268 },
2269};
2270
2271static struct branch_clk gcc_sdcc1_apps_clk = {
2272 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002273 .base = &virt_bases[GCC_BASE],
2274 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002275 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002276 .dbg_name = "gcc_sdcc1_apps_clk",
2277 .ops = &clk_ops_branch,
2278 CLK_INIT(gcc_sdcc1_apps_clk.c),
2279 },
2280};
2281
2282static struct branch_clk gcc_sdcc2_ahb_clk = {
2283 .cbcr_reg = SDCC2_AHB_CBCR,
2284 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002285 .base = &virt_bases[GCC_BASE],
2286 .c = {
2287 .dbg_name = "gcc_sdcc2_ahb_clk",
2288 .ops = &clk_ops_branch,
2289 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2290 },
2291};
2292
2293static struct branch_clk gcc_sdcc2_apps_clk = {
2294 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002295 .base = &virt_bases[GCC_BASE],
2296 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002297 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002298 .dbg_name = "gcc_sdcc2_apps_clk",
2299 .ops = &clk_ops_branch,
2300 CLK_INIT(gcc_sdcc2_apps_clk.c),
2301 },
2302};
2303
2304static struct branch_clk gcc_sdcc3_ahb_clk = {
2305 .cbcr_reg = SDCC3_AHB_CBCR,
2306 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002307 .base = &virt_bases[GCC_BASE],
2308 .c = {
2309 .dbg_name = "gcc_sdcc3_ahb_clk",
2310 .ops = &clk_ops_branch,
2311 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2312 },
2313};
2314
2315static struct branch_clk gcc_sdcc3_apps_clk = {
2316 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002317 .base = &virt_bases[GCC_BASE],
2318 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002319 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002320 .dbg_name = "gcc_sdcc3_apps_clk",
2321 .ops = &clk_ops_branch,
2322 CLK_INIT(gcc_sdcc3_apps_clk.c),
2323 },
2324};
2325
2326static struct branch_clk gcc_sdcc4_ahb_clk = {
2327 .cbcr_reg = SDCC4_AHB_CBCR,
2328 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002329 .base = &virt_bases[GCC_BASE],
2330 .c = {
2331 .dbg_name = "gcc_sdcc4_ahb_clk",
2332 .ops = &clk_ops_branch,
2333 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2334 },
2335};
2336
2337static struct branch_clk gcc_sdcc4_apps_clk = {
2338 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002339 .base = &virt_bases[GCC_BASE],
2340 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002341 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002342 .dbg_name = "gcc_sdcc4_apps_clk",
2343 .ops = &clk_ops_branch,
2344 CLK_INIT(gcc_sdcc4_apps_clk.c),
2345 },
2346};
2347
2348static struct branch_clk gcc_tsif_ahb_clk = {
2349 .cbcr_reg = TSIF_AHB_CBCR,
2350 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002351 .base = &virt_bases[GCC_BASE],
2352 .c = {
2353 .dbg_name = "gcc_tsif_ahb_clk",
2354 .ops = &clk_ops_branch,
2355 CLK_INIT(gcc_tsif_ahb_clk.c),
2356 },
2357};
2358
2359static struct branch_clk gcc_tsif_ref_clk = {
2360 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002361 .base = &virt_bases[GCC_BASE],
2362 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002363 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002364 .dbg_name = "gcc_tsif_ref_clk",
2365 .ops = &clk_ops_branch,
2366 CLK_INIT(gcc_tsif_ref_clk.c),
2367 },
2368};
2369
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002370struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2371 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002372 .has_sibling = 1,
2373 .base = &virt_bases[GCC_BASE],
2374 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002375 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002376 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2377 .ops = &clk_ops_branch,
2378 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2379 },
2380};
2381
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002382static struct branch_clk gcc_usb30_master_clk = {
2383 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002384 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002385 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002386 .base = &virt_bases[GCC_BASE],
2387 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002388 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002389 .dbg_name = "gcc_usb30_master_clk",
2390 .ops = &clk_ops_branch,
2391 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002392 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002393 },
2394};
2395
2396static struct branch_clk gcc_usb30_mock_utmi_clk = {
2397 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002398 .base = &virt_bases[GCC_BASE],
2399 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002400 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002401 .dbg_name = "gcc_usb30_mock_utmi_clk",
2402 .ops = &clk_ops_branch,
2403 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2404 },
2405};
2406
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002407struct branch_clk gcc_usb30_sleep_clk = {
2408 .cbcr_reg = USB30_SLEEP_CBCR,
2409 .has_sibling = 1,
2410 .base = &virt_bases[GCC_BASE],
2411 .c = {
2412 .dbg_name = "gcc_usb30_sleep_clk",
2413 .ops = &clk_ops_branch,
2414 CLK_INIT(gcc_usb30_sleep_clk.c),
2415 },
2416};
2417
2418struct branch_clk gcc_usb2a_phy_sleep_clk = {
2419 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2420 .has_sibling = 1,
2421 .base = &virt_bases[GCC_BASE],
2422 .c = {
2423 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2424 .ops = &clk_ops_branch,
2425 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2426 },
2427};
2428
2429struct branch_clk gcc_usb2b_phy_sleep_clk = {
2430 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2431 .has_sibling = 1,
2432 .base = &virt_bases[GCC_BASE],
2433 .c = {
2434 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2435 .ops = &clk_ops_branch,
2436 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2437 },
2438};
2439
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002440static struct branch_clk gcc_usb_hs_ahb_clk = {
2441 .cbcr_reg = USB_HS_AHB_CBCR,
2442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002443 .base = &virt_bases[GCC_BASE],
2444 .c = {
2445 .dbg_name = "gcc_usb_hs_ahb_clk",
2446 .ops = &clk_ops_branch,
2447 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2448 },
2449};
2450
2451static struct branch_clk gcc_usb_hs_system_clk = {
2452 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002453 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002454 .base = &virt_bases[GCC_BASE],
2455 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002456 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002457 .dbg_name = "gcc_usb_hs_system_clk",
2458 .ops = &clk_ops_branch,
2459 CLK_INIT(gcc_usb_hs_system_clk.c),
2460 },
2461};
2462
2463static struct branch_clk gcc_usb_hsic_ahb_clk = {
2464 .cbcr_reg = USB_HSIC_AHB_CBCR,
2465 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002466 .base = &virt_bases[GCC_BASE],
2467 .c = {
2468 .dbg_name = "gcc_usb_hsic_ahb_clk",
2469 .ops = &clk_ops_branch,
2470 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2471 },
2472};
2473
2474static struct branch_clk gcc_usb_hsic_clk = {
2475 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002476 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002477 .base = &virt_bases[GCC_BASE],
2478 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002479 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002480 .dbg_name = "gcc_usb_hsic_clk",
2481 .ops = &clk_ops_branch,
2482 CLK_INIT(gcc_usb_hsic_clk.c),
2483 },
2484};
2485
2486static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2487 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002488 .base = &virt_bases[GCC_BASE],
2489 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002490 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002491 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2492 .ops = &clk_ops_branch,
2493 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2494 },
2495};
2496
2497static struct branch_clk gcc_usb_hsic_system_clk = {
2498 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002499 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002500 .base = &virt_bases[GCC_BASE],
2501 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002502 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002503 .dbg_name = "gcc_usb_hsic_system_clk",
2504 .ops = &clk_ops_branch,
2505 CLK_INIT(gcc_usb_hsic_system_clk.c),
2506 },
2507};
2508
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002509struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2510 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2511 .has_sibling = 1,
2512 .base = &virt_bases[GCC_BASE],
2513 .c = {
2514 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2515 .ops = &clk_ops_branch,
2516 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2517 },
2518};
2519
2520struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2521 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2522 .has_sibling = 1,
2523 .base = &virt_bases[GCC_BASE],
2524 .c = {
2525 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2526 .ops = &clk_ops_branch,
2527 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2528 },
2529};
2530
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002531static struct branch_clk gcc_mss_cfg_ahb_clk = {
2532 .cbcr_reg = MSS_CFG_AHB_CBCR,
2533 .has_sibling = 1,
2534 .base = &virt_bases[GCC_BASE],
2535 .c = {
2536 .dbg_name = "gcc_mss_cfg_ahb_clk",
2537 .ops = &clk_ops_branch,
2538 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2539 },
2540};
2541
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002542static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2543 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2544 .has_sibling = 1,
2545 .base = &virt_bases[GCC_BASE],
2546 .c = {
2547 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2548 .ops = &clk_ops_branch,
2549 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2550 },
2551};
2552
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002553static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002554 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002555 F_MM( 37500000, gpll0, 16, 0, 0),
2556 F_MM( 50000000, gpll0, 12, 0, 0),
2557 F_MM( 75000000, gpll0, 8, 0, 0),
2558 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002559 F_MM(150000000, gpll0, 4, 0, 0),
2560 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002561 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002562 F_END
2563};
2564
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002565static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2566 F_MM( 19200000, cxo, 1, 0, 0),
2567 F_MM( 37500000, gpll0, 16, 0, 0),
2568 F_MM( 50000000, gpll0, 12, 0, 0),
2569 F_MM( 75000000, gpll0, 8, 0, 0),
2570 F_MM(100000000, gpll0, 6, 0, 0),
2571 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002572 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002573 F_MM(400000000, mmpll0, 2, 0, 0),
2574 F_MM(466800000, mmpll1, 2.5, 0, 0),
2575 F_END
2576};
2577
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002578static struct rcg_clk axi_clk_src = {
2579 .cmd_rcgr_reg = 0x5040,
2580 .set_rate = set_rate_hid,
2581 .freq_tbl = ftbl_mmss_axi_clk,
2582 .current_freq = &rcg_dummy_freq,
2583 .base = &virt_bases[MMSS_BASE],
2584 .c = {
2585 .dbg_name = "axi_clk_src",
2586 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002587 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002588 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002589 CLK_INIT(axi_clk_src.c),
2590 },
2591};
2592
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002593static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2594 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002595 F_MM( 37500000, gpll0, 16, 0, 0),
2596 F_MM( 50000000, gpll0, 12, 0, 0),
2597 F_MM( 75000000, gpll0, 8, 0, 0),
2598 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002599 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002600 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002601 F_MM(400000000, mmpll0, 2, 0, 0),
2602 F_END
2603};
2604
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002605static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2606 F_MM( 19200000, cxo, 1, 0, 0),
2607 F_MM( 37500000, gpll0, 16, 0, 0),
2608 F_MM( 50000000, gpll0, 12, 0, 0),
2609 F_MM( 75000000, gpll0, 8, 0, 0),
2610 F_MM(100000000, gpll0, 6, 0, 0),
2611 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002612 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002613 F_MM(400000000, mmpll0, 2, 0, 0),
2614 F_END
2615};
2616
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002617struct rcg_clk ocmemnoc_clk_src = {
2618 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2619 .set_rate = set_rate_hid,
2620 .freq_tbl = ftbl_ocmemnoc_clk,
2621 .current_freq = &rcg_dummy_freq,
2622 .base = &virt_bases[MMSS_BASE],
2623 .c = {
2624 .dbg_name = "ocmemnoc_clk_src",
2625 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002626 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002627 HIGH, 400000000),
2628 CLK_INIT(ocmemnoc_clk_src.c),
2629 },
2630};
2631
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002632static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2633 F_MM(100000000, gpll0, 6, 0, 0),
2634 F_MM(200000000, mmpll0, 4, 0, 0),
2635 F_END
2636};
2637
2638static struct rcg_clk csi0_clk_src = {
2639 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2640 .set_rate = set_rate_hid,
2641 .freq_tbl = ftbl_camss_csi0_3_clk,
2642 .current_freq = &rcg_dummy_freq,
2643 .base = &virt_bases[MMSS_BASE],
2644 .c = {
2645 .dbg_name = "csi0_clk_src",
2646 .ops = &clk_ops_rcg,
2647 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2648 CLK_INIT(csi0_clk_src.c),
2649 },
2650};
2651
2652static struct rcg_clk csi1_clk_src = {
2653 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2654 .set_rate = set_rate_hid,
2655 .freq_tbl = ftbl_camss_csi0_3_clk,
2656 .current_freq = &rcg_dummy_freq,
2657 .base = &virt_bases[MMSS_BASE],
2658 .c = {
2659 .dbg_name = "csi1_clk_src",
2660 .ops = &clk_ops_rcg,
2661 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2662 CLK_INIT(csi1_clk_src.c),
2663 },
2664};
2665
2666static struct rcg_clk csi2_clk_src = {
2667 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2668 .set_rate = set_rate_hid,
2669 .freq_tbl = ftbl_camss_csi0_3_clk,
2670 .current_freq = &rcg_dummy_freq,
2671 .base = &virt_bases[MMSS_BASE],
2672 .c = {
2673 .dbg_name = "csi2_clk_src",
2674 .ops = &clk_ops_rcg,
2675 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2676 CLK_INIT(csi2_clk_src.c),
2677 },
2678};
2679
2680static struct rcg_clk csi3_clk_src = {
2681 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2682 .set_rate = set_rate_hid,
2683 .freq_tbl = ftbl_camss_csi0_3_clk,
2684 .current_freq = &rcg_dummy_freq,
2685 .base = &virt_bases[MMSS_BASE],
2686 .c = {
2687 .dbg_name = "csi3_clk_src",
2688 .ops = &clk_ops_rcg,
2689 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2690 CLK_INIT(csi3_clk_src.c),
2691 },
2692};
2693
2694static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2695 F_MM( 37500000, gpll0, 16, 0, 0),
2696 F_MM( 50000000, gpll0, 12, 0, 0),
2697 F_MM( 60000000, gpll0, 10, 0, 0),
2698 F_MM( 80000000, gpll0, 7.5, 0, 0),
2699 F_MM(100000000, gpll0, 6, 0, 0),
2700 F_MM(109090000, gpll0, 5.5, 0, 0),
2701 F_MM(150000000, gpll0, 4, 0, 0),
2702 F_MM(200000000, gpll0, 3, 0, 0),
2703 F_MM(228570000, mmpll0, 3.5, 0, 0),
2704 F_MM(266670000, mmpll0, 3, 0, 0),
2705 F_MM(320000000, mmpll0, 2.5, 0, 0),
2706 F_END
2707};
2708
2709static struct rcg_clk vfe0_clk_src = {
2710 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2711 .set_rate = set_rate_hid,
2712 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2713 .current_freq = &rcg_dummy_freq,
2714 .base = &virt_bases[MMSS_BASE],
2715 .c = {
2716 .dbg_name = "vfe0_clk_src",
2717 .ops = &clk_ops_rcg,
2718 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2719 HIGH, 320000000),
2720 CLK_INIT(vfe0_clk_src.c),
2721 },
2722};
2723
2724static struct rcg_clk vfe1_clk_src = {
2725 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2726 .set_rate = set_rate_hid,
2727 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2728 .current_freq = &rcg_dummy_freq,
2729 .base = &virt_bases[MMSS_BASE],
2730 .c = {
2731 .dbg_name = "vfe1_clk_src",
2732 .ops = &clk_ops_rcg,
2733 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2734 HIGH, 320000000),
2735 CLK_INIT(vfe1_clk_src.c),
2736 },
2737};
2738
2739static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2740 F_MM( 37500000, gpll0, 16, 0, 0),
2741 F_MM( 60000000, gpll0, 10, 0, 0),
2742 F_MM( 75000000, gpll0, 8, 0, 0),
2743 F_MM( 85710000, gpll0, 7, 0, 0),
2744 F_MM(100000000, gpll0, 6, 0, 0),
2745 F_MM(133330000, mmpll0, 6, 0, 0),
2746 F_MM(160000000, mmpll0, 5, 0, 0),
2747 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002748 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002749 F_MM(266670000, mmpll0, 3, 0, 0),
2750 F_MM(320000000, mmpll0, 2.5, 0, 0),
2751 F_END
2752};
2753
2754static struct rcg_clk mdp_clk_src = {
2755 .cmd_rcgr_reg = MDP_CMD_RCGR,
2756 .set_rate = set_rate_hid,
2757 .freq_tbl = ftbl_mdss_mdp_clk,
2758 .current_freq = &rcg_dummy_freq,
2759 .base = &virt_bases[MMSS_BASE],
2760 .c = {
2761 .dbg_name = "mdp_clk_src",
2762 .ops = &clk_ops_rcg,
2763 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2764 HIGH, 320000000),
2765 CLK_INIT(mdp_clk_src.c),
2766 },
2767};
2768
2769static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2770 F_MM(19200000, cxo, 1, 0, 0),
2771 F_END
2772};
2773
2774static struct rcg_clk cci_clk_src = {
2775 .cmd_rcgr_reg = CCI_CMD_RCGR,
2776 .set_rate = set_rate_hid,
2777 .freq_tbl = ftbl_camss_cci_cci_clk,
2778 .current_freq = &rcg_dummy_freq,
2779 .base = &virt_bases[MMSS_BASE],
2780 .c = {
2781 .dbg_name = "cci_clk_src",
2782 .ops = &clk_ops_rcg,
2783 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2784 CLK_INIT(cci_clk_src.c),
2785 },
2786};
2787
2788static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2789 F_MM( 10000, cxo, 16, 1, 120),
2790 F_MM( 20000, cxo, 16, 1, 50),
2791 F_MM( 6000000, gpll0, 10, 1, 10),
2792 F_MM(12000000, gpll0, 10, 1, 5),
2793 F_MM(13000000, gpll0, 10, 13, 60),
2794 F_MM(24000000, gpll0, 5, 1, 5),
2795 F_END
2796};
2797
2798static struct rcg_clk mmss_gp0_clk_src = {
2799 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2800 .set_rate = set_rate_mnd,
2801 .freq_tbl = ftbl_camss_gp0_1_clk,
2802 .current_freq = &rcg_dummy_freq,
2803 .base = &virt_bases[MMSS_BASE],
2804 .c = {
2805 .dbg_name = "mmss_gp0_clk_src",
2806 .ops = &clk_ops_rcg_mnd,
2807 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2808 CLK_INIT(mmss_gp0_clk_src.c),
2809 },
2810};
2811
2812static struct rcg_clk mmss_gp1_clk_src = {
2813 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2814 .set_rate = set_rate_mnd,
2815 .freq_tbl = ftbl_camss_gp0_1_clk,
2816 .current_freq = &rcg_dummy_freq,
2817 .base = &virt_bases[MMSS_BASE],
2818 .c = {
2819 .dbg_name = "mmss_gp1_clk_src",
2820 .ops = &clk_ops_rcg_mnd,
2821 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2822 CLK_INIT(mmss_gp1_clk_src.c),
2823 },
2824};
2825
2826static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2827 F_MM( 75000000, gpll0, 8, 0, 0),
2828 F_MM(150000000, gpll0, 4, 0, 0),
2829 F_MM(200000000, gpll0, 3, 0, 0),
2830 F_MM(228570000, mmpll0, 3.5, 0, 0),
2831 F_MM(266670000, mmpll0, 3, 0, 0),
2832 F_MM(320000000, mmpll0, 2.5, 0, 0),
2833 F_END
2834};
2835
2836static struct rcg_clk jpeg0_clk_src = {
2837 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2838 .set_rate = set_rate_hid,
2839 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2840 .current_freq = &rcg_dummy_freq,
2841 .base = &virt_bases[MMSS_BASE],
2842 .c = {
2843 .dbg_name = "jpeg0_clk_src",
2844 .ops = &clk_ops_rcg,
2845 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2846 HIGH, 320000000),
2847 CLK_INIT(jpeg0_clk_src.c),
2848 },
2849};
2850
2851static struct rcg_clk jpeg1_clk_src = {
2852 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2853 .set_rate = set_rate_hid,
2854 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2855 .current_freq = &rcg_dummy_freq,
2856 .base = &virt_bases[MMSS_BASE],
2857 .c = {
2858 .dbg_name = "jpeg1_clk_src",
2859 .ops = &clk_ops_rcg,
2860 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2861 HIGH, 320000000),
2862 CLK_INIT(jpeg1_clk_src.c),
2863 },
2864};
2865
2866static struct rcg_clk jpeg2_clk_src = {
2867 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2868 .set_rate = set_rate_hid,
2869 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2870 .current_freq = &rcg_dummy_freq,
2871 .base = &virt_bases[MMSS_BASE],
2872 .c = {
2873 .dbg_name = "jpeg2_clk_src",
2874 .ops = &clk_ops_rcg,
2875 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2876 HIGH, 320000000),
2877 CLK_INIT(jpeg2_clk_src.c),
2878 },
2879};
2880
2881static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002882 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002883 F_MM(66670000, gpll0, 9, 0, 0),
2884 F_END
2885};
2886
2887static struct rcg_clk mclk0_clk_src = {
2888 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2889 .set_rate = set_rate_hid,
2890 .freq_tbl = ftbl_camss_mclk0_3_clk,
2891 .current_freq = &rcg_dummy_freq,
2892 .base = &virt_bases[MMSS_BASE],
2893 .c = {
2894 .dbg_name = "mclk0_clk_src",
2895 .ops = &clk_ops_rcg,
2896 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2897 CLK_INIT(mclk0_clk_src.c),
2898 },
2899};
2900
2901static struct rcg_clk mclk1_clk_src = {
2902 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2903 .set_rate = set_rate_hid,
2904 .freq_tbl = ftbl_camss_mclk0_3_clk,
2905 .current_freq = &rcg_dummy_freq,
2906 .base = &virt_bases[MMSS_BASE],
2907 .c = {
2908 .dbg_name = "mclk1_clk_src",
2909 .ops = &clk_ops_rcg,
2910 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2911 CLK_INIT(mclk1_clk_src.c),
2912 },
2913};
2914
2915static struct rcg_clk mclk2_clk_src = {
2916 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2917 .set_rate = set_rate_hid,
2918 .freq_tbl = ftbl_camss_mclk0_3_clk,
2919 .current_freq = &rcg_dummy_freq,
2920 .base = &virt_bases[MMSS_BASE],
2921 .c = {
2922 .dbg_name = "mclk2_clk_src",
2923 .ops = &clk_ops_rcg,
2924 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2925 CLK_INIT(mclk2_clk_src.c),
2926 },
2927};
2928
2929static struct rcg_clk mclk3_clk_src = {
2930 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2931 .set_rate = set_rate_hid,
2932 .freq_tbl = ftbl_camss_mclk0_3_clk,
2933 .current_freq = &rcg_dummy_freq,
2934 .base = &virt_bases[MMSS_BASE],
2935 .c = {
2936 .dbg_name = "mclk3_clk_src",
2937 .ops = &clk_ops_rcg,
2938 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2939 CLK_INIT(mclk3_clk_src.c),
2940 },
2941};
2942
2943static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2944 F_MM(100000000, gpll0, 6, 0, 0),
2945 F_MM(200000000, mmpll0, 4, 0, 0),
2946 F_END
2947};
2948
2949static struct rcg_clk csi0phytimer_clk_src = {
2950 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2951 .set_rate = set_rate_hid,
2952 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2953 .current_freq = &rcg_dummy_freq,
2954 .base = &virt_bases[MMSS_BASE],
2955 .c = {
2956 .dbg_name = "csi0phytimer_clk_src",
2957 .ops = &clk_ops_rcg,
2958 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2959 CLK_INIT(csi0phytimer_clk_src.c),
2960 },
2961};
2962
2963static struct rcg_clk csi1phytimer_clk_src = {
2964 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2965 .set_rate = set_rate_hid,
2966 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2967 .current_freq = &rcg_dummy_freq,
2968 .base = &virt_bases[MMSS_BASE],
2969 .c = {
2970 .dbg_name = "csi1phytimer_clk_src",
2971 .ops = &clk_ops_rcg,
2972 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2973 CLK_INIT(csi1phytimer_clk_src.c),
2974 },
2975};
2976
2977static struct rcg_clk csi2phytimer_clk_src = {
2978 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2979 .set_rate = set_rate_hid,
2980 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2981 .current_freq = &rcg_dummy_freq,
2982 .base = &virt_bases[MMSS_BASE],
2983 .c = {
2984 .dbg_name = "csi2phytimer_clk_src",
2985 .ops = &clk_ops_rcg,
2986 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2987 CLK_INIT(csi2phytimer_clk_src.c),
2988 },
2989};
2990
2991static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2992 F_MM(150000000, gpll0, 4, 0, 0),
2993 F_MM(266670000, mmpll0, 3, 0, 0),
2994 F_MM(320000000, mmpll0, 2.5, 0, 0),
2995 F_END
2996};
2997
2998static struct rcg_clk cpp_clk_src = {
2999 .cmd_rcgr_reg = CPP_CMD_RCGR,
3000 .set_rate = set_rate_hid,
3001 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3002 .current_freq = &rcg_dummy_freq,
3003 .base = &virt_bases[MMSS_BASE],
3004 .c = {
3005 .dbg_name = "cpp_clk_src",
3006 .ops = &clk_ops_rcg,
3007 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3008 HIGH, 320000000),
3009 CLK_INIT(cpp_clk_src.c),
3010 },
3011};
3012
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003013static struct branch_clk mdss_ahb_clk;
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003014static struct clk dsipll0_byte_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003015 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003016 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003017 .dbg_name = "dsipll0_byte_clk_src",
3018 .ops = &clk_ops_dsi_byte_pll,
3019 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003020};
3021
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003022static struct clk dsipll0_pixel_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003023 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003024 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003025 .dbg_name = "dsipll0_pixel_clk_src",
3026 .ops = &clk_ops_dsi_pixel_pll,
3027 CLK_INIT(dsipll0_pixel_clk_src),
3028};
3029
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003030static struct clk_freq_tbl byte_freq_tbl[] = {
3031 {
3032 .src_clk = &dsipll0_byte_clk_src,
3033 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3034 },
3035 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003036};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003037
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003038static struct rcg_clk byte0_clk_src = {
3039 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003040 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003041 .base = &virt_bases[MMSS_BASE],
3042 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003043 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003044 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003045 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003046 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3047 HIGH, 188000000),
3048 CLK_INIT(byte0_clk_src.c),
3049 },
3050};
3051
3052static struct rcg_clk byte1_clk_src = {
3053 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003054 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003055 .base = &virt_bases[MMSS_BASE],
3056 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003057 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003058 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003059 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003060 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3061 HIGH, 188000000),
3062 CLK_INIT(byte1_clk_src.c),
3063 },
3064};
3065
3066static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3067 F_MM(19200000, cxo, 1, 0, 0),
3068 F_END
3069};
3070
3071static struct rcg_clk edpaux_clk_src = {
3072 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3073 .set_rate = set_rate_hid,
3074 .freq_tbl = ftbl_mdss_edpaux_clk,
3075 .current_freq = &rcg_dummy_freq,
3076 .base = &virt_bases[MMSS_BASE],
3077 .c = {
3078 .dbg_name = "edpaux_clk_src",
3079 .ops = &clk_ops_rcg,
3080 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3081 CLK_INIT(edpaux_clk_src.c),
3082 },
3083};
3084
3085static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003086 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003087 F_MDSS(270000000, edppll_270, 11, 0, 0),
3088 F_END
3089};
3090
3091static struct rcg_clk edplink_clk_src = {
3092 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3093 .set_rate = set_rate_hid,
3094 .freq_tbl = ftbl_mdss_edplink_clk,
3095 .current_freq = &rcg_dummy_freq,
3096 .base = &virt_bases[MMSS_BASE],
3097 .c = {
3098 .dbg_name = "edplink_clk_src",
3099 .ops = &clk_ops_rcg,
3100 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3101 CLK_INIT(edplink_clk_src.c),
3102 },
3103};
3104
3105static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003106 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003107 F_MDSS(350000000, edppll_350, 11, 0, 0),
3108 F_END
3109};
3110
3111static struct rcg_clk edppixel_clk_src = {
3112 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3113 .set_rate = set_rate_mnd,
3114 .freq_tbl = ftbl_mdss_edppixel_clk,
3115 .current_freq = &rcg_dummy_freq,
3116 .base = &virt_bases[MMSS_BASE],
3117 .c = {
3118 .dbg_name = "edppixel_clk_src",
3119 .ops = &clk_ops_rcg_mnd,
3120 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3121 CLK_INIT(edppixel_clk_src.c),
3122 },
3123};
3124
3125static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3126 F_MM(19200000, cxo, 1, 0, 0),
3127 F_END
3128};
3129
3130static struct rcg_clk esc0_clk_src = {
3131 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3132 .set_rate = set_rate_hid,
3133 .freq_tbl = ftbl_mdss_esc0_1_clk,
3134 .current_freq = &rcg_dummy_freq,
3135 .base = &virt_bases[MMSS_BASE],
3136 .c = {
3137 .dbg_name = "esc0_clk_src",
3138 .ops = &clk_ops_rcg,
3139 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3140 CLK_INIT(esc0_clk_src.c),
3141 },
3142};
3143
3144static struct rcg_clk esc1_clk_src = {
3145 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3146 .set_rate = set_rate_hid,
3147 .freq_tbl = ftbl_mdss_esc0_1_clk,
3148 .current_freq = &rcg_dummy_freq,
3149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "esc1_clk_src",
3152 .ops = &clk_ops_rcg,
3153 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3154 CLK_INIT(esc1_clk_src.c),
3155 },
3156};
3157
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003158static int hdmi_pll_clk_enable(struct clk *c)
3159{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003160 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003161}
3162
3163static void hdmi_pll_clk_disable(struct clk *c)
3164{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003165 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003166}
3167
3168static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3169{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003170 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003171}
3172
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003173static struct clk_ops clk_ops_hdmi_pll = {
3174 .enable = hdmi_pll_clk_enable,
3175 .disable = hdmi_pll_clk_disable,
3176 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003177};
3178
3179static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003180 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003181 .dbg_name = "hdmipll_clk_src",
3182 .ops = &clk_ops_hdmi_pll,
3183 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003184};
3185
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003186static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003187 /*
3188 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3189 * registers. This entry allows the HDMI driver to switch the cached
3190 * rate to zero before suspend and back to the real rate after resume.
3191 */
3192 F_HDMI( 0, hdmipll, 1, 0, 0),
3193 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003194 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003195 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3196 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3197 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003198 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003199 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003200 F_END
3201};
3202
3203static struct rcg_clk extpclk_clk_src = {
3204 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003205 .freq_tbl = ftbl_mdss_extpclk_clk,
3206 .current_freq = &rcg_dummy_freq,
3207 .base = &virt_bases[MMSS_BASE],
3208 .c = {
3209 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003210 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003211 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3212 CLK_INIT(extpclk_clk_src.c),
3213 },
3214};
3215
3216static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3217 F_MDSS(19200000, cxo, 1, 0, 0),
3218 F_END
3219};
3220
3221static struct rcg_clk hdmi_clk_src = {
3222 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3223 .set_rate = set_rate_hid,
3224 .freq_tbl = ftbl_mdss_hdmi_clk,
3225 .current_freq = &rcg_dummy_freq,
3226 .base = &virt_bases[MMSS_BASE],
3227 .c = {
3228 .dbg_name = "hdmi_clk_src",
3229 .ops = &clk_ops_rcg,
3230 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3231 CLK_INIT(hdmi_clk_src.c),
3232 },
3233};
3234
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003235static struct clk_freq_tbl pixel_freq_tbl[] = {
3236 {
3237 .src_clk = &dsipll0_pixel_clk_src,
3238 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val),
3239 },
3240 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003241};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003242
3243static struct rcg_clk pclk0_clk_src = {
3244 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003245 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003246 .base = &virt_bases[MMSS_BASE],
3247 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003248 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003249 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003250 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003251 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3252 CLK_INIT(pclk0_clk_src.c),
3253 },
3254};
3255
3256static struct rcg_clk pclk1_clk_src = {
3257 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003258 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003259 .base = &virt_bases[MMSS_BASE],
3260 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003261 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003263 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003264 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3265 CLK_INIT(pclk1_clk_src.c),
3266 },
3267};
3268
3269static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3270 F_MDSS(19200000, cxo, 1, 0, 0),
3271 F_END
3272};
3273
3274static struct rcg_clk vsync_clk_src = {
3275 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3276 .set_rate = set_rate_hid,
3277 .freq_tbl = ftbl_mdss_vsync_clk,
3278 .current_freq = &rcg_dummy_freq,
3279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "vsync_clk_src",
3282 .ops = &clk_ops_rcg,
3283 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3284 CLK_INIT(vsync_clk_src.c),
3285 },
3286};
3287
3288static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3289 F_MM( 50000000, gpll0, 12, 0, 0),
3290 F_MM(100000000, gpll0, 6, 0, 0),
3291 F_MM(133330000, mmpll0, 6, 0, 0),
3292 F_MM(200000000, mmpll0, 4, 0, 0),
3293 F_MM(266670000, mmpll0, 3, 0, 0),
3294 F_MM(410000000, mmpll3, 2, 0, 0),
3295 F_END
3296};
3297
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003298static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3299 F_MM( 50000000, gpll0, 12, 0, 0),
3300 F_MM(100000000, gpll0, 6, 0, 0),
3301 F_MM(133330000, mmpll0, 6, 0, 0),
3302 F_MM(200000000, mmpll0, 4, 0, 0),
3303 F_MM(266670000, mmpll0, 3, 0, 0),
3304 F_MM(465000000, mmpll3, 2, 0, 0),
3305 F_END
3306};
3307
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003308static struct rcg_clk vcodec0_clk_src = {
3309 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3310 .set_rate = set_rate_mnd,
3311 .freq_tbl = ftbl_venus0_vcodec0_clk,
3312 .current_freq = &rcg_dummy_freq,
3313 .base = &virt_bases[MMSS_BASE],
3314 .c = {
3315 .dbg_name = "vcodec0_clk_src",
3316 .ops = &clk_ops_rcg_mnd,
3317 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3318 HIGH, 410000000),
3319 CLK_INIT(vcodec0_clk_src.c),
3320 },
3321};
3322
3323static struct branch_clk camss_cci_cci_ahb_clk = {
3324 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003325 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_cci_cci_ahb_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_cci_cci_ahb_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_cci_cci_clk = {
3335 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003336 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .base = &virt_bases[MMSS_BASE],
3338 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003339 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .dbg_name = "camss_cci_cci_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_cci_cci_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_csi0_ahb_clk = {
3347 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003348 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003349 .base = &virt_bases[MMSS_BASE],
3350 .c = {
3351 .dbg_name = "camss_csi0_ahb_clk",
3352 .ops = &clk_ops_branch,
3353 CLK_INIT(camss_csi0_ahb_clk.c),
3354 },
3355};
3356
3357static struct branch_clk camss_csi0_clk = {
3358 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003359 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003360 .base = &virt_bases[MMSS_BASE],
3361 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003362 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .dbg_name = "camss_csi0_clk",
3364 .ops = &clk_ops_branch,
3365 CLK_INIT(camss_csi0_clk.c),
3366 },
3367};
3368
3369static struct branch_clk camss_csi0phy_clk = {
3370 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003371 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003372 .base = &virt_bases[MMSS_BASE],
3373 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003374 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .dbg_name = "camss_csi0phy_clk",
3376 .ops = &clk_ops_branch,
3377 CLK_INIT(camss_csi0phy_clk.c),
3378 },
3379};
3380
3381static struct branch_clk camss_csi0pix_clk = {
3382 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003383 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003384 .base = &virt_bases[MMSS_BASE],
3385 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003386 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .dbg_name = "camss_csi0pix_clk",
3388 .ops = &clk_ops_branch,
3389 CLK_INIT(camss_csi0pix_clk.c),
3390 },
3391};
3392
3393static struct branch_clk camss_csi0rdi_clk = {
3394 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003396 .base = &virt_bases[MMSS_BASE],
3397 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003398 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .dbg_name = "camss_csi0rdi_clk",
3400 .ops = &clk_ops_branch,
3401 CLK_INIT(camss_csi0rdi_clk.c),
3402 },
3403};
3404
3405static struct branch_clk camss_csi1_ahb_clk = {
3406 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003407 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .base = &virt_bases[MMSS_BASE],
3409 .c = {
3410 .dbg_name = "camss_csi1_ahb_clk",
3411 .ops = &clk_ops_branch,
3412 CLK_INIT(camss_csi1_ahb_clk.c),
3413 },
3414};
3415
3416static struct branch_clk camss_csi1_clk = {
3417 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003418 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .base = &virt_bases[MMSS_BASE],
3420 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003421 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003422 .dbg_name = "camss_csi1_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_csi1_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_csi1phy_clk = {
3429 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003430 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003431 .base = &virt_bases[MMSS_BASE],
3432 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003433 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003434 .dbg_name = "camss_csi1phy_clk",
3435 .ops = &clk_ops_branch,
3436 CLK_INIT(camss_csi1phy_clk.c),
3437 },
3438};
3439
3440static struct branch_clk camss_csi1pix_clk = {
3441 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .base = &virt_bases[MMSS_BASE],
3444 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003445 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .dbg_name = "camss_csi1pix_clk",
3447 .ops = &clk_ops_branch,
3448 CLK_INIT(camss_csi1pix_clk.c),
3449 },
3450};
3451
3452static struct branch_clk camss_csi1rdi_clk = {
3453 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .base = &virt_bases[MMSS_BASE],
3456 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003457 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003458 .dbg_name = "camss_csi1rdi_clk",
3459 .ops = &clk_ops_branch,
3460 CLK_INIT(camss_csi1rdi_clk.c),
3461 },
3462};
3463
3464static struct branch_clk camss_csi2_ahb_clk = {
3465 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .base = &virt_bases[MMSS_BASE],
3468 .c = {
3469 .dbg_name = "camss_csi2_ahb_clk",
3470 .ops = &clk_ops_branch,
3471 CLK_INIT(camss_csi2_ahb_clk.c),
3472 },
3473};
3474
3475static struct branch_clk camss_csi2_clk = {
3476 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003480 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003481 .dbg_name = "camss_csi2_clk",
3482 .ops = &clk_ops_branch,
3483 CLK_INIT(camss_csi2_clk.c),
3484 },
3485};
3486
3487static struct branch_clk camss_csi2phy_clk = {
3488 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003489 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .base = &virt_bases[MMSS_BASE],
3491 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003492 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003493 .dbg_name = "camss_csi2phy_clk",
3494 .ops = &clk_ops_branch,
3495 CLK_INIT(camss_csi2phy_clk.c),
3496 },
3497};
3498
3499static struct branch_clk camss_csi2pix_clk = {
3500 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003504 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .dbg_name = "camss_csi2pix_clk",
3506 .ops = &clk_ops_branch,
3507 CLK_INIT(camss_csi2pix_clk.c),
3508 },
3509};
3510
3511static struct branch_clk camss_csi2rdi_clk = {
3512 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003516 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .dbg_name = "camss_csi2rdi_clk",
3518 .ops = &clk_ops_branch,
3519 CLK_INIT(camss_csi2rdi_clk.c),
3520 },
3521};
3522
3523static struct branch_clk camss_csi3_ahb_clk = {
3524 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "camss_csi3_ahb_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(camss_csi3_ahb_clk.c),
3531 },
3532};
3533
3534static struct branch_clk camss_csi3_clk = {
3535 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003536 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003539 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003540 .dbg_name = "camss_csi3_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(camss_csi3_clk.c),
3543 },
3544};
3545
3546static struct branch_clk camss_csi3phy_clk = {
3547 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003548 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003551 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003552 .dbg_name = "camss_csi3phy_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(camss_csi3phy_clk.c),
3555 },
3556};
3557
3558static struct branch_clk camss_csi3pix_clk = {
3559 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003560 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003563 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .dbg_name = "camss_csi3pix_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(camss_csi3pix_clk.c),
3567 },
3568};
3569
3570static struct branch_clk camss_csi3rdi_clk = {
3571 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003572 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003575 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .dbg_name = "camss_csi3rdi_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(camss_csi3rdi_clk.c),
3579 },
3580};
3581
3582static struct branch_clk camss_csi_vfe0_clk = {
3583 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003584 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003587 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .dbg_name = "camss_csi_vfe0_clk",
3589 .ops = &clk_ops_branch,
3590 CLK_INIT(camss_csi_vfe0_clk.c),
3591 },
3592};
3593
3594static struct branch_clk camss_csi_vfe1_clk = {
3595 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003599 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .dbg_name = "camss_csi_vfe1_clk",
3601 .ops = &clk_ops_branch,
3602 CLK_INIT(camss_csi_vfe1_clk.c),
3603 },
3604};
3605
3606static struct branch_clk camss_gp0_clk = {
3607 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003608 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003611 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .dbg_name = "camss_gp0_clk",
3613 .ops = &clk_ops_branch,
3614 CLK_INIT(camss_gp0_clk.c),
3615 },
3616};
3617
3618static struct branch_clk camss_gp1_clk = {
3619 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003623 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .dbg_name = "camss_gp1_clk",
3625 .ops = &clk_ops_branch,
3626 CLK_INIT(camss_gp1_clk.c),
3627 },
3628};
3629
3630static struct branch_clk camss_ispif_ahb_clk = {
3631 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "camss_ispif_ahb_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(camss_ispif_ahb_clk.c),
3638 },
3639};
3640
3641static struct branch_clk camss_jpeg_jpeg0_clk = {
3642 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003643 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003646 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .dbg_name = "camss_jpeg_jpeg0_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3650 },
3651};
3652
3653static struct branch_clk camss_jpeg_jpeg1_clk = {
3654 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003655 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003658 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .dbg_name = "camss_jpeg_jpeg1_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3662 },
3663};
3664
3665static struct branch_clk camss_jpeg_jpeg2_clk = {
3666 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003670 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .dbg_name = "camss_jpeg_jpeg2_clk",
3672 .ops = &clk_ops_branch,
3673 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3674 },
3675};
3676
3677static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3678 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3685 },
3686};
3687
3688static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3689 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003690 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003691 .base = &virt_bases[MMSS_BASE],
3692 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003693 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003694 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3697 },
3698};
3699
3700static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3701 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3702 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003703 .base = &virt_bases[MMSS_BASE],
3704 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003705 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3707 .ops = &clk_ops_branch,
3708 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3709 },
3710};
3711
3712static struct branch_clk camss_mclk0_clk = {
3713 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003714 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .base = &virt_bases[MMSS_BASE],
3716 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003717 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003718 .dbg_name = "camss_mclk0_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(camss_mclk0_clk.c),
3721 },
3722};
3723
3724static struct branch_clk camss_mclk1_clk = {
3725 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003726 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003727 .base = &virt_bases[MMSS_BASE],
3728 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003729 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003730 .dbg_name = "camss_mclk1_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(camss_mclk1_clk.c),
3733 },
3734};
3735
3736static struct branch_clk camss_mclk2_clk = {
3737 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .base = &virt_bases[MMSS_BASE],
3740 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003741 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003742 .dbg_name = "camss_mclk2_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(camss_mclk2_clk.c),
3745 },
3746};
3747
3748static struct branch_clk camss_mclk3_clk = {
3749 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003753 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754 .dbg_name = "camss_mclk3_clk",
3755 .ops = &clk_ops_branch,
3756 CLK_INIT(camss_mclk3_clk.c),
3757 },
3758};
3759
3760static struct branch_clk camss_micro_ahb_clk = {
3761 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "camss_micro_ahb_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(camss_micro_ahb_clk.c),
3768 },
3769};
3770
3771static struct branch_clk camss_phy0_csi0phytimer_clk = {
3772 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003773 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .base = &virt_bases[MMSS_BASE],
3775 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003776 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003777 .dbg_name = "camss_phy0_csi0phytimer_clk",
3778 .ops = &clk_ops_branch,
3779 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3780 },
3781};
3782
3783static struct branch_clk camss_phy1_csi1phytimer_clk = {
3784 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003788 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003789 .dbg_name = "camss_phy1_csi1phytimer_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3792 },
3793};
3794
3795static struct branch_clk camss_phy2_csi2phytimer_clk = {
3796 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003797 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003798 .base = &virt_bases[MMSS_BASE],
3799 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003800 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003801 .dbg_name = "camss_phy2_csi2phytimer_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3804 },
3805};
3806
3807static struct branch_clk camss_top_ahb_clk = {
3808 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810 .base = &virt_bases[MMSS_BASE],
3811 .c = {
3812 .dbg_name = "camss_top_ahb_clk",
3813 .ops = &clk_ops_branch,
3814 CLK_INIT(camss_top_ahb_clk.c),
3815 },
3816};
3817
3818static struct branch_clk camss_vfe_cpp_ahb_clk = {
3819 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003821 .base = &virt_bases[MMSS_BASE],
3822 .c = {
3823 .dbg_name = "camss_vfe_cpp_ahb_clk",
3824 .ops = &clk_ops_branch,
3825 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3826 },
3827};
3828
3829static struct branch_clk camss_vfe_cpp_clk = {
3830 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003831 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003832 .base = &virt_bases[MMSS_BASE],
3833 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003834 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .dbg_name = "camss_vfe_cpp_clk",
3836 .ops = &clk_ops_branch,
3837 CLK_INIT(camss_vfe_cpp_clk.c),
3838 },
3839};
3840
3841static struct branch_clk camss_vfe_vfe0_clk = {
3842 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003844 .base = &virt_bases[MMSS_BASE],
3845 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003846 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .dbg_name = "camss_vfe_vfe0_clk",
3848 .ops = &clk_ops_branch,
3849 CLK_INIT(camss_vfe_vfe0_clk.c),
3850 },
3851};
3852
3853static struct branch_clk camss_vfe_vfe1_clk = {
3854 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003855 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003856 .base = &virt_bases[MMSS_BASE],
3857 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003858 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .dbg_name = "camss_vfe_vfe1_clk",
3860 .ops = &clk_ops_branch,
3861 CLK_INIT(camss_vfe_vfe1_clk.c),
3862 },
3863};
3864
3865static struct branch_clk camss_vfe_vfe_ahb_clk = {
3866 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003867 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003868 .base = &virt_bases[MMSS_BASE],
3869 .c = {
3870 .dbg_name = "camss_vfe_vfe_ahb_clk",
3871 .ops = &clk_ops_branch,
3872 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3873 },
3874};
3875
3876static struct branch_clk camss_vfe_vfe_axi_clk = {
3877 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003878 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003879 .base = &virt_bases[MMSS_BASE],
3880 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003881 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003882 .dbg_name = "camss_vfe_vfe_axi_clk",
3883 .ops = &clk_ops_branch,
3884 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3885 },
3886};
3887
3888static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3889 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3890 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003891 .base = &virt_bases[MMSS_BASE],
3892 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003893 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3895 .ops = &clk_ops_branch,
3896 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3897 },
3898};
3899
3900static struct branch_clk mdss_ahb_clk = {
3901 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003902 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003903 .base = &virt_bases[MMSS_BASE],
3904 .c = {
3905 .dbg_name = "mdss_ahb_clk",
3906 .ops = &clk_ops_branch,
3907 CLK_INIT(mdss_ahb_clk.c),
3908 },
3909};
3910
3911static struct branch_clk mdss_axi_clk = {
3912 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003913 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003914 .base = &virt_bases[MMSS_BASE],
3915 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003916 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917 .dbg_name = "mdss_axi_clk",
3918 .ops = &clk_ops_branch,
3919 CLK_INIT(mdss_axi_clk.c),
3920 },
3921};
3922
3923static struct branch_clk mdss_byte0_clk = {
3924 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003925 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003926 .base = &virt_bases[MMSS_BASE],
3927 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003928 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003929 .dbg_name = "mdss_byte0_clk",
3930 .ops = &clk_ops_branch,
3931 CLK_INIT(mdss_byte0_clk.c),
3932 },
3933};
3934
3935static struct branch_clk mdss_byte1_clk = {
3936 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003937 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003938 .base = &virt_bases[MMSS_BASE],
3939 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003940 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003941 .dbg_name = "mdss_byte1_clk",
3942 .ops = &clk_ops_branch,
3943 CLK_INIT(mdss_byte1_clk.c),
3944 },
3945};
3946
3947static struct branch_clk mdss_edpaux_clk = {
3948 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003949 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003950 .base = &virt_bases[MMSS_BASE],
3951 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003952 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003953 .dbg_name = "mdss_edpaux_clk",
3954 .ops = &clk_ops_branch,
3955 CLK_INIT(mdss_edpaux_clk.c),
3956 },
3957};
3958
3959static struct branch_clk mdss_edplink_clk = {
3960 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003961 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003962 .base = &virt_bases[MMSS_BASE],
3963 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003964 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003965 .dbg_name = "mdss_edplink_clk",
3966 .ops = &clk_ops_branch,
3967 CLK_INIT(mdss_edplink_clk.c),
3968 },
3969};
3970
3971static struct branch_clk mdss_edppixel_clk = {
3972 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003973 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003974 .base = &virt_bases[MMSS_BASE],
3975 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003976 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003977 .dbg_name = "mdss_edppixel_clk",
3978 .ops = &clk_ops_branch,
3979 CLK_INIT(mdss_edppixel_clk.c),
3980 },
3981};
3982
3983static struct branch_clk mdss_esc0_clk = {
3984 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003985 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003986 .base = &virt_bases[MMSS_BASE],
3987 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003988 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003989 .dbg_name = "mdss_esc0_clk",
3990 .ops = &clk_ops_branch,
3991 CLK_INIT(mdss_esc0_clk.c),
3992 },
3993};
3994
3995static struct branch_clk mdss_esc1_clk = {
3996 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003997 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003998 .base = &virt_bases[MMSS_BASE],
3999 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004000 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004001 .dbg_name = "mdss_esc1_clk",
4002 .ops = &clk_ops_branch,
4003 CLK_INIT(mdss_esc1_clk.c),
4004 },
4005};
4006
4007static struct branch_clk mdss_extpclk_clk = {
4008 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004009 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004010 .base = &virt_bases[MMSS_BASE],
4011 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004012 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004013 .dbg_name = "mdss_extpclk_clk",
4014 .ops = &clk_ops_branch,
4015 CLK_INIT(mdss_extpclk_clk.c),
4016 },
4017};
4018
4019static struct branch_clk mdss_hdmi_ahb_clk = {
4020 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004021 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004022 .base = &virt_bases[MMSS_BASE],
4023 .c = {
4024 .dbg_name = "mdss_hdmi_ahb_clk",
4025 .ops = &clk_ops_branch,
4026 CLK_INIT(mdss_hdmi_ahb_clk.c),
4027 },
4028};
4029
4030static struct branch_clk mdss_hdmi_clk = {
4031 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004033 .base = &virt_bases[MMSS_BASE],
4034 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004035 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004036 .dbg_name = "mdss_hdmi_clk",
4037 .ops = &clk_ops_branch,
4038 CLK_INIT(mdss_hdmi_clk.c),
4039 },
4040};
4041
4042static struct branch_clk mdss_mdp_clk = {
4043 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004044 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004045 .base = &virt_bases[MMSS_BASE],
4046 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004047 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048 .dbg_name = "mdss_mdp_clk",
4049 .ops = &clk_ops_branch,
4050 CLK_INIT(mdss_mdp_clk.c),
4051 },
4052};
4053
4054static struct branch_clk mdss_mdp_lut_clk = {
4055 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004056 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004057 .base = &virt_bases[MMSS_BASE],
4058 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004059 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004060 .dbg_name = "mdss_mdp_lut_clk",
4061 .ops = &clk_ops_branch,
4062 CLK_INIT(mdss_mdp_lut_clk.c),
4063 },
4064};
4065
4066static struct branch_clk mdss_pclk0_clk = {
4067 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004069 .base = &virt_bases[MMSS_BASE],
4070 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004071 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 .dbg_name = "mdss_pclk0_clk",
4073 .ops = &clk_ops_branch,
4074 CLK_INIT(mdss_pclk0_clk.c),
4075 },
4076};
4077
4078static struct branch_clk mdss_pclk1_clk = {
4079 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004080 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081 .base = &virt_bases[MMSS_BASE],
4082 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004083 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .dbg_name = "mdss_pclk1_clk",
4085 .ops = &clk_ops_branch,
4086 CLK_INIT(mdss_pclk1_clk.c),
4087 },
4088};
4089
4090static struct branch_clk mdss_vsync_clk = {
4091 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004093 .base = &virt_bases[MMSS_BASE],
4094 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004095 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .dbg_name = "mdss_vsync_clk",
4097 .ops = &clk_ops_branch,
4098 CLK_INIT(mdss_vsync_clk.c),
4099 },
4100};
4101
4102static struct branch_clk mmss_misc_ahb_clk = {
4103 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004104 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004105 .base = &virt_bases[MMSS_BASE],
4106 .c = {
4107 .dbg_name = "mmss_misc_ahb_clk",
4108 .ops = &clk_ops_branch,
4109 CLK_INIT(mmss_misc_ahb_clk.c),
4110 },
4111};
4112
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004113static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4114 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004116 .base = &virt_bases[MMSS_BASE],
4117 .c = {
4118 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4119 .ops = &clk_ops_branch,
4120 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4121 },
4122};
4123
4124static struct branch_clk mmss_mmssnoc_axi_clk = {
4125 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004126 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004127 .base = &virt_bases[MMSS_BASE],
4128 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004129 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004130 .dbg_name = "mmss_mmssnoc_axi_clk",
4131 .ops = &clk_ops_branch,
4132 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4133 },
4134};
4135
4136static struct branch_clk mmss_s0_axi_clk = {
4137 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004138 /* The bus driver needs set_rate to go through to the parent */
4139 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004140 .base = &virt_bases[MMSS_BASE],
4141 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004142 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004143 .dbg_name = "mmss_s0_axi_clk",
4144 .ops = &clk_ops_branch,
4145 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004146 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 },
4148};
4149
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004150struct branch_clk ocmemnoc_clk = {
4151 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004152 .has_sibling = 0,
4153 .bcr_reg = 0x50b0,
4154 .base = &virt_bases[MMSS_BASE],
4155 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004156 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004157 .dbg_name = "ocmemnoc_clk",
4158 .ops = &clk_ops_branch,
4159 CLK_INIT(ocmemnoc_clk.c),
4160 },
4161};
4162
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004163struct branch_clk ocmemcx_ocmemnoc_clk = {
4164 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004165 .has_sibling = 1,
4166 .base = &virt_bases[MMSS_BASE],
4167 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004168 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004169 .dbg_name = "ocmemcx_ocmemnoc_clk",
4170 .ops = &clk_ops_branch,
4171 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4172 },
4173};
4174
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004175static struct branch_clk venus0_ahb_clk = {
4176 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004177 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004178 .base = &virt_bases[MMSS_BASE],
4179 .c = {
4180 .dbg_name = "venus0_ahb_clk",
4181 .ops = &clk_ops_branch,
4182 CLK_INIT(venus0_ahb_clk.c),
4183 },
4184};
4185
4186static struct branch_clk venus0_axi_clk = {
4187 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004188 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004189 .base = &virt_bases[MMSS_BASE],
4190 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004191 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004192 .dbg_name = "venus0_axi_clk",
4193 .ops = &clk_ops_branch,
4194 CLK_INIT(venus0_axi_clk.c),
4195 },
4196};
4197
4198static struct branch_clk venus0_ocmemnoc_clk = {
4199 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4200 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004201 .base = &virt_bases[MMSS_BASE],
4202 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004203 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .dbg_name = "venus0_ocmemnoc_clk",
4205 .ops = &clk_ops_branch,
4206 CLK_INIT(venus0_ocmemnoc_clk.c),
4207 },
4208};
4209
4210static struct branch_clk venus0_vcodec0_clk = {
4211 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004212 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004213 .base = &virt_bases[MMSS_BASE],
4214 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004215 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004216 .dbg_name = "venus0_vcodec0_clk",
4217 .ops = &clk_ops_branch,
4218 CLK_INIT(venus0_vcodec0_clk.c),
4219 },
4220};
4221
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004222static struct branch_clk oxilicx_axi_clk = {
4223 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004224 .has_sibling = 1,
4225 .base = &virt_bases[MMSS_BASE],
4226 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004227 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004228 .dbg_name = "oxilicx_axi_clk",
4229 .ops = &clk_ops_branch,
4230 CLK_INIT(oxilicx_axi_clk.c),
4231 },
4232};
4233
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004234static struct branch_clk oxili_gfx3d_clk = {
4235 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004236 .base = &virt_bases[MMSS_BASE],
4237 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004238 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004239 .dbg_name = "oxili_gfx3d_clk",
4240 .ops = &clk_ops_branch,
4241 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004242 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004243 },
4244};
4245
4246static struct branch_clk oxilicx_ahb_clk = {
4247 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004248 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004249 .base = &virt_bases[MMSS_BASE],
4250 .c = {
4251 .dbg_name = "oxilicx_ahb_clk",
4252 .ops = &clk_ops_branch,
4253 CLK_INIT(oxilicx_ahb_clk.c),
4254 },
4255};
4256
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004257static struct branch_clk q6ss_ahb_lfabif_clk = {
4258 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4259 .has_sibling = 1,
4260 .base = &virt_bases[LPASS_BASE],
4261 .c = {
4262 .dbg_name = "q6ss_ahb_lfabif_clk",
4263 .ops = &clk_ops_branch,
4264 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4265 },
4266};
4267
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004268
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004269static struct branch_clk gcc_lpass_q6_axi_clk = {
4270 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4271 .has_sibling = 1,
4272 .base = &virt_bases[GCC_BASE],
4273 .c = {
4274 .dbg_name = "gcc_lpass_q6_axi_clk",
4275 .ops = &clk_ops_branch,
4276 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4277 },
4278};
4279
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004280static struct branch_clk q6ss_xo_clk = {
4281 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4282 .bcr_reg = LPASS_Q6SS_BCR,
4283 .has_sibling = 1,
4284 .base = &virt_bases[LPASS_BASE],
4285 .c = {
4286 .dbg_name = "q6ss_xo_clk",
4287 .ops = &clk_ops_branch,
4288 CLK_INIT(q6ss_xo_clk.c),
4289 },
4290};
4291
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004292static struct branch_clk q6ss_ahbm_clk = {
4293 .cbcr_reg = Q6SS_AHBM_CBCR,
4294 .has_sibling = 1,
4295 .base = &virt_bases[LPASS_BASE],
4296 .c = {
4297 .dbg_name = "q6ss_ahbm_clk",
4298 .ops = &clk_ops_branch,
4299 CLK_INIT(q6ss_ahbm_clk.c),
4300 },
4301};
4302
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004303static DEFINE_CLK_MEASURE(l2_m_clk);
4304static DEFINE_CLK_MEASURE(krait0_m_clk);
4305static DEFINE_CLK_MEASURE(krait1_m_clk);
4306static DEFINE_CLK_MEASURE(krait2_m_clk);
4307static DEFINE_CLK_MEASURE(krait3_m_clk);
4308
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004309#ifdef CONFIG_DEBUG_FS
4310
4311struct measure_mux_entry {
4312 struct clk *c;
4313 int base;
4314 u32 debug_mux;
4315};
4316
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004317enum {
4318 M_ACPU0 = 0,
4319 M_ACPU1,
4320 M_ACPU2,
4321 M_ACPU3,
4322 M_L2,
4323};
4324
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004325struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004326 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4327 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4328 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4329 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004330 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004331 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4332 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4333 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4334 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4335 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4336 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4337 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4338 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4339 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4340 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4341 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4342 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4343 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4344 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4345 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4346 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4347 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4348 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4349 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4350 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4351 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4352 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4353 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4354 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4355 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4356 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4357 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4358 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4359 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4360 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4361 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4362 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4363 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004364 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004365 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4366 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4367 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4368 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4369 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4370 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4371 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4372 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4373 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4374 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4375 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4376 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4377 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4378 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4379 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4380 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4381 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4382 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4383 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4384 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4385 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4386 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4387 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4388 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4389 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4390 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4391 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4392 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4393 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004394 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4395 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4396 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4397 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004398 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4399 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004400 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004401 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004402 {&cnoc_clk.c, GCC_BASE, 0x0008},
4403 {&pnoc_clk.c, GCC_BASE, 0x0010},
4404 {&snoc_clk.c, GCC_BASE, 0x0000},
4405 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004406 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004407 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004408 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004409 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4410 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4411 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4412 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4413 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4414 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4415 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4416 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4417 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4418 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4419 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4420 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4421 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4422 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4423 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4424 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4425 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4426 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4427 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4428 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4429 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4430 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4431 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4432 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4433 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4434 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4435 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4436 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4437 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4438 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4439 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4440 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4441 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4442 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4443 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4444 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4445 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4446 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4447 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4448 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4449 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4450 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4451 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4452 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4453 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4454 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4455 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4456 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4457 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004458 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4459 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4460 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4461 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4462 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4463 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4464 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4465 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4466 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4467 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004468 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4469 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4470 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4471 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4472 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4473 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4474 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4475 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4476 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4477 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4478 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4479 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4480 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4481 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4482 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4483 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4484 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004485 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4486 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004487 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004488
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004489 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4490 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4491 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4492 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4493 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004494
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004495 {&dummy_clk, N_BASES, 0x0000},
4496};
4497
4498static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4499{
4500 struct measure_clk *clk = to_measure_clk(c);
4501 unsigned long flags;
4502 u32 regval, clk_sel, i;
4503
4504 if (!parent)
4505 return -EINVAL;
4506
4507 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4508 if (measure_mux[i].c == parent)
4509 break;
4510
4511 if (measure_mux[i].c == &dummy_clk)
4512 return -EINVAL;
4513
4514 spin_lock_irqsave(&local_clock_reg_lock, flags);
4515 /*
4516 * Program the test vector, measurement period (sample_ticks)
4517 * and scaling multiplier.
4518 */
4519 clk->sample_ticks = 0x10000;
4520 clk->multiplier = 1;
4521
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004522 switch (measure_mux[i].base) {
4523
4524 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004525 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004526 clk_sel = measure_mux[i].debug_mux;
4527 break;
4528
4529 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004530 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004531 clk_sel = 0x02C;
4532 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4533 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4534
4535 /* Activate debug clock output */
4536 regval |= BIT(16);
4537 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4538 break;
4539
4540 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004541 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004542 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004543 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4544 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4545
4546 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004547 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004548 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4549 break;
4550
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004551 case APCS_BASE:
4552 clk->multiplier = 4;
4553 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004554
4555 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4556 if (measure_mux[i].debug_mux == M_L2)
4557 regval = BIT(7)|BIT(0);
4558 else
4559 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4560 } else {
4561 if (measure_mux[i].debug_mux == M_L2)
4562 regval = BIT(12);
4563 else
4564 regval = measure_mux[i].debug_mux << 8;
4565 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4566 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004567 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4568 break;
4569
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004570 default:
4571 return -EINVAL;
4572 }
4573
4574 /* Set debug mux clock index */
4575 regval = BVAL(8, 0, clk_sel);
4576 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4577
4578 /* Activate debug clock output */
4579 regval |= BIT(16);
4580 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4581
4582 /* Make sure test vector is set before starting measurements. */
4583 mb();
4584 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4585
4586 return 0;
4587}
4588
4589/* Sample clock for 'ticks' reference clock ticks. */
4590static u32 run_measurement(unsigned ticks)
4591{
4592 /* Stop counters and set the XO4 counter start value. */
4593 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4594
4595 /* Wait for timer to become ready. */
4596 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4597 BIT(25)) != 0)
4598 cpu_relax();
4599
4600 /* Run measurement and wait for completion. */
4601 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4602 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4603 BIT(25)) == 0)
4604 cpu_relax();
4605
4606 /* Return measured ticks. */
4607 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4608 BM(24, 0);
4609}
4610
4611/*
4612 * Perform a hardware rate measurement for a given clock.
4613 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4614 */
4615static unsigned long measure_clk_get_rate(struct clk *c)
4616{
4617 unsigned long flags;
4618 u32 gcc_xo4_reg_backup;
4619 u64 raw_count_short, raw_count_full;
4620 struct measure_clk *clk = to_measure_clk(c);
4621 unsigned ret;
4622
4623 ret = clk_prepare_enable(&cxo_clk_src.c);
4624 if (ret) {
4625 pr_warning("CXO clock failed to enable. Can't measure\n");
4626 return 0;
4627 }
4628
4629 spin_lock_irqsave(&local_clock_reg_lock, flags);
4630
4631 /* Enable CXO/4 and RINGOSC branch. */
4632 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4633 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4634
4635 /*
4636 * The ring oscillator counter will not reset if the measured clock
4637 * is not running. To detect this, run a short measurement before
4638 * the full measurement. If the raw results of the two are the same
4639 * then the clock must be off.
4640 */
4641
4642 /* Run a short measurement. (~1 ms) */
4643 raw_count_short = run_measurement(0x1000);
4644 /* Run a full measurement. (~14 ms) */
4645 raw_count_full = run_measurement(clk->sample_ticks);
4646
4647 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4648
4649 /* Return 0 if the clock is off. */
4650 if (raw_count_full == raw_count_short) {
4651 ret = 0;
4652 } else {
4653 /* Compute rate in Hz. */
4654 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4655 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4656 ret = (raw_count_full * clk->multiplier);
4657 }
4658
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004659 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004660 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4661
4662 clk_disable_unprepare(&cxo_clk_src.c);
4663
4664 return ret;
4665}
4666#else /* !CONFIG_DEBUG_FS */
4667static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4668{
4669 return -EINVAL;
4670}
4671
4672static unsigned long measure_clk_get_rate(struct clk *clk)
4673{
4674 return 0;
4675}
4676#endif /* CONFIG_DEBUG_FS */
4677
Matt Wagantallae053222012-05-14 19:42:07 -07004678static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004679 .set_parent = measure_clk_set_parent,
4680 .get_rate = measure_clk_get_rate,
4681};
4682
4683static struct measure_clk measure_clk = {
4684 .c = {
4685 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004686 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004687 CLK_INIT(measure_clk.c),
4688 },
4689 .multiplier = 1,
4690};
4691
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004692
4693static struct clk_lookup msm_clocks_8974_rumi[] = {
4694 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4695 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004696 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4697 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004698 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4699 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004700 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4701 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004702 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004703 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004704 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4705 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004706 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4707 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4708 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4709 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4710 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4711 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4712 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4713 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4714 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4715 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4716 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4717 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4718 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4719 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4720 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4721 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4722 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4723 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4724 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4725 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4726 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4727 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004728 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4729 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4730 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4731 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4732 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4733 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4734 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4735 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4736 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4737 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4738 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4739 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4740 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4741 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004742};
4743
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004744static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004745 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4746 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4747 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4748 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004749 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004750 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304751 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304752 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004753
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004754 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4755
4756 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004757 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004758 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004759 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Asaf Penso2b1a6242013-04-09 17:25:56 -07004760 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, "f9923000.i2c"),
4761 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.i2c"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004762 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4763 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004764 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4765 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004766 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4767 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4768 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4769 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4770 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4771 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4772 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4773 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4774 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004775 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004776 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004777 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4778 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4779 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4780
Sagar Dharia8a73da92012-08-11 16:41:25 -06004781 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004782 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004783 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304784 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004785 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004789 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004790 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004791 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004792 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004793 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4795 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4796 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304797 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004798 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004799 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4800 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4801 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4803
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004804 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004805 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4807 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4808 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4809 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4810 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4811
Mona Hossainb43e94b2012-05-07 08:52:06 -07004812 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4813 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4814 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4815 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4816
4817 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4818 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4819 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4820 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4821
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004822 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4823 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4824 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4825 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4826
Mona Hossainc92629e2013-04-01 13:37:46 -07004827 CLK_LOOKUP("ce_drv_core_clk", gcc_ce2_clk.c, "qseecom"),
4828 CLK_LOOKUP("ce_drv_iface_clk", gcc_ce2_ahb_clk.c, "qseecom"),
4829 CLK_LOOKUP("ce_drv_bus_clk", gcc_ce2_axi_clk.c, "qseecom"),
4830 CLK_LOOKUP("ce_drv_core_clk_src", ce2_clk_src.c, "qseecom"),
4831
Patrick Daly1dbfa292013-03-13 14:47:33 -07004832 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4833 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4834 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4835 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4836
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004837 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4838 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4839 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4840
4841 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4842 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4843 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4844
4845 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4846 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4847 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4848 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4849 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4850 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4851 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4852 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4853
Liron Kuch59339922013-01-01 18:29:47 +02004854 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4855 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004856
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004857 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4858 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304859 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4860 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004861 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06004862 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004863 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
4864 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
4865 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07004866 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05304867 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4868 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4869 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4870 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4871 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4872 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07004873 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08004874 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05304875 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
4876 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
4877 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08004878 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004879
4880 /* Multimedia clocks */
4881 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004882 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08004883 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07004884 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
4885 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
4886 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004887 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004888 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004889 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004890 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07004891 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004892 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07004893 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
4894 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
4895 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004896 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
4897 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004898 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4899 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4900 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4901 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004902
4903 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004904 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004905 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004906 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004907 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004908 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004909 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004910 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004911 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004912 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
4913 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
4914 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
4915 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
4916 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
4917 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
4918 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
4919 /* CCI clocks */
4920 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4921 "fda0c000.qcom,cci"),
4922 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
4923 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
4924 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
4925 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004926 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4927 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004928 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4929 "fda0ac00.qcom,csiphy"),
4930 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
4931 "fda0ac00.qcom,csiphy"),
4932 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
4933 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004934 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4935 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004936 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4937 "fda0b000.qcom,csiphy"),
4938 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
4939 "fda0b000.qcom,csiphy"),
4940 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
4941 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004942 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4943 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004944 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4945 "fda0b400.qcom,csiphy"),
4946 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
4947 "fda0b400.qcom,csiphy"),
4948 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
4949 "fda0b400.qcom,csiphy"),
4950 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004951 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4952 "fda08000.qcom,csid"),
4953 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4954 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004955 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08000.qcom,csid"),
4956 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08000.qcom,csid"),
4957 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08000.qcom,csid"),
4958 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08000.qcom,csid"),
4959 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08000.qcom,csid"),
4960 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08000.qcom,csid"),
4961
Shuzhen Wang65765c22013-01-08 14:37:15 -08004962 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4963 "fda08400.qcom,csid"),
4964 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4965 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004966 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08400.qcom,csid"),
4967 CLK_LOOKUP("csi1_ahb_clk", camss_csi1_ahb_clk.c, "fda08400.qcom,csid"),
4968 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08400.qcom,csid"),
4969 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c, "fda08400.qcom,csid"),
4970 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08400.qcom,csid"),
4971 CLK_LOOKUP("csi1_phy_clk", camss_csi1phy_clk.c, "fda08400.qcom,csid"),
4972 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08400.qcom,csid"),
4973 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c, "fda08400.qcom,csid"),
4974 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08400.qcom,csid"),
4975 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c, "fda08400.qcom,csid"),
4976 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08400.qcom,csid"),
4977 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c, "fda08400.qcom,csid"),
4978
Shuzhen Wang65765c22013-01-08 14:37:15 -08004979 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4980 "fda08800.qcom,csid"),
4981 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4982 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004983 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08800.qcom,csid"),
4984 CLK_LOOKUP("csi2_ahb_clk", camss_csi2_ahb_clk.c, "fda08800.qcom,csid"),
4985 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08800.qcom,csid"),
4986 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c, "fda08800.qcom,csid"),
4987 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08800.qcom,csid"),
4988 CLK_LOOKUP("csi2_phy_clk", camss_csi2phy_clk.c, "fda08800.qcom,csid"),
4989 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08800.qcom,csid"),
4990 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c, "fda08800.qcom,csid"),
4991 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08800.qcom,csid"),
4992 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c, "fda08800.qcom,csid"),
4993 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08800.qcom,csid"),
4994 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c, "fda08800.qcom,csid"),
4995
Shuzhen Wang65765c22013-01-08 14:37:15 -08004996 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4997 "fda08c00.qcom,csid"),
4998 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4999 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005000 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08c00.qcom,csid"),
5001 CLK_LOOKUP("csi3_ahb_clk", camss_csi3_ahb_clk.c, "fda08c00.qcom,csid"),
5002 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08c00.qcom,csid"),
5003 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c, "fda08c00.qcom,csid"),
5004 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08c00.qcom,csid"),
5005 CLK_LOOKUP("csi3_phy_clk", camss_csi3phy_clk.c, "fda08c00.qcom,csid"),
5006 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08c00.qcom,csid"),
5007 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c, "fda08c00.qcom,csid"),
5008 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08c00.qcom,csid"),
5009 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c, "fda08c00.qcom,csid"),
5010 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08c00.qcom,csid"),
5011 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c, "fda08c00.qcom,csid"),
5012
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005013 /* ISPIF clocks */
Vladislav Hristovb5820152013-04-09 13:37:53 -07005014 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5015 "fda0a000.qcom,ispif"),
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005016 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5017 "fda0a000.qcom,ispif"),
5018 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5019 "fda0a000.qcom,ispif"),
5020 CLK_LOOKUP("camss_vfe_vfe_clk1", camss_vfe_vfe1_clk.c,
5021 "fda0a000.qcom,ispif"),
5022 CLK_LOOKUP("camss_csi_vfe_clk1", camss_csi_vfe1_clk.c,
5023 "fda0a000.qcom,ispif"),
5024
Kevin Chanb4b5f862012-08-23 14:34:33 -07005025 /*VFE clocks*/
5026 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5027 "fda10000.qcom,vfe"),
5028 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5029 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5030 "fda10000.qcom,vfe"),
5031 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5032 "fda10000.qcom,vfe"),
5033 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5034 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5035 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5036 "fda10000.qcom,vfe"),
5037 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5038 "fda14000.qcom,vfe"),
5039 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5040 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5041 "fda14000.qcom,vfe"),
5042 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5043 "fda14000.qcom,vfe"),
5044 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5045 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5046 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5047 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005048 /*Jpeg Clocks*/
5049 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5050 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5051 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5052 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5053 "fda1c000.qcom,jpeg"),
5054 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5055 "fda20000.qcom,jpeg"),
5056 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5057 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005058 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5059 "fda64000.qcom,iommu"),
5060 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5061 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005062 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005063 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5064 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5065 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5066 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5067 "fda1c000.qcom,jpeg"),
5068 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5069 "fda20000.qcom,jpeg"),
5070 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5071 "fda24000.qcom,jpeg"),
5072 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5073 "fda1c000.qcom,jpeg"),
5074 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5075 "fda20000.qcom,jpeg"),
5076 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5077 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005078 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5079 "fda04000.qcom,cpp"),
5080 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5081 "fda04000.qcom,cpp"),
5082 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5083 "fda04000.qcom,cpp"),
5084 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5085 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5086 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5087 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5088 "fda04000.qcom,cpp"),
5089 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5090
5091
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005092 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005093 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5094 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5095 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005096 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005097 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005098 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005099 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5100 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005101 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005102 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5103 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005104 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5105 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005106 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5107 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005108 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005109 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5110 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005111 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005112 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005113 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5114 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005115 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5116 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5117 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5118 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5119 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005120 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5121 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5122 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5123 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005124
Matt Wagantall3ef52422013-04-10 20:29:19 -07005125 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fd8c4024.qcom,gdsc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005126
5127 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005128 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5129 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5130 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005131
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005132 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5133 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5134 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5135 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005136 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005137
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005138 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005139
5140 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5141 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5142 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5143 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5144 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5145 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5146 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5147 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5148 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5149 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5150
5151 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5152 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5153 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5154 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5155 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5156 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5157 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5158 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5159 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5160 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5161 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5162 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5163 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005164 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5165 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005166 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5167 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005168
Pratik Pateld8204a12013-02-07 18:36:55 -08005169 /* CoreSight clocks */
5170 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5171 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5172 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5173 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5174 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5175 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5176 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5177 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5178 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5179 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5180 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5181 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5182 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5183 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005184 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5185 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5186 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5187 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5188 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5189 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5190 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5191 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5192 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5193 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5194 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5195 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5196 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5197 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005198
Pratik Pateld8204a12013-02-07 18:36:55 -08005199 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5200 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5201 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5202 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5203 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5204 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5205 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5206 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5207 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5208 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5209 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5210 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5211 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5212 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005213 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5214 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5215 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5216 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5217 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5218 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5219 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5220 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5221 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5222 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5223 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5224 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5225 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5226 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005227
5228 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5229 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5230 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5231 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5232 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005233};
5234
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005235static struct pll_config_regs mmpll0_regs __initdata = {
5236 .l_reg = (void __iomem *)MMPLL0_L_REG,
5237 .m_reg = (void __iomem *)MMPLL0_M_REG,
5238 .n_reg = (void __iomem *)MMPLL0_N_REG,
5239 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5240 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5241 .base = &virt_bases[MMSS_BASE],
5242};
5243
5244/* MMPLL0 at 800 MHz, main output enabled. */
5245static struct pll_config mmpll0_config __initdata = {
5246 .l = 0x29,
5247 .m = 0x2,
5248 .n = 0x3,
5249 .vco_val = 0x0,
5250 .vco_mask = BM(21, 20),
5251 .pre_div_val = 0x0,
5252 .pre_div_mask = BM(14, 12),
5253 .post_div_val = 0x0,
5254 .post_div_mask = BM(9, 8),
5255 .mn_ena_val = BIT(24),
5256 .mn_ena_mask = BIT(24),
5257 .main_output_val = BIT(0),
5258 .main_output_mask = BIT(0),
5259};
5260
5261static struct pll_config_regs mmpll1_regs __initdata = {
5262 .l_reg = (void __iomem *)MMPLL1_L_REG,
5263 .m_reg = (void __iomem *)MMPLL1_M_REG,
5264 .n_reg = (void __iomem *)MMPLL1_N_REG,
5265 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5266 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5267 .base = &virt_bases[MMSS_BASE],
5268};
5269
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005270/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005271static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005272 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005273 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005274 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005275 .vco_val = 0x0,
5276 .vco_mask = BM(21, 20),
5277 .pre_div_val = 0x0,
5278 .pre_div_mask = BM(14, 12),
5279 .post_div_val = 0x0,
5280 .post_div_mask = BM(9, 8),
5281 .mn_ena_val = BIT(24),
5282 .mn_ena_mask = BIT(24),
5283 .main_output_val = BIT(0),
5284 .main_output_mask = BIT(0),
5285};
5286
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005287/* MMPLL1 at 1167 MHz, main output enabled. */
5288static struct pll_config mmpll1_v2_config __initdata = {
5289 .l = 60,
5290 .m = 25,
5291 .n = 32,
5292 .vco_val = 0x0,
5293 .vco_mask = BM(21, 20),
5294 .pre_div_val = 0x0,
5295 .pre_div_mask = BM(14, 12),
5296 .post_div_val = 0x0,
5297 .post_div_mask = BM(9, 8),
5298 .mn_ena_val = BIT(24),
5299 .mn_ena_mask = BIT(24),
5300 .main_output_val = BIT(0),
5301 .main_output_mask = BIT(0),
5302};
5303
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005304static struct pll_config_regs mmpll3_regs __initdata = {
5305 .l_reg = (void __iomem *)MMPLL3_L_REG,
5306 .m_reg = (void __iomem *)MMPLL3_M_REG,
5307 .n_reg = (void __iomem *)MMPLL3_N_REG,
5308 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5309 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5310 .base = &virt_bases[MMSS_BASE],
5311};
5312
5313/* MMPLL3 at 820 MHz, main output enabled. */
5314static struct pll_config mmpll3_config __initdata = {
5315 .l = 0x2A,
5316 .m = 0x11,
5317 .n = 0x18,
5318 .vco_val = 0x0,
5319 .vco_mask = BM(21, 20),
5320 .pre_div_val = 0x0,
5321 .pre_div_mask = BM(14, 12),
5322 .post_div_val = 0x0,
5323 .post_div_mask = BM(9, 8),
5324 .mn_ena_val = BIT(24),
5325 .mn_ena_mask = BIT(24),
5326 .main_output_val = BIT(0),
5327 .main_output_mask = BIT(0),
5328};
5329
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005330/* MMPLL3 at 930 MHz, main output enabled. */
5331static struct pll_config mmpll3_v2_config __initdata = {
5332 .l = 48,
5333 .m = 7,
5334 .n = 16,
5335 .vco_val = 0x0,
5336 .vco_mask = BM(21, 20),
5337 .pre_div_val = 0x0,
5338 .pre_div_mask = BM(14, 12),
5339 .post_div_val = 0x0,
5340 .post_div_mask = BM(9, 8),
5341 .mn_ena_val = BIT(24),
5342 .mn_ena_mask = BIT(24),
5343 .main_output_val = BIT(0),
5344 .main_output_mask = BIT(0),
5345};
5346
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005347#define PWR_ON_MASK BIT(31)
5348#define EN_REST_WAIT_MASK (0xF << 20)
5349#define EN_FEW_WAIT_MASK (0xF << 16)
5350#define CLK_DIS_WAIT_MASK (0xF << 12)
5351#define SW_OVERRIDE_MASK BIT(2)
5352#define HW_CONTROL_MASK BIT(1)
5353#define SW_COLLAPSE_MASK BIT(0)
5354
5355/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5356#define EN_REST_WAIT_VAL (0x2 << 20)
5357#define EN_FEW_WAIT_VAL (0x2 << 16)
5358#define CLK_DIS_WAIT_VAL (0x2 << 12)
5359#define GDSC_TIMEOUT_US 50000
5360
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005361static void __init reg_init(void)
5362{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005363 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005364
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005365 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005366
5367 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5368 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5369 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5370 } else {
5371 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5372 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5373 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005374
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005375 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5376 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5377 regval |= BIT(0);
5378 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5379
5380 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005381 * V2 requires additional votes to allow the LPASS and MMSS
5382 * controllers to use GPLL0.
5383 */
5384 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5385 regval = readl_relaxed(
5386 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5387 writel_relaxed(regval | BIT(26) | BIT(25),
5388 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5389 }
5390
5391 /*
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005392 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5393 * register.
5394 */
5395 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5396}
5397
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005398static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005399{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005400 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005401 clk_set_rate(&axi_clk_src.c, 291750000);
5402 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005403 } else {
5404 clk_set_rate(&axi_clk_src.c, 282000000);
5405 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5406 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005407
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005408 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005409 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5410 * source. Sleep set vote is 0.
5411 */
5412 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5413 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5414
5415 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005416 * Hold an active set vote for CXO; this is because CXO is expected
5417 * to remain on whenever CPUs aren't power collapsed.
5418 */
5419 clk_prepare_enable(&cxo_a_clk_src.c);
5420
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005421 /*
5422 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5423 * the bus driver is ready.
5424 */
5425 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5426 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5427
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005428 /* Set rates for single-rate clocks. */
5429 clk_set_rate(&usb30_master_clk_src.c,
5430 usb30_master_clk_src.freq_tbl[0].freq_hz);
5431 clk_set_rate(&tsif_ref_clk_src.c,
5432 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5433 clk_set_rate(&usb_hs_system_clk_src.c,
5434 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5435 clk_set_rate(&usb_hsic_clk_src.c,
5436 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5437 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5438 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5439 clk_set_rate(&usb_hsic_system_clk_src.c,
5440 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5441 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5442 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5443 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5444 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5445 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5446 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5447 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5448 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5449 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5450 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5451 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5452 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005453}
5454
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005455#define GCC_CC_PHYS 0xFC400000
5456#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005457
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005458#define MMSS_CC_PHYS 0xFD8C0000
5459#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005460
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005461#define LPASS_CC_PHYS 0xFE000000
5462#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005463
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005464#define APCS_GCC_CC_PHYS 0xF9011000
5465#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005466
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005467static struct clk *qup_i2c_clks[][2] __initdata = {
5468 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5469 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5470 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5471 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5472 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5473 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5474 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5475 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5476 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5477 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5478 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5479 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5480};
5481
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005482static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005483{
5484 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5485 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005486 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005487
5488 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5489 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005490 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005491
5492 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5493 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005494 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005495
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005496 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5497 if (!virt_bases[APCS_BASE])
5498 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5499
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005500 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005501
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005502 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5503 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005504 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005505
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005506 enable_rpm_scaling();
5507
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005508 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005509
5510 /* v2 specific changes */
5511 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005512 int i;
5513
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005514 mmpll3_clk_src.c.rate = 930000000;
5515 mmpll1_clk_src.c.rate = 1167000000;
5516 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5517
5518 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005519 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005520
5521 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005522 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005523 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5524
5525 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5526 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5527
5528 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005529
5530 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5531 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5532 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005533 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005534
Patrick Dalyadeeb472013-03-06 21:22:32 -08005535 /*
5536 * MDSS needs the ahb clock and needs to init before we register the
5537 * lookup table.
5538 */
5539 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005540}
5541
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005542static void __init msm8974_rumi_clock_pre_init(void)
5543{
5544 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5545 if (!virt_bases[GCC_BASE])
5546 panic("clock-8974: Unable to ioremap GCC memory!");
5547
5548 /* SDCC clocks are partially emulated in the RUMI */
5549 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5550 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5551 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5552 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5553
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005554 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5555 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005556 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005557}
5558
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005559struct clock_init_data msm8974_clock_init_data __initdata = {
5560 .table = msm_clocks_8974,
5561 .size = ARRAY_SIZE(msm_clocks_8974),
5562 .pre_init = msm8974_clock_pre_init,
5563 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005564};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005565
5566struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5567 .table = msm_clocks_8974_rumi,
5568 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5569 .pre_init = msm8974_rumi_clock_pre_init,
5570};