blob: c95bc5cc1a1fbb4bad3d2e816477c5cfbe96fb97 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd4632008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700133u32 ath9k_hw_reverse_bits(u32 val, u32 n)
134{
135 u32 retval;
136 int i;
137
138 for (i = 0, retval = 0; i < n; i++) {
139 retval = (retval << 1) | (val & 1);
140 val >>= 1;
141 }
142 return retval;
143}
144
Sujithcbe61d82009-02-09 13:27:12 +0530145bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530146 u16 flags, u16 *low,
147 u16 *high)
148{
Sujith2660b812009-02-09 13:27:26 +0530149 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530150
151 if (flags & CHANNEL_5GHZ) {
152 *low = pCap->low_5ghz_chan;
153 *high = pCap->high_5ghz_chan;
154 return true;
155 }
156 if ((flags & CHANNEL_2GHZ)) {
157 *low = pCap->low_2ghz_chan;
158 *high = pCap->high_2ghz_chan;
159 return true;
160 }
161 return false;
162}
163
Sujithcbe61d82009-02-09 13:27:12 +0530164u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100165 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530166 u32 frameLen, u16 rateix,
167 bool shortPreamble)
168{
169 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530170
171 if (kbps == 0)
172 return 0;
173
Felix Fietkau545750d2009-11-23 22:21:01 +0100174 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530175 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530176 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100177 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530178 phyTime >>= 1;
179 numBits = frameLen << 3;
180 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
181 break;
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530183 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530184 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
185 numBits = OFDM_PLCP_BITS + (frameLen << 3);
186 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
187 txTime = OFDM_SIFS_TIME_QUARTER
188 + OFDM_PREAMBLE_TIME_QUARTER
189 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530190 } else if (ah->curchan &&
191 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530192 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
193 numBits = OFDM_PLCP_BITS + (frameLen << 3);
194 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
195 txTime = OFDM_SIFS_TIME_HALF +
196 OFDM_PREAMBLE_TIME_HALF
197 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
198 } else {
199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
203 + (numSymbols * OFDM_SYMBOL_TIME);
204 }
205 break;
206 default:
Joe Perches38002762010-12-02 19:12:36 -0800207 ath_err(ath9k_hw_common(ah),
208 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530209 txTime = 0;
210 break;
211 }
212
213 return txTime;
214}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400215EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530216
Sujithcbe61d82009-02-09 13:27:12 +0530217void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530218 struct ath9k_channel *chan,
219 struct chan_centers *centers)
220{
221 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530222
223 if (!IS_CHAN_HT40(chan)) {
224 centers->ctl_center = centers->ext_center =
225 centers->synth_center = chan->channel;
226 return;
227 }
228
229 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
230 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
231 centers->synth_center =
232 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
233 extoff = 1;
234 } else {
235 centers->synth_center =
236 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
237 extoff = -1;
238 }
239
240 centers->ctl_center =
241 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700242 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530243 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700244 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530245}
246
247/******************/
248/* Chip Revisions */
249/******************/
250
Sujithcbe61d82009-02-09 13:27:12 +0530251static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530252{
253 u32 val;
254
255 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256
257 if (val == 0xFF) {
258 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macVersion =
260 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
261 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530262 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530263 } else {
264 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530266
Sujithd535a422009-02-09 13:27:06 +0530267 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530268
Sujithd535a422009-02-09 13:27:06 +0530269 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530270 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530271 }
272}
273
Sujithf1dc5602008-10-29 10:16:30 +0530274/************************************/
275/* HW Attach, Detach, Init Routines */
276/************************************/
277
Sujithcbe61d82009-02-09 13:27:12 +0530278static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530279{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100280 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530281 return;
282
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292
293 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294}
295
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400296/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530297static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530298{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700299 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530301 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800302 static const u32 patternData[4] = {
303 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
304 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400305 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307 if (!AR_SREV_9300_20_OR_LATER(ah)) {
308 loop_max = 2;
309 regAddr[1] = AR_PHY_BASE + (8 << 2);
310 } else
311 loop_max = 1;
312
313 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530314 u32 addr = regAddr[i];
315 u32 wrData, rdData;
316
317 regHold[i] = REG_READ(ah, addr);
318 for (j = 0; j < 0x100; j++) {
319 wrData = (j << 16) | j;
320 REG_WRITE(ah, addr, wrData);
321 rdData = REG_READ(ah, addr);
322 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800323 ath_err(common,
324 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
325 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530326 return false;
327 }
328 }
329 for (j = 0; j < 4; j++) {
330 wrData = patternData[j];
331 REG_WRITE(ah, addr, wrData);
332 rdData = REG_READ(ah, addr);
333 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800334 ath_err(common,
335 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
336 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530337 return false;
338 }
339 }
340 REG_WRITE(ah, regAddr[i], regHold[i]);
341 }
342 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530343
Sujithf1dc5602008-10-29 10:16:30 +0530344 return true;
345}
346
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700347static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700348{
349 int i;
350
Sujith2660b812009-02-09 13:27:26 +0530351 ah->config.dma_beacon_response_time = 2;
352 ah->config.sw_beacon_response_time = 10;
353 ah->config.additional_swba_backoff = 0;
354 ah->config.ack_6mb = 0x0;
355 ah->config.cwm_ignore_extcca = 0;
356 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.pcie_waen = 0;
359 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400360 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700361
362 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530363 ah->config.spurchans[i][0] = AR_NO_SPUR;
364 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700365 }
366
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500367 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
368 ah->config.ht_enable = 1;
369 else
370 ah->config.ht_enable = 0;
371
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800372 /* PAPRD needs some more work to be enabled */
373 ah->config.paprd_disable = 1;
374
Sujith0ce024c2009-12-14 14:57:00 +0530375 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400376 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400377
378 /*
379 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
380 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
381 * This means we use it for all AR5416 devices, and the few
382 * minor PCI AR9280 devices out there.
383 *
384 * Serialization is required because these devices do not handle
385 * well the case of two concurrent reads/writes due to the latency
386 * involved. During one read/write another read/write can be issued
387 * on another CPU while the previous read/write may still be working
388 * on our hardware, if we hit this case the hardware poops in a loop.
389 * We prevent this by serializing reads and writes.
390 *
391 * This issue is not present on PCI-Express devices or pre-AR5416
392 * devices (legacy, 802.11abg).
393 */
394 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700395 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396}
397
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700398static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700399{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700400 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
401
402 regulatory->country_code = CTRY_DEFAULT;
403 regulatory->power_limit = MAX_RATE_POWER;
404 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
405
Sujithd535a422009-02-09 13:27:06 +0530406 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530407 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408
Sujith2660b812009-02-09 13:27:26 +0530409 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200410 ah->sta_id1_defaults =
411 AR_STA_ID1_CRPT_MIC_ENABLE |
412 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530413 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100414 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530415 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200416 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417}
418
Sujithcbe61d82009-02-09 13:27:12 +0530419static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700421 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530422 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530424 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800425 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426
Sujithf1dc5602008-10-29 10:16:30 +0530427 sum = 0;
428 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400429 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530430 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700431 common->macaddr[2 * i] = eeval >> 8;
432 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433 }
Sujithd8baa932009-03-30 15:28:25 +0530434 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530435 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437 return 0;
438}
439
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700440static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530442 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443 int ecode;
444
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530445 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530446 if (!ath9k_hw_chip_test(ah))
447 return -ENODEV;
448 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400450 if (!AR_SREV_9300_20_OR_LATER(ah)) {
451 ecode = ar9002_hw_rf_claim(ah);
452 if (ecode != 0)
453 return ecode;
454 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700456 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457 if (ecode != 0)
458 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530459
Joe Perches226afe62010-12-02 19:12:37 -0800460 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
461 "Eeprom VER: %d, REV: %d\n",
462 ah->eep_ops->get_eeprom_ver(ah),
463 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530464
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400465 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
466 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800467 ath_err(ath9k_hw_common(ah),
468 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530469 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400470 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400471 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472
473 if (!AR_SREV_9100(ah)) {
474 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700475 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476 }
Sujithf1dc5602008-10-29 10:16:30 +0530477
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478 return 0;
479}
480
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400481static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700482{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400483 if (AR_SREV_9300_20_OR_LATER(ah))
484 ar9003_hw_attach_ops(ah);
485 else
486 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700487}
488
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400489/* Called for all hardware families */
490static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700491{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700492 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700493 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700494
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400495 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
496 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530498 ath9k_hw_read_revisions(ah);
499
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530500 /*
501 * Read back AR_WA into a permanent copy and set bits 14 and 17.
502 * We need to do this to avoid RMW of this register. We cannot
503 * read the reg when chip is asleep.
504 */
505 ah->WARegVal = REG_READ(ah, AR_WA);
506 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
507 AR_WA_ASPM_TIMER_BASED_DISABLE);
508
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800510 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700511 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700512 }
513
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400514 ath9k_hw_init_defaults(ah);
515 ath9k_hw_init_config(ah);
516
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400517 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700519 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800520 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700521 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522 }
523
524 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
525 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400526 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
527 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700528 ah->config.serialize_regmode =
529 SER_REG_MODE_ON;
530 } else {
531 ah->config.serialize_regmode =
532 SER_REG_MODE_OFF;
533 }
534 }
535
Joe Perches226afe62010-12-02 19:12:37 -0800536 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700537 ah->config.serialize_regmode);
538
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500539 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
540 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
541 else
542 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
543
Felix Fietkau6da5a722010-12-12 00:51:12 +0100544 switch (ah->hw_version.macVersion) {
545 case AR_SREV_VERSION_5416_PCI:
546 case AR_SREV_VERSION_5416_PCIE:
547 case AR_SREV_VERSION_9160:
548 case AR_SREV_VERSION_9100:
549 case AR_SREV_VERSION_9280:
550 case AR_SREV_VERSION_9285:
551 case AR_SREV_VERSION_9287:
552 case AR_SREV_VERSION_9271:
553 case AR_SREV_VERSION_9300:
554 case AR_SREV_VERSION_9485:
555 break;
556 default:
Joe Perches38002762010-12-02 19:12:36 -0800557 ath_err(common,
558 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
559 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700560 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 }
562
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400563 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400564 ah->is_pciexpress = false;
565
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ath9k_hw_init_cal_settings(ah);
568
569 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200570 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400572 if (!AR_SREV_9300_20_OR_LATER(ah))
573 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574
575 ath9k_hw_init_mode_regs(ah);
576
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400577
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530579 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580 else
581 ath9k_hw_disablepcie(ah);
582
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400583 if (!AR_SREV_9300_20_OR_LATER(ah))
584 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530585
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700586 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700588 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589
590 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100591 r = ath9k_hw_fill_cap_info(ah);
592 if (r)
593 return r;
594
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700595 r = ath9k_hw_init_macaddr(ah);
596 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800597 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599 }
600
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400601 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530602 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700603 else
Sujith2660b812009-02-09 13:27:26 +0530604 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700605
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400606 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700607
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400608 common->state = ATH_HW_INITIALIZED;
609
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700610 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611}
612
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400613int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530614{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 int ret;
616 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530617
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
619 switch (ah->hw_version.devid) {
620 case AR5416_DEVID_PCI:
621 case AR5416_DEVID_PCIE:
622 case AR5416_AR9100_DEVID:
623 case AR9160_DEVID_PCI:
624 case AR9280_DEVID_PCI:
625 case AR9280_DEVID_PCIE:
626 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400627 case AR9287_DEVID_PCI:
628 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400629 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400630 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800631 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400632 break;
633 default:
634 if (common->bus_ops->ath_bus_type == ATH_USB)
635 break;
Joe Perches38002762010-12-02 19:12:36 -0800636 ath_err(common, "Hardware device ID 0x%04x not supported\n",
637 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return -EOPNOTSUPP;
639 }
Sujithf1dc5602008-10-29 10:16:30 +0530640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641 ret = __ath9k_hw_init(ah);
642 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800643 ath_err(common,
644 "Unable to initialize hardware; initialization status: %d\n",
645 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646 return ret;
647 }
Sujithf1dc5602008-10-29 10:16:30 +0530648
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530650}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530652
Sujithcbe61d82009-02-09 13:27:12 +0530653static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530654{
Sujith7d0d0df2010-04-16 11:53:57 +0530655 ENABLE_REGWRITE_BUFFER(ah);
656
Sujithf1dc5602008-10-29 10:16:30 +0530657 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
658 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659
660 REG_WRITE(ah, AR_QOS_NO_ACK,
661 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
662 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
663 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
664
665 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
666 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
667 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
668 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530670
671 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530672}
673
Vivek Natarajanb1415812011-01-27 14:45:07 +0530674unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
675{
676 REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) & ~(PLL3_DO_MEAS_MASK)));
677 udelay(100);
678 REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) | PLL3_DO_MEAS_MASK));
679
680 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
681 udelay(100);
682
683 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
684}
685EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
686
Vivek Natarajan22983c32011-01-27 14:45:09 +0530687#define DPLL2_KD_VAL 0x3D
688#define DPLL2_KI_VAL 0x06
689#define DPLL3_PHASE_SHIFT_VAL 0x1
690
Sujithcbe61d82009-02-09 13:27:12 +0530691static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530692 struct ath9k_channel *chan)
693{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800694 u32 pll;
695
Vivek Natarajan22983c32011-01-27 14:45:09 +0530696 if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800697 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530698 REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);
699
700 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
701 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
702
703 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530704 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530705
706 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
707
708 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
709 AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
711 AR_CH0_DPLL2_KI, DPLL2_KI_VAL);
712
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
714 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
715 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530716 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530717 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800718
719 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530720
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100721 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530722
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400723 /* Switch the core clock for ar9271 to 117Mhz */
724 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530725 udelay(500);
726 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400727 }
728
Sujithf1dc5602008-10-29 10:16:30 +0530729 udelay(RTC_PLL_SETTLE_DELAY);
730
731 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
732}
733
Sujithcbe61d82009-02-09 13:27:12 +0530734static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800735 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530736{
Pavel Roskin152d5302010-03-31 18:05:37 -0400737 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530738 AR_IMR_TXURN |
739 AR_IMR_RXERR |
740 AR_IMR_RXORN |
741 AR_IMR_BCNMISC;
742
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400743 if (AR_SREV_9300_20_OR_LATER(ah)) {
744 imr_reg |= AR_IMR_RXOK_HP;
745 if (ah->config.rx_intr_mitigation)
746 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
747 else
748 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530749
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400750 } else {
751 if (ah->config.rx_intr_mitigation)
752 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
753 else
754 imr_reg |= AR_IMR_RXOK;
755 }
756
757 if (ah->config.tx_intr_mitigation)
758 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
759 else
760 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530761
Colin McCabed97809d2008-12-01 13:38:55 -0800762 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400763 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530764
Sujith7d0d0df2010-04-16 11:53:57 +0530765 ENABLE_REGWRITE_BUFFER(ah);
766
Pavel Roskin152d5302010-03-31 18:05:37 -0400767 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500768 ah->imrs2_reg |= AR_IMR_S2_GTT;
769 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530770
771 if (!AR_SREV_9100(ah)) {
772 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
773 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
774 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
775 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400776
Sujith7d0d0df2010-04-16 11:53:57 +0530777 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530778
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400779 if (AR_SREV_9300_20_OR_LATER(ah)) {
780 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
781 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
782 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
783 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
784 }
Sujithf1dc5602008-10-29 10:16:30 +0530785}
786
Felix Fietkau0005baf2010-01-15 02:33:40 +0100787static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530788{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100789 u32 val = ath9k_hw_mac_to_clks(ah, us);
790 val = min(val, (u32) 0xFFFF);
791 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530792}
793
Felix Fietkau0005baf2010-01-15 02:33:40 +0100794static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530795{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100796 u32 val = ath9k_hw_mac_to_clks(ah, us);
797 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
798 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
799}
800
801static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
802{
803 u32 val = ath9k_hw_mac_to_clks(ah, us);
804 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
805 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530806}
807
Sujithcbe61d82009-02-09 13:27:12 +0530808static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530809{
Sujithf1dc5602008-10-29 10:16:30 +0530810 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800811 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
812 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530813 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530814 return false;
815 } else {
816 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530817 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530818 return true;
819 }
820}
821
Felix Fietkau0005baf2010-01-15 02:33:40 +0100822void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530823{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100824 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
825 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100826 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100827 int sifstime;
828
Joe Perches226afe62010-12-02 19:12:37 -0800829 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
830 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530831
Sujith2660b812009-02-09 13:27:26 +0530832 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530833 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530834 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100835
836 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
837 sifstime = 16;
838 else
839 sifstime = 10;
840
Felix Fietkaue239d852010-01-15 02:34:58 +0100841 /* As defined by IEEE 802.11-2007 17.3.8.6 */
842 slottime = ah->slottime + 3 * ah->coverage_class;
843 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100844
845 /*
846 * Workaround for early ACK timeouts, add an offset to match the
847 * initval's 64us ack timeout value.
848 * This was initially only meant to work around an issue with delayed
849 * BA frames in some implementations, but it has been found to fix ACK
850 * timeout issues in other cases as well.
851 */
852 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
853 acktimeout += 64 - sifstime - ah->slottime;
854
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100855 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100856 ath9k_hw_set_ack_timeout(ah, acktimeout);
857 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530858 if (ah->globaltxtimeout != (u32) -1)
859 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530860}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100861EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530862
Sujith285f2dd2010-01-08 10:36:07 +0530863void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700864{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400865 struct ath_common *common = ath9k_hw_common(ah);
866
Sujith736b3a22010-03-17 14:25:24 +0530867 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400868 goto free_hw;
869
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700870 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400871
872free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400873 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700874}
Sujith285f2dd2010-01-08 10:36:07 +0530875EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700876
Sujithf1dc5602008-10-29 10:16:30 +0530877/*******/
878/* INI */
879/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700880
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400881u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400882{
883 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
884
885 if (IS_CHAN_B(chan))
886 ctl |= CTL_11B;
887 else if (IS_CHAN_G(chan))
888 ctl |= CTL_11G;
889 else
890 ctl |= CTL_11A;
891
892 return ctl;
893}
894
Sujithf1dc5602008-10-29 10:16:30 +0530895/****************************************/
896/* Reset and Channel Switching Routines */
897/****************************************/
898
Sujithcbe61d82009-02-09 13:27:12 +0530899static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530900{
Felix Fietkau57b32222010-04-15 17:39:22 -0400901 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530902 u32 regval;
903
Sujith7d0d0df2010-04-16 11:53:57 +0530904 ENABLE_REGWRITE_BUFFER(ah);
905
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400906 /*
907 * set AHB_MODE not to do cacheline prefetches
908 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400909 if (!AR_SREV_9300_20_OR_LATER(ah)) {
910 regval = REG_READ(ah, AR_AHB_MODE);
911 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
912 }
Sujithf1dc5602008-10-29 10:16:30 +0530913
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400914 /*
915 * let mac dma reads be in 128 byte chunks
916 */
Sujithf1dc5602008-10-29 10:16:30 +0530917 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
918 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
919
Sujith7d0d0df2010-04-16 11:53:57 +0530920 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530921
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400922 /*
923 * Restore TX Trigger Level to its pre-reset value.
924 * The initial value depends on whether aggregation is enabled, and is
925 * adjusted whenever underruns are detected.
926 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400927 if (!AR_SREV_9300_20_OR_LATER(ah))
928 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530929
Sujith7d0d0df2010-04-16 11:53:57 +0530930 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530931
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400932 /*
933 * let mac dma writes be in 128 byte chunks
934 */
Sujithf1dc5602008-10-29 10:16:30 +0530935 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
936 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
937
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400938 /*
939 * Setup receive FIFO threshold to hold off TX activities
940 */
Sujithf1dc5602008-10-29 10:16:30 +0530941 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
942
Felix Fietkau57b32222010-04-15 17:39:22 -0400943 if (AR_SREV_9300_20_OR_LATER(ah)) {
944 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
945 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
946
947 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
948 ah->caps.rx_status_len);
949 }
950
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400951 /*
952 * reduce the number of usable entries in PCU TXBUF to avoid
953 * wrap around issues.
954 */
Sujithf1dc5602008-10-29 10:16:30 +0530955 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400956 /* For AR9285 the number of Fifos are reduced to half.
957 * So set the usable tx buf size also to half to
958 * avoid data/delimiter underruns
959 */
Sujithf1dc5602008-10-29 10:16:30 +0530960 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
961 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400962 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530963 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
964 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
965 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400966
Sujith7d0d0df2010-04-16 11:53:57 +0530967 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530968
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400969 if (AR_SREV_9300_20_OR_LATER(ah))
970 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530971}
972
Sujithcbe61d82009-02-09 13:27:12 +0530973static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530974{
975 u32 val;
976
977 val = REG_READ(ah, AR_STA_ID1);
978 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
979 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800980 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530981 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
982 | AR_STA_ID1_KSRCH_MODE);
983 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
984 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800985 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400986 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530987 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
988 | AR_STA_ID1_KSRCH_MODE);
989 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
990 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800991 case NL80211_IFTYPE_STATION:
Sujithf1dc5602008-10-29 10:16:30 +0530992 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
993 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530994 default:
995 if (ah->is_monitoring)
996 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
997 break;
Sujithf1dc5602008-10-29 10:16:30 +0530998 }
999}
1000
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001001void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1002 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001003{
1004 u32 coef_exp, coef_man;
1005
1006 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1007 if ((coef_scaled >> coef_exp) & 0x1)
1008 break;
1009
1010 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1011
1012 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1013
1014 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1015 *coef_exponent = coef_exp - 16;
1016}
1017
Sujithcbe61d82009-02-09 13:27:12 +05301018static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301019{
1020 u32 rst_flags;
1021 u32 tmpReg;
1022
Sujith70768492009-02-16 13:23:12 +05301023 if (AR_SREV_9100(ah)) {
1024 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1025 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1026 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1027 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1028 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1029 }
1030
Sujith7d0d0df2010-04-16 11:53:57 +05301031 ENABLE_REGWRITE_BUFFER(ah);
1032
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001033 if (AR_SREV_9300_20_OR_LATER(ah)) {
1034 REG_WRITE(ah, AR_WA, ah->WARegVal);
1035 udelay(10);
1036 }
1037
Sujithf1dc5602008-10-29 10:16:30 +05301038 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1039 AR_RTC_FORCE_WAKE_ON_INT);
1040
1041 if (AR_SREV_9100(ah)) {
1042 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1043 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1044 } else {
1045 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1046 if (tmpReg &
1047 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1048 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001049 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301050 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001051
1052 val = AR_RC_HOSTIF;
1053 if (!AR_SREV_9300_20_OR_LATER(ah))
1054 val |= AR_RC_AHB;
1055 REG_WRITE(ah, AR_RC, val);
1056
1057 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301058 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301059
1060 rst_flags = AR_RTC_RC_MAC_WARM;
1061 if (type == ATH9K_RESET_COLD)
1062 rst_flags |= AR_RTC_RC_MAC_COLD;
1063 }
1064
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001065 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301066
1067 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301068
Sujithf1dc5602008-10-29 10:16:30 +05301069 udelay(50);
1070
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001071 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301072 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001073 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1074 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301075 return false;
1076 }
1077
1078 if (!AR_SREV_9100(ah))
1079 REG_WRITE(ah, AR_RC, 0);
1080
Sujithf1dc5602008-10-29 10:16:30 +05301081 if (AR_SREV_9100(ah))
1082 udelay(50);
1083
1084 return true;
1085}
1086
Sujithcbe61d82009-02-09 13:27:12 +05301087static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301088{
Sujith7d0d0df2010-04-16 11:53:57 +05301089 ENABLE_REGWRITE_BUFFER(ah);
1090
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001091 if (AR_SREV_9300_20_OR_LATER(ah)) {
1092 REG_WRITE(ah, AR_WA, ah->WARegVal);
1093 udelay(10);
1094 }
1095
Sujithf1dc5602008-10-29 10:16:30 +05301096 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1097 AR_RTC_FORCE_WAKE_ON_INT);
1098
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001099 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301100 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1101
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001102 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301103
Sujith7d0d0df2010-04-16 11:53:57 +05301104 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301105
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001106 if (!AR_SREV_9300_20_OR_LATER(ah))
1107 udelay(2);
1108
1109 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301110 REG_WRITE(ah, AR_RC, 0);
1111
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001112 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301113
1114 if (!ath9k_hw_wait(ah,
1115 AR_RTC_STATUS,
1116 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301117 AR_RTC_STATUS_ON,
1118 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001119 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1120 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301121 return false;
1122 }
1123
Sujithf1dc5602008-10-29 10:16:30 +05301124 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1125}
1126
Sujithcbe61d82009-02-09 13:27:12 +05301127static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301128{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001129 if (AR_SREV_9300_20_OR_LATER(ah)) {
1130 REG_WRITE(ah, AR_WA, ah->WARegVal);
1131 udelay(10);
1132 }
1133
Sujithf1dc5602008-10-29 10:16:30 +05301134 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1135 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1136
1137 switch (type) {
1138 case ATH9K_RESET_POWER_ON:
1139 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301140 case ATH9K_RESET_WARM:
1141 case ATH9K_RESET_COLD:
1142 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301143 default:
1144 return false;
1145 }
1146}
1147
Sujithcbe61d82009-02-09 13:27:12 +05301148static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301149 struct ath9k_channel *chan)
1150{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301151 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301152 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1153 return false;
1154 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301155 return false;
1156
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001157 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301158 return false;
1159
Sujith2660b812009-02-09 13:27:26 +05301160 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301161 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301162 ath9k_hw_set_rfmode(ah, chan);
1163
1164 return true;
1165}
1166
Sujithcbe61d82009-02-09 13:27:12 +05301167static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001168 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301169{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001170 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001171 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001172 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001173 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001174 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301175
1176 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1177 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001178 ath_dbg(common, ATH_DBG_QUEUE,
1179 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301180 return false;
1181 }
1182 }
1183
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001184 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001185 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301186 return false;
1187 }
1188
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001189 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301190
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001191 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001192 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001193 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001194 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301195 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001196 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001198 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001199 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301200 channel->max_antenna_gain * 2,
1201 channel->max_power * 2,
1202 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001203 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301204
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001205 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301206
1207 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1208 ath9k_hw_set_delta_slope(ah, chan);
1209
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001210 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301211
Sujithf1dc5602008-10-29 10:16:30 +05301212 return true;
1213}
1214
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001215bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301216{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001217 int count = 50;
1218 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301219
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001220 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001221 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301222
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001223 do {
1224 reg = REG_READ(ah, AR_OBS_BUS_1);
1225
1226 if ((reg & 0x7E7FFFEF) == 0x00702400)
1227 continue;
1228
1229 switch (reg & 0x7E000B00) {
1230 case 0x1E000000:
1231 case 0x52000B00:
1232 case 0x18000B00:
1233 continue;
1234 default:
1235 return true;
1236 }
1237 } while (count-- > 0);
1238
1239 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301240}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001241EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301242
Sujithcbe61d82009-02-09 13:27:12 +05301243int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001244 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001245{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001246 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001247 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301248 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001249 u32 saveDefAntenna;
1250 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301251 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001252 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001253
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001254 ah->txchainmask = common->tx_chainmask;
1255 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001256
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001257 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001258 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001259
Felix Fietkaud9891c72010-09-29 17:15:27 +02001260 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001261 ath9k_hw_getnf(ah, curchan);
1262
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001263 ah->caldata = caldata;
1264 if (caldata &&
1265 (chan->channel != caldata->channel ||
1266 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1267 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1268 /* Operating channel changed, reset channel calibration data */
1269 memset(caldata, 0, sizeof(*caldata));
1270 ath9k_init_nfcal_hist_buffer(ah, chan);
1271 }
1272
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001273 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301274 (ah->chip_fullsleep != true) &&
1275 (ah->curchan != NULL) &&
1276 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301278 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301279 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001280
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001281 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301282 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001283 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301284 if (AR_SREV_9271(ah))
1285 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001286 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001287 }
1288 }
1289
1290 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1291 if (saveDefAntenna == 0)
1292 saveDefAntenna = 1;
1293
1294 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1295
Sujith46fe7822009-09-17 09:25:25 +05301296 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001297 if (AR_SREV_9100(ah) ||
1298 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301299 tsf = ath9k_hw_gettsf64(ah);
1300
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301 saveLedState = REG_READ(ah, AR_CFG_LED) &
1302 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1303 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1304
1305 ath9k_hw_mark_phy_inactive(ah);
1306
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001307 ah->paprd_table_write_done = false;
1308
Sujith05020d22010-03-17 14:25:23 +05301309 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001310 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1311 REG_WRITE(ah,
1312 AR9271_RESET_POWER_DOWN_CONTROL,
1313 AR9271_RADIO_RF_RST);
1314 udelay(50);
1315 }
1316
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001318 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001319 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320 }
1321
Sujith05020d22010-03-17 14:25:23 +05301322 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001323 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1324 ah->htc_reset_init = false;
1325 REG_WRITE(ah,
1326 AR9271_RESET_POWER_DOWN_CONTROL,
1327 AR9271_GATE_MAC_CTL);
1328 udelay(50);
1329 }
1330
Sujith46fe7822009-09-17 09:25:25 +05301331 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001332 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301333 ath9k_hw_settsf64(ah, tsf);
1334
Felix Fietkau7a370812010-09-22 12:34:52 +02001335 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301336 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001337
Sujithe9141f72010-06-01 15:14:10 +05301338 if (!AR_SREV_9300_20_OR_LATER(ah))
1339 ar9002_hw_enable_async_fifo(ah);
1340
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001341 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001342 if (r)
1343 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001344
Felix Fietkauf860d522010-06-30 02:07:48 +02001345 /*
1346 * Some AR91xx SoC devices frequently fail to accept TSF writes
1347 * right after the chip reset. When that happens, write a new
1348 * value after the initvals have been applied, with an offset
1349 * based on measured time difference
1350 */
1351 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1352 tsf += 1500;
1353 ath9k_hw_settsf64(ah, tsf);
1354 }
1355
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001356 /* Setup MFP options for CCMP */
1357 if (AR_SREV_9280_20_OR_LATER(ah)) {
1358 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1359 * frames when constructing CCMP AAD. */
1360 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1361 0xc7ff);
1362 ah->sw_mgmt_crypto = false;
1363 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1364 /* Disable hardware crypto for management frames */
1365 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1366 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1367 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1368 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1369 ah->sw_mgmt_crypto = true;
1370 } else
1371 ah->sw_mgmt_crypto = true;
1372
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001373 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1374 ath9k_hw_set_delta_slope(ah, chan);
1375
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001376 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301377 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001378
Sujith7d0d0df2010-04-16 11:53:57 +05301379 ENABLE_REGWRITE_BUFFER(ah);
1380
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001381 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1382 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001383 | macStaId1
1384 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301385 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301386 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301387 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001388 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001390 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001392 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1393
Sujith7d0d0df2010-04-16 11:53:57 +05301394 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301395
Sujith Manoharan00e00032011-01-26 21:59:05 +05301396 ath9k_hw_set_operating_mode(ah, ah->opmode);
1397
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001398 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001399 if (r)
1400 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001401
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001402 ath9k_hw_set_clockrate(ah);
1403
Sujith7d0d0df2010-04-16 11:53:57 +05301404 ENABLE_REGWRITE_BUFFER(ah);
1405
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406 for (i = 0; i < AR_NUM_DCU; i++)
1407 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1408
Sujith7d0d0df2010-04-16 11:53:57 +05301409 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301410
Sujith2660b812009-02-09 13:27:26 +05301411 ah->intr_txqs = 0;
1412 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001413 ath9k_hw_resettxqueue(ah, i);
1414
Sujith2660b812009-02-09 13:27:26 +05301415 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001416 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001417 ath9k_hw_init_qos(ah);
1418
Sujith2660b812009-02-09 13:27:26 +05301419 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001420 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301421
Felix Fietkau0005baf2010-01-15 02:33:40 +01001422 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001424 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301425 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001426 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301427 }
1428
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 REG_WRITE(ah, AR_STA_ID1,
1430 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1431
1432 ath9k_hw_set_dma(ah);
1433
1434 REG_WRITE(ah, AR_OBS, 8);
1435
Sujith0ce024c2009-12-14 14:57:00 +05301436 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001437 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1438 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1439 }
1440
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001441 if (ah->config.tx_intr_mitigation) {
1442 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1443 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1444 }
1445
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001446 ath9k_hw_init_bb(ah, chan);
1447
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001448 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001449 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001450
Sujith7d0d0df2010-04-16 11:53:57 +05301451 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001452
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001453 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001454 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1455
Sujith7d0d0df2010-04-16 11:53:57 +05301456 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301457
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001458 /*
1459 * For big endian systems turn on swapping for descriptors
1460 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001461 if (AR_SREV_9100(ah)) {
1462 u32 mask;
1463 mask = REG_READ(ah, AR_CFG);
1464 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001465 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301466 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001467 } else {
1468 mask =
1469 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1470 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001471 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301472 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001473 }
1474 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301475 if (common->bus_ops->ath_bus_type == ATH_USB) {
1476 /* Configure AR9271 target WLAN */
1477 if (AR_SREV_9271(ah))
1478 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1479 else
1480 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1481 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001482#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001483 else
1484 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485#endif
1486 }
1487
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001488 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301489 ath9k_hw_btcoex_enable(ah);
1490
Felix Fietkau00c86592010-07-30 21:02:09 +02001491 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001492 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001493
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001494 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001496EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497
Sujithf1dc5602008-10-29 10:16:30 +05301498/******************************/
1499/* Power Management (Chipset) */
1500/******************************/
1501
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001502/*
1503 * Notify Power Mgt is disabled in self-generated frames.
1504 * If requested, force chip to sleep.
1505 */
Sujithcbe61d82009-02-09 13:27:12 +05301506static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301507{
1508 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1509 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001510 /*
1511 * Clear the RTC force wake bit to allow the
1512 * mac to go to sleep.
1513 */
Sujithf1dc5602008-10-29 10:16:30 +05301514 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1515 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001516 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301517 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1518
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001519 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301520 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301521 REG_CLR_BIT(ah, (AR_RTC_RESET),
1522 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301523 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001524
1525 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1526 if (AR_SREV_9300_20_OR_LATER(ah))
1527 REG_WRITE(ah, AR_WA,
1528 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001529}
1530
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001531/*
1532 * Notify Power Management is enabled in self-generating
1533 * frames. If request, set power mode of chip to
1534 * auto/normal. Duration in units of 128us (1/8 TU).
1535 */
Sujithcbe61d82009-02-09 13:27:12 +05301536static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001537{
Sujithf1dc5602008-10-29 10:16:30 +05301538 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1539 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301540 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001541
Sujithf1dc5602008-10-29 10:16:30 +05301542 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001543 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301544 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1545 AR_RTC_FORCE_WAKE_ON_INT);
1546 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001547 /*
1548 * Clear the RTC force wake bit to allow the
1549 * mac to go to sleep.
1550 */
Sujithf1dc5602008-10-29 10:16:30 +05301551 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1552 AR_RTC_FORCE_WAKE_EN);
1553 }
1554 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001555
1556 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1557 if (AR_SREV_9300_20_OR_LATER(ah))
1558 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301559}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001560
Sujithcbe61d82009-02-09 13:27:12 +05301561static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301562{
1563 u32 val;
1564 int i;
1565
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001566 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1567 if (AR_SREV_9300_20_OR_LATER(ah)) {
1568 REG_WRITE(ah, AR_WA, ah->WARegVal);
1569 udelay(10);
1570 }
1571
Sujithf1dc5602008-10-29 10:16:30 +05301572 if (setChip) {
1573 if ((REG_READ(ah, AR_RTC_STATUS) &
1574 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1575 if (ath9k_hw_set_reset_reg(ah,
1576 ATH9K_RESET_POWER_ON) != true) {
1577 return false;
1578 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001579 if (!AR_SREV_9300_20_OR_LATER(ah))
1580 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301581 }
1582 if (AR_SREV_9100(ah))
1583 REG_SET_BIT(ah, AR_RTC_RESET,
1584 AR_RTC_RESET_EN);
1585
1586 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1587 AR_RTC_FORCE_WAKE_EN);
1588 udelay(50);
1589
1590 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1591 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1592 if (val == AR_RTC_STATUS_ON)
1593 break;
1594 udelay(50);
1595 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1596 AR_RTC_FORCE_WAKE_EN);
1597 }
1598 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001599 ath_err(ath9k_hw_common(ah),
1600 "Failed to wakeup in %uus\n",
1601 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301602 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001603 }
1604 }
1605
Sujithf1dc5602008-10-29 10:16:30 +05301606 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1607
1608 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001609}
1610
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001611bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301612{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001613 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301614 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301615 static const char *modes[] = {
1616 "AWAKE",
1617 "FULL-SLEEP",
1618 "NETWORK SLEEP",
1619 "UNDEFINED"
1620 };
Sujithf1dc5602008-10-29 10:16:30 +05301621
Gabor Juhoscbdec972009-07-24 17:27:22 +02001622 if (ah->power_mode == mode)
1623 return status;
1624
Joe Perches226afe62010-12-02 19:12:37 -08001625 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1626 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301627
1628 switch (mode) {
1629 case ATH9K_PM_AWAKE:
1630 status = ath9k_hw_set_power_awake(ah, setChip);
1631 break;
1632 case ATH9K_PM_FULL_SLEEP:
1633 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301634 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301635 break;
1636 case ATH9K_PM_NETWORK_SLEEP:
1637 ath9k_set_power_network_sleep(ah, setChip);
1638 break;
1639 default:
Joe Perches38002762010-12-02 19:12:36 -08001640 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301641 return false;
1642 }
Sujith2660b812009-02-09 13:27:26 +05301643 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301644
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001645 /*
1646 * XXX: If this warning never comes up after a while then
1647 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1648 * ath9k_hw_setpower() return type void.
1649 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301650
1651 if (!(ah->ah_flags & AH_UNPLUGGED))
1652 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001653
Sujithf1dc5602008-10-29 10:16:30 +05301654 return status;
1655}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001656EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301657
Sujithf1dc5602008-10-29 10:16:30 +05301658/*******************/
1659/* Beacon Handling */
1660/*******************/
1661
Sujithcbe61d82009-02-09 13:27:12 +05301662void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001663{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664 int flags = 0;
1665
Sujith7d0d0df2010-04-16 11:53:57 +05301666 ENABLE_REGWRITE_BUFFER(ah);
1667
Sujith2660b812009-02-09 13:27:26 +05301668 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001669 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001670 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001671 REG_SET_BIT(ah, AR_TXCFG,
1672 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1673 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1674 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301675 (ah->atim_window ? ah->
1676 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001677 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001678 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1680 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1681 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301682 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301683 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001684 REG_WRITE(ah, AR_NEXT_SWBA,
1685 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301686 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301687 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001688 flags |=
1689 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1690 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001691 default:
Joe Perches226afe62010-12-02 19:12:37 -08001692 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1693 "%s: unsupported opmode: %d\n",
1694 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001695 return;
1696 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001697 }
1698
1699 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1700 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1701 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1702 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1703
Sujith7d0d0df2010-04-16 11:53:57 +05301704 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301705
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706 beacon_period &= ~ATH9K_BEACON_ENA;
1707 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001708 ath9k_hw_reset_tsf(ah);
1709 }
1710
1711 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1712}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001713EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001714
Sujithcbe61d82009-02-09 13:27:12 +05301715void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301716 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001717{
1718 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301719 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001720 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721
Sujith7d0d0df2010-04-16 11:53:57 +05301722 ENABLE_REGWRITE_BUFFER(ah);
1723
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1725
1726 REG_WRITE(ah, AR_BEACON_PERIOD,
1727 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1728 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1729 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1730
Sujith7d0d0df2010-04-16 11:53:57 +05301731 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301732
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001733 REG_RMW_FIELD(ah, AR_RSSI_THR,
1734 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1735
1736 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1737
1738 if (bs->bs_sleepduration > beaconintval)
1739 beaconintval = bs->bs_sleepduration;
1740
1741 dtimperiod = bs->bs_dtimperiod;
1742 if (bs->bs_sleepduration > dtimperiod)
1743 dtimperiod = bs->bs_sleepduration;
1744
1745 if (beaconintval == dtimperiod)
1746 nextTbtt = bs->bs_nextdtim;
1747 else
1748 nextTbtt = bs->bs_nexttbtt;
1749
Joe Perches226afe62010-12-02 19:12:37 -08001750 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1751 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1752 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1753 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001754
Sujith7d0d0df2010-04-16 11:53:57 +05301755 ENABLE_REGWRITE_BUFFER(ah);
1756
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757 REG_WRITE(ah, AR_NEXT_DTIM,
1758 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1759 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1760
1761 REG_WRITE(ah, AR_SLEEP1,
1762 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1763 | AR_SLEEP1_ASSUME_DTIM);
1764
Sujith60b67f52008-08-07 10:52:38 +05301765 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1767 else
1768 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1769
1770 REG_WRITE(ah, AR_SLEEP2,
1771 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1772
1773 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1774 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1775
Sujith7d0d0df2010-04-16 11:53:57 +05301776 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301777
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001778 REG_SET_BIT(ah, AR_TIMER_MODE,
1779 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1780 AR_DTIM_TIMER_EN);
1781
Sujith4af9cf42009-02-12 10:06:47 +05301782 /* TSF Out of Range Threshold */
1783 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001784}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001785EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786
Sujithf1dc5602008-10-29 10:16:30 +05301787/*******************/
1788/* HW Capabilities */
1789/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001791int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001792{
Sujith2660b812009-02-09 13:27:26 +05301793 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001794 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001795 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001796 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001797
Sujithf1dc5602008-10-29 10:16:30 +05301798 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001799 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001800
Sujithf74df6f2009-02-09 13:27:24 +05301801 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001802 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301803
Sujithf74df6f2009-02-09 13:27:24 +05301804 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001805 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301806 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001807 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301808
Sujithf74df6f2009-02-09 13:27:24 +05301809 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301810
Sujith2660b812009-02-09 13:27:26 +05301811 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301812 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001813 if (regulatory->current_rd == 0x64 ||
1814 regulatory->current_rd == 0x65)
1815 regulatory->current_rd += 5;
1816 else if (regulatory->current_rd == 0x41)
1817 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001818 ath_dbg(common, ATH_DBG_REGULATORY,
1819 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001820 }
Sujithdc2222a2008-08-14 13:26:55 +05301821
Sujithf74df6f2009-02-09 13:27:24 +05301822 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001823 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001824 ath_err(common,
1825 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001826 return -EINVAL;
1827 }
1828
Felix Fietkaud4659912010-10-14 16:02:39 +02001829 if (eeval & AR5416_OPFLAGS_11A)
1830 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001831
Felix Fietkaud4659912010-10-14 16:02:39 +02001832 if (eeval & AR5416_OPFLAGS_11G)
1833 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301834
Sujithf74df6f2009-02-09 13:27:24 +05301835 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001836 /*
1837 * For AR9271 we will temporarilly uses the rx chainmax as read from
1838 * the EEPROM.
1839 */
Sujith8147f5d2009-02-20 15:13:23 +05301840 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001841 !(eeval & AR5416_OPFLAGS_11A) &&
1842 !(AR_SREV_9271(ah)))
1843 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301844 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1845 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001846 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301847 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301848
Felix Fietkau7a370812010-09-22 12:34:52 +02001849 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301850
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001851 /* enable key search for every frame in an aggregate */
1852 if (AR_SREV_9300_20_OR_LATER(ah))
1853 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1854
Sujithf1dc5602008-10-29 10:16:30 +05301855 pCap->low_2ghz_chan = 2312;
1856 pCap->high_2ghz_chan = 2732;
1857
1858 pCap->low_5ghz_chan = 4920;
1859 pCap->high_5ghz_chan = 6100;
1860
Bruno Randolfce2220d2010-09-17 11:36:25 +09001861 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1862
Sujith2660b812009-02-09 13:27:26 +05301863 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301864 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1865 else
1866 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1867
Sujithf1dc5602008-10-29 10:16:30 +05301868 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1869 pCap->total_queues =
1870 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1871 else
1872 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1873
1874 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1875 pCap->keycache_size =
1876 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1877 else
1878 pCap->keycache_size = AR_KEYTABLE_SIZE;
1879
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001880 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1881 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1882 else
1883 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301884
Sujith5b5fa352010-03-17 14:25:15 +05301885 if (AR_SREV_9271(ah))
1886 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301887 else if (AR_DEVID_7010(ah))
1888 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001889 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301890 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001891 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301892 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1893 else
1894 pCap->num_gpio_pins = AR_NUM_GPIO;
1895
Sujithf1dc5602008-10-29 10:16:30 +05301896 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1897 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1898 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1899 } else {
1900 pCap->rts_aggr_limit = (8 * 1024);
1901 }
1902
1903 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1904
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301905#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301906 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1907 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1908 ah->rfkill_gpio =
1909 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1910 ah->rfkill_polarity =
1911 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301912
1913 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1914 }
1915#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001916 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301917 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1918 else
1919 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301920
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301921 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301922 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1923 else
1924 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1925
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001926 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301927 pCap->reg_cap =
1928 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1929 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1930 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1931 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1932 } else {
1933 pCap->reg_cap =
1934 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1935 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1936 }
1937
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301938 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1939 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1940 AR_SREV_5416(ah))
1941 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301942
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001943 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001944 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1945 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301946
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301947 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001948 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1949 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301950 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001951 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301952 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301953 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001954 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301955 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001956
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001957 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001958 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1959 if (!AR_SREV_9485(ah))
1960 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1961
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001962 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1963 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1964 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001965 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001966 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001967 if (!ah->config.paprd_disable &&
1968 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001969 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001970 } else {
1971 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001972 if (AR_SREV_9280_20(ah) &&
1973 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1974 AR5416_EEP_MINOR_VER_16) ||
1975 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1976 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001977 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001978
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001979 if (AR_SREV_9300_20_OR_LATER(ah))
1980 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1981
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001982 if (AR_SREV_9300_20_OR_LATER(ah))
1983 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1984
Felix Fietkaua42acef2010-09-22 12:34:54 +02001985 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001986 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1987
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001988 if (AR_SREV_9285(ah))
1989 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1990 ant_div_ctl1 =
1991 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1992 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1993 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1994 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301995 if (AR_SREV_9300_20_OR_LATER(ah)) {
1996 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1997 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1998 }
1999
2000
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002001
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002002 if (AR_SREV_9485_10(ah)) {
2003 pCap->pcie_lcr_extsync_en = true;
2004 pCap->pcie_lcr_offset = 0x80;
2005 }
2006
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002007 tx_chainmask = pCap->tx_chainmask;
2008 rx_chainmask = pCap->rx_chainmask;
2009 while (tx_chainmask || rx_chainmask) {
2010 if (tx_chainmask & BIT(0))
2011 pCap->max_txchains++;
2012 if (rx_chainmask & BIT(0))
2013 pCap->max_rxchains++;
2014
2015 tx_chainmask >>= 1;
2016 rx_chainmask >>= 1;
2017 }
2018
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002019 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002020}
2021
Sujithf1dc5602008-10-29 10:16:30 +05302022/****************************/
2023/* GPIO / RFKILL / Antennae */
2024/****************************/
2025
Sujithcbe61d82009-02-09 13:27:12 +05302026static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302027 u32 gpio, u32 type)
2028{
2029 int addr;
2030 u32 gpio_shift, tmp;
2031
2032 if (gpio > 11)
2033 addr = AR_GPIO_OUTPUT_MUX3;
2034 else if (gpio > 5)
2035 addr = AR_GPIO_OUTPUT_MUX2;
2036 else
2037 addr = AR_GPIO_OUTPUT_MUX1;
2038
2039 gpio_shift = (gpio % 6) * 5;
2040
2041 if (AR_SREV_9280_20_OR_LATER(ah)
2042 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2043 REG_RMW(ah, addr, (type << gpio_shift),
2044 (0x1f << gpio_shift));
2045 } else {
2046 tmp = REG_READ(ah, addr);
2047 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2048 tmp &= ~(0x1f << gpio_shift);
2049 tmp |= (type << gpio_shift);
2050 REG_WRITE(ah, addr, tmp);
2051 }
2052}
2053
Sujithcbe61d82009-02-09 13:27:12 +05302054void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302055{
2056 u32 gpio_shift;
2057
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002058 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302059
Sujith88c1f4f2010-06-30 14:46:31 +05302060 if (AR_DEVID_7010(ah)) {
2061 gpio_shift = gpio;
2062 REG_RMW(ah, AR7010_GPIO_OE,
2063 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2064 (AR7010_GPIO_OE_MASK << gpio_shift));
2065 return;
2066 }
Sujithf1dc5602008-10-29 10:16:30 +05302067
Sujith88c1f4f2010-06-30 14:46:31 +05302068 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302069 REG_RMW(ah,
2070 AR_GPIO_OE_OUT,
2071 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2072 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2073}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002074EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302075
Sujithcbe61d82009-02-09 13:27:12 +05302076u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302077{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302078#define MS_REG_READ(x, y) \
2079 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2080
Sujith2660b812009-02-09 13:27:26 +05302081 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302082 return 0xffffffff;
2083
Sujith88c1f4f2010-06-30 14:46:31 +05302084 if (AR_DEVID_7010(ah)) {
2085 u32 val;
2086 val = REG_READ(ah, AR7010_GPIO_IN);
2087 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2088 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002089 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2090 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002091 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302092 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002093 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302094 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002095 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302096 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002097 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302098 return MS_REG_READ(AR928X, gpio) != 0;
2099 else
2100 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302101}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002102EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302103
Sujithcbe61d82009-02-09 13:27:12 +05302104void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302105 u32 ah_signal_type)
2106{
2107 u32 gpio_shift;
2108
Sujith88c1f4f2010-06-30 14:46:31 +05302109 if (AR_DEVID_7010(ah)) {
2110 gpio_shift = gpio;
2111 REG_RMW(ah, AR7010_GPIO_OE,
2112 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2113 (AR7010_GPIO_OE_MASK << gpio_shift));
2114 return;
2115 }
2116
Sujithf1dc5602008-10-29 10:16:30 +05302117 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302118 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302119 REG_RMW(ah,
2120 AR_GPIO_OE_OUT,
2121 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2122 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2123}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002124EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302125
Sujithcbe61d82009-02-09 13:27:12 +05302126void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302127{
Sujith88c1f4f2010-06-30 14:46:31 +05302128 if (AR_DEVID_7010(ah)) {
2129 val = val ? 0 : 1;
2130 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2131 AR_GPIO_BIT(gpio));
2132 return;
2133 }
2134
Sujith5b5fa352010-03-17 14:25:15 +05302135 if (AR_SREV_9271(ah))
2136 val = ~val;
2137
Sujithf1dc5602008-10-29 10:16:30 +05302138 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2139 AR_GPIO_BIT(gpio));
2140}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002141EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302142
Sujithcbe61d82009-02-09 13:27:12 +05302143u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302144{
2145 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2146}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002147EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302148
Sujithcbe61d82009-02-09 13:27:12 +05302149void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302150{
2151 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2152}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002153EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302154
Sujithf1dc5602008-10-29 10:16:30 +05302155/*********************/
2156/* General Operation */
2157/*********************/
2158
Sujithcbe61d82009-02-09 13:27:12 +05302159u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302160{
2161 u32 bits = REG_READ(ah, AR_RX_FILTER);
2162 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2163
2164 if (phybits & AR_PHY_ERR_RADAR)
2165 bits |= ATH9K_RX_FILTER_PHYRADAR;
2166 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2167 bits |= ATH9K_RX_FILTER_PHYERR;
2168
2169 return bits;
2170}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002171EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302172
Sujithcbe61d82009-02-09 13:27:12 +05302173void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302174{
2175 u32 phybits;
2176
Sujith7d0d0df2010-04-16 11:53:57 +05302177 ENABLE_REGWRITE_BUFFER(ah);
2178
Sujith7ea310b2009-09-03 12:08:43 +05302179 REG_WRITE(ah, AR_RX_FILTER, bits);
2180
Sujithf1dc5602008-10-29 10:16:30 +05302181 phybits = 0;
2182 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2183 phybits |= AR_PHY_ERR_RADAR;
2184 if (bits & ATH9K_RX_FILTER_PHYERR)
2185 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2186 REG_WRITE(ah, AR_PHY_ERR, phybits);
2187
2188 if (phybits)
2189 REG_WRITE(ah, AR_RXCFG,
2190 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2191 else
2192 REG_WRITE(ah, AR_RXCFG,
2193 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302194
2195 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302196}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002197EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302198
Sujithcbe61d82009-02-09 13:27:12 +05302199bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302200{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302201 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2202 return false;
2203
2204 ath9k_hw_init_pll(ah, NULL);
2205 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302206}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002207EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302208
Sujithcbe61d82009-02-09 13:27:12 +05302209bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302210{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002211 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302212 return false;
2213
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302214 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2215 return false;
2216
2217 ath9k_hw_init_pll(ah, NULL);
2218 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002220EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302221
Felix Fietkaude40f312010-10-20 03:08:53 +02002222void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302223{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002224 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302225 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002226 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302227
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002228 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302229
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002230 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002231 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002232 channel->max_antenna_gain * 2,
2233 channel->max_power * 2,
2234 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002235 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302236}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002237EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302238
Sujithcbe61d82009-02-09 13:27:12 +05302239void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302240{
Sujith2660b812009-02-09 13:27:26 +05302241 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302242}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002243EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302244
Sujithcbe61d82009-02-09 13:27:12 +05302245void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302246{
2247 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2248 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2249}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002250EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302251
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002252void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302253{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002254 struct ath_common *common = ath9k_hw_common(ah);
2255
2256 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2257 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2258 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302259}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002260EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302261
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002262#define ATH9K_MAX_TSF_READ 10
2263
Sujithcbe61d82009-02-09 13:27:12 +05302264u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302265{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002266 u32 tsf_lower, tsf_upper1, tsf_upper2;
2267 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302268
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002269 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2270 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2271 tsf_lower = REG_READ(ah, AR_TSF_L32);
2272 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2273 if (tsf_upper2 == tsf_upper1)
2274 break;
2275 tsf_upper1 = tsf_upper2;
2276 }
Sujithf1dc5602008-10-29 10:16:30 +05302277
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002278 WARN_ON( i == ATH9K_MAX_TSF_READ );
2279
2280 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302281}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002282EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302283
Sujithcbe61d82009-02-09 13:27:12 +05302284void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002285{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002286 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002287 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002288}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002289EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002290
Sujithcbe61d82009-02-09 13:27:12 +05302291void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302292{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002293 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2294 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002295 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2296 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002297
Sujithf1dc5602008-10-29 10:16:30 +05302298 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002300EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301
Sujith54e4cec2009-08-07 09:45:09 +05302302void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302305 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306 else
Sujith2660b812009-02-09 13:27:26 +05302307 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002309EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002311void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002313 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302314 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002316 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302317 macmode = AR_2040_JOINED_RX_CLEAR;
2318 else
2319 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320
Sujithf1dc5602008-10-29 10:16:30 +05302321 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302323
2324/* HW Generic timers configuration */
2325
2326static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2327{
2328 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2329 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2330 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2331 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2332 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2333 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2334 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2335 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2336 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2337 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2338 AR_NDP2_TIMER_MODE, 0x0002},
2339 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2340 AR_NDP2_TIMER_MODE, 0x0004},
2341 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2342 AR_NDP2_TIMER_MODE, 0x0008},
2343 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2344 AR_NDP2_TIMER_MODE, 0x0010},
2345 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2346 AR_NDP2_TIMER_MODE, 0x0020},
2347 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2348 AR_NDP2_TIMER_MODE, 0x0040},
2349 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2350 AR_NDP2_TIMER_MODE, 0x0080}
2351};
2352
2353/* HW generic timer primitives */
2354
2355/* compute and clear index of rightmost 1 */
2356static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2357{
2358 u32 b;
2359
2360 b = *mask;
2361 b &= (0-b);
2362 *mask &= ~b;
2363 b *= debruijn32;
2364 b >>= 27;
2365
2366 return timer_table->gen_timer_index[b];
2367}
2368
Felix Fietkau744bcb42010-10-15 20:03:33 +02002369static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302370{
2371 return REG_READ(ah, AR_TSF_L32);
2372}
2373
2374struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2375 void (*trigger)(void *),
2376 void (*overflow)(void *),
2377 void *arg,
2378 u8 timer_index)
2379{
2380 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2381 struct ath_gen_timer *timer;
2382
2383 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2384
2385 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002386 ath_err(ath9k_hw_common(ah),
2387 "Failed to allocate memory for hw timer[%d]\n",
2388 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302389 return NULL;
2390 }
2391
2392 /* allocate a hardware generic timer slot */
2393 timer_table->timers[timer_index] = timer;
2394 timer->index = timer_index;
2395 timer->trigger = trigger;
2396 timer->overflow = overflow;
2397 timer->arg = arg;
2398
2399 return timer;
2400}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002401EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302402
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002403void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2404 struct ath_gen_timer *timer,
2405 u32 timer_next,
2406 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302407{
2408 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2409 u32 tsf;
2410
2411 BUG_ON(!timer_period);
2412
2413 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2414
2415 tsf = ath9k_hw_gettsf32(ah);
2416
Joe Perches226afe62010-12-02 19:12:37 -08002417 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2418 "current tsf %x period %x timer_next %x\n",
2419 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302420
2421 /*
2422 * Pull timer_next forward if the current TSF already passed it
2423 * because of software latency
2424 */
2425 if (timer_next < tsf)
2426 timer_next = tsf + timer_period;
2427
2428 /*
2429 * Program generic timer registers
2430 */
2431 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2432 timer_next);
2433 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2434 timer_period);
2435 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2436 gen_tmr_configuration[timer->index].mode_mask);
2437
2438 /* Enable both trigger and thresh interrupt masks */
2439 REG_SET_BIT(ah, AR_IMR_S5,
2440 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2441 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302442}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002443EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302444
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002445void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302446{
2447 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2448
2449 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2450 (timer->index >= ATH_MAX_GEN_TIMER)) {
2451 return;
2452 }
2453
2454 /* Clear generic timer enable bits. */
2455 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2456 gen_tmr_configuration[timer->index].mode_mask);
2457
2458 /* Disable both trigger and thresh interrupt masks */
2459 REG_CLR_BIT(ah, AR_IMR_S5,
2460 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2461 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2462
2463 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302464}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002465EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302466
2467void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2468{
2469 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2470
2471 /* free the hardware generic timer slot */
2472 timer_table->timers[timer->index] = NULL;
2473 kfree(timer);
2474}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002475EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302476
2477/*
2478 * Generic Timer Interrupts handling
2479 */
2480void ath_gen_timer_isr(struct ath_hw *ah)
2481{
2482 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2483 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002484 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302485 u32 trigger_mask, thresh_mask, index;
2486
2487 /* get hardware generic timer interrupt status */
2488 trigger_mask = ah->intr_gen_timer_trigger;
2489 thresh_mask = ah->intr_gen_timer_thresh;
2490 trigger_mask &= timer_table->timer_mask.val;
2491 thresh_mask &= timer_table->timer_mask.val;
2492
2493 trigger_mask &= ~thresh_mask;
2494
2495 while (thresh_mask) {
2496 index = rightmost_index(timer_table, &thresh_mask);
2497 timer = timer_table->timers[index];
2498 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002499 ath_dbg(common, ATH_DBG_HWTIMER,
2500 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302501 timer->overflow(timer->arg);
2502 }
2503
2504 while (trigger_mask) {
2505 index = rightmost_index(timer_table, &trigger_mask);
2506 timer = timer_table->timers[index];
2507 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002508 ath_dbg(common, ATH_DBG_HWTIMER,
2509 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302510 timer->trigger(timer->arg);
2511 }
2512}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002513EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002514
Sujith05020d22010-03-17 14:25:23 +05302515/********/
2516/* HTC */
2517/********/
2518
2519void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2520{
2521 ah->htc_reset_init = true;
2522}
2523EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2524
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002525static struct {
2526 u32 version;
2527 const char * name;
2528} ath_mac_bb_names[] = {
2529 /* Devices with external radios */
2530 { AR_SREV_VERSION_5416_PCI, "5416" },
2531 { AR_SREV_VERSION_5416_PCIE, "5418" },
2532 { AR_SREV_VERSION_9100, "9100" },
2533 { AR_SREV_VERSION_9160, "9160" },
2534 /* Single-chip solutions */
2535 { AR_SREV_VERSION_9280, "9280" },
2536 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002537 { AR_SREV_VERSION_9287, "9287" },
2538 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002539 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302540 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002541};
2542
2543/* For devices with external radios */
2544static struct {
2545 u16 version;
2546 const char * name;
2547} ath_rf_names[] = {
2548 { 0, "5133" },
2549 { AR_RAD5133_SREV_MAJOR, "5133" },
2550 { AR_RAD5122_SREV_MAJOR, "5122" },
2551 { AR_RAD2133_SREV_MAJOR, "2133" },
2552 { AR_RAD2122_SREV_MAJOR, "2122" }
2553};
2554
2555/*
2556 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2557 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002558static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002559{
2560 int i;
2561
2562 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2563 if (ath_mac_bb_names[i].version == mac_bb_version) {
2564 return ath_mac_bb_names[i].name;
2565 }
2566 }
2567
2568 return "????";
2569}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002570
2571/*
2572 * Return the RF name. "????" is returned if the RF is unknown.
2573 * Used for devices with external radios.
2574 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002575static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002576{
2577 int i;
2578
2579 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2580 if (ath_rf_names[i].version == rf_version) {
2581 return ath_rf_names[i].name;
2582 }
2583 }
2584
2585 return "????";
2586}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002587
2588void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2589{
2590 int used;
2591
2592 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002593 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002594 used = snprintf(hw_name, len,
2595 "Atheros AR%s Rev:%x",
2596 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2597 ah->hw_version.macRev);
2598 }
2599 else {
2600 used = snprintf(hw_name, len,
2601 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2602 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2603 ah->hw_version.macRev,
2604 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2605 AR_RADIO_SREV_MAJOR)),
2606 ah->hw_version.phyRev);
2607 }
2608
2609 hw_name[used] = '\0';
2610}
2611EXPORT_SYMBOL(ath9k_hw_name);