blob: f8e1fbbbfc5e60a70bf0f18a120d6f03e5b52248 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070048#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053049#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020050#define AR9300_DEVID_AR9330 0x0035
Mohammed Shafi Shajakhane0f26e22012-08-02 11:58:50 +053051#define AR9485_DEVID_AR1111 0x0037
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040052
Sujith394cf0a2009-02-09 13:26:54 +053053#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040054
Sujith394cf0a2009-02-09 13:26:54 +053055#define AR_SUBVENDOR_ID_NOG 0x0e11
56#define AR_SUBVENDOR_ID_NEW_A 0x7065
57#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053059#define AR9280_COEX2WIRE_SUBSYSID 0x309b
60#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
61#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
62
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070063#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
64
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070065#define ATH_DEFAULT_NOISE_FLOOR -95
66
John W. Linville04658fb2009-11-13 13:12:59 -050067#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070068
Felix Fietkaucac42202010-10-09 02:39:30 +020069#define ATH9K_NUM_CHANNELS 38
70
Sujith394cf0a2009-02-09 13:26:54 +053071/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070072#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010073 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070074
75#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010076 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077
Sujith Manoharan09a525d2011-01-04 13:17:18 +053078#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010079 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053080
Felix Fietkau845e03c2011-03-23 20:57:25 +010081#define REG_RMW(_ah, _reg, _set, _clr) \
82 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
83
Sujith20b3efd2010-04-16 11:53:55 +053084#define ENABLE_REGWRITE_BUFFER(_ah) \
85 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010086 if ((_ah)->reg_ops.enable_write_buffer) \
87 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053088 } while (0)
89
Sujith20b3efd2010-04-16 11:53:55 +053090#define REGWRITE_BUFFER_FLUSH(_ah) \
91 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010092 if ((_ah)->reg_ops.write_flush) \
93 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053094 } while (0)
95
Rajkumar Manoharan26526202011-07-29 17:38:08 +053096#define PR_EEP(_s, _val) \
97 do { \
98 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
99 _s, (_val)); \
100 } while (0)
101
Sujith394cf0a2009-02-09 13:26:54 +0530102#define SM(_v, _f) (((_v) << _f##_S) & _f)
103#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530104#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100105 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400106#define REG_READ_FIELD(_a, _r, _f) \
107 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530108#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100109 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530110#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100111 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530113#define DO_DELAY(x) do { \
114 if (((++(x) % 64) == 0) && \
115 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
116 != ATH_USB)) \
117 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530118 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100120#define REG_WRITE_ARRAY(iniarray, column, regWr) \
121 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122
Sujith394cf0a2009-02-09 13:26:54 +0530123#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
124#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
125#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
126#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530127#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530128#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
129#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530130#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
131#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
132#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
133#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
134#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
135#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
136#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
137#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
138#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
139#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140
Sujith394cf0a2009-02-09 13:26:54 +0530141#define AR_GPIOD_MASK 0x00001FFF
142#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530145#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530146#define COEF_SCALE_S 24
147#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700148
Sujith394cf0a2009-02-09 13:26:54 +0530149#define ATH9K_ANTENNA0_CHAINMASK 0x1
150#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define ATH9K_NUM_DMA_DEBUG_REGS 8
153#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700154
Sujith394cf0a2009-02-09 13:26:54 +0530155#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530156#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200157#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530158#define AH_TIME_QUANTUM 10
159#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530160#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530161#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530162#define UPPER_5G_SUB_BAND_START 5700
163#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700164
Sujith394cf0a2009-02-09 13:26:54 +0530165#define CAB_TIMEOUT_VAL 10
166#define BEACON_TIMEOUT_VAL 10
167#define MIN_BEACON_TIMEOUT_VAL 1
168#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700169
Sujith394cf0a2009-02-09 13:26:54 +0530170#define INIT_CONFIG_STATUS 0x00000000
171#define INIT_RSSI_THR 0x00000700
172#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700173
Sujith394cf0a2009-02-09 13:26:54 +0530174#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700175
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400176#define ATH9K_HW_RX_HP_QDEPTH 16
177#define ATH9K_HW_RX_LP_QDEPTH 128
178
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530179#define PAPRD_GAIN_TABLE_ENTRIES 32
180#define PAPRD_TABLE_SZ 24
181#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400182
Felix Fietkau066dae92010-11-07 14:59:39 +0100183enum ath_hw_txq_subtype {
184 ATH_TXQ_AC_BE = 0,
185 ATH_TXQ_AC_BK = 1,
186 ATH_TXQ_AC_VI = 2,
187 ATH_TXQ_AC_VO = 3,
188};
189
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400190enum ath_ini_subsys {
191 ATH_INI_PRE = 0,
192 ATH_INI_CORE,
193 ATH_INI_POST,
194 ATH_INI_NUM_SPLIT,
195};
196
Sujith394cf0a2009-02-09 13:26:54 +0530197enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200198 ATH9K_HW_CAP_HT = BIT(0),
199 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530200 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
201 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
202 ATH9K_HW_CAP_EDMA = BIT(4),
203 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
204 ATH9K_HW_CAP_LDPC = BIT(6),
205 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
206 ATH9K_HW_CAP_SGI_20 = BIT(8),
207 ATH9K_HW_CAP_PAPRD = BIT(9),
208 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
209 ATH9K_HW_CAP_2GHZ = BIT(11),
210 ATH9K_HW_CAP_5GHZ = BIT(12),
211 ATH9K_HW_CAP_APM = BIT(13),
212 ATH9K_HW_CAP_RTT = BIT(14),
213 ATH9K_HW_CAP_MCI = BIT(15),
214 ATH9K_HW_CAP_DFS = BIT(16),
Sujith394cf0a2009-02-09 13:26:54 +0530215};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700216
Sujith394cf0a2009-02-09 13:26:54 +0530217struct ath9k_hw_capabilities {
218 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530219 u16 rts_aggr_limit;
220 u8 tx_chainmask;
221 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800222 u8 max_txchains;
223 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530224 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400225 u8 rx_hp_qdepth;
226 u8 rx_lp_qdepth;
227 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400228 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400229 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800230 u16 pcie_lcr_offset;
231 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530232};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700233
Sujith394cf0a2009-02-09 13:26:54 +0530234struct ath9k_ops_config {
235 int dma_beacon_response_time;
236 int sw_beacon_response_time;
237 int additional_swba_backoff;
238 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400239 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400240 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530241 u8 pcie_clock_req;
242 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530243 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800244 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530245 u32 ofdm_trig_low;
246 u32 ofdm_trig_high;
247 u32 cck_trig_high;
248 u32 cck_trig_low;
249 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530250 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530251 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400252 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530253#define SPUR_DISABLE 0
254#define SPUR_ENABLE_IOCTL 1
255#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530256#define AR_SPUR_5413_1 1640
257#define AR_SPUR_5413_2 1200
258#define AR_NO_SPUR 0x8000
259#define AR_BASE_FREQ_2GHZ 2300
260#define AR_BASE_FREQ_5GHZ 4900
261#define AR_SPUR_FEEQ_BOUND_HT40 19
262#define AR_SPUR_FEEQ_BOUND_HT20 10
263 int spurmode;
264 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500265 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400266 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530267};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268
Sujith394cf0a2009-02-09 13:26:54 +0530269enum ath9k_int {
270 ATH9K_INT_RX = 0x00000001,
271 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400272 ATH9K_INT_RXHP = 0x00000001,
273 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530274 ATH9K_INT_RXNOFRM = 0x00000008,
275 ATH9K_INT_RXEOL = 0x00000010,
276 ATH9K_INT_RXORN = 0x00000020,
277 ATH9K_INT_TX = 0x00000040,
278 ATH9K_INT_TXDESC = 0x00000080,
279 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530280 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400281 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530282 ATH9K_INT_TXURN = 0x00000800,
283 ATH9K_INT_MIB = 0x00001000,
284 ATH9K_INT_RXPHY = 0x00004000,
285 ATH9K_INT_RXKCM = 0x00008000,
286 ATH9K_INT_SWBA = 0x00010000,
287 ATH9K_INT_BMISS = 0x00040000,
288 ATH9K_INT_BNR = 0x00100000,
289 ATH9K_INT_TIM = 0x00200000,
290 ATH9K_INT_DTIM = 0x00400000,
291 ATH9K_INT_DTIMSYNC = 0x00800000,
292 ATH9K_INT_GPIO = 0x01000000,
293 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530294 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530295 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530296 ATH9K_INT_CST = 0x10000000,
297 ATH9K_INT_GTT = 0x20000000,
298 ATH9K_INT_FATAL = 0x40000000,
299 ATH9K_INT_GLOBAL = 0x80000000,
300 ATH9K_INT_BMISC = ATH9K_INT_TIM |
301 ATH9K_INT_DTIM |
302 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530303 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530304 ATH9K_INT_CABEND,
305 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
306 ATH9K_INT_RXDESC |
307 ATH9K_INT_RXEOL |
308 ATH9K_INT_RXORN |
309 ATH9K_INT_TXURN |
310 ATH9K_INT_TXDESC |
311 ATH9K_INT_MIB |
312 ATH9K_INT_RXPHY |
313 ATH9K_INT_RXKCM |
314 ATH9K_INT_SWBA |
315 ATH9K_INT_BMISS |
316 ATH9K_INT_GPIO,
317 ATH9K_INT_NOCARD = 0xffffffff
318};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700319
Sujith394cf0a2009-02-09 13:26:54 +0530320#define CHANNEL_CW_INT 0x00002
321#define CHANNEL_CCK 0x00020
322#define CHANNEL_OFDM 0x00040
323#define CHANNEL_2GHZ 0x00080
324#define CHANNEL_5GHZ 0x00100
325#define CHANNEL_PASSIVE 0x00200
326#define CHANNEL_DYN 0x00400
327#define CHANNEL_HALF 0x04000
328#define CHANNEL_QUARTER 0x08000
329#define CHANNEL_HT20 0x10000
330#define CHANNEL_HT40PLUS 0x20000
331#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700332
Sujith394cf0a2009-02-09 13:26:54 +0530333#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
334#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
335#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
336#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
337#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
338#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
339#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
340#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
341#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
342#define CHANNEL_ALL \
343 (CHANNEL_OFDM| \
344 CHANNEL_CCK| \
345 CHANNEL_2GHZ | \
346 CHANNEL_5GHZ | \
347 CHANNEL_HT20 | \
348 CHANNEL_HT40PLUS | \
349 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700350
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530351#define MAX_RTT_TABLE_ENTRY 6
352#define RTT_HIST_MAX 3
353struct ath9k_rtt_hist {
354 u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
355 u8 num_readings;
356};
357
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530358#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530359#define MAX_CL_TAB_ENTRY 16
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530360
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200361struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530362 u16 channel;
363 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530364 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530365 int8_t iCoff;
366 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400367 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200368 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200369 bool nfcal_interference;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530370 bool done_txiqcal_once;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530371 bool done_txclcal_once;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400372 u16 small_signal_gain[AR9300_MAX_CHAINS];
373 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530374 u32 num_measures[AR9300_MAX_CHAINS];
375 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530376 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200377 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530378 struct ath9k_rtt_hist rtt_hist;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200379};
380
381struct ath9k_channel {
382 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200383 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200384 u16 channel;
385 u32 channelFlags;
386 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200387 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530388};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389
Sujith394cf0a2009-02-09 13:26:54 +0530390#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
391 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
392 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
393 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
394#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
395#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
396#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530397#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
398#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400399#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530400 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400401 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402
Sujith394cf0a2009-02-09 13:26:54 +0530403/* These macros check chanmode and not channelFlags */
404#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
405#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
406 ((_c)->chanmode == CHANNEL_G_HT20))
407#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
408 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
409 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
410 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
411#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
Sujith394cf0a2009-02-09 13:26:54 +0530413enum ath9k_power_mode {
414 ATH9K_PM_AWAKE = 0,
415 ATH9K_PM_FULL_SLEEP,
416 ATH9K_PM_NETWORK_SLEEP,
417 ATH9K_PM_UNDEFINED
418};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419
Sujith394cf0a2009-02-09 13:26:54 +0530420enum ser_reg_mode {
421 SER_REG_MODE_OFF = 0,
422 SER_REG_MODE_ON = 1,
423 SER_REG_MODE_AUTO = 2,
424};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400426enum ath9k_rx_qtype {
427 ATH9K_RX_QUEUE_HP,
428 ATH9K_RX_QUEUE_LP,
429 ATH9K_RX_QUEUE_MAX,
430};
431
Sujith394cf0a2009-02-09 13:26:54 +0530432struct ath9k_beacon_state {
433 u32 bs_nexttbtt;
434 u32 bs_nextdtim;
435 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530436#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530437 u32 bs_dtimperiod;
438 u16 bs_cfpperiod;
439 u16 bs_cfpmaxduration;
440 u32 bs_cfpnext;
441 u16 bs_timoffset;
442 u16 bs_bmissthreshold;
443 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530444 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530445};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Sujith394cf0a2009-02-09 13:26:54 +0530447struct chan_centers {
448 u16 synth_center;
449 u16 ctl_center;
450 u16 ext_center;
451};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452
Sujith394cf0a2009-02-09 13:26:54 +0530453enum {
454 ATH9K_RESET_POWER_ON,
455 ATH9K_RESET_WARM,
456 ATH9K_RESET_COLD,
457};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458
Sujithd535a422009-02-09 13:27:06 +0530459struct ath9k_hw_version {
460 u32 magic;
461 u16 devid;
462 u16 subvendorid;
463 u32 macVersion;
464 u16 macRev;
465 u16 phyRev;
466 u16 analog5GhzRev;
467 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530468 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530469};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530471/* Generic TSF timer definitions */
472
473#define ATH_MAX_GEN_TIMER 16
474
475#define AR_GENTMR_BIT(_index) (1 << (_index))
476
477/*
Walter Goldens77c20612010-05-18 04:44:54 -0700478 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530479 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
480 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530481#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530482
483struct ath_gen_timer_configuration {
484 u32 next_addr;
485 u32 period_addr;
486 u32 mode_addr;
487 u32 mode_mask;
488};
489
490struct ath_gen_timer {
491 void (*trigger)(void *arg);
492 void (*overflow)(void *arg);
493 void *arg;
494 u8 index;
495};
496
497struct ath_gen_timer_table {
498 u32 gen_timer_index[32];
499 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
500 union {
501 unsigned long timer_bits;
502 u16 val;
503 } timer_mask;
504};
505
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700506struct ath_hw_antcomb_conf {
507 u8 main_lna_conf;
508 u8 alt_lna_conf;
509 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530510 u8 main_gaintb;
511 u8 alt_gaintb;
512 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530513 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700514};
515
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400516/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100517 * struct ath_hw_radar_conf - radar detection initialization parameters
518 *
519 * @pulse_inband: threshold for checking the ratio of in-band power
520 * to total power for short radar pulses (half dB steps)
521 * @pulse_inband_step: threshold for checking an in-band power to total
522 * power ratio increase for short radar pulses (half dB steps)
523 * @pulse_height: threshold for detecting the beginning of a short
524 * radar pulse (dB step)
525 * @pulse_rssi: threshold for detecting if a short radar pulse is
526 * gone (dB step)
527 * @pulse_maxlen: maximum pulse length (0.8 us steps)
528 *
529 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
530 * @radar_inband: threshold for checking the ratio of in-band power
531 * to total power for long radar pulses (half dB steps)
532 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
533 *
534 * @ext_channel: enable extension channel radar detection
535 */
536struct ath_hw_radar_conf {
537 unsigned int pulse_inband;
538 unsigned int pulse_inband_step;
539 unsigned int pulse_height;
540 unsigned int pulse_rssi;
541 unsigned int pulse_maxlen;
542
543 unsigned int radar_rssi;
544 unsigned int radar_inband;
545 int fir_power;
546
547 bool ext_channel;
548};
549
550/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551 * struct ath_hw_private_ops - callbacks used internally by hardware code
552 *
553 * This structure contains private callbacks designed to only be used internally
554 * by the hardware core.
555 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400556 * @init_cal_settings: setup types of calibrations supported
557 * @init_cal: starts actual calibration
558 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400559 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400560 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400561 *
562 * @rf_set_freq: change frequency
563 * @spur_mitigate_freq: spur mitigation
564 * @rf_alloc_ext_banks:
565 * @rf_free_ext_banks:
566 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400567 * @compute_pll_control: compute the PLL control value to use for
568 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400569 * @setup_calibration: set up calibration
570 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400571 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400572 * @ani_cache_ini_regs: cache the values for ANI from the initial
573 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400574 */
575struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400576 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400577 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400578 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
579
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400581 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400582 void (*setup_calibration)(struct ath_hw *ah,
583 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400584
585 /* PHY ops */
586 int (*rf_set_freq)(struct ath_hw *ah,
587 struct ath9k_channel *chan);
588 void (*spur_mitigate_freq)(struct ath_hw *ah,
589 struct ath9k_channel *chan);
590 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
591 void (*rf_free_ext_banks)(struct ath_hw *ah);
592 bool (*set_rf_regs)(struct ath_hw *ah,
593 struct ath9k_channel *chan,
594 u16 modesIndex);
595 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
596 void (*init_bb)(struct ath_hw *ah,
597 struct ath9k_channel *chan);
598 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
599 void (*olc_init)(struct ath_hw *ah);
600 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
601 void (*mark_phy_inactive)(struct ath_hw *ah);
602 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
603 bool (*rfbus_req)(struct ath_hw *ah);
604 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400605 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400606 u32 (*compute_pll_control)(struct ath_hw *ah,
607 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400608 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
609 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400610 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100611 void (*set_radar_params)(struct ath_hw *ah,
612 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530613 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
614 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400615
616 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400617 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618};
619
620/**
621 * struct ath_hw_ops - callbacks used by hardware code and driver code
622 *
623 * This structure contains callbacks designed to to be used internally by
624 * hardware code and also by the lower level driver.
625 *
626 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400627 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400628 */
629struct ath_hw_ops {
630 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200631 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400632 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400633 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400634 bool (*calibrate)(struct ath_hw *ah,
635 struct ath9k_channel *chan,
636 u8 rxchainmask,
637 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400638 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200639 void (*set_txdesc)(struct ath_hw *ah, void *ds,
640 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400641 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
642 struct ath_tx_status *ts);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530643 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
644 struct ath_hw_antcomb_conf *antconf);
645 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
646 struct ath_hw_antcomb_conf *antconf);
647
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648};
649
Felix Fietkauf2552e22010-07-02 00:09:50 +0200650struct ath_nf_limits {
651 s16 max;
652 s16 min;
653 s16 nominal;
654};
655
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530656enum ath_cal_list {
657 TX_IQ_CAL = BIT(0),
658 TX_IQ_ON_AGC_CAL = BIT(1),
659 TX_CL_CAL = BIT(2),
660};
661
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530662/* ah_flags */
663#define AH_USE_EEPROM 0x1
664#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530665#define AH_FASTCC 0x4
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530666
Sujithcbe61d82009-02-09 13:27:12 +0530667struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100668 struct ath_ops reg_ops;
669
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700670 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700671 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530672 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530673 struct ath9k_ops_config config;
674 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200675 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530676 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530677
Sujithcbe61d82009-02-09 13:27:12 +0530678 union {
679 struct ar5416_eeprom_def def;
680 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400681 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400682 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530683 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530684 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530685
686 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530687 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200688 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530689 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400690 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530691 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200692
Felix Fietkaubbacee12010-07-11 15:44:42 +0200693 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200694 struct ath_nf_limits nf_2g;
695 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530696 u16 rfsilent;
697 u32 rfkill_gpio;
698 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530699 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530700
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400701 bool htc_reset_init;
702
Sujith2660b812009-02-09 13:27:26 +0530703 enum nl80211_iftype opmode;
704 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530705
Felix Fietkauf23fba42011-07-28 14:08:56 +0200706 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200707 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530708 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530709 struct ar5416Stats stats;
710 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530711
Sujith2660b812009-02-09 13:27:26 +0530712 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400713 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500714 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530715 u32 txok_interrupt_mask;
716 u32 txerr_interrupt_mask;
717 u32 txdesc_interrupt_mask;
718 u32 txeol_interrupt_mask;
719 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530720 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530721 bool chip_fullsleep;
722 u32 atim_window;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530723 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530724
725 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200726 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530727 struct ath9k_cal_list iq_caldata;
728 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530729 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400730 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530731 struct ath9k_cal_list *cal_list;
732 struct ath9k_cal_list *cal_list_last;
733 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530734#define totalPowerMeasI meas0.unsign
735#define totalPowerMeasQ meas1.unsign
736#define totalIqCorrMeas meas2.sign
737#define totalAdcIOddPhase meas0.unsign
738#define totalAdcIEvenPhase meas1.unsign
739#define totalAdcQOddPhase meas2.unsign
740#define totalAdcQEvenPhase meas3.unsign
741#define totalAdcDcOffsetIOddPhase meas0.sign
742#define totalAdcDcOffsetIEvenPhase meas1.sign
743#define totalAdcDcOffsetQOddPhase meas2.sign
744#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700745 union {
746 u32 unsign[AR5416_MAX_CHAINS];
747 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530748 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700749 union {
750 u32 unsign[AR5416_MAX_CHAINS];
751 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530752 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700753 union {
754 u32 unsign[AR5416_MAX_CHAINS];
755 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530756 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 union {
758 u32 unsign[AR5416_MAX_CHAINS];
759 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530760 } meas3;
761 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530762 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530763
Sujith2660b812009-02-09 13:27:26 +0530764 u32 sta_id1_defaults;
765 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700766 enum {
767 AUTO_32KHZ,
768 USE_32KHZ,
769 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530770 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530771
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400772 /* Private to hardware code */
773 struct ath_hw_private_ops private_ops;
774 /* Accessed by the lower level driver */
775 struct ath_hw_ops ops;
776
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400777 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530778 u32 *analogBank0Data;
779 u32 *analogBank1Data;
780 u32 *analogBank2Data;
781 u32 *analogBank3Data;
782 u32 *analogBank6Data;
783 u32 *analogBank6TPCData;
784 u32 *analogBank7Data;
Sujith2660b812009-02-09 13:27:26 +0530785 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530786
Felix Fietkau597a94b2010-04-26 15:04:37 -0400787 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100788 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530789 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530790 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530791
792 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530793 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530794 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530795 int totalSizeDesired[5];
796 int coarse_high[5];
797 int coarse_low[5];
798 int firpwr[5];
799 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530800
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530801#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700802 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530803#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700804
Sujith2660b812009-02-09 13:27:26 +0530805 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530806 u8 txchainmask;
807 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530808
Felix Fietkauc5d08552010-11-13 20:22:41 +0100809 struct ath_hw_radar_conf radar_conf;
810
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530811 u32 originalGain[22];
812 int initPDADC;
813 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100814 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100815 u32 gpio_mask;
816 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530817
Sujith2660b812009-02-09 13:27:26 +0530818 struct ar5416IniArray iniModes;
819 struct ar5416IniArray iniCommon;
820 struct ar5416IniArray iniBank0;
821 struct ar5416IniArray iniBB_RfGain;
822 struct ar5416IniArray iniBank1;
823 struct ar5416IniArray iniBank2;
824 struct ar5416IniArray iniBank3;
825 struct ar5416IniArray iniBank6;
826 struct ar5416IniArray iniBank6TPC;
827 struct ar5416IniArray iniBank7;
828 struct ar5416IniArray iniAddac;
829 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400830 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100831 struct ar5416IniArray iniModesFastClock;
832 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530833 struct ar5416IniArray iniModesRxGain;
834 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530835 struct ar5416IniArray iniCckfirNormal;
836 struct ar5416IniArray iniCckfirJapan2484;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530837 struct ar5416IniArray ini_japan2484;
Sujith70807e92010-03-17 14:25:14 +0530838 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530839 struct ar5416IniArray ini_radio_post_sys2ant;
840 struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530841
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400842 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
843 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
844 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
845 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
846
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530847 u32 intr_gen_timer_trigger;
848 u32 intr_gen_timer_thresh;
849 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400850
851 struct ar9003_txs *ts_ring;
852 void *ts_start;
853 u32 ts_paddr_start;
854 u32 ts_paddr_end;
855 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530856 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400857
858 u32 bb_watchdog_last_status;
859 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530860 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400861
Felix Fietkau1bf38662010-12-13 08:40:54 +0100862 unsigned int paprd_target_power;
863 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800864 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100865 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800866 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400867 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
868 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400869 /*
870 * Store the permanent value of Reg 0x4004in WARegVal
871 * so we dont have to R/M/W. We should not be reading
872 * this register when in sleep states.
873 */
874 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800875
876 /* Enterprise mode cap */
877 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530878
879 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200880 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200881 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700883
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200884struct ath_bus_ops {
885 enum ath_bus_type ath_bus_type;
886 void (*read_cachesize)(struct ath_common *common, int *csz);
887 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
888 void (*bt_coex_prep)(struct ath_common *common);
889 void (*extn_synch_en)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200890 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200891};
892
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700893static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
894{
895 return &ah->common;
896}
897
898static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
899{
900 return &(ath9k_hw_common(ah)->regulatory);
901}
902
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400903static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
904{
905 return &ah->private_ops;
906}
907
908static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
909{
910 return &ah->ops;
911}
912
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800913static inline u8 get_streams(int mask)
914{
915 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
916}
917
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700918/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530919const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530920void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700921int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530922int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +0530923 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100924int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400925u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700926
Sujith394cf0a2009-02-09 13:26:54 +0530927/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530928void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
929u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
930void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530931 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530932void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530933void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700934
Sujith394cf0a2009-02-09 13:26:54 +0530935/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530936bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100937void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
938 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530939u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400940u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100941 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530942 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530943void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530944 struct ath9k_channel *chan,
945 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530946u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
947void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
948bool ath9k_hw_phy_disable(struct ath_hw *ah);
949bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200950void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530951void ath9k_hw_setopmode(struct ath_hw *ah);
952void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700953void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100954u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530955u64 ath9k_hw_gettsf64(struct ath_hw *ah);
956void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
957void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530958void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100959void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530960u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700961void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530962void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
963void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530964 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200965bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700966
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700967bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700968
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530969/* Generic hw timer primitives */
970struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
971 void (*trigger)(void *),
972 void (*overflow)(void *),
973 void *arg,
974 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700975void ath9k_hw_gen_timer_start(struct ath_hw *ah,
976 struct ath_gen_timer *timer,
977 u32 timer_next,
978 u32 timer_period);
979void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
980
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530981void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
982void ath_gen_timer_isr(struct ath_hw *hw);
983
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400984void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400985
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400986/* PHY */
987void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
988 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +0200989void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
990 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400991
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400992/*
993 * Code Specific to AR5008, AR9001 or AR9002,
994 * we stuff these here to avoid callbacks for AR9003.
995 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400996int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400997void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400998
Felix Fietkau641d9922010-04-15 17:38:49 -0400999/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001000 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001001 * for older families
1002 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001003void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1004void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1005void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301006void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001007void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1008void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001009 struct ath9k_hw_cal_data *caldata,
1010 int chain);
1011int ar9003_paprd_create_curve(struct ath_hw *ah,
1012 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001013int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1014int ar9003_paprd_init_table(struct ath_hw *ah);
1015bool ar9003_paprd_is_done(struct ath_hw *ah);
1016void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -04001017
1018/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001019void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001020void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1021void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001022
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001023void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1024void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1025
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001026void ar9002_hw_attach_ops(struct ath_hw *ah);
1027void ar9003_hw_attach_ops(struct ath_hw *ah);
1028
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301029void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001030/*
1031 * ANI work can be shared between all families but a next
1032 * generation implementation of ANI will be used only for AR9003 only
1033 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001034 * next generation ANI. Feel free to start testing it though for the
1035 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001036 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001037extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001038void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001039void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001040void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001041
Felix Fietkau8a309302011-12-17 16:47:56 +01001042#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301043static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1044{
1045 return ah->btcoex_hw.enabled;
1046}
1047void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001048static inline enum ath_btcoex_scheme
1049ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1050{
1051 return ah->btcoex_hw.scheme;
1052}
1053#else
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301054static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1055{
1056 return false;
1057}
1058static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1059{
1060}
1061static inline enum ath_btcoex_scheme
1062ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1063{
1064 return ATH_BTCOEX_CFG_NONE;
1065}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301066#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001067
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001068#define ATH9K_CLOCK_RATE_CCK 22
1069#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1070#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1071#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1072
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001073#endif