blob: b054e0878548e1a8f5abd9c069a4c13c4b9dc90a [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070038 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070039 N_BASES,
40};
41
42static void __iomem *virt_bases[N_BASES];
43
44#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
45#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
46#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700107#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108#define APCS_GPLL_ENA_VOTE_REG 0x1480
109#define MMSS_PLL_VOTE_APCS_REG 0x0100
110#define MMSS_DEBUG_CLK_CTL_REG 0x0900
111#define LPASS_DEBUG_CLK_CTL_REG 0x29000
112#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
113
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700114#define GLB_CLK_DIAG_REG 0x001C
115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116#define USB30_MASTER_CMD_RCGR 0x03D4
117#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
118#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
119#define USB_HSIC_CMD_RCGR 0x0440
120#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
121#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700122#define SYS_NOC_USB3_AXI_CBCR 0x0108
123#define USB30_SLEEP_CBCR 0x03CC
124#define USB2A_PHY_SLEEP_CBCR 0x04AC
125#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700126#define SDCC1_APPS_CMD_RCGR 0x04D0
127#define SDCC2_APPS_CMD_RCGR 0x0510
128#define SDCC3_APPS_CMD_RCGR 0x0550
129#define SDCC4_APPS_CMD_RCGR 0x0590
130#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
131#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
132#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
133#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
134#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
135#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
136#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
137#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
138#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
139#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
140#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
141#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
142#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
143#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
144#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
145#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
146#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
147#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
148#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
149#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
150#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
151#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
152#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
153#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
154#define PDM2_CMD_RCGR 0x0CD0
155#define TSIF_REF_CMD_RCGR 0x0D90
156#define CE1_CMD_RCGR 0x1050
157#define CE2_CMD_RCGR 0x1090
158#define GP1_CMD_RCGR 0x1904
159#define GP2_CMD_RCGR 0x1944
160#define GP3_CMD_RCGR 0x1984
161#define LPAIF_SPKR_CMD_RCGR 0xA000
162#define LPAIF_PRI_CMD_RCGR 0xB000
163#define LPAIF_SEC_CMD_RCGR 0xC000
164#define LPAIF_TER_CMD_RCGR 0xD000
165#define LPAIF_QUAD_CMD_RCGR 0xE000
166#define LPAIF_PCM0_CMD_RCGR 0xF000
167#define LPAIF_PCM1_CMD_RCGR 0x10000
168#define RESAMPLER_CMD_RCGR 0x11000
169#define SLIMBUS_CMD_RCGR 0x12000
170#define LPAIF_PCMOE_CMD_RCGR 0x13000
171#define AHBFABRIC_CMD_RCGR 0x18000
172#define VCODEC0_CMD_RCGR 0x1000
173#define PCLK0_CMD_RCGR 0x2000
174#define PCLK1_CMD_RCGR 0x2020
175#define MDP_CMD_RCGR 0x2040
176#define EXTPCLK_CMD_RCGR 0x2060
177#define VSYNC_CMD_RCGR 0x2080
178#define EDPPIXEL_CMD_RCGR 0x20A0
179#define EDPLINK_CMD_RCGR 0x20C0
180#define EDPAUX_CMD_RCGR 0x20E0
181#define HDMI_CMD_RCGR 0x2100
182#define BYTE0_CMD_RCGR 0x2120
183#define BYTE1_CMD_RCGR 0x2140
184#define ESC0_CMD_RCGR 0x2160
185#define ESC1_CMD_RCGR 0x2180
186#define CSI0PHYTIMER_CMD_RCGR 0x3000
187#define CSI1PHYTIMER_CMD_RCGR 0x3030
188#define CSI2PHYTIMER_CMD_RCGR 0x3060
189#define CSI0_CMD_RCGR 0x3090
190#define CSI1_CMD_RCGR 0x3100
191#define CSI2_CMD_RCGR 0x3160
192#define CSI3_CMD_RCGR 0x31C0
193#define CCI_CMD_RCGR 0x3300
194#define MCLK0_CMD_RCGR 0x3360
195#define MCLK1_CMD_RCGR 0x3390
196#define MCLK2_CMD_RCGR 0x33C0
197#define MCLK3_CMD_RCGR 0x33F0
198#define MMSS_GP0_CMD_RCGR 0x3420
199#define MMSS_GP1_CMD_RCGR 0x3450
200#define JPEG0_CMD_RCGR 0x3500
201#define JPEG1_CMD_RCGR 0x3520
202#define JPEG2_CMD_RCGR 0x3540
203#define VFE0_CMD_RCGR 0x3600
204#define VFE1_CMD_RCGR 0x3620
205#define CPP_CMD_RCGR 0x3640
206#define GFX3D_CMD_RCGR 0x4000
207#define RBCPR_CMD_RCGR 0x4060
208#define AHB_CMD_RCGR 0x5000
209#define AXI_CMD_RCGR 0x5040
210#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700211#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700212
213#define MMSS_BCR 0x0240
214#define USB_30_BCR 0x03C0
215#define USB3_PHY_BCR 0x03FC
216#define USB_HS_HSIC_BCR 0x0400
217#define USB_HS_BCR 0x0480
218#define SDCC1_BCR 0x04C0
219#define SDCC2_BCR 0x0500
220#define SDCC3_BCR 0x0540
221#define SDCC4_BCR 0x0580
222#define BLSP1_BCR 0x05C0
223#define BLSP1_QUP1_BCR 0x0640
224#define BLSP1_UART1_BCR 0x0680
225#define BLSP1_QUP2_BCR 0x06C0
226#define BLSP1_UART2_BCR 0x0700
227#define BLSP1_QUP3_BCR 0x0740
228#define BLSP1_UART3_BCR 0x0780
229#define BLSP1_QUP4_BCR 0x07C0
230#define BLSP1_UART4_BCR 0x0800
231#define BLSP1_QUP5_BCR 0x0840
232#define BLSP1_UART5_BCR 0x0880
233#define BLSP1_QUP6_BCR 0x08C0
234#define BLSP1_UART6_BCR 0x0900
235#define BLSP2_BCR 0x0940
236#define BLSP2_QUP1_BCR 0x0980
237#define BLSP2_UART1_BCR 0x09C0
238#define BLSP2_QUP2_BCR 0x0A00
239#define BLSP2_UART2_BCR 0x0A40
240#define BLSP2_QUP3_BCR 0x0A80
241#define BLSP2_UART3_BCR 0x0AC0
242#define BLSP2_QUP4_BCR 0x0B00
243#define BLSP2_UART4_BCR 0x0B40
244#define BLSP2_QUP5_BCR 0x0B80
245#define BLSP2_UART5_BCR 0x0BC0
246#define BLSP2_QUP6_BCR 0x0C00
247#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700248#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700249#define PDM_BCR 0x0CC0
250#define PRNG_BCR 0x0D00
251#define BAM_DMA_BCR 0x0D40
252#define TSIF_BCR 0x0D80
253#define CE1_BCR 0x1040
254#define CE2_BCR 0x1080
255#define AUDIO_CORE_BCR 0x4000
256#define VENUS0_BCR 0x1020
257#define MDSS_BCR 0x2300
258#define CAMSS_PHY0_BCR 0x3020
259#define CAMSS_PHY1_BCR 0x3050
260#define CAMSS_PHY2_BCR 0x3080
261#define CAMSS_CSI0_BCR 0x30B0
262#define CAMSS_CSI0PHY_BCR 0x30C0
263#define CAMSS_CSI0RDI_BCR 0x30D0
264#define CAMSS_CSI0PIX_BCR 0x30E0
265#define CAMSS_CSI1_BCR 0x3120
266#define CAMSS_CSI1PHY_BCR 0x3130
267#define CAMSS_CSI1RDI_BCR 0x3140
268#define CAMSS_CSI1PIX_BCR 0x3150
269#define CAMSS_CSI2_BCR 0x3180
270#define CAMSS_CSI2PHY_BCR 0x3190
271#define CAMSS_CSI2RDI_BCR 0x31A0
272#define CAMSS_CSI2PIX_BCR 0x31B0
273#define CAMSS_CSI3_BCR 0x31E0
274#define CAMSS_CSI3PHY_BCR 0x31F0
275#define CAMSS_CSI3RDI_BCR 0x3200
276#define CAMSS_CSI3PIX_BCR 0x3210
277#define CAMSS_ISPIF_BCR 0x3220
278#define CAMSS_CCI_BCR 0x3340
279#define CAMSS_MCLK0_BCR 0x3380
280#define CAMSS_MCLK1_BCR 0x33B0
281#define CAMSS_MCLK2_BCR 0x33E0
282#define CAMSS_MCLK3_BCR 0x3410
283#define CAMSS_GP0_BCR 0x3440
284#define CAMSS_GP1_BCR 0x3470
285#define CAMSS_TOP_BCR 0x3480
286#define CAMSS_MICRO_BCR 0x3490
287#define CAMSS_JPEG_BCR 0x35A0
288#define CAMSS_VFE_BCR 0x36A0
289#define CAMSS_CSI_VFE0_BCR 0x3700
290#define CAMSS_CSI_VFE1_BCR 0x3710
291#define OCMEMNOC_BCR 0x50B0
292#define MMSSNOCAHB_BCR 0x5020
293#define MMSSNOCAXI_BCR 0x5060
294#define OXILI_GFX3D_CBCR 0x4028
295#define OXILICX_AHB_CBCR 0x403C
296#define OXILICX_AXI_CBCR 0x4038
297#define OXILI_BCR 0x4020
298#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700299#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700300
301#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
302#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
303#define MMSS_NOC_CFG_AHB_CBCR 0x024C
304
305#define USB30_MASTER_CBCR 0x03C8
306#define USB30_MOCK_UTMI_CBCR 0x03D0
307#define USB_HSIC_AHB_CBCR 0x0408
308#define USB_HSIC_SYSTEM_CBCR 0x040C
309#define USB_HSIC_CBCR 0x0410
310#define USB_HSIC_IO_CAL_CBCR 0x0414
311#define USB_HS_SYSTEM_CBCR 0x0484
312#define USB_HS_AHB_CBCR 0x0488
313#define SDCC1_APPS_CBCR 0x04C4
314#define SDCC1_AHB_CBCR 0x04C8
315#define SDCC2_APPS_CBCR 0x0504
316#define SDCC2_AHB_CBCR 0x0508
317#define SDCC3_APPS_CBCR 0x0544
318#define SDCC3_AHB_CBCR 0x0548
319#define SDCC4_APPS_CBCR 0x0584
320#define SDCC4_AHB_CBCR 0x0588
321#define BLSP1_AHB_CBCR 0x05C4
322#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
323#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
324#define BLSP1_UART1_APPS_CBCR 0x0684
325#define BLSP1_UART1_SIM_CBCR 0x0688
326#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
327#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
328#define BLSP1_UART2_APPS_CBCR 0x0704
329#define BLSP1_UART2_SIM_CBCR 0x0708
330#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
331#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
332#define BLSP1_UART3_APPS_CBCR 0x0784
333#define BLSP1_UART3_SIM_CBCR 0x0788
334#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
335#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
336#define BLSP1_UART4_APPS_CBCR 0x0804
337#define BLSP1_UART4_SIM_CBCR 0x0808
338#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
339#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
340#define BLSP1_UART5_APPS_CBCR 0x0884
341#define BLSP1_UART5_SIM_CBCR 0x0888
342#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
343#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
344#define BLSP1_UART6_APPS_CBCR 0x0904
345#define BLSP1_UART6_SIM_CBCR 0x0908
346#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700347#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700348#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
349#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
350#define BLSP2_UART1_APPS_CBCR 0x09C4
351#define BLSP2_UART1_SIM_CBCR 0x09C8
352#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
353#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
354#define BLSP2_UART2_APPS_CBCR 0x0A44
355#define BLSP2_UART2_SIM_CBCR 0x0A48
356#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
357#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
358#define BLSP2_UART3_APPS_CBCR 0x0AC4
359#define BLSP2_UART3_SIM_CBCR 0x0AC8
360#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
361#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
362#define BLSP2_UART4_APPS_CBCR 0x0B44
363#define BLSP2_UART4_SIM_CBCR 0x0B48
364#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
365#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
366#define BLSP2_UART5_APPS_CBCR 0x0BC4
367#define BLSP2_UART5_SIM_CBCR 0x0BC8
368#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
369#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
370#define BLSP2_UART6_APPS_CBCR 0x0C44
371#define BLSP2_UART6_SIM_CBCR 0x0C48
372#define PDM_AHB_CBCR 0x0CC4
373#define PDM_XO4_CBCR 0x0CC8
374#define PDM2_CBCR 0x0CCC
375#define PRNG_AHB_CBCR 0x0D04
376#define BAM_DMA_AHB_CBCR 0x0D44
377#define TSIF_AHB_CBCR 0x0D84
378#define TSIF_REF_CBCR 0x0D88
379#define MSG_RAM_AHB_CBCR 0x0E44
380#define CE1_CBCR 0x1044
381#define CE1_AXI_CBCR 0x1048
382#define CE1_AHB_CBCR 0x104C
383#define CE2_CBCR 0x1084
384#define CE2_AXI_CBCR 0x1088
385#define CE2_AHB_CBCR 0x108C
386#define GCC_AHB_CBCR 0x10C0
387#define GP1_CBCR 0x1900
388#define GP2_CBCR 0x1940
389#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700390#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700391#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700392#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
394#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
395#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
396#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
397#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
398#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
399#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
400#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
401#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
402#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
403#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
404#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
405#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
406#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
407#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
408#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
409#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
410#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
411#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
412#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
413#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
414#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
415#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
416#define VENUS0_VCODEC0_CBCR 0x1028
417#define VENUS0_AHB_CBCR 0x1030
418#define VENUS0_AXI_CBCR 0x1034
419#define VENUS0_OCMEMNOC_CBCR 0x1038
420#define MDSS_AHB_CBCR 0x2308
421#define MDSS_HDMI_AHB_CBCR 0x230C
422#define MDSS_AXI_CBCR 0x2310
423#define MDSS_PCLK0_CBCR 0x2314
424#define MDSS_PCLK1_CBCR 0x2318
425#define MDSS_MDP_CBCR 0x231C
426#define MDSS_MDP_LUT_CBCR 0x2320
427#define MDSS_EXTPCLK_CBCR 0x2324
428#define MDSS_VSYNC_CBCR 0x2328
429#define MDSS_EDPPIXEL_CBCR 0x232C
430#define MDSS_EDPLINK_CBCR 0x2330
431#define MDSS_EDPAUX_CBCR 0x2334
432#define MDSS_HDMI_CBCR 0x2338
433#define MDSS_BYTE0_CBCR 0x233C
434#define MDSS_BYTE1_CBCR 0x2340
435#define MDSS_ESC0_CBCR 0x2344
436#define MDSS_ESC1_CBCR 0x2348
437#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
438#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
439#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
440#define CAMSS_CSI0_CBCR 0x30B4
441#define CAMSS_CSI0_AHB_CBCR 0x30BC
442#define CAMSS_CSI0PHY_CBCR 0x30C4
443#define CAMSS_CSI0RDI_CBCR 0x30D4
444#define CAMSS_CSI0PIX_CBCR 0x30E4
445#define CAMSS_CSI1_CBCR 0x3124
446#define CAMSS_CSI1_AHB_CBCR 0x3128
447#define CAMSS_CSI1PHY_CBCR 0x3134
448#define CAMSS_CSI1RDI_CBCR 0x3144
449#define CAMSS_CSI1PIX_CBCR 0x3154
450#define CAMSS_CSI2_CBCR 0x3184
451#define CAMSS_CSI2_AHB_CBCR 0x3188
452#define CAMSS_CSI2PHY_CBCR 0x3194
453#define CAMSS_CSI2RDI_CBCR 0x31A4
454#define CAMSS_CSI2PIX_CBCR 0x31B4
455#define CAMSS_CSI3_CBCR 0x31E4
456#define CAMSS_CSI3_AHB_CBCR 0x31E8
457#define CAMSS_CSI3PHY_CBCR 0x31F4
458#define CAMSS_CSI3RDI_CBCR 0x3204
459#define CAMSS_CSI3PIX_CBCR 0x3214
460#define CAMSS_ISPIF_AHB_CBCR 0x3224
461#define CAMSS_CCI_CCI_CBCR 0x3344
462#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
463#define CAMSS_MCLK0_CBCR 0x3384
464#define CAMSS_MCLK1_CBCR 0x33B4
465#define CAMSS_MCLK2_CBCR 0x33E4
466#define CAMSS_MCLK3_CBCR 0x3414
467#define CAMSS_GP0_CBCR 0x3444
468#define CAMSS_GP1_CBCR 0x3474
469#define CAMSS_TOP_AHB_CBCR 0x3484
470#define CAMSS_MICRO_AHB_CBCR 0x3494
471#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
472#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
473#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
474#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
475#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
476#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
477#define CAMSS_VFE_VFE0_CBCR 0x36A8
478#define CAMSS_VFE_VFE1_CBCR 0x36AC
479#define CAMSS_VFE_CPP_CBCR 0x36B0
480#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
481#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
482#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
483#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
484#define CAMSS_CSI_VFE0_CBCR 0x3704
485#define CAMSS_CSI_VFE1_CBCR 0x3714
486#define MMSS_MMSSNOC_AXI_CBCR 0x506C
487#define MMSS_MMSSNOC_AHB_CBCR 0x5024
488#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
489#define MMSS_MISC_AHB_CBCR 0x502C
490#define MMSS_S0_AXI_CBCR 0x5064
491#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
493#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700494#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700495#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700496#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700497#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700498#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700499
500#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
501#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
502
503/* Mux source select values */
504#define cxo_source_val 0
505#define gpll0_source_val 1
506#define gpll1_source_val 2
507#define gnd_source_val 5
508#define mmpll0_mm_source_val 1
509#define mmpll1_mm_source_val 2
510#define mmpll3_mm_source_val 3
511#define gpll0_mm_source_val 5
512#define cxo_mm_source_val 0
513#define mm_gnd_source_val 6
514#define gpll1_hsic_source_val 4
515#define cxo_lpass_source_val 0
516#define lpapll0_lpass_source_val 1
517#define gpll0_lpass_source_val 5
518#define edppll_270_mm_source_val 4
519#define edppll_350_mm_source_val 4
520#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700521#define dsipll0_byte_mm_source_val 1
522#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700523#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700524
525#define F(f, s, div, m, n) \
526 { \
527 .freq_hz = (f), \
528 .src_clk = &s##_clk_src.c, \
529 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700530 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700531 .d_val = ~(n),\
532 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
533 | BVAL(10, 8, s##_source_val), \
534 }
535
536#define F_MM(f, s, div, m, n) \
537 { \
538 .freq_hz = (f), \
539 .src_clk = &s##_clk_src.c, \
540 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700541 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700542 .d_val = ~(n),\
543 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
544 | BVAL(10, 8, s##_mm_source_val), \
545 }
546
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700547#define F_HDMI(f, s, div, m, n) \
548 { \
549 .freq_hz = (f), \
550 .src_clk = &s##_clk_src, \
551 .m_val = (m), \
552 .n_val = ~((n)-(m)) * !!(n), \
553 .d_val = ~(n),\
554 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
555 | BVAL(10, 8, s##_mm_source_val), \
556 }
557
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700558#define F_MDSS(f, s, div, m, n) \
559 { \
560 .freq_hz = (f), \
561 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700562 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700563 .d_val = ~(n),\
564 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
565 | BVAL(10, 8, s##_mm_source_val), \
566 }
567
568#define F_HSIC(f, s, div, m, n) \
569 { \
570 .freq_hz = (f), \
571 .src_clk = &s##_clk_src.c, \
572 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700573 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700574 .d_val = ~(n),\
575 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
576 | BVAL(10, 8, s##_hsic_source_val), \
577 }
578
579#define F_LPASS(f, s, div, m, n) \
580 { \
581 .freq_hz = (f), \
582 .src_clk = &s##_clk_src.c, \
583 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700584 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700585 .d_val = ~(n),\
586 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
587 | BVAL(10, 8, s##_lpass_source_val), \
588 }
589
590#define VDD_DIG_FMAX_MAP1(l1, f1) \
591 .vdd_class = &vdd_dig, \
592 .fmax[VDD_DIG_##l1] = (f1)
593#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
594 .vdd_class = &vdd_dig, \
595 .fmax[VDD_DIG_##l1] = (f1), \
596 .fmax[VDD_DIG_##l2] = (f2)
597#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
598 .vdd_class = &vdd_dig, \
599 .fmax[VDD_DIG_##l1] = (f1), \
600 .fmax[VDD_DIG_##l2] = (f2), \
601 .fmax[VDD_DIG_##l3] = (f3)
602
603enum vdd_dig_levels {
604 VDD_DIG_NONE,
605 VDD_DIG_LOW,
606 VDD_DIG_NOMINAL,
607 VDD_DIG_HIGH
608};
609
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700610static const int vdd_corner[] = {
611 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
612 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
613 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
614 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
615};
616
617static struct rpm_regulator *vdd_dig_reg;
618
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
620{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700621 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
622 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700623}
624
625static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
626
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700627#define RPM_MISC_CLK_TYPE 0x306b6c63
628#define RPM_BUS_CLK_TYPE 0x316b6c63
629#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700631#define RPM_SMD_KEY_ENABLE 0x62616E45
632
633#define CXO_ID 0x0
634#define QDSS_ID 0x1
635#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700636
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700637#define PNOC_ID 0x0
638#define SNOC_ID 0x1
639#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700640#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700641
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700642#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700643#define OXILI_ID 0x1
644#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700645
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700646#define D0_ID 1
647#define D1_ID 2
648#define A0_ID 3
649#define A1_ID 4
650#define A2_ID 5
651#define DIFF_CLK_ID 7
652#define DIV_CLK_ID 11
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700653
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700654DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
655DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
656DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700657DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
658 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659
660DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
661DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
662 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700663DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
664 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700665
666DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
667 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700668DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700669
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700670DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
671DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
672DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
673DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
674DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700675DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk, div_a_clk, DIV_CLK_ID);
676DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700677
678DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
679DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
680DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
681DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
682DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
683
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700684static struct pll_vote_clk gpll0_clk_src = {
685 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700686 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
687 .status_mask = BIT(17),
688 .parent = &cxo_clk_src.c,
689 .base = &virt_bases[GCC_BASE],
690 .c = {
691 .rate = 600000000,
692 .dbg_name = "gpll0_clk_src",
693 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700694 CLK_INIT(gpll0_clk_src.c),
695 },
696};
697
698static struct pll_vote_clk gpll1_clk_src = {
699 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
700 .en_mask = BIT(1),
701 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
702 .status_mask = BIT(17),
703 .parent = &cxo_clk_src.c,
704 .base = &virt_bases[GCC_BASE],
705 .c = {
706 .rate = 480000000,
707 .dbg_name = "gpll1_clk_src",
708 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700709 CLK_INIT(gpll1_clk_src.c),
710 },
711};
712
713static struct pll_vote_clk lpapll0_clk_src = {
714 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
715 .en_mask = BIT(0),
716 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
717 .status_mask = BIT(17),
718 .parent = &cxo_clk_src.c,
719 .base = &virt_bases[LPASS_BASE],
720 .c = {
721 .rate = 491520000,
722 .dbg_name = "lpapll0_clk_src",
723 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700724 CLK_INIT(lpapll0_clk_src.c),
725 },
726};
727
728static struct pll_vote_clk mmpll0_clk_src = {
729 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
730 .en_mask = BIT(0),
731 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
732 .status_mask = BIT(17),
733 .parent = &cxo_clk_src.c,
734 .base = &virt_bases[MMSS_BASE],
735 .c = {
736 .dbg_name = "mmpll0_clk_src",
737 .rate = 800000000,
738 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700739 CLK_INIT(mmpll0_clk_src.c),
740 },
741};
742
743static struct pll_vote_clk mmpll1_clk_src = {
744 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
745 .en_mask = BIT(1),
746 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
747 .status_mask = BIT(17),
748 .parent = &cxo_clk_src.c,
749 .base = &virt_bases[MMSS_BASE],
750 .c = {
751 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700752 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700753 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700754 CLK_INIT(mmpll1_clk_src.c),
755 },
756};
757
758static struct pll_clk mmpll3_clk_src = {
759 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
760 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
761 .parent = &cxo_clk_src.c,
762 .base = &virt_bases[MMSS_BASE],
763 .c = {
764 .dbg_name = "mmpll3_clk_src",
765 .rate = 1000000000,
766 .ops = &clk_ops_local_pll,
767 CLK_INIT(mmpll3_clk_src.c),
768 },
769};
770
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700771static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
772static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
773static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
774static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
775static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
776static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
777
778static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
779static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
780static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700781static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700782static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
783static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700784static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700785
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530786static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
787static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
788static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
789static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
790
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700791static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
792static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
793
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700794static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
795 F(125000000, gpll0, 1, 5, 24),
796 F_END
797};
798
799static struct rcg_clk usb30_master_clk_src = {
800 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
801 .set_rate = set_rate_mnd,
802 .freq_tbl = ftbl_gcc_usb30_master_clk,
803 .current_freq = &rcg_dummy_freq,
804 .base = &virt_bases[GCC_BASE],
805 .c = {
806 .dbg_name = "usb30_master_clk_src",
807 .ops = &clk_ops_rcg_mnd,
808 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
809 CLK_INIT(usb30_master_clk_src.c),
810 },
811};
812
813static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
814 F( 960000, cxo, 10, 1, 2),
815 F( 4800000, cxo, 4, 0, 0),
816 F( 9600000, cxo, 2, 0, 0),
817 F(15000000, gpll0, 10, 1, 4),
818 F(19200000, cxo, 1, 0, 0),
819 F(25000000, gpll0, 12, 1, 2),
820 F(50000000, gpll0, 12, 0, 0),
821 F_END
822};
823
824static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
825 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
826 .set_rate = set_rate_mnd,
827 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
828 .current_freq = &rcg_dummy_freq,
829 .base = &virt_bases[GCC_BASE],
830 .c = {
831 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
832 .ops = &clk_ops_rcg_mnd,
833 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
834 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
835 },
836};
837
838static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
839 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
840 .set_rate = set_rate_mnd,
841 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
842 .current_freq = &rcg_dummy_freq,
843 .base = &virt_bases[GCC_BASE],
844 .c = {
845 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
846 .ops = &clk_ops_rcg_mnd,
847 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
848 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
849 },
850};
851
852static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
853 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
854 .set_rate = set_rate_mnd,
855 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
856 .current_freq = &rcg_dummy_freq,
857 .base = &virt_bases[GCC_BASE],
858 .c = {
859 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
860 .ops = &clk_ops_rcg_mnd,
861 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
862 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
863 },
864};
865
866static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
867 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
868 .set_rate = set_rate_mnd,
869 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
870 .current_freq = &rcg_dummy_freq,
871 .base = &virt_bases[GCC_BASE],
872 .c = {
873 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
874 .ops = &clk_ops_rcg_mnd,
875 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
876 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
877 },
878};
879
880static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
881 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
882 .set_rate = set_rate_mnd,
883 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
884 .current_freq = &rcg_dummy_freq,
885 .base = &virt_bases[GCC_BASE],
886 .c = {
887 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
888 .ops = &clk_ops_rcg_mnd,
889 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
890 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
891 },
892};
893
894static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
895 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
896 .set_rate = set_rate_mnd,
897 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
898 .current_freq = &rcg_dummy_freq,
899 .base = &virt_bases[GCC_BASE],
900 .c = {
901 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
902 .ops = &clk_ops_rcg_mnd,
903 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
904 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
905 },
906};
907
908static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
909 F( 3686400, gpll0, 1, 96, 15625),
910 F( 7372800, gpll0, 1, 192, 15625),
911 F(14745600, gpll0, 1, 384, 15625),
912 F(16000000, gpll0, 5, 2, 15),
913 F(19200000, cxo, 1, 0, 0),
914 F(24000000, gpll0, 5, 1, 5),
915 F(32000000, gpll0, 1, 4, 75),
916 F(40000000, gpll0, 15, 0, 0),
917 F(46400000, gpll0, 1, 29, 375),
918 F(48000000, gpll0, 12.5, 0, 0),
919 F(51200000, gpll0, 1, 32, 375),
920 F(56000000, gpll0, 1, 7, 75),
921 F(58982400, gpll0, 1, 1536, 15625),
922 F(60000000, gpll0, 10, 0, 0),
923 F_END
924};
925
926static struct rcg_clk blsp1_uart1_apps_clk_src = {
927 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
928 .set_rate = set_rate_mnd,
929 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
930 .current_freq = &rcg_dummy_freq,
931 .base = &virt_bases[GCC_BASE],
932 .c = {
933 .dbg_name = "blsp1_uart1_apps_clk_src",
934 .ops = &clk_ops_rcg_mnd,
935 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
936 CLK_INIT(blsp1_uart1_apps_clk_src.c),
937 },
938};
939
940static struct rcg_clk blsp1_uart2_apps_clk_src = {
941 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
942 .set_rate = set_rate_mnd,
943 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
944 .current_freq = &rcg_dummy_freq,
945 .base = &virt_bases[GCC_BASE],
946 .c = {
947 .dbg_name = "blsp1_uart2_apps_clk_src",
948 .ops = &clk_ops_rcg_mnd,
949 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
950 CLK_INIT(blsp1_uart2_apps_clk_src.c),
951 },
952};
953
954static struct rcg_clk blsp1_uart3_apps_clk_src = {
955 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
956 .set_rate = set_rate_mnd,
957 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
958 .current_freq = &rcg_dummy_freq,
959 .base = &virt_bases[GCC_BASE],
960 .c = {
961 .dbg_name = "blsp1_uart3_apps_clk_src",
962 .ops = &clk_ops_rcg_mnd,
963 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
964 CLK_INIT(blsp1_uart3_apps_clk_src.c),
965 },
966};
967
968static struct rcg_clk blsp1_uart4_apps_clk_src = {
969 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
970 .set_rate = set_rate_mnd,
971 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
972 .current_freq = &rcg_dummy_freq,
973 .base = &virt_bases[GCC_BASE],
974 .c = {
975 .dbg_name = "blsp1_uart4_apps_clk_src",
976 .ops = &clk_ops_rcg_mnd,
977 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
978 CLK_INIT(blsp1_uart4_apps_clk_src.c),
979 },
980};
981
982static struct rcg_clk blsp1_uart5_apps_clk_src = {
983 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
984 .set_rate = set_rate_mnd,
985 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
986 .current_freq = &rcg_dummy_freq,
987 .base = &virt_bases[GCC_BASE],
988 .c = {
989 .dbg_name = "blsp1_uart5_apps_clk_src",
990 .ops = &clk_ops_rcg_mnd,
991 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
992 CLK_INIT(blsp1_uart5_apps_clk_src.c),
993 },
994};
995
996static struct rcg_clk blsp1_uart6_apps_clk_src = {
997 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
998 .set_rate = set_rate_mnd,
999 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1000 .current_freq = &rcg_dummy_freq,
1001 .base = &virt_bases[GCC_BASE],
1002 .c = {
1003 .dbg_name = "blsp1_uart6_apps_clk_src",
1004 .ops = &clk_ops_rcg_mnd,
1005 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1006 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1007 },
1008};
1009
1010static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1011 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1012 .set_rate = set_rate_mnd,
1013 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1014 .current_freq = &rcg_dummy_freq,
1015 .base = &virt_bases[GCC_BASE],
1016 .c = {
1017 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1018 .ops = &clk_ops_rcg_mnd,
1019 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1020 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1021 },
1022};
1023
1024static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1025 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1026 .set_rate = set_rate_mnd,
1027 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1028 .current_freq = &rcg_dummy_freq,
1029 .base = &virt_bases[GCC_BASE],
1030 .c = {
1031 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1032 .ops = &clk_ops_rcg_mnd,
1033 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1034 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1035 },
1036};
1037
1038static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1039 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1040 .set_rate = set_rate_mnd,
1041 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1042 .current_freq = &rcg_dummy_freq,
1043 .base = &virt_bases[GCC_BASE],
1044 .c = {
1045 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1046 .ops = &clk_ops_rcg_mnd,
1047 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1048 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1049 },
1050};
1051
1052static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1053 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1054 .set_rate = set_rate_mnd,
1055 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1056 .current_freq = &rcg_dummy_freq,
1057 .base = &virt_bases[GCC_BASE],
1058 .c = {
1059 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1060 .ops = &clk_ops_rcg_mnd,
1061 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1062 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1063 },
1064};
1065
1066static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1067 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1068 .set_rate = set_rate_mnd,
1069 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1070 .current_freq = &rcg_dummy_freq,
1071 .base = &virt_bases[GCC_BASE],
1072 .c = {
1073 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1074 .ops = &clk_ops_rcg_mnd,
1075 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1076 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1077 },
1078};
1079
1080static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1081 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1082 .set_rate = set_rate_mnd,
1083 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1084 .current_freq = &rcg_dummy_freq,
1085 .base = &virt_bases[GCC_BASE],
1086 .c = {
1087 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1088 .ops = &clk_ops_rcg_mnd,
1089 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1090 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1091 },
1092};
1093
1094static struct rcg_clk blsp2_uart1_apps_clk_src = {
1095 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1096 .set_rate = set_rate_mnd,
1097 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1098 .current_freq = &rcg_dummy_freq,
1099 .base = &virt_bases[GCC_BASE],
1100 .c = {
1101 .dbg_name = "blsp2_uart1_apps_clk_src",
1102 .ops = &clk_ops_rcg_mnd,
1103 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1104 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1105 },
1106};
1107
1108static struct rcg_clk blsp2_uart2_apps_clk_src = {
1109 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1110 .set_rate = set_rate_mnd,
1111 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1112 .current_freq = &rcg_dummy_freq,
1113 .base = &virt_bases[GCC_BASE],
1114 .c = {
1115 .dbg_name = "blsp2_uart2_apps_clk_src",
1116 .ops = &clk_ops_rcg_mnd,
1117 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1118 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1119 },
1120};
1121
1122static struct rcg_clk blsp2_uart3_apps_clk_src = {
1123 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1124 .set_rate = set_rate_mnd,
1125 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1126 .current_freq = &rcg_dummy_freq,
1127 .base = &virt_bases[GCC_BASE],
1128 .c = {
1129 .dbg_name = "blsp2_uart3_apps_clk_src",
1130 .ops = &clk_ops_rcg_mnd,
1131 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1132 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1133 },
1134};
1135
1136static struct rcg_clk blsp2_uart4_apps_clk_src = {
1137 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1138 .set_rate = set_rate_mnd,
1139 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1140 .current_freq = &rcg_dummy_freq,
1141 .base = &virt_bases[GCC_BASE],
1142 .c = {
1143 .dbg_name = "blsp2_uart4_apps_clk_src",
1144 .ops = &clk_ops_rcg_mnd,
1145 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1146 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1147 },
1148};
1149
1150static struct rcg_clk blsp2_uart5_apps_clk_src = {
1151 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1152 .set_rate = set_rate_mnd,
1153 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1154 .current_freq = &rcg_dummy_freq,
1155 .base = &virt_bases[GCC_BASE],
1156 .c = {
1157 .dbg_name = "blsp2_uart5_apps_clk_src",
1158 .ops = &clk_ops_rcg_mnd,
1159 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1160 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1161 },
1162};
1163
1164static struct rcg_clk blsp2_uart6_apps_clk_src = {
1165 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1166 .set_rate = set_rate_mnd,
1167 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1168 .current_freq = &rcg_dummy_freq,
1169 .base = &virt_bases[GCC_BASE],
1170 .c = {
1171 .dbg_name = "blsp2_uart6_apps_clk_src",
1172 .ops = &clk_ops_rcg_mnd,
1173 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1174 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1175 },
1176};
1177
1178static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1179 F( 50000000, gpll0, 12, 0, 0),
1180 F(100000000, gpll0, 6, 0, 0),
1181 F_END
1182};
1183
1184static struct rcg_clk ce1_clk_src = {
1185 .cmd_rcgr_reg = CE1_CMD_RCGR,
1186 .set_rate = set_rate_hid,
1187 .freq_tbl = ftbl_gcc_ce1_clk,
1188 .current_freq = &rcg_dummy_freq,
1189 .base = &virt_bases[GCC_BASE],
1190 .c = {
1191 .dbg_name = "ce1_clk_src",
1192 .ops = &clk_ops_rcg,
1193 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1194 CLK_INIT(ce1_clk_src.c),
1195 },
1196};
1197
1198static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1199 F( 50000000, gpll0, 12, 0, 0),
1200 F(100000000, gpll0, 6, 0, 0),
1201 F_END
1202};
1203
1204static struct rcg_clk ce2_clk_src = {
1205 .cmd_rcgr_reg = CE2_CMD_RCGR,
1206 .set_rate = set_rate_hid,
1207 .freq_tbl = ftbl_gcc_ce2_clk,
1208 .current_freq = &rcg_dummy_freq,
1209 .base = &virt_bases[GCC_BASE],
1210 .c = {
1211 .dbg_name = "ce2_clk_src",
1212 .ops = &clk_ops_rcg,
1213 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1214 CLK_INIT(ce2_clk_src.c),
1215 },
1216};
1217
1218static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1219 F(19200000, cxo, 1, 0, 0),
1220 F_END
1221};
1222
1223static struct rcg_clk gp1_clk_src = {
1224 .cmd_rcgr_reg = GP1_CMD_RCGR,
1225 .set_rate = set_rate_mnd,
1226 .freq_tbl = ftbl_gcc_gp_clk,
1227 .current_freq = &rcg_dummy_freq,
1228 .base = &virt_bases[GCC_BASE],
1229 .c = {
1230 .dbg_name = "gp1_clk_src",
1231 .ops = &clk_ops_rcg_mnd,
1232 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1233 CLK_INIT(gp1_clk_src.c),
1234 },
1235};
1236
1237static struct rcg_clk gp2_clk_src = {
1238 .cmd_rcgr_reg = GP2_CMD_RCGR,
1239 .set_rate = set_rate_mnd,
1240 .freq_tbl = ftbl_gcc_gp_clk,
1241 .current_freq = &rcg_dummy_freq,
1242 .base = &virt_bases[GCC_BASE],
1243 .c = {
1244 .dbg_name = "gp2_clk_src",
1245 .ops = &clk_ops_rcg_mnd,
1246 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1247 CLK_INIT(gp2_clk_src.c),
1248 },
1249};
1250
1251static struct rcg_clk gp3_clk_src = {
1252 .cmd_rcgr_reg = GP3_CMD_RCGR,
1253 .set_rate = set_rate_mnd,
1254 .freq_tbl = ftbl_gcc_gp_clk,
1255 .current_freq = &rcg_dummy_freq,
1256 .base = &virt_bases[GCC_BASE],
1257 .c = {
1258 .dbg_name = "gp3_clk_src",
1259 .ops = &clk_ops_rcg_mnd,
1260 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1261 CLK_INIT(gp3_clk_src.c),
1262 },
1263};
1264
1265static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1266 F(60000000, gpll0, 10, 0, 0),
1267 F_END
1268};
1269
1270static struct rcg_clk pdm2_clk_src = {
1271 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1272 .set_rate = set_rate_hid,
1273 .freq_tbl = ftbl_gcc_pdm2_clk,
1274 .current_freq = &rcg_dummy_freq,
1275 .base = &virt_bases[GCC_BASE],
1276 .c = {
1277 .dbg_name = "pdm2_clk_src",
1278 .ops = &clk_ops_rcg,
1279 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1280 CLK_INIT(pdm2_clk_src.c),
1281 },
1282};
1283
1284static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1285 F( 144000, cxo, 16, 3, 25),
1286 F( 400000, cxo, 12, 1, 4),
1287 F( 20000000, gpll0, 15, 1, 2),
1288 F( 25000000, gpll0, 12, 1, 2),
1289 F( 50000000, gpll0, 12, 0, 0),
1290 F(100000000, gpll0, 6, 0, 0),
1291 F(200000000, gpll0, 3, 0, 0),
1292 F_END
1293};
1294
1295static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1296 F( 144000, cxo, 16, 3, 25),
1297 F( 400000, cxo, 12, 1, 4),
1298 F( 20000000, gpll0, 15, 1, 2),
1299 F( 25000000, gpll0, 12, 1, 2),
1300 F( 50000000, gpll0, 12, 0, 0),
1301 F(100000000, gpll0, 6, 0, 0),
1302 F_END
1303};
1304
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001305static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1306 F( 400000, cxo, 12, 1, 4),
1307 F( 19200000, cxo, 1, 0, 0),
1308 F_END
1309};
1310
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001311static struct rcg_clk sdcc1_apps_clk_src = {
1312 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1313 .set_rate = set_rate_mnd,
1314 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1315 .current_freq = &rcg_dummy_freq,
1316 .base = &virt_bases[GCC_BASE],
1317 .c = {
1318 .dbg_name = "sdcc1_apps_clk_src",
1319 .ops = &clk_ops_rcg_mnd,
1320 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1321 CLK_INIT(sdcc1_apps_clk_src.c),
1322 },
1323};
1324
1325static struct rcg_clk sdcc2_apps_clk_src = {
1326 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1327 .set_rate = set_rate_mnd,
1328 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1329 .current_freq = &rcg_dummy_freq,
1330 .base = &virt_bases[GCC_BASE],
1331 .c = {
1332 .dbg_name = "sdcc2_apps_clk_src",
1333 .ops = &clk_ops_rcg_mnd,
1334 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1335 CLK_INIT(sdcc2_apps_clk_src.c),
1336 },
1337};
1338
1339static struct rcg_clk sdcc3_apps_clk_src = {
1340 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1341 .set_rate = set_rate_mnd,
1342 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1343 .current_freq = &rcg_dummy_freq,
1344 .base = &virt_bases[GCC_BASE],
1345 .c = {
1346 .dbg_name = "sdcc3_apps_clk_src",
1347 .ops = &clk_ops_rcg_mnd,
1348 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1349 CLK_INIT(sdcc3_apps_clk_src.c),
1350 },
1351};
1352
1353static struct rcg_clk sdcc4_apps_clk_src = {
1354 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1355 .set_rate = set_rate_mnd,
1356 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1357 .current_freq = &rcg_dummy_freq,
1358 .base = &virt_bases[GCC_BASE],
1359 .c = {
1360 .dbg_name = "sdcc4_apps_clk_src",
1361 .ops = &clk_ops_rcg_mnd,
1362 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1363 CLK_INIT(sdcc4_apps_clk_src.c),
1364 },
1365};
1366
1367static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1368 F(105000, cxo, 2, 1, 91),
1369 F_END
1370};
1371
1372static struct rcg_clk tsif_ref_clk_src = {
1373 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1374 .set_rate = set_rate_mnd,
1375 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1376 .current_freq = &rcg_dummy_freq,
1377 .base = &virt_bases[GCC_BASE],
1378 .c = {
1379 .dbg_name = "tsif_ref_clk_src",
1380 .ops = &clk_ops_rcg_mnd,
1381 VDD_DIG_FMAX_MAP1(LOW, 105500),
1382 CLK_INIT(tsif_ref_clk_src.c),
1383 },
1384};
1385
1386static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1387 F(60000000, gpll0, 10, 0, 0),
1388 F_END
1389};
1390
1391static struct rcg_clk usb30_mock_utmi_clk_src = {
1392 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1393 .set_rate = set_rate_hid,
1394 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1395 .current_freq = &rcg_dummy_freq,
1396 .base = &virt_bases[GCC_BASE],
1397 .c = {
1398 .dbg_name = "usb30_mock_utmi_clk_src",
1399 .ops = &clk_ops_rcg,
1400 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1401 CLK_INIT(usb30_mock_utmi_clk_src.c),
1402 },
1403};
1404
1405static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1406 F(75000000, gpll0, 8, 0, 0),
1407 F_END
1408};
1409
1410static struct rcg_clk usb_hs_system_clk_src = {
1411 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1412 .set_rate = set_rate_hid,
1413 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1414 .current_freq = &rcg_dummy_freq,
1415 .base = &virt_bases[GCC_BASE],
1416 .c = {
1417 .dbg_name = "usb_hs_system_clk_src",
1418 .ops = &clk_ops_rcg,
1419 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1420 CLK_INIT(usb_hs_system_clk_src.c),
1421 },
1422};
1423
1424static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1425 F_HSIC(480000000, gpll1, 1, 0, 0),
1426 F_END
1427};
1428
1429static struct rcg_clk usb_hsic_clk_src = {
1430 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1431 .set_rate = set_rate_hid,
1432 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1433 .current_freq = &rcg_dummy_freq,
1434 .base = &virt_bases[GCC_BASE],
1435 .c = {
1436 .dbg_name = "usb_hsic_clk_src",
1437 .ops = &clk_ops_rcg,
1438 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1439 CLK_INIT(usb_hsic_clk_src.c),
1440 },
1441};
1442
1443static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1444 F(9600000, cxo, 2, 0, 0),
1445 F_END
1446};
1447
1448static struct rcg_clk usb_hsic_io_cal_clk_src = {
1449 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1450 .set_rate = set_rate_hid,
1451 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1452 .current_freq = &rcg_dummy_freq,
1453 .base = &virt_bases[GCC_BASE],
1454 .c = {
1455 .dbg_name = "usb_hsic_io_cal_clk_src",
1456 .ops = &clk_ops_rcg,
1457 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1458 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1459 },
1460};
1461
1462static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1463 F(75000000, gpll0, 8, 0, 0),
1464 F_END
1465};
1466
1467static struct rcg_clk usb_hsic_system_clk_src = {
1468 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1469 .set_rate = set_rate_hid,
1470 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1471 .current_freq = &rcg_dummy_freq,
1472 .base = &virt_bases[GCC_BASE],
1473 .c = {
1474 .dbg_name = "usb_hsic_system_clk_src",
1475 .ops = &clk_ops_rcg,
1476 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1477 CLK_INIT(usb_hsic_system_clk_src.c),
1478 },
1479};
1480
1481static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1482 .cbcr_reg = BAM_DMA_AHB_CBCR,
1483 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1484 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_bam_dma_ahb_clk",
1488 .ops = &clk_ops_vote,
1489 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1490 },
1491};
1492
1493static struct local_vote_clk gcc_blsp1_ahb_clk = {
1494 .cbcr_reg = BLSP1_AHB_CBCR,
1495 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1496 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_ahb_clk",
1500 .ops = &clk_ops_vote,
1501 CLK_INIT(gcc_blsp1_ahb_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1507 .parent = &cxo_clk_src.c,
1508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001509 .base = &virt_bases[GCC_BASE],
1510 .c = {
1511 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1512 .ops = &clk_ops_branch,
1513 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1514 },
1515};
1516
1517static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1518 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1519 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1530 .parent = &cxo_clk_src.c,
1531 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1535 .ops = &clk_ops_branch,
1536 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1537 },
1538};
1539
1540static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1541 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1542 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1553 .parent = &cxo_clk_src.c,
1554 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1558 .ops = &clk_ops_branch,
1559 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1560 },
1561};
1562
1563static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1564 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1565 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1575 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1576 .parent = &cxo_clk_src.c,
1577 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001578 .base = &virt_bases[GCC_BASE],
1579 .c = {
1580 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1581 .ops = &clk_ops_branch,
1582 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1583 },
1584};
1585
1586static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1587 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1588 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001589 .base = &virt_bases[GCC_BASE],
1590 .c = {
1591 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1592 .ops = &clk_ops_branch,
1593 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1594 },
1595};
1596
1597static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1598 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1599 .parent = &cxo_clk_src.c,
1600 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001601 .base = &virt_bases[GCC_BASE],
1602 .c = {
1603 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1604 .ops = &clk_ops_branch,
1605 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1606 },
1607};
1608
1609static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1610 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1611 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001612 .base = &virt_bases[GCC_BASE],
1613 .c = {
1614 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1615 .ops = &clk_ops_branch,
1616 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1617 },
1618};
1619
1620static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1621 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1622 .parent = &cxo_clk_src.c,
1623 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001624 .base = &virt_bases[GCC_BASE],
1625 .c = {
1626 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1627 .ops = &clk_ops_branch,
1628 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1629 },
1630};
1631
1632static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1633 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1634 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001635 .base = &virt_bases[GCC_BASE],
1636 .c = {
1637 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1638 .ops = &clk_ops_branch,
1639 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1640 },
1641};
1642
1643static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1644 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1645 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001646 .base = &virt_bases[GCC_BASE],
1647 .c = {
1648 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1649 .ops = &clk_ops_branch,
1650 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1651 },
1652};
1653
1654static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1655 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1656 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001657 .base = &virt_bases[GCC_BASE],
1658 .c = {
1659 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1660 .ops = &clk_ops_branch,
1661 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1662 },
1663};
1664
1665static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1666 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1667 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001668 .base = &virt_bases[GCC_BASE],
1669 .c = {
1670 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1671 .ops = &clk_ops_branch,
1672 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1673 },
1674};
1675
1676static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1677 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1678 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001679 .base = &virt_bases[GCC_BASE],
1680 .c = {
1681 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1682 .ops = &clk_ops_branch,
1683 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1684 },
1685};
1686
1687static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1688 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1689 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1695 },
1696};
1697
1698static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1699 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1700 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1704 .ops = &clk_ops_branch,
1705 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1706 },
1707};
1708
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001709static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1710 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1711 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1712 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_boot_rom_ahb_clk",
1716 .ops = &clk_ops_vote,
1717 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1718 },
1719};
1720
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001721static struct local_vote_clk gcc_blsp2_ahb_clk = {
1722 .cbcr_reg = BLSP2_AHB_CBCR,
1723 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1724 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_ahb_clk",
1728 .ops = &clk_ops_vote,
1729 CLK_INIT(gcc_blsp2_ahb_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1735 .parent = &cxo_clk_src.c,
1736 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
1739 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1746 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1747 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1758 .parent = &cxo_clk_src.c,
1759 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .base = &virt_bases[GCC_BASE],
1761 .c = {
1762 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1769 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1770 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1781 .parent = &cxo_clk_src.c,
1782 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1792 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1793 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1803 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1804 .parent = &cxo_clk_src.c,
1805 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
1808 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1809 .ops = &clk_ops_branch,
1810 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1811 },
1812};
1813
1814static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1815 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1816 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
1819 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1820 .ops = &clk_ops_branch,
1821 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1822 },
1823};
1824
1825static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1826 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1827 .parent = &cxo_clk_src.c,
1828 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001829 .base = &virt_bases[GCC_BASE],
1830 .c = {
1831 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1834 },
1835};
1836
1837static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1838 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1839 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001840 .base = &virt_bases[GCC_BASE],
1841 .c = {
1842 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1845 },
1846};
1847
1848static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1849 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1850 .parent = &cxo_clk_src.c,
1851 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001852 .base = &virt_bases[GCC_BASE],
1853 .c = {
1854 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1855 .ops = &clk_ops_branch,
1856 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1857 },
1858};
1859
1860static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1861 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1862 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001863 .base = &virt_bases[GCC_BASE],
1864 .c = {
1865 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1868 },
1869};
1870
1871static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1872 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1873 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001874 .base = &virt_bases[GCC_BASE],
1875 .c = {
1876 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1877 .ops = &clk_ops_branch,
1878 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1879 },
1880};
1881
1882static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1883 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1884 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001885 .base = &virt_bases[GCC_BASE],
1886 .c = {
1887 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1888 .ops = &clk_ops_branch,
1889 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1890 },
1891};
1892
1893static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1894 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1895 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001896 .base = &virt_bases[GCC_BASE],
1897 .c = {
1898 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1899 .ops = &clk_ops_branch,
1900 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1901 },
1902};
1903
1904static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1905 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1906 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1910 .ops = &clk_ops_branch,
1911 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1912 },
1913};
1914
1915static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1916 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1917 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
1920 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1921 .ops = &clk_ops_branch,
1922 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1923 },
1924};
1925
1926static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1927 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1928 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .base = &virt_bases[GCC_BASE],
1930 .c = {
1931 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1932 .ops = &clk_ops_branch,
1933 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1934 },
1935};
1936
1937static struct local_vote_clk gcc_ce1_clk = {
1938 .cbcr_reg = CE1_CBCR,
1939 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1940 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
1943 .dbg_name = "gcc_ce1_clk",
1944 .ops = &clk_ops_vote,
1945 CLK_INIT(gcc_ce1_clk.c),
1946 },
1947};
1948
1949static struct local_vote_clk gcc_ce1_ahb_clk = {
1950 .cbcr_reg = CE1_AHB_CBCR,
1951 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1952 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_ce1_ahb_clk",
1956 .ops = &clk_ops_vote,
1957 CLK_INIT(gcc_ce1_ahb_clk.c),
1958 },
1959};
1960
1961static struct local_vote_clk gcc_ce1_axi_clk = {
1962 .cbcr_reg = CE1_AXI_CBCR,
1963 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1964 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001965 .base = &virt_bases[GCC_BASE],
1966 .c = {
1967 .dbg_name = "gcc_ce1_axi_clk",
1968 .ops = &clk_ops_vote,
1969 CLK_INIT(gcc_ce1_axi_clk.c),
1970 },
1971};
1972
1973static struct local_vote_clk gcc_ce2_clk = {
1974 .cbcr_reg = CE2_CBCR,
1975 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1976 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001977 .base = &virt_bases[GCC_BASE],
1978 .c = {
1979 .dbg_name = "gcc_ce2_clk",
1980 .ops = &clk_ops_vote,
1981 CLK_INIT(gcc_ce2_clk.c),
1982 },
1983};
1984
1985static struct local_vote_clk gcc_ce2_ahb_clk = {
1986 .cbcr_reg = CE2_AHB_CBCR,
1987 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1988 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001989 .base = &virt_bases[GCC_BASE],
1990 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07001991 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001992 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07001993 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 },
1995};
1996
1997static struct local_vote_clk gcc_ce2_axi_clk = {
1998 .cbcr_reg = CE2_AXI_CBCR,
1999 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2000 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002001 .base = &virt_bases[GCC_BASE],
2002 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002003 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002004 .ops = &clk_ops_vote,
2005 CLK_INIT(gcc_ce2_axi_clk.c),
2006 },
2007};
2008
2009static struct branch_clk gcc_gp1_clk = {
2010 .cbcr_reg = GP1_CBCR,
2011 .parent = &gp1_clk_src.c,
2012 .base = &virt_bases[GCC_BASE],
2013 .c = {
2014 .dbg_name = "gcc_gp1_clk",
2015 .ops = &clk_ops_branch,
2016 CLK_INIT(gcc_gp1_clk.c),
2017 },
2018};
2019
2020static struct branch_clk gcc_gp2_clk = {
2021 .cbcr_reg = GP2_CBCR,
2022 .parent = &gp2_clk_src.c,
2023 .base = &virt_bases[GCC_BASE],
2024 .c = {
2025 .dbg_name = "gcc_gp2_clk",
2026 .ops = &clk_ops_branch,
2027 CLK_INIT(gcc_gp2_clk.c),
2028 },
2029};
2030
2031static struct branch_clk gcc_gp3_clk = {
2032 .cbcr_reg = GP3_CBCR,
2033 .parent = &gp3_clk_src.c,
2034 .base = &virt_bases[GCC_BASE],
2035 .c = {
2036 .dbg_name = "gcc_gp3_clk",
2037 .ops = &clk_ops_branch,
2038 CLK_INIT(gcc_gp3_clk.c),
2039 },
2040};
2041
2042static struct branch_clk gcc_pdm2_clk = {
2043 .cbcr_reg = PDM2_CBCR,
2044 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002045 .base = &virt_bases[GCC_BASE],
2046 .c = {
2047 .dbg_name = "gcc_pdm2_clk",
2048 .ops = &clk_ops_branch,
2049 CLK_INIT(gcc_pdm2_clk.c),
2050 },
2051};
2052
2053static struct branch_clk gcc_pdm_ahb_clk = {
2054 .cbcr_reg = PDM_AHB_CBCR,
2055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002056 .base = &virt_bases[GCC_BASE],
2057 .c = {
2058 .dbg_name = "gcc_pdm_ahb_clk",
2059 .ops = &clk_ops_branch,
2060 CLK_INIT(gcc_pdm_ahb_clk.c),
2061 },
2062};
2063
2064static struct local_vote_clk gcc_prng_ahb_clk = {
2065 .cbcr_reg = PRNG_AHB_CBCR,
2066 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2067 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002068 .base = &virt_bases[GCC_BASE],
2069 .c = {
2070 .dbg_name = "gcc_prng_ahb_clk",
2071 .ops = &clk_ops_vote,
2072 CLK_INIT(gcc_prng_ahb_clk.c),
2073 },
2074};
2075
2076static struct branch_clk gcc_sdcc1_ahb_clk = {
2077 .cbcr_reg = SDCC1_AHB_CBCR,
2078 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002079 .base = &virt_bases[GCC_BASE],
2080 .c = {
2081 .dbg_name = "gcc_sdcc1_ahb_clk",
2082 .ops = &clk_ops_branch,
2083 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2084 },
2085};
2086
2087static struct branch_clk gcc_sdcc1_apps_clk = {
2088 .cbcr_reg = SDCC1_APPS_CBCR,
2089 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002090 .base = &virt_bases[GCC_BASE],
2091 .c = {
2092 .dbg_name = "gcc_sdcc1_apps_clk",
2093 .ops = &clk_ops_branch,
2094 CLK_INIT(gcc_sdcc1_apps_clk.c),
2095 },
2096};
2097
2098static struct branch_clk gcc_sdcc2_ahb_clk = {
2099 .cbcr_reg = SDCC2_AHB_CBCR,
2100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002101 .base = &virt_bases[GCC_BASE],
2102 .c = {
2103 .dbg_name = "gcc_sdcc2_ahb_clk",
2104 .ops = &clk_ops_branch,
2105 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2106 },
2107};
2108
2109static struct branch_clk gcc_sdcc2_apps_clk = {
2110 .cbcr_reg = SDCC2_APPS_CBCR,
2111 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002112 .base = &virt_bases[GCC_BASE],
2113 .c = {
2114 .dbg_name = "gcc_sdcc2_apps_clk",
2115 .ops = &clk_ops_branch,
2116 CLK_INIT(gcc_sdcc2_apps_clk.c),
2117 },
2118};
2119
2120static struct branch_clk gcc_sdcc3_ahb_clk = {
2121 .cbcr_reg = SDCC3_AHB_CBCR,
2122 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002123 .base = &virt_bases[GCC_BASE],
2124 .c = {
2125 .dbg_name = "gcc_sdcc3_ahb_clk",
2126 .ops = &clk_ops_branch,
2127 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2128 },
2129};
2130
2131static struct branch_clk gcc_sdcc3_apps_clk = {
2132 .cbcr_reg = SDCC3_APPS_CBCR,
2133 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002134 .base = &virt_bases[GCC_BASE],
2135 .c = {
2136 .dbg_name = "gcc_sdcc3_apps_clk",
2137 .ops = &clk_ops_branch,
2138 CLK_INIT(gcc_sdcc3_apps_clk.c),
2139 },
2140};
2141
2142static struct branch_clk gcc_sdcc4_ahb_clk = {
2143 .cbcr_reg = SDCC4_AHB_CBCR,
2144 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002145 .base = &virt_bases[GCC_BASE],
2146 .c = {
2147 .dbg_name = "gcc_sdcc4_ahb_clk",
2148 .ops = &clk_ops_branch,
2149 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2150 },
2151};
2152
2153static struct branch_clk gcc_sdcc4_apps_clk = {
2154 .cbcr_reg = SDCC4_APPS_CBCR,
2155 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002156 .base = &virt_bases[GCC_BASE],
2157 .c = {
2158 .dbg_name = "gcc_sdcc4_apps_clk",
2159 .ops = &clk_ops_branch,
2160 CLK_INIT(gcc_sdcc4_apps_clk.c),
2161 },
2162};
2163
2164static struct branch_clk gcc_tsif_ahb_clk = {
2165 .cbcr_reg = TSIF_AHB_CBCR,
2166 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002167 .base = &virt_bases[GCC_BASE],
2168 .c = {
2169 .dbg_name = "gcc_tsif_ahb_clk",
2170 .ops = &clk_ops_branch,
2171 CLK_INIT(gcc_tsif_ahb_clk.c),
2172 },
2173};
2174
2175static struct branch_clk gcc_tsif_ref_clk = {
2176 .cbcr_reg = TSIF_REF_CBCR,
2177 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .base = &virt_bases[GCC_BASE],
2179 .c = {
2180 .dbg_name = "gcc_tsif_ref_clk",
2181 .ops = &clk_ops_branch,
2182 CLK_INIT(gcc_tsif_ref_clk.c),
2183 },
2184};
2185
2186static struct branch_clk gcc_usb30_master_clk = {
2187 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002188 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .parent = &usb30_master_clk_src.c,
2190 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002191 .base = &virt_bases[GCC_BASE],
2192 .c = {
2193 .dbg_name = "gcc_usb30_master_clk",
2194 .ops = &clk_ops_branch,
2195 CLK_INIT(gcc_usb30_master_clk.c),
2196 },
2197};
2198
2199static struct branch_clk gcc_usb30_mock_utmi_clk = {
2200 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2201 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002202 .base = &virt_bases[GCC_BASE],
2203 .c = {
2204 .dbg_name = "gcc_usb30_mock_utmi_clk",
2205 .ops = &clk_ops_branch,
2206 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2207 },
2208};
2209
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002210struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2211 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
2212 .parent = &usb30_master_clk_src.c,
2213 .has_sibling = 1,
2214 .base = &virt_bases[GCC_BASE],
2215 .c = {
2216 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2217 .ops = &clk_ops_branch,
2218 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2219 },
2220};
2221
2222struct branch_clk gcc_usb30_sleep_clk = {
2223 .cbcr_reg = USB30_SLEEP_CBCR,
2224 .has_sibling = 1,
2225 .base = &virt_bases[GCC_BASE],
2226 .c = {
2227 .dbg_name = "gcc_usb30_sleep_clk",
2228 .ops = &clk_ops_branch,
2229 CLK_INIT(gcc_usb30_sleep_clk.c),
2230 },
2231};
2232
2233struct branch_clk gcc_usb2a_phy_sleep_clk = {
2234 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2235 .has_sibling = 1,
2236 .base = &virt_bases[GCC_BASE],
2237 .c = {
2238 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2239 .ops = &clk_ops_branch,
2240 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2241 },
2242};
2243
2244struct branch_clk gcc_usb2b_phy_sleep_clk = {
2245 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2246 .has_sibling = 1,
2247 .base = &virt_bases[GCC_BASE],
2248 .c = {
2249 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2250 .ops = &clk_ops_branch,
2251 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2252 },
2253};
2254
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002255static struct branch_clk gcc_usb_hs_ahb_clk = {
2256 .cbcr_reg = USB_HS_AHB_CBCR,
2257 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002258 .base = &virt_bases[GCC_BASE],
2259 .c = {
2260 .dbg_name = "gcc_usb_hs_ahb_clk",
2261 .ops = &clk_ops_branch,
2262 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2263 },
2264};
2265
2266static struct branch_clk gcc_usb_hs_system_clk = {
2267 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002268 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002269 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002270 .base = &virt_bases[GCC_BASE],
2271 .c = {
2272 .dbg_name = "gcc_usb_hs_system_clk",
2273 .ops = &clk_ops_branch,
2274 CLK_INIT(gcc_usb_hs_system_clk.c),
2275 },
2276};
2277
2278static struct branch_clk gcc_usb_hsic_ahb_clk = {
2279 .cbcr_reg = USB_HSIC_AHB_CBCR,
2280 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002281 .base = &virt_bases[GCC_BASE],
2282 .c = {
2283 .dbg_name = "gcc_usb_hsic_ahb_clk",
2284 .ops = &clk_ops_branch,
2285 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2286 },
2287};
2288
2289static struct branch_clk gcc_usb_hsic_clk = {
2290 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002291 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002292 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002293 .base = &virt_bases[GCC_BASE],
2294 .c = {
2295 .dbg_name = "gcc_usb_hsic_clk",
2296 .ops = &clk_ops_branch,
2297 CLK_INIT(gcc_usb_hsic_clk.c),
2298 },
2299};
2300
2301static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2302 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2303 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002304 .base = &virt_bases[GCC_BASE],
2305 .c = {
2306 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2307 .ops = &clk_ops_branch,
2308 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2309 },
2310};
2311
2312static struct branch_clk gcc_usb_hsic_system_clk = {
2313 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2314 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002315 .base = &virt_bases[GCC_BASE],
2316 .c = {
2317 .dbg_name = "gcc_usb_hsic_system_clk",
2318 .ops = &clk_ops_branch,
2319 CLK_INIT(gcc_usb_hsic_system_clk.c),
2320 },
2321};
2322
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002323struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2324 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2325 .has_sibling = 1,
2326 .base = &virt_bases[GCC_BASE],
2327 .c = {
2328 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2329 .ops = &clk_ops_branch,
2330 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2331 },
2332};
2333
2334struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2335 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2336 .has_sibling = 1,
2337 .base = &virt_bases[GCC_BASE],
2338 .c = {
2339 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2340 .ops = &clk_ops_branch,
2341 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2342 },
2343};
2344
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002345static struct branch_clk gcc_mss_cfg_ahb_clk = {
2346 .cbcr_reg = MSS_CFG_AHB_CBCR,
2347 .has_sibling = 1,
2348 .base = &virt_bases[GCC_BASE],
2349 .c = {
2350 .dbg_name = "gcc_mss_cfg_ahb_clk",
2351 .ops = &clk_ops_branch,
2352 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2353 },
2354};
2355
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002356static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2357 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2358 .has_sibling = 1,
2359 .base = &virt_bases[GCC_BASE],
2360 .c = {
2361 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2362 .ops = &clk_ops_branch,
2363 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2364 },
2365};
2366
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002367static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002368 F_MM( 19200000, cxo, 1, 0, 0),
2369 F_MM(150000000, gpll0, 4, 0, 0),
2370 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002371 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002372 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002373 F_END
2374};
2375
2376static struct rcg_clk axi_clk_src = {
2377 .cmd_rcgr_reg = 0x5040,
2378 .set_rate = set_rate_hid,
2379 .freq_tbl = ftbl_mmss_axi_clk,
2380 .current_freq = &rcg_dummy_freq,
2381 .base = &virt_bases[MMSS_BASE],
2382 .c = {
2383 .dbg_name = "axi_clk_src",
2384 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002385 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002386 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002387 CLK_INIT(axi_clk_src.c),
2388 },
2389};
2390
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002391static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2392 F_MM( 19200000, cxo, 1, 0, 0),
2393 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002394 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002395 F_MM(400000000, mmpll0, 2, 0, 0),
2396 F_END
2397};
2398
2399struct rcg_clk ocmemnoc_clk_src = {
2400 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2401 .set_rate = set_rate_hid,
2402 .freq_tbl = ftbl_ocmemnoc_clk,
2403 .current_freq = &rcg_dummy_freq,
2404 .base = &virt_bases[MMSS_BASE],
2405 .c = {
2406 .dbg_name = "ocmemnoc_clk_src",
2407 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002408 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002409 HIGH, 400000000),
2410 CLK_INIT(ocmemnoc_clk_src.c),
2411 },
2412};
2413
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002414static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2415 F_MM(100000000, gpll0, 6, 0, 0),
2416 F_MM(200000000, mmpll0, 4, 0, 0),
2417 F_END
2418};
2419
2420static struct rcg_clk csi0_clk_src = {
2421 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2422 .set_rate = set_rate_hid,
2423 .freq_tbl = ftbl_camss_csi0_3_clk,
2424 .current_freq = &rcg_dummy_freq,
2425 .base = &virt_bases[MMSS_BASE],
2426 .c = {
2427 .dbg_name = "csi0_clk_src",
2428 .ops = &clk_ops_rcg,
2429 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2430 CLK_INIT(csi0_clk_src.c),
2431 },
2432};
2433
2434static struct rcg_clk csi1_clk_src = {
2435 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2436 .set_rate = set_rate_hid,
2437 .freq_tbl = ftbl_camss_csi0_3_clk,
2438 .current_freq = &rcg_dummy_freq,
2439 .base = &virt_bases[MMSS_BASE],
2440 .c = {
2441 .dbg_name = "csi1_clk_src",
2442 .ops = &clk_ops_rcg,
2443 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2444 CLK_INIT(csi1_clk_src.c),
2445 },
2446};
2447
2448static struct rcg_clk csi2_clk_src = {
2449 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2450 .set_rate = set_rate_hid,
2451 .freq_tbl = ftbl_camss_csi0_3_clk,
2452 .current_freq = &rcg_dummy_freq,
2453 .base = &virt_bases[MMSS_BASE],
2454 .c = {
2455 .dbg_name = "csi2_clk_src",
2456 .ops = &clk_ops_rcg,
2457 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2458 CLK_INIT(csi2_clk_src.c),
2459 },
2460};
2461
2462static struct rcg_clk csi3_clk_src = {
2463 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2464 .set_rate = set_rate_hid,
2465 .freq_tbl = ftbl_camss_csi0_3_clk,
2466 .current_freq = &rcg_dummy_freq,
2467 .base = &virt_bases[MMSS_BASE],
2468 .c = {
2469 .dbg_name = "csi3_clk_src",
2470 .ops = &clk_ops_rcg,
2471 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2472 CLK_INIT(csi3_clk_src.c),
2473 },
2474};
2475
2476static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2477 F_MM( 37500000, gpll0, 16, 0, 0),
2478 F_MM( 50000000, gpll0, 12, 0, 0),
2479 F_MM( 60000000, gpll0, 10, 0, 0),
2480 F_MM( 80000000, gpll0, 7.5, 0, 0),
2481 F_MM(100000000, gpll0, 6, 0, 0),
2482 F_MM(109090000, gpll0, 5.5, 0, 0),
2483 F_MM(150000000, gpll0, 4, 0, 0),
2484 F_MM(200000000, gpll0, 3, 0, 0),
2485 F_MM(228570000, mmpll0, 3.5, 0, 0),
2486 F_MM(266670000, mmpll0, 3, 0, 0),
2487 F_MM(320000000, mmpll0, 2.5, 0, 0),
2488 F_END
2489};
2490
2491static struct rcg_clk vfe0_clk_src = {
2492 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2493 .set_rate = set_rate_hid,
2494 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2495 .current_freq = &rcg_dummy_freq,
2496 .base = &virt_bases[MMSS_BASE],
2497 .c = {
2498 .dbg_name = "vfe0_clk_src",
2499 .ops = &clk_ops_rcg,
2500 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2501 HIGH, 320000000),
2502 CLK_INIT(vfe0_clk_src.c),
2503 },
2504};
2505
2506static struct rcg_clk vfe1_clk_src = {
2507 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2508 .set_rate = set_rate_hid,
2509 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2510 .current_freq = &rcg_dummy_freq,
2511 .base = &virt_bases[MMSS_BASE],
2512 .c = {
2513 .dbg_name = "vfe1_clk_src",
2514 .ops = &clk_ops_rcg,
2515 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2516 HIGH, 320000000),
2517 CLK_INIT(vfe1_clk_src.c),
2518 },
2519};
2520
2521static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2522 F_MM( 37500000, gpll0, 16, 0, 0),
2523 F_MM( 60000000, gpll0, 10, 0, 0),
2524 F_MM( 75000000, gpll0, 8, 0, 0),
2525 F_MM( 85710000, gpll0, 7, 0, 0),
2526 F_MM(100000000, gpll0, 6, 0, 0),
2527 F_MM(133330000, mmpll0, 6, 0, 0),
2528 F_MM(160000000, mmpll0, 5, 0, 0),
2529 F_MM(200000000, mmpll0, 4, 0, 0),
2530 F_MM(266670000, mmpll0, 3, 0, 0),
2531 F_MM(320000000, mmpll0, 2.5, 0, 0),
2532 F_END
2533};
2534
2535static struct rcg_clk mdp_clk_src = {
2536 .cmd_rcgr_reg = MDP_CMD_RCGR,
2537 .set_rate = set_rate_hid,
2538 .freq_tbl = ftbl_mdss_mdp_clk,
2539 .current_freq = &rcg_dummy_freq,
2540 .base = &virt_bases[MMSS_BASE],
2541 .c = {
2542 .dbg_name = "mdp_clk_src",
2543 .ops = &clk_ops_rcg,
2544 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2545 HIGH, 320000000),
2546 CLK_INIT(mdp_clk_src.c),
2547 },
2548};
2549
2550static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2551 F_MM(19200000, cxo, 1, 0, 0),
2552 F_END
2553};
2554
2555static struct rcg_clk cci_clk_src = {
2556 .cmd_rcgr_reg = CCI_CMD_RCGR,
2557 .set_rate = set_rate_hid,
2558 .freq_tbl = ftbl_camss_cci_cci_clk,
2559 .current_freq = &rcg_dummy_freq,
2560 .base = &virt_bases[MMSS_BASE],
2561 .c = {
2562 .dbg_name = "cci_clk_src",
2563 .ops = &clk_ops_rcg,
2564 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2565 CLK_INIT(cci_clk_src.c),
2566 },
2567};
2568
2569static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2570 F_MM( 10000, cxo, 16, 1, 120),
2571 F_MM( 20000, cxo, 16, 1, 50),
2572 F_MM( 6000000, gpll0, 10, 1, 10),
2573 F_MM(12000000, gpll0, 10, 1, 5),
2574 F_MM(13000000, gpll0, 10, 13, 60),
2575 F_MM(24000000, gpll0, 5, 1, 5),
2576 F_END
2577};
2578
2579static struct rcg_clk mmss_gp0_clk_src = {
2580 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2581 .set_rate = set_rate_mnd,
2582 .freq_tbl = ftbl_camss_gp0_1_clk,
2583 .current_freq = &rcg_dummy_freq,
2584 .base = &virt_bases[MMSS_BASE],
2585 .c = {
2586 .dbg_name = "mmss_gp0_clk_src",
2587 .ops = &clk_ops_rcg_mnd,
2588 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2589 CLK_INIT(mmss_gp0_clk_src.c),
2590 },
2591};
2592
2593static struct rcg_clk mmss_gp1_clk_src = {
2594 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2595 .set_rate = set_rate_mnd,
2596 .freq_tbl = ftbl_camss_gp0_1_clk,
2597 .current_freq = &rcg_dummy_freq,
2598 .base = &virt_bases[MMSS_BASE],
2599 .c = {
2600 .dbg_name = "mmss_gp1_clk_src",
2601 .ops = &clk_ops_rcg_mnd,
2602 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2603 CLK_INIT(mmss_gp1_clk_src.c),
2604 },
2605};
2606
2607static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2608 F_MM( 75000000, gpll0, 8, 0, 0),
2609 F_MM(150000000, gpll0, 4, 0, 0),
2610 F_MM(200000000, gpll0, 3, 0, 0),
2611 F_MM(228570000, mmpll0, 3.5, 0, 0),
2612 F_MM(266670000, mmpll0, 3, 0, 0),
2613 F_MM(320000000, mmpll0, 2.5, 0, 0),
2614 F_END
2615};
2616
2617static struct rcg_clk jpeg0_clk_src = {
2618 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2619 .set_rate = set_rate_hid,
2620 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2621 .current_freq = &rcg_dummy_freq,
2622 .base = &virt_bases[MMSS_BASE],
2623 .c = {
2624 .dbg_name = "jpeg0_clk_src",
2625 .ops = &clk_ops_rcg,
2626 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2627 HIGH, 320000000),
2628 CLK_INIT(jpeg0_clk_src.c),
2629 },
2630};
2631
2632static struct rcg_clk jpeg1_clk_src = {
2633 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2634 .set_rate = set_rate_hid,
2635 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2636 .current_freq = &rcg_dummy_freq,
2637 .base = &virt_bases[MMSS_BASE],
2638 .c = {
2639 .dbg_name = "jpeg1_clk_src",
2640 .ops = &clk_ops_rcg,
2641 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2642 HIGH, 320000000),
2643 CLK_INIT(jpeg1_clk_src.c),
2644 },
2645};
2646
2647static struct rcg_clk jpeg2_clk_src = {
2648 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2649 .set_rate = set_rate_hid,
2650 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2651 .current_freq = &rcg_dummy_freq,
2652 .base = &virt_bases[MMSS_BASE],
2653 .c = {
2654 .dbg_name = "jpeg2_clk_src",
2655 .ops = &clk_ops_rcg,
2656 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2657 HIGH, 320000000),
2658 CLK_INIT(jpeg2_clk_src.c),
2659 },
2660};
2661
2662static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002663 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002664 F_MM(66670000, gpll0, 9, 0, 0),
2665 F_END
2666};
2667
2668static struct rcg_clk mclk0_clk_src = {
2669 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2670 .set_rate = set_rate_hid,
2671 .freq_tbl = ftbl_camss_mclk0_3_clk,
2672 .current_freq = &rcg_dummy_freq,
2673 .base = &virt_bases[MMSS_BASE],
2674 .c = {
2675 .dbg_name = "mclk0_clk_src",
2676 .ops = &clk_ops_rcg,
2677 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2678 CLK_INIT(mclk0_clk_src.c),
2679 },
2680};
2681
2682static struct rcg_clk mclk1_clk_src = {
2683 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2684 .set_rate = set_rate_hid,
2685 .freq_tbl = ftbl_camss_mclk0_3_clk,
2686 .current_freq = &rcg_dummy_freq,
2687 .base = &virt_bases[MMSS_BASE],
2688 .c = {
2689 .dbg_name = "mclk1_clk_src",
2690 .ops = &clk_ops_rcg,
2691 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2692 CLK_INIT(mclk1_clk_src.c),
2693 },
2694};
2695
2696static struct rcg_clk mclk2_clk_src = {
2697 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2698 .set_rate = set_rate_hid,
2699 .freq_tbl = ftbl_camss_mclk0_3_clk,
2700 .current_freq = &rcg_dummy_freq,
2701 .base = &virt_bases[MMSS_BASE],
2702 .c = {
2703 .dbg_name = "mclk2_clk_src",
2704 .ops = &clk_ops_rcg,
2705 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2706 CLK_INIT(mclk2_clk_src.c),
2707 },
2708};
2709
2710static struct rcg_clk mclk3_clk_src = {
2711 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2712 .set_rate = set_rate_hid,
2713 .freq_tbl = ftbl_camss_mclk0_3_clk,
2714 .current_freq = &rcg_dummy_freq,
2715 .base = &virt_bases[MMSS_BASE],
2716 .c = {
2717 .dbg_name = "mclk3_clk_src",
2718 .ops = &clk_ops_rcg,
2719 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2720 CLK_INIT(mclk3_clk_src.c),
2721 },
2722};
2723
2724static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2725 F_MM(100000000, gpll0, 6, 0, 0),
2726 F_MM(200000000, mmpll0, 4, 0, 0),
2727 F_END
2728};
2729
2730static struct rcg_clk csi0phytimer_clk_src = {
2731 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2732 .set_rate = set_rate_hid,
2733 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2734 .current_freq = &rcg_dummy_freq,
2735 .base = &virt_bases[MMSS_BASE],
2736 .c = {
2737 .dbg_name = "csi0phytimer_clk_src",
2738 .ops = &clk_ops_rcg,
2739 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2740 CLK_INIT(csi0phytimer_clk_src.c),
2741 },
2742};
2743
2744static struct rcg_clk csi1phytimer_clk_src = {
2745 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2746 .set_rate = set_rate_hid,
2747 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2748 .current_freq = &rcg_dummy_freq,
2749 .base = &virt_bases[MMSS_BASE],
2750 .c = {
2751 .dbg_name = "csi1phytimer_clk_src",
2752 .ops = &clk_ops_rcg,
2753 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2754 CLK_INIT(csi1phytimer_clk_src.c),
2755 },
2756};
2757
2758static struct rcg_clk csi2phytimer_clk_src = {
2759 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2760 .set_rate = set_rate_hid,
2761 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2762 .current_freq = &rcg_dummy_freq,
2763 .base = &virt_bases[MMSS_BASE],
2764 .c = {
2765 .dbg_name = "csi2phytimer_clk_src",
2766 .ops = &clk_ops_rcg,
2767 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2768 CLK_INIT(csi2phytimer_clk_src.c),
2769 },
2770};
2771
2772static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2773 F_MM(150000000, gpll0, 4, 0, 0),
2774 F_MM(266670000, mmpll0, 3, 0, 0),
2775 F_MM(320000000, mmpll0, 2.5, 0, 0),
2776 F_END
2777};
2778
2779static struct rcg_clk cpp_clk_src = {
2780 .cmd_rcgr_reg = CPP_CMD_RCGR,
2781 .set_rate = set_rate_hid,
2782 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2783 .current_freq = &rcg_dummy_freq,
2784 .base = &virt_bases[MMSS_BASE],
2785 .c = {
2786 .dbg_name = "cpp_clk_src",
2787 .ops = &clk_ops_rcg,
2788 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2789 HIGH, 320000000),
2790 CLK_INIT(cpp_clk_src.c),
2791 },
2792};
2793
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002794static struct clk *dsi_pll_clk_get_parent(struct clk *c)
2795{
2796 return &cxo_clk_src.c;
2797}
2798
2799static struct clk dsipll0_byte_clk_src = {
2800 .dbg_name = "dsipll0_byte_clk_src",
2801 .ops = &clk_ops_dsi_byte_pll,
2802 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002803};
2804
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002805static struct clk dsipll0_pixel_clk_src = {
2806 .dbg_name = "dsipll0_pixel_clk_src",
2807 .ops = &clk_ops_dsi_pixel_pll,
2808 CLK_INIT(dsipll0_pixel_clk_src),
2809};
2810
2811static struct clk_freq_tbl byte_freq = {
2812 .src_clk = &dsipll0_byte_clk_src,
2813 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2814};
2815static struct clk_freq_tbl pixel_freq = {
2816 .src_clk = &dsipll0_byte_clk_src,
2817 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2818};
2819static struct clk_ops clk_ops_byte;
2820static struct clk_ops clk_ops_pixel;
2821
2822#define CFG_RCGR_DIV_MASK BM(4, 0)
2823
2824static int set_rate_byte(struct clk *clk, unsigned long rate)
2825{
2826 struct rcg_clk *rcg = to_rcg_clk(clk);
2827 struct clk *pll = &dsipll0_byte_clk_src;
2828 unsigned long source_rate, div;
2829 int rc;
2830
2831 if (rate == 0)
2832 return -EINVAL;
2833
2834 rc = clk_set_rate(pll, rate);
2835 if (rc)
2836 return rc;
2837
2838 source_rate = clk_round_rate(pll, rate);
2839 if ((2 * source_rate) % rate)
2840 return -EINVAL;
2841
2842 div = ((2 * source_rate)/rate) - 1;
2843 if (div > CFG_RCGR_DIV_MASK)
2844 return -EINVAL;
2845
2846 byte_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2847 byte_freq.div_src_val |= BVAL(4, 0, div);
2848 set_rate_mnd(rcg, &byte_freq);
2849
2850 return 0;
2851}
2852
2853static int set_rate_pixel(struct clk *clk, unsigned long rate)
2854{
2855 struct rcg_clk *rcg = to_rcg_clk(clk);
2856 struct clk *pll = &dsipll0_pixel_clk_src;
2857 unsigned long source_rate, div;
2858 int rc;
2859
2860 if (rate == 0)
2861 return -EINVAL;
2862
2863 rc = clk_set_rate(pll, rate);
2864 if (rc)
2865 return rc;
2866
2867 source_rate = clk_round_rate(pll, rate);
2868 if ((2 * source_rate) % rate)
2869 return -EINVAL;
2870
2871 div = ((2 * source_rate)/rate) - 1;
2872 if (div > CFG_RCGR_DIV_MASK)
2873 return -EINVAL;
2874
2875 pixel_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2876 pixel_freq.div_src_val |= BVAL(4, 0, div);
2877 set_rate_hid(rcg, &pixel_freq);
2878
2879 return 0;
2880}
2881
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002882static struct rcg_clk byte0_clk_src = {
2883 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002884 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002885 .base = &virt_bases[MMSS_BASE],
2886 .c = {
2887 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002888 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002889 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2890 HIGH, 188000000),
2891 CLK_INIT(byte0_clk_src.c),
2892 },
2893};
2894
2895static struct rcg_clk byte1_clk_src = {
2896 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002897 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002898 .base = &virt_bases[MMSS_BASE],
2899 .c = {
2900 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07002901 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002902 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2903 HIGH, 188000000),
2904 CLK_INIT(byte1_clk_src.c),
2905 },
2906};
2907
2908static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2909 F_MM(19200000, cxo, 1, 0, 0),
2910 F_END
2911};
2912
2913static struct rcg_clk edpaux_clk_src = {
2914 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2915 .set_rate = set_rate_hid,
2916 .freq_tbl = ftbl_mdss_edpaux_clk,
2917 .current_freq = &rcg_dummy_freq,
2918 .base = &virt_bases[MMSS_BASE],
2919 .c = {
2920 .dbg_name = "edpaux_clk_src",
2921 .ops = &clk_ops_rcg,
2922 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2923 CLK_INIT(edpaux_clk_src.c),
2924 },
2925};
2926
2927static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2928 F_MDSS(135000000, edppll_270, 2, 0, 0),
2929 F_MDSS(270000000, edppll_270, 11, 0, 0),
2930 F_END
2931};
2932
2933static struct rcg_clk edplink_clk_src = {
2934 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2935 .set_rate = set_rate_hid,
2936 .freq_tbl = ftbl_mdss_edplink_clk,
2937 .current_freq = &rcg_dummy_freq,
2938 .base = &virt_bases[MMSS_BASE],
2939 .c = {
2940 .dbg_name = "edplink_clk_src",
2941 .ops = &clk_ops_rcg,
2942 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2943 CLK_INIT(edplink_clk_src.c),
2944 },
2945};
2946
2947static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2948 F_MDSS(175000000, edppll_350, 2, 0, 0),
2949 F_MDSS(350000000, edppll_350, 11, 0, 0),
2950 F_END
2951};
2952
2953static struct rcg_clk edppixel_clk_src = {
2954 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2955 .set_rate = set_rate_mnd,
2956 .freq_tbl = ftbl_mdss_edppixel_clk,
2957 .current_freq = &rcg_dummy_freq,
2958 .base = &virt_bases[MMSS_BASE],
2959 .c = {
2960 .dbg_name = "edppixel_clk_src",
2961 .ops = &clk_ops_rcg_mnd,
2962 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2963 CLK_INIT(edppixel_clk_src.c),
2964 },
2965};
2966
2967static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2968 F_MM(19200000, cxo, 1, 0, 0),
2969 F_END
2970};
2971
2972static struct rcg_clk esc0_clk_src = {
2973 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2974 .set_rate = set_rate_hid,
2975 .freq_tbl = ftbl_mdss_esc0_1_clk,
2976 .current_freq = &rcg_dummy_freq,
2977 .base = &virt_bases[MMSS_BASE],
2978 .c = {
2979 .dbg_name = "esc0_clk_src",
2980 .ops = &clk_ops_rcg,
2981 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2982 CLK_INIT(esc0_clk_src.c),
2983 },
2984};
2985
2986static struct rcg_clk esc1_clk_src = {
2987 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2988 .set_rate = set_rate_hid,
2989 .freq_tbl = ftbl_mdss_esc0_1_clk,
2990 .current_freq = &rcg_dummy_freq,
2991 .base = &virt_bases[MMSS_BASE],
2992 .c = {
2993 .dbg_name = "esc1_clk_src",
2994 .ops = &clk_ops_rcg,
2995 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2996 CLK_INIT(esc1_clk_src.c),
2997 },
2998};
2999
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003000static int hdmi_pll_clk_enable(struct clk *c)
3001{
3002 int ret;
3003 unsigned long flags;
3004
3005 spin_lock_irqsave(&local_clock_reg_lock, flags);
3006 ret = hdmi_pll_enable();
3007 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3008 return ret;
3009}
3010
3011static void hdmi_pll_clk_disable(struct clk *c)
3012{
3013 unsigned long flags;
3014
3015 spin_lock_irqsave(&local_clock_reg_lock, flags);
3016 hdmi_pll_disable();
3017 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3018}
3019
3020static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3021{
3022 unsigned long flags;
3023 int rc;
3024
3025 spin_lock_irqsave(&local_clock_reg_lock, flags);
3026 rc = hdmi_pll_set_rate(rate);
3027 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3028
3029 return rc;
3030}
3031
3032static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
3033{
3034 return &cxo_clk_src.c;
3035}
3036
3037static struct clk_ops clk_ops_hdmi_pll = {
3038 .enable = hdmi_pll_clk_enable,
3039 .disable = hdmi_pll_clk_disable,
3040 .set_rate = hdmi_pll_clk_set_rate,
3041 .get_parent = hdmi_pll_clk_get_parent,
3042};
3043
3044static struct clk hdmipll_clk_src = {
3045 .dbg_name = "hdmipll_clk_src",
3046 .ops = &clk_ops_hdmi_pll,
3047 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003048};
3049
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003050static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003051 /*
3052 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3053 * registers. This entry allows the HDMI driver to switch the cached
3054 * rate to zero before suspend and back to the real rate after resume.
3055 */
3056 F_HDMI( 0, hdmipll, 1, 0, 0),
3057 F_HDMI( 25200000, hdmipll, 1, 0, 0),
3058 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3059 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3060 F_HDMI(148500000, hdmipll, 1, 0, 0),
3061 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003062 F_END
3063};
3064
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003065/*
3066 * Unlike other clocks, the HDMI rate is adjusted through PLL
3067 * re-programming. It is also routed through an HID divider.
3068 */
3069static void set_rate_hdmi(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
3070{
3071 clk_set_rate(nf->src_clk, nf->freq_hz);
3072 set_rate_hid(rcg, nf);
3073}
3074
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003075static struct rcg_clk extpclk_clk_src = {
3076 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003077 .set_rate = set_rate_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .freq_tbl = ftbl_mdss_extpclk_clk,
3079 .current_freq = &rcg_dummy_freq,
3080 .base = &virt_bases[MMSS_BASE],
3081 .c = {
3082 .dbg_name = "extpclk_clk_src",
3083 .ops = &clk_ops_rcg,
3084 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3085 CLK_INIT(extpclk_clk_src.c),
3086 },
3087};
3088
3089static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3090 F_MDSS(19200000, cxo, 1, 0, 0),
3091 F_END
3092};
3093
3094static struct rcg_clk hdmi_clk_src = {
3095 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3096 .set_rate = set_rate_hid,
3097 .freq_tbl = ftbl_mdss_hdmi_clk,
3098 .current_freq = &rcg_dummy_freq,
3099 .base = &virt_bases[MMSS_BASE],
3100 .c = {
3101 .dbg_name = "hdmi_clk_src",
3102 .ops = &clk_ops_rcg,
3103 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3104 CLK_INIT(hdmi_clk_src.c),
3105 },
3106};
3107
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003108
3109static struct rcg_clk pclk0_clk_src = {
3110 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003111 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003112 .base = &virt_bases[MMSS_BASE],
3113 .c = {
3114 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003115 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003116 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3117 CLK_INIT(pclk0_clk_src.c),
3118 },
3119};
3120
3121static struct rcg_clk pclk1_clk_src = {
3122 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003123 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .base = &virt_bases[MMSS_BASE],
3125 .c = {
3126 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003127 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003128 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3129 CLK_INIT(pclk1_clk_src.c),
3130 },
3131};
3132
3133static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3134 F_MDSS(19200000, cxo, 1, 0, 0),
3135 F_END
3136};
3137
3138static struct rcg_clk vsync_clk_src = {
3139 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3140 .set_rate = set_rate_hid,
3141 .freq_tbl = ftbl_mdss_vsync_clk,
3142 .current_freq = &rcg_dummy_freq,
3143 .base = &virt_bases[MMSS_BASE],
3144 .c = {
3145 .dbg_name = "vsync_clk_src",
3146 .ops = &clk_ops_rcg,
3147 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3148 CLK_INIT(vsync_clk_src.c),
3149 },
3150};
3151
3152static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3153 F_MM( 50000000, gpll0, 12, 0, 0),
3154 F_MM(100000000, gpll0, 6, 0, 0),
3155 F_MM(133330000, mmpll0, 6, 0, 0),
3156 F_MM(200000000, mmpll0, 4, 0, 0),
3157 F_MM(266670000, mmpll0, 3, 0, 0),
3158 F_MM(410000000, mmpll3, 2, 0, 0),
3159 F_END
3160};
3161
3162static struct rcg_clk vcodec0_clk_src = {
3163 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3164 .set_rate = set_rate_mnd,
3165 .freq_tbl = ftbl_venus0_vcodec0_clk,
3166 .current_freq = &rcg_dummy_freq,
3167 .base = &virt_bases[MMSS_BASE],
3168 .c = {
3169 .dbg_name = "vcodec0_clk_src",
3170 .ops = &clk_ops_rcg_mnd,
3171 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3172 HIGH, 410000000),
3173 CLK_INIT(vcodec0_clk_src.c),
3174 },
3175};
3176
3177static struct branch_clk camss_cci_cci_ahb_clk = {
3178 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003179 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003180 .base = &virt_bases[MMSS_BASE],
3181 .c = {
3182 .dbg_name = "camss_cci_cci_ahb_clk",
3183 .ops = &clk_ops_branch,
3184 CLK_INIT(camss_cci_cci_ahb_clk.c),
3185 },
3186};
3187
3188static struct branch_clk camss_cci_cci_clk = {
3189 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
3190 .parent = &cci_clk_src.c,
3191 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003192 .base = &virt_bases[MMSS_BASE],
3193 .c = {
3194 .dbg_name = "camss_cci_cci_clk",
3195 .ops = &clk_ops_branch,
3196 CLK_INIT(camss_cci_cci_clk.c),
3197 },
3198};
3199
3200static struct branch_clk camss_csi0_ahb_clk = {
3201 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003202 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 .base = &virt_bases[MMSS_BASE],
3204 .c = {
3205 .dbg_name = "camss_csi0_ahb_clk",
3206 .ops = &clk_ops_branch,
3207 CLK_INIT(camss_csi0_ahb_clk.c),
3208 },
3209};
3210
3211static struct branch_clk camss_csi0_clk = {
3212 .cbcr_reg = CAMSS_CSI0_CBCR,
3213 .parent = &csi0_clk_src.c,
3214 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003215 .base = &virt_bases[MMSS_BASE],
3216 .c = {
3217 .dbg_name = "camss_csi0_clk",
3218 .ops = &clk_ops_branch,
3219 CLK_INIT(camss_csi0_clk.c),
3220 },
3221};
3222
3223static struct branch_clk camss_csi0phy_clk = {
3224 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3225 .parent = &csi0_clk_src.c,
3226 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003227 .base = &virt_bases[MMSS_BASE],
3228 .c = {
3229 .dbg_name = "camss_csi0phy_clk",
3230 .ops = &clk_ops_branch,
3231 CLK_INIT(camss_csi0phy_clk.c),
3232 },
3233};
3234
3235static struct branch_clk camss_csi0pix_clk = {
3236 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3237 .parent = &csi0_clk_src.c,
3238 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003239 .base = &virt_bases[MMSS_BASE],
3240 .c = {
3241 .dbg_name = "camss_csi0pix_clk",
3242 .ops = &clk_ops_branch,
3243 CLK_INIT(camss_csi0pix_clk.c),
3244 },
3245};
3246
3247static struct branch_clk camss_csi0rdi_clk = {
3248 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3249 .parent = &csi0_clk_src.c,
3250 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003251 .base = &virt_bases[MMSS_BASE],
3252 .c = {
3253 .dbg_name = "camss_csi0rdi_clk",
3254 .ops = &clk_ops_branch,
3255 CLK_INIT(camss_csi0rdi_clk.c),
3256 },
3257};
3258
3259static struct branch_clk camss_csi1_ahb_clk = {
3260 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003261 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .base = &virt_bases[MMSS_BASE],
3263 .c = {
3264 .dbg_name = "camss_csi1_ahb_clk",
3265 .ops = &clk_ops_branch,
3266 CLK_INIT(camss_csi1_ahb_clk.c),
3267 },
3268};
3269
3270static struct branch_clk camss_csi1_clk = {
3271 .cbcr_reg = CAMSS_CSI1_CBCR,
3272 .parent = &csi1_clk_src.c,
3273 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003274 .base = &virt_bases[MMSS_BASE],
3275 .c = {
3276 .dbg_name = "camss_csi1_clk",
3277 .ops = &clk_ops_branch,
3278 CLK_INIT(camss_csi1_clk.c),
3279 },
3280};
3281
3282static struct branch_clk camss_csi1phy_clk = {
3283 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3284 .parent = &csi1_clk_src.c,
3285 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003286 .base = &virt_bases[MMSS_BASE],
3287 .c = {
3288 .dbg_name = "camss_csi1phy_clk",
3289 .ops = &clk_ops_branch,
3290 CLK_INIT(camss_csi1phy_clk.c),
3291 },
3292};
3293
3294static struct branch_clk camss_csi1pix_clk = {
3295 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3296 .parent = &csi1_clk_src.c,
3297 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003298 .base = &virt_bases[MMSS_BASE],
3299 .c = {
3300 .dbg_name = "camss_csi1pix_clk",
3301 .ops = &clk_ops_branch,
3302 CLK_INIT(camss_csi1pix_clk.c),
3303 },
3304};
3305
3306static struct branch_clk camss_csi1rdi_clk = {
3307 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3308 .parent = &csi1_clk_src.c,
3309 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003310 .base = &virt_bases[MMSS_BASE],
3311 .c = {
3312 .dbg_name = "camss_csi1rdi_clk",
3313 .ops = &clk_ops_branch,
3314 CLK_INIT(camss_csi1rdi_clk.c),
3315 },
3316};
3317
3318static struct branch_clk camss_csi2_ahb_clk = {
3319 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003320 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003321 .base = &virt_bases[MMSS_BASE],
3322 .c = {
3323 .dbg_name = "camss_csi2_ahb_clk",
3324 .ops = &clk_ops_branch,
3325 CLK_INIT(camss_csi2_ahb_clk.c),
3326 },
3327};
3328
3329static struct branch_clk camss_csi2_clk = {
3330 .cbcr_reg = CAMSS_CSI2_CBCR,
3331 .parent = &csi2_clk_src.c,
3332 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .base = &virt_bases[MMSS_BASE],
3334 .c = {
3335 .dbg_name = "camss_csi2_clk",
3336 .ops = &clk_ops_branch,
3337 CLK_INIT(camss_csi2_clk.c),
3338 },
3339};
3340
3341static struct branch_clk camss_csi2phy_clk = {
3342 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3343 .parent = &csi2_clk_src.c,
3344 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003345 .base = &virt_bases[MMSS_BASE],
3346 .c = {
3347 .dbg_name = "camss_csi2phy_clk",
3348 .ops = &clk_ops_branch,
3349 CLK_INIT(camss_csi2phy_clk.c),
3350 },
3351};
3352
3353static struct branch_clk camss_csi2pix_clk = {
3354 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3355 .parent = &csi2_clk_src.c,
3356 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003357 .base = &virt_bases[MMSS_BASE],
3358 .c = {
3359 .dbg_name = "camss_csi2pix_clk",
3360 .ops = &clk_ops_branch,
3361 CLK_INIT(camss_csi2pix_clk.c),
3362 },
3363};
3364
3365static struct branch_clk camss_csi2rdi_clk = {
3366 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3367 .parent = &csi2_clk_src.c,
3368 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003369 .base = &virt_bases[MMSS_BASE],
3370 .c = {
3371 .dbg_name = "camss_csi2rdi_clk",
3372 .ops = &clk_ops_branch,
3373 CLK_INIT(camss_csi2rdi_clk.c),
3374 },
3375};
3376
3377static struct branch_clk camss_csi3_ahb_clk = {
3378 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003379 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003380 .base = &virt_bases[MMSS_BASE],
3381 .c = {
3382 .dbg_name = "camss_csi3_ahb_clk",
3383 .ops = &clk_ops_branch,
3384 CLK_INIT(camss_csi3_ahb_clk.c),
3385 },
3386};
3387
3388static struct branch_clk camss_csi3_clk = {
3389 .cbcr_reg = CAMSS_CSI3_CBCR,
3390 .parent = &csi3_clk_src.c,
3391 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003392 .base = &virt_bases[MMSS_BASE],
3393 .c = {
3394 .dbg_name = "camss_csi3_clk",
3395 .ops = &clk_ops_branch,
3396 CLK_INIT(camss_csi3_clk.c),
3397 },
3398};
3399
3400static struct branch_clk camss_csi3phy_clk = {
3401 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3402 .parent = &csi3_clk_src.c,
3403 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003404 .base = &virt_bases[MMSS_BASE],
3405 .c = {
3406 .dbg_name = "camss_csi3phy_clk",
3407 .ops = &clk_ops_branch,
3408 CLK_INIT(camss_csi3phy_clk.c),
3409 },
3410};
3411
3412static struct branch_clk camss_csi3pix_clk = {
3413 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3414 .parent = &csi3_clk_src.c,
3415 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003416 .base = &virt_bases[MMSS_BASE],
3417 .c = {
3418 .dbg_name = "camss_csi3pix_clk",
3419 .ops = &clk_ops_branch,
3420 CLK_INIT(camss_csi3pix_clk.c),
3421 },
3422};
3423
3424static struct branch_clk camss_csi3rdi_clk = {
3425 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3426 .parent = &csi3_clk_src.c,
3427 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003428 .base = &virt_bases[MMSS_BASE],
3429 .c = {
3430 .dbg_name = "camss_csi3rdi_clk",
3431 .ops = &clk_ops_branch,
3432 CLK_INIT(camss_csi3rdi_clk.c),
3433 },
3434};
3435
3436static struct branch_clk camss_csi_vfe0_clk = {
3437 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3438 .parent = &vfe0_clk_src.c,
3439 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003440 .base = &virt_bases[MMSS_BASE],
3441 .c = {
3442 .dbg_name = "camss_csi_vfe0_clk",
3443 .ops = &clk_ops_branch,
3444 CLK_INIT(camss_csi_vfe0_clk.c),
3445 },
3446};
3447
3448static struct branch_clk camss_csi_vfe1_clk = {
3449 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3450 .parent = &vfe1_clk_src.c,
3451 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003452 .base = &virt_bases[MMSS_BASE],
3453 .c = {
3454 .dbg_name = "camss_csi_vfe1_clk",
3455 .ops = &clk_ops_branch,
3456 CLK_INIT(camss_csi_vfe1_clk.c),
3457 },
3458};
3459
3460static struct branch_clk camss_gp0_clk = {
3461 .cbcr_reg = CAMSS_GP0_CBCR,
3462 .parent = &mmss_gp0_clk_src.c,
3463 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003464 .base = &virt_bases[MMSS_BASE],
3465 .c = {
3466 .dbg_name = "camss_gp0_clk",
3467 .ops = &clk_ops_branch,
3468 CLK_INIT(camss_gp0_clk.c),
3469 },
3470};
3471
3472static struct branch_clk camss_gp1_clk = {
3473 .cbcr_reg = CAMSS_GP1_CBCR,
3474 .parent = &mmss_gp1_clk_src.c,
3475 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003476 .base = &virt_bases[MMSS_BASE],
3477 .c = {
3478 .dbg_name = "camss_gp1_clk",
3479 .ops = &clk_ops_branch,
3480 CLK_INIT(camss_gp1_clk.c),
3481 },
3482};
3483
3484static struct branch_clk camss_ispif_ahb_clk = {
3485 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003486 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003487 .base = &virt_bases[MMSS_BASE],
3488 .c = {
3489 .dbg_name = "camss_ispif_ahb_clk",
3490 .ops = &clk_ops_branch,
3491 CLK_INIT(camss_ispif_ahb_clk.c),
3492 },
3493};
3494
3495static struct branch_clk camss_jpeg_jpeg0_clk = {
3496 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3497 .parent = &jpeg0_clk_src.c,
3498 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003499 .base = &virt_bases[MMSS_BASE],
3500 .c = {
3501 .dbg_name = "camss_jpeg_jpeg0_clk",
3502 .ops = &clk_ops_branch,
3503 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3504 },
3505};
3506
3507static struct branch_clk camss_jpeg_jpeg1_clk = {
3508 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3509 .parent = &jpeg1_clk_src.c,
3510 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003511 .base = &virt_bases[MMSS_BASE],
3512 .c = {
3513 .dbg_name = "camss_jpeg_jpeg1_clk",
3514 .ops = &clk_ops_branch,
3515 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3516 },
3517};
3518
3519static struct branch_clk camss_jpeg_jpeg2_clk = {
3520 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3521 .parent = &jpeg2_clk_src.c,
3522 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003523 .base = &virt_bases[MMSS_BASE],
3524 .c = {
3525 .dbg_name = "camss_jpeg_jpeg2_clk",
3526 .ops = &clk_ops_branch,
3527 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3528 },
3529};
3530
3531static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3532 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003534 .base = &virt_bases[MMSS_BASE],
3535 .c = {
3536 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3537 .ops = &clk_ops_branch,
3538 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3539 },
3540};
3541
3542static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3543 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3544 .parent = &axi_clk_src.c,
3545 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003546 .base = &virt_bases[MMSS_BASE],
3547 .c = {
3548 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3549 .ops = &clk_ops_branch,
3550 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3551 },
3552};
3553
3554static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3555 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003556 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003558 .base = &virt_bases[MMSS_BASE],
3559 .c = {
3560 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3561 .ops = &clk_ops_branch,
3562 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3563 },
3564};
3565
3566static struct branch_clk camss_mclk0_clk = {
3567 .cbcr_reg = CAMSS_MCLK0_CBCR,
3568 .parent = &mclk0_clk_src.c,
3569 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003570 .base = &virt_bases[MMSS_BASE],
3571 .c = {
3572 .dbg_name = "camss_mclk0_clk",
3573 .ops = &clk_ops_branch,
3574 CLK_INIT(camss_mclk0_clk.c),
3575 },
3576};
3577
3578static struct branch_clk camss_mclk1_clk = {
3579 .cbcr_reg = CAMSS_MCLK1_CBCR,
3580 .parent = &mclk1_clk_src.c,
3581 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003582 .base = &virt_bases[MMSS_BASE],
3583 .c = {
3584 .dbg_name = "camss_mclk1_clk",
3585 .ops = &clk_ops_branch,
3586 CLK_INIT(camss_mclk1_clk.c),
3587 },
3588};
3589
3590static struct branch_clk camss_mclk2_clk = {
3591 .cbcr_reg = CAMSS_MCLK2_CBCR,
3592 .parent = &mclk2_clk_src.c,
3593 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003594 .base = &virt_bases[MMSS_BASE],
3595 .c = {
3596 .dbg_name = "camss_mclk2_clk",
3597 .ops = &clk_ops_branch,
3598 CLK_INIT(camss_mclk2_clk.c),
3599 },
3600};
3601
3602static struct branch_clk camss_mclk3_clk = {
3603 .cbcr_reg = CAMSS_MCLK3_CBCR,
3604 .parent = &mclk3_clk_src.c,
3605 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003606 .base = &virt_bases[MMSS_BASE],
3607 .c = {
3608 .dbg_name = "camss_mclk3_clk",
3609 .ops = &clk_ops_branch,
3610 CLK_INIT(camss_mclk3_clk.c),
3611 },
3612};
3613
3614static struct branch_clk camss_micro_ahb_clk = {
3615 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003616 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003617 .base = &virt_bases[MMSS_BASE],
3618 .c = {
3619 .dbg_name = "camss_micro_ahb_clk",
3620 .ops = &clk_ops_branch,
3621 CLK_INIT(camss_micro_ahb_clk.c),
3622 },
3623};
3624
3625static struct branch_clk camss_phy0_csi0phytimer_clk = {
3626 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3627 .parent = &csi0phytimer_clk_src.c,
3628 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003629 .base = &virt_bases[MMSS_BASE],
3630 .c = {
3631 .dbg_name = "camss_phy0_csi0phytimer_clk",
3632 .ops = &clk_ops_branch,
3633 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3634 },
3635};
3636
3637static struct branch_clk camss_phy1_csi1phytimer_clk = {
3638 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3639 .parent = &csi1phytimer_clk_src.c,
3640 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003641 .base = &virt_bases[MMSS_BASE],
3642 .c = {
3643 .dbg_name = "camss_phy1_csi1phytimer_clk",
3644 .ops = &clk_ops_branch,
3645 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3646 },
3647};
3648
3649static struct branch_clk camss_phy2_csi2phytimer_clk = {
3650 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3651 .parent = &csi2phytimer_clk_src.c,
3652 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003653 .base = &virt_bases[MMSS_BASE],
3654 .c = {
3655 .dbg_name = "camss_phy2_csi2phytimer_clk",
3656 .ops = &clk_ops_branch,
3657 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3658 },
3659};
3660
3661static struct branch_clk camss_top_ahb_clk = {
3662 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003664 .base = &virt_bases[MMSS_BASE],
3665 .c = {
3666 .dbg_name = "camss_top_ahb_clk",
3667 .ops = &clk_ops_branch,
3668 CLK_INIT(camss_top_ahb_clk.c),
3669 },
3670};
3671
3672static struct branch_clk camss_vfe_cpp_ahb_clk = {
3673 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003674 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003675 .base = &virt_bases[MMSS_BASE],
3676 .c = {
3677 .dbg_name = "camss_vfe_cpp_ahb_clk",
3678 .ops = &clk_ops_branch,
3679 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3680 },
3681};
3682
3683static struct branch_clk camss_vfe_cpp_clk = {
3684 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3685 .parent = &cpp_clk_src.c,
3686 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003687 .base = &virt_bases[MMSS_BASE],
3688 .c = {
3689 .dbg_name = "camss_vfe_cpp_clk",
3690 .ops = &clk_ops_branch,
3691 CLK_INIT(camss_vfe_cpp_clk.c),
3692 },
3693};
3694
3695static struct branch_clk camss_vfe_vfe0_clk = {
3696 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3697 .parent = &vfe0_clk_src.c,
3698 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003699 .base = &virt_bases[MMSS_BASE],
3700 .c = {
3701 .dbg_name = "camss_vfe_vfe0_clk",
3702 .ops = &clk_ops_branch,
3703 CLK_INIT(camss_vfe_vfe0_clk.c),
3704 },
3705};
3706
3707static struct branch_clk camss_vfe_vfe1_clk = {
3708 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3709 .parent = &vfe1_clk_src.c,
3710 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003711 .base = &virt_bases[MMSS_BASE],
3712 .c = {
3713 .dbg_name = "camss_vfe_vfe1_clk",
3714 .ops = &clk_ops_branch,
3715 CLK_INIT(camss_vfe_vfe1_clk.c),
3716 },
3717};
3718
3719static struct branch_clk camss_vfe_vfe_ahb_clk = {
3720 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .base = &virt_bases[MMSS_BASE],
3723 .c = {
3724 .dbg_name = "camss_vfe_vfe_ahb_clk",
3725 .ops = &clk_ops_branch,
3726 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3727 },
3728};
3729
3730static struct branch_clk camss_vfe_vfe_axi_clk = {
3731 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3732 .parent = &axi_clk_src.c,
3733 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .base = &virt_bases[MMSS_BASE],
3735 .c = {
3736 .dbg_name = "camss_vfe_vfe_axi_clk",
3737 .ops = &clk_ops_branch,
3738 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3739 },
3740};
3741
3742static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3743 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003744 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
3748 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3751 },
3752};
3753
3754static struct branch_clk mdss_ahb_clk = {
3755 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
3759 .dbg_name = "mdss_ahb_clk",
3760 .ops = &clk_ops_branch,
3761 CLK_INIT(mdss_ahb_clk.c),
3762 },
3763};
3764
3765static struct branch_clk mdss_axi_clk = {
3766 .cbcr_reg = MDSS_AXI_CBCR,
3767 .parent = &axi_clk_src.c,
3768 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .base = &virt_bases[MMSS_BASE],
3770 .c = {
3771 .dbg_name = "mdss_axi_clk",
3772 .ops = &clk_ops_branch,
3773 CLK_INIT(mdss_axi_clk.c),
3774 },
3775};
3776
3777static struct branch_clk mdss_byte0_clk = {
3778 .cbcr_reg = MDSS_BYTE0_CBCR,
3779 .parent = &byte0_clk_src.c,
3780 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
3783 .dbg_name = "mdss_byte0_clk",
3784 .ops = &clk_ops_branch,
3785 CLK_INIT(mdss_byte0_clk.c),
3786 },
3787};
3788
3789static struct branch_clk mdss_byte1_clk = {
3790 .cbcr_reg = MDSS_BYTE1_CBCR,
3791 .parent = &byte1_clk_src.c,
3792 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .base = &virt_bases[MMSS_BASE],
3794 .c = {
3795 .dbg_name = "mdss_byte1_clk",
3796 .ops = &clk_ops_branch,
3797 CLK_INIT(mdss_byte1_clk.c),
3798 },
3799};
3800
3801static struct branch_clk mdss_edpaux_clk = {
3802 .cbcr_reg = MDSS_EDPAUX_CBCR,
3803 .parent = &edpaux_clk_src.c,
3804 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003805 .base = &virt_bases[MMSS_BASE],
3806 .c = {
3807 .dbg_name = "mdss_edpaux_clk",
3808 .ops = &clk_ops_branch,
3809 CLK_INIT(mdss_edpaux_clk.c),
3810 },
3811};
3812
3813static struct branch_clk mdss_edplink_clk = {
3814 .cbcr_reg = MDSS_EDPLINK_CBCR,
3815 .parent = &edplink_clk_src.c,
3816 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .base = &virt_bases[MMSS_BASE],
3818 .c = {
3819 .dbg_name = "mdss_edplink_clk",
3820 .ops = &clk_ops_branch,
3821 CLK_INIT(mdss_edplink_clk.c),
3822 },
3823};
3824
3825static struct branch_clk mdss_edppixel_clk = {
3826 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3827 .parent = &edppixel_clk_src.c,
3828 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003829 .base = &virt_bases[MMSS_BASE],
3830 .c = {
3831 .dbg_name = "mdss_edppixel_clk",
3832 .ops = &clk_ops_branch,
3833 CLK_INIT(mdss_edppixel_clk.c),
3834 },
3835};
3836
3837static struct branch_clk mdss_esc0_clk = {
3838 .cbcr_reg = MDSS_ESC0_CBCR,
3839 .parent = &esc0_clk_src.c,
3840 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003841 .base = &virt_bases[MMSS_BASE],
3842 .c = {
3843 .dbg_name = "mdss_esc0_clk",
3844 .ops = &clk_ops_branch,
3845 CLK_INIT(mdss_esc0_clk.c),
3846 },
3847};
3848
3849static struct branch_clk mdss_esc1_clk = {
3850 .cbcr_reg = MDSS_ESC1_CBCR,
3851 .parent = &esc1_clk_src.c,
3852 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003853 .base = &virt_bases[MMSS_BASE],
3854 .c = {
3855 .dbg_name = "mdss_esc1_clk",
3856 .ops = &clk_ops_branch,
3857 CLK_INIT(mdss_esc1_clk.c),
3858 },
3859};
3860
3861static struct branch_clk mdss_extpclk_clk = {
3862 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3863 .parent = &extpclk_clk_src.c,
3864 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003865 .base = &virt_bases[MMSS_BASE],
3866 .c = {
3867 .dbg_name = "mdss_extpclk_clk",
3868 .ops = &clk_ops_branch,
3869 CLK_INIT(mdss_extpclk_clk.c),
3870 },
3871};
3872
3873static struct branch_clk mdss_hdmi_ahb_clk = {
3874 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003875 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 .base = &virt_bases[MMSS_BASE],
3877 .c = {
3878 .dbg_name = "mdss_hdmi_ahb_clk",
3879 .ops = &clk_ops_branch,
3880 CLK_INIT(mdss_hdmi_ahb_clk.c),
3881 },
3882};
3883
3884static struct branch_clk mdss_hdmi_clk = {
3885 .cbcr_reg = MDSS_HDMI_CBCR,
3886 .parent = &hdmi_clk_src.c,
3887 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .base = &virt_bases[MMSS_BASE],
3889 .c = {
3890 .dbg_name = "mdss_hdmi_clk",
3891 .ops = &clk_ops_branch,
3892 CLK_INIT(mdss_hdmi_clk.c),
3893 },
3894};
3895
3896static struct branch_clk mdss_mdp_clk = {
3897 .cbcr_reg = MDSS_MDP_CBCR,
3898 .parent = &mdp_clk_src.c,
3899 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003900 .base = &virt_bases[MMSS_BASE],
3901 .c = {
3902 .dbg_name = "mdss_mdp_clk",
3903 .ops = &clk_ops_branch,
3904 CLK_INIT(mdss_mdp_clk.c),
3905 },
3906};
3907
3908static struct branch_clk mdss_mdp_lut_clk = {
3909 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3910 .parent = &mdp_clk_src.c,
3911 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003912 .base = &virt_bases[MMSS_BASE],
3913 .c = {
3914 .dbg_name = "mdss_mdp_lut_clk",
3915 .ops = &clk_ops_branch,
3916 CLK_INIT(mdss_mdp_lut_clk.c),
3917 },
3918};
3919
3920static struct branch_clk mdss_pclk0_clk = {
3921 .cbcr_reg = MDSS_PCLK0_CBCR,
3922 .parent = &pclk0_clk_src.c,
3923 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003924 .base = &virt_bases[MMSS_BASE],
3925 .c = {
3926 .dbg_name = "mdss_pclk0_clk",
3927 .ops = &clk_ops_branch,
3928 CLK_INIT(mdss_pclk0_clk.c),
3929 },
3930};
3931
3932static struct branch_clk mdss_pclk1_clk = {
3933 .cbcr_reg = MDSS_PCLK1_CBCR,
3934 .parent = &pclk1_clk_src.c,
3935 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003936 .base = &virt_bases[MMSS_BASE],
3937 .c = {
3938 .dbg_name = "mdss_pclk1_clk",
3939 .ops = &clk_ops_branch,
3940 CLK_INIT(mdss_pclk1_clk.c),
3941 },
3942};
3943
3944static struct branch_clk mdss_vsync_clk = {
3945 .cbcr_reg = MDSS_VSYNC_CBCR,
3946 .parent = &vsync_clk_src.c,
3947 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003948 .base = &virt_bases[MMSS_BASE],
3949 .c = {
3950 .dbg_name = "mdss_vsync_clk",
3951 .ops = &clk_ops_branch,
3952 CLK_INIT(mdss_vsync_clk.c),
3953 },
3954};
3955
3956static struct branch_clk mmss_misc_ahb_clk = {
3957 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003958 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003959 .base = &virt_bases[MMSS_BASE],
3960 .c = {
3961 .dbg_name = "mmss_misc_ahb_clk",
3962 .ops = &clk_ops_branch,
3963 CLK_INIT(mmss_misc_ahb_clk.c),
3964 },
3965};
3966
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003967static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3968 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003969 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003970 .base = &virt_bases[MMSS_BASE],
3971 .c = {
3972 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3973 .ops = &clk_ops_branch,
3974 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3975 },
3976};
3977
3978static struct branch_clk mmss_mmssnoc_axi_clk = {
3979 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3980 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003981 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003982 .base = &virt_bases[MMSS_BASE],
3983 .c = {
3984 .dbg_name = "mmss_mmssnoc_axi_clk",
3985 .ops = &clk_ops_branch,
3986 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3987 },
3988};
3989
3990static struct branch_clk mmss_s0_axi_clk = {
3991 .cbcr_reg = MMSS_S0_AXI_CBCR,
3992 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003993 /* The bus driver needs set_rate to go through to the parent */
3994 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003995 .base = &virt_bases[MMSS_BASE],
3996 .c = {
3997 .dbg_name = "mmss_s0_axi_clk",
3998 .ops = &clk_ops_branch,
3999 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004000 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004001 },
4002};
4003
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004004struct branch_clk ocmemnoc_clk = {
4005 .cbcr_reg = OCMEMNOC_CBCR,
4006 .parent = &ocmemnoc_clk_src.c,
4007 .has_sibling = 0,
4008 .bcr_reg = 0x50b0,
4009 .base = &virt_bases[MMSS_BASE],
4010 .c = {
4011 .dbg_name = "ocmemnoc_clk",
4012 .ops = &clk_ops_branch,
4013 CLK_INIT(ocmemnoc_clk.c),
4014 },
4015};
4016
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004017struct branch_clk ocmemcx_ocmemnoc_clk = {
4018 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
4019 .parent = &ocmemnoc_clk_src.c,
4020 .has_sibling = 1,
4021 .base = &virt_bases[MMSS_BASE],
4022 .c = {
4023 .dbg_name = "ocmemcx_ocmemnoc_clk",
4024 .ops = &clk_ops_branch,
4025 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4026 },
4027};
4028
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004029static struct branch_clk venus0_ahb_clk = {
4030 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032 .base = &virt_bases[MMSS_BASE],
4033 .c = {
4034 .dbg_name = "venus0_ahb_clk",
4035 .ops = &clk_ops_branch,
4036 CLK_INIT(venus0_ahb_clk.c),
4037 },
4038};
4039
4040static struct branch_clk venus0_axi_clk = {
4041 .cbcr_reg = VENUS0_AXI_CBCR,
4042 .parent = &axi_clk_src.c,
4043 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004044 .base = &virt_bases[MMSS_BASE],
4045 .c = {
4046 .dbg_name = "venus0_axi_clk",
4047 .ops = &clk_ops_branch,
4048 CLK_INIT(venus0_axi_clk.c),
4049 },
4050};
4051
4052static struct branch_clk venus0_ocmemnoc_clk = {
4053 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004054 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004056 .base = &virt_bases[MMSS_BASE],
4057 .c = {
4058 .dbg_name = "venus0_ocmemnoc_clk",
4059 .ops = &clk_ops_branch,
4060 CLK_INIT(venus0_ocmemnoc_clk.c),
4061 },
4062};
4063
4064static struct branch_clk venus0_vcodec0_clk = {
4065 .cbcr_reg = VENUS0_VCODEC0_CBCR,
4066 .parent = &vcodec0_clk_src.c,
4067 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 .base = &virt_bases[MMSS_BASE],
4069 .c = {
4070 .dbg_name = "venus0_vcodec0_clk",
4071 .ops = &clk_ops_branch,
4072 CLK_INIT(venus0_vcodec0_clk.c),
4073 },
4074};
4075
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004076static struct branch_clk oxilicx_axi_clk = {
4077 .cbcr_reg = OXILICX_AXI_CBCR,
4078 .parent = &axi_clk_src.c,
4079 .has_sibling = 1,
4080 .base = &virt_bases[MMSS_BASE],
4081 .c = {
4082 .dbg_name = "oxilicx_axi_clk",
4083 .ops = &clk_ops_branch,
4084 CLK_INIT(oxilicx_axi_clk.c),
4085 },
4086};
4087
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088static struct branch_clk oxili_gfx3d_clk = {
4089 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -07004090 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004091 .base = &virt_bases[MMSS_BASE],
4092 .c = {
4093 .dbg_name = "oxili_gfx3d_clk",
4094 .ops = &clk_ops_branch,
4095 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004096 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 },
4098};
4099
4100static struct branch_clk oxilicx_ahb_clk = {
4101 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004102 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004103 .base = &virt_bases[MMSS_BASE],
4104 .c = {
4105 .dbg_name = "oxilicx_ahb_clk",
4106 .ops = &clk_ops_branch,
4107 CLK_INIT(oxilicx_ahb_clk.c),
4108 },
4109};
4110
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004111static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07004112 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004113 F_END
4114};
4115
4116static struct rcg_clk audio_core_slimbus_core_clk_src = {
4117 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
4118 .set_rate = set_rate_mnd,
4119 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
4120 .current_freq = &rcg_dummy_freq,
4121 .base = &virt_bases[LPASS_BASE],
4122 .c = {
4123 .dbg_name = "audio_core_slimbus_core_clk_src",
4124 .ops = &clk_ops_rcg_mnd,
4125 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
4126 CLK_INIT(audio_core_slimbus_core_clk_src.c),
4127 },
4128};
4129
4130static struct branch_clk audio_core_slimbus_core_clk = {
4131 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
4132 .parent = &audio_core_slimbus_core_clk_src.c,
4133 .base = &virt_bases[LPASS_BASE],
4134 .c = {
4135 .dbg_name = "audio_core_slimbus_core_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(audio_core_slimbus_core_clk.c),
4138 },
4139};
4140
4141static struct branch_clk audio_core_slimbus_lfabif_clk = {
4142 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
4143 .has_sibling = 1,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_slimbus_lfabif_clk",
4147 .ops = &clk_ops_branch,
4148 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
4149 },
4150};
4151
4152static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
4153 F_LPASS( 512000, lpapll0, 16, 1, 60),
4154 F_LPASS( 768000, lpapll0, 16, 1, 40),
4155 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07004156 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004157 F_LPASS( 2048000, lpapll0, 16, 1, 15),
4158 F_LPASS( 3072000, lpapll0, 16, 1, 10),
4159 F_LPASS( 4096000, lpapll0, 15, 1, 8),
4160 F_LPASS( 6144000, lpapll0, 10, 1, 8),
4161 F_LPASS( 8192000, lpapll0, 15, 1, 4),
4162 F_LPASS(12288000, lpapll0, 10, 1, 4),
4163 F_END
4164};
4165
4166static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
4167 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
4168 .set_rate = set_rate_mnd,
4169 .freq_tbl = ftbl_audio_core_lpaif_clock,
4170 .current_freq = &rcg_dummy_freq,
4171 .base = &virt_bases[LPASS_BASE],
4172 .c = {
4173 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4174 .ops = &clk_ops_rcg_mnd,
4175 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4176 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4177 },
4178};
4179
4180static struct rcg_clk audio_core_lpaif_pri_clk_src = {
4181 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
4182 .set_rate = set_rate_mnd,
4183 .freq_tbl = ftbl_audio_core_lpaif_clock,
4184 .current_freq = &rcg_dummy_freq,
4185 .base = &virt_bases[LPASS_BASE],
4186 .c = {
4187 .dbg_name = "audio_core_lpaif_pri_clk_src",
4188 .ops = &clk_ops_rcg_mnd,
4189 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4190 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
4191 },
4192};
4193
4194static struct rcg_clk audio_core_lpaif_sec_clk_src = {
4195 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4196 .set_rate = set_rate_mnd,
4197 .freq_tbl = ftbl_audio_core_lpaif_clock,
4198 .current_freq = &rcg_dummy_freq,
4199 .base = &virt_bases[LPASS_BASE],
4200 .c = {
4201 .dbg_name = "audio_core_lpaif_sec_clk_src",
4202 .ops = &clk_ops_rcg_mnd,
4203 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4204 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4205 },
4206};
4207
4208static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4209 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4210 .set_rate = set_rate_mnd,
4211 .freq_tbl = ftbl_audio_core_lpaif_clock,
4212 .current_freq = &rcg_dummy_freq,
4213 .base = &virt_bases[LPASS_BASE],
4214 .c = {
4215 .dbg_name = "audio_core_lpaif_ter_clk_src",
4216 .ops = &clk_ops_rcg_mnd,
4217 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4218 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4219 },
4220};
4221
4222static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4223 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4224 .set_rate = set_rate_mnd,
4225 .freq_tbl = ftbl_audio_core_lpaif_clock,
4226 .current_freq = &rcg_dummy_freq,
4227 .base = &virt_bases[LPASS_BASE],
4228 .c = {
4229 .dbg_name = "audio_core_lpaif_quad_clk_src",
4230 .ops = &clk_ops_rcg_mnd,
4231 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4232 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4233 },
4234};
4235
4236static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4237 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4238 .set_rate = set_rate_mnd,
4239 .freq_tbl = ftbl_audio_core_lpaif_clock,
4240 .current_freq = &rcg_dummy_freq,
4241 .base = &virt_bases[LPASS_BASE],
4242 .c = {
4243 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4244 .ops = &clk_ops_rcg_mnd,
4245 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4246 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4247 },
4248};
4249
4250static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4251 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4252 .set_rate = set_rate_mnd,
4253 .freq_tbl = ftbl_audio_core_lpaif_clock,
4254 .current_freq = &rcg_dummy_freq,
4255 .base = &virt_bases[LPASS_BASE],
4256 .c = {
4257 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4258 .ops = &clk_ops_rcg_mnd,
4259 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4260 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4261 },
4262};
4263
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004264struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4265 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4266 .set_rate = set_rate_mnd,
4267 .freq_tbl = ftbl_audio_core_lpaif_clock,
4268 .current_freq = &rcg_dummy_freq,
4269 .base = &virt_bases[LPASS_BASE],
4270 .c = {
4271 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4272 .ops = &clk_ops_rcg_mnd,
4273 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4274 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4275 },
4276};
4277
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004278static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4279 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4280 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4281 .has_sibling = 1,
4282 .base = &virt_bases[LPASS_BASE],
4283 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004284 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004285 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004286 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004287 },
4288};
4289
4290static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4291 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004292 .has_sibling = 1,
4293 .base = &virt_bases[LPASS_BASE],
4294 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004295 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004296 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004297 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004298 },
4299};
4300
4301static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4302 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4303 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4304 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004305 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004306 .base = &virt_bases[LPASS_BASE],
4307 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004308 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004309 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004310 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004311 },
4312};
4313
4314static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4315 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4316 .parent = &audio_core_lpaif_pri_clk_src.c,
4317 .has_sibling = 1,
4318 .base = &virt_bases[LPASS_BASE],
4319 .c = {
4320 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4321 .ops = &clk_ops_branch,
4322 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4323 },
4324};
4325
4326static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4327 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004328 .has_sibling = 1,
4329 .base = &virt_bases[LPASS_BASE],
4330 .c = {
4331 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4332 .ops = &clk_ops_branch,
4333 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4334 },
4335};
4336
4337static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4338 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4339 .parent = &audio_core_lpaif_pri_clk_src.c,
4340 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004341 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004342 .base = &virt_bases[LPASS_BASE],
4343 .c = {
4344 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4345 .ops = &clk_ops_branch,
4346 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4347 },
4348};
4349
4350static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4351 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4352 .parent = &audio_core_lpaif_sec_clk_src.c,
4353 .has_sibling = 1,
4354 .base = &virt_bases[LPASS_BASE],
4355 .c = {
4356 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4357 .ops = &clk_ops_branch,
4358 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4359 },
4360};
4361
4362static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4363 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004364 .has_sibling = 1,
4365 .base = &virt_bases[LPASS_BASE],
4366 .c = {
4367 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4368 .ops = &clk_ops_branch,
4369 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4370 },
4371};
4372
4373static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4374 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4375 .parent = &audio_core_lpaif_sec_clk_src.c,
4376 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004377 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004378 .base = &virt_bases[LPASS_BASE],
4379 .c = {
4380 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4381 .ops = &clk_ops_branch,
4382 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4383 },
4384};
4385
4386static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4387 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4388 .parent = &audio_core_lpaif_ter_clk_src.c,
4389 .has_sibling = 1,
4390 .base = &virt_bases[LPASS_BASE],
4391 .c = {
4392 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4393 .ops = &clk_ops_branch,
4394 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4395 },
4396};
4397
4398static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4399 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004400 .has_sibling = 1,
4401 .base = &virt_bases[LPASS_BASE],
4402 .c = {
4403 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4404 .ops = &clk_ops_branch,
4405 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4406 },
4407};
4408
4409static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4410 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4411 .parent = &audio_core_lpaif_ter_clk_src.c,
4412 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004413 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004414 .base = &virt_bases[LPASS_BASE],
4415 .c = {
4416 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4417 .ops = &clk_ops_branch,
4418 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4419 },
4420};
4421
4422static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4423 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4424 .parent = &audio_core_lpaif_quad_clk_src.c,
4425 .has_sibling = 1,
4426 .base = &virt_bases[LPASS_BASE],
4427 .c = {
4428 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4429 .ops = &clk_ops_branch,
4430 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4431 },
4432};
4433
4434static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4435 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004436 .has_sibling = 1,
4437 .base = &virt_bases[LPASS_BASE],
4438 .c = {
4439 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4440 .ops = &clk_ops_branch,
4441 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4442 },
4443};
4444
4445static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4446 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4447 .parent = &audio_core_lpaif_quad_clk_src.c,
4448 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004449 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004450 .base = &virt_bases[LPASS_BASE],
4451 .c = {
4452 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4453 .ops = &clk_ops_branch,
4454 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4455 },
4456};
4457
4458static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4459 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004460 .has_sibling = 1,
4461 .base = &virt_bases[LPASS_BASE],
4462 .c = {
4463 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4464 .ops = &clk_ops_branch,
4465 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4466 },
4467};
4468
4469static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4470 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4471 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4472 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004473 .base = &virt_bases[LPASS_BASE],
4474 .c = {
4475 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4476 .ops = &clk_ops_branch,
4477 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4478 },
4479};
4480
4481static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4482 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4483 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4484 .has_sibling = 1,
4485 .base = &virt_bases[LPASS_BASE],
4486 .c = {
4487 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4488 .ops = &clk_ops_branch,
4489 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4490 },
4491};
4492
4493static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4494 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4495 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4496 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004497 .base = &virt_bases[LPASS_BASE],
4498 .c = {
4499 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4500 .ops = &clk_ops_branch,
4501 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4502 },
4503};
4504
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004505struct branch_clk audio_core_lpaif_pcmoe_clk = {
4506 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4507 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4508 .base = &virt_bases[LPASS_BASE],
4509 .c = {
4510 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4511 .ops = &clk_ops_branch,
4512 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4513 },
4514};
4515
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004516static struct branch_clk q6ss_ahb_lfabif_clk = {
4517 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4518 .has_sibling = 1,
4519 .base = &virt_bases[LPASS_BASE],
4520 .c = {
4521 .dbg_name = "q6ss_ahb_lfabif_clk",
4522 .ops = &clk_ops_branch,
4523 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4524 },
4525};
4526
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004527static struct branch_clk audio_core_ixfabric_clk = {
4528 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4529 .has_sibling = 1,
4530 .base = &virt_bases[LPASS_BASE],
4531 .c = {
4532 .dbg_name = "audio_core_ixfabric_clk",
4533 .ops = &clk_ops_branch,
4534 CLK_INIT(audio_core_ixfabric_clk.c),
4535 },
4536};
4537
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004538static struct branch_clk gcc_lpass_q6_axi_clk = {
4539 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4540 .has_sibling = 1,
4541 .base = &virt_bases[GCC_BASE],
4542 .c = {
4543 .dbg_name = "gcc_lpass_q6_axi_clk",
4544 .ops = &clk_ops_branch,
4545 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4546 },
4547};
4548
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004549static struct branch_clk q6ss_xo_clk = {
4550 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4551 .bcr_reg = LPASS_Q6SS_BCR,
4552 .has_sibling = 1,
4553 .base = &virt_bases[LPASS_BASE],
4554 .c = {
4555 .dbg_name = "q6ss_xo_clk",
4556 .ops = &clk_ops_branch,
4557 CLK_INIT(q6ss_xo_clk.c),
4558 },
4559};
4560
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004561static struct branch_clk q6ss_ahbm_clk = {
4562 .cbcr_reg = Q6SS_AHBM_CBCR,
4563 .has_sibling = 1,
4564 .base = &virt_bases[LPASS_BASE],
4565 .c = {
4566 .dbg_name = "q6ss_ahbm_clk",
4567 .ops = &clk_ops_branch,
4568 CLK_INIT(q6ss_ahbm_clk.c),
4569 },
4570};
4571
Vikram Mulukutla97ac3342012-08-21 12:55:13 -07004572static struct branch_clk audio_wrapper_br_clk = {
4573 .cbcr_reg = AUDIO_WRAPPER_BR_CBCR,
4574 .has_sibling = 1,
4575 .base = &virt_bases[LPASS_BASE],
4576 .c = {
4577 .dbg_name = "audio_wrapper_br_clk",
4578 .ops = &clk_ops_branch,
4579 CLK_INIT(audio_wrapper_br_clk.c),
4580 },
4581};
4582
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004583static DEFINE_CLK_MEASURE(l2_m_clk);
4584static DEFINE_CLK_MEASURE(krait0_m_clk);
4585static DEFINE_CLK_MEASURE(krait1_m_clk);
4586static DEFINE_CLK_MEASURE(krait2_m_clk);
4587static DEFINE_CLK_MEASURE(krait3_m_clk);
4588
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004589#ifdef CONFIG_DEBUG_FS
4590
4591struct measure_mux_entry {
4592 struct clk *c;
4593 int base;
4594 u32 debug_mux;
4595};
4596
4597struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004598 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4599 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4600 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4601 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004602 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004603 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4604 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4605 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4606 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4607 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4608 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4609 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4610 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4611 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4612 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4613 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4614 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4615 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4616 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4617 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4618 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4619 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4620 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4621 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4622 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4623 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4624 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4625 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4626 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4627 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4628 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4629 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4630 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4631 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4632 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4633 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4634 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4635 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004636 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004637 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4638 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4639 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4640 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4641 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4642 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4643 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4644 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4645 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4646 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4647 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4648 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4649 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4650 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4651 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4652 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4653 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4654 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4655 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4656 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4657 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4658 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4659 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4660 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4661 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4662 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4663 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4664 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4665 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004666 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4667 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4668 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4669 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004670 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4671 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004672 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004673 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004674 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004675 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004676 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004677 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4678 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4679 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4680 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4681 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4682 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4683 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4684 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4685 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4686 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4687 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4688 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4689 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4690 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4691 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4692 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4693 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4694 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4695 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4696 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4697 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4698 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4699 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4700 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4701 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4702 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4703 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4704 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4705 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4706 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4707 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4708 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4709 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4710 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4711 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4712 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4713 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4714 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4715 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4716 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4717 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4718 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4719 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4720 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4721 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4722 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4723 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4724 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4725 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004726 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4727 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4728 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4729 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4730 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4731 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4732 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4733 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4734 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4735 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004736 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4737 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4738 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4739 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4740 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4741 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4742 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4743 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4744 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4745 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4746 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4747 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4748 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4749 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4750 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4751 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4752 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4753 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4754 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4755 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4756 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4757 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4758 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004759 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004760 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4761 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004762 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4763 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004764 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004765 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutla97ac3342012-08-21 12:55:13 -07004766 {&audio_wrapper_br_clk.c, LPASS_BASE, 0x0022},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004767
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004768 {&l2_m_clk, APCS_BASE, 0x0081},
4769 {&krait0_m_clk, APCS_BASE, 0x0080},
4770 {&krait1_m_clk, APCS_BASE, 0x0088},
4771 {&krait2_m_clk, APCS_BASE, 0x0090},
4772 {&krait3_m_clk, APCS_BASE, 0x0098},
4773
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004774 {&dummy_clk, N_BASES, 0x0000},
4775};
4776
4777static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4778{
4779 struct measure_clk *clk = to_measure_clk(c);
4780 unsigned long flags;
4781 u32 regval, clk_sel, i;
4782
4783 if (!parent)
4784 return -EINVAL;
4785
4786 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4787 if (measure_mux[i].c == parent)
4788 break;
4789
4790 if (measure_mux[i].c == &dummy_clk)
4791 return -EINVAL;
4792
4793 spin_lock_irqsave(&local_clock_reg_lock, flags);
4794 /*
4795 * Program the test vector, measurement period (sample_ticks)
4796 * and scaling multiplier.
4797 */
4798 clk->sample_ticks = 0x10000;
4799 clk->multiplier = 1;
4800
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004801 switch (measure_mux[i].base) {
4802
4803 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004804 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004805 clk_sel = measure_mux[i].debug_mux;
4806 break;
4807
4808 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004809 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004810 clk_sel = 0x02C;
4811 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4812 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4813
4814 /* Activate debug clock output */
4815 regval |= BIT(16);
4816 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4817 break;
4818
4819 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004820 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004821 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004822 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4823 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4824
4825 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004826 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004827 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4828 break;
4829
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004830 case APCS_BASE:
4831 clk->multiplier = 4;
4832 clk_sel = 0x16A;
4833 regval = measure_mux[i].debug_mux;
4834 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4835 break;
4836
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004837 default:
4838 return -EINVAL;
4839 }
4840
4841 /* Set debug mux clock index */
4842 regval = BVAL(8, 0, clk_sel);
4843 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4844
4845 /* Activate debug clock output */
4846 regval |= BIT(16);
4847 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4848
4849 /* Make sure test vector is set before starting measurements. */
4850 mb();
4851 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4852
4853 return 0;
4854}
4855
4856/* Sample clock for 'ticks' reference clock ticks. */
4857static u32 run_measurement(unsigned ticks)
4858{
4859 /* Stop counters and set the XO4 counter start value. */
4860 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4861
4862 /* Wait for timer to become ready. */
4863 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4864 BIT(25)) != 0)
4865 cpu_relax();
4866
4867 /* Run measurement and wait for completion. */
4868 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4869 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4870 BIT(25)) == 0)
4871 cpu_relax();
4872
4873 /* Return measured ticks. */
4874 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4875 BM(24, 0);
4876}
4877
4878/*
4879 * Perform a hardware rate measurement for a given clock.
4880 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4881 */
4882static unsigned long measure_clk_get_rate(struct clk *c)
4883{
4884 unsigned long flags;
4885 u32 gcc_xo4_reg_backup;
4886 u64 raw_count_short, raw_count_full;
4887 struct measure_clk *clk = to_measure_clk(c);
4888 unsigned ret;
4889
4890 ret = clk_prepare_enable(&cxo_clk_src.c);
4891 if (ret) {
4892 pr_warning("CXO clock failed to enable. Can't measure\n");
4893 return 0;
4894 }
4895
4896 spin_lock_irqsave(&local_clock_reg_lock, flags);
4897
4898 /* Enable CXO/4 and RINGOSC branch. */
4899 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4900 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4901
4902 /*
4903 * The ring oscillator counter will not reset if the measured clock
4904 * is not running. To detect this, run a short measurement before
4905 * the full measurement. If the raw results of the two are the same
4906 * then the clock must be off.
4907 */
4908
4909 /* Run a short measurement. (~1 ms) */
4910 raw_count_short = run_measurement(0x1000);
4911 /* Run a full measurement. (~14 ms) */
4912 raw_count_full = run_measurement(clk->sample_ticks);
4913
4914 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4915
4916 /* Return 0 if the clock is off. */
4917 if (raw_count_full == raw_count_short) {
4918 ret = 0;
4919 } else {
4920 /* Compute rate in Hz. */
4921 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4922 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4923 ret = (raw_count_full * clk->multiplier);
4924 }
4925
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004926 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004927 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4928
4929 clk_disable_unprepare(&cxo_clk_src.c);
4930
4931 return ret;
4932}
4933#else /* !CONFIG_DEBUG_FS */
4934static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4935{
4936 return -EINVAL;
4937}
4938
4939static unsigned long measure_clk_get_rate(struct clk *clk)
4940{
4941 return 0;
4942}
4943#endif /* CONFIG_DEBUG_FS */
4944
Matt Wagantallae053222012-05-14 19:42:07 -07004945static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004946 .set_parent = measure_clk_set_parent,
4947 .get_rate = measure_clk_get_rate,
4948};
4949
4950static struct measure_clk measure_clk = {
4951 .c = {
4952 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004953 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004954 CLK_INIT(measure_clk.c),
4955 },
4956 .multiplier = 1,
4957};
4958
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004959
4960static struct clk_lookup msm_clocks_8974_rumi[] = {
4961 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4962 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4963 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4964 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4965 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4966 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4967 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4968 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4969 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4970 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4971 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4972 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4973 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4974 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004975 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4976 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004977 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4978 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4979 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4980 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4981 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4982 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4983 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4984 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4985 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4986 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4987 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4988 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4989 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4990 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4991 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4992 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4993 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4994 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4995 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4996 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4997 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4998 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4999};
5000
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005001static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005002 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
5003 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005004 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08005005 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Sameer Thalappil8d686d42012-08-24 10:07:31 -07005006 CLK_LOOKUP("xo", cxo_clk_src.c, "fb000000.qcom,wcnss-wlan"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07005007 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005008 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5009
5010 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07005011 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07005012 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07005013 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005014 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Amy Malochebc7e9672012-08-15 10:30:40 -07005015 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
5016 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07005017 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
5018 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005019 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
5020 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
5021 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
5022 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
5023 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
5024 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
5025 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
5026 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
5027 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07005028 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07005029 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005030 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
5031 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
5032 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
5033
Sagar Dharia8a73da92012-08-11 16:41:25 -06005034 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005035 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
5036 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
5037 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
5038 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
5039 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005040 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005041 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06005042 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005043 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06005044 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005045 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
5046 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
5047 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005048 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
5049 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005050 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
5051 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
5052 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
5053 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
5054
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07005055 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005056 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
5057 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
5058 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
5059 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
5060 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
5061 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
5062
Mona Hossainb43e94b2012-05-07 08:52:06 -07005063 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
5064 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
5065 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
5066 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
5067
5068 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
5069 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
5070 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
5071 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
5072
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005073 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5074 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5075 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5076
5077 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5078 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5079 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5080
5081 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5082 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305083 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005084 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5085 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305086 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005087 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5088 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305089 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005090 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5091 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305092 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005093
5094 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
5095 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
5096
Manu Gautam1fd82ac2012-08-22 10:27:36 -07005097 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
5098 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05305099 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5100 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005101 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
5102 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
5103 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
5104 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07005105 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05305106 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5107 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5108 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5109 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5110 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5111 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005112
5113 /* Multimedia clocks */
5114 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005115 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
5116 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
5117 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005118 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
5119 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
5120 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005121 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005122 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
5123 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, ""),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005124 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
5125 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
5126 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005127 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5128 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5129 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5130 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005131
5132 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07005133 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005134 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07005135 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005136 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "6c.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005137 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
5138 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
5139 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
5140 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
5141 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
5142 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
5143 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
5144 /* CCI clocks */
5145 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5146 "fda0c000.qcom,cci"),
5147 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
5148 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
5149 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
5150 /* CSIPHY clocks */
5151 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5152 "fda0ac00.qcom,csiphy"),
5153 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
5154 "fda0ac00.qcom,csiphy"),
5155 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
5156 "fda0ac00.qcom,csiphy"),
5157 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5158 "fda0b000.qcom,csiphy"),
5159 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
5160 "fda0b000.qcom,csiphy"),
5161 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
5162 "fda0b000.qcom,csiphy"),
5163 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5164 "fda0b400.qcom,csiphy"),
5165 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
5166 "fda0b400.qcom,csiphy"),
5167 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
5168 "fda0b400.qcom,csiphy"),
5169 /* CSID clocks */
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005170 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08000.qcom,csid"),
5171 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08000.qcom,csid"),
5172 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08000.qcom,csid"),
5173 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08000.qcom,csid"),
5174 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08000.qcom,csid"),
5175 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08000.qcom,csid"),
5176
5177 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08400.qcom,csid"),
5178 CLK_LOOKUP("csi1_ahb_clk", camss_csi1_ahb_clk.c, "fda08400.qcom,csid"),
5179 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08400.qcom,csid"),
5180 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c, "fda08400.qcom,csid"),
5181 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08400.qcom,csid"),
5182 CLK_LOOKUP("csi1_phy_clk", camss_csi1phy_clk.c, "fda08400.qcom,csid"),
5183 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08400.qcom,csid"),
5184 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c, "fda08400.qcom,csid"),
5185 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08400.qcom,csid"),
5186 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c, "fda08400.qcom,csid"),
5187 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08400.qcom,csid"),
5188 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c, "fda08400.qcom,csid"),
5189
5190 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08800.qcom,csid"),
5191 CLK_LOOKUP("csi2_ahb_clk", camss_csi2_ahb_clk.c, "fda08800.qcom,csid"),
5192 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08800.qcom,csid"),
5193 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c, "fda08800.qcom,csid"),
5194 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08800.qcom,csid"),
5195 CLK_LOOKUP("csi2_phy_clk", camss_csi2phy_clk.c, "fda08800.qcom,csid"),
5196 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08800.qcom,csid"),
5197 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c, "fda08800.qcom,csid"),
5198 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08800.qcom,csid"),
5199 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c, "fda08800.qcom,csid"),
5200 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08800.qcom,csid"),
5201 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c, "fda08800.qcom,csid"),
5202
5203 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08c00.qcom,csid"),
5204 CLK_LOOKUP("csi3_ahb_clk", camss_csi3_ahb_clk.c, "fda08c00.qcom,csid"),
5205 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08c00.qcom,csid"),
5206 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c, "fda08c00.qcom,csid"),
5207 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08c00.qcom,csid"),
5208 CLK_LOOKUP("csi3_phy_clk", camss_csi3phy_clk.c, "fda08c00.qcom,csid"),
5209 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08c00.qcom,csid"),
5210 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c, "fda08c00.qcom,csid"),
5211 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08c00.qcom,csid"),
5212 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c, "fda08c00.qcom,csid"),
5213 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08c00.qcom,csid"),
5214 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c, "fda08c00.qcom,csid"),
5215
Kevin Chanb4b5f862012-08-23 14:34:33 -07005216 /*VFE clocks*/
5217 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5218 "fda10000.qcom,vfe"),
5219 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5220 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5221 "fda10000.qcom,vfe"),
5222 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5223 "fda10000.qcom,vfe"),
5224 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5225 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5226 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5227 "fda10000.qcom,vfe"),
5228 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5229 "fda14000.qcom,vfe"),
5230 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5231 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5232 "fda14000.qcom,vfe"),
5233 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5234 "fda14000.qcom,vfe"),
5235 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5236 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5237 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5238 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005239 /*Jpeg Clocks*/
5240 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5241 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5242 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5243 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5244 "fda1c000.qcom,jpeg"),
5245 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5246 "fda20000.qcom,jpeg"),
5247 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5248 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005249 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5250 "fda64000.qcom,iommu"),
5251 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5252 "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005253 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5254 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5255 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5256 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5257 "fda1c000.qcom,jpeg"),
5258 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5259 "fda20000.qcom,jpeg"),
5260 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5261 "fda24000.qcom,jpeg"),
5262 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5263 "fda1c000.qcom,jpeg"),
5264 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5265 "fda20000.qcom,jpeg"),
5266 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5267 "fda24000.qcom,jpeg"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005268 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07005269 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
5270 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005271 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005272 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005273 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5274 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005275 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005276 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5277 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005278 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5279 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005280 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5281 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005282 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005283 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5284 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005285 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005286 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005287 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5288 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005289 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5290 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5291 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5292 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5293 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005294 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5295 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5296 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5297 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005298
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005299
5300 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005301 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005302 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5303 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5304 "fe12f000.slim"),
5305 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5306 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5307 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5308 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5309 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5310 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5311 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5312 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5313 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5314 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5315 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5316 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5317 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5318 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5319 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5320 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5321 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5322 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5323 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5324 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005325 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005326 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005327 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005328 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5329 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005330 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5331 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5332 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5333 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005334 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5335 "msm-dai-q6.4106"),
5336 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5337 "msm-dai-q6.4106"),
Vikram Mulukutla97ac3342012-08-21 12:55:13 -07005338 CLK_LOOKUP("br_clk", audio_wrapper_br_clk.c, "fdd00000.qcom,ocmem"),
Matt Wagantalleec00322012-08-23 16:53:25 -07005339
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005340 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005341 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
5342 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005343
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005344 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5345 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5346 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5347 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005348 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005349
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005350 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5351 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005352
5353 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5354 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5355 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5356 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5357 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5358 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5359 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5360 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5361 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5362 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5363
5364 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5365 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5366 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5367 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5368 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5369 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5370 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5371 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5372 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5373 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5374 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5375 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5376 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005377 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5378 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005379 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5380 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005381
5382 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5383 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5384 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5385 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5386 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5387 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5388 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5389 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5390 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5391 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5392 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5393 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5394 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5395 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5396
5397 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5398 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5399 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5400 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5401 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5402 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5403 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5404 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5405 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5406 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5407 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5408 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5409 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5410 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005411
5412 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5413 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5414 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5415 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5416 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005417};
5418
5419static struct pll_config_regs gpll0_regs __initdata = {
5420 .l_reg = (void __iomem *)GPLL0_L_REG,
5421 .m_reg = (void __iomem *)GPLL0_M_REG,
5422 .n_reg = (void __iomem *)GPLL0_N_REG,
5423 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5424 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5425 .base = &virt_bases[GCC_BASE],
5426};
5427
5428/* GPLL0 at 600 MHz, main output enabled. */
5429static struct pll_config gpll0_config __initdata = {
5430 .l = 0x1f,
5431 .m = 0x1,
5432 .n = 0x4,
5433 .vco_val = 0x0,
5434 .vco_mask = BM(21, 20),
5435 .pre_div_val = 0x0,
5436 .pre_div_mask = BM(14, 12),
5437 .post_div_val = 0x0,
5438 .post_div_mask = BM(9, 8),
5439 .mn_ena_val = BIT(24),
5440 .mn_ena_mask = BIT(24),
5441 .main_output_val = BIT(0),
5442 .main_output_mask = BIT(0),
5443};
5444
5445static struct pll_config_regs gpll1_regs __initdata = {
5446 .l_reg = (void __iomem *)GPLL1_L_REG,
5447 .m_reg = (void __iomem *)GPLL1_M_REG,
5448 .n_reg = (void __iomem *)GPLL1_N_REG,
5449 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5450 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5451 .base = &virt_bases[GCC_BASE],
5452};
5453
5454/* GPLL1 at 480 MHz, main output enabled. */
5455static struct pll_config gpll1_config __initdata = {
5456 .l = 0x19,
5457 .m = 0x0,
5458 .n = 0x1,
5459 .vco_val = 0x0,
5460 .vco_mask = BM(21, 20),
5461 .pre_div_val = 0x0,
5462 .pre_div_mask = BM(14, 12),
5463 .post_div_val = 0x0,
5464 .post_div_mask = BM(9, 8),
5465 .main_output_val = BIT(0),
5466 .main_output_mask = BIT(0),
5467};
5468
5469static struct pll_config_regs mmpll0_regs __initdata = {
5470 .l_reg = (void __iomem *)MMPLL0_L_REG,
5471 .m_reg = (void __iomem *)MMPLL0_M_REG,
5472 .n_reg = (void __iomem *)MMPLL0_N_REG,
5473 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5474 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5475 .base = &virt_bases[MMSS_BASE],
5476};
5477
5478/* MMPLL0 at 800 MHz, main output enabled. */
5479static struct pll_config mmpll0_config __initdata = {
5480 .l = 0x29,
5481 .m = 0x2,
5482 .n = 0x3,
5483 .vco_val = 0x0,
5484 .vco_mask = BM(21, 20),
5485 .pre_div_val = 0x0,
5486 .pre_div_mask = BM(14, 12),
5487 .post_div_val = 0x0,
5488 .post_div_mask = BM(9, 8),
5489 .mn_ena_val = BIT(24),
5490 .mn_ena_mask = BIT(24),
5491 .main_output_val = BIT(0),
5492 .main_output_mask = BIT(0),
5493};
5494
5495static struct pll_config_regs mmpll1_regs __initdata = {
5496 .l_reg = (void __iomem *)MMPLL1_L_REG,
5497 .m_reg = (void __iomem *)MMPLL1_M_REG,
5498 .n_reg = (void __iomem *)MMPLL1_N_REG,
5499 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5500 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5501 .base = &virt_bases[MMSS_BASE],
5502};
5503
5504/* MMPLL1 at 1000 MHz, main output enabled. */
5505static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005506 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005507 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005508 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005509 .vco_val = 0x0,
5510 .vco_mask = BM(21, 20),
5511 .pre_div_val = 0x0,
5512 .pre_div_mask = BM(14, 12),
5513 .post_div_val = 0x0,
5514 .post_div_mask = BM(9, 8),
5515 .mn_ena_val = BIT(24),
5516 .mn_ena_mask = BIT(24),
5517 .main_output_val = BIT(0),
5518 .main_output_mask = BIT(0),
5519};
5520
5521static struct pll_config_regs mmpll3_regs __initdata = {
5522 .l_reg = (void __iomem *)MMPLL3_L_REG,
5523 .m_reg = (void __iomem *)MMPLL3_M_REG,
5524 .n_reg = (void __iomem *)MMPLL3_N_REG,
5525 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5526 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5527 .base = &virt_bases[MMSS_BASE],
5528};
5529
5530/* MMPLL3 at 820 MHz, main output enabled. */
5531static struct pll_config mmpll3_config __initdata = {
5532 .l = 0x2A,
5533 .m = 0x11,
5534 .n = 0x18,
5535 .vco_val = 0x0,
5536 .vco_mask = BM(21, 20),
5537 .pre_div_val = 0x0,
5538 .pre_div_mask = BM(14, 12),
5539 .post_div_val = 0x0,
5540 .post_div_mask = BM(9, 8),
5541 .mn_ena_val = BIT(24),
5542 .mn_ena_mask = BIT(24),
5543 .main_output_val = BIT(0),
5544 .main_output_mask = BIT(0),
5545};
5546
5547static struct pll_config_regs lpapll0_regs __initdata = {
5548 .l_reg = (void __iomem *)LPAPLL_L_REG,
5549 .m_reg = (void __iomem *)LPAPLL_M_REG,
5550 .n_reg = (void __iomem *)LPAPLL_N_REG,
5551 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5552 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5553 .base = &virt_bases[LPASS_BASE],
5554};
5555
5556/* LPAPLL0 at 491.52 MHz, main output enabled. */
5557static struct pll_config lpapll0_config __initdata = {
5558 .l = 0x33,
5559 .m = 0x1,
5560 .n = 0x5,
5561 .vco_val = 0x0,
5562 .vco_mask = BM(21, 20),
5563 .pre_div_val = BVAL(14, 12, 0x1),
5564 .pre_div_mask = BM(14, 12),
5565 .post_div_val = 0x0,
5566 .post_div_mask = BM(9, 8),
5567 .mn_ena_val = BIT(24),
5568 .mn_ena_mask = BIT(24),
5569 .main_output_val = BIT(0),
5570 .main_output_mask = BIT(0),
5571};
5572
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005573#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005574#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005575
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005576#define PWR_ON_MASK BIT(31)
5577#define EN_REST_WAIT_MASK (0xF << 20)
5578#define EN_FEW_WAIT_MASK (0xF << 16)
5579#define CLK_DIS_WAIT_MASK (0xF << 12)
5580#define SW_OVERRIDE_MASK BIT(2)
5581#define HW_CONTROL_MASK BIT(1)
5582#define SW_COLLAPSE_MASK BIT(0)
5583
5584/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5585#define EN_REST_WAIT_VAL (0x2 << 20)
5586#define EN_FEW_WAIT_VAL (0x2 << 16)
5587#define CLK_DIS_WAIT_VAL (0x2 << 12)
5588#define GDSC_TIMEOUT_US 50000
5589
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005590static void __init reg_init(void)
5591{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005592 u32 regval, status;
5593 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005594
5595 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5596 & gpll0_clk_src.status_mask))
5597 configure_pll(&gpll0_config, &gpll0_regs, 1);
5598
5599 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5600 & gpll1_clk_src.status_mask))
5601 configure_pll(&gpll1_config, &gpll1_regs, 1);
5602
5603 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5604 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5605 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5606 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5607
Matt Wagantalle7502372012-08-08 00:10:10 -07005608 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005609 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005610 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005611 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5612
5613 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5614 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5615 regval |= BIT(0);
5616 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5617
5618 /*
5619 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5620 * register.
5621 */
5622 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005623
5624 /*
5625 * TODO: The following sequence enables the LPASS audio core GDSC.
5626 * Remove when this becomes unnecessary.
5627 */
5628
5629 /*
5630 * Disable HW trigger: collapse/restore occur based on registers writes.
5631 * Disable SW override: Use hardware state-machine for sequencing.
5632 */
5633 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5634 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5635
5636 /* Configure wait time between states. */
5637 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5638 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5639 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5640
5641 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5642 regval &= ~BIT(0);
5643 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5644
5645 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5646 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5647 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005648}
5649
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07005650static void __init mdss_clock_setup(void)
5651{
5652 clk_ops_byte = clk_ops_rcg_mnd;
5653 clk_ops_byte.set_rate = set_rate_byte;
5654 clk_ops_dsi_byte_pll.get_parent = dsi_pll_clk_get_parent;
5655
5656 clk_ops_pixel = clk_ops_rcg;
5657 clk_ops_pixel.set_rate = set_rate_pixel;
5658 clk_ops_dsi_pixel_pll.get_parent = dsi_pll_clk_get_parent;
5659
5660 mdss_clk_ctrl_init();
5661}
5662
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005663static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005664{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005665 clk_set_rate(&axi_clk_src.c, 282000000);
5666 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005667
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005668 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005669 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5670 * source. Sleep set vote is 0.
5671 */
5672 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5673 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5674
5675 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005676 * Hold an active set vote for CXO; this is because CXO is expected
5677 * to remain on whenever CPUs aren't power collapsed.
5678 */
5679 clk_prepare_enable(&cxo_a_clk_src.c);
5680
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005681 /* TODO: Temporarily enable a clock to allow access to LPASS core
5682 * registers.
5683 */
5684 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5685
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005686 /*
5687 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5688 * the bus driver is ready.
5689 */
5690 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5691 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5692
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07005693 mdss_clock_setup();
5694
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005695 /* Set rates for single-rate clocks. */
5696 clk_set_rate(&usb30_master_clk_src.c,
5697 usb30_master_clk_src.freq_tbl[0].freq_hz);
5698 clk_set_rate(&tsif_ref_clk_src.c,
5699 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5700 clk_set_rate(&usb_hs_system_clk_src.c,
5701 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5702 clk_set_rate(&usb_hsic_clk_src.c,
5703 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5704 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5705 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5706 clk_set_rate(&usb_hsic_system_clk_src.c,
5707 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5708 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5709 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5710 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5711 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5712 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5713 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5714 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5715 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5716 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5717 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5718 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5719 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5720 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5721 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5722}
5723
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005724#define GCC_CC_PHYS 0xFC400000
5725#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005726
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005727#define MMSS_CC_PHYS 0xFD8C0000
5728#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005729
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005730#define LPASS_CC_PHYS 0xFE000000
5731#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005732
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005733#define APCS_GCC_CC_PHYS 0xF9011000
5734#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005735
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005736static void __init enable_rpm_scaling(void)
5737{
5738 int rc, value = 0x1;
5739 struct msm_rpm_kvp kvp = {
5740 .key = RPM_SMD_KEY_ENABLE,
5741 .data = (void *)&value,
5742 .length = sizeof(value),
5743 };
5744
5745 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5746 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5747 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5748
5749 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5750 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5751 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5752}
5753
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005754static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005755{
5756 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5757 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005758 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005759
5760 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5761 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005762 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005763
5764 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5765 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005766 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005767
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005768 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5769 if (!virt_bases[APCS_BASE])
5770 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5771
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005772 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005773
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005774 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5775 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005776 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005777
5778 /*
5779 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5780 * until late_init. This may not be necessary with clock handoff;
5781 * Investigate this code on a real non-simulator target to determine
5782 * its necessity.
5783 */
5784 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5785 rpm_regulator_enable(vdd_dig_reg);
5786
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005787 enable_rpm_scaling();
5788
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005789 reg_init();
5790}
5791
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005792static int __init msm8974_clock_late_init(void)
5793{
5794 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5795}
5796
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005797static void __init msm8974_rumi_clock_pre_init(void)
5798{
5799 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5800 if (!virt_bases[GCC_BASE])
5801 panic("clock-8974: Unable to ioremap GCC memory!");
5802
5803 /* SDCC clocks are partially emulated in the RUMI */
5804 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5805 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5806 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5807 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5808
5809 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5810 if (IS_ERR(vdd_dig_reg))
5811 panic("clock-8974: Unable to get the vdd_dig regulator!");
5812
5813 /*
5814 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5815 * until late_init. This may not be necessary with clock handoff;
5816 * Investigate this code on a real non-simulator target to determine
5817 * its necessity.
5818 */
5819 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5820 rpm_regulator_enable(vdd_dig_reg);
5821}
5822
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005823struct clock_init_data msm8974_clock_init_data __initdata = {
5824 .table = msm_clocks_8974,
5825 .size = ARRAY_SIZE(msm_clocks_8974),
5826 .pre_init = msm8974_clock_pre_init,
5827 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005828 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005829};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005830
5831struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5832 .table = msm_clocks_8974_rumi,
5833 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5834 .pre_init = msm8974_rumi_clock_pre_init,
5835};